be_cmds.c 106 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338
  1. /*
  2. * Copyright (C) 2005 - 2015 Emulex
  3. * All rights reserved.
  4. *
  5. * This program is free software; you can redistribute it and/or
  6. * modify it under the terms of the GNU General Public License version 2
  7. * as published by the Free Software Foundation. The full GNU General
  8. * Public License is included in this distribution in the file called COPYING.
  9. *
  10. * Contact Information:
  11. * linux-drivers@emulex.com
  12. *
  13. * Emulex
  14. * 3333 Susan Street
  15. * Costa Mesa, CA 92626
  16. */
  17. #include <linux/module.h>
  18. #include "be.h"
  19. #include "be_cmds.h"
  20. static char *be_port_misconfig_evt_desc[] = {
  21. "A valid SFP module detected",
  22. "Optics faulted/ incorrectly installed/ not installed.",
  23. "Optics of two types installed.",
  24. "Incompatible optics.",
  25. "Unknown port SFP status"
  26. };
  27. static char *be_port_misconfig_remedy_desc[] = {
  28. "",
  29. "Reseat optics. If issue not resolved, replace",
  30. "Remove one optic or install matching pair of optics",
  31. "Replace with compatible optics for card to function",
  32. ""
  33. };
  34. static struct be_cmd_priv_map cmd_priv_map[] = {
  35. {
  36. OPCODE_ETH_ACPI_WOL_MAGIC_CONFIG,
  37. CMD_SUBSYSTEM_ETH,
  38. BE_PRIV_LNKMGMT | BE_PRIV_VHADM |
  39. BE_PRIV_DEVCFG | BE_PRIV_DEVSEC
  40. },
  41. {
  42. OPCODE_COMMON_GET_FLOW_CONTROL,
  43. CMD_SUBSYSTEM_COMMON,
  44. BE_PRIV_LNKQUERY | BE_PRIV_VHADM |
  45. BE_PRIV_DEVCFG | BE_PRIV_DEVSEC
  46. },
  47. {
  48. OPCODE_COMMON_SET_FLOW_CONTROL,
  49. CMD_SUBSYSTEM_COMMON,
  50. BE_PRIV_LNKMGMT | BE_PRIV_VHADM |
  51. BE_PRIV_DEVCFG | BE_PRIV_DEVSEC
  52. },
  53. {
  54. OPCODE_ETH_GET_PPORT_STATS,
  55. CMD_SUBSYSTEM_ETH,
  56. BE_PRIV_LNKMGMT | BE_PRIV_VHADM |
  57. BE_PRIV_DEVCFG | BE_PRIV_DEVSEC
  58. },
  59. {
  60. OPCODE_COMMON_GET_PHY_DETAILS,
  61. CMD_SUBSYSTEM_COMMON,
  62. BE_PRIV_LNKMGMT | BE_PRIV_VHADM |
  63. BE_PRIV_DEVCFG | BE_PRIV_DEVSEC
  64. }
  65. };
  66. static bool be_cmd_allowed(struct be_adapter *adapter, u8 opcode, u8 subsystem)
  67. {
  68. int i;
  69. int num_entries = sizeof(cmd_priv_map)/sizeof(struct be_cmd_priv_map);
  70. u32 cmd_privileges = adapter->cmd_privileges;
  71. for (i = 0; i < num_entries; i++)
  72. if (opcode == cmd_priv_map[i].opcode &&
  73. subsystem == cmd_priv_map[i].subsystem)
  74. if (!(cmd_privileges & cmd_priv_map[i].priv_mask))
  75. return false;
  76. return true;
  77. }
  78. static inline void *embedded_payload(struct be_mcc_wrb *wrb)
  79. {
  80. return wrb->payload.embedded_payload;
  81. }
  82. static int be_mcc_notify(struct be_adapter *adapter)
  83. {
  84. struct be_queue_info *mccq = &adapter->mcc_obj.q;
  85. u32 val = 0;
  86. if (be_check_error(adapter, BE_ERROR_ANY))
  87. return -EIO;
  88. val |= mccq->id & DB_MCCQ_RING_ID_MASK;
  89. val |= 1 << DB_MCCQ_NUM_POSTED_SHIFT;
  90. wmb();
  91. iowrite32(val, adapter->db + DB_MCCQ_OFFSET);
  92. return 0;
  93. }
  94. /* To check if valid bit is set, check the entire word as we don't know
  95. * the endianness of the data (old entry is host endian while a new entry is
  96. * little endian) */
  97. static inline bool be_mcc_compl_is_new(struct be_mcc_compl *compl)
  98. {
  99. u32 flags;
  100. if (compl->flags != 0) {
  101. flags = le32_to_cpu(compl->flags);
  102. if (flags & CQE_FLAGS_VALID_MASK) {
  103. compl->flags = flags;
  104. return true;
  105. }
  106. }
  107. return false;
  108. }
  109. /* Need to reset the entire word that houses the valid bit */
  110. static inline void be_mcc_compl_use(struct be_mcc_compl *compl)
  111. {
  112. compl->flags = 0;
  113. }
  114. static struct be_cmd_resp_hdr *be_decode_resp_hdr(u32 tag0, u32 tag1)
  115. {
  116. unsigned long addr;
  117. addr = tag1;
  118. addr = ((addr << 16) << 16) | tag0;
  119. return (void *)addr;
  120. }
  121. static bool be_skip_err_log(u8 opcode, u16 base_status, u16 addl_status)
  122. {
  123. if (base_status == MCC_STATUS_NOT_SUPPORTED ||
  124. base_status == MCC_STATUS_ILLEGAL_REQUEST ||
  125. addl_status == MCC_ADDL_STATUS_TOO_MANY_INTERFACES ||
  126. addl_status == MCC_ADDL_STATUS_INSUFFICIENT_VLANS ||
  127. (opcode == OPCODE_COMMON_WRITE_FLASHROM &&
  128. (base_status == MCC_STATUS_ILLEGAL_FIELD ||
  129. addl_status == MCC_ADDL_STATUS_FLASH_IMAGE_CRC_MISMATCH)))
  130. return true;
  131. else
  132. return false;
  133. }
  134. /* Place holder for all the async MCC cmds wherein the caller is not in a busy
  135. * loop (has not issued be_mcc_notify_wait())
  136. */
  137. static void be_async_cmd_process(struct be_adapter *adapter,
  138. struct be_mcc_compl *compl,
  139. struct be_cmd_resp_hdr *resp_hdr)
  140. {
  141. enum mcc_base_status base_status = base_status(compl->status);
  142. u8 opcode = 0, subsystem = 0;
  143. if (resp_hdr) {
  144. opcode = resp_hdr->opcode;
  145. subsystem = resp_hdr->subsystem;
  146. }
  147. if (opcode == OPCODE_LOWLEVEL_LOOPBACK_TEST &&
  148. subsystem == CMD_SUBSYSTEM_LOWLEVEL) {
  149. complete(&adapter->et_cmd_compl);
  150. return;
  151. }
  152. if (opcode == OPCODE_LOWLEVEL_SET_LOOPBACK_MODE &&
  153. subsystem == CMD_SUBSYSTEM_LOWLEVEL) {
  154. complete(&adapter->et_cmd_compl);
  155. return;
  156. }
  157. if ((opcode == OPCODE_COMMON_WRITE_FLASHROM ||
  158. opcode == OPCODE_COMMON_WRITE_OBJECT) &&
  159. subsystem == CMD_SUBSYSTEM_COMMON) {
  160. adapter->flash_status = compl->status;
  161. complete(&adapter->et_cmd_compl);
  162. return;
  163. }
  164. if ((opcode == OPCODE_ETH_GET_STATISTICS ||
  165. opcode == OPCODE_ETH_GET_PPORT_STATS) &&
  166. subsystem == CMD_SUBSYSTEM_ETH &&
  167. base_status == MCC_STATUS_SUCCESS) {
  168. be_parse_stats(adapter);
  169. adapter->stats_cmd_sent = false;
  170. return;
  171. }
  172. if (opcode == OPCODE_COMMON_GET_CNTL_ADDITIONAL_ATTRIBUTES &&
  173. subsystem == CMD_SUBSYSTEM_COMMON) {
  174. if (base_status == MCC_STATUS_SUCCESS) {
  175. struct be_cmd_resp_get_cntl_addnl_attribs *resp =
  176. (void *)resp_hdr;
  177. adapter->hwmon_info.be_on_die_temp =
  178. resp->on_die_temperature;
  179. } else {
  180. adapter->be_get_temp_freq = 0;
  181. adapter->hwmon_info.be_on_die_temp =
  182. BE_INVALID_DIE_TEMP;
  183. }
  184. return;
  185. }
  186. }
  187. static int be_mcc_compl_process(struct be_adapter *adapter,
  188. struct be_mcc_compl *compl)
  189. {
  190. enum mcc_base_status base_status;
  191. enum mcc_addl_status addl_status;
  192. struct be_cmd_resp_hdr *resp_hdr;
  193. u8 opcode = 0, subsystem = 0;
  194. /* Just swap the status to host endian; mcc tag is opaquely copied
  195. * from mcc_wrb */
  196. be_dws_le_to_cpu(compl, 4);
  197. base_status = base_status(compl->status);
  198. addl_status = addl_status(compl->status);
  199. resp_hdr = be_decode_resp_hdr(compl->tag0, compl->tag1);
  200. if (resp_hdr) {
  201. opcode = resp_hdr->opcode;
  202. subsystem = resp_hdr->subsystem;
  203. }
  204. be_async_cmd_process(adapter, compl, resp_hdr);
  205. if (base_status != MCC_STATUS_SUCCESS &&
  206. !be_skip_err_log(opcode, base_status, addl_status)) {
  207. if (base_status == MCC_STATUS_UNAUTHORIZED_REQUEST) {
  208. dev_warn(&adapter->pdev->dev,
  209. "VF is not privileged to issue opcode %d-%d\n",
  210. opcode, subsystem);
  211. } else {
  212. dev_err(&adapter->pdev->dev,
  213. "opcode %d-%d failed:status %d-%d\n",
  214. opcode, subsystem, base_status, addl_status);
  215. }
  216. }
  217. return compl->status;
  218. }
  219. /* Link state evt is a string of bytes; no need for endian swapping */
  220. static void be_async_link_state_process(struct be_adapter *adapter,
  221. struct be_mcc_compl *compl)
  222. {
  223. struct be_async_event_link_state *evt =
  224. (struct be_async_event_link_state *)compl;
  225. /* When link status changes, link speed must be re-queried from FW */
  226. adapter->phy.link_speed = -1;
  227. /* On BEx the FW does not send a separate link status
  228. * notification for physical and logical link.
  229. * On other chips just process the logical link
  230. * status notification
  231. */
  232. if (!BEx_chip(adapter) &&
  233. !(evt->port_link_status & LOGICAL_LINK_STATUS_MASK))
  234. return;
  235. /* For the initial link status do not rely on the ASYNC event as
  236. * it may not be received in some cases.
  237. */
  238. if (adapter->flags & BE_FLAGS_LINK_STATUS_INIT)
  239. be_link_status_update(adapter,
  240. evt->port_link_status & LINK_STATUS_MASK);
  241. }
  242. static void be_async_port_misconfig_event_process(struct be_adapter *adapter,
  243. struct be_mcc_compl *compl)
  244. {
  245. struct be_async_event_misconfig_port *evt =
  246. (struct be_async_event_misconfig_port *)compl;
  247. u32 sfp_mismatch_evt = le32_to_cpu(evt->event_data_word1);
  248. struct device *dev = &adapter->pdev->dev;
  249. u8 port_misconfig_evt;
  250. port_misconfig_evt =
  251. ((sfp_mismatch_evt >> (adapter->hba_port_num * 8)) & 0xff);
  252. /* Log an error message that would allow a user to determine
  253. * whether the SFPs have an issue
  254. */
  255. dev_info(dev, "Port %c: %s %s", adapter->port_name,
  256. be_port_misconfig_evt_desc[port_misconfig_evt],
  257. be_port_misconfig_remedy_desc[port_misconfig_evt]);
  258. if (port_misconfig_evt == INCOMPATIBLE_SFP)
  259. adapter->flags |= BE_FLAGS_EVT_INCOMPATIBLE_SFP;
  260. }
  261. /* Grp5 CoS Priority evt */
  262. static void be_async_grp5_cos_priority_process(struct be_adapter *adapter,
  263. struct be_mcc_compl *compl)
  264. {
  265. struct be_async_event_grp5_cos_priority *evt =
  266. (struct be_async_event_grp5_cos_priority *)compl;
  267. if (evt->valid) {
  268. adapter->vlan_prio_bmap = evt->available_priority_bmap;
  269. adapter->recommended_prio &= ~VLAN_PRIO_MASK;
  270. adapter->recommended_prio =
  271. evt->reco_default_priority << VLAN_PRIO_SHIFT;
  272. }
  273. }
  274. /* Grp5 QOS Speed evt: qos_link_speed is in units of 10 Mbps */
  275. static void be_async_grp5_qos_speed_process(struct be_adapter *adapter,
  276. struct be_mcc_compl *compl)
  277. {
  278. struct be_async_event_grp5_qos_link_speed *evt =
  279. (struct be_async_event_grp5_qos_link_speed *)compl;
  280. if (adapter->phy.link_speed >= 0 &&
  281. evt->physical_port == adapter->port_num)
  282. adapter->phy.link_speed = le16_to_cpu(evt->qos_link_speed) * 10;
  283. }
  284. /*Grp5 PVID evt*/
  285. static void be_async_grp5_pvid_state_process(struct be_adapter *adapter,
  286. struct be_mcc_compl *compl)
  287. {
  288. struct be_async_event_grp5_pvid_state *evt =
  289. (struct be_async_event_grp5_pvid_state *)compl;
  290. if (evt->enabled) {
  291. adapter->pvid = le16_to_cpu(evt->tag) & VLAN_VID_MASK;
  292. dev_info(&adapter->pdev->dev, "LPVID: %d\n", adapter->pvid);
  293. } else {
  294. adapter->pvid = 0;
  295. }
  296. }
  297. #define MGMT_ENABLE_MASK 0x4
  298. static void be_async_grp5_fw_control_process(struct be_adapter *adapter,
  299. struct be_mcc_compl *compl)
  300. {
  301. struct be_async_fw_control *evt = (struct be_async_fw_control *)compl;
  302. u32 evt_dw1 = le32_to_cpu(evt->event_data_word1);
  303. if (evt_dw1 & MGMT_ENABLE_MASK) {
  304. adapter->flags |= BE_FLAGS_OS2BMC;
  305. adapter->bmc_filt_mask = le32_to_cpu(evt->event_data_word2);
  306. } else {
  307. adapter->flags &= ~BE_FLAGS_OS2BMC;
  308. }
  309. }
  310. static void be_async_grp5_evt_process(struct be_adapter *adapter,
  311. struct be_mcc_compl *compl)
  312. {
  313. u8 event_type = (compl->flags >> ASYNC_EVENT_TYPE_SHIFT) &
  314. ASYNC_EVENT_TYPE_MASK;
  315. switch (event_type) {
  316. case ASYNC_EVENT_COS_PRIORITY:
  317. be_async_grp5_cos_priority_process(adapter, compl);
  318. break;
  319. case ASYNC_EVENT_QOS_SPEED:
  320. be_async_grp5_qos_speed_process(adapter, compl);
  321. break;
  322. case ASYNC_EVENT_PVID_STATE:
  323. be_async_grp5_pvid_state_process(adapter, compl);
  324. break;
  325. /* Async event to disable/enable os2bmc and/or mac-learning */
  326. case ASYNC_EVENT_FW_CONTROL:
  327. be_async_grp5_fw_control_process(adapter, compl);
  328. break;
  329. default:
  330. break;
  331. }
  332. }
  333. static void be_async_dbg_evt_process(struct be_adapter *adapter,
  334. struct be_mcc_compl *cmp)
  335. {
  336. u8 event_type = 0;
  337. struct be_async_event_qnq *evt = (struct be_async_event_qnq *)cmp;
  338. event_type = (cmp->flags >> ASYNC_EVENT_TYPE_SHIFT) &
  339. ASYNC_EVENT_TYPE_MASK;
  340. switch (event_type) {
  341. case ASYNC_DEBUG_EVENT_TYPE_QNQ:
  342. if (evt->valid)
  343. adapter->qnq_vid = le16_to_cpu(evt->vlan_tag);
  344. adapter->flags |= BE_FLAGS_QNQ_ASYNC_EVT_RCVD;
  345. break;
  346. default:
  347. dev_warn(&adapter->pdev->dev, "Unknown debug event 0x%x!\n",
  348. event_type);
  349. break;
  350. }
  351. }
  352. static void be_async_sliport_evt_process(struct be_adapter *adapter,
  353. struct be_mcc_compl *cmp)
  354. {
  355. u8 event_type = (cmp->flags >> ASYNC_EVENT_TYPE_SHIFT) &
  356. ASYNC_EVENT_TYPE_MASK;
  357. if (event_type == ASYNC_EVENT_PORT_MISCONFIG)
  358. be_async_port_misconfig_event_process(adapter, cmp);
  359. }
  360. static inline bool is_link_state_evt(u32 flags)
  361. {
  362. return ((flags >> ASYNC_EVENT_CODE_SHIFT) & ASYNC_EVENT_CODE_MASK) ==
  363. ASYNC_EVENT_CODE_LINK_STATE;
  364. }
  365. static inline bool is_grp5_evt(u32 flags)
  366. {
  367. return ((flags >> ASYNC_EVENT_CODE_SHIFT) & ASYNC_EVENT_CODE_MASK) ==
  368. ASYNC_EVENT_CODE_GRP_5;
  369. }
  370. static inline bool is_dbg_evt(u32 flags)
  371. {
  372. return ((flags >> ASYNC_EVENT_CODE_SHIFT) & ASYNC_EVENT_CODE_MASK) ==
  373. ASYNC_EVENT_CODE_QNQ;
  374. }
  375. static inline bool is_sliport_evt(u32 flags)
  376. {
  377. return ((flags >> ASYNC_EVENT_CODE_SHIFT) & ASYNC_EVENT_CODE_MASK) ==
  378. ASYNC_EVENT_CODE_SLIPORT;
  379. }
  380. static void be_mcc_event_process(struct be_adapter *adapter,
  381. struct be_mcc_compl *compl)
  382. {
  383. if (is_link_state_evt(compl->flags))
  384. be_async_link_state_process(adapter, compl);
  385. else if (is_grp5_evt(compl->flags))
  386. be_async_grp5_evt_process(adapter, compl);
  387. else if (is_dbg_evt(compl->flags))
  388. be_async_dbg_evt_process(adapter, compl);
  389. else if (is_sliport_evt(compl->flags))
  390. be_async_sliport_evt_process(adapter, compl);
  391. }
  392. static struct be_mcc_compl *be_mcc_compl_get(struct be_adapter *adapter)
  393. {
  394. struct be_queue_info *mcc_cq = &adapter->mcc_obj.cq;
  395. struct be_mcc_compl *compl = queue_tail_node(mcc_cq);
  396. if (be_mcc_compl_is_new(compl)) {
  397. queue_tail_inc(mcc_cq);
  398. return compl;
  399. }
  400. return NULL;
  401. }
  402. void be_async_mcc_enable(struct be_adapter *adapter)
  403. {
  404. spin_lock_bh(&adapter->mcc_cq_lock);
  405. be_cq_notify(adapter, adapter->mcc_obj.cq.id, true, 0);
  406. adapter->mcc_obj.rearm_cq = true;
  407. spin_unlock_bh(&adapter->mcc_cq_lock);
  408. }
  409. void be_async_mcc_disable(struct be_adapter *adapter)
  410. {
  411. spin_lock_bh(&adapter->mcc_cq_lock);
  412. adapter->mcc_obj.rearm_cq = false;
  413. be_cq_notify(adapter, adapter->mcc_obj.cq.id, false, 0);
  414. spin_unlock_bh(&adapter->mcc_cq_lock);
  415. }
  416. int be_process_mcc(struct be_adapter *adapter)
  417. {
  418. struct be_mcc_compl *compl;
  419. int num = 0, status = 0;
  420. struct be_mcc_obj *mcc_obj = &adapter->mcc_obj;
  421. spin_lock(&adapter->mcc_cq_lock);
  422. while ((compl = be_mcc_compl_get(adapter))) {
  423. if (compl->flags & CQE_FLAGS_ASYNC_MASK) {
  424. be_mcc_event_process(adapter, compl);
  425. } else if (compl->flags & CQE_FLAGS_COMPLETED_MASK) {
  426. status = be_mcc_compl_process(adapter, compl);
  427. atomic_dec(&mcc_obj->q.used);
  428. }
  429. be_mcc_compl_use(compl);
  430. num++;
  431. }
  432. if (num)
  433. be_cq_notify(adapter, mcc_obj->cq.id, mcc_obj->rearm_cq, num);
  434. spin_unlock(&adapter->mcc_cq_lock);
  435. return status;
  436. }
  437. /* Wait till no more pending mcc requests are present */
  438. static int be_mcc_wait_compl(struct be_adapter *adapter)
  439. {
  440. #define mcc_timeout 120000 /* 12s timeout */
  441. int i, status = 0;
  442. struct be_mcc_obj *mcc_obj = &adapter->mcc_obj;
  443. for (i = 0; i < mcc_timeout; i++) {
  444. if (be_check_error(adapter, BE_ERROR_ANY))
  445. return -EIO;
  446. local_bh_disable();
  447. status = be_process_mcc(adapter);
  448. local_bh_enable();
  449. if (atomic_read(&mcc_obj->q.used) == 0)
  450. break;
  451. udelay(100);
  452. }
  453. if (i == mcc_timeout) {
  454. dev_err(&adapter->pdev->dev, "FW not responding\n");
  455. be_set_error(adapter, BE_ERROR_FW);
  456. return -EIO;
  457. }
  458. return status;
  459. }
  460. /* Notify MCC requests and wait for completion */
  461. static int be_mcc_notify_wait(struct be_adapter *adapter)
  462. {
  463. int status;
  464. struct be_mcc_wrb *wrb;
  465. struct be_mcc_obj *mcc_obj = &adapter->mcc_obj;
  466. u16 index = mcc_obj->q.head;
  467. struct be_cmd_resp_hdr *resp;
  468. index_dec(&index, mcc_obj->q.len);
  469. wrb = queue_index_node(&mcc_obj->q, index);
  470. resp = be_decode_resp_hdr(wrb->tag0, wrb->tag1);
  471. status = be_mcc_notify(adapter);
  472. if (status)
  473. goto out;
  474. status = be_mcc_wait_compl(adapter);
  475. if (status == -EIO)
  476. goto out;
  477. status = (resp->base_status |
  478. ((resp->addl_status & CQE_ADDL_STATUS_MASK) <<
  479. CQE_ADDL_STATUS_SHIFT));
  480. out:
  481. return status;
  482. }
  483. static int be_mbox_db_ready_wait(struct be_adapter *adapter, void __iomem *db)
  484. {
  485. int msecs = 0;
  486. u32 ready;
  487. do {
  488. if (be_check_error(adapter, BE_ERROR_ANY))
  489. return -EIO;
  490. ready = ioread32(db);
  491. if (ready == 0xffffffff)
  492. return -1;
  493. ready &= MPU_MAILBOX_DB_RDY_MASK;
  494. if (ready)
  495. break;
  496. if (msecs > 4000) {
  497. dev_err(&adapter->pdev->dev, "FW not responding\n");
  498. be_set_error(adapter, BE_ERROR_FW);
  499. be_detect_error(adapter);
  500. return -1;
  501. }
  502. msleep(1);
  503. msecs++;
  504. } while (true);
  505. return 0;
  506. }
  507. /*
  508. * Insert the mailbox address into the doorbell in two steps
  509. * Polls on the mbox doorbell till a command completion (or a timeout) occurs
  510. */
  511. static int be_mbox_notify_wait(struct be_adapter *adapter)
  512. {
  513. int status;
  514. u32 val = 0;
  515. void __iomem *db = adapter->db + MPU_MAILBOX_DB_OFFSET;
  516. struct be_dma_mem *mbox_mem = &adapter->mbox_mem;
  517. struct be_mcc_mailbox *mbox = mbox_mem->va;
  518. struct be_mcc_compl *compl = &mbox->compl;
  519. /* wait for ready to be set */
  520. status = be_mbox_db_ready_wait(adapter, db);
  521. if (status != 0)
  522. return status;
  523. val |= MPU_MAILBOX_DB_HI_MASK;
  524. /* at bits 2 - 31 place mbox dma addr msb bits 34 - 63 */
  525. val |= (upper_32_bits(mbox_mem->dma) >> 2) << 2;
  526. iowrite32(val, db);
  527. /* wait for ready to be set */
  528. status = be_mbox_db_ready_wait(adapter, db);
  529. if (status != 0)
  530. return status;
  531. val = 0;
  532. /* at bits 2 - 31 place mbox dma addr lsb bits 4 - 33 */
  533. val |= (u32)(mbox_mem->dma >> 4) << 2;
  534. iowrite32(val, db);
  535. status = be_mbox_db_ready_wait(adapter, db);
  536. if (status != 0)
  537. return status;
  538. /* A cq entry has been made now */
  539. if (be_mcc_compl_is_new(compl)) {
  540. status = be_mcc_compl_process(adapter, &mbox->compl);
  541. be_mcc_compl_use(compl);
  542. if (status)
  543. return status;
  544. } else {
  545. dev_err(&adapter->pdev->dev, "invalid mailbox completion\n");
  546. return -1;
  547. }
  548. return 0;
  549. }
  550. static u16 be_POST_stage_get(struct be_adapter *adapter)
  551. {
  552. u32 sem;
  553. if (BEx_chip(adapter))
  554. sem = ioread32(adapter->csr + SLIPORT_SEMAPHORE_OFFSET_BEx);
  555. else
  556. pci_read_config_dword(adapter->pdev,
  557. SLIPORT_SEMAPHORE_OFFSET_SH, &sem);
  558. return sem & POST_STAGE_MASK;
  559. }
  560. static int lancer_wait_ready(struct be_adapter *adapter)
  561. {
  562. #define SLIPORT_READY_TIMEOUT 30
  563. u32 sliport_status;
  564. int i;
  565. for (i = 0; i < SLIPORT_READY_TIMEOUT; i++) {
  566. sliport_status = ioread32(adapter->db + SLIPORT_STATUS_OFFSET);
  567. if (sliport_status & SLIPORT_STATUS_RDY_MASK)
  568. return 0;
  569. if (sliport_status & SLIPORT_STATUS_ERR_MASK &&
  570. !(sliport_status & SLIPORT_STATUS_RN_MASK))
  571. return -EIO;
  572. msleep(1000);
  573. }
  574. return sliport_status ? : -1;
  575. }
  576. int be_fw_wait_ready(struct be_adapter *adapter)
  577. {
  578. u16 stage;
  579. int status, timeout = 0;
  580. struct device *dev = &adapter->pdev->dev;
  581. if (lancer_chip(adapter)) {
  582. status = lancer_wait_ready(adapter);
  583. if (status) {
  584. stage = status;
  585. goto err;
  586. }
  587. return 0;
  588. }
  589. do {
  590. /* There's no means to poll POST state on BE2/3 VFs */
  591. if (BEx_chip(adapter) && be_virtfn(adapter))
  592. return 0;
  593. stage = be_POST_stage_get(adapter);
  594. if (stage == POST_STAGE_ARMFW_RDY)
  595. return 0;
  596. dev_info(dev, "Waiting for POST, %ds elapsed\n", timeout);
  597. if (msleep_interruptible(2000)) {
  598. dev_err(dev, "Waiting for POST aborted\n");
  599. return -EINTR;
  600. }
  601. timeout += 2;
  602. } while (timeout < 60);
  603. err:
  604. dev_err(dev, "POST timeout; stage=%#x\n", stage);
  605. return -ETIMEDOUT;
  606. }
  607. static inline struct be_sge *nonembedded_sgl(struct be_mcc_wrb *wrb)
  608. {
  609. return &wrb->payload.sgl[0];
  610. }
  611. static inline void fill_wrb_tags(struct be_mcc_wrb *wrb, unsigned long addr)
  612. {
  613. wrb->tag0 = addr & 0xFFFFFFFF;
  614. wrb->tag1 = upper_32_bits(addr);
  615. }
  616. /* Don't touch the hdr after it's prepared */
  617. /* mem will be NULL for embedded commands */
  618. static void be_wrb_cmd_hdr_prepare(struct be_cmd_req_hdr *req_hdr,
  619. u8 subsystem, u8 opcode, int cmd_len,
  620. struct be_mcc_wrb *wrb,
  621. struct be_dma_mem *mem)
  622. {
  623. struct be_sge *sge;
  624. req_hdr->opcode = opcode;
  625. req_hdr->subsystem = subsystem;
  626. req_hdr->request_length = cpu_to_le32(cmd_len - sizeof(*req_hdr));
  627. req_hdr->version = 0;
  628. fill_wrb_tags(wrb, (ulong) req_hdr);
  629. wrb->payload_length = cmd_len;
  630. if (mem) {
  631. wrb->embedded |= (1 & MCC_WRB_SGE_CNT_MASK) <<
  632. MCC_WRB_SGE_CNT_SHIFT;
  633. sge = nonembedded_sgl(wrb);
  634. sge->pa_hi = cpu_to_le32(upper_32_bits(mem->dma));
  635. sge->pa_lo = cpu_to_le32(mem->dma & 0xFFFFFFFF);
  636. sge->len = cpu_to_le32(mem->size);
  637. } else
  638. wrb->embedded |= MCC_WRB_EMBEDDED_MASK;
  639. be_dws_cpu_to_le(wrb, 8);
  640. }
  641. static void be_cmd_page_addrs_prepare(struct phys_addr *pages, u32 max_pages,
  642. struct be_dma_mem *mem)
  643. {
  644. int i, buf_pages = min(PAGES_4K_SPANNED(mem->va, mem->size), max_pages);
  645. u64 dma = (u64)mem->dma;
  646. for (i = 0; i < buf_pages; i++) {
  647. pages[i].lo = cpu_to_le32(dma & 0xFFFFFFFF);
  648. pages[i].hi = cpu_to_le32(upper_32_bits(dma));
  649. dma += PAGE_SIZE_4K;
  650. }
  651. }
  652. static inline struct be_mcc_wrb *wrb_from_mbox(struct be_adapter *adapter)
  653. {
  654. struct be_dma_mem *mbox_mem = &adapter->mbox_mem;
  655. struct be_mcc_wrb *wrb
  656. = &((struct be_mcc_mailbox *)(mbox_mem->va))->wrb;
  657. memset(wrb, 0, sizeof(*wrb));
  658. return wrb;
  659. }
  660. static struct be_mcc_wrb *wrb_from_mccq(struct be_adapter *adapter)
  661. {
  662. struct be_queue_info *mccq = &adapter->mcc_obj.q;
  663. struct be_mcc_wrb *wrb;
  664. if (!mccq->created)
  665. return NULL;
  666. if (atomic_read(&mccq->used) >= mccq->len)
  667. return NULL;
  668. wrb = queue_head_node(mccq);
  669. queue_head_inc(mccq);
  670. atomic_inc(&mccq->used);
  671. memset(wrb, 0, sizeof(*wrb));
  672. return wrb;
  673. }
  674. static bool use_mcc(struct be_adapter *adapter)
  675. {
  676. return adapter->mcc_obj.q.created;
  677. }
  678. /* Must be used only in process context */
  679. static int be_cmd_lock(struct be_adapter *adapter)
  680. {
  681. if (use_mcc(adapter)) {
  682. spin_lock_bh(&adapter->mcc_lock);
  683. return 0;
  684. } else {
  685. return mutex_lock_interruptible(&adapter->mbox_lock);
  686. }
  687. }
  688. /* Must be used only in process context */
  689. static void be_cmd_unlock(struct be_adapter *adapter)
  690. {
  691. if (use_mcc(adapter))
  692. spin_unlock_bh(&adapter->mcc_lock);
  693. else
  694. return mutex_unlock(&adapter->mbox_lock);
  695. }
  696. static struct be_mcc_wrb *be_cmd_copy(struct be_adapter *adapter,
  697. struct be_mcc_wrb *wrb)
  698. {
  699. struct be_mcc_wrb *dest_wrb;
  700. if (use_mcc(adapter)) {
  701. dest_wrb = wrb_from_mccq(adapter);
  702. if (!dest_wrb)
  703. return NULL;
  704. } else {
  705. dest_wrb = wrb_from_mbox(adapter);
  706. }
  707. memcpy(dest_wrb, wrb, sizeof(*wrb));
  708. if (wrb->embedded & cpu_to_le32(MCC_WRB_EMBEDDED_MASK))
  709. fill_wrb_tags(dest_wrb, (ulong) embedded_payload(wrb));
  710. return dest_wrb;
  711. }
  712. /* Must be used only in process context */
  713. static int be_cmd_notify_wait(struct be_adapter *adapter,
  714. struct be_mcc_wrb *wrb)
  715. {
  716. struct be_mcc_wrb *dest_wrb;
  717. int status;
  718. status = be_cmd_lock(adapter);
  719. if (status)
  720. return status;
  721. dest_wrb = be_cmd_copy(adapter, wrb);
  722. if (!dest_wrb) {
  723. status = -EBUSY;
  724. goto unlock;
  725. }
  726. if (use_mcc(adapter))
  727. status = be_mcc_notify_wait(adapter);
  728. else
  729. status = be_mbox_notify_wait(adapter);
  730. if (!status)
  731. memcpy(wrb, dest_wrb, sizeof(*wrb));
  732. unlock:
  733. be_cmd_unlock(adapter);
  734. return status;
  735. }
  736. /* Tell fw we're about to start firing cmds by writing a
  737. * special pattern across the wrb hdr; uses mbox
  738. */
  739. int be_cmd_fw_init(struct be_adapter *adapter)
  740. {
  741. u8 *wrb;
  742. int status;
  743. if (lancer_chip(adapter))
  744. return 0;
  745. if (mutex_lock_interruptible(&adapter->mbox_lock))
  746. return -1;
  747. wrb = (u8 *)wrb_from_mbox(adapter);
  748. *wrb++ = 0xFF;
  749. *wrb++ = 0x12;
  750. *wrb++ = 0x34;
  751. *wrb++ = 0xFF;
  752. *wrb++ = 0xFF;
  753. *wrb++ = 0x56;
  754. *wrb++ = 0x78;
  755. *wrb = 0xFF;
  756. status = be_mbox_notify_wait(adapter);
  757. mutex_unlock(&adapter->mbox_lock);
  758. return status;
  759. }
  760. /* Tell fw we're done with firing cmds by writing a
  761. * special pattern across the wrb hdr; uses mbox
  762. */
  763. int be_cmd_fw_clean(struct be_adapter *adapter)
  764. {
  765. u8 *wrb;
  766. int status;
  767. if (lancer_chip(adapter))
  768. return 0;
  769. if (mutex_lock_interruptible(&adapter->mbox_lock))
  770. return -1;
  771. wrb = (u8 *)wrb_from_mbox(adapter);
  772. *wrb++ = 0xFF;
  773. *wrb++ = 0xAA;
  774. *wrb++ = 0xBB;
  775. *wrb++ = 0xFF;
  776. *wrb++ = 0xFF;
  777. *wrb++ = 0xCC;
  778. *wrb++ = 0xDD;
  779. *wrb = 0xFF;
  780. status = be_mbox_notify_wait(adapter);
  781. mutex_unlock(&adapter->mbox_lock);
  782. return status;
  783. }
  784. int be_cmd_eq_create(struct be_adapter *adapter, struct be_eq_obj *eqo)
  785. {
  786. struct be_mcc_wrb *wrb;
  787. struct be_cmd_req_eq_create *req;
  788. struct be_dma_mem *q_mem = &eqo->q.dma_mem;
  789. int status, ver = 0;
  790. if (mutex_lock_interruptible(&adapter->mbox_lock))
  791. return -1;
  792. wrb = wrb_from_mbox(adapter);
  793. req = embedded_payload(wrb);
  794. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  795. OPCODE_COMMON_EQ_CREATE, sizeof(*req), wrb,
  796. NULL);
  797. /* Support for EQ_CREATEv2 available only SH-R onwards */
  798. if (!(BEx_chip(adapter) || lancer_chip(adapter)))
  799. ver = 2;
  800. req->hdr.version = ver;
  801. req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
  802. AMAP_SET_BITS(struct amap_eq_context, valid, req->context, 1);
  803. /* 4byte eqe*/
  804. AMAP_SET_BITS(struct amap_eq_context, size, req->context, 0);
  805. AMAP_SET_BITS(struct amap_eq_context, count, req->context,
  806. __ilog2_u32(eqo->q.len / 256));
  807. be_dws_cpu_to_le(req->context, sizeof(req->context));
  808. be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
  809. status = be_mbox_notify_wait(adapter);
  810. if (!status) {
  811. struct be_cmd_resp_eq_create *resp = embedded_payload(wrb);
  812. eqo->q.id = le16_to_cpu(resp->eq_id);
  813. eqo->msix_idx =
  814. (ver == 2) ? le16_to_cpu(resp->msix_idx) : eqo->idx;
  815. eqo->q.created = true;
  816. }
  817. mutex_unlock(&adapter->mbox_lock);
  818. return status;
  819. }
  820. /* Use MCC */
  821. int be_cmd_mac_addr_query(struct be_adapter *adapter, u8 *mac_addr,
  822. bool permanent, u32 if_handle, u32 pmac_id)
  823. {
  824. struct be_mcc_wrb *wrb;
  825. struct be_cmd_req_mac_query *req;
  826. int status;
  827. spin_lock_bh(&adapter->mcc_lock);
  828. wrb = wrb_from_mccq(adapter);
  829. if (!wrb) {
  830. status = -EBUSY;
  831. goto err;
  832. }
  833. req = embedded_payload(wrb);
  834. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  835. OPCODE_COMMON_NTWK_MAC_QUERY, sizeof(*req), wrb,
  836. NULL);
  837. req->type = MAC_ADDRESS_TYPE_NETWORK;
  838. if (permanent) {
  839. req->permanent = 1;
  840. } else {
  841. req->if_id = cpu_to_le16((u16)if_handle);
  842. req->pmac_id = cpu_to_le32(pmac_id);
  843. req->permanent = 0;
  844. }
  845. status = be_mcc_notify_wait(adapter);
  846. if (!status) {
  847. struct be_cmd_resp_mac_query *resp = embedded_payload(wrb);
  848. memcpy(mac_addr, resp->mac.addr, ETH_ALEN);
  849. }
  850. err:
  851. spin_unlock_bh(&adapter->mcc_lock);
  852. return status;
  853. }
  854. /* Uses synchronous MCCQ */
  855. int be_cmd_pmac_add(struct be_adapter *adapter, u8 *mac_addr,
  856. u32 if_id, u32 *pmac_id, u32 domain)
  857. {
  858. struct be_mcc_wrb *wrb;
  859. struct be_cmd_req_pmac_add *req;
  860. int status;
  861. spin_lock_bh(&adapter->mcc_lock);
  862. wrb = wrb_from_mccq(adapter);
  863. if (!wrb) {
  864. status = -EBUSY;
  865. goto err;
  866. }
  867. req = embedded_payload(wrb);
  868. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  869. OPCODE_COMMON_NTWK_PMAC_ADD, sizeof(*req), wrb,
  870. NULL);
  871. req->hdr.domain = domain;
  872. req->if_id = cpu_to_le32(if_id);
  873. memcpy(req->mac_address, mac_addr, ETH_ALEN);
  874. status = be_mcc_notify_wait(adapter);
  875. if (!status) {
  876. struct be_cmd_resp_pmac_add *resp = embedded_payload(wrb);
  877. *pmac_id = le32_to_cpu(resp->pmac_id);
  878. }
  879. err:
  880. spin_unlock_bh(&adapter->mcc_lock);
  881. if (status == MCC_STATUS_UNAUTHORIZED_REQUEST)
  882. status = -EPERM;
  883. return status;
  884. }
  885. /* Uses synchronous MCCQ */
  886. int be_cmd_pmac_del(struct be_adapter *adapter, u32 if_id, int pmac_id, u32 dom)
  887. {
  888. struct be_mcc_wrb *wrb;
  889. struct be_cmd_req_pmac_del *req;
  890. int status;
  891. if (pmac_id == -1)
  892. return 0;
  893. spin_lock_bh(&adapter->mcc_lock);
  894. wrb = wrb_from_mccq(adapter);
  895. if (!wrb) {
  896. status = -EBUSY;
  897. goto err;
  898. }
  899. req = embedded_payload(wrb);
  900. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  901. OPCODE_COMMON_NTWK_PMAC_DEL, sizeof(*req),
  902. wrb, NULL);
  903. req->hdr.domain = dom;
  904. req->if_id = cpu_to_le32(if_id);
  905. req->pmac_id = cpu_to_le32(pmac_id);
  906. status = be_mcc_notify_wait(adapter);
  907. err:
  908. spin_unlock_bh(&adapter->mcc_lock);
  909. return status;
  910. }
  911. /* Uses Mbox */
  912. int be_cmd_cq_create(struct be_adapter *adapter, struct be_queue_info *cq,
  913. struct be_queue_info *eq, bool no_delay, int coalesce_wm)
  914. {
  915. struct be_mcc_wrb *wrb;
  916. struct be_cmd_req_cq_create *req;
  917. struct be_dma_mem *q_mem = &cq->dma_mem;
  918. void *ctxt;
  919. int status;
  920. if (mutex_lock_interruptible(&adapter->mbox_lock))
  921. return -1;
  922. wrb = wrb_from_mbox(adapter);
  923. req = embedded_payload(wrb);
  924. ctxt = &req->context;
  925. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  926. OPCODE_COMMON_CQ_CREATE, sizeof(*req), wrb,
  927. NULL);
  928. req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
  929. if (BEx_chip(adapter)) {
  930. AMAP_SET_BITS(struct amap_cq_context_be, coalescwm, ctxt,
  931. coalesce_wm);
  932. AMAP_SET_BITS(struct amap_cq_context_be, nodelay,
  933. ctxt, no_delay);
  934. AMAP_SET_BITS(struct amap_cq_context_be, count, ctxt,
  935. __ilog2_u32(cq->len / 256));
  936. AMAP_SET_BITS(struct amap_cq_context_be, valid, ctxt, 1);
  937. AMAP_SET_BITS(struct amap_cq_context_be, eventable, ctxt, 1);
  938. AMAP_SET_BITS(struct amap_cq_context_be, eqid, ctxt, eq->id);
  939. } else {
  940. req->hdr.version = 2;
  941. req->page_size = 1; /* 1 for 4K */
  942. /* coalesce-wm field in this cmd is not relevant to Lancer.
  943. * Lancer uses COMMON_MODIFY_CQ to set this field
  944. */
  945. if (!lancer_chip(adapter))
  946. AMAP_SET_BITS(struct amap_cq_context_v2, coalescwm,
  947. ctxt, coalesce_wm);
  948. AMAP_SET_BITS(struct amap_cq_context_v2, nodelay, ctxt,
  949. no_delay);
  950. AMAP_SET_BITS(struct amap_cq_context_v2, count, ctxt,
  951. __ilog2_u32(cq->len / 256));
  952. AMAP_SET_BITS(struct amap_cq_context_v2, valid, ctxt, 1);
  953. AMAP_SET_BITS(struct amap_cq_context_v2, eventable, ctxt, 1);
  954. AMAP_SET_BITS(struct amap_cq_context_v2, eqid, ctxt, eq->id);
  955. }
  956. be_dws_cpu_to_le(ctxt, sizeof(req->context));
  957. be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
  958. status = be_mbox_notify_wait(adapter);
  959. if (!status) {
  960. struct be_cmd_resp_cq_create *resp = embedded_payload(wrb);
  961. cq->id = le16_to_cpu(resp->cq_id);
  962. cq->created = true;
  963. }
  964. mutex_unlock(&adapter->mbox_lock);
  965. return status;
  966. }
  967. static u32 be_encoded_q_len(int q_len)
  968. {
  969. u32 len_encoded = fls(q_len); /* log2(len) + 1 */
  970. if (len_encoded == 16)
  971. len_encoded = 0;
  972. return len_encoded;
  973. }
  974. static int be_cmd_mccq_ext_create(struct be_adapter *adapter,
  975. struct be_queue_info *mccq,
  976. struct be_queue_info *cq)
  977. {
  978. struct be_mcc_wrb *wrb;
  979. struct be_cmd_req_mcc_ext_create *req;
  980. struct be_dma_mem *q_mem = &mccq->dma_mem;
  981. void *ctxt;
  982. int status;
  983. if (mutex_lock_interruptible(&adapter->mbox_lock))
  984. return -1;
  985. wrb = wrb_from_mbox(adapter);
  986. req = embedded_payload(wrb);
  987. ctxt = &req->context;
  988. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  989. OPCODE_COMMON_MCC_CREATE_EXT, sizeof(*req), wrb,
  990. NULL);
  991. req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
  992. if (BEx_chip(adapter)) {
  993. AMAP_SET_BITS(struct amap_mcc_context_be, valid, ctxt, 1);
  994. AMAP_SET_BITS(struct amap_mcc_context_be, ring_size, ctxt,
  995. be_encoded_q_len(mccq->len));
  996. AMAP_SET_BITS(struct amap_mcc_context_be, cq_id, ctxt, cq->id);
  997. } else {
  998. req->hdr.version = 1;
  999. req->cq_id = cpu_to_le16(cq->id);
  1000. AMAP_SET_BITS(struct amap_mcc_context_v1, ring_size, ctxt,
  1001. be_encoded_q_len(mccq->len));
  1002. AMAP_SET_BITS(struct amap_mcc_context_v1, valid, ctxt, 1);
  1003. AMAP_SET_BITS(struct amap_mcc_context_v1, async_cq_id,
  1004. ctxt, cq->id);
  1005. AMAP_SET_BITS(struct amap_mcc_context_v1, async_cq_valid,
  1006. ctxt, 1);
  1007. }
  1008. /* Subscribe to Link State, Sliport Event and Group 5 Events
  1009. * (bits 1, 5 and 17 set)
  1010. */
  1011. req->async_event_bitmap[0] =
  1012. cpu_to_le32(BIT(ASYNC_EVENT_CODE_LINK_STATE) |
  1013. BIT(ASYNC_EVENT_CODE_GRP_5) |
  1014. BIT(ASYNC_EVENT_CODE_QNQ) |
  1015. BIT(ASYNC_EVENT_CODE_SLIPORT));
  1016. be_dws_cpu_to_le(ctxt, sizeof(req->context));
  1017. be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
  1018. status = be_mbox_notify_wait(adapter);
  1019. if (!status) {
  1020. struct be_cmd_resp_mcc_create *resp = embedded_payload(wrb);
  1021. mccq->id = le16_to_cpu(resp->id);
  1022. mccq->created = true;
  1023. }
  1024. mutex_unlock(&adapter->mbox_lock);
  1025. return status;
  1026. }
  1027. static int be_cmd_mccq_org_create(struct be_adapter *adapter,
  1028. struct be_queue_info *mccq,
  1029. struct be_queue_info *cq)
  1030. {
  1031. struct be_mcc_wrb *wrb;
  1032. struct be_cmd_req_mcc_create *req;
  1033. struct be_dma_mem *q_mem = &mccq->dma_mem;
  1034. void *ctxt;
  1035. int status;
  1036. if (mutex_lock_interruptible(&adapter->mbox_lock))
  1037. return -1;
  1038. wrb = wrb_from_mbox(adapter);
  1039. req = embedded_payload(wrb);
  1040. ctxt = &req->context;
  1041. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1042. OPCODE_COMMON_MCC_CREATE, sizeof(*req), wrb,
  1043. NULL);
  1044. req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
  1045. AMAP_SET_BITS(struct amap_mcc_context_be, valid, ctxt, 1);
  1046. AMAP_SET_BITS(struct amap_mcc_context_be, ring_size, ctxt,
  1047. be_encoded_q_len(mccq->len));
  1048. AMAP_SET_BITS(struct amap_mcc_context_be, cq_id, ctxt, cq->id);
  1049. be_dws_cpu_to_le(ctxt, sizeof(req->context));
  1050. be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
  1051. status = be_mbox_notify_wait(adapter);
  1052. if (!status) {
  1053. struct be_cmd_resp_mcc_create *resp = embedded_payload(wrb);
  1054. mccq->id = le16_to_cpu(resp->id);
  1055. mccq->created = true;
  1056. }
  1057. mutex_unlock(&adapter->mbox_lock);
  1058. return status;
  1059. }
  1060. int be_cmd_mccq_create(struct be_adapter *adapter,
  1061. struct be_queue_info *mccq, struct be_queue_info *cq)
  1062. {
  1063. int status;
  1064. status = be_cmd_mccq_ext_create(adapter, mccq, cq);
  1065. if (status && BEx_chip(adapter)) {
  1066. dev_warn(&adapter->pdev->dev, "Upgrade to F/W ver 2.102.235.0 "
  1067. "or newer to avoid conflicting priorities between NIC "
  1068. "and FCoE traffic");
  1069. status = be_cmd_mccq_org_create(adapter, mccq, cq);
  1070. }
  1071. return status;
  1072. }
  1073. int be_cmd_txq_create(struct be_adapter *adapter, struct be_tx_obj *txo)
  1074. {
  1075. struct be_mcc_wrb wrb = {0};
  1076. struct be_cmd_req_eth_tx_create *req;
  1077. struct be_queue_info *txq = &txo->q;
  1078. struct be_queue_info *cq = &txo->cq;
  1079. struct be_dma_mem *q_mem = &txq->dma_mem;
  1080. int status, ver = 0;
  1081. req = embedded_payload(&wrb);
  1082. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
  1083. OPCODE_ETH_TX_CREATE, sizeof(*req), &wrb, NULL);
  1084. if (lancer_chip(adapter)) {
  1085. req->hdr.version = 1;
  1086. } else if (BEx_chip(adapter)) {
  1087. if (adapter->function_caps & BE_FUNCTION_CAPS_SUPER_NIC)
  1088. req->hdr.version = 2;
  1089. } else { /* For SH */
  1090. req->hdr.version = 2;
  1091. }
  1092. if (req->hdr.version > 0)
  1093. req->if_id = cpu_to_le16(adapter->if_handle);
  1094. req->num_pages = PAGES_4K_SPANNED(q_mem->va, q_mem->size);
  1095. req->ulp_num = BE_ULP1_NUM;
  1096. req->type = BE_ETH_TX_RING_TYPE_STANDARD;
  1097. req->cq_id = cpu_to_le16(cq->id);
  1098. req->queue_size = be_encoded_q_len(txq->len);
  1099. be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
  1100. ver = req->hdr.version;
  1101. status = be_cmd_notify_wait(adapter, &wrb);
  1102. if (!status) {
  1103. struct be_cmd_resp_eth_tx_create *resp = embedded_payload(&wrb);
  1104. txq->id = le16_to_cpu(resp->cid);
  1105. if (ver == 2)
  1106. txo->db_offset = le32_to_cpu(resp->db_offset);
  1107. else
  1108. txo->db_offset = DB_TXULP1_OFFSET;
  1109. txq->created = true;
  1110. }
  1111. return status;
  1112. }
  1113. /* Uses MCC */
  1114. int be_cmd_rxq_create(struct be_adapter *adapter,
  1115. struct be_queue_info *rxq, u16 cq_id, u16 frag_size,
  1116. u32 if_id, u32 rss, u8 *rss_id)
  1117. {
  1118. struct be_mcc_wrb *wrb;
  1119. struct be_cmd_req_eth_rx_create *req;
  1120. struct be_dma_mem *q_mem = &rxq->dma_mem;
  1121. int status;
  1122. spin_lock_bh(&adapter->mcc_lock);
  1123. wrb = wrb_from_mccq(adapter);
  1124. if (!wrb) {
  1125. status = -EBUSY;
  1126. goto err;
  1127. }
  1128. req = embedded_payload(wrb);
  1129. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
  1130. OPCODE_ETH_RX_CREATE, sizeof(*req), wrb, NULL);
  1131. req->cq_id = cpu_to_le16(cq_id);
  1132. req->frag_size = fls(frag_size) - 1;
  1133. req->num_pages = 2;
  1134. be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
  1135. req->interface_id = cpu_to_le32(if_id);
  1136. req->max_frame_size = cpu_to_le16(BE_MAX_JUMBO_FRAME_SIZE);
  1137. req->rss_queue = cpu_to_le32(rss);
  1138. status = be_mcc_notify_wait(adapter);
  1139. if (!status) {
  1140. struct be_cmd_resp_eth_rx_create *resp = embedded_payload(wrb);
  1141. rxq->id = le16_to_cpu(resp->id);
  1142. rxq->created = true;
  1143. *rss_id = resp->rss_id;
  1144. }
  1145. err:
  1146. spin_unlock_bh(&adapter->mcc_lock);
  1147. return status;
  1148. }
  1149. /* Generic destroyer function for all types of queues
  1150. * Uses Mbox
  1151. */
  1152. int be_cmd_q_destroy(struct be_adapter *adapter, struct be_queue_info *q,
  1153. int queue_type)
  1154. {
  1155. struct be_mcc_wrb *wrb;
  1156. struct be_cmd_req_q_destroy *req;
  1157. u8 subsys = 0, opcode = 0;
  1158. int status;
  1159. if (mutex_lock_interruptible(&adapter->mbox_lock))
  1160. return -1;
  1161. wrb = wrb_from_mbox(adapter);
  1162. req = embedded_payload(wrb);
  1163. switch (queue_type) {
  1164. case QTYPE_EQ:
  1165. subsys = CMD_SUBSYSTEM_COMMON;
  1166. opcode = OPCODE_COMMON_EQ_DESTROY;
  1167. break;
  1168. case QTYPE_CQ:
  1169. subsys = CMD_SUBSYSTEM_COMMON;
  1170. opcode = OPCODE_COMMON_CQ_DESTROY;
  1171. break;
  1172. case QTYPE_TXQ:
  1173. subsys = CMD_SUBSYSTEM_ETH;
  1174. opcode = OPCODE_ETH_TX_DESTROY;
  1175. break;
  1176. case QTYPE_RXQ:
  1177. subsys = CMD_SUBSYSTEM_ETH;
  1178. opcode = OPCODE_ETH_RX_DESTROY;
  1179. break;
  1180. case QTYPE_MCCQ:
  1181. subsys = CMD_SUBSYSTEM_COMMON;
  1182. opcode = OPCODE_COMMON_MCC_DESTROY;
  1183. break;
  1184. default:
  1185. BUG();
  1186. }
  1187. be_wrb_cmd_hdr_prepare(&req->hdr, subsys, opcode, sizeof(*req), wrb,
  1188. NULL);
  1189. req->id = cpu_to_le16(q->id);
  1190. status = be_mbox_notify_wait(adapter);
  1191. q->created = false;
  1192. mutex_unlock(&adapter->mbox_lock);
  1193. return status;
  1194. }
  1195. /* Uses MCC */
  1196. int be_cmd_rxq_destroy(struct be_adapter *adapter, struct be_queue_info *q)
  1197. {
  1198. struct be_mcc_wrb *wrb;
  1199. struct be_cmd_req_q_destroy *req;
  1200. int status;
  1201. spin_lock_bh(&adapter->mcc_lock);
  1202. wrb = wrb_from_mccq(adapter);
  1203. if (!wrb) {
  1204. status = -EBUSY;
  1205. goto err;
  1206. }
  1207. req = embedded_payload(wrb);
  1208. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
  1209. OPCODE_ETH_RX_DESTROY, sizeof(*req), wrb, NULL);
  1210. req->id = cpu_to_le16(q->id);
  1211. status = be_mcc_notify_wait(adapter);
  1212. q->created = false;
  1213. err:
  1214. spin_unlock_bh(&adapter->mcc_lock);
  1215. return status;
  1216. }
  1217. /* Create an rx filtering policy configuration on an i/f
  1218. * Will use MBOX only if MCCQ has not been created.
  1219. */
  1220. int be_cmd_if_create(struct be_adapter *adapter, u32 cap_flags, u32 en_flags,
  1221. u32 *if_handle, u32 domain)
  1222. {
  1223. struct be_mcc_wrb wrb = {0};
  1224. struct be_cmd_req_if_create *req;
  1225. int status;
  1226. req = embedded_payload(&wrb);
  1227. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1228. OPCODE_COMMON_NTWK_INTERFACE_CREATE,
  1229. sizeof(*req), &wrb, NULL);
  1230. req->hdr.domain = domain;
  1231. req->capability_flags = cpu_to_le32(cap_flags);
  1232. req->enable_flags = cpu_to_le32(en_flags);
  1233. req->pmac_invalid = true;
  1234. status = be_cmd_notify_wait(adapter, &wrb);
  1235. if (!status) {
  1236. struct be_cmd_resp_if_create *resp = embedded_payload(&wrb);
  1237. *if_handle = le32_to_cpu(resp->interface_id);
  1238. /* Hack to retrieve VF's pmac-id on BE3 */
  1239. if (BE3_chip(adapter) && be_virtfn(adapter))
  1240. adapter->pmac_id[0] = le32_to_cpu(resp->pmac_id);
  1241. }
  1242. return status;
  1243. }
  1244. /* Uses MCCQ */
  1245. int be_cmd_if_destroy(struct be_adapter *adapter, int interface_id, u32 domain)
  1246. {
  1247. struct be_mcc_wrb *wrb;
  1248. struct be_cmd_req_if_destroy *req;
  1249. int status;
  1250. if (interface_id == -1)
  1251. return 0;
  1252. spin_lock_bh(&adapter->mcc_lock);
  1253. wrb = wrb_from_mccq(adapter);
  1254. if (!wrb) {
  1255. status = -EBUSY;
  1256. goto err;
  1257. }
  1258. req = embedded_payload(wrb);
  1259. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1260. OPCODE_COMMON_NTWK_INTERFACE_DESTROY,
  1261. sizeof(*req), wrb, NULL);
  1262. req->hdr.domain = domain;
  1263. req->interface_id = cpu_to_le32(interface_id);
  1264. status = be_mcc_notify_wait(adapter);
  1265. err:
  1266. spin_unlock_bh(&adapter->mcc_lock);
  1267. return status;
  1268. }
  1269. /* Get stats is a non embedded command: the request is not embedded inside
  1270. * WRB but is a separate dma memory block
  1271. * Uses asynchronous MCC
  1272. */
  1273. int be_cmd_get_stats(struct be_adapter *adapter, struct be_dma_mem *nonemb_cmd)
  1274. {
  1275. struct be_mcc_wrb *wrb;
  1276. struct be_cmd_req_hdr *hdr;
  1277. int status = 0;
  1278. spin_lock_bh(&adapter->mcc_lock);
  1279. wrb = wrb_from_mccq(adapter);
  1280. if (!wrb) {
  1281. status = -EBUSY;
  1282. goto err;
  1283. }
  1284. hdr = nonemb_cmd->va;
  1285. be_wrb_cmd_hdr_prepare(hdr, CMD_SUBSYSTEM_ETH,
  1286. OPCODE_ETH_GET_STATISTICS, nonemb_cmd->size, wrb,
  1287. nonemb_cmd);
  1288. /* version 1 of the cmd is not supported only by BE2 */
  1289. if (BE2_chip(adapter))
  1290. hdr->version = 0;
  1291. if (BE3_chip(adapter) || lancer_chip(adapter))
  1292. hdr->version = 1;
  1293. else
  1294. hdr->version = 2;
  1295. status = be_mcc_notify(adapter);
  1296. if (status)
  1297. goto err;
  1298. adapter->stats_cmd_sent = true;
  1299. err:
  1300. spin_unlock_bh(&adapter->mcc_lock);
  1301. return status;
  1302. }
  1303. /* Lancer Stats */
  1304. int lancer_cmd_get_pport_stats(struct be_adapter *adapter,
  1305. struct be_dma_mem *nonemb_cmd)
  1306. {
  1307. struct be_mcc_wrb *wrb;
  1308. struct lancer_cmd_req_pport_stats *req;
  1309. int status = 0;
  1310. if (!be_cmd_allowed(adapter, OPCODE_ETH_GET_PPORT_STATS,
  1311. CMD_SUBSYSTEM_ETH))
  1312. return -EPERM;
  1313. spin_lock_bh(&adapter->mcc_lock);
  1314. wrb = wrb_from_mccq(adapter);
  1315. if (!wrb) {
  1316. status = -EBUSY;
  1317. goto err;
  1318. }
  1319. req = nonemb_cmd->va;
  1320. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
  1321. OPCODE_ETH_GET_PPORT_STATS, nonemb_cmd->size,
  1322. wrb, nonemb_cmd);
  1323. req->cmd_params.params.pport_num = cpu_to_le16(adapter->hba_port_num);
  1324. req->cmd_params.params.reset_stats = 0;
  1325. status = be_mcc_notify(adapter);
  1326. if (status)
  1327. goto err;
  1328. adapter->stats_cmd_sent = true;
  1329. err:
  1330. spin_unlock_bh(&adapter->mcc_lock);
  1331. return status;
  1332. }
  1333. static int be_mac_to_link_speed(int mac_speed)
  1334. {
  1335. switch (mac_speed) {
  1336. case PHY_LINK_SPEED_ZERO:
  1337. return 0;
  1338. case PHY_LINK_SPEED_10MBPS:
  1339. return 10;
  1340. case PHY_LINK_SPEED_100MBPS:
  1341. return 100;
  1342. case PHY_LINK_SPEED_1GBPS:
  1343. return 1000;
  1344. case PHY_LINK_SPEED_10GBPS:
  1345. return 10000;
  1346. case PHY_LINK_SPEED_20GBPS:
  1347. return 20000;
  1348. case PHY_LINK_SPEED_25GBPS:
  1349. return 25000;
  1350. case PHY_LINK_SPEED_40GBPS:
  1351. return 40000;
  1352. }
  1353. return 0;
  1354. }
  1355. /* Uses synchronous mcc
  1356. * Returns link_speed in Mbps
  1357. */
  1358. int be_cmd_link_status_query(struct be_adapter *adapter, u16 *link_speed,
  1359. u8 *link_status, u32 dom)
  1360. {
  1361. struct be_mcc_wrb *wrb;
  1362. struct be_cmd_req_link_status *req;
  1363. int status;
  1364. spin_lock_bh(&adapter->mcc_lock);
  1365. if (link_status)
  1366. *link_status = LINK_DOWN;
  1367. wrb = wrb_from_mccq(adapter);
  1368. if (!wrb) {
  1369. status = -EBUSY;
  1370. goto err;
  1371. }
  1372. req = embedded_payload(wrb);
  1373. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1374. OPCODE_COMMON_NTWK_LINK_STATUS_QUERY,
  1375. sizeof(*req), wrb, NULL);
  1376. /* version 1 of the cmd is not supported only by BE2 */
  1377. if (!BE2_chip(adapter))
  1378. req->hdr.version = 1;
  1379. req->hdr.domain = dom;
  1380. status = be_mcc_notify_wait(adapter);
  1381. if (!status) {
  1382. struct be_cmd_resp_link_status *resp = embedded_payload(wrb);
  1383. if (link_speed) {
  1384. *link_speed = resp->link_speed ?
  1385. le16_to_cpu(resp->link_speed) * 10 :
  1386. be_mac_to_link_speed(resp->mac_speed);
  1387. if (!resp->logical_link_status)
  1388. *link_speed = 0;
  1389. }
  1390. if (link_status)
  1391. *link_status = resp->logical_link_status;
  1392. }
  1393. err:
  1394. spin_unlock_bh(&adapter->mcc_lock);
  1395. return status;
  1396. }
  1397. /* Uses synchronous mcc */
  1398. int be_cmd_get_die_temperature(struct be_adapter *adapter)
  1399. {
  1400. struct be_mcc_wrb *wrb;
  1401. struct be_cmd_req_get_cntl_addnl_attribs *req;
  1402. int status = 0;
  1403. spin_lock_bh(&adapter->mcc_lock);
  1404. wrb = wrb_from_mccq(adapter);
  1405. if (!wrb) {
  1406. status = -EBUSY;
  1407. goto err;
  1408. }
  1409. req = embedded_payload(wrb);
  1410. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1411. OPCODE_COMMON_GET_CNTL_ADDITIONAL_ATTRIBUTES,
  1412. sizeof(*req), wrb, NULL);
  1413. status = be_mcc_notify(adapter);
  1414. err:
  1415. spin_unlock_bh(&adapter->mcc_lock);
  1416. return status;
  1417. }
  1418. /* Uses synchronous mcc */
  1419. int be_cmd_get_reg_len(struct be_adapter *adapter, u32 *log_size)
  1420. {
  1421. struct be_mcc_wrb *wrb;
  1422. struct be_cmd_req_get_fat *req;
  1423. int status;
  1424. spin_lock_bh(&adapter->mcc_lock);
  1425. wrb = wrb_from_mccq(adapter);
  1426. if (!wrb) {
  1427. status = -EBUSY;
  1428. goto err;
  1429. }
  1430. req = embedded_payload(wrb);
  1431. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1432. OPCODE_COMMON_MANAGE_FAT, sizeof(*req), wrb,
  1433. NULL);
  1434. req->fat_operation = cpu_to_le32(QUERY_FAT);
  1435. status = be_mcc_notify_wait(adapter);
  1436. if (!status) {
  1437. struct be_cmd_resp_get_fat *resp = embedded_payload(wrb);
  1438. if (log_size && resp->log_size)
  1439. *log_size = le32_to_cpu(resp->log_size) -
  1440. sizeof(u32);
  1441. }
  1442. err:
  1443. spin_unlock_bh(&adapter->mcc_lock);
  1444. return status;
  1445. }
  1446. int be_cmd_get_regs(struct be_adapter *adapter, u32 buf_len, void *buf)
  1447. {
  1448. struct be_dma_mem get_fat_cmd;
  1449. struct be_mcc_wrb *wrb;
  1450. struct be_cmd_req_get_fat *req;
  1451. u32 offset = 0, total_size, buf_size,
  1452. log_offset = sizeof(u32), payload_len;
  1453. int status = 0;
  1454. if (buf_len == 0)
  1455. return -EIO;
  1456. total_size = buf_len;
  1457. get_fat_cmd.size = sizeof(struct be_cmd_req_get_fat) + 60*1024;
  1458. get_fat_cmd.va = dma_zalloc_coherent(&adapter->pdev->dev,
  1459. get_fat_cmd.size,
  1460. &get_fat_cmd.dma, GFP_ATOMIC);
  1461. if (!get_fat_cmd.va) {
  1462. dev_err(&adapter->pdev->dev,
  1463. "Memory allocation failure while reading FAT data\n");
  1464. return -ENOMEM;
  1465. }
  1466. spin_lock_bh(&adapter->mcc_lock);
  1467. while (total_size) {
  1468. buf_size = min(total_size, (u32)60*1024);
  1469. total_size -= buf_size;
  1470. wrb = wrb_from_mccq(adapter);
  1471. if (!wrb) {
  1472. status = -EBUSY;
  1473. goto err;
  1474. }
  1475. req = get_fat_cmd.va;
  1476. payload_len = sizeof(struct be_cmd_req_get_fat) + buf_size;
  1477. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1478. OPCODE_COMMON_MANAGE_FAT, payload_len,
  1479. wrb, &get_fat_cmd);
  1480. req->fat_operation = cpu_to_le32(RETRIEVE_FAT);
  1481. req->read_log_offset = cpu_to_le32(log_offset);
  1482. req->read_log_length = cpu_to_le32(buf_size);
  1483. req->data_buffer_size = cpu_to_le32(buf_size);
  1484. status = be_mcc_notify_wait(adapter);
  1485. if (!status) {
  1486. struct be_cmd_resp_get_fat *resp = get_fat_cmd.va;
  1487. memcpy(buf + offset,
  1488. resp->data_buffer,
  1489. le32_to_cpu(resp->read_log_length));
  1490. } else {
  1491. dev_err(&adapter->pdev->dev, "FAT Table Retrieve error\n");
  1492. goto err;
  1493. }
  1494. offset += buf_size;
  1495. log_offset += buf_size;
  1496. }
  1497. err:
  1498. dma_free_coherent(&adapter->pdev->dev, get_fat_cmd.size,
  1499. get_fat_cmd.va, get_fat_cmd.dma);
  1500. spin_unlock_bh(&adapter->mcc_lock);
  1501. return status;
  1502. }
  1503. /* Uses synchronous mcc */
  1504. int be_cmd_get_fw_ver(struct be_adapter *adapter)
  1505. {
  1506. struct be_mcc_wrb *wrb;
  1507. struct be_cmd_req_get_fw_version *req;
  1508. int status;
  1509. spin_lock_bh(&adapter->mcc_lock);
  1510. wrb = wrb_from_mccq(adapter);
  1511. if (!wrb) {
  1512. status = -EBUSY;
  1513. goto err;
  1514. }
  1515. req = embedded_payload(wrb);
  1516. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1517. OPCODE_COMMON_GET_FW_VERSION, sizeof(*req), wrb,
  1518. NULL);
  1519. status = be_mcc_notify_wait(adapter);
  1520. if (!status) {
  1521. struct be_cmd_resp_get_fw_version *resp = embedded_payload(wrb);
  1522. strlcpy(adapter->fw_ver, resp->firmware_version_string,
  1523. sizeof(adapter->fw_ver));
  1524. strlcpy(adapter->fw_on_flash, resp->fw_on_flash_version_string,
  1525. sizeof(adapter->fw_on_flash));
  1526. }
  1527. err:
  1528. spin_unlock_bh(&adapter->mcc_lock);
  1529. return status;
  1530. }
  1531. /* set the EQ delay interval of an EQ to specified value
  1532. * Uses async mcc
  1533. */
  1534. static int __be_cmd_modify_eqd(struct be_adapter *adapter,
  1535. struct be_set_eqd *set_eqd, int num)
  1536. {
  1537. struct be_mcc_wrb *wrb;
  1538. struct be_cmd_req_modify_eq_delay *req;
  1539. int status = 0, i;
  1540. spin_lock_bh(&adapter->mcc_lock);
  1541. wrb = wrb_from_mccq(adapter);
  1542. if (!wrb) {
  1543. status = -EBUSY;
  1544. goto err;
  1545. }
  1546. req = embedded_payload(wrb);
  1547. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1548. OPCODE_COMMON_MODIFY_EQ_DELAY, sizeof(*req), wrb,
  1549. NULL);
  1550. req->num_eq = cpu_to_le32(num);
  1551. for (i = 0; i < num; i++) {
  1552. req->set_eqd[i].eq_id = cpu_to_le32(set_eqd[i].eq_id);
  1553. req->set_eqd[i].phase = 0;
  1554. req->set_eqd[i].delay_multiplier =
  1555. cpu_to_le32(set_eqd[i].delay_multiplier);
  1556. }
  1557. status = be_mcc_notify(adapter);
  1558. err:
  1559. spin_unlock_bh(&adapter->mcc_lock);
  1560. return status;
  1561. }
  1562. int be_cmd_modify_eqd(struct be_adapter *adapter, struct be_set_eqd *set_eqd,
  1563. int num)
  1564. {
  1565. int num_eqs, i = 0;
  1566. while (num) {
  1567. num_eqs = min(num, 8);
  1568. __be_cmd_modify_eqd(adapter, &set_eqd[i], num_eqs);
  1569. i += num_eqs;
  1570. num -= num_eqs;
  1571. }
  1572. return 0;
  1573. }
  1574. /* Uses sycnhronous mcc */
  1575. int be_cmd_vlan_config(struct be_adapter *adapter, u32 if_id, u16 *vtag_array,
  1576. u32 num, u32 domain)
  1577. {
  1578. struct be_mcc_wrb *wrb;
  1579. struct be_cmd_req_vlan_config *req;
  1580. int status;
  1581. spin_lock_bh(&adapter->mcc_lock);
  1582. wrb = wrb_from_mccq(adapter);
  1583. if (!wrb) {
  1584. status = -EBUSY;
  1585. goto err;
  1586. }
  1587. req = embedded_payload(wrb);
  1588. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1589. OPCODE_COMMON_NTWK_VLAN_CONFIG, sizeof(*req),
  1590. wrb, NULL);
  1591. req->hdr.domain = domain;
  1592. req->interface_id = if_id;
  1593. req->untagged = BE_IF_FLAGS_UNTAGGED & be_if_cap_flags(adapter) ? 1 : 0;
  1594. req->num_vlan = num;
  1595. memcpy(req->normal_vlan, vtag_array,
  1596. req->num_vlan * sizeof(vtag_array[0]));
  1597. status = be_mcc_notify_wait(adapter);
  1598. err:
  1599. spin_unlock_bh(&adapter->mcc_lock);
  1600. return status;
  1601. }
  1602. static int __be_cmd_rx_filter(struct be_adapter *adapter, u32 flags, u32 value)
  1603. {
  1604. struct be_mcc_wrb *wrb;
  1605. struct be_dma_mem *mem = &adapter->rx_filter;
  1606. struct be_cmd_req_rx_filter *req = mem->va;
  1607. int status;
  1608. spin_lock_bh(&adapter->mcc_lock);
  1609. wrb = wrb_from_mccq(adapter);
  1610. if (!wrb) {
  1611. status = -EBUSY;
  1612. goto err;
  1613. }
  1614. memset(req, 0, sizeof(*req));
  1615. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1616. OPCODE_COMMON_NTWK_RX_FILTER, sizeof(*req),
  1617. wrb, mem);
  1618. req->if_id = cpu_to_le32(adapter->if_handle);
  1619. req->if_flags_mask = cpu_to_le32(flags);
  1620. req->if_flags = (value == ON) ? req->if_flags_mask : 0;
  1621. if (flags & BE_IF_FLAGS_MULTICAST) {
  1622. struct netdev_hw_addr *ha;
  1623. int i = 0;
  1624. /* Reset mcast promisc mode if already set by setting mask
  1625. * and not setting flags field
  1626. */
  1627. req->if_flags_mask |=
  1628. cpu_to_le32(BE_IF_FLAGS_MCAST_PROMISCUOUS &
  1629. be_if_cap_flags(adapter));
  1630. req->mcast_num = cpu_to_le32(netdev_mc_count(adapter->netdev));
  1631. netdev_for_each_mc_addr(ha, adapter->netdev)
  1632. memcpy(req->mcast_mac[i++].byte, ha->addr, ETH_ALEN);
  1633. }
  1634. status = be_mcc_notify_wait(adapter);
  1635. err:
  1636. spin_unlock_bh(&adapter->mcc_lock);
  1637. return status;
  1638. }
  1639. int be_cmd_rx_filter(struct be_adapter *adapter, u32 flags, u32 value)
  1640. {
  1641. struct device *dev = &adapter->pdev->dev;
  1642. if ((flags & be_if_cap_flags(adapter)) != flags) {
  1643. dev_warn(dev, "Cannot set rx filter flags 0x%x\n", flags);
  1644. dev_warn(dev, "Interface is capable of 0x%x flags only\n",
  1645. be_if_cap_flags(adapter));
  1646. }
  1647. flags &= be_if_cap_flags(adapter);
  1648. if (!flags)
  1649. return -ENOTSUPP;
  1650. return __be_cmd_rx_filter(adapter, flags, value);
  1651. }
  1652. /* Uses synchrounous mcc */
  1653. int be_cmd_set_flow_control(struct be_adapter *adapter, u32 tx_fc, u32 rx_fc)
  1654. {
  1655. struct be_mcc_wrb *wrb;
  1656. struct be_cmd_req_set_flow_control *req;
  1657. int status;
  1658. if (!be_cmd_allowed(adapter, OPCODE_COMMON_SET_FLOW_CONTROL,
  1659. CMD_SUBSYSTEM_COMMON))
  1660. return -EPERM;
  1661. spin_lock_bh(&adapter->mcc_lock);
  1662. wrb = wrb_from_mccq(adapter);
  1663. if (!wrb) {
  1664. status = -EBUSY;
  1665. goto err;
  1666. }
  1667. req = embedded_payload(wrb);
  1668. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1669. OPCODE_COMMON_SET_FLOW_CONTROL, sizeof(*req),
  1670. wrb, NULL);
  1671. req->hdr.version = 1;
  1672. req->tx_flow_control = cpu_to_le16((u16)tx_fc);
  1673. req->rx_flow_control = cpu_to_le16((u16)rx_fc);
  1674. status = be_mcc_notify_wait(adapter);
  1675. err:
  1676. spin_unlock_bh(&adapter->mcc_lock);
  1677. if (base_status(status) == MCC_STATUS_FEATURE_NOT_SUPPORTED)
  1678. return -EOPNOTSUPP;
  1679. return status;
  1680. }
  1681. /* Uses sycn mcc */
  1682. int be_cmd_get_flow_control(struct be_adapter *adapter, u32 *tx_fc, u32 *rx_fc)
  1683. {
  1684. struct be_mcc_wrb *wrb;
  1685. struct be_cmd_req_get_flow_control *req;
  1686. int status;
  1687. if (!be_cmd_allowed(adapter, OPCODE_COMMON_GET_FLOW_CONTROL,
  1688. CMD_SUBSYSTEM_COMMON))
  1689. return -EPERM;
  1690. spin_lock_bh(&adapter->mcc_lock);
  1691. wrb = wrb_from_mccq(adapter);
  1692. if (!wrb) {
  1693. status = -EBUSY;
  1694. goto err;
  1695. }
  1696. req = embedded_payload(wrb);
  1697. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1698. OPCODE_COMMON_GET_FLOW_CONTROL, sizeof(*req),
  1699. wrb, NULL);
  1700. status = be_mcc_notify_wait(adapter);
  1701. if (!status) {
  1702. struct be_cmd_resp_get_flow_control *resp =
  1703. embedded_payload(wrb);
  1704. *tx_fc = le16_to_cpu(resp->tx_flow_control);
  1705. *rx_fc = le16_to_cpu(resp->rx_flow_control);
  1706. }
  1707. err:
  1708. spin_unlock_bh(&adapter->mcc_lock);
  1709. return status;
  1710. }
  1711. /* Uses mbox */
  1712. int be_cmd_query_fw_cfg(struct be_adapter *adapter)
  1713. {
  1714. struct be_mcc_wrb *wrb;
  1715. struct be_cmd_req_query_fw_cfg *req;
  1716. int status;
  1717. if (mutex_lock_interruptible(&adapter->mbox_lock))
  1718. return -1;
  1719. wrb = wrb_from_mbox(adapter);
  1720. req = embedded_payload(wrb);
  1721. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1722. OPCODE_COMMON_QUERY_FIRMWARE_CONFIG,
  1723. sizeof(*req), wrb, NULL);
  1724. status = be_mbox_notify_wait(adapter);
  1725. if (!status) {
  1726. struct be_cmd_resp_query_fw_cfg *resp = embedded_payload(wrb);
  1727. adapter->port_num = le32_to_cpu(resp->phys_port);
  1728. adapter->function_mode = le32_to_cpu(resp->function_mode);
  1729. adapter->function_caps = le32_to_cpu(resp->function_caps);
  1730. adapter->asic_rev = le32_to_cpu(resp->asic_revision) & 0xFF;
  1731. dev_info(&adapter->pdev->dev,
  1732. "FW config: function_mode=0x%x, function_caps=0x%x\n",
  1733. adapter->function_mode, adapter->function_caps);
  1734. }
  1735. mutex_unlock(&adapter->mbox_lock);
  1736. return status;
  1737. }
  1738. /* Uses mbox */
  1739. int be_cmd_reset_function(struct be_adapter *adapter)
  1740. {
  1741. struct be_mcc_wrb *wrb;
  1742. struct be_cmd_req_hdr *req;
  1743. int status;
  1744. if (lancer_chip(adapter)) {
  1745. iowrite32(SLI_PORT_CONTROL_IP_MASK,
  1746. adapter->db + SLIPORT_CONTROL_OFFSET);
  1747. status = lancer_wait_ready(adapter);
  1748. if (status)
  1749. dev_err(&adapter->pdev->dev,
  1750. "Adapter in non recoverable error\n");
  1751. return status;
  1752. }
  1753. if (mutex_lock_interruptible(&adapter->mbox_lock))
  1754. return -1;
  1755. wrb = wrb_from_mbox(adapter);
  1756. req = embedded_payload(wrb);
  1757. be_wrb_cmd_hdr_prepare(req, CMD_SUBSYSTEM_COMMON,
  1758. OPCODE_COMMON_FUNCTION_RESET, sizeof(*req), wrb,
  1759. NULL);
  1760. status = be_mbox_notify_wait(adapter);
  1761. mutex_unlock(&adapter->mbox_lock);
  1762. return status;
  1763. }
  1764. int be_cmd_rss_config(struct be_adapter *adapter, u8 *rsstable,
  1765. u32 rss_hash_opts, u16 table_size, const u8 *rss_hkey)
  1766. {
  1767. struct be_mcc_wrb *wrb;
  1768. struct be_cmd_req_rss_config *req;
  1769. int status;
  1770. if (!(be_if_cap_flags(adapter) & BE_IF_FLAGS_RSS))
  1771. return 0;
  1772. spin_lock_bh(&adapter->mcc_lock);
  1773. wrb = wrb_from_mccq(adapter);
  1774. if (!wrb) {
  1775. status = -EBUSY;
  1776. goto err;
  1777. }
  1778. req = embedded_payload(wrb);
  1779. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
  1780. OPCODE_ETH_RSS_CONFIG, sizeof(*req), wrb, NULL);
  1781. req->if_id = cpu_to_le32(adapter->if_handle);
  1782. req->enable_rss = cpu_to_le16(rss_hash_opts);
  1783. req->cpu_table_size_log2 = cpu_to_le16(fls(table_size) - 1);
  1784. if (!BEx_chip(adapter))
  1785. req->hdr.version = 1;
  1786. memcpy(req->cpu_table, rsstable, table_size);
  1787. memcpy(req->hash, rss_hkey, RSS_HASH_KEY_LEN);
  1788. be_dws_cpu_to_le(req->hash, sizeof(req->hash));
  1789. status = be_mcc_notify_wait(adapter);
  1790. err:
  1791. spin_unlock_bh(&adapter->mcc_lock);
  1792. return status;
  1793. }
  1794. /* Uses sync mcc */
  1795. int be_cmd_set_beacon_state(struct be_adapter *adapter, u8 port_num,
  1796. u8 bcn, u8 sts, u8 state)
  1797. {
  1798. struct be_mcc_wrb *wrb;
  1799. struct be_cmd_req_enable_disable_beacon *req;
  1800. int status;
  1801. spin_lock_bh(&adapter->mcc_lock);
  1802. wrb = wrb_from_mccq(adapter);
  1803. if (!wrb) {
  1804. status = -EBUSY;
  1805. goto err;
  1806. }
  1807. req = embedded_payload(wrb);
  1808. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1809. OPCODE_COMMON_ENABLE_DISABLE_BEACON,
  1810. sizeof(*req), wrb, NULL);
  1811. req->port_num = port_num;
  1812. req->beacon_state = state;
  1813. req->beacon_duration = bcn;
  1814. req->status_duration = sts;
  1815. status = be_mcc_notify_wait(adapter);
  1816. err:
  1817. spin_unlock_bh(&adapter->mcc_lock);
  1818. return status;
  1819. }
  1820. /* Uses sync mcc */
  1821. int be_cmd_get_beacon_state(struct be_adapter *adapter, u8 port_num, u32 *state)
  1822. {
  1823. struct be_mcc_wrb *wrb;
  1824. struct be_cmd_req_get_beacon_state *req;
  1825. int status;
  1826. spin_lock_bh(&adapter->mcc_lock);
  1827. wrb = wrb_from_mccq(adapter);
  1828. if (!wrb) {
  1829. status = -EBUSY;
  1830. goto err;
  1831. }
  1832. req = embedded_payload(wrb);
  1833. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1834. OPCODE_COMMON_GET_BEACON_STATE, sizeof(*req),
  1835. wrb, NULL);
  1836. req->port_num = port_num;
  1837. status = be_mcc_notify_wait(adapter);
  1838. if (!status) {
  1839. struct be_cmd_resp_get_beacon_state *resp =
  1840. embedded_payload(wrb);
  1841. *state = resp->beacon_state;
  1842. }
  1843. err:
  1844. spin_unlock_bh(&adapter->mcc_lock);
  1845. return status;
  1846. }
  1847. /* Uses sync mcc */
  1848. int be_cmd_read_port_transceiver_data(struct be_adapter *adapter,
  1849. u8 page_num, u8 *data)
  1850. {
  1851. struct be_dma_mem cmd;
  1852. struct be_mcc_wrb *wrb;
  1853. struct be_cmd_req_port_type *req;
  1854. int status;
  1855. if (page_num > TR_PAGE_A2)
  1856. return -EINVAL;
  1857. cmd.size = sizeof(struct be_cmd_resp_port_type);
  1858. cmd.va = dma_zalloc_coherent(&adapter->pdev->dev, cmd.size, &cmd.dma,
  1859. GFP_ATOMIC);
  1860. if (!cmd.va) {
  1861. dev_err(&adapter->pdev->dev, "Memory allocation failed\n");
  1862. return -ENOMEM;
  1863. }
  1864. spin_lock_bh(&adapter->mcc_lock);
  1865. wrb = wrb_from_mccq(adapter);
  1866. if (!wrb) {
  1867. status = -EBUSY;
  1868. goto err;
  1869. }
  1870. req = cmd.va;
  1871. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1872. OPCODE_COMMON_READ_TRANSRECV_DATA,
  1873. cmd.size, wrb, &cmd);
  1874. req->port = cpu_to_le32(adapter->hba_port_num);
  1875. req->page_num = cpu_to_le32(page_num);
  1876. status = be_mcc_notify_wait(adapter);
  1877. if (!status) {
  1878. struct be_cmd_resp_port_type *resp = cmd.va;
  1879. memcpy(data, resp->page_data, PAGE_DATA_LEN);
  1880. }
  1881. err:
  1882. spin_unlock_bh(&adapter->mcc_lock);
  1883. dma_free_coherent(&adapter->pdev->dev, cmd.size, cmd.va, cmd.dma);
  1884. return status;
  1885. }
  1886. int lancer_cmd_write_object(struct be_adapter *adapter, struct be_dma_mem *cmd,
  1887. u32 data_size, u32 data_offset,
  1888. const char *obj_name, u32 *data_written,
  1889. u8 *change_status, u8 *addn_status)
  1890. {
  1891. struct be_mcc_wrb *wrb;
  1892. struct lancer_cmd_req_write_object *req;
  1893. struct lancer_cmd_resp_write_object *resp;
  1894. void *ctxt = NULL;
  1895. int status;
  1896. spin_lock_bh(&adapter->mcc_lock);
  1897. adapter->flash_status = 0;
  1898. wrb = wrb_from_mccq(adapter);
  1899. if (!wrb) {
  1900. status = -EBUSY;
  1901. goto err_unlock;
  1902. }
  1903. req = embedded_payload(wrb);
  1904. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1905. OPCODE_COMMON_WRITE_OBJECT,
  1906. sizeof(struct lancer_cmd_req_write_object), wrb,
  1907. NULL);
  1908. ctxt = &req->context;
  1909. AMAP_SET_BITS(struct amap_lancer_write_obj_context,
  1910. write_length, ctxt, data_size);
  1911. if (data_size == 0)
  1912. AMAP_SET_BITS(struct amap_lancer_write_obj_context,
  1913. eof, ctxt, 1);
  1914. else
  1915. AMAP_SET_BITS(struct amap_lancer_write_obj_context,
  1916. eof, ctxt, 0);
  1917. be_dws_cpu_to_le(ctxt, sizeof(req->context));
  1918. req->write_offset = cpu_to_le32(data_offset);
  1919. strlcpy(req->object_name, obj_name, sizeof(req->object_name));
  1920. req->descriptor_count = cpu_to_le32(1);
  1921. req->buf_len = cpu_to_le32(data_size);
  1922. req->addr_low = cpu_to_le32((cmd->dma +
  1923. sizeof(struct lancer_cmd_req_write_object))
  1924. & 0xFFFFFFFF);
  1925. req->addr_high = cpu_to_le32(upper_32_bits(cmd->dma +
  1926. sizeof(struct lancer_cmd_req_write_object)));
  1927. status = be_mcc_notify(adapter);
  1928. if (status)
  1929. goto err_unlock;
  1930. spin_unlock_bh(&adapter->mcc_lock);
  1931. if (!wait_for_completion_timeout(&adapter->et_cmd_compl,
  1932. msecs_to_jiffies(60000)))
  1933. status = -ETIMEDOUT;
  1934. else
  1935. status = adapter->flash_status;
  1936. resp = embedded_payload(wrb);
  1937. if (!status) {
  1938. *data_written = le32_to_cpu(resp->actual_write_len);
  1939. *change_status = resp->change_status;
  1940. } else {
  1941. *addn_status = resp->additional_status;
  1942. }
  1943. return status;
  1944. err_unlock:
  1945. spin_unlock_bh(&adapter->mcc_lock);
  1946. return status;
  1947. }
  1948. int be_cmd_query_cable_type(struct be_adapter *adapter)
  1949. {
  1950. u8 page_data[PAGE_DATA_LEN];
  1951. int status;
  1952. status = be_cmd_read_port_transceiver_data(adapter, TR_PAGE_A0,
  1953. page_data);
  1954. if (!status) {
  1955. switch (adapter->phy.interface_type) {
  1956. case PHY_TYPE_QSFP:
  1957. adapter->phy.cable_type =
  1958. page_data[QSFP_PLUS_CABLE_TYPE_OFFSET];
  1959. break;
  1960. case PHY_TYPE_SFP_PLUS_10GB:
  1961. adapter->phy.cable_type =
  1962. page_data[SFP_PLUS_CABLE_TYPE_OFFSET];
  1963. break;
  1964. default:
  1965. adapter->phy.cable_type = 0;
  1966. break;
  1967. }
  1968. }
  1969. return status;
  1970. }
  1971. int be_cmd_query_sfp_info(struct be_adapter *adapter)
  1972. {
  1973. u8 page_data[PAGE_DATA_LEN];
  1974. int status;
  1975. status = be_cmd_read_port_transceiver_data(adapter, TR_PAGE_A0,
  1976. page_data);
  1977. if (!status) {
  1978. strlcpy(adapter->phy.vendor_name, page_data +
  1979. SFP_VENDOR_NAME_OFFSET, SFP_VENDOR_NAME_LEN - 1);
  1980. strlcpy(adapter->phy.vendor_pn,
  1981. page_data + SFP_VENDOR_PN_OFFSET,
  1982. SFP_VENDOR_NAME_LEN - 1);
  1983. }
  1984. return status;
  1985. }
  1986. int lancer_cmd_delete_object(struct be_adapter *adapter, const char *obj_name)
  1987. {
  1988. struct lancer_cmd_req_delete_object *req;
  1989. struct be_mcc_wrb *wrb;
  1990. int status;
  1991. spin_lock_bh(&adapter->mcc_lock);
  1992. wrb = wrb_from_mccq(adapter);
  1993. if (!wrb) {
  1994. status = -EBUSY;
  1995. goto err;
  1996. }
  1997. req = embedded_payload(wrb);
  1998. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1999. OPCODE_COMMON_DELETE_OBJECT,
  2000. sizeof(*req), wrb, NULL);
  2001. strlcpy(req->object_name, obj_name, sizeof(req->object_name));
  2002. status = be_mcc_notify_wait(adapter);
  2003. err:
  2004. spin_unlock_bh(&adapter->mcc_lock);
  2005. return status;
  2006. }
  2007. int lancer_cmd_read_object(struct be_adapter *adapter, struct be_dma_mem *cmd,
  2008. u32 data_size, u32 data_offset, const char *obj_name,
  2009. u32 *data_read, u32 *eof, u8 *addn_status)
  2010. {
  2011. struct be_mcc_wrb *wrb;
  2012. struct lancer_cmd_req_read_object *req;
  2013. struct lancer_cmd_resp_read_object *resp;
  2014. int status;
  2015. spin_lock_bh(&adapter->mcc_lock);
  2016. wrb = wrb_from_mccq(adapter);
  2017. if (!wrb) {
  2018. status = -EBUSY;
  2019. goto err_unlock;
  2020. }
  2021. req = embedded_payload(wrb);
  2022. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2023. OPCODE_COMMON_READ_OBJECT,
  2024. sizeof(struct lancer_cmd_req_read_object), wrb,
  2025. NULL);
  2026. req->desired_read_len = cpu_to_le32(data_size);
  2027. req->read_offset = cpu_to_le32(data_offset);
  2028. strcpy(req->object_name, obj_name);
  2029. req->descriptor_count = cpu_to_le32(1);
  2030. req->buf_len = cpu_to_le32(data_size);
  2031. req->addr_low = cpu_to_le32((cmd->dma & 0xFFFFFFFF));
  2032. req->addr_high = cpu_to_le32(upper_32_bits(cmd->dma));
  2033. status = be_mcc_notify_wait(adapter);
  2034. resp = embedded_payload(wrb);
  2035. if (!status) {
  2036. *data_read = le32_to_cpu(resp->actual_read_len);
  2037. *eof = le32_to_cpu(resp->eof);
  2038. } else {
  2039. *addn_status = resp->additional_status;
  2040. }
  2041. err_unlock:
  2042. spin_unlock_bh(&adapter->mcc_lock);
  2043. return status;
  2044. }
  2045. int be_cmd_write_flashrom(struct be_adapter *adapter, struct be_dma_mem *cmd,
  2046. u32 flash_type, u32 flash_opcode, u32 img_offset,
  2047. u32 buf_size)
  2048. {
  2049. struct be_mcc_wrb *wrb;
  2050. struct be_cmd_write_flashrom *req;
  2051. int status;
  2052. spin_lock_bh(&adapter->mcc_lock);
  2053. adapter->flash_status = 0;
  2054. wrb = wrb_from_mccq(adapter);
  2055. if (!wrb) {
  2056. status = -EBUSY;
  2057. goto err_unlock;
  2058. }
  2059. req = cmd->va;
  2060. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2061. OPCODE_COMMON_WRITE_FLASHROM, cmd->size, wrb,
  2062. cmd);
  2063. req->params.op_type = cpu_to_le32(flash_type);
  2064. if (flash_type == OPTYPE_OFFSET_SPECIFIED)
  2065. req->params.offset = cpu_to_le32(img_offset);
  2066. req->params.op_code = cpu_to_le32(flash_opcode);
  2067. req->params.data_buf_size = cpu_to_le32(buf_size);
  2068. status = be_mcc_notify(adapter);
  2069. if (status)
  2070. goto err_unlock;
  2071. spin_unlock_bh(&adapter->mcc_lock);
  2072. if (!wait_for_completion_timeout(&adapter->et_cmd_compl,
  2073. msecs_to_jiffies(40000)))
  2074. status = -ETIMEDOUT;
  2075. else
  2076. status = adapter->flash_status;
  2077. return status;
  2078. err_unlock:
  2079. spin_unlock_bh(&adapter->mcc_lock);
  2080. return status;
  2081. }
  2082. int be_cmd_get_flash_crc(struct be_adapter *adapter, u8 *flashed_crc,
  2083. u16 img_optype, u32 img_offset, u32 crc_offset)
  2084. {
  2085. struct be_cmd_read_flash_crc *req;
  2086. struct be_mcc_wrb *wrb;
  2087. int status;
  2088. spin_lock_bh(&adapter->mcc_lock);
  2089. wrb = wrb_from_mccq(adapter);
  2090. if (!wrb) {
  2091. status = -EBUSY;
  2092. goto err;
  2093. }
  2094. req = embedded_payload(wrb);
  2095. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2096. OPCODE_COMMON_READ_FLASHROM, sizeof(*req),
  2097. wrb, NULL);
  2098. req->params.op_type = cpu_to_le32(img_optype);
  2099. if (img_optype == OPTYPE_OFFSET_SPECIFIED)
  2100. req->params.offset = cpu_to_le32(img_offset + crc_offset);
  2101. else
  2102. req->params.offset = cpu_to_le32(crc_offset);
  2103. req->params.op_code = cpu_to_le32(FLASHROM_OPER_REPORT);
  2104. req->params.data_buf_size = cpu_to_le32(0x4);
  2105. status = be_mcc_notify_wait(adapter);
  2106. if (!status)
  2107. memcpy(flashed_crc, req->crc, 4);
  2108. err:
  2109. spin_unlock_bh(&adapter->mcc_lock);
  2110. return status;
  2111. }
  2112. int be_cmd_enable_magic_wol(struct be_adapter *adapter, u8 *mac,
  2113. struct be_dma_mem *nonemb_cmd)
  2114. {
  2115. struct be_mcc_wrb *wrb;
  2116. struct be_cmd_req_acpi_wol_magic_config *req;
  2117. int status;
  2118. spin_lock_bh(&adapter->mcc_lock);
  2119. wrb = wrb_from_mccq(adapter);
  2120. if (!wrb) {
  2121. status = -EBUSY;
  2122. goto err;
  2123. }
  2124. req = nonemb_cmd->va;
  2125. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
  2126. OPCODE_ETH_ACPI_WOL_MAGIC_CONFIG, sizeof(*req),
  2127. wrb, nonemb_cmd);
  2128. memcpy(req->magic_mac, mac, ETH_ALEN);
  2129. status = be_mcc_notify_wait(adapter);
  2130. err:
  2131. spin_unlock_bh(&adapter->mcc_lock);
  2132. return status;
  2133. }
  2134. int be_cmd_set_loopback(struct be_adapter *adapter, u8 port_num,
  2135. u8 loopback_type, u8 enable)
  2136. {
  2137. struct be_mcc_wrb *wrb;
  2138. struct be_cmd_req_set_lmode *req;
  2139. int status;
  2140. spin_lock_bh(&adapter->mcc_lock);
  2141. wrb = wrb_from_mccq(adapter);
  2142. if (!wrb) {
  2143. status = -EBUSY;
  2144. goto err_unlock;
  2145. }
  2146. req = embedded_payload(wrb);
  2147. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_LOWLEVEL,
  2148. OPCODE_LOWLEVEL_SET_LOOPBACK_MODE, sizeof(*req),
  2149. wrb, NULL);
  2150. req->src_port = port_num;
  2151. req->dest_port = port_num;
  2152. req->loopback_type = loopback_type;
  2153. req->loopback_state = enable;
  2154. status = be_mcc_notify(adapter);
  2155. if (status)
  2156. goto err_unlock;
  2157. spin_unlock_bh(&adapter->mcc_lock);
  2158. if (!wait_for_completion_timeout(&adapter->et_cmd_compl,
  2159. msecs_to_jiffies(SET_LB_MODE_TIMEOUT)))
  2160. status = -ETIMEDOUT;
  2161. return status;
  2162. err_unlock:
  2163. spin_unlock_bh(&adapter->mcc_lock);
  2164. return status;
  2165. }
  2166. int be_cmd_loopback_test(struct be_adapter *adapter, u32 port_num,
  2167. u32 loopback_type, u32 pkt_size, u32 num_pkts,
  2168. u64 pattern)
  2169. {
  2170. struct be_mcc_wrb *wrb;
  2171. struct be_cmd_req_loopback_test *req;
  2172. struct be_cmd_resp_loopback_test *resp;
  2173. int status;
  2174. spin_lock_bh(&adapter->mcc_lock);
  2175. wrb = wrb_from_mccq(adapter);
  2176. if (!wrb) {
  2177. status = -EBUSY;
  2178. goto err;
  2179. }
  2180. req = embedded_payload(wrb);
  2181. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_LOWLEVEL,
  2182. OPCODE_LOWLEVEL_LOOPBACK_TEST, sizeof(*req), wrb,
  2183. NULL);
  2184. req->hdr.timeout = cpu_to_le32(15);
  2185. req->pattern = cpu_to_le64(pattern);
  2186. req->src_port = cpu_to_le32(port_num);
  2187. req->dest_port = cpu_to_le32(port_num);
  2188. req->pkt_size = cpu_to_le32(pkt_size);
  2189. req->num_pkts = cpu_to_le32(num_pkts);
  2190. req->loopback_type = cpu_to_le32(loopback_type);
  2191. status = be_mcc_notify(adapter);
  2192. if (status)
  2193. goto err;
  2194. spin_unlock_bh(&adapter->mcc_lock);
  2195. wait_for_completion(&adapter->et_cmd_compl);
  2196. resp = embedded_payload(wrb);
  2197. status = le32_to_cpu(resp->status);
  2198. return status;
  2199. err:
  2200. spin_unlock_bh(&adapter->mcc_lock);
  2201. return status;
  2202. }
  2203. int be_cmd_ddr_dma_test(struct be_adapter *adapter, u64 pattern,
  2204. u32 byte_cnt, struct be_dma_mem *cmd)
  2205. {
  2206. struct be_mcc_wrb *wrb;
  2207. struct be_cmd_req_ddrdma_test *req;
  2208. int status;
  2209. int i, j = 0;
  2210. spin_lock_bh(&adapter->mcc_lock);
  2211. wrb = wrb_from_mccq(adapter);
  2212. if (!wrb) {
  2213. status = -EBUSY;
  2214. goto err;
  2215. }
  2216. req = cmd->va;
  2217. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_LOWLEVEL,
  2218. OPCODE_LOWLEVEL_HOST_DDR_DMA, cmd->size, wrb,
  2219. cmd);
  2220. req->pattern = cpu_to_le64(pattern);
  2221. req->byte_count = cpu_to_le32(byte_cnt);
  2222. for (i = 0; i < byte_cnt; i++) {
  2223. req->snd_buff[i] = (u8)(pattern >> (j*8));
  2224. j++;
  2225. if (j > 7)
  2226. j = 0;
  2227. }
  2228. status = be_mcc_notify_wait(adapter);
  2229. if (!status) {
  2230. struct be_cmd_resp_ddrdma_test *resp;
  2231. resp = cmd->va;
  2232. if ((memcmp(resp->rcv_buff, req->snd_buff, byte_cnt) != 0) ||
  2233. resp->snd_err) {
  2234. status = -1;
  2235. }
  2236. }
  2237. err:
  2238. spin_unlock_bh(&adapter->mcc_lock);
  2239. return status;
  2240. }
  2241. int be_cmd_get_seeprom_data(struct be_adapter *adapter,
  2242. struct be_dma_mem *nonemb_cmd)
  2243. {
  2244. struct be_mcc_wrb *wrb;
  2245. struct be_cmd_req_seeprom_read *req;
  2246. int status;
  2247. spin_lock_bh(&adapter->mcc_lock);
  2248. wrb = wrb_from_mccq(adapter);
  2249. if (!wrb) {
  2250. status = -EBUSY;
  2251. goto err;
  2252. }
  2253. req = nonemb_cmd->va;
  2254. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2255. OPCODE_COMMON_SEEPROM_READ, sizeof(*req), wrb,
  2256. nonemb_cmd);
  2257. status = be_mcc_notify_wait(adapter);
  2258. err:
  2259. spin_unlock_bh(&adapter->mcc_lock);
  2260. return status;
  2261. }
  2262. int be_cmd_get_phy_info(struct be_adapter *adapter)
  2263. {
  2264. struct be_mcc_wrb *wrb;
  2265. struct be_cmd_req_get_phy_info *req;
  2266. struct be_dma_mem cmd;
  2267. int status;
  2268. if (!be_cmd_allowed(adapter, OPCODE_COMMON_GET_PHY_DETAILS,
  2269. CMD_SUBSYSTEM_COMMON))
  2270. return -EPERM;
  2271. spin_lock_bh(&adapter->mcc_lock);
  2272. wrb = wrb_from_mccq(adapter);
  2273. if (!wrb) {
  2274. status = -EBUSY;
  2275. goto err;
  2276. }
  2277. cmd.size = sizeof(struct be_cmd_req_get_phy_info);
  2278. cmd.va = dma_zalloc_coherent(&adapter->pdev->dev, cmd.size, &cmd.dma,
  2279. GFP_ATOMIC);
  2280. if (!cmd.va) {
  2281. dev_err(&adapter->pdev->dev, "Memory alloc failure\n");
  2282. status = -ENOMEM;
  2283. goto err;
  2284. }
  2285. req = cmd.va;
  2286. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2287. OPCODE_COMMON_GET_PHY_DETAILS, sizeof(*req),
  2288. wrb, &cmd);
  2289. status = be_mcc_notify_wait(adapter);
  2290. if (!status) {
  2291. struct be_phy_info *resp_phy_info =
  2292. cmd.va + sizeof(struct be_cmd_req_hdr);
  2293. adapter->phy.phy_type = le16_to_cpu(resp_phy_info->phy_type);
  2294. adapter->phy.interface_type =
  2295. le16_to_cpu(resp_phy_info->interface_type);
  2296. adapter->phy.auto_speeds_supported =
  2297. le16_to_cpu(resp_phy_info->auto_speeds_supported);
  2298. adapter->phy.fixed_speeds_supported =
  2299. le16_to_cpu(resp_phy_info->fixed_speeds_supported);
  2300. adapter->phy.misc_params =
  2301. le32_to_cpu(resp_phy_info->misc_params);
  2302. if (BE2_chip(adapter)) {
  2303. adapter->phy.fixed_speeds_supported =
  2304. BE_SUPPORTED_SPEED_10GBPS |
  2305. BE_SUPPORTED_SPEED_1GBPS;
  2306. }
  2307. }
  2308. dma_free_coherent(&adapter->pdev->dev, cmd.size, cmd.va, cmd.dma);
  2309. err:
  2310. spin_unlock_bh(&adapter->mcc_lock);
  2311. return status;
  2312. }
  2313. static int be_cmd_set_qos(struct be_adapter *adapter, u32 bps, u32 domain)
  2314. {
  2315. struct be_mcc_wrb *wrb;
  2316. struct be_cmd_req_set_qos *req;
  2317. int status;
  2318. spin_lock_bh(&adapter->mcc_lock);
  2319. wrb = wrb_from_mccq(adapter);
  2320. if (!wrb) {
  2321. status = -EBUSY;
  2322. goto err;
  2323. }
  2324. req = embedded_payload(wrb);
  2325. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2326. OPCODE_COMMON_SET_QOS, sizeof(*req), wrb, NULL);
  2327. req->hdr.domain = domain;
  2328. req->valid_bits = cpu_to_le32(BE_QOS_BITS_NIC);
  2329. req->max_bps_nic = cpu_to_le32(bps);
  2330. status = be_mcc_notify_wait(adapter);
  2331. err:
  2332. spin_unlock_bh(&adapter->mcc_lock);
  2333. return status;
  2334. }
  2335. int be_cmd_get_cntl_attributes(struct be_adapter *adapter)
  2336. {
  2337. struct be_mcc_wrb *wrb;
  2338. struct be_cmd_req_cntl_attribs *req;
  2339. struct be_cmd_resp_cntl_attribs *resp;
  2340. int status, i;
  2341. int payload_len = max(sizeof(*req), sizeof(*resp));
  2342. struct mgmt_controller_attrib *attribs;
  2343. struct be_dma_mem attribs_cmd;
  2344. u32 *serial_num;
  2345. if (mutex_lock_interruptible(&adapter->mbox_lock))
  2346. return -1;
  2347. memset(&attribs_cmd, 0, sizeof(struct be_dma_mem));
  2348. attribs_cmd.size = sizeof(struct be_cmd_resp_cntl_attribs);
  2349. attribs_cmd.va = dma_zalloc_coherent(&adapter->pdev->dev,
  2350. attribs_cmd.size,
  2351. &attribs_cmd.dma, GFP_ATOMIC);
  2352. if (!attribs_cmd.va) {
  2353. dev_err(&adapter->pdev->dev, "Memory allocation failure\n");
  2354. status = -ENOMEM;
  2355. goto err;
  2356. }
  2357. wrb = wrb_from_mbox(adapter);
  2358. if (!wrb) {
  2359. status = -EBUSY;
  2360. goto err;
  2361. }
  2362. req = attribs_cmd.va;
  2363. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2364. OPCODE_COMMON_GET_CNTL_ATTRIBUTES, payload_len,
  2365. wrb, &attribs_cmd);
  2366. status = be_mbox_notify_wait(adapter);
  2367. if (!status) {
  2368. attribs = attribs_cmd.va + sizeof(struct be_cmd_resp_hdr);
  2369. adapter->hba_port_num = attribs->hba_attribs.phy_port;
  2370. adapter->pci_func_num = attribs->pci_func_num;
  2371. serial_num = attribs->hba_attribs.controller_serial_number;
  2372. for (i = 0; i < CNTL_SERIAL_NUM_WORDS; i++)
  2373. adapter->serial_num[i] = le32_to_cpu(serial_num[i]) &
  2374. (BIT_MASK(16) - 1);
  2375. }
  2376. err:
  2377. mutex_unlock(&adapter->mbox_lock);
  2378. if (attribs_cmd.va)
  2379. dma_free_coherent(&adapter->pdev->dev, attribs_cmd.size,
  2380. attribs_cmd.va, attribs_cmd.dma);
  2381. return status;
  2382. }
  2383. /* Uses mbox */
  2384. int be_cmd_req_native_mode(struct be_adapter *adapter)
  2385. {
  2386. struct be_mcc_wrb *wrb;
  2387. struct be_cmd_req_set_func_cap *req;
  2388. int status;
  2389. if (mutex_lock_interruptible(&adapter->mbox_lock))
  2390. return -1;
  2391. wrb = wrb_from_mbox(adapter);
  2392. if (!wrb) {
  2393. status = -EBUSY;
  2394. goto err;
  2395. }
  2396. req = embedded_payload(wrb);
  2397. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2398. OPCODE_COMMON_SET_DRIVER_FUNCTION_CAP,
  2399. sizeof(*req), wrb, NULL);
  2400. req->valid_cap_flags = cpu_to_le32(CAPABILITY_SW_TIMESTAMPS |
  2401. CAPABILITY_BE3_NATIVE_ERX_API);
  2402. req->cap_flags = cpu_to_le32(CAPABILITY_BE3_NATIVE_ERX_API);
  2403. status = be_mbox_notify_wait(adapter);
  2404. if (!status) {
  2405. struct be_cmd_resp_set_func_cap *resp = embedded_payload(wrb);
  2406. adapter->be3_native = le32_to_cpu(resp->cap_flags) &
  2407. CAPABILITY_BE3_NATIVE_ERX_API;
  2408. if (!adapter->be3_native)
  2409. dev_warn(&adapter->pdev->dev,
  2410. "adapter not in advanced mode\n");
  2411. }
  2412. err:
  2413. mutex_unlock(&adapter->mbox_lock);
  2414. return status;
  2415. }
  2416. /* Get privilege(s) for a function */
  2417. int be_cmd_get_fn_privileges(struct be_adapter *adapter, u32 *privilege,
  2418. u32 domain)
  2419. {
  2420. struct be_mcc_wrb *wrb;
  2421. struct be_cmd_req_get_fn_privileges *req;
  2422. int status;
  2423. spin_lock_bh(&adapter->mcc_lock);
  2424. wrb = wrb_from_mccq(adapter);
  2425. if (!wrb) {
  2426. status = -EBUSY;
  2427. goto err;
  2428. }
  2429. req = embedded_payload(wrb);
  2430. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2431. OPCODE_COMMON_GET_FN_PRIVILEGES, sizeof(*req),
  2432. wrb, NULL);
  2433. req->hdr.domain = domain;
  2434. status = be_mcc_notify_wait(adapter);
  2435. if (!status) {
  2436. struct be_cmd_resp_get_fn_privileges *resp =
  2437. embedded_payload(wrb);
  2438. *privilege = le32_to_cpu(resp->privilege_mask);
  2439. /* In UMC mode FW does not return right privileges.
  2440. * Override with correct privilege equivalent to PF.
  2441. */
  2442. if (BEx_chip(adapter) && be_is_mc(adapter) &&
  2443. be_physfn(adapter))
  2444. *privilege = MAX_PRIVILEGES;
  2445. }
  2446. err:
  2447. spin_unlock_bh(&adapter->mcc_lock);
  2448. return status;
  2449. }
  2450. /* Set privilege(s) for a function */
  2451. int be_cmd_set_fn_privileges(struct be_adapter *adapter, u32 privileges,
  2452. u32 domain)
  2453. {
  2454. struct be_mcc_wrb *wrb;
  2455. struct be_cmd_req_set_fn_privileges *req;
  2456. int status;
  2457. spin_lock_bh(&adapter->mcc_lock);
  2458. wrb = wrb_from_mccq(adapter);
  2459. if (!wrb) {
  2460. status = -EBUSY;
  2461. goto err;
  2462. }
  2463. req = embedded_payload(wrb);
  2464. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2465. OPCODE_COMMON_SET_FN_PRIVILEGES, sizeof(*req),
  2466. wrb, NULL);
  2467. req->hdr.domain = domain;
  2468. if (lancer_chip(adapter))
  2469. req->privileges_lancer = cpu_to_le32(privileges);
  2470. else
  2471. req->privileges = cpu_to_le32(privileges);
  2472. status = be_mcc_notify_wait(adapter);
  2473. err:
  2474. spin_unlock_bh(&adapter->mcc_lock);
  2475. return status;
  2476. }
  2477. /* pmac_id_valid: true => pmac_id is supplied and MAC address is requested.
  2478. * pmac_id_valid: false => pmac_id or MAC address is requested.
  2479. * If pmac_id is returned, pmac_id_valid is returned as true
  2480. */
  2481. int be_cmd_get_mac_from_list(struct be_adapter *adapter, u8 *mac,
  2482. bool *pmac_id_valid, u32 *pmac_id, u32 if_handle,
  2483. u8 domain)
  2484. {
  2485. struct be_mcc_wrb *wrb;
  2486. struct be_cmd_req_get_mac_list *req;
  2487. int status;
  2488. int mac_count;
  2489. struct be_dma_mem get_mac_list_cmd;
  2490. int i;
  2491. memset(&get_mac_list_cmd, 0, sizeof(struct be_dma_mem));
  2492. get_mac_list_cmd.size = sizeof(struct be_cmd_resp_get_mac_list);
  2493. get_mac_list_cmd.va = dma_zalloc_coherent(&adapter->pdev->dev,
  2494. get_mac_list_cmd.size,
  2495. &get_mac_list_cmd.dma,
  2496. GFP_ATOMIC);
  2497. if (!get_mac_list_cmd.va) {
  2498. dev_err(&adapter->pdev->dev,
  2499. "Memory allocation failure during GET_MAC_LIST\n");
  2500. return -ENOMEM;
  2501. }
  2502. spin_lock_bh(&adapter->mcc_lock);
  2503. wrb = wrb_from_mccq(adapter);
  2504. if (!wrb) {
  2505. status = -EBUSY;
  2506. goto out;
  2507. }
  2508. req = get_mac_list_cmd.va;
  2509. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2510. OPCODE_COMMON_GET_MAC_LIST,
  2511. get_mac_list_cmd.size, wrb, &get_mac_list_cmd);
  2512. req->hdr.domain = domain;
  2513. req->mac_type = MAC_ADDRESS_TYPE_NETWORK;
  2514. if (*pmac_id_valid) {
  2515. req->mac_id = cpu_to_le32(*pmac_id);
  2516. req->iface_id = cpu_to_le16(if_handle);
  2517. req->perm_override = 0;
  2518. } else {
  2519. req->perm_override = 1;
  2520. }
  2521. status = be_mcc_notify_wait(adapter);
  2522. if (!status) {
  2523. struct be_cmd_resp_get_mac_list *resp =
  2524. get_mac_list_cmd.va;
  2525. if (*pmac_id_valid) {
  2526. memcpy(mac, resp->macid_macaddr.mac_addr_id.macaddr,
  2527. ETH_ALEN);
  2528. goto out;
  2529. }
  2530. mac_count = resp->true_mac_count + resp->pseudo_mac_count;
  2531. /* Mac list returned could contain one or more active mac_ids
  2532. * or one or more true or pseudo permanent mac addresses.
  2533. * If an active mac_id is present, return first active mac_id
  2534. * found.
  2535. */
  2536. for (i = 0; i < mac_count; i++) {
  2537. struct get_list_macaddr *mac_entry;
  2538. u16 mac_addr_size;
  2539. u32 mac_id;
  2540. mac_entry = &resp->macaddr_list[i];
  2541. mac_addr_size = le16_to_cpu(mac_entry->mac_addr_size);
  2542. /* mac_id is a 32 bit value and mac_addr size
  2543. * is 6 bytes
  2544. */
  2545. if (mac_addr_size == sizeof(u32)) {
  2546. *pmac_id_valid = true;
  2547. mac_id = mac_entry->mac_addr_id.s_mac_id.mac_id;
  2548. *pmac_id = le32_to_cpu(mac_id);
  2549. goto out;
  2550. }
  2551. }
  2552. /* If no active mac_id found, return first mac addr */
  2553. *pmac_id_valid = false;
  2554. memcpy(mac, resp->macaddr_list[0].mac_addr_id.macaddr,
  2555. ETH_ALEN);
  2556. }
  2557. out:
  2558. spin_unlock_bh(&adapter->mcc_lock);
  2559. dma_free_coherent(&adapter->pdev->dev, get_mac_list_cmd.size,
  2560. get_mac_list_cmd.va, get_mac_list_cmd.dma);
  2561. return status;
  2562. }
  2563. int be_cmd_get_active_mac(struct be_adapter *adapter, u32 curr_pmac_id,
  2564. u8 *mac, u32 if_handle, bool active, u32 domain)
  2565. {
  2566. if (!active)
  2567. be_cmd_get_mac_from_list(adapter, mac, &active, &curr_pmac_id,
  2568. if_handle, domain);
  2569. if (BEx_chip(adapter))
  2570. return be_cmd_mac_addr_query(adapter, mac, false,
  2571. if_handle, curr_pmac_id);
  2572. else
  2573. /* Fetch the MAC address using pmac_id */
  2574. return be_cmd_get_mac_from_list(adapter, mac, &active,
  2575. &curr_pmac_id,
  2576. if_handle, domain);
  2577. }
  2578. int be_cmd_get_perm_mac(struct be_adapter *adapter, u8 *mac)
  2579. {
  2580. int status;
  2581. bool pmac_valid = false;
  2582. eth_zero_addr(mac);
  2583. if (BEx_chip(adapter)) {
  2584. if (be_physfn(adapter))
  2585. status = be_cmd_mac_addr_query(adapter, mac, true, 0,
  2586. 0);
  2587. else
  2588. status = be_cmd_mac_addr_query(adapter, mac, false,
  2589. adapter->if_handle, 0);
  2590. } else {
  2591. status = be_cmd_get_mac_from_list(adapter, mac, &pmac_valid,
  2592. NULL, adapter->if_handle, 0);
  2593. }
  2594. return status;
  2595. }
  2596. /* Uses synchronous MCCQ */
  2597. int be_cmd_set_mac_list(struct be_adapter *adapter, u8 *mac_array,
  2598. u8 mac_count, u32 domain)
  2599. {
  2600. struct be_mcc_wrb *wrb;
  2601. struct be_cmd_req_set_mac_list *req;
  2602. int status;
  2603. struct be_dma_mem cmd;
  2604. memset(&cmd, 0, sizeof(struct be_dma_mem));
  2605. cmd.size = sizeof(struct be_cmd_req_set_mac_list);
  2606. cmd.va = dma_zalloc_coherent(&adapter->pdev->dev, cmd.size, &cmd.dma,
  2607. GFP_KERNEL);
  2608. if (!cmd.va)
  2609. return -ENOMEM;
  2610. spin_lock_bh(&adapter->mcc_lock);
  2611. wrb = wrb_from_mccq(adapter);
  2612. if (!wrb) {
  2613. status = -EBUSY;
  2614. goto err;
  2615. }
  2616. req = cmd.va;
  2617. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2618. OPCODE_COMMON_SET_MAC_LIST, sizeof(*req),
  2619. wrb, &cmd);
  2620. req->hdr.domain = domain;
  2621. req->mac_count = mac_count;
  2622. if (mac_count)
  2623. memcpy(req->mac, mac_array, ETH_ALEN*mac_count);
  2624. status = be_mcc_notify_wait(adapter);
  2625. err:
  2626. dma_free_coherent(&adapter->pdev->dev, cmd.size, cmd.va, cmd.dma);
  2627. spin_unlock_bh(&adapter->mcc_lock);
  2628. return status;
  2629. }
  2630. /* Wrapper to delete any active MACs and provision the new mac.
  2631. * Changes to MAC_LIST are allowed iff none of the MAC addresses in the
  2632. * current list are active.
  2633. */
  2634. int be_cmd_set_mac(struct be_adapter *adapter, u8 *mac, int if_id, u32 dom)
  2635. {
  2636. bool active_mac = false;
  2637. u8 old_mac[ETH_ALEN];
  2638. u32 pmac_id;
  2639. int status;
  2640. status = be_cmd_get_mac_from_list(adapter, old_mac, &active_mac,
  2641. &pmac_id, if_id, dom);
  2642. if (!status && active_mac)
  2643. be_cmd_pmac_del(adapter, if_id, pmac_id, dom);
  2644. return be_cmd_set_mac_list(adapter, mac, mac ? 1 : 0, dom);
  2645. }
  2646. int be_cmd_set_hsw_config(struct be_adapter *adapter, u16 pvid,
  2647. u32 domain, u16 intf_id, u16 hsw_mode, u8 spoofchk)
  2648. {
  2649. struct be_mcc_wrb *wrb;
  2650. struct be_cmd_req_set_hsw_config *req;
  2651. void *ctxt;
  2652. int status;
  2653. spin_lock_bh(&adapter->mcc_lock);
  2654. wrb = wrb_from_mccq(adapter);
  2655. if (!wrb) {
  2656. status = -EBUSY;
  2657. goto err;
  2658. }
  2659. req = embedded_payload(wrb);
  2660. ctxt = &req->context;
  2661. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2662. OPCODE_COMMON_SET_HSW_CONFIG, sizeof(*req), wrb,
  2663. NULL);
  2664. req->hdr.domain = domain;
  2665. AMAP_SET_BITS(struct amap_set_hsw_context, interface_id, ctxt, intf_id);
  2666. if (pvid) {
  2667. AMAP_SET_BITS(struct amap_set_hsw_context, pvid_valid, ctxt, 1);
  2668. AMAP_SET_BITS(struct amap_set_hsw_context, pvid, ctxt, pvid);
  2669. }
  2670. if (!BEx_chip(adapter) && hsw_mode) {
  2671. AMAP_SET_BITS(struct amap_set_hsw_context, interface_id,
  2672. ctxt, adapter->hba_port_num);
  2673. AMAP_SET_BITS(struct amap_set_hsw_context, pport, ctxt, 1);
  2674. AMAP_SET_BITS(struct amap_set_hsw_context, port_fwd_type,
  2675. ctxt, hsw_mode);
  2676. }
  2677. /* Enable/disable both mac and vlan spoof checking */
  2678. if (!BEx_chip(adapter) && spoofchk) {
  2679. AMAP_SET_BITS(struct amap_set_hsw_context, mac_spoofchk,
  2680. ctxt, spoofchk);
  2681. AMAP_SET_BITS(struct amap_set_hsw_context, vlan_spoofchk,
  2682. ctxt, spoofchk);
  2683. }
  2684. be_dws_cpu_to_le(req->context, sizeof(req->context));
  2685. status = be_mcc_notify_wait(adapter);
  2686. err:
  2687. spin_unlock_bh(&adapter->mcc_lock);
  2688. return status;
  2689. }
  2690. /* Get Hyper switch config */
  2691. int be_cmd_get_hsw_config(struct be_adapter *adapter, u16 *pvid,
  2692. u32 domain, u16 intf_id, u8 *mode, bool *spoofchk)
  2693. {
  2694. struct be_mcc_wrb *wrb;
  2695. struct be_cmd_req_get_hsw_config *req;
  2696. void *ctxt;
  2697. int status;
  2698. u16 vid;
  2699. spin_lock_bh(&adapter->mcc_lock);
  2700. wrb = wrb_from_mccq(adapter);
  2701. if (!wrb) {
  2702. status = -EBUSY;
  2703. goto err;
  2704. }
  2705. req = embedded_payload(wrb);
  2706. ctxt = &req->context;
  2707. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2708. OPCODE_COMMON_GET_HSW_CONFIG, sizeof(*req), wrb,
  2709. NULL);
  2710. req->hdr.domain = domain;
  2711. AMAP_SET_BITS(struct amap_get_hsw_req_context, interface_id,
  2712. ctxt, intf_id);
  2713. AMAP_SET_BITS(struct amap_get_hsw_req_context, pvid_valid, ctxt, 1);
  2714. if (!BEx_chip(adapter) && mode) {
  2715. AMAP_SET_BITS(struct amap_get_hsw_req_context, interface_id,
  2716. ctxt, adapter->hba_port_num);
  2717. AMAP_SET_BITS(struct amap_get_hsw_req_context, pport, ctxt, 1);
  2718. }
  2719. be_dws_cpu_to_le(req->context, sizeof(req->context));
  2720. status = be_mcc_notify_wait(adapter);
  2721. if (!status) {
  2722. struct be_cmd_resp_get_hsw_config *resp =
  2723. embedded_payload(wrb);
  2724. be_dws_le_to_cpu(&resp->context, sizeof(resp->context));
  2725. vid = AMAP_GET_BITS(struct amap_get_hsw_resp_context,
  2726. pvid, &resp->context);
  2727. if (pvid)
  2728. *pvid = le16_to_cpu(vid);
  2729. if (mode)
  2730. *mode = AMAP_GET_BITS(struct amap_get_hsw_resp_context,
  2731. port_fwd_type, &resp->context);
  2732. if (spoofchk)
  2733. *spoofchk =
  2734. AMAP_GET_BITS(struct amap_get_hsw_resp_context,
  2735. spoofchk, &resp->context);
  2736. }
  2737. err:
  2738. spin_unlock_bh(&adapter->mcc_lock);
  2739. return status;
  2740. }
  2741. static bool be_is_wol_excluded(struct be_adapter *adapter)
  2742. {
  2743. struct pci_dev *pdev = adapter->pdev;
  2744. if (be_virtfn(adapter))
  2745. return true;
  2746. switch (pdev->subsystem_device) {
  2747. case OC_SUBSYS_DEVICE_ID1:
  2748. case OC_SUBSYS_DEVICE_ID2:
  2749. case OC_SUBSYS_DEVICE_ID3:
  2750. case OC_SUBSYS_DEVICE_ID4:
  2751. return true;
  2752. default:
  2753. return false;
  2754. }
  2755. }
  2756. int be_cmd_get_acpi_wol_cap(struct be_adapter *adapter)
  2757. {
  2758. struct be_mcc_wrb *wrb;
  2759. struct be_cmd_req_acpi_wol_magic_config_v1 *req;
  2760. int status = 0;
  2761. struct be_dma_mem cmd;
  2762. if (!be_cmd_allowed(adapter, OPCODE_ETH_ACPI_WOL_MAGIC_CONFIG,
  2763. CMD_SUBSYSTEM_ETH))
  2764. return -EPERM;
  2765. if (be_is_wol_excluded(adapter))
  2766. return status;
  2767. if (mutex_lock_interruptible(&adapter->mbox_lock))
  2768. return -1;
  2769. memset(&cmd, 0, sizeof(struct be_dma_mem));
  2770. cmd.size = sizeof(struct be_cmd_resp_acpi_wol_magic_config_v1);
  2771. cmd.va = dma_zalloc_coherent(&adapter->pdev->dev, cmd.size, &cmd.dma,
  2772. GFP_ATOMIC);
  2773. if (!cmd.va) {
  2774. dev_err(&adapter->pdev->dev, "Memory allocation failure\n");
  2775. status = -ENOMEM;
  2776. goto err;
  2777. }
  2778. wrb = wrb_from_mbox(adapter);
  2779. if (!wrb) {
  2780. status = -EBUSY;
  2781. goto err;
  2782. }
  2783. req = cmd.va;
  2784. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
  2785. OPCODE_ETH_ACPI_WOL_MAGIC_CONFIG,
  2786. sizeof(*req), wrb, &cmd);
  2787. req->hdr.version = 1;
  2788. req->query_options = BE_GET_WOL_CAP;
  2789. status = be_mbox_notify_wait(adapter);
  2790. if (!status) {
  2791. struct be_cmd_resp_acpi_wol_magic_config_v1 *resp;
  2792. resp = (struct be_cmd_resp_acpi_wol_magic_config_v1 *)cmd.va;
  2793. adapter->wol_cap = resp->wol_settings;
  2794. if (adapter->wol_cap & BE_WOL_CAP)
  2795. adapter->wol_en = true;
  2796. }
  2797. err:
  2798. mutex_unlock(&adapter->mbox_lock);
  2799. if (cmd.va)
  2800. dma_free_coherent(&adapter->pdev->dev, cmd.size, cmd.va,
  2801. cmd.dma);
  2802. return status;
  2803. }
  2804. int be_cmd_set_fw_log_level(struct be_adapter *adapter, u32 level)
  2805. {
  2806. struct be_dma_mem extfat_cmd;
  2807. struct be_fat_conf_params *cfgs;
  2808. int status;
  2809. int i, j;
  2810. memset(&extfat_cmd, 0, sizeof(struct be_dma_mem));
  2811. extfat_cmd.size = sizeof(struct be_cmd_resp_get_ext_fat_caps);
  2812. extfat_cmd.va = dma_zalloc_coherent(&adapter->pdev->dev,
  2813. extfat_cmd.size, &extfat_cmd.dma,
  2814. GFP_ATOMIC);
  2815. if (!extfat_cmd.va)
  2816. return -ENOMEM;
  2817. status = be_cmd_get_ext_fat_capabilites(adapter, &extfat_cmd);
  2818. if (status)
  2819. goto err;
  2820. cfgs = (struct be_fat_conf_params *)
  2821. (extfat_cmd.va + sizeof(struct be_cmd_resp_hdr));
  2822. for (i = 0; i < le32_to_cpu(cfgs->num_modules); i++) {
  2823. u32 num_modes = le32_to_cpu(cfgs->module[i].num_modes);
  2824. for (j = 0; j < num_modes; j++) {
  2825. if (cfgs->module[i].trace_lvl[j].mode == MODE_UART)
  2826. cfgs->module[i].trace_lvl[j].dbg_lvl =
  2827. cpu_to_le32(level);
  2828. }
  2829. }
  2830. status = be_cmd_set_ext_fat_capabilites(adapter, &extfat_cmd, cfgs);
  2831. err:
  2832. dma_free_coherent(&adapter->pdev->dev, extfat_cmd.size, extfat_cmd.va,
  2833. extfat_cmd.dma);
  2834. return status;
  2835. }
  2836. int be_cmd_get_fw_log_level(struct be_adapter *adapter)
  2837. {
  2838. struct be_dma_mem extfat_cmd;
  2839. struct be_fat_conf_params *cfgs;
  2840. int status, j;
  2841. int level = 0;
  2842. memset(&extfat_cmd, 0, sizeof(struct be_dma_mem));
  2843. extfat_cmd.size = sizeof(struct be_cmd_resp_get_ext_fat_caps);
  2844. extfat_cmd.va = dma_zalloc_coherent(&adapter->pdev->dev,
  2845. extfat_cmd.size, &extfat_cmd.dma,
  2846. GFP_ATOMIC);
  2847. if (!extfat_cmd.va) {
  2848. dev_err(&adapter->pdev->dev, "%s: Memory allocation failure\n",
  2849. __func__);
  2850. goto err;
  2851. }
  2852. status = be_cmd_get_ext_fat_capabilites(adapter, &extfat_cmd);
  2853. if (!status) {
  2854. cfgs = (struct be_fat_conf_params *)(extfat_cmd.va +
  2855. sizeof(struct be_cmd_resp_hdr));
  2856. for (j = 0; j < le32_to_cpu(cfgs->module[0].num_modes); j++) {
  2857. if (cfgs->module[0].trace_lvl[j].mode == MODE_UART)
  2858. level = cfgs->module[0].trace_lvl[j].dbg_lvl;
  2859. }
  2860. }
  2861. dma_free_coherent(&adapter->pdev->dev, extfat_cmd.size, extfat_cmd.va,
  2862. extfat_cmd.dma);
  2863. err:
  2864. return level;
  2865. }
  2866. int be_cmd_get_ext_fat_capabilites(struct be_adapter *adapter,
  2867. struct be_dma_mem *cmd)
  2868. {
  2869. struct be_mcc_wrb *wrb;
  2870. struct be_cmd_req_get_ext_fat_caps *req;
  2871. int status;
  2872. if (mutex_lock_interruptible(&adapter->mbox_lock))
  2873. return -1;
  2874. wrb = wrb_from_mbox(adapter);
  2875. if (!wrb) {
  2876. status = -EBUSY;
  2877. goto err;
  2878. }
  2879. req = cmd->va;
  2880. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2881. OPCODE_COMMON_GET_EXT_FAT_CAPABILITES,
  2882. cmd->size, wrb, cmd);
  2883. req->parameter_type = cpu_to_le32(1);
  2884. status = be_mbox_notify_wait(adapter);
  2885. err:
  2886. mutex_unlock(&adapter->mbox_lock);
  2887. return status;
  2888. }
  2889. int be_cmd_set_ext_fat_capabilites(struct be_adapter *adapter,
  2890. struct be_dma_mem *cmd,
  2891. struct be_fat_conf_params *configs)
  2892. {
  2893. struct be_mcc_wrb *wrb;
  2894. struct be_cmd_req_set_ext_fat_caps *req;
  2895. int status;
  2896. spin_lock_bh(&adapter->mcc_lock);
  2897. wrb = wrb_from_mccq(adapter);
  2898. if (!wrb) {
  2899. status = -EBUSY;
  2900. goto err;
  2901. }
  2902. req = cmd->va;
  2903. memcpy(&req->set_params, configs, sizeof(struct be_fat_conf_params));
  2904. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2905. OPCODE_COMMON_SET_EXT_FAT_CAPABILITES,
  2906. cmd->size, wrb, cmd);
  2907. status = be_mcc_notify_wait(adapter);
  2908. err:
  2909. spin_unlock_bh(&adapter->mcc_lock);
  2910. return status;
  2911. }
  2912. int be_cmd_query_port_name(struct be_adapter *adapter)
  2913. {
  2914. struct be_cmd_req_get_port_name *req;
  2915. struct be_mcc_wrb *wrb;
  2916. int status;
  2917. if (mutex_lock_interruptible(&adapter->mbox_lock))
  2918. return -1;
  2919. wrb = wrb_from_mbox(adapter);
  2920. req = embedded_payload(wrb);
  2921. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2922. OPCODE_COMMON_GET_PORT_NAME, sizeof(*req), wrb,
  2923. NULL);
  2924. if (!BEx_chip(adapter))
  2925. req->hdr.version = 1;
  2926. status = be_mbox_notify_wait(adapter);
  2927. if (!status) {
  2928. struct be_cmd_resp_get_port_name *resp = embedded_payload(wrb);
  2929. adapter->port_name = resp->port_name[adapter->hba_port_num];
  2930. } else {
  2931. adapter->port_name = adapter->hba_port_num + '0';
  2932. }
  2933. mutex_unlock(&adapter->mbox_lock);
  2934. return status;
  2935. }
  2936. /* Descriptor type */
  2937. enum {
  2938. FUNC_DESC = 1,
  2939. VFT_DESC = 2
  2940. };
  2941. static struct be_nic_res_desc *be_get_nic_desc(u8 *buf, u32 desc_count,
  2942. int desc_type)
  2943. {
  2944. struct be_res_desc_hdr *hdr = (struct be_res_desc_hdr *)buf;
  2945. struct be_nic_res_desc *nic;
  2946. int i;
  2947. for (i = 0; i < desc_count; i++) {
  2948. if (hdr->desc_type == NIC_RESOURCE_DESC_TYPE_V0 ||
  2949. hdr->desc_type == NIC_RESOURCE_DESC_TYPE_V1) {
  2950. nic = (struct be_nic_res_desc *)hdr;
  2951. if (desc_type == FUNC_DESC ||
  2952. (desc_type == VFT_DESC &&
  2953. nic->flags & (1 << VFT_SHIFT)))
  2954. return nic;
  2955. }
  2956. hdr->desc_len = hdr->desc_len ? : RESOURCE_DESC_SIZE_V0;
  2957. hdr = (void *)hdr + hdr->desc_len;
  2958. }
  2959. return NULL;
  2960. }
  2961. static struct be_nic_res_desc *be_get_vft_desc(u8 *buf, u32 desc_count)
  2962. {
  2963. return be_get_nic_desc(buf, desc_count, VFT_DESC);
  2964. }
  2965. static struct be_nic_res_desc *be_get_func_nic_desc(u8 *buf, u32 desc_count)
  2966. {
  2967. return be_get_nic_desc(buf, desc_count, FUNC_DESC);
  2968. }
  2969. static struct be_pcie_res_desc *be_get_pcie_desc(u8 devfn, u8 *buf,
  2970. u32 desc_count)
  2971. {
  2972. struct be_res_desc_hdr *hdr = (struct be_res_desc_hdr *)buf;
  2973. struct be_pcie_res_desc *pcie;
  2974. int i;
  2975. for (i = 0; i < desc_count; i++) {
  2976. if ((hdr->desc_type == PCIE_RESOURCE_DESC_TYPE_V0 ||
  2977. hdr->desc_type == PCIE_RESOURCE_DESC_TYPE_V1)) {
  2978. pcie = (struct be_pcie_res_desc *)hdr;
  2979. if (pcie->pf_num == devfn)
  2980. return pcie;
  2981. }
  2982. hdr->desc_len = hdr->desc_len ? : RESOURCE_DESC_SIZE_V0;
  2983. hdr = (void *)hdr + hdr->desc_len;
  2984. }
  2985. return NULL;
  2986. }
  2987. static struct be_port_res_desc *be_get_port_desc(u8 *buf, u32 desc_count)
  2988. {
  2989. struct be_res_desc_hdr *hdr = (struct be_res_desc_hdr *)buf;
  2990. int i;
  2991. for (i = 0; i < desc_count; i++) {
  2992. if (hdr->desc_type == PORT_RESOURCE_DESC_TYPE_V1)
  2993. return (struct be_port_res_desc *)hdr;
  2994. hdr->desc_len = hdr->desc_len ? : RESOURCE_DESC_SIZE_V0;
  2995. hdr = (void *)hdr + hdr->desc_len;
  2996. }
  2997. return NULL;
  2998. }
  2999. static void be_copy_nic_desc(struct be_resources *res,
  3000. struct be_nic_res_desc *desc)
  3001. {
  3002. res->max_uc_mac = le16_to_cpu(desc->unicast_mac_count);
  3003. res->max_vlans = le16_to_cpu(desc->vlan_count);
  3004. res->max_mcast_mac = le16_to_cpu(desc->mcast_mac_count);
  3005. res->max_tx_qs = le16_to_cpu(desc->txq_count);
  3006. res->max_rss_qs = le16_to_cpu(desc->rssq_count);
  3007. res->max_rx_qs = le16_to_cpu(desc->rq_count);
  3008. res->max_evt_qs = le16_to_cpu(desc->eq_count);
  3009. res->max_cq_count = le16_to_cpu(desc->cq_count);
  3010. res->max_iface_count = le16_to_cpu(desc->iface_count);
  3011. res->max_mcc_count = le16_to_cpu(desc->mcc_count);
  3012. /* Clear flags that driver is not interested in */
  3013. res->if_cap_flags = le32_to_cpu(desc->cap_flags) &
  3014. BE_IF_CAP_FLAGS_WANT;
  3015. }
  3016. /* Uses Mbox */
  3017. int be_cmd_get_func_config(struct be_adapter *adapter, struct be_resources *res)
  3018. {
  3019. struct be_mcc_wrb *wrb;
  3020. struct be_cmd_req_get_func_config *req;
  3021. int status;
  3022. struct be_dma_mem cmd;
  3023. if (mutex_lock_interruptible(&adapter->mbox_lock))
  3024. return -1;
  3025. memset(&cmd, 0, sizeof(struct be_dma_mem));
  3026. cmd.size = sizeof(struct be_cmd_resp_get_func_config);
  3027. cmd.va = dma_zalloc_coherent(&adapter->pdev->dev, cmd.size, &cmd.dma,
  3028. GFP_ATOMIC);
  3029. if (!cmd.va) {
  3030. dev_err(&adapter->pdev->dev, "Memory alloc failure\n");
  3031. status = -ENOMEM;
  3032. goto err;
  3033. }
  3034. wrb = wrb_from_mbox(adapter);
  3035. if (!wrb) {
  3036. status = -EBUSY;
  3037. goto err;
  3038. }
  3039. req = cmd.va;
  3040. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  3041. OPCODE_COMMON_GET_FUNC_CONFIG,
  3042. cmd.size, wrb, &cmd);
  3043. if (skyhawk_chip(adapter))
  3044. req->hdr.version = 1;
  3045. status = be_mbox_notify_wait(adapter);
  3046. if (!status) {
  3047. struct be_cmd_resp_get_func_config *resp = cmd.va;
  3048. u32 desc_count = le32_to_cpu(resp->desc_count);
  3049. struct be_nic_res_desc *desc;
  3050. desc = be_get_func_nic_desc(resp->func_param, desc_count);
  3051. if (!desc) {
  3052. status = -EINVAL;
  3053. goto err;
  3054. }
  3055. adapter->pf_number = desc->pf_num;
  3056. be_copy_nic_desc(res, desc);
  3057. }
  3058. err:
  3059. mutex_unlock(&adapter->mbox_lock);
  3060. if (cmd.va)
  3061. dma_free_coherent(&adapter->pdev->dev, cmd.size, cmd.va,
  3062. cmd.dma);
  3063. return status;
  3064. }
  3065. /* Will use MBOX only if MCCQ has not been created
  3066. * non-zero domain => a PF is querying this on behalf of a VF
  3067. * zero domain => a PF or a VF is querying this for itself
  3068. */
  3069. int be_cmd_get_profile_config(struct be_adapter *adapter,
  3070. struct be_resources *res, u8 query, u8 domain)
  3071. {
  3072. struct be_cmd_resp_get_profile_config *resp;
  3073. struct be_cmd_req_get_profile_config *req;
  3074. struct be_nic_res_desc *vf_res;
  3075. struct be_pcie_res_desc *pcie;
  3076. struct be_port_res_desc *port;
  3077. struct be_nic_res_desc *nic;
  3078. struct be_mcc_wrb wrb = {0};
  3079. struct be_dma_mem cmd;
  3080. u16 desc_count;
  3081. int status;
  3082. memset(&cmd, 0, sizeof(struct be_dma_mem));
  3083. cmd.size = sizeof(struct be_cmd_resp_get_profile_config);
  3084. cmd.va = dma_zalloc_coherent(&adapter->pdev->dev, cmd.size, &cmd.dma,
  3085. GFP_ATOMIC);
  3086. if (!cmd.va)
  3087. return -ENOMEM;
  3088. req = cmd.va;
  3089. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  3090. OPCODE_COMMON_GET_PROFILE_CONFIG,
  3091. cmd.size, &wrb, &cmd);
  3092. if (!lancer_chip(adapter))
  3093. req->hdr.version = 1;
  3094. req->type = ACTIVE_PROFILE_TYPE;
  3095. /* When a function is querying profile information relating to
  3096. * itself hdr.pf_number must be set to it's pci_func_num + 1
  3097. */
  3098. req->hdr.domain = domain;
  3099. if (domain == 0)
  3100. req->hdr.pf_num = adapter->pci_func_num + 1;
  3101. /* When QUERY_MODIFIABLE_FIELDS_TYPE bit is set, cmd returns the
  3102. * descriptors with all bits set to "1" for the fields which can be
  3103. * modified using SET_PROFILE_CONFIG cmd.
  3104. */
  3105. if (query == RESOURCE_MODIFIABLE)
  3106. req->type |= QUERY_MODIFIABLE_FIELDS_TYPE;
  3107. status = be_cmd_notify_wait(adapter, &wrb);
  3108. if (status)
  3109. goto err;
  3110. resp = cmd.va;
  3111. desc_count = le16_to_cpu(resp->desc_count);
  3112. pcie = be_get_pcie_desc(adapter->pdev->devfn, resp->func_param,
  3113. desc_count);
  3114. if (pcie)
  3115. res->max_vfs = le16_to_cpu(pcie->num_vfs);
  3116. port = be_get_port_desc(resp->func_param, desc_count);
  3117. if (port)
  3118. adapter->mc_type = port->mc_type;
  3119. nic = be_get_func_nic_desc(resp->func_param, desc_count);
  3120. if (nic)
  3121. be_copy_nic_desc(res, nic);
  3122. vf_res = be_get_vft_desc(resp->func_param, desc_count);
  3123. if (vf_res)
  3124. res->vf_if_cap_flags = vf_res->cap_flags;
  3125. err:
  3126. if (cmd.va)
  3127. dma_free_coherent(&adapter->pdev->dev, cmd.size, cmd.va,
  3128. cmd.dma);
  3129. return status;
  3130. }
  3131. /* Will use MBOX only if MCCQ has not been created */
  3132. static int be_cmd_set_profile_config(struct be_adapter *adapter, void *desc,
  3133. int size, int count, u8 version, u8 domain)
  3134. {
  3135. struct be_cmd_req_set_profile_config *req;
  3136. struct be_mcc_wrb wrb = {0};
  3137. struct be_dma_mem cmd;
  3138. int status;
  3139. memset(&cmd, 0, sizeof(struct be_dma_mem));
  3140. cmd.size = sizeof(struct be_cmd_req_set_profile_config);
  3141. cmd.va = dma_zalloc_coherent(&adapter->pdev->dev, cmd.size, &cmd.dma,
  3142. GFP_ATOMIC);
  3143. if (!cmd.va)
  3144. return -ENOMEM;
  3145. req = cmd.va;
  3146. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  3147. OPCODE_COMMON_SET_PROFILE_CONFIG, cmd.size,
  3148. &wrb, &cmd);
  3149. req->hdr.version = version;
  3150. req->hdr.domain = domain;
  3151. req->desc_count = cpu_to_le32(count);
  3152. memcpy(req->desc, desc, size);
  3153. status = be_cmd_notify_wait(adapter, &wrb);
  3154. if (cmd.va)
  3155. dma_free_coherent(&adapter->pdev->dev, cmd.size, cmd.va,
  3156. cmd.dma);
  3157. return status;
  3158. }
  3159. /* Mark all fields invalid */
  3160. static void be_reset_nic_desc(struct be_nic_res_desc *nic)
  3161. {
  3162. memset(nic, 0, sizeof(*nic));
  3163. nic->unicast_mac_count = 0xFFFF;
  3164. nic->mcc_count = 0xFFFF;
  3165. nic->vlan_count = 0xFFFF;
  3166. nic->mcast_mac_count = 0xFFFF;
  3167. nic->txq_count = 0xFFFF;
  3168. nic->rq_count = 0xFFFF;
  3169. nic->rssq_count = 0xFFFF;
  3170. nic->lro_count = 0xFFFF;
  3171. nic->cq_count = 0xFFFF;
  3172. nic->toe_conn_count = 0xFFFF;
  3173. nic->eq_count = 0xFFFF;
  3174. nic->iface_count = 0xFFFF;
  3175. nic->link_param = 0xFF;
  3176. nic->channel_id_param = cpu_to_le16(0xF000);
  3177. nic->acpi_params = 0xFF;
  3178. nic->wol_param = 0x0F;
  3179. nic->tunnel_iface_count = 0xFFFF;
  3180. nic->direct_tenant_iface_count = 0xFFFF;
  3181. nic->bw_min = 0xFFFFFFFF;
  3182. nic->bw_max = 0xFFFFFFFF;
  3183. }
  3184. /* Mark all fields invalid */
  3185. static void be_reset_pcie_desc(struct be_pcie_res_desc *pcie)
  3186. {
  3187. memset(pcie, 0, sizeof(*pcie));
  3188. pcie->sriov_state = 0xFF;
  3189. pcie->pf_state = 0xFF;
  3190. pcie->pf_type = 0xFF;
  3191. pcie->num_vfs = 0xFFFF;
  3192. }
  3193. int be_cmd_config_qos(struct be_adapter *adapter, u32 max_rate, u16 link_speed,
  3194. u8 domain)
  3195. {
  3196. struct be_nic_res_desc nic_desc;
  3197. u32 bw_percent;
  3198. u16 version = 0;
  3199. if (BE3_chip(adapter))
  3200. return be_cmd_set_qos(adapter, max_rate / 10, domain);
  3201. be_reset_nic_desc(&nic_desc);
  3202. nic_desc.pf_num = adapter->pf_number;
  3203. nic_desc.vf_num = domain;
  3204. nic_desc.bw_min = 0;
  3205. if (lancer_chip(adapter)) {
  3206. nic_desc.hdr.desc_type = NIC_RESOURCE_DESC_TYPE_V0;
  3207. nic_desc.hdr.desc_len = RESOURCE_DESC_SIZE_V0;
  3208. nic_desc.flags = (1 << QUN_SHIFT) | (1 << IMM_SHIFT) |
  3209. (1 << NOSV_SHIFT);
  3210. nic_desc.bw_max = cpu_to_le32(max_rate / 10);
  3211. } else {
  3212. version = 1;
  3213. nic_desc.hdr.desc_type = NIC_RESOURCE_DESC_TYPE_V1;
  3214. nic_desc.hdr.desc_len = RESOURCE_DESC_SIZE_V1;
  3215. nic_desc.flags = (1 << IMM_SHIFT) | (1 << NOSV_SHIFT);
  3216. bw_percent = max_rate ? (max_rate * 100) / link_speed : 100;
  3217. nic_desc.bw_max = cpu_to_le32(bw_percent);
  3218. }
  3219. return be_cmd_set_profile_config(adapter, &nic_desc,
  3220. nic_desc.hdr.desc_len,
  3221. 1, version, domain);
  3222. }
  3223. static void be_fill_vf_res_template(struct be_adapter *adapter,
  3224. struct be_resources pool_res,
  3225. u16 num_vfs, u16 num_vf_qs,
  3226. struct be_nic_res_desc *nic_vft)
  3227. {
  3228. u32 vf_if_cap_flags = pool_res.vf_if_cap_flags;
  3229. struct be_resources res_mod = {0};
  3230. /* Resource with fields set to all '1's by GET_PROFILE_CONFIG cmd,
  3231. * which are modifiable using SET_PROFILE_CONFIG cmd.
  3232. */
  3233. be_cmd_get_profile_config(adapter, &res_mod, RESOURCE_MODIFIABLE, 0);
  3234. /* If RSS IFACE capability flags are modifiable for a VF, set the
  3235. * capability flag as valid and set RSS and DEFQ_RSS IFACE flags if
  3236. * more than 1 RSSQ is available for a VF.
  3237. * Otherwise, provision only 1 queue pair for VF.
  3238. */
  3239. if (res_mod.vf_if_cap_flags & BE_IF_FLAGS_RSS) {
  3240. nic_vft->flags |= BIT(IF_CAPS_FLAGS_VALID_SHIFT);
  3241. if (num_vf_qs > 1) {
  3242. vf_if_cap_flags |= BE_IF_FLAGS_RSS;
  3243. if (pool_res.if_cap_flags & BE_IF_FLAGS_DEFQ_RSS)
  3244. vf_if_cap_flags |= BE_IF_FLAGS_DEFQ_RSS;
  3245. } else {
  3246. vf_if_cap_flags &= ~(BE_IF_FLAGS_RSS |
  3247. BE_IF_FLAGS_DEFQ_RSS);
  3248. }
  3249. } else {
  3250. num_vf_qs = 1;
  3251. }
  3252. if (res_mod.vf_if_cap_flags & BE_IF_FLAGS_VLAN_PROMISCUOUS) {
  3253. nic_vft->flags |= BIT(IF_CAPS_FLAGS_VALID_SHIFT);
  3254. vf_if_cap_flags &= ~BE_IF_FLAGS_VLAN_PROMISCUOUS;
  3255. }
  3256. nic_vft->cap_flags = cpu_to_le32(vf_if_cap_flags);
  3257. nic_vft->rq_count = cpu_to_le16(num_vf_qs);
  3258. nic_vft->txq_count = cpu_to_le16(num_vf_qs);
  3259. nic_vft->rssq_count = cpu_to_le16(num_vf_qs);
  3260. nic_vft->cq_count = cpu_to_le16(pool_res.max_cq_count /
  3261. (num_vfs + 1));
  3262. /* Distribute unicast MACs, VLANs, IFACE count and MCCQ count equally
  3263. * among the PF and it's VFs, if the fields are changeable
  3264. */
  3265. if (res_mod.max_uc_mac == FIELD_MODIFIABLE)
  3266. nic_vft->unicast_mac_count = cpu_to_le16(pool_res.max_uc_mac /
  3267. (num_vfs + 1));
  3268. if (res_mod.max_vlans == FIELD_MODIFIABLE)
  3269. nic_vft->vlan_count = cpu_to_le16(pool_res.max_vlans /
  3270. (num_vfs + 1));
  3271. if (res_mod.max_iface_count == FIELD_MODIFIABLE)
  3272. nic_vft->iface_count = cpu_to_le16(pool_res.max_iface_count /
  3273. (num_vfs + 1));
  3274. if (res_mod.max_mcc_count == FIELD_MODIFIABLE)
  3275. nic_vft->mcc_count = cpu_to_le16(pool_res.max_mcc_count /
  3276. (num_vfs + 1));
  3277. }
  3278. int be_cmd_set_sriov_config(struct be_adapter *adapter,
  3279. struct be_resources pool_res, u16 num_vfs,
  3280. u16 num_vf_qs)
  3281. {
  3282. struct {
  3283. struct be_pcie_res_desc pcie;
  3284. struct be_nic_res_desc nic_vft;
  3285. } __packed desc;
  3286. /* PF PCIE descriptor */
  3287. be_reset_pcie_desc(&desc.pcie);
  3288. desc.pcie.hdr.desc_type = PCIE_RESOURCE_DESC_TYPE_V1;
  3289. desc.pcie.hdr.desc_len = RESOURCE_DESC_SIZE_V1;
  3290. desc.pcie.flags = BIT(IMM_SHIFT) | BIT(NOSV_SHIFT);
  3291. desc.pcie.pf_num = adapter->pdev->devfn;
  3292. desc.pcie.sriov_state = num_vfs ? 1 : 0;
  3293. desc.pcie.num_vfs = cpu_to_le16(num_vfs);
  3294. /* VF NIC Template descriptor */
  3295. be_reset_nic_desc(&desc.nic_vft);
  3296. desc.nic_vft.hdr.desc_type = NIC_RESOURCE_DESC_TYPE_V1;
  3297. desc.nic_vft.hdr.desc_len = RESOURCE_DESC_SIZE_V1;
  3298. desc.nic_vft.flags = BIT(VFT_SHIFT) | BIT(IMM_SHIFT) | BIT(NOSV_SHIFT);
  3299. desc.nic_vft.pf_num = adapter->pdev->devfn;
  3300. desc.nic_vft.vf_num = 0;
  3301. be_fill_vf_res_template(adapter, pool_res, num_vfs, num_vf_qs,
  3302. &desc.nic_vft);
  3303. return be_cmd_set_profile_config(adapter, &desc,
  3304. 2 * RESOURCE_DESC_SIZE_V1, 2, 1, 0);
  3305. }
  3306. int be_cmd_manage_iface(struct be_adapter *adapter, u32 iface, u8 op)
  3307. {
  3308. struct be_mcc_wrb *wrb;
  3309. struct be_cmd_req_manage_iface_filters *req;
  3310. int status;
  3311. if (iface == 0xFFFFFFFF)
  3312. return -1;
  3313. spin_lock_bh(&adapter->mcc_lock);
  3314. wrb = wrb_from_mccq(adapter);
  3315. if (!wrb) {
  3316. status = -EBUSY;
  3317. goto err;
  3318. }
  3319. req = embedded_payload(wrb);
  3320. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  3321. OPCODE_COMMON_MANAGE_IFACE_FILTERS, sizeof(*req),
  3322. wrb, NULL);
  3323. req->op = op;
  3324. req->target_iface_id = cpu_to_le32(iface);
  3325. status = be_mcc_notify_wait(adapter);
  3326. err:
  3327. spin_unlock_bh(&adapter->mcc_lock);
  3328. return status;
  3329. }
  3330. int be_cmd_set_vxlan_port(struct be_adapter *adapter, __be16 port)
  3331. {
  3332. struct be_port_res_desc port_desc;
  3333. memset(&port_desc, 0, sizeof(port_desc));
  3334. port_desc.hdr.desc_type = PORT_RESOURCE_DESC_TYPE_V1;
  3335. port_desc.hdr.desc_len = RESOURCE_DESC_SIZE_V1;
  3336. port_desc.flags = (1 << IMM_SHIFT) | (1 << NOSV_SHIFT);
  3337. port_desc.link_num = adapter->hba_port_num;
  3338. if (port) {
  3339. port_desc.nv_flags = NV_TYPE_VXLAN | (1 << SOCVID_SHIFT) |
  3340. (1 << RCVID_SHIFT);
  3341. port_desc.nv_port = swab16(port);
  3342. } else {
  3343. port_desc.nv_flags = NV_TYPE_DISABLED;
  3344. port_desc.nv_port = 0;
  3345. }
  3346. return be_cmd_set_profile_config(adapter, &port_desc,
  3347. RESOURCE_DESC_SIZE_V1, 1, 1, 0);
  3348. }
  3349. int be_cmd_get_if_id(struct be_adapter *adapter, struct be_vf_cfg *vf_cfg,
  3350. int vf_num)
  3351. {
  3352. struct be_mcc_wrb *wrb;
  3353. struct be_cmd_req_get_iface_list *req;
  3354. struct be_cmd_resp_get_iface_list *resp;
  3355. int status;
  3356. spin_lock_bh(&adapter->mcc_lock);
  3357. wrb = wrb_from_mccq(adapter);
  3358. if (!wrb) {
  3359. status = -EBUSY;
  3360. goto err;
  3361. }
  3362. req = embedded_payload(wrb);
  3363. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  3364. OPCODE_COMMON_GET_IFACE_LIST, sizeof(*resp),
  3365. wrb, NULL);
  3366. req->hdr.domain = vf_num + 1;
  3367. status = be_mcc_notify_wait(adapter);
  3368. if (!status) {
  3369. resp = (struct be_cmd_resp_get_iface_list *)req;
  3370. vf_cfg->if_handle = le32_to_cpu(resp->if_desc.if_id);
  3371. }
  3372. err:
  3373. spin_unlock_bh(&adapter->mcc_lock);
  3374. return status;
  3375. }
  3376. static int lancer_wait_idle(struct be_adapter *adapter)
  3377. {
  3378. #define SLIPORT_IDLE_TIMEOUT 30
  3379. u32 reg_val;
  3380. int status = 0, i;
  3381. for (i = 0; i < SLIPORT_IDLE_TIMEOUT; i++) {
  3382. reg_val = ioread32(adapter->db + PHYSDEV_CONTROL_OFFSET);
  3383. if ((reg_val & PHYSDEV_CONTROL_INP_MASK) == 0)
  3384. break;
  3385. ssleep(1);
  3386. }
  3387. if (i == SLIPORT_IDLE_TIMEOUT)
  3388. status = -1;
  3389. return status;
  3390. }
  3391. int lancer_physdev_ctrl(struct be_adapter *adapter, u32 mask)
  3392. {
  3393. int status = 0;
  3394. status = lancer_wait_idle(adapter);
  3395. if (status)
  3396. return status;
  3397. iowrite32(mask, adapter->db + PHYSDEV_CONTROL_OFFSET);
  3398. return status;
  3399. }
  3400. /* Routine to check whether dump image is present or not */
  3401. bool dump_present(struct be_adapter *adapter)
  3402. {
  3403. u32 sliport_status = 0;
  3404. sliport_status = ioread32(adapter->db + SLIPORT_STATUS_OFFSET);
  3405. return !!(sliport_status & SLIPORT_STATUS_DIP_MASK);
  3406. }
  3407. int lancer_initiate_dump(struct be_adapter *adapter)
  3408. {
  3409. struct device *dev = &adapter->pdev->dev;
  3410. int status;
  3411. if (dump_present(adapter)) {
  3412. dev_info(dev, "Previous dump not cleared, not forcing dump\n");
  3413. return -EEXIST;
  3414. }
  3415. /* give firmware reset and diagnostic dump */
  3416. status = lancer_physdev_ctrl(adapter, PHYSDEV_CONTROL_FW_RESET_MASK |
  3417. PHYSDEV_CONTROL_DD_MASK);
  3418. if (status < 0) {
  3419. dev_err(dev, "FW reset failed\n");
  3420. return status;
  3421. }
  3422. status = lancer_wait_idle(adapter);
  3423. if (status)
  3424. return status;
  3425. if (!dump_present(adapter)) {
  3426. dev_err(dev, "FW dump not generated\n");
  3427. return -EIO;
  3428. }
  3429. return 0;
  3430. }
  3431. int lancer_delete_dump(struct be_adapter *adapter)
  3432. {
  3433. int status;
  3434. status = lancer_cmd_delete_object(adapter, LANCER_FW_DUMP_FILE);
  3435. return be_cmd_status(status);
  3436. }
  3437. /* Uses sync mcc */
  3438. int be_cmd_enable_vf(struct be_adapter *adapter, u8 domain)
  3439. {
  3440. struct be_mcc_wrb *wrb;
  3441. struct be_cmd_enable_disable_vf *req;
  3442. int status;
  3443. if (BEx_chip(adapter))
  3444. return 0;
  3445. spin_lock_bh(&adapter->mcc_lock);
  3446. wrb = wrb_from_mccq(adapter);
  3447. if (!wrb) {
  3448. status = -EBUSY;
  3449. goto err;
  3450. }
  3451. req = embedded_payload(wrb);
  3452. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  3453. OPCODE_COMMON_ENABLE_DISABLE_VF, sizeof(*req),
  3454. wrb, NULL);
  3455. req->hdr.domain = domain;
  3456. req->enable = 1;
  3457. status = be_mcc_notify_wait(adapter);
  3458. err:
  3459. spin_unlock_bh(&adapter->mcc_lock);
  3460. return status;
  3461. }
  3462. int be_cmd_intr_set(struct be_adapter *adapter, bool intr_enable)
  3463. {
  3464. struct be_mcc_wrb *wrb;
  3465. struct be_cmd_req_intr_set *req;
  3466. int status;
  3467. if (mutex_lock_interruptible(&adapter->mbox_lock))
  3468. return -1;
  3469. wrb = wrb_from_mbox(adapter);
  3470. req = embedded_payload(wrb);
  3471. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  3472. OPCODE_COMMON_SET_INTERRUPT_ENABLE, sizeof(*req),
  3473. wrb, NULL);
  3474. req->intr_enabled = intr_enable;
  3475. status = be_mbox_notify_wait(adapter);
  3476. mutex_unlock(&adapter->mbox_lock);
  3477. return status;
  3478. }
  3479. /* Uses MBOX */
  3480. int be_cmd_get_active_profile(struct be_adapter *adapter, u16 *profile_id)
  3481. {
  3482. struct be_cmd_req_get_active_profile *req;
  3483. struct be_mcc_wrb *wrb;
  3484. int status;
  3485. if (mutex_lock_interruptible(&adapter->mbox_lock))
  3486. return -1;
  3487. wrb = wrb_from_mbox(adapter);
  3488. if (!wrb) {
  3489. status = -EBUSY;
  3490. goto err;
  3491. }
  3492. req = embedded_payload(wrb);
  3493. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  3494. OPCODE_COMMON_GET_ACTIVE_PROFILE, sizeof(*req),
  3495. wrb, NULL);
  3496. status = be_mbox_notify_wait(adapter);
  3497. if (!status) {
  3498. struct be_cmd_resp_get_active_profile *resp =
  3499. embedded_payload(wrb);
  3500. *profile_id = le16_to_cpu(resp->active_profile_id);
  3501. }
  3502. err:
  3503. mutex_unlock(&adapter->mbox_lock);
  3504. return status;
  3505. }
  3506. int be_cmd_set_logical_link_config(struct be_adapter *adapter,
  3507. int link_state, u8 domain)
  3508. {
  3509. struct be_mcc_wrb *wrb;
  3510. struct be_cmd_req_set_ll_link *req;
  3511. int status;
  3512. if (BEx_chip(adapter) || lancer_chip(adapter))
  3513. return -EOPNOTSUPP;
  3514. spin_lock_bh(&adapter->mcc_lock);
  3515. wrb = wrb_from_mccq(adapter);
  3516. if (!wrb) {
  3517. status = -EBUSY;
  3518. goto err;
  3519. }
  3520. req = embedded_payload(wrb);
  3521. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  3522. OPCODE_COMMON_SET_LOGICAL_LINK_CONFIG,
  3523. sizeof(*req), wrb, NULL);
  3524. req->hdr.version = 1;
  3525. req->hdr.domain = domain;
  3526. if (link_state == IFLA_VF_LINK_STATE_ENABLE)
  3527. req->link_config |= 1;
  3528. if (link_state == IFLA_VF_LINK_STATE_AUTO)
  3529. req->link_config |= 1 << PLINK_TRACK_SHIFT;
  3530. status = be_mcc_notify_wait(adapter);
  3531. err:
  3532. spin_unlock_bh(&adapter->mcc_lock);
  3533. return status;
  3534. }
  3535. int be_roce_mcc_cmd(void *netdev_handle, void *wrb_payload,
  3536. int wrb_payload_size, u16 *cmd_status, u16 *ext_status)
  3537. {
  3538. struct be_adapter *adapter = netdev_priv(netdev_handle);
  3539. struct be_mcc_wrb *wrb;
  3540. struct be_cmd_req_hdr *hdr = (struct be_cmd_req_hdr *)wrb_payload;
  3541. struct be_cmd_req_hdr *req;
  3542. struct be_cmd_resp_hdr *resp;
  3543. int status;
  3544. spin_lock_bh(&adapter->mcc_lock);
  3545. wrb = wrb_from_mccq(adapter);
  3546. if (!wrb) {
  3547. status = -EBUSY;
  3548. goto err;
  3549. }
  3550. req = embedded_payload(wrb);
  3551. resp = embedded_payload(wrb);
  3552. be_wrb_cmd_hdr_prepare(req, hdr->subsystem,
  3553. hdr->opcode, wrb_payload_size, wrb, NULL);
  3554. memcpy(req, wrb_payload, wrb_payload_size);
  3555. be_dws_cpu_to_le(req, wrb_payload_size);
  3556. status = be_mcc_notify_wait(adapter);
  3557. if (cmd_status)
  3558. *cmd_status = (status & 0xffff);
  3559. if (ext_status)
  3560. *ext_status = 0;
  3561. memcpy(wrb_payload, resp, sizeof(*resp) + resp->response_length);
  3562. be_dws_le_to_cpu(wrb_payload, sizeof(*resp) + resp->response_length);
  3563. err:
  3564. spin_unlock_bh(&adapter->mcc_lock);
  3565. return status;
  3566. }
  3567. EXPORT_SYMBOL(be_roce_mcc_cmd);