cxd2841er.c 81 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727
  1. /*
  2. * cxd2841er.c
  3. *
  4. * Sony CXD2441ER digital demodulator driver
  5. *
  6. * Copyright 2012 Sony Corporation
  7. * Copyright (C) 2014 NetUP Inc.
  8. * Copyright (C) 2014 Sergey Kozlov <serjk@netup.ru>
  9. * Copyright (C) 2014 Abylay Ospan <aospan@netup.ru>
  10. *
  11. * This program is free software; you can redistribute it and/or modify
  12. * it under the terms of the GNU General Public License as published by
  13. * the Free Software Foundation; either version 2 of the License, or
  14. * (at your option) any later version.
  15. *
  16. * This program is distributed in the hope that it will be useful,
  17. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  18. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  19. * GNU General Public License for more details.
  20. */
  21. #include <linux/module.h>
  22. #include <linux/init.h>
  23. #include <linux/string.h>
  24. #include <linux/slab.h>
  25. #include <linux/bitops.h>
  26. #include <linux/math64.h>
  27. #include <linux/log2.h>
  28. #include <linux/dynamic_debug.h>
  29. #include "dvb_math.h"
  30. #include "dvb_frontend.h"
  31. #include "cxd2841er.h"
  32. #include "cxd2841er_priv.h"
  33. #define MAX_WRITE_REGSIZE 16
  34. enum cxd2841er_state {
  35. STATE_SHUTDOWN = 0,
  36. STATE_SLEEP_S,
  37. STATE_ACTIVE_S,
  38. STATE_SLEEP_TC,
  39. STATE_ACTIVE_TC
  40. };
  41. struct cxd2841er_priv {
  42. struct dvb_frontend frontend;
  43. struct i2c_adapter *i2c;
  44. u8 i2c_addr_slvx;
  45. u8 i2c_addr_slvt;
  46. const struct cxd2841er_config *config;
  47. enum cxd2841er_state state;
  48. u8 system;
  49. };
  50. static const struct cxd2841er_cnr_data s_cn_data[] = {
  51. { 0x033e, 0 }, { 0x0339, 100 }, { 0x0333, 200 },
  52. { 0x032e, 300 }, { 0x0329, 400 }, { 0x0324, 500 },
  53. { 0x031e, 600 }, { 0x0319, 700 }, { 0x0314, 800 },
  54. { 0x030f, 900 }, { 0x030a, 1000 }, { 0x02ff, 1100 },
  55. { 0x02f4, 1200 }, { 0x02e9, 1300 }, { 0x02de, 1400 },
  56. { 0x02d4, 1500 }, { 0x02c9, 1600 }, { 0x02bf, 1700 },
  57. { 0x02b5, 1800 }, { 0x02ab, 1900 }, { 0x02a1, 2000 },
  58. { 0x029b, 2100 }, { 0x0295, 2200 }, { 0x0290, 2300 },
  59. { 0x028a, 2400 }, { 0x0284, 2500 }, { 0x027f, 2600 },
  60. { 0x0279, 2700 }, { 0x0274, 2800 }, { 0x026e, 2900 },
  61. { 0x0269, 3000 }, { 0x0262, 3100 }, { 0x025c, 3200 },
  62. { 0x0255, 3300 }, { 0x024f, 3400 }, { 0x0249, 3500 },
  63. { 0x0242, 3600 }, { 0x023c, 3700 }, { 0x0236, 3800 },
  64. { 0x0230, 3900 }, { 0x022a, 4000 }, { 0x0223, 4100 },
  65. { 0x021c, 4200 }, { 0x0215, 4300 }, { 0x020e, 4400 },
  66. { 0x0207, 4500 }, { 0x0201, 4600 }, { 0x01fa, 4700 },
  67. { 0x01f4, 4800 }, { 0x01ed, 4900 }, { 0x01e7, 5000 },
  68. { 0x01e0, 5100 }, { 0x01d9, 5200 }, { 0x01d2, 5300 },
  69. { 0x01cb, 5400 }, { 0x01c4, 5500 }, { 0x01be, 5600 },
  70. { 0x01b7, 5700 }, { 0x01b1, 5800 }, { 0x01aa, 5900 },
  71. { 0x01a4, 6000 }, { 0x019d, 6100 }, { 0x0196, 6200 },
  72. { 0x018f, 6300 }, { 0x0189, 6400 }, { 0x0182, 6500 },
  73. { 0x017c, 6600 }, { 0x0175, 6700 }, { 0x016f, 6800 },
  74. { 0x0169, 6900 }, { 0x0163, 7000 }, { 0x015c, 7100 },
  75. { 0x0156, 7200 }, { 0x0150, 7300 }, { 0x014a, 7400 },
  76. { 0x0144, 7500 }, { 0x013e, 7600 }, { 0x0138, 7700 },
  77. { 0x0132, 7800 }, { 0x012d, 7900 }, { 0x0127, 8000 },
  78. { 0x0121, 8100 }, { 0x011c, 8200 }, { 0x0116, 8300 },
  79. { 0x0111, 8400 }, { 0x010b, 8500 }, { 0x0106, 8600 },
  80. { 0x0101, 8700 }, { 0x00fc, 8800 }, { 0x00f7, 8900 },
  81. { 0x00f2, 9000 }, { 0x00ee, 9100 }, { 0x00ea, 9200 },
  82. { 0x00e6, 9300 }, { 0x00e2, 9400 }, { 0x00de, 9500 },
  83. { 0x00da, 9600 }, { 0x00d7, 9700 }, { 0x00d3, 9800 },
  84. { 0x00d0, 9900 }, { 0x00cc, 10000 }, { 0x00c7, 10100 },
  85. { 0x00c3, 10200 }, { 0x00bf, 10300 }, { 0x00ba, 10400 },
  86. { 0x00b6, 10500 }, { 0x00b2, 10600 }, { 0x00ae, 10700 },
  87. { 0x00aa, 10800 }, { 0x00a7, 10900 }, { 0x00a3, 11000 },
  88. { 0x009f, 11100 }, { 0x009c, 11200 }, { 0x0098, 11300 },
  89. { 0x0094, 11400 }, { 0x0091, 11500 }, { 0x008e, 11600 },
  90. { 0x008a, 11700 }, { 0x0087, 11800 }, { 0x0084, 11900 },
  91. { 0x0081, 12000 }, { 0x007e, 12100 }, { 0x007b, 12200 },
  92. { 0x0079, 12300 }, { 0x0076, 12400 }, { 0x0073, 12500 },
  93. { 0x0071, 12600 }, { 0x006e, 12700 }, { 0x006c, 12800 },
  94. { 0x0069, 12900 }, { 0x0067, 13000 }, { 0x0065, 13100 },
  95. { 0x0062, 13200 }, { 0x0060, 13300 }, { 0x005e, 13400 },
  96. { 0x005c, 13500 }, { 0x005a, 13600 }, { 0x0058, 13700 },
  97. { 0x0056, 13800 }, { 0x0054, 13900 }, { 0x0052, 14000 },
  98. { 0x0050, 14100 }, { 0x004e, 14200 }, { 0x004c, 14300 },
  99. { 0x004b, 14400 }, { 0x0049, 14500 }, { 0x0047, 14600 },
  100. { 0x0046, 14700 }, { 0x0044, 14800 }, { 0x0043, 14900 },
  101. { 0x0041, 15000 }, { 0x003f, 15100 }, { 0x003e, 15200 },
  102. { 0x003c, 15300 }, { 0x003b, 15400 }, { 0x003a, 15500 },
  103. { 0x0037, 15700 }, { 0x0036, 15800 }, { 0x0034, 15900 },
  104. { 0x0033, 16000 }, { 0x0032, 16100 }, { 0x0031, 16200 },
  105. { 0x0030, 16300 }, { 0x002f, 16400 }, { 0x002e, 16500 },
  106. { 0x002d, 16600 }, { 0x002c, 16700 }, { 0x002b, 16800 },
  107. { 0x002a, 16900 }, { 0x0029, 17000 }, { 0x0028, 17100 },
  108. { 0x0027, 17200 }, { 0x0026, 17300 }, { 0x0025, 17400 },
  109. { 0x0024, 17500 }, { 0x0023, 17600 }, { 0x0022, 17800 },
  110. { 0x0021, 17900 }, { 0x0020, 18000 }, { 0x001f, 18200 },
  111. { 0x001e, 18300 }, { 0x001d, 18500 }, { 0x001c, 18700 },
  112. { 0x001b, 18900 }, { 0x001a, 19000 }, { 0x0019, 19200 },
  113. { 0x0018, 19300 }, { 0x0017, 19500 }, { 0x0016, 19700 },
  114. { 0x0015, 19900 }, { 0x0014, 20000 },
  115. };
  116. static const struct cxd2841er_cnr_data s2_cn_data[] = {
  117. { 0x05af, 0 }, { 0x0597, 100 }, { 0x057e, 200 },
  118. { 0x0567, 300 }, { 0x0550, 400 }, { 0x0539, 500 },
  119. { 0x0522, 600 }, { 0x050c, 700 }, { 0x04f6, 800 },
  120. { 0x04e1, 900 }, { 0x04cc, 1000 }, { 0x04b6, 1100 },
  121. { 0x04a1, 1200 }, { 0x048c, 1300 }, { 0x0477, 1400 },
  122. { 0x0463, 1500 }, { 0x044f, 1600 }, { 0x043c, 1700 },
  123. { 0x0428, 1800 }, { 0x0416, 1900 }, { 0x0403, 2000 },
  124. { 0x03ef, 2100 }, { 0x03dc, 2200 }, { 0x03c9, 2300 },
  125. { 0x03b6, 2400 }, { 0x03a4, 2500 }, { 0x0392, 2600 },
  126. { 0x0381, 2700 }, { 0x036f, 2800 }, { 0x035f, 2900 },
  127. { 0x034e, 3000 }, { 0x033d, 3100 }, { 0x032d, 3200 },
  128. { 0x031d, 3300 }, { 0x030d, 3400 }, { 0x02fd, 3500 },
  129. { 0x02ee, 3600 }, { 0x02df, 3700 }, { 0x02d0, 3800 },
  130. { 0x02c2, 3900 }, { 0x02b4, 4000 }, { 0x02a6, 4100 },
  131. { 0x0299, 4200 }, { 0x028c, 4300 }, { 0x027f, 4400 },
  132. { 0x0272, 4500 }, { 0x0265, 4600 }, { 0x0259, 4700 },
  133. { 0x024d, 4800 }, { 0x0241, 4900 }, { 0x0236, 5000 },
  134. { 0x022b, 5100 }, { 0x0220, 5200 }, { 0x0215, 5300 },
  135. { 0x020a, 5400 }, { 0x0200, 5500 }, { 0x01f6, 5600 },
  136. { 0x01ec, 5700 }, { 0x01e2, 5800 }, { 0x01d8, 5900 },
  137. { 0x01cf, 6000 }, { 0x01c6, 6100 }, { 0x01bc, 6200 },
  138. { 0x01b3, 6300 }, { 0x01aa, 6400 }, { 0x01a2, 6500 },
  139. { 0x0199, 6600 }, { 0x0191, 6700 }, { 0x0189, 6800 },
  140. { 0x0181, 6900 }, { 0x0179, 7000 }, { 0x0171, 7100 },
  141. { 0x0169, 7200 }, { 0x0161, 7300 }, { 0x015a, 7400 },
  142. { 0x0153, 7500 }, { 0x014b, 7600 }, { 0x0144, 7700 },
  143. { 0x013d, 7800 }, { 0x0137, 7900 }, { 0x0130, 8000 },
  144. { 0x012a, 8100 }, { 0x0124, 8200 }, { 0x011e, 8300 },
  145. { 0x0118, 8400 }, { 0x0112, 8500 }, { 0x010c, 8600 },
  146. { 0x0107, 8700 }, { 0x0101, 8800 }, { 0x00fc, 8900 },
  147. { 0x00f7, 9000 }, { 0x00f2, 9100 }, { 0x00ec, 9200 },
  148. { 0x00e7, 9300 }, { 0x00e2, 9400 }, { 0x00dd, 9500 },
  149. { 0x00d8, 9600 }, { 0x00d4, 9700 }, { 0x00cf, 9800 },
  150. { 0x00ca, 9900 }, { 0x00c6, 10000 }, { 0x00c2, 10100 },
  151. { 0x00be, 10200 }, { 0x00b9, 10300 }, { 0x00b5, 10400 },
  152. { 0x00b1, 10500 }, { 0x00ae, 10600 }, { 0x00aa, 10700 },
  153. { 0x00a6, 10800 }, { 0x00a3, 10900 }, { 0x009f, 11000 },
  154. { 0x009b, 11100 }, { 0x0098, 11200 }, { 0x0095, 11300 },
  155. { 0x0091, 11400 }, { 0x008e, 11500 }, { 0x008b, 11600 },
  156. { 0x0088, 11700 }, { 0x0085, 11800 }, { 0x0082, 11900 },
  157. { 0x007f, 12000 }, { 0x007c, 12100 }, { 0x007a, 12200 },
  158. { 0x0077, 12300 }, { 0x0074, 12400 }, { 0x0072, 12500 },
  159. { 0x006f, 12600 }, { 0x006d, 12700 }, { 0x006b, 12800 },
  160. { 0x0068, 12900 }, { 0x0066, 13000 }, { 0x0064, 13100 },
  161. { 0x0061, 13200 }, { 0x005f, 13300 }, { 0x005d, 13400 },
  162. { 0x005b, 13500 }, { 0x0059, 13600 }, { 0x0057, 13700 },
  163. { 0x0055, 13800 }, { 0x0053, 13900 }, { 0x0051, 14000 },
  164. { 0x004f, 14100 }, { 0x004e, 14200 }, { 0x004c, 14300 },
  165. { 0x004a, 14400 }, { 0x0049, 14500 }, { 0x0047, 14600 },
  166. { 0x0045, 14700 }, { 0x0044, 14800 }, { 0x0042, 14900 },
  167. { 0x0041, 15000 }, { 0x003f, 15100 }, { 0x003e, 15200 },
  168. { 0x003c, 15300 }, { 0x003b, 15400 }, { 0x003a, 15500 },
  169. { 0x0038, 15600 }, { 0x0037, 15700 }, { 0x0036, 15800 },
  170. { 0x0034, 15900 }, { 0x0033, 16000 }, { 0x0032, 16100 },
  171. { 0x0031, 16200 }, { 0x0030, 16300 }, { 0x002f, 16400 },
  172. { 0x002e, 16500 }, { 0x002d, 16600 }, { 0x002c, 16700 },
  173. { 0x002b, 16800 }, { 0x002a, 16900 }, { 0x0029, 17000 },
  174. { 0x0028, 17100 }, { 0x0027, 17200 }, { 0x0026, 17300 },
  175. { 0x0025, 17400 }, { 0x0024, 17500 }, { 0x0023, 17600 },
  176. { 0x0022, 17800 }, { 0x0021, 17900 }, { 0x0020, 18000 },
  177. { 0x001f, 18200 }, { 0x001e, 18300 }, { 0x001d, 18500 },
  178. { 0x001c, 18700 }, { 0x001b, 18900 }, { 0x001a, 19000 },
  179. { 0x0019, 19200 }, { 0x0018, 19300 }, { 0x0017, 19500 },
  180. { 0x0016, 19700 }, { 0x0015, 19900 }, { 0x0014, 20000 },
  181. };
  182. #define MAKE_IFFREQ_CONFIG(iffreq) ((u32)(((iffreq)/41.0)*16777216.0 + 0.5))
  183. static void cxd2841er_i2c_debug(struct cxd2841er_priv *priv,
  184. u8 addr, u8 reg, u8 write,
  185. const u8 *data, u32 len)
  186. {
  187. dev_dbg(&priv->i2c->dev,
  188. "cxd2841er: I2C %s addr %02x reg 0x%02x size %d\n",
  189. (write == 0 ? "read" : "write"), addr, reg, len);
  190. print_hex_dump_bytes("cxd2841er: I2C data: ",
  191. DUMP_PREFIX_OFFSET, data, len);
  192. }
  193. static int cxd2841er_write_regs(struct cxd2841er_priv *priv,
  194. u8 addr, u8 reg, const u8 *data, u32 len)
  195. {
  196. int ret;
  197. u8 buf[MAX_WRITE_REGSIZE + 1];
  198. u8 i2c_addr = (addr == I2C_SLVX ?
  199. priv->i2c_addr_slvx : priv->i2c_addr_slvt);
  200. struct i2c_msg msg[1] = {
  201. {
  202. .addr = i2c_addr,
  203. .flags = 0,
  204. .len = len + 1,
  205. .buf = buf,
  206. }
  207. };
  208. if (len + 1 >= sizeof(buf)) {
  209. dev_warn(&priv->i2c->dev,"wr reg=%04x: len=%d is too big!\n",
  210. reg, len + 1);
  211. return -E2BIG;
  212. }
  213. cxd2841er_i2c_debug(priv, i2c_addr, reg, 1, data, len);
  214. buf[0] = reg;
  215. memcpy(&buf[1], data, len);
  216. ret = i2c_transfer(priv->i2c, msg, 1);
  217. if (ret >= 0 && ret != 1)
  218. ret = -EIO;
  219. if (ret < 0) {
  220. dev_warn(&priv->i2c->dev,
  221. "%s: i2c wr failed=%d addr=%02x reg=%02x len=%d\n",
  222. KBUILD_MODNAME, ret, i2c_addr, reg, len);
  223. return ret;
  224. }
  225. return 0;
  226. }
  227. static int cxd2841er_write_reg(struct cxd2841er_priv *priv,
  228. u8 addr, u8 reg, u8 val)
  229. {
  230. return cxd2841er_write_regs(priv, addr, reg, &val, 1);
  231. }
  232. static int cxd2841er_read_regs(struct cxd2841er_priv *priv,
  233. u8 addr, u8 reg, u8 *val, u32 len)
  234. {
  235. int ret;
  236. u8 i2c_addr = (addr == I2C_SLVX ?
  237. priv->i2c_addr_slvx : priv->i2c_addr_slvt);
  238. struct i2c_msg msg[2] = {
  239. {
  240. .addr = i2c_addr,
  241. .flags = 0,
  242. .len = 1,
  243. .buf = &reg,
  244. }, {
  245. .addr = i2c_addr,
  246. .flags = I2C_M_RD,
  247. .len = len,
  248. .buf = val,
  249. }
  250. };
  251. ret = i2c_transfer(priv->i2c, &msg[0], 1);
  252. if (ret >= 0 && ret != 1)
  253. ret = -EIO;
  254. if (ret < 0) {
  255. dev_warn(&priv->i2c->dev,
  256. "%s: i2c rw failed=%d addr=%02x reg=%02x\n",
  257. KBUILD_MODNAME, ret, i2c_addr, reg);
  258. return ret;
  259. }
  260. ret = i2c_transfer(priv->i2c, &msg[1], 1);
  261. if (ret >= 0 && ret != 1)
  262. ret = -EIO;
  263. if (ret < 0) {
  264. dev_warn(&priv->i2c->dev,
  265. "%s: i2c rd failed=%d addr=%02x reg=%02x\n",
  266. KBUILD_MODNAME, ret, i2c_addr, reg);
  267. return ret;
  268. }
  269. return 0;
  270. }
  271. static int cxd2841er_read_reg(struct cxd2841er_priv *priv,
  272. u8 addr, u8 reg, u8 *val)
  273. {
  274. return cxd2841er_read_regs(priv, addr, reg, val, 1);
  275. }
  276. static int cxd2841er_set_reg_bits(struct cxd2841er_priv *priv,
  277. u8 addr, u8 reg, u8 data, u8 mask)
  278. {
  279. int res;
  280. u8 rdata;
  281. if (mask != 0xff) {
  282. res = cxd2841er_read_reg(priv, addr, reg, &rdata);
  283. if (res)
  284. return res;
  285. data = ((data & mask) | (rdata & (mask ^ 0xFF)));
  286. }
  287. return cxd2841er_write_reg(priv, addr, reg, data);
  288. }
  289. static int cxd2841er_dvbs2_set_symbol_rate(struct cxd2841er_priv *priv,
  290. u32 symbol_rate)
  291. {
  292. u32 reg_value = 0;
  293. u8 data[3] = {0, 0, 0};
  294. dev_dbg(&priv->i2c->dev, "%s()\n", __func__);
  295. /*
  296. * regValue = (symbolRateKSps * 2^14 / 1000) + 0.5
  297. * = ((symbolRateKSps * 2^14) + 500) / 1000
  298. * = ((symbolRateKSps * 16384) + 500) / 1000
  299. */
  300. reg_value = DIV_ROUND_CLOSEST(symbol_rate * 16384, 1000);
  301. if ((reg_value == 0) || (reg_value > 0xFFFFF)) {
  302. dev_err(&priv->i2c->dev,
  303. "%s(): reg_value is out of range\n", __func__);
  304. return -EINVAL;
  305. }
  306. data[0] = (u8)((reg_value >> 16) & 0x0F);
  307. data[1] = (u8)((reg_value >> 8) & 0xFF);
  308. data[2] = (u8)(reg_value & 0xFF);
  309. /* Set SLV-T Bank : 0xAE */
  310. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0xae);
  311. cxd2841er_write_regs(priv, I2C_SLVT, 0x20, data, 3);
  312. return 0;
  313. }
  314. static void cxd2841er_set_ts_clock_mode(struct cxd2841er_priv *priv,
  315. u8 system);
  316. static int cxd2841er_sleep_s_to_active_s(struct cxd2841er_priv *priv,
  317. u8 system, u32 symbol_rate)
  318. {
  319. int ret;
  320. u8 data[4] = { 0, 0, 0, 0 };
  321. if (priv->state != STATE_SLEEP_S) {
  322. dev_err(&priv->i2c->dev, "%s(): invalid state %d\n",
  323. __func__, (int)priv->state);
  324. return -EINVAL;
  325. }
  326. dev_dbg(&priv->i2c->dev, "%s()\n", __func__);
  327. cxd2841er_set_ts_clock_mode(priv, SYS_DVBS);
  328. /* Set demod mode */
  329. if (system == SYS_DVBS) {
  330. data[0] = 0x0A;
  331. } else if (system == SYS_DVBS2) {
  332. data[0] = 0x0B;
  333. } else {
  334. dev_err(&priv->i2c->dev, "%s(): invalid delsys %d\n",
  335. __func__, system);
  336. return -EINVAL;
  337. }
  338. /* Set SLV-X Bank : 0x00 */
  339. cxd2841er_write_reg(priv, I2C_SLVX, 0x00, 0x00);
  340. cxd2841er_write_reg(priv, I2C_SLVX, 0x17, data[0]);
  341. /* DVB-S/S2 */
  342. data[0] = 0x00;
  343. /* Set SLV-T Bank : 0x00 */
  344. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0x00);
  345. /* Enable S/S2 auto detection 1 */
  346. cxd2841er_write_reg(priv, I2C_SLVT, 0x2d, data[0]);
  347. /* Set SLV-T Bank : 0xAE */
  348. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0xae);
  349. /* Enable S/S2 auto detection 2 */
  350. cxd2841er_write_reg(priv, I2C_SLVT, 0x30, data[0]);
  351. /* Set SLV-T Bank : 0x00 */
  352. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0x00);
  353. /* Enable demod clock */
  354. cxd2841er_write_reg(priv, I2C_SLVT, 0x2c, 0x01);
  355. /* Enable ADC clock */
  356. cxd2841er_write_reg(priv, I2C_SLVT, 0x31, 0x01);
  357. /* Enable ADC 1 */
  358. cxd2841er_write_reg(priv, I2C_SLVT, 0x63, 0x16);
  359. /* Enable ADC 2 */
  360. cxd2841er_write_reg(priv, I2C_SLVT, 0x65, 0x3f);
  361. /* Set SLV-X Bank : 0x00 */
  362. cxd2841er_write_reg(priv, I2C_SLVX, 0x00, 0x00);
  363. /* Enable ADC 3 */
  364. cxd2841er_write_reg(priv, I2C_SLVX, 0x18, 0x00);
  365. /* Set SLV-T Bank : 0xA3 */
  366. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0xa3);
  367. cxd2841er_write_reg(priv, I2C_SLVT, 0xac, 0x00);
  368. data[0] = 0x07;
  369. data[1] = 0x3B;
  370. data[2] = 0x08;
  371. data[3] = 0xC5;
  372. /* Set SLV-T Bank : 0xAB */
  373. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0xab);
  374. cxd2841er_write_regs(priv, I2C_SLVT, 0x98, data, 4);
  375. data[0] = 0x05;
  376. data[1] = 0x80;
  377. data[2] = 0x0A;
  378. data[3] = 0x80;
  379. cxd2841er_write_regs(priv, I2C_SLVT, 0xa8, data, 4);
  380. data[0] = 0x0C;
  381. data[1] = 0xCC;
  382. cxd2841er_write_regs(priv, I2C_SLVT, 0xc3, data, 2);
  383. /* Set demod parameter */
  384. ret = cxd2841er_dvbs2_set_symbol_rate(priv, symbol_rate);
  385. if (ret != 0)
  386. return ret;
  387. /* Set SLV-T Bank : 0x00 */
  388. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0x00);
  389. /* disable Hi-Z setting 1 */
  390. cxd2841er_write_reg(priv, I2C_SLVT, 0x80, 0x10);
  391. /* disable Hi-Z setting 2 */
  392. cxd2841er_write_reg(priv, I2C_SLVT, 0x81, 0x00);
  393. priv->state = STATE_ACTIVE_S;
  394. return 0;
  395. }
  396. static int cxd2841er_sleep_tc_to_active_t_band(struct cxd2841er_priv *priv,
  397. u32 bandwidth);
  398. static int cxd2841er_sleep_tc_to_active_t2_band(struct cxd2841er_priv *priv,
  399. u32 bandwidth);
  400. static int cxd2841er_sleep_tc_to_active_c_band(struct cxd2841er_priv *priv,
  401. u32 bandwidth);
  402. static int cxd2841er_retune_active(struct cxd2841er_priv *priv,
  403. struct dtv_frontend_properties *p)
  404. {
  405. dev_dbg(&priv->i2c->dev, "%s()\n", __func__);
  406. if (priv->state != STATE_ACTIVE_S &&
  407. priv->state != STATE_ACTIVE_TC) {
  408. dev_dbg(&priv->i2c->dev, "%s(): invalid state %d\n",
  409. __func__, priv->state);
  410. return -EINVAL;
  411. }
  412. /* Set SLV-T Bank : 0x00 */
  413. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0x00);
  414. /* disable TS output */
  415. cxd2841er_write_reg(priv, I2C_SLVT, 0xc3, 0x01);
  416. if (priv->state == STATE_ACTIVE_S)
  417. return cxd2841er_dvbs2_set_symbol_rate(
  418. priv, p->symbol_rate / 1000);
  419. else if (priv->state == STATE_ACTIVE_TC) {
  420. switch (priv->system) {
  421. case SYS_DVBT:
  422. return cxd2841er_sleep_tc_to_active_t_band(
  423. priv, p->bandwidth_hz);
  424. case SYS_DVBT2:
  425. return cxd2841er_sleep_tc_to_active_t2_band(
  426. priv, p->bandwidth_hz);
  427. case SYS_DVBC_ANNEX_A:
  428. return cxd2841er_sleep_tc_to_active_c_band(
  429. priv, 8000000);
  430. }
  431. }
  432. dev_dbg(&priv->i2c->dev, "%s(): invalid delivery system %d\n",
  433. __func__, priv->system);
  434. return -EINVAL;
  435. }
  436. static int cxd2841er_active_s_to_sleep_s(struct cxd2841er_priv *priv)
  437. {
  438. dev_dbg(&priv->i2c->dev, "%s()\n", __func__);
  439. if (priv->state != STATE_ACTIVE_S) {
  440. dev_err(&priv->i2c->dev, "%s(): invalid state %d\n",
  441. __func__, priv->state);
  442. return -EINVAL;
  443. }
  444. /* Set SLV-T Bank : 0x00 */
  445. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0x00);
  446. /* disable TS output */
  447. cxd2841er_write_reg(priv, I2C_SLVT, 0xc3, 0x01);
  448. /* enable Hi-Z setting 1 */
  449. cxd2841er_write_reg(priv, I2C_SLVT, 0x80, 0x1f);
  450. /* enable Hi-Z setting 2 */
  451. cxd2841er_write_reg(priv, I2C_SLVT, 0x81, 0xff);
  452. /* Set SLV-X Bank : 0x00 */
  453. cxd2841er_write_reg(priv, I2C_SLVX, 0x00, 0x00);
  454. /* disable ADC 1 */
  455. cxd2841er_write_reg(priv, I2C_SLVX, 0x18, 0x01);
  456. /* Set SLV-T Bank : 0x00 */
  457. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0x00);
  458. /* disable ADC clock */
  459. cxd2841er_write_reg(priv, I2C_SLVT, 0x31, 0x00);
  460. /* disable ADC 2 */
  461. cxd2841er_write_reg(priv, I2C_SLVT, 0x63, 0x16);
  462. /* disable ADC 3 */
  463. cxd2841er_write_reg(priv, I2C_SLVT, 0x65, 0x27);
  464. /* SADC Bias ON */
  465. cxd2841er_write_reg(priv, I2C_SLVT, 0x69, 0x06);
  466. /* disable demod clock */
  467. cxd2841er_write_reg(priv, I2C_SLVT, 0x2c, 0x00);
  468. /* Set SLV-T Bank : 0xAE */
  469. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0xae);
  470. /* disable S/S2 auto detection1 */
  471. cxd2841er_write_reg(priv, I2C_SLVT, 0x30, 0x00);
  472. /* Set SLV-T Bank : 0x00 */
  473. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0x00);
  474. /* disable S/S2 auto detection2 */
  475. cxd2841er_write_reg(priv, I2C_SLVT, 0x2d, 0x00);
  476. priv->state = STATE_SLEEP_S;
  477. return 0;
  478. }
  479. static int cxd2841er_sleep_s_to_shutdown(struct cxd2841er_priv *priv)
  480. {
  481. dev_dbg(&priv->i2c->dev, "%s()\n", __func__);
  482. if (priv->state != STATE_SLEEP_S) {
  483. dev_dbg(&priv->i2c->dev, "%s(): invalid demod state %d\n",
  484. __func__, priv->state);
  485. return -EINVAL;
  486. }
  487. /* Set SLV-T Bank : 0x00 */
  488. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0x00);
  489. /* Disable DSQOUT */
  490. cxd2841er_write_reg(priv, I2C_SLVT, 0x80, 0x3f);
  491. /* Disable DSQIN */
  492. cxd2841er_write_reg(priv, I2C_SLVT, 0x9c, 0x00);
  493. /* Set SLV-X Bank : 0x00 */
  494. cxd2841er_write_reg(priv, I2C_SLVX, 0x00, 0x00);
  495. /* Disable oscillator */
  496. cxd2841er_write_reg(priv, I2C_SLVX, 0x15, 0x01);
  497. /* Set demod mode */
  498. cxd2841er_write_reg(priv, I2C_SLVX, 0x17, 0x01);
  499. priv->state = STATE_SHUTDOWN;
  500. return 0;
  501. }
  502. static int cxd2841er_sleep_tc_to_shutdown(struct cxd2841er_priv *priv)
  503. {
  504. dev_dbg(&priv->i2c->dev, "%s()\n", __func__);
  505. if (priv->state != STATE_SLEEP_TC) {
  506. dev_dbg(&priv->i2c->dev, "%s(): invalid demod state %d\n",
  507. __func__, priv->state);
  508. return -EINVAL;
  509. }
  510. /* Set SLV-X Bank : 0x00 */
  511. cxd2841er_write_reg(priv, I2C_SLVX, 0x00, 0x00);
  512. /* Disable oscillator */
  513. cxd2841er_write_reg(priv, I2C_SLVX, 0x15, 0x01);
  514. /* Set demod mode */
  515. cxd2841er_write_reg(priv, I2C_SLVX, 0x17, 0x01);
  516. priv->state = STATE_SHUTDOWN;
  517. return 0;
  518. }
  519. static int cxd2841er_active_t_to_sleep_tc(struct cxd2841er_priv *priv)
  520. {
  521. dev_dbg(&priv->i2c->dev, "%s()\n", __func__);
  522. if (priv->state != STATE_ACTIVE_TC) {
  523. dev_err(&priv->i2c->dev, "%s(): invalid state %d\n",
  524. __func__, priv->state);
  525. return -EINVAL;
  526. }
  527. /* Set SLV-T Bank : 0x00 */
  528. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0x00);
  529. /* disable TS output */
  530. cxd2841er_write_reg(priv, I2C_SLVT, 0xc3, 0x01);
  531. /* enable Hi-Z setting 1 */
  532. cxd2841er_write_reg(priv, I2C_SLVT, 0x80, 0x3f);
  533. /* enable Hi-Z setting 2 */
  534. cxd2841er_write_reg(priv, I2C_SLVT, 0x81, 0xff);
  535. /* Set SLV-X Bank : 0x00 */
  536. cxd2841er_write_reg(priv, I2C_SLVX, 0x00, 0x00);
  537. /* disable ADC 1 */
  538. cxd2841er_write_reg(priv, I2C_SLVX, 0x18, 0x01);
  539. /* Set SLV-T Bank : 0x00 */
  540. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0x00);
  541. /* Disable ADC 2 */
  542. cxd2841er_write_reg(priv, I2C_SLVT, 0x43, 0x0a);
  543. /* Disable ADC 3 */
  544. cxd2841er_write_reg(priv, I2C_SLVT, 0x41, 0x0a);
  545. /* Disable ADC clock */
  546. cxd2841er_write_reg(priv, I2C_SLVT, 0x30, 0x00);
  547. /* Disable RF level monitor */
  548. cxd2841er_write_reg(priv, I2C_SLVT, 0x2f, 0x00);
  549. /* Disable demod clock */
  550. cxd2841er_write_reg(priv, I2C_SLVT, 0x2c, 0x00);
  551. priv->state = STATE_SLEEP_TC;
  552. return 0;
  553. }
  554. static int cxd2841er_active_t2_to_sleep_tc(struct cxd2841er_priv *priv)
  555. {
  556. dev_dbg(&priv->i2c->dev, "%s()\n", __func__);
  557. if (priv->state != STATE_ACTIVE_TC) {
  558. dev_err(&priv->i2c->dev, "%s(): invalid state %d\n",
  559. __func__, priv->state);
  560. return -EINVAL;
  561. }
  562. /* Set SLV-T Bank : 0x00 */
  563. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0x00);
  564. /* disable TS output */
  565. cxd2841er_write_reg(priv, I2C_SLVT, 0xc3, 0x01);
  566. /* enable Hi-Z setting 1 */
  567. cxd2841er_write_reg(priv, I2C_SLVT, 0x80, 0x3f);
  568. /* enable Hi-Z setting 2 */
  569. cxd2841er_write_reg(priv, I2C_SLVT, 0x81, 0xff);
  570. /* Cancel DVB-T2 setting */
  571. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0x13);
  572. cxd2841er_write_reg(priv, I2C_SLVT, 0x83, 0x40);
  573. cxd2841er_write_reg(priv, I2C_SLVT, 0x86, 0x21);
  574. cxd2841er_set_reg_bits(priv, I2C_SLVT, 0x9e, 0x09, 0x0f);
  575. cxd2841er_write_reg(priv, I2C_SLVT, 0x9f, 0xfb);
  576. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0x2a);
  577. cxd2841er_set_reg_bits(priv, I2C_SLVT, 0x38, 0x00, 0x0f);
  578. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0x2b);
  579. cxd2841er_set_reg_bits(priv, I2C_SLVT, 0x11, 0x00, 0x3f);
  580. /* Set SLV-X Bank : 0x00 */
  581. cxd2841er_write_reg(priv, I2C_SLVX, 0x00, 0x00);
  582. /* disable ADC 1 */
  583. cxd2841er_write_reg(priv, I2C_SLVX, 0x18, 0x01);
  584. /* Set SLV-T Bank : 0x00 */
  585. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0x00);
  586. /* Disable ADC 2 */
  587. cxd2841er_write_reg(priv, I2C_SLVT, 0x43, 0x0a);
  588. /* Disable ADC 3 */
  589. cxd2841er_write_reg(priv, I2C_SLVT, 0x41, 0x0a);
  590. /* Disable ADC clock */
  591. cxd2841er_write_reg(priv, I2C_SLVT, 0x30, 0x00);
  592. /* Disable RF level monitor */
  593. cxd2841er_write_reg(priv, I2C_SLVT, 0x2f, 0x00);
  594. /* Disable demod clock */
  595. cxd2841er_write_reg(priv, I2C_SLVT, 0x2c, 0x00);
  596. priv->state = STATE_SLEEP_TC;
  597. return 0;
  598. }
  599. static int cxd2841er_active_c_to_sleep_tc(struct cxd2841er_priv *priv)
  600. {
  601. dev_dbg(&priv->i2c->dev, "%s()\n", __func__);
  602. if (priv->state != STATE_ACTIVE_TC) {
  603. dev_err(&priv->i2c->dev, "%s(): invalid state %d\n",
  604. __func__, priv->state);
  605. return -EINVAL;
  606. }
  607. /* Set SLV-T Bank : 0x00 */
  608. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0x00);
  609. /* disable TS output */
  610. cxd2841er_write_reg(priv, I2C_SLVT, 0xc3, 0x01);
  611. /* enable Hi-Z setting 1 */
  612. cxd2841er_write_reg(priv, I2C_SLVT, 0x80, 0x3f);
  613. /* enable Hi-Z setting 2 */
  614. cxd2841er_write_reg(priv, I2C_SLVT, 0x81, 0xff);
  615. /* Cancel DVB-C setting */
  616. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0x11);
  617. cxd2841er_set_reg_bits(priv, I2C_SLVT, 0xa3, 0x00, 0x1f);
  618. /* Set SLV-X Bank : 0x00 */
  619. cxd2841er_write_reg(priv, I2C_SLVX, 0x00, 0x00);
  620. /* disable ADC 1 */
  621. cxd2841er_write_reg(priv, I2C_SLVX, 0x18, 0x01);
  622. /* Set SLV-T Bank : 0x00 */
  623. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0x00);
  624. /* Disable ADC 2 */
  625. cxd2841er_write_reg(priv, I2C_SLVT, 0x43, 0x0a);
  626. /* Disable ADC 3 */
  627. cxd2841er_write_reg(priv, I2C_SLVT, 0x41, 0x0a);
  628. /* Disable ADC clock */
  629. cxd2841er_write_reg(priv, I2C_SLVT, 0x30, 0x00);
  630. /* Disable RF level monitor */
  631. cxd2841er_write_reg(priv, I2C_SLVT, 0x2f, 0x00);
  632. /* Disable demod clock */
  633. cxd2841er_write_reg(priv, I2C_SLVT, 0x2c, 0x00);
  634. priv->state = STATE_SLEEP_TC;
  635. return 0;
  636. }
  637. static int cxd2841er_shutdown_to_sleep_s(struct cxd2841er_priv *priv)
  638. {
  639. dev_dbg(&priv->i2c->dev, "%s()\n", __func__);
  640. if (priv->state != STATE_SHUTDOWN) {
  641. dev_dbg(&priv->i2c->dev, "%s(): invalid demod state %d\n",
  642. __func__, priv->state);
  643. return -EINVAL;
  644. }
  645. /* Set SLV-X Bank : 0x00 */
  646. cxd2841er_write_reg(priv, I2C_SLVX, 0x00, 0x00);
  647. /* Clear all demodulator registers */
  648. cxd2841er_write_reg(priv, I2C_SLVX, 0x02, 0x00);
  649. usleep_range(3000, 5000);
  650. /* Set SLV-X Bank : 0x00 */
  651. cxd2841er_write_reg(priv, I2C_SLVX, 0x00, 0x00);
  652. /* Set demod SW reset */
  653. cxd2841er_write_reg(priv, I2C_SLVX, 0x10, 0x01);
  654. /* Set X'tal clock to 20.5Mhz */
  655. cxd2841er_write_reg(priv, I2C_SLVX, 0x14, 0x00);
  656. /* Set demod mode */
  657. cxd2841er_write_reg(priv, I2C_SLVX, 0x17, 0x0a);
  658. /* Clear demod SW reset */
  659. cxd2841er_write_reg(priv, I2C_SLVX, 0x10, 0x00);
  660. usleep_range(1000, 2000);
  661. /* Set SLV-T Bank : 0x00 */
  662. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0x00);
  663. /* enable DSQOUT */
  664. cxd2841er_write_reg(priv, I2C_SLVT, 0x80, 0x1F);
  665. /* enable DSQIN */
  666. cxd2841er_write_reg(priv, I2C_SLVT, 0x9C, 0x40);
  667. /* TADC Bias On */
  668. cxd2841er_write_reg(priv, I2C_SLVT, 0x43, 0x0a);
  669. cxd2841er_write_reg(priv, I2C_SLVT, 0x41, 0x0a);
  670. /* SADC Bias On */
  671. cxd2841er_write_reg(priv, I2C_SLVT, 0x63, 0x16);
  672. cxd2841er_write_reg(priv, I2C_SLVT, 0x65, 0x27);
  673. cxd2841er_write_reg(priv, I2C_SLVT, 0x69, 0x06);
  674. priv->state = STATE_SLEEP_S;
  675. return 0;
  676. }
  677. static int cxd2841er_shutdown_to_sleep_tc(struct cxd2841er_priv *priv)
  678. {
  679. dev_dbg(&priv->i2c->dev, "%s()\n", __func__);
  680. if (priv->state != STATE_SHUTDOWN) {
  681. dev_dbg(&priv->i2c->dev, "%s(): invalid demod state %d\n",
  682. __func__, priv->state);
  683. return -EINVAL;
  684. }
  685. /* Set SLV-X Bank : 0x00 */
  686. cxd2841er_write_reg(priv, I2C_SLVX, 0x00, 0x00);
  687. /* Clear all demodulator registers */
  688. cxd2841er_write_reg(priv, I2C_SLVX, 0x02, 0x00);
  689. usleep_range(3000, 5000);
  690. /* Set SLV-X Bank : 0x00 */
  691. cxd2841er_write_reg(priv, I2C_SLVX, 0x00, 0x00);
  692. /* Set demod SW reset */
  693. cxd2841er_write_reg(priv, I2C_SLVX, 0x10, 0x01);
  694. /* Set X'tal clock to 20.5Mhz */
  695. cxd2841er_write_reg(priv, I2C_SLVX, 0x13, 0x00);
  696. cxd2841er_write_reg(priv, I2C_SLVX, 0x14, 0x00);
  697. /* Clear demod SW reset */
  698. cxd2841er_write_reg(priv, I2C_SLVX, 0x10, 0x00);
  699. usleep_range(1000, 2000);
  700. /* Set SLV-T Bank : 0x00 */
  701. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0x00);
  702. /* TADC Bias On */
  703. cxd2841er_write_reg(priv, I2C_SLVT, 0x43, 0x0a);
  704. cxd2841er_write_reg(priv, I2C_SLVT, 0x41, 0x0a);
  705. /* SADC Bias On */
  706. cxd2841er_write_reg(priv, I2C_SLVT, 0x63, 0x16);
  707. cxd2841er_write_reg(priv, I2C_SLVT, 0x65, 0x27);
  708. cxd2841er_write_reg(priv, I2C_SLVT, 0x69, 0x06);
  709. priv->state = STATE_SLEEP_TC;
  710. return 0;
  711. }
  712. static int cxd2841er_tune_done(struct cxd2841er_priv *priv)
  713. {
  714. dev_dbg(&priv->i2c->dev, "%s()\n", __func__);
  715. /* Set SLV-T Bank : 0x00 */
  716. cxd2841er_write_reg(priv, I2C_SLVT, 0, 0);
  717. /* SW Reset */
  718. cxd2841er_write_reg(priv, I2C_SLVT, 0xfe, 0x01);
  719. /* Enable TS output */
  720. cxd2841er_write_reg(priv, I2C_SLVT, 0xc3, 0x00);
  721. return 0;
  722. }
  723. /* Set TS parallel mode */
  724. static void cxd2841er_set_ts_clock_mode(struct cxd2841er_priv *priv,
  725. u8 system)
  726. {
  727. u8 serial_ts, ts_rate_ctrl_off, ts_in_off;
  728. dev_dbg(&priv->i2c->dev, "%s()\n", __func__);
  729. /* Set SLV-T Bank : 0x00 */
  730. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0x00);
  731. cxd2841er_read_reg(priv, I2C_SLVT, 0xc4, &serial_ts);
  732. cxd2841er_read_reg(priv, I2C_SLVT, 0xd3, &ts_rate_ctrl_off);
  733. cxd2841er_read_reg(priv, I2C_SLVT, 0xde, &ts_in_off);
  734. dev_dbg(&priv->i2c->dev, "%s(): ser_ts=0x%02x rate_ctrl_off=0x%02x in_off=0x%02x\n",
  735. __func__, serial_ts, ts_rate_ctrl_off, ts_in_off);
  736. /*
  737. * slave Bank Addr Bit default Name
  738. * <SLV-T> 00h D9h [7:0] 8'h08 OTSCKPERIOD
  739. */
  740. cxd2841er_write_reg(priv, I2C_SLVT, 0xd9, 0x08);
  741. /*
  742. * Disable TS IF Clock
  743. * slave Bank Addr Bit default Name
  744. * <SLV-T> 00h 32h [0] 1'b1 OREG_CK_TSIF_EN
  745. */
  746. cxd2841er_set_reg_bits(priv, I2C_SLVT, 0x32, 0x00, 0x01);
  747. /*
  748. * slave Bank Addr Bit default Name
  749. * <SLV-T> 00h 33h [1:0] 2'b01 OREG_CKSEL_TSIF
  750. */
  751. cxd2841er_set_reg_bits(priv, I2C_SLVT, 0x33, 0x00, 0x03);
  752. /*
  753. * Enable TS IF Clock
  754. * slave Bank Addr Bit default Name
  755. * <SLV-T> 00h 32h [0] 1'b1 OREG_CK_TSIF_EN
  756. */
  757. cxd2841er_set_reg_bits(priv, I2C_SLVT, 0x32, 0x01, 0x01);
  758. if (system == SYS_DVBT) {
  759. /* Enable parity period for DVB-T */
  760. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0x10);
  761. cxd2841er_set_reg_bits(priv, I2C_SLVT, 0x66, 0x01, 0x01);
  762. } else if (system == SYS_DVBC_ANNEX_A) {
  763. /* Enable parity period for DVB-C */
  764. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0x40);
  765. cxd2841er_set_reg_bits(priv, I2C_SLVT, 0x66, 0x01, 0x01);
  766. }
  767. }
  768. static u8 cxd2841er_chip_id(struct cxd2841er_priv *priv)
  769. {
  770. u8 chip_id;
  771. dev_dbg(&priv->i2c->dev, "%s()\n", __func__);
  772. cxd2841er_write_reg(priv, I2C_SLVT, 0, 0);
  773. cxd2841er_read_reg(priv, I2C_SLVT, 0xfd, &chip_id);
  774. return chip_id;
  775. }
  776. static int cxd2841er_read_status_s(struct dvb_frontend *fe,
  777. enum fe_status *status)
  778. {
  779. u8 reg = 0;
  780. struct cxd2841er_priv *priv = fe->demodulator_priv;
  781. dev_dbg(&priv->i2c->dev, "%s()\n", __func__);
  782. *status = 0;
  783. if (priv->state != STATE_ACTIVE_S) {
  784. dev_err(&priv->i2c->dev, "%s(): invalid state %d\n",
  785. __func__, priv->state);
  786. return -EINVAL;
  787. }
  788. /* Set SLV-T Bank : 0xA0 */
  789. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0xa0);
  790. /*
  791. * slave Bank Addr Bit Signal name
  792. * <SLV-T> A0h 11h [2] ITSLOCK
  793. */
  794. cxd2841er_read_reg(priv, I2C_SLVT, 0x11, &reg);
  795. if (reg & 0x04) {
  796. *status = FE_HAS_SIGNAL
  797. | FE_HAS_CARRIER
  798. | FE_HAS_VITERBI
  799. | FE_HAS_SYNC
  800. | FE_HAS_LOCK;
  801. }
  802. dev_dbg(&priv->i2c->dev, "%s(): result 0x%x\n", __func__, *status);
  803. return 0;
  804. }
  805. static int cxd2841er_read_status_t_t2(struct cxd2841er_priv *priv,
  806. u8 *sync, u8 *tslock, u8 *unlock)
  807. {
  808. u8 data = 0;
  809. dev_dbg(&priv->i2c->dev, "%s()\n", __func__);
  810. if (priv->state != STATE_ACTIVE_TC)
  811. return -EINVAL;
  812. if (priv->system == SYS_DVBT) {
  813. /* Set SLV-T Bank : 0x10 */
  814. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0x10);
  815. } else {
  816. /* Set SLV-T Bank : 0x20 */
  817. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0x20);
  818. }
  819. cxd2841er_read_reg(priv, I2C_SLVT, 0x10, &data);
  820. if ((data & 0x07) == 0x07) {
  821. dev_dbg(&priv->i2c->dev,
  822. "%s(): invalid hardware state detected\n", __func__);
  823. *sync = 0;
  824. *tslock = 0;
  825. *unlock = 0;
  826. } else {
  827. *sync = ((data & 0x07) == 0x6 ? 1 : 0);
  828. *tslock = ((data & 0x20) ? 1 : 0);
  829. *unlock = ((data & 0x10) ? 1 : 0);
  830. }
  831. return 0;
  832. }
  833. static int cxd2841er_read_status_c(struct cxd2841er_priv *priv, u8 *tslock)
  834. {
  835. u8 data;
  836. dev_dbg(&priv->i2c->dev, "%s()\n", __func__);
  837. if (priv->state != STATE_ACTIVE_TC)
  838. return -EINVAL;
  839. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0x40);
  840. cxd2841er_read_reg(priv, I2C_SLVT, 0x88, &data);
  841. if ((data & 0x01) == 0) {
  842. *tslock = 0;
  843. } else {
  844. cxd2841er_read_reg(priv, I2C_SLVT, 0x10, &data);
  845. *tslock = ((data & 0x20) ? 1 : 0);
  846. }
  847. return 0;
  848. }
  849. static int cxd2841er_read_status_tc(struct dvb_frontend *fe,
  850. enum fe_status *status)
  851. {
  852. int ret = 0;
  853. u8 sync = 0;
  854. u8 tslock = 0;
  855. u8 unlock = 0;
  856. struct cxd2841er_priv *priv = fe->demodulator_priv;
  857. *status = 0;
  858. if (priv->state == STATE_ACTIVE_TC) {
  859. if (priv->system == SYS_DVBT || priv->system == SYS_DVBT2) {
  860. ret = cxd2841er_read_status_t_t2(
  861. priv, &sync, &tslock, &unlock);
  862. if (ret)
  863. goto done;
  864. if (unlock)
  865. goto done;
  866. if (sync)
  867. *status = FE_HAS_SIGNAL |
  868. FE_HAS_CARRIER |
  869. FE_HAS_VITERBI |
  870. FE_HAS_SYNC;
  871. if (tslock)
  872. *status |= FE_HAS_LOCK;
  873. } else if (priv->system == SYS_DVBC_ANNEX_A) {
  874. ret = cxd2841er_read_status_c(priv, &tslock);
  875. if (ret)
  876. goto done;
  877. if (tslock)
  878. *status = FE_HAS_SIGNAL |
  879. FE_HAS_CARRIER |
  880. FE_HAS_VITERBI |
  881. FE_HAS_SYNC |
  882. FE_HAS_LOCK;
  883. }
  884. }
  885. done:
  886. dev_dbg(&priv->i2c->dev, "%s(): status 0x%x\n", __func__, *status);
  887. return ret;
  888. }
  889. static int cxd2841er_get_carrier_offset_s_s2(struct cxd2841er_priv *priv,
  890. int *offset)
  891. {
  892. u8 data[3];
  893. u8 is_hs_mode;
  894. s32 cfrl_ctrlval;
  895. s32 temp_div, temp_q, temp_r;
  896. if (priv->state != STATE_ACTIVE_S) {
  897. dev_dbg(&priv->i2c->dev, "%s(): invalid state %d\n",
  898. __func__, priv->state);
  899. return -EINVAL;
  900. }
  901. /*
  902. * Get High Sampling Rate mode
  903. * slave Bank Addr Bit Signal name
  904. * <SLV-T> A0h 10h [0] ITRL_LOCK
  905. */
  906. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0xa0);
  907. cxd2841er_read_reg(priv, I2C_SLVT, 0x10, &data[0]);
  908. if (data[0] & 0x01) {
  909. /*
  910. * slave Bank Addr Bit Signal name
  911. * <SLV-T> A0h 50h [4] IHSMODE
  912. */
  913. cxd2841er_read_reg(priv, I2C_SLVT, 0x50, &data[0]);
  914. is_hs_mode = (data[0] & 0x10 ? 1 : 0);
  915. } else {
  916. dev_dbg(&priv->i2c->dev,
  917. "%s(): unable to detect sampling rate mode\n",
  918. __func__);
  919. return -EINVAL;
  920. }
  921. /*
  922. * slave Bank Addr Bit Signal name
  923. * <SLV-T> A0h 45h [4:0] ICFRL_CTRLVAL[20:16]
  924. * <SLV-T> A0h 46h [7:0] ICFRL_CTRLVAL[15:8]
  925. * <SLV-T> A0h 47h [7:0] ICFRL_CTRLVAL[7:0]
  926. */
  927. cxd2841er_read_regs(priv, I2C_SLVT, 0x45, data, 3);
  928. cfrl_ctrlval = sign_extend32((((u32)data[0] & 0x1F) << 16) |
  929. (((u32)data[1] & 0xFF) << 8) |
  930. ((u32)data[2] & 0xFF), 20);
  931. temp_div = (is_hs_mode ? 1048576 : 1572864);
  932. if (cfrl_ctrlval > 0) {
  933. temp_q = div_s64_rem(97375LL * cfrl_ctrlval,
  934. temp_div, &temp_r);
  935. } else {
  936. temp_q = div_s64_rem(-97375LL * cfrl_ctrlval,
  937. temp_div, &temp_r);
  938. }
  939. if (temp_r >= temp_div / 2)
  940. temp_q++;
  941. if (cfrl_ctrlval > 0)
  942. temp_q *= -1;
  943. *offset = temp_q;
  944. return 0;
  945. }
  946. static int cxd2841er_get_carrier_offset_t2(struct cxd2841er_priv *priv,
  947. u32 bandwidth, int *offset)
  948. {
  949. u8 data[4];
  950. dev_dbg(&priv->i2c->dev, "%s()\n", __func__);
  951. if (priv->state != STATE_ACTIVE_TC) {
  952. dev_dbg(&priv->i2c->dev, "%s(): invalid state %d\n",
  953. __func__, priv->state);
  954. return -EINVAL;
  955. }
  956. if (priv->system != SYS_DVBT2) {
  957. dev_dbg(&priv->i2c->dev, "%s(): invalid delivery system %d\n",
  958. __func__, priv->system);
  959. return -EINVAL;
  960. }
  961. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0x20);
  962. cxd2841er_read_regs(priv, I2C_SLVT, 0x4c, data, sizeof(data));
  963. *offset = -1 * sign_extend32(
  964. ((u32)(data[0] & 0x0F) << 24) | ((u32)data[1] << 16) |
  965. ((u32)data[2] << 8) | (u32)data[3], 27);
  966. switch (bandwidth) {
  967. case 1712000:
  968. *offset /= 582;
  969. break;
  970. case 5000000:
  971. case 6000000:
  972. case 7000000:
  973. case 8000000:
  974. *offset *= (bandwidth / 1000000);
  975. *offset /= 940;
  976. break;
  977. default:
  978. dev_dbg(&priv->i2c->dev, "%s(): invalid bandwidth %d\n",
  979. __func__, bandwidth);
  980. return -EINVAL;
  981. }
  982. return 0;
  983. }
  984. static int cxd2841er_get_carrier_offset_c(struct cxd2841er_priv *priv,
  985. int *offset)
  986. {
  987. u8 data[2];
  988. dev_dbg(&priv->i2c->dev, "%s()\n", __func__);
  989. if (priv->state != STATE_ACTIVE_TC) {
  990. dev_dbg(&priv->i2c->dev, "%s(): invalid state %d\n",
  991. __func__, priv->state);
  992. return -EINVAL;
  993. }
  994. if (priv->system != SYS_DVBC_ANNEX_A) {
  995. dev_dbg(&priv->i2c->dev, "%s(): invalid delivery system %d\n",
  996. __func__, priv->system);
  997. return -EINVAL;
  998. }
  999. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0x40);
  1000. cxd2841er_read_regs(priv, I2C_SLVT, 0x15, data, sizeof(data));
  1001. *offset = div_s64(41000LL * sign_extend32((((u32)data[0] & 0x3f) << 8)
  1002. | (u32)data[1], 13), 16384);
  1003. return 0;
  1004. }
  1005. static int cxd2841er_read_packet_errors_t(
  1006. struct cxd2841er_priv *priv, u32 *penum)
  1007. {
  1008. u8 data[3];
  1009. *penum = 0;
  1010. if (priv->state != STATE_ACTIVE_TC) {
  1011. dev_dbg(&priv->i2c->dev, "%s(): invalid state %d\n",
  1012. __func__, priv->state);
  1013. return -EINVAL;
  1014. }
  1015. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0x10);
  1016. cxd2841er_read_regs(priv, I2C_SLVT, 0xea, data, sizeof(data));
  1017. if (data[2] & 0x01)
  1018. *penum = ((u32)data[0] << 8) | (u32)data[1];
  1019. return 0;
  1020. }
  1021. static int cxd2841er_read_packet_errors_t2(
  1022. struct cxd2841er_priv *priv, u32 *penum)
  1023. {
  1024. u8 data[3];
  1025. *penum = 0;
  1026. if (priv->state != STATE_ACTIVE_TC) {
  1027. dev_dbg(&priv->i2c->dev, "%s(): invalid state %d\n",
  1028. __func__, priv->state);
  1029. return -EINVAL;
  1030. }
  1031. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0x24);
  1032. cxd2841er_read_regs(priv, I2C_SLVT, 0xfd, data, sizeof(data));
  1033. if (data[0] & 0x01)
  1034. *penum = ((u32)data[1] << 8) | (u32)data[2];
  1035. return 0;
  1036. }
  1037. static u32 cxd2841er_mon_read_ber_s(struct cxd2841er_priv *priv)
  1038. {
  1039. u8 data[11];
  1040. u32 bit_error, bit_count;
  1041. u32 temp_q, temp_r;
  1042. /* Set SLV-T Bank : 0xA0 */
  1043. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0xa0);
  1044. /*
  1045. * slave Bank Addr Bit Signal name
  1046. * <SLV-T> A0h 35h [0] IFVBER_VALID
  1047. * <SLV-T> A0h 36h [5:0] IFVBER_BITERR[21:16]
  1048. * <SLV-T> A0h 37h [7:0] IFVBER_BITERR[15:8]
  1049. * <SLV-T> A0h 38h [7:0] IFVBER_BITERR[7:0]
  1050. * <SLV-T> A0h 3Dh [5:0] IFVBER_BITNUM[21:16]
  1051. * <SLV-T> A0h 3Eh [7:0] IFVBER_BITNUM[15:8]
  1052. * <SLV-T> A0h 3Fh [7:0] IFVBER_BITNUM[7:0]
  1053. */
  1054. cxd2841er_read_regs(priv, I2C_SLVT, 0x35, data, 11);
  1055. if (data[0] & 0x01) {
  1056. bit_error = ((u32)(data[1] & 0x3F) << 16) |
  1057. ((u32)(data[2] & 0xFF) << 8) |
  1058. (u32)(data[3] & 0xFF);
  1059. bit_count = ((u32)(data[8] & 0x3F) << 16) |
  1060. ((u32)(data[9] & 0xFF) << 8) |
  1061. (u32)(data[10] & 0xFF);
  1062. /*
  1063. * BER = bitError / bitCount
  1064. * = (bitError * 10^7) / bitCount
  1065. * = ((bitError * 625 * 125 * 128) / bitCount
  1066. */
  1067. if ((bit_count == 0) || (bit_error > bit_count)) {
  1068. dev_dbg(&priv->i2c->dev,
  1069. "%s(): invalid bit_error %d, bit_count %d\n",
  1070. __func__, bit_error, bit_count);
  1071. return 0;
  1072. }
  1073. temp_q = div_u64_rem(10000000ULL * bit_error,
  1074. bit_count, &temp_r);
  1075. if (bit_count != 1 && temp_r >= bit_count / 2)
  1076. temp_q++;
  1077. return temp_q;
  1078. }
  1079. dev_dbg(&priv->i2c->dev, "%s(): no data available\n", __func__);
  1080. return 0;
  1081. }
  1082. static u32 cxd2841er_mon_read_ber_s2(struct cxd2841er_priv *priv)
  1083. {
  1084. u8 data[5];
  1085. u32 bit_error, period;
  1086. u32 temp_q, temp_r;
  1087. u32 result = 0;
  1088. /* Set SLV-T Bank : 0xB2 */
  1089. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0xb2);
  1090. /*
  1091. * slave Bank Addr Bit Signal name
  1092. * <SLV-T> B2h 30h [0] IFLBER_VALID
  1093. * <SLV-T> B2h 31h [3:0] IFLBER_BITERR[27:24]
  1094. * <SLV-T> B2h 32h [7:0] IFLBER_BITERR[23:16]
  1095. * <SLV-T> B2h 33h [7:0] IFLBER_BITERR[15:8]
  1096. * <SLV-T> B2h 34h [7:0] IFLBER_BITERR[7:0]
  1097. */
  1098. cxd2841er_read_regs(priv, I2C_SLVT, 0x30, data, 5);
  1099. if (data[0] & 0x01) {
  1100. /* Bit error count */
  1101. bit_error = ((u32)(data[1] & 0x0F) << 24) |
  1102. ((u32)(data[2] & 0xFF) << 16) |
  1103. ((u32)(data[3] & 0xFF) << 8) |
  1104. (u32)(data[4] & 0xFF);
  1105. /* Set SLV-T Bank : 0xA0 */
  1106. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0xa0);
  1107. cxd2841er_read_reg(priv, I2C_SLVT, 0x7a, data);
  1108. /* Measurement period */
  1109. period = (u32)(1 << (data[0] & 0x0F));
  1110. if (period == 0) {
  1111. dev_dbg(&priv->i2c->dev,
  1112. "%s(): period is 0\n", __func__);
  1113. return 0;
  1114. }
  1115. if (bit_error > (period * 64800)) {
  1116. dev_dbg(&priv->i2c->dev,
  1117. "%s(): invalid bit_err 0x%x period 0x%x\n",
  1118. __func__, bit_error, period);
  1119. return 0;
  1120. }
  1121. /*
  1122. * BER = bitError / (period * 64800)
  1123. * = (bitError * 10^7) / (period * 64800)
  1124. * = (bitError * 10^5) / (period * 648)
  1125. * = (bitError * 12500) / (period * 81)
  1126. * = (bitError * 10) * 1250 / (period * 81)
  1127. */
  1128. temp_q = div_u64_rem(12500ULL * bit_error,
  1129. period * 81, &temp_r);
  1130. if (temp_r >= period * 40)
  1131. temp_q++;
  1132. result = temp_q;
  1133. } else {
  1134. dev_dbg(&priv->i2c->dev,
  1135. "%s(): no data available\n", __func__);
  1136. }
  1137. return result;
  1138. }
  1139. static int cxd2841er_read_ber_t2(struct cxd2841er_priv *priv, u32 *ber)
  1140. {
  1141. u8 data[4];
  1142. u32 div, q, r;
  1143. u32 bit_err, period_exp, n_ldpc;
  1144. *ber = 0;
  1145. if (priv->state != STATE_ACTIVE_TC) {
  1146. dev_dbg(&priv->i2c->dev,
  1147. "%s(): invalid state %d\n", __func__, priv->state);
  1148. return -EINVAL;
  1149. }
  1150. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0x20);
  1151. cxd2841er_read_regs(priv, I2C_SLVT, 0x39, data, sizeof(data));
  1152. if (!(data[0] & 0x10)) {
  1153. dev_dbg(&priv->i2c->dev,
  1154. "%s(): no valid BER data\n", __func__);
  1155. return 0;
  1156. }
  1157. bit_err = ((u32)(data[0] & 0x0f) << 24) |
  1158. ((u32)data[1] << 16) |
  1159. ((u32)data[2] << 8) |
  1160. (u32)data[3];
  1161. cxd2841er_read_reg(priv, I2C_SLVT, 0x6f, data);
  1162. period_exp = data[0] & 0x0f;
  1163. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0x22);
  1164. cxd2841er_read_reg(priv, I2C_SLVT, 0x5e, data);
  1165. n_ldpc = ((data[0] & 0x03) == 0 ? 16200 : 64800);
  1166. if (bit_err > ((1U << period_exp) * n_ldpc)) {
  1167. dev_dbg(&priv->i2c->dev,
  1168. "%s(): invalid BER value\n", __func__);
  1169. return -EINVAL;
  1170. }
  1171. if (period_exp >= 4) {
  1172. div = (1U << (period_exp - 4)) * (n_ldpc / 200);
  1173. q = div_u64_rem(3125ULL * bit_err, div, &r);
  1174. } else {
  1175. div = (1U << period_exp) * (n_ldpc / 200);
  1176. q = div_u64_rem(50000ULL * bit_err, div, &r);
  1177. }
  1178. *ber = (r >= div / 2) ? q + 1 : q;
  1179. return 0;
  1180. }
  1181. static int cxd2841er_read_ber_t(struct cxd2841er_priv *priv, u32 *ber)
  1182. {
  1183. u8 data[2];
  1184. u32 div, q, r;
  1185. u32 bit_err, period;
  1186. *ber = 0;
  1187. if (priv->state != STATE_ACTIVE_TC) {
  1188. dev_dbg(&priv->i2c->dev,
  1189. "%s(): invalid state %d\n", __func__, priv->state);
  1190. return -EINVAL;
  1191. }
  1192. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0x10);
  1193. cxd2841er_read_reg(priv, I2C_SLVT, 0x39, data);
  1194. if (!(data[0] & 0x01)) {
  1195. dev_dbg(&priv->i2c->dev,
  1196. "%s(): no valid BER data\n", __func__);
  1197. return 0;
  1198. }
  1199. cxd2841er_read_regs(priv, I2C_SLVT, 0x22, data, sizeof(data));
  1200. bit_err = ((u32)data[0] << 8) | (u32)data[1];
  1201. cxd2841er_read_reg(priv, I2C_SLVT, 0x6f, data);
  1202. period = ((data[0] & 0x07) == 0) ? 256 : (4096 << (data[0] & 0x07));
  1203. div = period / 128;
  1204. q = div_u64_rem(78125ULL * bit_err, div, &r);
  1205. *ber = (r >= div / 2) ? q + 1 : q;
  1206. return 0;
  1207. }
  1208. static u32 cxd2841er_dvbs_read_snr(struct cxd2841er_priv *priv, u8 delsys)
  1209. {
  1210. u8 data[3];
  1211. u32 res = 0, value;
  1212. int min_index, max_index, index;
  1213. static const struct cxd2841er_cnr_data *cn_data;
  1214. /* Set SLV-T Bank : 0xA1 */
  1215. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0xa1);
  1216. /*
  1217. * slave Bank Addr Bit Signal name
  1218. * <SLV-T> A1h 10h [0] ICPM_QUICKRDY
  1219. * <SLV-T> A1h 11h [4:0] ICPM_QUICKCNDT[12:8]
  1220. * <SLV-T> A1h 12h [7:0] ICPM_QUICKCNDT[7:0]
  1221. */
  1222. cxd2841er_read_regs(priv, I2C_SLVT, 0x10, data, 3);
  1223. if (data[0] & 0x01) {
  1224. value = ((u32)(data[1] & 0x1F) << 8) | (u32)(data[2] & 0xFF);
  1225. min_index = 0;
  1226. if (delsys == SYS_DVBS) {
  1227. cn_data = s_cn_data;
  1228. max_index = sizeof(s_cn_data) /
  1229. sizeof(s_cn_data[0]) - 1;
  1230. } else {
  1231. cn_data = s2_cn_data;
  1232. max_index = sizeof(s2_cn_data) /
  1233. sizeof(s2_cn_data[0]) - 1;
  1234. }
  1235. if (value >= cn_data[min_index].value) {
  1236. res = cn_data[min_index].cnr_x1000;
  1237. goto done;
  1238. }
  1239. if (value <= cn_data[max_index].value) {
  1240. res = cn_data[max_index].cnr_x1000;
  1241. goto done;
  1242. }
  1243. while ((max_index - min_index) > 1) {
  1244. index = (max_index + min_index) / 2;
  1245. if (value == cn_data[index].value) {
  1246. res = cn_data[index].cnr_x1000;
  1247. goto done;
  1248. } else if (value > cn_data[index].value)
  1249. max_index = index;
  1250. else
  1251. min_index = index;
  1252. if ((max_index - min_index) <= 1) {
  1253. if (value == cn_data[max_index].value) {
  1254. res = cn_data[max_index].cnr_x1000;
  1255. goto done;
  1256. } else {
  1257. res = cn_data[min_index].cnr_x1000;
  1258. goto done;
  1259. }
  1260. }
  1261. }
  1262. } else {
  1263. dev_dbg(&priv->i2c->dev,
  1264. "%s(): no data available\n", __func__);
  1265. }
  1266. done:
  1267. return res;
  1268. }
  1269. static int cxd2841er_read_snr_t(struct cxd2841er_priv *priv, u32 *snr)
  1270. {
  1271. u32 reg;
  1272. u8 data[2];
  1273. *snr = 0;
  1274. if (priv->state != STATE_ACTIVE_TC) {
  1275. dev_dbg(&priv->i2c->dev,
  1276. "%s(): invalid state %d\n", __func__, priv->state);
  1277. return -EINVAL;
  1278. }
  1279. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0x10);
  1280. cxd2841er_read_regs(priv, I2C_SLVT, 0x28, data, sizeof(data));
  1281. reg = ((u32)data[0] << 8) | (u32)data[1];
  1282. if (reg == 0) {
  1283. dev_dbg(&priv->i2c->dev,
  1284. "%s(): reg value out of range\n", __func__);
  1285. return 0;
  1286. }
  1287. if (reg > 4996)
  1288. reg = 4996;
  1289. *snr = 10000 * ((intlog10(reg) - intlog10(5350 - reg)) >> 24) + 28500;
  1290. return 0;
  1291. }
  1292. static int cxd2841er_read_snr_t2(struct cxd2841er_priv *priv, u32 *snr)
  1293. {
  1294. u32 reg;
  1295. u8 data[2];
  1296. *snr = 0;
  1297. if (priv->state != STATE_ACTIVE_TC) {
  1298. dev_dbg(&priv->i2c->dev,
  1299. "%s(): invalid state %d\n", __func__, priv->state);
  1300. return -EINVAL;
  1301. }
  1302. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0x20);
  1303. cxd2841er_read_regs(priv, I2C_SLVT, 0x28, data, sizeof(data));
  1304. reg = ((u32)data[0] << 8) | (u32)data[1];
  1305. if (reg == 0) {
  1306. dev_dbg(&priv->i2c->dev,
  1307. "%s(): reg value out of range\n", __func__);
  1308. return 0;
  1309. }
  1310. if (reg > 10876)
  1311. reg = 10876;
  1312. *snr = 10000 * ((intlog10(reg) -
  1313. intlog10(12600 - reg)) >> 24) + 32000;
  1314. return 0;
  1315. }
  1316. static u16 cxd2841er_read_agc_gain_t_t2(struct cxd2841er_priv *priv,
  1317. u8 delsys)
  1318. {
  1319. u8 data[2];
  1320. cxd2841er_write_reg(
  1321. priv, I2C_SLVT, 0x00, (delsys == SYS_DVBT ? 0x10 : 0x20));
  1322. cxd2841er_read_regs(priv, I2C_SLVT, 0x26, data, 2);
  1323. return ((((u16)data[0] & 0x0F) << 8) | (u16)(data[1] & 0xFF)) << 4;
  1324. }
  1325. static u16 cxd2841er_read_agc_gain_s(struct cxd2841er_priv *priv)
  1326. {
  1327. u8 data[2];
  1328. /* Set SLV-T Bank : 0xA0 */
  1329. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0xa0);
  1330. /*
  1331. * slave Bank Addr Bit Signal name
  1332. * <SLV-T> A0h 1Fh [4:0] IRFAGC_GAIN[12:8]
  1333. * <SLV-T> A0h 20h [7:0] IRFAGC_GAIN[7:0]
  1334. */
  1335. cxd2841er_read_regs(priv, I2C_SLVT, 0x1f, data, 2);
  1336. return ((((u16)data[0] & 0x1F) << 8) | (u16)(data[1] & 0xFF)) << 3;
  1337. }
  1338. static int cxd2841er_read_ber(struct dvb_frontend *fe, u32 *ber)
  1339. {
  1340. struct dtv_frontend_properties *p = &fe->dtv_property_cache;
  1341. struct cxd2841er_priv *priv = fe->demodulator_priv;
  1342. dev_dbg(&priv->i2c->dev, "%s()\n", __func__);
  1343. *ber = 0;
  1344. switch (p->delivery_system) {
  1345. case SYS_DVBS:
  1346. *ber = cxd2841er_mon_read_ber_s(priv);
  1347. break;
  1348. case SYS_DVBS2:
  1349. *ber = cxd2841er_mon_read_ber_s2(priv);
  1350. break;
  1351. case SYS_DVBT:
  1352. return cxd2841er_read_ber_t(priv, ber);
  1353. case SYS_DVBT2:
  1354. return cxd2841er_read_ber_t2(priv, ber);
  1355. default:
  1356. *ber = 0;
  1357. break;
  1358. }
  1359. return 0;
  1360. }
  1361. static int cxd2841er_read_signal_strength(struct dvb_frontend *fe,
  1362. u16 *strength)
  1363. {
  1364. struct dtv_frontend_properties *p = &fe->dtv_property_cache;
  1365. struct cxd2841er_priv *priv = fe->demodulator_priv;
  1366. dev_dbg(&priv->i2c->dev, "%s()\n", __func__);
  1367. switch (p->delivery_system) {
  1368. case SYS_DVBT:
  1369. case SYS_DVBT2:
  1370. *strength = 65535 - cxd2841er_read_agc_gain_t_t2(
  1371. priv, p->delivery_system);
  1372. break;
  1373. case SYS_DVBS:
  1374. case SYS_DVBS2:
  1375. *strength = 65535 - cxd2841er_read_agc_gain_s(priv);
  1376. break;
  1377. default:
  1378. *strength = 0;
  1379. break;
  1380. }
  1381. return 0;
  1382. }
  1383. static int cxd2841er_read_snr(struct dvb_frontend *fe, u16 *snr)
  1384. {
  1385. u32 tmp = 0;
  1386. struct dtv_frontend_properties *p = &fe->dtv_property_cache;
  1387. struct cxd2841er_priv *priv = fe->demodulator_priv;
  1388. dev_dbg(&priv->i2c->dev, "%s()\n", __func__);
  1389. switch (p->delivery_system) {
  1390. case SYS_DVBT:
  1391. cxd2841er_read_snr_t(priv, &tmp);
  1392. break;
  1393. case SYS_DVBT2:
  1394. cxd2841er_read_snr_t2(priv, &tmp);
  1395. break;
  1396. case SYS_DVBS:
  1397. case SYS_DVBS2:
  1398. tmp = cxd2841er_dvbs_read_snr(priv, p->delivery_system);
  1399. break;
  1400. default:
  1401. dev_dbg(&priv->i2c->dev, "%s(): unknown delivery system %d\n",
  1402. __func__, p->delivery_system);
  1403. break;
  1404. }
  1405. *snr = tmp & 0xffff;
  1406. return 0;
  1407. }
  1408. static int cxd2841er_read_ucblocks(struct dvb_frontend *fe, u32 *ucblocks)
  1409. {
  1410. struct dtv_frontend_properties *p = &fe->dtv_property_cache;
  1411. struct cxd2841er_priv *priv = fe->demodulator_priv;
  1412. dev_dbg(&priv->i2c->dev, "%s()\n", __func__);
  1413. switch (p->delivery_system) {
  1414. case SYS_DVBT:
  1415. cxd2841er_read_packet_errors_t(priv, ucblocks);
  1416. break;
  1417. case SYS_DVBT2:
  1418. cxd2841er_read_packet_errors_t2(priv, ucblocks);
  1419. break;
  1420. default:
  1421. *ucblocks = 0;
  1422. break;
  1423. }
  1424. dev_dbg(&priv->i2c->dev, "%s()\n", __func__);
  1425. return 0;
  1426. }
  1427. static int cxd2841er_dvbt2_set_profile(
  1428. struct cxd2841er_priv *priv, enum cxd2841er_dvbt2_profile_t profile)
  1429. {
  1430. u8 tune_mode;
  1431. u8 seq_not2d_time;
  1432. dev_dbg(&priv->i2c->dev, "%s()\n", __func__);
  1433. switch (profile) {
  1434. case DVBT2_PROFILE_BASE:
  1435. tune_mode = 0x01;
  1436. seq_not2d_time = 12;
  1437. break;
  1438. case DVBT2_PROFILE_LITE:
  1439. tune_mode = 0x05;
  1440. seq_not2d_time = 40;
  1441. break;
  1442. case DVBT2_PROFILE_ANY:
  1443. tune_mode = 0x00;
  1444. seq_not2d_time = 40;
  1445. break;
  1446. default:
  1447. return -EINVAL;
  1448. }
  1449. /* Set SLV-T Bank : 0x2E */
  1450. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0x2e);
  1451. /* Set profile and tune mode */
  1452. cxd2841er_set_reg_bits(priv, I2C_SLVT, 0x10, tune_mode, 0x07);
  1453. /* Set SLV-T Bank : 0x2B */
  1454. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0x2b);
  1455. /* Set early unlock detection time */
  1456. cxd2841er_write_reg(priv, I2C_SLVT, 0x9d, seq_not2d_time);
  1457. return 0;
  1458. }
  1459. static int cxd2841er_dvbt2_set_plp_config(struct cxd2841er_priv *priv,
  1460. u8 is_auto, u8 plp_id)
  1461. {
  1462. if (is_auto) {
  1463. dev_dbg(&priv->i2c->dev,
  1464. "%s() using auto PLP selection\n", __func__);
  1465. } else {
  1466. dev_dbg(&priv->i2c->dev,
  1467. "%s() using manual PLP selection, ID %d\n",
  1468. __func__, plp_id);
  1469. }
  1470. /* Set SLV-T Bank : 0x23 */
  1471. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0x23);
  1472. if (!is_auto) {
  1473. /* Manual PLP selection mode. Set the data PLP Id. */
  1474. cxd2841er_write_reg(priv, I2C_SLVT, 0xaf, plp_id);
  1475. }
  1476. /* Auto PLP select (Scanning mode = 0x00). Data PLP select = 0x01. */
  1477. cxd2841er_write_reg(priv, I2C_SLVT, 0xad, (is_auto ? 0x00 : 0x01));
  1478. return 0;
  1479. }
  1480. static int cxd2841er_sleep_tc_to_active_t2_band(struct cxd2841er_priv *priv,
  1481. u32 bandwidth)
  1482. {
  1483. u32 iffreq;
  1484. u8 b20_9f[5];
  1485. u8 b10_a6[14];
  1486. u8 b10_b6[3];
  1487. u8 b10_d7;
  1488. dev_dbg(&priv->i2c->dev, "%s()\n", __func__);
  1489. switch (bandwidth) {
  1490. case 8000000:
  1491. /* bank 0x20, reg 0x9f */
  1492. b20_9f[0] = 0x11;
  1493. b20_9f[1] = 0xf0;
  1494. b20_9f[2] = 0x00;
  1495. b20_9f[3] = 0x00;
  1496. b20_9f[4] = 0x00;
  1497. /* bank 0x10, reg 0xa6 */
  1498. b10_a6[0] = 0x26;
  1499. b10_a6[1] = 0xaf;
  1500. b10_a6[2] = 0x06;
  1501. b10_a6[3] = 0xcd;
  1502. b10_a6[4] = 0x13;
  1503. b10_a6[5] = 0xbb;
  1504. b10_a6[6] = 0x28;
  1505. b10_a6[7] = 0xba;
  1506. b10_a6[8] = 0x23;
  1507. b10_a6[9] = 0xa9;
  1508. b10_a6[10] = 0x1f;
  1509. b10_a6[11] = 0xa8;
  1510. b10_a6[12] = 0x2c;
  1511. b10_a6[13] = 0xc8;
  1512. iffreq = MAKE_IFFREQ_CONFIG(4.80);
  1513. b10_d7 = 0x00;
  1514. break;
  1515. case 7000000:
  1516. /* bank 0x20, reg 0x9f */
  1517. b20_9f[0] = 0x14;
  1518. b20_9f[1] = 0x80;
  1519. b20_9f[2] = 0x00;
  1520. b20_9f[3] = 0x00;
  1521. b20_9f[4] = 0x00;
  1522. /* bank 0x10, reg 0xa6 */
  1523. b10_a6[0] = 0x2C;
  1524. b10_a6[1] = 0xBD;
  1525. b10_a6[2] = 0x02;
  1526. b10_a6[3] = 0xCF;
  1527. b10_a6[4] = 0x04;
  1528. b10_a6[5] = 0xF8;
  1529. b10_a6[6] = 0x23;
  1530. b10_a6[7] = 0xA6;
  1531. b10_a6[8] = 0x29;
  1532. b10_a6[9] = 0xB0;
  1533. b10_a6[10] = 0x26;
  1534. b10_a6[11] = 0xA9;
  1535. b10_a6[12] = 0x21;
  1536. b10_a6[13] = 0xA5;
  1537. iffreq = MAKE_IFFREQ_CONFIG(4.2);
  1538. b10_d7 = 0x02;
  1539. break;
  1540. case 6000000:
  1541. /* bank 0x20, reg 0x9f */
  1542. b20_9f[0] = 0x17;
  1543. b20_9f[1] = 0xEA;
  1544. b20_9f[2] = 0xAA;
  1545. b20_9f[3] = 0xAA;
  1546. b20_9f[4] = 0xAA;
  1547. /* bank 0x10, reg 0xa6 */
  1548. b10_a6[0] = 0x27;
  1549. b10_a6[1] = 0xA7;
  1550. b10_a6[2] = 0x28;
  1551. b10_a6[3] = 0xB3;
  1552. b10_a6[4] = 0x02;
  1553. b10_a6[5] = 0xF0;
  1554. b10_a6[6] = 0x01;
  1555. b10_a6[7] = 0xE8;
  1556. b10_a6[8] = 0x00;
  1557. b10_a6[9] = 0xCF;
  1558. b10_a6[10] = 0x00;
  1559. b10_a6[11] = 0xE6;
  1560. b10_a6[12] = 0x23;
  1561. b10_a6[13] = 0xA4;
  1562. iffreq = MAKE_IFFREQ_CONFIG(3.6);
  1563. b10_d7 = 0x04;
  1564. break;
  1565. case 5000000:
  1566. /* bank 0x20, reg 0x9f */
  1567. b20_9f[0] = 0x1C;
  1568. b20_9f[1] = 0xB3;
  1569. b20_9f[2] = 0x33;
  1570. b20_9f[3] = 0x33;
  1571. b20_9f[4] = 0x33;
  1572. /* bank 0x10, reg 0xa6 */
  1573. b10_a6[0] = 0x27;
  1574. b10_a6[1] = 0xA7;
  1575. b10_a6[2] = 0x28;
  1576. b10_a6[3] = 0xB3;
  1577. b10_a6[4] = 0x02;
  1578. b10_a6[5] = 0xF0;
  1579. b10_a6[6] = 0x01;
  1580. b10_a6[7] = 0xE8;
  1581. b10_a6[8] = 0x00;
  1582. b10_a6[9] = 0xCF;
  1583. b10_a6[10] = 0x00;
  1584. b10_a6[11] = 0xE6;
  1585. b10_a6[12] = 0x23;
  1586. b10_a6[13] = 0xA4;
  1587. iffreq = MAKE_IFFREQ_CONFIG(3.6);
  1588. b10_d7 = 0x06;
  1589. break;
  1590. case 1712000:
  1591. /* bank 0x20, reg 0x9f */
  1592. b20_9f[0] = 0x58;
  1593. b20_9f[1] = 0xE2;
  1594. b20_9f[2] = 0xAF;
  1595. b20_9f[3] = 0xE0;
  1596. b20_9f[4] = 0xBC;
  1597. /* bank 0x10, reg 0xa6 */
  1598. b10_a6[0] = 0x25;
  1599. b10_a6[1] = 0xA0;
  1600. b10_a6[2] = 0x36;
  1601. b10_a6[3] = 0x8D;
  1602. b10_a6[4] = 0x2E;
  1603. b10_a6[5] = 0x94;
  1604. b10_a6[6] = 0x28;
  1605. b10_a6[7] = 0x9B;
  1606. b10_a6[8] = 0x32;
  1607. b10_a6[9] = 0x90;
  1608. b10_a6[10] = 0x2C;
  1609. b10_a6[11] = 0x9D;
  1610. b10_a6[12] = 0x29;
  1611. b10_a6[13] = 0x99;
  1612. iffreq = MAKE_IFFREQ_CONFIG(3.5);
  1613. b10_d7 = 0x03;
  1614. break;
  1615. default:
  1616. return -EINVAL;
  1617. }
  1618. /* Set SLV-T Bank : 0x20 */
  1619. cxd2841er_write_reg(priv, I2C_SLVX, 0x00, 0x20);
  1620. cxd2841er_write_regs(priv, I2C_SLVT, 0x9f, b20_9f, sizeof(b20_9f));
  1621. /* Set SLV-T Bank : 0x27 */
  1622. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0x27);
  1623. cxd2841er_set_reg_bits(
  1624. priv, I2C_SLVT, 0x7a,
  1625. (bandwidth == 1712000 ? 0x03 : 0x00), 0x0f);
  1626. /* Set SLV-T Bank : 0x10 */
  1627. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0x10);
  1628. /* Group delay equaliser sett. for ASCOT2E */
  1629. cxd2841er_write_regs(priv, I2C_SLVT, 0xa6, b10_a6, sizeof(b10_a6));
  1630. /* <IF freq setting> */
  1631. b10_b6[0] = (u8) ((iffreq >> 16) & 0xff);
  1632. b10_b6[1] = (u8)((iffreq >> 8) & 0xff);
  1633. b10_b6[2] = (u8)(iffreq & 0xff);
  1634. cxd2841er_write_regs(priv, I2C_SLVT, 0xb6, b10_b6, sizeof(b10_b6));
  1635. /* System bandwidth setting */
  1636. cxd2841er_set_reg_bits(priv, I2C_SLVT, 0xd7, b10_d7, 0x07);
  1637. return 0;
  1638. }
  1639. static int cxd2841er_sleep_tc_to_active_t_band(
  1640. struct cxd2841er_priv *priv, u32 bandwidth)
  1641. {
  1642. u8 b13_9c[2] = { 0x01, 0x14 };
  1643. u8 bw8mhz_b10_9f[] = { 0x11, 0xF0, 0x00, 0x00, 0x00 };
  1644. u8 bw8mhz_b10_a6[] = { 0x26, 0xAF, 0x06, 0xCD, 0x13, 0xBB,
  1645. 0x28, 0xBA, 0x23, 0xA9, 0x1F, 0xA8, 0x2C, 0xC8 };
  1646. u8 bw8mhz_b10_d9[] = { 0x01, 0xE0 };
  1647. u8 bw8mhz_b17_38[] = { 0x01, 0x02 };
  1648. u8 bw7mhz_b10_9f[] = { 0x14, 0x80, 0x00, 0x00, 0x00 };
  1649. u8 bw7mhz_b10_a6[] = { 0x2C, 0xBD, 0x02, 0xCF, 0x04, 0xF8,
  1650. 0x23, 0xA6, 0x29, 0xB0, 0x26, 0xA9, 0x21, 0xA5 };
  1651. u8 bw7mhz_b10_d9[] = { 0x12, 0xF8 };
  1652. u8 bw7mhz_b17_38[] = { 0x00, 0x03 };
  1653. u8 bw6mhz_b10_9f[] = { 0x17, 0xEA, 0xAA, 0xAA, 0xAA };
  1654. u8 bw6mhz_b10_a6[] = { 0x27, 0xA7, 0x28, 0xB3, 0x02, 0xF0,
  1655. 0x01, 0xE8, 0x00, 0xCF, 0x00, 0xE6, 0x23, 0xA4 };
  1656. u8 bw6mhz_b10_d9[] = { 0x1F, 0xDC };
  1657. u8 bw6mhz_b17_38[] = { 0x00, 0x03 };
  1658. u8 bw5mhz_b10_9f[] = { 0x1C, 0xB3, 0x33, 0x33, 0x33 };
  1659. u8 bw5mhz_b10_a6[] = { 0x27, 0xA7, 0x28, 0xB3, 0x02, 0xF0,
  1660. 0x01, 0xE8, 0x00, 0xCF, 0x00, 0xE6, 0x23, 0xA4 };
  1661. u8 bw5mhz_b10_d9[] = { 0x26, 0x3C };
  1662. u8 bw5mhz_b17_38[] = { 0x00, 0x03 };
  1663. u8 b10_b6[3];
  1664. u8 d7val;
  1665. u32 iffreq;
  1666. u8 *b10_9f;
  1667. u8 *b10_a6;
  1668. u8 *b10_d9;
  1669. u8 *b17_38;
  1670. dev_dbg(&priv->i2c->dev, "%s()\n", __func__);
  1671. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0x13);
  1672. /* Echo performance optimization setting */
  1673. cxd2841er_write_regs(priv, I2C_SLVT, 0x9c, b13_9c, sizeof(b13_9c));
  1674. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0x10);
  1675. switch (bandwidth) {
  1676. case 8000000:
  1677. b10_9f = bw8mhz_b10_9f;
  1678. b10_a6 = bw8mhz_b10_a6;
  1679. b10_d9 = bw8mhz_b10_d9;
  1680. b17_38 = bw8mhz_b17_38;
  1681. d7val = 0;
  1682. iffreq = MAKE_IFFREQ_CONFIG(4.80);
  1683. break;
  1684. case 7000000:
  1685. b10_9f = bw7mhz_b10_9f;
  1686. b10_a6 = bw7mhz_b10_a6;
  1687. b10_d9 = bw7mhz_b10_d9;
  1688. b17_38 = bw7mhz_b17_38;
  1689. d7val = 2;
  1690. iffreq = MAKE_IFFREQ_CONFIG(4.20);
  1691. break;
  1692. case 6000000:
  1693. b10_9f = bw6mhz_b10_9f;
  1694. b10_a6 = bw6mhz_b10_a6;
  1695. b10_d9 = bw6mhz_b10_d9;
  1696. b17_38 = bw6mhz_b17_38;
  1697. d7val = 4;
  1698. iffreq = MAKE_IFFREQ_CONFIG(3.60);
  1699. break;
  1700. case 5000000:
  1701. b10_9f = bw5mhz_b10_9f;
  1702. b10_a6 = bw5mhz_b10_a6;
  1703. b10_d9 = bw5mhz_b10_d9;
  1704. b17_38 = bw5mhz_b17_38;
  1705. d7val = 6;
  1706. iffreq = MAKE_IFFREQ_CONFIG(3.60);
  1707. break;
  1708. default:
  1709. dev_dbg(&priv->i2c->dev, "%s(): invalid bandwidth %d\n",
  1710. __func__, bandwidth);
  1711. return -EINVAL;
  1712. }
  1713. /* <IF freq setting> */
  1714. b10_b6[0] = (u8) ((iffreq >> 16) & 0xff);
  1715. b10_b6[1] = (u8)((iffreq >> 8) & 0xff);
  1716. b10_b6[2] = (u8)(iffreq & 0xff);
  1717. cxd2841er_write_regs(
  1718. priv, I2C_SLVT, 0x9f, b10_9f, sizeof(bw8mhz_b10_9f));
  1719. cxd2841er_write_regs(
  1720. priv, I2C_SLVT, 0xa6, b10_a6, sizeof(bw8mhz_b10_a6));
  1721. cxd2841er_write_regs(priv, I2C_SLVT, 0xb6, b10_b6, sizeof(b10_b6));
  1722. cxd2841er_set_reg_bits(priv, I2C_SLVT, 0xd7, d7val, 0x7);
  1723. cxd2841er_write_regs(
  1724. priv, I2C_SLVT, 0xd9, b10_d9, sizeof(bw8mhz_b10_d9));
  1725. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0x17);
  1726. cxd2841er_write_regs(
  1727. priv, I2C_SLVT, 0x38, b17_38, sizeof(bw8mhz_b17_38));
  1728. return 0;
  1729. }
  1730. static int cxd2841er_sleep_tc_to_active_c_band(struct cxd2841er_priv *priv,
  1731. u32 bandwidth)
  1732. {
  1733. u8 bw7_8mhz_b10_a6[] = {
  1734. 0x2D, 0xC7, 0x04, 0xF4, 0x07, 0xC5, 0x2A, 0xB8,
  1735. 0x27, 0x9E, 0x27, 0xA4, 0x29, 0xAB };
  1736. u8 bw6mhz_b10_a6[] = {
  1737. 0x27, 0xA7, 0x28, 0xB3, 0x02, 0xF0, 0x01, 0xE8,
  1738. 0x00, 0xCF, 0x00, 0xE6, 0x23, 0xA4 };
  1739. u8 b10_b6[3];
  1740. u32 iffreq;
  1741. dev_dbg(&priv->i2c->dev, "%s()\n", __func__);
  1742. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0x10);
  1743. switch (bandwidth) {
  1744. case 8000000:
  1745. case 7000000:
  1746. cxd2841er_write_regs(
  1747. priv, I2C_SLVT, 0xa6,
  1748. bw7_8mhz_b10_a6, sizeof(bw7_8mhz_b10_a6));
  1749. iffreq = MAKE_IFFREQ_CONFIG(4.9);
  1750. break;
  1751. case 6000000:
  1752. cxd2841er_write_regs(
  1753. priv, I2C_SLVT, 0xa6,
  1754. bw6mhz_b10_a6, sizeof(bw6mhz_b10_a6));
  1755. iffreq = MAKE_IFFREQ_CONFIG(3.7);
  1756. break;
  1757. default:
  1758. dev_dbg(&priv->i2c->dev, "%s(): unsupported bandwidth %d\n",
  1759. __func__, bandwidth);
  1760. return -EINVAL;
  1761. }
  1762. /* <IF freq setting> */
  1763. b10_b6[0] = (u8) ((iffreq >> 16) & 0xff);
  1764. b10_b6[1] = (u8)((iffreq >> 8) & 0xff);
  1765. b10_b6[2] = (u8)(iffreq & 0xff);
  1766. cxd2841er_write_regs(priv, I2C_SLVT, 0xb6, b10_b6, sizeof(b10_b6));
  1767. /* Set SLV-T Bank : 0x11 */
  1768. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0x11);
  1769. switch (bandwidth) {
  1770. case 8000000:
  1771. case 7000000:
  1772. cxd2841er_set_reg_bits(
  1773. priv, I2C_SLVT, 0xa3, 0x00, 0x1f);
  1774. break;
  1775. case 6000000:
  1776. cxd2841er_set_reg_bits(
  1777. priv, I2C_SLVT, 0xa3, 0x14, 0x1f);
  1778. break;
  1779. }
  1780. /* Set SLV-T Bank : 0x40 */
  1781. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0x40);
  1782. switch (bandwidth) {
  1783. case 8000000:
  1784. cxd2841er_set_reg_bits(
  1785. priv, I2C_SLVT, 0x26, 0x0b, 0x0f);
  1786. cxd2841er_write_reg(priv, I2C_SLVT, 0x27, 0x3e);
  1787. break;
  1788. case 7000000:
  1789. cxd2841er_set_reg_bits(
  1790. priv, I2C_SLVT, 0x26, 0x09, 0x0f);
  1791. cxd2841er_write_reg(priv, I2C_SLVT, 0x27, 0xd6);
  1792. break;
  1793. case 6000000:
  1794. cxd2841er_set_reg_bits(
  1795. priv, I2C_SLVT, 0x26, 0x08, 0x0f);
  1796. cxd2841er_write_reg(priv, I2C_SLVT, 0x27, 0x6e);
  1797. break;
  1798. }
  1799. return 0;
  1800. }
  1801. static int cxd2841er_sleep_tc_to_active_t(struct cxd2841er_priv *priv,
  1802. u32 bandwidth)
  1803. {
  1804. u8 data[2] = { 0x09, 0x54 };
  1805. dev_dbg(&priv->i2c->dev, "%s()\n", __func__);
  1806. cxd2841er_set_ts_clock_mode(priv, SYS_DVBT);
  1807. /* Set SLV-X Bank : 0x00 */
  1808. cxd2841er_write_reg(priv, I2C_SLVX, 0x00, 0x00);
  1809. /* Set demod mode */
  1810. cxd2841er_write_reg(priv, I2C_SLVX, 0x17, 0x01);
  1811. /* Set SLV-T Bank : 0x00 */
  1812. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0x00);
  1813. /* Enable demod clock */
  1814. cxd2841er_write_reg(priv, I2C_SLVT, 0x2c, 0x01);
  1815. /* Disable RF level monitor */
  1816. cxd2841er_write_reg(priv, I2C_SLVT, 0x2f, 0x00);
  1817. /* Enable ADC clock */
  1818. cxd2841er_write_reg(priv, I2C_SLVT, 0x30, 0x00);
  1819. /* Enable ADC 1 */
  1820. cxd2841er_write_reg(priv, I2C_SLVT, 0x41, 0x1a);
  1821. /* xtal freq 20.5MHz */
  1822. cxd2841er_write_regs(priv, I2C_SLVT, 0x43, data, 2);
  1823. /* Enable ADC 4 */
  1824. cxd2841er_write_reg(priv, I2C_SLVX, 0x18, 0x00);
  1825. /* Set SLV-T Bank : 0x10 */
  1826. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0x10);
  1827. /* IFAGC gain settings */
  1828. cxd2841er_set_reg_bits(priv, I2C_SLVT, 0xd2, 0x0c, 0x1f);
  1829. /* Set SLV-T Bank : 0x11 */
  1830. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0x11);
  1831. /* BBAGC TARGET level setting */
  1832. cxd2841er_write_reg(priv, I2C_SLVT, 0x6a, 0x50);
  1833. /* Set SLV-T Bank : 0x10 */
  1834. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0x10);
  1835. /* ASCOT setting ON */
  1836. cxd2841er_set_reg_bits(priv, I2C_SLVT, 0xa5, 0x01, 0x01);
  1837. /* Set SLV-T Bank : 0x18 */
  1838. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0x18);
  1839. /* Pre-RS BER moniter setting */
  1840. cxd2841er_set_reg_bits(priv, I2C_SLVT, 0x36, 0x40, 0x07);
  1841. /* FEC Auto Recovery setting */
  1842. cxd2841er_set_reg_bits(priv, I2C_SLVT, 0x30, 0x01, 0x01);
  1843. cxd2841er_set_reg_bits(priv, I2C_SLVT, 0x31, 0x01, 0x01);
  1844. /* Set SLV-T Bank : 0x00 */
  1845. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0x00);
  1846. /* TSIF setting */
  1847. cxd2841er_set_reg_bits(priv, I2C_SLVT, 0xce, 0x01, 0x01);
  1848. cxd2841er_set_reg_bits(priv, I2C_SLVT, 0xcf, 0x01, 0x01);
  1849. cxd2841er_sleep_tc_to_active_t_band(priv, bandwidth);
  1850. /* Set SLV-T Bank : 0x00 */
  1851. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0x00);
  1852. /* Disable HiZ Setting 1 */
  1853. cxd2841er_write_reg(priv, I2C_SLVT, 0x80, 0x28);
  1854. /* Disable HiZ Setting 2 */
  1855. cxd2841er_write_reg(priv, I2C_SLVT, 0x81, 0x00);
  1856. priv->state = STATE_ACTIVE_TC;
  1857. return 0;
  1858. }
  1859. static int cxd2841er_sleep_tc_to_active_t2(struct cxd2841er_priv *priv,
  1860. u32 bandwidth)
  1861. {
  1862. u8 data[2] = { 0x09, 0x54 };
  1863. dev_dbg(&priv->i2c->dev, "%s()\n", __func__);
  1864. cxd2841er_set_ts_clock_mode(priv, SYS_DVBT2);
  1865. /* Set SLV-X Bank : 0x00 */
  1866. cxd2841er_write_reg(priv, I2C_SLVX, 0x00, 0x00);
  1867. /* Set demod mode */
  1868. cxd2841er_write_reg(priv, I2C_SLVX, 0x17, 0x02);
  1869. /* Set SLV-T Bank : 0x00 */
  1870. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0x00);
  1871. /* Enable demod clock */
  1872. cxd2841er_write_reg(priv, I2C_SLVT, 0x2c, 0x01);
  1873. /* Disable RF level monitor */
  1874. cxd2841er_write_reg(priv, I2C_SLVT, 0x2f, 0x00);
  1875. /* Enable ADC clock */
  1876. cxd2841er_write_reg(priv, I2C_SLVT, 0x30, 0x00);
  1877. /* Enable ADC 1 */
  1878. cxd2841er_write_reg(priv, I2C_SLVT, 0x41, 0x1a);
  1879. /* xtal freq 20.5MHz */
  1880. cxd2841er_write_regs(priv, I2C_SLVT, 0x43, data, 2);
  1881. /* Enable ADC 4 */
  1882. cxd2841er_write_reg(priv, I2C_SLVX, 0x18, 0x00);
  1883. /* Set SLV-T Bank : 0x10 */
  1884. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0x10);
  1885. /* IFAGC gain settings */
  1886. cxd2841er_set_reg_bits(priv, I2C_SLVT, 0xd2, 0x0c, 0x1f);
  1887. /* Set SLV-T Bank : 0x11 */
  1888. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0x11);
  1889. /* BBAGC TARGET level setting */
  1890. cxd2841er_write_reg(priv, I2C_SLVT, 0x6a, 0x50);
  1891. /* Set SLV-T Bank : 0x10 */
  1892. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0x10);
  1893. /* ASCOT setting ON */
  1894. cxd2841er_set_reg_bits(priv, I2C_SLVT, 0xa5, 0x01, 0x01);
  1895. /* Set SLV-T Bank : 0x20 */
  1896. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0x20);
  1897. /* Acquisition optimization setting */
  1898. cxd2841er_write_reg(priv, I2C_SLVT, 0x8b, 0x3c);
  1899. /* Set SLV-T Bank : 0x2b */
  1900. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0x2b);
  1901. cxd2841er_set_reg_bits(priv, I2C_SLVT, 0x76, 0x20, 0x70);
  1902. /* Set SLV-T Bank : 0x00 */
  1903. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0x00);
  1904. /* TSIF setting */
  1905. cxd2841er_set_reg_bits(priv, I2C_SLVT, 0xce, 0x01, 0x01);
  1906. cxd2841er_set_reg_bits(priv, I2C_SLVT, 0xcf, 0x01, 0x01);
  1907. /* DVB-T2 initial setting */
  1908. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0x13);
  1909. cxd2841er_write_reg(priv, I2C_SLVT, 0x83, 0x10);
  1910. cxd2841er_write_reg(priv, I2C_SLVT, 0x86, 0x34);
  1911. cxd2841er_set_reg_bits(priv, I2C_SLVT, 0x9e, 0x09, 0x0f);
  1912. cxd2841er_write_reg(priv, I2C_SLVT, 0x9f, 0xd8);
  1913. /* Set SLV-T Bank : 0x2a */
  1914. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0x2a);
  1915. cxd2841er_set_reg_bits(priv, I2C_SLVT, 0x38, 0x04, 0x0f);
  1916. /* Set SLV-T Bank : 0x2b */
  1917. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0x2b);
  1918. cxd2841er_set_reg_bits(priv, I2C_SLVT, 0x11, 0x20, 0x3f);
  1919. cxd2841er_sleep_tc_to_active_t2_band(priv, bandwidth);
  1920. /* Set SLV-T Bank : 0x00 */
  1921. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0x00);
  1922. /* Disable HiZ Setting 1 */
  1923. cxd2841er_write_reg(priv, I2C_SLVT, 0x80, 0x28);
  1924. /* Disable HiZ Setting 2 */
  1925. cxd2841er_write_reg(priv, I2C_SLVT, 0x81, 0x00);
  1926. priv->state = STATE_ACTIVE_TC;
  1927. return 0;
  1928. }
  1929. static int cxd2841er_sleep_tc_to_active_c(struct cxd2841er_priv *priv,
  1930. u32 bandwidth)
  1931. {
  1932. u8 data[2] = { 0x09, 0x54 };
  1933. dev_dbg(&priv->i2c->dev, "%s()\n", __func__);
  1934. cxd2841er_set_ts_clock_mode(priv, SYS_DVBC_ANNEX_A);
  1935. /* Set SLV-X Bank : 0x00 */
  1936. cxd2841er_write_reg(priv, I2C_SLVX, 0x00, 0x00);
  1937. /* Set demod mode */
  1938. cxd2841er_write_reg(priv, I2C_SLVX, 0x17, 0x04);
  1939. /* Set SLV-T Bank : 0x00 */
  1940. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0x00);
  1941. /* Enable demod clock */
  1942. cxd2841er_write_reg(priv, I2C_SLVT, 0x2c, 0x01);
  1943. /* Disable RF level monitor */
  1944. cxd2841er_write_reg(priv, I2C_SLVT, 0x2f, 0x00);
  1945. /* Enable ADC clock */
  1946. cxd2841er_write_reg(priv, I2C_SLVT, 0x30, 0x00);
  1947. /* Enable ADC 1 */
  1948. cxd2841er_write_reg(priv, I2C_SLVT, 0x41, 0x1a);
  1949. /* xtal freq 20.5MHz */
  1950. cxd2841er_write_regs(priv, I2C_SLVT, 0x43, data, 2);
  1951. /* Enable ADC 4 */
  1952. cxd2841er_write_reg(priv, I2C_SLVX, 0x18, 0x00);
  1953. /* Set SLV-T Bank : 0x10 */
  1954. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0x10);
  1955. /* IFAGC gain settings */
  1956. cxd2841er_set_reg_bits(priv, I2C_SLVT, 0xd2, 0x09, 0x1f);
  1957. /* Set SLV-T Bank : 0x11 */
  1958. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0x11);
  1959. /* BBAGC TARGET level setting */
  1960. cxd2841er_write_reg(priv, I2C_SLVT, 0x6a, 0x48);
  1961. /* Set SLV-T Bank : 0x10 */
  1962. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0x10);
  1963. /* ASCOT setting ON */
  1964. cxd2841er_set_reg_bits(priv, I2C_SLVT, 0xa5, 0x01, 0x01);
  1965. /* Set SLV-T Bank : 0x40 */
  1966. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0x40);
  1967. /* Demod setting */
  1968. cxd2841er_set_reg_bits(priv, I2C_SLVT, 0xc3, 0x00, 0x04);
  1969. /* Set SLV-T Bank : 0x00 */
  1970. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0x00);
  1971. /* TSIF setting */
  1972. cxd2841er_set_reg_bits(priv, I2C_SLVT, 0xce, 0x01, 0x01);
  1973. cxd2841er_set_reg_bits(priv, I2C_SLVT, 0xcf, 0x01, 0x01);
  1974. cxd2841er_sleep_tc_to_active_c_band(priv, 8000000);
  1975. /* Set SLV-T Bank : 0x00 */
  1976. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0x00);
  1977. /* Disable HiZ Setting 1 */
  1978. cxd2841er_write_reg(priv, I2C_SLVT, 0x80, 0x28);
  1979. /* Disable HiZ Setting 2 */
  1980. cxd2841er_write_reg(priv, I2C_SLVT, 0x81, 0x00);
  1981. priv->state = STATE_ACTIVE_TC;
  1982. return 0;
  1983. }
  1984. static int cxd2841er_get_frontend(struct dvb_frontend *fe)
  1985. {
  1986. enum fe_status status = 0;
  1987. u16 strength = 0, snr = 0;
  1988. u32 errors = 0, ber = 0;
  1989. struct cxd2841er_priv *priv = fe->demodulator_priv;
  1990. struct dtv_frontend_properties *p = &fe->dtv_property_cache;
  1991. dev_dbg(&priv->i2c->dev, "%s()\n", __func__);
  1992. if (priv->state == STATE_ACTIVE_S)
  1993. cxd2841er_read_status_s(fe, &status);
  1994. else if (priv->state == STATE_ACTIVE_TC)
  1995. cxd2841er_read_status_tc(fe, &status);
  1996. if (status & FE_HAS_LOCK) {
  1997. cxd2841er_read_signal_strength(fe, &strength);
  1998. p->strength.len = 1;
  1999. p->strength.stat[0].scale = FE_SCALE_RELATIVE;
  2000. p->strength.stat[0].uvalue = strength;
  2001. cxd2841er_read_snr(fe, &snr);
  2002. p->cnr.len = 1;
  2003. p->cnr.stat[0].scale = FE_SCALE_DECIBEL;
  2004. p->cnr.stat[0].svalue = snr;
  2005. cxd2841er_read_ucblocks(fe, &errors);
  2006. p->block_error.len = 1;
  2007. p->block_error.stat[0].scale = FE_SCALE_COUNTER;
  2008. p->block_error.stat[0].uvalue = errors;
  2009. cxd2841er_read_ber(fe, &ber);
  2010. p->post_bit_error.len = 1;
  2011. p->post_bit_error.stat[0].scale = FE_SCALE_COUNTER;
  2012. p->post_bit_error.stat[0].uvalue = ber;
  2013. } else {
  2014. p->strength.len = 1;
  2015. p->strength.stat[0].scale = FE_SCALE_NOT_AVAILABLE;
  2016. p->cnr.len = 1;
  2017. p->cnr.stat[0].scale = FE_SCALE_NOT_AVAILABLE;
  2018. p->block_error.len = 1;
  2019. p->block_error.stat[0].scale = FE_SCALE_NOT_AVAILABLE;
  2020. p->post_bit_error.len = 1;
  2021. p->post_bit_error.stat[0].scale = FE_SCALE_NOT_AVAILABLE;
  2022. }
  2023. return 0;
  2024. }
  2025. static int cxd2841er_set_frontend_s(struct dvb_frontend *fe)
  2026. {
  2027. int ret = 0, i, timeout, carr_offset;
  2028. enum fe_status status;
  2029. struct cxd2841er_priv *priv = fe->demodulator_priv;
  2030. struct dtv_frontend_properties *p = &fe->dtv_property_cache;
  2031. u32 symbol_rate = p->symbol_rate/1000;
  2032. dev_dbg(&priv->i2c->dev, "%s(): %s frequency=%d symbol_rate=%d\n",
  2033. __func__,
  2034. (p->delivery_system == SYS_DVBS ? "DVB-S" : "DVB-S2"),
  2035. p->frequency, symbol_rate);
  2036. switch (priv->state) {
  2037. case STATE_SLEEP_S:
  2038. ret = cxd2841er_sleep_s_to_active_s(
  2039. priv, p->delivery_system, symbol_rate);
  2040. break;
  2041. case STATE_ACTIVE_S:
  2042. ret = cxd2841er_retune_active(priv, p);
  2043. break;
  2044. default:
  2045. dev_dbg(&priv->i2c->dev, "%s(): invalid state %d\n",
  2046. __func__, priv->state);
  2047. ret = -EINVAL;
  2048. goto done;
  2049. }
  2050. if (ret) {
  2051. dev_dbg(&priv->i2c->dev, "%s(): tune failed\n", __func__);
  2052. goto done;
  2053. }
  2054. if (fe->ops.i2c_gate_ctrl)
  2055. fe->ops.i2c_gate_ctrl(fe, 1);
  2056. if (fe->ops.tuner_ops.set_params)
  2057. fe->ops.tuner_ops.set_params(fe);
  2058. if (fe->ops.i2c_gate_ctrl)
  2059. fe->ops.i2c_gate_ctrl(fe, 0);
  2060. cxd2841er_tune_done(priv);
  2061. timeout = ((3000000 + (symbol_rate - 1)) / symbol_rate) + 150;
  2062. for (i = 0; i < timeout / CXD2841ER_DVBS_POLLING_INVL; i++) {
  2063. usleep_range(CXD2841ER_DVBS_POLLING_INVL*1000,
  2064. (CXD2841ER_DVBS_POLLING_INVL + 2) * 1000);
  2065. cxd2841er_read_status_s(fe, &status);
  2066. if (status & FE_HAS_LOCK)
  2067. break;
  2068. }
  2069. if (status & FE_HAS_LOCK) {
  2070. if (cxd2841er_get_carrier_offset_s_s2(
  2071. priv, &carr_offset)) {
  2072. ret = -EINVAL;
  2073. goto done;
  2074. }
  2075. dev_dbg(&priv->i2c->dev, "%s(): carrier_offset=%d\n",
  2076. __func__, carr_offset);
  2077. }
  2078. done:
  2079. return ret;
  2080. }
  2081. static int cxd2841er_set_frontend_tc(struct dvb_frontend *fe)
  2082. {
  2083. int ret = 0, timeout;
  2084. enum fe_status status;
  2085. struct cxd2841er_priv *priv = fe->demodulator_priv;
  2086. struct dtv_frontend_properties *p = &fe->dtv_property_cache;
  2087. dev_dbg(&priv->i2c->dev, "%s()\n", __func__);
  2088. if (p->delivery_system == SYS_DVBT) {
  2089. priv->system = SYS_DVBT;
  2090. switch (priv->state) {
  2091. case STATE_SLEEP_TC:
  2092. ret = cxd2841er_sleep_tc_to_active_t(
  2093. priv, p->bandwidth_hz);
  2094. break;
  2095. case STATE_ACTIVE_TC:
  2096. ret = cxd2841er_retune_active(priv, p);
  2097. break;
  2098. default:
  2099. dev_dbg(&priv->i2c->dev, "%s(): invalid state %d\n",
  2100. __func__, priv->state);
  2101. ret = -EINVAL;
  2102. }
  2103. } else if (p->delivery_system == SYS_DVBT2) {
  2104. priv->system = SYS_DVBT2;
  2105. cxd2841er_dvbt2_set_plp_config(priv,
  2106. (int)(p->stream_id > 255), p->stream_id);
  2107. cxd2841er_dvbt2_set_profile(priv, DVBT2_PROFILE_BASE);
  2108. switch (priv->state) {
  2109. case STATE_SLEEP_TC:
  2110. ret = cxd2841er_sleep_tc_to_active_t2(priv,
  2111. p->bandwidth_hz);
  2112. break;
  2113. case STATE_ACTIVE_TC:
  2114. ret = cxd2841er_retune_active(priv, p);
  2115. break;
  2116. default:
  2117. dev_dbg(&priv->i2c->dev, "%s(): invalid state %d\n",
  2118. __func__, priv->state);
  2119. ret = -EINVAL;
  2120. }
  2121. } else if (p->delivery_system == SYS_DVBC_ANNEX_A ||
  2122. p->delivery_system == SYS_DVBC_ANNEX_C) {
  2123. priv->system = SYS_DVBC_ANNEX_A;
  2124. switch (priv->state) {
  2125. case STATE_SLEEP_TC:
  2126. ret = cxd2841er_sleep_tc_to_active_c(
  2127. priv, p->bandwidth_hz);
  2128. break;
  2129. case STATE_ACTIVE_TC:
  2130. ret = cxd2841er_retune_active(priv, p);
  2131. break;
  2132. default:
  2133. dev_dbg(&priv->i2c->dev, "%s(): invalid state %d\n",
  2134. __func__, priv->state);
  2135. ret = -EINVAL;
  2136. }
  2137. } else {
  2138. dev_dbg(&priv->i2c->dev,
  2139. "%s(): invalid delivery system %d\n",
  2140. __func__, p->delivery_system);
  2141. ret = -EINVAL;
  2142. }
  2143. if (ret)
  2144. goto done;
  2145. if (fe->ops.i2c_gate_ctrl)
  2146. fe->ops.i2c_gate_ctrl(fe, 1);
  2147. if (fe->ops.tuner_ops.set_params)
  2148. fe->ops.tuner_ops.set_params(fe);
  2149. if (fe->ops.i2c_gate_ctrl)
  2150. fe->ops.i2c_gate_ctrl(fe, 0);
  2151. cxd2841er_tune_done(priv);
  2152. timeout = 2500;
  2153. while (timeout > 0) {
  2154. ret = cxd2841er_read_status_tc(fe, &status);
  2155. if (ret)
  2156. goto done;
  2157. if (status & FE_HAS_LOCK)
  2158. break;
  2159. msleep(20);
  2160. timeout -= 20;
  2161. }
  2162. if (timeout < 0)
  2163. dev_dbg(&priv->i2c->dev,
  2164. "%s(): LOCK wait timeout\n", __func__);
  2165. done:
  2166. return ret;
  2167. }
  2168. static int cxd2841er_tune_s(struct dvb_frontend *fe,
  2169. bool re_tune,
  2170. unsigned int mode_flags,
  2171. unsigned int *delay,
  2172. enum fe_status *status)
  2173. {
  2174. int ret, carrier_offset;
  2175. struct cxd2841er_priv *priv = fe->demodulator_priv;
  2176. struct dtv_frontend_properties *p = &fe->dtv_property_cache;
  2177. dev_dbg(&priv->i2c->dev, "%s() re_tune=%d\n", __func__, re_tune);
  2178. if (re_tune) {
  2179. ret = cxd2841er_set_frontend_s(fe);
  2180. if (ret)
  2181. return ret;
  2182. cxd2841er_read_status_s(fe, status);
  2183. if (*status & FE_HAS_LOCK) {
  2184. if (cxd2841er_get_carrier_offset_s_s2(
  2185. priv, &carrier_offset))
  2186. return -EINVAL;
  2187. p->frequency += carrier_offset;
  2188. ret = cxd2841er_set_frontend_s(fe);
  2189. if (ret)
  2190. return ret;
  2191. }
  2192. }
  2193. *delay = HZ / 5;
  2194. return cxd2841er_read_status_s(fe, status);
  2195. }
  2196. static int cxd2841er_tune_tc(struct dvb_frontend *fe,
  2197. bool re_tune,
  2198. unsigned int mode_flags,
  2199. unsigned int *delay,
  2200. enum fe_status *status)
  2201. {
  2202. int ret, carrier_offset;
  2203. struct cxd2841er_priv *priv = fe->demodulator_priv;
  2204. struct dtv_frontend_properties *p = &fe->dtv_property_cache;
  2205. dev_dbg(&priv->i2c->dev, "%s(): re_tune %d\n", __func__, re_tune);
  2206. if (re_tune) {
  2207. ret = cxd2841er_set_frontend_tc(fe);
  2208. if (ret)
  2209. return ret;
  2210. cxd2841er_read_status_tc(fe, status);
  2211. if (*status & FE_HAS_LOCK) {
  2212. switch (priv->system) {
  2213. case SYS_DVBT:
  2214. case SYS_DVBT2:
  2215. ret = cxd2841er_get_carrier_offset_t2(
  2216. priv, p->bandwidth_hz,
  2217. &carrier_offset);
  2218. break;
  2219. case SYS_DVBC_ANNEX_A:
  2220. ret = cxd2841er_get_carrier_offset_c(
  2221. priv, &carrier_offset);
  2222. break;
  2223. default:
  2224. dev_dbg(&priv->i2c->dev,
  2225. "%s(): invalid delivery system %d\n",
  2226. __func__, priv->system);
  2227. return -EINVAL;
  2228. }
  2229. if (ret)
  2230. return ret;
  2231. dev_dbg(&priv->i2c->dev, "%s(): carrier offset %d\n",
  2232. __func__, carrier_offset);
  2233. p->frequency += carrier_offset;
  2234. ret = cxd2841er_set_frontend_tc(fe);
  2235. if (ret)
  2236. return ret;
  2237. }
  2238. }
  2239. *delay = HZ / 5;
  2240. return cxd2841er_read_status_tc(fe, status);
  2241. }
  2242. static int cxd2841er_sleep_s(struct dvb_frontend *fe)
  2243. {
  2244. struct cxd2841er_priv *priv = fe->demodulator_priv;
  2245. dev_dbg(&priv->i2c->dev, "%s()\n", __func__);
  2246. cxd2841er_active_s_to_sleep_s(fe->demodulator_priv);
  2247. cxd2841er_sleep_s_to_shutdown(fe->demodulator_priv);
  2248. return 0;
  2249. }
  2250. static int cxd2841er_sleep_tc(struct dvb_frontend *fe)
  2251. {
  2252. struct cxd2841er_priv *priv = fe->demodulator_priv;
  2253. dev_dbg(&priv->i2c->dev, "%s()\n", __func__);
  2254. if (priv->state == STATE_ACTIVE_TC) {
  2255. switch (priv->system) {
  2256. case SYS_DVBT:
  2257. cxd2841er_active_t_to_sleep_tc(priv);
  2258. break;
  2259. case SYS_DVBT2:
  2260. cxd2841er_active_t2_to_sleep_tc(priv);
  2261. break;
  2262. case SYS_DVBC_ANNEX_A:
  2263. cxd2841er_active_c_to_sleep_tc(priv);
  2264. break;
  2265. default:
  2266. dev_warn(&priv->i2c->dev,
  2267. "%s(): unknown delivery system %d\n",
  2268. __func__, priv->system);
  2269. }
  2270. }
  2271. if (priv->state != STATE_SLEEP_TC) {
  2272. dev_err(&priv->i2c->dev, "%s(): invalid state %d\n",
  2273. __func__, priv->state);
  2274. return -EINVAL;
  2275. }
  2276. cxd2841er_sleep_tc_to_shutdown(priv);
  2277. return 0;
  2278. }
  2279. static int cxd2841er_send_burst(struct dvb_frontend *fe,
  2280. enum fe_sec_mini_cmd burst)
  2281. {
  2282. u8 data;
  2283. struct cxd2841er_priv *priv = fe->demodulator_priv;
  2284. dev_dbg(&priv->i2c->dev, "%s(): burst mode %s\n", __func__,
  2285. (burst == SEC_MINI_A ? "A" : "B"));
  2286. if (priv->state != STATE_SLEEP_S &&
  2287. priv->state != STATE_ACTIVE_S) {
  2288. dev_err(&priv->i2c->dev, "%s(): invalid demod state %d\n",
  2289. __func__, priv->state);
  2290. return -EINVAL;
  2291. }
  2292. data = (burst == SEC_MINI_A ? 0 : 1);
  2293. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0xbb);
  2294. cxd2841er_write_reg(priv, I2C_SLVT, 0x34, 0x01);
  2295. cxd2841er_write_reg(priv, I2C_SLVT, 0x35, data);
  2296. return 0;
  2297. }
  2298. static int cxd2841er_set_tone(struct dvb_frontend *fe,
  2299. enum fe_sec_tone_mode tone)
  2300. {
  2301. u8 data;
  2302. struct cxd2841er_priv *priv = fe->demodulator_priv;
  2303. dev_dbg(&priv->i2c->dev, "%s(): tone %s\n", __func__,
  2304. (tone == SEC_TONE_ON ? "On" : "Off"));
  2305. if (priv->state != STATE_SLEEP_S &&
  2306. priv->state != STATE_ACTIVE_S) {
  2307. dev_err(&priv->i2c->dev, "%s(): invalid demod state %d\n",
  2308. __func__, priv->state);
  2309. return -EINVAL;
  2310. }
  2311. data = (tone == SEC_TONE_ON ? 1 : 0);
  2312. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0xbb);
  2313. cxd2841er_write_reg(priv, I2C_SLVT, 0x36, data);
  2314. return 0;
  2315. }
  2316. static int cxd2841er_send_diseqc_msg(struct dvb_frontend *fe,
  2317. struct dvb_diseqc_master_cmd *cmd)
  2318. {
  2319. int i;
  2320. u8 data[12];
  2321. struct cxd2841er_priv *priv = fe->demodulator_priv;
  2322. if (priv->state != STATE_SLEEP_S &&
  2323. priv->state != STATE_ACTIVE_S) {
  2324. dev_err(&priv->i2c->dev, "%s(): invalid demod state %d\n",
  2325. __func__, priv->state);
  2326. return -EINVAL;
  2327. }
  2328. dev_dbg(&priv->i2c->dev,
  2329. "%s(): cmd->len %d\n", __func__, cmd->msg_len);
  2330. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0xbb);
  2331. /* DiDEqC enable */
  2332. cxd2841er_write_reg(priv, I2C_SLVT, 0x33, 0x01);
  2333. /* cmd1 length & data */
  2334. cxd2841er_write_reg(priv, I2C_SLVT, 0x3d, cmd->msg_len);
  2335. memset(data, 0, sizeof(data));
  2336. for (i = 0; i < cmd->msg_len && i < sizeof(data); i++)
  2337. data[i] = cmd->msg[i];
  2338. cxd2841er_write_regs(priv, I2C_SLVT, 0x3e, data, sizeof(data));
  2339. /* repeat count for cmd1 */
  2340. cxd2841er_write_reg(priv, I2C_SLVT, 0x37, 1);
  2341. /* repeat count for cmd2: always 0 */
  2342. cxd2841er_write_reg(priv, I2C_SLVT, 0x38, 0);
  2343. /* start transmit */
  2344. cxd2841er_write_reg(priv, I2C_SLVT, 0x32, 0x01);
  2345. /* wait for 1 sec timeout */
  2346. for (i = 0; i < 50; i++) {
  2347. cxd2841er_read_reg(priv, I2C_SLVT, 0x10, data);
  2348. if (!data[0]) {
  2349. dev_dbg(&priv->i2c->dev,
  2350. "%s(): DiSEqC cmd has been sent\n", __func__);
  2351. return 0;
  2352. }
  2353. msleep(20);
  2354. }
  2355. dev_dbg(&priv->i2c->dev,
  2356. "%s(): DiSEqC cmd transmit timeout\n", __func__);
  2357. return -ETIMEDOUT;
  2358. }
  2359. static void cxd2841er_release(struct dvb_frontend *fe)
  2360. {
  2361. struct cxd2841er_priv *priv = fe->demodulator_priv;
  2362. dev_dbg(&priv->i2c->dev, "%s()\n", __func__);
  2363. kfree(priv);
  2364. }
  2365. static int cxd2841er_i2c_gate_ctrl(struct dvb_frontend *fe, int enable)
  2366. {
  2367. struct cxd2841er_priv *priv = fe->demodulator_priv;
  2368. dev_dbg(&priv->i2c->dev, "%s(): enable=%d\n", __func__, enable);
  2369. cxd2841er_set_reg_bits(
  2370. priv, I2C_SLVX, 0x8, (enable ? 0x01 : 0x00), 0x01);
  2371. return 0;
  2372. }
  2373. static enum dvbfe_algo cxd2841er_get_algo(struct dvb_frontend *fe)
  2374. {
  2375. struct cxd2841er_priv *priv = fe->demodulator_priv;
  2376. dev_dbg(&priv->i2c->dev, "%s()\n", __func__);
  2377. return DVBFE_ALGO_HW;
  2378. }
  2379. static int cxd2841er_init_s(struct dvb_frontend *fe)
  2380. {
  2381. struct cxd2841er_priv *priv = fe->demodulator_priv;
  2382. dev_dbg(&priv->i2c->dev, "%s()\n", __func__);
  2383. cxd2841er_shutdown_to_sleep_s(priv);
  2384. /* SONY_DEMOD_CONFIG_SAT_IFAGCNEG set to 1 */
  2385. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0xa0);
  2386. cxd2841er_set_reg_bits(priv, I2C_SLVT, 0xb9, 0x01, 0x01);
  2387. return 0;
  2388. }
  2389. static int cxd2841er_init_tc(struct dvb_frontend *fe)
  2390. {
  2391. struct cxd2841er_priv *priv = fe->demodulator_priv;
  2392. dev_dbg(&priv->i2c->dev, "%s()\n", __func__);
  2393. cxd2841er_shutdown_to_sleep_tc(priv);
  2394. /* SONY_DEMOD_CONFIG_IFAGCNEG = 1 */
  2395. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0x10);
  2396. cxd2841er_set_reg_bits(priv, I2C_SLVT, 0xcb, 0x40, 0x40);
  2397. /* SONY_DEMOD_CONFIG_IFAGC_ADC_FS = 0 */
  2398. cxd2841er_write_reg(priv, I2C_SLVT, 0xcd, 0x50);
  2399. /* SONY_DEMOD_CONFIG_PARALLEL_SEL = 1 */
  2400. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0x00);
  2401. cxd2841er_set_reg_bits(priv, I2C_SLVT, 0xc4, 0x00, 0x80);
  2402. return 0;
  2403. }
  2404. static struct dvb_frontend_ops cxd2841er_dvbs_s2_ops;
  2405. static struct dvb_frontend_ops cxd2841er_dvbt_t2_ops;
  2406. static struct dvb_frontend_ops cxd2841er_dvbc_ops;
  2407. static struct dvb_frontend *cxd2841er_attach(struct cxd2841er_config *cfg,
  2408. struct i2c_adapter *i2c,
  2409. u8 system)
  2410. {
  2411. u8 chip_id = 0;
  2412. const char *type;
  2413. struct cxd2841er_priv *priv = NULL;
  2414. /* allocate memory for the internal state */
  2415. priv = kzalloc(sizeof(struct cxd2841er_priv), GFP_KERNEL);
  2416. if (!priv)
  2417. return NULL;
  2418. priv->i2c = i2c;
  2419. priv->config = cfg;
  2420. priv->i2c_addr_slvx = (cfg->i2c_addr + 4) >> 1;
  2421. priv->i2c_addr_slvt = (cfg->i2c_addr) >> 1;
  2422. /* create dvb_frontend */
  2423. switch (system) {
  2424. case SYS_DVBS:
  2425. memcpy(&priv->frontend.ops,
  2426. &cxd2841er_dvbs_s2_ops,
  2427. sizeof(struct dvb_frontend_ops));
  2428. type = "S/S2";
  2429. break;
  2430. case SYS_DVBT:
  2431. memcpy(&priv->frontend.ops,
  2432. &cxd2841er_dvbt_t2_ops,
  2433. sizeof(struct dvb_frontend_ops));
  2434. type = "T/T2";
  2435. break;
  2436. case SYS_DVBC_ANNEX_A:
  2437. memcpy(&priv->frontend.ops,
  2438. &cxd2841er_dvbc_ops,
  2439. sizeof(struct dvb_frontend_ops));
  2440. type = "C/C2";
  2441. break;
  2442. default:
  2443. kfree(priv);
  2444. return NULL;
  2445. }
  2446. priv->frontend.demodulator_priv = priv;
  2447. dev_info(&priv->i2c->dev,
  2448. "%s(): attaching CXD2841ER DVB-%s frontend\n",
  2449. __func__, type);
  2450. dev_info(&priv->i2c->dev,
  2451. "%s(): I2C adapter %p SLVX addr %x SLVT addr %x\n",
  2452. __func__, priv->i2c,
  2453. priv->i2c_addr_slvx, priv->i2c_addr_slvt);
  2454. chip_id = cxd2841er_chip_id(priv);
  2455. if (chip_id != CXD2841ER_CHIP_ID) {
  2456. dev_err(&priv->i2c->dev, "%s(): invalid chip ID 0x%02x\n",
  2457. __func__, chip_id);
  2458. priv->frontend.demodulator_priv = NULL;
  2459. kfree(priv);
  2460. return NULL;
  2461. }
  2462. dev_info(&priv->i2c->dev, "%s(): chip ID 0x%02x OK.\n",
  2463. __func__, chip_id);
  2464. return &priv->frontend;
  2465. }
  2466. struct dvb_frontend *cxd2841er_attach_s(struct cxd2841er_config *cfg,
  2467. struct i2c_adapter *i2c)
  2468. {
  2469. return cxd2841er_attach(cfg, i2c, SYS_DVBS);
  2470. }
  2471. EXPORT_SYMBOL(cxd2841er_attach_s);
  2472. struct dvb_frontend *cxd2841er_attach_t(struct cxd2841er_config *cfg,
  2473. struct i2c_adapter *i2c)
  2474. {
  2475. return cxd2841er_attach(cfg, i2c, SYS_DVBT);
  2476. }
  2477. EXPORT_SYMBOL(cxd2841er_attach_t);
  2478. struct dvb_frontend *cxd2841er_attach_c(struct cxd2841er_config *cfg,
  2479. struct i2c_adapter *i2c)
  2480. {
  2481. return cxd2841er_attach(cfg, i2c, SYS_DVBC_ANNEX_A);
  2482. }
  2483. EXPORT_SYMBOL(cxd2841er_attach_c);
  2484. static struct dvb_frontend_ops cxd2841er_dvbs_s2_ops = {
  2485. .delsys = { SYS_DVBS, SYS_DVBS2 },
  2486. .info = {
  2487. .name = "Sony CXD2841ER DVB-S/S2 demodulator",
  2488. .frequency_min = 500000,
  2489. .frequency_max = 2500000,
  2490. .frequency_stepsize = 0,
  2491. .symbol_rate_min = 1000000,
  2492. .symbol_rate_max = 45000000,
  2493. .symbol_rate_tolerance = 500,
  2494. .caps = FE_CAN_INVERSION_AUTO |
  2495. FE_CAN_FEC_AUTO |
  2496. FE_CAN_QPSK,
  2497. },
  2498. .init = cxd2841er_init_s,
  2499. .sleep = cxd2841er_sleep_s,
  2500. .release = cxd2841er_release,
  2501. .set_frontend = cxd2841er_set_frontend_s,
  2502. .get_frontend = cxd2841er_get_frontend,
  2503. .read_status = cxd2841er_read_status_s,
  2504. .i2c_gate_ctrl = cxd2841er_i2c_gate_ctrl,
  2505. .get_frontend_algo = cxd2841er_get_algo,
  2506. .set_tone = cxd2841er_set_tone,
  2507. .diseqc_send_burst = cxd2841er_send_burst,
  2508. .diseqc_send_master_cmd = cxd2841er_send_diseqc_msg,
  2509. .tune = cxd2841er_tune_s
  2510. };
  2511. static struct dvb_frontend_ops cxd2841er_dvbt_t2_ops = {
  2512. .delsys = { SYS_DVBT, SYS_DVBT2 },
  2513. .info = {
  2514. .name = "Sony CXD2841ER DVB-T/T2 demodulator",
  2515. .caps = FE_CAN_FEC_1_2 |
  2516. FE_CAN_FEC_2_3 |
  2517. FE_CAN_FEC_3_4 |
  2518. FE_CAN_FEC_5_6 |
  2519. FE_CAN_FEC_7_8 |
  2520. FE_CAN_FEC_AUTO |
  2521. FE_CAN_QPSK |
  2522. FE_CAN_QAM_16 |
  2523. FE_CAN_QAM_32 |
  2524. FE_CAN_QAM_64 |
  2525. FE_CAN_QAM_128 |
  2526. FE_CAN_QAM_256 |
  2527. FE_CAN_QAM_AUTO |
  2528. FE_CAN_TRANSMISSION_MODE_AUTO |
  2529. FE_CAN_GUARD_INTERVAL_AUTO |
  2530. FE_CAN_HIERARCHY_AUTO |
  2531. FE_CAN_MUTE_TS |
  2532. FE_CAN_2G_MODULATION,
  2533. .frequency_min = 42000000,
  2534. .frequency_max = 1002000000
  2535. },
  2536. .init = cxd2841er_init_tc,
  2537. .sleep = cxd2841er_sleep_tc,
  2538. .release = cxd2841er_release,
  2539. .set_frontend = cxd2841er_set_frontend_tc,
  2540. .get_frontend = cxd2841er_get_frontend,
  2541. .read_status = cxd2841er_read_status_tc,
  2542. .tune = cxd2841er_tune_tc,
  2543. .i2c_gate_ctrl = cxd2841er_i2c_gate_ctrl,
  2544. .get_frontend_algo = cxd2841er_get_algo
  2545. };
  2546. static struct dvb_frontend_ops cxd2841er_dvbc_ops = {
  2547. .delsys = { SYS_DVBC_ANNEX_A },
  2548. .info = {
  2549. .name = "Sony CXD2841ER DVB-C demodulator",
  2550. .caps = FE_CAN_FEC_1_2 |
  2551. FE_CAN_FEC_2_3 |
  2552. FE_CAN_FEC_3_4 |
  2553. FE_CAN_FEC_5_6 |
  2554. FE_CAN_FEC_7_8 |
  2555. FE_CAN_FEC_AUTO |
  2556. FE_CAN_QAM_16 |
  2557. FE_CAN_QAM_32 |
  2558. FE_CAN_QAM_64 |
  2559. FE_CAN_QAM_128 |
  2560. FE_CAN_QAM_256 |
  2561. FE_CAN_QAM_AUTO |
  2562. FE_CAN_INVERSION_AUTO,
  2563. .frequency_min = 42000000,
  2564. .frequency_max = 1002000000
  2565. },
  2566. .init = cxd2841er_init_tc,
  2567. .sleep = cxd2841er_sleep_tc,
  2568. .release = cxd2841er_release,
  2569. .set_frontend = cxd2841er_set_frontend_tc,
  2570. .get_frontend = cxd2841er_get_frontend,
  2571. .read_status = cxd2841er_read_status_tc,
  2572. .tune = cxd2841er_tune_tc,
  2573. .i2c_gate_ctrl = cxd2841er_i2c_gate_ctrl,
  2574. .get_frontend_algo = cxd2841er_get_algo,
  2575. };
  2576. MODULE_DESCRIPTION("Sony CXD2841ER DVB-C/C2/T/T2/S/S2 demodulator driver");
  2577. MODULE_AUTHOR("Sergey Kozlov <serjk@netup.ru>");
  2578. MODULE_LICENSE("GPL");