clk-cygnus.c 8.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265
  1. /*
  2. * Copyright (C) 2014 Broadcom Corporation
  3. *
  4. * This program is free software; you can redistribute it and/or
  5. * modify it under the terms of the GNU General Public License as
  6. * published by the Free Software Foundation version 2.
  7. *
  8. * This program is distributed "as is" WITHOUT ANY WARRANTY of any
  9. * kind, whether express or implied; without even the implied warranty
  10. * of MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  11. * GNU General Public License for more details.
  12. */
  13. #include <linux/kernel.h>
  14. #include <linux/err.h>
  15. #include <linux/clk-provider.h>
  16. #include <linux/io.h>
  17. #include <linux/of.h>
  18. #include <linux/clkdev.h>
  19. #include <linux/of_address.h>
  20. #include <linux/delay.h>
  21. #include <dt-bindings/clock/bcm-cygnus.h>
  22. #include "clk-iproc.h"
  23. #define reg_val(o, s, w) { .offset = o, .shift = s, .width = w, }
  24. #define aon_val(o, pw, ps, is) { .offset = o, .pwr_width = pw, \
  25. .pwr_shift = ps, .iso_shift = is }
  26. #define sw_ctrl_val(o, s) { .offset = o, .shift = s, }
  27. #define asiu_div_val(o, es, hs, hw, ls, lw) \
  28. { .offset = o, .en_shift = es, .high_shift = hs, \
  29. .high_width = hw, .low_shift = ls, .low_width = lw }
  30. #define reset_val(o, rs, prs, kis, kiw, kps, kpw, kas, kaw) { .offset = o, \
  31. .reset_shift = rs, .p_reset_shift = prs, .ki_shift = kis, \
  32. .ki_width = kiw, .kp_shift = kps, .kp_width = kpw, .ka_shift = kas, \
  33. .ka_width = kaw }
  34. #define vco_ctrl_val(uo, lo) { .u_offset = uo, .l_offset = lo }
  35. #define enable_val(o, es, hs, bs) { .offset = o, .enable_shift = es, \
  36. .hold_shift = hs, .bypass_shift = bs }
  37. #define asiu_gate_val(o, es) { .offset = o, .en_shift = es }
  38. static void __init cygnus_armpll_init(struct device_node *node)
  39. {
  40. iproc_armpll_setup(node);
  41. }
  42. CLK_OF_DECLARE(cygnus_armpll, "brcm,cygnus-armpll", cygnus_armpll_init);
  43. static const struct iproc_pll_ctrl genpll = {
  44. .flags = IPROC_CLK_AON | IPROC_CLK_PLL_HAS_NDIV_FRAC |
  45. IPROC_CLK_PLL_NEEDS_SW_CFG,
  46. .aon = aon_val(0x0, 2, 1, 0),
  47. .reset = reset_val(0x0, 11, 10, 4, 3, 0, 4, 7, 3),
  48. .sw_ctrl = sw_ctrl_val(0x10, 31),
  49. .ndiv_int = reg_val(0x10, 20, 10),
  50. .ndiv_frac = reg_val(0x10, 0, 20),
  51. .pdiv = reg_val(0x14, 0, 4),
  52. .vco_ctrl = vco_ctrl_val(0x18, 0x1c),
  53. .status = reg_val(0x28, 12, 1),
  54. };
  55. static const struct iproc_clk_ctrl genpll_clk[] = {
  56. [BCM_CYGNUS_GENPLL_AXI21_CLK] = {
  57. .channel = BCM_CYGNUS_GENPLL_AXI21_CLK,
  58. .flags = IPROC_CLK_AON,
  59. .enable = enable_val(0x4, 6, 0, 12),
  60. .mdiv = reg_val(0x20, 0, 8),
  61. },
  62. [BCM_CYGNUS_GENPLL_250MHZ_CLK] = {
  63. .channel = BCM_CYGNUS_GENPLL_250MHZ_CLK,
  64. .flags = IPROC_CLK_AON,
  65. .enable = enable_val(0x4, 7, 1, 13),
  66. .mdiv = reg_val(0x20, 10, 8),
  67. },
  68. [BCM_CYGNUS_GENPLL_IHOST_SYS_CLK] = {
  69. .channel = BCM_CYGNUS_GENPLL_IHOST_SYS_CLK,
  70. .flags = IPROC_CLK_AON,
  71. .enable = enable_val(0x4, 8, 2, 14),
  72. .mdiv = reg_val(0x20, 20, 8),
  73. },
  74. [BCM_CYGNUS_GENPLL_ENET_SW_CLK] = {
  75. .channel = BCM_CYGNUS_GENPLL_ENET_SW_CLK,
  76. .flags = IPROC_CLK_AON,
  77. .enable = enable_val(0x4, 9, 3, 15),
  78. .mdiv = reg_val(0x24, 0, 8),
  79. },
  80. [BCM_CYGNUS_GENPLL_AUDIO_125_CLK] = {
  81. .channel = BCM_CYGNUS_GENPLL_AUDIO_125_CLK,
  82. .flags = IPROC_CLK_AON,
  83. .enable = enable_val(0x4, 10, 4, 16),
  84. .mdiv = reg_val(0x24, 10, 8),
  85. },
  86. [BCM_CYGNUS_GENPLL_CAN_CLK] = {
  87. .channel = BCM_CYGNUS_GENPLL_CAN_CLK,
  88. .flags = IPROC_CLK_AON,
  89. .enable = enable_val(0x4, 11, 5, 17),
  90. .mdiv = reg_val(0x24, 20, 8),
  91. },
  92. };
  93. static void __init cygnus_genpll_clk_init(struct device_node *node)
  94. {
  95. iproc_pll_clk_setup(node, &genpll, NULL, 0, genpll_clk,
  96. ARRAY_SIZE(genpll_clk));
  97. }
  98. CLK_OF_DECLARE(cygnus_genpll, "brcm,cygnus-genpll", cygnus_genpll_clk_init);
  99. static const struct iproc_pll_ctrl lcpll0 = {
  100. .flags = IPROC_CLK_AON | IPROC_CLK_PLL_NEEDS_SW_CFG,
  101. .aon = aon_val(0x0, 2, 5, 4),
  102. .reset = reset_val(0x0, 31, 30, 27, 3, 23, 4, 19, 4),
  103. .sw_ctrl = sw_ctrl_val(0x4, 31),
  104. .ndiv_int = reg_val(0x4, 16, 10),
  105. .pdiv = reg_val(0x4, 26, 4),
  106. .vco_ctrl = vco_ctrl_val(0x10, 0x14),
  107. .status = reg_val(0x18, 12, 1),
  108. };
  109. static const struct iproc_clk_ctrl lcpll0_clk[] = {
  110. [BCM_CYGNUS_LCPLL0_PCIE_PHY_REF_CLK] = {
  111. .channel = BCM_CYGNUS_LCPLL0_PCIE_PHY_REF_CLK,
  112. .flags = IPROC_CLK_AON,
  113. .enable = enable_val(0x0, 7, 1, 13),
  114. .mdiv = reg_val(0x8, 0, 8),
  115. },
  116. [BCM_CYGNUS_LCPLL0_DDR_PHY_CLK] = {
  117. .channel = BCM_CYGNUS_LCPLL0_DDR_PHY_CLK,
  118. .flags = IPROC_CLK_AON,
  119. .enable = enable_val(0x0, 8, 2, 14),
  120. .mdiv = reg_val(0x8, 10, 8),
  121. },
  122. [BCM_CYGNUS_LCPLL0_SDIO_CLK] = {
  123. .channel = BCM_CYGNUS_LCPLL0_SDIO_CLK,
  124. .flags = IPROC_CLK_AON,
  125. .enable = enable_val(0x0, 9, 3, 15),
  126. .mdiv = reg_val(0x8, 20, 8),
  127. },
  128. [BCM_CYGNUS_LCPLL0_USB_PHY_REF_CLK] = {
  129. .channel = BCM_CYGNUS_LCPLL0_USB_PHY_REF_CLK,
  130. .flags = IPROC_CLK_AON,
  131. .enable = enable_val(0x0, 10, 4, 16),
  132. .mdiv = reg_val(0xc, 0, 8),
  133. },
  134. [BCM_CYGNUS_LCPLL0_SMART_CARD_CLK] = {
  135. .channel = BCM_CYGNUS_LCPLL0_SMART_CARD_CLK,
  136. .flags = IPROC_CLK_AON,
  137. .enable = enable_val(0x0, 11, 5, 17),
  138. .mdiv = reg_val(0xc, 10, 8),
  139. },
  140. [BCM_CYGNUS_LCPLL0_CH5_UNUSED] = {
  141. .channel = BCM_CYGNUS_LCPLL0_CH5_UNUSED,
  142. .flags = IPROC_CLK_AON,
  143. .enable = enable_val(0x0, 12, 6, 18),
  144. .mdiv = reg_val(0xc, 20, 8),
  145. },
  146. };
  147. static void __init cygnus_lcpll0_clk_init(struct device_node *node)
  148. {
  149. iproc_pll_clk_setup(node, &lcpll0, NULL, 0, lcpll0_clk,
  150. ARRAY_SIZE(lcpll0_clk));
  151. }
  152. CLK_OF_DECLARE(cygnus_lcpll0, "brcm,cygnus-lcpll0", cygnus_lcpll0_clk_init);
  153. /*
  154. * MIPI PLL VCO frequency parameter table
  155. */
  156. static const struct iproc_pll_vco_param mipipll_vco_params[] = {
  157. /* rate (Hz) ndiv_int ndiv_frac pdiv */
  158. { 750000000UL, 30, 0, 1 },
  159. { 1000000000UL, 40, 0, 1 },
  160. { 1350000000ul, 54, 0, 1 },
  161. { 2000000000UL, 80, 0, 1 },
  162. { 2100000000UL, 84, 0, 1 },
  163. { 2250000000UL, 90, 0, 1 },
  164. { 2500000000UL, 100, 0, 1 },
  165. { 2700000000UL, 54, 0, 0 },
  166. { 2975000000UL, 119, 0, 1 },
  167. { 3100000000UL, 124, 0, 1 },
  168. { 3150000000UL, 126, 0, 1 },
  169. };
  170. static const struct iproc_pll_ctrl mipipll = {
  171. .flags = IPROC_CLK_PLL_ASIU | IPROC_CLK_PLL_HAS_NDIV_FRAC |
  172. IPROC_CLK_NEEDS_READ_BACK,
  173. .aon = aon_val(0x0, 4, 17, 16),
  174. .asiu = asiu_gate_val(0x0, 3),
  175. .reset = reset_val(0x0, 11, 10, 4, 3, 0, 4, 7, 4),
  176. .ndiv_int = reg_val(0x10, 20, 10),
  177. .ndiv_frac = reg_val(0x10, 0, 20),
  178. .pdiv = reg_val(0x14, 0, 4),
  179. .vco_ctrl = vco_ctrl_val(0x18, 0x1c),
  180. .status = reg_val(0x28, 12, 1),
  181. };
  182. static const struct iproc_clk_ctrl mipipll_clk[] = {
  183. [BCM_CYGNUS_MIPIPLL_CH0_UNUSED] = {
  184. .channel = BCM_CYGNUS_MIPIPLL_CH0_UNUSED,
  185. .flags = IPROC_CLK_NEEDS_READ_BACK,
  186. .enable = enable_val(0x4, 12, 6, 18),
  187. .mdiv = reg_val(0x20, 0, 8),
  188. },
  189. [BCM_CYGNUS_MIPIPLL_CH1_LCD] = {
  190. .channel = BCM_CYGNUS_MIPIPLL_CH1_LCD,
  191. .flags = IPROC_CLK_NEEDS_READ_BACK,
  192. .enable = enable_val(0x4, 13, 7, 19),
  193. .mdiv = reg_val(0x20, 10, 8),
  194. },
  195. [BCM_CYGNUS_MIPIPLL_CH2_V3D] = {
  196. .channel = BCM_CYGNUS_MIPIPLL_CH2_V3D,
  197. .flags = IPROC_CLK_NEEDS_READ_BACK,
  198. .enable = enable_val(0x4, 14, 8, 20),
  199. .mdiv = reg_val(0x20, 20, 8),
  200. },
  201. [BCM_CYGNUS_MIPIPLL_CH3_UNUSED] = {
  202. .channel = BCM_CYGNUS_MIPIPLL_CH3_UNUSED,
  203. .flags = IPROC_CLK_NEEDS_READ_BACK,
  204. .enable = enable_val(0x4, 15, 9, 21),
  205. .mdiv = reg_val(0x24, 0, 8),
  206. },
  207. [BCM_CYGNUS_MIPIPLL_CH4_UNUSED] = {
  208. .channel = BCM_CYGNUS_MIPIPLL_CH4_UNUSED,
  209. .flags = IPROC_CLK_NEEDS_READ_BACK,
  210. .enable = enable_val(0x4, 16, 10, 22),
  211. .mdiv = reg_val(0x24, 10, 8),
  212. },
  213. [BCM_CYGNUS_MIPIPLL_CH5_UNUSED] = {
  214. .channel = BCM_CYGNUS_MIPIPLL_CH5_UNUSED,
  215. .flags = IPROC_CLK_NEEDS_READ_BACK,
  216. .enable = enable_val(0x4, 17, 11, 23),
  217. .mdiv = reg_val(0x24, 20, 8),
  218. },
  219. };
  220. static void __init cygnus_mipipll_clk_init(struct device_node *node)
  221. {
  222. iproc_pll_clk_setup(node, &mipipll, mipipll_vco_params,
  223. ARRAY_SIZE(mipipll_vco_params), mipipll_clk,
  224. ARRAY_SIZE(mipipll_clk));
  225. }
  226. CLK_OF_DECLARE(cygnus_mipipll, "brcm,cygnus-mipipll", cygnus_mipipll_clk_init);
  227. static const struct iproc_asiu_div asiu_div[] = {
  228. [BCM_CYGNUS_ASIU_KEYPAD_CLK] = asiu_div_val(0x0, 31, 16, 10, 0, 10),
  229. [BCM_CYGNUS_ASIU_ADC_CLK] = asiu_div_val(0x4, 31, 16, 10, 0, 10),
  230. [BCM_CYGNUS_ASIU_PWM_CLK] = asiu_div_val(0x8, 31, 16, 10, 0, 10),
  231. };
  232. static const struct iproc_asiu_gate asiu_gate[] = {
  233. [BCM_CYGNUS_ASIU_KEYPAD_CLK] = asiu_gate_val(0x0, 7),
  234. [BCM_CYGNUS_ASIU_ADC_CLK] = asiu_gate_val(0x0, 9),
  235. [BCM_CYGNUS_ASIU_PWM_CLK] = asiu_gate_val(IPROC_CLK_INVALID_OFFSET, 0),
  236. };
  237. static void __init cygnus_asiu_init(struct device_node *node)
  238. {
  239. iproc_asiu_setup(node, asiu_div, asiu_gate, ARRAY_SIZE(asiu_div));
  240. }
  241. CLK_OF_DECLARE(cygnus_asiu_clk, "brcm,cygnus-asiu-clk", cygnus_asiu_init);