entry.S 37 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378
  1. /*
  2. * S390 low-level entry points.
  3. *
  4. * Copyright IBM Corp. 1999, 2012
  5. * Author(s): Martin Schwidefsky (schwidefsky@de.ibm.com),
  6. * Hartmut Penner (hp@de.ibm.com),
  7. * Denis Joseph Barrow (djbarrow@de.ibm.com,barrow_dj@yahoo.com),
  8. * Heiko Carstens <heiko.carstens@de.ibm.com>
  9. */
  10. #include <linux/init.h>
  11. #include <linux/linkage.h>
  12. #include <asm/processor.h>
  13. #include <asm/cache.h>
  14. #include <asm/errno.h>
  15. #include <asm/ptrace.h>
  16. #include <asm/thread_info.h>
  17. #include <asm/asm-offsets.h>
  18. #include <asm/unistd.h>
  19. #include <asm/page.h>
  20. #include <asm/sigp.h>
  21. #include <asm/irq.h>
  22. #include <asm/fpu-internal.h>
  23. #include <asm/vx-insn.h>
  24. __PT_R0 = __PT_GPRS
  25. __PT_R1 = __PT_GPRS + 8
  26. __PT_R2 = __PT_GPRS + 16
  27. __PT_R3 = __PT_GPRS + 24
  28. __PT_R4 = __PT_GPRS + 32
  29. __PT_R5 = __PT_GPRS + 40
  30. __PT_R6 = __PT_GPRS + 48
  31. __PT_R7 = __PT_GPRS + 56
  32. __PT_R8 = __PT_GPRS + 64
  33. __PT_R9 = __PT_GPRS + 72
  34. __PT_R10 = __PT_GPRS + 80
  35. __PT_R11 = __PT_GPRS + 88
  36. __PT_R12 = __PT_GPRS + 96
  37. __PT_R13 = __PT_GPRS + 104
  38. __PT_R14 = __PT_GPRS + 112
  39. __PT_R15 = __PT_GPRS + 120
  40. STACK_SHIFT = PAGE_SHIFT + THREAD_ORDER
  41. STACK_SIZE = 1 << STACK_SHIFT
  42. STACK_INIT = STACK_SIZE - STACK_FRAME_OVERHEAD - __PT_SIZE
  43. _TIF_WORK = (_TIF_SIGPENDING | _TIF_NOTIFY_RESUME | _TIF_NEED_RESCHED | \
  44. _TIF_UPROBE)
  45. _TIF_TRACE = (_TIF_SYSCALL_TRACE | _TIF_SYSCALL_AUDIT | _TIF_SECCOMP | \
  46. _TIF_SYSCALL_TRACEPOINT)
  47. _CIF_WORK = (_CIF_MCCK_PENDING | _CIF_ASCE | _CIF_FPU)
  48. _PIF_WORK = (_PIF_PER_TRAP)
  49. #define BASED(name) name-cleanup_critical(%r13)
  50. .macro TRACE_IRQS_ON
  51. #ifdef CONFIG_TRACE_IRQFLAGS
  52. basr %r2,%r0
  53. brasl %r14,trace_hardirqs_on_caller
  54. #endif
  55. .endm
  56. .macro TRACE_IRQS_OFF
  57. #ifdef CONFIG_TRACE_IRQFLAGS
  58. basr %r2,%r0
  59. brasl %r14,trace_hardirqs_off_caller
  60. #endif
  61. .endm
  62. .macro LOCKDEP_SYS_EXIT
  63. #ifdef CONFIG_LOCKDEP
  64. tm __PT_PSW+1(%r11),0x01 # returning to user ?
  65. jz .+10
  66. brasl %r14,lockdep_sys_exit
  67. #endif
  68. .endm
  69. .macro CHECK_STACK stacksize,savearea
  70. #ifdef CONFIG_CHECK_STACK
  71. tml %r15,\stacksize - CONFIG_STACK_GUARD
  72. lghi %r14,\savearea
  73. jz stack_overflow
  74. #endif
  75. .endm
  76. .macro SWITCH_ASYNC savearea,timer
  77. tmhh %r8,0x0001 # interrupting from user ?
  78. jnz 1f
  79. lgr %r14,%r9
  80. slg %r14,BASED(.Lcritical_start)
  81. clg %r14,BASED(.Lcritical_length)
  82. jhe 0f
  83. lghi %r11,\savearea # inside critical section, do cleanup
  84. brasl %r14,cleanup_critical
  85. tmhh %r8,0x0001 # retest problem state after cleanup
  86. jnz 1f
  87. 0: lg %r14,__LC_ASYNC_STACK # are we already on the async stack?
  88. slgr %r14,%r15
  89. srag %r14,%r14,STACK_SHIFT
  90. jnz 2f
  91. CHECK_STACK 1<<STACK_SHIFT,\savearea
  92. aghi %r15,-(STACK_FRAME_OVERHEAD + __PT_SIZE)
  93. j 3f
  94. 1: LAST_BREAK %r14
  95. UPDATE_VTIME %r14,%r15,\timer
  96. 2: lg %r15,__LC_ASYNC_STACK # load async stack
  97. 3: la %r11,STACK_FRAME_OVERHEAD(%r15)
  98. .endm
  99. .macro UPDATE_VTIME w1,w2,enter_timer
  100. lg \w1,__LC_EXIT_TIMER
  101. lg \w2,__LC_LAST_UPDATE_TIMER
  102. slg \w1,\enter_timer
  103. slg \w2,__LC_EXIT_TIMER
  104. alg \w1,__LC_USER_TIMER
  105. alg \w2,__LC_SYSTEM_TIMER
  106. stg \w1,__LC_USER_TIMER
  107. stg \w2,__LC_SYSTEM_TIMER
  108. mvc __LC_LAST_UPDATE_TIMER(8),\enter_timer
  109. .endm
  110. .macro LAST_BREAK scratch
  111. srag \scratch,%r10,23
  112. jz .+10
  113. stg %r10,__TI_last_break(%r12)
  114. .endm
  115. .macro REENABLE_IRQS
  116. stg %r8,__LC_RETURN_PSW
  117. ni __LC_RETURN_PSW,0xbf
  118. ssm __LC_RETURN_PSW
  119. .endm
  120. .macro STCK savearea
  121. #ifdef CONFIG_HAVE_MARCH_Z9_109_FEATURES
  122. .insn s,0xb27c0000,\savearea # store clock fast
  123. #else
  124. .insn s,0xb2050000,\savearea # store clock
  125. #endif
  126. .endm
  127. .section .kprobes.text, "ax"
  128. /*
  129. * Scheduler resume function, called by switch_to
  130. * gpr2 = (task_struct *) prev
  131. * gpr3 = (task_struct *) next
  132. * Returns:
  133. * gpr2 = prev
  134. */
  135. ENTRY(__switch_to)
  136. stmg %r6,%r15,__SF_GPRS(%r15) # store gprs of prev task
  137. lgr %r1,%r2
  138. aghi %r1,__TASK_thread # thread_struct of prev task
  139. lg %r4,__TASK_thread_info(%r2) # get thread_info of prev
  140. lg %r5,__TASK_thread_info(%r3) # get thread_info of next
  141. stg %r15,__THREAD_ksp(%r1) # store kernel stack of prev
  142. lgr %r1,%r3
  143. aghi %r1,__TASK_thread # thread_struct of next task
  144. lgr %r15,%r5
  145. aghi %r15,STACK_INIT # end of kernel stack of next
  146. stg %r3,__LC_CURRENT # store task struct of next
  147. stg %r5,__LC_THREAD_INFO # store thread info of next
  148. stg %r15,__LC_KERNEL_STACK # store end of kernel stack
  149. lg %r15,__THREAD_ksp(%r1) # load kernel stack of next
  150. lctl %c4,%c4,__TASK_pid(%r3) # load pid to control reg. 4
  151. mvc __LC_CURRENT_PID+4(4,%r0),__TASK_pid(%r3) # store pid of next
  152. lmg %r6,%r15,__SF_GPRS(%r15) # load gprs of next task
  153. br %r14
  154. .L__critical_start:
  155. #if IS_ENABLED(CONFIG_KVM)
  156. /*
  157. * sie64a calling convention:
  158. * %r2 pointer to sie control block
  159. * %r3 guest register save area
  160. */
  161. ENTRY(sie64a)
  162. stmg %r6,%r14,__SF_GPRS(%r15) # save kernel registers
  163. stg %r2,__SF_EMPTY(%r15) # save control block pointer
  164. stg %r3,__SF_EMPTY+8(%r15) # save guest register save area
  165. xc __SF_EMPTY+16(16,%r15),__SF_EMPTY+16(%r15) # host id & reason
  166. tm __LC_CPU_FLAGS+7,_CIF_FPU # load guest fp/vx registers ?
  167. jno .Lsie_load_guest_gprs
  168. brasl %r14,load_fpu_regs # load guest fp/vx regs
  169. .Lsie_load_guest_gprs:
  170. lmg %r0,%r13,0(%r3) # load guest gprs 0-13
  171. lg %r14,__LC_GMAP # get gmap pointer
  172. ltgr %r14,%r14
  173. jz .Lsie_gmap
  174. lctlg %c1,%c1,__GMAP_ASCE(%r14) # load primary asce
  175. .Lsie_gmap:
  176. lg %r14,__SF_EMPTY(%r15) # get control block pointer
  177. oi __SIE_PROG0C+3(%r14),1 # we are going into SIE now
  178. tm __SIE_PROG20+3(%r14),3 # last exit...
  179. jnz .Lsie_skip
  180. tm __LC_CPU_FLAGS+7,_CIF_FPU
  181. jo .Lsie_skip # exit if fp/vx regs changed
  182. tm __LC_MACHINE_FLAGS+6,0x20 # MACHINE_FLAG_LPP
  183. jz .Lsie_enter
  184. .insn s,0xb2800000,__LC_CURRENT_PID # set guest id to pid
  185. .Lsie_enter:
  186. sie 0(%r14)
  187. tm __LC_MACHINE_FLAGS+6,0x20 # MACHINE_FLAG_LPP
  188. jz .Lsie_skip
  189. .insn s,0xb2800000,__SF_EMPTY+16(%r15)# set host id
  190. .Lsie_skip:
  191. ni __SIE_PROG0C+3(%r14),0xfe # no longer in SIE
  192. lctlg %c1,%c1,__LC_USER_ASCE # load primary asce
  193. .Lsie_done:
  194. # some program checks are suppressing. C code (e.g. do_protection_exception)
  195. # will rewind the PSW by the ILC, which is 4 bytes in case of SIE. Other
  196. # instructions between sie64a and .Lsie_done should not cause program
  197. # interrupts. So lets use a nop (47 00 00 00) as a landing pad.
  198. # See also .Lcleanup_sie
  199. .Lrewind_pad:
  200. nop 0
  201. .globl sie_exit
  202. sie_exit:
  203. lg %r14,__SF_EMPTY+8(%r15) # load guest register save area
  204. stmg %r0,%r13,0(%r14) # save guest gprs 0-13
  205. lmg %r6,%r14,__SF_GPRS(%r15) # restore kernel registers
  206. lg %r2,__SF_EMPTY+24(%r15) # return exit reason code
  207. br %r14
  208. .Lsie_fault:
  209. lghi %r14,-EFAULT
  210. stg %r14,__SF_EMPTY+24(%r15) # set exit reason code
  211. j sie_exit
  212. EX_TABLE(.Lrewind_pad,.Lsie_fault)
  213. EX_TABLE(sie_exit,.Lsie_fault)
  214. #endif
  215. /*
  216. * SVC interrupt handler routine. System calls are synchronous events and
  217. * are executed with interrupts enabled.
  218. */
  219. ENTRY(system_call)
  220. stpt __LC_SYNC_ENTER_TIMER
  221. .Lsysc_stmg:
  222. stmg %r8,%r15,__LC_SAVE_AREA_SYNC
  223. lg %r10,__LC_LAST_BREAK
  224. lg %r12,__LC_THREAD_INFO
  225. lghi %r14,_PIF_SYSCALL
  226. .Lsysc_per:
  227. lg %r15,__LC_KERNEL_STACK
  228. la %r11,STACK_FRAME_OVERHEAD(%r15) # pointer to pt_regs
  229. LAST_BREAK %r13
  230. .Lsysc_vtime:
  231. UPDATE_VTIME %r10,%r13,__LC_SYNC_ENTER_TIMER
  232. stmg %r0,%r7,__PT_R0(%r11)
  233. mvc __PT_R8(64,%r11),__LC_SAVE_AREA_SYNC
  234. mvc __PT_PSW(16,%r11),__LC_SVC_OLD_PSW
  235. mvc __PT_INT_CODE(4,%r11),__LC_SVC_ILC
  236. stg %r14,__PT_FLAGS(%r11)
  237. .Lsysc_do_svc:
  238. lg %r10,__TI_sysc_table(%r12) # address of system call table
  239. llgh %r8,__PT_INT_CODE+2(%r11)
  240. slag %r8,%r8,2 # shift and test for svc 0
  241. jnz .Lsysc_nr_ok
  242. # svc 0: system call number in %r1
  243. llgfr %r1,%r1 # clear high word in r1
  244. cghi %r1,NR_syscalls
  245. jnl .Lsysc_nr_ok
  246. sth %r1,__PT_INT_CODE+2(%r11)
  247. slag %r8,%r1,2
  248. .Lsysc_nr_ok:
  249. xc __SF_BACKCHAIN(8,%r15),__SF_BACKCHAIN(%r15)
  250. stg %r2,__PT_ORIG_GPR2(%r11)
  251. stg %r7,STACK_FRAME_OVERHEAD(%r15)
  252. lgf %r9,0(%r8,%r10) # get system call add.
  253. tm __TI_flags+7(%r12),_TIF_TRACE
  254. jnz .Lsysc_tracesys
  255. basr %r14,%r9 # call sys_xxxx
  256. stg %r2,__PT_R2(%r11) # store return value
  257. .Lsysc_return:
  258. LOCKDEP_SYS_EXIT
  259. .Lsysc_tif:
  260. tm __PT_FLAGS+7(%r11),_PIF_WORK
  261. jnz .Lsysc_work
  262. tm __TI_flags+7(%r12),_TIF_WORK
  263. jnz .Lsysc_work # check for work
  264. tm __LC_CPU_FLAGS+7,_CIF_WORK
  265. jnz .Lsysc_work
  266. .Lsysc_restore:
  267. lg %r14,__LC_VDSO_PER_CPU
  268. lmg %r0,%r10,__PT_R0(%r11)
  269. mvc __LC_RETURN_PSW(16),__PT_PSW(%r11)
  270. stpt __LC_EXIT_TIMER
  271. mvc __VDSO_ECTG_BASE(16,%r14),__LC_EXIT_TIMER
  272. lmg %r11,%r15,__PT_R11(%r11)
  273. lpswe __LC_RETURN_PSW
  274. .Lsysc_done:
  275. #
  276. # One of the work bits is on. Find out which one.
  277. #
  278. .Lsysc_work:
  279. tm __LC_CPU_FLAGS+7,_CIF_MCCK_PENDING
  280. jo .Lsysc_mcck_pending
  281. tm __TI_flags+7(%r12),_TIF_NEED_RESCHED
  282. jo .Lsysc_reschedule
  283. #ifdef CONFIG_UPROBES
  284. tm __TI_flags+7(%r12),_TIF_UPROBE
  285. jo .Lsysc_uprobe_notify
  286. #endif
  287. tm __PT_FLAGS+7(%r11),_PIF_PER_TRAP
  288. jo .Lsysc_singlestep
  289. tm __TI_flags+7(%r12),_TIF_SIGPENDING
  290. jo .Lsysc_sigpending
  291. tm __TI_flags+7(%r12),_TIF_NOTIFY_RESUME
  292. jo .Lsysc_notify_resume
  293. tm __LC_CPU_FLAGS+7,_CIF_FPU
  294. jo .Lsysc_vxrs
  295. tm __LC_CPU_FLAGS+7,_CIF_ASCE
  296. jo .Lsysc_uaccess
  297. j .Lsysc_return # beware of critical section cleanup
  298. #
  299. # _TIF_NEED_RESCHED is set, call schedule
  300. #
  301. .Lsysc_reschedule:
  302. larl %r14,.Lsysc_return
  303. jg schedule
  304. #
  305. # _CIF_MCCK_PENDING is set, call handler
  306. #
  307. .Lsysc_mcck_pending:
  308. larl %r14,.Lsysc_return
  309. jg s390_handle_mcck # TIF bit will be cleared by handler
  310. #
  311. # _CIF_ASCE is set, load user space asce
  312. #
  313. .Lsysc_uaccess:
  314. ni __LC_CPU_FLAGS+7,255-_CIF_ASCE
  315. lctlg %c1,%c1,__LC_USER_ASCE # load primary asce
  316. j .Lsysc_return
  317. #
  318. # CIF_FPU is set, restore floating-point controls and floating-point registers.
  319. #
  320. .Lsysc_vxrs:
  321. larl %r14,.Lsysc_return
  322. jg load_fpu_regs
  323. #
  324. # _TIF_SIGPENDING is set, call do_signal
  325. #
  326. .Lsysc_sigpending:
  327. lgr %r2,%r11 # pass pointer to pt_regs
  328. brasl %r14,do_signal
  329. tm __PT_FLAGS+7(%r11),_PIF_SYSCALL
  330. jno .Lsysc_return
  331. lmg %r2,%r7,__PT_R2(%r11) # load svc arguments
  332. lg %r10,__TI_sysc_table(%r12) # address of system call table
  333. lghi %r8,0 # svc 0 returns -ENOSYS
  334. llgh %r1,__PT_INT_CODE+2(%r11) # load new svc number
  335. cghi %r1,NR_syscalls
  336. jnl .Lsysc_nr_ok # invalid svc number -> do svc 0
  337. slag %r8,%r1,2
  338. j .Lsysc_nr_ok # restart svc
  339. #
  340. # _TIF_NOTIFY_RESUME is set, call do_notify_resume
  341. #
  342. .Lsysc_notify_resume:
  343. lgr %r2,%r11 # pass pointer to pt_regs
  344. larl %r14,.Lsysc_return
  345. jg do_notify_resume
  346. #
  347. # _TIF_UPROBE is set, call uprobe_notify_resume
  348. #
  349. #ifdef CONFIG_UPROBES
  350. .Lsysc_uprobe_notify:
  351. lgr %r2,%r11 # pass pointer to pt_regs
  352. larl %r14,.Lsysc_return
  353. jg uprobe_notify_resume
  354. #endif
  355. #
  356. # _PIF_PER_TRAP is set, call do_per_trap
  357. #
  358. .Lsysc_singlestep:
  359. ni __PT_FLAGS+7(%r11),255-_PIF_PER_TRAP
  360. lgr %r2,%r11 # pass pointer to pt_regs
  361. larl %r14,.Lsysc_return
  362. jg do_per_trap
  363. #
  364. # call tracehook_report_syscall_entry/tracehook_report_syscall_exit before
  365. # and after the system call
  366. #
  367. .Lsysc_tracesys:
  368. lgr %r2,%r11 # pass pointer to pt_regs
  369. la %r3,0
  370. llgh %r0,__PT_INT_CODE+2(%r11)
  371. stg %r0,__PT_R2(%r11)
  372. brasl %r14,do_syscall_trace_enter
  373. lghi %r0,NR_syscalls
  374. clgr %r0,%r2
  375. jnh .Lsysc_tracenogo
  376. sllg %r8,%r2,2
  377. lgf %r9,0(%r8,%r10)
  378. .Lsysc_tracego:
  379. lmg %r3,%r7,__PT_R3(%r11)
  380. stg %r7,STACK_FRAME_OVERHEAD(%r15)
  381. lg %r2,__PT_ORIG_GPR2(%r11)
  382. basr %r14,%r9 # call sys_xxx
  383. stg %r2,__PT_R2(%r11) # store return value
  384. .Lsysc_tracenogo:
  385. tm __TI_flags+7(%r12),_TIF_TRACE
  386. jz .Lsysc_return
  387. lgr %r2,%r11 # pass pointer to pt_regs
  388. larl %r14,.Lsysc_return
  389. jg do_syscall_trace_exit
  390. #
  391. # a new process exits the kernel with ret_from_fork
  392. #
  393. ENTRY(ret_from_fork)
  394. la %r11,STACK_FRAME_OVERHEAD(%r15)
  395. lg %r12,__LC_THREAD_INFO
  396. brasl %r14,schedule_tail
  397. TRACE_IRQS_ON
  398. ssm __LC_SVC_NEW_PSW # reenable interrupts
  399. tm __PT_PSW+1(%r11),0x01 # forking a kernel thread ?
  400. jne .Lsysc_tracenogo
  401. # it's a kernel thread
  402. lmg %r9,%r10,__PT_R9(%r11) # load gprs
  403. ENTRY(kernel_thread_starter)
  404. la %r2,0(%r10)
  405. basr %r14,%r9
  406. j .Lsysc_tracenogo
  407. /*
  408. * Program check handler routine
  409. */
  410. ENTRY(pgm_check_handler)
  411. stpt __LC_SYNC_ENTER_TIMER
  412. stmg %r8,%r15,__LC_SAVE_AREA_SYNC
  413. lg %r10,__LC_LAST_BREAK
  414. lg %r12,__LC_THREAD_INFO
  415. larl %r13,cleanup_critical
  416. lmg %r8,%r9,__LC_PGM_OLD_PSW
  417. tmhh %r8,0x0001 # test problem state bit
  418. jnz 2f # -> fault in user space
  419. #if IS_ENABLED(CONFIG_KVM)
  420. # cleanup critical section for sie64a
  421. lgr %r14,%r9
  422. slg %r14,BASED(.Lsie_critical_start)
  423. clg %r14,BASED(.Lsie_critical_length)
  424. jhe 0f
  425. brasl %r14,.Lcleanup_sie
  426. #endif
  427. 0: tmhh %r8,0x4000 # PER bit set in old PSW ?
  428. jnz 1f # -> enabled, can't be a double fault
  429. tm __LC_PGM_ILC+3,0x80 # check for per exception
  430. jnz .Lpgm_svcper # -> single stepped svc
  431. 1: CHECK_STACK STACK_SIZE,__LC_SAVE_AREA_SYNC
  432. aghi %r15,-(STACK_FRAME_OVERHEAD + __PT_SIZE)
  433. j 3f
  434. 2: LAST_BREAK %r14
  435. UPDATE_VTIME %r14,%r15,__LC_SYNC_ENTER_TIMER
  436. lg %r15,__LC_KERNEL_STACK
  437. lg %r14,__TI_task(%r12)
  438. aghi %r14,__TASK_thread # pointer to thread_struct
  439. lghi %r13,__LC_PGM_TDB
  440. tm __LC_PGM_ILC+2,0x02 # check for transaction abort
  441. jz 3f
  442. mvc __THREAD_trap_tdb(256,%r14),0(%r13)
  443. 3: la %r11,STACK_FRAME_OVERHEAD(%r15)
  444. stmg %r0,%r7,__PT_R0(%r11)
  445. mvc __PT_R8(64,%r11),__LC_SAVE_AREA_SYNC
  446. stmg %r8,%r9,__PT_PSW(%r11)
  447. mvc __PT_INT_CODE(4,%r11),__LC_PGM_ILC
  448. mvc __PT_INT_PARM_LONG(8,%r11),__LC_TRANS_EXC_CODE
  449. xc __PT_FLAGS(8,%r11),__PT_FLAGS(%r11)
  450. stg %r10,__PT_ARGS(%r11)
  451. tm __LC_PGM_ILC+3,0x80 # check for per exception
  452. jz 4f
  453. tmhh %r8,0x0001 # kernel per event ?
  454. jz .Lpgm_kprobe
  455. oi __PT_FLAGS+7(%r11),_PIF_PER_TRAP
  456. mvc __THREAD_per_address(8,%r14),__LC_PER_ADDRESS
  457. mvc __THREAD_per_cause(2,%r14),__LC_PER_CODE
  458. mvc __THREAD_per_paid(1,%r14),__LC_PER_ACCESS_ID
  459. 4: REENABLE_IRQS
  460. xc __SF_BACKCHAIN(8,%r15),__SF_BACKCHAIN(%r15)
  461. larl %r1,pgm_check_table
  462. llgh %r10,__PT_INT_CODE+2(%r11)
  463. nill %r10,0x007f
  464. sll %r10,2
  465. je .Lpgm_return
  466. lgf %r1,0(%r10,%r1) # load address of handler routine
  467. lgr %r2,%r11 # pass pointer to pt_regs
  468. basr %r14,%r1 # branch to interrupt-handler
  469. .Lpgm_return:
  470. LOCKDEP_SYS_EXIT
  471. tm __PT_PSW+1(%r11),0x01 # returning to user ?
  472. jno .Lsysc_restore
  473. j .Lsysc_tif
  474. #
  475. # PER event in supervisor state, must be kprobes
  476. #
  477. .Lpgm_kprobe:
  478. REENABLE_IRQS
  479. xc __SF_BACKCHAIN(8,%r15),__SF_BACKCHAIN(%r15)
  480. lgr %r2,%r11 # pass pointer to pt_regs
  481. brasl %r14,do_per_trap
  482. j .Lpgm_return
  483. #
  484. # single stepped system call
  485. #
  486. .Lpgm_svcper:
  487. mvc __LC_RETURN_PSW(8),__LC_SVC_NEW_PSW
  488. larl %r14,.Lsysc_per
  489. stg %r14,__LC_RETURN_PSW+8
  490. lghi %r14,_PIF_SYSCALL | _PIF_PER_TRAP
  491. lpswe __LC_RETURN_PSW # branch to .Lsysc_per and enable irqs
  492. /*
  493. * IO interrupt handler routine
  494. */
  495. ENTRY(io_int_handler)
  496. STCK __LC_INT_CLOCK
  497. stpt __LC_ASYNC_ENTER_TIMER
  498. stmg %r8,%r15,__LC_SAVE_AREA_ASYNC
  499. lg %r10,__LC_LAST_BREAK
  500. lg %r12,__LC_THREAD_INFO
  501. larl %r13,cleanup_critical
  502. lmg %r8,%r9,__LC_IO_OLD_PSW
  503. SWITCH_ASYNC __LC_SAVE_AREA_ASYNC,__LC_ASYNC_ENTER_TIMER
  504. stmg %r0,%r7,__PT_R0(%r11)
  505. mvc __PT_R8(64,%r11),__LC_SAVE_AREA_ASYNC
  506. stmg %r8,%r9,__PT_PSW(%r11)
  507. mvc __PT_INT_CODE(12,%r11),__LC_SUBCHANNEL_ID
  508. xc __PT_FLAGS(8,%r11),__PT_FLAGS(%r11)
  509. TRACE_IRQS_OFF
  510. xc __SF_BACKCHAIN(8,%r15),__SF_BACKCHAIN(%r15)
  511. .Lio_loop:
  512. lgr %r2,%r11 # pass pointer to pt_regs
  513. lghi %r3,IO_INTERRUPT
  514. tm __PT_INT_CODE+8(%r11),0x80 # adapter interrupt ?
  515. jz .Lio_call
  516. lghi %r3,THIN_INTERRUPT
  517. .Lio_call:
  518. brasl %r14,do_IRQ
  519. tm __LC_MACHINE_FLAGS+6,0x10 # MACHINE_FLAG_LPAR
  520. jz .Lio_return
  521. tpi 0
  522. jz .Lio_return
  523. mvc __PT_INT_CODE(12,%r11),__LC_SUBCHANNEL_ID
  524. j .Lio_loop
  525. .Lio_return:
  526. LOCKDEP_SYS_EXIT
  527. TRACE_IRQS_ON
  528. .Lio_tif:
  529. tm __TI_flags+7(%r12),_TIF_WORK
  530. jnz .Lio_work # there is work to do (signals etc.)
  531. tm __LC_CPU_FLAGS+7,_CIF_WORK
  532. jnz .Lio_work
  533. .Lio_restore:
  534. lg %r14,__LC_VDSO_PER_CPU
  535. lmg %r0,%r10,__PT_R0(%r11)
  536. mvc __LC_RETURN_PSW(16),__PT_PSW(%r11)
  537. stpt __LC_EXIT_TIMER
  538. mvc __VDSO_ECTG_BASE(16,%r14),__LC_EXIT_TIMER
  539. lmg %r11,%r15,__PT_R11(%r11)
  540. lpswe __LC_RETURN_PSW
  541. .Lio_done:
  542. #
  543. # There is work todo, find out in which context we have been interrupted:
  544. # 1) if we return to user space we can do all _TIF_WORK work
  545. # 2) if we return to kernel code and kvm is enabled check if we need to
  546. # modify the psw to leave SIE
  547. # 3) if we return to kernel code and preemptive scheduling is enabled check
  548. # the preemption counter and if it is zero call preempt_schedule_irq
  549. # Before any work can be done, a switch to the kernel stack is required.
  550. #
  551. .Lio_work:
  552. tm __PT_PSW+1(%r11),0x01 # returning to user ?
  553. jo .Lio_work_user # yes -> do resched & signal
  554. #ifdef CONFIG_PREEMPT
  555. # check for preemptive scheduling
  556. icm %r0,15,__TI_precount(%r12)
  557. jnz .Lio_restore # preemption is disabled
  558. tm __TI_flags+7(%r12),_TIF_NEED_RESCHED
  559. jno .Lio_restore
  560. # switch to kernel stack
  561. lg %r1,__PT_R15(%r11)
  562. aghi %r1,-(STACK_FRAME_OVERHEAD + __PT_SIZE)
  563. mvc STACK_FRAME_OVERHEAD(__PT_SIZE,%r1),0(%r11)
  564. xc __SF_BACKCHAIN(8,%r1),__SF_BACKCHAIN(%r1)
  565. la %r11,STACK_FRAME_OVERHEAD(%r1)
  566. lgr %r15,%r1
  567. # TRACE_IRQS_ON already done at .Lio_return, call
  568. # TRACE_IRQS_OFF to keep things symmetrical
  569. TRACE_IRQS_OFF
  570. brasl %r14,preempt_schedule_irq
  571. j .Lio_return
  572. #else
  573. j .Lio_restore
  574. #endif
  575. #
  576. # Need to do work before returning to userspace, switch to kernel stack
  577. #
  578. .Lio_work_user:
  579. lg %r1,__LC_KERNEL_STACK
  580. mvc STACK_FRAME_OVERHEAD(__PT_SIZE,%r1),0(%r11)
  581. xc __SF_BACKCHAIN(8,%r1),__SF_BACKCHAIN(%r1)
  582. la %r11,STACK_FRAME_OVERHEAD(%r1)
  583. lgr %r15,%r1
  584. #
  585. # One of the work bits is on. Find out which one.
  586. #
  587. .Lio_work_tif:
  588. tm __LC_CPU_FLAGS+7,_CIF_MCCK_PENDING
  589. jo .Lio_mcck_pending
  590. tm __TI_flags+7(%r12),_TIF_NEED_RESCHED
  591. jo .Lio_reschedule
  592. tm __TI_flags+7(%r12),_TIF_SIGPENDING
  593. jo .Lio_sigpending
  594. tm __TI_flags+7(%r12),_TIF_NOTIFY_RESUME
  595. jo .Lio_notify_resume
  596. tm __LC_CPU_FLAGS+7,_CIF_FPU
  597. jo .Lio_vxrs
  598. tm __LC_CPU_FLAGS+7,_CIF_ASCE
  599. jo .Lio_uaccess
  600. j .Lio_return # beware of critical section cleanup
  601. #
  602. # _CIF_MCCK_PENDING is set, call handler
  603. #
  604. .Lio_mcck_pending:
  605. # TRACE_IRQS_ON already done at .Lio_return
  606. brasl %r14,s390_handle_mcck # TIF bit will be cleared by handler
  607. TRACE_IRQS_OFF
  608. j .Lio_return
  609. #
  610. # _CIF_ASCE is set, load user space asce
  611. #
  612. .Lio_uaccess:
  613. ni __LC_CPU_FLAGS+7,255-_CIF_ASCE
  614. lctlg %c1,%c1,__LC_USER_ASCE # load primary asce
  615. j .Lio_return
  616. #
  617. # CIF_FPU is set, restore floating-point controls and floating-point registers.
  618. #
  619. .Lio_vxrs:
  620. larl %r14,.Lio_return
  621. jg load_fpu_regs
  622. #
  623. # _TIF_NEED_RESCHED is set, call schedule
  624. #
  625. .Lio_reschedule:
  626. # TRACE_IRQS_ON already done at .Lio_return
  627. ssm __LC_SVC_NEW_PSW # reenable interrupts
  628. brasl %r14,schedule # call scheduler
  629. ssm __LC_PGM_NEW_PSW # disable I/O and ext. interrupts
  630. TRACE_IRQS_OFF
  631. j .Lio_return
  632. #
  633. # _TIF_SIGPENDING or is set, call do_signal
  634. #
  635. .Lio_sigpending:
  636. # TRACE_IRQS_ON already done at .Lio_return
  637. ssm __LC_SVC_NEW_PSW # reenable interrupts
  638. lgr %r2,%r11 # pass pointer to pt_regs
  639. brasl %r14,do_signal
  640. ssm __LC_PGM_NEW_PSW # disable I/O and ext. interrupts
  641. TRACE_IRQS_OFF
  642. j .Lio_return
  643. #
  644. # _TIF_NOTIFY_RESUME or is set, call do_notify_resume
  645. #
  646. .Lio_notify_resume:
  647. # TRACE_IRQS_ON already done at .Lio_return
  648. ssm __LC_SVC_NEW_PSW # reenable interrupts
  649. lgr %r2,%r11 # pass pointer to pt_regs
  650. brasl %r14,do_notify_resume
  651. ssm __LC_PGM_NEW_PSW # disable I/O and ext. interrupts
  652. TRACE_IRQS_OFF
  653. j .Lio_return
  654. /*
  655. * External interrupt handler routine
  656. */
  657. ENTRY(ext_int_handler)
  658. STCK __LC_INT_CLOCK
  659. stpt __LC_ASYNC_ENTER_TIMER
  660. stmg %r8,%r15,__LC_SAVE_AREA_ASYNC
  661. lg %r10,__LC_LAST_BREAK
  662. lg %r12,__LC_THREAD_INFO
  663. larl %r13,cleanup_critical
  664. lmg %r8,%r9,__LC_EXT_OLD_PSW
  665. SWITCH_ASYNC __LC_SAVE_AREA_ASYNC,__LC_ASYNC_ENTER_TIMER
  666. stmg %r0,%r7,__PT_R0(%r11)
  667. mvc __PT_R8(64,%r11),__LC_SAVE_AREA_ASYNC
  668. stmg %r8,%r9,__PT_PSW(%r11)
  669. lghi %r1,__LC_EXT_PARAMS2
  670. mvc __PT_INT_CODE(4,%r11),__LC_EXT_CPU_ADDR
  671. mvc __PT_INT_PARM(4,%r11),__LC_EXT_PARAMS
  672. mvc __PT_INT_PARM_LONG(8,%r11),0(%r1)
  673. xc __PT_FLAGS(8,%r11),__PT_FLAGS(%r11)
  674. TRACE_IRQS_OFF
  675. xc __SF_BACKCHAIN(8,%r15),__SF_BACKCHAIN(%r15)
  676. lgr %r2,%r11 # pass pointer to pt_regs
  677. lghi %r3,EXT_INTERRUPT
  678. brasl %r14,do_IRQ
  679. j .Lio_return
  680. /*
  681. * Load idle PSW. The second "half" of this function is in .Lcleanup_idle.
  682. */
  683. ENTRY(psw_idle)
  684. stg %r3,__SF_EMPTY(%r15)
  685. larl %r1,.Lpsw_idle_lpsw+4
  686. stg %r1,__SF_EMPTY+8(%r15)
  687. #ifdef CONFIG_SMP
  688. larl %r1,smp_cpu_mtid
  689. llgf %r1,0(%r1)
  690. ltgr %r1,%r1
  691. jz .Lpsw_idle_stcctm
  692. .insn rsy,0xeb0000000017,%r1,5,__SF_EMPTY+16(%r15)
  693. .Lpsw_idle_stcctm:
  694. #endif
  695. STCK __CLOCK_IDLE_ENTER(%r2)
  696. stpt __TIMER_IDLE_ENTER(%r2)
  697. .Lpsw_idle_lpsw:
  698. lpswe __SF_EMPTY(%r15)
  699. br %r14
  700. .Lpsw_idle_end:
  701. /* Store floating-point controls and floating-point or vector extension
  702. * registers instead. A critical section cleanup assures that the registers
  703. * are stored even if interrupted for some other work. The register %r2
  704. * designates a struct fpu to store register contents. If the specified
  705. * structure does not contain a register save area, the register store is
  706. * omitted (see also comments in arch_dup_task_struct()).
  707. *
  708. * The CIF_FPU flag is set in any case. The CIF_FPU triggers a lazy restore
  709. * of the register contents at system call or io return.
  710. */
  711. ENTRY(save_fpu_regs)
  712. lg %r2,__LC_CURRENT
  713. aghi %r2,__TASK_thread
  714. tm __LC_CPU_FLAGS+7,_CIF_FPU
  715. bor %r14
  716. stfpc __THREAD_FPU_fpc(%r2)
  717. .Lsave_fpu_regs_fpc_end:
  718. lg %r3,__THREAD_FPU_regs(%r2)
  719. ltgr %r3,%r3
  720. jz .Lsave_fpu_regs_done # no save area -> set CIF_FPU
  721. tm __THREAD_FPU_flags+3(%r2),FPU_USE_VX
  722. jz .Lsave_fpu_regs_fp # no -> store FP regs
  723. .Lsave_fpu_regs_vx_low:
  724. VSTM %v0,%v15,0,%r3 # vstm 0,15,0(3)
  725. .Lsave_fpu_regs_vx_high:
  726. VSTM %v16,%v31,256,%r3 # vstm 16,31,256(3)
  727. j .Lsave_fpu_regs_done # -> set CIF_FPU flag
  728. .Lsave_fpu_regs_fp:
  729. std 0,0(%r3)
  730. std 1,8(%r3)
  731. std 2,16(%r3)
  732. std 3,24(%r3)
  733. std 4,32(%r3)
  734. std 5,40(%r3)
  735. std 6,48(%r3)
  736. std 7,56(%r3)
  737. std 8,64(%r3)
  738. std 9,72(%r3)
  739. std 10,80(%r3)
  740. std 11,88(%r3)
  741. std 12,96(%r3)
  742. std 13,104(%r3)
  743. std 14,112(%r3)
  744. std 15,120(%r3)
  745. .Lsave_fpu_regs_done:
  746. oi __LC_CPU_FLAGS+7,_CIF_FPU
  747. br %r14
  748. .Lsave_fpu_regs_end:
  749. /* Load floating-point controls and floating-point or vector extension
  750. * registers. A critical section cleanup assures that the register contents
  751. * are loaded even if interrupted for some other work. Depending on the saved
  752. * FP/VX state, the vector-enablement control, CR0.46, is either set or cleared.
  753. *
  754. * There are special calling conventions to fit into sysc and io return work:
  755. * %r15: <kernel stack>
  756. * The function requires:
  757. * %r4 and __SF_EMPTY+32(%r15)
  758. */
  759. load_fpu_regs:
  760. lg %r4,__LC_CURRENT
  761. aghi %r4,__TASK_thread
  762. tm __LC_CPU_FLAGS+7,_CIF_FPU
  763. bnor %r14
  764. lfpc __THREAD_FPU_fpc(%r4)
  765. stctg %c0,%c0,__SF_EMPTY+32(%r15) # store CR0
  766. tm __THREAD_FPU_flags+3(%r4),FPU_USE_VX # VX-enabled task ?
  767. lg %r4,__THREAD_FPU_regs(%r4) # %r4 <- reg save area
  768. jz .Lload_fpu_regs_fp_ctl # -> no VX, load FP regs
  769. .Lload_fpu_regs_vx_ctl:
  770. tm __SF_EMPTY+32+5(%r15),2 # test VX control
  771. jo .Lload_fpu_regs_vx
  772. oi __SF_EMPTY+32+5(%r15),2 # set VX control
  773. lctlg %c0,%c0,__SF_EMPTY+32(%r15)
  774. .Lload_fpu_regs_vx:
  775. VLM %v0,%v15,0,%r4
  776. .Lload_fpu_regs_vx_high:
  777. VLM %v16,%v31,256,%r4
  778. j .Lload_fpu_regs_done
  779. .Lload_fpu_regs_fp_ctl:
  780. tm __SF_EMPTY+32+5(%r15),2 # test VX control
  781. jz .Lload_fpu_regs_fp
  782. ni __SF_EMPTY+32+5(%r15),253 # clear VX control
  783. lctlg %c0,%c0,__SF_EMPTY+32(%r15)
  784. .Lload_fpu_regs_fp:
  785. ld 0,0(%r4)
  786. ld 1,8(%r4)
  787. ld 2,16(%r4)
  788. ld 3,24(%r4)
  789. ld 4,32(%r4)
  790. ld 5,40(%r4)
  791. ld 6,48(%r4)
  792. ld 7,56(%r4)
  793. ld 8,64(%r4)
  794. ld 9,72(%r4)
  795. ld 10,80(%r4)
  796. ld 11,88(%r4)
  797. ld 12,96(%r4)
  798. ld 13,104(%r4)
  799. ld 14,112(%r4)
  800. ld 15,120(%r4)
  801. .Lload_fpu_regs_done:
  802. ni __LC_CPU_FLAGS+7,255-_CIF_FPU
  803. br %r14
  804. .Lload_fpu_regs_end:
  805. /* Test and set the vector enablement control in CR0.46 */
  806. ENTRY(__ctl_set_vx)
  807. stctg %c0,%c0,__SF_EMPTY(%r15)
  808. tm __SF_EMPTY+5(%r15),2
  809. bor %r14
  810. oi __SF_EMPTY+5(%r15),2
  811. lctlg %c0,%c0,__SF_EMPTY(%r15)
  812. br %r14
  813. .L__ctl_set_vx_end:
  814. .L__critical_end:
  815. /*
  816. * Machine check handler routines
  817. */
  818. ENTRY(mcck_int_handler)
  819. STCK __LC_MCCK_CLOCK
  820. la %r1,4095 # revalidate r1
  821. spt __LC_CPU_TIMER_SAVE_AREA-4095(%r1) # revalidate cpu timer
  822. lmg %r0,%r15,__LC_GPREGS_SAVE_AREA-4095(%r1)# revalidate gprs
  823. lg %r10,__LC_LAST_BREAK
  824. lg %r12,__LC_THREAD_INFO
  825. larl %r13,cleanup_critical
  826. lmg %r8,%r9,__LC_MCK_OLD_PSW
  827. tm __LC_MCCK_CODE,0x80 # system damage?
  828. jo .Lmcck_panic # yes -> rest of mcck code invalid
  829. lghi %r14,__LC_CPU_TIMER_SAVE_AREA
  830. mvc __LC_MCCK_ENTER_TIMER(8),0(%r14)
  831. tm __LC_MCCK_CODE+5,0x02 # stored cpu timer value valid?
  832. jo 3f
  833. la %r14,__LC_SYNC_ENTER_TIMER
  834. clc 0(8,%r14),__LC_ASYNC_ENTER_TIMER
  835. jl 0f
  836. la %r14,__LC_ASYNC_ENTER_TIMER
  837. 0: clc 0(8,%r14),__LC_EXIT_TIMER
  838. jl 1f
  839. la %r14,__LC_EXIT_TIMER
  840. 1: clc 0(8,%r14),__LC_LAST_UPDATE_TIMER
  841. jl 2f
  842. la %r14,__LC_LAST_UPDATE_TIMER
  843. 2: spt 0(%r14)
  844. mvc __LC_MCCK_ENTER_TIMER(8),0(%r14)
  845. 3: tm __LC_MCCK_CODE+2,0x09 # mwp + ia of old psw valid?
  846. jno .Lmcck_panic # no -> skip cleanup critical
  847. SWITCH_ASYNC __LC_GPREGS_SAVE_AREA+64,__LC_MCCK_ENTER_TIMER
  848. .Lmcck_skip:
  849. lghi %r14,__LC_GPREGS_SAVE_AREA+64
  850. stmg %r0,%r7,__PT_R0(%r11)
  851. mvc __PT_R8(64,%r11),0(%r14)
  852. stmg %r8,%r9,__PT_PSW(%r11)
  853. xc __PT_FLAGS(8,%r11),__PT_FLAGS(%r11)
  854. xc __SF_BACKCHAIN(8,%r15),__SF_BACKCHAIN(%r15)
  855. lgr %r2,%r11 # pass pointer to pt_regs
  856. brasl %r14,s390_do_machine_check
  857. tm __PT_PSW+1(%r11),0x01 # returning to user ?
  858. jno .Lmcck_return
  859. lg %r1,__LC_KERNEL_STACK # switch to kernel stack
  860. mvc STACK_FRAME_OVERHEAD(__PT_SIZE,%r1),0(%r11)
  861. xc __SF_BACKCHAIN(8,%r1),__SF_BACKCHAIN(%r1)
  862. la %r11,STACK_FRAME_OVERHEAD(%r1)
  863. lgr %r15,%r1
  864. ssm __LC_PGM_NEW_PSW # turn dat on, keep irqs off
  865. tm __LC_CPU_FLAGS+7,_CIF_MCCK_PENDING
  866. jno .Lmcck_return
  867. TRACE_IRQS_OFF
  868. brasl %r14,s390_handle_mcck
  869. TRACE_IRQS_ON
  870. .Lmcck_return:
  871. lg %r14,__LC_VDSO_PER_CPU
  872. lmg %r0,%r10,__PT_R0(%r11)
  873. mvc __LC_RETURN_MCCK_PSW(16),__PT_PSW(%r11) # move return PSW
  874. tm __LC_RETURN_MCCK_PSW+1,0x01 # returning to user ?
  875. jno 0f
  876. stpt __LC_EXIT_TIMER
  877. mvc __VDSO_ECTG_BASE(16,%r14),__LC_EXIT_TIMER
  878. 0: lmg %r11,%r15,__PT_R11(%r11)
  879. lpswe __LC_RETURN_MCCK_PSW
  880. .Lmcck_panic:
  881. lg %r15,__LC_PANIC_STACK
  882. aghi %r15,-(STACK_FRAME_OVERHEAD + __PT_SIZE)
  883. j .Lmcck_skip
  884. #
  885. # PSW restart interrupt handler
  886. #
  887. ENTRY(restart_int_handler)
  888. stg %r15,__LC_SAVE_AREA_RESTART
  889. lg %r15,__LC_RESTART_STACK
  890. aghi %r15,-__PT_SIZE # create pt_regs on stack
  891. xc 0(__PT_SIZE,%r15),0(%r15)
  892. stmg %r0,%r14,__PT_R0(%r15)
  893. mvc __PT_R15(8,%r15),__LC_SAVE_AREA_RESTART
  894. mvc __PT_PSW(16,%r15),__LC_RST_OLD_PSW # store restart old psw
  895. aghi %r15,-STACK_FRAME_OVERHEAD # create stack frame on stack
  896. xc 0(STACK_FRAME_OVERHEAD,%r15),0(%r15)
  897. lg %r1,__LC_RESTART_FN # load fn, parm & source cpu
  898. lg %r2,__LC_RESTART_DATA
  899. lg %r3,__LC_RESTART_SOURCE
  900. ltgr %r3,%r3 # test source cpu address
  901. jm 1f # negative -> skip source stop
  902. 0: sigp %r4,%r3,SIGP_SENSE # sigp sense to source cpu
  903. brc 10,0b # wait for status stored
  904. 1: basr %r14,%r1 # call function
  905. stap __SF_EMPTY(%r15) # store cpu address
  906. llgh %r3,__SF_EMPTY(%r15)
  907. 2: sigp %r4,%r3,SIGP_STOP # sigp stop to current cpu
  908. brc 2,2b
  909. 3: j 3b
  910. .section .kprobes.text, "ax"
  911. #ifdef CONFIG_CHECK_STACK
  912. /*
  913. * The synchronous or the asynchronous stack overflowed. We are dead.
  914. * No need to properly save the registers, we are going to panic anyway.
  915. * Setup a pt_regs so that show_trace can provide a good call trace.
  916. */
  917. stack_overflow:
  918. lg %r15,__LC_PANIC_STACK # change to panic stack
  919. la %r11,STACK_FRAME_OVERHEAD(%r15)
  920. stmg %r0,%r7,__PT_R0(%r11)
  921. stmg %r8,%r9,__PT_PSW(%r11)
  922. mvc __PT_R8(64,%r11),0(%r14)
  923. stg %r10,__PT_ORIG_GPR2(%r11) # store last break to orig_gpr2
  924. xc __SF_BACKCHAIN(8,%r15),__SF_BACKCHAIN(%r15)
  925. lgr %r2,%r11 # pass pointer to pt_regs
  926. jg kernel_stack_overflow
  927. #endif
  928. cleanup_critical:
  929. #if IS_ENABLED(CONFIG_KVM)
  930. clg %r9,BASED(.Lcleanup_table_sie) # .Lsie_gmap
  931. jl 0f
  932. clg %r9,BASED(.Lcleanup_table_sie+8)# .Lsie_done
  933. jl .Lcleanup_sie
  934. #endif
  935. clg %r9,BASED(.Lcleanup_table) # system_call
  936. jl 0f
  937. clg %r9,BASED(.Lcleanup_table+8) # .Lsysc_do_svc
  938. jl .Lcleanup_system_call
  939. clg %r9,BASED(.Lcleanup_table+16) # .Lsysc_tif
  940. jl 0f
  941. clg %r9,BASED(.Lcleanup_table+24) # .Lsysc_restore
  942. jl .Lcleanup_sysc_tif
  943. clg %r9,BASED(.Lcleanup_table+32) # .Lsysc_done
  944. jl .Lcleanup_sysc_restore
  945. clg %r9,BASED(.Lcleanup_table+40) # .Lio_tif
  946. jl 0f
  947. clg %r9,BASED(.Lcleanup_table+48) # .Lio_restore
  948. jl .Lcleanup_io_tif
  949. clg %r9,BASED(.Lcleanup_table+56) # .Lio_done
  950. jl .Lcleanup_io_restore
  951. clg %r9,BASED(.Lcleanup_table+64) # psw_idle
  952. jl 0f
  953. clg %r9,BASED(.Lcleanup_table+72) # .Lpsw_idle_end
  954. jl .Lcleanup_idle
  955. clg %r9,BASED(.Lcleanup_table+80) # save_fpu_regs
  956. jl 0f
  957. clg %r9,BASED(.Lcleanup_table+88) # .Lsave_fpu_regs_end
  958. jl .Lcleanup_save_fpu_regs
  959. clg %r9,BASED(.Lcleanup_table+96) # load_fpu_regs
  960. jl 0f
  961. clg %r9,BASED(.Lcleanup_table+104) # .Lload_fpu_regs_end
  962. jl .Lcleanup_load_fpu_regs
  963. clg %r9,BASED(.Lcleanup_table+112) # __ctl_set_vx
  964. jl 0f
  965. clg %r9,BASED(.Lcleanup_table+120) # .L__ctl_set_vx_end
  966. jl .Lcleanup___ctl_set_vx
  967. 0: br %r14
  968. .align 8
  969. .Lcleanup_table:
  970. .quad system_call
  971. .quad .Lsysc_do_svc
  972. .quad .Lsysc_tif
  973. .quad .Lsysc_restore
  974. .quad .Lsysc_done
  975. .quad .Lio_tif
  976. .quad .Lio_restore
  977. .quad .Lio_done
  978. .quad psw_idle
  979. .quad .Lpsw_idle_end
  980. .quad save_fpu_regs
  981. .quad .Lsave_fpu_regs_end
  982. .quad load_fpu_regs
  983. .quad .Lload_fpu_regs_end
  984. .quad __ctl_set_vx
  985. .quad .L__ctl_set_vx_end
  986. #if IS_ENABLED(CONFIG_KVM)
  987. .Lcleanup_table_sie:
  988. .quad .Lsie_gmap
  989. .quad .Lsie_done
  990. .Lcleanup_sie:
  991. lg %r9,__SF_EMPTY(%r15) # get control block pointer
  992. tm __LC_MACHINE_FLAGS+6,0x20 # MACHINE_FLAG_LPP
  993. jz 0f
  994. .insn s,0xb2800000,__SF_EMPTY+16(%r15)# set host id
  995. 0: ni __SIE_PROG0C+3(%r9),0xfe # no longer in SIE
  996. lctlg %c1,%c1,__LC_USER_ASCE # load primary asce
  997. larl %r9,sie_exit # skip forward to sie_exit
  998. br %r14
  999. #endif
  1000. .Lcleanup_system_call:
  1001. # check if stpt has been executed
  1002. clg %r9,BASED(.Lcleanup_system_call_insn)
  1003. jh 0f
  1004. mvc __LC_SYNC_ENTER_TIMER(8),__LC_ASYNC_ENTER_TIMER
  1005. cghi %r11,__LC_SAVE_AREA_ASYNC
  1006. je 0f
  1007. mvc __LC_SYNC_ENTER_TIMER(8),__LC_MCCK_ENTER_TIMER
  1008. 0: # check if stmg has been executed
  1009. clg %r9,BASED(.Lcleanup_system_call_insn+8)
  1010. jh 0f
  1011. mvc __LC_SAVE_AREA_SYNC(64),0(%r11)
  1012. 0: # check if base register setup + TIF bit load has been done
  1013. clg %r9,BASED(.Lcleanup_system_call_insn+16)
  1014. jhe 0f
  1015. # set up saved registers r10 and r12
  1016. stg %r10,16(%r11) # r10 last break
  1017. stg %r12,32(%r11) # r12 thread-info pointer
  1018. 0: # check if the user time update has been done
  1019. clg %r9,BASED(.Lcleanup_system_call_insn+24)
  1020. jh 0f
  1021. lg %r15,__LC_EXIT_TIMER
  1022. slg %r15,__LC_SYNC_ENTER_TIMER
  1023. alg %r15,__LC_USER_TIMER
  1024. stg %r15,__LC_USER_TIMER
  1025. 0: # check if the system time update has been done
  1026. clg %r9,BASED(.Lcleanup_system_call_insn+32)
  1027. jh 0f
  1028. lg %r15,__LC_LAST_UPDATE_TIMER
  1029. slg %r15,__LC_EXIT_TIMER
  1030. alg %r15,__LC_SYSTEM_TIMER
  1031. stg %r15,__LC_SYSTEM_TIMER
  1032. 0: # update accounting time stamp
  1033. mvc __LC_LAST_UPDATE_TIMER(8),__LC_SYNC_ENTER_TIMER
  1034. # do LAST_BREAK
  1035. lg %r9,16(%r11)
  1036. srag %r9,%r9,23
  1037. jz 0f
  1038. mvc __TI_last_break(8,%r12),16(%r11)
  1039. 0: # set up saved register r11
  1040. lg %r15,__LC_KERNEL_STACK
  1041. la %r9,STACK_FRAME_OVERHEAD(%r15)
  1042. stg %r9,24(%r11) # r11 pt_regs pointer
  1043. # fill pt_regs
  1044. mvc __PT_R8(64,%r9),__LC_SAVE_AREA_SYNC
  1045. stmg %r0,%r7,__PT_R0(%r9)
  1046. mvc __PT_PSW(16,%r9),__LC_SVC_OLD_PSW
  1047. mvc __PT_INT_CODE(4,%r9),__LC_SVC_ILC
  1048. xc __PT_FLAGS(8,%r9),__PT_FLAGS(%r9)
  1049. mvi __PT_FLAGS+7(%r9),_PIF_SYSCALL
  1050. # setup saved register r15
  1051. stg %r15,56(%r11) # r15 stack pointer
  1052. # set new psw address and exit
  1053. larl %r9,.Lsysc_do_svc
  1054. br %r14
  1055. .Lcleanup_system_call_insn:
  1056. .quad system_call
  1057. .quad .Lsysc_stmg
  1058. .quad .Lsysc_per
  1059. .quad .Lsysc_vtime+36
  1060. .quad .Lsysc_vtime+42
  1061. .Lcleanup_sysc_tif:
  1062. larl %r9,.Lsysc_tif
  1063. br %r14
  1064. .Lcleanup_sysc_restore:
  1065. clg %r9,BASED(.Lcleanup_sysc_restore_insn)
  1066. je 0f
  1067. lg %r9,24(%r11) # get saved pointer to pt_regs
  1068. mvc __LC_RETURN_PSW(16),__PT_PSW(%r9)
  1069. mvc 0(64,%r11),__PT_R8(%r9)
  1070. lmg %r0,%r7,__PT_R0(%r9)
  1071. 0: lmg %r8,%r9,__LC_RETURN_PSW
  1072. br %r14
  1073. .Lcleanup_sysc_restore_insn:
  1074. .quad .Lsysc_done - 4
  1075. .Lcleanup_io_tif:
  1076. larl %r9,.Lio_tif
  1077. br %r14
  1078. .Lcleanup_io_restore:
  1079. clg %r9,BASED(.Lcleanup_io_restore_insn)
  1080. je 0f
  1081. lg %r9,24(%r11) # get saved r11 pointer to pt_regs
  1082. mvc __LC_RETURN_PSW(16),__PT_PSW(%r9)
  1083. mvc 0(64,%r11),__PT_R8(%r9)
  1084. lmg %r0,%r7,__PT_R0(%r9)
  1085. 0: lmg %r8,%r9,__LC_RETURN_PSW
  1086. br %r14
  1087. .Lcleanup_io_restore_insn:
  1088. .quad .Lio_done - 4
  1089. .Lcleanup_idle:
  1090. # copy interrupt clock & cpu timer
  1091. mvc __CLOCK_IDLE_EXIT(8,%r2),__LC_INT_CLOCK
  1092. mvc __TIMER_IDLE_EXIT(8,%r2),__LC_ASYNC_ENTER_TIMER
  1093. cghi %r11,__LC_SAVE_AREA_ASYNC
  1094. je 0f
  1095. mvc __CLOCK_IDLE_EXIT(8,%r2),__LC_MCCK_CLOCK
  1096. mvc __TIMER_IDLE_EXIT(8,%r2),__LC_MCCK_ENTER_TIMER
  1097. 0: # check if stck & stpt have been executed
  1098. clg %r9,BASED(.Lcleanup_idle_insn)
  1099. jhe 1f
  1100. mvc __CLOCK_IDLE_ENTER(8,%r2),__CLOCK_IDLE_EXIT(%r2)
  1101. mvc __TIMER_IDLE_ENTER(8,%r2),__TIMER_IDLE_EXIT(%r2)
  1102. 1: # calculate idle cycles
  1103. #ifdef CONFIG_SMP
  1104. clg %r9,BASED(.Lcleanup_idle_insn)
  1105. jl 3f
  1106. larl %r1,smp_cpu_mtid
  1107. llgf %r1,0(%r1)
  1108. ltgr %r1,%r1
  1109. jz 3f
  1110. .insn rsy,0xeb0000000017,%r1,5,__SF_EMPTY+80(%r15)
  1111. larl %r3,mt_cycles
  1112. ag %r3,__LC_PERCPU_OFFSET
  1113. la %r4,__SF_EMPTY+16(%r15)
  1114. 2: lg %r0,0(%r3)
  1115. slg %r0,0(%r4)
  1116. alg %r0,64(%r4)
  1117. stg %r0,0(%r3)
  1118. la %r3,8(%r3)
  1119. la %r4,8(%r4)
  1120. brct %r1,2b
  1121. #endif
  1122. 3: # account system time going idle
  1123. lg %r9,__LC_STEAL_TIMER
  1124. alg %r9,__CLOCK_IDLE_ENTER(%r2)
  1125. slg %r9,__LC_LAST_UPDATE_CLOCK
  1126. stg %r9,__LC_STEAL_TIMER
  1127. mvc __LC_LAST_UPDATE_CLOCK(8),__CLOCK_IDLE_EXIT(%r2)
  1128. lg %r9,__LC_SYSTEM_TIMER
  1129. alg %r9,__LC_LAST_UPDATE_TIMER
  1130. slg %r9,__TIMER_IDLE_ENTER(%r2)
  1131. stg %r9,__LC_SYSTEM_TIMER
  1132. mvc __LC_LAST_UPDATE_TIMER(8),__TIMER_IDLE_EXIT(%r2)
  1133. # prepare return psw
  1134. nihh %r8,0xfcfd # clear irq & wait state bits
  1135. lg %r9,48(%r11) # return from psw_idle
  1136. br %r14
  1137. .Lcleanup_idle_insn:
  1138. .quad .Lpsw_idle_lpsw
  1139. .Lcleanup_save_fpu_regs:
  1140. tm __LC_CPU_FLAGS+7,_CIF_FPU
  1141. bor %r14
  1142. clg %r9,BASED(.Lcleanup_save_fpu_regs_done)
  1143. jhe 5f
  1144. clg %r9,BASED(.Lcleanup_save_fpu_regs_fp)
  1145. jhe 4f
  1146. clg %r9,BASED(.Lcleanup_save_fpu_regs_vx_high)
  1147. jhe 3f
  1148. clg %r9,BASED(.Lcleanup_save_fpu_regs_vx_low)
  1149. jhe 2f
  1150. clg %r9,BASED(.Lcleanup_save_fpu_fpc_end)
  1151. jhe 1f
  1152. lg %r2,__LC_CURRENT
  1153. aghi %r2,__TASK_thread
  1154. 0: # Store floating-point controls
  1155. stfpc __THREAD_FPU_fpc(%r2)
  1156. 1: # Load register save area and check if VX is active
  1157. lg %r3,__THREAD_FPU_regs(%r2)
  1158. ltgr %r3,%r3
  1159. jz 5f # no save area -> set CIF_FPU
  1160. tm __THREAD_FPU_flags+3(%r2),FPU_USE_VX
  1161. jz 4f # no VX -> store FP regs
  1162. 2: # Store vector registers (V0-V15)
  1163. VSTM %v0,%v15,0,%r3 # vstm 0,15,0(3)
  1164. 3: # Store vector registers (V16-V31)
  1165. VSTM %v16,%v31,256,%r3 # vstm 16,31,256(3)
  1166. j 5f # -> done, set CIF_FPU flag
  1167. 4: # Store floating-point registers
  1168. std 0,0(%r3)
  1169. std 1,8(%r3)
  1170. std 2,16(%r3)
  1171. std 3,24(%r3)
  1172. std 4,32(%r3)
  1173. std 5,40(%r3)
  1174. std 6,48(%r3)
  1175. std 7,56(%r3)
  1176. std 8,64(%r3)
  1177. std 9,72(%r3)
  1178. std 10,80(%r3)
  1179. std 11,88(%r3)
  1180. std 12,96(%r3)
  1181. std 13,104(%r3)
  1182. std 14,112(%r3)
  1183. std 15,120(%r3)
  1184. 5: # Set CIF_FPU flag
  1185. oi __LC_CPU_FLAGS+7,_CIF_FPU
  1186. lg %r9,48(%r11) # return from save_fpu_regs
  1187. br %r14
  1188. .Lcleanup_save_fpu_fpc_end:
  1189. .quad .Lsave_fpu_regs_fpc_end
  1190. .Lcleanup_save_fpu_regs_vx_low:
  1191. .quad .Lsave_fpu_regs_vx_low
  1192. .Lcleanup_save_fpu_regs_vx_high:
  1193. .quad .Lsave_fpu_regs_vx_high
  1194. .Lcleanup_save_fpu_regs_fp:
  1195. .quad .Lsave_fpu_regs_fp
  1196. .Lcleanup_save_fpu_regs_done:
  1197. .quad .Lsave_fpu_regs_done
  1198. .Lcleanup_load_fpu_regs:
  1199. tm __LC_CPU_FLAGS+7,_CIF_FPU
  1200. bnor %r14
  1201. clg %r9,BASED(.Lcleanup_load_fpu_regs_done)
  1202. jhe 1f
  1203. clg %r9,BASED(.Lcleanup_load_fpu_regs_fp)
  1204. jhe 2f
  1205. clg %r9,BASED(.Lcleanup_load_fpu_regs_fp_ctl)
  1206. jhe 3f
  1207. clg %r9,BASED(.Lcleanup_load_fpu_regs_vx_high)
  1208. jhe 4f
  1209. clg %r9,BASED(.Lcleanup_load_fpu_regs_vx)
  1210. jhe 5f
  1211. clg %r9,BASED(.Lcleanup_load_fpu_regs_vx_ctl)
  1212. jhe 6f
  1213. lg %r4,__LC_CURRENT
  1214. aghi %r4,__TASK_thread
  1215. lfpc __THREAD_FPU_fpc(%r4)
  1216. tm __THREAD_FPU_flags+3(%r4),FPU_USE_VX # VX-enabled task ?
  1217. lg %r4,__THREAD_FPU_regs(%r4) # %r4 <- reg save area
  1218. jz 3f # -> no VX, load FP regs
  1219. 6: # Set VX-enablement control
  1220. stctg %c0,%c0,__SF_EMPTY+32(%r15) # store CR0
  1221. tm __SF_EMPTY+32+5(%r15),2 # test VX control
  1222. jo 5f
  1223. oi __SF_EMPTY+32+5(%r15),2 # set VX control
  1224. lctlg %c0,%c0,__SF_EMPTY+32(%r15)
  1225. 5: # Load V0 ..V15 registers
  1226. VLM %v0,%v15,0,%r4
  1227. 4: # Load V16..V31 registers
  1228. VLM %v16,%v31,256,%r4
  1229. j 1f
  1230. 3: # Clear VX-enablement control for FP
  1231. stctg %c0,%c0,__SF_EMPTY+32(%r15) # store CR0
  1232. tm __SF_EMPTY+32+5(%r15),2 # test VX control
  1233. jz 2f
  1234. ni __SF_EMPTY+32+5(%r15),253 # clear VX control
  1235. lctlg %c0,%c0,__SF_EMPTY+32(%r15)
  1236. 2: # Load floating-point registers
  1237. ld 0,0(%r4)
  1238. ld 1,8(%r4)
  1239. ld 2,16(%r4)
  1240. ld 3,24(%r4)
  1241. ld 4,32(%r4)
  1242. ld 5,40(%r4)
  1243. ld 6,48(%r4)
  1244. ld 7,56(%r4)
  1245. ld 8,64(%r4)
  1246. ld 9,72(%r4)
  1247. ld 10,80(%r4)
  1248. ld 11,88(%r4)
  1249. ld 12,96(%r4)
  1250. ld 13,104(%r4)
  1251. ld 14,112(%r4)
  1252. ld 15,120(%r4)
  1253. 1: # Clear CIF_FPU bit
  1254. ni __LC_CPU_FLAGS+7,255-_CIF_FPU
  1255. lg %r9,48(%r11) # return from load_fpu_regs
  1256. br %r14
  1257. .Lcleanup_load_fpu_regs_vx_ctl:
  1258. .quad .Lload_fpu_regs_vx_ctl
  1259. .Lcleanup_load_fpu_regs_vx:
  1260. .quad .Lload_fpu_regs_vx
  1261. .Lcleanup_load_fpu_regs_vx_high:
  1262. .quad .Lload_fpu_regs_vx_high
  1263. .Lcleanup_load_fpu_regs_fp_ctl:
  1264. .quad .Lload_fpu_regs_fp_ctl
  1265. .Lcleanup_load_fpu_regs_fp:
  1266. .quad .Lload_fpu_regs_fp
  1267. .Lcleanup_load_fpu_regs_done:
  1268. .quad .Lload_fpu_regs_done
  1269. .Lcleanup___ctl_set_vx:
  1270. stctg %c0,%c0,__SF_EMPTY(%r15)
  1271. tm __SF_EMPTY+5(%r15),2
  1272. bor %r14
  1273. oi __SF_EMPTY+5(%r15),2
  1274. lctlg %c0,%c0,__SF_EMPTY(%r15)
  1275. lg %r9,48(%r11) # return from __ctl_set_vx
  1276. br %r14
  1277. /*
  1278. * Integer constants
  1279. */
  1280. .align 8
  1281. .Lcritical_start:
  1282. .quad .L__critical_start
  1283. .Lcritical_length:
  1284. .quad .L__critical_end - .L__critical_start
  1285. #if IS_ENABLED(CONFIG_KVM)
  1286. .Lsie_critical_start:
  1287. .quad .Lsie_gmap
  1288. .Lsie_critical_length:
  1289. .quad .Lsie_done - .Lsie_gmap
  1290. #endif
  1291. .section .rodata, "a"
  1292. #define SYSCALL(esame,emu) .long esame
  1293. .globl sys_call_table
  1294. sys_call_table:
  1295. #include "syscalls.S"
  1296. #undef SYSCALL
  1297. #ifdef CONFIG_COMPAT
  1298. #define SYSCALL(esame,emu) .long emu
  1299. .globl sys_call_table_emu
  1300. sys_call_table_emu:
  1301. #include "syscalls.S"
  1302. #undef SYSCALL
  1303. #endif