proc.S 5.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227
  1. /*
  2. * Based on arch/arm/mm/proc.S
  3. *
  4. * Copyright (C) 2001 Deep Blue Solutions Ltd.
  5. * Copyright (C) 2012 ARM Ltd.
  6. * Author: Catalin Marinas <catalin.marinas@arm.com>
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License version 2 as
  10. * published by the Free Software Foundation.
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with this program. If not, see <http://www.gnu.org/licenses/>.
  19. */
  20. #include <linux/init.h>
  21. #include <linux/linkage.h>
  22. #include <asm/assembler.h>
  23. #include <asm/asm-offsets.h>
  24. #include <asm/hwcap.h>
  25. #include <asm/pgtable-hwdef.h>
  26. #include <asm/pgtable.h>
  27. #include "proc-macros.S"
  28. #ifdef CONFIG_ARM64_64K_PAGES
  29. #define TCR_TG_FLAGS TCR_TG0_64K | TCR_TG1_64K
  30. #else
  31. #define TCR_TG_FLAGS TCR_TG0_4K | TCR_TG1_4K
  32. #endif
  33. #define TCR_SMP_FLAGS TCR_SHARED
  34. /* PTWs cacheable, inner/outer WBWA */
  35. #define TCR_CACHE_FLAGS TCR_IRGN_WBWA | TCR_ORGN_WBWA
  36. #define MAIR(attr, mt) ((attr) << ((mt) * 8))
  37. /*
  38. * cpu_do_idle()
  39. *
  40. * Idle the processor (wait for interrupt).
  41. */
  42. ENTRY(cpu_do_idle)
  43. dsb sy // WFI may enter a low-power mode
  44. wfi
  45. ret
  46. ENDPROC(cpu_do_idle)
  47. #ifdef CONFIG_CPU_PM
  48. /**
  49. * cpu_do_suspend - save CPU registers context
  50. *
  51. * x0: virtual address of context pointer
  52. */
  53. ENTRY(cpu_do_suspend)
  54. mrs x2, tpidr_el0
  55. mrs x3, tpidrro_el0
  56. mrs x4, contextidr_el1
  57. mrs x5, mair_el1
  58. mrs x6, cpacr_el1
  59. mrs x7, ttbr1_el1
  60. mrs x8, tcr_el1
  61. mrs x9, vbar_el1
  62. mrs x10, mdscr_el1
  63. mrs x11, oslsr_el1
  64. mrs x12, sctlr_el1
  65. stp x2, x3, [x0]
  66. stp x4, x5, [x0, #16]
  67. stp x6, x7, [x0, #32]
  68. stp x8, x9, [x0, #48]
  69. stp x10, x11, [x0, #64]
  70. str x12, [x0, #80]
  71. ret
  72. ENDPROC(cpu_do_suspend)
  73. /**
  74. * cpu_do_resume - restore CPU register context
  75. *
  76. * x0: Physical address of context pointer
  77. * x1: ttbr0_el1 to be restored
  78. *
  79. * Returns:
  80. * sctlr_el1 value in x0
  81. */
  82. ENTRY(cpu_do_resume)
  83. /*
  84. * Invalidate local tlb entries before turning on MMU
  85. */
  86. tlbi vmalle1
  87. ldp x2, x3, [x0]
  88. ldp x4, x5, [x0, #16]
  89. ldp x6, x7, [x0, #32]
  90. ldp x8, x9, [x0, #48]
  91. ldp x10, x11, [x0, #64]
  92. ldr x12, [x0, #80]
  93. msr tpidr_el0, x2
  94. msr tpidrro_el0, x3
  95. msr contextidr_el1, x4
  96. msr mair_el1, x5
  97. msr cpacr_el1, x6
  98. msr ttbr0_el1, x1
  99. msr ttbr1_el1, x7
  100. tcr_set_idmap_t0sz x8, x7
  101. msr tcr_el1, x8
  102. msr vbar_el1, x9
  103. msr mdscr_el1, x10
  104. /*
  105. * Restore oslsr_el1 by writing oslar_el1
  106. */
  107. ubfx x11, x11, #1, #1
  108. msr oslar_el1, x11
  109. mov x0, x12
  110. dsb nsh // Make sure local tlb invalidation completed
  111. isb
  112. ret
  113. ENDPROC(cpu_do_resume)
  114. #endif
  115. /*
  116. * cpu_do_switch_mm(pgd_phys, tsk)
  117. *
  118. * Set the translation table base pointer to be pgd_phys.
  119. *
  120. * - pgd_phys - physical address of new TTB
  121. */
  122. ENTRY(cpu_do_switch_mm)
  123. mmid w1, x1 // get mm->context.id
  124. bfi x0, x1, #48, #16 // set the ASID
  125. msr ttbr0_el1, x0 // set TTBR0
  126. isb
  127. ret
  128. ENDPROC(cpu_do_switch_mm)
  129. .section ".text.init", #alloc, #execinstr
  130. /*
  131. * __cpu_setup
  132. *
  133. * Initialise the processor for turning the MMU on. Return in x0 the
  134. * value of the SCTLR_EL1 register.
  135. */
  136. ENTRY(__cpu_setup)
  137. tlbi vmalle1is // invalidate I + D TLBs
  138. dsb ish
  139. mov x0, #3 << 20
  140. msr cpacr_el1, x0 // Enable FP/ASIMD
  141. mov x0, #1 << 12 // Reset mdscr_el1 and disable
  142. msr mdscr_el1, x0 // access to the DCC from EL0
  143. /*
  144. * Memory region attributes for LPAE:
  145. *
  146. * n = AttrIndx[2:0]
  147. * n MAIR
  148. * DEVICE_nGnRnE 000 00000000
  149. * DEVICE_nGnRE 001 00000100
  150. * DEVICE_GRE 010 00001100
  151. * NORMAL_NC 011 01000100
  152. * NORMAL 100 11111111
  153. */
  154. ldr x5, =MAIR(0x00, MT_DEVICE_nGnRnE) | \
  155. MAIR(0x04, MT_DEVICE_nGnRE) | \
  156. MAIR(0x0c, MT_DEVICE_GRE) | \
  157. MAIR(0x44, MT_NORMAL_NC) | \
  158. MAIR(0xff, MT_NORMAL)
  159. msr mair_el1, x5
  160. /*
  161. * Prepare SCTLR
  162. */
  163. adr x5, crval
  164. ldp w5, w6, [x5]
  165. mrs x0, sctlr_el1
  166. bic x0, x0, x5 // clear bits
  167. orr x0, x0, x6 // set bits
  168. /*
  169. * Set/prepare TCR and TTBR. We use 512GB (39-bit) address range for
  170. * both user and kernel.
  171. */
  172. ldr x10, =TCR_TxSZ(VA_BITS) | TCR_CACHE_FLAGS | TCR_SMP_FLAGS | \
  173. TCR_TG_FLAGS | TCR_ASID16 | TCR_TBI0
  174. tcr_set_idmap_t0sz x10, x9
  175. /*
  176. * Read the PARange bits from ID_AA64MMFR0_EL1 and set the IPS bits in
  177. * TCR_EL1.
  178. */
  179. mrs x9, ID_AA64MMFR0_EL1
  180. bfi x10, x9, #32, #3
  181. #ifdef CONFIG_ARM64_HW_AFDBM
  182. /*
  183. * Hardware update of the Access and Dirty bits.
  184. */
  185. mrs x9, ID_AA64MMFR1_EL1
  186. and x9, x9, #0xf
  187. cbz x9, 2f
  188. cmp x9, #2
  189. b.lt 1f
  190. orr x10, x10, #TCR_HD // hardware Dirty flag update
  191. 1: orr x10, x10, #TCR_HA // hardware Access flag update
  192. 2:
  193. #endif /* CONFIG_ARM64_HW_AFDBM */
  194. msr tcr_el1, x10
  195. ret // return to head.S
  196. ENDPROC(__cpu_setup)
  197. /*
  198. * We set the desired value explicitly, including those of the
  199. * reserved bits. The values of bits EE & E0E were set early in
  200. * el2_setup, which are left untouched below.
  201. *
  202. * n n T
  203. * U E WT T UD US IHBS
  204. * CE0 XWHW CZ ME TEEA S
  205. * .... .IEE .... NEAI TE.I ..AD DEN0 ACAM
  206. * 0011 0... 1101 ..0. ..0. 10.. .0.. .... < hardware reserved
  207. * .... .1.. .... 01.1 11.1 ..01 0.01 1101 < software settings
  208. */
  209. .type crval, #object
  210. crval:
  211. .word 0xfcffffff // clear
  212. .word 0x34d5d91d // set