flexcan.c 33 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276
  1. /*
  2. * flexcan.c - FLEXCAN CAN controller driver
  3. *
  4. * Copyright (c) 2005-2006 Varma Electronics Oy
  5. * Copyright (c) 2009 Sascha Hauer, Pengutronix
  6. * Copyright (c) 2010 Marc Kleine-Budde, Pengutronix
  7. *
  8. * Based on code originally by Andrey Volkov <avolkov@varma-el.com>
  9. *
  10. * LICENCE:
  11. * This program is free software; you can redistribute it and/or
  12. * modify it under the terms of the GNU General Public License as
  13. * published by the Free Software Foundation version 2.
  14. *
  15. * This program is distributed in the hope that it will be useful,
  16. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  17. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  18. * GNU General Public License for more details.
  19. *
  20. */
  21. #include <linux/netdevice.h>
  22. #include <linux/can.h>
  23. #include <linux/can/dev.h>
  24. #include <linux/can/error.h>
  25. #include <linux/can/led.h>
  26. #include <linux/clk.h>
  27. #include <linux/delay.h>
  28. #include <linux/if_arp.h>
  29. #include <linux/if_ether.h>
  30. #include <linux/interrupt.h>
  31. #include <linux/io.h>
  32. #include <linux/kernel.h>
  33. #include <linux/list.h>
  34. #include <linux/module.h>
  35. #include <linux/of.h>
  36. #include <linux/of_device.h>
  37. #include <linux/platform_device.h>
  38. #include <linux/regulator/consumer.h>
  39. #define DRV_NAME "flexcan"
  40. /* 8 for RX fifo and 2 error handling */
  41. #define FLEXCAN_NAPI_WEIGHT (8 + 2)
  42. /* FLEXCAN module configuration register (CANMCR) bits */
  43. #define FLEXCAN_MCR_MDIS BIT(31)
  44. #define FLEXCAN_MCR_FRZ BIT(30)
  45. #define FLEXCAN_MCR_FEN BIT(29)
  46. #define FLEXCAN_MCR_HALT BIT(28)
  47. #define FLEXCAN_MCR_NOT_RDY BIT(27)
  48. #define FLEXCAN_MCR_WAK_MSK BIT(26)
  49. #define FLEXCAN_MCR_SOFTRST BIT(25)
  50. #define FLEXCAN_MCR_FRZ_ACK BIT(24)
  51. #define FLEXCAN_MCR_SUPV BIT(23)
  52. #define FLEXCAN_MCR_SLF_WAK BIT(22)
  53. #define FLEXCAN_MCR_WRN_EN BIT(21)
  54. #define FLEXCAN_MCR_LPM_ACK BIT(20)
  55. #define FLEXCAN_MCR_WAK_SRC BIT(19)
  56. #define FLEXCAN_MCR_DOZE BIT(18)
  57. #define FLEXCAN_MCR_SRX_DIS BIT(17)
  58. #define FLEXCAN_MCR_BCC BIT(16)
  59. #define FLEXCAN_MCR_LPRIO_EN BIT(13)
  60. #define FLEXCAN_MCR_AEN BIT(12)
  61. #define FLEXCAN_MCR_MAXMB(x) ((x) & 0x1f)
  62. #define FLEXCAN_MCR_IDAM_A (0 << 8)
  63. #define FLEXCAN_MCR_IDAM_B (1 << 8)
  64. #define FLEXCAN_MCR_IDAM_C (2 << 8)
  65. #define FLEXCAN_MCR_IDAM_D (3 << 8)
  66. /* FLEXCAN control register (CANCTRL) bits */
  67. #define FLEXCAN_CTRL_PRESDIV(x) (((x) & 0xff) << 24)
  68. #define FLEXCAN_CTRL_RJW(x) (((x) & 0x03) << 22)
  69. #define FLEXCAN_CTRL_PSEG1(x) (((x) & 0x07) << 19)
  70. #define FLEXCAN_CTRL_PSEG2(x) (((x) & 0x07) << 16)
  71. #define FLEXCAN_CTRL_BOFF_MSK BIT(15)
  72. #define FLEXCAN_CTRL_ERR_MSK BIT(14)
  73. #define FLEXCAN_CTRL_CLK_SRC BIT(13)
  74. #define FLEXCAN_CTRL_LPB BIT(12)
  75. #define FLEXCAN_CTRL_TWRN_MSK BIT(11)
  76. #define FLEXCAN_CTRL_RWRN_MSK BIT(10)
  77. #define FLEXCAN_CTRL_SMP BIT(7)
  78. #define FLEXCAN_CTRL_BOFF_REC BIT(6)
  79. #define FLEXCAN_CTRL_TSYN BIT(5)
  80. #define FLEXCAN_CTRL_LBUF BIT(4)
  81. #define FLEXCAN_CTRL_LOM BIT(3)
  82. #define FLEXCAN_CTRL_PROPSEG(x) ((x) & 0x07)
  83. #define FLEXCAN_CTRL_ERR_BUS (FLEXCAN_CTRL_ERR_MSK)
  84. #define FLEXCAN_CTRL_ERR_STATE \
  85. (FLEXCAN_CTRL_TWRN_MSK | FLEXCAN_CTRL_RWRN_MSK | \
  86. FLEXCAN_CTRL_BOFF_MSK)
  87. #define FLEXCAN_CTRL_ERR_ALL \
  88. (FLEXCAN_CTRL_ERR_BUS | FLEXCAN_CTRL_ERR_STATE)
  89. /* FLEXCAN error and status register (ESR) bits */
  90. #define FLEXCAN_ESR_TWRN_INT BIT(17)
  91. #define FLEXCAN_ESR_RWRN_INT BIT(16)
  92. #define FLEXCAN_ESR_BIT1_ERR BIT(15)
  93. #define FLEXCAN_ESR_BIT0_ERR BIT(14)
  94. #define FLEXCAN_ESR_ACK_ERR BIT(13)
  95. #define FLEXCAN_ESR_CRC_ERR BIT(12)
  96. #define FLEXCAN_ESR_FRM_ERR BIT(11)
  97. #define FLEXCAN_ESR_STF_ERR BIT(10)
  98. #define FLEXCAN_ESR_TX_WRN BIT(9)
  99. #define FLEXCAN_ESR_RX_WRN BIT(8)
  100. #define FLEXCAN_ESR_IDLE BIT(7)
  101. #define FLEXCAN_ESR_TXRX BIT(6)
  102. #define FLEXCAN_EST_FLT_CONF_SHIFT (4)
  103. #define FLEXCAN_ESR_FLT_CONF_MASK (0x3 << FLEXCAN_EST_FLT_CONF_SHIFT)
  104. #define FLEXCAN_ESR_FLT_CONF_ACTIVE (0x0 << FLEXCAN_EST_FLT_CONF_SHIFT)
  105. #define FLEXCAN_ESR_FLT_CONF_PASSIVE (0x1 << FLEXCAN_EST_FLT_CONF_SHIFT)
  106. #define FLEXCAN_ESR_BOFF_INT BIT(2)
  107. #define FLEXCAN_ESR_ERR_INT BIT(1)
  108. #define FLEXCAN_ESR_WAK_INT BIT(0)
  109. #define FLEXCAN_ESR_ERR_BUS \
  110. (FLEXCAN_ESR_BIT1_ERR | FLEXCAN_ESR_BIT0_ERR | \
  111. FLEXCAN_ESR_ACK_ERR | FLEXCAN_ESR_CRC_ERR | \
  112. FLEXCAN_ESR_FRM_ERR | FLEXCAN_ESR_STF_ERR)
  113. #define FLEXCAN_ESR_ERR_STATE \
  114. (FLEXCAN_ESR_TWRN_INT | FLEXCAN_ESR_RWRN_INT | FLEXCAN_ESR_BOFF_INT)
  115. #define FLEXCAN_ESR_ERR_ALL \
  116. (FLEXCAN_ESR_ERR_BUS | FLEXCAN_ESR_ERR_STATE)
  117. #define FLEXCAN_ESR_ALL_INT \
  118. (FLEXCAN_ESR_TWRN_INT | FLEXCAN_ESR_RWRN_INT | \
  119. FLEXCAN_ESR_BOFF_INT | FLEXCAN_ESR_ERR_INT)
  120. /* FLEXCAN interrupt flag register (IFLAG) bits */
  121. #define FLEXCAN_TX_BUF_ID 8
  122. #define FLEXCAN_IFLAG_BUF(x) BIT(x)
  123. #define FLEXCAN_IFLAG_RX_FIFO_OVERFLOW BIT(7)
  124. #define FLEXCAN_IFLAG_RX_FIFO_WARN BIT(6)
  125. #define FLEXCAN_IFLAG_RX_FIFO_AVAILABLE BIT(5)
  126. #define FLEXCAN_IFLAG_DEFAULT \
  127. (FLEXCAN_IFLAG_RX_FIFO_OVERFLOW | FLEXCAN_IFLAG_RX_FIFO_AVAILABLE | \
  128. FLEXCAN_IFLAG_BUF(FLEXCAN_TX_BUF_ID))
  129. /* FLEXCAN message buffers */
  130. #define FLEXCAN_MB_CNT_CODE(x) (((x) & 0xf) << 24)
  131. #define FLEXCAN_MB_CODE_RX_INACTIVE (0x0 << 24)
  132. #define FLEXCAN_MB_CODE_RX_EMPTY (0x4 << 24)
  133. #define FLEXCAN_MB_CODE_RX_FULL (0x2 << 24)
  134. #define FLEXCAN_MB_CODE_RX_OVERRRUN (0x6 << 24)
  135. #define FLEXCAN_MB_CODE_RX_RANSWER (0xa << 24)
  136. #define FLEXCAN_MB_CODE_TX_INACTIVE (0x8 << 24)
  137. #define FLEXCAN_MB_CODE_TX_ABORT (0x9 << 24)
  138. #define FLEXCAN_MB_CODE_TX_DATA (0xc << 24)
  139. #define FLEXCAN_MB_CODE_TX_TANSWER (0xe << 24)
  140. #define FLEXCAN_MB_CNT_SRR BIT(22)
  141. #define FLEXCAN_MB_CNT_IDE BIT(21)
  142. #define FLEXCAN_MB_CNT_RTR BIT(20)
  143. #define FLEXCAN_MB_CNT_LENGTH(x) (((x) & 0xf) << 16)
  144. #define FLEXCAN_MB_CNT_TIMESTAMP(x) ((x) & 0xffff)
  145. #define FLEXCAN_MB_CODE_MASK (0xf0ffffff)
  146. #define FLEXCAN_TIMEOUT_US (50)
  147. /*
  148. * FLEXCAN hardware feature flags
  149. *
  150. * Below is some version info we got:
  151. * SOC Version IP-Version Glitch- [TR]WRN_INT
  152. * Filter? connected?
  153. * MX25 FlexCAN2 03.00.00.00 no no
  154. * MX28 FlexCAN2 03.00.04.00 yes yes
  155. * MX35 FlexCAN2 03.00.00.00 no no
  156. * MX53 FlexCAN2 03.00.00.00 yes no
  157. * MX6s FlexCAN3 10.00.12.00 yes yes
  158. *
  159. * Some SOCs do not have the RX_WARN & TX_WARN interrupt line connected.
  160. */
  161. #define FLEXCAN_HAS_V10_FEATURES BIT(1) /* For core version >= 10 */
  162. #define FLEXCAN_HAS_BROKEN_ERR_STATE BIT(2) /* [TR]WRN_INT not connected */
  163. /* Structure of the message buffer */
  164. struct flexcan_mb {
  165. u32 can_ctrl;
  166. u32 can_id;
  167. u32 data[2];
  168. };
  169. /* Structure of the hardware registers */
  170. struct flexcan_regs {
  171. u32 mcr; /* 0x00 */
  172. u32 ctrl; /* 0x04 */
  173. u32 timer; /* 0x08 */
  174. u32 _reserved1; /* 0x0c */
  175. u32 rxgmask; /* 0x10 */
  176. u32 rx14mask; /* 0x14 */
  177. u32 rx15mask; /* 0x18 */
  178. u32 ecr; /* 0x1c */
  179. u32 esr; /* 0x20 */
  180. u32 imask2; /* 0x24 */
  181. u32 imask1; /* 0x28 */
  182. u32 iflag2; /* 0x2c */
  183. u32 iflag1; /* 0x30 */
  184. u32 crl2; /* 0x34 */
  185. u32 esr2; /* 0x38 */
  186. u32 imeur; /* 0x3c */
  187. u32 lrfr; /* 0x40 */
  188. u32 crcr; /* 0x44 */
  189. u32 rxfgmask; /* 0x48 */
  190. u32 rxfir; /* 0x4c */
  191. u32 _reserved3[12];
  192. struct flexcan_mb cantxfg[64];
  193. };
  194. struct flexcan_devtype_data {
  195. u32 features; /* hardware controller features */
  196. };
  197. struct flexcan_priv {
  198. struct can_priv can;
  199. struct net_device *dev;
  200. struct napi_struct napi;
  201. void __iomem *base;
  202. u32 reg_esr;
  203. u32 reg_ctrl_default;
  204. struct clk *clk_ipg;
  205. struct clk *clk_per;
  206. struct flexcan_platform_data *pdata;
  207. const struct flexcan_devtype_data *devtype_data;
  208. struct regulator *reg_xceiver;
  209. };
  210. static struct flexcan_devtype_data fsl_p1010_devtype_data = {
  211. .features = FLEXCAN_HAS_BROKEN_ERR_STATE,
  212. };
  213. static struct flexcan_devtype_data fsl_imx28_devtype_data;
  214. static struct flexcan_devtype_data fsl_imx6q_devtype_data = {
  215. .features = FLEXCAN_HAS_V10_FEATURES,
  216. };
  217. static const struct can_bittiming_const flexcan_bittiming_const = {
  218. .name = DRV_NAME,
  219. .tseg1_min = 4,
  220. .tseg1_max = 16,
  221. .tseg2_min = 2,
  222. .tseg2_max = 8,
  223. .sjw_max = 4,
  224. .brp_min = 1,
  225. .brp_max = 256,
  226. .brp_inc = 1,
  227. };
  228. /*
  229. * Abstract off the read/write for arm versus ppc. This
  230. * assumes that PPC uses big-endian registers and everything
  231. * else uses little-endian registers, independent of CPU
  232. * endianess.
  233. */
  234. #if defined(CONFIG_PPC)
  235. static inline u32 flexcan_read(void __iomem *addr)
  236. {
  237. return in_be32(addr);
  238. }
  239. static inline void flexcan_write(u32 val, void __iomem *addr)
  240. {
  241. out_be32(addr, val);
  242. }
  243. #else
  244. static inline u32 flexcan_read(void __iomem *addr)
  245. {
  246. return readl(addr);
  247. }
  248. static inline void flexcan_write(u32 val, void __iomem *addr)
  249. {
  250. writel(val, addr);
  251. }
  252. #endif
  253. static inline int flexcan_transceiver_enable(const struct flexcan_priv *priv)
  254. {
  255. if (!priv->reg_xceiver)
  256. return 0;
  257. return regulator_enable(priv->reg_xceiver);
  258. }
  259. static inline int flexcan_transceiver_disable(const struct flexcan_priv *priv)
  260. {
  261. if (!priv->reg_xceiver)
  262. return 0;
  263. return regulator_disable(priv->reg_xceiver);
  264. }
  265. static inline int flexcan_has_and_handle_berr(const struct flexcan_priv *priv,
  266. u32 reg_esr)
  267. {
  268. return (priv->can.ctrlmode & CAN_CTRLMODE_BERR_REPORTING) &&
  269. (reg_esr & FLEXCAN_ESR_ERR_BUS);
  270. }
  271. static int flexcan_chip_enable(struct flexcan_priv *priv)
  272. {
  273. struct flexcan_regs __iomem *regs = priv->base;
  274. unsigned int timeout = FLEXCAN_TIMEOUT_US / 10;
  275. u32 reg;
  276. reg = flexcan_read(&regs->mcr);
  277. reg &= ~FLEXCAN_MCR_MDIS;
  278. flexcan_write(reg, &regs->mcr);
  279. while (timeout-- && (flexcan_read(&regs->mcr) & FLEXCAN_MCR_LPM_ACK))
  280. udelay(10);
  281. if (flexcan_read(&regs->mcr) & FLEXCAN_MCR_LPM_ACK)
  282. return -ETIMEDOUT;
  283. return 0;
  284. }
  285. static int flexcan_chip_disable(struct flexcan_priv *priv)
  286. {
  287. struct flexcan_regs __iomem *regs = priv->base;
  288. unsigned int timeout = FLEXCAN_TIMEOUT_US / 10;
  289. u32 reg;
  290. reg = flexcan_read(&regs->mcr);
  291. reg |= FLEXCAN_MCR_MDIS;
  292. flexcan_write(reg, &regs->mcr);
  293. while (timeout-- && !(flexcan_read(&regs->mcr) & FLEXCAN_MCR_LPM_ACK))
  294. udelay(10);
  295. if (!(flexcan_read(&regs->mcr) & FLEXCAN_MCR_LPM_ACK))
  296. return -ETIMEDOUT;
  297. return 0;
  298. }
  299. static int flexcan_chip_freeze(struct flexcan_priv *priv)
  300. {
  301. struct flexcan_regs __iomem *regs = priv->base;
  302. unsigned int timeout = 1000 * 1000 * 10 / priv->can.bittiming.bitrate;
  303. u32 reg;
  304. reg = flexcan_read(&regs->mcr);
  305. reg |= FLEXCAN_MCR_HALT;
  306. flexcan_write(reg, &regs->mcr);
  307. while (timeout-- && !(flexcan_read(&regs->mcr) & FLEXCAN_MCR_FRZ_ACK))
  308. udelay(100);
  309. if (!(flexcan_read(&regs->mcr) & FLEXCAN_MCR_FRZ_ACK))
  310. return -ETIMEDOUT;
  311. return 0;
  312. }
  313. static int flexcan_chip_unfreeze(struct flexcan_priv *priv)
  314. {
  315. struct flexcan_regs __iomem *regs = priv->base;
  316. unsigned int timeout = FLEXCAN_TIMEOUT_US / 10;
  317. u32 reg;
  318. reg = flexcan_read(&regs->mcr);
  319. reg &= ~FLEXCAN_MCR_HALT;
  320. flexcan_write(reg, &regs->mcr);
  321. while (timeout-- && (flexcan_read(&regs->mcr) & FLEXCAN_MCR_FRZ_ACK))
  322. udelay(10);
  323. if (flexcan_read(&regs->mcr) & FLEXCAN_MCR_FRZ_ACK)
  324. return -ETIMEDOUT;
  325. return 0;
  326. }
  327. static int flexcan_chip_softreset(struct flexcan_priv *priv)
  328. {
  329. struct flexcan_regs __iomem *regs = priv->base;
  330. unsigned int timeout = FLEXCAN_TIMEOUT_US / 10;
  331. flexcan_write(FLEXCAN_MCR_SOFTRST, &regs->mcr);
  332. while (timeout-- && (flexcan_read(&regs->mcr) & FLEXCAN_MCR_SOFTRST))
  333. udelay(10);
  334. if (flexcan_read(&regs->mcr) & FLEXCAN_MCR_SOFTRST)
  335. return -ETIMEDOUT;
  336. return 0;
  337. }
  338. static int flexcan_get_berr_counter(const struct net_device *dev,
  339. struct can_berr_counter *bec)
  340. {
  341. const struct flexcan_priv *priv = netdev_priv(dev);
  342. struct flexcan_regs __iomem *regs = priv->base;
  343. u32 reg = flexcan_read(&regs->ecr);
  344. bec->txerr = (reg >> 0) & 0xff;
  345. bec->rxerr = (reg >> 8) & 0xff;
  346. return 0;
  347. }
  348. static int flexcan_start_xmit(struct sk_buff *skb, struct net_device *dev)
  349. {
  350. const struct flexcan_priv *priv = netdev_priv(dev);
  351. struct flexcan_regs __iomem *regs = priv->base;
  352. struct can_frame *cf = (struct can_frame *)skb->data;
  353. u32 can_id;
  354. u32 ctrl = FLEXCAN_MB_CNT_CODE(0xc) | (cf->can_dlc << 16);
  355. if (can_dropped_invalid_skb(dev, skb))
  356. return NETDEV_TX_OK;
  357. netif_stop_queue(dev);
  358. if (cf->can_id & CAN_EFF_FLAG) {
  359. can_id = cf->can_id & CAN_EFF_MASK;
  360. ctrl |= FLEXCAN_MB_CNT_IDE | FLEXCAN_MB_CNT_SRR;
  361. } else {
  362. can_id = (cf->can_id & CAN_SFF_MASK) << 18;
  363. }
  364. if (cf->can_id & CAN_RTR_FLAG)
  365. ctrl |= FLEXCAN_MB_CNT_RTR;
  366. if (cf->can_dlc > 0) {
  367. u32 data = be32_to_cpup((__be32 *)&cf->data[0]);
  368. flexcan_write(data, &regs->cantxfg[FLEXCAN_TX_BUF_ID].data[0]);
  369. }
  370. if (cf->can_dlc > 3) {
  371. u32 data = be32_to_cpup((__be32 *)&cf->data[4]);
  372. flexcan_write(data, &regs->cantxfg[FLEXCAN_TX_BUF_ID].data[1]);
  373. }
  374. can_put_echo_skb(skb, dev, 0);
  375. flexcan_write(can_id, &regs->cantxfg[FLEXCAN_TX_BUF_ID].can_id);
  376. flexcan_write(ctrl, &regs->cantxfg[FLEXCAN_TX_BUF_ID].can_ctrl);
  377. return NETDEV_TX_OK;
  378. }
  379. static void do_bus_err(struct net_device *dev,
  380. struct can_frame *cf, u32 reg_esr)
  381. {
  382. struct flexcan_priv *priv = netdev_priv(dev);
  383. int rx_errors = 0, tx_errors = 0;
  384. cf->can_id |= CAN_ERR_PROT | CAN_ERR_BUSERROR;
  385. if (reg_esr & FLEXCAN_ESR_BIT1_ERR) {
  386. netdev_dbg(dev, "BIT1_ERR irq\n");
  387. cf->data[2] |= CAN_ERR_PROT_BIT1;
  388. tx_errors = 1;
  389. }
  390. if (reg_esr & FLEXCAN_ESR_BIT0_ERR) {
  391. netdev_dbg(dev, "BIT0_ERR irq\n");
  392. cf->data[2] |= CAN_ERR_PROT_BIT0;
  393. tx_errors = 1;
  394. }
  395. if (reg_esr & FLEXCAN_ESR_ACK_ERR) {
  396. netdev_dbg(dev, "ACK_ERR irq\n");
  397. cf->can_id |= CAN_ERR_ACK;
  398. cf->data[3] |= CAN_ERR_PROT_LOC_ACK;
  399. tx_errors = 1;
  400. }
  401. if (reg_esr & FLEXCAN_ESR_CRC_ERR) {
  402. netdev_dbg(dev, "CRC_ERR irq\n");
  403. cf->data[2] |= CAN_ERR_PROT_BIT;
  404. cf->data[3] |= CAN_ERR_PROT_LOC_CRC_SEQ;
  405. rx_errors = 1;
  406. }
  407. if (reg_esr & FLEXCAN_ESR_FRM_ERR) {
  408. netdev_dbg(dev, "FRM_ERR irq\n");
  409. cf->data[2] |= CAN_ERR_PROT_FORM;
  410. rx_errors = 1;
  411. }
  412. if (reg_esr & FLEXCAN_ESR_STF_ERR) {
  413. netdev_dbg(dev, "STF_ERR irq\n");
  414. cf->data[2] |= CAN_ERR_PROT_STUFF;
  415. rx_errors = 1;
  416. }
  417. priv->can.can_stats.bus_error++;
  418. if (rx_errors)
  419. dev->stats.rx_errors++;
  420. if (tx_errors)
  421. dev->stats.tx_errors++;
  422. }
  423. static int flexcan_poll_bus_err(struct net_device *dev, u32 reg_esr)
  424. {
  425. struct sk_buff *skb;
  426. struct can_frame *cf;
  427. skb = alloc_can_err_skb(dev, &cf);
  428. if (unlikely(!skb))
  429. return 0;
  430. do_bus_err(dev, cf, reg_esr);
  431. netif_receive_skb(skb);
  432. dev->stats.rx_packets++;
  433. dev->stats.rx_bytes += cf->can_dlc;
  434. return 1;
  435. }
  436. static void do_state(struct net_device *dev,
  437. struct can_frame *cf, enum can_state new_state)
  438. {
  439. struct flexcan_priv *priv = netdev_priv(dev);
  440. struct can_berr_counter bec;
  441. flexcan_get_berr_counter(dev, &bec);
  442. switch (priv->can.state) {
  443. case CAN_STATE_ERROR_ACTIVE:
  444. /*
  445. * from: ERROR_ACTIVE
  446. * to : ERROR_WARNING, ERROR_PASSIVE, BUS_OFF
  447. * => : there was a warning int
  448. */
  449. if (new_state >= CAN_STATE_ERROR_WARNING &&
  450. new_state <= CAN_STATE_BUS_OFF) {
  451. netdev_dbg(dev, "Error Warning IRQ\n");
  452. priv->can.can_stats.error_warning++;
  453. cf->can_id |= CAN_ERR_CRTL;
  454. cf->data[1] = (bec.txerr > bec.rxerr) ?
  455. CAN_ERR_CRTL_TX_WARNING :
  456. CAN_ERR_CRTL_RX_WARNING;
  457. }
  458. case CAN_STATE_ERROR_WARNING: /* fallthrough */
  459. /*
  460. * from: ERROR_ACTIVE, ERROR_WARNING
  461. * to : ERROR_PASSIVE, BUS_OFF
  462. * => : error passive int
  463. */
  464. if (new_state >= CAN_STATE_ERROR_PASSIVE &&
  465. new_state <= CAN_STATE_BUS_OFF) {
  466. netdev_dbg(dev, "Error Passive IRQ\n");
  467. priv->can.can_stats.error_passive++;
  468. cf->can_id |= CAN_ERR_CRTL;
  469. cf->data[1] = (bec.txerr > bec.rxerr) ?
  470. CAN_ERR_CRTL_TX_PASSIVE :
  471. CAN_ERR_CRTL_RX_PASSIVE;
  472. }
  473. break;
  474. case CAN_STATE_BUS_OFF:
  475. netdev_err(dev, "BUG! "
  476. "hardware recovered automatically from BUS_OFF\n");
  477. break;
  478. default:
  479. break;
  480. }
  481. /* process state changes depending on the new state */
  482. switch (new_state) {
  483. case CAN_STATE_ERROR_WARNING:
  484. netdev_dbg(dev, "Error Warning\n");
  485. cf->can_id |= CAN_ERR_CRTL;
  486. cf->data[1] = (bec.txerr > bec.rxerr) ?
  487. CAN_ERR_CRTL_TX_WARNING :
  488. CAN_ERR_CRTL_RX_WARNING;
  489. break;
  490. case CAN_STATE_ERROR_ACTIVE:
  491. netdev_dbg(dev, "Error Active\n");
  492. cf->can_id |= CAN_ERR_PROT;
  493. cf->data[2] = CAN_ERR_PROT_ACTIVE;
  494. break;
  495. case CAN_STATE_BUS_OFF:
  496. cf->can_id |= CAN_ERR_BUSOFF;
  497. can_bus_off(dev);
  498. break;
  499. default:
  500. break;
  501. }
  502. }
  503. static int flexcan_poll_state(struct net_device *dev, u32 reg_esr)
  504. {
  505. struct flexcan_priv *priv = netdev_priv(dev);
  506. struct sk_buff *skb;
  507. struct can_frame *cf;
  508. enum can_state new_state;
  509. int flt;
  510. flt = reg_esr & FLEXCAN_ESR_FLT_CONF_MASK;
  511. if (likely(flt == FLEXCAN_ESR_FLT_CONF_ACTIVE)) {
  512. if (likely(!(reg_esr & (FLEXCAN_ESR_TX_WRN |
  513. FLEXCAN_ESR_RX_WRN))))
  514. new_state = CAN_STATE_ERROR_ACTIVE;
  515. else
  516. new_state = CAN_STATE_ERROR_WARNING;
  517. } else if (unlikely(flt == FLEXCAN_ESR_FLT_CONF_PASSIVE))
  518. new_state = CAN_STATE_ERROR_PASSIVE;
  519. else
  520. new_state = CAN_STATE_BUS_OFF;
  521. /* state hasn't changed */
  522. if (likely(new_state == priv->can.state))
  523. return 0;
  524. skb = alloc_can_err_skb(dev, &cf);
  525. if (unlikely(!skb))
  526. return 0;
  527. do_state(dev, cf, new_state);
  528. priv->can.state = new_state;
  529. netif_receive_skb(skb);
  530. dev->stats.rx_packets++;
  531. dev->stats.rx_bytes += cf->can_dlc;
  532. return 1;
  533. }
  534. static void flexcan_read_fifo(const struct net_device *dev,
  535. struct can_frame *cf)
  536. {
  537. const struct flexcan_priv *priv = netdev_priv(dev);
  538. struct flexcan_regs __iomem *regs = priv->base;
  539. struct flexcan_mb __iomem *mb = &regs->cantxfg[0];
  540. u32 reg_ctrl, reg_id;
  541. reg_ctrl = flexcan_read(&mb->can_ctrl);
  542. reg_id = flexcan_read(&mb->can_id);
  543. if (reg_ctrl & FLEXCAN_MB_CNT_IDE)
  544. cf->can_id = ((reg_id >> 0) & CAN_EFF_MASK) | CAN_EFF_FLAG;
  545. else
  546. cf->can_id = (reg_id >> 18) & CAN_SFF_MASK;
  547. if (reg_ctrl & FLEXCAN_MB_CNT_RTR)
  548. cf->can_id |= CAN_RTR_FLAG;
  549. cf->can_dlc = get_can_dlc((reg_ctrl >> 16) & 0xf);
  550. *(__be32 *)(cf->data + 0) = cpu_to_be32(flexcan_read(&mb->data[0]));
  551. *(__be32 *)(cf->data + 4) = cpu_to_be32(flexcan_read(&mb->data[1]));
  552. /* mark as read */
  553. flexcan_write(FLEXCAN_IFLAG_RX_FIFO_AVAILABLE, &regs->iflag1);
  554. flexcan_read(&regs->timer);
  555. }
  556. static int flexcan_read_frame(struct net_device *dev)
  557. {
  558. struct net_device_stats *stats = &dev->stats;
  559. struct can_frame *cf;
  560. struct sk_buff *skb;
  561. skb = alloc_can_skb(dev, &cf);
  562. if (unlikely(!skb)) {
  563. stats->rx_dropped++;
  564. return 0;
  565. }
  566. flexcan_read_fifo(dev, cf);
  567. netif_receive_skb(skb);
  568. stats->rx_packets++;
  569. stats->rx_bytes += cf->can_dlc;
  570. can_led_event(dev, CAN_LED_EVENT_RX);
  571. return 1;
  572. }
  573. static int flexcan_poll(struct napi_struct *napi, int quota)
  574. {
  575. struct net_device *dev = napi->dev;
  576. const struct flexcan_priv *priv = netdev_priv(dev);
  577. struct flexcan_regs __iomem *regs = priv->base;
  578. u32 reg_iflag1, reg_esr;
  579. int work_done = 0;
  580. /*
  581. * The error bits are cleared on read,
  582. * use saved value from irq handler.
  583. */
  584. reg_esr = flexcan_read(&regs->esr) | priv->reg_esr;
  585. /* handle state changes */
  586. work_done += flexcan_poll_state(dev, reg_esr);
  587. /* handle RX-FIFO */
  588. reg_iflag1 = flexcan_read(&regs->iflag1);
  589. while (reg_iflag1 & FLEXCAN_IFLAG_RX_FIFO_AVAILABLE &&
  590. work_done < quota) {
  591. work_done += flexcan_read_frame(dev);
  592. reg_iflag1 = flexcan_read(&regs->iflag1);
  593. }
  594. /* report bus errors */
  595. if (flexcan_has_and_handle_berr(priv, reg_esr) && work_done < quota)
  596. work_done += flexcan_poll_bus_err(dev, reg_esr);
  597. if (work_done < quota) {
  598. napi_complete(napi);
  599. /* enable IRQs */
  600. flexcan_write(FLEXCAN_IFLAG_DEFAULT, &regs->imask1);
  601. flexcan_write(priv->reg_ctrl_default, &regs->ctrl);
  602. }
  603. return work_done;
  604. }
  605. static irqreturn_t flexcan_irq(int irq, void *dev_id)
  606. {
  607. struct net_device *dev = dev_id;
  608. struct net_device_stats *stats = &dev->stats;
  609. struct flexcan_priv *priv = netdev_priv(dev);
  610. struct flexcan_regs __iomem *regs = priv->base;
  611. u32 reg_iflag1, reg_esr;
  612. reg_iflag1 = flexcan_read(&regs->iflag1);
  613. reg_esr = flexcan_read(&regs->esr);
  614. /* ACK all bus error and state change IRQ sources */
  615. if (reg_esr & FLEXCAN_ESR_ALL_INT)
  616. flexcan_write(reg_esr & FLEXCAN_ESR_ALL_INT, &regs->esr);
  617. /*
  618. * schedule NAPI in case of:
  619. * - rx IRQ
  620. * - state change IRQ
  621. * - bus error IRQ and bus error reporting is activated
  622. */
  623. if ((reg_iflag1 & FLEXCAN_IFLAG_RX_FIFO_AVAILABLE) ||
  624. (reg_esr & FLEXCAN_ESR_ERR_STATE) ||
  625. flexcan_has_and_handle_berr(priv, reg_esr)) {
  626. /*
  627. * The error bits are cleared on read,
  628. * save them for later use.
  629. */
  630. priv->reg_esr = reg_esr & FLEXCAN_ESR_ERR_BUS;
  631. flexcan_write(FLEXCAN_IFLAG_DEFAULT &
  632. ~FLEXCAN_IFLAG_RX_FIFO_AVAILABLE, &regs->imask1);
  633. flexcan_write(priv->reg_ctrl_default & ~FLEXCAN_CTRL_ERR_ALL,
  634. &regs->ctrl);
  635. napi_schedule(&priv->napi);
  636. }
  637. /* FIFO overflow */
  638. if (reg_iflag1 & FLEXCAN_IFLAG_RX_FIFO_OVERFLOW) {
  639. flexcan_write(FLEXCAN_IFLAG_RX_FIFO_OVERFLOW, &regs->iflag1);
  640. dev->stats.rx_over_errors++;
  641. dev->stats.rx_errors++;
  642. }
  643. /* transmission complete interrupt */
  644. if (reg_iflag1 & (1 << FLEXCAN_TX_BUF_ID)) {
  645. stats->tx_bytes += can_get_echo_skb(dev, 0);
  646. stats->tx_packets++;
  647. can_led_event(dev, CAN_LED_EVENT_TX);
  648. flexcan_write((1 << FLEXCAN_TX_BUF_ID), &regs->iflag1);
  649. netif_wake_queue(dev);
  650. }
  651. return IRQ_HANDLED;
  652. }
  653. static void flexcan_set_bittiming(struct net_device *dev)
  654. {
  655. const struct flexcan_priv *priv = netdev_priv(dev);
  656. const struct can_bittiming *bt = &priv->can.bittiming;
  657. struct flexcan_regs __iomem *regs = priv->base;
  658. u32 reg;
  659. reg = flexcan_read(&regs->ctrl);
  660. reg &= ~(FLEXCAN_CTRL_PRESDIV(0xff) |
  661. FLEXCAN_CTRL_RJW(0x3) |
  662. FLEXCAN_CTRL_PSEG1(0x7) |
  663. FLEXCAN_CTRL_PSEG2(0x7) |
  664. FLEXCAN_CTRL_PROPSEG(0x7) |
  665. FLEXCAN_CTRL_LPB |
  666. FLEXCAN_CTRL_SMP |
  667. FLEXCAN_CTRL_LOM);
  668. reg |= FLEXCAN_CTRL_PRESDIV(bt->brp - 1) |
  669. FLEXCAN_CTRL_PSEG1(bt->phase_seg1 - 1) |
  670. FLEXCAN_CTRL_PSEG2(bt->phase_seg2 - 1) |
  671. FLEXCAN_CTRL_RJW(bt->sjw - 1) |
  672. FLEXCAN_CTRL_PROPSEG(bt->prop_seg - 1);
  673. if (priv->can.ctrlmode & CAN_CTRLMODE_LOOPBACK)
  674. reg |= FLEXCAN_CTRL_LPB;
  675. if (priv->can.ctrlmode & CAN_CTRLMODE_LISTENONLY)
  676. reg |= FLEXCAN_CTRL_LOM;
  677. if (priv->can.ctrlmode & CAN_CTRLMODE_3_SAMPLES)
  678. reg |= FLEXCAN_CTRL_SMP;
  679. netdev_info(dev, "writing ctrl=0x%08x\n", reg);
  680. flexcan_write(reg, &regs->ctrl);
  681. /* print chip status */
  682. netdev_dbg(dev, "%s: mcr=0x%08x ctrl=0x%08x\n", __func__,
  683. flexcan_read(&regs->mcr), flexcan_read(&regs->ctrl));
  684. }
  685. /*
  686. * flexcan_chip_start
  687. *
  688. * this functions is entered with clocks enabled
  689. *
  690. */
  691. static int flexcan_chip_start(struct net_device *dev)
  692. {
  693. struct flexcan_priv *priv = netdev_priv(dev);
  694. struct flexcan_regs __iomem *regs = priv->base;
  695. int err;
  696. u32 reg_mcr, reg_ctrl;
  697. /* enable module */
  698. err = flexcan_chip_enable(priv);
  699. if (err)
  700. return err;
  701. /* soft reset */
  702. err = flexcan_chip_softreset(priv);
  703. if (err)
  704. goto out_chip_disable;
  705. flexcan_set_bittiming(dev);
  706. /*
  707. * MCR
  708. *
  709. * enable freeze
  710. * enable fifo
  711. * halt now
  712. * only supervisor access
  713. * enable warning int
  714. * choose format C
  715. * disable local echo
  716. *
  717. */
  718. reg_mcr = flexcan_read(&regs->mcr);
  719. reg_mcr &= ~FLEXCAN_MCR_MAXMB(0xff);
  720. reg_mcr |= FLEXCAN_MCR_FRZ | FLEXCAN_MCR_FEN | FLEXCAN_MCR_HALT |
  721. FLEXCAN_MCR_SUPV | FLEXCAN_MCR_WRN_EN |
  722. FLEXCAN_MCR_IDAM_C | FLEXCAN_MCR_SRX_DIS |
  723. FLEXCAN_MCR_MAXMB(FLEXCAN_TX_BUF_ID);
  724. netdev_dbg(dev, "%s: writing mcr=0x%08x", __func__, reg_mcr);
  725. flexcan_write(reg_mcr, &regs->mcr);
  726. /*
  727. * CTRL
  728. *
  729. * disable timer sync feature
  730. *
  731. * disable auto busoff recovery
  732. * transmit lowest buffer first
  733. *
  734. * enable tx and rx warning interrupt
  735. * enable bus off interrupt
  736. * (== FLEXCAN_CTRL_ERR_STATE)
  737. */
  738. reg_ctrl = flexcan_read(&regs->ctrl);
  739. reg_ctrl &= ~FLEXCAN_CTRL_TSYN;
  740. reg_ctrl |= FLEXCAN_CTRL_BOFF_REC | FLEXCAN_CTRL_LBUF |
  741. FLEXCAN_CTRL_ERR_STATE;
  742. /*
  743. * enable the "error interrupt" (FLEXCAN_CTRL_ERR_MSK),
  744. * on most Flexcan cores, too. Otherwise we don't get
  745. * any error warning or passive interrupts.
  746. */
  747. if (priv->devtype_data->features & FLEXCAN_HAS_BROKEN_ERR_STATE ||
  748. priv->can.ctrlmode & CAN_CTRLMODE_BERR_REPORTING)
  749. reg_ctrl |= FLEXCAN_CTRL_ERR_MSK;
  750. else
  751. reg_ctrl &= ~FLEXCAN_CTRL_ERR_MSK;
  752. /* save for later use */
  753. priv->reg_ctrl_default = reg_ctrl;
  754. netdev_dbg(dev, "%s: writing ctrl=0x%08x", __func__, reg_ctrl);
  755. flexcan_write(reg_ctrl, &regs->ctrl);
  756. /* mark TX mailbox as INACTIVE */
  757. flexcan_write(FLEXCAN_MB_CODE_TX_INACTIVE,
  758. &regs->cantxfg[FLEXCAN_TX_BUF_ID].can_ctrl);
  759. /* acceptance mask/acceptance code (accept everything) */
  760. flexcan_write(0x0, &regs->rxgmask);
  761. flexcan_write(0x0, &regs->rx14mask);
  762. flexcan_write(0x0, &regs->rx15mask);
  763. if (priv->devtype_data->features & FLEXCAN_HAS_V10_FEATURES)
  764. flexcan_write(0x0, &regs->rxfgmask);
  765. err = flexcan_transceiver_enable(priv);
  766. if (err)
  767. goto out_chip_disable;
  768. /* synchronize with the can bus */
  769. err = flexcan_chip_unfreeze(priv);
  770. if (err)
  771. goto out_transceiver_disable;
  772. priv->can.state = CAN_STATE_ERROR_ACTIVE;
  773. /* enable FIFO interrupts */
  774. flexcan_write(FLEXCAN_IFLAG_DEFAULT, &regs->imask1);
  775. /* print chip status */
  776. netdev_dbg(dev, "%s: reading mcr=0x%08x ctrl=0x%08x\n", __func__,
  777. flexcan_read(&regs->mcr), flexcan_read(&regs->ctrl));
  778. return 0;
  779. out_transceiver_disable:
  780. flexcan_transceiver_disable(priv);
  781. out_chip_disable:
  782. flexcan_chip_disable(priv);
  783. return err;
  784. }
  785. /*
  786. * flexcan_chip_stop
  787. *
  788. * this functions is entered with clocks enabled
  789. *
  790. */
  791. static void flexcan_chip_stop(struct net_device *dev)
  792. {
  793. struct flexcan_priv *priv = netdev_priv(dev);
  794. struct flexcan_regs __iomem *regs = priv->base;
  795. /* freeze + disable module */
  796. flexcan_chip_freeze(priv);
  797. flexcan_chip_disable(priv);
  798. /* Disable all interrupts */
  799. flexcan_write(0, &regs->imask1);
  800. flexcan_write(priv->reg_ctrl_default & ~FLEXCAN_CTRL_ERR_ALL,
  801. &regs->ctrl);
  802. flexcan_transceiver_disable(priv);
  803. priv->can.state = CAN_STATE_STOPPED;
  804. return;
  805. }
  806. static int flexcan_open(struct net_device *dev)
  807. {
  808. struct flexcan_priv *priv = netdev_priv(dev);
  809. int err;
  810. err = clk_prepare_enable(priv->clk_ipg);
  811. if (err)
  812. return err;
  813. err = clk_prepare_enable(priv->clk_per);
  814. if (err)
  815. goto out_disable_ipg;
  816. err = open_candev(dev);
  817. if (err)
  818. goto out_disable_per;
  819. err = request_irq(dev->irq, flexcan_irq, IRQF_SHARED, dev->name, dev);
  820. if (err)
  821. goto out_close;
  822. /* start chip and queuing */
  823. err = flexcan_chip_start(dev);
  824. if (err)
  825. goto out_free_irq;
  826. can_led_event(dev, CAN_LED_EVENT_OPEN);
  827. napi_enable(&priv->napi);
  828. netif_start_queue(dev);
  829. return 0;
  830. out_free_irq:
  831. free_irq(dev->irq, dev);
  832. out_close:
  833. close_candev(dev);
  834. out_disable_per:
  835. clk_disable_unprepare(priv->clk_per);
  836. out_disable_ipg:
  837. clk_disable_unprepare(priv->clk_ipg);
  838. return err;
  839. }
  840. static int flexcan_close(struct net_device *dev)
  841. {
  842. struct flexcan_priv *priv = netdev_priv(dev);
  843. netif_stop_queue(dev);
  844. napi_disable(&priv->napi);
  845. flexcan_chip_stop(dev);
  846. free_irq(dev->irq, dev);
  847. clk_disable_unprepare(priv->clk_per);
  848. clk_disable_unprepare(priv->clk_ipg);
  849. close_candev(dev);
  850. can_led_event(dev, CAN_LED_EVENT_STOP);
  851. return 0;
  852. }
  853. static int flexcan_set_mode(struct net_device *dev, enum can_mode mode)
  854. {
  855. int err;
  856. switch (mode) {
  857. case CAN_MODE_START:
  858. err = flexcan_chip_start(dev);
  859. if (err)
  860. return err;
  861. netif_wake_queue(dev);
  862. break;
  863. default:
  864. return -EOPNOTSUPP;
  865. }
  866. return 0;
  867. }
  868. static const struct net_device_ops flexcan_netdev_ops = {
  869. .ndo_open = flexcan_open,
  870. .ndo_stop = flexcan_close,
  871. .ndo_start_xmit = flexcan_start_xmit,
  872. .ndo_change_mtu = can_change_mtu,
  873. };
  874. static int register_flexcandev(struct net_device *dev)
  875. {
  876. struct flexcan_priv *priv = netdev_priv(dev);
  877. struct flexcan_regs __iomem *regs = priv->base;
  878. u32 reg, err;
  879. err = clk_prepare_enable(priv->clk_ipg);
  880. if (err)
  881. return err;
  882. err = clk_prepare_enable(priv->clk_per);
  883. if (err)
  884. goto out_disable_ipg;
  885. /* select "bus clock", chip must be disabled */
  886. err = flexcan_chip_disable(priv);
  887. if (err)
  888. goto out_disable_per;
  889. reg = flexcan_read(&regs->ctrl);
  890. reg |= FLEXCAN_CTRL_CLK_SRC;
  891. flexcan_write(reg, &regs->ctrl);
  892. err = flexcan_chip_enable(priv);
  893. if (err)
  894. goto out_chip_disable;
  895. /* set freeze, halt and activate FIFO, restrict register access */
  896. reg = flexcan_read(&regs->mcr);
  897. reg |= FLEXCAN_MCR_FRZ | FLEXCAN_MCR_HALT |
  898. FLEXCAN_MCR_FEN | FLEXCAN_MCR_SUPV;
  899. flexcan_write(reg, &regs->mcr);
  900. /*
  901. * Currently we only support newer versions of this core
  902. * featuring a RX FIFO. Older cores found on some Coldfire
  903. * derivates are not yet supported.
  904. */
  905. reg = flexcan_read(&regs->mcr);
  906. if (!(reg & FLEXCAN_MCR_FEN)) {
  907. netdev_err(dev, "Could not enable RX FIFO, unsupported core\n");
  908. err = -ENODEV;
  909. goto out_chip_disable;
  910. }
  911. err = register_candev(dev);
  912. /* disable core and turn off clocks */
  913. out_chip_disable:
  914. flexcan_chip_disable(priv);
  915. out_disable_per:
  916. clk_disable_unprepare(priv->clk_per);
  917. out_disable_ipg:
  918. clk_disable_unprepare(priv->clk_ipg);
  919. return err;
  920. }
  921. static void unregister_flexcandev(struct net_device *dev)
  922. {
  923. unregister_candev(dev);
  924. }
  925. static const struct of_device_id flexcan_of_match[] = {
  926. { .compatible = "fsl,imx6q-flexcan", .data = &fsl_imx6q_devtype_data, },
  927. { .compatible = "fsl,imx28-flexcan", .data = &fsl_imx28_devtype_data, },
  928. { .compatible = "fsl,p1010-flexcan", .data = &fsl_p1010_devtype_data, },
  929. { /* sentinel */ },
  930. };
  931. MODULE_DEVICE_TABLE(of, flexcan_of_match);
  932. static const struct platform_device_id flexcan_id_table[] = {
  933. { .name = "flexcan", .driver_data = (kernel_ulong_t)&fsl_p1010_devtype_data, },
  934. { /* sentinel */ },
  935. };
  936. MODULE_DEVICE_TABLE(platform, flexcan_id_table);
  937. static int flexcan_probe(struct platform_device *pdev)
  938. {
  939. const struct of_device_id *of_id;
  940. const struct flexcan_devtype_data *devtype_data;
  941. struct net_device *dev;
  942. struct flexcan_priv *priv;
  943. struct resource *mem;
  944. struct clk *clk_ipg = NULL, *clk_per = NULL;
  945. void __iomem *base;
  946. int err, irq;
  947. u32 clock_freq = 0;
  948. if (pdev->dev.of_node)
  949. of_property_read_u32(pdev->dev.of_node,
  950. "clock-frequency", &clock_freq);
  951. if (!clock_freq) {
  952. clk_ipg = devm_clk_get(&pdev->dev, "ipg");
  953. if (IS_ERR(clk_ipg)) {
  954. dev_err(&pdev->dev, "no ipg clock defined\n");
  955. return PTR_ERR(clk_ipg);
  956. }
  957. clk_per = devm_clk_get(&pdev->dev, "per");
  958. if (IS_ERR(clk_per)) {
  959. dev_err(&pdev->dev, "no per clock defined\n");
  960. return PTR_ERR(clk_per);
  961. }
  962. clock_freq = clk_get_rate(clk_per);
  963. }
  964. mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  965. irq = platform_get_irq(pdev, 0);
  966. if (irq <= 0)
  967. return -ENODEV;
  968. base = devm_ioremap_resource(&pdev->dev, mem);
  969. if (IS_ERR(base))
  970. return PTR_ERR(base);
  971. of_id = of_match_device(flexcan_of_match, &pdev->dev);
  972. if (of_id) {
  973. devtype_data = of_id->data;
  974. } else if (platform_get_device_id(pdev)->driver_data) {
  975. devtype_data = (struct flexcan_devtype_data *)
  976. platform_get_device_id(pdev)->driver_data;
  977. } else {
  978. return -ENODEV;
  979. }
  980. dev = alloc_candev(sizeof(struct flexcan_priv), 1);
  981. if (!dev)
  982. return -ENOMEM;
  983. dev->netdev_ops = &flexcan_netdev_ops;
  984. dev->irq = irq;
  985. dev->flags |= IFF_ECHO;
  986. priv = netdev_priv(dev);
  987. priv->can.clock.freq = clock_freq;
  988. priv->can.bittiming_const = &flexcan_bittiming_const;
  989. priv->can.do_set_mode = flexcan_set_mode;
  990. priv->can.do_get_berr_counter = flexcan_get_berr_counter;
  991. priv->can.ctrlmode_supported = CAN_CTRLMODE_LOOPBACK |
  992. CAN_CTRLMODE_LISTENONLY | CAN_CTRLMODE_3_SAMPLES |
  993. CAN_CTRLMODE_BERR_REPORTING;
  994. priv->base = base;
  995. priv->dev = dev;
  996. priv->clk_ipg = clk_ipg;
  997. priv->clk_per = clk_per;
  998. priv->pdata = dev_get_platdata(&pdev->dev);
  999. priv->devtype_data = devtype_data;
  1000. priv->reg_xceiver = devm_regulator_get(&pdev->dev, "xceiver");
  1001. if (IS_ERR(priv->reg_xceiver))
  1002. priv->reg_xceiver = NULL;
  1003. netif_napi_add(dev, &priv->napi, flexcan_poll, FLEXCAN_NAPI_WEIGHT);
  1004. platform_set_drvdata(pdev, dev);
  1005. SET_NETDEV_DEV(dev, &pdev->dev);
  1006. err = register_flexcandev(dev);
  1007. if (err) {
  1008. dev_err(&pdev->dev, "registering netdev failed\n");
  1009. goto failed_register;
  1010. }
  1011. devm_can_led_init(dev);
  1012. dev_info(&pdev->dev, "device registered (reg_base=%p, irq=%d)\n",
  1013. priv->base, dev->irq);
  1014. return 0;
  1015. failed_register:
  1016. free_candev(dev);
  1017. return err;
  1018. }
  1019. static int flexcan_remove(struct platform_device *pdev)
  1020. {
  1021. struct net_device *dev = platform_get_drvdata(pdev);
  1022. struct flexcan_priv *priv = netdev_priv(dev);
  1023. unregister_flexcandev(dev);
  1024. netif_napi_del(&priv->napi);
  1025. free_candev(dev);
  1026. return 0;
  1027. }
  1028. static int __maybe_unused flexcan_suspend(struct device *device)
  1029. {
  1030. struct net_device *dev = dev_get_drvdata(device);
  1031. struct flexcan_priv *priv = netdev_priv(dev);
  1032. int err;
  1033. err = flexcan_chip_disable(priv);
  1034. if (err)
  1035. return err;
  1036. if (netif_running(dev)) {
  1037. netif_stop_queue(dev);
  1038. netif_device_detach(dev);
  1039. }
  1040. priv->can.state = CAN_STATE_SLEEPING;
  1041. return 0;
  1042. }
  1043. static int __maybe_unused flexcan_resume(struct device *device)
  1044. {
  1045. struct net_device *dev = dev_get_drvdata(device);
  1046. struct flexcan_priv *priv = netdev_priv(dev);
  1047. priv->can.state = CAN_STATE_ERROR_ACTIVE;
  1048. if (netif_running(dev)) {
  1049. netif_device_attach(dev);
  1050. netif_start_queue(dev);
  1051. }
  1052. return flexcan_chip_enable(priv);
  1053. }
  1054. static SIMPLE_DEV_PM_OPS(flexcan_pm_ops, flexcan_suspend, flexcan_resume);
  1055. static struct platform_driver flexcan_driver = {
  1056. .driver = {
  1057. .name = DRV_NAME,
  1058. .owner = THIS_MODULE,
  1059. .pm = &flexcan_pm_ops,
  1060. .of_match_table = flexcan_of_match,
  1061. },
  1062. .probe = flexcan_probe,
  1063. .remove = flexcan_remove,
  1064. .id_table = flexcan_id_table,
  1065. };
  1066. module_platform_driver(flexcan_driver);
  1067. MODULE_AUTHOR("Sascha Hauer <kernel@pengutronix.de>, "
  1068. "Marc Kleine-Budde <kernel@pengutronix.de>");
  1069. MODULE_LICENSE("GPL v2");
  1070. MODULE_DESCRIPTION("CAN port driver for flexcan based chip");