qp.c 157 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930493149324933493449354936493749384939494049414942494349444945494649474948494949504951495249534954495549564957495849594960496149624963496449654966496749684969497049714972497349744975497649774978497949804981498249834984498549864987498849894990499149924993499449954996499749984999500050015002500350045005500650075008500950105011501250135014501550165017501850195020502150225023502450255026502750285029503050315032503350345035503650375038503950405041504250435044504550465047504850495050505150525053505450555056505750585059506050615062506350645065506650675068506950705071507250735074507550765077507850795080508150825083508450855086508750885089509050915092509350945095509650975098509951005101510251035104510551065107510851095110511151125113511451155116511751185119512051215122512351245125512651275128512951305131513251335134513551365137513851395140514151425143514451455146514751485149515051515152515351545155515651575158515951605161516251635164516551665167516851695170517151725173517451755176517751785179518051815182518351845185518651875188518951905191519251935194519551965197519851995200520152025203520452055206520752085209521052115212521352145215521652175218521952205221522252235224522552265227522852295230523152325233523452355236523752385239524052415242524352445245524652475248524952505251525252535254525552565257525852595260526152625263526452655266526752685269527052715272527352745275527652775278527952805281528252835284528552865287528852895290529152925293529452955296529752985299530053015302530353045305530653075308530953105311531253135314531553165317531853195320532153225323532453255326532753285329533053315332533353345335533653375338533953405341534253435344534553465347534853495350535153525353535453555356535753585359536053615362536353645365536653675368536953705371537253735374537553765377537853795380538153825383538453855386538753885389539053915392539353945395539653975398539954005401540254035404540554065407540854095410541154125413541454155416541754185419542054215422542354245425542654275428542954305431543254335434543554365437543854395440544154425443544454455446544754485449545054515452545354545455545654575458545954605461546254635464546554665467546854695470547154725473547454755476547754785479548054815482548354845485548654875488548954905491549254935494549554965497549854995500550155025503550455055506550755085509551055115512551355145515551655175518551955205521552255235524552555265527552855295530553155325533553455355536553755385539554055415542554355445545554655475548554955505551555255535554555555565557555855595560556155625563556455655566556755685569557055715572557355745575557655775578557955805581558255835584558555865587558855895590559155925593559455955596559755985599560056015602560356045605560656075608560956105611561256135614561556165617561856195620562156225623562456255626562756285629563056315632563356345635563656375638563956405641564256435644564556465647564856495650565156525653565456555656565756585659566056615662566356645665566656675668566956705671567256735674567556765677567856795680568156825683568456855686568756885689569056915692569356945695569656975698569957005701570257035704570557065707570857095710571157125713571457155716571757185719572057215722572357245725572657275728572957305731573257335734573557365737573857395740574157425743574457455746574757485749575057515752575357545755575657575758575957605761576257635764576557665767576857695770577157725773577457755776577757785779578057815782578357845785578657875788578957905791579257935794579557965797579857995800580158025803580458055806580758085809581058115812581358145815581658175818581958205821582258235824582558265827582858295830583158325833583458355836583758385839
  1. /*
  2. * Copyright (c) 2013-2015, Mellanox Technologies. All rights reserved.
  3. *
  4. * This software is available to you under a choice of one of two
  5. * licenses. You may choose to be licensed under the terms of the GNU
  6. * General Public License (GPL) Version 2, available from the file
  7. * COPYING in the main directory of this source tree, or the
  8. * OpenIB.org BSD license below:
  9. *
  10. * Redistribution and use in source and binary forms, with or
  11. * without modification, are permitted provided that the following
  12. * conditions are met:
  13. *
  14. * - Redistributions of source code must retain the above
  15. * copyright notice, this list of conditions and the following
  16. * disclaimer.
  17. *
  18. * - Redistributions in binary form must reproduce the above
  19. * copyright notice, this list of conditions and the following
  20. * disclaimer in the documentation and/or other materials
  21. * provided with the distribution.
  22. *
  23. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  24. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  25. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  26. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  27. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  28. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  29. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  30. * SOFTWARE.
  31. */
  32. #include <linux/module.h>
  33. #include <rdma/ib_umem.h>
  34. #include <rdma/ib_cache.h>
  35. #include <rdma/ib_user_verbs.h>
  36. #include <linux/mlx5/fs.h>
  37. #include "mlx5_ib.h"
  38. #include "ib_rep.h"
  39. /* not supported currently */
  40. static int wq_signature;
  41. enum {
  42. MLX5_IB_ACK_REQ_FREQ = 8,
  43. };
  44. enum {
  45. MLX5_IB_DEFAULT_SCHED_QUEUE = 0x83,
  46. MLX5_IB_DEFAULT_QP0_SCHED_QUEUE = 0x3f,
  47. MLX5_IB_LINK_TYPE_IB = 0,
  48. MLX5_IB_LINK_TYPE_ETH = 1
  49. };
  50. enum {
  51. MLX5_IB_SQ_STRIDE = 6,
  52. MLX5_IB_SQ_UMR_INLINE_THRESHOLD = 64,
  53. };
  54. static const u32 mlx5_ib_opcode[] = {
  55. [IB_WR_SEND] = MLX5_OPCODE_SEND,
  56. [IB_WR_LSO] = MLX5_OPCODE_LSO,
  57. [IB_WR_SEND_WITH_IMM] = MLX5_OPCODE_SEND_IMM,
  58. [IB_WR_RDMA_WRITE] = MLX5_OPCODE_RDMA_WRITE,
  59. [IB_WR_RDMA_WRITE_WITH_IMM] = MLX5_OPCODE_RDMA_WRITE_IMM,
  60. [IB_WR_RDMA_READ] = MLX5_OPCODE_RDMA_READ,
  61. [IB_WR_ATOMIC_CMP_AND_SWP] = MLX5_OPCODE_ATOMIC_CS,
  62. [IB_WR_ATOMIC_FETCH_AND_ADD] = MLX5_OPCODE_ATOMIC_FA,
  63. [IB_WR_SEND_WITH_INV] = MLX5_OPCODE_SEND_INVAL,
  64. [IB_WR_LOCAL_INV] = MLX5_OPCODE_UMR,
  65. [IB_WR_REG_MR] = MLX5_OPCODE_UMR,
  66. [IB_WR_MASKED_ATOMIC_CMP_AND_SWP] = MLX5_OPCODE_ATOMIC_MASKED_CS,
  67. [IB_WR_MASKED_ATOMIC_FETCH_AND_ADD] = MLX5_OPCODE_ATOMIC_MASKED_FA,
  68. [MLX5_IB_WR_UMR] = MLX5_OPCODE_UMR,
  69. };
  70. struct mlx5_wqe_eth_pad {
  71. u8 rsvd0[16];
  72. };
  73. enum raw_qp_set_mask_map {
  74. MLX5_RAW_QP_MOD_SET_RQ_Q_CTR_ID = 1UL << 0,
  75. MLX5_RAW_QP_RATE_LIMIT = 1UL << 1,
  76. };
  77. struct mlx5_modify_raw_qp_param {
  78. u16 operation;
  79. u32 set_mask; /* raw_qp_set_mask_map */
  80. struct mlx5_rate_limit rl;
  81. u8 rq_q_ctr_id;
  82. };
  83. static void get_cqs(enum ib_qp_type qp_type,
  84. struct ib_cq *ib_send_cq, struct ib_cq *ib_recv_cq,
  85. struct mlx5_ib_cq **send_cq, struct mlx5_ib_cq **recv_cq);
  86. static int is_qp0(enum ib_qp_type qp_type)
  87. {
  88. return qp_type == IB_QPT_SMI;
  89. }
  90. static int is_sqp(enum ib_qp_type qp_type)
  91. {
  92. return is_qp0(qp_type) || is_qp1(qp_type);
  93. }
  94. static void *get_wqe(struct mlx5_ib_qp *qp, int offset)
  95. {
  96. return mlx5_buf_offset(&qp->buf, offset);
  97. }
  98. static void *get_recv_wqe(struct mlx5_ib_qp *qp, int n)
  99. {
  100. return get_wqe(qp, qp->rq.offset + (n << qp->rq.wqe_shift));
  101. }
  102. void *mlx5_get_send_wqe(struct mlx5_ib_qp *qp, int n)
  103. {
  104. return get_wqe(qp, qp->sq.offset + (n << MLX5_IB_SQ_STRIDE));
  105. }
  106. /**
  107. * mlx5_ib_read_user_wqe() - Copy a user-space WQE to kernel space.
  108. *
  109. * @qp: QP to copy from.
  110. * @send: copy from the send queue when non-zero, use the receive queue
  111. * otherwise.
  112. * @wqe_index: index to start copying from. For send work queues, the
  113. * wqe_index is in units of MLX5_SEND_WQE_BB.
  114. * For receive work queue, it is the number of work queue
  115. * element in the queue.
  116. * @buffer: destination buffer.
  117. * @length: maximum number of bytes to copy.
  118. *
  119. * Copies at least a single WQE, but may copy more data.
  120. *
  121. * Return: the number of bytes copied, or an error code.
  122. */
  123. int mlx5_ib_read_user_wqe(struct mlx5_ib_qp *qp, int send, int wqe_index,
  124. void *buffer, u32 length,
  125. struct mlx5_ib_qp_base *base)
  126. {
  127. struct ib_device *ibdev = qp->ibqp.device;
  128. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  129. struct mlx5_ib_wq *wq = send ? &qp->sq : &qp->rq;
  130. size_t offset;
  131. size_t wq_end;
  132. struct ib_umem *umem = base->ubuffer.umem;
  133. u32 first_copy_length;
  134. int wqe_length;
  135. int ret;
  136. if (wq->wqe_cnt == 0) {
  137. mlx5_ib_dbg(dev, "mlx5_ib_read_user_wqe for a QP with wqe_cnt == 0. qp_type: 0x%x\n",
  138. qp->ibqp.qp_type);
  139. return -EINVAL;
  140. }
  141. offset = wq->offset + ((wqe_index % wq->wqe_cnt) << wq->wqe_shift);
  142. wq_end = wq->offset + (wq->wqe_cnt << wq->wqe_shift);
  143. if (send && length < sizeof(struct mlx5_wqe_ctrl_seg))
  144. return -EINVAL;
  145. if (offset > umem->length ||
  146. (send && offset + sizeof(struct mlx5_wqe_ctrl_seg) > umem->length))
  147. return -EINVAL;
  148. first_copy_length = min_t(u32, offset + length, wq_end) - offset;
  149. ret = ib_umem_copy_from(buffer, umem, offset, first_copy_length);
  150. if (ret)
  151. return ret;
  152. if (send) {
  153. struct mlx5_wqe_ctrl_seg *ctrl = buffer;
  154. int ds = be32_to_cpu(ctrl->qpn_ds) & MLX5_WQE_CTRL_DS_MASK;
  155. wqe_length = ds * MLX5_WQE_DS_UNITS;
  156. } else {
  157. wqe_length = 1 << wq->wqe_shift;
  158. }
  159. if (wqe_length <= first_copy_length)
  160. return first_copy_length;
  161. ret = ib_umem_copy_from(buffer + first_copy_length, umem, wq->offset,
  162. wqe_length - first_copy_length);
  163. if (ret)
  164. return ret;
  165. return wqe_length;
  166. }
  167. static void mlx5_ib_qp_event(struct mlx5_core_qp *qp, int type)
  168. {
  169. struct ib_qp *ibqp = &to_mibqp(qp)->ibqp;
  170. struct ib_event event;
  171. if (type == MLX5_EVENT_TYPE_PATH_MIG) {
  172. /* This event is only valid for trans_qps */
  173. to_mibqp(qp)->port = to_mibqp(qp)->trans_qp.alt_port;
  174. }
  175. if (ibqp->event_handler) {
  176. event.device = ibqp->device;
  177. event.element.qp = ibqp;
  178. switch (type) {
  179. case MLX5_EVENT_TYPE_PATH_MIG:
  180. event.event = IB_EVENT_PATH_MIG;
  181. break;
  182. case MLX5_EVENT_TYPE_COMM_EST:
  183. event.event = IB_EVENT_COMM_EST;
  184. break;
  185. case MLX5_EVENT_TYPE_SQ_DRAINED:
  186. event.event = IB_EVENT_SQ_DRAINED;
  187. break;
  188. case MLX5_EVENT_TYPE_SRQ_LAST_WQE:
  189. event.event = IB_EVENT_QP_LAST_WQE_REACHED;
  190. break;
  191. case MLX5_EVENT_TYPE_WQ_CATAS_ERROR:
  192. event.event = IB_EVENT_QP_FATAL;
  193. break;
  194. case MLX5_EVENT_TYPE_PATH_MIG_FAILED:
  195. event.event = IB_EVENT_PATH_MIG_ERR;
  196. break;
  197. case MLX5_EVENT_TYPE_WQ_INVAL_REQ_ERROR:
  198. event.event = IB_EVENT_QP_REQ_ERR;
  199. break;
  200. case MLX5_EVENT_TYPE_WQ_ACCESS_ERROR:
  201. event.event = IB_EVENT_QP_ACCESS_ERR;
  202. break;
  203. default:
  204. pr_warn("mlx5_ib: Unexpected event type %d on QP %06x\n", type, qp->qpn);
  205. return;
  206. }
  207. ibqp->event_handler(&event, ibqp->qp_context);
  208. }
  209. }
  210. static int set_rq_size(struct mlx5_ib_dev *dev, struct ib_qp_cap *cap,
  211. int has_rq, struct mlx5_ib_qp *qp, struct mlx5_ib_create_qp *ucmd)
  212. {
  213. int wqe_size;
  214. int wq_size;
  215. /* Sanity check RQ size before proceeding */
  216. if (cap->max_recv_wr > (1 << MLX5_CAP_GEN(dev->mdev, log_max_qp_sz)))
  217. return -EINVAL;
  218. if (!has_rq) {
  219. qp->rq.max_gs = 0;
  220. qp->rq.wqe_cnt = 0;
  221. qp->rq.wqe_shift = 0;
  222. cap->max_recv_wr = 0;
  223. cap->max_recv_sge = 0;
  224. } else {
  225. if (ucmd) {
  226. qp->rq.wqe_cnt = ucmd->rq_wqe_count;
  227. if (ucmd->rq_wqe_shift > BITS_PER_BYTE * sizeof(ucmd->rq_wqe_shift))
  228. return -EINVAL;
  229. qp->rq.wqe_shift = ucmd->rq_wqe_shift;
  230. if ((1 << qp->rq.wqe_shift) / sizeof(struct mlx5_wqe_data_seg) < qp->wq_sig)
  231. return -EINVAL;
  232. qp->rq.max_gs = (1 << qp->rq.wqe_shift) / sizeof(struct mlx5_wqe_data_seg) - qp->wq_sig;
  233. qp->rq.max_post = qp->rq.wqe_cnt;
  234. } else {
  235. wqe_size = qp->wq_sig ? sizeof(struct mlx5_wqe_signature_seg) : 0;
  236. wqe_size += cap->max_recv_sge * sizeof(struct mlx5_wqe_data_seg);
  237. wqe_size = roundup_pow_of_two(wqe_size);
  238. wq_size = roundup_pow_of_two(cap->max_recv_wr) * wqe_size;
  239. wq_size = max_t(int, wq_size, MLX5_SEND_WQE_BB);
  240. qp->rq.wqe_cnt = wq_size / wqe_size;
  241. if (wqe_size > MLX5_CAP_GEN(dev->mdev, max_wqe_sz_rq)) {
  242. mlx5_ib_dbg(dev, "wqe_size %d, max %d\n",
  243. wqe_size,
  244. MLX5_CAP_GEN(dev->mdev,
  245. max_wqe_sz_rq));
  246. return -EINVAL;
  247. }
  248. qp->rq.wqe_shift = ilog2(wqe_size);
  249. qp->rq.max_gs = (1 << qp->rq.wqe_shift) / sizeof(struct mlx5_wqe_data_seg) - qp->wq_sig;
  250. qp->rq.max_post = qp->rq.wqe_cnt;
  251. }
  252. }
  253. return 0;
  254. }
  255. static int sq_overhead(struct ib_qp_init_attr *attr)
  256. {
  257. int size = 0;
  258. switch (attr->qp_type) {
  259. case IB_QPT_XRC_INI:
  260. size += sizeof(struct mlx5_wqe_xrc_seg);
  261. /* fall through */
  262. case IB_QPT_RC:
  263. size += sizeof(struct mlx5_wqe_ctrl_seg) +
  264. max(sizeof(struct mlx5_wqe_atomic_seg) +
  265. sizeof(struct mlx5_wqe_raddr_seg),
  266. sizeof(struct mlx5_wqe_umr_ctrl_seg) +
  267. sizeof(struct mlx5_mkey_seg) +
  268. MLX5_IB_SQ_UMR_INLINE_THRESHOLD /
  269. MLX5_IB_UMR_OCTOWORD);
  270. break;
  271. case IB_QPT_XRC_TGT:
  272. return 0;
  273. case IB_QPT_UC:
  274. size += sizeof(struct mlx5_wqe_ctrl_seg) +
  275. max(sizeof(struct mlx5_wqe_raddr_seg),
  276. sizeof(struct mlx5_wqe_umr_ctrl_seg) +
  277. sizeof(struct mlx5_mkey_seg));
  278. break;
  279. case IB_QPT_UD:
  280. if (attr->create_flags & IB_QP_CREATE_IPOIB_UD_LSO)
  281. size += sizeof(struct mlx5_wqe_eth_pad) +
  282. sizeof(struct mlx5_wqe_eth_seg);
  283. /* fall through */
  284. case IB_QPT_SMI:
  285. case MLX5_IB_QPT_HW_GSI:
  286. size += sizeof(struct mlx5_wqe_ctrl_seg) +
  287. sizeof(struct mlx5_wqe_datagram_seg);
  288. break;
  289. case MLX5_IB_QPT_REG_UMR:
  290. size += sizeof(struct mlx5_wqe_ctrl_seg) +
  291. sizeof(struct mlx5_wqe_umr_ctrl_seg) +
  292. sizeof(struct mlx5_mkey_seg);
  293. break;
  294. default:
  295. return -EINVAL;
  296. }
  297. return size;
  298. }
  299. static int calc_send_wqe(struct ib_qp_init_attr *attr)
  300. {
  301. int inl_size = 0;
  302. int size;
  303. size = sq_overhead(attr);
  304. if (size < 0)
  305. return size;
  306. if (attr->cap.max_inline_data) {
  307. inl_size = size + sizeof(struct mlx5_wqe_inline_seg) +
  308. attr->cap.max_inline_data;
  309. }
  310. size += attr->cap.max_send_sge * sizeof(struct mlx5_wqe_data_seg);
  311. if (attr->create_flags & IB_QP_CREATE_SIGNATURE_EN &&
  312. ALIGN(max_t(int, inl_size, size), MLX5_SEND_WQE_BB) < MLX5_SIG_WQE_SIZE)
  313. return MLX5_SIG_WQE_SIZE;
  314. else
  315. return ALIGN(max_t(int, inl_size, size), MLX5_SEND_WQE_BB);
  316. }
  317. static int get_send_sge(struct ib_qp_init_attr *attr, int wqe_size)
  318. {
  319. int max_sge;
  320. if (attr->qp_type == IB_QPT_RC)
  321. max_sge = (min_t(int, wqe_size, 512) -
  322. sizeof(struct mlx5_wqe_ctrl_seg) -
  323. sizeof(struct mlx5_wqe_raddr_seg)) /
  324. sizeof(struct mlx5_wqe_data_seg);
  325. else if (attr->qp_type == IB_QPT_XRC_INI)
  326. max_sge = (min_t(int, wqe_size, 512) -
  327. sizeof(struct mlx5_wqe_ctrl_seg) -
  328. sizeof(struct mlx5_wqe_xrc_seg) -
  329. sizeof(struct mlx5_wqe_raddr_seg)) /
  330. sizeof(struct mlx5_wqe_data_seg);
  331. else
  332. max_sge = (wqe_size - sq_overhead(attr)) /
  333. sizeof(struct mlx5_wqe_data_seg);
  334. return min_t(int, max_sge, wqe_size - sq_overhead(attr) /
  335. sizeof(struct mlx5_wqe_data_seg));
  336. }
  337. static int calc_sq_size(struct mlx5_ib_dev *dev, struct ib_qp_init_attr *attr,
  338. struct mlx5_ib_qp *qp)
  339. {
  340. int wqe_size;
  341. int wq_size;
  342. if (!attr->cap.max_send_wr)
  343. return 0;
  344. wqe_size = calc_send_wqe(attr);
  345. mlx5_ib_dbg(dev, "wqe_size %d\n", wqe_size);
  346. if (wqe_size < 0)
  347. return wqe_size;
  348. if (wqe_size > MLX5_CAP_GEN(dev->mdev, max_wqe_sz_sq)) {
  349. mlx5_ib_dbg(dev, "wqe_size(%d) > max_sq_desc_sz(%d)\n",
  350. wqe_size, MLX5_CAP_GEN(dev->mdev, max_wqe_sz_sq));
  351. return -EINVAL;
  352. }
  353. qp->max_inline_data = wqe_size - sq_overhead(attr) -
  354. sizeof(struct mlx5_wqe_inline_seg);
  355. attr->cap.max_inline_data = qp->max_inline_data;
  356. if (attr->create_flags & IB_QP_CREATE_SIGNATURE_EN)
  357. qp->signature_en = true;
  358. wq_size = roundup_pow_of_two(attr->cap.max_send_wr * wqe_size);
  359. qp->sq.wqe_cnt = wq_size / MLX5_SEND_WQE_BB;
  360. if (qp->sq.wqe_cnt > (1 << MLX5_CAP_GEN(dev->mdev, log_max_qp_sz))) {
  361. mlx5_ib_dbg(dev, "send queue size (%d * %d / %d -> %d) exceeds limits(%d)\n",
  362. attr->cap.max_send_wr, wqe_size, MLX5_SEND_WQE_BB,
  363. qp->sq.wqe_cnt,
  364. 1 << MLX5_CAP_GEN(dev->mdev, log_max_qp_sz));
  365. return -ENOMEM;
  366. }
  367. qp->sq.wqe_shift = ilog2(MLX5_SEND_WQE_BB);
  368. qp->sq.max_gs = get_send_sge(attr, wqe_size);
  369. if (qp->sq.max_gs < attr->cap.max_send_sge)
  370. return -ENOMEM;
  371. attr->cap.max_send_sge = qp->sq.max_gs;
  372. qp->sq.max_post = wq_size / wqe_size;
  373. attr->cap.max_send_wr = qp->sq.max_post;
  374. return wq_size;
  375. }
  376. static int set_user_buf_size(struct mlx5_ib_dev *dev,
  377. struct mlx5_ib_qp *qp,
  378. struct mlx5_ib_create_qp *ucmd,
  379. struct mlx5_ib_qp_base *base,
  380. struct ib_qp_init_attr *attr)
  381. {
  382. int desc_sz = 1 << qp->sq.wqe_shift;
  383. if (desc_sz > MLX5_CAP_GEN(dev->mdev, max_wqe_sz_sq)) {
  384. mlx5_ib_warn(dev, "desc_sz %d, max_sq_desc_sz %d\n",
  385. desc_sz, MLX5_CAP_GEN(dev->mdev, max_wqe_sz_sq));
  386. return -EINVAL;
  387. }
  388. if (ucmd->sq_wqe_count && ((1 << ilog2(ucmd->sq_wqe_count)) != ucmd->sq_wqe_count)) {
  389. mlx5_ib_warn(dev, "sq_wqe_count %d, sq_wqe_count %d\n",
  390. ucmd->sq_wqe_count, ucmd->sq_wqe_count);
  391. return -EINVAL;
  392. }
  393. qp->sq.wqe_cnt = ucmd->sq_wqe_count;
  394. if (qp->sq.wqe_cnt > (1 << MLX5_CAP_GEN(dev->mdev, log_max_qp_sz))) {
  395. mlx5_ib_warn(dev, "wqe_cnt %d, max_wqes %d\n",
  396. qp->sq.wqe_cnt,
  397. 1 << MLX5_CAP_GEN(dev->mdev, log_max_qp_sz));
  398. return -EINVAL;
  399. }
  400. if (attr->qp_type == IB_QPT_RAW_PACKET ||
  401. qp->flags & MLX5_IB_QP_UNDERLAY) {
  402. base->ubuffer.buf_size = qp->rq.wqe_cnt << qp->rq.wqe_shift;
  403. qp->raw_packet_qp.sq.ubuffer.buf_size = qp->sq.wqe_cnt << 6;
  404. } else {
  405. base->ubuffer.buf_size = (qp->rq.wqe_cnt << qp->rq.wqe_shift) +
  406. (qp->sq.wqe_cnt << 6);
  407. }
  408. return 0;
  409. }
  410. static int qp_has_rq(struct ib_qp_init_attr *attr)
  411. {
  412. if (attr->qp_type == IB_QPT_XRC_INI ||
  413. attr->qp_type == IB_QPT_XRC_TGT || attr->srq ||
  414. attr->qp_type == MLX5_IB_QPT_REG_UMR ||
  415. !attr->cap.max_recv_wr)
  416. return 0;
  417. return 1;
  418. }
  419. enum {
  420. /* this is the first blue flame register in the array of bfregs assigned
  421. * to a processes. Since we do not use it for blue flame but rather
  422. * regular 64 bit doorbells, we do not need a lock for maintaiing
  423. * "odd/even" order
  424. */
  425. NUM_NON_BLUE_FLAME_BFREGS = 1,
  426. };
  427. static int max_bfregs(struct mlx5_ib_dev *dev, struct mlx5_bfreg_info *bfregi)
  428. {
  429. return get_num_static_uars(dev, bfregi) * MLX5_NON_FP_BFREGS_PER_UAR;
  430. }
  431. static int num_med_bfreg(struct mlx5_ib_dev *dev,
  432. struct mlx5_bfreg_info *bfregi)
  433. {
  434. int n;
  435. n = max_bfregs(dev, bfregi) - bfregi->num_low_latency_bfregs -
  436. NUM_NON_BLUE_FLAME_BFREGS;
  437. return n >= 0 ? n : 0;
  438. }
  439. static int first_med_bfreg(struct mlx5_ib_dev *dev,
  440. struct mlx5_bfreg_info *bfregi)
  441. {
  442. return num_med_bfreg(dev, bfregi) ? 1 : -ENOMEM;
  443. }
  444. static int first_hi_bfreg(struct mlx5_ib_dev *dev,
  445. struct mlx5_bfreg_info *bfregi)
  446. {
  447. int med;
  448. med = num_med_bfreg(dev, bfregi);
  449. return ++med;
  450. }
  451. static int alloc_high_class_bfreg(struct mlx5_ib_dev *dev,
  452. struct mlx5_bfreg_info *bfregi)
  453. {
  454. int i;
  455. for (i = first_hi_bfreg(dev, bfregi); i < max_bfregs(dev, bfregi); i++) {
  456. if (!bfregi->count[i]) {
  457. bfregi->count[i]++;
  458. return i;
  459. }
  460. }
  461. return -ENOMEM;
  462. }
  463. static int alloc_med_class_bfreg(struct mlx5_ib_dev *dev,
  464. struct mlx5_bfreg_info *bfregi)
  465. {
  466. int minidx = first_med_bfreg(dev, bfregi);
  467. int i;
  468. if (minidx < 0)
  469. return minidx;
  470. for (i = minidx; i < first_hi_bfreg(dev, bfregi); i++) {
  471. if (bfregi->count[i] < bfregi->count[minidx])
  472. minidx = i;
  473. if (!bfregi->count[minidx])
  474. break;
  475. }
  476. bfregi->count[minidx]++;
  477. return minidx;
  478. }
  479. static int alloc_bfreg(struct mlx5_ib_dev *dev,
  480. struct mlx5_bfreg_info *bfregi,
  481. enum mlx5_ib_latency_class lat)
  482. {
  483. int bfregn = -EINVAL;
  484. mutex_lock(&bfregi->lock);
  485. switch (lat) {
  486. case MLX5_IB_LATENCY_CLASS_LOW:
  487. BUILD_BUG_ON(NUM_NON_BLUE_FLAME_BFREGS != 1);
  488. bfregn = 0;
  489. bfregi->count[bfregn]++;
  490. break;
  491. case MLX5_IB_LATENCY_CLASS_MEDIUM:
  492. if (bfregi->ver < 2)
  493. bfregn = -ENOMEM;
  494. else
  495. bfregn = alloc_med_class_bfreg(dev, bfregi);
  496. break;
  497. case MLX5_IB_LATENCY_CLASS_HIGH:
  498. if (bfregi->ver < 2)
  499. bfregn = -ENOMEM;
  500. else
  501. bfregn = alloc_high_class_bfreg(dev, bfregi);
  502. break;
  503. }
  504. mutex_unlock(&bfregi->lock);
  505. return bfregn;
  506. }
  507. void mlx5_ib_free_bfreg(struct mlx5_ib_dev *dev, struct mlx5_bfreg_info *bfregi, int bfregn)
  508. {
  509. mutex_lock(&bfregi->lock);
  510. bfregi->count[bfregn]--;
  511. mutex_unlock(&bfregi->lock);
  512. }
  513. static enum mlx5_qp_state to_mlx5_state(enum ib_qp_state state)
  514. {
  515. switch (state) {
  516. case IB_QPS_RESET: return MLX5_QP_STATE_RST;
  517. case IB_QPS_INIT: return MLX5_QP_STATE_INIT;
  518. case IB_QPS_RTR: return MLX5_QP_STATE_RTR;
  519. case IB_QPS_RTS: return MLX5_QP_STATE_RTS;
  520. case IB_QPS_SQD: return MLX5_QP_STATE_SQD;
  521. case IB_QPS_SQE: return MLX5_QP_STATE_SQER;
  522. case IB_QPS_ERR: return MLX5_QP_STATE_ERR;
  523. default: return -1;
  524. }
  525. }
  526. static int to_mlx5_st(enum ib_qp_type type)
  527. {
  528. switch (type) {
  529. case IB_QPT_RC: return MLX5_QP_ST_RC;
  530. case IB_QPT_UC: return MLX5_QP_ST_UC;
  531. case IB_QPT_UD: return MLX5_QP_ST_UD;
  532. case MLX5_IB_QPT_REG_UMR: return MLX5_QP_ST_REG_UMR;
  533. case IB_QPT_XRC_INI:
  534. case IB_QPT_XRC_TGT: return MLX5_QP_ST_XRC;
  535. case IB_QPT_SMI: return MLX5_QP_ST_QP0;
  536. case MLX5_IB_QPT_HW_GSI: return MLX5_QP_ST_QP1;
  537. case MLX5_IB_QPT_DCI: return MLX5_QP_ST_DCI;
  538. case IB_QPT_RAW_IPV6: return MLX5_QP_ST_RAW_IPV6;
  539. case IB_QPT_RAW_PACKET:
  540. case IB_QPT_RAW_ETHERTYPE: return MLX5_QP_ST_RAW_ETHERTYPE;
  541. case IB_QPT_MAX:
  542. default: return -EINVAL;
  543. }
  544. }
  545. static void mlx5_ib_lock_cqs(struct mlx5_ib_cq *send_cq,
  546. struct mlx5_ib_cq *recv_cq);
  547. static void mlx5_ib_unlock_cqs(struct mlx5_ib_cq *send_cq,
  548. struct mlx5_ib_cq *recv_cq);
  549. int bfregn_to_uar_index(struct mlx5_ib_dev *dev,
  550. struct mlx5_bfreg_info *bfregi, int bfregn,
  551. bool dyn_bfreg)
  552. {
  553. int bfregs_per_sys_page;
  554. int index_of_sys_page;
  555. int offset;
  556. bfregs_per_sys_page = get_uars_per_sys_page(dev, bfregi->lib_uar_4k) *
  557. MLX5_NON_FP_BFREGS_PER_UAR;
  558. index_of_sys_page = bfregn / bfregs_per_sys_page;
  559. if (index_of_sys_page >= bfregi->num_sys_pages)
  560. return -EINVAL;
  561. if (dyn_bfreg) {
  562. index_of_sys_page += bfregi->num_static_sys_pages;
  563. if (bfregn > bfregi->num_dyn_bfregs ||
  564. bfregi->sys_pages[index_of_sys_page] == MLX5_IB_INVALID_UAR_INDEX) {
  565. mlx5_ib_dbg(dev, "Invalid dynamic uar index\n");
  566. return -EINVAL;
  567. }
  568. }
  569. offset = bfregn % bfregs_per_sys_page / MLX5_NON_FP_BFREGS_PER_UAR;
  570. return bfregi->sys_pages[index_of_sys_page] + offset;
  571. }
  572. static int mlx5_ib_umem_get(struct mlx5_ib_dev *dev,
  573. struct ib_pd *pd,
  574. unsigned long addr, size_t size,
  575. struct ib_umem **umem,
  576. int *npages, int *page_shift, int *ncont,
  577. u32 *offset)
  578. {
  579. int err;
  580. *umem = ib_umem_get(pd->uobject->context, addr, size, 0, 0);
  581. if (IS_ERR(*umem)) {
  582. mlx5_ib_dbg(dev, "umem_get failed\n");
  583. return PTR_ERR(*umem);
  584. }
  585. mlx5_ib_cont_pages(*umem, addr, 0, npages, page_shift, ncont, NULL);
  586. err = mlx5_ib_get_buf_offset(addr, *page_shift, offset);
  587. if (err) {
  588. mlx5_ib_warn(dev, "bad offset\n");
  589. goto err_umem;
  590. }
  591. mlx5_ib_dbg(dev, "addr 0x%lx, size %zu, npages %d, page_shift %d, ncont %d, offset %d\n",
  592. addr, size, *npages, *page_shift, *ncont, *offset);
  593. return 0;
  594. err_umem:
  595. ib_umem_release(*umem);
  596. *umem = NULL;
  597. return err;
  598. }
  599. static void destroy_user_rq(struct mlx5_ib_dev *dev, struct ib_pd *pd,
  600. struct mlx5_ib_rwq *rwq)
  601. {
  602. struct mlx5_ib_ucontext *context;
  603. if (rwq->create_flags & MLX5_IB_WQ_FLAGS_DELAY_DROP)
  604. atomic_dec(&dev->delay_drop.rqs_cnt);
  605. context = to_mucontext(pd->uobject->context);
  606. mlx5_ib_db_unmap_user(context, &rwq->db);
  607. if (rwq->umem)
  608. ib_umem_release(rwq->umem);
  609. }
  610. static int create_user_rq(struct mlx5_ib_dev *dev, struct ib_pd *pd,
  611. struct mlx5_ib_rwq *rwq,
  612. struct mlx5_ib_create_wq *ucmd)
  613. {
  614. struct mlx5_ib_ucontext *context;
  615. int page_shift = 0;
  616. int npages;
  617. u32 offset = 0;
  618. int ncont = 0;
  619. int err;
  620. if (!ucmd->buf_addr)
  621. return -EINVAL;
  622. context = to_mucontext(pd->uobject->context);
  623. rwq->umem = ib_umem_get(pd->uobject->context, ucmd->buf_addr,
  624. rwq->buf_size, 0, 0);
  625. if (IS_ERR(rwq->umem)) {
  626. mlx5_ib_dbg(dev, "umem_get failed\n");
  627. err = PTR_ERR(rwq->umem);
  628. return err;
  629. }
  630. mlx5_ib_cont_pages(rwq->umem, ucmd->buf_addr, 0, &npages, &page_shift,
  631. &ncont, NULL);
  632. err = mlx5_ib_get_buf_offset(ucmd->buf_addr, page_shift,
  633. &rwq->rq_page_offset);
  634. if (err) {
  635. mlx5_ib_warn(dev, "bad offset\n");
  636. goto err_umem;
  637. }
  638. rwq->rq_num_pas = ncont;
  639. rwq->page_shift = page_shift;
  640. rwq->log_page_size = page_shift - MLX5_ADAPTER_PAGE_SHIFT;
  641. rwq->wq_sig = !!(ucmd->flags & MLX5_WQ_FLAG_SIGNATURE);
  642. mlx5_ib_dbg(dev, "addr 0x%llx, size %zd, npages %d, page_shift %d, ncont %d, offset %d\n",
  643. (unsigned long long)ucmd->buf_addr, rwq->buf_size,
  644. npages, page_shift, ncont, offset);
  645. err = mlx5_ib_db_map_user(context, ucmd->db_addr, &rwq->db);
  646. if (err) {
  647. mlx5_ib_dbg(dev, "map failed\n");
  648. goto err_umem;
  649. }
  650. rwq->create_type = MLX5_WQ_USER;
  651. return 0;
  652. err_umem:
  653. ib_umem_release(rwq->umem);
  654. return err;
  655. }
  656. static int adjust_bfregn(struct mlx5_ib_dev *dev,
  657. struct mlx5_bfreg_info *bfregi, int bfregn)
  658. {
  659. return bfregn / MLX5_NON_FP_BFREGS_PER_UAR * MLX5_BFREGS_PER_UAR +
  660. bfregn % MLX5_NON_FP_BFREGS_PER_UAR;
  661. }
  662. static int create_user_qp(struct mlx5_ib_dev *dev, struct ib_pd *pd,
  663. struct mlx5_ib_qp *qp, struct ib_udata *udata,
  664. struct ib_qp_init_attr *attr,
  665. u32 **in,
  666. struct mlx5_ib_create_qp_resp *resp, int *inlen,
  667. struct mlx5_ib_qp_base *base)
  668. {
  669. struct mlx5_ib_ucontext *context;
  670. struct mlx5_ib_create_qp ucmd;
  671. struct mlx5_ib_ubuffer *ubuffer = &base->ubuffer;
  672. int page_shift = 0;
  673. int uar_index = 0;
  674. int npages;
  675. u32 offset = 0;
  676. int bfregn;
  677. int ncont = 0;
  678. __be64 *pas;
  679. void *qpc;
  680. int err;
  681. err = ib_copy_from_udata(&ucmd, udata, sizeof(ucmd));
  682. if (err) {
  683. mlx5_ib_dbg(dev, "copy failed\n");
  684. return err;
  685. }
  686. context = to_mucontext(pd->uobject->context);
  687. if (ucmd.flags & MLX5_QP_FLAG_BFREG_INDEX) {
  688. uar_index = bfregn_to_uar_index(dev, &context->bfregi,
  689. ucmd.bfreg_index, true);
  690. if (uar_index < 0)
  691. return uar_index;
  692. bfregn = MLX5_IB_INVALID_BFREG;
  693. } else if (qp->flags & MLX5_IB_QP_CROSS_CHANNEL) {
  694. /*
  695. * TBD: should come from the verbs when we have the API
  696. */
  697. /* In CROSS_CHANNEL CQ and QP must use the same UAR */
  698. bfregn = MLX5_CROSS_CHANNEL_BFREG;
  699. }
  700. else {
  701. bfregn = alloc_bfreg(dev, &context->bfregi, MLX5_IB_LATENCY_CLASS_HIGH);
  702. if (bfregn < 0) {
  703. mlx5_ib_dbg(dev, "failed to allocate low latency BFREG\n");
  704. mlx5_ib_dbg(dev, "reverting to medium latency\n");
  705. bfregn = alloc_bfreg(dev, &context->bfregi, MLX5_IB_LATENCY_CLASS_MEDIUM);
  706. if (bfregn < 0) {
  707. mlx5_ib_dbg(dev, "failed to allocate medium latency BFREG\n");
  708. mlx5_ib_dbg(dev, "reverting to high latency\n");
  709. bfregn = alloc_bfreg(dev, &context->bfregi, MLX5_IB_LATENCY_CLASS_LOW);
  710. if (bfregn < 0) {
  711. mlx5_ib_warn(dev, "bfreg allocation failed\n");
  712. return bfregn;
  713. }
  714. }
  715. }
  716. }
  717. mlx5_ib_dbg(dev, "bfregn 0x%x, uar_index 0x%x\n", bfregn, uar_index);
  718. if (bfregn != MLX5_IB_INVALID_BFREG)
  719. uar_index = bfregn_to_uar_index(dev, &context->bfregi, bfregn,
  720. false);
  721. qp->rq.offset = 0;
  722. qp->sq.wqe_shift = ilog2(MLX5_SEND_WQE_BB);
  723. qp->sq.offset = qp->rq.wqe_cnt << qp->rq.wqe_shift;
  724. err = set_user_buf_size(dev, qp, &ucmd, base, attr);
  725. if (err)
  726. goto err_bfreg;
  727. if (ucmd.buf_addr && ubuffer->buf_size) {
  728. ubuffer->buf_addr = ucmd.buf_addr;
  729. err = mlx5_ib_umem_get(dev, pd, ubuffer->buf_addr,
  730. ubuffer->buf_size,
  731. &ubuffer->umem, &npages, &page_shift,
  732. &ncont, &offset);
  733. if (err)
  734. goto err_bfreg;
  735. } else {
  736. ubuffer->umem = NULL;
  737. }
  738. *inlen = MLX5_ST_SZ_BYTES(create_qp_in) +
  739. MLX5_FLD_SZ_BYTES(create_qp_in, pas[0]) * ncont;
  740. *in = kvzalloc(*inlen, GFP_KERNEL);
  741. if (!*in) {
  742. err = -ENOMEM;
  743. goto err_umem;
  744. }
  745. pas = (__be64 *)MLX5_ADDR_OF(create_qp_in, *in, pas);
  746. if (ubuffer->umem)
  747. mlx5_ib_populate_pas(dev, ubuffer->umem, page_shift, pas, 0);
  748. qpc = MLX5_ADDR_OF(create_qp_in, *in, qpc);
  749. MLX5_SET(qpc, qpc, log_page_size, page_shift - MLX5_ADAPTER_PAGE_SHIFT);
  750. MLX5_SET(qpc, qpc, page_offset, offset);
  751. MLX5_SET(qpc, qpc, uar_page, uar_index);
  752. if (bfregn != MLX5_IB_INVALID_BFREG)
  753. resp->bfreg_index = adjust_bfregn(dev, &context->bfregi, bfregn);
  754. else
  755. resp->bfreg_index = MLX5_IB_INVALID_BFREG;
  756. qp->bfregn = bfregn;
  757. err = mlx5_ib_db_map_user(context, ucmd.db_addr, &qp->db);
  758. if (err) {
  759. mlx5_ib_dbg(dev, "map failed\n");
  760. goto err_free;
  761. }
  762. err = ib_copy_to_udata(udata, resp, min(udata->outlen, sizeof(*resp)));
  763. if (err) {
  764. mlx5_ib_dbg(dev, "copy failed\n");
  765. goto err_unmap;
  766. }
  767. qp->create_type = MLX5_QP_USER;
  768. return 0;
  769. err_unmap:
  770. mlx5_ib_db_unmap_user(context, &qp->db);
  771. err_free:
  772. kvfree(*in);
  773. err_umem:
  774. if (ubuffer->umem)
  775. ib_umem_release(ubuffer->umem);
  776. err_bfreg:
  777. if (bfregn != MLX5_IB_INVALID_BFREG)
  778. mlx5_ib_free_bfreg(dev, &context->bfregi, bfregn);
  779. return err;
  780. }
  781. static void destroy_qp_user(struct mlx5_ib_dev *dev, struct ib_pd *pd,
  782. struct mlx5_ib_qp *qp, struct mlx5_ib_qp_base *base)
  783. {
  784. struct mlx5_ib_ucontext *context;
  785. context = to_mucontext(pd->uobject->context);
  786. mlx5_ib_db_unmap_user(context, &qp->db);
  787. if (base->ubuffer.umem)
  788. ib_umem_release(base->ubuffer.umem);
  789. /*
  790. * Free only the BFREGs which are handled by the kernel.
  791. * BFREGs of UARs allocated dynamically are handled by user.
  792. */
  793. if (qp->bfregn != MLX5_IB_INVALID_BFREG)
  794. mlx5_ib_free_bfreg(dev, &context->bfregi, qp->bfregn);
  795. }
  796. static int create_kernel_qp(struct mlx5_ib_dev *dev,
  797. struct ib_qp_init_attr *init_attr,
  798. struct mlx5_ib_qp *qp,
  799. u32 **in, int *inlen,
  800. struct mlx5_ib_qp_base *base)
  801. {
  802. int uar_index;
  803. void *qpc;
  804. int err;
  805. if (init_attr->create_flags & ~(IB_QP_CREATE_SIGNATURE_EN |
  806. IB_QP_CREATE_BLOCK_MULTICAST_LOOPBACK |
  807. IB_QP_CREATE_IPOIB_UD_LSO |
  808. IB_QP_CREATE_NETIF_QP |
  809. mlx5_ib_create_qp_sqpn_qp1()))
  810. return -EINVAL;
  811. if (init_attr->qp_type == MLX5_IB_QPT_REG_UMR)
  812. qp->bf.bfreg = &dev->fp_bfreg;
  813. else
  814. qp->bf.bfreg = &dev->bfreg;
  815. /* We need to divide by two since each register is comprised of
  816. * two buffers of identical size, namely odd and even
  817. */
  818. qp->bf.buf_size = (1 << MLX5_CAP_GEN(dev->mdev, log_bf_reg_size)) / 2;
  819. uar_index = qp->bf.bfreg->index;
  820. err = calc_sq_size(dev, init_attr, qp);
  821. if (err < 0) {
  822. mlx5_ib_dbg(dev, "err %d\n", err);
  823. return err;
  824. }
  825. qp->rq.offset = 0;
  826. qp->sq.offset = qp->rq.wqe_cnt << qp->rq.wqe_shift;
  827. base->ubuffer.buf_size = err + (qp->rq.wqe_cnt << qp->rq.wqe_shift);
  828. err = mlx5_buf_alloc(dev->mdev, base->ubuffer.buf_size, &qp->buf);
  829. if (err) {
  830. mlx5_ib_dbg(dev, "err %d\n", err);
  831. return err;
  832. }
  833. qp->sq.qend = mlx5_get_send_wqe(qp, qp->sq.wqe_cnt);
  834. *inlen = MLX5_ST_SZ_BYTES(create_qp_in) +
  835. MLX5_FLD_SZ_BYTES(create_qp_in, pas[0]) * qp->buf.npages;
  836. *in = kvzalloc(*inlen, GFP_KERNEL);
  837. if (!*in) {
  838. err = -ENOMEM;
  839. goto err_buf;
  840. }
  841. qpc = MLX5_ADDR_OF(create_qp_in, *in, qpc);
  842. MLX5_SET(qpc, qpc, uar_page, uar_index);
  843. MLX5_SET(qpc, qpc, log_page_size, qp->buf.page_shift - MLX5_ADAPTER_PAGE_SHIFT);
  844. /* Set "fast registration enabled" for all kernel QPs */
  845. MLX5_SET(qpc, qpc, fre, 1);
  846. MLX5_SET(qpc, qpc, rlky, 1);
  847. if (init_attr->create_flags & mlx5_ib_create_qp_sqpn_qp1()) {
  848. MLX5_SET(qpc, qpc, deth_sqpn, 1);
  849. qp->flags |= MLX5_IB_QP_SQPN_QP1;
  850. }
  851. mlx5_fill_page_array(&qp->buf,
  852. (__be64 *)MLX5_ADDR_OF(create_qp_in, *in, pas));
  853. err = mlx5_db_alloc(dev->mdev, &qp->db);
  854. if (err) {
  855. mlx5_ib_dbg(dev, "err %d\n", err);
  856. goto err_free;
  857. }
  858. qp->sq.wrid = kvmalloc_array(qp->sq.wqe_cnt,
  859. sizeof(*qp->sq.wrid), GFP_KERNEL);
  860. qp->sq.wr_data = kvmalloc_array(qp->sq.wqe_cnt,
  861. sizeof(*qp->sq.wr_data), GFP_KERNEL);
  862. qp->rq.wrid = kvmalloc_array(qp->rq.wqe_cnt,
  863. sizeof(*qp->rq.wrid), GFP_KERNEL);
  864. qp->sq.w_list = kvmalloc_array(qp->sq.wqe_cnt,
  865. sizeof(*qp->sq.w_list), GFP_KERNEL);
  866. qp->sq.wqe_head = kvmalloc_array(qp->sq.wqe_cnt,
  867. sizeof(*qp->sq.wqe_head), GFP_KERNEL);
  868. if (!qp->sq.wrid || !qp->sq.wr_data || !qp->rq.wrid ||
  869. !qp->sq.w_list || !qp->sq.wqe_head) {
  870. err = -ENOMEM;
  871. goto err_wrid;
  872. }
  873. qp->create_type = MLX5_QP_KERNEL;
  874. return 0;
  875. err_wrid:
  876. kvfree(qp->sq.wqe_head);
  877. kvfree(qp->sq.w_list);
  878. kvfree(qp->sq.wrid);
  879. kvfree(qp->sq.wr_data);
  880. kvfree(qp->rq.wrid);
  881. mlx5_db_free(dev->mdev, &qp->db);
  882. err_free:
  883. kvfree(*in);
  884. err_buf:
  885. mlx5_buf_free(dev->mdev, &qp->buf);
  886. return err;
  887. }
  888. static void destroy_qp_kernel(struct mlx5_ib_dev *dev, struct mlx5_ib_qp *qp)
  889. {
  890. kvfree(qp->sq.wqe_head);
  891. kvfree(qp->sq.w_list);
  892. kvfree(qp->sq.wrid);
  893. kvfree(qp->sq.wr_data);
  894. kvfree(qp->rq.wrid);
  895. mlx5_db_free(dev->mdev, &qp->db);
  896. mlx5_buf_free(dev->mdev, &qp->buf);
  897. }
  898. static u32 get_rx_type(struct mlx5_ib_qp *qp, struct ib_qp_init_attr *attr)
  899. {
  900. if (attr->srq || (attr->qp_type == IB_QPT_XRC_TGT) ||
  901. (attr->qp_type == MLX5_IB_QPT_DCI) ||
  902. (attr->qp_type == IB_QPT_XRC_INI))
  903. return MLX5_SRQ_RQ;
  904. else if (!qp->has_rq)
  905. return MLX5_ZERO_LEN_RQ;
  906. else
  907. return MLX5_NON_ZERO_RQ;
  908. }
  909. static int is_connected(enum ib_qp_type qp_type)
  910. {
  911. if (qp_type == IB_QPT_RC || qp_type == IB_QPT_UC)
  912. return 1;
  913. return 0;
  914. }
  915. static int create_raw_packet_qp_tis(struct mlx5_ib_dev *dev,
  916. struct mlx5_ib_qp *qp,
  917. struct mlx5_ib_sq *sq, u32 tdn)
  918. {
  919. u32 in[MLX5_ST_SZ_DW(create_tis_in)] = {0};
  920. void *tisc = MLX5_ADDR_OF(create_tis_in, in, ctx);
  921. MLX5_SET(tisc, tisc, transport_domain, tdn);
  922. if (qp->flags & MLX5_IB_QP_UNDERLAY)
  923. MLX5_SET(tisc, tisc, underlay_qpn, qp->underlay_qpn);
  924. return mlx5_core_create_tis(dev->mdev, in, sizeof(in), &sq->tisn);
  925. }
  926. static void destroy_raw_packet_qp_tis(struct mlx5_ib_dev *dev,
  927. struct mlx5_ib_sq *sq)
  928. {
  929. mlx5_core_destroy_tis(dev->mdev, sq->tisn);
  930. }
  931. static void destroy_flow_rule_vport_sq(struct mlx5_ib_dev *dev,
  932. struct mlx5_ib_sq *sq)
  933. {
  934. if (sq->flow_rule)
  935. mlx5_del_flow_rules(sq->flow_rule);
  936. }
  937. static int create_raw_packet_qp_sq(struct mlx5_ib_dev *dev,
  938. struct mlx5_ib_sq *sq, void *qpin,
  939. struct ib_pd *pd)
  940. {
  941. struct mlx5_ib_ubuffer *ubuffer = &sq->ubuffer;
  942. __be64 *pas;
  943. void *in;
  944. void *sqc;
  945. void *qpc = MLX5_ADDR_OF(create_qp_in, qpin, qpc);
  946. void *wq;
  947. int inlen;
  948. int err;
  949. int page_shift = 0;
  950. int npages;
  951. int ncont = 0;
  952. u32 offset = 0;
  953. err = mlx5_ib_umem_get(dev, pd, ubuffer->buf_addr, ubuffer->buf_size,
  954. &sq->ubuffer.umem, &npages, &page_shift,
  955. &ncont, &offset);
  956. if (err)
  957. return err;
  958. inlen = MLX5_ST_SZ_BYTES(create_sq_in) + sizeof(u64) * ncont;
  959. in = kvzalloc(inlen, GFP_KERNEL);
  960. if (!in) {
  961. err = -ENOMEM;
  962. goto err_umem;
  963. }
  964. sqc = MLX5_ADDR_OF(create_sq_in, in, ctx);
  965. MLX5_SET(sqc, sqc, flush_in_error_en, 1);
  966. if (MLX5_CAP_ETH(dev->mdev, multi_pkt_send_wqe))
  967. MLX5_SET(sqc, sqc, allow_multi_pkt_send_wqe, 1);
  968. MLX5_SET(sqc, sqc, state, MLX5_SQC_STATE_RST);
  969. MLX5_SET(sqc, sqc, user_index, MLX5_GET(qpc, qpc, user_index));
  970. MLX5_SET(sqc, sqc, cqn, MLX5_GET(qpc, qpc, cqn_snd));
  971. MLX5_SET(sqc, sqc, tis_lst_sz, 1);
  972. MLX5_SET(sqc, sqc, tis_num_0, sq->tisn);
  973. if (MLX5_CAP_GEN(dev->mdev, eth_net_offloads) &&
  974. MLX5_CAP_ETH(dev->mdev, swp))
  975. MLX5_SET(sqc, sqc, allow_swp, 1);
  976. wq = MLX5_ADDR_OF(sqc, sqc, wq);
  977. MLX5_SET(wq, wq, wq_type, MLX5_WQ_TYPE_CYCLIC);
  978. MLX5_SET(wq, wq, pd, MLX5_GET(qpc, qpc, pd));
  979. MLX5_SET(wq, wq, uar_page, MLX5_GET(qpc, qpc, uar_page));
  980. MLX5_SET64(wq, wq, dbr_addr, MLX5_GET64(qpc, qpc, dbr_addr));
  981. MLX5_SET(wq, wq, log_wq_stride, ilog2(MLX5_SEND_WQE_BB));
  982. MLX5_SET(wq, wq, log_wq_sz, MLX5_GET(qpc, qpc, log_sq_size));
  983. MLX5_SET(wq, wq, log_wq_pg_sz, page_shift - MLX5_ADAPTER_PAGE_SHIFT);
  984. MLX5_SET(wq, wq, page_offset, offset);
  985. pas = (__be64 *)MLX5_ADDR_OF(wq, wq, pas);
  986. mlx5_ib_populate_pas(dev, sq->ubuffer.umem, page_shift, pas, 0);
  987. err = mlx5_core_create_sq_tracked(dev->mdev, in, inlen, &sq->base.mqp);
  988. kvfree(in);
  989. if (err)
  990. goto err_umem;
  991. err = create_flow_rule_vport_sq(dev, sq);
  992. if (err)
  993. goto err_flow;
  994. return 0;
  995. err_flow:
  996. mlx5_core_destroy_sq_tracked(dev->mdev, &sq->base.mqp);
  997. err_umem:
  998. ib_umem_release(sq->ubuffer.umem);
  999. sq->ubuffer.umem = NULL;
  1000. return err;
  1001. }
  1002. static void destroy_raw_packet_qp_sq(struct mlx5_ib_dev *dev,
  1003. struct mlx5_ib_sq *sq)
  1004. {
  1005. destroy_flow_rule_vport_sq(dev, sq);
  1006. mlx5_core_destroy_sq_tracked(dev->mdev, &sq->base.mqp);
  1007. ib_umem_release(sq->ubuffer.umem);
  1008. }
  1009. static size_t get_rq_pas_size(void *qpc)
  1010. {
  1011. u32 log_page_size = MLX5_GET(qpc, qpc, log_page_size) + 12;
  1012. u32 log_rq_stride = MLX5_GET(qpc, qpc, log_rq_stride);
  1013. u32 log_rq_size = MLX5_GET(qpc, qpc, log_rq_size);
  1014. u32 page_offset = MLX5_GET(qpc, qpc, page_offset);
  1015. u32 po_quanta = 1 << (log_page_size - 6);
  1016. u32 rq_sz = 1 << (log_rq_size + 4 + log_rq_stride);
  1017. u32 page_size = 1 << log_page_size;
  1018. u32 rq_sz_po = rq_sz + (page_offset * po_quanta);
  1019. u32 rq_num_pas = (rq_sz_po + page_size - 1) / page_size;
  1020. return rq_num_pas * sizeof(u64);
  1021. }
  1022. static int create_raw_packet_qp_rq(struct mlx5_ib_dev *dev,
  1023. struct mlx5_ib_rq *rq, void *qpin,
  1024. size_t qpinlen)
  1025. {
  1026. struct mlx5_ib_qp *mqp = rq->base.container_mibqp;
  1027. __be64 *pas;
  1028. __be64 *qp_pas;
  1029. void *in;
  1030. void *rqc;
  1031. void *wq;
  1032. void *qpc = MLX5_ADDR_OF(create_qp_in, qpin, qpc);
  1033. size_t rq_pas_size = get_rq_pas_size(qpc);
  1034. size_t inlen;
  1035. int err;
  1036. if (qpinlen < rq_pas_size + MLX5_BYTE_OFF(create_qp_in, pas))
  1037. return -EINVAL;
  1038. inlen = MLX5_ST_SZ_BYTES(create_rq_in) + rq_pas_size;
  1039. in = kvzalloc(inlen, GFP_KERNEL);
  1040. if (!in)
  1041. return -ENOMEM;
  1042. rqc = MLX5_ADDR_OF(create_rq_in, in, ctx);
  1043. if (!(rq->flags & MLX5_IB_RQ_CVLAN_STRIPPING))
  1044. MLX5_SET(rqc, rqc, vsd, 1);
  1045. MLX5_SET(rqc, rqc, mem_rq_type, MLX5_RQC_MEM_RQ_TYPE_MEMORY_RQ_INLINE);
  1046. MLX5_SET(rqc, rqc, state, MLX5_RQC_STATE_RST);
  1047. MLX5_SET(rqc, rqc, flush_in_error_en, 1);
  1048. MLX5_SET(rqc, rqc, user_index, MLX5_GET(qpc, qpc, user_index));
  1049. MLX5_SET(rqc, rqc, cqn, MLX5_GET(qpc, qpc, cqn_rcv));
  1050. if (mqp->flags & MLX5_IB_QP_CAP_SCATTER_FCS)
  1051. MLX5_SET(rqc, rqc, scatter_fcs, 1);
  1052. wq = MLX5_ADDR_OF(rqc, rqc, wq);
  1053. MLX5_SET(wq, wq, wq_type, MLX5_WQ_TYPE_CYCLIC);
  1054. if (rq->flags & MLX5_IB_RQ_PCI_WRITE_END_PADDING)
  1055. MLX5_SET(wq, wq, end_padding_mode, MLX5_WQ_END_PAD_MODE_ALIGN);
  1056. MLX5_SET(wq, wq, page_offset, MLX5_GET(qpc, qpc, page_offset));
  1057. MLX5_SET(wq, wq, pd, MLX5_GET(qpc, qpc, pd));
  1058. MLX5_SET64(wq, wq, dbr_addr, MLX5_GET64(qpc, qpc, dbr_addr));
  1059. MLX5_SET(wq, wq, log_wq_stride, MLX5_GET(qpc, qpc, log_rq_stride) + 4);
  1060. MLX5_SET(wq, wq, log_wq_pg_sz, MLX5_GET(qpc, qpc, log_page_size));
  1061. MLX5_SET(wq, wq, log_wq_sz, MLX5_GET(qpc, qpc, log_rq_size));
  1062. pas = (__be64 *)MLX5_ADDR_OF(wq, wq, pas);
  1063. qp_pas = (__be64 *)MLX5_ADDR_OF(create_qp_in, qpin, pas);
  1064. memcpy(pas, qp_pas, rq_pas_size);
  1065. err = mlx5_core_create_rq_tracked(dev->mdev, in, inlen, &rq->base.mqp);
  1066. kvfree(in);
  1067. return err;
  1068. }
  1069. static void destroy_raw_packet_qp_rq(struct mlx5_ib_dev *dev,
  1070. struct mlx5_ib_rq *rq)
  1071. {
  1072. mlx5_core_destroy_rq_tracked(dev->mdev, &rq->base.mqp);
  1073. }
  1074. static bool tunnel_offload_supported(struct mlx5_core_dev *dev)
  1075. {
  1076. return (MLX5_CAP_ETH(dev, tunnel_stateless_vxlan) ||
  1077. MLX5_CAP_ETH(dev, tunnel_stateless_gre) ||
  1078. MLX5_CAP_ETH(dev, tunnel_stateless_geneve_rx));
  1079. }
  1080. static int create_raw_packet_qp_tir(struct mlx5_ib_dev *dev,
  1081. struct mlx5_ib_rq *rq, u32 tdn,
  1082. bool tunnel_offload_en)
  1083. {
  1084. u32 *in;
  1085. void *tirc;
  1086. int inlen;
  1087. int err;
  1088. inlen = MLX5_ST_SZ_BYTES(create_tir_in);
  1089. in = kvzalloc(inlen, GFP_KERNEL);
  1090. if (!in)
  1091. return -ENOMEM;
  1092. tirc = MLX5_ADDR_OF(create_tir_in, in, ctx);
  1093. MLX5_SET(tirc, tirc, disp_type, MLX5_TIRC_DISP_TYPE_DIRECT);
  1094. MLX5_SET(tirc, tirc, inline_rqn, rq->base.mqp.qpn);
  1095. MLX5_SET(tirc, tirc, transport_domain, tdn);
  1096. if (tunnel_offload_en)
  1097. MLX5_SET(tirc, tirc, tunneled_offload_en, 1);
  1098. if (dev->rep)
  1099. MLX5_SET(tirc, tirc, self_lb_block,
  1100. MLX5_TIRC_SELF_LB_BLOCK_BLOCK_UNICAST_);
  1101. err = mlx5_core_create_tir(dev->mdev, in, inlen, &rq->tirn);
  1102. kvfree(in);
  1103. return err;
  1104. }
  1105. static void destroy_raw_packet_qp_tir(struct mlx5_ib_dev *dev,
  1106. struct mlx5_ib_rq *rq)
  1107. {
  1108. mlx5_core_destroy_tir(dev->mdev, rq->tirn);
  1109. }
  1110. static int create_raw_packet_qp(struct mlx5_ib_dev *dev, struct mlx5_ib_qp *qp,
  1111. u32 *in, size_t inlen,
  1112. struct ib_pd *pd)
  1113. {
  1114. struct mlx5_ib_raw_packet_qp *raw_packet_qp = &qp->raw_packet_qp;
  1115. struct mlx5_ib_sq *sq = &raw_packet_qp->sq;
  1116. struct mlx5_ib_rq *rq = &raw_packet_qp->rq;
  1117. struct ib_uobject *uobj = pd->uobject;
  1118. struct ib_ucontext *ucontext = uobj->context;
  1119. struct mlx5_ib_ucontext *mucontext = to_mucontext(ucontext);
  1120. int err;
  1121. u32 tdn = mucontext->tdn;
  1122. if (qp->sq.wqe_cnt) {
  1123. err = create_raw_packet_qp_tis(dev, qp, sq, tdn);
  1124. if (err)
  1125. return err;
  1126. err = create_raw_packet_qp_sq(dev, sq, in, pd);
  1127. if (err)
  1128. goto err_destroy_tis;
  1129. sq->base.container_mibqp = qp;
  1130. sq->base.mqp.event = mlx5_ib_qp_event;
  1131. }
  1132. if (qp->rq.wqe_cnt) {
  1133. rq->base.container_mibqp = qp;
  1134. if (qp->flags & MLX5_IB_QP_CVLAN_STRIPPING)
  1135. rq->flags |= MLX5_IB_RQ_CVLAN_STRIPPING;
  1136. if (qp->flags & MLX5_IB_QP_PCI_WRITE_END_PADDING)
  1137. rq->flags |= MLX5_IB_RQ_PCI_WRITE_END_PADDING;
  1138. err = create_raw_packet_qp_rq(dev, rq, in, inlen);
  1139. if (err)
  1140. goto err_destroy_sq;
  1141. err = create_raw_packet_qp_tir(dev, rq, tdn,
  1142. qp->tunnel_offload_en);
  1143. if (err)
  1144. goto err_destroy_rq;
  1145. }
  1146. qp->trans_qp.base.mqp.qpn = qp->sq.wqe_cnt ? sq->base.mqp.qpn :
  1147. rq->base.mqp.qpn;
  1148. return 0;
  1149. err_destroy_rq:
  1150. destroy_raw_packet_qp_rq(dev, rq);
  1151. err_destroy_sq:
  1152. if (!qp->sq.wqe_cnt)
  1153. return err;
  1154. destroy_raw_packet_qp_sq(dev, sq);
  1155. err_destroy_tis:
  1156. destroy_raw_packet_qp_tis(dev, sq);
  1157. return err;
  1158. }
  1159. static void destroy_raw_packet_qp(struct mlx5_ib_dev *dev,
  1160. struct mlx5_ib_qp *qp)
  1161. {
  1162. struct mlx5_ib_raw_packet_qp *raw_packet_qp = &qp->raw_packet_qp;
  1163. struct mlx5_ib_sq *sq = &raw_packet_qp->sq;
  1164. struct mlx5_ib_rq *rq = &raw_packet_qp->rq;
  1165. if (qp->rq.wqe_cnt) {
  1166. destroy_raw_packet_qp_tir(dev, rq);
  1167. destroy_raw_packet_qp_rq(dev, rq);
  1168. }
  1169. if (qp->sq.wqe_cnt) {
  1170. destroy_raw_packet_qp_sq(dev, sq);
  1171. destroy_raw_packet_qp_tis(dev, sq);
  1172. }
  1173. }
  1174. static void raw_packet_qp_copy_info(struct mlx5_ib_qp *qp,
  1175. struct mlx5_ib_raw_packet_qp *raw_packet_qp)
  1176. {
  1177. struct mlx5_ib_sq *sq = &raw_packet_qp->sq;
  1178. struct mlx5_ib_rq *rq = &raw_packet_qp->rq;
  1179. sq->sq = &qp->sq;
  1180. rq->rq = &qp->rq;
  1181. sq->doorbell = &qp->db;
  1182. rq->doorbell = &qp->db;
  1183. }
  1184. static void destroy_rss_raw_qp_tir(struct mlx5_ib_dev *dev, struct mlx5_ib_qp *qp)
  1185. {
  1186. mlx5_core_destroy_tir(dev->mdev, qp->rss_qp.tirn);
  1187. }
  1188. static int create_rss_raw_qp_tir(struct mlx5_ib_dev *dev, struct mlx5_ib_qp *qp,
  1189. struct ib_pd *pd,
  1190. struct ib_qp_init_attr *init_attr,
  1191. struct ib_udata *udata)
  1192. {
  1193. struct ib_uobject *uobj = pd->uobject;
  1194. struct ib_ucontext *ucontext = uobj->context;
  1195. struct mlx5_ib_ucontext *mucontext = to_mucontext(ucontext);
  1196. struct mlx5_ib_create_qp_resp resp = {};
  1197. int inlen;
  1198. int err;
  1199. u32 *in;
  1200. void *tirc;
  1201. void *hfso;
  1202. u32 selected_fields = 0;
  1203. u32 outer_l4;
  1204. size_t min_resp_len;
  1205. u32 tdn = mucontext->tdn;
  1206. struct mlx5_ib_create_qp_rss ucmd = {};
  1207. size_t required_cmd_sz;
  1208. if (init_attr->qp_type != IB_QPT_RAW_PACKET)
  1209. return -EOPNOTSUPP;
  1210. if (init_attr->create_flags || init_attr->send_cq)
  1211. return -EINVAL;
  1212. min_resp_len = offsetof(typeof(resp), bfreg_index) + sizeof(resp.bfreg_index);
  1213. if (udata->outlen < min_resp_len)
  1214. return -EINVAL;
  1215. required_cmd_sz = offsetof(typeof(ucmd), flags) + sizeof(ucmd.flags);
  1216. if (udata->inlen < required_cmd_sz) {
  1217. mlx5_ib_dbg(dev, "invalid inlen\n");
  1218. return -EINVAL;
  1219. }
  1220. if (udata->inlen > sizeof(ucmd) &&
  1221. !ib_is_udata_cleared(udata, sizeof(ucmd),
  1222. udata->inlen - sizeof(ucmd))) {
  1223. mlx5_ib_dbg(dev, "inlen is not supported\n");
  1224. return -EOPNOTSUPP;
  1225. }
  1226. if (ib_copy_from_udata(&ucmd, udata, min(sizeof(ucmd), udata->inlen))) {
  1227. mlx5_ib_dbg(dev, "copy failed\n");
  1228. return -EFAULT;
  1229. }
  1230. if (ucmd.comp_mask) {
  1231. mlx5_ib_dbg(dev, "invalid comp mask\n");
  1232. return -EOPNOTSUPP;
  1233. }
  1234. if (ucmd.flags & ~MLX5_QP_FLAG_TUNNEL_OFFLOADS) {
  1235. mlx5_ib_dbg(dev, "invalid flags\n");
  1236. return -EOPNOTSUPP;
  1237. }
  1238. if (ucmd.flags & MLX5_QP_FLAG_TUNNEL_OFFLOADS &&
  1239. !tunnel_offload_supported(dev->mdev)) {
  1240. mlx5_ib_dbg(dev, "tunnel offloads isn't supported\n");
  1241. return -EOPNOTSUPP;
  1242. }
  1243. if (ucmd.rx_hash_fields_mask & MLX5_RX_HASH_INNER &&
  1244. !(ucmd.flags & MLX5_QP_FLAG_TUNNEL_OFFLOADS)) {
  1245. mlx5_ib_dbg(dev, "Tunnel offloads must be set for inner RSS\n");
  1246. return -EOPNOTSUPP;
  1247. }
  1248. err = ib_copy_to_udata(udata, &resp, min(udata->outlen, sizeof(resp)));
  1249. if (err) {
  1250. mlx5_ib_dbg(dev, "copy failed\n");
  1251. return -EINVAL;
  1252. }
  1253. inlen = MLX5_ST_SZ_BYTES(create_tir_in);
  1254. in = kvzalloc(inlen, GFP_KERNEL);
  1255. if (!in)
  1256. return -ENOMEM;
  1257. tirc = MLX5_ADDR_OF(create_tir_in, in, ctx);
  1258. MLX5_SET(tirc, tirc, disp_type,
  1259. MLX5_TIRC_DISP_TYPE_INDIRECT);
  1260. MLX5_SET(tirc, tirc, indirect_table,
  1261. init_attr->rwq_ind_tbl->ind_tbl_num);
  1262. MLX5_SET(tirc, tirc, transport_domain, tdn);
  1263. hfso = MLX5_ADDR_OF(tirc, tirc, rx_hash_field_selector_outer);
  1264. if (ucmd.flags & MLX5_QP_FLAG_TUNNEL_OFFLOADS)
  1265. MLX5_SET(tirc, tirc, tunneled_offload_en, 1);
  1266. if (ucmd.rx_hash_fields_mask & MLX5_RX_HASH_INNER)
  1267. hfso = MLX5_ADDR_OF(tirc, tirc, rx_hash_field_selector_inner);
  1268. else
  1269. hfso = MLX5_ADDR_OF(tirc, tirc, rx_hash_field_selector_outer);
  1270. switch (ucmd.rx_hash_function) {
  1271. case MLX5_RX_HASH_FUNC_TOEPLITZ:
  1272. {
  1273. void *rss_key = MLX5_ADDR_OF(tirc, tirc, rx_hash_toeplitz_key);
  1274. size_t len = MLX5_FLD_SZ_BYTES(tirc, rx_hash_toeplitz_key);
  1275. if (len != ucmd.rx_key_len) {
  1276. err = -EINVAL;
  1277. goto err;
  1278. }
  1279. MLX5_SET(tirc, tirc, rx_hash_fn, MLX5_RX_HASH_FN_TOEPLITZ);
  1280. MLX5_SET(tirc, tirc, rx_hash_symmetric, 1);
  1281. memcpy(rss_key, ucmd.rx_hash_key, len);
  1282. break;
  1283. }
  1284. default:
  1285. err = -EOPNOTSUPP;
  1286. goto err;
  1287. }
  1288. if (!ucmd.rx_hash_fields_mask) {
  1289. /* special case when this TIR serves as steering entry without hashing */
  1290. if (!init_attr->rwq_ind_tbl->log_ind_tbl_size)
  1291. goto create_tir;
  1292. err = -EINVAL;
  1293. goto err;
  1294. }
  1295. if (((ucmd.rx_hash_fields_mask & MLX5_RX_HASH_SRC_IPV4) ||
  1296. (ucmd.rx_hash_fields_mask & MLX5_RX_HASH_DST_IPV4)) &&
  1297. ((ucmd.rx_hash_fields_mask & MLX5_RX_HASH_SRC_IPV6) ||
  1298. (ucmd.rx_hash_fields_mask & MLX5_RX_HASH_DST_IPV6))) {
  1299. err = -EINVAL;
  1300. goto err;
  1301. }
  1302. /* If none of IPV4 & IPV6 SRC/DST was set - this bit field is ignored */
  1303. if ((ucmd.rx_hash_fields_mask & MLX5_RX_HASH_SRC_IPV4) ||
  1304. (ucmd.rx_hash_fields_mask & MLX5_RX_HASH_DST_IPV4))
  1305. MLX5_SET(rx_hash_field_select, hfso, l3_prot_type,
  1306. MLX5_L3_PROT_TYPE_IPV4);
  1307. else if ((ucmd.rx_hash_fields_mask & MLX5_RX_HASH_SRC_IPV6) ||
  1308. (ucmd.rx_hash_fields_mask & MLX5_RX_HASH_DST_IPV6))
  1309. MLX5_SET(rx_hash_field_select, hfso, l3_prot_type,
  1310. MLX5_L3_PROT_TYPE_IPV6);
  1311. outer_l4 = ((ucmd.rx_hash_fields_mask & MLX5_RX_HASH_SRC_PORT_TCP) ||
  1312. (ucmd.rx_hash_fields_mask & MLX5_RX_HASH_DST_PORT_TCP)) << 0 |
  1313. ((ucmd.rx_hash_fields_mask & MLX5_RX_HASH_SRC_PORT_UDP) ||
  1314. (ucmd.rx_hash_fields_mask & MLX5_RX_HASH_DST_PORT_UDP)) << 1 |
  1315. (ucmd.rx_hash_fields_mask & MLX5_RX_HASH_IPSEC_SPI) << 2;
  1316. /* Check that only one l4 protocol is set */
  1317. if (outer_l4 & (outer_l4 - 1)) {
  1318. err = -EINVAL;
  1319. goto err;
  1320. }
  1321. /* If none of TCP & UDP SRC/DST was set - this bit field is ignored */
  1322. if ((ucmd.rx_hash_fields_mask & MLX5_RX_HASH_SRC_PORT_TCP) ||
  1323. (ucmd.rx_hash_fields_mask & MLX5_RX_HASH_DST_PORT_TCP))
  1324. MLX5_SET(rx_hash_field_select, hfso, l4_prot_type,
  1325. MLX5_L4_PROT_TYPE_TCP);
  1326. else if ((ucmd.rx_hash_fields_mask & MLX5_RX_HASH_SRC_PORT_UDP) ||
  1327. (ucmd.rx_hash_fields_mask & MLX5_RX_HASH_DST_PORT_UDP))
  1328. MLX5_SET(rx_hash_field_select, hfso, l4_prot_type,
  1329. MLX5_L4_PROT_TYPE_UDP);
  1330. if ((ucmd.rx_hash_fields_mask & MLX5_RX_HASH_SRC_IPV4) ||
  1331. (ucmd.rx_hash_fields_mask & MLX5_RX_HASH_SRC_IPV6))
  1332. selected_fields |= MLX5_HASH_FIELD_SEL_SRC_IP;
  1333. if ((ucmd.rx_hash_fields_mask & MLX5_RX_HASH_DST_IPV4) ||
  1334. (ucmd.rx_hash_fields_mask & MLX5_RX_HASH_DST_IPV6))
  1335. selected_fields |= MLX5_HASH_FIELD_SEL_DST_IP;
  1336. if ((ucmd.rx_hash_fields_mask & MLX5_RX_HASH_SRC_PORT_TCP) ||
  1337. (ucmd.rx_hash_fields_mask & MLX5_RX_HASH_SRC_PORT_UDP))
  1338. selected_fields |= MLX5_HASH_FIELD_SEL_L4_SPORT;
  1339. if ((ucmd.rx_hash_fields_mask & MLX5_RX_HASH_DST_PORT_TCP) ||
  1340. (ucmd.rx_hash_fields_mask & MLX5_RX_HASH_DST_PORT_UDP))
  1341. selected_fields |= MLX5_HASH_FIELD_SEL_L4_DPORT;
  1342. if (ucmd.rx_hash_fields_mask & MLX5_RX_HASH_IPSEC_SPI)
  1343. selected_fields |= MLX5_HASH_FIELD_SEL_IPSEC_SPI;
  1344. MLX5_SET(rx_hash_field_select, hfso, selected_fields, selected_fields);
  1345. create_tir:
  1346. if (dev->rep)
  1347. MLX5_SET(tirc, tirc, self_lb_block,
  1348. MLX5_TIRC_SELF_LB_BLOCK_BLOCK_UNICAST_);
  1349. err = mlx5_core_create_tir(dev->mdev, in, inlen, &qp->rss_qp.tirn);
  1350. if (err)
  1351. goto err;
  1352. kvfree(in);
  1353. /* qpn is reserved for that QP */
  1354. qp->trans_qp.base.mqp.qpn = 0;
  1355. qp->flags |= MLX5_IB_QP_RSS;
  1356. return 0;
  1357. err:
  1358. kvfree(in);
  1359. return err;
  1360. }
  1361. static int create_qp_common(struct mlx5_ib_dev *dev, struct ib_pd *pd,
  1362. struct ib_qp_init_attr *init_attr,
  1363. struct ib_udata *udata, struct mlx5_ib_qp *qp)
  1364. {
  1365. struct mlx5_ib_resources *devr = &dev->devr;
  1366. int inlen = MLX5_ST_SZ_BYTES(create_qp_in);
  1367. struct mlx5_core_dev *mdev = dev->mdev;
  1368. struct mlx5_ib_create_qp_resp resp;
  1369. struct mlx5_ib_cq *send_cq;
  1370. struct mlx5_ib_cq *recv_cq;
  1371. unsigned long flags;
  1372. u32 uidx = MLX5_IB_DEFAULT_UIDX;
  1373. struct mlx5_ib_create_qp ucmd;
  1374. struct mlx5_ib_qp_base *base;
  1375. int mlx5_st;
  1376. void *qpc;
  1377. u32 *in;
  1378. int err;
  1379. mutex_init(&qp->mutex);
  1380. spin_lock_init(&qp->sq.lock);
  1381. spin_lock_init(&qp->rq.lock);
  1382. mlx5_st = to_mlx5_st(init_attr->qp_type);
  1383. if (mlx5_st < 0)
  1384. return -EINVAL;
  1385. if (init_attr->rwq_ind_tbl) {
  1386. if (!udata)
  1387. return -ENOSYS;
  1388. err = create_rss_raw_qp_tir(dev, qp, pd, init_attr, udata);
  1389. return err;
  1390. }
  1391. if (init_attr->create_flags & IB_QP_CREATE_BLOCK_MULTICAST_LOOPBACK) {
  1392. if (!MLX5_CAP_GEN(mdev, block_lb_mc)) {
  1393. mlx5_ib_dbg(dev, "block multicast loopback isn't supported\n");
  1394. return -EINVAL;
  1395. } else {
  1396. qp->flags |= MLX5_IB_QP_BLOCK_MULTICAST_LOOPBACK;
  1397. }
  1398. }
  1399. if (init_attr->create_flags &
  1400. (IB_QP_CREATE_CROSS_CHANNEL |
  1401. IB_QP_CREATE_MANAGED_SEND |
  1402. IB_QP_CREATE_MANAGED_RECV)) {
  1403. if (!MLX5_CAP_GEN(mdev, cd)) {
  1404. mlx5_ib_dbg(dev, "cross-channel isn't supported\n");
  1405. return -EINVAL;
  1406. }
  1407. if (init_attr->create_flags & IB_QP_CREATE_CROSS_CHANNEL)
  1408. qp->flags |= MLX5_IB_QP_CROSS_CHANNEL;
  1409. if (init_attr->create_flags & IB_QP_CREATE_MANAGED_SEND)
  1410. qp->flags |= MLX5_IB_QP_MANAGED_SEND;
  1411. if (init_attr->create_flags & IB_QP_CREATE_MANAGED_RECV)
  1412. qp->flags |= MLX5_IB_QP_MANAGED_RECV;
  1413. }
  1414. if (init_attr->qp_type == IB_QPT_UD &&
  1415. (init_attr->create_flags & IB_QP_CREATE_IPOIB_UD_LSO))
  1416. if (!MLX5_CAP_GEN(mdev, ipoib_basic_offloads)) {
  1417. mlx5_ib_dbg(dev, "ipoib UD lso qp isn't supported\n");
  1418. return -EOPNOTSUPP;
  1419. }
  1420. if (init_attr->create_flags & IB_QP_CREATE_SCATTER_FCS) {
  1421. if (init_attr->qp_type != IB_QPT_RAW_PACKET) {
  1422. mlx5_ib_dbg(dev, "Scatter FCS is supported only for Raw Packet QPs");
  1423. return -EOPNOTSUPP;
  1424. }
  1425. if (!MLX5_CAP_GEN(dev->mdev, eth_net_offloads) ||
  1426. !MLX5_CAP_ETH(dev->mdev, scatter_fcs)) {
  1427. mlx5_ib_dbg(dev, "Scatter FCS isn't supported\n");
  1428. return -EOPNOTSUPP;
  1429. }
  1430. qp->flags |= MLX5_IB_QP_CAP_SCATTER_FCS;
  1431. }
  1432. if (init_attr->sq_sig_type == IB_SIGNAL_ALL_WR)
  1433. qp->sq_signal_bits = MLX5_WQE_CTRL_CQ_UPDATE;
  1434. if (init_attr->create_flags & IB_QP_CREATE_CVLAN_STRIPPING) {
  1435. if (!(MLX5_CAP_GEN(dev->mdev, eth_net_offloads) &&
  1436. MLX5_CAP_ETH(dev->mdev, vlan_cap)) ||
  1437. (init_attr->qp_type != IB_QPT_RAW_PACKET))
  1438. return -EOPNOTSUPP;
  1439. qp->flags |= MLX5_IB_QP_CVLAN_STRIPPING;
  1440. }
  1441. if (pd && pd->uobject) {
  1442. if (ib_copy_from_udata(&ucmd, udata, sizeof(ucmd))) {
  1443. mlx5_ib_dbg(dev, "copy failed\n");
  1444. return -EFAULT;
  1445. }
  1446. err = get_qp_user_index(to_mucontext(pd->uobject->context),
  1447. &ucmd, udata->inlen, &uidx);
  1448. if (err)
  1449. return err;
  1450. qp->wq_sig = !!(ucmd.flags & MLX5_QP_FLAG_SIGNATURE);
  1451. qp->scat_cqe = !!(ucmd.flags & MLX5_QP_FLAG_SCATTER_CQE);
  1452. if (ucmd.flags & MLX5_QP_FLAG_TUNNEL_OFFLOADS) {
  1453. if (init_attr->qp_type != IB_QPT_RAW_PACKET ||
  1454. !tunnel_offload_supported(mdev)) {
  1455. mlx5_ib_dbg(dev, "Tunnel offload isn't supported\n");
  1456. return -EOPNOTSUPP;
  1457. }
  1458. qp->tunnel_offload_en = true;
  1459. }
  1460. if (init_attr->create_flags & IB_QP_CREATE_SOURCE_QPN) {
  1461. if (init_attr->qp_type != IB_QPT_UD ||
  1462. (MLX5_CAP_GEN(dev->mdev, port_type) !=
  1463. MLX5_CAP_PORT_TYPE_IB) ||
  1464. !mlx5_get_flow_namespace(dev->mdev, MLX5_FLOW_NAMESPACE_BYPASS)) {
  1465. mlx5_ib_dbg(dev, "Source QP option isn't supported\n");
  1466. return -EOPNOTSUPP;
  1467. }
  1468. qp->flags |= MLX5_IB_QP_UNDERLAY;
  1469. qp->underlay_qpn = init_attr->source_qpn;
  1470. }
  1471. } else {
  1472. qp->wq_sig = !!wq_signature;
  1473. }
  1474. base = (init_attr->qp_type == IB_QPT_RAW_PACKET ||
  1475. qp->flags & MLX5_IB_QP_UNDERLAY) ?
  1476. &qp->raw_packet_qp.rq.base :
  1477. &qp->trans_qp.base;
  1478. qp->has_rq = qp_has_rq(init_attr);
  1479. err = set_rq_size(dev, &init_attr->cap, qp->has_rq,
  1480. qp, (pd && pd->uobject) ? &ucmd : NULL);
  1481. if (err) {
  1482. mlx5_ib_dbg(dev, "err %d\n", err);
  1483. return err;
  1484. }
  1485. if (pd) {
  1486. if (pd->uobject) {
  1487. __u32 max_wqes =
  1488. 1 << MLX5_CAP_GEN(mdev, log_max_qp_sz);
  1489. mlx5_ib_dbg(dev, "requested sq_wqe_count (%d)\n", ucmd.sq_wqe_count);
  1490. if (ucmd.rq_wqe_shift != qp->rq.wqe_shift ||
  1491. ucmd.rq_wqe_count != qp->rq.wqe_cnt) {
  1492. mlx5_ib_dbg(dev, "invalid rq params\n");
  1493. return -EINVAL;
  1494. }
  1495. if (ucmd.sq_wqe_count > max_wqes) {
  1496. mlx5_ib_dbg(dev, "requested sq_wqe_count (%d) > max allowed (%d)\n",
  1497. ucmd.sq_wqe_count, max_wqes);
  1498. return -EINVAL;
  1499. }
  1500. if (init_attr->create_flags &
  1501. mlx5_ib_create_qp_sqpn_qp1()) {
  1502. mlx5_ib_dbg(dev, "user-space is not allowed to create UD QPs spoofing as QP1\n");
  1503. return -EINVAL;
  1504. }
  1505. err = create_user_qp(dev, pd, qp, udata, init_attr, &in,
  1506. &resp, &inlen, base);
  1507. if (err)
  1508. mlx5_ib_dbg(dev, "err %d\n", err);
  1509. } else {
  1510. err = create_kernel_qp(dev, init_attr, qp, &in, &inlen,
  1511. base);
  1512. if (err)
  1513. mlx5_ib_dbg(dev, "err %d\n", err);
  1514. }
  1515. if (err)
  1516. return err;
  1517. } else {
  1518. in = kvzalloc(inlen, GFP_KERNEL);
  1519. if (!in)
  1520. return -ENOMEM;
  1521. qp->create_type = MLX5_QP_EMPTY;
  1522. }
  1523. if (is_sqp(init_attr->qp_type))
  1524. qp->port = init_attr->port_num;
  1525. qpc = MLX5_ADDR_OF(create_qp_in, in, qpc);
  1526. MLX5_SET(qpc, qpc, st, mlx5_st);
  1527. MLX5_SET(qpc, qpc, pm_state, MLX5_QP_PM_MIGRATED);
  1528. if (init_attr->qp_type != MLX5_IB_QPT_REG_UMR)
  1529. MLX5_SET(qpc, qpc, pd, to_mpd(pd ? pd : devr->p0)->pdn);
  1530. else
  1531. MLX5_SET(qpc, qpc, latency_sensitive, 1);
  1532. if (qp->wq_sig)
  1533. MLX5_SET(qpc, qpc, wq_signature, 1);
  1534. if (qp->flags & MLX5_IB_QP_BLOCK_MULTICAST_LOOPBACK)
  1535. MLX5_SET(qpc, qpc, block_lb_mc, 1);
  1536. if (qp->flags & MLX5_IB_QP_CROSS_CHANNEL)
  1537. MLX5_SET(qpc, qpc, cd_master, 1);
  1538. if (qp->flags & MLX5_IB_QP_MANAGED_SEND)
  1539. MLX5_SET(qpc, qpc, cd_slave_send, 1);
  1540. if (qp->flags & MLX5_IB_QP_MANAGED_RECV)
  1541. MLX5_SET(qpc, qpc, cd_slave_receive, 1);
  1542. if (qp->scat_cqe && is_connected(init_attr->qp_type)) {
  1543. int rcqe_sz;
  1544. int scqe_sz;
  1545. rcqe_sz = mlx5_ib_get_cqe_size(dev, init_attr->recv_cq);
  1546. scqe_sz = mlx5_ib_get_cqe_size(dev, init_attr->send_cq);
  1547. if (rcqe_sz == 128)
  1548. MLX5_SET(qpc, qpc, cs_res, MLX5_RES_SCAT_DATA64_CQE);
  1549. else
  1550. MLX5_SET(qpc, qpc, cs_res, MLX5_RES_SCAT_DATA32_CQE);
  1551. if (init_attr->sq_sig_type == IB_SIGNAL_ALL_WR) {
  1552. if (scqe_sz == 128)
  1553. MLX5_SET(qpc, qpc, cs_req, MLX5_REQ_SCAT_DATA64_CQE);
  1554. else
  1555. MLX5_SET(qpc, qpc, cs_req, MLX5_REQ_SCAT_DATA32_CQE);
  1556. }
  1557. }
  1558. if (qp->rq.wqe_cnt) {
  1559. MLX5_SET(qpc, qpc, log_rq_stride, qp->rq.wqe_shift - 4);
  1560. MLX5_SET(qpc, qpc, log_rq_size, ilog2(qp->rq.wqe_cnt));
  1561. }
  1562. MLX5_SET(qpc, qpc, rq_type, get_rx_type(qp, init_attr));
  1563. if (qp->sq.wqe_cnt) {
  1564. MLX5_SET(qpc, qpc, log_sq_size, ilog2(qp->sq.wqe_cnt));
  1565. } else {
  1566. MLX5_SET(qpc, qpc, no_sq, 1);
  1567. if (init_attr->srq &&
  1568. init_attr->srq->srq_type == IB_SRQT_TM)
  1569. MLX5_SET(qpc, qpc, offload_type,
  1570. MLX5_QPC_OFFLOAD_TYPE_RNDV);
  1571. }
  1572. /* Set default resources */
  1573. switch (init_attr->qp_type) {
  1574. case IB_QPT_XRC_TGT:
  1575. MLX5_SET(qpc, qpc, cqn_rcv, to_mcq(devr->c0)->mcq.cqn);
  1576. MLX5_SET(qpc, qpc, cqn_snd, to_mcq(devr->c0)->mcq.cqn);
  1577. MLX5_SET(qpc, qpc, srqn_rmpn_xrqn, to_msrq(devr->s0)->msrq.srqn);
  1578. MLX5_SET(qpc, qpc, xrcd, to_mxrcd(init_attr->xrcd)->xrcdn);
  1579. break;
  1580. case IB_QPT_XRC_INI:
  1581. MLX5_SET(qpc, qpc, cqn_rcv, to_mcq(devr->c0)->mcq.cqn);
  1582. MLX5_SET(qpc, qpc, xrcd, to_mxrcd(devr->x1)->xrcdn);
  1583. MLX5_SET(qpc, qpc, srqn_rmpn_xrqn, to_msrq(devr->s0)->msrq.srqn);
  1584. break;
  1585. default:
  1586. if (init_attr->srq) {
  1587. MLX5_SET(qpc, qpc, xrcd, to_mxrcd(devr->x0)->xrcdn);
  1588. MLX5_SET(qpc, qpc, srqn_rmpn_xrqn, to_msrq(init_attr->srq)->msrq.srqn);
  1589. } else {
  1590. MLX5_SET(qpc, qpc, xrcd, to_mxrcd(devr->x1)->xrcdn);
  1591. MLX5_SET(qpc, qpc, srqn_rmpn_xrqn, to_msrq(devr->s1)->msrq.srqn);
  1592. }
  1593. }
  1594. if (init_attr->send_cq)
  1595. MLX5_SET(qpc, qpc, cqn_snd, to_mcq(init_attr->send_cq)->mcq.cqn);
  1596. if (init_attr->recv_cq)
  1597. MLX5_SET(qpc, qpc, cqn_rcv, to_mcq(init_attr->recv_cq)->mcq.cqn);
  1598. MLX5_SET64(qpc, qpc, dbr_addr, qp->db.dma);
  1599. /* 0xffffff means we ask to work with cqe version 0 */
  1600. if (MLX5_CAP_GEN(mdev, cqe_version) == MLX5_CQE_VERSION_V1)
  1601. MLX5_SET(qpc, qpc, user_index, uidx);
  1602. /* we use IB_QP_CREATE_IPOIB_UD_LSO to indicates ipoib qp */
  1603. if (init_attr->qp_type == IB_QPT_UD &&
  1604. (init_attr->create_flags & IB_QP_CREATE_IPOIB_UD_LSO)) {
  1605. MLX5_SET(qpc, qpc, ulp_stateless_offload_mode, 1);
  1606. qp->flags |= MLX5_IB_QP_LSO;
  1607. }
  1608. if (init_attr->create_flags & IB_QP_CREATE_PCI_WRITE_END_PADDING) {
  1609. if (!MLX5_CAP_GEN(dev->mdev, end_pad)) {
  1610. mlx5_ib_dbg(dev, "scatter end padding is not supported\n");
  1611. err = -EOPNOTSUPP;
  1612. goto err;
  1613. } else if (init_attr->qp_type != IB_QPT_RAW_PACKET) {
  1614. MLX5_SET(qpc, qpc, end_padding_mode,
  1615. MLX5_WQ_END_PAD_MODE_ALIGN);
  1616. } else {
  1617. qp->flags |= MLX5_IB_QP_PCI_WRITE_END_PADDING;
  1618. }
  1619. }
  1620. if (inlen < 0) {
  1621. err = -EINVAL;
  1622. goto err;
  1623. }
  1624. if (init_attr->qp_type == IB_QPT_RAW_PACKET ||
  1625. qp->flags & MLX5_IB_QP_UNDERLAY) {
  1626. qp->raw_packet_qp.sq.ubuffer.buf_addr = ucmd.sq_buf_addr;
  1627. raw_packet_qp_copy_info(qp, &qp->raw_packet_qp);
  1628. err = create_raw_packet_qp(dev, qp, in, inlen, pd);
  1629. } else {
  1630. err = mlx5_core_create_qp(dev->mdev, &base->mqp, in, inlen);
  1631. }
  1632. if (err) {
  1633. mlx5_ib_dbg(dev, "create qp failed\n");
  1634. goto err_create;
  1635. }
  1636. kvfree(in);
  1637. base->container_mibqp = qp;
  1638. base->mqp.event = mlx5_ib_qp_event;
  1639. get_cqs(init_attr->qp_type, init_attr->send_cq, init_attr->recv_cq,
  1640. &send_cq, &recv_cq);
  1641. spin_lock_irqsave(&dev->reset_flow_resource_lock, flags);
  1642. mlx5_ib_lock_cqs(send_cq, recv_cq);
  1643. /* Maintain device to QPs access, needed for further handling via reset
  1644. * flow
  1645. */
  1646. list_add_tail(&qp->qps_list, &dev->qp_list);
  1647. /* Maintain CQ to QPs access, needed for further handling via reset flow
  1648. */
  1649. if (send_cq)
  1650. list_add_tail(&qp->cq_send_list, &send_cq->list_send_qp);
  1651. if (recv_cq)
  1652. list_add_tail(&qp->cq_recv_list, &recv_cq->list_recv_qp);
  1653. mlx5_ib_unlock_cqs(send_cq, recv_cq);
  1654. spin_unlock_irqrestore(&dev->reset_flow_resource_lock, flags);
  1655. return 0;
  1656. err_create:
  1657. if (qp->create_type == MLX5_QP_USER)
  1658. destroy_qp_user(dev, pd, qp, base);
  1659. else if (qp->create_type == MLX5_QP_KERNEL)
  1660. destroy_qp_kernel(dev, qp);
  1661. err:
  1662. kvfree(in);
  1663. return err;
  1664. }
  1665. static void mlx5_ib_lock_cqs(struct mlx5_ib_cq *send_cq, struct mlx5_ib_cq *recv_cq)
  1666. __acquires(&send_cq->lock) __acquires(&recv_cq->lock)
  1667. {
  1668. if (send_cq) {
  1669. if (recv_cq) {
  1670. if (send_cq->mcq.cqn < recv_cq->mcq.cqn) {
  1671. spin_lock(&send_cq->lock);
  1672. spin_lock_nested(&recv_cq->lock,
  1673. SINGLE_DEPTH_NESTING);
  1674. } else if (send_cq->mcq.cqn == recv_cq->mcq.cqn) {
  1675. spin_lock(&send_cq->lock);
  1676. __acquire(&recv_cq->lock);
  1677. } else {
  1678. spin_lock(&recv_cq->lock);
  1679. spin_lock_nested(&send_cq->lock,
  1680. SINGLE_DEPTH_NESTING);
  1681. }
  1682. } else {
  1683. spin_lock(&send_cq->lock);
  1684. __acquire(&recv_cq->lock);
  1685. }
  1686. } else if (recv_cq) {
  1687. spin_lock(&recv_cq->lock);
  1688. __acquire(&send_cq->lock);
  1689. } else {
  1690. __acquire(&send_cq->lock);
  1691. __acquire(&recv_cq->lock);
  1692. }
  1693. }
  1694. static void mlx5_ib_unlock_cqs(struct mlx5_ib_cq *send_cq, struct mlx5_ib_cq *recv_cq)
  1695. __releases(&send_cq->lock) __releases(&recv_cq->lock)
  1696. {
  1697. if (send_cq) {
  1698. if (recv_cq) {
  1699. if (send_cq->mcq.cqn < recv_cq->mcq.cqn) {
  1700. spin_unlock(&recv_cq->lock);
  1701. spin_unlock(&send_cq->lock);
  1702. } else if (send_cq->mcq.cqn == recv_cq->mcq.cqn) {
  1703. __release(&recv_cq->lock);
  1704. spin_unlock(&send_cq->lock);
  1705. } else {
  1706. spin_unlock(&send_cq->lock);
  1707. spin_unlock(&recv_cq->lock);
  1708. }
  1709. } else {
  1710. __release(&recv_cq->lock);
  1711. spin_unlock(&send_cq->lock);
  1712. }
  1713. } else if (recv_cq) {
  1714. __release(&send_cq->lock);
  1715. spin_unlock(&recv_cq->lock);
  1716. } else {
  1717. __release(&recv_cq->lock);
  1718. __release(&send_cq->lock);
  1719. }
  1720. }
  1721. static struct mlx5_ib_pd *get_pd(struct mlx5_ib_qp *qp)
  1722. {
  1723. return to_mpd(qp->ibqp.pd);
  1724. }
  1725. static void get_cqs(enum ib_qp_type qp_type,
  1726. struct ib_cq *ib_send_cq, struct ib_cq *ib_recv_cq,
  1727. struct mlx5_ib_cq **send_cq, struct mlx5_ib_cq **recv_cq)
  1728. {
  1729. switch (qp_type) {
  1730. case IB_QPT_XRC_TGT:
  1731. *send_cq = NULL;
  1732. *recv_cq = NULL;
  1733. break;
  1734. case MLX5_IB_QPT_REG_UMR:
  1735. case IB_QPT_XRC_INI:
  1736. *send_cq = ib_send_cq ? to_mcq(ib_send_cq) : NULL;
  1737. *recv_cq = NULL;
  1738. break;
  1739. case IB_QPT_SMI:
  1740. case MLX5_IB_QPT_HW_GSI:
  1741. case IB_QPT_RC:
  1742. case IB_QPT_UC:
  1743. case IB_QPT_UD:
  1744. case IB_QPT_RAW_IPV6:
  1745. case IB_QPT_RAW_ETHERTYPE:
  1746. case IB_QPT_RAW_PACKET:
  1747. *send_cq = ib_send_cq ? to_mcq(ib_send_cq) : NULL;
  1748. *recv_cq = ib_recv_cq ? to_mcq(ib_recv_cq) : NULL;
  1749. break;
  1750. case IB_QPT_MAX:
  1751. default:
  1752. *send_cq = NULL;
  1753. *recv_cq = NULL;
  1754. break;
  1755. }
  1756. }
  1757. static int modify_raw_packet_qp(struct mlx5_ib_dev *dev, struct mlx5_ib_qp *qp,
  1758. const struct mlx5_modify_raw_qp_param *raw_qp_param,
  1759. u8 lag_tx_affinity);
  1760. static void destroy_qp_common(struct mlx5_ib_dev *dev, struct mlx5_ib_qp *qp)
  1761. {
  1762. struct mlx5_ib_cq *send_cq, *recv_cq;
  1763. struct mlx5_ib_qp_base *base;
  1764. unsigned long flags;
  1765. int err;
  1766. if (qp->ibqp.rwq_ind_tbl) {
  1767. destroy_rss_raw_qp_tir(dev, qp);
  1768. return;
  1769. }
  1770. base = (qp->ibqp.qp_type == IB_QPT_RAW_PACKET ||
  1771. qp->flags & MLX5_IB_QP_UNDERLAY) ?
  1772. &qp->raw_packet_qp.rq.base :
  1773. &qp->trans_qp.base;
  1774. if (qp->state != IB_QPS_RESET) {
  1775. if (qp->ibqp.qp_type != IB_QPT_RAW_PACKET &&
  1776. !(qp->flags & MLX5_IB_QP_UNDERLAY)) {
  1777. err = mlx5_core_qp_modify(dev->mdev,
  1778. MLX5_CMD_OP_2RST_QP, 0,
  1779. NULL, &base->mqp);
  1780. } else {
  1781. struct mlx5_modify_raw_qp_param raw_qp_param = {
  1782. .operation = MLX5_CMD_OP_2RST_QP
  1783. };
  1784. err = modify_raw_packet_qp(dev, qp, &raw_qp_param, 0);
  1785. }
  1786. if (err)
  1787. mlx5_ib_warn(dev, "mlx5_ib: modify QP 0x%06x to RESET failed\n",
  1788. base->mqp.qpn);
  1789. }
  1790. get_cqs(qp->ibqp.qp_type, qp->ibqp.send_cq, qp->ibqp.recv_cq,
  1791. &send_cq, &recv_cq);
  1792. spin_lock_irqsave(&dev->reset_flow_resource_lock, flags);
  1793. mlx5_ib_lock_cqs(send_cq, recv_cq);
  1794. /* del from lists under both locks above to protect reset flow paths */
  1795. list_del(&qp->qps_list);
  1796. if (send_cq)
  1797. list_del(&qp->cq_send_list);
  1798. if (recv_cq)
  1799. list_del(&qp->cq_recv_list);
  1800. if (qp->create_type == MLX5_QP_KERNEL) {
  1801. __mlx5_ib_cq_clean(recv_cq, base->mqp.qpn,
  1802. qp->ibqp.srq ? to_msrq(qp->ibqp.srq) : NULL);
  1803. if (send_cq != recv_cq)
  1804. __mlx5_ib_cq_clean(send_cq, base->mqp.qpn,
  1805. NULL);
  1806. }
  1807. mlx5_ib_unlock_cqs(send_cq, recv_cq);
  1808. spin_unlock_irqrestore(&dev->reset_flow_resource_lock, flags);
  1809. if (qp->ibqp.qp_type == IB_QPT_RAW_PACKET ||
  1810. qp->flags & MLX5_IB_QP_UNDERLAY) {
  1811. destroy_raw_packet_qp(dev, qp);
  1812. } else {
  1813. err = mlx5_core_destroy_qp(dev->mdev, &base->mqp);
  1814. if (err)
  1815. mlx5_ib_warn(dev, "failed to destroy QP 0x%x\n",
  1816. base->mqp.qpn);
  1817. }
  1818. if (qp->create_type == MLX5_QP_KERNEL)
  1819. destroy_qp_kernel(dev, qp);
  1820. else if (qp->create_type == MLX5_QP_USER)
  1821. destroy_qp_user(dev, &get_pd(qp)->ibpd, qp, base);
  1822. }
  1823. static const char *ib_qp_type_str(enum ib_qp_type type)
  1824. {
  1825. switch (type) {
  1826. case IB_QPT_SMI:
  1827. return "IB_QPT_SMI";
  1828. case IB_QPT_GSI:
  1829. return "IB_QPT_GSI";
  1830. case IB_QPT_RC:
  1831. return "IB_QPT_RC";
  1832. case IB_QPT_UC:
  1833. return "IB_QPT_UC";
  1834. case IB_QPT_UD:
  1835. return "IB_QPT_UD";
  1836. case IB_QPT_RAW_IPV6:
  1837. return "IB_QPT_RAW_IPV6";
  1838. case IB_QPT_RAW_ETHERTYPE:
  1839. return "IB_QPT_RAW_ETHERTYPE";
  1840. case IB_QPT_XRC_INI:
  1841. return "IB_QPT_XRC_INI";
  1842. case IB_QPT_XRC_TGT:
  1843. return "IB_QPT_XRC_TGT";
  1844. case IB_QPT_RAW_PACKET:
  1845. return "IB_QPT_RAW_PACKET";
  1846. case MLX5_IB_QPT_REG_UMR:
  1847. return "MLX5_IB_QPT_REG_UMR";
  1848. case IB_QPT_DRIVER:
  1849. return "IB_QPT_DRIVER";
  1850. case IB_QPT_MAX:
  1851. default:
  1852. return "Invalid QP type";
  1853. }
  1854. }
  1855. static struct ib_qp *mlx5_ib_create_dct(struct ib_pd *pd,
  1856. struct ib_qp_init_attr *attr,
  1857. struct mlx5_ib_create_qp *ucmd)
  1858. {
  1859. struct mlx5_ib_qp *qp;
  1860. int err = 0;
  1861. u32 uidx = MLX5_IB_DEFAULT_UIDX;
  1862. void *dctc;
  1863. if (!attr->srq || !attr->recv_cq)
  1864. return ERR_PTR(-EINVAL);
  1865. err = get_qp_user_index(to_mucontext(pd->uobject->context),
  1866. ucmd, sizeof(*ucmd), &uidx);
  1867. if (err)
  1868. return ERR_PTR(err);
  1869. qp = kzalloc(sizeof(*qp), GFP_KERNEL);
  1870. if (!qp)
  1871. return ERR_PTR(-ENOMEM);
  1872. qp->dct.in = kzalloc(MLX5_ST_SZ_BYTES(create_dct_in), GFP_KERNEL);
  1873. if (!qp->dct.in) {
  1874. err = -ENOMEM;
  1875. goto err_free;
  1876. }
  1877. dctc = MLX5_ADDR_OF(create_dct_in, qp->dct.in, dct_context_entry);
  1878. qp->qp_sub_type = MLX5_IB_QPT_DCT;
  1879. MLX5_SET(dctc, dctc, pd, to_mpd(pd)->pdn);
  1880. MLX5_SET(dctc, dctc, srqn_xrqn, to_msrq(attr->srq)->msrq.srqn);
  1881. MLX5_SET(dctc, dctc, cqn, to_mcq(attr->recv_cq)->mcq.cqn);
  1882. MLX5_SET64(dctc, dctc, dc_access_key, ucmd->access_key);
  1883. MLX5_SET(dctc, dctc, user_index, uidx);
  1884. qp->state = IB_QPS_RESET;
  1885. return &qp->ibqp;
  1886. err_free:
  1887. kfree(qp);
  1888. return ERR_PTR(err);
  1889. }
  1890. static int set_mlx_qp_type(struct mlx5_ib_dev *dev,
  1891. struct ib_qp_init_attr *init_attr,
  1892. struct mlx5_ib_create_qp *ucmd,
  1893. struct ib_udata *udata)
  1894. {
  1895. enum { MLX_QP_FLAGS = MLX5_QP_FLAG_TYPE_DCT | MLX5_QP_FLAG_TYPE_DCI };
  1896. int err;
  1897. if (!udata)
  1898. return -EINVAL;
  1899. if (udata->inlen < sizeof(*ucmd)) {
  1900. mlx5_ib_dbg(dev, "create_qp user command is smaller than expected\n");
  1901. return -EINVAL;
  1902. }
  1903. err = ib_copy_from_udata(ucmd, udata, sizeof(*ucmd));
  1904. if (err)
  1905. return err;
  1906. if ((ucmd->flags & MLX_QP_FLAGS) == MLX5_QP_FLAG_TYPE_DCI) {
  1907. init_attr->qp_type = MLX5_IB_QPT_DCI;
  1908. } else {
  1909. if ((ucmd->flags & MLX_QP_FLAGS) == MLX5_QP_FLAG_TYPE_DCT) {
  1910. init_attr->qp_type = MLX5_IB_QPT_DCT;
  1911. } else {
  1912. mlx5_ib_dbg(dev, "Invalid QP flags\n");
  1913. return -EINVAL;
  1914. }
  1915. }
  1916. if (!MLX5_CAP_GEN(dev->mdev, dct)) {
  1917. mlx5_ib_dbg(dev, "DC transport is not supported\n");
  1918. return -EOPNOTSUPP;
  1919. }
  1920. return 0;
  1921. }
  1922. struct ib_qp *mlx5_ib_create_qp(struct ib_pd *pd,
  1923. struct ib_qp_init_attr *verbs_init_attr,
  1924. struct ib_udata *udata)
  1925. {
  1926. struct mlx5_ib_dev *dev;
  1927. struct mlx5_ib_qp *qp;
  1928. u16 xrcdn = 0;
  1929. int err;
  1930. struct ib_qp_init_attr mlx_init_attr;
  1931. struct ib_qp_init_attr *init_attr = verbs_init_attr;
  1932. if (pd) {
  1933. dev = to_mdev(pd->device);
  1934. if (init_attr->qp_type == IB_QPT_RAW_PACKET) {
  1935. if (!pd->uobject) {
  1936. mlx5_ib_dbg(dev, "Raw Packet QP is not supported for kernel consumers\n");
  1937. return ERR_PTR(-EINVAL);
  1938. } else if (!to_mucontext(pd->uobject->context)->cqe_version) {
  1939. mlx5_ib_dbg(dev, "Raw Packet QP is only supported for CQE version > 0\n");
  1940. return ERR_PTR(-EINVAL);
  1941. }
  1942. }
  1943. } else {
  1944. /* being cautious here */
  1945. if (init_attr->qp_type != IB_QPT_XRC_TGT &&
  1946. init_attr->qp_type != MLX5_IB_QPT_REG_UMR) {
  1947. pr_warn("%s: no PD for transport %s\n", __func__,
  1948. ib_qp_type_str(init_attr->qp_type));
  1949. return ERR_PTR(-EINVAL);
  1950. }
  1951. dev = to_mdev(to_mxrcd(init_attr->xrcd)->ibxrcd.device);
  1952. }
  1953. if (init_attr->qp_type == IB_QPT_DRIVER) {
  1954. struct mlx5_ib_create_qp ucmd;
  1955. init_attr = &mlx_init_attr;
  1956. memcpy(init_attr, verbs_init_attr, sizeof(*verbs_init_attr));
  1957. err = set_mlx_qp_type(dev, init_attr, &ucmd, udata);
  1958. if (err)
  1959. return ERR_PTR(err);
  1960. if (init_attr->qp_type == MLX5_IB_QPT_DCI) {
  1961. if (init_attr->cap.max_recv_wr ||
  1962. init_attr->cap.max_recv_sge) {
  1963. mlx5_ib_dbg(dev, "DCI QP requires zero size receive queue\n");
  1964. return ERR_PTR(-EINVAL);
  1965. }
  1966. } else {
  1967. return mlx5_ib_create_dct(pd, init_attr, &ucmd);
  1968. }
  1969. }
  1970. switch (init_attr->qp_type) {
  1971. case IB_QPT_XRC_TGT:
  1972. case IB_QPT_XRC_INI:
  1973. if (!MLX5_CAP_GEN(dev->mdev, xrc)) {
  1974. mlx5_ib_dbg(dev, "XRC not supported\n");
  1975. return ERR_PTR(-ENOSYS);
  1976. }
  1977. init_attr->recv_cq = NULL;
  1978. if (init_attr->qp_type == IB_QPT_XRC_TGT) {
  1979. xrcdn = to_mxrcd(init_attr->xrcd)->xrcdn;
  1980. init_attr->send_cq = NULL;
  1981. }
  1982. /* fall through */
  1983. case IB_QPT_RAW_PACKET:
  1984. case IB_QPT_RC:
  1985. case IB_QPT_UC:
  1986. case IB_QPT_UD:
  1987. case IB_QPT_SMI:
  1988. case MLX5_IB_QPT_HW_GSI:
  1989. case MLX5_IB_QPT_REG_UMR:
  1990. case MLX5_IB_QPT_DCI:
  1991. qp = kzalloc(sizeof(*qp), GFP_KERNEL);
  1992. if (!qp)
  1993. return ERR_PTR(-ENOMEM);
  1994. err = create_qp_common(dev, pd, init_attr, udata, qp);
  1995. if (err) {
  1996. mlx5_ib_dbg(dev, "create_qp_common failed\n");
  1997. kfree(qp);
  1998. return ERR_PTR(err);
  1999. }
  2000. if (is_qp0(init_attr->qp_type))
  2001. qp->ibqp.qp_num = 0;
  2002. else if (is_qp1(init_attr->qp_type))
  2003. qp->ibqp.qp_num = 1;
  2004. else
  2005. qp->ibqp.qp_num = qp->trans_qp.base.mqp.qpn;
  2006. mlx5_ib_dbg(dev, "ib qpnum 0x%x, mlx qpn 0x%x, rcqn 0x%x, scqn 0x%x\n",
  2007. qp->ibqp.qp_num, qp->trans_qp.base.mqp.qpn,
  2008. init_attr->recv_cq ? to_mcq(init_attr->recv_cq)->mcq.cqn : -1,
  2009. init_attr->send_cq ? to_mcq(init_attr->send_cq)->mcq.cqn : -1);
  2010. qp->trans_qp.xrcdn = xrcdn;
  2011. break;
  2012. case IB_QPT_GSI:
  2013. return mlx5_ib_gsi_create_qp(pd, init_attr);
  2014. case IB_QPT_RAW_IPV6:
  2015. case IB_QPT_RAW_ETHERTYPE:
  2016. case IB_QPT_MAX:
  2017. default:
  2018. mlx5_ib_dbg(dev, "unsupported qp type %d\n",
  2019. init_attr->qp_type);
  2020. /* Don't support raw QPs */
  2021. return ERR_PTR(-EINVAL);
  2022. }
  2023. if (verbs_init_attr->qp_type == IB_QPT_DRIVER)
  2024. qp->qp_sub_type = init_attr->qp_type;
  2025. return &qp->ibqp;
  2026. }
  2027. static int mlx5_ib_destroy_dct(struct mlx5_ib_qp *mqp)
  2028. {
  2029. struct mlx5_ib_dev *dev = to_mdev(mqp->ibqp.device);
  2030. if (mqp->state == IB_QPS_RTR) {
  2031. int err;
  2032. err = mlx5_core_destroy_dct(dev->mdev, &mqp->dct.mdct);
  2033. if (err) {
  2034. mlx5_ib_warn(dev, "failed to destroy DCT %d\n", err);
  2035. return err;
  2036. }
  2037. }
  2038. kfree(mqp->dct.in);
  2039. kfree(mqp);
  2040. return 0;
  2041. }
  2042. int mlx5_ib_destroy_qp(struct ib_qp *qp)
  2043. {
  2044. struct mlx5_ib_dev *dev = to_mdev(qp->device);
  2045. struct mlx5_ib_qp *mqp = to_mqp(qp);
  2046. if (unlikely(qp->qp_type == IB_QPT_GSI))
  2047. return mlx5_ib_gsi_destroy_qp(qp);
  2048. if (mqp->qp_sub_type == MLX5_IB_QPT_DCT)
  2049. return mlx5_ib_destroy_dct(mqp);
  2050. destroy_qp_common(dev, mqp);
  2051. kfree(mqp);
  2052. return 0;
  2053. }
  2054. static __be32 to_mlx5_access_flags(struct mlx5_ib_qp *qp, const struct ib_qp_attr *attr,
  2055. int attr_mask)
  2056. {
  2057. u32 hw_access_flags = 0;
  2058. u8 dest_rd_atomic;
  2059. u32 access_flags;
  2060. if (attr_mask & IB_QP_MAX_DEST_RD_ATOMIC)
  2061. dest_rd_atomic = attr->max_dest_rd_atomic;
  2062. else
  2063. dest_rd_atomic = qp->trans_qp.resp_depth;
  2064. if (attr_mask & IB_QP_ACCESS_FLAGS)
  2065. access_flags = attr->qp_access_flags;
  2066. else
  2067. access_flags = qp->trans_qp.atomic_rd_en;
  2068. if (!dest_rd_atomic)
  2069. access_flags &= IB_ACCESS_REMOTE_WRITE;
  2070. if (access_flags & IB_ACCESS_REMOTE_READ)
  2071. hw_access_flags |= MLX5_QP_BIT_RRE;
  2072. if (access_flags & IB_ACCESS_REMOTE_ATOMIC)
  2073. hw_access_flags |= (MLX5_QP_BIT_RAE | MLX5_ATOMIC_MODE_CX);
  2074. if (access_flags & IB_ACCESS_REMOTE_WRITE)
  2075. hw_access_flags |= MLX5_QP_BIT_RWE;
  2076. return cpu_to_be32(hw_access_flags);
  2077. }
  2078. enum {
  2079. MLX5_PATH_FLAG_FL = 1 << 0,
  2080. MLX5_PATH_FLAG_FREE_AR = 1 << 1,
  2081. MLX5_PATH_FLAG_COUNTER = 1 << 2,
  2082. };
  2083. static int ib_rate_to_mlx5(struct mlx5_ib_dev *dev, u8 rate)
  2084. {
  2085. if (rate == IB_RATE_PORT_CURRENT)
  2086. return 0;
  2087. if (rate < IB_RATE_2_5_GBPS || rate > IB_RATE_300_GBPS)
  2088. return -EINVAL;
  2089. while (rate != IB_RATE_PORT_CURRENT &&
  2090. !(1 << (rate + MLX5_STAT_RATE_OFFSET) &
  2091. MLX5_CAP_GEN(dev->mdev, stat_rate_support)))
  2092. --rate;
  2093. return rate ? rate + MLX5_STAT_RATE_OFFSET : rate;
  2094. }
  2095. static int modify_raw_packet_eth_prio(struct mlx5_core_dev *dev,
  2096. struct mlx5_ib_sq *sq, u8 sl)
  2097. {
  2098. void *in;
  2099. void *tisc;
  2100. int inlen;
  2101. int err;
  2102. inlen = MLX5_ST_SZ_BYTES(modify_tis_in);
  2103. in = kvzalloc(inlen, GFP_KERNEL);
  2104. if (!in)
  2105. return -ENOMEM;
  2106. MLX5_SET(modify_tis_in, in, bitmask.prio, 1);
  2107. tisc = MLX5_ADDR_OF(modify_tis_in, in, ctx);
  2108. MLX5_SET(tisc, tisc, prio, ((sl & 0x7) << 1));
  2109. err = mlx5_core_modify_tis(dev, sq->tisn, in, inlen);
  2110. kvfree(in);
  2111. return err;
  2112. }
  2113. static int modify_raw_packet_tx_affinity(struct mlx5_core_dev *dev,
  2114. struct mlx5_ib_sq *sq, u8 tx_affinity)
  2115. {
  2116. void *in;
  2117. void *tisc;
  2118. int inlen;
  2119. int err;
  2120. inlen = MLX5_ST_SZ_BYTES(modify_tis_in);
  2121. in = kvzalloc(inlen, GFP_KERNEL);
  2122. if (!in)
  2123. return -ENOMEM;
  2124. MLX5_SET(modify_tis_in, in, bitmask.lag_tx_port_affinity, 1);
  2125. tisc = MLX5_ADDR_OF(modify_tis_in, in, ctx);
  2126. MLX5_SET(tisc, tisc, lag_tx_port_affinity, tx_affinity);
  2127. err = mlx5_core_modify_tis(dev, sq->tisn, in, inlen);
  2128. kvfree(in);
  2129. return err;
  2130. }
  2131. static int mlx5_set_path(struct mlx5_ib_dev *dev, struct mlx5_ib_qp *qp,
  2132. const struct rdma_ah_attr *ah,
  2133. struct mlx5_qp_path *path, u8 port, int attr_mask,
  2134. u32 path_flags, const struct ib_qp_attr *attr,
  2135. bool alt)
  2136. {
  2137. const struct ib_global_route *grh = rdma_ah_read_grh(ah);
  2138. int err;
  2139. enum ib_gid_type gid_type;
  2140. u8 ah_flags = rdma_ah_get_ah_flags(ah);
  2141. u8 sl = rdma_ah_get_sl(ah);
  2142. if (attr_mask & IB_QP_PKEY_INDEX)
  2143. path->pkey_index = cpu_to_be16(alt ? attr->alt_pkey_index :
  2144. attr->pkey_index);
  2145. if (ah_flags & IB_AH_GRH) {
  2146. if (grh->sgid_index >=
  2147. dev->mdev->port_caps[port - 1].gid_table_len) {
  2148. pr_err("sgid_index (%u) too large. max is %d\n",
  2149. grh->sgid_index,
  2150. dev->mdev->port_caps[port - 1].gid_table_len);
  2151. return -EINVAL;
  2152. }
  2153. }
  2154. if (ah->type == RDMA_AH_ATTR_TYPE_ROCE) {
  2155. if (!(ah_flags & IB_AH_GRH))
  2156. return -EINVAL;
  2157. memcpy(path->rmac, ah->roce.dmac, sizeof(ah->roce.dmac));
  2158. if (qp->ibqp.qp_type == IB_QPT_RC ||
  2159. qp->ibqp.qp_type == IB_QPT_UC ||
  2160. qp->ibqp.qp_type == IB_QPT_XRC_INI ||
  2161. qp->ibqp.qp_type == IB_QPT_XRC_TGT)
  2162. path->udp_sport =
  2163. mlx5_get_roce_udp_sport(dev, ah->grh.sgid_attr);
  2164. path->dci_cfi_prio_sl = (sl & 0x7) << 4;
  2165. gid_type = ah->grh.sgid_attr->gid_type;
  2166. if (gid_type == IB_GID_TYPE_ROCE_UDP_ENCAP)
  2167. path->ecn_dscp = (grh->traffic_class >> 2) & 0x3f;
  2168. } else {
  2169. path->fl_free_ar = (path_flags & MLX5_PATH_FLAG_FL) ? 0x80 : 0;
  2170. path->fl_free_ar |=
  2171. (path_flags & MLX5_PATH_FLAG_FREE_AR) ? 0x40 : 0;
  2172. path->rlid = cpu_to_be16(rdma_ah_get_dlid(ah));
  2173. path->grh_mlid = rdma_ah_get_path_bits(ah) & 0x7f;
  2174. if (ah_flags & IB_AH_GRH)
  2175. path->grh_mlid |= 1 << 7;
  2176. path->dci_cfi_prio_sl = sl & 0xf;
  2177. }
  2178. if (ah_flags & IB_AH_GRH) {
  2179. path->mgid_index = grh->sgid_index;
  2180. path->hop_limit = grh->hop_limit;
  2181. path->tclass_flowlabel =
  2182. cpu_to_be32((grh->traffic_class << 20) |
  2183. (grh->flow_label));
  2184. memcpy(path->rgid, grh->dgid.raw, 16);
  2185. }
  2186. err = ib_rate_to_mlx5(dev, rdma_ah_get_static_rate(ah));
  2187. if (err < 0)
  2188. return err;
  2189. path->static_rate = err;
  2190. path->port = port;
  2191. if (attr_mask & IB_QP_TIMEOUT)
  2192. path->ackto_lt = (alt ? attr->alt_timeout : attr->timeout) << 3;
  2193. if ((qp->ibqp.qp_type == IB_QPT_RAW_PACKET) && qp->sq.wqe_cnt)
  2194. return modify_raw_packet_eth_prio(dev->mdev,
  2195. &qp->raw_packet_qp.sq,
  2196. sl & 0xf);
  2197. return 0;
  2198. }
  2199. static enum mlx5_qp_optpar opt_mask[MLX5_QP_NUM_STATE][MLX5_QP_NUM_STATE][MLX5_QP_ST_MAX] = {
  2200. [MLX5_QP_STATE_INIT] = {
  2201. [MLX5_QP_STATE_INIT] = {
  2202. [MLX5_QP_ST_RC] = MLX5_QP_OPTPAR_RRE |
  2203. MLX5_QP_OPTPAR_RAE |
  2204. MLX5_QP_OPTPAR_RWE |
  2205. MLX5_QP_OPTPAR_PKEY_INDEX |
  2206. MLX5_QP_OPTPAR_PRI_PORT,
  2207. [MLX5_QP_ST_UC] = MLX5_QP_OPTPAR_RWE |
  2208. MLX5_QP_OPTPAR_PKEY_INDEX |
  2209. MLX5_QP_OPTPAR_PRI_PORT,
  2210. [MLX5_QP_ST_UD] = MLX5_QP_OPTPAR_PKEY_INDEX |
  2211. MLX5_QP_OPTPAR_Q_KEY |
  2212. MLX5_QP_OPTPAR_PRI_PORT,
  2213. },
  2214. [MLX5_QP_STATE_RTR] = {
  2215. [MLX5_QP_ST_RC] = MLX5_QP_OPTPAR_ALT_ADDR_PATH |
  2216. MLX5_QP_OPTPAR_RRE |
  2217. MLX5_QP_OPTPAR_RAE |
  2218. MLX5_QP_OPTPAR_RWE |
  2219. MLX5_QP_OPTPAR_PKEY_INDEX,
  2220. [MLX5_QP_ST_UC] = MLX5_QP_OPTPAR_ALT_ADDR_PATH |
  2221. MLX5_QP_OPTPAR_RWE |
  2222. MLX5_QP_OPTPAR_PKEY_INDEX,
  2223. [MLX5_QP_ST_UD] = MLX5_QP_OPTPAR_PKEY_INDEX |
  2224. MLX5_QP_OPTPAR_Q_KEY,
  2225. [MLX5_QP_ST_MLX] = MLX5_QP_OPTPAR_PKEY_INDEX |
  2226. MLX5_QP_OPTPAR_Q_KEY,
  2227. [MLX5_QP_ST_XRC] = MLX5_QP_OPTPAR_ALT_ADDR_PATH |
  2228. MLX5_QP_OPTPAR_RRE |
  2229. MLX5_QP_OPTPAR_RAE |
  2230. MLX5_QP_OPTPAR_RWE |
  2231. MLX5_QP_OPTPAR_PKEY_INDEX,
  2232. },
  2233. },
  2234. [MLX5_QP_STATE_RTR] = {
  2235. [MLX5_QP_STATE_RTS] = {
  2236. [MLX5_QP_ST_RC] = MLX5_QP_OPTPAR_ALT_ADDR_PATH |
  2237. MLX5_QP_OPTPAR_RRE |
  2238. MLX5_QP_OPTPAR_RAE |
  2239. MLX5_QP_OPTPAR_RWE |
  2240. MLX5_QP_OPTPAR_PM_STATE |
  2241. MLX5_QP_OPTPAR_RNR_TIMEOUT,
  2242. [MLX5_QP_ST_UC] = MLX5_QP_OPTPAR_ALT_ADDR_PATH |
  2243. MLX5_QP_OPTPAR_RWE |
  2244. MLX5_QP_OPTPAR_PM_STATE,
  2245. [MLX5_QP_ST_UD] = MLX5_QP_OPTPAR_Q_KEY,
  2246. },
  2247. },
  2248. [MLX5_QP_STATE_RTS] = {
  2249. [MLX5_QP_STATE_RTS] = {
  2250. [MLX5_QP_ST_RC] = MLX5_QP_OPTPAR_RRE |
  2251. MLX5_QP_OPTPAR_RAE |
  2252. MLX5_QP_OPTPAR_RWE |
  2253. MLX5_QP_OPTPAR_RNR_TIMEOUT |
  2254. MLX5_QP_OPTPAR_PM_STATE |
  2255. MLX5_QP_OPTPAR_ALT_ADDR_PATH,
  2256. [MLX5_QP_ST_UC] = MLX5_QP_OPTPAR_RWE |
  2257. MLX5_QP_OPTPAR_PM_STATE |
  2258. MLX5_QP_OPTPAR_ALT_ADDR_PATH,
  2259. [MLX5_QP_ST_UD] = MLX5_QP_OPTPAR_Q_KEY |
  2260. MLX5_QP_OPTPAR_SRQN |
  2261. MLX5_QP_OPTPAR_CQN_RCV,
  2262. },
  2263. },
  2264. [MLX5_QP_STATE_SQER] = {
  2265. [MLX5_QP_STATE_RTS] = {
  2266. [MLX5_QP_ST_UD] = MLX5_QP_OPTPAR_Q_KEY,
  2267. [MLX5_QP_ST_MLX] = MLX5_QP_OPTPAR_Q_KEY,
  2268. [MLX5_QP_ST_UC] = MLX5_QP_OPTPAR_RWE,
  2269. [MLX5_QP_ST_RC] = MLX5_QP_OPTPAR_RNR_TIMEOUT |
  2270. MLX5_QP_OPTPAR_RWE |
  2271. MLX5_QP_OPTPAR_RAE |
  2272. MLX5_QP_OPTPAR_RRE,
  2273. },
  2274. },
  2275. };
  2276. static int ib_nr_to_mlx5_nr(int ib_mask)
  2277. {
  2278. switch (ib_mask) {
  2279. case IB_QP_STATE:
  2280. return 0;
  2281. case IB_QP_CUR_STATE:
  2282. return 0;
  2283. case IB_QP_EN_SQD_ASYNC_NOTIFY:
  2284. return 0;
  2285. case IB_QP_ACCESS_FLAGS:
  2286. return MLX5_QP_OPTPAR_RWE | MLX5_QP_OPTPAR_RRE |
  2287. MLX5_QP_OPTPAR_RAE;
  2288. case IB_QP_PKEY_INDEX:
  2289. return MLX5_QP_OPTPAR_PKEY_INDEX;
  2290. case IB_QP_PORT:
  2291. return MLX5_QP_OPTPAR_PRI_PORT;
  2292. case IB_QP_QKEY:
  2293. return MLX5_QP_OPTPAR_Q_KEY;
  2294. case IB_QP_AV:
  2295. return MLX5_QP_OPTPAR_PRIMARY_ADDR_PATH |
  2296. MLX5_QP_OPTPAR_PRI_PORT;
  2297. case IB_QP_PATH_MTU:
  2298. return 0;
  2299. case IB_QP_TIMEOUT:
  2300. return MLX5_QP_OPTPAR_ACK_TIMEOUT;
  2301. case IB_QP_RETRY_CNT:
  2302. return MLX5_QP_OPTPAR_RETRY_COUNT;
  2303. case IB_QP_RNR_RETRY:
  2304. return MLX5_QP_OPTPAR_RNR_RETRY;
  2305. case IB_QP_RQ_PSN:
  2306. return 0;
  2307. case IB_QP_MAX_QP_RD_ATOMIC:
  2308. return MLX5_QP_OPTPAR_SRA_MAX;
  2309. case IB_QP_ALT_PATH:
  2310. return MLX5_QP_OPTPAR_ALT_ADDR_PATH;
  2311. case IB_QP_MIN_RNR_TIMER:
  2312. return MLX5_QP_OPTPAR_RNR_TIMEOUT;
  2313. case IB_QP_SQ_PSN:
  2314. return 0;
  2315. case IB_QP_MAX_DEST_RD_ATOMIC:
  2316. return MLX5_QP_OPTPAR_RRA_MAX | MLX5_QP_OPTPAR_RWE |
  2317. MLX5_QP_OPTPAR_RRE | MLX5_QP_OPTPAR_RAE;
  2318. case IB_QP_PATH_MIG_STATE:
  2319. return MLX5_QP_OPTPAR_PM_STATE;
  2320. case IB_QP_CAP:
  2321. return 0;
  2322. case IB_QP_DEST_QPN:
  2323. return 0;
  2324. }
  2325. return 0;
  2326. }
  2327. static int ib_mask_to_mlx5_opt(int ib_mask)
  2328. {
  2329. int result = 0;
  2330. int i;
  2331. for (i = 0; i < 8 * sizeof(int); i++) {
  2332. if ((1 << i) & ib_mask)
  2333. result |= ib_nr_to_mlx5_nr(1 << i);
  2334. }
  2335. return result;
  2336. }
  2337. static int modify_raw_packet_qp_rq(struct mlx5_ib_dev *dev,
  2338. struct mlx5_ib_rq *rq, int new_state,
  2339. const struct mlx5_modify_raw_qp_param *raw_qp_param)
  2340. {
  2341. void *in;
  2342. void *rqc;
  2343. int inlen;
  2344. int err;
  2345. inlen = MLX5_ST_SZ_BYTES(modify_rq_in);
  2346. in = kvzalloc(inlen, GFP_KERNEL);
  2347. if (!in)
  2348. return -ENOMEM;
  2349. MLX5_SET(modify_rq_in, in, rq_state, rq->state);
  2350. rqc = MLX5_ADDR_OF(modify_rq_in, in, ctx);
  2351. MLX5_SET(rqc, rqc, state, new_state);
  2352. if (raw_qp_param->set_mask & MLX5_RAW_QP_MOD_SET_RQ_Q_CTR_ID) {
  2353. if (MLX5_CAP_GEN(dev->mdev, modify_rq_counter_set_id)) {
  2354. MLX5_SET64(modify_rq_in, in, modify_bitmask,
  2355. MLX5_MODIFY_RQ_IN_MODIFY_BITMASK_RQ_COUNTER_SET_ID);
  2356. MLX5_SET(rqc, rqc, counter_set_id, raw_qp_param->rq_q_ctr_id);
  2357. } else
  2358. pr_info_once("%s: RAW PACKET QP counters are not supported on current FW\n",
  2359. dev->ib_dev.name);
  2360. }
  2361. err = mlx5_core_modify_rq(dev->mdev, rq->base.mqp.qpn, in, inlen);
  2362. if (err)
  2363. goto out;
  2364. rq->state = new_state;
  2365. out:
  2366. kvfree(in);
  2367. return err;
  2368. }
  2369. static int modify_raw_packet_qp_sq(struct mlx5_core_dev *dev,
  2370. struct mlx5_ib_sq *sq,
  2371. int new_state,
  2372. const struct mlx5_modify_raw_qp_param *raw_qp_param)
  2373. {
  2374. struct mlx5_ib_qp *ibqp = sq->base.container_mibqp;
  2375. struct mlx5_rate_limit old_rl = ibqp->rl;
  2376. struct mlx5_rate_limit new_rl = old_rl;
  2377. bool new_rate_added = false;
  2378. u16 rl_index = 0;
  2379. void *in;
  2380. void *sqc;
  2381. int inlen;
  2382. int err;
  2383. inlen = MLX5_ST_SZ_BYTES(modify_sq_in);
  2384. in = kvzalloc(inlen, GFP_KERNEL);
  2385. if (!in)
  2386. return -ENOMEM;
  2387. MLX5_SET(modify_sq_in, in, sq_state, sq->state);
  2388. sqc = MLX5_ADDR_OF(modify_sq_in, in, ctx);
  2389. MLX5_SET(sqc, sqc, state, new_state);
  2390. if (raw_qp_param->set_mask & MLX5_RAW_QP_RATE_LIMIT) {
  2391. if (new_state != MLX5_SQC_STATE_RDY)
  2392. pr_warn("%s: Rate limit can only be changed when SQ is moving to RDY\n",
  2393. __func__);
  2394. else
  2395. new_rl = raw_qp_param->rl;
  2396. }
  2397. if (!mlx5_rl_are_equal(&old_rl, &new_rl)) {
  2398. if (new_rl.rate) {
  2399. err = mlx5_rl_add_rate(dev, &rl_index, &new_rl);
  2400. if (err) {
  2401. pr_err("Failed configuring rate limit(err %d): \
  2402. rate %u, max_burst_sz %u, typical_pkt_sz %u\n",
  2403. err, new_rl.rate, new_rl.max_burst_sz,
  2404. new_rl.typical_pkt_sz);
  2405. goto out;
  2406. }
  2407. new_rate_added = true;
  2408. }
  2409. MLX5_SET64(modify_sq_in, in, modify_bitmask, 1);
  2410. /* index 0 means no limit */
  2411. MLX5_SET(sqc, sqc, packet_pacing_rate_limit_index, rl_index);
  2412. }
  2413. err = mlx5_core_modify_sq(dev, sq->base.mqp.qpn, in, inlen);
  2414. if (err) {
  2415. /* Remove new rate from table if failed */
  2416. if (new_rate_added)
  2417. mlx5_rl_remove_rate(dev, &new_rl);
  2418. goto out;
  2419. }
  2420. /* Only remove the old rate after new rate was set */
  2421. if ((old_rl.rate &&
  2422. !mlx5_rl_are_equal(&old_rl, &new_rl)) ||
  2423. (new_state != MLX5_SQC_STATE_RDY))
  2424. mlx5_rl_remove_rate(dev, &old_rl);
  2425. ibqp->rl = new_rl;
  2426. sq->state = new_state;
  2427. out:
  2428. kvfree(in);
  2429. return err;
  2430. }
  2431. static int modify_raw_packet_qp(struct mlx5_ib_dev *dev, struct mlx5_ib_qp *qp,
  2432. const struct mlx5_modify_raw_qp_param *raw_qp_param,
  2433. u8 tx_affinity)
  2434. {
  2435. struct mlx5_ib_raw_packet_qp *raw_packet_qp = &qp->raw_packet_qp;
  2436. struct mlx5_ib_rq *rq = &raw_packet_qp->rq;
  2437. struct mlx5_ib_sq *sq = &raw_packet_qp->sq;
  2438. int modify_rq = !!qp->rq.wqe_cnt;
  2439. int modify_sq = !!qp->sq.wqe_cnt;
  2440. int rq_state;
  2441. int sq_state;
  2442. int err;
  2443. switch (raw_qp_param->operation) {
  2444. case MLX5_CMD_OP_RST2INIT_QP:
  2445. rq_state = MLX5_RQC_STATE_RDY;
  2446. sq_state = MLX5_SQC_STATE_RDY;
  2447. break;
  2448. case MLX5_CMD_OP_2ERR_QP:
  2449. rq_state = MLX5_RQC_STATE_ERR;
  2450. sq_state = MLX5_SQC_STATE_ERR;
  2451. break;
  2452. case MLX5_CMD_OP_2RST_QP:
  2453. rq_state = MLX5_RQC_STATE_RST;
  2454. sq_state = MLX5_SQC_STATE_RST;
  2455. break;
  2456. case MLX5_CMD_OP_RTR2RTS_QP:
  2457. case MLX5_CMD_OP_RTS2RTS_QP:
  2458. if (raw_qp_param->set_mask ==
  2459. MLX5_RAW_QP_RATE_LIMIT) {
  2460. modify_rq = 0;
  2461. sq_state = sq->state;
  2462. } else {
  2463. return raw_qp_param->set_mask ? -EINVAL : 0;
  2464. }
  2465. break;
  2466. case MLX5_CMD_OP_INIT2INIT_QP:
  2467. case MLX5_CMD_OP_INIT2RTR_QP:
  2468. if (raw_qp_param->set_mask)
  2469. return -EINVAL;
  2470. else
  2471. return 0;
  2472. default:
  2473. WARN_ON(1);
  2474. return -EINVAL;
  2475. }
  2476. if (modify_rq) {
  2477. err = modify_raw_packet_qp_rq(dev, rq, rq_state, raw_qp_param);
  2478. if (err)
  2479. return err;
  2480. }
  2481. if (modify_sq) {
  2482. if (tx_affinity) {
  2483. err = modify_raw_packet_tx_affinity(dev->mdev, sq,
  2484. tx_affinity);
  2485. if (err)
  2486. return err;
  2487. }
  2488. return modify_raw_packet_qp_sq(dev->mdev, sq, sq_state, raw_qp_param);
  2489. }
  2490. return 0;
  2491. }
  2492. static int __mlx5_ib_modify_qp(struct ib_qp *ibqp,
  2493. const struct ib_qp_attr *attr, int attr_mask,
  2494. enum ib_qp_state cur_state, enum ib_qp_state new_state,
  2495. const struct mlx5_ib_modify_qp *ucmd)
  2496. {
  2497. static const u16 optab[MLX5_QP_NUM_STATE][MLX5_QP_NUM_STATE] = {
  2498. [MLX5_QP_STATE_RST] = {
  2499. [MLX5_QP_STATE_RST] = MLX5_CMD_OP_2RST_QP,
  2500. [MLX5_QP_STATE_ERR] = MLX5_CMD_OP_2ERR_QP,
  2501. [MLX5_QP_STATE_INIT] = MLX5_CMD_OP_RST2INIT_QP,
  2502. },
  2503. [MLX5_QP_STATE_INIT] = {
  2504. [MLX5_QP_STATE_RST] = MLX5_CMD_OP_2RST_QP,
  2505. [MLX5_QP_STATE_ERR] = MLX5_CMD_OP_2ERR_QP,
  2506. [MLX5_QP_STATE_INIT] = MLX5_CMD_OP_INIT2INIT_QP,
  2507. [MLX5_QP_STATE_RTR] = MLX5_CMD_OP_INIT2RTR_QP,
  2508. },
  2509. [MLX5_QP_STATE_RTR] = {
  2510. [MLX5_QP_STATE_RST] = MLX5_CMD_OP_2RST_QP,
  2511. [MLX5_QP_STATE_ERR] = MLX5_CMD_OP_2ERR_QP,
  2512. [MLX5_QP_STATE_RTS] = MLX5_CMD_OP_RTR2RTS_QP,
  2513. },
  2514. [MLX5_QP_STATE_RTS] = {
  2515. [MLX5_QP_STATE_RST] = MLX5_CMD_OP_2RST_QP,
  2516. [MLX5_QP_STATE_ERR] = MLX5_CMD_OP_2ERR_QP,
  2517. [MLX5_QP_STATE_RTS] = MLX5_CMD_OP_RTS2RTS_QP,
  2518. },
  2519. [MLX5_QP_STATE_SQD] = {
  2520. [MLX5_QP_STATE_RST] = MLX5_CMD_OP_2RST_QP,
  2521. [MLX5_QP_STATE_ERR] = MLX5_CMD_OP_2ERR_QP,
  2522. },
  2523. [MLX5_QP_STATE_SQER] = {
  2524. [MLX5_QP_STATE_RST] = MLX5_CMD_OP_2RST_QP,
  2525. [MLX5_QP_STATE_ERR] = MLX5_CMD_OP_2ERR_QP,
  2526. [MLX5_QP_STATE_RTS] = MLX5_CMD_OP_SQERR2RTS_QP,
  2527. },
  2528. [MLX5_QP_STATE_ERR] = {
  2529. [MLX5_QP_STATE_RST] = MLX5_CMD_OP_2RST_QP,
  2530. [MLX5_QP_STATE_ERR] = MLX5_CMD_OP_2ERR_QP,
  2531. }
  2532. };
  2533. struct mlx5_ib_dev *dev = to_mdev(ibqp->device);
  2534. struct mlx5_ib_qp *qp = to_mqp(ibqp);
  2535. struct mlx5_ib_qp_base *base = &qp->trans_qp.base;
  2536. struct mlx5_ib_cq *send_cq, *recv_cq;
  2537. struct mlx5_qp_context *context;
  2538. struct mlx5_ib_pd *pd;
  2539. struct mlx5_ib_port *mibport = NULL;
  2540. enum mlx5_qp_state mlx5_cur, mlx5_new;
  2541. enum mlx5_qp_optpar optpar;
  2542. int mlx5_st;
  2543. int err;
  2544. u16 op;
  2545. u8 tx_affinity = 0;
  2546. mlx5_st = to_mlx5_st(ibqp->qp_type == IB_QPT_DRIVER ?
  2547. qp->qp_sub_type : ibqp->qp_type);
  2548. if (mlx5_st < 0)
  2549. return -EINVAL;
  2550. context = kzalloc(sizeof(*context), GFP_KERNEL);
  2551. if (!context)
  2552. return -ENOMEM;
  2553. context->flags = cpu_to_be32(mlx5_st << 16);
  2554. if (!(attr_mask & IB_QP_PATH_MIG_STATE)) {
  2555. context->flags |= cpu_to_be32(MLX5_QP_PM_MIGRATED << 11);
  2556. } else {
  2557. switch (attr->path_mig_state) {
  2558. case IB_MIG_MIGRATED:
  2559. context->flags |= cpu_to_be32(MLX5_QP_PM_MIGRATED << 11);
  2560. break;
  2561. case IB_MIG_REARM:
  2562. context->flags |= cpu_to_be32(MLX5_QP_PM_REARM << 11);
  2563. break;
  2564. case IB_MIG_ARMED:
  2565. context->flags |= cpu_to_be32(MLX5_QP_PM_ARMED << 11);
  2566. break;
  2567. }
  2568. }
  2569. if ((cur_state == IB_QPS_RESET) && (new_state == IB_QPS_INIT)) {
  2570. if ((ibqp->qp_type == IB_QPT_RC) ||
  2571. (ibqp->qp_type == IB_QPT_UD &&
  2572. !(qp->flags & MLX5_IB_QP_SQPN_QP1)) ||
  2573. (ibqp->qp_type == IB_QPT_UC) ||
  2574. (ibqp->qp_type == IB_QPT_RAW_PACKET) ||
  2575. (ibqp->qp_type == IB_QPT_XRC_INI) ||
  2576. (ibqp->qp_type == IB_QPT_XRC_TGT)) {
  2577. if (mlx5_lag_is_active(dev->mdev)) {
  2578. u8 p = mlx5_core_native_port_num(dev->mdev);
  2579. tx_affinity = (unsigned int)atomic_add_return(1,
  2580. &dev->roce[p].next_port) %
  2581. MLX5_MAX_PORTS + 1;
  2582. context->flags |= cpu_to_be32(tx_affinity << 24);
  2583. }
  2584. }
  2585. }
  2586. if (is_sqp(ibqp->qp_type)) {
  2587. context->mtu_msgmax = (IB_MTU_256 << 5) | 8;
  2588. } else if ((ibqp->qp_type == IB_QPT_UD &&
  2589. !(qp->flags & MLX5_IB_QP_UNDERLAY)) ||
  2590. ibqp->qp_type == MLX5_IB_QPT_REG_UMR) {
  2591. context->mtu_msgmax = (IB_MTU_4096 << 5) | 12;
  2592. } else if (attr_mask & IB_QP_PATH_MTU) {
  2593. if (attr->path_mtu < IB_MTU_256 ||
  2594. attr->path_mtu > IB_MTU_4096) {
  2595. mlx5_ib_warn(dev, "invalid mtu %d\n", attr->path_mtu);
  2596. err = -EINVAL;
  2597. goto out;
  2598. }
  2599. context->mtu_msgmax = (attr->path_mtu << 5) |
  2600. (u8)MLX5_CAP_GEN(dev->mdev, log_max_msg);
  2601. }
  2602. if (attr_mask & IB_QP_DEST_QPN)
  2603. context->log_pg_sz_remote_qpn = cpu_to_be32(attr->dest_qp_num);
  2604. if (attr_mask & IB_QP_PKEY_INDEX)
  2605. context->pri_path.pkey_index = cpu_to_be16(attr->pkey_index);
  2606. /* todo implement counter_index functionality */
  2607. if (is_sqp(ibqp->qp_type))
  2608. context->pri_path.port = qp->port;
  2609. if (attr_mask & IB_QP_PORT)
  2610. context->pri_path.port = attr->port_num;
  2611. if (attr_mask & IB_QP_AV) {
  2612. err = mlx5_set_path(dev, qp, &attr->ah_attr, &context->pri_path,
  2613. attr_mask & IB_QP_PORT ? attr->port_num : qp->port,
  2614. attr_mask, 0, attr, false);
  2615. if (err)
  2616. goto out;
  2617. }
  2618. if (attr_mask & IB_QP_TIMEOUT)
  2619. context->pri_path.ackto_lt |= attr->timeout << 3;
  2620. if (attr_mask & IB_QP_ALT_PATH) {
  2621. err = mlx5_set_path(dev, qp, &attr->alt_ah_attr,
  2622. &context->alt_path,
  2623. attr->alt_port_num,
  2624. attr_mask | IB_QP_PKEY_INDEX | IB_QP_TIMEOUT,
  2625. 0, attr, true);
  2626. if (err)
  2627. goto out;
  2628. }
  2629. pd = get_pd(qp);
  2630. get_cqs(qp->ibqp.qp_type, qp->ibqp.send_cq, qp->ibqp.recv_cq,
  2631. &send_cq, &recv_cq);
  2632. context->flags_pd = cpu_to_be32(pd ? pd->pdn : to_mpd(dev->devr.p0)->pdn);
  2633. context->cqn_send = send_cq ? cpu_to_be32(send_cq->mcq.cqn) : 0;
  2634. context->cqn_recv = recv_cq ? cpu_to_be32(recv_cq->mcq.cqn) : 0;
  2635. context->params1 = cpu_to_be32(MLX5_IB_ACK_REQ_FREQ << 28);
  2636. if (attr_mask & IB_QP_RNR_RETRY)
  2637. context->params1 |= cpu_to_be32(attr->rnr_retry << 13);
  2638. if (attr_mask & IB_QP_RETRY_CNT)
  2639. context->params1 |= cpu_to_be32(attr->retry_cnt << 16);
  2640. if (attr_mask & IB_QP_MAX_QP_RD_ATOMIC) {
  2641. if (attr->max_rd_atomic)
  2642. context->params1 |=
  2643. cpu_to_be32(fls(attr->max_rd_atomic - 1) << 21);
  2644. }
  2645. if (attr_mask & IB_QP_SQ_PSN)
  2646. context->next_send_psn = cpu_to_be32(attr->sq_psn);
  2647. if (attr_mask & IB_QP_MAX_DEST_RD_ATOMIC) {
  2648. if (attr->max_dest_rd_atomic)
  2649. context->params2 |=
  2650. cpu_to_be32(fls(attr->max_dest_rd_atomic - 1) << 21);
  2651. }
  2652. if (attr_mask & (IB_QP_ACCESS_FLAGS | IB_QP_MAX_DEST_RD_ATOMIC))
  2653. context->params2 |= to_mlx5_access_flags(qp, attr, attr_mask);
  2654. if (attr_mask & IB_QP_MIN_RNR_TIMER)
  2655. context->rnr_nextrecvpsn |= cpu_to_be32(attr->min_rnr_timer << 24);
  2656. if (attr_mask & IB_QP_RQ_PSN)
  2657. context->rnr_nextrecvpsn |= cpu_to_be32(attr->rq_psn);
  2658. if (attr_mask & IB_QP_QKEY)
  2659. context->qkey = cpu_to_be32(attr->qkey);
  2660. if (qp->rq.wqe_cnt && cur_state == IB_QPS_RESET && new_state == IB_QPS_INIT)
  2661. context->db_rec_addr = cpu_to_be64(qp->db.dma);
  2662. if (cur_state == IB_QPS_RESET && new_state == IB_QPS_INIT) {
  2663. u8 port_num = (attr_mask & IB_QP_PORT ? attr->port_num :
  2664. qp->port) - 1;
  2665. /* Underlay port should be used - index 0 function per port */
  2666. if (qp->flags & MLX5_IB_QP_UNDERLAY)
  2667. port_num = 0;
  2668. mibport = &dev->port[port_num];
  2669. context->qp_counter_set_usr_page |=
  2670. cpu_to_be32((u32)(mibport->cnts.set_id) << 24);
  2671. }
  2672. if (!ibqp->uobject && cur_state == IB_QPS_RESET && new_state == IB_QPS_INIT)
  2673. context->sq_crq_size |= cpu_to_be16(1 << 4);
  2674. if (qp->flags & MLX5_IB_QP_SQPN_QP1)
  2675. context->deth_sqpn = cpu_to_be32(1);
  2676. mlx5_cur = to_mlx5_state(cur_state);
  2677. mlx5_new = to_mlx5_state(new_state);
  2678. if (mlx5_cur >= MLX5_QP_NUM_STATE || mlx5_new >= MLX5_QP_NUM_STATE ||
  2679. !optab[mlx5_cur][mlx5_new]) {
  2680. err = -EINVAL;
  2681. goto out;
  2682. }
  2683. op = optab[mlx5_cur][mlx5_new];
  2684. optpar = ib_mask_to_mlx5_opt(attr_mask);
  2685. optpar &= opt_mask[mlx5_cur][mlx5_new][mlx5_st];
  2686. if (qp->ibqp.qp_type == IB_QPT_RAW_PACKET ||
  2687. qp->flags & MLX5_IB_QP_UNDERLAY) {
  2688. struct mlx5_modify_raw_qp_param raw_qp_param = {};
  2689. raw_qp_param.operation = op;
  2690. if (cur_state == IB_QPS_RESET && new_state == IB_QPS_INIT) {
  2691. raw_qp_param.rq_q_ctr_id = mibport->cnts.set_id;
  2692. raw_qp_param.set_mask |= MLX5_RAW_QP_MOD_SET_RQ_Q_CTR_ID;
  2693. }
  2694. if (attr_mask & IB_QP_RATE_LIMIT) {
  2695. raw_qp_param.rl.rate = attr->rate_limit;
  2696. if (ucmd->burst_info.max_burst_sz) {
  2697. if (attr->rate_limit &&
  2698. MLX5_CAP_QOS(dev->mdev, packet_pacing_burst_bound)) {
  2699. raw_qp_param.rl.max_burst_sz =
  2700. ucmd->burst_info.max_burst_sz;
  2701. } else {
  2702. err = -EINVAL;
  2703. goto out;
  2704. }
  2705. }
  2706. if (ucmd->burst_info.typical_pkt_sz) {
  2707. if (attr->rate_limit &&
  2708. MLX5_CAP_QOS(dev->mdev, packet_pacing_typical_size)) {
  2709. raw_qp_param.rl.typical_pkt_sz =
  2710. ucmd->burst_info.typical_pkt_sz;
  2711. } else {
  2712. err = -EINVAL;
  2713. goto out;
  2714. }
  2715. }
  2716. raw_qp_param.set_mask |= MLX5_RAW_QP_RATE_LIMIT;
  2717. }
  2718. err = modify_raw_packet_qp(dev, qp, &raw_qp_param, tx_affinity);
  2719. } else {
  2720. err = mlx5_core_qp_modify(dev->mdev, op, optpar, context,
  2721. &base->mqp);
  2722. }
  2723. if (err)
  2724. goto out;
  2725. qp->state = new_state;
  2726. if (attr_mask & IB_QP_ACCESS_FLAGS)
  2727. qp->trans_qp.atomic_rd_en = attr->qp_access_flags;
  2728. if (attr_mask & IB_QP_MAX_DEST_RD_ATOMIC)
  2729. qp->trans_qp.resp_depth = attr->max_dest_rd_atomic;
  2730. if (attr_mask & IB_QP_PORT)
  2731. qp->port = attr->port_num;
  2732. if (attr_mask & IB_QP_ALT_PATH)
  2733. qp->trans_qp.alt_port = attr->alt_port_num;
  2734. /*
  2735. * If we moved a kernel QP to RESET, clean up all old CQ
  2736. * entries and reinitialize the QP.
  2737. */
  2738. if (new_state == IB_QPS_RESET &&
  2739. !ibqp->uobject && ibqp->qp_type != IB_QPT_XRC_TGT) {
  2740. mlx5_ib_cq_clean(recv_cq, base->mqp.qpn,
  2741. ibqp->srq ? to_msrq(ibqp->srq) : NULL);
  2742. if (send_cq != recv_cq)
  2743. mlx5_ib_cq_clean(send_cq, base->mqp.qpn, NULL);
  2744. qp->rq.head = 0;
  2745. qp->rq.tail = 0;
  2746. qp->sq.head = 0;
  2747. qp->sq.tail = 0;
  2748. qp->sq.cur_post = 0;
  2749. qp->sq.last_poll = 0;
  2750. qp->db.db[MLX5_RCV_DBR] = 0;
  2751. qp->db.db[MLX5_SND_DBR] = 0;
  2752. }
  2753. out:
  2754. kfree(context);
  2755. return err;
  2756. }
  2757. static inline bool is_valid_mask(int mask, int req, int opt)
  2758. {
  2759. if ((mask & req) != req)
  2760. return false;
  2761. if (mask & ~(req | opt))
  2762. return false;
  2763. return true;
  2764. }
  2765. /* check valid transition for driver QP types
  2766. * for now the only QP type that this function supports is DCI
  2767. */
  2768. static bool modify_dci_qp_is_ok(enum ib_qp_state cur_state, enum ib_qp_state new_state,
  2769. enum ib_qp_attr_mask attr_mask)
  2770. {
  2771. int req = IB_QP_STATE;
  2772. int opt = 0;
  2773. if (cur_state == IB_QPS_RESET && new_state == IB_QPS_INIT) {
  2774. req |= IB_QP_PKEY_INDEX | IB_QP_PORT;
  2775. return is_valid_mask(attr_mask, req, opt);
  2776. } else if (cur_state == IB_QPS_INIT && new_state == IB_QPS_INIT) {
  2777. opt = IB_QP_PKEY_INDEX | IB_QP_PORT;
  2778. return is_valid_mask(attr_mask, req, opt);
  2779. } else if (cur_state == IB_QPS_INIT && new_state == IB_QPS_RTR) {
  2780. req |= IB_QP_PATH_MTU;
  2781. opt = IB_QP_PKEY_INDEX;
  2782. return is_valid_mask(attr_mask, req, opt);
  2783. } else if (cur_state == IB_QPS_RTR && new_state == IB_QPS_RTS) {
  2784. req |= IB_QP_TIMEOUT | IB_QP_RETRY_CNT | IB_QP_RNR_RETRY |
  2785. IB_QP_MAX_QP_RD_ATOMIC | IB_QP_SQ_PSN;
  2786. opt = IB_QP_MIN_RNR_TIMER;
  2787. return is_valid_mask(attr_mask, req, opt);
  2788. } else if (cur_state == IB_QPS_RTS && new_state == IB_QPS_RTS) {
  2789. opt = IB_QP_MIN_RNR_TIMER;
  2790. return is_valid_mask(attr_mask, req, opt);
  2791. } else if (cur_state != IB_QPS_RESET && new_state == IB_QPS_ERR) {
  2792. return is_valid_mask(attr_mask, req, opt);
  2793. }
  2794. return false;
  2795. }
  2796. /* mlx5_ib_modify_dct: modify a DCT QP
  2797. * valid transitions are:
  2798. * RESET to INIT: must set access_flags, pkey_index and port
  2799. * INIT to RTR : must set min_rnr_timer, tclass, flow_label,
  2800. * mtu, gid_index and hop_limit
  2801. * Other transitions and attributes are illegal
  2802. */
  2803. static int mlx5_ib_modify_dct(struct ib_qp *ibqp, struct ib_qp_attr *attr,
  2804. int attr_mask, struct ib_udata *udata)
  2805. {
  2806. struct mlx5_ib_qp *qp = to_mqp(ibqp);
  2807. struct mlx5_ib_dev *dev = to_mdev(ibqp->device);
  2808. enum ib_qp_state cur_state, new_state;
  2809. int err = 0;
  2810. int required = IB_QP_STATE;
  2811. void *dctc;
  2812. if (!(attr_mask & IB_QP_STATE))
  2813. return -EINVAL;
  2814. cur_state = qp->state;
  2815. new_state = attr->qp_state;
  2816. dctc = MLX5_ADDR_OF(create_dct_in, qp->dct.in, dct_context_entry);
  2817. if (cur_state == IB_QPS_RESET && new_state == IB_QPS_INIT) {
  2818. required |= IB_QP_ACCESS_FLAGS | IB_QP_PKEY_INDEX | IB_QP_PORT;
  2819. if (!is_valid_mask(attr_mask, required, 0))
  2820. return -EINVAL;
  2821. if (attr->port_num == 0 ||
  2822. attr->port_num > MLX5_CAP_GEN(dev->mdev, num_ports)) {
  2823. mlx5_ib_dbg(dev, "invalid port number %d. number of ports is %d\n",
  2824. attr->port_num, dev->num_ports);
  2825. return -EINVAL;
  2826. }
  2827. if (attr->qp_access_flags & IB_ACCESS_REMOTE_READ)
  2828. MLX5_SET(dctc, dctc, rre, 1);
  2829. if (attr->qp_access_flags & IB_ACCESS_REMOTE_WRITE)
  2830. MLX5_SET(dctc, dctc, rwe, 1);
  2831. if (attr->qp_access_flags & IB_ACCESS_REMOTE_ATOMIC) {
  2832. if (!mlx5_ib_dc_atomic_is_supported(dev))
  2833. return -EOPNOTSUPP;
  2834. MLX5_SET(dctc, dctc, rae, 1);
  2835. MLX5_SET(dctc, dctc, atomic_mode, MLX5_ATOMIC_MODE_DCT_CX);
  2836. }
  2837. MLX5_SET(dctc, dctc, pkey_index, attr->pkey_index);
  2838. MLX5_SET(dctc, dctc, port, attr->port_num);
  2839. MLX5_SET(dctc, dctc, counter_set_id, dev->port[attr->port_num - 1].cnts.set_id);
  2840. } else if (cur_state == IB_QPS_INIT && new_state == IB_QPS_RTR) {
  2841. struct mlx5_ib_modify_qp_resp resp = {};
  2842. u32 min_resp_len = offsetof(typeof(resp), dctn) +
  2843. sizeof(resp.dctn);
  2844. if (udata->outlen < min_resp_len)
  2845. return -EINVAL;
  2846. resp.response_length = min_resp_len;
  2847. required |= IB_QP_MIN_RNR_TIMER | IB_QP_AV | IB_QP_PATH_MTU;
  2848. if (!is_valid_mask(attr_mask, required, 0))
  2849. return -EINVAL;
  2850. MLX5_SET(dctc, dctc, min_rnr_nak, attr->min_rnr_timer);
  2851. MLX5_SET(dctc, dctc, tclass, attr->ah_attr.grh.traffic_class);
  2852. MLX5_SET(dctc, dctc, flow_label, attr->ah_attr.grh.flow_label);
  2853. MLX5_SET(dctc, dctc, mtu, attr->path_mtu);
  2854. MLX5_SET(dctc, dctc, my_addr_index, attr->ah_attr.grh.sgid_index);
  2855. MLX5_SET(dctc, dctc, hop_limit, attr->ah_attr.grh.hop_limit);
  2856. err = mlx5_core_create_dct(dev->mdev, &qp->dct.mdct, qp->dct.in,
  2857. MLX5_ST_SZ_BYTES(create_dct_in));
  2858. if (err)
  2859. return err;
  2860. resp.dctn = qp->dct.mdct.mqp.qpn;
  2861. err = ib_copy_to_udata(udata, &resp, resp.response_length);
  2862. if (err) {
  2863. mlx5_core_destroy_dct(dev->mdev, &qp->dct.mdct);
  2864. return err;
  2865. }
  2866. } else {
  2867. mlx5_ib_warn(dev, "Modify DCT: Invalid transition from %d to %d\n", cur_state, new_state);
  2868. return -EINVAL;
  2869. }
  2870. if (err)
  2871. qp->state = IB_QPS_ERR;
  2872. else
  2873. qp->state = new_state;
  2874. return err;
  2875. }
  2876. int mlx5_ib_modify_qp(struct ib_qp *ibqp, struct ib_qp_attr *attr,
  2877. int attr_mask, struct ib_udata *udata)
  2878. {
  2879. struct mlx5_ib_dev *dev = to_mdev(ibqp->device);
  2880. struct mlx5_ib_qp *qp = to_mqp(ibqp);
  2881. struct mlx5_ib_modify_qp ucmd = {};
  2882. enum ib_qp_type qp_type;
  2883. enum ib_qp_state cur_state, new_state;
  2884. size_t required_cmd_sz;
  2885. int err = -EINVAL;
  2886. int port;
  2887. enum rdma_link_layer ll = IB_LINK_LAYER_UNSPECIFIED;
  2888. if (ibqp->rwq_ind_tbl)
  2889. return -ENOSYS;
  2890. if (udata && udata->inlen) {
  2891. required_cmd_sz = offsetof(typeof(ucmd), reserved) +
  2892. sizeof(ucmd.reserved);
  2893. if (udata->inlen < required_cmd_sz)
  2894. return -EINVAL;
  2895. if (udata->inlen > sizeof(ucmd) &&
  2896. !ib_is_udata_cleared(udata, sizeof(ucmd),
  2897. udata->inlen - sizeof(ucmd)))
  2898. return -EOPNOTSUPP;
  2899. if (ib_copy_from_udata(&ucmd, udata,
  2900. min(udata->inlen, sizeof(ucmd))))
  2901. return -EFAULT;
  2902. if (ucmd.comp_mask ||
  2903. memchr_inv(&ucmd.reserved, 0, sizeof(ucmd.reserved)) ||
  2904. memchr_inv(&ucmd.burst_info.reserved, 0,
  2905. sizeof(ucmd.burst_info.reserved)))
  2906. return -EOPNOTSUPP;
  2907. }
  2908. if (unlikely(ibqp->qp_type == IB_QPT_GSI))
  2909. return mlx5_ib_gsi_modify_qp(ibqp, attr, attr_mask);
  2910. if (ibqp->qp_type == IB_QPT_DRIVER)
  2911. qp_type = qp->qp_sub_type;
  2912. else
  2913. qp_type = (unlikely(ibqp->qp_type == MLX5_IB_QPT_HW_GSI)) ?
  2914. IB_QPT_GSI : ibqp->qp_type;
  2915. if (qp_type == MLX5_IB_QPT_DCT)
  2916. return mlx5_ib_modify_dct(ibqp, attr, attr_mask, udata);
  2917. mutex_lock(&qp->mutex);
  2918. cur_state = attr_mask & IB_QP_CUR_STATE ? attr->cur_qp_state : qp->state;
  2919. new_state = attr_mask & IB_QP_STATE ? attr->qp_state : cur_state;
  2920. if (!(cur_state == new_state && cur_state == IB_QPS_RESET)) {
  2921. port = attr_mask & IB_QP_PORT ? attr->port_num : qp->port;
  2922. ll = dev->ib_dev.get_link_layer(&dev->ib_dev, port);
  2923. }
  2924. if (qp->flags & MLX5_IB_QP_UNDERLAY) {
  2925. if (attr_mask & ~(IB_QP_STATE | IB_QP_CUR_STATE)) {
  2926. mlx5_ib_dbg(dev, "invalid attr_mask 0x%x when underlay QP is used\n",
  2927. attr_mask);
  2928. goto out;
  2929. }
  2930. } else if (qp_type != MLX5_IB_QPT_REG_UMR &&
  2931. qp_type != MLX5_IB_QPT_DCI &&
  2932. !ib_modify_qp_is_ok(cur_state, new_state, qp_type, attr_mask, ll)) {
  2933. mlx5_ib_dbg(dev, "invalid QP state transition from %d to %d, qp_type %d, attr_mask 0x%x\n",
  2934. cur_state, new_state, ibqp->qp_type, attr_mask);
  2935. goto out;
  2936. } else if (qp_type == MLX5_IB_QPT_DCI &&
  2937. !modify_dci_qp_is_ok(cur_state, new_state, attr_mask)) {
  2938. mlx5_ib_dbg(dev, "invalid QP state transition from %d to %d, qp_type %d, attr_mask 0x%x\n",
  2939. cur_state, new_state, qp_type, attr_mask);
  2940. goto out;
  2941. }
  2942. if ((attr_mask & IB_QP_PORT) &&
  2943. (attr->port_num == 0 ||
  2944. attr->port_num > dev->num_ports)) {
  2945. mlx5_ib_dbg(dev, "invalid port number %d. number of ports is %d\n",
  2946. attr->port_num, dev->num_ports);
  2947. goto out;
  2948. }
  2949. if (attr_mask & IB_QP_PKEY_INDEX) {
  2950. port = attr_mask & IB_QP_PORT ? attr->port_num : qp->port;
  2951. if (attr->pkey_index >=
  2952. dev->mdev->port_caps[port - 1].pkey_table_len) {
  2953. mlx5_ib_dbg(dev, "invalid pkey index %d\n",
  2954. attr->pkey_index);
  2955. goto out;
  2956. }
  2957. }
  2958. if (attr_mask & IB_QP_MAX_QP_RD_ATOMIC &&
  2959. attr->max_rd_atomic >
  2960. (1 << MLX5_CAP_GEN(dev->mdev, log_max_ra_res_qp))) {
  2961. mlx5_ib_dbg(dev, "invalid max_rd_atomic value %d\n",
  2962. attr->max_rd_atomic);
  2963. goto out;
  2964. }
  2965. if (attr_mask & IB_QP_MAX_DEST_RD_ATOMIC &&
  2966. attr->max_dest_rd_atomic >
  2967. (1 << MLX5_CAP_GEN(dev->mdev, log_max_ra_req_qp))) {
  2968. mlx5_ib_dbg(dev, "invalid max_dest_rd_atomic value %d\n",
  2969. attr->max_dest_rd_atomic);
  2970. goto out;
  2971. }
  2972. if (cur_state == new_state && cur_state == IB_QPS_RESET) {
  2973. err = 0;
  2974. goto out;
  2975. }
  2976. err = __mlx5_ib_modify_qp(ibqp, attr, attr_mask, cur_state,
  2977. new_state, &ucmd);
  2978. out:
  2979. mutex_unlock(&qp->mutex);
  2980. return err;
  2981. }
  2982. static int mlx5_wq_overflow(struct mlx5_ib_wq *wq, int nreq, struct ib_cq *ib_cq)
  2983. {
  2984. struct mlx5_ib_cq *cq;
  2985. unsigned cur;
  2986. cur = wq->head - wq->tail;
  2987. if (likely(cur + nreq < wq->max_post))
  2988. return 0;
  2989. cq = to_mcq(ib_cq);
  2990. spin_lock(&cq->lock);
  2991. cur = wq->head - wq->tail;
  2992. spin_unlock(&cq->lock);
  2993. return cur + nreq >= wq->max_post;
  2994. }
  2995. static __always_inline void set_raddr_seg(struct mlx5_wqe_raddr_seg *rseg,
  2996. u64 remote_addr, u32 rkey)
  2997. {
  2998. rseg->raddr = cpu_to_be64(remote_addr);
  2999. rseg->rkey = cpu_to_be32(rkey);
  3000. rseg->reserved = 0;
  3001. }
  3002. static void *set_eth_seg(struct mlx5_wqe_eth_seg *eseg,
  3003. struct ib_send_wr *wr, void *qend,
  3004. struct mlx5_ib_qp *qp, int *size)
  3005. {
  3006. void *seg = eseg;
  3007. memset(eseg, 0, sizeof(struct mlx5_wqe_eth_seg));
  3008. if (wr->send_flags & IB_SEND_IP_CSUM)
  3009. eseg->cs_flags = MLX5_ETH_WQE_L3_CSUM |
  3010. MLX5_ETH_WQE_L4_CSUM;
  3011. seg += sizeof(struct mlx5_wqe_eth_seg);
  3012. *size += sizeof(struct mlx5_wqe_eth_seg) / 16;
  3013. if (wr->opcode == IB_WR_LSO) {
  3014. struct ib_ud_wr *ud_wr = container_of(wr, struct ib_ud_wr, wr);
  3015. int size_of_inl_hdr_start = sizeof(eseg->inline_hdr.start);
  3016. u64 left, leftlen, copysz;
  3017. void *pdata = ud_wr->header;
  3018. left = ud_wr->hlen;
  3019. eseg->mss = cpu_to_be16(ud_wr->mss);
  3020. eseg->inline_hdr.sz = cpu_to_be16(left);
  3021. /*
  3022. * check if there is space till the end of queue, if yes,
  3023. * copy all in one shot, otherwise copy till the end of queue,
  3024. * rollback and than the copy the left
  3025. */
  3026. leftlen = qend - (void *)eseg->inline_hdr.start;
  3027. copysz = min_t(u64, leftlen, left);
  3028. memcpy(seg - size_of_inl_hdr_start, pdata, copysz);
  3029. if (likely(copysz > size_of_inl_hdr_start)) {
  3030. seg += ALIGN(copysz - size_of_inl_hdr_start, 16);
  3031. *size += ALIGN(copysz - size_of_inl_hdr_start, 16) / 16;
  3032. }
  3033. if (unlikely(copysz < left)) { /* the last wqe in the queue */
  3034. seg = mlx5_get_send_wqe(qp, 0);
  3035. left -= copysz;
  3036. pdata += copysz;
  3037. memcpy(seg, pdata, left);
  3038. seg += ALIGN(left, 16);
  3039. *size += ALIGN(left, 16) / 16;
  3040. }
  3041. }
  3042. return seg;
  3043. }
  3044. static void set_datagram_seg(struct mlx5_wqe_datagram_seg *dseg,
  3045. struct ib_send_wr *wr)
  3046. {
  3047. memcpy(&dseg->av, &to_mah(ud_wr(wr)->ah)->av, sizeof(struct mlx5_av));
  3048. dseg->av.dqp_dct = cpu_to_be32(ud_wr(wr)->remote_qpn | MLX5_EXTENDED_UD_AV);
  3049. dseg->av.key.qkey.qkey = cpu_to_be32(ud_wr(wr)->remote_qkey);
  3050. }
  3051. static void set_data_ptr_seg(struct mlx5_wqe_data_seg *dseg, struct ib_sge *sg)
  3052. {
  3053. dseg->byte_count = cpu_to_be32(sg->length);
  3054. dseg->lkey = cpu_to_be32(sg->lkey);
  3055. dseg->addr = cpu_to_be64(sg->addr);
  3056. }
  3057. static u64 get_xlt_octo(u64 bytes)
  3058. {
  3059. return ALIGN(bytes, MLX5_IB_UMR_XLT_ALIGNMENT) /
  3060. MLX5_IB_UMR_OCTOWORD;
  3061. }
  3062. static __be64 frwr_mkey_mask(void)
  3063. {
  3064. u64 result;
  3065. result = MLX5_MKEY_MASK_LEN |
  3066. MLX5_MKEY_MASK_PAGE_SIZE |
  3067. MLX5_MKEY_MASK_START_ADDR |
  3068. MLX5_MKEY_MASK_EN_RINVAL |
  3069. MLX5_MKEY_MASK_KEY |
  3070. MLX5_MKEY_MASK_LR |
  3071. MLX5_MKEY_MASK_LW |
  3072. MLX5_MKEY_MASK_RR |
  3073. MLX5_MKEY_MASK_RW |
  3074. MLX5_MKEY_MASK_A |
  3075. MLX5_MKEY_MASK_SMALL_FENCE |
  3076. MLX5_MKEY_MASK_FREE;
  3077. return cpu_to_be64(result);
  3078. }
  3079. static __be64 sig_mkey_mask(void)
  3080. {
  3081. u64 result;
  3082. result = MLX5_MKEY_MASK_LEN |
  3083. MLX5_MKEY_MASK_PAGE_SIZE |
  3084. MLX5_MKEY_MASK_START_ADDR |
  3085. MLX5_MKEY_MASK_EN_SIGERR |
  3086. MLX5_MKEY_MASK_EN_RINVAL |
  3087. MLX5_MKEY_MASK_KEY |
  3088. MLX5_MKEY_MASK_LR |
  3089. MLX5_MKEY_MASK_LW |
  3090. MLX5_MKEY_MASK_RR |
  3091. MLX5_MKEY_MASK_RW |
  3092. MLX5_MKEY_MASK_SMALL_FENCE |
  3093. MLX5_MKEY_MASK_FREE |
  3094. MLX5_MKEY_MASK_BSF_EN;
  3095. return cpu_to_be64(result);
  3096. }
  3097. static void set_reg_umr_seg(struct mlx5_wqe_umr_ctrl_seg *umr,
  3098. struct mlx5_ib_mr *mr, bool umr_inline)
  3099. {
  3100. int size = mr->ndescs * mr->desc_size;
  3101. memset(umr, 0, sizeof(*umr));
  3102. umr->flags = MLX5_UMR_CHECK_NOT_FREE;
  3103. if (umr_inline)
  3104. umr->flags |= MLX5_UMR_INLINE;
  3105. umr->xlt_octowords = cpu_to_be16(get_xlt_octo(size));
  3106. umr->mkey_mask = frwr_mkey_mask();
  3107. }
  3108. static void set_linv_umr_seg(struct mlx5_wqe_umr_ctrl_seg *umr)
  3109. {
  3110. memset(umr, 0, sizeof(*umr));
  3111. umr->mkey_mask = cpu_to_be64(MLX5_MKEY_MASK_FREE);
  3112. umr->flags = MLX5_UMR_INLINE;
  3113. }
  3114. static __be64 get_umr_enable_mr_mask(void)
  3115. {
  3116. u64 result;
  3117. result = MLX5_MKEY_MASK_KEY |
  3118. MLX5_MKEY_MASK_FREE;
  3119. return cpu_to_be64(result);
  3120. }
  3121. static __be64 get_umr_disable_mr_mask(void)
  3122. {
  3123. u64 result;
  3124. result = MLX5_MKEY_MASK_FREE;
  3125. return cpu_to_be64(result);
  3126. }
  3127. static __be64 get_umr_update_translation_mask(void)
  3128. {
  3129. u64 result;
  3130. result = MLX5_MKEY_MASK_LEN |
  3131. MLX5_MKEY_MASK_PAGE_SIZE |
  3132. MLX5_MKEY_MASK_START_ADDR;
  3133. return cpu_to_be64(result);
  3134. }
  3135. static __be64 get_umr_update_access_mask(int atomic)
  3136. {
  3137. u64 result;
  3138. result = MLX5_MKEY_MASK_LR |
  3139. MLX5_MKEY_MASK_LW |
  3140. MLX5_MKEY_MASK_RR |
  3141. MLX5_MKEY_MASK_RW;
  3142. if (atomic)
  3143. result |= MLX5_MKEY_MASK_A;
  3144. return cpu_to_be64(result);
  3145. }
  3146. static __be64 get_umr_update_pd_mask(void)
  3147. {
  3148. u64 result;
  3149. result = MLX5_MKEY_MASK_PD;
  3150. return cpu_to_be64(result);
  3151. }
  3152. static int umr_check_mkey_mask(struct mlx5_ib_dev *dev, u64 mask)
  3153. {
  3154. if ((mask & MLX5_MKEY_MASK_PAGE_SIZE &&
  3155. MLX5_CAP_GEN(dev->mdev, umr_modify_entity_size_disabled)) ||
  3156. (mask & MLX5_MKEY_MASK_A &&
  3157. MLX5_CAP_GEN(dev->mdev, umr_modify_atomic_disabled)))
  3158. return -EPERM;
  3159. return 0;
  3160. }
  3161. static int set_reg_umr_segment(struct mlx5_ib_dev *dev,
  3162. struct mlx5_wqe_umr_ctrl_seg *umr,
  3163. struct ib_send_wr *wr, int atomic)
  3164. {
  3165. struct mlx5_umr_wr *umrwr = umr_wr(wr);
  3166. memset(umr, 0, sizeof(*umr));
  3167. if (wr->send_flags & MLX5_IB_SEND_UMR_FAIL_IF_FREE)
  3168. umr->flags = MLX5_UMR_CHECK_FREE; /* fail if free */
  3169. else
  3170. umr->flags = MLX5_UMR_CHECK_NOT_FREE; /* fail if not free */
  3171. umr->xlt_octowords = cpu_to_be16(get_xlt_octo(umrwr->xlt_size));
  3172. if (wr->send_flags & MLX5_IB_SEND_UMR_UPDATE_XLT) {
  3173. u64 offset = get_xlt_octo(umrwr->offset);
  3174. umr->xlt_offset = cpu_to_be16(offset & 0xffff);
  3175. umr->xlt_offset_47_16 = cpu_to_be32(offset >> 16);
  3176. umr->flags |= MLX5_UMR_TRANSLATION_OFFSET_EN;
  3177. }
  3178. if (wr->send_flags & MLX5_IB_SEND_UMR_UPDATE_TRANSLATION)
  3179. umr->mkey_mask |= get_umr_update_translation_mask();
  3180. if (wr->send_flags & MLX5_IB_SEND_UMR_UPDATE_PD_ACCESS) {
  3181. umr->mkey_mask |= get_umr_update_access_mask(atomic);
  3182. umr->mkey_mask |= get_umr_update_pd_mask();
  3183. }
  3184. if (wr->send_flags & MLX5_IB_SEND_UMR_ENABLE_MR)
  3185. umr->mkey_mask |= get_umr_enable_mr_mask();
  3186. if (wr->send_flags & MLX5_IB_SEND_UMR_DISABLE_MR)
  3187. umr->mkey_mask |= get_umr_disable_mr_mask();
  3188. if (!wr->num_sge)
  3189. umr->flags |= MLX5_UMR_INLINE;
  3190. return umr_check_mkey_mask(dev, be64_to_cpu(umr->mkey_mask));
  3191. }
  3192. static u8 get_umr_flags(int acc)
  3193. {
  3194. return (acc & IB_ACCESS_REMOTE_ATOMIC ? MLX5_PERM_ATOMIC : 0) |
  3195. (acc & IB_ACCESS_REMOTE_WRITE ? MLX5_PERM_REMOTE_WRITE : 0) |
  3196. (acc & IB_ACCESS_REMOTE_READ ? MLX5_PERM_REMOTE_READ : 0) |
  3197. (acc & IB_ACCESS_LOCAL_WRITE ? MLX5_PERM_LOCAL_WRITE : 0) |
  3198. MLX5_PERM_LOCAL_READ | MLX5_PERM_UMR_EN;
  3199. }
  3200. static void set_reg_mkey_seg(struct mlx5_mkey_seg *seg,
  3201. struct mlx5_ib_mr *mr,
  3202. u32 key, int access)
  3203. {
  3204. int ndescs = ALIGN(mr->ndescs, 8) >> 1;
  3205. memset(seg, 0, sizeof(*seg));
  3206. if (mr->access_mode == MLX5_MKC_ACCESS_MODE_MTT)
  3207. seg->log2_page_size = ilog2(mr->ibmr.page_size);
  3208. else if (mr->access_mode == MLX5_MKC_ACCESS_MODE_KLMS)
  3209. /* KLMs take twice the size of MTTs */
  3210. ndescs *= 2;
  3211. seg->flags = get_umr_flags(access) | mr->access_mode;
  3212. seg->qpn_mkey7_0 = cpu_to_be32((key & 0xff) | 0xffffff00);
  3213. seg->flags_pd = cpu_to_be32(MLX5_MKEY_REMOTE_INVAL);
  3214. seg->start_addr = cpu_to_be64(mr->ibmr.iova);
  3215. seg->len = cpu_to_be64(mr->ibmr.length);
  3216. seg->xlt_oct_size = cpu_to_be32(ndescs);
  3217. }
  3218. static void set_linv_mkey_seg(struct mlx5_mkey_seg *seg)
  3219. {
  3220. memset(seg, 0, sizeof(*seg));
  3221. seg->status = MLX5_MKEY_STATUS_FREE;
  3222. }
  3223. static void set_reg_mkey_segment(struct mlx5_mkey_seg *seg, struct ib_send_wr *wr)
  3224. {
  3225. struct mlx5_umr_wr *umrwr = umr_wr(wr);
  3226. memset(seg, 0, sizeof(*seg));
  3227. if (wr->send_flags & MLX5_IB_SEND_UMR_DISABLE_MR)
  3228. seg->status = MLX5_MKEY_STATUS_FREE;
  3229. seg->flags = convert_access(umrwr->access_flags);
  3230. if (umrwr->pd)
  3231. seg->flags_pd = cpu_to_be32(to_mpd(umrwr->pd)->pdn);
  3232. if (wr->send_flags & MLX5_IB_SEND_UMR_UPDATE_TRANSLATION &&
  3233. !umrwr->length)
  3234. seg->flags_pd |= cpu_to_be32(MLX5_MKEY_LEN64);
  3235. seg->start_addr = cpu_to_be64(umrwr->virt_addr);
  3236. seg->len = cpu_to_be64(umrwr->length);
  3237. seg->log2_page_size = umrwr->page_shift;
  3238. seg->qpn_mkey7_0 = cpu_to_be32(0xffffff00 |
  3239. mlx5_mkey_variant(umrwr->mkey));
  3240. }
  3241. static void set_reg_data_seg(struct mlx5_wqe_data_seg *dseg,
  3242. struct mlx5_ib_mr *mr,
  3243. struct mlx5_ib_pd *pd)
  3244. {
  3245. int bcount = mr->desc_size * mr->ndescs;
  3246. dseg->addr = cpu_to_be64(mr->desc_map);
  3247. dseg->byte_count = cpu_to_be32(ALIGN(bcount, 64));
  3248. dseg->lkey = cpu_to_be32(pd->ibpd.local_dma_lkey);
  3249. }
  3250. static void set_reg_umr_inline_seg(void *seg, struct mlx5_ib_qp *qp,
  3251. struct mlx5_ib_mr *mr, int mr_list_size)
  3252. {
  3253. void *qend = qp->sq.qend;
  3254. void *addr = mr->descs;
  3255. int copy;
  3256. if (unlikely(seg + mr_list_size > qend)) {
  3257. copy = qend - seg;
  3258. memcpy(seg, addr, copy);
  3259. addr += copy;
  3260. mr_list_size -= copy;
  3261. seg = mlx5_get_send_wqe(qp, 0);
  3262. }
  3263. memcpy(seg, addr, mr_list_size);
  3264. seg += mr_list_size;
  3265. }
  3266. static __be32 send_ieth(struct ib_send_wr *wr)
  3267. {
  3268. switch (wr->opcode) {
  3269. case IB_WR_SEND_WITH_IMM:
  3270. case IB_WR_RDMA_WRITE_WITH_IMM:
  3271. return wr->ex.imm_data;
  3272. case IB_WR_SEND_WITH_INV:
  3273. return cpu_to_be32(wr->ex.invalidate_rkey);
  3274. default:
  3275. return 0;
  3276. }
  3277. }
  3278. static u8 calc_sig(void *wqe, int size)
  3279. {
  3280. u8 *p = wqe;
  3281. u8 res = 0;
  3282. int i;
  3283. for (i = 0; i < size; i++)
  3284. res ^= p[i];
  3285. return ~res;
  3286. }
  3287. static u8 wq_sig(void *wqe)
  3288. {
  3289. return calc_sig(wqe, (*((u8 *)wqe + 8) & 0x3f) << 4);
  3290. }
  3291. static int set_data_inl_seg(struct mlx5_ib_qp *qp, struct ib_send_wr *wr,
  3292. void *wqe, int *sz)
  3293. {
  3294. struct mlx5_wqe_inline_seg *seg;
  3295. void *qend = qp->sq.qend;
  3296. void *addr;
  3297. int inl = 0;
  3298. int copy;
  3299. int len;
  3300. int i;
  3301. seg = wqe;
  3302. wqe += sizeof(*seg);
  3303. for (i = 0; i < wr->num_sge; i++) {
  3304. addr = (void *)(unsigned long)(wr->sg_list[i].addr);
  3305. len = wr->sg_list[i].length;
  3306. inl += len;
  3307. if (unlikely(inl > qp->max_inline_data))
  3308. return -ENOMEM;
  3309. if (unlikely(wqe + len > qend)) {
  3310. copy = qend - wqe;
  3311. memcpy(wqe, addr, copy);
  3312. addr += copy;
  3313. len -= copy;
  3314. wqe = mlx5_get_send_wqe(qp, 0);
  3315. }
  3316. memcpy(wqe, addr, len);
  3317. wqe += len;
  3318. }
  3319. seg->byte_count = cpu_to_be32(inl | MLX5_INLINE_SEG);
  3320. *sz = ALIGN(inl + sizeof(seg->byte_count), 16) / 16;
  3321. return 0;
  3322. }
  3323. static u16 prot_field_size(enum ib_signature_type type)
  3324. {
  3325. switch (type) {
  3326. case IB_SIG_TYPE_T10_DIF:
  3327. return MLX5_DIF_SIZE;
  3328. default:
  3329. return 0;
  3330. }
  3331. }
  3332. static u8 bs_selector(int block_size)
  3333. {
  3334. switch (block_size) {
  3335. case 512: return 0x1;
  3336. case 520: return 0x2;
  3337. case 4096: return 0x3;
  3338. case 4160: return 0x4;
  3339. case 1073741824: return 0x5;
  3340. default: return 0;
  3341. }
  3342. }
  3343. static void mlx5_fill_inl_bsf(struct ib_sig_domain *domain,
  3344. struct mlx5_bsf_inl *inl)
  3345. {
  3346. /* Valid inline section and allow BSF refresh */
  3347. inl->vld_refresh = cpu_to_be16(MLX5_BSF_INL_VALID |
  3348. MLX5_BSF_REFRESH_DIF);
  3349. inl->dif_apptag = cpu_to_be16(domain->sig.dif.app_tag);
  3350. inl->dif_reftag = cpu_to_be32(domain->sig.dif.ref_tag);
  3351. /* repeating block */
  3352. inl->rp_inv_seed = MLX5_BSF_REPEAT_BLOCK;
  3353. inl->sig_type = domain->sig.dif.bg_type == IB_T10DIF_CRC ?
  3354. MLX5_DIF_CRC : MLX5_DIF_IPCS;
  3355. if (domain->sig.dif.ref_remap)
  3356. inl->dif_inc_ref_guard_check |= MLX5_BSF_INC_REFTAG;
  3357. if (domain->sig.dif.app_escape) {
  3358. if (domain->sig.dif.ref_escape)
  3359. inl->dif_inc_ref_guard_check |= MLX5_BSF_APPREF_ESCAPE;
  3360. else
  3361. inl->dif_inc_ref_guard_check |= MLX5_BSF_APPTAG_ESCAPE;
  3362. }
  3363. inl->dif_app_bitmask_check =
  3364. cpu_to_be16(domain->sig.dif.apptag_check_mask);
  3365. }
  3366. static int mlx5_set_bsf(struct ib_mr *sig_mr,
  3367. struct ib_sig_attrs *sig_attrs,
  3368. struct mlx5_bsf *bsf, u32 data_size)
  3369. {
  3370. struct mlx5_core_sig_ctx *msig = to_mmr(sig_mr)->sig;
  3371. struct mlx5_bsf_basic *basic = &bsf->basic;
  3372. struct ib_sig_domain *mem = &sig_attrs->mem;
  3373. struct ib_sig_domain *wire = &sig_attrs->wire;
  3374. memset(bsf, 0, sizeof(*bsf));
  3375. /* Basic + Extended + Inline */
  3376. basic->bsf_size_sbs = 1 << 7;
  3377. /* Input domain check byte mask */
  3378. basic->check_byte_mask = sig_attrs->check_mask;
  3379. basic->raw_data_size = cpu_to_be32(data_size);
  3380. /* Memory domain */
  3381. switch (sig_attrs->mem.sig_type) {
  3382. case IB_SIG_TYPE_NONE:
  3383. break;
  3384. case IB_SIG_TYPE_T10_DIF:
  3385. basic->mem.bs_selector = bs_selector(mem->sig.dif.pi_interval);
  3386. basic->m_bfs_psv = cpu_to_be32(msig->psv_memory.psv_idx);
  3387. mlx5_fill_inl_bsf(mem, &bsf->m_inl);
  3388. break;
  3389. default:
  3390. return -EINVAL;
  3391. }
  3392. /* Wire domain */
  3393. switch (sig_attrs->wire.sig_type) {
  3394. case IB_SIG_TYPE_NONE:
  3395. break;
  3396. case IB_SIG_TYPE_T10_DIF:
  3397. if (mem->sig.dif.pi_interval == wire->sig.dif.pi_interval &&
  3398. mem->sig_type == wire->sig_type) {
  3399. /* Same block structure */
  3400. basic->bsf_size_sbs |= 1 << 4;
  3401. if (mem->sig.dif.bg_type == wire->sig.dif.bg_type)
  3402. basic->wire.copy_byte_mask |= MLX5_CPY_GRD_MASK;
  3403. if (mem->sig.dif.app_tag == wire->sig.dif.app_tag)
  3404. basic->wire.copy_byte_mask |= MLX5_CPY_APP_MASK;
  3405. if (mem->sig.dif.ref_tag == wire->sig.dif.ref_tag)
  3406. basic->wire.copy_byte_mask |= MLX5_CPY_REF_MASK;
  3407. } else
  3408. basic->wire.bs_selector = bs_selector(wire->sig.dif.pi_interval);
  3409. basic->w_bfs_psv = cpu_to_be32(msig->psv_wire.psv_idx);
  3410. mlx5_fill_inl_bsf(wire, &bsf->w_inl);
  3411. break;
  3412. default:
  3413. return -EINVAL;
  3414. }
  3415. return 0;
  3416. }
  3417. static int set_sig_data_segment(struct ib_sig_handover_wr *wr,
  3418. struct mlx5_ib_qp *qp, void **seg, int *size)
  3419. {
  3420. struct ib_sig_attrs *sig_attrs = wr->sig_attrs;
  3421. struct ib_mr *sig_mr = wr->sig_mr;
  3422. struct mlx5_bsf *bsf;
  3423. u32 data_len = wr->wr.sg_list->length;
  3424. u32 data_key = wr->wr.sg_list->lkey;
  3425. u64 data_va = wr->wr.sg_list->addr;
  3426. int ret;
  3427. int wqe_size;
  3428. if (!wr->prot ||
  3429. (data_key == wr->prot->lkey &&
  3430. data_va == wr->prot->addr &&
  3431. data_len == wr->prot->length)) {
  3432. /**
  3433. * Source domain doesn't contain signature information
  3434. * or data and protection are interleaved in memory.
  3435. * So need construct:
  3436. * ------------------
  3437. * | data_klm |
  3438. * ------------------
  3439. * | BSF |
  3440. * ------------------
  3441. **/
  3442. struct mlx5_klm *data_klm = *seg;
  3443. data_klm->bcount = cpu_to_be32(data_len);
  3444. data_klm->key = cpu_to_be32(data_key);
  3445. data_klm->va = cpu_to_be64(data_va);
  3446. wqe_size = ALIGN(sizeof(*data_klm), 64);
  3447. } else {
  3448. /**
  3449. * Source domain contains signature information
  3450. * So need construct a strided block format:
  3451. * ---------------------------
  3452. * | stride_block_ctrl |
  3453. * ---------------------------
  3454. * | data_klm |
  3455. * ---------------------------
  3456. * | prot_klm |
  3457. * ---------------------------
  3458. * | BSF |
  3459. * ---------------------------
  3460. **/
  3461. struct mlx5_stride_block_ctrl_seg *sblock_ctrl;
  3462. struct mlx5_stride_block_entry *data_sentry;
  3463. struct mlx5_stride_block_entry *prot_sentry;
  3464. u32 prot_key = wr->prot->lkey;
  3465. u64 prot_va = wr->prot->addr;
  3466. u16 block_size = sig_attrs->mem.sig.dif.pi_interval;
  3467. int prot_size;
  3468. sblock_ctrl = *seg;
  3469. data_sentry = (void *)sblock_ctrl + sizeof(*sblock_ctrl);
  3470. prot_sentry = (void *)data_sentry + sizeof(*data_sentry);
  3471. prot_size = prot_field_size(sig_attrs->mem.sig_type);
  3472. if (!prot_size) {
  3473. pr_err("Bad block size given: %u\n", block_size);
  3474. return -EINVAL;
  3475. }
  3476. sblock_ctrl->bcount_per_cycle = cpu_to_be32(block_size +
  3477. prot_size);
  3478. sblock_ctrl->op = cpu_to_be32(MLX5_STRIDE_BLOCK_OP);
  3479. sblock_ctrl->repeat_count = cpu_to_be32(data_len / block_size);
  3480. sblock_ctrl->num_entries = cpu_to_be16(2);
  3481. data_sentry->bcount = cpu_to_be16(block_size);
  3482. data_sentry->key = cpu_to_be32(data_key);
  3483. data_sentry->va = cpu_to_be64(data_va);
  3484. data_sentry->stride = cpu_to_be16(block_size);
  3485. prot_sentry->bcount = cpu_to_be16(prot_size);
  3486. prot_sentry->key = cpu_to_be32(prot_key);
  3487. prot_sentry->va = cpu_to_be64(prot_va);
  3488. prot_sentry->stride = cpu_to_be16(prot_size);
  3489. wqe_size = ALIGN(sizeof(*sblock_ctrl) + sizeof(*data_sentry) +
  3490. sizeof(*prot_sentry), 64);
  3491. }
  3492. *seg += wqe_size;
  3493. *size += wqe_size / 16;
  3494. if (unlikely((*seg == qp->sq.qend)))
  3495. *seg = mlx5_get_send_wqe(qp, 0);
  3496. bsf = *seg;
  3497. ret = mlx5_set_bsf(sig_mr, sig_attrs, bsf, data_len);
  3498. if (ret)
  3499. return -EINVAL;
  3500. *seg += sizeof(*bsf);
  3501. *size += sizeof(*bsf) / 16;
  3502. if (unlikely((*seg == qp->sq.qend)))
  3503. *seg = mlx5_get_send_wqe(qp, 0);
  3504. return 0;
  3505. }
  3506. static void set_sig_mkey_segment(struct mlx5_mkey_seg *seg,
  3507. struct ib_sig_handover_wr *wr, u32 size,
  3508. u32 length, u32 pdn)
  3509. {
  3510. struct ib_mr *sig_mr = wr->sig_mr;
  3511. u32 sig_key = sig_mr->rkey;
  3512. u8 sigerr = to_mmr(sig_mr)->sig->sigerr_count & 1;
  3513. memset(seg, 0, sizeof(*seg));
  3514. seg->flags = get_umr_flags(wr->access_flags) |
  3515. MLX5_MKC_ACCESS_MODE_KLMS;
  3516. seg->qpn_mkey7_0 = cpu_to_be32((sig_key & 0xff) | 0xffffff00);
  3517. seg->flags_pd = cpu_to_be32(MLX5_MKEY_REMOTE_INVAL | sigerr << 26 |
  3518. MLX5_MKEY_BSF_EN | pdn);
  3519. seg->len = cpu_to_be64(length);
  3520. seg->xlt_oct_size = cpu_to_be32(get_xlt_octo(size));
  3521. seg->bsfs_octo_size = cpu_to_be32(MLX5_MKEY_BSF_OCTO_SIZE);
  3522. }
  3523. static void set_sig_umr_segment(struct mlx5_wqe_umr_ctrl_seg *umr,
  3524. u32 size)
  3525. {
  3526. memset(umr, 0, sizeof(*umr));
  3527. umr->flags = MLX5_FLAGS_INLINE | MLX5_FLAGS_CHECK_FREE;
  3528. umr->xlt_octowords = cpu_to_be16(get_xlt_octo(size));
  3529. umr->bsf_octowords = cpu_to_be16(MLX5_MKEY_BSF_OCTO_SIZE);
  3530. umr->mkey_mask = sig_mkey_mask();
  3531. }
  3532. static int set_sig_umr_wr(struct ib_send_wr *send_wr, struct mlx5_ib_qp *qp,
  3533. void **seg, int *size)
  3534. {
  3535. struct ib_sig_handover_wr *wr = sig_handover_wr(send_wr);
  3536. struct mlx5_ib_mr *sig_mr = to_mmr(wr->sig_mr);
  3537. u32 pdn = get_pd(qp)->pdn;
  3538. u32 xlt_size;
  3539. int region_len, ret;
  3540. if (unlikely(wr->wr.num_sge != 1) ||
  3541. unlikely(wr->access_flags & IB_ACCESS_REMOTE_ATOMIC) ||
  3542. unlikely(!sig_mr->sig) || unlikely(!qp->signature_en) ||
  3543. unlikely(!sig_mr->sig->sig_status_checked))
  3544. return -EINVAL;
  3545. /* length of the protected region, data + protection */
  3546. region_len = wr->wr.sg_list->length;
  3547. if (wr->prot &&
  3548. (wr->prot->lkey != wr->wr.sg_list->lkey ||
  3549. wr->prot->addr != wr->wr.sg_list->addr ||
  3550. wr->prot->length != wr->wr.sg_list->length))
  3551. region_len += wr->prot->length;
  3552. /**
  3553. * KLM octoword size - if protection was provided
  3554. * then we use strided block format (3 octowords),
  3555. * else we use single KLM (1 octoword)
  3556. **/
  3557. xlt_size = wr->prot ? 0x30 : sizeof(struct mlx5_klm);
  3558. set_sig_umr_segment(*seg, xlt_size);
  3559. *seg += sizeof(struct mlx5_wqe_umr_ctrl_seg);
  3560. *size += sizeof(struct mlx5_wqe_umr_ctrl_seg) / 16;
  3561. if (unlikely((*seg == qp->sq.qend)))
  3562. *seg = mlx5_get_send_wqe(qp, 0);
  3563. set_sig_mkey_segment(*seg, wr, xlt_size, region_len, pdn);
  3564. *seg += sizeof(struct mlx5_mkey_seg);
  3565. *size += sizeof(struct mlx5_mkey_seg) / 16;
  3566. if (unlikely((*seg == qp->sq.qend)))
  3567. *seg = mlx5_get_send_wqe(qp, 0);
  3568. ret = set_sig_data_segment(wr, qp, seg, size);
  3569. if (ret)
  3570. return ret;
  3571. sig_mr->sig->sig_status_checked = false;
  3572. return 0;
  3573. }
  3574. static int set_psv_wr(struct ib_sig_domain *domain,
  3575. u32 psv_idx, void **seg, int *size)
  3576. {
  3577. struct mlx5_seg_set_psv *psv_seg = *seg;
  3578. memset(psv_seg, 0, sizeof(*psv_seg));
  3579. psv_seg->psv_num = cpu_to_be32(psv_idx);
  3580. switch (domain->sig_type) {
  3581. case IB_SIG_TYPE_NONE:
  3582. break;
  3583. case IB_SIG_TYPE_T10_DIF:
  3584. psv_seg->transient_sig = cpu_to_be32(domain->sig.dif.bg << 16 |
  3585. domain->sig.dif.app_tag);
  3586. psv_seg->ref_tag = cpu_to_be32(domain->sig.dif.ref_tag);
  3587. break;
  3588. default:
  3589. pr_err("Bad signature type (%d) is given.\n",
  3590. domain->sig_type);
  3591. return -EINVAL;
  3592. }
  3593. *seg += sizeof(*psv_seg);
  3594. *size += sizeof(*psv_seg) / 16;
  3595. return 0;
  3596. }
  3597. static int set_reg_wr(struct mlx5_ib_qp *qp,
  3598. struct ib_reg_wr *wr,
  3599. void **seg, int *size)
  3600. {
  3601. struct mlx5_ib_mr *mr = to_mmr(wr->mr);
  3602. struct mlx5_ib_pd *pd = to_mpd(qp->ibqp.pd);
  3603. int mr_list_size = mr->ndescs * mr->desc_size;
  3604. bool umr_inline = mr_list_size <= MLX5_IB_SQ_UMR_INLINE_THRESHOLD;
  3605. if (unlikely(wr->wr.send_flags & IB_SEND_INLINE)) {
  3606. mlx5_ib_warn(to_mdev(qp->ibqp.device),
  3607. "Invalid IB_SEND_INLINE send flag\n");
  3608. return -EINVAL;
  3609. }
  3610. set_reg_umr_seg(*seg, mr, umr_inline);
  3611. *seg += sizeof(struct mlx5_wqe_umr_ctrl_seg);
  3612. *size += sizeof(struct mlx5_wqe_umr_ctrl_seg) / 16;
  3613. if (unlikely((*seg == qp->sq.qend)))
  3614. *seg = mlx5_get_send_wqe(qp, 0);
  3615. set_reg_mkey_seg(*seg, mr, wr->key, wr->access);
  3616. *seg += sizeof(struct mlx5_mkey_seg);
  3617. *size += sizeof(struct mlx5_mkey_seg) / 16;
  3618. if (unlikely((*seg == qp->sq.qend)))
  3619. *seg = mlx5_get_send_wqe(qp, 0);
  3620. if (umr_inline) {
  3621. set_reg_umr_inline_seg(*seg, qp, mr, mr_list_size);
  3622. *size += get_xlt_octo(mr_list_size);
  3623. } else {
  3624. set_reg_data_seg(*seg, mr, pd);
  3625. *seg += sizeof(struct mlx5_wqe_data_seg);
  3626. *size += (sizeof(struct mlx5_wqe_data_seg) / 16);
  3627. }
  3628. return 0;
  3629. }
  3630. static void set_linv_wr(struct mlx5_ib_qp *qp, void **seg, int *size)
  3631. {
  3632. set_linv_umr_seg(*seg);
  3633. *seg += sizeof(struct mlx5_wqe_umr_ctrl_seg);
  3634. *size += sizeof(struct mlx5_wqe_umr_ctrl_seg) / 16;
  3635. if (unlikely((*seg == qp->sq.qend)))
  3636. *seg = mlx5_get_send_wqe(qp, 0);
  3637. set_linv_mkey_seg(*seg);
  3638. *seg += sizeof(struct mlx5_mkey_seg);
  3639. *size += sizeof(struct mlx5_mkey_seg) / 16;
  3640. if (unlikely((*seg == qp->sq.qend)))
  3641. *seg = mlx5_get_send_wqe(qp, 0);
  3642. }
  3643. static void dump_wqe(struct mlx5_ib_qp *qp, int idx, int size_16)
  3644. {
  3645. __be32 *p = NULL;
  3646. int tidx = idx;
  3647. int i, j;
  3648. pr_debug("dump wqe at %p\n", mlx5_get_send_wqe(qp, tidx));
  3649. for (i = 0, j = 0; i < size_16 * 4; i += 4, j += 4) {
  3650. if ((i & 0xf) == 0) {
  3651. void *buf = mlx5_get_send_wqe(qp, tidx);
  3652. tidx = (tidx + 1) & (qp->sq.wqe_cnt - 1);
  3653. p = buf;
  3654. j = 0;
  3655. }
  3656. pr_debug("%08x %08x %08x %08x\n", be32_to_cpu(p[j]),
  3657. be32_to_cpu(p[j + 1]), be32_to_cpu(p[j + 2]),
  3658. be32_to_cpu(p[j + 3]));
  3659. }
  3660. }
  3661. static int begin_wqe(struct mlx5_ib_qp *qp, void **seg,
  3662. struct mlx5_wqe_ctrl_seg **ctrl,
  3663. struct ib_send_wr *wr, unsigned *idx,
  3664. int *size, int nreq)
  3665. {
  3666. if (unlikely(mlx5_wq_overflow(&qp->sq, nreq, qp->ibqp.send_cq)))
  3667. return -ENOMEM;
  3668. *idx = qp->sq.cur_post & (qp->sq.wqe_cnt - 1);
  3669. *seg = mlx5_get_send_wqe(qp, *idx);
  3670. *ctrl = *seg;
  3671. *(uint32_t *)(*seg + 8) = 0;
  3672. (*ctrl)->imm = send_ieth(wr);
  3673. (*ctrl)->fm_ce_se = qp->sq_signal_bits |
  3674. (wr->send_flags & IB_SEND_SIGNALED ?
  3675. MLX5_WQE_CTRL_CQ_UPDATE : 0) |
  3676. (wr->send_flags & IB_SEND_SOLICITED ?
  3677. MLX5_WQE_CTRL_SOLICITED : 0);
  3678. *seg += sizeof(**ctrl);
  3679. *size = sizeof(**ctrl) / 16;
  3680. return 0;
  3681. }
  3682. static void finish_wqe(struct mlx5_ib_qp *qp,
  3683. struct mlx5_wqe_ctrl_seg *ctrl,
  3684. u8 size, unsigned idx, u64 wr_id,
  3685. int nreq, u8 fence, u32 mlx5_opcode)
  3686. {
  3687. u8 opmod = 0;
  3688. ctrl->opmod_idx_opcode = cpu_to_be32(((u32)(qp->sq.cur_post) << 8) |
  3689. mlx5_opcode | ((u32)opmod << 24));
  3690. ctrl->qpn_ds = cpu_to_be32(size | (qp->trans_qp.base.mqp.qpn << 8));
  3691. ctrl->fm_ce_se |= fence;
  3692. if (unlikely(qp->wq_sig))
  3693. ctrl->signature = wq_sig(ctrl);
  3694. qp->sq.wrid[idx] = wr_id;
  3695. qp->sq.w_list[idx].opcode = mlx5_opcode;
  3696. qp->sq.wqe_head[idx] = qp->sq.head + nreq;
  3697. qp->sq.cur_post += DIV_ROUND_UP(size * 16, MLX5_SEND_WQE_BB);
  3698. qp->sq.w_list[idx].next = qp->sq.cur_post;
  3699. }
  3700. static int _mlx5_ib_post_send(struct ib_qp *ibqp, struct ib_send_wr *wr,
  3701. struct ib_send_wr **bad_wr, bool drain)
  3702. {
  3703. struct mlx5_wqe_ctrl_seg *ctrl = NULL; /* compiler warning */
  3704. struct mlx5_ib_dev *dev = to_mdev(ibqp->device);
  3705. struct mlx5_core_dev *mdev = dev->mdev;
  3706. struct mlx5_ib_qp *qp;
  3707. struct mlx5_ib_mr *mr;
  3708. struct mlx5_wqe_data_seg *dpseg;
  3709. struct mlx5_wqe_xrc_seg *xrc;
  3710. struct mlx5_bf *bf;
  3711. int uninitialized_var(size);
  3712. void *qend;
  3713. unsigned long flags;
  3714. unsigned idx;
  3715. int err = 0;
  3716. int num_sge;
  3717. void *seg;
  3718. int nreq;
  3719. int i;
  3720. u8 next_fence = 0;
  3721. u8 fence;
  3722. if (unlikely(ibqp->qp_type == IB_QPT_GSI))
  3723. return mlx5_ib_gsi_post_send(ibqp, wr, bad_wr);
  3724. qp = to_mqp(ibqp);
  3725. bf = &qp->bf;
  3726. qend = qp->sq.qend;
  3727. spin_lock_irqsave(&qp->sq.lock, flags);
  3728. if (mdev->state == MLX5_DEVICE_STATE_INTERNAL_ERROR && !drain) {
  3729. err = -EIO;
  3730. *bad_wr = wr;
  3731. nreq = 0;
  3732. goto out;
  3733. }
  3734. for (nreq = 0; wr; nreq++, wr = wr->next) {
  3735. if (unlikely(wr->opcode >= ARRAY_SIZE(mlx5_ib_opcode))) {
  3736. mlx5_ib_warn(dev, "\n");
  3737. err = -EINVAL;
  3738. *bad_wr = wr;
  3739. goto out;
  3740. }
  3741. num_sge = wr->num_sge;
  3742. if (unlikely(num_sge > qp->sq.max_gs)) {
  3743. mlx5_ib_warn(dev, "\n");
  3744. err = -EINVAL;
  3745. *bad_wr = wr;
  3746. goto out;
  3747. }
  3748. err = begin_wqe(qp, &seg, &ctrl, wr, &idx, &size, nreq);
  3749. if (err) {
  3750. mlx5_ib_warn(dev, "\n");
  3751. err = -ENOMEM;
  3752. *bad_wr = wr;
  3753. goto out;
  3754. }
  3755. if (wr->opcode == IB_WR_LOCAL_INV ||
  3756. wr->opcode == IB_WR_REG_MR) {
  3757. fence = dev->umr_fence;
  3758. next_fence = MLX5_FENCE_MODE_INITIATOR_SMALL;
  3759. } else if (wr->send_flags & IB_SEND_FENCE) {
  3760. if (qp->next_fence)
  3761. fence = MLX5_FENCE_MODE_SMALL_AND_FENCE;
  3762. else
  3763. fence = MLX5_FENCE_MODE_FENCE;
  3764. } else {
  3765. fence = qp->next_fence;
  3766. }
  3767. switch (ibqp->qp_type) {
  3768. case IB_QPT_XRC_INI:
  3769. xrc = seg;
  3770. seg += sizeof(*xrc);
  3771. size += sizeof(*xrc) / 16;
  3772. /* fall through */
  3773. case IB_QPT_RC:
  3774. switch (wr->opcode) {
  3775. case IB_WR_RDMA_READ:
  3776. case IB_WR_RDMA_WRITE:
  3777. case IB_WR_RDMA_WRITE_WITH_IMM:
  3778. set_raddr_seg(seg, rdma_wr(wr)->remote_addr,
  3779. rdma_wr(wr)->rkey);
  3780. seg += sizeof(struct mlx5_wqe_raddr_seg);
  3781. size += sizeof(struct mlx5_wqe_raddr_seg) / 16;
  3782. break;
  3783. case IB_WR_ATOMIC_CMP_AND_SWP:
  3784. case IB_WR_ATOMIC_FETCH_AND_ADD:
  3785. case IB_WR_MASKED_ATOMIC_CMP_AND_SWP:
  3786. mlx5_ib_warn(dev, "Atomic operations are not supported yet\n");
  3787. err = -ENOSYS;
  3788. *bad_wr = wr;
  3789. goto out;
  3790. case IB_WR_LOCAL_INV:
  3791. qp->sq.wr_data[idx] = IB_WR_LOCAL_INV;
  3792. ctrl->imm = cpu_to_be32(wr->ex.invalidate_rkey);
  3793. set_linv_wr(qp, &seg, &size);
  3794. num_sge = 0;
  3795. break;
  3796. case IB_WR_REG_MR:
  3797. qp->sq.wr_data[idx] = IB_WR_REG_MR;
  3798. ctrl->imm = cpu_to_be32(reg_wr(wr)->key);
  3799. err = set_reg_wr(qp, reg_wr(wr), &seg, &size);
  3800. if (err) {
  3801. *bad_wr = wr;
  3802. goto out;
  3803. }
  3804. num_sge = 0;
  3805. break;
  3806. case IB_WR_REG_SIG_MR:
  3807. qp->sq.wr_data[idx] = IB_WR_REG_SIG_MR;
  3808. mr = to_mmr(sig_handover_wr(wr)->sig_mr);
  3809. ctrl->imm = cpu_to_be32(mr->ibmr.rkey);
  3810. err = set_sig_umr_wr(wr, qp, &seg, &size);
  3811. if (err) {
  3812. mlx5_ib_warn(dev, "\n");
  3813. *bad_wr = wr;
  3814. goto out;
  3815. }
  3816. finish_wqe(qp, ctrl, size, idx, wr->wr_id, nreq,
  3817. fence, MLX5_OPCODE_UMR);
  3818. /*
  3819. * SET_PSV WQEs are not signaled and solicited
  3820. * on error
  3821. */
  3822. wr->send_flags &= ~IB_SEND_SIGNALED;
  3823. wr->send_flags |= IB_SEND_SOLICITED;
  3824. err = begin_wqe(qp, &seg, &ctrl, wr,
  3825. &idx, &size, nreq);
  3826. if (err) {
  3827. mlx5_ib_warn(dev, "\n");
  3828. err = -ENOMEM;
  3829. *bad_wr = wr;
  3830. goto out;
  3831. }
  3832. err = set_psv_wr(&sig_handover_wr(wr)->sig_attrs->mem,
  3833. mr->sig->psv_memory.psv_idx, &seg,
  3834. &size);
  3835. if (err) {
  3836. mlx5_ib_warn(dev, "\n");
  3837. *bad_wr = wr;
  3838. goto out;
  3839. }
  3840. finish_wqe(qp, ctrl, size, idx, wr->wr_id, nreq,
  3841. fence, MLX5_OPCODE_SET_PSV);
  3842. err = begin_wqe(qp, &seg, &ctrl, wr,
  3843. &idx, &size, nreq);
  3844. if (err) {
  3845. mlx5_ib_warn(dev, "\n");
  3846. err = -ENOMEM;
  3847. *bad_wr = wr;
  3848. goto out;
  3849. }
  3850. err = set_psv_wr(&sig_handover_wr(wr)->sig_attrs->wire,
  3851. mr->sig->psv_wire.psv_idx, &seg,
  3852. &size);
  3853. if (err) {
  3854. mlx5_ib_warn(dev, "\n");
  3855. *bad_wr = wr;
  3856. goto out;
  3857. }
  3858. finish_wqe(qp, ctrl, size, idx, wr->wr_id, nreq,
  3859. fence, MLX5_OPCODE_SET_PSV);
  3860. qp->next_fence = MLX5_FENCE_MODE_INITIATOR_SMALL;
  3861. num_sge = 0;
  3862. goto skip_psv;
  3863. default:
  3864. break;
  3865. }
  3866. break;
  3867. case IB_QPT_UC:
  3868. switch (wr->opcode) {
  3869. case IB_WR_RDMA_WRITE:
  3870. case IB_WR_RDMA_WRITE_WITH_IMM:
  3871. set_raddr_seg(seg, rdma_wr(wr)->remote_addr,
  3872. rdma_wr(wr)->rkey);
  3873. seg += sizeof(struct mlx5_wqe_raddr_seg);
  3874. size += sizeof(struct mlx5_wqe_raddr_seg) / 16;
  3875. break;
  3876. default:
  3877. break;
  3878. }
  3879. break;
  3880. case IB_QPT_SMI:
  3881. if (unlikely(!mdev->port_caps[qp->port - 1].has_smi)) {
  3882. mlx5_ib_warn(dev, "Send SMP MADs is not allowed\n");
  3883. err = -EPERM;
  3884. *bad_wr = wr;
  3885. goto out;
  3886. }
  3887. /* fall through */
  3888. case MLX5_IB_QPT_HW_GSI:
  3889. set_datagram_seg(seg, wr);
  3890. seg += sizeof(struct mlx5_wqe_datagram_seg);
  3891. size += sizeof(struct mlx5_wqe_datagram_seg) / 16;
  3892. if (unlikely((seg == qend)))
  3893. seg = mlx5_get_send_wqe(qp, 0);
  3894. break;
  3895. case IB_QPT_UD:
  3896. set_datagram_seg(seg, wr);
  3897. seg += sizeof(struct mlx5_wqe_datagram_seg);
  3898. size += sizeof(struct mlx5_wqe_datagram_seg) / 16;
  3899. if (unlikely((seg == qend)))
  3900. seg = mlx5_get_send_wqe(qp, 0);
  3901. /* handle qp that supports ud offload */
  3902. if (qp->flags & IB_QP_CREATE_IPOIB_UD_LSO) {
  3903. struct mlx5_wqe_eth_pad *pad;
  3904. pad = seg;
  3905. memset(pad, 0, sizeof(struct mlx5_wqe_eth_pad));
  3906. seg += sizeof(struct mlx5_wqe_eth_pad);
  3907. size += sizeof(struct mlx5_wqe_eth_pad) / 16;
  3908. seg = set_eth_seg(seg, wr, qend, qp, &size);
  3909. if (unlikely((seg == qend)))
  3910. seg = mlx5_get_send_wqe(qp, 0);
  3911. }
  3912. break;
  3913. case MLX5_IB_QPT_REG_UMR:
  3914. if (wr->opcode != MLX5_IB_WR_UMR) {
  3915. err = -EINVAL;
  3916. mlx5_ib_warn(dev, "bad opcode\n");
  3917. goto out;
  3918. }
  3919. qp->sq.wr_data[idx] = MLX5_IB_WR_UMR;
  3920. ctrl->imm = cpu_to_be32(umr_wr(wr)->mkey);
  3921. err = set_reg_umr_segment(dev, seg, wr, !!(MLX5_CAP_GEN(mdev, atomic)));
  3922. if (unlikely(err))
  3923. goto out;
  3924. seg += sizeof(struct mlx5_wqe_umr_ctrl_seg);
  3925. size += sizeof(struct mlx5_wqe_umr_ctrl_seg) / 16;
  3926. if (unlikely((seg == qend)))
  3927. seg = mlx5_get_send_wqe(qp, 0);
  3928. set_reg_mkey_segment(seg, wr);
  3929. seg += sizeof(struct mlx5_mkey_seg);
  3930. size += sizeof(struct mlx5_mkey_seg) / 16;
  3931. if (unlikely((seg == qend)))
  3932. seg = mlx5_get_send_wqe(qp, 0);
  3933. break;
  3934. default:
  3935. break;
  3936. }
  3937. if (wr->send_flags & IB_SEND_INLINE && num_sge) {
  3938. int uninitialized_var(sz);
  3939. err = set_data_inl_seg(qp, wr, seg, &sz);
  3940. if (unlikely(err)) {
  3941. mlx5_ib_warn(dev, "\n");
  3942. *bad_wr = wr;
  3943. goto out;
  3944. }
  3945. size += sz;
  3946. } else {
  3947. dpseg = seg;
  3948. for (i = 0; i < num_sge; i++) {
  3949. if (unlikely(dpseg == qend)) {
  3950. seg = mlx5_get_send_wqe(qp, 0);
  3951. dpseg = seg;
  3952. }
  3953. if (likely(wr->sg_list[i].length)) {
  3954. set_data_ptr_seg(dpseg, wr->sg_list + i);
  3955. size += sizeof(struct mlx5_wqe_data_seg) / 16;
  3956. dpseg++;
  3957. }
  3958. }
  3959. }
  3960. qp->next_fence = next_fence;
  3961. finish_wqe(qp, ctrl, size, idx, wr->wr_id, nreq, fence,
  3962. mlx5_ib_opcode[wr->opcode]);
  3963. skip_psv:
  3964. if (0)
  3965. dump_wqe(qp, idx, size);
  3966. }
  3967. out:
  3968. if (likely(nreq)) {
  3969. qp->sq.head += nreq;
  3970. /* Make sure that descriptors are written before
  3971. * updating doorbell record and ringing the doorbell
  3972. */
  3973. wmb();
  3974. qp->db.db[MLX5_SND_DBR] = cpu_to_be32(qp->sq.cur_post);
  3975. /* Make sure doorbell record is visible to the HCA before
  3976. * we hit doorbell */
  3977. wmb();
  3978. /* currently we support only regular doorbells */
  3979. mlx5_write64((__be32 *)ctrl, bf->bfreg->map + bf->offset, NULL);
  3980. /* Make sure doorbells don't leak out of SQ spinlock
  3981. * and reach the HCA out of order.
  3982. */
  3983. mmiowb();
  3984. bf->offset ^= bf->buf_size;
  3985. }
  3986. spin_unlock_irqrestore(&qp->sq.lock, flags);
  3987. return err;
  3988. }
  3989. int mlx5_ib_post_send(struct ib_qp *ibqp, struct ib_send_wr *wr,
  3990. struct ib_send_wr **bad_wr)
  3991. {
  3992. return _mlx5_ib_post_send(ibqp, wr, bad_wr, false);
  3993. }
  3994. static void set_sig_seg(struct mlx5_rwqe_sig *sig, int size)
  3995. {
  3996. sig->signature = calc_sig(sig, size);
  3997. }
  3998. static int _mlx5_ib_post_recv(struct ib_qp *ibqp, struct ib_recv_wr *wr,
  3999. struct ib_recv_wr **bad_wr, bool drain)
  4000. {
  4001. struct mlx5_ib_qp *qp = to_mqp(ibqp);
  4002. struct mlx5_wqe_data_seg *scat;
  4003. struct mlx5_rwqe_sig *sig;
  4004. struct mlx5_ib_dev *dev = to_mdev(ibqp->device);
  4005. struct mlx5_core_dev *mdev = dev->mdev;
  4006. unsigned long flags;
  4007. int err = 0;
  4008. int nreq;
  4009. int ind;
  4010. int i;
  4011. if (unlikely(ibqp->qp_type == IB_QPT_GSI))
  4012. return mlx5_ib_gsi_post_recv(ibqp, wr, bad_wr);
  4013. spin_lock_irqsave(&qp->rq.lock, flags);
  4014. if (mdev->state == MLX5_DEVICE_STATE_INTERNAL_ERROR && !drain) {
  4015. err = -EIO;
  4016. *bad_wr = wr;
  4017. nreq = 0;
  4018. goto out;
  4019. }
  4020. ind = qp->rq.head & (qp->rq.wqe_cnt - 1);
  4021. for (nreq = 0; wr; nreq++, wr = wr->next) {
  4022. if (mlx5_wq_overflow(&qp->rq, nreq, qp->ibqp.recv_cq)) {
  4023. err = -ENOMEM;
  4024. *bad_wr = wr;
  4025. goto out;
  4026. }
  4027. if (unlikely(wr->num_sge > qp->rq.max_gs)) {
  4028. err = -EINVAL;
  4029. *bad_wr = wr;
  4030. goto out;
  4031. }
  4032. scat = get_recv_wqe(qp, ind);
  4033. if (qp->wq_sig)
  4034. scat++;
  4035. for (i = 0; i < wr->num_sge; i++)
  4036. set_data_ptr_seg(scat + i, wr->sg_list + i);
  4037. if (i < qp->rq.max_gs) {
  4038. scat[i].byte_count = 0;
  4039. scat[i].lkey = cpu_to_be32(MLX5_INVALID_LKEY);
  4040. scat[i].addr = 0;
  4041. }
  4042. if (qp->wq_sig) {
  4043. sig = (struct mlx5_rwqe_sig *)scat;
  4044. set_sig_seg(sig, (qp->rq.max_gs + 1) << 2);
  4045. }
  4046. qp->rq.wrid[ind] = wr->wr_id;
  4047. ind = (ind + 1) & (qp->rq.wqe_cnt - 1);
  4048. }
  4049. out:
  4050. if (likely(nreq)) {
  4051. qp->rq.head += nreq;
  4052. /* Make sure that descriptors are written before
  4053. * doorbell record.
  4054. */
  4055. wmb();
  4056. *qp->db.db = cpu_to_be32(qp->rq.head & 0xffff);
  4057. }
  4058. spin_unlock_irqrestore(&qp->rq.lock, flags);
  4059. return err;
  4060. }
  4061. int mlx5_ib_post_recv(struct ib_qp *ibqp, struct ib_recv_wr *wr,
  4062. struct ib_recv_wr **bad_wr)
  4063. {
  4064. return _mlx5_ib_post_recv(ibqp, wr, bad_wr, false);
  4065. }
  4066. static inline enum ib_qp_state to_ib_qp_state(enum mlx5_qp_state mlx5_state)
  4067. {
  4068. switch (mlx5_state) {
  4069. case MLX5_QP_STATE_RST: return IB_QPS_RESET;
  4070. case MLX5_QP_STATE_INIT: return IB_QPS_INIT;
  4071. case MLX5_QP_STATE_RTR: return IB_QPS_RTR;
  4072. case MLX5_QP_STATE_RTS: return IB_QPS_RTS;
  4073. case MLX5_QP_STATE_SQ_DRAINING:
  4074. case MLX5_QP_STATE_SQD: return IB_QPS_SQD;
  4075. case MLX5_QP_STATE_SQER: return IB_QPS_SQE;
  4076. case MLX5_QP_STATE_ERR: return IB_QPS_ERR;
  4077. default: return -1;
  4078. }
  4079. }
  4080. static inline enum ib_mig_state to_ib_mig_state(int mlx5_mig_state)
  4081. {
  4082. switch (mlx5_mig_state) {
  4083. case MLX5_QP_PM_ARMED: return IB_MIG_ARMED;
  4084. case MLX5_QP_PM_REARM: return IB_MIG_REARM;
  4085. case MLX5_QP_PM_MIGRATED: return IB_MIG_MIGRATED;
  4086. default: return -1;
  4087. }
  4088. }
  4089. static int to_ib_qp_access_flags(int mlx5_flags)
  4090. {
  4091. int ib_flags = 0;
  4092. if (mlx5_flags & MLX5_QP_BIT_RRE)
  4093. ib_flags |= IB_ACCESS_REMOTE_READ;
  4094. if (mlx5_flags & MLX5_QP_BIT_RWE)
  4095. ib_flags |= IB_ACCESS_REMOTE_WRITE;
  4096. if (mlx5_flags & MLX5_QP_BIT_RAE)
  4097. ib_flags |= IB_ACCESS_REMOTE_ATOMIC;
  4098. return ib_flags;
  4099. }
  4100. static void to_rdma_ah_attr(struct mlx5_ib_dev *ibdev,
  4101. struct rdma_ah_attr *ah_attr,
  4102. struct mlx5_qp_path *path)
  4103. {
  4104. memset(ah_attr, 0, sizeof(*ah_attr));
  4105. if (!path->port || path->port > ibdev->num_ports)
  4106. return;
  4107. ah_attr->type = rdma_ah_find_type(&ibdev->ib_dev, path->port);
  4108. rdma_ah_set_port_num(ah_attr, path->port);
  4109. rdma_ah_set_sl(ah_attr, path->dci_cfi_prio_sl & 0xf);
  4110. rdma_ah_set_dlid(ah_attr, be16_to_cpu(path->rlid));
  4111. rdma_ah_set_path_bits(ah_attr, path->grh_mlid & 0x7f);
  4112. rdma_ah_set_static_rate(ah_attr,
  4113. path->static_rate ? path->static_rate - 5 : 0);
  4114. if (path->grh_mlid & (1 << 7)) {
  4115. u32 tc_fl = be32_to_cpu(path->tclass_flowlabel);
  4116. rdma_ah_set_grh(ah_attr, NULL,
  4117. tc_fl & 0xfffff,
  4118. path->mgid_index,
  4119. path->hop_limit,
  4120. (tc_fl >> 20) & 0xff);
  4121. rdma_ah_set_dgid_raw(ah_attr, path->rgid);
  4122. }
  4123. }
  4124. static int query_raw_packet_qp_sq_state(struct mlx5_ib_dev *dev,
  4125. struct mlx5_ib_sq *sq,
  4126. u8 *sq_state)
  4127. {
  4128. int err;
  4129. err = mlx5_core_query_sq_state(dev->mdev, sq->base.mqp.qpn, sq_state);
  4130. if (err)
  4131. goto out;
  4132. sq->state = *sq_state;
  4133. out:
  4134. return err;
  4135. }
  4136. static int query_raw_packet_qp_rq_state(struct mlx5_ib_dev *dev,
  4137. struct mlx5_ib_rq *rq,
  4138. u8 *rq_state)
  4139. {
  4140. void *out;
  4141. void *rqc;
  4142. int inlen;
  4143. int err;
  4144. inlen = MLX5_ST_SZ_BYTES(query_rq_out);
  4145. out = kvzalloc(inlen, GFP_KERNEL);
  4146. if (!out)
  4147. return -ENOMEM;
  4148. err = mlx5_core_query_rq(dev->mdev, rq->base.mqp.qpn, out);
  4149. if (err)
  4150. goto out;
  4151. rqc = MLX5_ADDR_OF(query_rq_out, out, rq_context);
  4152. *rq_state = MLX5_GET(rqc, rqc, state);
  4153. rq->state = *rq_state;
  4154. out:
  4155. kvfree(out);
  4156. return err;
  4157. }
  4158. static int sqrq_state_to_qp_state(u8 sq_state, u8 rq_state,
  4159. struct mlx5_ib_qp *qp, u8 *qp_state)
  4160. {
  4161. static const u8 sqrq_trans[MLX5_RQ_NUM_STATE][MLX5_SQ_NUM_STATE] = {
  4162. [MLX5_RQC_STATE_RST] = {
  4163. [MLX5_SQC_STATE_RST] = IB_QPS_RESET,
  4164. [MLX5_SQC_STATE_RDY] = MLX5_QP_STATE_BAD,
  4165. [MLX5_SQC_STATE_ERR] = MLX5_QP_STATE_BAD,
  4166. [MLX5_SQ_STATE_NA] = IB_QPS_RESET,
  4167. },
  4168. [MLX5_RQC_STATE_RDY] = {
  4169. [MLX5_SQC_STATE_RST] = MLX5_QP_STATE_BAD,
  4170. [MLX5_SQC_STATE_RDY] = MLX5_QP_STATE,
  4171. [MLX5_SQC_STATE_ERR] = IB_QPS_SQE,
  4172. [MLX5_SQ_STATE_NA] = MLX5_QP_STATE,
  4173. },
  4174. [MLX5_RQC_STATE_ERR] = {
  4175. [MLX5_SQC_STATE_RST] = MLX5_QP_STATE_BAD,
  4176. [MLX5_SQC_STATE_RDY] = MLX5_QP_STATE_BAD,
  4177. [MLX5_SQC_STATE_ERR] = IB_QPS_ERR,
  4178. [MLX5_SQ_STATE_NA] = IB_QPS_ERR,
  4179. },
  4180. [MLX5_RQ_STATE_NA] = {
  4181. [MLX5_SQC_STATE_RST] = IB_QPS_RESET,
  4182. [MLX5_SQC_STATE_RDY] = MLX5_QP_STATE,
  4183. [MLX5_SQC_STATE_ERR] = MLX5_QP_STATE,
  4184. [MLX5_SQ_STATE_NA] = MLX5_QP_STATE_BAD,
  4185. },
  4186. };
  4187. *qp_state = sqrq_trans[rq_state][sq_state];
  4188. if (*qp_state == MLX5_QP_STATE_BAD) {
  4189. WARN(1, "Buggy Raw Packet QP state, SQ 0x%x state: 0x%x, RQ 0x%x state: 0x%x",
  4190. qp->raw_packet_qp.sq.base.mqp.qpn, sq_state,
  4191. qp->raw_packet_qp.rq.base.mqp.qpn, rq_state);
  4192. return -EINVAL;
  4193. }
  4194. if (*qp_state == MLX5_QP_STATE)
  4195. *qp_state = qp->state;
  4196. return 0;
  4197. }
  4198. static int query_raw_packet_qp_state(struct mlx5_ib_dev *dev,
  4199. struct mlx5_ib_qp *qp,
  4200. u8 *raw_packet_qp_state)
  4201. {
  4202. struct mlx5_ib_raw_packet_qp *raw_packet_qp = &qp->raw_packet_qp;
  4203. struct mlx5_ib_sq *sq = &raw_packet_qp->sq;
  4204. struct mlx5_ib_rq *rq = &raw_packet_qp->rq;
  4205. int err;
  4206. u8 sq_state = MLX5_SQ_STATE_NA;
  4207. u8 rq_state = MLX5_RQ_STATE_NA;
  4208. if (qp->sq.wqe_cnt) {
  4209. err = query_raw_packet_qp_sq_state(dev, sq, &sq_state);
  4210. if (err)
  4211. return err;
  4212. }
  4213. if (qp->rq.wqe_cnt) {
  4214. err = query_raw_packet_qp_rq_state(dev, rq, &rq_state);
  4215. if (err)
  4216. return err;
  4217. }
  4218. return sqrq_state_to_qp_state(sq_state, rq_state, qp,
  4219. raw_packet_qp_state);
  4220. }
  4221. static int query_qp_attr(struct mlx5_ib_dev *dev, struct mlx5_ib_qp *qp,
  4222. struct ib_qp_attr *qp_attr)
  4223. {
  4224. int outlen = MLX5_ST_SZ_BYTES(query_qp_out);
  4225. struct mlx5_qp_context *context;
  4226. int mlx5_state;
  4227. u32 *outb;
  4228. int err = 0;
  4229. outb = kzalloc(outlen, GFP_KERNEL);
  4230. if (!outb)
  4231. return -ENOMEM;
  4232. err = mlx5_core_qp_query(dev->mdev, &qp->trans_qp.base.mqp, outb,
  4233. outlen);
  4234. if (err)
  4235. goto out;
  4236. /* FIXME: use MLX5_GET rather than mlx5_qp_context manual struct */
  4237. context = (struct mlx5_qp_context *)MLX5_ADDR_OF(query_qp_out, outb, qpc);
  4238. mlx5_state = be32_to_cpu(context->flags) >> 28;
  4239. qp->state = to_ib_qp_state(mlx5_state);
  4240. qp_attr->path_mtu = context->mtu_msgmax >> 5;
  4241. qp_attr->path_mig_state =
  4242. to_ib_mig_state((be32_to_cpu(context->flags) >> 11) & 0x3);
  4243. qp_attr->qkey = be32_to_cpu(context->qkey);
  4244. qp_attr->rq_psn = be32_to_cpu(context->rnr_nextrecvpsn) & 0xffffff;
  4245. qp_attr->sq_psn = be32_to_cpu(context->next_send_psn) & 0xffffff;
  4246. qp_attr->dest_qp_num = be32_to_cpu(context->log_pg_sz_remote_qpn) & 0xffffff;
  4247. qp_attr->qp_access_flags =
  4248. to_ib_qp_access_flags(be32_to_cpu(context->params2));
  4249. if (qp->ibqp.qp_type == IB_QPT_RC || qp->ibqp.qp_type == IB_QPT_UC) {
  4250. to_rdma_ah_attr(dev, &qp_attr->ah_attr, &context->pri_path);
  4251. to_rdma_ah_attr(dev, &qp_attr->alt_ah_attr, &context->alt_path);
  4252. qp_attr->alt_pkey_index =
  4253. be16_to_cpu(context->alt_path.pkey_index);
  4254. qp_attr->alt_port_num =
  4255. rdma_ah_get_port_num(&qp_attr->alt_ah_attr);
  4256. }
  4257. qp_attr->pkey_index = be16_to_cpu(context->pri_path.pkey_index);
  4258. qp_attr->port_num = context->pri_path.port;
  4259. /* qp_attr->en_sqd_async_notify is only applicable in modify qp */
  4260. qp_attr->sq_draining = mlx5_state == MLX5_QP_STATE_SQ_DRAINING;
  4261. qp_attr->max_rd_atomic = 1 << ((be32_to_cpu(context->params1) >> 21) & 0x7);
  4262. qp_attr->max_dest_rd_atomic =
  4263. 1 << ((be32_to_cpu(context->params2) >> 21) & 0x7);
  4264. qp_attr->min_rnr_timer =
  4265. (be32_to_cpu(context->rnr_nextrecvpsn) >> 24) & 0x1f;
  4266. qp_attr->timeout = context->pri_path.ackto_lt >> 3;
  4267. qp_attr->retry_cnt = (be32_to_cpu(context->params1) >> 16) & 0x7;
  4268. qp_attr->rnr_retry = (be32_to_cpu(context->params1) >> 13) & 0x7;
  4269. qp_attr->alt_timeout = context->alt_path.ackto_lt >> 3;
  4270. out:
  4271. kfree(outb);
  4272. return err;
  4273. }
  4274. static int mlx5_ib_dct_query_qp(struct mlx5_ib_dev *dev, struct mlx5_ib_qp *mqp,
  4275. struct ib_qp_attr *qp_attr, int qp_attr_mask,
  4276. struct ib_qp_init_attr *qp_init_attr)
  4277. {
  4278. struct mlx5_core_dct *dct = &mqp->dct.mdct;
  4279. u32 *out;
  4280. u32 access_flags = 0;
  4281. int outlen = MLX5_ST_SZ_BYTES(query_dct_out);
  4282. void *dctc;
  4283. int err;
  4284. int supported_mask = IB_QP_STATE |
  4285. IB_QP_ACCESS_FLAGS |
  4286. IB_QP_PORT |
  4287. IB_QP_MIN_RNR_TIMER |
  4288. IB_QP_AV |
  4289. IB_QP_PATH_MTU |
  4290. IB_QP_PKEY_INDEX;
  4291. if (qp_attr_mask & ~supported_mask)
  4292. return -EINVAL;
  4293. if (mqp->state != IB_QPS_RTR)
  4294. return -EINVAL;
  4295. out = kzalloc(outlen, GFP_KERNEL);
  4296. if (!out)
  4297. return -ENOMEM;
  4298. err = mlx5_core_dct_query(dev->mdev, dct, out, outlen);
  4299. if (err)
  4300. goto out;
  4301. dctc = MLX5_ADDR_OF(query_dct_out, out, dct_context_entry);
  4302. if (qp_attr_mask & IB_QP_STATE)
  4303. qp_attr->qp_state = IB_QPS_RTR;
  4304. if (qp_attr_mask & IB_QP_ACCESS_FLAGS) {
  4305. if (MLX5_GET(dctc, dctc, rre))
  4306. access_flags |= IB_ACCESS_REMOTE_READ;
  4307. if (MLX5_GET(dctc, dctc, rwe))
  4308. access_flags |= IB_ACCESS_REMOTE_WRITE;
  4309. if (MLX5_GET(dctc, dctc, rae))
  4310. access_flags |= IB_ACCESS_REMOTE_ATOMIC;
  4311. qp_attr->qp_access_flags = access_flags;
  4312. }
  4313. if (qp_attr_mask & IB_QP_PORT)
  4314. qp_attr->port_num = MLX5_GET(dctc, dctc, port);
  4315. if (qp_attr_mask & IB_QP_MIN_RNR_TIMER)
  4316. qp_attr->min_rnr_timer = MLX5_GET(dctc, dctc, min_rnr_nak);
  4317. if (qp_attr_mask & IB_QP_AV) {
  4318. qp_attr->ah_attr.grh.traffic_class = MLX5_GET(dctc, dctc, tclass);
  4319. qp_attr->ah_attr.grh.flow_label = MLX5_GET(dctc, dctc, flow_label);
  4320. qp_attr->ah_attr.grh.sgid_index = MLX5_GET(dctc, dctc, my_addr_index);
  4321. qp_attr->ah_attr.grh.hop_limit = MLX5_GET(dctc, dctc, hop_limit);
  4322. }
  4323. if (qp_attr_mask & IB_QP_PATH_MTU)
  4324. qp_attr->path_mtu = MLX5_GET(dctc, dctc, mtu);
  4325. if (qp_attr_mask & IB_QP_PKEY_INDEX)
  4326. qp_attr->pkey_index = MLX5_GET(dctc, dctc, pkey_index);
  4327. out:
  4328. kfree(out);
  4329. return err;
  4330. }
  4331. int mlx5_ib_query_qp(struct ib_qp *ibqp, struct ib_qp_attr *qp_attr,
  4332. int qp_attr_mask, struct ib_qp_init_attr *qp_init_attr)
  4333. {
  4334. struct mlx5_ib_dev *dev = to_mdev(ibqp->device);
  4335. struct mlx5_ib_qp *qp = to_mqp(ibqp);
  4336. int err = 0;
  4337. u8 raw_packet_qp_state;
  4338. if (ibqp->rwq_ind_tbl)
  4339. return -ENOSYS;
  4340. if (unlikely(ibqp->qp_type == IB_QPT_GSI))
  4341. return mlx5_ib_gsi_query_qp(ibqp, qp_attr, qp_attr_mask,
  4342. qp_init_attr);
  4343. /* Not all of output fields are applicable, make sure to zero them */
  4344. memset(qp_init_attr, 0, sizeof(*qp_init_attr));
  4345. memset(qp_attr, 0, sizeof(*qp_attr));
  4346. if (unlikely(qp->qp_sub_type == MLX5_IB_QPT_DCT))
  4347. return mlx5_ib_dct_query_qp(dev, qp, qp_attr,
  4348. qp_attr_mask, qp_init_attr);
  4349. mutex_lock(&qp->mutex);
  4350. if (qp->ibqp.qp_type == IB_QPT_RAW_PACKET ||
  4351. qp->flags & MLX5_IB_QP_UNDERLAY) {
  4352. err = query_raw_packet_qp_state(dev, qp, &raw_packet_qp_state);
  4353. if (err)
  4354. goto out;
  4355. qp->state = raw_packet_qp_state;
  4356. qp_attr->port_num = 1;
  4357. } else {
  4358. err = query_qp_attr(dev, qp, qp_attr);
  4359. if (err)
  4360. goto out;
  4361. }
  4362. qp_attr->qp_state = qp->state;
  4363. qp_attr->cur_qp_state = qp_attr->qp_state;
  4364. qp_attr->cap.max_recv_wr = qp->rq.wqe_cnt;
  4365. qp_attr->cap.max_recv_sge = qp->rq.max_gs;
  4366. if (!ibqp->uobject) {
  4367. qp_attr->cap.max_send_wr = qp->sq.max_post;
  4368. qp_attr->cap.max_send_sge = qp->sq.max_gs;
  4369. qp_init_attr->qp_context = ibqp->qp_context;
  4370. } else {
  4371. qp_attr->cap.max_send_wr = 0;
  4372. qp_attr->cap.max_send_sge = 0;
  4373. }
  4374. qp_init_attr->qp_type = ibqp->qp_type;
  4375. qp_init_attr->recv_cq = ibqp->recv_cq;
  4376. qp_init_attr->send_cq = ibqp->send_cq;
  4377. qp_init_attr->srq = ibqp->srq;
  4378. qp_attr->cap.max_inline_data = qp->max_inline_data;
  4379. qp_init_attr->cap = qp_attr->cap;
  4380. qp_init_attr->create_flags = 0;
  4381. if (qp->flags & MLX5_IB_QP_BLOCK_MULTICAST_LOOPBACK)
  4382. qp_init_attr->create_flags |= IB_QP_CREATE_BLOCK_MULTICAST_LOOPBACK;
  4383. if (qp->flags & MLX5_IB_QP_CROSS_CHANNEL)
  4384. qp_init_attr->create_flags |= IB_QP_CREATE_CROSS_CHANNEL;
  4385. if (qp->flags & MLX5_IB_QP_MANAGED_SEND)
  4386. qp_init_attr->create_flags |= IB_QP_CREATE_MANAGED_SEND;
  4387. if (qp->flags & MLX5_IB_QP_MANAGED_RECV)
  4388. qp_init_attr->create_flags |= IB_QP_CREATE_MANAGED_RECV;
  4389. if (qp->flags & MLX5_IB_QP_SQPN_QP1)
  4390. qp_init_attr->create_flags |= mlx5_ib_create_qp_sqpn_qp1();
  4391. qp_init_attr->sq_sig_type = qp->sq_signal_bits & MLX5_WQE_CTRL_CQ_UPDATE ?
  4392. IB_SIGNAL_ALL_WR : IB_SIGNAL_REQ_WR;
  4393. out:
  4394. mutex_unlock(&qp->mutex);
  4395. return err;
  4396. }
  4397. struct ib_xrcd *mlx5_ib_alloc_xrcd(struct ib_device *ibdev,
  4398. struct ib_ucontext *context,
  4399. struct ib_udata *udata)
  4400. {
  4401. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  4402. struct mlx5_ib_xrcd *xrcd;
  4403. int err;
  4404. if (!MLX5_CAP_GEN(dev->mdev, xrc))
  4405. return ERR_PTR(-ENOSYS);
  4406. xrcd = kmalloc(sizeof(*xrcd), GFP_KERNEL);
  4407. if (!xrcd)
  4408. return ERR_PTR(-ENOMEM);
  4409. err = mlx5_core_xrcd_alloc(dev->mdev, &xrcd->xrcdn);
  4410. if (err) {
  4411. kfree(xrcd);
  4412. return ERR_PTR(-ENOMEM);
  4413. }
  4414. return &xrcd->ibxrcd;
  4415. }
  4416. int mlx5_ib_dealloc_xrcd(struct ib_xrcd *xrcd)
  4417. {
  4418. struct mlx5_ib_dev *dev = to_mdev(xrcd->device);
  4419. u32 xrcdn = to_mxrcd(xrcd)->xrcdn;
  4420. int err;
  4421. err = mlx5_core_xrcd_dealloc(dev->mdev, xrcdn);
  4422. if (err)
  4423. mlx5_ib_warn(dev, "failed to dealloc xrcdn 0x%x\n", xrcdn);
  4424. kfree(xrcd);
  4425. return 0;
  4426. }
  4427. static void mlx5_ib_wq_event(struct mlx5_core_qp *core_qp, int type)
  4428. {
  4429. struct mlx5_ib_rwq *rwq = to_mibrwq(core_qp);
  4430. struct mlx5_ib_dev *dev = to_mdev(rwq->ibwq.device);
  4431. struct ib_event event;
  4432. if (rwq->ibwq.event_handler) {
  4433. event.device = rwq->ibwq.device;
  4434. event.element.wq = &rwq->ibwq;
  4435. switch (type) {
  4436. case MLX5_EVENT_TYPE_WQ_CATAS_ERROR:
  4437. event.event = IB_EVENT_WQ_FATAL;
  4438. break;
  4439. default:
  4440. mlx5_ib_warn(dev, "Unexpected event type %d on WQ %06x\n", type, core_qp->qpn);
  4441. return;
  4442. }
  4443. rwq->ibwq.event_handler(&event, rwq->ibwq.wq_context);
  4444. }
  4445. }
  4446. static int set_delay_drop(struct mlx5_ib_dev *dev)
  4447. {
  4448. int err = 0;
  4449. mutex_lock(&dev->delay_drop.lock);
  4450. if (dev->delay_drop.activate)
  4451. goto out;
  4452. err = mlx5_core_set_delay_drop(dev->mdev, dev->delay_drop.timeout);
  4453. if (err)
  4454. goto out;
  4455. dev->delay_drop.activate = true;
  4456. out:
  4457. mutex_unlock(&dev->delay_drop.lock);
  4458. if (!err)
  4459. atomic_inc(&dev->delay_drop.rqs_cnt);
  4460. return err;
  4461. }
  4462. static int create_rq(struct mlx5_ib_rwq *rwq, struct ib_pd *pd,
  4463. struct ib_wq_init_attr *init_attr)
  4464. {
  4465. struct mlx5_ib_dev *dev;
  4466. int has_net_offloads;
  4467. __be64 *rq_pas0;
  4468. void *in;
  4469. void *rqc;
  4470. void *wq;
  4471. int inlen;
  4472. int err;
  4473. dev = to_mdev(pd->device);
  4474. inlen = MLX5_ST_SZ_BYTES(create_rq_in) + sizeof(u64) * rwq->rq_num_pas;
  4475. in = kvzalloc(inlen, GFP_KERNEL);
  4476. if (!in)
  4477. return -ENOMEM;
  4478. rqc = MLX5_ADDR_OF(create_rq_in, in, ctx);
  4479. MLX5_SET(rqc, rqc, mem_rq_type,
  4480. MLX5_RQC_MEM_RQ_TYPE_MEMORY_RQ_INLINE);
  4481. MLX5_SET(rqc, rqc, user_index, rwq->user_index);
  4482. MLX5_SET(rqc, rqc, cqn, to_mcq(init_attr->cq)->mcq.cqn);
  4483. MLX5_SET(rqc, rqc, state, MLX5_RQC_STATE_RST);
  4484. MLX5_SET(rqc, rqc, flush_in_error_en, 1);
  4485. wq = MLX5_ADDR_OF(rqc, rqc, wq);
  4486. MLX5_SET(wq, wq, wq_type,
  4487. rwq->create_flags & MLX5_IB_WQ_FLAGS_STRIDING_RQ ?
  4488. MLX5_WQ_TYPE_CYCLIC_STRIDING_RQ : MLX5_WQ_TYPE_CYCLIC);
  4489. if (init_attr->create_flags & IB_WQ_FLAGS_PCI_WRITE_END_PADDING) {
  4490. if (!MLX5_CAP_GEN(dev->mdev, end_pad)) {
  4491. mlx5_ib_dbg(dev, "Scatter end padding is not supported\n");
  4492. err = -EOPNOTSUPP;
  4493. goto out;
  4494. } else {
  4495. MLX5_SET(wq, wq, end_padding_mode, MLX5_WQ_END_PAD_MODE_ALIGN);
  4496. }
  4497. }
  4498. MLX5_SET(wq, wq, log_wq_stride, rwq->log_rq_stride);
  4499. if (rwq->create_flags & MLX5_IB_WQ_FLAGS_STRIDING_RQ) {
  4500. MLX5_SET(wq, wq, two_byte_shift_en, rwq->two_byte_shift_en);
  4501. MLX5_SET(wq, wq, log_wqe_stride_size,
  4502. rwq->single_stride_log_num_of_bytes -
  4503. MLX5_MIN_SINGLE_STRIDE_LOG_NUM_BYTES);
  4504. MLX5_SET(wq, wq, log_wqe_num_of_strides, rwq->log_num_strides -
  4505. MLX5_MIN_SINGLE_WQE_LOG_NUM_STRIDES);
  4506. }
  4507. MLX5_SET(wq, wq, log_wq_sz, rwq->log_rq_size);
  4508. MLX5_SET(wq, wq, pd, to_mpd(pd)->pdn);
  4509. MLX5_SET(wq, wq, page_offset, rwq->rq_page_offset);
  4510. MLX5_SET(wq, wq, log_wq_pg_sz, rwq->log_page_size);
  4511. MLX5_SET(wq, wq, wq_signature, rwq->wq_sig);
  4512. MLX5_SET64(wq, wq, dbr_addr, rwq->db.dma);
  4513. has_net_offloads = MLX5_CAP_GEN(dev->mdev, eth_net_offloads);
  4514. if (init_attr->create_flags & IB_WQ_FLAGS_CVLAN_STRIPPING) {
  4515. if (!(has_net_offloads && MLX5_CAP_ETH(dev->mdev, vlan_cap))) {
  4516. mlx5_ib_dbg(dev, "VLAN offloads are not supported\n");
  4517. err = -EOPNOTSUPP;
  4518. goto out;
  4519. }
  4520. } else {
  4521. MLX5_SET(rqc, rqc, vsd, 1);
  4522. }
  4523. if (init_attr->create_flags & IB_WQ_FLAGS_SCATTER_FCS) {
  4524. if (!(has_net_offloads && MLX5_CAP_ETH(dev->mdev, scatter_fcs))) {
  4525. mlx5_ib_dbg(dev, "Scatter FCS is not supported\n");
  4526. err = -EOPNOTSUPP;
  4527. goto out;
  4528. }
  4529. MLX5_SET(rqc, rqc, scatter_fcs, 1);
  4530. }
  4531. if (init_attr->create_flags & IB_WQ_FLAGS_DELAY_DROP) {
  4532. if (!(dev->ib_dev.attrs.raw_packet_caps &
  4533. IB_RAW_PACKET_CAP_DELAY_DROP)) {
  4534. mlx5_ib_dbg(dev, "Delay drop is not supported\n");
  4535. err = -EOPNOTSUPP;
  4536. goto out;
  4537. }
  4538. MLX5_SET(rqc, rqc, delay_drop_en, 1);
  4539. }
  4540. rq_pas0 = (__be64 *)MLX5_ADDR_OF(wq, wq, pas);
  4541. mlx5_ib_populate_pas(dev, rwq->umem, rwq->page_shift, rq_pas0, 0);
  4542. err = mlx5_core_create_rq_tracked(dev->mdev, in, inlen, &rwq->core_qp);
  4543. if (!err && init_attr->create_flags & IB_WQ_FLAGS_DELAY_DROP) {
  4544. err = set_delay_drop(dev);
  4545. if (err) {
  4546. mlx5_ib_warn(dev, "Failed to enable delay drop err=%d\n",
  4547. err);
  4548. mlx5_core_destroy_rq_tracked(dev->mdev, &rwq->core_qp);
  4549. } else {
  4550. rwq->create_flags |= MLX5_IB_WQ_FLAGS_DELAY_DROP;
  4551. }
  4552. }
  4553. out:
  4554. kvfree(in);
  4555. return err;
  4556. }
  4557. static int set_user_rq_size(struct mlx5_ib_dev *dev,
  4558. struct ib_wq_init_attr *wq_init_attr,
  4559. struct mlx5_ib_create_wq *ucmd,
  4560. struct mlx5_ib_rwq *rwq)
  4561. {
  4562. /* Sanity check RQ size before proceeding */
  4563. if (wq_init_attr->max_wr > (1 << MLX5_CAP_GEN(dev->mdev, log_max_wq_sz)))
  4564. return -EINVAL;
  4565. if (!ucmd->rq_wqe_count)
  4566. return -EINVAL;
  4567. rwq->wqe_count = ucmd->rq_wqe_count;
  4568. rwq->wqe_shift = ucmd->rq_wqe_shift;
  4569. rwq->buf_size = (rwq->wqe_count << rwq->wqe_shift);
  4570. rwq->log_rq_stride = rwq->wqe_shift;
  4571. rwq->log_rq_size = ilog2(rwq->wqe_count);
  4572. return 0;
  4573. }
  4574. static int prepare_user_rq(struct ib_pd *pd,
  4575. struct ib_wq_init_attr *init_attr,
  4576. struct ib_udata *udata,
  4577. struct mlx5_ib_rwq *rwq)
  4578. {
  4579. struct mlx5_ib_dev *dev = to_mdev(pd->device);
  4580. struct mlx5_ib_create_wq ucmd = {};
  4581. int err;
  4582. size_t required_cmd_sz;
  4583. required_cmd_sz = offsetof(typeof(ucmd), single_stride_log_num_of_bytes)
  4584. + sizeof(ucmd.single_stride_log_num_of_bytes);
  4585. if (udata->inlen < required_cmd_sz) {
  4586. mlx5_ib_dbg(dev, "invalid inlen\n");
  4587. return -EINVAL;
  4588. }
  4589. if (udata->inlen > sizeof(ucmd) &&
  4590. !ib_is_udata_cleared(udata, sizeof(ucmd),
  4591. udata->inlen - sizeof(ucmd))) {
  4592. mlx5_ib_dbg(dev, "inlen is not supported\n");
  4593. return -EOPNOTSUPP;
  4594. }
  4595. if (ib_copy_from_udata(&ucmd, udata, min(sizeof(ucmd), udata->inlen))) {
  4596. mlx5_ib_dbg(dev, "copy failed\n");
  4597. return -EFAULT;
  4598. }
  4599. if (ucmd.comp_mask & (~MLX5_IB_CREATE_WQ_STRIDING_RQ)) {
  4600. mlx5_ib_dbg(dev, "invalid comp mask\n");
  4601. return -EOPNOTSUPP;
  4602. } else if (ucmd.comp_mask & MLX5_IB_CREATE_WQ_STRIDING_RQ) {
  4603. if (!MLX5_CAP_GEN(dev->mdev, striding_rq)) {
  4604. mlx5_ib_dbg(dev, "Striding RQ is not supported\n");
  4605. return -EOPNOTSUPP;
  4606. }
  4607. if ((ucmd.single_stride_log_num_of_bytes <
  4608. MLX5_MIN_SINGLE_STRIDE_LOG_NUM_BYTES) ||
  4609. (ucmd.single_stride_log_num_of_bytes >
  4610. MLX5_MAX_SINGLE_STRIDE_LOG_NUM_BYTES)) {
  4611. mlx5_ib_dbg(dev, "Invalid log stride size (%u. Range is %u - %u)\n",
  4612. ucmd.single_stride_log_num_of_bytes,
  4613. MLX5_MIN_SINGLE_STRIDE_LOG_NUM_BYTES,
  4614. MLX5_MAX_SINGLE_STRIDE_LOG_NUM_BYTES);
  4615. return -EINVAL;
  4616. }
  4617. if ((ucmd.single_wqe_log_num_of_strides >
  4618. MLX5_MAX_SINGLE_WQE_LOG_NUM_STRIDES) ||
  4619. (ucmd.single_wqe_log_num_of_strides <
  4620. MLX5_MIN_SINGLE_WQE_LOG_NUM_STRIDES)) {
  4621. mlx5_ib_dbg(dev, "Invalid log num strides (%u. Range is %u - %u)\n",
  4622. ucmd.single_wqe_log_num_of_strides,
  4623. MLX5_MIN_SINGLE_WQE_LOG_NUM_STRIDES,
  4624. MLX5_MAX_SINGLE_WQE_LOG_NUM_STRIDES);
  4625. return -EINVAL;
  4626. }
  4627. rwq->single_stride_log_num_of_bytes =
  4628. ucmd.single_stride_log_num_of_bytes;
  4629. rwq->log_num_strides = ucmd.single_wqe_log_num_of_strides;
  4630. rwq->two_byte_shift_en = !!ucmd.two_byte_shift_en;
  4631. rwq->create_flags |= MLX5_IB_WQ_FLAGS_STRIDING_RQ;
  4632. }
  4633. err = set_user_rq_size(dev, init_attr, &ucmd, rwq);
  4634. if (err) {
  4635. mlx5_ib_dbg(dev, "err %d\n", err);
  4636. return err;
  4637. }
  4638. err = create_user_rq(dev, pd, rwq, &ucmd);
  4639. if (err) {
  4640. mlx5_ib_dbg(dev, "err %d\n", err);
  4641. if (err)
  4642. return err;
  4643. }
  4644. rwq->user_index = ucmd.user_index;
  4645. return 0;
  4646. }
  4647. struct ib_wq *mlx5_ib_create_wq(struct ib_pd *pd,
  4648. struct ib_wq_init_attr *init_attr,
  4649. struct ib_udata *udata)
  4650. {
  4651. struct mlx5_ib_dev *dev;
  4652. struct mlx5_ib_rwq *rwq;
  4653. struct mlx5_ib_create_wq_resp resp = {};
  4654. size_t min_resp_len;
  4655. int err;
  4656. if (!udata)
  4657. return ERR_PTR(-ENOSYS);
  4658. min_resp_len = offsetof(typeof(resp), reserved) + sizeof(resp.reserved);
  4659. if (udata->outlen && udata->outlen < min_resp_len)
  4660. return ERR_PTR(-EINVAL);
  4661. dev = to_mdev(pd->device);
  4662. switch (init_attr->wq_type) {
  4663. case IB_WQT_RQ:
  4664. rwq = kzalloc(sizeof(*rwq), GFP_KERNEL);
  4665. if (!rwq)
  4666. return ERR_PTR(-ENOMEM);
  4667. err = prepare_user_rq(pd, init_attr, udata, rwq);
  4668. if (err)
  4669. goto err;
  4670. err = create_rq(rwq, pd, init_attr);
  4671. if (err)
  4672. goto err_user_rq;
  4673. break;
  4674. default:
  4675. mlx5_ib_dbg(dev, "unsupported wq type %d\n",
  4676. init_attr->wq_type);
  4677. return ERR_PTR(-EINVAL);
  4678. }
  4679. rwq->ibwq.wq_num = rwq->core_qp.qpn;
  4680. rwq->ibwq.state = IB_WQS_RESET;
  4681. if (udata->outlen) {
  4682. resp.response_length = offsetof(typeof(resp), response_length) +
  4683. sizeof(resp.response_length);
  4684. err = ib_copy_to_udata(udata, &resp, resp.response_length);
  4685. if (err)
  4686. goto err_copy;
  4687. }
  4688. rwq->core_qp.event = mlx5_ib_wq_event;
  4689. rwq->ibwq.event_handler = init_attr->event_handler;
  4690. return &rwq->ibwq;
  4691. err_copy:
  4692. mlx5_core_destroy_rq_tracked(dev->mdev, &rwq->core_qp);
  4693. err_user_rq:
  4694. destroy_user_rq(dev, pd, rwq);
  4695. err:
  4696. kfree(rwq);
  4697. return ERR_PTR(err);
  4698. }
  4699. int mlx5_ib_destroy_wq(struct ib_wq *wq)
  4700. {
  4701. struct mlx5_ib_dev *dev = to_mdev(wq->device);
  4702. struct mlx5_ib_rwq *rwq = to_mrwq(wq);
  4703. mlx5_core_destroy_rq_tracked(dev->mdev, &rwq->core_qp);
  4704. destroy_user_rq(dev, wq->pd, rwq);
  4705. kfree(rwq);
  4706. return 0;
  4707. }
  4708. struct ib_rwq_ind_table *mlx5_ib_create_rwq_ind_table(struct ib_device *device,
  4709. struct ib_rwq_ind_table_init_attr *init_attr,
  4710. struct ib_udata *udata)
  4711. {
  4712. struct mlx5_ib_dev *dev = to_mdev(device);
  4713. struct mlx5_ib_rwq_ind_table *rwq_ind_tbl;
  4714. int sz = 1 << init_attr->log_ind_tbl_size;
  4715. struct mlx5_ib_create_rwq_ind_tbl_resp resp = {};
  4716. size_t min_resp_len;
  4717. int inlen;
  4718. int err;
  4719. int i;
  4720. u32 *in;
  4721. void *rqtc;
  4722. if (udata->inlen > 0 &&
  4723. !ib_is_udata_cleared(udata, 0,
  4724. udata->inlen))
  4725. return ERR_PTR(-EOPNOTSUPP);
  4726. if (init_attr->log_ind_tbl_size >
  4727. MLX5_CAP_GEN(dev->mdev, log_max_rqt_size)) {
  4728. mlx5_ib_dbg(dev, "log_ind_tbl_size = %d is bigger than supported = %d\n",
  4729. init_attr->log_ind_tbl_size,
  4730. MLX5_CAP_GEN(dev->mdev, log_max_rqt_size));
  4731. return ERR_PTR(-EINVAL);
  4732. }
  4733. min_resp_len = offsetof(typeof(resp), reserved) + sizeof(resp.reserved);
  4734. if (udata->outlen && udata->outlen < min_resp_len)
  4735. return ERR_PTR(-EINVAL);
  4736. rwq_ind_tbl = kzalloc(sizeof(*rwq_ind_tbl), GFP_KERNEL);
  4737. if (!rwq_ind_tbl)
  4738. return ERR_PTR(-ENOMEM);
  4739. inlen = MLX5_ST_SZ_BYTES(create_rqt_in) + sizeof(u32) * sz;
  4740. in = kvzalloc(inlen, GFP_KERNEL);
  4741. if (!in) {
  4742. err = -ENOMEM;
  4743. goto err;
  4744. }
  4745. rqtc = MLX5_ADDR_OF(create_rqt_in, in, rqt_context);
  4746. MLX5_SET(rqtc, rqtc, rqt_actual_size, sz);
  4747. MLX5_SET(rqtc, rqtc, rqt_max_size, sz);
  4748. for (i = 0; i < sz; i++)
  4749. MLX5_SET(rqtc, rqtc, rq_num[i], init_attr->ind_tbl[i]->wq_num);
  4750. err = mlx5_core_create_rqt(dev->mdev, in, inlen, &rwq_ind_tbl->rqtn);
  4751. kvfree(in);
  4752. if (err)
  4753. goto err;
  4754. rwq_ind_tbl->ib_rwq_ind_tbl.ind_tbl_num = rwq_ind_tbl->rqtn;
  4755. if (udata->outlen) {
  4756. resp.response_length = offsetof(typeof(resp), response_length) +
  4757. sizeof(resp.response_length);
  4758. err = ib_copy_to_udata(udata, &resp, resp.response_length);
  4759. if (err)
  4760. goto err_copy;
  4761. }
  4762. return &rwq_ind_tbl->ib_rwq_ind_tbl;
  4763. err_copy:
  4764. mlx5_core_destroy_rqt(dev->mdev, rwq_ind_tbl->rqtn);
  4765. err:
  4766. kfree(rwq_ind_tbl);
  4767. return ERR_PTR(err);
  4768. }
  4769. int mlx5_ib_destroy_rwq_ind_table(struct ib_rwq_ind_table *ib_rwq_ind_tbl)
  4770. {
  4771. struct mlx5_ib_rwq_ind_table *rwq_ind_tbl = to_mrwq_ind_table(ib_rwq_ind_tbl);
  4772. struct mlx5_ib_dev *dev = to_mdev(ib_rwq_ind_tbl->device);
  4773. mlx5_core_destroy_rqt(dev->mdev, rwq_ind_tbl->rqtn);
  4774. kfree(rwq_ind_tbl);
  4775. return 0;
  4776. }
  4777. int mlx5_ib_modify_wq(struct ib_wq *wq, struct ib_wq_attr *wq_attr,
  4778. u32 wq_attr_mask, struct ib_udata *udata)
  4779. {
  4780. struct mlx5_ib_dev *dev = to_mdev(wq->device);
  4781. struct mlx5_ib_rwq *rwq = to_mrwq(wq);
  4782. struct mlx5_ib_modify_wq ucmd = {};
  4783. size_t required_cmd_sz;
  4784. int curr_wq_state;
  4785. int wq_state;
  4786. int inlen;
  4787. int err;
  4788. void *rqc;
  4789. void *in;
  4790. required_cmd_sz = offsetof(typeof(ucmd), reserved) + sizeof(ucmd.reserved);
  4791. if (udata->inlen < required_cmd_sz)
  4792. return -EINVAL;
  4793. if (udata->inlen > sizeof(ucmd) &&
  4794. !ib_is_udata_cleared(udata, sizeof(ucmd),
  4795. udata->inlen - sizeof(ucmd)))
  4796. return -EOPNOTSUPP;
  4797. if (ib_copy_from_udata(&ucmd, udata, min(sizeof(ucmd), udata->inlen)))
  4798. return -EFAULT;
  4799. if (ucmd.comp_mask || ucmd.reserved)
  4800. return -EOPNOTSUPP;
  4801. inlen = MLX5_ST_SZ_BYTES(modify_rq_in);
  4802. in = kvzalloc(inlen, GFP_KERNEL);
  4803. if (!in)
  4804. return -ENOMEM;
  4805. rqc = MLX5_ADDR_OF(modify_rq_in, in, ctx);
  4806. curr_wq_state = (wq_attr_mask & IB_WQ_CUR_STATE) ?
  4807. wq_attr->curr_wq_state : wq->state;
  4808. wq_state = (wq_attr_mask & IB_WQ_STATE) ?
  4809. wq_attr->wq_state : curr_wq_state;
  4810. if (curr_wq_state == IB_WQS_ERR)
  4811. curr_wq_state = MLX5_RQC_STATE_ERR;
  4812. if (wq_state == IB_WQS_ERR)
  4813. wq_state = MLX5_RQC_STATE_ERR;
  4814. MLX5_SET(modify_rq_in, in, rq_state, curr_wq_state);
  4815. MLX5_SET(rqc, rqc, state, wq_state);
  4816. if (wq_attr_mask & IB_WQ_FLAGS) {
  4817. if (wq_attr->flags_mask & IB_WQ_FLAGS_CVLAN_STRIPPING) {
  4818. if (!(MLX5_CAP_GEN(dev->mdev, eth_net_offloads) &&
  4819. MLX5_CAP_ETH(dev->mdev, vlan_cap))) {
  4820. mlx5_ib_dbg(dev, "VLAN offloads are not "
  4821. "supported\n");
  4822. err = -EOPNOTSUPP;
  4823. goto out;
  4824. }
  4825. MLX5_SET64(modify_rq_in, in, modify_bitmask,
  4826. MLX5_MODIFY_RQ_IN_MODIFY_BITMASK_VSD);
  4827. MLX5_SET(rqc, rqc, vsd,
  4828. (wq_attr->flags & IB_WQ_FLAGS_CVLAN_STRIPPING) ? 0 : 1);
  4829. }
  4830. if (wq_attr->flags_mask & IB_WQ_FLAGS_PCI_WRITE_END_PADDING) {
  4831. mlx5_ib_dbg(dev, "Modifying scatter end padding is not supported\n");
  4832. err = -EOPNOTSUPP;
  4833. goto out;
  4834. }
  4835. }
  4836. if (curr_wq_state == IB_WQS_RESET && wq_state == IB_WQS_RDY) {
  4837. if (MLX5_CAP_GEN(dev->mdev, modify_rq_counter_set_id)) {
  4838. MLX5_SET64(modify_rq_in, in, modify_bitmask,
  4839. MLX5_MODIFY_RQ_IN_MODIFY_BITMASK_RQ_COUNTER_SET_ID);
  4840. MLX5_SET(rqc, rqc, counter_set_id,
  4841. dev->port->cnts.set_id);
  4842. } else
  4843. pr_info_once("%s: Receive WQ counters are not supported on current FW\n",
  4844. dev->ib_dev.name);
  4845. }
  4846. err = mlx5_core_modify_rq(dev->mdev, rwq->core_qp.qpn, in, inlen);
  4847. if (!err)
  4848. rwq->ibwq.state = (wq_state == MLX5_RQC_STATE_ERR) ? IB_WQS_ERR : wq_state;
  4849. out:
  4850. kvfree(in);
  4851. return err;
  4852. }
  4853. struct mlx5_ib_drain_cqe {
  4854. struct ib_cqe cqe;
  4855. struct completion done;
  4856. };
  4857. static void mlx5_ib_drain_qp_done(struct ib_cq *cq, struct ib_wc *wc)
  4858. {
  4859. struct mlx5_ib_drain_cqe *cqe = container_of(wc->wr_cqe,
  4860. struct mlx5_ib_drain_cqe,
  4861. cqe);
  4862. complete(&cqe->done);
  4863. }
  4864. /* This function returns only once the drained WR was completed */
  4865. static void handle_drain_completion(struct ib_cq *cq,
  4866. struct mlx5_ib_drain_cqe *sdrain,
  4867. struct mlx5_ib_dev *dev)
  4868. {
  4869. struct mlx5_core_dev *mdev = dev->mdev;
  4870. if (cq->poll_ctx == IB_POLL_DIRECT) {
  4871. while (wait_for_completion_timeout(&sdrain->done, HZ / 10) <= 0)
  4872. ib_process_cq_direct(cq, -1);
  4873. return;
  4874. }
  4875. if (mdev->state == MLX5_DEVICE_STATE_INTERNAL_ERROR) {
  4876. struct mlx5_ib_cq *mcq = to_mcq(cq);
  4877. bool triggered = false;
  4878. unsigned long flags;
  4879. spin_lock_irqsave(&dev->reset_flow_resource_lock, flags);
  4880. /* Make sure that the CQ handler won't run if wasn't run yet */
  4881. if (!mcq->mcq.reset_notify_added)
  4882. mcq->mcq.reset_notify_added = 1;
  4883. else
  4884. triggered = true;
  4885. spin_unlock_irqrestore(&dev->reset_flow_resource_lock, flags);
  4886. if (triggered) {
  4887. /* Wait for any scheduled/running task to be ended */
  4888. switch (cq->poll_ctx) {
  4889. case IB_POLL_SOFTIRQ:
  4890. irq_poll_disable(&cq->iop);
  4891. irq_poll_enable(&cq->iop);
  4892. break;
  4893. case IB_POLL_WORKQUEUE:
  4894. cancel_work_sync(&cq->work);
  4895. break;
  4896. default:
  4897. WARN_ON_ONCE(1);
  4898. }
  4899. }
  4900. /* Run the CQ handler - this makes sure that the drain WR will
  4901. * be processed if wasn't processed yet.
  4902. */
  4903. mcq->mcq.comp(&mcq->mcq);
  4904. }
  4905. wait_for_completion(&sdrain->done);
  4906. }
  4907. void mlx5_ib_drain_sq(struct ib_qp *qp)
  4908. {
  4909. struct ib_cq *cq = qp->send_cq;
  4910. struct ib_qp_attr attr = { .qp_state = IB_QPS_ERR };
  4911. struct mlx5_ib_drain_cqe sdrain;
  4912. struct ib_send_wr *bad_swr;
  4913. struct ib_rdma_wr swr = {
  4914. .wr = {
  4915. .next = NULL,
  4916. { .wr_cqe = &sdrain.cqe, },
  4917. .opcode = IB_WR_RDMA_WRITE,
  4918. },
  4919. };
  4920. int ret;
  4921. struct mlx5_ib_dev *dev = to_mdev(qp->device);
  4922. struct mlx5_core_dev *mdev = dev->mdev;
  4923. ret = ib_modify_qp(qp, &attr, IB_QP_STATE);
  4924. if (ret && mdev->state != MLX5_DEVICE_STATE_INTERNAL_ERROR) {
  4925. WARN_ONCE(ret, "failed to drain send queue: %d\n", ret);
  4926. return;
  4927. }
  4928. sdrain.cqe.done = mlx5_ib_drain_qp_done;
  4929. init_completion(&sdrain.done);
  4930. ret = _mlx5_ib_post_send(qp, &swr.wr, &bad_swr, true);
  4931. if (ret) {
  4932. WARN_ONCE(ret, "failed to drain send queue: %d\n", ret);
  4933. return;
  4934. }
  4935. handle_drain_completion(cq, &sdrain, dev);
  4936. }
  4937. void mlx5_ib_drain_rq(struct ib_qp *qp)
  4938. {
  4939. struct ib_cq *cq = qp->recv_cq;
  4940. struct ib_qp_attr attr = { .qp_state = IB_QPS_ERR };
  4941. struct mlx5_ib_drain_cqe rdrain;
  4942. struct ib_recv_wr rwr = {}, *bad_rwr;
  4943. int ret;
  4944. struct mlx5_ib_dev *dev = to_mdev(qp->device);
  4945. struct mlx5_core_dev *mdev = dev->mdev;
  4946. ret = ib_modify_qp(qp, &attr, IB_QP_STATE);
  4947. if (ret && mdev->state != MLX5_DEVICE_STATE_INTERNAL_ERROR) {
  4948. WARN_ONCE(ret, "failed to drain recv queue: %d\n", ret);
  4949. return;
  4950. }
  4951. rwr.wr_cqe = &rdrain.cqe;
  4952. rdrain.cqe.done = mlx5_ib_drain_qp_done;
  4953. init_completion(&rdrain.done);
  4954. ret = _mlx5_ib_post_recv(qp, &rwr, &bad_rwr, true);
  4955. if (ret) {
  4956. WARN_ONCE(ret, "failed to drain recv queue: %d\n", ret);
  4957. return;
  4958. }
  4959. handle_drain_completion(cq, &rdrain, dev);
  4960. }