resource_tracker.c 121 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930493149324933493449354936493749384939494049414942494349444945494649474948494949504951495249534954495549564957
  1. /*
  2. * Copyright (c) 2004, 2005 Topspin Communications. All rights reserved.
  3. * Copyright (c) 2005, 2006, 2007, 2008 Mellanox Technologies.
  4. * All rights reserved.
  5. * Copyright (c) 2005, 2006, 2007 Cisco Systems, Inc. All rights reserved.
  6. *
  7. * This software is available to you under a choice of one of two
  8. * licenses. You may choose to be licensed under the terms of the GNU
  9. * General Public License (GPL) Version 2, available from the file
  10. * COPYING in the main directory of this source tree, or the
  11. * OpenIB.org BSD license below:
  12. *
  13. * Redistribution and use in source and binary forms, with or
  14. * without modification, are permitted provided that the following
  15. * conditions are met:
  16. *
  17. * - Redistributions of source code must retain the above
  18. * copyright notice, this list of conditions and the following
  19. * disclaimer.
  20. *
  21. * - Redistributions in binary form must reproduce the above
  22. * copyright notice, this list of conditions and the following
  23. * disclaimer in the documentation and/or other materials
  24. * provided with the distribution.
  25. *
  26. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  27. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  28. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  29. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  30. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  31. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  32. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  33. * SOFTWARE.
  34. */
  35. #include <linux/sched.h>
  36. #include <linux/pci.h>
  37. #include <linux/errno.h>
  38. #include <linux/kernel.h>
  39. #include <linux/io.h>
  40. #include <linux/slab.h>
  41. #include <linux/mlx4/cmd.h>
  42. #include <linux/mlx4/qp.h>
  43. #include <linux/if_ether.h>
  44. #include <linux/etherdevice.h>
  45. #include "mlx4.h"
  46. #include "fw.h"
  47. #define MLX4_MAC_VALID (1ull << 63)
  48. struct mac_res {
  49. struct list_head list;
  50. u64 mac;
  51. int ref_count;
  52. u8 smac_index;
  53. u8 port;
  54. };
  55. struct vlan_res {
  56. struct list_head list;
  57. u16 vlan;
  58. int ref_count;
  59. int vlan_index;
  60. u8 port;
  61. };
  62. struct res_common {
  63. struct list_head list;
  64. struct rb_node node;
  65. u64 res_id;
  66. int owner;
  67. int state;
  68. int from_state;
  69. int to_state;
  70. int removing;
  71. };
  72. enum {
  73. RES_ANY_BUSY = 1
  74. };
  75. struct res_gid {
  76. struct list_head list;
  77. u8 gid[16];
  78. enum mlx4_protocol prot;
  79. enum mlx4_steer_type steer;
  80. u64 reg_id;
  81. };
  82. enum res_qp_states {
  83. RES_QP_BUSY = RES_ANY_BUSY,
  84. /* QP number was allocated */
  85. RES_QP_RESERVED,
  86. /* ICM memory for QP context was mapped */
  87. RES_QP_MAPPED,
  88. /* QP is in hw ownership */
  89. RES_QP_HW
  90. };
  91. struct res_qp {
  92. struct res_common com;
  93. struct res_mtt *mtt;
  94. struct res_cq *rcq;
  95. struct res_cq *scq;
  96. struct res_srq *srq;
  97. struct list_head mcg_list;
  98. spinlock_t mcg_spl;
  99. int local_qpn;
  100. atomic_t ref_count;
  101. u32 qpc_flags;
  102. /* saved qp params before VST enforcement in order to restore on VGT */
  103. u8 sched_queue;
  104. __be32 param3;
  105. u8 vlan_control;
  106. u8 fvl_rx;
  107. u8 pri_path_fl;
  108. u8 vlan_index;
  109. u8 feup;
  110. };
  111. enum res_mtt_states {
  112. RES_MTT_BUSY = RES_ANY_BUSY,
  113. RES_MTT_ALLOCATED,
  114. };
  115. static inline const char *mtt_states_str(enum res_mtt_states state)
  116. {
  117. switch (state) {
  118. case RES_MTT_BUSY: return "RES_MTT_BUSY";
  119. case RES_MTT_ALLOCATED: return "RES_MTT_ALLOCATED";
  120. default: return "Unknown";
  121. }
  122. }
  123. struct res_mtt {
  124. struct res_common com;
  125. int order;
  126. atomic_t ref_count;
  127. };
  128. enum res_mpt_states {
  129. RES_MPT_BUSY = RES_ANY_BUSY,
  130. RES_MPT_RESERVED,
  131. RES_MPT_MAPPED,
  132. RES_MPT_HW,
  133. };
  134. struct res_mpt {
  135. struct res_common com;
  136. struct res_mtt *mtt;
  137. int key;
  138. };
  139. enum res_eq_states {
  140. RES_EQ_BUSY = RES_ANY_BUSY,
  141. RES_EQ_RESERVED,
  142. RES_EQ_HW,
  143. };
  144. struct res_eq {
  145. struct res_common com;
  146. struct res_mtt *mtt;
  147. };
  148. enum res_cq_states {
  149. RES_CQ_BUSY = RES_ANY_BUSY,
  150. RES_CQ_ALLOCATED,
  151. RES_CQ_HW,
  152. };
  153. struct res_cq {
  154. struct res_common com;
  155. struct res_mtt *mtt;
  156. atomic_t ref_count;
  157. };
  158. enum res_srq_states {
  159. RES_SRQ_BUSY = RES_ANY_BUSY,
  160. RES_SRQ_ALLOCATED,
  161. RES_SRQ_HW,
  162. };
  163. struct res_srq {
  164. struct res_common com;
  165. struct res_mtt *mtt;
  166. struct res_cq *cq;
  167. atomic_t ref_count;
  168. };
  169. enum res_counter_states {
  170. RES_COUNTER_BUSY = RES_ANY_BUSY,
  171. RES_COUNTER_ALLOCATED,
  172. };
  173. struct res_counter {
  174. struct res_common com;
  175. int port;
  176. };
  177. enum res_xrcdn_states {
  178. RES_XRCD_BUSY = RES_ANY_BUSY,
  179. RES_XRCD_ALLOCATED,
  180. };
  181. struct res_xrcdn {
  182. struct res_common com;
  183. int port;
  184. };
  185. enum res_fs_rule_states {
  186. RES_FS_RULE_BUSY = RES_ANY_BUSY,
  187. RES_FS_RULE_ALLOCATED,
  188. };
  189. struct res_fs_rule {
  190. struct res_common com;
  191. int qpn;
  192. };
  193. static void *res_tracker_lookup(struct rb_root *root, u64 res_id)
  194. {
  195. struct rb_node *node = root->rb_node;
  196. while (node) {
  197. struct res_common *res = container_of(node, struct res_common,
  198. node);
  199. if (res_id < res->res_id)
  200. node = node->rb_left;
  201. else if (res_id > res->res_id)
  202. node = node->rb_right;
  203. else
  204. return res;
  205. }
  206. return NULL;
  207. }
  208. static int res_tracker_insert(struct rb_root *root, struct res_common *res)
  209. {
  210. struct rb_node **new = &(root->rb_node), *parent = NULL;
  211. /* Figure out where to put new node */
  212. while (*new) {
  213. struct res_common *this = container_of(*new, struct res_common,
  214. node);
  215. parent = *new;
  216. if (res->res_id < this->res_id)
  217. new = &((*new)->rb_left);
  218. else if (res->res_id > this->res_id)
  219. new = &((*new)->rb_right);
  220. else
  221. return -EEXIST;
  222. }
  223. /* Add new node and rebalance tree. */
  224. rb_link_node(&res->node, parent, new);
  225. rb_insert_color(&res->node, root);
  226. return 0;
  227. }
  228. enum qp_transition {
  229. QP_TRANS_INIT2RTR,
  230. QP_TRANS_RTR2RTS,
  231. QP_TRANS_RTS2RTS,
  232. QP_TRANS_SQERR2RTS,
  233. QP_TRANS_SQD2SQD,
  234. QP_TRANS_SQD2RTS
  235. };
  236. /* For Debug uses */
  237. static const char *resource_str(enum mlx4_resource rt)
  238. {
  239. switch (rt) {
  240. case RES_QP: return "RES_QP";
  241. case RES_CQ: return "RES_CQ";
  242. case RES_SRQ: return "RES_SRQ";
  243. case RES_MPT: return "RES_MPT";
  244. case RES_MTT: return "RES_MTT";
  245. case RES_MAC: return "RES_MAC";
  246. case RES_VLAN: return "RES_VLAN";
  247. case RES_EQ: return "RES_EQ";
  248. case RES_COUNTER: return "RES_COUNTER";
  249. case RES_FS_RULE: return "RES_FS_RULE";
  250. case RES_XRCD: return "RES_XRCD";
  251. default: return "Unknown resource type !!!";
  252. };
  253. }
  254. static void rem_slave_vlans(struct mlx4_dev *dev, int slave);
  255. static inline int mlx4_grant_resource(struct mlx4_dev *dev, int slave,
  256. enum mlx4_resource res_type, int count,
  257. int port)
  258. {
  259. struct mlx4_priv *priv = mlx4_priv(dev);
  260. struct resource_allocator *res_alloc =
  261. &priv->mfunc.master.res_tracker.res_alloc[res_type];
  262. int err = -EINVAL;
  263. int allocated, free, reserved, guaranteed, from_free;
  264. int from_rsvd;
  265. if (slave > dev->persist->num_vfs)
  266. return -EINVAL;
  267. spin_lock(&res_alloc->alloc_lock);
  268. allocated = (port > 0) ?
  269. res_alloc->allocated[(port - 1) *
  270. (dev->persist->num_vfs + 1) + slave] :
  271. res_alloc->allocated[slave];
  272. free = (port > 0) ? res_alloc->res_port_free[port - 1] :
  273. res_alloc->res_free;
  274. reserved = (port > 0) ? res_alloc->res_port_rsvd[port - 1] :
  275. res_alloc->res_reserved;
  276. guaranteed = res_alloc->guaranteed[slave];
  277. if (allocated + count > res_alloc->quota[slave]) {
  278. mlx4_warn(dev, "VF %d port %d res %s: quota exceeded, count %d alloc %d quota %d\n",
  279. slave, port, resource_str(res_type), count,
  280. allocated, res_alloc->quota[slave]);
  281. goto out;
  282. }
  283. if (allocated + count <= guaranteed) {
  284. err = 0;
  285. from_rsvd = count;
  286. } else {
  287. /* portion may need to be obtained from free area */
  288. if (guaranteed - allocated > 0)
  289. from_free = count - (guaranteed - allocated);
  290. else
  291. from_free = count;
  292. from_rsvd = count - from_free;
  293. if (free - from_free >= reserved)
  294. err = 0;
  295. else
  296. mlx4_warn(dev, "VF %d port %d res %s: free pool empty, free %d from_free %d rsvd %d\n",
  297. slave, port, resource_str(res_type), free,
  298. from_free, reserved);
  299. }
  300. if (!err) {
  301. /* grant the request */
  302. if (port > 0) {
  303. res_alloc->allocated[(port - 1) *
  304. (dev->persist->num_vfs + 1) + slave] += count;
  305. res_alloc->res_port_free[port - 1] -= count;
  306. res_alloc->res_port_rsvd[port - 1] -= from_rsvd;
  307. } else {
  308. res_alloc->allocated[slave] += count;
  309. res_alloc->res_free -= count;
  310. res_alloc->res_reserved -= from_rsvd;
  311. }
  312. }
  313. out:
  314. spin_unlock(&res_alloc->alloc_lock);
  315. return err;
  316. }
  317. static inline void mlx4_release_resource(struct mlx4_dev *dev, int slave,
  318. enum mlx4_resource res_type, int count,
  319. int port)
  320. {
  321. struct mlx4_priv *priv = mlx4_priv(dev);
  322. struct resource_allocator *res_alloc =
  323. &priv->mfunc.master.res_tracker.res_alloc[res_type];
  324. int allocated, guaranteed, from_rsvd;
  325. if (slave > dev->persist->num_vfs)
  326. return;
  327. spin_lock(&res_alloc->alloc_lock);
  328. allocated = (port > 0) ?
  329. res_alloc->allocated[(port - 1) *
  330. (dev->persist->num_vfs + 1) + slave] :
  331. res_alloc->allocated[slave];
  332. guaranteed = res_alloc->guaranteed[slave];
  333. if (allocated - count >= guaranteed) {
  334. from_rsvd = 0;
  335. } else {
  336. /* portion may need to be returned to reserved area */
  337. if (allocated - guaranteed > 0)
  338. from_rsvd = count - (allocated - guaranteed);
  339. else
  340. from_rsvd = count;
  341. }
  342. if (port > 0) {
  343. res_alloc->allocated[(port - 1) *
  344. (dev->persist->num_vfs + 1) + slave] -= count;
  345. res_alloc->res_port_free[port - 1] += count;
  346. res_alloc->res_port_rsvd[port - 1] += from_rsvd;
  347. } else {
  348. res_alloc->allocated[slave] -= count;
  349. res_alloc->res_free += count;
  350. res_alloc->res_reserved += from_rsvd;
  351. }
  352. spin_unlock(&res_alloc->alloc_lock);
  353. return;
  354. }
  355. static inline void initialize_res_quotas(struct mlx4_dev *dev,
  356. struct resource_allocator *res_alloc,
  357. enum mlx4_resource res_type,
  358. int vf, int num_instances)
  359. {
  360. res_alloc->guaranteed[vf] = num_instances /
  361. (2 * (dev->persist->num_vfs + 1));
  362. res_alloc->quota[vf] = (num_instances / 2) + res_alloc->guaranteed[vf];
  363. if (vf == mlx4_master_func_num(dev)) {
  364. res_alloc->res_free = num_instances;
  365. if (res_type == RES_MTT) {
  366. /* reserved mtts will be taken out of the PF allocation */
  367. res_alloc->res_free += dev->caps.reserved_mtts;
  368. res_alloc->guaranteed[vf] += dev->caps.reserved_mtts;
  369. res_alloc->quota[vf] += dev->caps.reserved_mtts;
  370. }
  371. }
  372. }
  373. void mlx4_init_quotas(struct mlx4_dev *dev)
  374. {
  375. struct mlx4_priv *priv = mlx4_priv(dev);
  376. int pf;
  377. /* quotas for VFs are initialized in mlx4_slave_cap */
  378. if (mlx4_is_slave(dev))
  379. return;
  380. if (!mlx4_is_mfunc(dev)) {
  381. dev->quotas.qp = dev->caps.num_qps - dev->caps.reserved_qps -
  382. mlx4_num_reserved_sqps(dev);
  383. dev->quotas.cq = dev->caps.num_cqs - dev->caps.reserved_cqs;
  384. dev->quotas.srq = dev->caps.num_srqs - dev->caps.reserved_srqs;
  385. dev->quotas.mtt = dev->caps.num_mtts - dev->caps.reserved_mtts;
  386. dev->quotas.mpt = dev->caps.num_mpts - dev->caps.reserved_mrws;
  387. return;
  388. }
  389. pf = mlx4_master_func_num(dev);
  390. dev->quotas.qp =
  391. priv->mfunc.master.res_tracker.res_alloc[RES_QP].quota[pf];
  392. dev->quotas.cq =
  393. priv->mfunc.master.res_tracker.res_alloc[RES_CQ].quota[pf];
  394. dev->quotas.srq =
  395. priv->mfunc.master.res_tracker.res_alloc[RES_SRQ].quota[pf];
  396. dev->quotas.mtt =
  397. priv->mfunc.master.res_tracker.res_alloc[RES_MTT].quota[pf];
  398. dev->quotas.mpt =
  399. priv->mfunc.master.res_tracker.res_alloc[RES_MPT].quota[pf];
  400. }
  401. int mlx4_init_resource_tracker(struct mlx4_dev *dev)
  402. {
  403. struct mlx4_priv *priv = mlx4_priv(dev);
  404. int i, j;
  405. int t;
  406. priv->mfunc.master.res_tracker.slave_list =
  407. kzalloc(dev->num_slaves * sizeof(struct slave_list),
  408. GFP_KERNEL);
  409. if (!priv->mfunc.master.res_tracker.slave_list)
  410. return -ENOMEM;
  411. for (i = 0 ; i < dev->num_slaves; i++) {
  412. for (t = 0; t < MLX4_NUM_OF_RESOURCE_TYPE; ++t)
  413. INIT_LIST_HEAD(&priv->mfunc.master.res_tracker.
  414. slave_list[i].res_list[t]);
  415. mutex_init(&priv->mfunc.master.res_tracker.slave_list[i].mutex);
  416. }
  417. mlx4_dbg(dev, "Started init_resource_tracker: %ld slaves\n",
  418. dev->num_slaves);
  419. for (i = 0 ; i < MLX4_NUM_OF_RESOURCE_TYPE; i++)
  420. priv->mfunc.master.res_tracker.res_tree[i] = RB_ROOT;
  421. for (i = 0; i < MLX4_NUM_OF_RESOURCE_TYPE; i++) {
  422. struct resource_allocator *res_alloc =
  423. &priv->mfunc.master.res_tracker.res_alloc[i];
  424. res_alloc->quota = kmalloc((dev->persist->num_vfs + 1) *
  425. sizeof(int), GFP_KERNEL);
  426. res_alloc->guaranteed = kmalloc((dev->persist->num_vfs + 1) *
  427. sizeof(int), GFP_KERNEL);
  428. if (i == RES_MAC || i == RES_VLAN)
  429. res_alloc->allocated = kzalloc(MLX4_MAX_PORTS *
  430. (dev->persist->num_vfs
  431. + 1) *
  432. sizeof(int), GFP_KERNEL);
  433. else
  434. res_alloc->allocated = kzalloc((dev->persist->
  435. num_vfs + 1) *
  436. sizeof(int), GFP_KERNEL);
  437. if (!res_alloc->quota || !res_alloc->guaranteed ||
  438. !res_alloc->allocated)
  439. goto no_mem_err;
  440. spin_lock_init(&res_alloc->alloc_lock);
  441. for (t = 0; t < dev->persist->num_vfs + 1; t++) {
  442. struct mlx4_active_ports actv_ports =
  443. mlx4_get_active_ports(dev, t);
  444. switch (i) {
  445. case RES_QP:
  446. initialize_res_quotas(dev, res_alloc, RES_QP,
  447. t, dev->caps.num_qps -
  448. dev->caps.reserved_qps -
  449. mlx4_num_reserved_sqps(dev));
  450. break;
  451. case RES_CQ:
  452. initialize_res_quotas(dev, res_alloc, RES_CQ,
  453. t, dev->caps.num_cqs -
  454. dev->caps.reserved_cqs);
  455. break;
  456. case RES_SRQ:
  457. initialize_res_quotas(dev, res_alloc, RES_SRQ,
  458. t, dev->caps.num_srqs -
  459. dev->caps.reserved_srqs);
  460. break;
  461. case RES_MPT:
  462. initialize_res_quotas(dev, res_alloc, RES_MPT,
  463. t, dev->caps.num_mpts -
  464. dev->caps.reserved_mrws);
  465. break;
  466. case RES_MTT:
  467. initialize_res_quotas(dev, res_alloc, RES_MTT,
  468. t, dev->caps.num_mtts -
  469. dev->caps.reserved_mtts);
  470. break;
  471. case RES_MAC:
  472. if (t == mlx4_master_func_num(dev)) {
  473. int max_vfs_pport = 0;
  474. /* Calculate the max vfs per port for */
  475. /* both ports. */
  476. for (j = 0; j < dev->caps.num_ports;
  477. j++) {
  478. struct mlx4_slaves_pport slaves_pport =
  479. mlx4_phys_to_slaves_pport(dev, j + 1);
  480. unsigned current_slaves =
  481. bitmap_weight(slaves_pport.slaves,
  482. dev->caps.num_ports) - 1;
  483. if (max_vfs_pport < current_slaves)
  484. max_vfs_pport =
  485. current_slaves;
  486. }
  487. res_alloc->quota[t] =
  488. MLX4_MAX_MAC_NUM -
  489. 2 * max_vfs_pport;
  490. res_alloc->guaranteed[t] = 2;
  491. for (j = 0; j < MLX4_MAX_PORTS; j++)
  492. res_alloc->res_port_free[j] =
  493. MLX4_MAX_MAC_NUM;
  494. } else {
  495. res_alloc->quota[t] = MLX4_MAX_MAC_NUM;
  496. res_alloc->guaranteed[t] = 2;
  497. }
  498. break;
  499. case RES_VLAN:
  500. if (t == mlx4_master_func_num(dev)) {
  501. res_alloc->quota[t] = MLX4_MAX_VLAN_NUM;
  502. res_alloc->guaranteed[t] = MLX4_MAX_VLAN_NUM / 2;
  503. for (j = 0; j < MLX4_MAX_PORTS; j++)
  504. res_alloc->res_port_free[j] =
  505. res_alloc->quota[t];
  506. } else {
  507. res_alloc->quota[t] = MLX4_MAX_VLAN_NUM / 2;
  508. res_alloc->guaranteed[t] = 0;
  509. }
  510. break;
  511. case RES_COUNTER:
  512. res_alloc->quota[t] = dev->caps.max_counters;
  513. res_alloc->guaranteed[t] = 0;
  514. if (t == mlx4_master_func_num(dev))
  515. res_alloc->res_free = res_alloc->quota[t];
  516. break;
  517. default:
  518. break;
  519. }
  520. if (i == RES_MAC || i == RES_VLAN) {
  521. for (j = 0; j < dev->caps.num_ports; j++)
  522. if (test_bit(j, actv_ports.ports))
  523. res_alloc->res_port_rsvd[j] +=
  524. res_alloc->guaranteed[t];
  525. } else {
  526. res_alloc->res_reserved += res_alloc->guaranteed[t];
  527. }
  528. }
  529. }
  530. spin_lock_init(&priv->mfunc.master.res_tracker.lock);
  531. return 0;
  532. no_mem_err:
  533. for (i = 0; i < MLX4_NUM_OF_RESOURCE_TYPE; i++) {
  534. kfree(priv->mfunc.master.res_tracker.res_alloc[i].allocated);
  535. priv->mfunc.master.res_tracker.res_alloc[i].allocated = NULL;
  536. kfree(priv->mfunc.master.res_tracker.res_alloc[i].guaranteed);
  537. priv->mfunc.master.res_tracker.res_alloc[i].guaranteed = NULL;
  538. kfree(priv->mfunc.master.res_tracker.res_alloc[i].quota);
  539. priv->mfunc.master.res_tracker.res_alloc[i].quota = NULL;
  540. }
  541. return -ENOMEM;
  542. }
  543. void mlx4_free_resource_tracker(struct mlx4_dev *dev,
  544. enum mlx4_res_tracker_free_type type)
  545. {
  546. struct mlx4_priv *priv = mlx4_priv(dev);
  547. int i;
  548. if (priv->mfunc.master.res_tracker.slave_list) {
  549. if (type != RES_TR_FREE_STRUCTS_ONLY) {
  550. for (i = 0; i < dev->num_slaves; i++) {
  551. if (type == RES_TR_FREE_ALL ||
  552. dev->caps.function != i)
  553. mlx4_delete_all_resources_for_slave(dev, i);
  554. }
  555. /* free master's vlans */
  556. i = dev->caps.function;
  557. mlx4_reset_roce_gids(dev, i);
  558. mutex_lock(&priv->mfunc.master.res_tracker.slave_list[i].mutex);
  559. rem_slave_vlans(dev, i);
  560. mutex_unlock(&priv->mfunc.master.res_tracker.slave_list[i].mutex);
  561. }
  562. if (type != RES_TR_FREE_SLAVES_ONLY) {
  563. for (i = 0; i < MLX4_NUM_OF_RESOURCE_TYPE; i++) {
  564. kfree(priv->mfunc.master.res_tracker.res_alloc[i].allocated);
  565. priv->mfunc.master.res_tracker.res_alloc[i].allocated = NULL;
  566. kfree(priv->mfunc.master.res_tracker.res_alloc[i].guaranteed);
  567. priv->mfunc.master.res_tracker.res_alloc[i].guaranteed = NULL;
  568. kfree(priv->mfunc.master.res_tracker.res_alloc[i].quota);
  569. priv->mfunc.master.res_tracker.res_alloc[i].quota = NULL;
  570. }
  571. kfree(priv->mfunc.master.res_tracker.slave_list);
  572. priv->mfunc.master.res_tracker.slave_list = NULL;
  573. }
  574. }
  575. }
  576. static void update_pkey_index(struct mlx4_dev *dev, int slave,
  577. struct mlx4_cmd_mailbox *inbox)
  578. {
  579. u8 sched = *(u8 *)(inbox->buf + 64);
  580. u8 orig_index = *(u8 *)(inbox->buf + 35);
  581. u8 new_index;
  582. struct mlx4_priv *priv = mlx4_priv(dev);
  583. int port;
  584. port = (sched >> 6 & 1) + 1;
  585. new_index = priv->virt2phys_pkey[slave][port - 1][orig_index];
  586. *(u8 *)(inbox->buf + 35) = new_index;
  587. }
  588. static void update_gid(struct mlx4_dev *dev, struct mlx4_cmd_mailbox *inbox,
  589. u8 slave)
  590. {
  591. struct mlx4_qp_context *qp_ctx = inbox->buf + 8;
  592. enum mlx4_qp_optpar optpar = be32_to_cpu(*(__be32 *) inbox->buf);
  593. u32 ts = (be32_to_cpu(qp_ctx->flags) >> 16) & 0xff;
  594. int port;
  595. if (MLX4_QP_ST_UD == ts) {
  596. port = (qp_ctx->pri_path.sched_queue >> 6 & 1) + 1;
  597. if (mlx4_is_eth(dev, port))
  598. qp_ctx->pri_path.mgid_index =
  599. mlx4_get_base_gid_ix(dev, slave, port) | 0x80;
  600. else
  601. qp_ctx->pri_path.mgid_index = slave | 0x80;
  602. } else if (MLX4_QP_ST_RC == ts || MLX4_QP_ST_XRC == ts || MLX4_QP_ST_UC == ts) {
  603. if (optpar & MLX4_QP_OPTPAR_PRIMARY_ADDR_PATH) {
  604. port = (qp_ctx->pri_path.sched_queue >> 6 & 1) + 1;
  605. if (mlx4_is_eth(dev, port)) {
  606. qp_ctx->pri_path.mgid_index +=
  607. mlx4_get_base_gid_ix(dev, slave, port);
  608. qp_ctx->pri_path.mgid_index &= 0x7f;
  609. } else {
  610. qp_ctx->pri_path.mgid_index = slave & 0x7F;
  611. }
  612. }
  613. if (optpar & MLX4_QP_OPTPAR_ALT_ADDR_PATH) {
  614. port = (qp_ctx->alt_path.sched_queue >> 6 & 1) + 1;
  615. if (mlx4_is_eth(dev, port)) {
  616. qp_ctx->alt_path.mgid_index +=
  617. mlx4_get_base_gid_ix(dev, slave, port);
  618. qp_ctx->alt_path.mgid_index &= 0x7f;
  619. } else {
  620. qp_ctx->alt_path.mgid_index = slave & 0x7F;
  621. }
  622. }
  623. }
  624. }
  625. static int update_vport_qp_param(struct mlx4_dev *dev,
  626. struct mlx4_cmd_mailbox *inbox,
  627. u8 slave, u32 qpn)
  628. {
  629. struct mlx4_qp_context *qpc = inbox->buf + 8;
  630. struct mlx4_vport_oper_state *vp_oper;
  631. struct mlx4_priv *priv;
  632. u32 qp_type;
  633. int port, err = 0;
  634. port = (qpc->pri_path.sched_queue & 0x40) ? 2 : 1;
  635. priv = mlx4_priv(dev);
  636. vp_oper = &priv->mfunc.master.vf_oper[slave].vport[port];
  637. qp_type = (be32_to_cpu(qpc->flags) >> 16) & 0xff;
  638. if (MLX4_VGT != vp_oper->state.default_vlan) {
  639. /* the reserved QPs (special, proxy, tunnel)
  640. * do not operate over vlans
  641. */
  642. if (mlx4_is_qp_reserved(dev, qpn))
  643. return 0;
  644. /* force strip vlan by clear vsd, MLX QP refers to Raw Ethernet */
  645. if (qp_type == MLX4_QP_ST_UD ||
  646. (qp_type == MLX4_QP_ST_MLX && mlx4_is_eth(dev, port))) {
  647. if (dev->caps.bmme_flags & MLX4_BMME_FLAG_VSD_INIT2RTR) {
  648. *(__be32 *)inbox->buf =
  649. cpu_to_be32(be32_to_cpu(*(__be32 *)inbox->buf) |
  650. MLX4_QP_OPTPAR_VLAN_STRIPPING);
  651. qpc->param3 &= ~cpu_to_be32(MLX4_STRIP_VLAN);
  652. } else {
  653. struct mlx4_update_qp_params params = {.flags = 0};
  654. err = mlx4_update_qp(dev, qpn, MLX4_UPDATE_QP_VSD, &params);
  655. if (err)
  656. goto out;
  657. }
  658. }
  659. if (vp_oper->state.link_state == IFLA_VF_LINK_STATE_DISABLE &&
  660. dev->caps.flags2 & MLX4_DEV_CAP_FLAG2_UPDATE_QP) {
  661. qpc->pri_path.vlan_control =
  662. MLX4_VLAN_CTRL_ETH_TX_BLOCK_TAGGED |
  663. MLX4_VLAN_CTRL_ETH_TX_BLOCK_PRIO_TAGGED |
  664. MLX4_VLAN_CTRL_ETH_TX_BLOCK_UNTAGGED |
  665. MLX4_VLAN_CTRL_ETH_RX_BLOCK_PRIO_TAGGED |
  666. MLX4_VLAN_CTRL_ETH_RX_BLOCK_UNTAGGED |
  667. MLX4_VLAN_CTRL_ETH_RX_BLOCK_TAGGED;
  668. } else if (0 != vp_oper->state.default_vlan) {
  669. qpc->pri_path.vlan_control =
  670. MLX4_VLAN_CTRL_ETH_TX_BLOCK_TAGGED |
  671. MLX4_VLAN_CTRL_ETH_RX_BLOCK_PRIO_TAGGED |
  672. MLX4_VLAN_CTRL_ETH_RX_BLOCK_UNTAGGED;
  673. } else { /* priority tagged */
  674. qpc->pri_path.vlan_control =
  675. MLX4_VLAN_CTRL_ETH_TX_BLOCK_TAGGED |
  676. MLX4_VLAN_CTRL_ETH_RX_BLOCK_TAGGED;
  677. }
  678. qpc->pri_path.fvl_rx |= MLX4_FVL_RX_FORCE_ETH_VLAN;
  679. qpc->pri_path.vlan_index = vp_oper->vlan_idx;
  680. qpc->pri_path.fl |= MLX4_FL_CV | MLX4_FL_ETH_HIDE_CQE_VLAN;
  681. qpc->pri_path.feup |= MLX4_FEUP_FORCE_ETH_UP | MLX4_FVL_FORCE_ETH_VLAN;
  682. qpc->pri_path.sched_queue &= 0xC7;
  683. qpc->pri_path.sched_queue |= (vp_oper->state.default_qos) << 3;
  684. qpc->qos_vport = vp_oper->state.qos_vport;
  685. }
  686. if (vp_oper->state.spoofchk) {
  687. qpc->pri_path.feup |= MLX4_FSM_FORCE_ETH_SRC_MAC;
  688. qpc->pri_path.grh_mylmc = (0x80 & qpc->pri_path.grh_mylmc) + vp_oper->mac_idx;
  689. }
  690. out:
  691. return err;
  692. }
  693. static int mpt_mask(struct mlx4_dev *dev)
  694. {
  695. return dev->caps.num_mpts - 1;
  696. }
  697. static void *find_res(struct mlx4_dev *dev, u64 res_id,
  698. enum mlx4_resource type)
  699. {
  700. struct mlx4_priv *priv = mlx4_priv(dev);
  701. return res_tracker_lookup(&priv->mfunc.master.res_tracker.res_tree[type],
  702. res_id);
  703. }
  704. static int get_res(struct mlx4_dev *dev, int slave, u64 res_id,
  705. enum mlx4_resource type,
  706. void *res)
  707. {
  708. struct res_common *r;
  709. int err = 0;
  710. spin_lock_irq(mlx4_tlock(dev));
  711. r = find_res(dev, res_id, type);
  712. if (!r) {
  713. err = -ENONET;
  714. goto exit;
  715. }
  716. if (r->state == RES_ANY_BUSY) {
  717. err = -EBUSY;
  718. goto exit;
  719. }
  720. if (r->owner != slave) {
  721. err = -EPERM;
  722. goto exit;
  723. }
  724. r->from_state = r->state;
  725. r->state = RES_ANY_BUSY;
  726. if (res)
  727. *((struct res_common **)res) = r;
  728. exit:
  729. spin_unlock_irq(mlx4_tlock(dev));
  730. return err;
  731. }
  732. int mlx4_get_slave_from_resource_id(struct mlx4_dev *dev,
  733. enum mlx4_resource type,
  734. u64 res_id, int *slave)
  735. {
  736. struct res_common *r;
  737. int err = -ENOENT;
  738. int id = res_id;
  739. if (type == RES_QP)
  740. id &= 0x7fffff;
  741. spin_lock(mlx4_tlock(dev));
  742. r = find_res(dev, id, type);
  743. if (r) {
  744. *slave = r->owner;
  745. err = 0;
  746. }
  747. spin_unlock(mlx4_tlock(dev));
  748. return err;
  749. }
  750. static void put_res(struct mlx4_dev *dev, int slave, u64 res_id,
  751. enum mlx4_resource type)
  752. {
  753. struct res_common *r;
  754. spin_lock_irq(mlx4_tlock(dev));
  755. r = find_res(dev, res_id, type);
  756. if (r)
  757. r->state = r->from_state;
  758. spin_unlock_irq(mlx4_tlock(dev));
  759. }
  760. static struct res_common *alloc_qp_tr(int id)
  761. {
  762. struct res_qp *ret;
  763. ret = kzalloc(sizeof *ret, GFP_KERNEL);
  764. if (!ret)
  765. return NULL;
  766. ret->com.res_id = id;
  767. ret->com.state = RES_QP_RESERVED;
  768. ret->local_qpn = id;
  769. INIT_LIST_HEAD(&ret->mcg_list);
  770. spin_lock_init(&ret->mcg_spl);
  771. atomic_set(&ret->ref_count, 0);
  772. return &ret->com;
  773. }
  774. static struct res_common *alloc_mtt_tr(int id, int order)
  775. {
  776. struct res_mtt *ret;
  777. ret = kzalloc(sizeof *ret, GFP_KERNEL);
  778. if (!ret)
  779. return NULL;
  780. ret->com.res_id = id;
  781. ret->order = order;
  782. ret->com.state = RES_MTT_ALLOCATED;
  783. atomic_set(&ret->ref_count, 0);
  784. return &ret->com;
  785. }
  786. static struct res_common *alloc_mpt_tr(int id, int key)
  787. {
  788. struct res_mpt *ret;
  789. ret = kzalloc(sizeof *ret, GFP_KERNEL);
  790. if (!ret)
  791. return NULL;
  792. ret->com.res_id = id;
  793. ret->com.state = RES_MPT_RESERVED;
  794. ret->key = key;
  795. return &ret->com;
  796. }
  797. static struct res_common *alloc_eq_tr(int id)
  798. {
  799. struct res_eq *ret;
  800. ret = kzalloc(sizeof *ret, GFP_KERNEL);
  801. if (!ret)
  802. return NULL;
  803. ret->com.res_id = id;
  804. ret->com.state = RES_EQ_RESERVED;
  805. return &ret->com;
  806. }
  807. static struct res_common *alloc_cq_tr(int id)
  808. {
  809. struct res_cq *ret;
  810. ret = kzalloc(sizeof *ret, GFP_KERNEL);
  811. if (!ret)
  812. return NULL;
  813. ret->com.res_id = id;
  814. ret->com.state = RES_CQ_ALLOCATED;
  815. atomic_set(&ret->ref_count, 0);
  816. return &ret->com;
  817. }
  818. static struct res_common *alloc_srq_tr(int id)
  819. {
  820. struct res_srq *ret;
  821. ret = kzalloc(sizeof *ret, GFP_KERNEL);
  822. if (!ret)
  823. return NULL;
  824. ret->com.res_id = id;
  825. ret->com.state = RES_SRQ_ALLOCATED;
  826. atomic_set(&ret->ref_count, 0);
  827. return &ret->com;
  828. }
  829. static struct res_common *alloc_counter_tr(int id)
  830. {
  831. struct res_counter *ret;
  832. ret = kzalloc(sizeof *ret, GFP_KERNEL);
  833. if (!ret)
  834. return NULL;
  835. ret->com.res_id = id;
  836. ret->com.state = RES_COUNTER_ALLOCATED;
  837. return &ret->com;
  838. }
  839. static struct res_common *alloc_xrcdn_tr(int id)
  840. {
  841. struct res_xrcdn *ret;
  842. ret = kzalloc(sizeof *ret, GFP_KERNEL);
  843. if (!ret)
  844. return NULL;
  845. ret->com.res_id = id;
  846. ret->com.state = RES_XRCD_ALLOCATED;
  847. return &ret->com;
  848. }
  849. static struct res_common *alloc_fs_rule_tr(u64 id, int qpn)
  850. {
  851. struct res_fs_rule *ret;
  852. ret = kzalloc(sizeof *ret, GFP_KERNEL);
  853. if (!ret)
  854. return NULL;
  855. ret->com.res_id = id;
  856. ret->com.state = RES_FS_RULE_ALLOCATED;
  857. ret->qpn = qpn;
  858. return &ret->com;
  859. }
  860. static struct res_common *alloc_tr(u64 id, enum mlx4_resource type, int slave,
  861. int extra)
  862. {
  863. struct res_common *ret;
  864. switch (type) {
  865. case RES_QP:
  866. ret = alloc_qp_tr(id);
  867. break;
  868. case RES_MPT:
  869. ret = alloc_mpt_tr(id, extra);
  870. break;
  871. case RES_MTT:
  872. ret = alloc_mtt_tr(id, extra);
  873. break;
  874. case RES_EQ:
  875. ret = alloc_eq_tr(id);
  876. break;
  877. case RES_CQ:
  878. ret = alloc_cq_tr(id);
  879. break;
  880. case RES_SRQ:
  881. ret = alloc_srq_tr(id);
  882. break;
  883. case RES_MAC:
  884. pr_err("implementation missing\n");
  885. return NULL;
  886. case RES_COUNTER:
  887. ret = alloc_counter_tr(id);
  888. break;
  889. case RES_XRCD:
  890. ret = alloc_xrcdn_tr(id);
  891. break;
  892. case RES_FS_RULE:
  893. ret = alloc_fs_rule_tr(id, extra);
  894. break;
  895. default:
  896. return NULL;
  897. }
  898. if (ret)
  899. ret->owner = slave;
  900. return ret;
  901. }
  902. static int add_res_range(struct mlx4_dev *dev, int slave, u64 base, int count,
  903. enum mlx4_resource type, int extra)
  904. {
  905. int i;
  906. int err;
  907. struct mlx4_priv *priv = mlx4_priv(dev);
  908. struct res_common **res_arr;
  909. struct mlx4_resource_tracker *tracker = &priv->mfunc.master.res_tracker;
  910. struct rb_root *root = &tracker->res_tree[type];
  911. res_arr = kzalloc(count * sizeof *res_arr, GFP_KERNEL);
  912. if (!res_arr)
  913. return -ENOMEM;
  914. for (i = 0; i < count; ++i) {
  915. res_arr[i] = alloc_tr(base + i, type, slave, extra);
  916. if (!res_arr[i]) {
  917. for (--i; i >= 0; --i)
  918. kfree(res_arr[i]);
  919. kfree(res_arr);
  920. return -ENOMEM;
  921. }
  922. }
  923. spin_lock_irq(mlx4_tlock(dev));
  924. for (i = 0; i < count; ++i) {
  925. if (find_res(dev, base + i, type)) {
  926. err = -EEXIST;
  927. goto undo;
  928. }
  929. err = res_tracker_insert(root, res_arr[i]);
  930. if (err)
  931. goto undo;
  932. list_add_tail(&res_arr[i]->list,
  933. &tracker->slave_list[slave].res_list[type]);
  934. }
  935. spin_unlock_irq(mlx4_tlock(dev));
  936. kfree(res_arr);
  937. return 0;
  938. undo:
  939. for (--i; i >= base; --i)
  940. rb_erase(&res_arr[i]->node, root);
  941. spin_unlock_irq(mlx4_tlock(dev));
  942. for (i = 0; i < count; ++i)
  943. kfree(res_arr[i]);
  944. kfree(res_arr);
  945. return err;
  946. }
  947. static int remove_qp_ok(struct res_qp *res)
  948. {
  949. if (res->com.state == RES_QP_BUSY || atomic_read(&res->ref_count) ||
  950. !list_empty(&res->mcg_list)) {
  951. pr_err("resource tracker: fail to remove qp, state %d, ref_count %d\n",
  952. res->com.state, atomic_read(&res->ref_count));
  953. return -EBUSY;
  954. } else if (res->com.state != RES_QP_RESERVED) {
  955. return -EPERM;
  956. }
  957. return 0;
  958. }
  959. static int remove_mtt_ok(struct res_mtt *res, int order)
  960. {
  961. if (res->com.state == RES_MTT_BUSY ||
  962. atomic_read(&res->ref_count)) {
  963. pr_devel("%s-%d: state %s, ref_count %d\n",
  964. __func__, __LINE__,
  965. mtt_states_str(res->com.state),
  966. atomic_read(&res->ref_count));
  967. return -EBUSY;
  968. } else if (res->com.state != RES_MTT_ALLOCATED)
  969. return -EPERM;
  970. else if (res->order != order)
  971. return -EINVAL;
  972. return 0;
  973. }
  974. static int remove_mpt_ok(struct res_mpt *res)
  975. {
  976. if (res->com.state == RES_MPT_BUSY)
  977. return -EBUSY;
  978. else if (res->com.state != RES_MPT_RESERVED)
  979. return -EPERM;
  980. return 0;
  981. }
  982. static int remove_eq_ok(struct res_eq *res)
  983. {
  984. if (res->com.state == RES_MPT_BUSY)
  985. return -EBUSY;
  986. else if (res->com.state != RES_MPT_RESERVED)
  987. return -EPERM;
  988. return 0;
  989. }
  990. static int remove_counter_ok(struct res_counter *res)
  991. {
  992. if (res->com.state == RES_COUNTER_BUSY)
  993. return -EBUSY;
  994. else if (res->com.state != RES_COUNTER_ALLOCATED)
  995. return -EPERM;
  996. return 0;
  997. }
  998. static int remove_xrcdn_ok(struct res_xrcdn *res)
  999. {
  1000. if (res->com.state == RES_XRCD_BUSY)
  1001. return -EBUSY;
  1002. else if (res->com.state != RES_XRCD_ALLOCATED)
  1003. return -EPERM;
  1004. return 0;
  1005. }
  1006. static int remove_fs_rule_ok(struct res_fs_rule *res)
  1007. {
  1008. if (res->com.state == RES_FS_RULE_BUSY)
  1009. return -EBUSY;
  1010. else if (res->com.state != RES_FS_RULE_ALLOCATED)
  1011. return -EPERM;
  1012. return 0;
  1013. }
  1014. static int remove_cq_ok(struct res_cq *res)
  1015. {
  1016. if (res->com.state == RES_CQ_BUSY)
  1017. return -EBUSY;
  1018. else if (res->com.state != RES_CQ_ALLOCATED)
  1019. return -EPERM;
  1020. return 0;
  1021. }
  1022. static int remove_srq_ok(struct res_srq *res)
  1023. {
  1024. if (res->com.state == RES_SRQ_BUSY)
  1025. return -EBUSY;
  1026. else if (res->com.state != RES_SRQ_ALLOCATED)
  1027. return -EPERM;
  1028. return 0;
  1029. }
  1030. static int remove_ok(struct res_common *res, enum mlx4_resource type, int extra)
  1031. {
  1032. switch (type) {
  1033. case RES_QP:
  1034. return remove_qp_ok((struct res_qp *)res);
  1035. case RES_CQ:
  1036. return remove_cq_ok((struct res_cq *)res);
  1037. case RES_SRQ:
  1038. return remove_srq_ok((struct res_srq *)res);
  1039. case RES_MPT:
  1040. return remove_mpt_ok((struct res_mpt *)res);
  1041. case RES_MTT:
  1042. return remove_mtt_ok((struct res_mtt *)res, extra);
  1043. case RES_MAC:
  1044. return -ENOSYS;
  1045. case RES_EQ:
  1046. return remove_eq_ok((struct res_eq *)res);
  1047. case RES_COUNTER:
  1048. return remove_counter_ok((struct res_counter *)res);
  1049. case RES_XRCD:
  1050. return remove_xrcdn_ok((struct res_xrcdn *)res);
  1051. case RES_FS_RULE:
  1052. return remove_fs_rule_ok((struct res_fs_rule *)res);
  1053. default:
  1054. return -EINVAL;
  1055. }
  1056. }
  1057. static int rem_res_range(struct mlx4_dev *dev, int slave, u64 base, int count,
  1058. enum mlx4_resource type, int extra)
  1059. {
  1060. u64 i;
  1061. int err;
  1062. struct mlx4_priv *priv = mlx4_priv(dev);
  1063. struct mlx4_resource_tracker *tracker = &priv->mfunc.master.res_tracker;
  1064. struct res_common *r;
  1065. spin_lock_irq(mlx4_tlock(dev));
  1066. for (i = base; i < base + count; ++i) {
  1067. r = res_tracker_lookup(&tracker->res_tree[type], i);
  1068. if (!r) {
  1069. err = -ENOENT;
  1070. goto out;
  1071. }
  1072. if (r->owner != slave) {
  1073. err = -EPERM;
  1074. goto out;
  1075. }
  1076. err = remove_ok(r, type, extra);
  1077. if (err)
  1078. goto out;
  1079. }
  1080. for (i = base; i < base + count; ++i) {
  1081. r = res_tracker_lookup(&tracker->res_tree[type], i);
  1082. rb_erase(&r->node, &tracker->res_tree[type]);
  1083. list_del(&r->list);
  1084. kfree(r);
  1085. }
  1086. err = 0;
  1087. out:
  1088. spin_unlock_irq(mlx4_tlock(dev));
  1089. return err;
  1090. }
  1091. static int qp_res_start_move_to(struct mlx4_dev *dev, int slave, int qpn,
  1092. enum res_qp_states state, struct res_qp **qp,
  1093. int alloc)
  1094. {
  1095. struct mlx4_priv *priv = mlx4_priv(dev);
  1096. struct mlx4_resource_tracker *tracker = &priv->mfunc.master.res_tracker;
  1097. struct res_qp *r;
  1098. int err = 0;
  1099. spin_lock_irq(mlx4_tlock(dev));
  1100. r = res_tracker_lookup(&tracker->res_tree[RES_QP], qpn);
  1101. if (!r)
  1102. err = -ENOENT;
  1103. else if (r->com.owner != slave)
  1104. err = -EPERM;
  1105. else {
  1106. switch (state) {
  1107. case RES_QP_BUSY:
  1108. mlx4_dbg(dev, "%s: failed RES_QP, 0x%llx\n",
  1109. __func__, r->com.res_id);
  1110. err = -EBUSY;
  1111. break;
  1112. case RES_QP_RESERVED:
  1113. if (r->com.state == RES_QP_MAPPED && !alloc)
  1114. break;
  1115. mlx4_dbg(dev, "failed RES_QP, 0x%llx\n", r->com.res_id);
  1116. err = -EINVAL;
  1117. break;
  1118. case RES_QP_MAPPED:
  1119. if ((r->com.state == RES_QP_RESERVED && alloc) ||
  1120. r->com.state == RES_QP_HW)
  1121. break;
  1122. else {
  1123. mlx4_dbg(dev, "failed RES_QP, 0x%llx\n",
  1124. r->com.res_id);
  1125. err = -EINVAL;
  1126. }
  1127. break;
  1128. case RES_QP_HW:
  1129. if (r->com.state != RES_QP_MAPPED)
  1130. err = -EINVAL;
  1131. break;
  1132. default:
  1133. err = -EINVAL;
  1134. }
  1135. if (!err) {
  1136. r->com.from_state = r->com.state;
  1137. r->com.to_state = state;
  1138. r->com.state = RES_QP_BUSY;
  1139. if (qp)
  1140. *qp = r;
  1141. }
  1142. }
  1143. spin_unlock_irq(mlx4_tlock(dev));
  1144. return err;
  1145. }
  1146. static int mr_res_start_move_to(struct mlx4_dev *dev, int slave, int index,
  1147. enum res_mpt_states state, struct res_mpt **mpt)
  1148. {
  1149. struct mlx4_priv *priv = mlx4_priv(dev);
  1150. struct mlx4_resource_tracker *tracker = &priv->mfunc.master.res_tracker;
  1151. struct res_mpt *r;
  1152. int err = 0;
  1153. spin_lock_irq(mlx4_tlock(dev));
  1154. r = res_tracker_lookup(&tracker->res_tree[RES_MPT], index);
  1155. if (!r)
  1156. err = -ENOENT;
  1157. else if (r->com.owner != slave)
  1158. err = -EPERM;
  1159. else {
  1160. switch (state) {
  1161. case RES_MPT_BUSY:
  1162. err = -EINVAL;
  1163. break;
  1164. case RES_MPT_RESERVED:
  1165. if (r->com.state != RES_MPT_MAPPED)
  1166. err = -EINVAL;
  1167. break;
  1168. case RES_MPT_MAPPED:
  1169. if (r->com.state != RES_MPT_RESERVED &&
  1170. r->com.state != RES_MPT_HW)
  1171. err = -EINVAL;
  1172. break;
  1173. case RES_MPT_HW:
  1174. if (r->com.state != RES_MPT_MAPPED)
  1175. err = -EINVAL;
  1176. break;
  1177. default:
  1178. err = -EINVAL;
  1179. }
  1180. if (!err) {
  1181. r->com.from_state = r->com.state;
  1182. r->com.to_state = state;
  1183. r->com.state = RES_MPT_BUSY;
  1184. if (mpt)
  1185. *mpt = r;
  1186. }
  1187. }
  1188. spin_unlock_irq(mlx4_tlock(dev));
  1189. return err;
  1190. }
  1191. static int eq_res_start_move_to(struct mlx4_dev *dev, int slave, int index,
  1192. enum res_eq_states state, struct res_eq **eq)
  1193. {
  1194. struct mlx4_priv *priv = mlx4_priv(dev);
  1195. struct mlx4_resource_tracker *tracker = &priv->mfunc.master.res_tracker;
  1196. struct res_eq *r;
  1197. int err = 0;
  1198. spin_lock_irq(mlx4_tlock(dev));
  1199. r = res_tracker_lookup(&tracker->res_tree[RES_EQ], index);
  1200. if (!r)
  1201. err = -ENOENT;
  1202. else if (r->com.owner != slave)
  1203. err = -EPERM;
  1204. else {
  1205. switch (state) {
  1206. case RES_EQ_BUSY:
  1207. err = -EINVAL;
  1208. break;
  1209. case RES_EQ_RESERVED:
  1210. if (r->com.state != RES_EQ_HW)
  1211. err = -EINVAL;
  1212. break;
  1213. case RES_EQ_HW:
  1214. if (r->com.state != RES_EQ_RESERVED)
  1215. err = -EINVAL;
  1216. break;
  1217. default:
  1218. err = -EINVAL;
  1219. }
  1220. if (!err) {
  1221. r->com.from_state = r->com.state;
  1222. r->com.to_state = state;
  1223. r->com.state = RES_EQ_BUSY;
  1224. if (eq)
  1225. *eq = r;
  1226. }
  1227. }
  1228. spin_unlock_irq(mlx4_tlock(dev));
  1229. return err;
  1230. }
  1231. static int cq_res_start_move_to(struct mlx4_dev *dev, int slave, int cqn,
  1232. enum res_cq_states state, struct res_cq **cq)
  1233. {
  1234. struct mlx4_priv *priv = mlx4_priv(dev);
  1235. struct mlx4_resource_tracker *tracker = &priv->mfunc.master.res_tracker;
  1236. struct res_cq *r;
  1237. int err;
  1238. spin_lock_irq(mlx4_tlock(dev));
  1239. r = res_tracker_lookup(&tracker->res_tree[RES_CQ], cqn);
  1240. if (!r) {
  1241. err = -ENOENT;
  1242. } else if (r->com.owner != slave) {
  1243. err = -EPERM;
  1244. } else if (state == RES_CQ_ALLOCATED) {
  1245. if (r->com.state != RES_CQ_HW)
  1246. err = -EINVAL;
  1247. else if (atomic_read(&r->ref_count))
  1248. err = -EBUSY;
  1249. else
  1250. err = 0;
  1251. } else if (state != RES_CQ_HW || r->com.state != RES_CQ_ALLOCATED) {
  1252. err = -EINVAL;
  1253. } else {
  1254. err = 0;
  1255. }
  1256. if (!err) {
  1257. r->com.from_state = r->com.state;
  1258. r->com.to_state = state;
  1259. r->com.state = RES_CQ_BUSY;
  1260. if (cq)
  1261. *cq = r;
  1262. }
  1263. spin_unlock_irq(mlx4_tlock(dev));
  1264. return err;
  1265. }
  1266. static int srq_res_start_move_to(struct mlx4_dev *dev, int slave, int index,
  1267. enum res_srq_states state, struct res_srq **srq)
  1268. {
  1269. struct mlx4_priv *priv = mlx4_priv(dev);
  1270. struct mlx4_resource_tracker *tracker = &priv->mfunc.master.res_tracker;
  1271. struct res_srq *r;
  1272. int err = 0;
  1273. spin_lock_irq(mlx4_tlock(dev));
  1274. r = res_tracker_lookup(&tracker->res_tree[RES_SRQ], index);
  1275. if (!r) {
  1276. err = -ENOENT;
  1277. } else if (r->com.owner != slave) {
  1278. err = -EPERM;
  1279. } else if (state == RES_SRQ_ALLOCATED) {
  1280. if (r->com.state != RES_SRQ_HW)
  1281. err = -EINVAL;
  1282. else if (atomic_read(&r->ref_count))
  1283. err = -EBUSY;
  1284. } else if (state != RES_SRQ_HW || r->com.state != RES_SRQ_ALLOCATED) {
  1285. err = -EINVAL;
  1286. }
  1287. if (!err) {
  1288. r->com.from_state = r->com.state;
  1289. r->com.to_state = state;
  1290. r->com.state = RES_SRQ_BUSY;
  1291. if (srq)
  1292. *srq = r;
  1293. }
  1294. spin_unlock_irq(mlx4_tlock(dev));
  1295. return err;
  1296. }
  1297. static void res_abort_move(struct mlx4_dev *dev, int slave,
  1298. enum mlx4_resource type, int id)
  1299. {
  1300. struct mlx4_priv *priv = mlx4_priv(dev);
  1301. struct mlx4_resource_tracker *tracker = &priv->mfunc.master.res_tracker;
  1302. struct res_common *r;
  1303. spin_lock_irq(mlx4_tlock(dev));
  1304. r = res_tracker_lookup(&tracker->res_tree[type], id);
  1305. if (r && (r->owner == slave))
  1306. r->state = r->from_state;
  1307. spin_unlock_irq(mlx4_tlock(dev));
  1308. }
  1309. static void res_end_move(struct mlx4_dev *dev, int slave,
  1310. enum mlx4_resource type, int id)
  1311. {
  1312. struct mlx4_priv *priv = mlx4_priv(dev);
  1313. struct mlx4_resource_tracker *tracker = &priv->mfunc.master.res_tracker;
  1314. struct res_common *r;
  1315. spin_lock_irq(mlx4_tlock(dev));
  1316. r = res_tracker_lookup(&tracker->res_tree[type], id);
  1317. if (r && (r->owner == slave))
  1318. r->state = r->to_state;
  1319. spin_unlock_irq(mlx4_tlock(dev));
  1320. }
  1321. static int valid_reserved(struct mlx4_dev *dev, int slave, int qpn)
  1322. {
  1323. return mlx4_is_qp_reserved(dev, qpn) &&
  1324. (mlx4_is_master(dev) || mlx4_is_guest_proxy(dev, slave, qpn));
  1325. }
  1326. static int fw_reserved(struct mlx4_dev *dev, int qpn)
  1327. {
  1328. return qpn < dev->caps.reserved_qps_cnt[MLX4_QP_REGION_FW];
  1329. }
  1330. static int qp_alloc_res(struct mlx4_dev *dev, int slave, int op, int cmd,
  1331. u64 in_param, u64 *out_param)
  1332. {
  1333. int err;
  1334. int count;
  1335. int align;
  1336. int base;
  1337. int qpn;
  1338. u8 flags;
  1339. switch (op) {
  1340. case RES_OP_RESERVE:
  1341. count = get_param_l(&in_param) & 0xffffff;
  1342. /* Turn off all unsupported QP allocation flags that the
  1343. * slave tries to set.
  1344. */
  1345. flags = (get_param_l(&in_param) >> 24) & dev->caps.alloc_res_qp_mask;
  1346. align = get_param_h(&in_param);
  1347. err = mlx4_grant_resource(dev, slave, RES_QP, count, 0);
  1348. if (err)
  1349. return err;
  1350. err = __mlx4_qp_reserve_range(dev, count, align, &base, flags);
  1351. if (err) {
  1352. mlx4_release_resource(dev, slave, RES_QP, count, 0);
  1353. return err;
  1354. }
  1355. err = add_res_range(dev, slave, base, count, RES_QP, 0);
  1356. if (err) {
  1357. mlx4_release_resource(dev, slave, RES_QP, count, 0);
  1358. __mlx4_qp_release_range(dev, base, count);
  1359. return err;
  1360. }
  1361. set_param_l(out_param, base);
  1362. break;
  1363. case RES_OP_MAP_ICM:
  1364. qpn = get_param_l(&in_param) & 0x7fffff;
  1365. if (valid_reserved(dev, slave, qpn)) {
  1366. err = add_res_range(dev, slave, qpn, 1, RES_QP, 0);
  1367. if (err)
  1368. return err;
  1369. }
  1370. err = qp_res_start_move_to(dev, slave, qpn, RES_QP_MAPPED,
  1371. NULL, 1);
  1372. if (err)
  1373. return err;
  1374. if (!fw_reserved(dev, qpn)) {
  1375. err = __mlx4_qp_alloc_icm(dev, qpn, GFP_KERNEL);
  1376. if (err) {
  1377. res_abort_move(dev, slave, RES_QP, qpn);
  1378. return err;
  1379. }
  1380. }
  1381. res_end_move(dev, slave, RES_QP, qpn);
  1382. break;
  1383. default:
  1384. err = -EINVAL;
  1385. break;
  1386. }
  1387. return err;
  1388. }
  1389. static int mtt_alloc_res(struct mlx4_dev *dev, int slave, int op, int cmd,
  1390. u64 in_param, u64 *out_param)
  1391. {
  1392. int err = -EINVAL;
  1393. int base;
  1394. int order;
  1395. if (op != RES_OP_RESERVE_AND_MAP)
  1396. return err;
  1397. order = get_param_l(&in_param);
  1398. err = mlx4_grant_resource(dev, slave, RES_MTT, 1 << order, 0);
  1399. if (err)
  1400. return err;
  1401. base = __mlx4_alloc_mtt_range(dev, order);
  1402. if (base == -1) {
  1403. mlx4_release_resource(dev, slave, RES_MTT, 1 << order, 0);
  1404. return -ENOMEM;
  1405. }
  1406. err = add_res_range(dev, slave, base, 1, RES_MTT, order);
  1407. if (err) {
  1408. mlx4_release_resource(dev, slave, RES_MTT, 1 << order, 0);
  1409. __mlx4_free_mtt_range(dev, base, order);
  1410. } else {
  1411. set_param_l(out_param, base);
  1412. }
  1413. return err;
  1414. }
  1415. static int mpt_alloc_res(struct mlx4_dev *dev, int slave, int op, int cmd,
  1416. u64 in_param, u64 *out_param)
  1417. {
  1418. int err = -EINVAL;
  1419. int index;
  1420. int id;
  1421. struct res_mpt *mpt;
  1422. switch (op) {
  1423. case RES_OP_RESERVE:
  1424. err = mlx4_grant_resource(dev, slave, RES_MPT, 1, 0);
  1425. if (err)
  1426. break;
  1427. index = __mlx4_mpt_reserve(dev);
  1428. if (index == -1) {
  1429. mlx4_release_resource(dev, slave, RES_MPT, 1, 0);
  1430. break;
  1431. }
  1432. id = index & mpt_mask(dev);
  1433. err = add_res_range(dev, slave, id, 1, RES_MPT, index);
  1434. if (err) {
  1435. mlx4_release_resource(dev, slave, RES_MPT, 1, 0);
  1436. __mlx4_mpt_release(dev, index);
  1437. break;
  1438. }
  1439. set_param_l(out_param, index);
  1440. break;
  1441. case RES_OP_MAP_ICM:
  1442. index = get_param_l(&in_param);
  1443. id = index & mpt_mask(dev);
  1444. err = mr_res_start_move_to(dev, slave, id,
  1445. RES_MPT_MAPPED, &mpt);
  1446. if (err)
  1447. return err;
  1448. err = __mlx4_mpt_alloc_icm(dev, mpt->key, GFP_KERNEL);
  1449. if (err) {
  1450. res_abort_move(dev, slave, RES_MPT, id);
  1451. return err;
  1452. }
  1453. res_end_move(dev, slave, RES_MPT, id);
  1454. break;
  1455. }
  1456. return err;
  1457. }
  1458. static int cq_alloc_res(struct mlx4_dev *dev, int slave, int op, int cmd,
  1459. u64 in_param, u64 *out_param)
  1460. {
  1461. int cqn;
  1462. int err;
  1463. switch (op) {
  1464. case RES_OP_RESERVE_AND_MAP:
  1465. err = mlx4_grant_resource(dev, slave, RES_CQ, 1, 0);
  1466. if (err)
  1467. break;
  1468. err = __mlx4_cq_alloc_icm(dev, &cqn);
  1469. if (err) {
  1470. mlx4_release_resource(dev, slave, RES_CQ, 1, 0);
  1471. break;
  1472. }
  1473. err = add_res_range(dev, slave, cqn, 1, RES_CQ, 0);
  1474. if (err) {
  1475. mlx4_release_resource(dev, slave, RES_CQ, 1, 0);
  1476. __mlx4_cq_free_icm(dev, cqn);
  1477. break;
  1478. }
  1479. set_param_l(out_param, cqn);
  1480. break;
  1481. default:
  1482. err = -EINVAL;
  1483. }
  1484. return err;
  1485. }
  1486. static int srq_alloc_res(struct mlx4_dev *dev, int slave, int op, int cmd,
  1487. u64 in_param, u64 *out_param)
  1488. {
  1489. int srqn;
  1490. int err;
  1491. switch (op) {
  1492. case RES_OP_RESERVE_AND_MAP:
  1493. err = mlx4_grant_resource(dev, slave, RES_SRQ, 1, 0);
  1494. if (err)
  1495. break;
  1496. err = __mlx4_srq_alloc_icm(dev, &srqn);
  1497. if (err) {
  1498. mlx4_release_resource(dev, slave, RES_SRQ, 1, 0);
  1499. break;
  1500. }
  1501. err = add_res_range(dev, slave, srqn, 1, RES_SRQ, 0);
  1502. if (err) {
  1503. mlx4_release_resource(dev, slave, RES_SRQ, 1, 0);
  1504. __mlx4_srq_free_icm(dev, srqn);
  1505. break;
  1506. }
  1507. set_param_l(out_param, srqn);
  1508. break;
  1509. default:
  1510. err = -EINVAL;
  1511. }
  1512. return err;
  1513. }
  1514. static int mac_find_smac_ix_in_slave(struct mlx4_dev *dev, int slave, int port,
  1515. u8 smac_index, u64 *mac)
  1516. {
  1517. struct mlx4_priv *priv = mlx4_priv(dev);
  1518. struct mlx4_resource_tracker *tracker = &priv->mfunc.master.res_tracker;
  1519. struct list_head *mac_list =
  1520. &tracker->slave_list[slave].res_list[RES_MAC];
  1521. struct mac_res *res, *tmp;
  1522. list_for_each_entry_safe(res, tmp, mac_list, list) {
  1523. if (res->smac_index == smac_index && res->port == (u8) port) {
  1524. *mac = res->mac;
  1525. return 0;
  1526. }
  1527. }
  1528. return -ENOENT;
  1529. }
  1530. static int mac_add_to_slave(struct mlx4_dev *dev, int slave, u64 mac, int port, u8 smac_index)
  1531. {
  1532. struct mlx4_priv *priv = mlx4_priv(dev);
  1533. struct mlx4_resource_tracker *tracker = &priv->mfunc.master.res_tracker;
  1534. struct list_head *mac_list =
  1535. &tracker->slave_list[slave].res_list[RES_MAC];
  1536. struct mac_res *res, *tmp;
  1537. list_for_each_entry_safe(res, tmp, mac_list, list) {
  1538. if (res->mac == mac && res->port == (u8) port) {
  1539. /* mac found. update ref count */
  1540. ++res->ref_count;
  1541. return 0;
  1542. }
  1543. }
  1544. if (mlx4_grant_resource(dev, slave, RES_MAC, 1, port))
  1545. return -EINVAL;
  1546. res = kzalloc(sizeof *res, GFP_KERNEL);
  1547. if (!res) {
  1548. mlx4_release_resource(dev, slave, RES_MAC, 1, port);
  1549. return -ENOMEM;
  1550. }
  1551. res->mac = mac;
  1552. res->port = (u8) port;
  1553. res->smac_index = smac_index;
  1554. res->ref_count = 1;
  1555. list_add_tail(&res->list,
  1556. &tracker->slave_list[slave].res_list[RES_MAC]);
  1557. return 0;
  1558. }
  1559. static void mac_del_from_slave(struct mlx4_dev *dev, int slave, u64 mac,
  1560. int port)
  1561. {
  1562. struct mlx4_priv *priv = mlx4_priv(dev);
  1563. struct mlx4_resource_tracker *tracker = &priv->mfunc.master.res_tracker;
  1564. struct list_head *mac_list =
  1565. &tracker->slave_list[slave].res_list[RES_MAC];
  1566. struct mac_res *res, *tmp;
  1567. list_for_each_entry_safe(res, tmp, mac_list, list) {
  1568. if (res->mac == mac && res->port == (u8) port) {
  1569. if (!--res->ref_count) {
  1570. list_del(&res->list);
  1571. mlx4_release_resource(dev, slave, RES_MAC, 1, port);
  1572. kfree(res);
  1573. }
  1574. break;
  1575. }
  1576. }
  1577. }
  1578. static void rem_slave_macs(struct mlx4_dev *dev, int slave)
  1579. {
  1580. struct mlx4_priv *priv = mlx4_priv(dev);
  1581. struct mlx4_resource_tracker *tracker = &priv->mfunc.master.res_tracker;
  1582. struct list_head *mac_list =
  1583. &tracker->slave_list[slave].res_list[RES_MAC];
  1584. struct mac_res *res, *tmp;
  1585. int i;
  1586. list_for_each_entry_safe(res, tmp, mac_list, list) {
  1587. list_del(&res->list);
  1588. /* dereference the mac the num times the slave referenced it */
  1589. for (i = 0; i < res->ref_count; i++)
  1590. __mlx4_unregister_mac(dev, res->port, res->mac);
  1591. mlx4_release_resource(dev, slave, RES_MAC, 1, res->port);
  1592. kfree(res);
  1593. }
  1594. }
  1595. static int mac_alloc_res(struct mlx4_dev *dev, int slave, int op, int cmd,
  1596. u64 in_param, u64 *out_param, int in_port)
  1597. {
  1598. int err = -EINVAL;
  1599. int port;
  1600. u64 mac;
  1601. u8 smac_index;
  1602. if (op != RES_OP_RESERVE_AND_MAP)
  1603. return err;
  1604. port = !in_port ? get_param_l(out_param) : in_port;
  1605. port = mlx4_slave_convert_port(
  1606. dev, slave, port);
  1607. if (port < 0)
  1608. return -EINVAL;
  1609. mac = in_param;
  1610. err = __mlx4_register_mac(dev, port, mac);
  1611. if (err >= 0) {
  1612. smac_index = err;
  1613. set_param_l(out_param, err);
  1614. err = 0;
  1615. }
  1616. if (!err) {
  1617. err = mac_add_to_slave(dev, slave, mac, port, smac_index);
  1618. if (err)
  1619. __mlx4_unregister_mac(dev, port, mac);
  1620. }
  1621. return err;
  1622. }
  1623. static int vlan_add_to_slave(struct mlx4_dev *dev, int slave, u16 vlan,
  1624. int port, int vlan_index)
  1625. {
  1626. struct mlx4_priv *priv = mlx4_priv(dev);
  1627. struct mlx4_resource_tracker *tracker = &priv->mfunc.master.res_tracker;
  1628. struct list_head *vlan_list =
  1629. &tracker->slave_list[slave].res_list[RES_VLAN];
  1630. struct vlan_res *res, *tmp;
  1631. list_for_each_entry_safe(res, tmp, vlan_list, list) {
  1632. if (res->vlan == vlan && res->port == (u8) port) {
  1633. /* vlan found. update ref count */
  1634. ++res->ref_count;
  1635. return 0;
  1636. }
  1637. }
  1638. if (mlx4_grant_resource(dev, slave, RES_VLAN, 1, port))
  1639. return -EINVAL;
  1640. res = kzalloc(sizeof(*res), GFP_KERNEL);
  1641. if (!res) {
  1642. mlx4_release_resource(dev, slave, RES_VLAN, 1, port);
  1643. return -ENOMEM;
  1644. }
  1645. res->vlan = vlan;
  1646. res->port = (u8) port;
  1647. res->vlan_index = vlan_index;
  1648. res->ref_count = 1;
  1649. list_add_tail(&res->list,
  1650. &tracker->slave_list[slave].res_list[RES_VLAN]);
  1651. return 0;
  1652. }
  1653. static void vlan_del_from_slave(struct mlx4_dev *dev, int slave, u16 vlan,
  1654. int port)
  1655. {
  1656. struct mlx4_priv *priv = mlx4_priv(dev);
  1657. struct mlx4_resource_tracker *tracker = &priv->mfunc.master.res_tracker;
  1658. struct list_head *vlan_list =
  1659. &tracker->slave_list[slave].res_list[RES_VLAN];
  1660. struct vlan_res *res, *tmp;
  1661. list_for_each_entry_safe(res, tmp, vlan_list, list) {
  1662. if (res->vlan == vlan && res->port == (u8) port) {
  1663. if (!--res->ref_count) {
  1664. list_del(&res->list);
  1665. mlx4_release_resource(dev, slave, RES_VLAN,
  1666. 1, port);
  1667. kfree(res);
  1668. }
  1669. break;
  1670. }
  1671. }
  1672. }
  1673. static void rem_slave_vlans(struct mlx4_dev *dev, int slave)
  1674. {
  1675. struct mlx4_priv *priv = mlx4_priv(dev);
  1676. struct mlx4_resource_tracker *tracker = &priv->mfunc.master.res_tracker;
  1677. struct list_head *vlan_list =
  1678. &tracker->slave_list[slave].res_list[RES_VLAN];
  1679. struct vlan_res *res, *tmp;
  1680. int i;
  1681. list_for_each_entry_safe(res, tmp, vlan_list, list) {
  1682. list_del(&res->list);
  1683. /* dereference the vlan the num times the slave referenced it */
  1684. for (i = 0; i < res->ref_count; i++)
  1685. __mlx4_unregister_vlan(dev, res->port, res->vlan);
  1686. mlx4_release_resource(dev, slave, RES_VLAN, 1, res->port);
  1687. kfree(res);
  1688. }
  1689. }
  1690. static int vlan_alloc_res(struct mlx4_dev *dev, int slave, int op, int cmd,
  1691. u64 in_param, u64 *out_param, int in_port)
  1692. {
  1693. struct mlx4_priv *priv = mlx4_priv(dev);
  1694. struct mlx4_slave_state *slave_state = priv->mfunc.master.slave_state;
  1695. int err;
  1696. u16 vlan;
  1697. int vlan_index;
  1698. int port;
  1699. port = !in_port ? get_param_l(out_param) : in_port;
  1700. if (!port || op != RES_OP_RESERVE_AND_MAP)
  1701. return -EINVAL;
  1702. port = mlx4_slave_convert_port(
  1703. dev, slave, port);
  1704. if (port < 0)
  1705. return -EINVAL;
  1706. /* upstream kernels had NOP for reg/unreg vlan. Continue this. */
  1707. if (!in_port && port > 0 && port <= dev->caps.num_ports) {
  1708. slave_state[slave].old_vlan_api = true;
  1709. return 0;
  1710. }
  1711. vlan = (u16) in_param;
  1712. err = __mlx4_register_vlan(dev, port, vlan, &vlan_index);
  1713. if (!err) {
  1714. set_param_l(out_param, (u32) vlan_index);
  1715. err = vlan_add_to_slave(dev, slave, vlan, port, vlan_index);
  1716. if (err)
  1717. __mlx4_unregister_vlan(dev, port, vlan);
  1718. }
  1719. return err;
  1720. }
  1721. static int counter_alloc_res(struct mlx4_dev *dev, int slave, int op, int cmd,
  1722. u64 in_param, u64 *out_param)
  1723. {
  1724. u32 index;
  1725. int err;
  1726. if (op != RES_OP_RESERVE)
  1727. return -EINVAL;
  1728. err = mlx4_grant_resource(dev, slave, RES_COUNTER, 1, 0);
  1729. if (err)
  1730. return err;
  1731. err = __mlx4_counter_alloc(dev, &index);
  1732. if (err) {
  1733. mlx4_release_resource(dev, slave, RES_COUNTER, 1, 0);
  1734. return err;
  1735. }
  1736. err = add_res_range(dev, slave, index, 1, RES_COUNTER, 0);
  1737. if (err) {
  1738. __mlx4_counter_free(dev, index);
  1739. mlx4_release_resource(dev, slave, RES_COUNTER, 1, 0);
  1740. } else {
  1741. set_param_l(out_param, index);
  1742. }
  1743. return err;
  1744. }
  1745. static int xrcdn_alloc_res(struct mlx4_dev *dev, int slave, int op, int cmd,
  1746. u64 in_param, u64 *out_param)
  1747. {
  1748. u32 xrcdn;
  1749. int err;
  1750. if (op != RES_OP_RESERVE)
  1751. return -EINVAL;
  1752. err = __mlx4_xrcd_alloc(dev, &xrcdn);
  1753. if (err)
  1754. return err;
  1755. err = add_res_range(dev, slave, xrcdn, 1, RES_XRCD, 0);
  1756. if (err)
  1757. __mlx4_xrcd_free(dev, xrcdn);
  1758. else
  1759. set_param_l(out_param, xrcdn);
  1760. return err;
  1761. }
  1762. int mlx4_ALLOC_RES_wrapper(struct mlx4_dev *dev, int slave,
  1763. struct mlx4_vhcr *vhcr,
  1764. struct mlx4_cmd_mailbox *inbox,
  1765. struct mlx4_cmd_mailbox *outbox,
  1766. struct mlx4_cmd_info *cmd)
  1767. {
  1768. int err;
  1769. int alop = vhcr->op_modifier;
  1770. switch (vhcr->in_modifier & 0xFF) {
  1771. case RES_QP:
  1772. err = qp_alloc_res(dev, slave, vhcr->op_modifier, alop,
  1773. vhcr->in_param, &vhcr->out_param);
  1774. break;
  1775. case RES_MTT:
  1776. err = mtt_alloc_res(dev, slave, vhcr->op_modifier, alop,
  1777. vhcr->in_param, &vhcr->out_param);
  1778. break;
  1779. case RES_MPT:
  1780. err = mpt_alloc_res(dev, slave, vhcr->op_modifier, alop,
  1781. vhcr->in_param, &vhcr->out_param);
  1782. break;
  1783. case RES_CQ:
  1784. err = cq_alloc_res(dev, slave, vhcr->op_modifier, alop,
  1785. vhcr->in_param, &vhcr->out_param);
  1786. break;
  1787. case RES_SRQ:
  1788. err = srq_alloc_res(dev, slave, vhcr->op_modifier, alop,
  1789. vhcr->in_param, &vhcr->out_param);
  1790. break;
  1791. case RES_MAC:
  1792. err = mac_alloc_res(dev, slave, vhcr->op_modifier, alop,
  1793. vhcr->in_param, &vhcr->out_param,
  1794. (vhcr->in_modifier >> 8) & 0xFF);
  1795. break;
  1796. case RES_VLAN:
  1797. err = vlan_alloc_res(dev, slave, vhcr->op_modifier, alop,
  1798. vhcr->in_param, &vhcr->out_param,
  1799. (vhcr->in_modifier >> 8) & 0xFF);
  1800. break;
  1801. case RES_COUNTER:
  1802. err = counter_alloc_res(dev, slave, vhcr->op_modifier, alop,
  1803. vhcr->in_param, &vhcr->out_param);
  1804. break;
  1805. case RES_XRCD:
  1806. err = xrcdn_alloc_res(dev, slave, vhcr->op_modifier, alop,
  1807. vhcr->in_param, &vhcr->out_param);
  1808. break;
  1809. default:
  1810. err = -EINVAL;
  1811. break;
  1812. }
  1813. return err;
  1814. }
  1815. static int qp_free_res(struct mlx4_dev *dev, int slave, int op, int cmd,
  1816. u64 in_param)
  1817. {
  1818. int err;
  1819. int count;
  1820. int base;
  1821. int qpn;
  1822. switch (op) {
  1823. case RES_OP_RESERVE:
  1824. base = get_param_l(&in_param) & 0x7fffff;
  1825. count = get_param_h(&in_param);
  1826. err = rem_res_range(dev, slave, base, count, RES_QP, 0);
  1827. if (err)
  1828. break;
  1829. mlx4_release_resource(dev, slave, RES_QP, count, 0);
  1830. __mlx4_qp_release_range(dev, base, count);
  1831. break;
  1832. case RES_OP_MAP_ICM:
  1833. qpn = get_param_l(&in_param) & 0x7fffff;
  1834. err = qp_res_start_move_to(dev, slave, qpn, RES_QP_RESERVED,
  1835. NULL, 0);
  1836. if (err)
  1837. return err;
  1838. if (!fw_reserved(dev, qpn))
  1839. __mlx4_qp_free_icm(dev, qpn);
  1840. res_end_move(dev, slave, RES_QP, qpn);
  1841. if (valid_reserved(dev, slave, qpn))
  1842. err = rem_res_range(dev, slave, qpn, 1, RES_QP, 0);
  1843. break;
  1844. default:
  1845. err = -EINVAL;
  1846. break;
  1847. }
  1848. return err;
  1849. }
  1850. static int mtt_free_res(struct mlx4_dev *dev, int slave, int op, int cmd,
  1851. u64 in_param, u64 *out_param)
  1852. {
  1853. int err = -EINVAL;
  1854. int base;
  1855. int order;
  1856. if (op != RES_OP_RESERVE_AND_MAP)
  1857. return err;
  1858. base = get_param_l(&in_param);
  1859. order = get_param_h(&in_param);
  1860. err = rem_res_range(dev, slave, base, 1, RES_MTT, order);
  1861. if (!err) {
  1862. mlx4_release_resource(dev, slave, RES_MTT, 1 << order, 0);
  1863. __mlx4_free_mtt_range(dev, base, order);
  1864. }
  1865. return err;
  1866. }
  1867. static int mpt_free_res(struct mlx4_dev *dev, int slave, int op, int cmd,
  1868. u64 in_param)
  1869. {
  1870. int err = -EINVAL;
  1871. int index;
  1872. int id;
  1873. struct res_mpt *mpt;
  1874. switch (op) {
  1875. case RES_OP_RESERVE:
  1876. index = get_param_l(&in_param);
  1877. id = index & mpt_mask(dev);
  1878. err = get_res(dev, slave, id, RES_MPT, &mpt);
  1879. if (err)
  1880. break;
  1881. index = mpt->key;
  1882. put_res(dev, slave, id, RES_MPT);
  1883. err = rem_res_range(dev, slave, id, 1, RES_MPT, 0);
  1884. if (err)
  1885. break;
  1886. mlx4_release_resource(dev, slave, RES_MPT, 1, 0);
  1887. __mlx4_mpt_release(dev, index);
  1888. break;
  1889. case RES_OP_MAP_ICM:
  1890. index = get_param_l(&in_param);
  1891. id = index & mpt_mask(dev);
  1892. err = mr_res_start_move_to(dev, slave, id,
  1893. RES_MPT_RESERVED, &mpt);
  1894. if (err)
  1895. return err;
  1896. __mlx4_mpt_free_icm(dev, mpt->key);
  1897. res_end_move(dev, slave, RES_MPT, id);
  1898. return err;
  1899. break;
  1900. default:
  1901. err = -EINVAL;
  1902. break;
  1903. }
  1904. return err;
  1905. }
  1906. static int cq_free_res(struct mlx4_dev *dev, int slave, int op, int cmd,
  1907. u64 in_param, u64 *out_param)
  1908. {
  1909. int cqn;
  1910. int err;
  1911. switch (op) {
  1912. case RES_OP_RESERVE_AND_MAP:
  1913. cqn = get_param_l(&in_param);
  1914. err = rem_res_range(dev, slave, cqn, 1, RES_CQ, 0);
  1915. if (err)
  1916. break;
  1917. mlx4_release_resource(dev, slave, RES_CQ, 1, 0);
  1918. __mlx4_cq_free_icm(dev, cqn);
  1919. break;
  1920. default:
  1921. err = -EINVAL;
  1922. break;
  1923. }
  1924. return err;
  1925. }
  1926. static int srq_free_res(struct mlx4_dev *dev, int slave, int op, int cmd,
  1927. u64 in_param, u64 *out_param)
  1928. {
  1929. int srqn;
  1930. int err;
  1931. switch (op) {
  1932. case RES_OP_RESERVE_AND_MAP:
  1933. srqn = get_param_l(&in_param);
  1934. err = rem_res_range(dev, slave, srqn, 1, RES_SRQ, 0);
  1935. if (err)
  1936. break;
  1937. mlx4_release_resource(dev, slave, RES_SRQ, 1, 0);
  1938. __mlx4_srq_free_icm(dev, srqn);
  1939. break;
  1940. default:
  1941. err = -EINVAL;
  1942. break;
  1943. }
  1944. return err;
  1945. }
  1946. static int mac_free_res(struct mlx4_dev *dev, int slave, int op, int cmd,
  1947. u64 in_param, u64 *out_param, int in_port)
  1948. {
  1949. int port;
  1950. int err = 0;
  1951. switch (op) {
  1952. case RES_OP_RESERVE_AND_MAP:
  1953. port = !in_port ? get_param_l(out_param) : in_port;
  1954. port = mlx4_slave_convert_port(
  1955. dev, slave, port);
  1956. if (port < 0)
  1957. return -EINVAL;
  1958. mac_del_from_slave(dev, slave, in_param, port);
  1959. __mlx4_unregister_mac(dev, port, in_param);
  1960. break;
  1961. default:
  1962. err = -EINVAL;
  1963. break;
  1964. }
  1965. return err;
  1966. }
  1967. static int vlan_free_res(struct mlx4_dev *dev, int slave, int op, int cmd,
  1968. u64 in_param, u64 *out_param, int port)
  1969. {
  1970. struct mlx4_priv *priv = mlx4_priv(dev);
  1971. struct mlx4_slave_state *slave_state = priv->mfunc.master.slave_state;
  1972. int err = 0;
  1973. port = mlx4_slave_convert_port(
  1974. dev, slave, port);
  1975. if (port < 0)
  1976. return -EINVAL;
  1977. switch (op) {
  1978. case RES_OP_RESERVE_AND_MAP:
  1979. if (slave_state[slave].old_vlan_api)
  1980. return 0;
  1981. if (!port)
  1982. return -EINVAL;
  1983. vlan_del_from_slave(dev, slave, in_param, port);
  1984. __mlx4_unregister_vlan(dev, port, in_param);
  1985. break;
  1986. default:
  1987. err = -EINVAL;
  1988. break;
  1989. }
  1990. return err;
  1991. }
  1992. static int counter_free_res(struct mlx4_dev *dev, int slave, int op, int cmd,
  1993. u64 in_param, u64 *out_param)
  1994. {
  1995. int index;
  1996. int err;
  1997. if (op != RES_OP_RESERVE)
  1998. return -EINVAL;
  1999. index = get_param_l(&in_param);
  2000. err = rem_res_range(dev, slave, index, 1, RES_COUNTER, 0);
  2001. if (err)
  2002. return err;
  2003. __mlx4_counter_free(dev, index);
  2004. mlx4_release_resource(dev, slave, RES_COUNTER, 1, 0);
  2005. return err;
  2006. }
  2007. static int xrcdn_free_res(struct mlx4_dev *dev, int slave, int op, int cmd,
  2008. u64 in_param, u64 *out_param)
  2009. {
  2010. int xrcdn;
  2011. int err;
  2012. if (op != RES_OP_RESERVE)
  2013. return -EINVAL;
  2014. xrcdn = get_param_l(&in_param);
  2015. err = rem_res_range(dev, slave, xrcdn, 1, RES_XRCD, 0);
  2016. if (err)
  2017. return err;
  2018. __mlx4_xrcd_free(dev, xrcdn);
  2019. return err;
  2020. }
  2021. int mlx4_FREE_RES_wrapper(struct mlx4_dev *dev, int slave,
  2022. struct mlx4_vhcr *vhcr,
  2023. struct mlx4_cmd_mailbox *inbox,
  2024. struct mlx4_cmd_mailbox *outbox,
  2025. struct mlx4_cmd_info *cmd)
  2026. {
  2027. int err = -EINVAL;
  2028. int alop = vhcr->op_modifier;
  2029. switch (vhcr->in_modifier & 0xFF) {
  2030. case RES_QP:
  2031. err = qp_free_res(dev, slave, vhcr->op_modifier, alop,
  2032. vhcr->in_param);
  2033. break;
  2034. case RES_MTT:
  2035. err = mtt_free_res(dev, slave, vhcr->op_modifier, alop,
  2036. vhcr->in_param, &vhcr->out_param);
  2037. break;
  2038. case RES_MPT:
  2039. err = mpt_free_res(dev, slave, vhcr->op_modifier, alop,
  2040. vhcr->in_param);
  2041. break;
  2042. case RES_CQ:
  2043. err = cq_free_res(dev, slave, vhcr->op_modifier, alop,
  2044. vhcr->in_param, &vhcr->out_param);
  2045. break;
  2046. case RES_SRQ:
  2047. err = srq_free_res(dev, slave, vhcr->op_modifier, alop,
  2048. vhcr->in_param, &vhcr->out_param);
  2049. break;
  2050. case RES_MAC:
  2051. err = mac_free_res(dev, slave, vhcr->op_modifier, alop,
  2052. vhcr->in_param, &vhcr->out_param,
  2053. (vhcr->in_modifier >> 8) & 0xFF);
  2054. break;
  2055. case RES_VLAN:
  2056. err = vlan_free_res(dev, slave, vhcr->op_modifier, alop,
  2057. vhcr->in_param, &vhcr->out_param,
  2058. (vhcr->in_modifier >> 8) & 0xFF);
  2059. break;
  2060. case RES_COUNTER:
  2061. err = counter_free_res(dev, slave, vhcr->op_modifier, alop,
  2062. vhcr->in_param, &vhcr->out_param);
  2063. break;
  2064. case RES_XRCD:
  2065. err = xrcdn_free_res(dev, slave, vhcr->op_modifier, alop,
  2066. vhcr->in_param, &vhcr->out_param);
  2067. default:
  2068. break;
  2069. }
  2070. return err;
  2071. }
  2072. /* ugly but other choices are uglier */
  2073. static int mr_phys_mpt(struct mlx4_mpt_entry *mpt)
  2074. {
  2075. return (be32_to_cpu(mpt->flags) >> 9) & 1;
  2076. }
  2077. static int mr_get_mtt_addr(struct mlx4_mpt_entry *mpt)
  2078. {
  2079. return (int)be64_to_cpu(mpt->mtt_addr) & 0xfffffff8;
  2080. }
  2081. static int mr_get_mtt_size(struct mlx4_mpt_entry *mpt)
  2082. {
  2083. return be32_to_cpu(mpt->mtt_sz);
  2084. }
  2085. static u32 mr_get_pd(struct mlx4_mpt_entry *mpt)
  2086. {
  2087. return be32_to_cpu(mpt->pd_flags) & 0x00ffffff;
  2088. }
  2089. static int mr_is_fmr(struct mlx4_mpt_entry *mpt)
  2090. {
  2091. return be32_to_cpu(mpt->pd_flags) & MLX4_MPT_PD_FLAG_FAST_REG;
  2092. }
  2093. static int mr_is_bind_enabled(struct mlx4_mpt_entry *mpt)
  2094. {
  2095. return be32_to_cpu(mpt->flags) & MLX4_MPT_FLAG_BIND_ENABLE;
  2096. }
  2097. static int mr_is_region(struct mlx4_mpt_entry *mpt)
  2098. {
  2099. return be32_to_cpu(mpt->flags) & MLX4_MPT_FLAG_REGION;
  2100. }
  2101. static int qp_get_mtt_addr(struct mlx4_qp_context *qpc)
  2102. {
  2103. return be32_to_cpu(qpc->mtt_base_addr_l) & 0xfffffff8;
  2104. }
  2105. static int srq_get_mtt_addr(struct mlx4_srq_context *srqc)
  2106. {
  2107. return be32_to_cpu(srqc->mtt_base_addr_l) & 0xfffffff8;
  2108. }
  2109. static int qp_get_mtt_size(struct mlx4_qp_context *qpc)
  2110. {
  2111. int page_shift = (qpc->log_page_size & 0x3f) + 12;
  2112. int log_sq_size = (qpc->sq_size_stride >> 3) & 0xf;
  2113. int log_sq_sride = qpc->sq_size_stride & 7;
  2114. int log_rq_size = (qpc->rq_size_stride >> 3) & 0xf;
  2115. int log_rq_stride = qpc->rq_size_stride & 7;
  2116. int srq = (be32_to_cpu(qpc->srqn) >> 24) & 1;
  2117. int rss = (be32_to_cpu(qpc->flags) >> 13) & 1;
  2118. u32 ts = (be32_to_cpu(qpc->flags) >> 16) & 0xff;
  2119. int xrc = (ts == MLX4_QP_ST_XRC) ? 1 : 0;
  2120. int sq_size;
  2121. int rq_size;
  2122. int total_pages;
  2123. int total_mem;
  2124. int page_offset = (be32_to_cpu(qpc->params2) >> 6) & 0x3f;
  2125. sq_size = 1 << (log_sq_size + log_sq_sride + 4);
  2126. rq_size = (srq|rss|xrc) ? 0 : (1 << (log_rq_size + log_rq_stride + 4));
  2127. total_mem = sq_size + rq_size;
  2128. total_pages =
  2129. roundup_pow_of_two((total_mem + (page_offset << 6)) >>
  2130. page_shift);
  2131. return total_pages;
  2132. }
  2133. static int check_mtt_range(struct mlx4_dev *dev, int slave, int start,
  2134. int size, struct res_mtt *mtt)
  2135. {
  2136. int res_start = mtt->com.res_id;
  2137. int res_size = (1 << mtt->order);
  2138. if (start < res_start || start + size > res_start + res_size)
  2139. return -EPERM;
  2140. return 0;
  2141. }
  2142. int mlx4_SW2HW_MPT_wrapper(struct mlx4_dev *dev, int slave,
  2143. struct mlx4_vhcr *vhcr,
  2144. struct mlx4_cmd_mailbox *inbox,
  2145. struct mlx4_cmd_mailbox *outbox,
  2146. struct mlx4_cmd_info *cmd)
  2147. {
  2148. int err;
  2149. int index = vhcr->in_modifier;
  2150. struct res_mtt *mtt;
  2151. struct res_mpt *mpt;
  2152. int mtt_base = mr_get_mtt_addr(inbox->buf) / dev->caps.mtt_entry_sz;
  2153. int phys;
  2154. int id;
  2155. u32 pd;
  2156. int pd_slave;
  2157. id = index & mpt_mask(dev);
  2158. err = mr_res_start_move_to(dev, slave, id, RES_MPT_HW, &mpt);
  2159. if (err)
  2160. return err;
  2161. /* Disable memory windows for VFs. */
  2162. if (!mr_is_region(inbox->buf)) {
  2163. err = -EPERM;
  2164. goto ex_abort;
  2165. }
  2166. /* Make sure that the PD bits related to the slave id are zeros. */
  2167. pd = mr_get_pd(inbox->buf);
  2168. pd_slave = (pd >> 17) & 0x7f;
  2169. if (pd_slave != 0 && --pd_slave != slave) {
  2170. err = -EPERM;
  2171. goto ex_abort;
  2172. }
  2173. if (mr_is_fmr(inbox->buf)) {
  2174. /* FMR and Bind Enable are forbidden in slave devices. */
  2175. if (mr_is_bind_enabled(inbox->buf)) {
  2176. err = -EPERM;
  2177. goto ex_abort;
  2178. }
  2179. /* FMR and Memory Windows are also forbidden. */
  2180. if (!mr_is_region(inbox->buf)) {
  2181. err = -EPERM;
  2182. goto ex_abort;
  2183. }
  2184. }
  2185. phys = mr_phys_mpt(inbox->buf);
  2186. if (!phys) {
  2187. err = get_res(dev, slave, mtt_base, RES_MTT, &mtt);
  2188. if (err)
  2189. goto ex_abort;
  2190. err = check_mtt_range(dev, slave, mtt_base,
  2191. mr_get_mtt_size(inbox->buf), mtt);
  2192. if (err)
  2193. goto ex_put;
  2194. mpt->mtt = mtt;
  2195. }
  2196. err = mlx4_DMA_wrapper(dev, slave, vhcr, inbox, outbox, cmd);
  2197. if (err)
  2198. goto ex_put;
  2199. if (!phys) {
  2200. atomic_inc(&mtt->ref_count);
  2201. put_res(dev, slave, mtt->com.res_id, RES_MTT);
  2202. }
  2203. res_end_move(dev, slave, RES_MPT, id);
  2204. return 0;
  2205. ex_put:
  2206. if (!phys)
  2207. put_res(dev, slave, mtt->com.res_id, RES_MTT);
  2208. ex_abort:
  2209. res_abort_move(dev, slave, RES_MPT, id);
  2210. return err;
  2211. }
  2212. int mlx4_HW2SW_MPT_wrapper(struct mlx4_dev *dev, int slave,
  2213. struct mlx4_vhcr *vhcr,
  2214. struct mlx4_cmd_mailbox *inbox,
  2215. struct mlx4_cmd_mailbox *outbox,
  2216. struct mlx4_cmd_info *cmd)
  2217. {
  2218. int err;
  2219. int index = vhcr->in_modifier;
  2220. struct res_mpt *mpt;
  2221. int id;
  2222. id = index & mpt_mask(dev);
  2223. err = mr_res_start_move_to(dev, slave, id, RES_MPT_MAPPED, &mpt);
  2224. if (err)
  2225. return err;
  2226. err = mlx4_DMA_wrapper(dev, slave, vhcr, inbox, outbox, cmd);
  2227. if (err)
  2228. goto ex_abort;
  2229. if (mpt->mtt)
  2230. atomic_dec(&mpt->mtt->ref_count);
  2231. res_end_move(dev, slave, RES_MPT, id);
  2232. return 0;
  2233. ex_abort:
  2234. res_abort_move(dev, slave, RES_MPT, id);
  2235. return err;
  2236. }
  2237. int mlx4_QUERY_MPT_wrapper(struct mlx4_dev *dev, int slave,
  2238. struct mlx4_vhcr *vhcr,
  2239. struct mlx4_cmd_mailbox *inbox,
  2240. struct mlx4_cmd_mailbox *outbox,
  2241. struct mlx4_cmd_info *cmd)
  2242. {
  2243. int err;
  2244. int index = vhcr->in_modifier;
  2245. struct res_mpt *mpt;
  2246. int id;
  2247. id = index & mpt_mask(dev);
  2248. err = get_res(dev, slave, id, RES_MPT, &mpt);
  2249. if (err)
  2250. return err;
  2251. if (mpt->com.from_state == RES_MPT_MAPPED) {
  2252. /* In order to allow rereg in SRIOV, we need to alter the MPT entry. To do
  2253. * that, the VF must read the MPT. But since the MPT entry memory is not
  2254. * in the VF's virtual memory space, it must use QUERY_MPT to obtain the
  2255. * entry contents. To guarantee that the MPT cannot be changed, the driver
  2256. * must perform HW2SW_MPT before this query and return the MPT entry to HW
  2257. * ownership fofollowing the change. The change here allows the VF to
  2258. * perform QUERY_MPT also when the entry is in SW ownership.
  2259. */
  2260. struct mlx4_mpt_entry *mpt_entry = mlx4_table_find(
  2261. &mlx4_priv(dev)->mr_table.dmpt_table,
  2262. mpt->key, NULL);
  2263. if (NULL == mpt_entry || NULL == outbox->buf) {
  2264. err = -EINVAL;
  2265. goto out;
  2266. }
  2267. memcpy(outbox->buf, mpt_entry, sizeof(*mpt_entry));
  2268. err = 0;
  2269. } else if (mpt->com.from_state == RES_MPT_HW) {
  2270. err = mlx4_DMA_wrapper(dev, slave, vhcr, inbox, outbox, cmd);
  2271. } else {
  2272. err = -EBUSY;
  2273. goto out;
  2274. }
  2275. out:
  2276. put_res(dev, slave, id, RES_MPT);
  2277. return err;
  2278. }
  2279. static int qp_get_rcqn(struct mlx4_qp_context *qpc)
  2280. {
  2281. return be32_to_cpu(qpc->cqn_recv) & 0xffffff;
  2282. }
  2283. static int qp_get_scqn(struct mlx4_qp_context *qpc)
  2284. {
  2285. return be32_to_cpu(qpc->cqn_send) & 0xffffff;
  2286. }
  2287. static u32 qp_get_srqn(struct mlx4_qp_context *qpc)
  2288. {
  2289. return be32_to_cpu(qpc->srqn) & 0x1ffffff;
  2290. }
  2291. static void adjust_proxy_tun_qkey(struct mlx4_dev *dev, struct mlx4_vhcr *vhcr,
  2292. struct mlx4_qp_context *context)
  2293. {
  2294. u32 qpn = vhcr->in_modifier & 0xffffff;
  2295. u32 qkey = 0;
  2296. if (mlx4_get_parav_qkey(dev, qpn, &qkey))
  2297. return;
  2298. /* adjust qkey in qp context */
  2299. context->qkey = cpu_to_be32(qkey);
  2300. }
  2301. int mlx4_RST2INIT_QP_wrapper(struct mlx4_dev *dev, int slave,
  2302. struct mlx4_vhcr *vhcr,
  2303. struct mlx4_cmd_mailbox *inbox,
  2304. struct mlx4_cmd_mailbox *outbox,
  2305. struct mlx4_cmd_info *cmd)
  2306. {
  2307. int err;
  2308. int qpn = vhcr->in_modifier & 0x7fffff;
  2309. struct res_mtt *mtt;
  2310. struct res_qp *qp;
  2311. struct mlx4_qp_context *qpc = inbox->buf + 8;
  2312. int mtt_base = qp_get_mtt_addr(qpc) / dev->caps.mtt_entry_sz;
  2313. int mtt_size = qp_get_mtt_size(qpc);
  2314. struct res_cq *rcq;
  2315. struct res_cq *scq;
  2316. int rcqn = qp_get_rcqn(qpc);
  2317. int scqn = qp_get_scqn(qpc);
  2318. u32 srqn = qp_get_srqn(qpc) & 0xffffff;
  2319. int use_srq = (qp_get_srqn(qpc) >> 24) & 1;
  2320. struct res_srq *srq;
  2321. int local_qpn = be32_to_cpu(qpc->local_qpn) & 0xffffff;
  2322. err = qp_res_start_move_to(dev, slave, qpn, RES_QP_HW, &qp, 0);
  2323. if (err)
  2324. return err;
  2325. qp->local_qpn = local_qpn;
  2326. qp->sched_queue = 0;
  2327. qp->param3 = 0;
  2328. qp->vlan_control = 0;
  2329. qp->fvl_rx = 0;
  2330. qp->pri_path_fl = 0;
  2331. qp->vlan_index = 0;
  2332. qp->feup = 0;
  2333. qp->qpc_flags = be32_to_cpu(qpc->flags);
  2334. err = get_res(dev, slave, mtt_base, RES_MTT, &mtt);
  2335. if (err)
  2336. goto ex_abort;
  2337. err = check_mtt_range(dev, slave, mtt_base, mtt_size, mtt);
  2338. if (err)
  2339. goto ex_put_mtt;
  2340. err = get_res(dev, slave, rcqn, RES_CQ, &rcq);
  2341. if (err)
  2342. goto ex_put_mtt;
  2343. if (scqn != rcqn) {
  2344. err = get_res(dev, slave, scqn, RES_CQ, &scq);
  2345. if (err)
  2346. goto ex_put_rcq;
  2347. } else
  2348. scq = rcq;
  2349. if (use_srq) {
  2350. err = get_res(dev, slave, srqn, RES_SRQ, &srq);
  2351. if (err)
  2352. goto ex_put_scq;
  2353. }
  2354. adjust_proxy_tun_qkey(dev, vhcr, qpc);
  2355. update_pkey_index(dev, slave, inbox);
  2356. err = mlx4_DMA_wrapper(dev, slave, vhcr, inbox, outbox, cmd);
  2357. if (err)
  2358. goto ex_put_srq;
  2359. atomic_inc(&mtt->ref_count);
  2360. qp->mtt = mtt;
  2361. atomic_inc(&rcq->ref_count);
  2362. qp->rcq = rcq;
  2363. atomic_inc(&scq->ref_count);
  2364. qp->scq = scq;
  2365. if (scqn != rcqn)
  2366. put_res(dev, slave, scqn, RES_CQ);
  2367. if (use_srq) {
  2368. atomic_inc(&srq->ref_count);
  2369. put_res(dev, slave, srqn, RES_SRQ);
  2370. qp->srq = srq;
  2371. }
  2372. put_res(dev, slave, rcqn, RES_CQ);
  2373. put_res(dev, slave, mtt_base, RES_MTT);
  2374. res_end_move(dev, slave, RES_QP, qpn);
  2375. return 0;
  2376. ex_put_srq:
  2377. if (use_srq)
  2378. put_res(dev, slave, srqn, RES_SRQ);
  2379. ex_put_scq:
  2380. if (scqn != rcqn)
  2381. put_res(dev, slave, scqn, RES_CQ);
  2382. ex_put_rcq:
  2383. put_res(dev, slave, rcqn, RES_CQ);
  2384. ex_put_mtt:
  2385. put_res(dev, slave, mtt_base, RES_MTT);
  2386. ex_abort:
  2387. res_abort_move(dev, slave, RES_QP, qpn);
  2388. return err;
  2389. }
  2390. static int eq_get_mtt_addr(struct mlx4_eq_context *eqc)
  2391. {
  2392. return be32_to_cpu(eqc->mtt_base_addr_l) & 0xfffffff8;
  2393. }
  2394. static int eq_get_mtt_size(struct mlx4_eq_context *eqc)
  2395. {
  2396. int log_eq_size = eqc->log_eq_size & 0x1f;
  2397. int page_shift = (eqc->log_page_size & 0x3f) + 12;
  2398. if (log_eq_size + 5 < page_shift)
  2399. return 1;
  2400. return 1 << (log_eq_size + 5 - page_shift);
  2401. }
  2402. static int cq_get_mtt_addr(struct mlx4_cq_context *cqc)
  2403. {
  2404. return be32_to_cpu(cqc->mtt_base_addr_l) & 0xfffffff8;
  2405. }
  2406. static int cq_get_mtt_size(struct mlx4_cq_context *cqc)
  2407. {
  2408. int log_cq_size = (be32_to_cpu(cqc->logsize_usrpage) >> 24) & 0x1f;
  2409. int page_shift = (cqc->log_page_size & 0x3f) + 12;
  2410. if (log_cq_size + 5 < page_shift)
  2411. return 1;
  2412. return 1 << (log_cq_size + 5 - page_shift);
  2413. }
  2414. int mlx4_SW2HW_EQ_wrapper(struct mlx4_dev *dev, int slave,
  2415. struct mlx4_vhcr *vhcr,
  2416. struct mlx4_cmd_mailbox *inbox,
  2417. struct mlx4_cmd_mailbox *outbox,
  2418. struct mlx4_cmd_info *cmd)
  2419. {
  2420. int err;
  2421. int eqn = vhcr->in_modifier;
  2422. int res_id = (slave << 10) | eqn;
  2423. struct mlx4_eq_context *eqc = inbox->buf;
  2424. int mtt_base = eq_get_mtt_addr(eqc) / dev->caps.mtt_entry_sz;
  2425. int mtt_size = eq_get_mtt_size(eqc);
  2426. struct res_eq *eq;
  2427. struct res_mtt *mtt;
  2428. err = add_res_range(dev, slave, res_id, 1, RES_EQ, 0);
  2429. if (err)
  2430. return err;
  2431. err = eq_res_start_move_to(dev, slave, res_id, RES_EQ_HW, &eq);
  2432. if (err)
  2433. goto out_add;
  2434. err = get_res(dev, slave, mtt_base, RES_MTT, &mtt);
  2435. if (err)
  2436. goto out_move;
  2437. err = check_mtt_range(dev, slave, mtt_base, mtt_size, mtt);
  2438. if (err)
  2439. goto out_put;
  2440. err = mlx4_DMA_wrapper(dev, slave, vhcr, inbox, outbox, cmd);
  2441. if (err)
  2442. goto out_put;
  2443. atomic_inc(&mtt->ref_count);
  2444. eq->mtt = mtt;
  2445. put_res(dev, slave, mtt->com.res_id, RES_MTT);
  2446. res_end_move(dev, slave, RES_EQ, res_id);
  2447. return 0;
  2448. out_put:
  2449. put_res(dev, slave, mtt->com.res_id, RES_MTT);
  2450. out_move:
  2451. res_abort_move(dev, slave, RES_EQ, res_id);
  2452. out_add:
  2453. rem_res_range(dev, slave, res_id, 1, RES_EQ, 0);
  2454. return err;
  2455. }
  2456. int mlx4_CONFIG_DEV_wrapper(struct mlx4_dev *dev, int slave,
  2457. struct mlx4_vhcr *vhcr,
  2458. struct mlx4_cmd_mailbox *inbox,
  2459. struct mlx4_cmd_mailbox *outbox,
  2460. struct mlx4_cmd_info *cmd)
  2461. {
  2462. int err;
  2463. u8 get = vhcr->op_modifier;
  2464. if (get != 1)
  2465. return -EPERM;
  2466. err = mlx4_DMA_wrapper(dev, slave, vhcr, inbox, outbox, cmd);
  2467. return err;
  2468. }
  2469. static int get_containing_mtt(struct mlx4_dev *dev, int slave, int start,
  2470. int len, struct res_mtt **res)
  2471. {
  2472. struct mlx4_priv *priv = mlx4_priv(dev);
  2473. struct mlx4_resource_tracker *tracker = &priv->mfunc.master.res_tracker;
  2474. struct res_mtt *mtt;
  2475. int err = -EINVAL;
  2476. spin_lock_irq(mlx4_tlock(dev));
  2477. list_for_each_entry(mtt, &tracker->slave_list[slave].res_list[RES_MTT],
  2478. com.list) {
  2479. if (!check_mtt_range(dev, slave, start, len, mtt)) {
  2480. *res = mtt;
  2481. mtt->com.from_state = mtt->com.state;
  2482. mtt->com.state = RES_MTT_BUSY;
  2483. err = 0;
  2484. break;
  2485. }
  2486. }
  2487. spin_unlock_irq(mlx4_tlock(dev));
  2488. return err;
  2489. }
  2490. static int verify_qp_parameters(struct mlx4_dev *dev,
  2491. struct mlx4_vhcr *vhcr,
  2492. struct mlx4_cmd_mailbox *inbox,
  2493. enum qp_transition transition, u8 slave)
  2494. {
  2495. u32 qp_type;
  2496. u32 qpn;
  2497. struct mlx4_qp_context *qp_ctx;
  2498. enum mlx4_qp_optpar optpar;
  2499. int port;
  2500. int num_gids;
  2501. qp_ctx = inbox->buf + 8;
  2502. qp_type = (be32_to_cpu(qp_ctx->flags) >> 16) & 0xff;
  2503. optpar = be32_to_cpu(*(__be32 *) inbox->buf);
  2504. if (slave != mlx4_master_func_num(dev)) {
  2505. qp_ctx->params2 &= ~MLX4_QP_BIT_FPP;
  2506. /* setting QP rate-limit is disallowed for VFs */
  2507. if (qp_ctx->rate_limit_params)
  2508. return -EPERM;
  2509. }
  2510. switch (qp_type) {
  2511. case MLX4_QP_ST_RC:
  2512. case MLX4_QP_ST_XRC:
  2513. case MLX4_QP_ST_UC:
  2514. switch (transition) {
  2515. case QP_TRANS_INIT2RTR:
  2516. case QP_TRANS_RTR2RTS:
  2517. case QP_TRANS_RTS2RTS:
  2518. case QP_TRANS_SQD2SQD:
  2519. case QP_TRANS_SQD2RTS:
  2520. if (slave != mlx4_master_func_num(dev))
  2521. if (optpar & MLX4_QP_OPTPAR_PRIMARY_ADDR_PATH) {
  2522. port = (qp_ctx->pri_path.sched_queue >> 6 & 1) + 1;
  2523. if (dev->caps.port_mask[port] != MLX4_PORT_TYPE_IB)
  2524. num_gids = mlx4_get_slave_num_gids(dev, slave, port);
  2525. else
  2526. num_gids = 1;
  2527. if (qp_ctx->pri_path.mgid_index >= num_gids)
  2528. return -EINVAL;
  2529. }
  2530. if (optpar & MLX4_QP_OPTPAR_ALT_ADDR_PATH) {
  2531. port = (qp_ctx->alt_path.sched_queue >> 6 & 1) + 1;
  2532. if (dev->caps.port_mask[port] != MLX4_PORT_TYPE_IB)
  2533. num_gids = mlx4_get_slave_num_gids(dev, slave, port);
  2534. else
  2535. num_gids = 1;
  2536. if (qp_ctx->alt_path.mgid_index >= num_gids)
  2537. return -EINVAL;
  2538. }
  2539. break;
  2540. default:
  2541. break;
  2542. }
  2543. break;
  2544. case MLX4_QP_ST_MLX:
  2545. qpn = vhcr->in_modifier & 0x7fffff;
  2546. port = (qp_ctx->pri_path.sched_queue >> 6 & 1) + 1;
  2547. if (transition == QP_TRANS_INIT2RTR &&
  2548. slave != mlx4_master_func_num(dev) &&
  2549. mlx4_is_qp_reserved(dev, qpn) &&
  2550. !mlx4_vf_smi_enabled(dev, slave, port)) {
  2551. /* only enabled VFs may create MLX proxy QPs */
  2552. mlx4_err(dev, "%s: unprivileged slave %d attempting to create an MLX proxy special QP on port %d\n",
  2553. __func__, slave, port);
  2554. return -EPERM;
  2555. }
  2556. break;
  2557. default:
  2558. break;
  2559. }
  2560. return 0;
  2561. }
  2562. int mlx4_WRITE_MTT_wrapper(struct mlx4_dev *dev, int slave,
  2563. struct mlx4_vhcr *vhcr,
  2564. struct mlx4_cmd_mailbox *inbox,
  2565. struct mlx4_cmd_mailbox *outbox,
  2566. struct mlx4_cmd_info *cmd)
  2567. {
  2568. struct mlx4_mtt mtt;
  2569. __be64 *page_list = inbox->buf;
  2570. u64 *pg_list = (u64 *)page_list;
  2571. int i;
  2572. struct res_mtt *rmtt = NULL;
  2573. int start = be64_to_cpu(page_list[0]);
  2574. int npages = vhcr->in_modifier;
  2575. int err;
  2576. err = get_containing_mtt(dev, slave, start, npages, &rmtt);
  2577. if (err)
  2578. return err;
  2579. /* Call the SW implementation of write_mtt:
  2580. * - Prepare a dummy mtt struct
  2581. * - Translate inbox contents to simple addresses in host endianness */
  2582. mtt.offset = 0; /* TBD this is broken but I don't handle it since
  2583. we don't really use it */
  2584. mtt.order = 0;
  2585. mtt.page_shift = 0;
  2586. for (i = 0; i < npages; ++i)
  2587. pg_list[i + 2] = (be64_to_cpu(page_list[i + 2]) & ~1ULL);
  2588. err = __mlx4_write_mtt(dev, &mtt, be64_to_cpu(page_list[0]), npages,
  2589. ((u64 *)page_list + 2));
  2590. if (rmtt)
  2591. put_res(dev, slave, rmtt->com.res_id, RES_MTT);
  2592. return err;
  2593. }
  2594. int mlx4_HW2SW_EQ_wrapper(struct mlx4_dev *dev, int slave,
  2595. struct mlx4_vhcr *vhcr,
  2596. struct mlx4_cmd_mailbox *inbox,
  2597. struct mlx4_cmd_mailbox *outbox,
  2598. struct mlx4_cmd_info *cmd)
  2599. {
  2600. int eqn = vhcr->in_modifier;
  2601. int res_id = eqn | (slave << 10);
  2602. struct res_eq *eq;
  2603. int err;
  2604. err = eq_res_start_move_to(dev, slave, res_id, RES_EQ_RESERVED, &eq);
  2605. if (err)
  2606. return err;
  2607. err = get_res(dev, slave, eq->mtt->com.res_id, RES_MTT, NULL);
  2608. if (err)
  2609. goto ex_abort;
  2610. err = mlx4_DMA_wrapper(dev, slave, vhcr, inbox, outbox, cmd);
  2611. if (err)
  2612. goto ex_put;
  2613. atomic_dec(&eq->mtt->ref_count);
  2614. put_res(dev, slave, eq->mtt->com.res_id, RES_MTT);
  2615. res_end_move(dev, slave, RES_EQ, res_id);
  2616. rem_res_range(dev, slave, res_id, 1, RES_EQ, 0);
  2617. return 0;
  2618. ex_put:
  2619. put_res(dev, slave, eq->mtt->com.res_id, RES_MTT);
  2620. ex_abort:
  2621. res_abort_move(dev, slave, RES_EQ, res_id);
  2622. return err;
  2623. }
  2624. int mlx4_GEN_EQE(struct mlx4_dev *dev, int slave, struct mlx4_eqe *eqe)
  2625. {
  2626. struct mlx4_priv *priv = mlx4_priv(dev);
  2627. struct mlx4_slave_event_eq_info *event_eq;
  2628. struct mlx4_cmd_mailbox *mailbox;
  2629. u32 in_modifier = 0;
  2630. int err;
  2631. int res_id;
  2632. struct res_eq *req;
  2633. if (!priv->mfunc.master.slave_state)
  2634. return -EINVAL;
  2635. /* check for slave valid, slave not PF, and slave active */
  2636. if (slave < 0 || slave > dev->persist->num_vfs ||
  2637. slave == dev->caps.function ||
  2638. !priv->mfunc.master.slave_state[slave].active)
  2639. return 0;
  2640. event_eq = &priv->mfunc.master.slave_state[slave].event_eq[eqe->type];
  2641. /* Create the event only if the slave is registered */
  2642. if (event_eq->eqn < 0)
  2643. return 0;
  2644. mutex_lock(&priv->mfunc.master.gen_eqe_mutex[slave]);
  2645. res_id = (slave << 10) | event_eq->eqn;
  2646. err = get_res(dev, slave, res_id, RES_EQ, &req);
  2647. if (err)
  2648. goto unlock;
  2649. if (req->com.from_state != RES_EQ_HW) {
  2650. err = -EINVAL;
  2651. goto put;
  2652. }
  2653. mailbox = mlx4_alloc_cmd_mailbox(dev);
  2654. if (IS_ERR(mailbox)) {
  2655. err = PTR_ERR(mailbox);
  2656. goto put;
  2657. }
  2658. if (eqe->type == MLX4_EVENT_TYPE_CMD) {
  2659. ++event_eq->token;
  2660. eqe->event.cmd.token = cpu_to_be16(event_eq->token);
  2661. }
  2662. memcpy(mailbox->buf, (u8 *) eqe, 28);
  2663. in_modifier = (slave & 0xff) | ((event_eq->eqn & 0x3ff) << 16);
  2664. err = mlx4_cmd(dev, mailbox->dma, in_modifier, 0,
  2665. MLX4_CMD_GEN_EQE, MLX4_CMD_TIME_CLASS_B,
  2666. MLX4_CMD_NATIVE);
  2667. put_res(dev, slave, res_id, RES_EQ);
  2668. mutex_unlock(&priv->mfunc.master.gen_eqe_mutex[slave]);
  2669. mlx4_free_cmd_mailbox(dev, mailbox);
  2670. return err;
  2671. put:
  2672. put_res(dev, slave, res_id, RES_EQ);
  2673. unlock:
  2674. mutex_unlock(&priv->mfunc.master.gen_eqe_mutex[slave]);
  2675. return err;
  2676. }
  2677. int mlx4_QUERY_EQ_wrapper(struct mlx4_dev *dev, int slave,
  2678. struct mlx4_vhcr *vhcr,
  2679. struct mlx4_cmd_mailbox *inbox,
  2680. struct mlx4_cmd_mailbox *outbox,
  2681. struct mlx4_cmd_info *cmd)
  2682. {
  2683. int eqn = vhcr->in_modifier;
  2684. int res_id = eqn | (slave << 10);
  2685. struct res_eq *eq;
  2686. int err;
  2687. err = get_res(dev, slave, res_id, RES_EQ, &eq);
  2688. if (err)
  2689. return err;
  2690. if (eq->com.from_state != RES_EQ_HW) {
  2691. err = -EINVAL;
  2692. goto ex_put;
  2693. }
  2694. err = mlx4_DMA_wrapper(dev, slave, vhcr, inbox, outbox, cmd);
  2695. ex_put:
  2696. put_res(dev, slave, res_id, RES_EQ);
  2697. return err;
  2698. }
  2699. int mlx4_SW2HW_CQ_wrapper(struct mlx4_dev *dev, int slave,
  2700. struct mlx4_vhcr *vhcr,
  2701. struct mlx4_cmd_mailbox *inbox,
  2702. struct mlx4_cmd_mailbox *outbox,
  2703. struct mlx4_cmd_info *cmd)
  2704. {
  2705. int err;
  2706. int cqn = vhcr->in_modifier;
  2707. struct mlx4_cq_context *cqc = inbox->buf;
  2708. int mtt_base = cq_get_mtt_addr(cqc) / dev->caps.mtt_entry_sz;
  2709. struct res_cq *cq = NULL;
  2710. struct res_mtt *mtt;
  2711. err = cq_res_start_move_to(dev, slave, cqn, RES_CQ_HW, &cq);
  2712. if (err)
  2713. return err;
  2714. err = get_res(dev, slave, mtt_base, RES_MTT, &mtt);
  2715. if (err)
  2716. goto out_move;
  2717. err = check_mtt_range(dev, slave, mtt_base, cq_get_mtt_size(cqc), mtt);
  2718. if (err)
  2719. goto out_put;
  2720. err = mlx4_DMA_wrapper(dev, slave, vhcr, inbox, outbox, cmd);
  2721. if (err)
  2722. goto out_put;
  2723. atomic_inc(&mtt->ref_count);
  2724. cq->mtt = mtt;
  2725. put_res(dev, slave, mtt->com.res_id, RES_MTT);
  2726. res_end_move(dev, slave, RES_CQ, cqn);
  2727. return 0;
  2728. out_put:
  2729. put_res(dev, slave, mtt->com.res_id, RES_MTT);
  2730. out_move:
  2731. res_abort_move(dev, slave, RES_CQ, cqn);
  2732. return err;
  2733. }
  2734. int mlx4_HW2SW_CQ_wrapper(struct mlx4_dev *dev, int slave,
  2735. struct mlx4_vhcr *vhcr,
  2736. struct mlx4_cmd_mailbox *inbox,
  2737. struct mlx4_cmd_mailbox *outbox,
  2738. struct mlx4_cmd_info *cmd)
  2739. {
  2740. int err;
  2741. int cqn = vhcr->in_modifier;
  2742. struct res_cq *cq = NULL;
  2743. err = cq_res_start_move_to(dev, slave, cqn, RES_CQ_ALLOCATED, &cq);
  2744. if (err)
  2745. return err;
  2746. err = mlx4_DMA_wrapper(dev, slave, vhcr, inbox, outbox, cmd);
  2747. if (err)
  2748. goto out_move;
  2749. atomic_dec(&cq->mtt->ref_count);
  2750. res_end_move(dev, slave, RES_CQ, cqn);
  2751. return 0;
  2752. out_move:
  2753. res_abort_move(dev, slave, RES_CQ, cqn);
  2754. return err;
  2755. }
  2756. int mlx4_QUERY_CQ_wrapper(struct mlx4_dev *dev, int slave,
  2757. struct mlx4_vhcr *vhcr,
  2758. struct mlx4_cmd_mailbox *inbox,
  2759. struct mlx4_cmd_mailbox *outbox,
  2760. struct mlx4_cmd_info *cmd)
  2761. {
  2762. int cqn = vhcr->in_modifier;
  2763. struct res_cq *cq;
  2764. int err;
  2765. err = get_res(dev, slave, cqn, RES_CQ, &cq);
  2766. if (err)
  2767. return err;
  2768. if (cq->com.from_state != RES_CQ_HW)
  2769. goto ex_put;
  2770. err = mlx4_DMA_wrapper(dev, slave, vhcr, inbox, outbox, cmd);
  2771. ex_put:
  2772. put_res(dev, slave, cqn, RES_CQ);
  2773. return err;
  2774. }
  2775. static int handle_resize(struct mlx4_dev *dev, int slave,
  2776. struct mlx4_vhcr *vhcr,
  2777. struct mlx4_cmd_mailbox *inbox,
  2778. struct mlx4_cmd_mailbox *outbox,
  2779. struct mlx4_cmd_info *cmd,
  2780. struct res_cq *cq)
  2781. {
  2782. int err;
  2783. struct res_mtt *orig_mtt;
  2784. struct res_mtt *mtt;
  2785. struct mlx4_cq_context *cqc = inbox->buf;
  2786. int mtt_base = cq_get_mtt_addr(cqc) / dev->caps.mtt_entry_sz;
  2787. err = get_res(dev, slave, cq->mtt->com.res_id, RES_MTT, &orig_mtt);
  2788. if (err)
  2789. return err;
  2790. if (orig_mtt != cq->mtt) {
  2791. err = -EINVAL;
  2792. goto ex_put;
  2793. }
  2794. err = get_res(dev, slave, mtt_base, RES_MTT, &mtt);
  2795. if (err)
  2796. goto ex_put;
  2797. err = check_mtt_range(dev, slave, mtt_base, cq_get_mtt_size(cqc), mtt);
  2798. if (err)
  2799. goto ex_put1;
  2800. err = mlx4_DMA_wrapper(dev, slave, vhcr, inbox, outbox, cmd);
  2801. if (err)
  2802. goto ex_put1;
  2803. atomic_dec(&orig_mtt->ref_count);
  2804. put_res(dev, slave, orig_mtt->com.res_id, RES_MTT);
  2805. atomic_inc(&mtt->ref_count);
  2806. cq->mtt = mtt;
  2807. put_res(dev, slave, mtt->com.res_id, RES_MTT);
  2808. return 0;
  2809. ex_put1:
  2810. put_res(dev, slave, mtt->com.res_id, RES_MTT);
  2811. ex_put:
  2812. put_res(dev, slave, orig_mtt->com.res_id, RES_MTT);
  2813. return err;
  2814. }
  2815. int mlx4_MODIFY_CQ_wrapper(struct mlx4_dev *dev, int slave,
  2816. struct mlx4_vhcr *vhcr,
  2817. struct mlx4_cmd_mailbox *inbox,
  2818. struct mlx4_cmd_mailbox *outbox,
  2819. struct mlx4_cmd_info *cmd)
  2820. {
  2821. int cqn = vhcr->in_modifier;
  2822. struct res_cq *cq;
  2823. int err;
  2824. err = get_res(dev, slave, cqn, RES_CQ, &cq);
  2825. if (err)
  2826. return err;
  2827. if (cq->com.from_state != RES_CQ_HW)
  2828. goto ex_put;
  2829. if (vhcr->op_modifier == 0) {
  2830. err = handle_resize(dev, slave, vhcr, inbox, outbox, cmd, cq);
  2831. goto ex_put;
  2832. }
  2833. err = mlx4_DMA_wrapper(dev, slave, vhcr, inbox, outbox, cmd);
  2834. ex_put:
  2835. put_res(dev, slave, cqn, RES_CQ);
  2836. return err;
  2837. }
  2838. static int srq_get_mtt_size(struct mlx4_srq_context *srqc)
  2839. {
  2840. int log_srq_size = (be32_to_cpu(srqc->state_logsize_srqn) >> 24) & 0xf;
  2841. int log_rq_stride = srqc->logstride & 7;
  2842. int page_shift = (srqc->log_page_size & 0x3f) + 12;
  2843. if (log_srq_size + log_rq_stride + 4 < page_shift)
  2844. return 1;
  2845. return 1 << (log_srq_size + log_rq_stride + 4 - page_shift);
  2846. }
  2847. int mlx4_SW2HW_SRQ_wrapper(struct mlx4_dev *dev, int slave,
  2848. struct mlx4_vhcr *vhcr,
  2849. struct mlx4_cmd_mailbox *inbox,
  2850. struct mlx4_cmd_mailbox *outbox,
  2851. struct mlx4_cmd_info *cmd)
  2852. {
  2853. int err;
  2854. int srqn = vhcr->in_modifier;
  2855. struct res_mtt *mtt;
  2856. struct res_srq *srq = NULL;
  2857. struct mlx4_srq_context *srqc = inbox->buf;
  2858. int mtt_base = srq_get_mtt_addr(srqc) / dev->caps.mtt_entry_sz;
  2859. if (srqn != (be32_to_cpu(srqc->state_logsize_srqn) & 0xffffff))
  2860. return -EINVAL;
  2861. err = srq_res_start_move_to(dev, slave, srqn, RES_SRQ_HW, &srq);
  2862. if (err)
  2863. return err;
  2864. err = get_res(dev, slave, mtt_base, RES_MTT, &mtt);
  2865. if (err)
  2866. goto ex_abort;
  2867. err = check_mtt_range(dev, slave, mtt_base, srq_get_mtt_size(srqc),
  2868. mtt);
  2869. if (err)
  2870. goto ex_put_mtt;
  2871. err = mlx4_DMA_wrapper(dev, slave, vhcr, inbox, outbox, cmd);
  2872. if (err)
  2873. goto ex_put_mtt;
  2874. atomic_inc(&mtt->ref_count);
  2875. srq->mtt = mtt;
  2876. put_res(dev, slave, mtt->com.res_id, RES_MTT);
  2877. res_end_move(dev, slave, RES_SRQ, srqn);
  2878. return 0;
  2879. ex_put_mtt:
  2880. put_res(dev, slave, mtt->com.res_id, RES_MTT);
  2881. ex_abort:
  2882. res_abort_move(dev, slave, RES_SRQ, srqn);
  2883. return err;
  2884. }
  2885. int mlx4_HW2SW_SRQ_wrapper(struct mlx4_dev *dev, int slave,
  2886. struct mlx4_vhcr *vhcr,
  2887. struct mlx4_cmd_mailbox *inbox,
  2888. struct mlx4_cmd_mailbox *outbox,
  2889. struct mlx4_cmd_info *cmd)
  2890. {
  2891. int err;
  2892. int srqn = vhcr->in_modifier;
  2893. struct res_srq *srq = NULL;
  2894. err = srq_res_start_move_to(dev, slave, srqn, RES_SRQ_ALLOCATED, &srq);
  2895. if (err)
  2896. return err;
  2897. err = mlx4_DMA_wrapper(dev, slave, vhcr, inbox, outbox, cmd);
  2898. if (err)
  2899. goto ex_abort;
  2900. atomic_dec(&srq->mtt->ref_count);
  2901. if (srq->cq)
  2902. atomic_dec(&srq->cq->ref_count);
  2903. res_end_move(dev, slave, RES_SRQ, srqn);
  2904. return 0;
  2905. ex_abort:
  2906. res_abort_move(dev, slave, RES_SRQ, srqn);
  2907. return err;
  2908. }
  2909. int mlx4_QUERY_SRQ_wrapper(struct mlx4_dev *dev, int slave,
  2910. struct mlx4_vhcr *vhcr,
  2911. struct mlx4_cmd_mailbox *inbox,
  2912. struct mlx4_cmd_mailbox *outbox,
  2913. struct mlx4_cmd_info *cmd)
  2914. {
  2915. int err;
  2916. int srqn = vhcr->in_modifier;
  2917. struct res_srq *srq;
  2918. err = get_res(dev, slave, srqn, RES_SRQ, &srq);
  2919. if (err)
  2920. return err;
  2921. if (srq->com.from_state != RES_SRQ_HW) {
  2922. err = -EBUSY;
  2923. goto out;
  2924. }
  2925. err = mlx4_DMA_wrapper(dev, slave, vhcr, inbox, outbox, cmd);
  2926. out:
  2927. put_res(dev, slave, srqn, RES_SRQ);
  2928. return err;
  2929. }
  2930. int mlx4_ARM_SRQ_wrapper(struct mlx4_dev *dev, int slave,
  2931. struct mlx4_vhcr *vhcr,
  2932. struct mlx4_cmd_mailbox *inbox,
  2933. struct mlx4_cmd_mailbox *outbox,
  2934. struct mlx4_cmd_info *cmd)
  2935. {
  2936. int err;
  2937. int srqn = vhcr->in_modifier;
  2938. struct res_srq *srq;
  2939. err = get_res(dev, slave, srqn, RES_SRQ, &srq);
  2940. if (err)
  2941. return err;
  2942. if (srq->com.from_state != RES_SRQ_HW) {
  2943. err = -EBUSY;
  2944. goto out;
  2945. }
  2946. err = mlx4_DMA_wrapper(dev, slave, vhcr, inbox, outbox, cmd);
  2947. out:
  2948. put_res(dev, slave, srqn, RES_SRQ);
  2949. return err;
  2950. }
  2951. int mlx4_GEN_QP_wrapper(struct mlx4_dev *dev, int slave,
  2952. struct mlx4_vhcr *vhcr,
  2953. struct mlx4_cmd_mailbox *inbox,
  2954. struct mlx4_cmd_mailbox *outbox,
  2955. struct mlx4_cmd_info *cmd)
  2956. {
  2957. int err;
  2958. int qpn = vhcr->in_modifier & 0x7fffff;
  2959. struct res_qp *qp;
  2960. err = get_res(dev, slave, qpn, RES_QP, &qp);
  2961. if (err)
  2962. return err;
  2963. if (qp->com.from_state != RES_QP_HW) {
  2964. err = -EBUSY;
  2965. goto out;
  2966. }
  2967. err = mlx4_DMA_wrapper(dev, slave, vhcr, inbox, outbox, cmd);
  2968. out:
  2969. put_res(dev, slave, qpn, RES_QP);
  2970. return err;
  2971. }
  2972. int mlx4_INIT2INIT_QP_wrapper(struct mlx4_dev *dev, int slave,
  2973. struct mlx4_vhcr *vhcr,
  2974. struct mlx4_cmd_mailbox *inbox,
  2975. struct mlx4_cmd_mailbox *outbox,
  2976. struct mlx4_cmd_info *cmd)
  2977. {
  2978. struct mlx4_qp_context *context = inbox->buf + 8;
  2979. adjust_proxy_tun_qkey(dev, vhcr, context);
  2980. update_pkey_index(dev, slave, inbox);
  2981. return mlx4_GEN_QP_wrapper(dev, slave, vhcr, inbox, outbox, cmd);
  2982. }
  2983. static int adjust_qp_sched_queue(struct mlx4_dev *dev, int slave,
  2984. struct mlx4_qp_context *qpc,
  2985. struct mlx4_cmd_mailbox *inbox)
  2986. {
  2987. enum mlx4_qp_optpar optpar = be32_to_cpu(*(__be32 *)inbox->buf);
  2988. u8 pri_sched_queue;
  2989. int port = mlx4_slave_convert_port(
  2990. dev, slave, (qpc->pri_path.sched_queue >> 6 & 1) + 1) - 1;
  2991. if (port < 0)
  2992. return -EINVAL;
  2993. pri_sched_queue = (qpc->pri_path.sched_queue & ~(1 << 6)) |
  2994. ((port & 1) << 6);
  2995. if (optpar & MLX4_QP_OPTPAR_PRIMARY_ADDR_PATH ||
  2996. mlx4_is_eth(dev, port + 1)) {
  2997. qpc->pri_path.sched_queue = pri_sched_queue;
  2998. }
  2999. if (optpar & MLX4_QP_OPTPAR_ALT_ADDR_PATH) {
  3000. port = mlx4_slave_convert_port(
  3001. dev, slave, (qpc->alt_path.sched_queue >> 6 & 1)
  3002. + 1) - 1;
  3003. if (port < 0)
  3004. return -EINVAL;
  3005. qpc->alt_path.sched_queue =
  3006. (qpc->alt_path.sched_queue & ~(1 << 6)) |
  3007. (port & 1) << 6;
  3008. }
  3009. return 0;
  3010. }
  3011. static int roce_verify_mac(struct mlx4_dev *dev, int slave,
  3012. struct mlx4_qp_context *qpc,
  3013. struct mlx4_cmd_mailbox *inbox)
  3014. {
  3015. u64 mac;
  3016. int port;
  3017. u32 ts = (be32_to_cpu(qpc->flags) >> 16) & 0xff;
  3018. u8 sched = *(u8 *)(inbox->buf + 64);
  3019. u8 smac_ix;
  3020. port = (sched >> 6 & 1) + 1;
  3021. if (mlx4_is_eth(dev, port) && (ts != MLX4_QP_ST_MLX)) {
  3022. smac_ix = qpc->pri_path.grh_mylmc & 0x7f;
  3023. if (mac_find_smac_ix_in_slave(dev, slave, port, smac_ix, &mac))
  3024. return -ENOENT;
  3025. }
  3026. return 0;
  3027. }
  3028. int mlx4_INIT2RTR_QP_wrapper(struct mlx4_dev *dev, int slave,
  3029. struct mlx4_vhcr *vhcr,
  3030. struct mlx4_cmd_mailbox *inbox,
  3031. struct mlx4_cmd_mailbox *outbox,
  3032. struct mlx4_cmd_info *cmd)
  3033. {
  3034. int err;
  3035. struct mlx4_qp_context *qpc = inbox->buf + 8;
  3036. int qpn = vhcr->in_modifier & 0x7fffff;
  3037. struct res_qp *qp;
  3038. u8 orig_sched_queue;
  3039. __be32 orig_param3 = qpc->param3;
  3040. u8 orig_vlan_control = qpc->pri_path.vlan_control;
  3041. u8 orig_fvl_rx = qpc->pri_path.fvl_rx;
  3042. u8 orig_pri_path_fl = qpc->pri_path.fl;
  3043. u8 orig_vlan_index = qpc->pri_path.vlan_index;
  3044. u8 orig_feup = qpc->pri_path.feup;
  3045. err = adjust_qp_sched_queue(dev, slave, qpc, inbox);
  3046. if (err)
  3047. return err;
  3048. err = verify_qp_parameters(dev, vhcr, inbox, QP_TRANS_INIT2RTR, slave);
  3049. if (err)
  3050. return err;
  3051. if (roce_verify_mac(dev, slave, qpc, inbox))
  3052. return -EINVAL;
  3053. update_pkey_index(dev, slave, inbox);
  3054. update_gid(dev, inbox, (u8)slave);
  3055. adjust_proxy_tun_qkey(dev, vhcr, qpc);
  3056. orig_sched_queue = qpc->pri_path.sched_queue;
  3057. err = update_vport_qp_param(dev, inbox, slave, qpn);
  3058. if (err)
  3059. return err;
  3060. err = get_res(dev, slave, qpn, RES_QP, &qp);
  3061. if (err)
  3062. return err;
  3063. if (qp->com.from_state != RES_QP_HW) {
  3064. err = -EBUSY;
  3065. goto out;
  3066. }
  3067. err = mlx4_DMA_wrapper(dev, slave, vhcr, inbox, outbox, cmd);
  3068. out:
  3069. /* if no error, save sched queue value passed in by VF. This is
  3070. * essentially the QOS value provided by the VF. This will be useful
  3071. * if we allow dynamic changes from VST back to VGT
  3072. */
  3073. if (!err) {
  3074. qp->sched_queue = orig_sched_queue;
  3075. qp->param3 = orig_param3;
  3076. qp->vlan_control = orig_vlan_control;
  3077. qp->fvl_rx = orig_fvl_rx;
  3078. qp->pri_path_fl = orig_pri_path_fl;
  3079. qp->vlan_index = orig_vlan_index;
  3080. qp->feup = orig_feup;
  3081. }
  3082. put_res(dev, slave, qpn, RES_QP);
  3083. return err;
  3084. }
  3085. int mlx4_RTR2RTS_QP_wrapper(struct mlx4_dev *dev, int slave,
  3086. struct mlx4_vhcr *vhcr,
  3087. struct mlx4_cmd_mailbox *inbox,
  3088. struct mlx4_cmd_mailbox *outbox,
  3089. struct mlx4_cmd_info *cmd)
  3090. {
  3091. int err;
  3092. struct mlx4_qp_context *context = inbox->buf + 8;
  3093. err = adjust_qp_sched_queue(dev, slave, context, inbox);
  3094. if (err)
  3095. return err;
  3096. err = verify_qp_parameters(dev, vhcr, inbox, QP_TRANS_RTR2RTS, slave);
  3097. if (err)
  3098. return err;
  3099. update_pkey_index(dev, slave, inbox);
  3100. update_gid(dev, inbox, (u8)slave);
  3101. adjust_proxy_tun_qkey(dev, vhcr, context);
  3102. return mlx4_GEN_QP_wrapper(dev, slave, vhcr, inbox, outbox, cmd);
  3103. }
  3104. int mlx4_RTS2RTS_QP_wrapper(struct mlx4_dev *dev, int slave,
  3105. struct mlx4_vhcr *vhcr,
  3106. struct mlx4_cmd_mailbox *inbox,
  3107. struct mlx4_cmd_mailbox *outbox,
  3108. struct mlx4_cmd_info *cmd)
  3109. {
  3110. int err;
  3111. struct mlx4_qp_context *context = inbox->buf + 8;
  3112. err = adjust_qp_sched_queue(dev, slave, context, inbox);
  3113. if (err)
  3114. return err;
  3115. err = verify_qp_parameters(dev, vhcr, inbox, QP_TRANS_RTS2RTS, slave);
  3116. if (err)
  3117. return err;
  3118. update_pkey_index(dev, slave, inbox);
  3119. update_gid(dev, inbox, (u8)slave);
  3120. adjust_proxy_tun_qkey(dev, vhcr, context);
  3121. return mlx4_GEN_QP_wrapper(dev, slave, vhcr, inbox, outbox, cmd);
  3122. }
  3123. int mlx4_SQERR2RTS_QP_wrapper(struct mlx4_dev *dev, int slave,
  3124. struct mlx4_vhcr *vhcr,
  3125. struct mlx4_cmd_mailbox *inbox,
  3126. struct mlx4_cmd_mailbox *outbox,
  3127. struct mlx4_cmd_info *cmd)
  3128. {
  3129. struct mlx4_qp_context *context = inbox->buf + 8;
  3130. int err = adjust_qp_sched_queue(dev, slave, context, inbox);
  3131. if (err)
  3132. return err;
  3133. adjust_proxy_tun_qkey(dev, vhcr, context);
  3134. return mlx4_GEN_QP_wrapper(dev, slave, vhcr, inbox, outbox, cmd);
  3135. }
  3136. int mlx4_SQD2SQD_QP_wrapper(struct mlx4_dev *dev, int slave,
  3137. struct mlx4_vhcr *vhcr,
  3138. struct mlx4_cmd_mailbox *inbox,
  3139. struct mlx4_cmd_mailbox *outbox,
  3140. struct mlx4_cmd_info *cmd)
  3141. {
  3142. int err;
  3143. struct mlx4_qp_context *context = inbox->buf + 8;
  3144. err = adjust_qp_sched_queue(dev, slave, context, inbox);
  3145. if (err)
  3146. return err;
  3147. err = verify_qp_parameters(dev, vhcr, inbox, QP_TRANS_SQD2SQD, slave);
  3148. if (err)
  3149. return err;
  3150. adjust_proxy_tun_qkey(dev, vhcr, context);
  3151. update_gid(dev, inbox, (u8)slave);
  3152. update_pkey_index(dev, slave, inbox);
  3153. return mlx4_GEN_QP_wrapper(dev, slave, vhcr, inbox, outbox, cmd);
  3154. }
  3155. int mlx4_SQD2RTS_QP_wrapper(struct mlx4_dev *dev, int slave,
  3156. struct mlx4_vhcr *vhcr,
  3157. struct mlx4_cmd_mailbox *inbox,
  3158. struct mlx4_cmd_mailbox *outbox,
  3159. struct mlx4_cmd_info *cmd)
  3160. {
  3161. int err;
  3162. struct mlx4_qp_context *context = inbox->buf + 8;
  3163. err = adjust_qp_sched_queue(dev, slave, context, inbox);
  3164. if (err)
  3165. return err;
  3166. err = verify_qp_parameters(dev, vhcr, inbox, QP_TRANS_SQD2RTS, slave);
  3167. if (err)
  3168. return err;
  3169. adjust_proxy_tun_qkey(dev, vhcr, context);
  3170. update_gid(dev, inbox, (u8)slave);
  3171. update_pkey_index(dev, slave, inbox);
  3172. return mlx4_GEN_QP_wrapper(dev, slave, vhcr, inbox, outbox, cmd);
  3173. }
  3174. int mlx4_2RST_QP_wrapper(struct mlx4_dev *dev, int slave,
  3175. struct mlx4_vhcr *vhcr,
  3176. struct mlx4_cmd_mailbox *inbox,
  3177. struct mlx4_cmd_mailbox *outbox,
  3178. struct mlx4_cmd_info *cmd)
  3179. {
  3180. int err;
  3181. int qpn = vhcr->in_modifier & 0x7fffff;
  3182. struct res_qp *qp;
  3183. err = qp_res_start_move_to(dev, slave, qpn, RES_QP_MAPPED, &qp, 0);
  3184. if (err)
  3185. return err;
  3186. err = mlx4_DMA_wrapper(dev, slave, vhcr, inbox, outbox, cmd);
  3187. if (err)
  3188. goto ex_abort;
  3189. atomic_dec(&qp->mtt->ref_count);
  3190. atomic_dec(&qp->rcq->ref_count);
  3191. atomic_dec(&qp->scq->ref_count);
  3192. if (qp->srq)
  3193. atomic_dec(&qp->srq->ref_count);
  3194. res_end_move(dev, slave, RES_QP, qpn);
  3195. return 0;
  3196. ex_abort:
  3197. res_abort_move(dev, slave, RES_QP, qpn);
  3198. return err;
  3199. }
  3200. static struct res_gid *find_gid(struct mlx4_dev *dev, int slave,
  3201. struct res_qp *rqp, u8 *gid)
  3202. {
  3203. struct res_gid *res;
  3204. list_for_each_entry(res, &rqp->mcg_list, list) {
  3205. if (!memcmp(res->gid, gid, 16))
  3206. return res;
  3207. }
  3208. return NULL;
  3209. }
  3210. static int add_mcg_res(struct mlx4_dev *dev, int slave, struct res_qp *rqp,
  3211. u8 *gid, enum mlx4_protocol prot,
  3212. enum mlx4_steer_type steer, u64 reg_id)
  3213. {
  3214. struct res_gid *res;
  3215. int err;
  3216. res = kzalloc(sizeof *res, GFP_KERNEL);
  3217. if (!res)
  3218. return -ENOMEM;
  3219. spin_lock_irq(&rqp->mcg_spl);
  3220. if (find_gid(dev, slave, rqp, gid)) {
  3221. kfree(res);
  3222. err = -EEXIST;
  3223. } else {
  3224. memcpy(res->gid, gid, 16);
  3225. res->prot = prot;
  3226. res->steer = steer;
  3227. res->reg_id = reg_id;
  3228. list_add_tail(&res->list, &rqp->mcg_list);
  3229. err = 0;
  3230. }
  3231. spin_unlock_irq(&rqp->mcg_spl);
  3232. return err;
  3233. }
  3234. static int rem_mcg_res(struct mlx4_dev *dev, int slave, struct res_qp *rqp,
  3235. u8 *gid, enum mlx4_protocol prot,
  3236. enum mlx4_steer_type steer, u64 *reg_id)
  3237. {
  3238. struct res_gid *res;
  3239. int err;
  3240. spin_lock_irq(&rqp->mcg_spl);
  3241. res = find_gid(dev, slave, rqp, gid);
  3242. if (!res || res->prot != prot || res->steer != steer)
  3243. err = -EINVAL;
  3244. else {
  3245. *reg_id = res->reg_id;
  3246. list_del(&res->list);
  3247. kfree(res);
  3248. err = 0;
  3249. }
  3250. spin_unlock_irq(&rqp->mcg_spl);
  3251. return err;
  3252. }
  3253. static int qp_attach(struct mlx4_dev *dev, int slave, struct mlx4_qp *qp,
  3254. u8 gid[16], int block_loopback, enum mlx4_protocol prot,
  3255. enum mlx4_steer_type type, u64 *reg_id)
  3256. {
  3257. switch (dev->caps.steering_mode) {
  3258. case MLX4_STEERING_MODE_DEVICE_MANAGED: {
  3259. int port = mlx4_slave_convert_port(dev, slave, gid[5]);
  3260. if (port < 0)
  3261. return port;
  3262. return mlx4_trans_to_dmfs_attach(dev, qp, gid, port,
  3263. block_loopback, prot,
  3264. reg_id);
  3265. }
  3266. case MLX4_STEERING_MODE_B0:
  3267. if (prot == MLX4_PROT_ETH) {
  3268. int port = mlx4_slave_convert_port(dev, slave, gid[5]);
  3269. if (port < 0)
  3270. return port;
  3271. gid[5] = port;
  3272. }
  3273. return mlx4_qp_attach_common(dev, qp, gid,
  3274. block_loopback, prot, type);
  3275. default:
  3276. return -EINVAL;
  3277. }
  3278. }
  3279. static int qp_detach(struct mlx4_dev *dev, struct mlx4_qp *qp,
  3280. u8 gid[16], enum mlx4_protocol prot,
  3281. enum mlx4_steer_type type, u64 reg_id)
  3282. {
  3283. switch (dev->caps.steering_mode) {
  3284. case MLX4_STEERING_MODE_DEVICE_MANAGED:
  3285. return mlx4_flow_detach(dev, reg_id);
  3286. case MLX4_STEERING_MODE_B0:
  3287. return mlx4_qp_detach_common(dev, qp, gid, prot, type);
  3288. default:
  3289. return -EINVAL;
  3290. }
  3291. }
  3292. static int mlx4_adjust_port(struct mlx4_dev *dev, int slave,
  3293. u8 *gid, enum mlx4_protocol prot)
  3294. {
  3295. int real_port;
  3296. if (prot != MLX4_PROT_ETH)
  3297. return 0;
  3298. if (dev->caps.steering_mode == MLX4_STEERING_MODE_B0 ||
  3299. dev->caps.steering_mode == MLX4_STEERING_MODE_DEVICE_MANAGED) {
  3300. real_port = mlx4_slave_convert_port(dev, slave, gid[5]);
  3301. if (real_port < 0)
  3302. return -EINVAL;
  3303. gid[5] = real_port;
  3304. }
  3305. return 0;
  3306. }
  3307. int mlx4_QP_ATTACH_wrapper(struct mlx4_dev *dev, int slave,
  3308. struct mlx4_vhcr *vhcr,
  3309. struct mlx4_cmd_mailbox *inbox,
  3310. struct mlx4_cmd_mailbox *outbox,
  3311. struct mlx4_cmd_info *cmd)
  3312. {
  3313. struct mlx4_qp qp; /* dummy for calling attach/detach */
  3314. u8 *gid = inbox->buf;
  3315. enum mlx4_protocol prot = (vhcr->in_modifier >> 28) & 0x7;
  3316. int err;
  3317. int qpn;
  3318. struct res_qp *rqp;
  3319. u64 reg_id = 0;
  3320. int attach = vhcr->op_modifier;
  3321. int block_loopback = vhcr->in_modifier >> 31;
  3322. u8 steer_type_mask = 2;
  3323. enum mlx4_steer_type type = (gid[7] & steer_type_mask) >> 1;
  3324. qpn = vhcr->in_modifier & 0xffffff;
  3325. err = get_res(dev, slave, qpn, RES_QP, &rqp);
  3326. if (err)
  3327. return err;
  3328. qp.qpn = qpn;
  3329. if (attach) {
  3330. err = qp_attach(dev, slave, &qp, gid, block_loopback, prot,
  3331. type, &reg_id);
  3332. if (err) {
  3333. pr_err("Fail to attach rule to qp 0x%x\n", qpn);
  3334. goto ex_put;
  3335. }
  3336. err = add_mcg_res(dev, slave, rqp, gid, prot, type, reg_id);
  3337. if (err)
  3338. goto ex_detach;
  3339. } else {
  3340. err = mlx4_adjust_port(dev, slave, gid, prot);
  3341. if (err)
  3342. goto ex_put;
  3343. err = rem_mcg_res(dev, slave, rqp, gid, prot, type, &reg_id);
  3344. if (err)
  3345. goto ex_put;
  3346. err = qp_detach(dev, &qp, gid, prot, type, reg_id);
  3347. if (err)
  3348. pr_err("Fail to detach rule from qp 0x%x reg_id = 0x%llx\n",
  3349. qpn, reg_id);
  3350. }
  3351. put_res(dev, slave, qpn, RES_QP);
  3352. return err;
  3353. ex_detach:
  3354. qp_detach(dev, &qp, gid, prot, type, reg_id);
  3355. ex_put:
  3356. put_res(dev, slave, qpn, RES_QP);
  3357. return err;
  3358. }
  3359. /*
  3360. * MAC validation for Flow Steering rules.
  3361. * VF can attach rules only with a mac address which is assigned to it.
  3362. */
  3363. static int validate_eth_header_mac(int slave, struct _rule_hw *eth_header,
  3364. struct list_head *rlist)
  3365. {
  3366. struct mac_res *res, *tmp;
  3367. __be64 be_mac;
  3368. /* make sure it isn't multicast or broadcast mac*/
  3369. if (!is_multicast_ether_addr(eth_header->eth.dst_mac) &&
  3370. !is_broadcast_ether_addr(eth_header->eth.dst_mac)) {
  3371. list_for_each_entry_safe(res, tmp, rlist, list) {
  3372. be_mac = cpu_to_be64(res->mac << 16);
  3373. if (ether_addr_equal((u8 *)&be_mac, eth_header->eth.dst_mac))
  3374. return 0;
  3375. }
  3376. pr_err("MAC %pM doesn't belong to VF %d, Steering rule rejected\n",
  3377. eth_header->eth.dst_mac, slave);
  3378. return -EINVAL;
  3379. }
  3380. return 0;
  3381. }
  3382. /*
  3383. * In case of missing eth header, append eth header with a MAC address
  3384. * assigned to the VF.
  3385. */
  3386. static int add_eth_header(struct mlx4_dev *dev, int slave,
  3387. struct mlx4_cmd_mailbox *inbox,
  3388. struct list_head *rlist, int header_id)
  3389. {
  3390. struct mac_res *res, *tmp;
  3391. u8 port;
  3392. struct mlx4_net_trans_rule_hw_ctrl *ctrl;
  3393. struct mlx4_net_trans_rule_hw_eth *eth_header;
  3394. struct mlx4_net_trans_rule_hw_ipv4 *ip_header;
  3395. struct mlx4_net_trans_rule_hw_tcp_udp *l4_header;
  3396. __be64 be_mac = 0;
  3397. __be64 mac_msk = cpu_to_be64(MLX4_MAC_MASK << 16);
  3398. ctrl = (struct mlx4_net_trans_rule_hw_ctrl *)inbox->buf;
  3399. port = ctrl->port;
  3400. eth_header = (struct mlx4_net_trans_rule_hw_eth *)(ctrl + 1);
  3401. /* Clear a space in the inbox for eth header */
  3402. switch (header_id) {
  3403. case MLX4_NET_TRANS_RULE_ID_IPV4:
  3404. ip_header =
  3405. (struct mlx4_net_trans_rule_hw_ipv4 *)(eth_header + 1);
  3406. memmove(ip_header, eth_header,
  3407. sizeof(*ip_header) + sizeof(*l4_header));
  3408. break;
  3409. case MLX4_NET_TRANS_RULE_ID_TCP:
  3410. case MLX4_NET_TRANS_RULE_ID_UDP:
  3411. l4_header = (struct mlx4_net_trans_rule_hw_tcp_udp *)
  3412. (eth_header + 1);
  3413. memmove(l4_header, eth_header, sizeof(*l4_header));
  3414. break;
  3415. default:
  3416. return -EINVAL;
  3417. }
  3418. list_for_each_entry_safe(res, tmp, rlist, list) {
  3419. if (port == res->port) {
  3420. be_mac = cpu_to_be64(res->mac << 16);
  3421. break;
  3422. }
  3423. }
  3424. if (!be_mac) {
  3425. pr_err("Failed adding eth header to FS rule, Can't find matching MAC for port %d\n",
  3426. port);
  3427. return -EINVAL;
  3428. }
  3429. memset(eth_header, 0, sizeof(*eth_header));
  3430. eth_header->size = sizeof(*eth_header) >> 2;
  3431. eth_header->id = cpu_to_be16(__sw_id_hw[MLX4_NET_TRANS_RULE_ID_ETH]);
  3432. memcpy(eth_header->dst_mac, &be_mac, ETH_ALEN);
  3433. memcpy(eth_header->dst_mac_msk, &mac_msk, ETH_ALEN);
  3434. return 0;
  3435. }
  3436. #define MLX4_UPD_QP_PATH_MASK_SUPPORTED (1ULL << MLX4_UPD_QP_PATH_MASK_MAC_INDEX)
  3437. int mlx4_UPDATE_QP_wrapper(struct mlx4_dev *dev, int slave,
  3438. struct mlx4_vhcr *vhcr,
  3439. struct mlx4_cmd_mailbox *inbox,
  3440. struct mlx4_cmd_mailbox *outbox,
  3441. struct mlx4_cmd_info *cmd_info)
  3442. {
  3443. int err;
  3444. u32 qpn = vhcr->in_modifier & 0xffffff;
  3445. struct res_qp *rqp;
  3446. u64 mac;
  3447. unsigned port;
  3448. u64 pri_addr_path_mask;
  3449. struct mlx4_update_qp_context *cmd;
  3450. int smac_index;
  3451. cmd = (struct mlx4_update_qp_context *)inbox->buf;
  3452. pri_addr_path_mask = be64_to_cpu(cmd->primary_addr_path_mask);
  3453. if (cmd->qp_mask || cmd->secondary_addr_path_mask ||
  3454. (pri_addr_path_mask & ~MLX4_UPD_QP_PATH_MASK_SUPPORTED))
  3455. return -EPERM;
  3456. /* Just change the smac for the QP */
  3457. err = get_res(dev, slave, qpn, RES_QP, &rqp);
  3458. if (err) {
  3459. mlx4_err(dev, "Updating qpn 0x%x for slave %d rejected\n", qpn, slave);
  3460. return err;
  3461. }
  3462. port = (rqp->sched_queue >> 6 & 1) + 1;
  3463. if (pri_addr_path_mask & (1ULL << MLX4_UPD_QP_PATH_MASK_MAC_INDEX)) {
  3464. smac_index = cmd->qp_context.pri_path.grh_mylmc;
  3465. err = mac_find_smac_ix_in_slave(dev, slave, port,
  3466. smac_index, &mac);
  3467. if (err) {
  3468. mlx4_err(dev, "Failed to update qpn 0x%x, MAC is invalid. smac_ix: %d\n",
  3469. qpn, smac_index);
  3470. goto err_mac;
  3471. }
  3472. }
  3473. err = mlx4_cmd(dev, inbox->dma,
  3474. vhcr->in_modifier, 0,
  3475. MLX4_CMD_UPDATE_QP, MLX4_CMD_TIME_CLASS_A,
  3476. MLX4_CMD_NATIVE);
  3477. if (err) {
  3478. mlx4_err(dev, "Failed to update qpn on qpn 0x%x, command failed\n", qpn);
  3479. goto err_mac;
  3480. }
  3481. err_mac:
  3482. put_res(dev, slave, qpn, RES_QP);
  3483. return err;
  3484. }
  3485. int mlx4_QP_FLOW_STEERING_ATTACH_wrapper(struct mlx4_dev *dev, int slave,
  3486. struct mlx4_vhcr *vhcr,
  3487. struct mlx4_cmd_mailbox *inbox,
  3488. struct mlx4_cmd_mailbox *outbox,
  3489. struct mlx4_cmd_info *cmd)
  3490. {
  3491. struct mlx4_priv *priv = mlx4_priv(dev);
  3492. struct mlx4_resource_tracker *tracker = &priv->mfunc.master.res_tracker;
  3493. struct list_head *rlist = &tracker->slave_list[slave].res_list[RES_MAC];
  3494. int err;
  3495. int qpn;
  3496. struct res_qp *rqp;
  3497. struct mlx4_net_trans_rule_hw_ctrl *ctrl;
  3498. struct _rule_hw *rule_header;
  3499. int header_id;
  3500. if (dev->caps.steering_mode !=
  3501. MLX4_STEERING_MODE_DEVICE_MANAGED)
  3502. return -EOPNOTSUPP;
  3503. ctrl = (struct mlx4_net_trans_rule_hw_ctrl *)inbox->buf;
  3504. ctrl->port = mlx4_slave_convert_port(dev, slave, ctrl->port);
  3505. if (ctrl->port <= 0)
  3506. return -EINVAL;
  3507. qpn = be32_to_cpu(ctrl->qpn) & 0xffffff;
  3508. err = get_res(dev, slave, qpn, RES_QP, &rqp);
  3509. if (err) {
  3510. pr_err("Steering rule with qpn 0x%x rejected\n", qpn);
  3511. return err;
  3512. }
  3513. rule_header = (struct _rule_hw *)(ctrl + 1);
  3514. header_id = map_hw_to_sw_id(be16_to_cpu(rule_header->id));
  3515. switch (header_id) {
  3516. case MLX4_NET_TRANS_RULE_ID_ETH:
  3517. if (validate_eth_header_mac(slave, rule_header, rlist)) {
  3518. err = -EINVAL;
  3519. goto err_put;
  3520. }
  3521. break;
  3522. case MLX4_NET_TRANS_RULE_ID_IB:
  3523. break;
  3524. case MLX4_NET_TRANS_RULE_ID_IPV4:
  3525. case MLX4_NET_TRANS_RULE_ID_TCP:
  3526. case MLX4_NET_TRANS_RULE_ID_UDP:
  3527. pr_warn("Can't attach FS rule without L2 headers, adding L2 header\n");
  3528. if (add_eth_header(dev, slave, inbox, rlist, header_id)) {
  3529. err = -EINVAL;
  3530. goto err_put;
  3531. }
  3532. vhcr->in_modifier +=
  3533. sizeof(struct mlx4_net_trans_rule_hw_eth) >> 2;
  3534. break;
  3535. default:
  3536. pr_err("Corrupted mailbox\n");
  3537. err = -EINVAL;
  3538. goto err_put;
  3539. }
  3540. err = mlx4_cmd_imm(dev, inbox->dma, &vhcr->out_param,
  3541. vhcr->in_modifier, 0,
  3542. MLX4_QP_FLOW_STEERING_ATTACH, MLX4_CMD_TIME_CLASS_A,
  3543. MLX4_CMD_NATIVE);
  3544. if (err)
  3545. goto err_put;
  3546. err = add_res_range(dev, slave, vhcr->out_param, 1, RES_FS_RULE, qpn);
  3547. if (err) {
  3548. mlx4_err(dev, "Fail to add flow steering resources\n");
  3549. /* detach rule*/
  3550. mlx4_cmd(dev, vhcr->out_param, 0, 0,
  3551. MLX4_QP_FLOW_STEERING_DETACH, MLX4_CMD_TIME_CLASS_A,
  3552. MLX4_CMD_NATIVE);
  3553. goto err_put;
  3554. }
  3555. atomic_inc(&rqp->ref_count);
  3556. err_put:
  3557. put_res(dev, slave, qpn, RES_QP);
  3558. return err;
  3559. }
  3560. int mlx4_QP_FLOW_STEERING_DETACH_wrapper(struct mlx4_dev *dev, int slave,
  3561. struct mlx4_vhcr *vhcr,
  3562. struct mlx4_cmd_mailbox *inbox,
  3563. struct mlx4_cmd_mailbox *outbox,
  3564. struct mlx4_cmd_info *cmd)
  3565. {
  3566. int err;
  3567. struct res_qp *rqp;
  3568. struct res_fs_rule *rrule;
  3569. if (dev->caps.steering_mode !=
  3570. MLX4_STEERING_MODE_DEVICE_MANAGED)
  3571. return -EOPNOTSUPP;
  3572. err = get_res(dev, slave, vhcr->in_param, RES_FS_RULE, &rrule);
  3573. if (err)
  3574. return err;
  3575. /* Release the rule form busy state before removal */
  3576. put_res(dev, slave, vhcr->in_param, RES_FS_RULE);
  3577. err = get_res(dev, slave, rrule->qpn, RES_QP, &rqp);
  3578. if (err)
  3579. return err;
  3580. err = rem_res_range(dev, slave, vhcr->in_param, 1, RES_FS_RULE, 0);
  3581. if (err) {
  3582. mlx4_err(dev, "Fail to remove flow steering resources\n");
  3583. goto out;
  3584. }
  3585. err = mlx4_cmd(dev, vhcr->in_param, 0, 0,
  3586. MLX4_QP_FLOW_STEERING_DETACH, MLX4_CMD_TIME_CLASS_A,
  3587. MLX4_CMD_NATIVE);
  3588. if (!err)
  3589. atomic_dec(&rqp->ref_count);
  3590. out:
  3591. put_res(dev, slave, rrule->qpn, RES_QP);
  3592. return err;
  3593. }
  3594. enum {
  3595. BUSY_MAX_RETRIES = 10
  3596. };
  3597. int mlx4_QUERY_IF_STAT_wrapper(struct mlx4_dev *dev, int slave,
  3598. struct mlx4_vhcr *vhcr,
  3599. struct mlx4_cmd_mailbox *inbox,
  3600. struct mlx4_cmd_mailbox *outbox,
  3601. struct mlx4_cmd_info *cmd)
  3602. {
  3603. int err;
  3604. int index = vhcr->in_modifier & 0xffff;
  3605. err = get_res(dev, slave, index, RES_COUNTER, NULL);
  3606. if (err)
  3607. return err;
  3608. err = mlx4_DMA_wrapper(dev, slave, vhcr, inbox, outbox, cmd);
  3609. put_res(dev, slave, index, RES_COUNTER);
  3610. return err;
  3611. }
  3612. static void detach_qp(struct mlx4_dev *dev, int slave, struct res_qp *rqp)
  3613. {
  3614. struct res_gid *rgid;
  3615. struct res_gid *tmp;
  3616. struct mlx4_qp qp; /* dummy for calling attach/detach */
  3617. list_for_each_entry_safe(rgid, tmp, &rqp->mcg_list, list) {
  3618. switch (dev->caps.steering_mode) {
  3619. case MLX4_STEERING_MODE_DEVICE_MANAGED:
  3620. mlx4_flow_detach(dev, rgid->reg_id);
  3621. break;
  3622. case MLX4_STEERING_MODE_B0:
  3623. qp.qpn = rqp->local_qpn;
  3624. (void) mlx4_qp_detach_common(dev, &qp, rgid->gid,
  3625. rgid->prot, rgid->steer);
  3626. break;
  3627. }
  3628. list_del(&rgid->list);
  3629. kfree(rgid);
  3630. }
  3631. }
  3632. static int _move_all_busy(struct mlx4_dev *dev, int slave,
  3633. enum mlx4_resource type, int print)
  3634. {
  3635. struct mlx4_priv *priv = mlx4_priv(dev);
  3636. struct mlx4_resource_tracker *tracker =
  3637. &priv->mfunc.master.res_tracker;
  3638. struct list_head *rlist = &tracker->slave_list[slave].res_list[type];
  3639. struct res_common *r;
  3640. struct res_common *tmp;
  3641. int busy;
  3642. busy = 0;
  3643. spin_lock_irq(mlx4_tlock(dev));
  3644. list_for_each_entry_safe(r, tmp, rlist, list) {
  3645. if (r->owner == slave) {
  3646. if (!r->removing) {
  3647. if (r->state == RES_ANY_BUSY) {
  3648. if (print)
  3649. mlx4_dbg(dev,
  3650. "%s id 0x%llx is busy\n",
  3651. resource_str(type),
  3652. r->res_id);
  3653. ++busy;
  3654. } else {
  3655. r->from_state = r->state;
  3656. r->state = RES_ANY_BUSY;
  3657. r->removing = 1;
  3658. }
  3659. }
  3660. }
  3661. }
  3662. spin_unlock_irq(mlx4_tlock(dev));
  3663. return busy;
  3664. }
  3665. static int move_all_busy(struct mlx4_dev *dev, int slave,
  3666. enum mlx4_resource type)
  3667. {
  3668. unsigned long begin;
  3669. int busy;
  3670. begin = jiffies;
  3671. do {
  3672. busy = _move_all_busy(dev, slave, type, 0);
  3673. if (time_after(jiffies, begin + 5 * HZ))
  3674. break;
  3675. if (busy)
  3676. cond_resched();
  3677. } while (busy);
  3678. if (busy)
  3679. busy = _move_all_busy(dev, slave, type, 1);
  3680. return busy;
  3681. }
  3682. static void rem_slave_qps(struct mlx4_dev *dev, int slave)
  3683. {
  3684. struct mlx4_priv *priv = mlx4_priv(dev);
  3685. struct mlx4_resource_tracker *tracker = &priv->mfunc.master.res_tracker;
  3686. struct list_head *qp_list =
  3687. &tracker->slave_list[slave].res_list[RES_QP];
  3688. struct res_qp *qp;
  3689. struct res_qp *tmp;
  3690. int state;
  3691. u64 in_param;
  3692. int qpn;
  3693. int err;
  3694. err = move_all_busy(dev, slave, RES_QP);
  3695. if (err)
  3696. mlx4_warn(dev, "rem_slave_qps: Could not move all qps to busy for slave %d\n",
  3697. slave);
  3698. spin_lock_irq(mlx4_tlock(dev));
  3699. list_for_each_entry_safe(qp, tmp, qp_list, com.list) {
  3700. spin_unlock_irq(mlx4_tlock(dev));
  3701. if (qp->com.owner == slave) {
  3702. qpn = qp->com.res_id;
  3703. detach_qp(dev, slave, qp);
  3704. state = qp->com.from_state;
  3705. while (state != 0) {
  3706. switch (state) {
  3707. case RES_QP_RESERVED:
  3708. spin_lock_irq(mlx4_tlock(dev));
  3709. rb_erase(&qp->com.node,
  3710. &tracker->res_tree[RES_QP]);
  3711. list_del(&qp->com.list);
  3712. spin_unlock_irq(mlx4_tlock(dev));
  3713. if (!valid_reserved(dev, slave, qpn)) {
  3714. __mlx4_qp_release_range(dev, qpn, 1);
  3715. mlx4_release_resource(dev, slave,
  3716. RES_QP, 1, 0);
  3717. }
  3718. kfree(qp);
  3719. state = 0;
  3720. break;
  3721. case RES_QP_MAPPED:
  3722. if (!valid_reserved(dev, slave, qpn))
  3723. __mlx4_qp_free_icm(dev, qpn);
  3724. state = RES_QP_RESERVED;
  3725. break;
  3726. case RES_QP_HW:
  3727. in_param = slave;
  3728. err = mlx4_cmd(dev, in_param,
  3729. qp->local_qpn, 2,
  3730. MLX4_CMD_2RST_QP,
  3731. MLX4_CMD_TIME_CLASS_A,
  3732. MLX4_CMD_NATIVE);
  3733. if (err)
  3734. mlx4_dbg(dev, "rem_slave_qps: failed to move slave %d qpn %d to reset\n",
  3735. slave, qp->local_qpn);
  3736. atomic_dec(&qp->rcq->ref_count);
  3737. atomic_dec(&qp->scq->ref_count);
  3738. atomic_dec(&qp->mtt->ref_count);
  3739. if (qp->srq)
  3740. atomic_dec(&qp->srq->ref_count);
  3741. state = RES_QP_MAPPED;
  3742. break;
  3743. default:
  3744. state = 0;
  3745. }
  3746. }
  3747. }
  3748. spin_lock_irq(mlx4_tlock(dev));
  3749. }
  3750. spin_unlock_irq(mlx4_tlock(dev));
  3751. }
  3752. static void rem_slave_srqs(struct mlx4_dev *dev, int slave)
  3753. {
  3754. struct mlx4_priv *priv = mlx4_priv(dev);
  3755. struct mlx4_resource_tracker *tracker = &priv->mfunc.master.res_tracker;
  3756. struct list_head *srq_list =
  3757. &tracker->slave_list[slave].res_list[RES_SRQ];
  3758. struct res_srq *srq;
  3759. struct res_srq *tmp;
  3760. int state;
  3761. u64 in_param;
  3762. LIST_HEAD(tlist);
  3763. int srqn;
  3764. int err;
  3765. err = move_all_busy(dev, slave, RES_SRQ);
  3766. if (err)
  3767. mlx4_warn(dev, "rem_slave_srqs: Could not move all srqs - too busy for slave %d\n",
  3768. slave);
  3769. spin_lock_irq(mlx4_tlock(dev));
  3770. list_for_each_entry_safe(srq, tmp, srq_list, com.list) {
  3771. spin_unlock_irq(mlx4_tlock(dev));
  3772. if (srq->com.owner == slave) {
  3773. srqn = srq->com.res_id;
  3774. state = srq->com.from_state;
  3775. while (state != 0) {
  3776. switch (state) {
  3777. case RES_SRQ_ALLOCATED:
  3778. __mlx4_srq_free_icm(dev, srqn);
  3779. spin_lock_irq(mlx4_tlock(dev));
  3780. rb_erase(&srq->com.node,
  3781. &tracker->res_tree[RES_SRQ]);
  3782. list_del(&srq->com.list);
  3783. spin_unlock_irq(mlx4_tlock(dev));
  3784. mlx4_release_resource(dev, slave,
  3785. RES_SRQ, 1, 0);
  3786. kfree(srq);
  3787. state = 0;
  3788. break;
  3789. case RES_SRQ_HW:
  3790. in_param = slave;
  3791. err = mlx4_cmd(dev, in_param, srqn, 1,
  3792. MLX4_CMD_HW2SW_SRQ,
  3793. MLX4_CMD_TIME_CLASS_A,
  3794. MLX4_CMD_NATIVE);
  3795. if (err)
  3796. mlx4_dbg(dev, "rem_slave_srqs: failed to move slave %d srq %d to SW ownership\n",
  3797. slave, srqn);
  3798. atomic_dec(&srq->mtt->ref_count);
  3799. if (srq->cq)
  3800. atomic_dec(&srq->cq->ref_count);
  3801. state = RES_SRQ_ALLOCATED;
  3802. break;
  3803. default:
  3804. state = 0;
  3805. }
  3806. }
  3807. }
  3808. spin_lock_irq(mlx4_tlock(dev));
  3809. }
  3810. spin_unlock_irq(mlx4_tlock(dev));
  3811. }
  3812. static void rem_slave_cqs(struct mlx4_dev *dev, int slave)
  3813. {
  3814. struct mlx4_priv *priv = mlx4_priv(dev);
  3815. struct mlx4_resource_tracker *tracker = &priv->mfunc.master.res_tracker;
  3816. struct list_head *cq_list =
  3817. &tracker->slave_list[slave].res_list[RES_CQ];
  3818. struct res_cq *cq;
  3819. struct res_cq *tmp;
  3820. int state;
  3821. u64 in_param;
  3822. LIST_HEAD(tlist);
  3823. int cqn;
  3824. int err;
  3825. err = move_all_busy(dev, slave, RES_CQ);
  3826. if (err)
  3827. mlx4_warn(dev, "rem_slave_cqs: Could not move all cqs - too busy for slave %d\n",
  3828. slave);
  3829. spin_lock_irq(mlx4_tlock(dev));
  3830. list_for_each_entry_safe(cq, tmp, cq_list, com.list) {
  3831. spin_unlock_irq(mlx4_tlock(dev));
  3832. if (cq->com.owner == slave && !atomic_read(&cq->ref_count)) {
  3833. cqn = cq->com.res_id;
  3834. state = cq->com.from_state;
  3835. while (state != 0) {
  3836. switch (state) {
  3837. case RES_CQ_ALLOCATED:
  3838. __mlx4_cq_free_icm(dev, cqn);
  3839. spin_lock_irq(mlx4_tlock(dev));
  3840. rb_erase(&cq->com.node,
  3841. &tracker->res_tree[RES_CQ]);
  3842. list_del(&cq->com.list);
  3843. spin_unlock_irq(mlx4_tlock(dev));
  3844. mlx4_release_resource(dev, slave,
  3845. RES_CQ, 1, 0);
  3846. kfree(cq);
  3847. state = 0;
  3848. break;
  3849. case RES_CQ_HW:
  3850. in_param = slave;
  3851. err = mlx4_cmd(dev, in_param, cqn, 1,
  3852. MLX4_CMD_HW2SW_CQ,
  3853. MLX4_CMD_TIME_CLASS_A,
  3854. MLX4_CMD_NATIVE);
  3855. if (err)
  3856. mlx4_dbg(dev, "rem_slave_cqs: failed to move slave %d cq %d to SW ownership\n",
  3857. slave, cqn);
  3858. atomic_dec(&cq->mtt->ref_count);
  3859. state = RES_CQ_ALLOCATED;
  3860. break;
  3861. default:
  3862. state = 0;
  3863. }
  3864. }
  3865. }
  3866. spin_lock_irq(mlx4_tlock(dev));
  3867. }
  3868. spin_unlock_irq(mlx4_tlock(dev));
  3869. }
  3870. static void rem_slave_mrs(struct mlx4_dev *dev, int slave)
  3871. {
  3872. struct mlx4_priv *priv = mlx4_priv(dev);
  3873. struct mlx4_resource_tracker *tracker = &priv->mfunc.master.res_tracker;
  3874. struct list_head *mpt_list =
  3875. &tracker->slave_list[slave].res_list[RES_MPT];
  3876. struct res_mpt *mpt;
  3877. struct res_mpt *tmp;
  3878. int state;
  3879. u64 in_param;
  3880. LIST_HEAD(tlist);
  3881. int mptn;
  3882. int err;
  3883. err = move_all_busy(dev, slave, RES_MPT);
  3884. if (err)
  3885. mlx4_warn(dev, "rem_slave_mrs: Could not move all mpts - too busy for slave %d\n",
  3886. slave);
  3887. spin_lock_irq(mlx4_tlock(dev));
  3888. list_for_each_entry_safe(mpt, tmp, mpt_list, com.list) {
  3889. spin_unlock_irq(mlx4_tlock(dev));
  3890. if (mpt->com.owner == slave) {
  3891. mptn = mpt->com.res_id;
  3892. state = mpt->com.from_state;
  3893. while (state != 0) {
  3894. switch (state) {
  3895. case RES_MPT_RESERVED:
  3896. __mlx4_mpt_release(dev, mpt->key);
  3897. spin_lock_irq(mlx4_tlock(dev));
  3898. rb_erase(&mpt->com.node,
  3899. &tracker->res_tree[RES_MPT]);
  3900. list_del(&mpt->com.list);
  3901. spin_unlock_irq(mlx4_tlock(dev));
  3902. mlx4_release_resource(dev, slave,
  3903. RES_MPT, 1, 0);
  3904. kfree(mpt);
  3905. state = 0;
  3906. break;
  3907. case RES_MPT_MAPPED:
  3908. __mlx4_mpt_free_icm(dev, mpt->key);
  3909. state = RES_MPT_RESERVED;
  3910. break;
  3911. case RES_MPT_HW:
  3912. in_param = slave;
  3913. err = mlx4_cmd(dev, in_param, mptn, 0,
  3914. MLX4_CMD_HW2SW_MPT,
  3915. MLX4_CMD_TIME_CLASS_A,
  3916. MLX4_CMD_NATIVE);
  3917. if (err)
  3918. mlx4_dbg(dev, "rem_slave_mrs: failed to move slave %d mpt %d to SW ownership\n",
  3919. slave, mptn);
  3920. if (mpt->mtt)
  3921. atomic_dec(&mpt->mtt->ref_count);
  3922. state = RES_MPT_MAPPED;
  3923. break;
  3924. default:
  3925. state = 0;
  3926. }
  3927. }
  3928. }
  3929. spin_lock_irq(mlx4_tlock(dev));
  3930. }
  3931. spin_unlock_irq(mlx4_tlock(dev));
  3932. }
  3933. static void rem_slave_mtts(struct mlx4_dev *dev, int slave)
  3934. {
  3935. struct mlx4_priv *priv = mlx4_priv(dev);
  3936. struct mlx4_resource_tracker *tracker =
  3937. &priv->mfunc.master.res_tracker;
  3938. struct list_head *mtt_list =
  3939. &tracker->slave_list[slave].res_list[RES_MTT];
  3940. struct res_mtt *mtt;
  3941. struct res_mtt *tmp;
  3942. int state;
  3943. LIST_HEAD(tlist);
  3944. int base;
  3945. int err;
  3946. err = move_all_busy(dev, slave, RES_MTT);
  3947. if (err)
  3948. mlx4_warn(dev, "rem_slave_mtts: Could not move all mtts - too busy for slave %d\n",
  3949. slave);
  3950. spin_lock_irq(mlx4_tlock(dev));
  3951. list_for_each_entry_safe(mtt, tmp, mtt_list, com.list) {
  3952. spin_unlock_irq(mlx4_tlock(dev));
  3953. if (mtt->com.owner == slave) {
  3954. base = mtt->com.res_id;
  3955. state = mtt->com.from_state;
  3956. while (state != 0) {
  3957. switch (state) {
  3958. case RES_MTT_ALLOCATED:
  3959. __mlx4_free_mtt_range(dev, base,
  3960. mtt->order);
  3961. spin_lock_irq(mlx4_tlock(dev));
  3962. rb_erase(&mtt->com.node,
  3963. &tracker->res_tree[RES_MTT]);
  3964. list_del(&mtt->com.list);
  3965. spin_unlock_irq(mlx4_tlock(dev));
  3966. mlx4_release_resource(dev, slave, RES_MTT,
  3967. 1 << mtt->order, 0);
  3968. kfree(mtt);
  3969. state = 0;
  3970. break;
  3971. default:
  3972. state = 0;
  3973. }
  3974. }
  3975. }
  3976. spin_lock_irq(mlx4_tlock(dev));
  3977. }
  3978. spin_unlock_irq(mlx4_tlock(dev));
  3979. }
  3980. static void rem_slave_fs_rule(struct mlx4_dev *dev, int slave)
  3981. {
  3982. struct mlx4_priv *priv = mlx4_priv(dev);
  3983. struct mlx4_resource_tracker *tracker =
  3984. &priv->mfunc.master.res_tracker;
  3985. struct list_head *fs_rule_list =
  3986. &tracker->slave_list[slave].res_list[RES_FS_RULE];
  3987. struct res_fs_rule *fs_rule;
  3988. struct res_fs_rule *tmp;
  3989. int state;
  3990. u64 base;
  3991. int err;
  3992. err = move_all_busy(dev, slave, RES_FS_RULE);
  3993. if (err)
  3994. mlx4_warn(dev, "rem_slave_fs_rule: Could not move all mtts to busy for slave %d\n",
  3995. slave);
  3996. spin_lock_irq(mlx4_tlock(dev));
  3997. list_for_each_entry_safe(fs_rule, tmp, fs_rule_list, com.list) {
  3998. spin_unlock_irq(mlx4_tlock(dev));
  3999. if (fs_rule->com.owner == slave) {
  4000. base = fs_rule->com.res_id;
  4001. state = fs_rule->com.from_state;
  4002. while (state != 0) {
  4003. switch (state) {
  4004. case RES_FS_RULE_ALLOCATED:
  4005. /* detach rule */
  4006. err = mlx4_cmd(dev, base, 0, 0,
  4007. MLX4_QP_FLOW_STEERING_DETACH,
  4008. MLX4_CMD_TIME_CLASS_A,
  4009. MLX4_CMD_NATIVE);
  4010. spin_lock_irq(mlx4_tlock(dev));
  4011. rb_erase(&fs_rule->com.node,
  4012. &tracker->res_tree[RES_FS_RULE]);
  4013. list_del(&fs_rule->com.list);
  4014. spin_unlock_irq(mlx4_tlock(dev));
  4015. kfree(fs_rule);
  4016. state = 0;
  4017. break;
  4018. default:
  4019. state = 0;
  4020. }
  4021. }
  4022. }
  4023. spin_lock_irq(mlx4_tlock(dev));
  4024. }
  4025. spin_unlock_irq(mlx4_tlock(dev));
  4026. }
  4027. static void rem_slave_eqs(struct mlx4_dev *dev, int slave)
  4028. {
  4029. struct mlx4_priv *priv = mlx4_priv(dev);
  4030. struct mlx4_resource_tracker *tracker = &priv->mfunc.master.res_tracker;
  4031. struct list_head *eq_list =
  4032. &tracker->slave_list[slave].res_list[RES_EQ];
  4033. struct res_eq *eq;
  4034. struct res_eq *tmp;
  4035. int err;
  4036. int state;
  4037. LIST_HEAD(tlist);
  4038. int eqn;
  4039. err = move_all_busy(dev, slave, RES_EQ);
  4040. if (err)
  4041. mlx4_warn(dev, "rem_slave_eqs: Could not move all eqs - too busy for slave %d\n",
  4042. slave);
  4043. spin_lock_irq(mlx4_tlock(dev));
  4044. list_for_each_entry_safe(eq, tmp, eq_list, com.list) {
  4045. spin_unlock_irq(mlx4_tlock(dev));
  4046. if (eq->com.owner == slave) {
  4047. eqn = eq->com.res_id;
  4048. state = eq->com.from_state;
  4049. while (state != 0) {
  4050. switch (state) {
  4051. case RES_EQ_RESERVED:
  4052. spin_lock_irq(mlx4_tlock(dev));
  4053. rb_erase(&eq->com.node,
  4054. &tracker->res_tree[RES_EQ]);
  4055. list_del(&eq->com.list);
  4056. spin_unlock_irq(mlx4_tlock(dev));
  4057. kfree(eq);
  4058. state = 0;
  4059. break;
  4060. case RES_EQ_HW:
  4061. err = mlx4_cmd(dev, slave, eqn & 0x3ff,
  4062. 1, MLX4_CMD_HW2SW_EQ,
  4063. MLX4_CMD_TIME_CLASS_A,
  4064. MLX4_CMD_NATIVE);
  4065. if (err)
  4066. mlx4_dbg(dev, "rem_slave_eqs: failed to move slave %d eqs %d to SW ownership\n",
  4067. slave, eqn & 0x3ff);
  4068. atomic_dec(&eq->mtt->ref_count);
  4069. state = RES_EQ_RESERVED;
  4070. break;
  4071. default:
  4072. state = 0;
  4073. }
  4074. }
  4075. }
  4076. spin_lock_irq(mlx4_tlock(dev));
  4077. }
  4078. spin_unlock_irq(mlx4_tlock(dev));
  4079. }
  4080. static void rem_slave_counters(struct mlx4_dev *dev, int slave)
  4081. {
  4082. struct mlx4_priv *priv = mlx4_priv(dev);
  4083. struct mlx4_resource_tracker *tracker = &priv->mfunc.master.res_tracker;
  4084. struct list_head *counter_list =
  4085. &tracker->slave_list[slave].res_list[RES_COUNTER];
  4086. struct res_counter *counter;
  4087. struct res_counter *tmp;
  4088. int err;
  4089. int index;
  4090. err = move_all_busy(dev, slave, RES_COUNTER);
  4091. if (err)
  4092. mlx4_warn(dev, "rem_slave_counters: Could not move all counters - too busy for slave %d\n",
  4093. slave);
  4094. spin_lock_irq(mlx4_tlock(dev));
  4095. list_for_each_entry_safe(counter, tmp, counter_list, com.list) {
  4096. if (counter->com.owner == slave) {
  4097. index = counter->com.res_id;
  4098. rb_erase(&counter->com.node,
  4099. &tracker->res_tree[RES_COUNTER]);
  4100. list_del(&counter->com.list);
  4101. kfree(counter);
  4102. __mlx4_counter_free(dev, index);
  4103. mlx4_release_resource(dev, slave, RES_COUNTER, 1, 0);
  4104. }
  4105. }
  4106. spin_unlock_irq(mlx4_tlock(dev));
  4107. }
  4108. static void rem_slave_xrcdns(struct mlx4_dev *dev, int slave)
  4109. {
  4110. struct mlx4_priv *priv = mlx4_priv(dev);
  4111. struct mlx4_resource_tracker *tracker = &priv->mfunc.master.res_tracker;
  4112. struct list_head *xrcdn_list =
  4113. &tracker->slave_list[slave].res_list[RES_XRCD];
  4114. struct res_xrcdn *xrcd;
  4115. struct res_xrcdn *tmp;
  4116. int err;
  4117. int xrcdn;
  4118. err = move_all_busy(dev, slave, RES_XRCD);
  4119. if (err)
  4120. mlx4_warn(dev, "rem_slave_xrcdns: Could not move all xrcdns - too busy for slave %d\n",
  4121. slave);
  4122. spin_lock_irq(mlx4_tlock(dev));
  4123. list_for_each_entry_safe(xrcd, tmp, xrcdn_list, com.list) {
  4124. if (xrcd->com.owner == slave) {
  4125. xrcdn = xrcd->com.res_id;
  4126. rb_erase(&xrcd->com.node, &tracker->res_tree[RES_XRCD]);
  4127. list_del(&xrcd->com.list);
  4128. kfree(xrcd);
  4129. __mlx4_xrcd_free(dev, xrcdn);
  4130. }
  4131. }
  4132. spin_unlock_irq(mlx4_tlock(dev));
  4133. }
  4134. void mlx4_delete_all_resources_for_slave(struct mlx4_dev *dev, int slave)
  4135. {
  4136. struct mlx4_priv *priv = mlx4_priv(dev);
  4137. mlx4_reset_roce_gids(dev, slave);
  4138. mutex_lock(&priv->mfunc.master.res_tracker.slave_list[slave].mutex);
  4139. rem_slave_vlans(dev, slave);
  4140. rem_slave_macs(dev, slave);
  4141. rem_slave_fs_rule(dev, slave);
  4142. rem_slave_qps(dev, slave);
  4143. rem_slave_srqs(dev, slave);
  4144. rem_slave_cqs(dev, slave);
  4145. rem_slave_mrs(dev, slave);
  4146. rem_slave_eqs(dev, slave);
  4147. rem_slave_mtts(dev, slave);
  4148. rem_slave_counters(dev, slave);
  4149. rem_slave_xrcdns(dev, slave);
  4150. mutex_unlock(&priv->mfunc.master.res_tracker.slave_list[slave].mutex);
  4151. }
  4152. void mlx4_vf_immed_vlan_work_handler(struct work_struct *_work)
  4153. {
  4154. struct mlx4_vf_immed_vlan_work *work =
  4155. container_of(_work, struct mlx4_vf_immed_vlan_work, work);
  4156. struct mlx4_cmd_mailbox *mailbox;
  4157. struct mlx4_update_qp_context *upd_context;
  4158. struct mlx4_dev *dev = &work->priv->dev;
  4159. struct mlx4_resource_tracker *tracker =
  4160. &work->priv->mfunc.master.res_tracker;
  4161. struct list_head *qp_list =
  4162. &tracker->slave_list[work->slave].res_list[RES_QP];
  4163. struct res_qp *qp;
  4164. struct res_qp *tmp;
  4165. u64 qp_path_mask_vlan_ctrl =
  4166. ((1ULL << MLX4_UPD_QP_PATH_MASK_ETH_TX_BLOCK_UNTAGGED) |
  4167. (1ULL << MLX4_UPD_QP_PATH_MASK_ETH_TX_BLOCK_1P) |
  4168. (1ULL << MLX4_UPD_QP_PATH_MASK_ETH_TX_BLOCK_TAGGED) |
  4169. (1ULL << MLX4_UPD_QP_PATH_MASK_ETH_RX_BLOCK_UNTAGGED) |
  4170. (1ULL << MLX4_UPD_QP_PATH_MASK_ETH_RX_BLOCK_1P) |
  4171. (1ULL << MLX4_UPD_QP_PATH_MASK_ETH_RX_BLOCK_TAGGED));
  4172. u64 qp_path_mask = ((1ULL << MLX4_UPD_QP_PATH_MASK_VLAN_INDEX) |
  4173. (1ULL << MLX4_UPD_QP_PATH_MASK_FVL) |
  4174. (1ULL << MLX4_UPD_QP_PATH_MASK_CV) |
  4175. (1ULL << MLX4_UPD_QP_PATH_MASK_ETH_HIDE_CQE_VLAN) |
  4176. (1ULL << MLX4_UPD_QP_PATH_MASK_FEUP) |
  4177. (1ULL << MLX4_UPD_QP_PATH_MASK_FVL_RX) |
  4178. (1ULL << MLX4_UPD_QP_PATH_MASK_SCHED_QUEUE));
  4179. int err;
  4180. int port, errors = 0;
  4181. u8 vlan_control;
  4182. if (mlx4_is_slave(dev)) {
  4183. mlx4_warn(dev, "Trying to update-qp in slave %d\n",
  4184. work->slave);
  4185. goto out;
  4186. }
  4187. mailbox = mlx4_alloc_cmd_mailbox(dev);
  4188. if (IS_ERR(mailbox))
  4189. goto out;
  4190. if (work->flags & MLX4_VF_IMMED_VLAN_FLAG_LINK_DISABLE) /* block all */
  4191. vlan_control = MLX4_VLAN_CTRL_ETH_TX_BLOCK_TAGGED |
  4192. MLX4_VLAN_CTRL_ETH_TX_BLOCK_PRIO_TAGGED |
  4193. MLX4_VLAN_CTRL_ETH_TX_BLOCK_UNTAGGED |
  4194. MLX4_VLAN_CTRL_ETH_RX_BLOCK_PRIO_TAGGED |
  4195. MLX4_VLAN_CTRL_ETH_RX_BLOCK_UNTAGGED |
  4196. MLX4_VLAN_CTRL_ETH_RX_BLOCK_TAGGED;
  4197. else if (!work->vlan_id)
  4198. vlan_control = MLX4_VLAN_CTRL_ETH_TX_BLOCK_TAGGED |
  4199. MLX4_VLAN_CTRL_ETH_RX_BLOCK_TAGGED;
  4200. else
  4201. vlan_control = MLX4_VLAN_CTRL_ETH_TX_BLOCK_TAGGED |
  4202. MLX4_VLAN_CTRL_ETH_RX_BLOCK_PRIO_TAGGED |
  4203. MLX4_VLAN_CTRL_ETH_RX_BLOCK_UNTAGGED;
  4204. upd_context = mailbox->buf;
  4205. upd_context->qp_mask = cpu_to_be64(1ULL << MLX4_UPD_QP_MASK_VSD);
  4206. spin_lock_irq(mlx4_tlock(dev));
  4207. list_for_each_entry_safe(qp, tmp, qp_list, com.list) {
  4208. spin_unlock_irq(mlx4_tlock(dev));
  4209. if (qp->com.owner == work->slave) {
  4210. if (qp->com.from_state != RES_QP_HW ||
  4211. !qp->sched_queue || /* no INIT2RTR trans yet */
  4212. mlx4_is_qp_reserved(dev, qp->local_qpn) ||
  4213. qp->qpc_flags & (1 << MLX4_RSS_QPC_FLAG_OFFSET)) {
  4214. spin_lock_irq(mlx4_tlock(dev));
  4215. continue;
  4216. }
  4217. port = (qp->sched_queue >> 6 & 1) + 1;
  4218. if (port != work->port) {
  4219. spin_lock_irq(mlx4_tlock(dev));
  4220. continue;
  4221. }
  4222. if (MLX4_QP_ST_RC == ((qp->qpc_flags >> 16) & 0xff))
  4223. upd_context->primary_addr_path_mask = cpu_to_be64(qp_path_mask);
  4224. else
  4225. upd_context->primary_addr_path_mask =
  4226. cpu_to_be64(qp_path_mask | qp_path_mask_vlan_ctrl);
  4227. if (work->vlan_id == MLX4_VGT) {
  4228. upd_context->qp_context.param3 = qp->param3;
  4229. upd_context->qp_context.pri_path.vlan_control = qp->vlan_control;
  4230. upd_context->qp_context.pri_path.fvl_rx = qp->fvl_rx;
  4231. upd_context->qp_context.pri_path.vlan_index = qp->vlan_index;
  4232. upd_context->qp_context.pri_path.fl = qp->pri_path_fl;
  4233. upd_context->qp_context.pri_path.feup = qp->feup;
  4234. upd_context->qp_context.pri_path.sched_queue =
  4235. qp->sched_queue;
  4236. } else {
  4237. upd_context->qp_context.param3 = qp->param3 & ~cpu_to_be32(MLX4_STRIP_VLAN);
  4238. upd_context->qp_context.pri_path.vlan_control = vlan_control;
  4239. upd_context->qp_context.pri_path.vlan_index = work->vlan_ix;
  4240. upd_context->qp_context.pri_path.fvl_rx =
  4241. qp->fvl_rx | MLX4_FVL_RX_FORCE_ETH_VLAN;
  4242. upd_context->qp_context.pri_path.fl =
  4243. qp->pri_path_fl | MLX4_FL_CV | MLX4_FL_ETH_HIDE_CQE_VLAN;
  4244. upd_context->qp_context.pri_path.feup =
  4245. qp->feup | MLX4_FEUP_FORCE_ETH_UP | MLX4_FVL_FORCE_ETH_VLAN;
  4246. upd_context->qp_context.pri_path.sched_queue =
  4247. qp->sched_queue & 0xC7;
  4248. upd_context->qp_context.pri_path.sched_queue |=
  4249. ((work->qos & 0x7) << 3);
  4250. upd_context->qp_mask |=
  4251. cpu_to_be64(1ULL <<
  4252. MLX4_UPD_QP_MASK_QOS_VPP);
  4253. upd_context->qp_context.qos_vport =
  4254. work->qos_vport;
  4255. }
  4256. err = mlx4_cmd(dev, mailbox->dma,
  4257. qp->local_qpn & 0xffffff,
  4258. 0, MLX4_CMD_UPDATE_QP,
  4259. MLX4_CMD_TIME_CLASS_C, MLX4_CMD_NATIVE);
  4260. if (err) {
  4261. mlx4_info(dev, "UPDATE_QP failed for slave %d, port %d, qpn %d (%d)\n",
  4262. work->slave, port, qp->local_qpn, err);
  4263. errors++;
  4264. }
  4265. }
  4266. spin_lock_irq(mlx4_tlock(dev));
  4267. }
  4268. spin_unlock_irq(mlx4_tlock(dev));
  4269. mlx4_free_cmd_mailbox(dev, mailbox);
  4270. if (errors)
  4271. mlx4_err(dev, "%d UPDATE_QP failures for slave %d, port %d\n",
  4272. errors, work->slave, work->port);
  4273. /* unregister previous vlan_id if needed and we had no errors
  4274. * while updating the QPs
  4275. */
  4276. if (work->flags & MLX4_VF_IMMED_VLAN_FLAG_VLAN && !errors &&
  4277. NO_INDX != work->orig_vlan_ix)
  4278. __mlx4_unregister_vlan(&work->priv->dev, work->port,
  4279. work->orig_vlan_id);
  4280. out:
  4281. kfree(work);
  4282. return;
  4283. }