acpi_lpss.c 25 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988
  1. /*
  2. * ACPI support for Intel Lynxpoint LPSS.
  3. *
  4. * Copyright (C) 2013, Intel Corporation
  5. * Authors: Mika Westerberg <mika.westerberg@linux.intel.com>
  6. * Rafael J. Wysocki <rafael.j.wysocki@intel.com>
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License version 2 as
  10. * published by the Free Software Foundation.
  11. */
  12. #include <linux/acpi.h>
  13. #include <linux/clkdev.h>
  14. #include <linux/clk-provider.h>
  15. #include <linux/err.h>
  16. #include <linux/io.h>
  17. #include <linux/mutex.h>
  18. #include <linux/platform_device.h>
  19. #include <linux/platform_data/clk-lpss.h>
  20. #include <linux/platform_data/x86/pmc_atom.h>
  21. #include <linux/pm_domain.h>
  22. #include <linux/pm_runtime.h>
  23. #include <linux/pwm.h>
  24. #include <linux/delay.h>
  25. #include "internal.h"
  26. ACPI_MODULE_NAME("acpi_lpss");
  27. #ifdef CONFIG_X86_INTEL_LPSS
  28. #include <asm/cpu_device_id.h>
  29. #include <asm/intel-family.h>
  30. #include <asm/iosf_mbi.h>
  31. #define LPSS_ADDR(desc) ((unsigned long)&desc)
  32. #define LPSS_CLK_SIZE 0x04
  33. #define LPSS_LTR_SIZE 0x18
  34. /* Offsets relative to LPSS_PRIVATE_OFFSET */
  35. #define LPSS_CLK_DIVIDER_DEF_MASK (BIT(1) | BIT(16))
  36. #define LPSS_RESETS 0x04
  37. #define LPSS_RESETS_RESET_FUNC BIT(0)
  38. #define LPSS_RESETS_RESET_APB BIT(1)
  39. #define LPSS_GENERAL 0x08
  40. #define LPSS_GENERAL_LTR_MODE_SW BIT(2)
  41. #define LPSS_GENERAL_UART_RTS_OVRD BIT(3)
  42. #define LPSS_SW_LTR 0x10
  43. #define LPSS_AUTO_LTR 0x14
  44. #define LPSS_LTR_SNOOP_REQ BIT(15)
  45. #define LPSS_LTR_SNOOP_MASK 0x0000FFFF
  46. #define LPSS_LTR_SNOOP_LAT_1US 0x800
  47. #define LPSS_LTR_SNOOP_LAT_32US 0xC00
  48. #define LPSS_LTR_SNOOP_LAT_SHIFT 5
  49. #define LPSS_LTR_SNOOP_LAT_CUTOFF 3000
  50. #define LPSS_LTR_MAX_VAL 0x3FF
  51. #define LPSS_TX_INT 0x20
  52. #define LPSS_TX_INT_MASK BIT(1)
  53. #define LPSS_PRV_REG_COUNT 9
  54. /* LPSS Flags */
  55. #define LPSS_CLK BIT(0)
  56. #define LPSS_CLK_GATE BIT(1)
  57. #define LPSS_CLK_DIVIDER BIT(2)
  58. #define LPSS_LTR BIT(3)
  59. #define LPSS_SAVE_CTX BIT(4)
  60. #define LPSS_NO_D3_DELAY BIT(5)
  61. struct lpss_private_data;
  62. struct lpss_device_desc {
  63. unsigned int flags;
  64. const char *clk_con_id;
  65. unsigned int prv_offset;
  66. size_t prv_size_override;
  67. struct property_entry *properties;
  68. void (*setup)(struct lpss_private_data *pdata);
  69. };
  70. static const struct lpss_device_desc lpss_dma_desc = {
  71. .flags = LPSS_CLK,
  72. };
  73. struct lpss_private_data {
  74. void __iomem *mmio_base;
  75. resource_size_t mmio_size;
  76. unsigned int fixed_clk_rate;
  77. struct clk *clk;
  78. const struct lpss_device_desc *dev_desc;
  79. u32 prv_reg_ctx[LPSS_PRV_REG_COUNT];
  80. };
  81. /* LPSS run time quirks */
  82. static unsigned int lpss_quirks;
  83. /*
  84. * LPSS_QUIRK_ALWAYS_POWER_ON: override power state for LPSS DMA device.
  85. *
  86. * The LPSS DMA controller has neither _PS0 nor _PS3 method. Moreover
  87. * it can be powered off automatically whenever the last LPSS device goes down.
  88. * In case of no power any access to the DMA controller will hang the system.
  89. * The behaviour is reproduced on some HP laptops based on Intel BayTrail as
  90. * well as on ASuS T100TA transformer.
  91. *
  92. * This quirk overrides power state of entire LPSS island to keep DMA powered
  93. * on whenever we have at least one other device in use.
  94. */
  95. #define LPSS_QUIRK_ALWAYS_POWER_ON BIT(0)
  96. /* UART Component Parameter Register */
  97. #define LPSS_UART_CPR 0xF4
  98. #define LPSS_UART_CPR_AFCE BIT(4)
  99. static void lpss_uart_setup(struct lpss_private_data *pdata)
  100. {
  101. unsigned int offset;
  102. u32 val;
  103. offset = pdata->dev_desc->prv_offset + LPSS_TX_INT;
  104. val = readl(pdata->mmio_base + offset);
  105. writel(val | LPSS_TX_INT_MASK, pdata->mmio_base + offset);
  106. val = readl(pdata->mmio_base + LPSS_UART_CPR);
  107. if (!(val & LPSS_UART_CPR_AFCE)) {
  108. offset = pdata->dev_desc->prv_offset + LPSS_GENERAL;
  109. val = readl(pdata->mmio_base + offset);
  110. val |= LPSS_GENERAL_UART_RTS_OVRD;
  111. writel(val, pdata->mmio_base + offset);
  112. }
  113. }
  114. static void lpss_deassert_reset(struct lpss_private_data *pdata)
  115. {
  116. unsigned int offset;
  117. u32 val;
  118. offset = pdata->dev_desc->prv_offset + LPSS_RESETS;
  119. val = readl(pdata->mmio_base + offset);
  120. val |= LPSS_RESETS_RESET_APB | LPSS_RESETS_RESET_FUNC;
  121. writel(val, pdata->mmio_base + offset);
  122. }
  123. #define LPSS_I2C_ENABLE 0x6c
  124. static void byt_i2c_setup(struct lpss_private_data *pdata)
  125. {
  126. lpss_deassert_reset(pdata);
  127. if (readl(pdata->mmio_base + pdata->dev_desc->prv_offset))
  128. pdata->fixed_clk_rate = 133000000;
  129. writel(0, pdata->mmio_base + LPSS_I2C_ENABLE);
  130. }
  131. /* BSW PWM used for backlight control by the i915 driver */
  132. static struct pwm_lookup bsw_pwm_lookup[] = {
  133. PWM_LOOKUP_WITH_MODULE("80862288:00", 0, "0000:00:02.0",
  134. "pwm_backlight", 0, PWM_POLARITY_NORMAL,
  135. "pwm-lpss-platform"),
  136. };
  137. static void bsw_pwm_setup(struct lpss_private_data *pdata)
  138. {
  139. pwm_add_table(bsw_pwm_lookup, ARRAY_SIZE(bsw_pwm_lookup));
  140. }
  141. static const struct lpss_device_desc lpt_dev_desc = {
  142. .flags = LPSS_CLK | LPSS_CLK_GATE | LPSS_CLK_DIVIDER | LPSS_LTR,
  143. .prv_offset = 0x800,
  144. };
  145. static const struct lpss_device_desc lpt_i2c_dev_desc = {
  146. .flags = LPSS_CLK | LPSS_CLK_GATE | LPSS_LTR,
  147. .prv_offset = 0x800,
  148. };
  149. static struct property_entry uart_properties[] = {
  150. PROPERTY_ENTRY_U32("reg-io-width", 4),
  151. PROPERTY_ENTRY_U32("reg-shift", 2),
  152. PROPERTY_ENTRY_BOOL("snps,uart-16550-compatible"),
  153. { },
  154. };
  155. static const struct lpss_device_desc lpt_uart_dev_desc = {
  156. .flags = LPSS_CLK | LPSS_CLK_GATE | LPSS_CLK_DIVIDER | LPSS_LTR,
  157. .clk_con_id = "baudclk",
  158. .prv_offset = 0x800,
  159. .setup = lpss_uart_setup,
  160. .properties = uart_properties,
  161. };
  162. static const struct lpss_device_desc lpt_sdio_dev_desc = {
  163. .flags = LPSS_LTR,
  164. .prv_offset = 0x1000,
  165. .prv_size_override = 0x1018,
  166. };
  167. static const struct lpss_device_desc byt_pwm_dev_desc = {
  168. .flags = LPSS_SAVE_CTX,
  169. };
  170. static const struct lpss_device_desc bsw_pwm_dev_desc = {
  171. .flags = LPSS_SAVE_CTX | LPSS_NO_D3_DELAY,
  172. .setup = bsw_pwm_setup,
  173. };
  174. static const struct lpss_device_desc byt_uart_dev_desc = {
  175. .flags = LPSS_CLK | LPSS_CLK_GATE | LPSS_CLK_DIVIDER | LPSS_SAVE_CTX,
  176. .clk_con_id = "baudclk",
  177. .prv_offset = 0x800,
  178. .setup = lpss_uart_setup,
  179. .properties = uart_properties,
  180. };
  181. static const struct lpss_device_desc bsw_uart_dev_desc = {
  182. .flags = LPSS_CLK | LPSS_CLK_GATE | LPSS_CLK_DIVIDER | LPSS_SAVE_CTX
  183. | LPSS_NO_D3_DELAY,
  184. .clk_con_id = "baudclk",
  185. .prv_offset = 0x800,
  186. .setup = lpss_uart_setup,
  187. .properties = uart_properties,
  188. };
  189. static const struct lpss_device_desc byt_spi_dev_desc = {
  190. .flags = LPSS_CLK | LPSS_CLK_GATE | LPSS_CLK_DIVIDER | LPSS_SAVE_CTX,
  191. .prv_offset = 0x400,
  192. };
  193. static const struct lpss_device_desc byt_sdio_dev_desc = {
  194. .flags = LPSS_CLK,
  195. };
  196. static const struct lpss_device_desc byt_i2c_dev_desc = {
  197. .flags = LPSS_CLK | LPSS_SAVE_CTX,
  198. .prv_offset = 0x800,
  199. .setup = byt_i2c_setup,
  200. };
  201. static const struct lpss_device_desc bsw_i2c_dev_desc = {
  202. .flags = LPSS_CLK | LPSS_SAVE_CTX | LPSS_NO_D3_DELAY,
  203. .prv_offset = 0x800,
  204. .setup = byt_i2c_setup,
  205. };
  206. static const struct lpss_device_desc bsw_spi_dev_desc = {
  207. .flags = LPSS_CLK | LPSS_CLK_GATE | LPSS_CLK_DIVIDER | LPSS_SAVE_CTX
  208. | LPSS_NO_D3_DELAY,
  209. .prv_offset = 0x400,
  210. .setup = lpss_deassert_reset,
  211. };
  212. #define ICPU(model) { X86_VENDOR_INTEL, 6, model, X86_FEATURE_ANY, }
  213. static const struct x86_cpu_id lpss_cpu_ids[] = {
  214. ICPU(INTEL_FAM6_ATOM_SILVERMONT1), /* Valleyview, Bay Trail */
  215. ICPU(INTEL_FAM6_ATOM_AIRMONT), /* Braswell, Cherry Trail */
  216. {}
  217. };
  218. #else
  219. #define LPSS_ADDR(desc) (0UL)
  220. #endif /* CONFIG_X86_INTEL_LPSS */
  221. static const struct acpi_device_id acpi_lpss_device_ids[] = {
  222. /* Generic LPSS devices */
  223. { "INTL9C60", LPSS_ADDR(lpss_dma_desc) },
  224. /* Lynxpoint LPSS devices */
  225. { "INT33C0", LPSS_ADDR(lpt_dev_desc) },
  226. { "INT33C1", LPSS_ADDR(lpt_dev_desc) },
  227. { "INT33C2", LPSS_ADDR(lpt_i2c_dev_desc) },
  228. { "INT33C3", LPSS_ADDR(lpt_i2c_dev_desc) },
  229. { "INT33C4", LPSS_ADDR(lpt_uart_dev_desc) },
  230. { "INT33C5", LPSS_ADDR(lpt_uart_dev_desc) },
  231. { "INT33C6", LPSS_ADDR(lpt_sdio_dev_desc) },
  232. { "INT33C7", },
  233. /* BayTrail LPSS devices */
  234. { "80860F09", LPSS_ADDR(byt_pwm_dev_desc) },
  235. { "80860F0A", LPSS_ADDR(byt_uart_dev_desc) },
  236. { "80860F0E", LPSS_ADDR(byt_spi_dev_desc) },
  237. { "80860F14", LPSS_ADDR(byt_sdio_dev_desc) },
  238. { "80860F41", LPSS_ADDR(byt_i2c_dev_desc) },
  239. { "INT33B2", },
  240. { "INT33FC", },
  241. /* Braswell LPSS devices */
  242. { "80862288", LPSS_ADDR(bsw_pwm_dev_desc) },
  243. { "8086228A", LPSS_ADDR(bsw_uart_dev_desc) },
  244. { "8086228E", LPSS_ADDR(bsw_spi_dev_desc) },
  245. { "808622C1", LPSS_ADDR(bsw_i2c_dev_desc) },
  246. /* Broadwell LPSS devices */
  247. { "INT3430", LPSS_ADDR(lpt_dev_desc) },
  248. { "INT3431", LPSS_ADDR(lpt_dev_desc) },
  249. { "INT3432", LPSS_ADDR(lpt_i2c_dev_desc) },
  250. { "INT3433", LPSS_ADDR(lpt_i2c_dev_desc) },
  251. { "INT3434", LPSS_ADDR(lpt_uart_dev_desc) },
  252. { "INT3435", LPSS_ADDR(lpt_uart_dev_desc) },
  253. { "INT3436", LPSS_ADDR(lpt_sdio_dev_desc) },
  254. { "INT3437", },
  255. /* Wildcat Point LPSS devices */
  256. { "INT3438", LPSS_ADDR(lpt_dev_desc) },
  257. { }
  258. };
  259. #ifdef CONFIG_X86_INTEL_LPSS
  260. static int is_memory(struct acpi_resource *res, void *not_used)
  261. {
  262. struct resource r;
  263. return !acpi_dev_resource_memory(res, &r);
  264. }
  265. /* LPSS main clock device. */
  266. static struct platform_device *lpss_clk_dev;
  267. static inline void lpt_register_clock_device(void)
  268. {
  269. lpss_clk_dev = platform_device_register_simple("clk-lpt", -1, NULL, 0);
  270. }
  271. static int register_device_clock(struct acpi_device *adev,
  272. struct lpss_private_data *pdata)
  273. {
  274. const struct lpss_device_desc *dev_desc = pdata->dev_desc;
  275. const char *devname = dev_name(&adev->dev);
  276. struct clk *clk = ERR_PTR(-ENODEV);
  277. struct lpss_clk_data *clk_data;
  278. const char *parent, *clk_name;
  279. void __iomem *prv_base;
  280. if (!lpss_clk_dev)
  281. lpt_register_clock_device();
  282. clk_data = platform_get_drvdata(lpss_clk_dev);
  283. if (!clk_data)
  284. return -ENODEV;
  285. clk = clk_data->clk;
  286. if (!pdata->mmio_base
  287. || pdata->mmio_size < dev_desc->prv_offset + LPSS_CLK_SIZE)
  288. return -ENODATA;
  289. parent = clk_data->name;
  290. prv_base = pdata->mmio_base + dev_desc->prv_offset;
  291. if (pdata->fixed_clk_rate) {
  292. clk = clk_register_fixed_rate(NULL, devname, parent, 0,
  293. pdata->fixed_clk_rate);
  294. goto out;
  295. }
  296. if (dev_desc->flags & LPSS_CLK_GATE) {
  297. clk = clk_register_gate(NULL, devname, parent, 0,
  298. prv_base, 0, 0, NULL);
  299. parent = devname;
  300. }
  301. if (dev_desc->flags & LPSS_CLK_DIVIDER) {
  302. /* Prevent division by zero */
  303. if (!readl(prv_base))
  304. writel(LPSS_CLK_DIVIDER_DEF_MASK, prv_base);
  305. clk_name = kasprintf(GFP_KERNEL, "%s-div", devname);
  306. if (!clk_name)
  307. return -ENOMEM;
  308. clk = clk_register_fractional_divider(NULL, clk_name, parent,
  309. 0, prv_base,
  310. 1, 15, 16, 15, 0, NULL);
  311. parent = clk_name;
  312. clk_name = kasprintf(GFP_KERNEL, "%s-update", devname);
  313. if (!clk_name) {
  314. kfree(parent);
  315. return -ENOMEM;
  316. }
  317. clk = clk_register_gate(NULL, clk_name, parent,
  318. CLK_SET_RATE_PARENT | CLK_SET_RATE_GATE,
  319. prv_base, 31, 0, NULL);
  320. kfree(parent);
  321. kfree(clk_name);
  322. }
  323. out:
  324. if (IS_ERR(clk))
  325. return PTR_ERR(clk);
  326. pdata->clk = clk;
  327. clk_register_clkdev(clk, dev_desc->clk_con_id, devname);
  328. return 0;
  329. }
  330. static int acpi_lpss_create_device(struct acpi_device *adev,
  331. const struct acpi_device_id *id)
  332. {
  333. const struct lpss_device_desc *dev_desc;
  334. struct lpss_private_data *pdata;
  335. struct resource_entry *rentry;
  336. struct list_head resource_list;
  337. struct platform_device *pdev;
  338. int ret;
  339. dev_desc = (const struct lpss_device_desc *)id->driver_data;
  340. if (!dev_desc) {
  341. pdev = acpi_create_platform_device(adev, NULL);
  342. return IS_ERR_OR_NULL(pdev) ? PTR_ERR(pdev) : 1;
  343. }
  344. pdata = kzalloc(sizeof(*pdata), GFP_KERNEL);
  345. if (!pdata)
  346. return -ENOMEM;
  347. INIT_LIST_HEAD(&resource_list);
  348. ret = acpi_dev_get_resources(adev, &resource_list, is_memory, NULL);
  349. if (ret < 0)
  350. goto err_out;
  351. list_for_each_entry(rentry, &resource_list, node)
  352. if (resource_type(rentry->res) == IORESOURCE_MEM) {
  353. if (dev_desc->prv_size_override)
  354. pdata->mmio_size = dev_desc->prv_size_override;
  355. else
  356. pdata->mmio_size = resource_size(rentry->res);
  357. pdata->mmio_base = ioremap(rentry->res->start,
  358. pdata->mmio_size);
  359. break;
  360. }
  361. acpi_dev_free_resource_list(&resource_list);
  362. if (!pdata->mmio_base) {
  363. ret = -ENOMEM;
  364. goto err_out;
  365. }
  366. pdata->dev_desc = dev_desc;
  367. if (dev_desc->setup)
  368. dev_desc->setup(pdata);
  369. if (dev_desc->flags & LPSS_CLK) {
  370. ret = register_device_clock(adev, pdata);
  371. if (ret) {
  372. /* Skip the device, but continue the namespace scan. */
  373. ret = 0;
  374. goto err_out;
  375. }
  376. }
  377. /*
  378. * This works around a known issue in ACPI tables where LPSS devices
  379. * have _PS0 and _PS3 without _PSC (and no power resources), so
  380. * acpi_bus_init_power() will assume that the BIOS has put them into D0.
  381. */
  382. ret = acpi_device_fix_up_power(adev);
  383. if (ret) {
  384. /* Skip the device, but continue the namespace scan. */
  385. ret = 0;
  386. goto err_out;
  387. }
  388. adev->driver_data = pdata;
  389. pdev = acpi_create_platform_device(adev, dev_desc->properties);
  390. if (!IS_ERR_OR_NULL(pdev)) {
  391. return 1;
  392. }
  393. ret = PTR_ERR(pdev);
  394. adev->driver_data = NULL;
  395. err_out:
  396. kfree(pdata);
  397. return ret;
  398. }
  399. static u32 __lpss_reg_read(struct lpss_private_data *pdata, unsigned int reg)
  400. {
  401. return readl(pdata->mmio_base + pdata->dev_desc->prv_offset + reg);
  402. }
  403. static void __lpss_reg_write(u32 val, struct lpss_private_data *pdata,
  404. unsigned int reg)
  405. {
  406. writel(val, pdata->mmio_base + pdata->dev_desc->prv_offset + reg);
  407. }
  408. static int lpss_reg_read(struct device *dev, unsigned int reg, u32 *val)
  409. {
  410. struct acpi_device *adev;
  411. struct lpss_private_data *pdata;
  412. unsigned long flags;
  413. int ret;
  414. ret = acpi_bus_get_device(ACPI_HANDLE(dev), &adev);
  415. if (WARN_ON(ret))
  416. return ret;
  417. spin_lock_irqsave(&dev->power.lock, flags);
  418. if (pm_runtime_suspended(dev)) {
  419. ret = -EAGAIN;
  420. goto out;
  421. }
  422. pdata = acpi_driver_data(adev);
  423. if (WARN_ON(!pdata || !pdata->mmio_base)) {
  424. ret = -ENODEV;
  425. goto out;
  426. }
  427. *val = __lpss_reg_read(pdata, reg);
  428. out:
  429. spin_unlock_irqrestore(&dev->power.lock, flags);
  430. return ret;
  431. }
  432. static ssize_t lpss_ltr_show(struct device *dev, struct device_attribute *attr,
  433. char *buf)
  434. {
  435. u32 ltr_value = 0;
  436. unsigned int reg;
  437. int ret;
  438. reg = strcmp(attr->attr.name, "auto_ltr") ? LPSS_SW_LTR : LPSS_AUTO_LTR;
  439. ret = lpss_reg_read(dev, reg, &ltr_value);
  440. if (ret)
  441. return ret;
  442. return snprintf(buf, PAGE_SIZE, "%08x\n", ltr_value);
  443. }
  444. static ssize_t lpss_ltr_mode_show(struct device *dev,
  445. struct device_attribute *attr, char *buf)
  446. {
  447. u32 ltr_mode = 0;
  448. char *outstr;
  449. int ret;
  450. ret = lpss_reg_read(dev, LPSS_GENERAL, &ltr_mode);
  451. if (ret)
  452. return ret;
  453. outstr = (ltr_mode & LPSS_GENERAL_LTR_MODE_SW) ? "sw" : "auto";
  454. return sprintf(buf, "%s\n", outstr);
  455. }
  456. static DEVICE_ATTR(auto_ltr, S_IRUSR, lpss_ltr_show, NULL);
  457. static DEVICE_ATTR(sw_ltr, S_IRUSR, lpss_ltr_show, NULL);
  458. static DEVICE_ATTR(ltr_mode, S_IRUSR, lpss_ltr_mode_show, NULL);
  459. static struct attribute *lpss_attrs[] = {
  460. &dev_attr_auto_ltr.attr,
  461. &dev_attr_sw_ltr.attr,
  462. &dev_attr_ltr_mode.attr,
  463. NULL,
  464. };
  465. static struct attribute_group lpss_attr_group = {
  466. .attrs = lpss_attrs,
  467. .name = "lpss_ltr",
  468. };
  469. static void acpi_lpss_set_ltr(struct device *dev, s32 val)
  470. {
  471. struct lpss_private_data *pdata = acpi_driver_data(ACPI_COMPANION(dev));
  472. u32 ltr_mode, ltr_val;
  473. ltr_mode = __lpss_reg_read(pdata, LPSS_GENERAL);
  474. if (val < 0) {
  475. if (ltr_mode & LPSS_GENERAL_LTR_MODE_SW) {
  476. ltr_mode &= ~LPSS_GENERAL_LTR_MODE_SW;
  477. __lpss_reg_write(ltr_mode, pdata, LPSS_GENERAL);
  478. }
  479. return;
  480. }
  481. ltr_val = __lpss_reg_read(pdata, LPSS_SW_LTR) & ~LPSS_LTR_SNOOP_MASK;
  482. if (val >= LPSS_LTR_SNOOP_LAT_CUTOFF) {
  483. ltr_val |= LPSS_LTR_SNOOP_LAT_32US;
  484. val = LPSS_LTR_MAX_VAL;
  485. } else if (val > LPSS_LTR_MAX_VAL) {
  486. ltr_val |= LPSS_LTR_SNOOP_LAT_32US | LPSS_LTR_SNOOP_REQ;
  487. val >>= LPSS_LTR_SNOOP_LAT_SHIFT;
  488. } else {
  489. ltr_val |= LPSS_LTR_SNOOP_LAT_1US | LPSS_LTR_SNOOP_REQ;
  490. }
  491. ltr_val |= val;
  492. __lpss_reg_write(ltr_val, pdata, LPSS_SW_LTR);
  493. if (!(ltr_mode & LPSS_GENERAL_LTR_MODE_SW)) {
  494. ltr_mode |= LPSS_GENERAL_LTR_MODE_SW;
  495. __lpss_reg_write(ltr_mode, pdata, LPSS_GENERAL);
  496. }
  497. }
  498. #ifdef CONFIG_PM
  499. /**
  500. * acpi_lpss_save_ctx() - Save the private registers of LPSS device
  501. * @dev: LPSS device
  502. * @pdata: pointer to the private data of the LPSS device
  503. *
  504. * Most LPSS devices have private registers which may loose their context when
  505. * the device is powered down. acpi_lpss_save_ctx() saves those registers into
  506. * prv_reg_ctx array.
  507. */
  508. static void acpi_lpss_save_ctx(struct device *dev,
  509. struct lpss_private_data *pdata)
  510. {
  511. unsigned int i;
  512. for (i = 0; i < LPSS_PRV_REG_COUNT; i++) {
  513. unsigned long offset = i * sizeof(u32);
  514. pdata->prv_reg_ctx[i] = __lpss_reg_read(pdata, offset);
  515. dev_dbg(dev, "saving 0x%08x from LPSS reg at offset 0x%02lx\n",
  516. pdata->prv_reg_ctx[i], offset);
  517. }
  518. }
  519. /**
  520. * acpi_lpss_restore_ctx() - Restore the private registers of LPSS device
  521. * @dev: LPSS device
  522. * @pdata: pointer to the private data of the LPSS device
  523. *
  524. * Restores the registers that were previously stored with acpi_lpss_save_ctx().
  525. */
  526. static void acpi_lpss_restore_ctx(struct device *dev,
  527. struct lpss_private_data *pdata)
  528. {
  529. unsigned int i;
  530. for (i = 0; i < LPSS_PRV_REG_COUNT; i++) {
  531. unsigned long offset = i * sizeof(u32);
  532. __lpss_reg_write(pdata->prv_reg_ctx[i], pdata, offset);
  533. dev_dbg(dev, "restoring 0x%08x to LPSS reg at offset 0x%02lx\n",
  534. pdata->prv_reg_ctx[i], offset);
  535. }
  536. }
  537. static void acpi_lpss_d3_to_d0_delay(struct lpss_private_data *pdata)
  538. {
  539. /*
  540. * The following delay is needed or the subsequent write operations may
  541. * fail. The LPSS devices are actually PCI devices and the PCI spec
  542. * expects 10ms delay before the device can be accessed after D3 to D0
  543. * transition. However some platforms like BSW does not need this delay.
  544. */
  545. unsigned int delay = 10; /* default 10ms delay */
  546. if (pdata->dev_desc->flags & LPSS_NO_D3_DELAY)
  547. delay = 0;
  548. msleep(delay);
  549. }
  550. static int acpi_lpss_activate(struct device *dev)
  551. {
  552. struct lpss_private_data *pdata = acpi_driver_data(ACPI_COMPANION(dev));
  553. int ret;
  554. ret = acpi_dev_runtime_resume(dev);
  555. if (ret)
  556. return ret;
  557. acpi_lpss_d3_to_d0_delay(pdata);
  558. /*
  559. * This is called only on ->probe() stage where a device is either in
  560. * known state defined by BIOS or most likely powered off. Due to this
  561. * we have to deassert reset line to be sure that ->probe() will
  562. * recognize the device.
  563. */
  564. if (pdata->dev_desc->flags & LPSS_SAVE_CTX)
  565. lpss_deassert_reset(pdata);
  566. return 0;
  567. }
  568. static void acpi_lpss_dismiss(struct device *dev)
  569. {
  570. acpi_dev_runtime_suspend(dev);
  571. }
  572. #ifdef CONFIG_PM_SLEEP
  573. static int acpi_lpss_suspend_late(struct device *dev)
  574. {
  575. struct lpss_private_data *pdata = acpi_driver_data(ACPI_COMPANION(dev));
  576. int ret;
  577. ret = pm_generic_suspend_late(dev);
  578. if (ret)
  579. return ret;
  580. if (pdata->dev_desc->flags & LPSS_SAVE_CTX)
  581. acpi_lpss_save_ctx(dev, pdata);
  582. return acpi_dev_suspend_late(dev);
  583. }
  584. static int acpi_lpss_resume_early(struct device *dev)
  585. {
  586. struct lpss_private_data *pdata = acpi_driver_data(ACPI_COMPANION(dev));
  587. int ret;
  588. ret = acpi_dev_resume_early(dev);
  589. if (ret)
  590. return ret;
  591. acpi_lpss_d3_to_d0_delay(pdata);
  592. if (pdata->dev_desc->flags & LPSS_SAVE_CTX)
  593. acpi_lpss_restore_ctx(dev, pdata);
  594. return pm_generic_resume_early(dev);
  595. }
  596. #endif /* CONFIG_PM_SLEEP */
  597. /* IOSF SB for LPSS island */
  598. #define LPSS_IOSF_UNIT_LPIOEP 0xA0
  599. #define LPSS_IOSF_UNIT_LPIO1 0xAB
  600. #define LPSS_IOSF_UNIT_LPIO2 0xAC
  601. #define LPSS_IOSF_PMCSR 0x84
  602. #define LPSS_PMCSR_D0 0
  603. #define LPSS_PMCSR_D3hot 3
  604. #define LPSS_PMCSR_Dx_MASK GENMASK(1, 0)
  605. #define LPSS_IOSF_GPIODEF0 0x154
  606. #define LPSS_GPIODEF0_DMA1_D3 BIT(2)
  607. #define LPSS_GPIODEF0_DMA2_D3 BIT(3)
  608. #define LPSS_GPIODEF0_DMA_D3_MASK GENMASK(3, 2)
  609. #define LPSS_GPIODEF0_DMA_LLP BIT(13)
  610. static DEFINE_MUTEX(lpss_iosf_mutex);
  611. static void lpss_iosf_enter_d3_state(void)
  612. {
  613. u32 value1 = 0;
  614. u32 mask1 = LPSS_GPIODEF0_DMA_D3_MASK | LPSS_GPIODEF0_DMA_LLP;
  615. u32 value2 = LPSS_PMCSR_D3hot;
  616. u32 mask2 = LPSS_PMCSR_Dx_MASK;
  617. /*
  618. * PMC provides an information about actual status of the LPSS devices.
  619. * Here we read the values related to LPSS power island, i.e. LPSS
  620. * devices, excluding both LPSS DMA controllers, along with SCC domain.
  621. */
  622. u32 func_dis, d3_sts_0, pmc_status, pmc_mask = 0xfe000ffe;
  623. int ret;
  624. ret = pmc_atom_read(PMC_FUNC_DIS, &func_dis);
  625. if (ret)
  626. return;
  627. mutex_lock(&lpss_iosf_mutex);
  628. ret = pmc_atom_read(PMC_D3_STS_0, &d3_sts_0);
  629. if (ret)
  630. goto exit;
  631. /*
  632. * Get the status of entire LPSS power island per device basis.
  633. * Shutdown both LPSS DMA controllers if and only if all other devices
  634. * are already in D3hot.
  635. */
  636. pmc_status = (~(d3_sts_0 | func_dis)) & pmc_mask;
  637. if (pmc_status)
  638. goto exit;
  639. iosf_mbi_modify(LPSS_IOSF_UNIT_LPIO1, MBI_CFG_WRITE,
  640. LPSS_IOSF_PMCSR, value2, mask2);
  641. iosf_mbi_modify(LPSS_IOSF_UNIT_LPIO2, MBI_CFG_WRITE,
  642. LPSS_IOSF_PMCSR, value2, mask2);
  643. iosf_mbi_modify(LPSS_IOSF_UNIT_LPIOEP, MBI_CR_WRITE,
  644. LPSS_IOSF_GPIODEF0, value1, mask1);
  645. exit:
  646. mutex_unlock(&lpss_iosf_mutex);
  647. }
  648. static void lpss_iosf_exit_d3_state(void)
  649. {
  650. u32 value1 = LPSS_GPIODEF0_DMA1_D3 | LPSS_GPIODEF0_DMA2_D3 |
  651. LPSS_GPIODEF0_DMA_LLP;
  652. u32 mask1 = LPSS_GPIODEF0_DMA_D3_MASK | LPSS_GPIODEF0_DMA_LLP;
  653. u32 value2 = LPSS_PMCSR_D0;
  654. u32 mask2 = LPSS_PMCSR_Dx_MASK;
  655. mutex_lock(&lpss_iosf_mutex);
  656. iosf_mbi_modify(LPSS_IOSF_UNIT_LPIOEP, MBI_CR_WRITE,
  657. LPSS_IOSF_GPIODEF0, value1, mask1);
  658. iosf_mbi_modify(LPSS_IOSF_UNIT_LPIO2, MBI_CFG_WRITE,
  659. LPSS_IOSF_PMCSR, value2, mask2);
  660. iosf_mbi_modify(LPSS_IOSF_UNIT_LPIO1, MBI_CFG_WRITE,
  661. LPSS_IOSF_PMCSR, value2, mask2);
  662. mutex_unlock(&lpss_iosf_mutex);
  663. }
  664. static int acpi_lpss_runtime_suspend(struct device *dev)
  665. {
  666. struct lpss_private_data *pdata = acpi_driver_data(ACPI_COMPANION(dev));
  667. int ret;
  668. ret = pm_generic_runtime_suspend(dev);
  669. if (ret)
  670. return ret;
  671. if (pdata->dev_desc->flags & LPSS_SAVE_CTX)
  672. acpi_lpss_save_ctx(dev, pdata);
  673. ret = acpi_dev_runtime_suspend(dev);
  674. /*
  675. * This call must be last in the sequence, otherwise PMC will return
  676. * wrong status for devices being about to be powered off. See
  677. * lpss_iosf_enter_d3_state() for further information.
  678. */
  679. if (lpss_quirks & LPSS_QUIRK_ALWAYS_POWER_ON && iosf_mbi_available())
  680. lpss_iosf_enter_d3_state();
  681. return ret;
  682. }
  683. static int acpi_lpss_runtime_resume(struct device *dev)
  684. {
  685. struct lpss_private_data *pdata = acpi_driver_data(ACPI_COMPANION(dev));
  686. int ret;
  687. /*
  688. * This call is kept first to be in symmetry with
  689. * acpi_lpss_runtime_suspend() one.
  690. */
  691. if (lpss_quirks & LPSS_QUIRK_ALWAYS_POWER_ON && iosf_mbi_available())
  692. lpss_iosf_exit_d3_state();
  693. ret = acpi_dev_runtime_resume(dev);
  694. if (ret)
  695. return ret;
  696. acpi_lpss_d3_to_d0_delay(pdata);
  697. if (pdata->dev_desc->flags & LPSS_SAVE_CTX)
  698. acpi_lpss_restore_ctx(dev, pdata);
  699. return pm_generic_runtime_resume(dev);
  700. }
  701. #endif /* CONFIG_PM */
  702. static struct dev_pm_domain acpi_lpss_pm_domain = {
  703. #ifdef CONFIG_PM
  704. .activate = acpi_lpss_activate,
  705. .dismiss = acpi_lpss_dismiss,
  706. #endif
  707. .ops = {
  708. #ifdef CONFIG_PM
  709. #ifdef CONFIG_PM_SLEEP
  710. .prepare = acpi_subsys_prepare,
  711. .complete = pm_complete_with_resume_check,
  712. .suspend = acpi_subsys_suspend,
  713. .suspend_late = acpi_lpss_suspend_late,
  714. .resume_early = acpi_lpss_resume_early,
  715. .freeze = acpi_subsys_freeze,
  716. .poweroff = acpi_subsys_suspend,
  717. .poweroff_late = acpi_lpss_suspend_late,
  718. .restore_early = acpi_lpss_resume_early,
  719. #endif
  720. .runtime_suspend = acpi_lpss_runtime_suspend,
  721. .runtime_resume = acpi_lpss_runtime_resume,
  722. #endif
  723. },
  724. };
  725. static int acpi_lpss_platform_notify(struct notifier_block *nb,
  726. unsigned long action, void *data)
  727. {
  728. struct platform_device *pdev = to_platform_device(data);
  729. struct lpss_private_data *pdata;
  730. struct acpi_device *adev;
  731. const struct acpi_device_id *id;
  732. id = acpi_match_device(acpi_lpss_device_ids, &pdev->dev);
  733. if (!id || !id->driver_data)
  734. return 0;
  735. if (acpi_bus_get_device(ACPI_HANDLE(&pdev->dev), &adev))
  736. return 0;
  737. pdata = acpi_driver_data(adev);
  738. if (!pdata)
  739. return 0;
  740. if (pdata->mmio_base &&
  741. pdata->mmio_size < pdata->dev_desc->prv_offset + LPSS_LTR_SIZE) {
  742. dev_err(&pdev->dev, "MMIO size insufficient to access LTR\n");
  743. return 0;
  744. }
  745. switch (action) {
  746. case BUS_NOTIFY_BIND_DRIVER:
  747. dev_pm_domain_set(&pdev->dev, &acpi_lpss_pm_domain);
  748. break;
  749. case BUS_NOTIFY_DRIVER_NOT_BOUND:
  750. case BUS_NOTIFY_UNBOUND_DRIVER:
  751. dev_pm_domain_set(&pdev->dev, NULL);
  752. break;
  753. case BUS_NOTIFY_ADD_DEVICE:
  754. dev_pm_domain_set(&pdev->dev, &acpi_lpss_pm_domain);
  755. if (pdata->dev_desc->flags & LPSS_LTR)
  756. return sysfs_create_group(&pdev->dev.kobj,
  757. &lpss_attr_group);
  758. break;
  759. case BUS_NOTIFY_DEL_DEVICE:
  760. if (pdata->dev_desc->flags & LPSS_LTR)
  761. sysfs_remove_group(&pdev->dev.kobj, &lpss_attr_group);
  762. dev_pm_domain_set(&pdev->dev, NULL);
  763. break;
  764. default:
  765. break;
  766. }
  767. return 0;
  768. }
  769. static struct notifier_block acpi_lpss_nb = {
  770. .notifier_call = acpi_lpss_platform_notify,
  771. };
  772. static void acpi_lpss_bind(struct device *dev)
  773. {
  774. struct lpss_private_data *pdata = acpi_driver_data(ACPI_COMPANION(dev));
  775. if (!pdata || !pdata->mmio_base || !(pdata->dev_desc->flags & LPSS_LTR))
  776. return;
  777. if (pdata->mmio_size >= pdata->dev_desc->prv_offset + LPSS_LTR_SIZE)
  778. dev->power.set_latency_tolerance = acpi_lpss_set_ltr;
  779. else
  780. dev_err(dev, "MMIO size insufficient to access LTR\n");
  781. }
  782. static void acpi_lpss_unbind(struct device *dev)
  783. {
  784. dev->power.set_latency_tolerance = NULL;
  785. }
  786. static struct acpi_scan_handler lpss_handler = {
  787. .ids = acpi_lpss_device_ids,
  788. .attach = acpi_lpss_create_device,
  789. .bind = acpi_lpss_bind,
  790. .unbind = acpi_lpss_unbind,
  791. };
  792. void __init acpi_lpss_init(void)
  793. {
  794. const struct x86_cpu_id *id;
  795. int ret;
  796. ret = lpt_clk_init();
  797. if (ret)
  798. return;
  799. id = x86_match_cpu(lpss_cpu_ids);
  800. if (id)
  801. lpss_quirks |= LPSS_QUIRK_ALWAYS_POWER_ON;
  802. bus_register_notifier(&platform_bus_type, &acpi_lpss_nb);
  803. acpi_scan_add_handler(&lpss_handler);
  804. }
  805. #else
  806. static struct acpi_scan_handler lpss_handler = {
  807. .ids = acpi_lpss_device_ids,
  808. };
  809. void __init acpi_lpss_init(void)
  810. {
  811. acpi_scan_add_handler(&lpss_handler);
  812. }
  813. #endif /* CONFIG_X86_INTEL_LPSS */