omap-smp.c 8.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290
  1. /*
  2. * OMAP4 SMP source file. It contains platform specific functions
  3. * needed for the linux smp kernel.
  4. *
  5. * Copyright (C) 2009 Texas Instruments, Inc.
  6. *
  7. * Author:
  8. * Santosh Shilimkar <santosh.shilimkar@ti.com>
  9. *
  10. * Platform file needed for the OMAP4 SMP. This file is based on arm
  11. * realview smp platform.
  12. * * Copyright (c) 2002 ARM Limited.
  13. *
  14. * This program is free software; you can redistribute it and/or modify
  15. * it under the terms of the GNU General Public License version 2 as
  16. * published by the Free Software Foundation.
  17. */
  18. #include <linux/init.h>
  19. #include <linux/device.h>
  20. #include <linux/smp.h>
  21. #include <linux/io.h>
  22. #include <linux/irqchip/arm-gic.h>
  23. #include <asm/smp_scu.h>
  24. #include <asm/virt.h>
  25. #include "omap-secure.h"
  26. #include "omap-wakeupgen.h"
  27. #include <asm/cputype.h>
  28. #include "soc.h"
  29. #include "iomap.h"
  30. #include "common.h"
  31. #include "clockdomain.h"
  32. #include "pm.h"
  33. #define CPU_MASK 0xff0ffff0
  34. #define CPU_CORTEX_A9 0x410FC090
  35. #define CPU_CORTEX_A15 0x410FC0F0
  36. #define OMAP5_CORE_COUNT 0x2
  37. /* SCU base address */
  38. static void __iomem *scu_base;
  39. static DEFINE_SPINLOCK(boot_lock);
  40. void __iomem *omap4_get_scu_base(void)
  41. {
  42. return scu_base;
  43. }
  44. #ifdef CONFIG_OMAP5_ERRATA_801819
  45. void omap5_erratum_workaround_801819(void)
  46. {
  47. u32 acr, revidr;
  48. u32 acr_mask;
  49. /* REVIDR[3] indicates erratum fix available on silicon */
  50. asm volatile ("mrc p15, 0, %0, c0, c0, 6" : "=r" (revidr));
  51. if (revidr & (0x1 << 3))
  52. return;
  53. asm volatile ("mrc p15, 0, %0, c1, c0, 1" : "=r" (acr));
  54. /*
  55. * BIT(27) - Disables streaming. All write-allocate lines allocate in
  56. * the L1 or L2 cache.
  57. * BIT(25) - Disables streaming. All write-allocate lines allocate in
  58. * the L1 cache.
  59. */
  60. acr_mask = (0x3 << 25) | (0x3 << 27);
  61. /* do we already have it done.. if yes, skip expensive smc */
  62. if ((acr & acr_mask) == acr_mask)
  63. return;
  64. acr |= acr_mask;
  65. omap_smc1(OMAP5_DRA7_MON_SET_ACR_INDEX, acr);
  66. pr_debug("%s: ARM erratum workaround 801819 applied on CPU%d\n",
  67. __func__, smp_processor_id());
  68. }
  69. #else
  70. static inline void omap5_erratum_workaround_801819(void) { }
  71. #endif
  72. static void omap4_secondary_init(unsigned int cpu)
  73. {
  74. /*
  75. * Configure ACTRL and enable NS SMP bit access on CPU1 on HS device.
  76. * OMAP44XX EMU/HS devices - CPU0 SMP bit access is enabled in PPA
  77. * init and for CPU1, a secure PPA API provided. CPU0 must be ON
  78. * while executing NS_SMP API on CPU1 and PPA version must be 1.4.0+.
  79. * OMAP443X GP devices- SMP bit isn't accessible.
  80. * OMAP446X GP devices - SMP bit access is enabled on both CPUs.
  81. */
  82. if (cpu_is_omap443x() && (omap_type() != OMAP2_DEVICE_TYPE_GP))
  83. omap_secure_dispatcher(OMAP4_PPA_CPU_ACTRL_SMP_INDEX,
  84. 4, 0, 0, 0, 0, 0);
  85. if (soc_is_omap54xx() || soc_is_dra7xx()) {
  86. /*
  87. * Configure the CNTFRQ register for the secondary cpu's which
  88. * indicates the frequency of the cpu local timers.
  89. */
  90. set_cntfreq();
  91. /* Configure ACR to disable streaming WA for 801819 */
  92. omap5_erratum_workaround_801819();
  93. }
  94. /*
  95. * Synchronise with the boot thread.
  96. */
  97. spin_lock(&boot_lock);
  98. spin_unlock(&boot_lock);
  99. }
  100. static int omap4_boot_secondary(unsigned int cpu, struct task_struct *idle)
  101. {
  102. static struct clockdomain *cpu1_clkdm;
  103. static bool booted;
  104. static struct powerdomain *cpu1_pwrdm;
  105. void __iomem *base = omap_get_wakeupgen_base();
  106. /*
  107. * Set synchronisation state between this boot processor
  108. * and the secondary one
  109. */
  110. spin_lock(&boot_lock);
  111. /*
  112. * Update the AuxCoreBoot0 with boot state for secondary core.
  113. * omap4_secondary_startup() routine will hold the secondary core till
  114. * the AuxCoreBoot1 register is updated with cpu state
  115. * A barrier is added to ensure that write buffer is drained
  116. */
  117. if (omap_secure_apis_support())
  118. omap_modify_auxcoreboot0(0x200, 0xfffffdff);
  119. else
  120. writel_relaxed(0x20, base + OMAP_AUX_CORE_BOOT_0);
  121. if (!cpu1_clkdm && !cpu1_pwrdm) {
  122. cpu1_clkdm = clkdm_lookup("mpu1_clkdm");
  123. cpu1_pwrdm = pwrdm_lookup("cpu1_pwrdm");
  124. }
  125. /*
  126. * The SGI(Software Generated Interrupts) are not wakeup capable
  127. * from low power states. This is known limitation on OMAP4 and
  128. * needs to be worked around by using software forced clockdomain
  129. * wake-up. To wakeup CPU1, CPU0 forces the CPU1 clockdomain to
  130. * software force wakeup. The clockdomain is then put back to
  131. * hardware supervised mode.
  132. * More details can be found in OMAP4430 TRM - Version J
  133. * Section :
  134. * 4.3.4.2 Power States of CPU0 and CPU1
  135. */
  136. if (booted && cpu1_pwrdm && cpu1_clkdm) {
  137. /*
  138. * GIC distributor control register has changed between
  139. * CortexA9 r1pX and r2pX. The Control Register secure
  140. * banked version is now composed of 2 bits:
  141. * bit 0 == Secure Enable
  142. * bit 1 == Non-Secure Enable
  143. * The Non-Secure banked register has not changed
  144. * Because the ROM Code is based on the r1pX GIC, the CPU1
  145. * GIC restoration will cause a problem to CPU0 Non-Secure SW.
  146. * The workaround must be:
  147. * 1) Before doing the CPU1 wakeup, CPU0 must disable
  148. * the GIC distributor
  149. * 2) CPU1 must re-enable the GIC distributor on
  150. * it's wakeup path.
  151. */
  152. if (IS_PM44XX_ERRATUM(PM_OMAP4_ROM_SMP_BOOT_ERRATUM_GICD)) {
  153. local_irq_disable();
  154. gic_dist_disable();
  155. }
  156. /*
  157. * Ensure that CPU power state is set to ON to avoid CPU
  158. * powerdomain transition on wfi
  159. */
  160. clkdm_wakeup_nolock(cpu1_clkdm);
  161. pwrdm_set_next_pwrst(cpu1_pwrdm, PWRDM_POWER_ON);
  162. clkdm_allow_idle_nolock(cpu1_clkdm);
  163. if (IS_PM44XX_ERRATUM(PM_OMAP4_ROM_SMP_BOOT_ERRATUM_GICD)) {
  164. while (gic_dist_disabled()) {
  165. udelay(1);
  166. cpu_relax();
  167. }
  168. gic_timer_retrigger();
  169. local_irq_enable();
  170. }
  171. } else {
  172. dsb_sev();
  173. booted = true;
  174. }
  175. arch_send_wakeup_ipi_mask(cpumask_of(cpu));
  176. /*
  177. * Now the secondary core is starting up let it run its
  178. * calibrations, then wait for it to finish
  179. */
  180. spin_unlock(&boot_lock);
  181. return 0;
  182. }
  183. /*
  184. * Initialise the CPU possible map early - this describes the CPUs
  185. * which may be present or become present in the system.
  186. */
  187. static void __init omap4_smp_init_cpus(void)
  188. {
  189. unsigned int i = 0, ncores = 1, cpu_id;
  190. /* Use ARM cpuid check here, as SoC detection will not work so early */
  191. cpu_id = read_cpuid_id() & CPU_MASK;
  192. if (cpu_id == CPU_CORTEX_A9) {
  193. /*
  194. * Currently we can't call ioremap here because
  195. * SoC detection won't work until after init_early.
  196. */
  197. scu_base = OMAP2_L4_IO_ADDRESS(scu_a9_get_base());
  198. BUG_ON(!scu_base);
  199. ncores = scu_get_core_count(scu_base);
  200. } else if (cpu_id == CPU_CORTEX_A15) {
  201. ncores = OMAP5_CORE_COUNT;
  202. }
  203. /* sanity check */
  204. if (ncores > nr_cpu_ids) {
  205. pr_warn("SMP: %u cores greater than maximum (%u), clipping\n",
  206. ncores, nr_cpu_ids);
  207. ncores = nr_cpu_ids;
  208. }
  209. for (i = 0; i < ncores; i++)
  210. set_cpu_possible(i, true);
  211. }
  212. static void __init omap4_smp_prepare_cpus(unsigned int max_cpus)
  213. {
  214. void *startup_addr = omap4_secondary_startup;
  215. void __iomem *base = omap_get_wakeupgen_base();
  216. /*
  217. * Initialise the SCU and wake up the secondary core using
  218. * wakeup_secondary().
  219. */
  220. if (scu_base)
  221. scu_enable(scu_base);
  222. if (cpu_is_omap446x())
  223. startup_addr = omap4460_secondary_startup;
  224. if (soc_is_dra74x() || soc_is_omap54xx())
  225. omap5_erratum_workaround_801819();
  226. /*
  227. * Write the address of secondary startup routine into the
  228. * AuxCoreBoot1 where ROM code will jump and start executing
  229. * on secondary core once out of WFE
  230. * A barrier is added to ensure that write buffer is drained
  231. */
  232. if (omap_secure_apis_support())
  233. omap_auxcoreboot_addr(virt_to_phys(startup_addr));
  234. else
  235. /*
  236. * If the boot CPU is in HYP mode then start secondary
  237. * CPU in HYP mode as well.
  238. */
  239. if ((__boot_cpu_mode & MODE_MASK) == HYP_MODE)
  240. writel_relaxed(virt_to_phys(omap5_secondary_hyp_startup),
  241. base + OMAP_AUX_CORE_BOOT_1);
  242. else
  243. writel_relaxed(virt_to_phys(omap5_secondary_startup),
  244. base + OMAP_AUX_CORE_BOOT_1);
  245. }
  246. const struct smp_operations omap4_smp_ops __initconst = {
  247. .smp_init_cpus = omap4_smp_init_cpus,
  248. .smp_prepare_cpus = omap4_smp_prepare_cpus,
  249. .smp_secondary_init = omap4_secondary_init,
  250. .smp_boot_secondary = omap4_boot_secondary,
  251. #ifdef CONFIG_HOTPLUG_CPU
  252. .cpu_die = omap4_cpu_die,
  253. #endif
  254. };