intel_hdmi.c 60 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068
  1. /*
  2. * Copyright 2006 Dave Airlie <airlied@linux.ie>
  3. * Copyright © 2006-2009 Intel Corporation
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the "Software"),
  7. * to deal in the Software without restriction, including without limitation
  8. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  9. * and/or sell copies of the Software, and to permit persons to whom the
  10. * Software is furnished to do so, subject to the following conditions:
  11. *
  12. * The above copyright notice and this permission notice (including the next
  13. * paragraph) shall be included in all copies or substantial portions of the
  14. * Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  20. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  21. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
  22. * DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors:
  25. * Eric Anholt <eric@anholt.net>
  26. * Jesse Barnes <jesse.barnes@intel.com>
  27. */
  28. #include <linux/i2c.h>
  29. #include <linux/slab.h>
  30. #include <linux/delay.h>
  31. #include <linux/hdmi.h>
  32. #include <drm/drmP.h>
  33. #include <drm/drm_atomic_helper.h>
  34. #include <drm/drm_crtc.h>
  35. #include <drm/drm_edid.h>
  36. #include "intel_drv.h"
  37. #include <drm/i915_drm.h>
  38. #include "i915_drv.h"
  39. static struct drm_device *intel_hdmi_to_dev(struct intel_hdmi *intel_hdmi)
  40. {
  41. return hdmi_to_dig_port(intel_hdmi)->base.base.dev;
  42. }
  43. static void
  44. assert_hdmi_port_disabled(struct intel_hdmi *intel_hdmi)
  45. {
  46. struct drm_device *dev = intel_hdmi_to_dev(intel_hdmi);
  47. struct drm_i915_private *dev_priv = dev->dev_private;
  48. uint32_t enabled_bits;
  49. enabled_bits = HAS_DDI(dev) ? DDI_BUF_CTL_ENABLE : SDVO_ENABLE;
  50. WARN(I915_READ(intel_hdmi->hdmi_reg) & enabled_bits,
  51. "HDMI port enabled, expecting disabled\n");
  52. }
  53. struct intel_hdmi *enc_to_intel_hdmi(struct drm_encoder *encoder)
  54. {
  55. struct intel_digital_port *intel_dig_port =
  56. container_of(encoder, struct intel_digital_port, base.base);
  57. return &intel_dig_port->hdmi;
  58. }
  59. static struct intel_hdmi *intel_attached_hdmi(struct drm_connector *connector)
  60. {
  61. return enc_to_intel_hdmi(&intel_attached_encoder(connector)->base);
  62. }
  63. static u32 g4x_infoframe_index(enum hdmi_infoframe_type type)
  64. {
  65. switch (type) {
  66. case HDMI_INFOFRAME_TYPE_AVI:
  67. return VIDEO_DIP_SELECT_AVI;
  68. case HDMI_INFOFRAME_TYPE_SPD:
  69. return VIDEO_DIP_SELECT_SPD;
  70. case HDMI_INFOFRAME_TYPE_VENDOR:
  71. return VIDEO_DIP_SELECT_VENDOR;
  72. default:
  73. DRM_DEBUG_DRIVER("unknown info frame type %d\n", type);
  74. return 0;
  75. }
  76. }
  77. static u32 g4x_infoframe_enable(enum hdmi_infoframe_type type)
  78. {
  79. switch (type) {
  80. case HDMI_INFOFRAME_TYPE_AVI:
  81. return VIDEO_DIP_ENABLE_AVI;
  82. case HDMI_INFOFRAME_TYPE_SPD:
  83. return VIDEO_DIP_ENABLE_SPD;
  84. case HDMI_INFOFRAME_TYPE_VENDOR:
  85. return VIDEO_DIP_ENABLE_VENDOR;
  86. default:
  87. DRM_DEBUG_DRIVER("unknown info frame type %d\n", type);
  88. return 0;
  89. }
  90. }
  91. static u32 hsw_infoframe_enable(enum hdmi_infoframe_type type)
  92. {
  93. switch (type) {
  94. case HDMI_INFOFRAME_TYPE_AVI:
  95. return VIDEO_DIP_ENABLE_AVI_HSW;
  96. case HDMI_INFOFRAME_TYPE_SPD:
  97. return VIDEO_DIP_ENABLE_SPD_HSW;
  98. case HDMI_INFOFRAME_TYPE_VENDOR:
  99. return VIDEO_DIP_ENABLE_VS_HSW;
  100. default:
  101. DRM_DEBUG_DRIVER("unknown info frame type %d\n", type);
  102. return 0;
  103. }
  104. }
  105. static u32 hsw_infoframe_data_reg(enum hdmi_infoframe_type type,
  106. enum transcoder cpu_transcoder,
  107. struct drm_i915_private *dev_priv)
  108. {
  109. switch (type) {
  110. case HDMI_INFOFRAME_TYPE_AVI:
  111. return HSW_TVIDEO_DIP_AVI_DATA(cpu_transcoder);
  112. case HDMI_INFOFRAME_TYPE_SPD:
  113. return HSW_TVIDEO_DIP_SPD_DATA(cpu_transcoder);
  114. case HDMI_INFOFRAME_TYPE_VENDOR:
  115. return HSW_TVIDEO_DIP_VS_DATA(cpu_transcoder);
  116. default:
  117. DRM_DEBUG_DRIVER("unknown info frame type %d\n", type);
  118. return 0;
  119. }
  120. }
  121. static void g4x_write_infoframe(struct drm_encoder *encoder,
  122. enum hdmi_infoframe_type type,
  123. const void *frame, ssize_t len)
  124. {
  125. const uint32_t *data = frame;
  126. struct drm_device *dev = encoder->dev;
  127. struct drm_i915_private *dev_priv = dev->dev_private;
  128. u32 val = I915_READ(VIDEO_DIP_CTL);
  129. int i;
  130. WARN(!(val & VIDEO_DIP_ENABLE), "Writing DIP with CTL reg disabled\n");
  131. val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */
  132. val |= g4x_infoframe_index(type);
  133. val &= ~g4x_infoframe_enable(type);
  134. I915_WRITE(VIDEO_DIP_CTL, val);
  135. mmiowb();
  136. for (i = 0; i < len; i += 4) {
  137. I915_WRITE(VIDEO_DIP_DATA, *data);
  138. data++;
  139. }
  140. /* Write every possible data byte to force correct ECC calculation. */
  141. for (; i < VIDEO_DIP_DATA_SIZE; i += 4)
  142. I915_WRITE(VIDEO_DIP_DATA, 0);
  143. mmiowb();
  144. val |= g4x_infoframe_enable(type);
  145. val &= ~VIDEO_DIP_FREQ_MASK;
  146. val |= VIDEO_DIP_FREQ_VSYNC;
  147. I915_WRITE(VIDEO_DIP_CTL, val);
  148. POSTING_READ(VIDEO_DIP_CTL);
  149. }
  150. static bool g4x_infoframe_enabled(struct drm_encoder *encoder)
  151. {
  152. struct drm_device *dev = encoder->dev;
  153. struct drm_i915_private *dev_priv = dev->dev_private;
  154. struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
  155. u32 val = I915_READ(VIDEO_DIP_CTL);
  156. if (VIDEO_DIP_PORT(intel_dig_port->port) == (val & VIDEO_DIP_PORT_MASK))
  157. return val & VIDEO_DIP_ENABLE;
  158. return false;
  159. }
  160. static void ibx_write_infoframe(struct drm_encoder *encoder,
  161. enum hdmi_infoframe_type type,
  162. const void *frame, ssize_t len)
  163. {
  164. const uint32_t *data = frame;
  165. struct drm_device *dev = encoder->dev;
  166. struct drm_i915_private *dev_priv = dev->dev_private;
  167. struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
  168. int i, reg = TVIDEO_DIP_CTL(intel_crtc->pipe);
  169. u32 val = I915_READ(reg);
  170. WARN(!(val & VIDEO_DIP_ENABLE), "Writing DIP with CTL reg disabled\n");
  171. val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */
  172. val |= g4x_infoframe_index(type);
  173. val &= ~g4x_infoframe_enable(type);
  174. I915_WRITE(reg, val);
  175. mmiowb();
  176. for (i = 0; i < len; i += 4) {
  177. I915_WRITE(TVIDEO_DIP_DATA(intel_crtc->pipe), *data);
  178. data++;
  179. }
  180. /* Write every possible data byte to force correct ECC calculation. */
  181. for (; i < VIDEO_DIP_DATA_SIZE; i += 4)
  182. I915_WRITE(TVIDEO_DIP_DATA(intel_crtc->pipe), 0);
  183. mmiowb();
  184. val |= g4x_infoframe_enable(type);
  185. val &= ~VIDEO_DIP_FREQ_MASK;
  186. val |= VIDEO_DIP_FREQ_VSYNC;
  187. I915_WRITE(reg, val);
  188. POSTING_READ(reg);
  189. }
  190. static bool ibx_infoframe_enabled(struct drm_encoder *encoder)
  191. {
  192. struct drm_device *dev = encoder->dev;
  193. struct drm_i915_private *dev_priv = dev->dev_private;
  194. struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
  195. struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
  196. int reg = TVIDEO_DIP_CTL(intel_crtc->pipe);
  197. u32 val = I915_READ(reg);
  198. if (VIDEO_DIP_PORT(intel_dig_port->port) == (val & VIDEO_DIP_PORT_MASK))
  199. return val & VIDEO_DIP_ENABLE;
  200. return false;
  201. }
  202. static void cpt_write_infoframe(struct drm_encoder *encoder,
  203. enum hdmi_infoframe_type type,
  204. const void *frame, ssize_t len)
  205. {
  206. const uint32_t *data = frame;
  207. struct drm_device *dev = encoder->dev;
  208. struct drm_i915_private *dev_priv = dev->dev_private;
  209. struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
  210. int i, reg = TVIDEO_DIP_CTL(intel_crtc->pipe);
  211. u32 val = I915_READ(reg);
  212. WARN(!(val & VIDEO_DIP_ENABLE), "Writing DIP with CTL reg disabled\n");
  213. val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */
  214. val |= g4x_infoframe_index(type);
  215. /* The DIP control register spec says that we need to update the AVI
  216. * infoframe without clearing its enable bit */
  217. if (type != HDMI_INFOFRAME_TYPE_AVI)
  218. val &= ~g4x_infoframe_enable(type);
  219. I915_WRITE(reg, val);
  220. mmiowb();
  221. for (i = 0; i < len; i += 4) {
  222. I915_WRITE(TVIDEO_DIP_DATA(intel_crtc->pipe), *data);
  223. data++;
  224. }
  225. /* Write every possible data byte to force correct ECC calculation. */
  226. for (; i < VIDEO_DIP_DATA_SIZE; i += 4)
  227. I915_WRITE(TVIDEO_DIP_DATA(intel_crtc->pipe), 0);
  228. mmiowb();
  229. val |= g4x_infoframe_enable(type);
  230. val &= ~VIDEO_DIP_FREQ_MASK;
  231. val |= VIDEO_DIP_FREQ_VSYNC;
  232. I915_WRITE(reg, val);
  233. POSTING_READ(reg);
  234. }
  235. static bool cpt_infoframe_enabled(struct drm_encoder *encoder)
  236. {
  237. struct drm_device *dev = encoder->dev;
  238. struct drm_i915_private *dev_priv = dev->dev_private;
  239. struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
  240. int reg = TVIDEO_DIP_CTL(intel_crtc->pipe);
  241. u32 val = I915_READ(reg);
  242. return val & VIDEO_DIP_ENABLE;
  243. }
  244. static void vlv_write_infoframe(struct drm_encoder *encoder,
  245. enum hdmi_infoframe_type type,
  246. const void *frame, ssize_t len)
  247. {
  248. const uint32_t *data = frame;
  249. struct drm_device *dev = encoder->dev;
  250. struct drm_i915_private *dev_priv = dev->dev_private;
  251. struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
  252. int i, reg = VLV_TVIDEO_DIP_CTL(intel_crtc->pipe);
  253. u32 val = I915_READ(reg);
  254. WARN(!(val & VIDEO_DIP_ENABLE), "Writing DIP with CTL reg disabled\n");
  255. val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */
  256. val |= g4x_infoframe_index(type);
  257. val &= ~g4x_infoframe_enable(type);
  258. I915_WRITE(reg, val);
  259. mmiowb();
  260. for (i = 0; i < len; i += 4) {
  261. I915_WRITE(VLV_TVIDEO_DIP_DATA(intel_crtc->pipe), *data);
  262. data++;
  263. }
  264. /* Write every possible data byte to force correct ECC calculation. */
  265. for (; i < VIDEO_DIP_DATA_SIZE; i += 4)
  266. I915_WRITE(VLV_TVIDEO_DIP_DATA(intel_crtc->pipe), 0);
  267. mmiowb();
  268. val |= g4x_infoframe_enable(type);
  269. val &= ~VIDEO_DIP_FREQ_MASK;
  270. val |= VIDEO_DIP_FREQ_VSYNC;
  271. I915_WRITE(reg, val);
  272. POSTING_READ(reg);
  273. }
  274. static bool vlv_infoframe_enabled(struct drm_encoder *encoder)
  275. {
  276. struct drm_device *dev = encoder->dev;
  277. struct drm_i915_private *dev_priv = dev->dev_private;
  278. struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
  279. struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
  280. int reg = VLV_TVIDEO_DIP_CTL(intel_crtc->pipe);
  281. u32 val = I915_READ(reg);
  282. if (VIDEO_DIP_PORT(intel_dig_port->port) == (val & VIDEO_DIP_PORT_MASK))
  283. return val & VIDEO_DIP_ENABLE;
  284. return false;
  285. }
  286. static void hsw_write_infoframe(struct drm_encoder *encoder,
  287. enum hdmi_infoframe_type type,
  288. const void *frame, ssize_t len)
  289. {
  290. const uint32_t *data = frame;
  291. struct drm_device *dev = encoder->dev;
  292. struct drm_i915_private *dev_priv = dev->dev_private;
  293. struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
  294. u32 ctl_reg = HSW_TVIDEO_DIP_CTL(intel_crtc->config->cpu_transcoder);
  295. u32 data_reg;
  296. int i;
  297. u32 val = I915_READ(ctl_reg);
  298. data_reg = hsw_infoframe_data_reg(type,
  299. intel_crtc->config->cpu_transcoder,
  300. dev_priv);
  301. if (data_reg == 0)
  302. return;
  303. val &= ~hsw_infoframe_enable(type);
  304. I915_WRITE(ctl_reg, val);
  305. mmiowb();
  306. for (i = 0; i < len; i += 4) {
  307. I915_WRITE(data_reg + i, *data);
  308. data++;
  309. }
  310. /* Write every possible data byte to force correct ECC calculation. */
  311. for (; i < VIDEO_DIP_DATA_SIZE; i += 4)
  312. I915_WRITE(data_reg + i, 0);
  313. mmiowb();
  314. val |= hsw_infoframe_enable(type);
  315. I915_WRITE(ctl_reg, val);
  316. POSTING_READ(ctl_reg);
  317. }
  318. static bool hsw_infoframe_enabled(struct drm_encoder *encoder)
  319. {
  320. struct drm_device *dev = encoder->dev;
  321. struct drm_i915_private *dev_priv = dev->dev_private;
  322. struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
  323. u32 ctl_reg = HSW_TVIDEO_DIP_CTL(intel_crtc->config->cpu_transcoder);
  324. u32 val = I915_READ(ctl_reg);
  325. return val & (VIDEO_DIP_ENABLE_AVI_HSW | VIDEO_DIP_ENABLE_SPD_HSW |
  326. VIDEO_DIP_ENABLE_VS_HSW);
  327. }
  328. /*
  329. * The data we write to the DIP data buffer registers is 1 byte bigger than the
  330. * HDMI infoframe size because of an ECC/reserved byte at position 3 (starting
  331. * at 0). It's also a byte used by DisplayPort so the same DIP registers can be
  332. * used for both technologies.
  333. *
  334. * DW0: Reserved/ECC/DP | HB2 | HB1 | HB0
  335. * DW1: DB3 | DB2 | DB1 | DB0
  336. * DW2: DB7 | DB6 | DB5 | DB4
  337. * DW3: ...
  338. *
  339. * (HB is Header Byte, DB is Data Byte)
  340. *
  341. * The hdmi pack() functions don't know about that hardware specific hole so we
  342. * trick them by giving an offset into the buffer and moving back the header
  343. * bytes by one.
  344. */
  345. static void intel_write_infoframe(struct drm_encoder *encoder,
  346. union hdmi_infoframe *frame)
  347. {
  348. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
  349. uint8_t buffer[VIDEO_DIP_DATA_SIZE];
  350. ssize_t len;
  351. /* see comment above for the reason for this offset */
  352. len = hdmi_infoframe_pack(frame, buffer + 1, sizeof(buffer) - 1);
  353. if (len < 0)
  354. return;
  355. /* Insert the 'hole' (see big comment above) at position 3 */
  356. buffer[0] = buffer[1];
  357. buffer[1] = buffer[2];
  358. buffer[2] = buffer[3];
  359. buffer[3] = 0;
  360. len++;
  361. intel_hdmi->write_infoframe(encoder, frame->any.type, buffer, len);
  362. }
  363. static void intel_hdmi_set_avi_infoframe(struct drm_encoder *encoder,
  364. struct drm_display_mode *adjusted_mode)
  365. {
  366. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
  367. struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
  368. union hdmi_infoframe frame;
  369. int ret;
  370. /* Set user selected PAR to incoming mode's member */
  371. adjusted_mode->picture_aspect_ratio = intel_hdmi->aspect_ratio;
  372. ret = drm_hdmi_avi_infoframe_from_display_mode(&frame.avi,
  373. adjusted_mode);
  374. if (ret < 0) {
  375. DRM_ERROR("couldn't fill AVI infoframe\n");
  376. return;
  377. }
  378. if (intel_hdmi->rgb_quant_range_selectable) {
  379. if (intel_crtc->config->limited_color_range)
  380. frame.avi.quantization_range =
  381. HDMI_QUANTIZATION_RANGE_LIMITED;
  382. else
  383. frame.avi.quantization_range =
  384. HDMI_QUANTIZATION_RANGE_FULL;
  385. }
  386. intel_write_infoframe(encoder, &frame);
  387. }
  388. static void intel_hdmi_set_spd_infoframe(struct drm_encoder *encoder)
  389. {
  390. union hdmi_infoframe frame;
  391. int ret;
  392. ret = hdmi_spd_infoframe_init(&frame.spd, "Intel", "Integrated gfx");
  393. if (ret < 0) {
  394. DRM_ERROR("couldn't fill SPD infoframe\n");
  395. return;
  396. }
  397. frame.spd.sdi = HDMI_SPD_SDI_PC;
  398. intel_write_infoframe(encoder, &frame);
  399. }
  400. static void
  401. intel_hdmi_set_hdmi_infoframe(struct drm_encoder *encoder,
  402. struct drm_display_mode *adjusted_mode)
  403. {
  404. union hdmi_infoframe frame;
  405. int ret;
  406. ret = drm_hdmi_vendor_infoframe_from_display_mode(&frame.vendor.hdmi,
  407. adjusted_mode);
  408. if (ret < 0)
  409. return;
  410. intel_write_infoframe(encoder, &frame);
  411. }
  412. static void g4x_set_infoframes(struct drm_encoder *encoder,
  413. bool enable,
  414. struct drm_display_mode *adjusted_mode)
  415. {
  416. struct drm_i915_private *dev_priv = encoder->dev->dev_private;
  417. struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
  418. struct intel_hdmi *intel_hdmi = &intel_dig_port->hdmi;
  419. u32 reg = VIDEO_DIP_CTL;
  420. u32 val = I915_READ(reg);
  421. u32 port = VIDEO_DIP_PORT(intel_dig_port->port);
  422. assert_hdmi_port_disabled(intel_hdmi);
  423. /* If the registers were not initialized yet, they might be zeroes,
  424. * which means we're selecting the AVI DIP and we're setting its
  425. * frequency to once. This seems to really confuse the HW and make
  426. * things stop working (the register spec says the AVI always needs to
  427. * be sent every VSync). So here we avoid writing to the register more
  428. * than we need and also explicitly select the AVI DIP and explicitly
  429. * set its frequency to every VSync. Avoiding to write it twice seems to
  430. * be enough to solve the problem, but being defensive shouldn't hurt us
  431. * either. */
  432. val |= VIDEO_DIP_SELECT_AVI | VIDEO_DIP_FREQ_VSYNC;
  433. if (!enable) {
  434. if (!(val & VIDEO_DIP_ENABLE))
  435. return;
  436. val &= ~VIDEO_DIP_ENABLE;
  437. I915_WRITE(reg, val);
  438. POSTING_READ(reg);
  439. return;
  440. }
  441. if (port != (val & VIDEO_DIP_PORT_MASK)) {
  442. if (val & VIDEO_DIP_ENABLE) {
  443. val &= ~VIDEO_DIP_ENABLE;
  444. I915_WRITE(reg, val);
  445. POSTING_READ(reg);
  446. }
  447. val &= ~VIDEO_DIP_PORT_MASK;
  448. val |= port;
  449. }
  450. val |= VIDEO_DIP_ENABLE;
  451. val &= ~VIDEO_DIP_ENABLE_VENDOR;
  452. I915_WRITE(reg, val);
  453. POSTING_READ(reg);
  454. intel_hdmi_set_avi_infoframe(encoder, adjusted_mode);
  455. intel_hdmi_set_spd_infoframe(encoder);
  456. intel_hdmi_set_hdmi_infoframe(encoder, adjusted_mode);
  457. }
  458. static bool hdmi_sink_is_deep_color(struct drm_encoder *encoder)
  459. {
  460. struct drm_device *dev = encoder->dev;
  461. struct drm_connector *connector;
  462. WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
  463. /*
  464. * HDMI cloning is only supported on g4x which doesn't
  465. * support deep color or GCP infoframes anyway so no
  466. * need to worry about multiple HDMI sinks here.
  467. */
  468. list_for_each_entry(connector, &dev->mode_config.connector_list, head)
  469. if (connector->encoder == encoder)
  470. return connector->display_info.bpc > 8;
  471. return false;
  472. }
  473. /*
  474. * Determine if default_phase=1 can be indicated in the GCP infoframe.
  475. *
  476. * From HDMI specification 1.4a:
  477. * - The first pixel of each Video Data Period shall always have a pixel packing phase of 0
  478. * - The first pixel following each Video Data Period shall have a pixel packing phase of 0
  479. * - The PP bits shall be constant for all GCPs and will be equal to the last packing phase
  480. * - The first pixel following every transition of HSYNC or VSYNC shall have a pixel packing
  481. * phase of 0
  482. */
  483. static bool gcp_default_phase_possible(int pipe_bpp,
  484. const struct drm_display_mode *mode)
  485. {
  486. unsigned int pixels_per_group;
  487. switch (pipe_bpp) {
  488. case 30:
  489. /* 4 pixels in 5 clocks */
  490. pixels_per_group = 4;
  491. break;
  492. case 36:
  493. /* 2 pixels in 3 clocks */
  494. pixels_per_group = 2;
  495. break;
  496. case 48:
  497. /* 1 pixel in 2 clocks */
  498. pixels_per_group = 1;
  499. break;
  500. default:
  501. /* phase information not relevant for 8bpc */
  502. return false;
  503. }
  504. return mode->crtc_hdisplay % pixels_per_group == 0 &&
  505. mode->crtc_htotal % pixels_per_group == 0 &&
  506. mode->crtc_hblank_start % pixels_per_group == 0 &&
  507. mode->crtc_hblank_end % pixels_per_group == 0 &&
  508. mode->crtc_hsync_start % pixels_per_group == 0 &&
  509. mode->crtc_hsync_end % pixels_per_group == 0 &&
  510. ((mode->flags & DRM_MODE_FLAG_INTERLACE) == 0 ||
  511. mode->crtc_htotal/2 % pixels_per_group == 0);
  512. }
  513. static bool intel_hdmi_set_gcp_infoframe(struct drm_encoder *encoder)
  514. {
  515. struct drm_i915_private *dev_priv = encoder->dev->dev_private;
  516. struct intel_crtc *crtc = to_intel_crtc(encoder->crtc);
  517. u32 reg, val = 0;
  518. if (HAS_DDI(dev_priv))
  519. reg = HSW_TVIDEO_DIP_GCP(crtc->config->cpu_transcoder);
  520. else if (IS_VALLEYVIEW(dev_priv))
  521. reg = VLV_TVIDEO_DIP_GCP(crtc->pipe);
  522. else if (HAS_PCH_SPLIT(dev_priv->dev))
  523. reg = TVIDEO_DIP_GCP(crtc->pipe);
  524. else
  525. return false;
  526. /* Indicate color depth whenever the sink supports deep color */
  527. if (hdmi_sink_is_deep_color(encoder))
  528. val |= GCP_COLOR_INDICATION;
  529. /* Enable default_phase whenever the display mode is suitably aligned */
  530. if (gcp_default_phase_possible(crtc->config->pipe_bpp,
  531. &crtc->config->base.adjusted_mode))
  532. val |= GCP_DEFAULT_PHASE_ENABLE;
  533. I915_WRITE(reg, val);
  534. return val != 0;
  535. }
  536. static void intel_disable_gcp_infoframe(struct intel_crtc *crtc)
  537. {
  538. struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
  539. u32 reg;
  540. if (HAS_DDI(dev_priv))
  541. reg = HSW_TVIDEO_DIP_CTL(crtc->config->cpu_transcoder);
  542. else if (IS_VALLEYVIEW(dev_priv))
  543. reg = VLV_TVIDEO_DIP_CTL(crtc->pipe);
  544. else if (HAS_PCH_SPLIT(dev_priv->dev))
  545. reg = TVIDEO_DIP_CTL(crtc->pipe);
  546. else
  547. return;
  548. I915_WRITE(reg, I915_READ(reg) & ~VIDEO_DIP_ENABLE_GCP);
  549. }
  550. static void ibx_set_infoframes(struct drm_encoder *encoder,
  551. bool enable,
  552. struct drm_display_mode *adjusted_mode)
  553. {
  554. struct drm_i915_private *dev_priv = encoder->dev->dev_private;
  555. struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
  556. struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
  557. struct intel_hdmi *intel_hdmi = &intel_dig_port->hdmi;
  558. u32 reg = TVIDEO_DIP_CTL(intel_crtc->pipe);
  559. u32 val = I915_READ(reg);
  560. u32 port = VIDEO_DIP_PORT(intel_dig_port->port);
  561. assert_hdmi_port_disabled(intel_hdmi);
  562. /* See the big comment in g4x_set_infoframes() */
  563. val |= VIDEO_DIP_SELECT_AVI | VIDEO_DIP_FREQ_VSYNC;
  564. if (!enable) {
  565. if (!(val & VIDEO_DIP_ENABLE))
  566. return;
  567. val &= ~VIDEO_DIP_ENABLE;
  568. I915_WRITE(reg, val);
  569. POSTING_READ(reg);
  570. return;
  571. }
  572. if (port != (val & VIDEO_DIP_PORT_MASK)) {
  573. if (val & VIDEO_DIP_ENABLE) {
  574. val &= ~VIDEO_DIP_ENABLE;
  575. I915_WRITE(reg, val);
  576. POSTING_READ(reg);
  577. }
  578. val &= ~VIDEO_DIP_PORT_MASK;
  579. val |= port;
  580. }
  581. val |= VIDEO_DIP_ENABLE;
  582. val &= ~(VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
  583. VIDEO_DIP_ENABLE_GCP);
  584. if (intel_hdmi_set_gcp_infoframe(encoder))
  585. val |= VIDEO_DIP_ENABLE_GCP;
  586. I915_WRITE(reg, val);
  587. POSTING_READ(reg);
  588. intel_hdmi_set_avi_infoframe(encoder, adjusted_mode);
  589. intel_hdmi_set_spd_infoframe(encoder);
  590. intel_hdmi_set_hdmi_infoframe(encoder, adjusted_mode);
  591. }
  592. static void cpt_set_infoframes(struct drm_encoder *encoder,
  593. bool enable,
  594. struct drm_display_mode *adjusted_mode)
  595. {
  596. struct drm_i915_private *dev_priv = encoder->dev->dev_private;
  597. struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
  598. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
  599. u32 reg = TVIDEO_DIP_CTL(intel_crtc->pipe);
  600. u32 val = I915_READ(reg);
  601. assert_hdmi_port_disabled(intel_hdmi);
  602. /* See the big comment in g4x_set_infoframes() */
  603. val |= VIDEO_DIP_SELECT_AVI | VIDEO_DIP_FREQ_VSYNC;
  604. if (!enable) {
  605. if (!(val & VIDEO_DIP_ENABLE))
  606. return;
  607. val &= ~(VIDEO_DIP_ENABLE | VIDEO_DIP_ENABLE_AVI);
  608. I915_WRITE(reg, val);
  609. POSTING_READ(reg);
  610. return;
  611. }
  612. /* Set both together, unset both together: see the spec. */
  613. val |= VIDEO_DIP_ENABLE | VIDEO_DIP_ENABLE_AVI;
  614. val &= ~(VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
  615. VIDEO_DIP_ENABLE_GCP);
  616. if (intel_hdmi_set_gcp_infoframe(encoder))
  617. val |= VIDEO_DIP_ENABLE_GCP;
  618. I915_WRITE(reg, val);
  619. POSTING_READ(reg);
  620. intel_hdmi_set_avi_infoframe(encoder, adjusted_mode);
  621. intel_hdmi_set_spd_infoframe(encoder);
  622. intel_hdmi_set_hdmi_infoframe(encoder, adjusted_mode);
  623. }
  624. static void vlv_set_infoframes(struct drm_encoder *encoder,
  625. bool enable,
  626. struct drm_display_mode *adjusted_mode)
  627. {
  628. struct drm_i915_private *dev_priv = encoder->dev->dev_private;
  629. struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
  630. struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
  631. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
  632. u32 reg = VLV_TVIDEO_DIP_CTL(intel_crtc->pipe);
  633. u32 val = I915_READ(reg);
  634. u32 port = VIDEO_DIP_PORT(intel_dig_port->port);
  635. assert_hdmi_port_disabled(intel_hdmi);
  636. /* See the big comment in g4x_set_infoframes() */
  637. val |= VIDEO_DIP_SELECT_AVI | VIDEO_DIP_FREQ_VSYNC;
  638. if (!enable) {
  639. if (!(val & VIDEO_DIP_ENABLE))
  640. return;
  641. val &= ~VIDEO_DIP_ENABLE;
  642. I915_WRITE(reg, val);
  643. POSTING_READ(reg);
  644. return;
  645. }
  646. if (port != (val & VIDEO_DIP_PORT_MASK)) {
  647. if (val & VIDEO_DIP_ENABLE) {
  648. val &= ~VIDEO_DIP_ENABLE;
  649. I915_WRITE(reg, val);
  650. POSTING_READ(reg);
  651. }
  652. val &= ~VIDEO_DIP_PORT_MASK;
  653. val |= port;
  654. }
  655. val |= VIDEO_DIP_ENABLE;
  656. val &= ~(VIDEO_DIP_ENABLE_AVI | VIDEO_DIP_ENABLE_VENDOR |
  657. VIDEO_DIP_ENABLE_GAMUT | VIDEO_DIP_ENABLE_GCP);
  658. if (intel_hdmi_set_gcp_infoframe(encoder))
  659. val |= VIDEO_DIP_ENABLE_GCP;
  660. I915_WRITE(reg, val);
  661. POSTING_READ(reg);
  662. intel_hdmi_set_avi_infoframe(encoder, adjusted_mode);
  663. intel_hdmi_set_spd_infoframe(encoder);
  664. intel_hdmi_set_hdmi_infoframe(encoder, adjusted_mode);
  665. }
  666. static void hsw_set_infoframes(struct drm_encoder *encoder,
  667. bool enable,
  668. struct drm_display_mode *adjusted_mode)
  669. {
  670. struct drm_i915_private *dev_priv = encoder->dev->dev_private;
  671. struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
  672. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
  673. u32 reg = HSW_TVIDEO_DIP_CTL(intel_crtc->config->cpu_transcoder);
  674. u32 val = I915_READ(reg);
  675. assert_hdmi_port_disabled(intel_hdmi);
  676. if (!enable) {
  677. I915_WRITE(reg, 0);
  678. POSTING_READ(reg);
  679. return;
  680. }
  681. val &= ~(VIDEO_DIP_ENABLE_VSC_HSW | VIDEO_DIP_ENABLE_GCP_HSW |
  682. VIDEO_DIP_ENABLE_VS_HSW | VIDEO_DIP_ENABLE_GMP_HSW);
  683. if (intel_hdmi_set_gcp_infoframe(encoder))
  684. val |= VIDEO_DIP_ENABLE_GCP_HSW;
  685. I915_WRITE(reg, val);
  686. POSTING_READ(reg);
  687. intel_hdmi_set_avi_infoframe(encoder, adjusted_mode);
  688. intel_hdmi_set_spd_infoframe(encoder);
  689. intel_hdmi_set_hdmi_infoframe(encoder, adjusted_mode);
  690. }
  691. static void intel_hdmi_prepare(struct intel_encoder *encoder)
  692. {
  693. struct drm_device *dev = encoder->base.dev;
  694. struct drm_i915_private *dev_priv = dev->dev_private;
  695. struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
  696. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
  697. struct drm_display_mode *adjusted_mode = &crtc->config->base.adjusted_mode;
  698. u32 hdmi_val;
  699. hdmi_val = SDVO_ENCODING_HDMI;
  700. if (!HAS_PCH_SPLIT(dev))
  701. hdmi_val |= intel_hdmi->color_range;
  702. if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
  703. hdmi_val |= SDVO_VSYNC_ACTIVE_HIGH;
  704. if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
  705. hdmi_val |= SDVO_HSYNC_ACTIVE_HIGH;
  706. if (crtc->config->pipe_bpp > 24)
  707. hdmi_val |= HDMI_COLOR_FORMAT_12bpc;
  708. else
  709. hdmi_val |= SDVO_COLOR_FORMAT_8bpc;
  710. if (crtc->config->has_hdmi_sink)
  711. hdmi_val |= HDMI_MODE_SELECT_HDMI;
  712. if (HAS_PCH_CPT(dev))
  713. hdmi_val |= SDVO_PIPE_SEL_CPT(crtc->pipe);
  714. else if (IS_CHERRYVIEW(dev))
  715. hdmi_val |= SDVO_PIPE_SEL_CHV(crtc->pipe);
  716. else
  717. hdmi_val |= SDVO_PIPE_SEL(crtc->pipe);
  718. I915_WRITE(intel_hdmi->hdmi_reg, hdmi_val);
  719. POSTING_READ(intel_hdmi->hdmi_reg);
  720. }
  721. static bool intel_hdmi_get_hw_state(struct intel_encoder *encoder,
  722. enum pipe *pipe)
  723. {
  724. struct drm_device *dev = encoder->base.dev;
  725. struct drm_i915_private *dev_priv = dev->dev_private;
  726. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
  727. enum intel_display_power_domain power_domain;
  728. u32 tmp;
  729. power_domain = intel_display_port_power_domain(encoder);
  730. if (!intel_display_power_is_enabled(dev_priv, power_domain))
  731. return false;
  732. tmp = I915_READ(intel_hdmi->hdmi_reg);
  733. if (!(tmp & SDVO_ENABLE))
  734. return false;
  735. if (HAS_PCH_CPT(dev))
  736. *pipe = PORT_TO_PIPE_CPT(tmp);
  737. else if (IS_CHERRYVIEW(dev))
  738. *pipe = SDVO_PORT_TO_PIPE_CHV(tmp);
  739. else
  740. *pipe = PORT_TO_PIPE(tmp);
  741. return true;
  742. }
  743. static void intel_hdmi_get_config(struct intel_encoder *encoder,
  744. struct intel_crtc_state *pipe_config)
  745. {
  746. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
  747. struct drm_device *dev = encoder->base.dev;
  748. struct drm_i915_private *dev_priv = dev->dev_private;
  749. u32 tmp, flags = 0;
  750. int dotclock;
  751. tmp = I915_READ(intel_hdmi->hdmi_reg);
  752. if (tmp & SDVO_HSYNC_ACTIVE_HIGH)
  753. flags |= DRM_MODE_FLAG_PHSYNC;
  754. else
  755. flags |= DRM_MODE_FLAG_NHSYNC;
  756. if (tmp & SDVO_VSYNC_ACTIVE_HIGH)
  757. flags |= DRM_MODE_FLAG_PVSYNC;
  758. else
  759. flags |= DRM_MODE_FLAG_NVSYNC;
  760. if (tmp & HDMI_MODE_SELECT_HDMI)
  761. pipe_config->has_hdmi_sink = true;
  762. if (intel_hdmi->infoframe_enabled(&encoder->base))
  763. pipe_config->has_infoframe = true;
  764. if (tmp & SDVO_AUDIO_ENABLE)
  765. pipe_config->has_audio = true;
  766. if (!HAS_PCH_SPLIT(dev) &&
  767. tmp & HDMI_COLOR_RANGE_16_235)
  768. pipe_config->limited_color_range = true;
  769. pipe_config->base.adjusted_mode.flags |= flags;
  770. if ((tmp & SDVO_COLOR_FORMAT_MASK) == HDMI_COLOR_FORMAT_12bpc)
  771. dotclock = pipe_config->port_clock * 2 / 3;
  772. else
  773. dotclock = pipe_config->port_clock;
  774. if (HAS_PCH_SPLIT(dev_priv->dev))
  775. ironlake_check_encoder_dotclock(pipe_config, dotclock);
  776. pipe_config->base.adjusted_mode.crtc_clock = dotclock;
  777. }
  778. static void intel_enable_hdmi_audio(struct intel_encoder *encoder)
  779. {
  780. struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
  781. WARN_ON(!crtc->config->has_hdmi_sink);
  782. DRM_DEBUG_DRIVER("Enabling HDMI audio on pipe %c\n",
  783. pipe_name(crtc->pipe));
  784. intel_audio_codec_enable(encoder);
  785. }
  786. static void g4x_enable_hdmi(struct intel_encoder *encoder)
  787. {
  788. struct drm_device *dev = encoder->base.dev;
  789. struct drm_i915_private *dev_priv = dev->dev_private;
  790. struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
  791. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
  792. u32 temp;
  793. temp = I915_READ(intel_hdmi->hdmi_reg);
  794. temp |= SDVO_ENABLE;
  795. if (crtc->config->has_audio)
  796. temp |= SDVO_AUDIO_ENABLE;
  797. I915_WRITE(intel_hdmi->hdmi_reg, temp);
  798. POSTING_READ(intel_hdmi->hdmi_reg);
  799. if (crtc->config->has_audio)
  800. intel_enable_hdmi_audio(encoder);
  801. }
  802. static void ibx_enable_hdmi(struct intel_encoder *encoder)
  803. {
  804. struct drm_device *dev = encoder->base.dev;
  805. struct drm_i915_private *dev_priv = dev->dev_private;
  806. struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
  807. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
  808. u32 temp;
  809. temp = I915_READ(intel_hdmi->hdmi_reg);
  810. temp |= SDVO_ENABLE;
  811. if (crtc->config->has_audio)
  812. temp |= SDVO_AUDIO_ENABLE;
  813. /*
  814. * HW workaround, need to write this twice for issue
  815. * that may result in first write getting masked.
  816. */
  817. I915_WRITE(intel_hdmi->hdmi_reg, temp);
  818. POSTING_READ(intel_hdmi->hdmi_reg);
  819. I915_WRITE(intel_hdmi->hdmi_reg, temp);
  820. POSTING_READ(intel_hdmi->hdmi_reg);
  821. /*
  822. * HW workaround, need to toggle enable bit off and on
  823. * for 12bpc with pixel repeat.
  824. *
  825. * FIXME: BSpec says this should be done at the end of
  826. * of the modeset sequence, so not sure if this isn't too soon.
  827. */
  828. if (crtc->config->pipe_bpp > 24 &&
  829. crtc->config->pixel_multiplier > 1) {
  830. I915_WRITE(intel_hdmi->hdmi_reg, temp & ~SDVO_ENABLE);
  831. POSTING_READ(intel_hdmi->hdmi_reg);
  832. /*
  833. * HW workaround, need to write this twice for issue
  834. * that may result in first write getting masked.
  835. */
  836. I915_WRITE(intel_hdmi->hdmi_reg, temp);
  837. POSTING_READ(intel_hdmi->hdmi_reg);
  838. I915_WRITE(intel_hdmi->hdmi_reg, temp);
  839. POSTING_READ(intel_hdmi->hdmi_reg);
  840. }
  841. if (crtc->config->has_audio)
  842. intel_enable_hdmi_audio(encoder);
  843. }
  844. static void cpt_enable_hdmi(struct intel_encoder *encoder)
  845. {
  846. struct drm_device *dev = encoder->base.dev;
  847. struct drm_i915_private *dev_priv = dev->dev_private;
  848. struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
  849. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
  850. enum pipe pipe = crtc->pipe;
  851. u32 temp;
  852. temp = I915_READ(intel_hdmi->hdmi_reg);
  853. temp |= SDVO_ENABLE;
  854. if (crtc->config->has_audio)
  855. temp |= SDVO_AUDIO_ENABLE;
  856. /*
  857. * WaEnableHDMI8bpcBefore12bpc:snb,ivb
  858. *
  859. * The procedure for 12bpc is as follows:
  860. * 1. disable HDMI clock gating
  861. * 2. enable HDMI with 8bpc
  862. * 3. enable HDMI with 12bpc
  863. * 4. enable HDMI clock gating
  864. */
  865. if (crtc->config->pipe_bpp > 24) {
  866. I915_WRITE(TRANS_CHICKEN1(pipe),
  867. I915_READ(TRANS_CHICKEN1(pipe)) |
  868. TRANS_CHICKEN1_HDMIUNIT_GC_DISABLE);
  869. temp &= ~SDVO_COLOR_FORMAT_MASK;
  870. temp |= SDVO_COLOR_FORMAT_8bpc;
  871. }
  872. I915_WRITE(intel_hdmi->hdmi_reg, temp);
  873. POSTING_READ(intel_hdmi->hdmi_reg);
  874. if (crtc->config->pipe_bpp > 24) {
  875. temp &= ~SDVO_COLOR_FORMAT_MASK;
  876. temp |= HDMI_COLOR_FORMAT_12bpc;
  877. I915_WRITE(intel_hdmi->hdmi_reg, temp);
  878. POSTING_READ(intel_hdmi->hdmi_reg);
  879. I915_WRITE(TRANS_CHICKEN1(pipe),
  880. I915_READ(TRANS_CHICKEN1(pipe)) &
  881. ~TRANS_CHICKEN1_HDMIUNIT_GC_DISABLE);
  882. }
  883. if (crtc->config->has_audio)
  884. intel_enable_hdmi_audio(encoder);
  885. }
  886. static void vlv_enable_hdmi(struct intel_encoder *encoder)
  887. {
  888. }
  889. static void intel_disable_hdmi(struct intel_encoder *encoder)
  890. {
  891. struct drm_device *dev = encoder->base.dev;
  892. struct drm_i915_private *dev_priv = dev->dev_private;
  893. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
  894. struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
  895. u32 temp;
  896. temp = I915_READ(intel_hdmi->hdmi_reg);
  897. temp &= ~(SDVO_ENABLE | SDVO_AUDIO_ENABLE);
  898. I915_WRITE(intel_hdmi->hdmi_reg, temp);
  899. POSTING_READ(intel_hdmi->hdmi_reg);
  900. /*
  901. * HW workaround for IBX, we need to move the port
  902. * to transcoder A after disabling it to allow the
  903. * matching DP port to be enabled on transcoder A.
  904. */
  905. if (HAS_PCH_IBX(dev) && crtc->pipe == PIPE_B) {
  906. temp &= ~SDVO_PIPE_B_SELECT;
  907. temp |= SDVO_ENABLE;
  908. /*
  909. * HW workaround, need to write this twice for issue
  910. * that may result in first write getting masked.
  911. */
  912. I915_WRITE(intel_hdmi->hdmi_reg, temp);
  913. POSTING_READ(intel_hdmi->hdmi_reg);
  914. I915_WRITE(intel_hdmi->hdmi_reg, temp);
  915. POSTING_READ(intel_hdmi->hdmi_reg);
  916. temp &= ~SDVO_ENABLE;
  917. I915_WRITE(intel_hdmi->hdmi_reg, temp);
  918. POSTING_READ(intel_hdmi->hdmi_reg);
  919. }
  920. intel_disable_gcp_infoframe(to_intel_crtc(encoder->base.crtc));
  921. }
  922. static void g4x_disable_hdmi(struct intel_encoder *encoder)
  923. {
  924. struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
  925. if (crtc->config->has_audio)
  926. intel_audio_codec_disable(encoder);
  927. intel_disable_hdmi(encoder);
  928. }
  929. static void pch_disable_hdmi(struct intel_encoder *encoder)
  930. {
  931. struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
  932. if (crtc->config->has_audio)
  933. intel_audio_codec_disable(encoder);
  934. }
  935. static void pch_post_disable_hdmi(struct intel_encoder *encoder)
  936. {
  937. intel_disable_hdmi(encoder);
  938. }
  939. static int hdmi_portclock_limit(struct intel_hdmi *hdmi, bool respect_dvi_limit)
  940. {
  941. struct drm_device *dev = intel_hdmi_to_dev(hdmi);
  942. if ((respect_dvi_limit && !hdmi->has_hdmi_sink) || IS_G4X(dev))
  943. return 165000;
  944. else if (IS_HASWELL(dev) || INTEL_INFO(dev)->gen >= 8)
  945. return 300000;
  946. else
  947. return 225000;
  948. }
  949. static enum drm_mode_status
  950. intel_hdmi_mode_valid(struct drm_connector *connector,
  951. struct drm_display_mode *mode)
  952. {
  953. int clock = mode->clock;
  954. if (mode->flags & DRM_MODE_FLAG_DBLCLK)
  955. clock *= 2;
  956. if (clock > hdmi_portclock_limit(intel_attached_hdmi(connector),
  957. true))
  958. return MODE_CLOCK_HIGH;
  959. if (clock < 20000)
  960. return MODE_CLOCK_LOW;
  961. if (mode->flags & DRM_MODE_FLAG_DBLSCAN)
  962. return MODE_NO_DBLESCAN;
  963. return MODE_OK;
  964. }
  965. static bool hdmi_12bpc_possible(struct intel_crtc_state *crtc_state)
  966. {
  967. struct drm_device *dev = crtc_state->base.crtc->dev;
  968. struct drm_atomic_state *state;
  969. struct intel_encoder *encoder;
  970. struct drm_connector *connector;
  971. struct drm_connector_state *connector_state;
  972. int count = 0, count_hdmi = 0;
  973. int i;
  974. if (HAS_GMCH_DISPLAY(dev))
  975. return false;
  976. state = crtc_state->base.state;
  977. for_each_connector_in_state(state, connector, connector_state, i) {
  978. if (connector_state->crtc != crtc_state->base.crtc)
  979. continue;
  980. encoder = to_intel_encoder(connector_state->best_encoder);
  981. count_hdmi += encoder->type == INTEL_OUTPUT_HDMI;
  982. count++;
  983. }
  984. /*
  985. * HDMI 12bpc affects the clocks, so it's only possible
  986. * when not cloning with other encoder types.
  987. */
  988. return count_hdmi > 0 && count_hdmi == count;
  989. }
  990. bool intel_hdmi_compute_config(struct intel_encoder *encoder,
  991. struct intel_crtc_state *pipe_config)
  992. {
  993. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
  994. struct drm_device *dev = encoder->base.dev;
  995. struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
  996. int clock_12bpc = pipe_config->base.adjusted_mode.crtc_clock * 3 / 2;
  997. int portclock_limit = hdmi_portclock_limit(intel_hdmi, false);
  998. int desired_bpp;
  999. pipe_config->has_hdmi_sink = intel_hdmi->has_hdmi_sink;
  1000. if (pipe_config->has_hdmi_sink)
  1001. pipe_config->has_infoframe = true;
  1002. if (intel_hdmi->color_range_auto) {
  1003. /* See CEA-861-E - 5.1 Default Encoding Parameters */
  1004. if (pipe_config->has_hdmi_sink &&
  1005. drm_match_cea_mode(adjusted_mode) > 1)
  1006. intel_hdmi->color_range = HDMI_COLOR_RANGE_16_235;
  1007. else
  1008. intel_hdmi->color_range = 0;
  1009. }
  1010. if (adjusted_mode->flags & DRM_MODE_FLAG_DBLCLK) {
  1011. pipe_config->pixel_multiplier = 2;
  1012. }
  1013. if (intel_hdmi->color_range)
  1014. pipe_config->limited_color_range = true;
  1015. if (HAS_PCH_SPLIT(dev) && !HAS_DDI(dev))
  1016. pipe_config->has_pch_encoder = true;
  1017. if (pipe_config->has_hdmi_sink && intel_hdmi->has_audio)
  1018. pipe_config->has_audio = true;
  1019. /*
  1020. * HDMI is either 12 or 8, so if the display lets 10bpc sneak
  1021. * through, clamp it down. Note that g4x/vlv don't support 12bpc hdmi
  1022. * outputs. We also need to check that the higher clock still fits
  1023. * within limits.
  1024. */
  1025. if (pipe_config->pipe_bpp > 8*3 && pipe_config->has_hdmi_sink &&
  1026. clock_12bpc <= portclock_limit &&
  1027. hdmi_12bpc_possible(pipe_config) &&
  1028. 0 /* FIXME 12bpc support totally broken */) {
  1029. DRM_DEBUG_KMS("picking bpc to 12 for HDMI output\n");
  1030. desired_bpp = 12*3;
  1031. /* Need to adjust the port link by 1.5x for 12bpc. */
  1032. pipe_config->port_clock = clock_12bpc;
  1033. } else {
  1034. DRM_DEBUG_KMS("picking bpc to 8 for HDMI output\n");
  1035. desired_bpp = 8*3;
  1036. }
  1037. if (!pipe_config->bw_constrained) {
  1038. DRM_DEBUG_KMS("forcing pipe bpc to %i for HDMI\n", desired_bpp);
  1039. pipe_config->pipe_bpp = desired_bpp;
  1040. }
  1041. if (adjusted_mode->crtc_clock > portclock_limit) {
  1042. DRM_DEBUG_KMS("too high HDMI clock, rejecting mode\n");
  1043. return false;
  1044. }
  1045. return true;
  1046. }
  1047. static void
  1048. intel_hdmi_unset_edid(struct drm_connector *connector)
  1049. {
  1050. struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);
  1051. intel_hdmi->has_hdmi_sink = false;
  1052. intel_hdmi->has_audio = false;
  1053. intel_hdmi->rgb_quant_range_selectable = false;
  1054. kfree(to_intel_connector(connector)->detect_edid);
  1055. to_intel_connector(connector)->detect_edid = NULL;
  1056. }
  1057. static bool
  1058. intel_hdmi_set_edid(struct drm_connector *connector)
  1059. {
  1060. struct drm_i915_private *dev_priv = to_i915(connector->dev);
  1061. struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);
  1062. struct intel_encoder *intel_encoder =
  1063. &hdmi_to_dig_port(intel_hdmi)->base;
  1064. enum intel_display_power_domain power_domain;
  1065. struct edid *edid;
  1066. bool connected = false;
  1067. power_domain = intel_display_port_power_domain(intel_encoder);
  1068. intel_display_power_get(dev_priv, power_domain);
  1069. edid = drm_get_edid(connector,
  1070. intel_gmbus_get_adapter(dev_priv,
  1071. intel_hdmi->ddc_bus));
  1072. intel_display_power_put(dev_priv, power_domain);
  1073. to_intel_connector(connector)->detect_edid = edid;
  1074. if (edid && edid->input & DRM_EDID_INPUT_DIGITAL) {
  1075. intel_hdmi->rgb_quant_range_selectable =
  1076. drm_rgb_quant_range_selectable(edid);
  1077. intel_hdmi->has_audio = drm_detect_monitor_audio(edid);
  1078. if (intel_hdmi->force_audio != HDMI_AUDIO_AUTO)
  1079. intel_hdmi->has_audio =
  1080. intel_hdmi->force_audio == HDMI_AUDIO_ON;
  1081. if (intel_hdmi->force_audio != HDMI_AUDIO_OFF_DVI)
  1082. intel_hdmi->has_hdmi_sink =
  1083. drm_detect_hdmi_monitor(edid);
  1084. connected = true;
  1085. }
  1086. return connected;
  1087. }
  1088. static enum drm_connector_status
  1089. intel_hdmi_detect(struct drm_connector *connector, bool force)
  1090. {
  1091. enum drm_connector_status status;
  1092. DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
  1093. connector->base.id, connector->name);
  1094. intel_hdmi_unset_edid(connector);
  1095. if (intel_hdmi_set_edid(connector)) {
  1096. struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);
  1097. hdmi_to_dig_port(intel_hdmi)->base.type = INTEL_OUTPUT_HDMI;
  1098. status = connector_status_connected;
  1099. } else
  1100. status = connector_status_disconnected;
  1101. return status;
  1102. }
  1103. static void
  1104. intel_hdmi_force(struct drm_connector *connector)
  1105. {
  1106. struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);
  1107. DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
  1108. connector->base.id, connector->name);
  1109. intel_hdmi_unset_edid(connector);
  1110. if (connector->status != connector_status_connected)
  1111. return;
  1112. intel_hdmi_set_edid(connector);
  1113. hdmi_to_dig_port(intel_hdmi)->base.type = INTEL_OUTPUT_HDMI;
  1114. }
  1115. static int intel_hdmi_get_modes(struct drm_connector *connector)
  1116. {
  1117. struct edid *edid;
  1118. edid = to_intel_connector(connector)->detect_edid;
  1119. if (edid == NULL)
  1120. return 0;
  1121. return intel_connector_update_modes(connector, edid);
  1122. }
  1123. static bool
  1124. intel_hdmi_detect_audio(struct drm_connector *connector)
  1125. {
  1126. bool has_audio = false;
  1127. struct edid *edid;
  1128. edid = to_intel_connector(connector)->detect_edid;
  1129. if (edid && edid->input & DRM_EDID_INPUT_DIGITAL)
  1130. has_audio = drm_detect_monitor_audio(edid);
  1131. return has_audio;
  1132. }
  1133. static int
  1134. intel_hdmi_set_property(struct drm_connector *connector,
  1135. struct drm_property *property,
  1136. uint64_t val)
  1137. {
  1138. struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);
  1139. struct intel_digital_port *intel_dig_port =
  1140. hdmi_to_dig_port(intel_hdmi);
  1141. struct drm_i915_private *dev_priv = connector->dev->dev_private;
  1142. int ret;
  1143. ret = drm_object_property_set_value(&connector->base, property, val);
  1144. if (ret)
  1145. return ret;
  1146. if (property == dev_priv->force_audio_property) {
  1147. enum hdmi_force_audio i = val;
  1148. bool has_audio;
  1149. if (i == intel_hdmi->force_audio)
  1150. return 0;
  1151. intel_hdmi->force_audio = i;
  1152. if (i == HDMI_AUDIO_AUTO)
  1153. has_audio = intel_hdmi_detect_audio(connector);
  1154. else
  1155. has_audio = (i == HDMI_AUDIO_ON);
  1156. if (i == HDMI_AUDIO_OFF_DVI)
  1157. intel_hdmi->has_hdmi_sink = 0;
  1158. intel_hdmi->has_audio = has_audio;
  1159. goto done;
  1160. }
  1161. if (property == dev_priv->broadcast_rgb_property) {
  1162. bool old_auto = intel_hdmi->color_range_auto;
  1163. uint32_t old_range = intel_hdmi->color_range;
  1164. switch (val) {
  1165. case INTEL_BROADCAST_RGB_AUTO:
  1166. intel_hdmi->color_range_auto = true;
  1167. break;
  1168. case INTEL_BROADCAST_RGB_FULL:
  1169. intel_hdmi->color_range_auto = false;
  1170. intel_hdmi->color_range = 0;
  1171. break;
  1172. case INTEL_BROADCAST_RGB_LIMITED:
  1173. intel_hdmi->color_range_auto = false;
  1174. intel_hdmi->color_range = HDMI_COLOR_RANGE_16_235;
  1175. break;
  1176. default:
  1177. return -EINVAL;
  1178. }
  1179. if (old_auto == intel_hdmi->color_range_auto &&
  1180. old_range == intel_hdmi->color_range)
  1181. return 0;
  1182. goto done;
  1183. }
  1184. if (property == connector->dev->mode_config.aspect_ratio_property) {
  1185. switch (val) {
  1186. case DRM_MODE_PICTURE_ASPECT_NONE:
  1187. intel_hdmi->aspect_ratio = HDMI_PICTURE_ASPECT_NONE;
  1188. break;
  1189. case DRM_MODE_PICTURE_ASPECT_4_3:
  1190. intel_hdmi->aspect_ratio = HDMI_PICTURE_ASPECT_4_3;
  1191. break;
  1192. case DRM_MODE_PICTURE_ASPECT_16_9:
  1193. intel_hdmi->aspect_ratio = HDMI_PICTURE_ASPECT_16_9;
  1194. break;
  1195. default:
  1196. return -EINVAL;
  1197. }
  1198. goto done;
  1199. }
  1200. return -EINVAL;
  1201. done:
  1202. if (intel_dig_port->base.base.crtc)
  1203. intel_crtc_restore_mode(intel_dig_port->base.base.crtc);
  1204. return 0;
  1205. }
  1206. static void intel_hdmi_pre_enable(struct intel_encoder *encoder)
  1207. {
  1208. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
  1209. struct intel_crtc *intel_crtc = to_intel_crtc(encoder->base.crtc);
  1210. struct drm_display_mode *adjusted_mode =
  1211. &intel_crtc->config->base.adjusted_mode;
  1212. intel_hdmi_prepare(encoder);
  1213. intel_hdmi->set_infoframes(&encoder->base,
  1214. intel_crtc->config->has_hdmi_sink,
  1215. adjusted_mode);
  1216. }
  1217. static void vlv_hdmi_pre_enable(struct intel_encoder *encoder)
  1218. {
  1219. struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
  1220. struct intel_hdmi *intel_hdmi = &dport->hdmi;
  1221. struct drm_device *dev = encoder->base.dev;
  1222. struct drm_i915_private *dev_priv = dev->dev_private;
  1223. struct intel_crtc *intel_crtc =
  1224. to_intel_crtc(encoder->base.crtc);
  1225. struct drm_display_mode *adjusted_mode =
  1226. &intel_crtc->config->base.adjusted_mode;
  1227. enum dpio_channel port = vlv_dport_to_channel(dport);
  1228. int pipe = intel_crtc->pipe;
  1229. u32 val;
  1230. /* Enable clock channels for this port */
  1231. mutex_lock(&dev_priv->sb_lock);
  1232. val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW8(port));
  1233. val = 0;
  1234. if (pipe)
  1235. val |= (1<<21);
  1236. else
  1237. val &= ~(1<<21);
  1238. val |= 0x001000c4;
  1239. vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW8(port), val);
  1240. /* HDMI 1.0V-2dB */
  1241. vlv_dpio_write(dev_priv, pipe, VLV_TX_DW5(port), 0);
  1242. vlv_dpio_write(dev_priv, pipe, VLV_TX_DW4(port), 0x2b245f5f);
  1243. vlv_dpio_write(dev_priv, pipe, VLV_TX_DW2(port), 0x5578b83a);
  1244. vlv_dpio_write(dev_priv, pipe, VLV_TX_DW3(port), 0x0c782040);
  1245. vlv_dpio_write(dev_priv, pipe, VLV_TX3_DW4(port), 0x2b247878);
  1246. vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW11(port), 0x00030000);
  1247. vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW9(port), 0x00002000);
  1248. vlv_dpio_write(dev_priv, pipe, VLV_TX_DW5(port), DPIO_TX_OCALINIT_EN);
  1249. /* Program lane clock */
  1250. vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW14(port), 0x00760018);
  1251. vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW23(port), 0x00400888);
  1252. mutex_unlock(&dev_priv->sb_lock);
  1253. intel_hdmi->set_infoframes(&encoder->base,
  1254. intel_crtc->config->has_hdmi_sink,
  1255. adjusted_mode);
  1256. g4x_enable_hdmi(encoder);
  1257. vlv_wait_port_ready(dev_priv, dport, 0x0);
  1258. }
  1259. static void vlv_hdmi_pre_pll_enable(struct intel_encoder *encoder)
  1260. {
  1261. struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
  1262. struct drm_device *dev = encoder->base.dev;
  1263. struct drm_i915_private *dev_priv = dev->dev_private;
  1264. struct intel_crtc *intel_crtc =
  1265. to_intel_crtc(encoder->base.crtc);
  1266. enum dpio_channel port = vlv_dport_to_channel(dport);
  1267. int pipe = intel_crtc->pipe;
  1268. intel_hdmi_prepare(encoder);
  1269. /* Program Tx lane resets to default */
  1270. mutex_lock(&dev_priv->sb_lock);
  1271. vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW0(port),
  1272. DPIO_PCS_TX_LANE2_RESET |
  1273. DPIO_PCS_TX_LANE1_RESET);
  1274. vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW1(port),
  1275. DPIO_PCS_CLK_CRI_RXEB_EIOS_EN |
  1276. DPIO_PCS_CLK_CRI_RXDIGFILTSG_EN |
  1277. (1<<DPIO_PCS_CLK_DATAWIDTH_SHIFT) |
  1278. DPIO_PCS_CLK_SOFT_RESET);
  1279. /* Fix up inter-pair skew failure */
  1280. vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW12(port), 0x00750f00);
  1281. vlv_dpio_write(dev_priv, pipe, VLV_TX_DW11(port), 0x00001500);
  1282. vlv_dpio_write(dev_priv, pipe, VLV_TX_DW14(port), 0x40400000);
  1283. vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW9(port), 0x00002000);
  1284. vlv_dpio_write(dev_priv, pipe, VLV_TX_DW5(port), DPIO_TX_OCALINIT_EN);
  1285. mutex_unlock(&dev_priv->sb_lock);
  1286. }
  1287. static void chv_hdmi_pre_pll_enable(struct intel_encoder *encoder)
  1288. {
  1289. struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
  1290. struct drm_device *dev = encoder->base.dev;
  1291. struct drm_i915_private *dev_priv = dev->dev_private;
  1292. struct intel_crtc *intel_crtc =
  1293. to_intel_crtc(encoder->base.crtc);
  1294. enum dpio_channel ch = vlv_dport_to_channel(dport);
  1295. enum pipe pipe = intel_crtc->pipe;
  1296. u32 val;
  1297. intel_hdmi_prepare(encoder);
  1298. mutex_lock(&dev_priv->sb_lock);
  1299. /* program left/right clock distribution */
  1300. if (pipe != PIPE_B) {
  1301. val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW5_CH0);
  1302. val &= ~(CHV_BUFLEFTENA1_MASK | CHV_BUFRIGHTENA1_MASK);
  1303. if (ch == DPIO_CH0)
  1304. val |= CHV_BUFLEFTENA1_FORCE;
  1305. if (ch == DPIO_CH1)
  1306. val |= CHV_BUFRIGHTENA1_FORCE;
  1307. vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW5_CH0, val);
  1308. } else {
  1309. val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW1_CH1);
  1310. val &= ~(CHV_BUFLEFTENA2_MASK | CHV_BUFRIGHTENA2_MASK);
  1311. if (ch == DPIO_CH0)
  1312. val |= CHV_BUFLEFTENA2_FORCE;
  1313. if (ch == DPIO_CH1)
  1314. val |= CHV_BUFRIGHTENA2_FORCE;
  1315. vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW1_CH1, val);
  1316. }
  1317. /* program clock channel usage */
  1318. val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW8(ch));
  1319. val |= CHV_PCS_USEDCLKCHANNEL_OVRRIDE;
  1320. if (pipe != PIPE_B)
  1321. val &= ~CHV_PCS_USEDCLKCHANNEL;
  1322. else
  1323. val |= CHV_PCS_USEDCLKCHANNEL;
  1324. vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW8(ch), val);
  1325. val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW8(ch));
  1326. val |= CHV_PCS_USEDCLKCHANNEL_OVRRIDE;
  1327. if (pipe != PIPE_B)
  1328. val &= ~CHV_PCS_USEDCLKCHANNEL;
  1329. else
  1330. val |= CHV_PCS_USEDCLKCHANNEL;
  1331. vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW8(ch), val);
  1332. /*
  1333. * This a a bit weird since generally CL
  1334. * matches the pipe, but here we need to
  1335. * pick the CL based on the port.
  1336. */
  1337. val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW19(ch));
  1338. if (pipe != PIPE_B)
  1339. val &= ~CHV_CMN_USEDCLKCHANNEL;
  1340. else
  1341. val |= CHV_CMN_USEDCLKCHANNEL;
  1342. vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW19(ch), val);
  1343. mutex_unlock(&dev_priv->sb_lock);
  1344. }
  1345. static void vlv_hdmi_post_disable(struct intel_encoder *encoder)
  1346. {
  1347. struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
  1348. struct drm_i915_private *dev_priv = encoder->base.dev->dev_private;
  1349. struct intel_crtc *intel_crtc =
  1350. to_intel_crtc(encoder->base.crtc);
  1351. enum dpio_channel port = vlv_dport_to_channel(dport);
  1352. int pipe = intel_crtc->pipe;
  1353. /* Reset lanes to avoid HDMI flicker (VLV w/a) */
  1354. mutex_lock(&dev_priv->sb_lock);
  1355. vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW0(port), 0x00000000);
  1356. vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW1(port), 0x00e00060);
  1357. mutex_unlock(&dev_priv->sb_lock);
  1358. }
  1359. static void chv_hdmi_post_disable(struct intel_encoder *encoder)
  1360. {
  1361. struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
  1362. struct drm_device *dev = encoder->base.dev;
  1363. struct drm_i915_private *dev_priv = dev->dev_private;
  1364. struct intel_crtc *intel_crtc =
  1365. to_intel_crtc(encoder->base.crtc);
  1366. enum dpio_channel ch = vlv_dport_to_channel(dport);
  1367. enum pipe pipe = intel_crtc->pipe;
  1368. u32 val;
  1369. mutex_lock(&dev_priv->sb_lock);
  1370. /* Propagate soft reset to data lane reset */
  1371. val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW1(ch));
  1372. val |= CHV_PCS_REQ_SOFTRESET_EN;
  1373. vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW1(ch), val);
  1374. val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW1(ch));
  1375. val |= CHV_PCS_REQ_SOFTRESET_EN;
  1376. vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW1(ch), val);
  1377. val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW0(ch));
  1378. val &= ~(DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
  1379. vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW0(ch), val);
  1380. val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW0(ch));
  1381. val &= ~(DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
  1382. vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW0(ch), val);
  1383. mutex_unlock(&dev_priv->sb_lock);
  1384. }
  1385. static void chv_hdmi_pre_enable(struct intel_encoder *encoder)
  1386. {
  1387. struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
  1388. struct intel_hdmi *intel_hdmi = &dport->hdmi;
  1389. struct drm_device *dev = encoder->base.dev;
  1390. struct drm_i915_private *dev_priv = dev->dev_private;
  1391. struct intel_crtc *intel_crtc =
  1392. to_intel_crtc(encoder->base.crtc);
  1393. struct drm_display_mode *adjusted_mode =
  1394. &intel_crtc->config->base.adjusted_mode;
  1395. enum dpio_channel ch = vlv_dport_to_channel(dport);
  1396. int pipe = intel_crtc->pipe;
  1397. int data, i, stagger;
  1398. u32 val;
  1399. mutex_lock(&dev_priv->sb_lock);
  1400. /* allow hardware to manage TX FIFO reset source */
  1401. val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW11(ch));
  1402. val &= ~DPIO_LANEDESKEW_STRAP_OVRD;
  1403. vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW11(ch), val);
  1404. val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW11(ch));
  1405. val &= ~DPIO_LANEDESKEW_STRAP_OVRD;
  1406. vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW11(ch), val);
  1407. /* Deassert soft data lane reset*/
  1408. val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW1(ch));
  1409. val |= CHV_PCS_REQ_SOFTRESET_EN;
  1410. vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW1(ch), val);
  1411. val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW1(ch));
  1412. val |= CHV_PCS_REQ_SOFTRESET_EN;
  1413. vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW1(ch), val);
  1414. val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW0(ch));
  1415. val |= (DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
  1416. vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW0(ch), val);
  1417. val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW0(ch));
  1418. val |= (DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
  1419. vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW0(ch), val);
  1420. /* Program Tx latency optimal setting */
  1421. for (i = 0; i < 4; i++) {
  1422. /* Set the upar bit */
  1423. data = (i == 1) ? 0x0 : 0x1;
  1424. vlv_dpio_write(dev_priv, pipe, CHV_TX_DW14(ch, i),
  1425. data << DPIO_UPAR_SHIFT);
  1426. }
  1427. /* Data lane stagger programming */
  1428. if (intel_crtc->config->port_clock > 270000)
  1429. stagger = 0x18;
  1430. else if (intel_crtc->config->port_clock > 135000)
  1431. stagger = 0xd;
  1432. else if (intel_crtc->config->port_clock > 67500)
  1433. stagger = 0x7;
  1434. else if (intel_crtc->config->port_clock > 33750)
  1435. stagger = 0x4;
  1436. else
  1437. stagger = 0x2;
  1438. val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW11(ch));
  1439. val |= DPIO_TX2_STAGGER_MASK(0x1f);
  1440. vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW11(ch), val);
  1441. val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW11(ch));
  1442. val |= DPIO_TX2_STAGGER_MASK(0x1f);
  1443. vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW11(ch), val);
  1444. vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW12(ch),
  1445. DPIO_LANESTAGGER_STRAP(stagger) |
  1446. DPIO_LANESTAGGER_STRAP_OVRD |
  1447. DPIO_TX1_STAGGER_MASK(0x1f) |
  1448. DPIO_TX1_STAGGER_MULT(6) |
  1449. DPIO_TX2_STAGGER_MULT(0));
  1450. vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW12(ch),
  1451. DPIO_LANESTAGGER_STRAP(stagger) |
  1452. DPIO_LANESTAGGER_STRAP_OVRD |
  1453. DPIO_TX1_STAGGER_MASK(0x1f) |
  1454. DPIO_TX1_STAGGER_MULT(7) |
  1455. DPIO_TX2_STAGGER_MULT(5));
  1456. /* Clear calc init */
  1457. val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW10(ch));
  1458. val &= ~(DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3);
  1459. val &= ~(DPIO_PCS_TX1DEEMP_MASK | DPIO_PCS_TX2DEEMP_MASK);
  1460. val |= DPIO_PCS_TX1DEEMP_9P5 | DPIO_PCS_TX2DEEMP_9P5;
  1461. vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW10(ch), val);
  1462. val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW10(ch));
  1463. val &= ~(DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3);
  1464. val &= ~(DPIO_PCS_TX1DEEMP_MASK | DPIO_PCS_TX2DEEMP_MASK);
  1465. val |= DPIO_PCS_TX1DEEMP_9P5 | DPIO_PCS_TX2DEEMP_9P5;
  1466. vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW10(ch), val);
  1467. val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW9(ch));
  1468. val &= ~(DPIO_PCS_TX1MARGIN_MASK | DPIO_PCS_TX2MARGIN_MASK);
  1469. val |= DPIO_PCS_TX1MARGIN_000 | DPIO_PCS_TX2MARGIN_000;
  1470. vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW9(ch), val);
  1471. val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW9(ch));
  1472. val &= ~(DPIO_PCS_TX1MARGIN_MASK | DPIO_PCS_TX2MARGIN_MASK);
  1473. val |= DPIO_PCS_TX1MARGIN_000 | DPIO_PCS_TX2MARGIN_000;
  1474. vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW9(ch), val);
  1475. /* FIXME: Program the support xxx V-dB */
  1476. /* Use 800mV-0dB */
  1477. for (i = 0; i < 4; i++) {
  1478. val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW4(ch, i));
  1479. val &= ~DPIO_SWING_DEEMPH9P5_MASK;
  1480. val |= 128 << DPIO_SWING_DEEMPH9P5_SHIFT;
  1481. vlv_dpio_write(dev_priv, pipe, CHV_TX_DW4(ch, i), val);
  1482. }
  1483. for (i = 0; i < 4; i++) {
  1484. val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW2(ch, i));
  1485. val &= ~DPIO_SWING_MARGIN000_MASK;
  1486. val |= 102 << DPIO_SWING_MARGIN000_SHIFT;
  1487. vlv_dpio_write(dev_priv, pipe, CHV_TX_DW2(ch, i), val);
  1488. }
  1489. /* Disable unique transition scale */
  1490. for (i = 0; i < 4; i++) {
  1491. val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW3(ch, i));
  1492. val &= ~DPIO_TX_UNIQ_TRANS_SCALE_EN;
  1493. vlv_dpio_write(dev_priv, pipe, CHV_TX_DW3(ch, i), val);
  1494. }
  1495. /* Additional steps for 1200mV-0dB */
  1496. #if 0
  1497. val = vlv_dpio_read(dev_priv, pipe, VLV_TX_DW3(ch));
  1498. if (ch)
  1499. val |= DPIO_TX_UNIQ_TRANS_SCALE_CH1;
  1500. else
  1501. val |= DPIO_TX_UNIQ_TRANS_SCALE_CH0;
  1502. vlv_dpio_write(dev_priv, pipe, VLV_TX_DW3(ch), val);
  1503. vlv_dpio_write(dev_priv, pipe, VLV_TX_DW2(ch),
  1504. vlv_dpio_read(dev_priv, pipe, VLV_TX_DW2(ch)) |
  1505. (0x9a << DPIO_UNIQ_TRANS_SCALE_SHIFT));
  1506. #endif
  1507. /* Start swing calculation */
  1508. val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW10(ch));
  1509. val |= DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3;
  1510. vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW10(ch), val);
  1511. val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW10(ch));
  1512. val |= DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3;
  1513. vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW10(ch), val);
  1514. /* LRC Bypass */
  1515. val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW30);
  1516. val |= DPIO_LRC_BYPASS;
  1517. vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW30, val);
  1518. mutex_unlock(&dev_priv->sb_lock);
  1519. intel_hdmi->set_infoframes(&encoder->base,
  1520. intel_crtc->config->has_hdmi_sink,
  1521. adjusted_mode);
  1522. g4x_enable_hdmi(encoder);
  1523. vlv_wait_port_ready(dev_priv, dport, 0x0);
  1524. }
  1525. static void intel_hdmi_destroy(struct drm_connector *connector)
  1526. {
  1527. kfree(to_intel_connector(connector)->detect_edid);
  1528. drm_connector_cleanup(connector);
  1529. kfree(connector);
  1530. }
  1531. static const struct drm_connector_funcs intel_hdmi_connector_funcs = {
  1532. .dpms = intel_connector_dpms,
  1533. .detect = intel_hdmi_detect,
  1534. .force = intel_hdmi_force,
  1535. .fill_modes = drm_helper_probe_single_connector_modes,
  1536. .set_property = intel_hdmi_set_property,
  1537. .atomic_get_property = intel_connector_atomic_get_property,
  1538. .destroy = intel_hdmi_destroy,
  1539. .atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
  1540. .atomic_duplicate_state = drm_atomic_helper_connector_duplicate_state,
  1541. };
  1542. static const struct drm_connector_helper_funcs intel_hdmi_connector_helper_funcs = {
  1543. .get_modes = intel_hdmi_get_modes,
  1544. .mode_valid = intel_hdmi_mode_valid,
  1545. .best_encoder = intel_best_encoder,
  1546. };
  1547. static const struct drm_encoder_funcs intel_hdmi_enc_funcs = {
  1548. .destroy = intel_encoder_destroy,
  1549. };
  1550. static void
  1551. intel_attach_aspect_ratio_property(struct drm_connector *connector)
  1552. {
  1553. if (!drm_mode_create_aspect_ratio_property(connector->dev))
  1554. drm_object_attach_property(&connector->base,
  1555. connector->dev->mode_config.aspect_ratio_property,
  1556. DRM_MODE_PICTURE_ASPECT_NONE);
  1557. }
  1558. static void
  1559. intel_hdmi_add_properties(struct intel_hdmi *intel_hdmi, struct drm_connector *connector)
  1560. {
  1561. intel_attach_force_audio_property(connector);
  1562. intel_attach_broadcast_rgb_property(connector);
  1563. intel_hdmi->color_range_auto = true;
  1564. intel_attach_aspect_ratio_property(connector);
  1565. intel_hdmi->aspect_ratio = HDMI_PICTURE_ASPECT_NONE;
  1566. }
  1567. void intel_hdmi_init_connector(struct intel_digital_port *intel_dig_port,
  1568. struct intel_connector *intel_connector)
  1569. {
  1570. struct drm_connector *connector = &intel_connector->base;
  1571. struct intel_hdmi *intel_hdmi = &intel_dig_port->hdmi;
  1572. struct intel_encoder *intel_encoder = &intel_dig_port->base;
  1573. struct drm_device *dev = intel_encoder->base.dev;
  1574. struct drm_i915_private *dev_priv = dev->dev_private;
  1575. enum port port = intel_dig_port->port;
  1576. drm_connector_init(dev, connector, &intel_hdmi_connector_funcs,
  1577. DRM_MODE_CONNECTOR_HDMIA);
  1578. drm_connector_helper_add(connector, &intel_hdmi_connector_helper_funcs);
  1579. connector->interlace_allowed = 1;
  1580. connector->doublescan_allowed = 0;
  1581. connector->stereo_allowed = 1;
  1582. switch (port) {
  1583. case PORT_B:
  1584. if (IS_BROXTON(dev_priv))
  1585. intel_hdmi->ddc_bus = GMBUS_PIN_1_BXT;
  1586. else
  1587. intel_hdmi->ddc_bus = GMBUS_PIN_DPB;
  1588. intel_encoder->hpd_pin = HPD_PORT_B;
  1589. break;
  1590. case PORT_C:
  1591. if (IS_BROXTON(dev_priv))
  1592. intel_hdmi->ddc_bus = GMBUS_PIN_2_BXT;
  1593. else
  1594. intel_hdmi->ddc_bus = GMBUS_PIN_DPC;
  1595. intel_encoder->hpd_pin = HPD_PORT_C;
  1596. break;
  1597. case PORT_D:
  1598. if (WARN_ON(IS_BROXTON(dev_priv)))
  1599. intel_hdmi->ddc_bus = GMBUS_PIN_DISABLED;
  1600. else if (IS_CHERRYVIEW(dev_priv))
  1601. intel_hdmi->ddc_bus = GMBUS_PIN_DPD_CHV;
  1602. else
  1603. intel_hdmi->ddc_bus = GMBUS_PIN_DPD;
  1604. intel_encoder->hpd_pin = HPD_PORT_D;
  1605. break;
  1606. case PORT_A:
  1607. intel_encoder->hpd_pin = HPD_PORT_A;
  1608. /* Internal port only for eDP. */
  1609. default:
  1610. BUG();
  1611. }
  1612. if (IS_VALLEYVIEW(dev)) {
  1613. intel_hdmi->write_infoframe = vlv_write_infoframe;
  1614. intel_hdmi->set_infoframes = vlv_set_infoframes;
  1615. intel_hdmi->infoframe_enabled = vlv_infoframe_enabled;
  1616. } else if (IS_G4X(dev)) {
  1617. intel_hdmi->write_infoframe = g4x_write_infoframe;
  1618. intel_hdmi->set_infoframes = g4x_set_infoframes;
  1619. intel_hdmi->infoframe_enabled = g4x_infoframe_enabled;
  1620. } else if (HAS_DDI(dev)) {
  1621. intel_hdmi->write_infoframe = hsw_write_infoframe;
  1622. intel_hdmi->set_infoframes = hsw_set_infoframes;
  1623. intel_hdmi->infoframe_enabled = hsw_infoframe_enabled;
  1624. } else if (HAS_PCH_IBX(dev)) {
  1625. intel_hdmi->write_infoframe = ibx_write_infoframe;
  1626. intel_hdmi->set_infoframes = ibx_set_infoframes;
  1627. intel_hdmi->infoframe_enabled = ibx_infoframe_enabled;
  1628. } else {
  1629. intel_hdmi->write_infoframe = cpt_write_infoframe;
  1630. intel_hdmi->set_infoframes = cpt_set_infoframes;
  1631. intel_hdmi->infoframe_enabled = cpt_infoframe_enabled;
  1632. }
  1633. if (HAS_DDI(dev))
  1634. intel_connector->get_hw_state = intel_ddi_connector_get_hw_state;
  1635. else
  1636. intel_connector->get_hw_state = intel_connector_get_hw_state;
  1637. intel_connector->unregister = intel_connector_unregister;
  1638. intel_hdmi_add_properties(intel_hdmi, connector);
  1639. intel_connector_attach_encoder(intel_connector, intel_encoder);
  1640. drm_connector_register(connector);
  1641. /* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
  1642. * 0xd. Failure to do so will result in spurious interrupts being
  1643. * generated on the port when a cable is not attached.
  1644. */
  1645. if (IS_G4X(dev) && !IS_GM45(dev)) {
  1646. u32 temp = I915_READ(PEG_BAND_GAP_DATA);
  1647. I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd);
  1648. }
  1649. }
  1650. void intel_hdmi_init(struct drm_device *dev, int hdmi_reg, enum port port)
  1651. {
  1652. struct intel_digital_port *intel_dig_port;
  1653. struct intel_encoder *intel_encoder;
  1654. struct intel_connector *intel_connector;
  1655. intel_dig_port = kzalloc(sizeof(*intel_dig_port), GFP_KERNEL);
  1656. if (!intel_dig_port)
  1657. return;
  1658. intel_connector = intel_connector_alloc();
  1659. if (!intel_connector) {
  1660. kfree(intel_dig_port);
  1661. return;
  1662. }
  1663. intel_encoder = &intel_dig_port->base;
  1664. drm_encoder_init(dev, &intel_encoder->base, &intel_hdmi_enc_funcs,
  1665. DRM_MODE_ENCODER_TMDS);
  1666. intel_encoder->compute_config = intel_hdmi_compute_config;
  1667. if (HAS_PCH_SPLIT(dev)) {
  1668. intel_encoder->disable = pch_disable_hdmi;
  1669. intel_encoder->post_disable = pch_post_disable_hdmi;
  1670. } else {
  1671. intel_encoder->disable = g4x_disable_hdmi;
  1672. }
  1673. intel_encoder->get_hw_state = intel_hdmi_get_hw_state;
  1674. intel_encoder->get_config = intel_hdmi_get_config;
  1675. if (IS_CHERRYVIEW(dev)) {
  1676. intel_encoder->pre_pll_enable = chv_hdmi_pre_pll_enable;
  1677. intel_encoder->pre_enable = chv_hdmi_pre_enable;
  1678. intel_encoder->enable = vlv_enable_hdmi;
  1679. intel_encoder->post_disable = chv_hdmi_post_disable;
  1680. } else if (IS_VALLEYVIEW(dev)) {
  1681. intel_encoder->pre_pll_enable = vlv_hdmi_pre_pll_enable;
  1682. intel_encoder->pre_enable = vlv_hdmi_pre_enable;
  1683. intel_encoder->enable = vlv_enable_hdmi;
  1684. intel_encoder->post_disable = vlv_hdmi_post_disable;
  1685. } else {
  1686. intel_encoder->pre_enable = intel_hdmi_pre_enable;
  1687. if (HAS_PCH_CPT(dev))
  1688. intel_encoder->enable = cpt_enable_hdmi;
  1689. else if (HAS_PCH_IBX(dev))
  1690. intel_encoder->enable = ibx_enable_hdmi;
  1691. else
  1692. intel_encoder->enable = g4x_enable_hdmi;
  1693. }
  1694. intel_encoder->type = INTEL_OUTPUT_HDMI;
  1695. if (IS_CHERRYVIEW(dev)) {
  1696. if (port == PORT_D)
  1697. intel_encoder->crtc_mask = 1 << 2;
  1698. else
  1699. intel_encoder->crtc_mask = (1 << 0) | (1 << 1);
  1700. } else {
  1701. intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
  1702. }
  1703. intel_encoder->cloneable = 1 << INTEL_OUTPUT_ANALOG;
  1704. /*
  1705. * BSpec is unclear about HDMI+HDMI cloning on g4x, but it seems
  1706. * to work on real hardware. And since g4x can send infoframes to
  1707. * only one port anyway, nothing is lost by allowing it.
  1708. */
  1709. if (IS_G4X(dev))
  1710. intel_encoder->cloneable |= 1 << INTEL_OUTPUT_HDMI;
  1711. intel_dig_port->port = port;
  1712. intel_dig_port->hdmi.hdmi_reg = hdmi_reg;
  1713. intel_dig_port->dp.output_reg = 0;
  1714. intel_hdmi_init_connector(intel_dig_port, intel_connector);
  1715. }