amdgpu_gem.c 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <linux/ktime.h>
  29. #include <drm/drmP.h>
  30. #include <drm/amdgpu_drm.h>
  31. #include "amdgpu.h"
  32. void amdgpu_gem_object_free(struct drm_gem_object *gobj)
  33. {
  34. struct amdgpu_bo *robj = gem_to_amdgpu_bo(gobj);
  35. if (robj) {
  36. if (robj->gem_base.import_attach)
  37. drm_prime_gem_destroy(&robj->gem_base, robj->tbo.sg);
  38. amdgpu_mn_unregister(robj);
  39. amdgpu_bo_unref(&robj);
  40. }
  41. }
  42. int amdgpu_gem_object_create(struct amdgpu_device *adev, unsigned long size,
  43. int alignment, u32 initial_domain,
  44. u64 flags, bool kernel,
  45. struct drm_gem_object **obj)
  46. {
  47. struct amdgpu_bo *robj;
  48. unsigned long max_size;
  49. int r;
  50. *obj = NULL;
  51. /* At least align on page size */
  52. if (alignment < PAGE_SIZE) {
  53. alignment = PAGE_SIZE;
  54. }
  55. if (!(initial_domain & (AMDGPU_GEM_DOMAIN_GDS | AMDGPU_GEM_DOMAIN_GWS | AMDGPU_GEM_DOMAIN_OA))) {
  56. /* Maximum bo size is the unpinned gtt size since we use the gtt to
  57. * handle vram to system pool migrations.
  58. */
  59. max_size = adev->mc.gtt_size - adev->gart_pin_size;
  60. if (size > max_size) {
  61. DRM_DEBUG("Allocation size %ldMb bigger than %ldMb limit\n",
  62. size >> 20, max_size >> 20);
  63. return -ENOMEM;
  64. }
  65. }
  66. retry:
  67. r = amdgpu_bo_create(adev, size, alignment, kernel, initial_domain,
  68. flags, NULL, NULL, &robj);
  69. if (r) {
  70. if (r != -ERESTARTSYS) {
  71. if (initial_domain == AMDGPU_GEM_DOMAIN_VRAM) {
  72. initial_domain |= AMDGPU_GEM_DOMAIN_GTT;
  73. goto retry;
  74. }
  75. DRM_ERROR("Failed to allocate GEM object (%ld, %d, %u, %d)\n",
  76. size, initial_domain, alignment, r);
  77. }
  78. return r;
  79. }
  80. *obj = &robj->gem_base;
  81. robj->pid = task_pid_nr(current);
  82. mutex_lock(&adev->gem.mutex);
  83. list_add_tail(&robj->list, &adev->gem.objects);
  84. mutex_unlock(&adev->gem.mutex);
  85. return 0;
  86. }
  87. int amdgpu_gem_init(struct amdgpu_device *adev)
  88. {
  89. INIT_LIST_HEAD(&adev->gem.objects);
  90. return 0;
  91. }
  92. void amdgpu_gem_fini(struct amdgpu_device *adev)
  93. {
  94. amdgpu_bo_force_delete(adev);
  95. }
  96. /*
  97. * Call from drm_gem_handle_create which appear in both new and open ioctl
  98. * case.
  99. */
  100. int amdgpu_gem_object_open(struct drm_gem_object *obj, struct drm_file *file_priv)
  101. {
  102. struct amdgpu_bo *rbo = gem_to_amdgpu_bo(obj);
  103. struct amdgpu_device *adev = rbo->adev;
  104. struct amdgpu_fpriv *fpriv = file_priv->driver_priv;
  105. struct amdgpu_vm *vm = &fpriv->vm;
  106. struct amdgpu_bo_va *bo_va;
  107. int r;
  108. r = amdgpu_bo_reserve(rbo, false);
  109. if (r) {
  110. return r;
  111. }
  112. bo_va = amdgpu_vm_bo_find(vm, rbo);
  113. if (!bo_va) {
  114. bo_va = amdgpu_vm_bo_add(adev, vm, rbo);
  115. } else {
  116. ++bo_va->ref_count;
  117. }
  118. amdgpu_bo_unreserve(rbo);
  119. return 0;
  120. }
  121. void amdgpu_gem_object_close(struct drm_gem_object *obj,
  122. struct drm_file *file_priv)
  123. {
  124. struct amdgpu_bo *rbo = gem_to_amdgpu_bo(obj);
  125. struct amdgpu_device *adev = rbo->adev;
  126. struct amdgpu_fpriv *fpriv = file_priv->driver_priv;
  127. struct amdgpu_vm *vm = &fpriv->vm;
  128. struct amdgpu_bo_va *bo_va;
  129. int r;
  130. r = amdgpu_bo_reserve(rbo, true);
  131. if (r) {
  132. dev_err(adev->dev, "leaking bo va because "
  133. "we fail to reserve bo (%d)\n", r);
  134. return;
  135. }
  136. bo_va = amdgpu_vm_bo_find(vm, rbo);
  137. if (bo_va) {
  138. if (--bo_va->ref_count == 0) {
  139. amdgpu_vm_bo_rmv(adev, bo_va);
  140. }
  141. }
  142. amdgpu_bo_unreserve(rbo);
  143. }
  144. static int amdgpu_gem_handle_lockup(struct amdgpu_device *adev, int r)
  145. {
  146. if (r == -EDEADLK) {
  147. r = amdgpu_gpu_reset(adev);
  148. if (!r)
  149. r = -EAGAIN;
  150. }
  151. return r;
  152. }
  153. /*
  154. * GEM ioctls.
  155. */
  156. int amdgpu_gem_create_ioctl(struct drm_device *dev, void *data,
  157. struct drm_file *filp)
  158. {
  159. struct amdgpu_device *adev = dev->dev_private;
  160. union drm_amdgpu_gem_create *args = data;
  161. uint64_t size = args->in.bo_size;
  162. struct drm_gem_object *gobj;
  163. uint32_t handle;
  164. bool kernel = false;
  165. int r;
  166. down_read(&adev->exclusive_lock);
  167. /* create a gem object to contain this object in */
  168. if (args->in.domains & (AMDGPU_GEM_DOMAIN_GDS |
  169. AMDGPU_GEM_DOMAIN_GWS | AMDGPU_GEM_DOMAIN_OA)) {
  170. kernel = true;
  171. if (args->in.domains == AMDGPU_GEM_DOMAIN_GDS)
  172. size = size << AMDGPU_GDS_SHIFT;
  173. else if (args->in.domains == AMDGPU_GEM_DOMAIN_GWS)
  174. size = size << AMDGPU_GWS_SHIFT;
  175. else if (args->in.domains == AMDGPU_GEM_DOMAIN_OA)
  176. size = size << AMDGPU_OA_SHIFT;
  177. else {
  178. r = -EINVAL;
  179. goto error_unlock;
  180. }
  181. }
  182. size = roundup(size, PAGE_SIZE);
  183. r = amdgpu_gem_object_create(adev, size, args->in.alignment,
  184. (u32)(0xffffffff & args->in.domains),
  185. args->in.domain_flags,
  186. kernel, &gobj);
  187. if (r)
  188. goto error_unlock;
  189. r = drm_gem_handle_create(filp, gobj, &handle);
  190. /* drop reference from allocate - handle holds it now */
  191. drm_gem_object_unreference_unlocked(gobj);
  192. if (r)
  193. goto error_unlock;
  194. memset(args, 0, sizeof(*args));
  195. args->out.handle = handle;
  196. up_read(&adev->exclusive_lock);
  197. return 0;
  198. error_unlock:
  199. up_read(&adev->exclusive_lock);
  200. r = amdgpu_gem_handle_lockup(adev, r);
  201. return r;
  202. }
  203. int amdgpu_gem_userptr_ioctl(struct drm_device *dev, void *data,
  204. struct drm_file *filp)
  205. {
  206. struct amdgpu_device *adev = dev->dev_private;
  207. struct drm_amdgpu_gem_userptr *args = data;
  208. struct drm_gem_object *gobj;
  209. struct amdgpu_bo *bo;
  210. uint32_t handle;
  211. int r;
  212. if (offset_in_page(args->addr | args->size))
  213. return -EINVAL;
  214. /* reject unknown flag values */
  215. if (args->flags & ~(AMDGPU_GEM_USERPTR_READONLY |
  216. AMDGPU_GEM_USERPTR_ANONONLY | AMDGPU_GEM_USERPTR_VALIDATE |
  217. AMDGPU_GEM_USERPTR_REGISTER))
  218. return -EINVAL;
  219. if (!(args->flags & AMDGPU_GEM_USERPTR_ANONONLY) ||
  220. !(args->flags & AMDGPU_GEM_USERPTR_REGISTER)) {
  221. /* if we want to write to it we must require anonymous
  222. memory and install a MMU notifier */
  223. return -EACCES;
  224. }
  225. down_read(&adev->exclusive_lock);
  226. /* create a gem object to contain this object in */
  227. r = amdgpu_gem_object_create(adev, args->size, 0,
  228. AMDGPU_GEM_DOMAIN_CPU, 0,
  229. 0, &gobj);
  230. if (r)
  231. goto handle_lockup;
  232. bo = gem_to_amdgpu_bo(gobj);
  233. r = amdgpu_ttm_tt_set_userptr(bo->tbo.ttm, args->addr, args->flags);
  234. if (r)
  235. goto release_object;
  236. if (args->flags & AMDGPU_GEM_USERPTR_REGISTER) {
  237. r = amdgpu_mn_register(bo, args->addr);
  238. if (r)
  239. goto release_object;
  240. }
  241. if (args->flags & AMDGPU_GEM_USERPTR_VALIDATE) {
  242. down_read(&current->mm->mmap_sem);
  243. r = amdgpu_bo_reserve(bo, true);
  244. if (r) {
  245. up_read(&current->mm->mmap_sem);
  246. goto release_object;
  247. }
  248. amdgpu_ttm_placement_from_domain(bo, AMDGPU_GEM_DOMAIN_GTT);
  249. r = ttm_bo_validate(&bo->tbo, &bo->placement, true, false);
  250. amdgpu_bo_unreserve(bo);
  251. up_read(&current->mm->mmap_sem);
  252. if (r)
  253. goto release_object;
  254. }
  255. r = drm_gem_handle_create(filp, gobj, &handle);
  256. /* drop reference from allocate - handle holds it now */
  257. drm_gem_object_unreference_unlocked(gobj);
  258. if (r)
  259. goto handle_lockup;
  260. args->handle = handle;
  261. up_read(&adev->exclusive_lock);
  262. return 0;
  263. release_object:
  264. drm_gem_object_unreference_unlocked(gobj);
  265. handle_lockup:
  266. up_read(&adev->exclusive_lock);
  267. r = amdgpu_gem_handle_lockup(adev, r);
  268. return r;
  269. }
  270. int amdgpu_mode_dumb_mmap(struct drm_file *filp,
  271. struct drm_device *dev,
  272. uint32_t handle, uint64_t *offset_p)
  273. {
  274. struct drm_gem_object *gobj;
  275. struct amdgpu_bo *robj;
  276. gobj = drm_gem_object_lookup(dev, filp, handle);
  277. if (gobj == NULL) {
  278. return -ENOENT;
  279. }
  280. robj = gem_to_amdgpu_bo(gobj);
  281. if (amdgpu_ttm_tt_has_userptr(robj->tbo.ttm) ||
  282. (robj->flags & AMDGPU_GEM_CREATE_NO_CPU_ACCESS)) {
  283. drm_gem_object_unreference_unlocked(gobj);
  284. return -EPERM;
  285. }
  286. *offset_p = amdgpu_bo_mmap_offset(robj);
  287. drm_gem_object_unreference_unlocked(gobj);
  288. return 0;
  289. }
  290. int amdgpu_gem_mmap_ioctl(struct drm_device *dev, void *data,
  291. struct drm_file *filp)
  292. {
  293. union drm_amdgpu_gem_mmap *args = data;
  294. uint32_t handle = args->in.handle;
  295. memset(args, 0, sizeof(*args));
  296. return amdgpu_mode_dumb_mmap(filp, dev, handle, &args->out.addr_ptr);
  297. }
  298. /**
  299. * amdgpu_gem_timeout - calculate jiffies timeout from absolute value
  300. *
  301. * @timeout_ns: timeout in ns
  302. *
  303. * Calculate the timeout in jiffies from an absolute timeout in ns.
  304. */
  305. unsigned long amdgpu_gem_timeout(uint64_t timeout_ns)
  306. {
  307. unsigned long timeout_jiffies;
  308. ktime_t timeout;
  309. /* clamp timeout if it's to large */
  310. if (((int64_t)timeout_ns) < 0)
  311. return MAX_SCHEDULE_TIMEOUT;
  312. timeout = ktime_sub(ns_to_ktime(timeout_ns), ktime_get());
  313. if (ktime_to_ns(timeout) < 0)
  314. return 0;
  315. timeout_jiffies = nsecs_to_jiffies(ktime_to_ns(timeout));
  316. /* clamp timeout to avoid unsigned-> signed overflow */
  317. if (timeout_jiffies > MAX_SCHEDULE_TIMEOUT )
  318. return MAX_SCHEDULE_TIMEOUT - 1;
  319. return timeout_jiffies;
  320. }
  321. int amdgpu_gem_wait_idle_ioctl(struct drm_device *dev, void *data,
  322. struct drm_file *filp)
  323. {
  324. struct amdgpu_device *adev = dev->dev_private;
  325. union drm_amdgpu_gem_wait_idle *args = data;
  326. struct drm_gem_object *gobj;
  327. struct amdgpu_bo *robj;
  328. uint32_t handle = args->in.handle;
  329. unsigned long timeout = amdgpu_gem_timeout(args->in.timeout);
  330. int r = 0;
  331. long ret;
  332. gobj = drm_gem_object_lookup(dev, filp, handle);
  333. if (gobj == NULL) {
  334. return -ENOENT;
  335. }
  336. robj = gem_to_amdgpu_bo(gobj);
  337. if (timeout == 0)
  338. ret = reservation_object_test_signaled_rcu(robj->tbo.resv, true);
  339. else
  340. ret = reservation_object_wait_timeout_rcu(robj->tbo.resv, true, true, timeout);
  341. /* ret == 0 means not signaled,
  342. * ret > 0 means signaled
  343. * ret < 0 means interrupted before timeout
  344. */
  345. if (ret >= 0) {
  346. memset(args, 0, sizeof(*args));
  347. args->out.status = (ret == 0);
  348. } else
  349. r = ret;
  350. drm_gem_object_unreference_unlocked(gobj);
  351. r = amdgpu_gem_handle_lockup(adev, r);
  352. return r;
  353. }
  354. int amdgpu_gem_metadata_ioctl(struct drm_device *dev, void *data,
  355. struct drm_file *filp)
  356. {
  357. struct drm_amdgpu_gem_metadata *args = data;
  358. struct drm_gem_object *gobj;
  359. struct amdgpu_bo *robj;
  360. int r = -1;
  361. DRM_DEBUG("%d \n", args->handle);
  362. gobj = drm_gem_object_lookup(dev, filp, args->handle);
  363. if (gobj == NULL)
  364. return -ENOENT;
  365. robj = gem_to_amdgpu_bo(gobj);
  366. r = amdgpu_bo_reserve(robj, false);
  367. if (unlikely(r != 0))
  368. goto out;
  369. if (args->op == AMDGPU_GEM_METADATA_OP_GET_METADATA) {
  370. amdgpu_bo_get_tiling_flags(robj, &args->data.tiling_info);
  371. r = amdgpu_bo_get_metadata(robj, args->data.data,
  372. sizeof(args->data.data),
  373. &args->data.data_size_bytes,
  374. &args->data.flags);
  375. } else if (args->op == AMDGPU_GEM_METADATA_OP_SET_METADATA) {
  376. r = amdgpu_bo_set_tiling_flags(robj, args->data.tiling_info);
  377. if (!r)
  378. r = amdgpu_bo_set_metadata(robj, args->data.data,
  379. args->data.data_size_bytes,
  380. args->data.flags);
  381. }
  382. amdgpu_bo_unreserve(robj);
  383. out:
  384. drm_gem_object_unreference_unlocked(gobj);
  385. return r;
  386. }
  387. /**
  388. * amdgpu_gem_va_update_vm -update the bo_va in its VM
  389. *
  390. * @adev: amdgpu_device pointer
  391. * @bo_va: bo_va to update
  392. *
  393. * Update the bo_va directly after setting it's address. Errors are not
  394. * vital here, so they are not reported back to userspace.
  395. */
  396. static void amdgpu_gem_va_update_vm(struct amdgpu_device *adev,
  397. struct amdgpu_bo_va *bo_va, uint32_t operation)
  398. {
  399. struct ttm_validate_buffer tv, *entry;
  400. struct amdgpu_bo_list_entry *vm_bos;
  401. struct ww_acquire_ctx ticket;
  402. struct list_head list, duplicates;
  403. unsigned domain;
  404. int r;
  405. INIT_LIST_HEAD(&list);
  406. INIT_LIST_HEAD(&duplicates);
  407. tv.bo = &bo_va->bo->tbo;
  408. tv.shared = true;
  409. list_add(&tv.head, &list);
  410. vm_bos = amdgpu_vm_get_bos(adev, bo_va->vm, &list);
  411. if (!vm_bos)
  412. return;
  413. /* Provide duplicates to avoid -EALREADY */
  414. r = ttm_eu_reserve_buffers(&ticket, &list, true, &duplicates);
  415. if (r)
  416. goto error_free;
  417. list_for_each_entry(entry, &list, head) {
  418. domain = amdgpu_mem_type_to_domain(entry->bo->mem.mem_type);
  419. /* if anything is swapped out don't swap it in here,
  420. just abort and wait for the next CS */
  421. if (domain == AMDGPU_GEM_DOMAIN_CPU)
  422. goto error_unreserve;
  423. }
  424. mutex_lock(&bo_va->vm->mutex);
  425. r = amdgpu_vm_clear_freed(adev, bo_va->vm);
  426. if (r)
  427. goto error_unlock;
  428. if (operation == AMDGPU_VA_OP_MAP)
  429. r = amdgpu_vm_bo_update(adev, bo_va, &bo_va->bo->tbo.mem);
  430. error_unlock:
  431. mutex_unlock(&bo_va->vm->mutex);
  432. error_unreserve:
  433. ttm_eu_backoff_reservation(&ticket, &list);
  434. error_free:
  435. drm_free_large(vm_bos);
  436. if (r && r != -ERESTARTSYS)
  437. DRM_ERROR("Couldn't update BO_VA (%d)\n", r);
  438. }
  439. int amdgpu_gem_va_ioctl(struct drm_device *dev, void *data,
  440. struct drm_file *filp)
  441. {
  442. struct drm_amdgpu_gem_va *args = data;
  443. struct drm_gem_object *gobj;
  444. struct amdgpu_device *adev = dev->dev_private;
  445. struct amdgpu_fpriv *fpriv = filp->driver_priv;
  446. struct amdgpu_bo *rbo;
  447. struct amdgpu_bo_va *bo_va;
  448. uint32_t invalid_flags, va_flags = 0;
  449. int r = 0;
  450. if (!adev->vm_manager.enabled)
  451. return -ENOTTY;
  452. if (args->va_address < AMDGPU_VA_RESERVED_SIZE) {
  453. dev_err(&dev->pdev->dev,
  454. "va_address 0x%lX is in reserved area 0x%X\n",
  455. (unsigned long)args->va_address,
  456. AMDGPU_VA_RESERVED_SIZE);
  457. return -EINVAL;
  458. }
  459. invalid_flags = ~(AMDGPU_VM_DELAY_UPDATE | AMDGPU_VM_PAGE_READABLE |
  460. AMDGPU_VM_PAGE_WRITEABLE | AMDGPU_VM_PAGE_EXECUTABLE);
  461. if ((args->flags & invalid_flags)) {
  462. dev_err(&dev->pdev->dev, "invalid flags 0x%08X vs 0x%08X\n",
  463. args->flags, invalid_flags);
  464. return -EINVAL;
  465. }
  466. switch (args->operation) {
  467. case AMDGPU_VA_OP_MAP:
  468. case AMDGPU_VA_OP_UNMAP:
  469. break;
  470. default:
  471. dev_err(&dev->pdev->dev, "unsupported operation %d\n",
  472. args->operation);
  473. return -EINVAL;
  474. }
  475. gobj = drm_gem_object_lookup(dev, filp, args->handle);
  476. if (gobj == NULL)
  477. return -ENOENT;
  478. rbo = gem_to_amdgpu_bo(gobj);
  479. r = amdgpu_bo_reserve(rbo, false);
  480. if (r) {
  481. drm_gem_object_unreference_unlocked(gobj);
  482. return r;
  483. }
  484. bo_va = amdgpu_vm_bo_find(&fpriv->vm, rbo);
  485. if (!bo_va) {
  486. amdgpu_bo_unreserve(rbo);
  487. return -ENOENT;
  488. }
  489. switch (args->operation) {
  490. case AMDGPU_VA_OP_MAP:
  491. if (args->flags & AMDGPU_VM_PAGE_READABLE)
  492. va_flags |= AMDGPU_PTE_READABLE;
  493. if (args->flags & AMDGPU_VM_PAGE_WRITEABLE)
  494. va_flags |= AMDGPU_PTE_WRITEABLE;
  495. if (args->flags & AMDGPU_VM_PAGE_EXECUTABLE)
  496. va_flags |= AMDGPU_PTE_EXECUTABLE;
  497. r = amdgpu_vm_bo_map(adev, bo_va, args->va_address,
  498. args->offset_in_bo, args->map_size,
  499. va_flags);
  500. break;
  501. case AMDGPU_VA_OP_UNMAP:
  502. r = amdgpu_vm_bo_unmap(adev, bo_va, args->va_address);
  503. break;
  504. default:
  505. break;
  506. }
  507. if (!r && !(args->flags & AMDGPU_VM_DELAY_UPDATE))
  508. amdgpu_gem_va_update_vm(adev, bo_va, args->operation);
  509. drm_gem_object_unreference_unlocked(gobj);
  510. return r;
  511. }
  512. int amdgpu_gem_op_ioctl(struct drm_device *dev, void *data,
  513. struct drm_file *filp)
  514. {
  515. struct drm_amdgpu_gem_op *args = data;
  516. struct drm_gem_object *gobj;
  517. struct amdgpu_bo *robj;
  518. int r;
  519. gobj = drm_gem_object_lookup(dev, filp, args->handle);
  520. if (gobj == NULL) {
  521. return -ENOENT;
  522. }
  523. robj = gem_to_amdgpu_bo(gobj);
  524. r = amdgpu_bo_reserve(robj, false);
  525. if (unlikely(r))
  526. goto out;
  527. switch (args->op) {
  528. case AMDGPU_GEM_OP_GET_GEM_CREATE_INFO: {
  529. struct drm_amdgpu_gem_create_in info;
  530. void __user *out = (void __user *)(long)args->value;
  531. info.bo_size = robj->gem_base.size;
  532. info.alignment = robj->tbo.mem.page_alignment << PAGE_SHIFT;
  533. info.domains = robj->initial_domain;
  534. info.domain_flags = robj->flags;
  535. amdgpu_bo_unreserve(robj);
  536. if (copy_to_user(out, &info, sizeof(info)))
  537. r = -EFAULT;
  538. break;
  539. }
  540. case AMDGPU_GEM_OP_SET_PLACEMENT:
  541. if (amdgpu_ttm_tt_has_userptr(robj->tbo.ttm)) {
  542. r = -EPERM;
  543. amdgpu_bo_unreserve(robj);
  544. break;
  545. }
  546. robj->initial_domain = args->value & (AMDGPU_GEM_DOMAIN_VRAM |
  547. AMDGPU_GEM_DOMAIN_GTT |
  548. AMDGPU_GEM_DOMAIN_CPU);
  549. amdgpu_bo_unreserve(robj);
  550. break;
  551. default:
  552. amdgpu_bo_unreserve(robj);
  553. r = -EINVAL;
  554. }
  555. out:
  556. drm_gem_object_unreference_unlocked(gobj);
  557. return r;
  558. }
  559. int amdgpu_mode_dumb_create(struct drm_file *file_priv,
  560. struct drm_device *dev,
  561. struct drm_mode_create_dumb *args)
  562. {
  563. struct amdgpu_device *adev = dev->dev_private;
  564. struct drm_gem_object *gobj;
  565. uint32_t handle;
  566. int r;
  567. args->pitch = amdgpu_align_pitch(adev, args->width, args->bpp, 0) * ((args->bpp + 1) / 8);
  568. args->size = args->pitch * args->height;
  569. args->size = ALIGN(args->size, PAGE_SIZE);
  570. r = amdgpu_gem_object_create(adev, args->size, 0,
  571. AMDGPU_GEM_DOMAIN_VRAM,
  572. AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED,
  573. ttm_bo_type_device,
  574. &gobj);
  575. if (r)
  576. return -ENOMEM;
  577. r = drm_gem_handle_create(file_priv, gobj, &handle);
  578. /* drop reference from allocate - handle holds it now */
  579. drm_gem_object_unreference_unlocked(gobj);
  580. if (r) {
  581. return r;
  582. }
  583. args->handle = handle;
  584. return 0;
  585. }
  586. #if defined(CONFIG_DEBUG_FS)
  587. static int amdgpu_debugfs_gem_info(struct seq_file *m, void *data)
  588. {
  589. struct drm_info_node *node = (struct drm_info_node *)m->private;
  590. struct drm_device *dev = node->minor->dev;
  591. struct amdgpu_device *adev = dev->dev_private;
  592. struct amdgpu_bo *rbo;
  593. unsigned i = 0;
  594. mutex_lock(&adev->gem.mutex);
  595. list_for_each_entry(rbo, &adev->gem.objects, list) {
  596. unsigned domain;
  597. const char *placement;
  598. domain = amdgpu_mem_type_to_domain(rbo->tbo.mem.mem_type);
  599. switch (domain) {
  600. case AMDGPU_GEM_DOMAIN_VRAM:
  601. placement = "VRAM";
  602. break;
  603. case AMDGPU_GEM_DOMAIN_GTT:
  604. placement = " GTT";
  605. break;
  606. case AMDGPU_GEM_DOMAIN_CPU:
  607. default:
  608. placement = " CPU";
  609. break;
  610. }
  611. seq_printf(m, "bo[0x%08x] %8ldkB %8ldMB %s pid %8ld\n",
  612. i, amdgpu_bo_size(rbo) >> 10, amdgpu_bo_size(rbo) >> 20,
  613. placement, (unsigned long)rbo->pid);
  614. i++;
  615. }
  616. mutex_unlock(&adev->gem.mutex);
  617. return 0;
  618. }
  619. static struct drm_info_list amdgpu_debugfs_gem_list[] = {
  620. {"amdgpu_gem_info", &amdgpu_debugfs_gem_info, 0, NULL},
  621. };
  622. #endif
  623. int amdgpu_gem_debugfs_init(struct amdgpu_device *adev)
  624. {
  625. #if defined(CONFIG_DEBUG_FS)
  626. return amdgpu_debugfs_add_files(adev, amdgpu_debugfs_gem_list, 1);
  627. #endif
  628. return 0;
  629. }