uvd_v5_0.c 26 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950
  1. /*
  2. * Copyright 2014 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. * Authors: Christian König <christian.koenig@amd.com>
  23. */
  24. #include <linux/firmware.h>
  25. #include <drm/drmP.h>
  26. #include "amdgpu.h"
  27. #include "amdgpu_uvd.h"
  28. #include "vid.h"
  29. #include "uvd/uvd_5_0_d.h"
  30. #include "uvd/uvd_5_0_sh_mask.h"
  31. #include "oss/oss_2_0_d.h"
  32. #include "oss/oss_2_0_sh_mask.h"
  33. #include "vi.h"
  34. static void uvd_v5_0_set_ring_funcs(struct amdgpu_device *adev);
  35. static void uvd_v5_0_set_irq_funcs(struct amdgpu_device *adev);
  36. static int uvd_v5_0_start(struct amdgpu_device *adev);
  37. static void uvd_v5_0_stop(struct amdgpu_device *adev);
  38. /**
  39. * uvd_v5_0_ring_get_rptr - get read pointer
  40. *
  41. * @ring: amdgpu_ring pointer
  42. *
  43. * Returns the current hardware read pointer
  44. */
  45. static uint32_t uvd_v5_0_ring_get_rptr(struct amdgpu_ring *ring)
  46. {
  47. struct amdgpu_device *adev = ring->adev;
  48. return RREG32(mmUVD_RBC_RB_RPTR);
  49. }
  50. /**
  51. * uvd_v5_0_ring_get_wptr - get write pointer
  52. *
  53. * @ring: amdgpu_ring pointer
  54. *
  55. * Returns the current hardware write pointer
  56. */
  57. static uint32_t uvd_v5_0_ring_get_wptr(struct amdgpu_ring *ring)
  58. {
  59. struct amdgpu_device *adev = ring->adev;
  60. return RREG32(mmUVD_RBC_RB_WPTR);
  61. }
  62. /**
  63. * uvd_v5_0_ring_set_wptr - set write pointer
  64. *
  65. * @ring: amdgpu_ring pointer
  66. *
  67. * Commits the write pointer to the hardware
  68. */
  69. static void uvd_v5_0_ring_set_wptr(struct amdgpu_ring *ring)
  70. {
  71. struct amdgpu_device *adev = ring->adev;
  72. WREG32(mmUVD_RBC_RB_WPTR, ring->wptr);
  73. }
  74. static int uvd_v5_0_early_init(void *handle)
  75. {
  76. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  77. uvd_v5_0_set_ring_funcs(adev);
  78. uvd_v5_0_set_irq_funcs(adev);
  79. return 0;
  80. }
  81. static int uvd_v5_0_sw_init(void *handle)
  82. {
  83. struct amdgpu_ring *ring;
  84. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  85. int r;
  86. /* UVD TRAP */
  87. r = amdgpu_irq_add_id(adev, 124, &adev->uvd.irq);
  88. if (r)
  89. return r;
  90. r = amdgpu_uvd_sw_init(adev);
  91. if (r)
  92. return r;
  93. r = amdgpu_uvd_resume(adev);
  94. if (r)
  95. return r;
  96. ring = &adev->uvd.ring;
  97. sprintf(ring->name, "uvd");
  98. r = amdgpu_ring_init(adev, ring, 4096, CP_PACKET2, 0xf,
  99. &adev->uvd.irq, 0, AMDGPU_RING_TYPE_UVD);
  100. return r;
  101. }
  102. static int uvd_v5_0_sw_fini(void *handle)
  103. {
  104. int r;
  105. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  106. r = amdgpu_uvd_suspend(adev);
  107. if (r)
  108. return r;
  109. r = amdgpu_uvd_sw_fini(adev);
  110. if (r)
  111. return r;
  112. return r;
  113. }
  114. /**
  115. * uvd_v5_0_hw_init - start and test UVD block
  116. *
  117. * @adev: amdgpu_device pointer
  118. *
  119. * Initialize the hardware, boot up the VCPU and do some testing
  120. */
  121. static int uvd_v5_0_hw_init(void *handle)
  122. {
  123. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  124. struct amdgpu_ring *ring = &adev->uvd.ring;
  125. uint32_t tmp;
  126. int r;
  127. /* raise clocks while booting up the VCPU */
  128. amdgpu_asic_set_uvd_clocks(adev, 53300, 40000);
  129. r = uvd_v5_0_start(adev);
  130. if (r)
  131. goto done;
  132. ring->ready = true;
  133. r = amdgpu_ring_test_ring(ring);
  134. if (r) {
  135. ring->ready = false;
  136. goto done;
  137. }
  138. r = amdgpu_ring_alloc(ring, 10);
  139. if (r) {
  140. DRM_ERROR("amdgpu: ring failed to lock UVD ring (%d).\n", r);
  141. goto done;
  142. }
  143. tmp = PACKET0(mmUVD_SEMA_WAIT_FAULT_TIMEOUT_CNTL, 0);
  144. amdgpu_ring_write(ring, tmp);
  145. amdgpu_ring_write(ring, 0xFFFFF);
  146. tmp = PACKET0(mmUVD_SEMA_WAIT_INCOMPLETE_TIMEOUT_CNTL, 0);
  147. amdgpu_ring_write(ring, tmp);
  148. amdgpu_ring_write(ring, 0xFFFFF);
  149. tmp = PACKET0(mmUVD_SEMA_SIGNAL_INCOMPLETE_TIMEOUT_CNTL, 0);
  150. amdgpu_ring_write(ring, tmp);
  151. amdgpu_ring_write(ring, 0xFFFFF);
  152. /* Clear timeout status bits */
  153. amdgpu_ring_write(ring, PACKET0(mmUVD_SEMA_TIMEOUT_STATUS, 0));
  154. amdgpu_ring_write(ring, 0x8);
  155. amdgpu_ring_write(ring, PACKET0(mmUVD_SEMA_CNTL, 0));
  156. amdgpu_ring_write(ring, 3);
  157. amdgpu_ring_commit(ring);
  158. done:
  159. /* lower clocks again */
  160. amdgpu_asic_set_uvd_clocks(adev, 0, 0);
  161. if (!r)
  162. DRM_INFO("UVD initialized successfully.\n");
  163. return r;
  164. }
  165. /**
  166. * uvd_v5_0_hw_fini - stop the hardware block
  167. *
  168. * @adev: amdgpu_device pointer
  169. *
  170. * Stop the UVD block, mark ring as not ready any more
  171. */
  172. static int uvd_v5_0_hw_fini(void *handle)
  173. {
  174. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  175. struct amdgpu_ring *ring = &adev->uvd.ring;
  176. uvd_v5_0_stop(adev);
  177. ring->ready = false;
  178. return 0;
  179. }
  180. static int uvd_v5_0_suspend(void *handle)
  181. {
  182. int r;
  183. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  184. r = uvd_v5_0_hw_fini(adev);
  185. if (r)
  186. return r;
  187. r = amdgpu_uvd_suspend(adev);
  188. if (r)
  189. return r;
  190. return r;
  191. }
  192. static int uvd_v5_0_resume(void *handle)
  193. {
  194. int r;
  195. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  196. r = amdgpu_uvd_resume(adev);
  197. if (r)
  198. return r;
  199. r = uvd_v5_0_hw_init(adev);
  200. if (r)
  201. return r;
  202. return r;
  203. }
  204. /**
  205. * uvd_v5_0_mc_resume - memory controller programming
  206. *
  207. * @adev: amdgpu_device pointer
  208. *
  209. * Let the UVD memory controller know it's offsets
  210. */
  211. static void uvd_v5_0_mc_resume(struct amdgpu_device *adev)
  212. {
  213. uint64_t offset;
  214. uint32_t size;
  215. /* programm memory controller bits 0-27 */
  216. WREG32(mmUVD_LMI_VCPU_CACHE_64BIT_BAR_LOW,
  217. lower_32_bits(adev->uvd.gpu_addr));
  218. WREG32(mmUVD_LMI_VCPU_CACHE_64BIT_BAR_HIGH,
  219. upper_32_bits(adev->uvd.gpu_addr));
  220. offset = AMDGPU_UVD_FIRMWARE_OFFSET;
  221. size = AMDGPU_GPU_PAGE_ALIGN(adev->uvd.fw->size + 4);
  222. WREG32(mmUVD_VCPU_CACHE_OFFSET0, offset >> 3);
  223. WREG32(mmUVD_VCPU_CACHE_SIZE0, size);
  224. offset += size;
  225. size = AMDGPU_UVD_STACK_SIZE;
  226. WREG32(mmUVD_VCPU_CACHE_OFFSET1, offset >> 3);
  227. WREG32(mmUVD_VCPU_CACHE_SIZE1, size);
  228. offset += size;
  229. size = AMDGPU_UVD_HEAP_SIZE;
  230. WREG32(mmUVD_VCPU_CACHE_OFFSET2, offset >> 3);
  231. WREG32(mmUVD_VCPU_CACHE_SIZE2, size);
  232. WREG32(mmUVD_UDEC_ADDR_CONFIG, adev->gfx.config.gb_addr_config);
  233. WREG32(mmUVD_UDEC_DB_ADDR_CONFIG, adev->gfx.config.gb_addr_config);
  234. WREG32(mmUVD_UDEC_DBW_ADDR_CONFIG, adev->gfx.config.gb_addr_config);
  235. }
  236. /**
  237. * uvd_v5_0_start - start UVD block
  238. *
  239. * @adev: amdgpu_device pointer
  240. *
  241. * Setup and start the UVD block
  242. */
  243. static int uvd_v5_0_start(struct amdgpu_device *adev)
  244. {
  245. struct amdgpu_ring *ring = &adev->uvd.ring;
  246. uint32_t rb_bufsz, tmp;
  247. uint32_t lmi_swap_cntl;
  248. uint32_t mp_swap_cntl;
  249. int i, j, r;
  250. /*disable DPG */
  251. WREG32_P(mmUVD_POWER_STATUS, 0, ~(1 << 2));
  252. /* disable byte swapping */
  253. lmi_swap_cntl = 0;
  254. mp_swap_cntl = 0;
  255. uvd_v5_0_mc_resume(adev);
  256. /* disable clock gating */
  257. WREG32(mmUVD_CGC_GATE, 0);
  258. /* disable interupt */
  259. WREG32_P(mmUVD_MASTINT_EN, 0, ~(1 << 1));
  260. /* stall UMC and register bus before resetting VCPU */
  261. WREG32_P(mmUVD_LMI_CTRL2, 1 << 8, ~(1 << 8));
  262. mdelay(1);
  263. /* put LMI, VCPU, RBC etc... into reset */
  264. WREG32(mmUVD_SOFT_RESET, UVD_SOFT_RESET__LMI_SOFT_RESET_MASK |
  265. UVD_SOFT_RESET__VCPU_SOFT_RESET_MASK | UVD_SOFT_RESET__LBSI_SOFT_RESET_MASK |
  266. UVD_SOFT_RESET__RBC_SOFT_RESET_MASK | UVD_SOFT_RESET__CSM_SOFT_RESET_MASK |
  267. UVD_SOFT_RESET__CXW_SOFT_RESET_MASK | UVD_SOFT_RESET__TAP_SOFT_RESET_MASK |
  268. UVD_SOFT_RESET__LMI_UMC_SOFT_RESET_MASK);
  269. mdelay(5);
  270. /* take UVD block out of reset */
  271. WREG32_P(mmSRBM_SOFT_RESET, 0, ~SRBM_SOFT_RESET__SOFT_RESET_UVD_MASK);
  272. mdelay(5);
  273. /* initialize UVD memory controller */
  274. WREG32(mmUVD_LMI_CTRL, 0x40 | (1 << 8) | (1 << 13) |
  275. (1 << 21) | (1 << 9) | (1 << 20));
  276. #ifdef __BIG_ENDIAN
  277. /* swap (8 in 32) RB and IB */
  278. lmi_swap_cntl = 0xa;
  279. mp_swap_cntl = 0;
  280. #endif
  281. WREG32(mmUVD_LMI_SWAP_CNTL, lmi_swap_cntl);
  282. WREG32(mmUVD_MP_SWAP_CNTL, mp_swap_cntl);
  283. WREG32(mmUVD_MPC_SET_MUXA0, 0x40c2040);
  284. WREG32(mmUVD_MPC_SET_MUXA1, 0x0);
  285. WREG32(mmUVD_MPC_SET_MUXB0, 0x40c2040);
  286. WREG32(mmUVD_MPC_SET_MUXB1, 0x0);
  287. WREG32(mmUVD_MPC_SET_ALU, 0);
  288. WREG32(mmUVD_MPC_SET_MUX, 0x88);
  289. /* take all subblocks out of reset, except VCPU */
  290. WREG32(mmUVD_SOFT_RESET, UVD_SOFT_RESET__VCPU_SOFT_RESET_MASK);
  291. mdelay(5);
  292. /* enable VCPU clock */
  293. WREG32(mmUVD_VCPU_CNTL, 1 << 9);
  294. /* enable UMC */
  295. WREG32_P(mmUVD_LMI_CTRL2, 0, ~(1 << 8));
  296. /* boot up the VCPU */
  297. WREG32(mmUVD_SOFT_RESET, 0);
  298. mdelay(10);
  299. for (i = 0; i < 10; ++i) {
  300. uint32_t status;
  301. for (j = 0; j < 100; ++j) {
  302. status = RREG32(mmUVD_STATUS);
  303. if (status & 2)
  304. break;
  305. mdelay(10);
  306. }
  307. r = 0;
  308. if (status & 2)
  309. break;
  310. DRM_ERROR("UVD not responding, trying to reset the VCPU!!!\n");
  311. WREG32_P(mmUVD_SOFT_RESET, UVD_SOFT_RESET__VCPU_SOFT_RESET_MASK,
  312. ~UVD_SOFT_RESET__VCPU_SOFT_RESET_MASK);
  313. mdelay(10);
  314. WREG32_P(mmUVD_SOFT_RESET, 0, ~UVD_SOFT_RESET__VCPU_SOFT_RESET_MASK);
  315. mdelay(10);
  316. r = -1;
  317. }
  318. if (r) {
  319. DRM_ERROR("UVD not responding, giving up!!!\n");
  320. return r;
  321. }
  322. /* enable master interrupt */
  323. WREG32_P(mmUVD_MASTINT_EN, 3 << 1, ~(3 << 1));
  324. /* clear the bit 4 of UVD_STATUS */
  325. WREG32_P(mmUVD_STATUS, 0, ~(2 << 1));
  326. rb_bufsz = order_base_2(ring->ring_size);
  327. tmp = 0;
  328. tmp = REG_SET_FIELD(tmp, UVD_RBC_RB_CNTL, RB_BUFSZ, rb_bufsz);
  329. tmp = REG_SET_FIELD(tmp, UVD_RBC_RB_CNTL, RB_BLKSZ, 1);
  330. tmp = REG_SET_FIELD(tmp, UVD_RBC_RB_CNTL, RB_NO_FETCH, 1);
  331. tmp = REG_SET_FIELD(tmp, UVD_RBC_RB_CNTL, RB_WPTR_POLL_EN, 0);
  332. tmp = REG_SET_FIELD(tmp, UVD_RBC_RB_CNTL, RB_NO_UPDATE, 1);
  333. tmp = REG_SET_FIELD(tmp, UVD_RBC_RB_CNTL, RB_RPTR_WR_EN, 1);
  334. /* force RBC into idle state */
  335. WREG32(mmUVD_RBC_RB_CNTL, tmp);
  336. /* set the write pointer delay */
  337. WREG32(mmUVD_RBC_RB_WPTR_CNTL, 0);
  338. /* set the wb address */
  339. WREG32(mmUVD_RBC_RB_RPTR_ADDR, (upper_32_bits(ring->gpu_addr) >> 2));
  340. /* programm the RB_BASE for ring buffer */
  341. WREG32(mmUVD_LMI_RBC_RB_64BIT_BAR_LOW,
  342. lower_32_bits(ring->gpu_addr));
  343. WREG32(mmUVD_LMI_RBC_RB_64BIT_BAR_HIGH,
  344. upper_32_bits(ring->gpu_addr));
  345. /* Initialize the ring buffer's read and write pointers */
  346. WREG32(mmUVD_RBC_RB_RPTR, 0);
  347. ring->wptr = RREG32(mmUVD_RBC_RB_RPTR);
  348. WREG32(mmUVD_RBC_RB_WPTR, ring->wptr);
  349. WREG32_P(mmUVD_RBC_RB_CNTL, 0, ~UVD_RBC_RB_CNTL__RB_NO_FETCH_MASK);
  350. return 0;
  351. }
  352. /**
  353. * uvd_v5_0_stop - stop UVD block
  354. *
  355. * @adev: amdgpu_device pointer
  356. *
  357. * stop the UVD block
  358. */
  359. static void uvd_v5_0_stop(struct amdgpu_device *adev)
  360. {
  361. /* force RBC into idle state */
  362. WREG32(mmUVD_RBC_RB_CNTL, 0x11010101);
  363. /* Stall UMC and register bus before resetting VCPU */
  364. WREG32_P(mmUVD_LMI_CTRL2, 1 << 8, ~(1 << 8));
  365. mdelay(1);
  366. /* put VCPU into reset */
  367. WREG32(mmUVD_SOFT_RESET, UVD_SOFT_RESET__VCPU_SOFT_RESET_MASK);
  368. mdelay(5);
  369. /* disable VCPU clock */
  370. WREG32(mmUVD_VCPU_CNTL, 0x0);
  371. /* Unstall UMC and register bus */
  372. WREG32_P(mmUVD_LMI_CTRL2, 0, ~(1 << 8));
  373. }
  374. /**
  375. * uvd_v5_0_ring_emit_fence - emit an fence & trap command
  376. *
  377. * @ring: amdgpu_ring pointer
  378. * @fence: fence to emit
  379. *
  380. * Write a fence and a trap command to the ring.
  381. */
  382. static void uvd_v5_0_ring_emit_fence(struct amdgpu_ring *ring, u64 addr, u64 seq,
  383. unsigned flags)
  384. {
  385. WARN_ON(flags & AMDGPU_FENCE_FLAG_64BIT);
  386. amdgpu_ring_write(ring, PACKET0(mmUVD_CONTEXT_ID, 0));
  387. amdgpu_ring_write(ring, seq);
  388. amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_DATA0, 0));
  389. amdgpu_ring_write(ring, addr & 0xffffffff);
  390. amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_DATA1, 0));
  391. amdgpu_ring_write(ring, upper_32_bits(addr) & 0xff);
  392. amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_CMD, 0));
  393. amdgpu_ring_write(ring, 0);
  394. amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_DATA0, 0));
  395. amdgpu_ring_write(ring, 0);
  396. amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_DATA1, 0));
  397. amdgpu_ring_write(ring, 0);
  398. amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_CMD, 0));
  399. amdgpu_ring_write(ring, 2);
  400. }
  401. /**
  402. * uvd_v5_0_ring_test_ring - register write test
  403. *
  404. * @ring: amdgpu_ring pointer
  405. *
  406. * Test if we can successfully write to the context register
  407. */
  408. static int uvd_v5_0_ring_test_ring(struct amdgpu_ring *ring)
  409. {
  410. struct amdgpu_device *adev = ring->adev;
  411. uint32_t tmp = 0;
  412. unsigned i;
  413. int r;
  414. WREG32(mmUVD_CONTEXT_ID, 0xCAFEDEAD);
  415. r = amdgpu_ring_alloc(ring, 3);
  416. if (r) {
  417. DRM_ERROR("amdgpu: cp failed to lock ring %d (%d).\n",
  418. ring->idx, r);
  419. return r;
  420. }
  421. amdgpu_ring_write(ring, PACKET0(mmUVD_CONTEXT_ID, 0));
  422. amdgpu_ring_write(ring, 0xDEADBEEF);
  423. amdgpu_ring_commit(ring);
  424. for (i = 0; i < adev->usec_timeout; i++) {
  425. tmp = RREG32(mmUVD_CONTEXT_ID);
  426. if (tmp == 0xDEADBEEF)
  427. break;
  428. DRM_UDELAY(1);
  429. }
  430. if (i < adev->usec_timeout) {
  431. DRM_INFO("ring test on %d succeeded in %d usecs\n",
  432. ring->idx, i);
  433. } else {
  434. DRM_ERROR("amdgpu: ring %d test failed (0x%08X)\n",
  435. ring->idx, tmp);
  436. r = -EINVAL;
  437. }
  438. return r;
  439. }
  440. /**
  441. * uvd_v5_0_ring_emit_ib - execute indirect buffer
  442. *
  443. * @ring: amdgpu_ring pointer
  444. * @ib: indirect buffer to execute
  445. *
  446. * Write ring commands to execute the indirect buffer
  447. */
  448. static void uvd_v5_0_ring_emit_ib(struct amdgpu_ring *ring,
  449. struct amdgpu_ib *ib)
  450. {
  451. amdgpu_ring_write(ring, PACKET0(mmUVD_LMI_RBC_IB_64BIT_BAR_LOW, 0));
  452. amdgpu_ring_write(ring, lower_32_bits(ib->gpu_addr));
  453. amdgpu_ring_write(ring, PACKET0(mmUVD_LMI_RBC_IB_64BIT_BAR_HIGH, 0));
  454. amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr));
  455. amdgpu_ring_write(ring, PACKET0(mmUVD_RBC_IB_SIZE, 0));
  456. amdgpu_ring_write(ring, ib->length_dw);
  457. }
  458. /**
  459. * uvd_v5_0_ring_test_ib - test ib execution
  460. *
  461. * @ring: amdgpu_ring pointer
  462. *
  463. * Test if we can successfully execute an IB
  464. */
  465. static int uvd_v5_0_ring_test_ib(struct amdgpu_ring *ring)
  466. {
  467. struct amdgpu_device *adev = ring->adev;
  468. struct fence *fence = NULL;
  469. int r;
  470. r = amdgpu_asic_set_uvd_clocks(adev, 53300, 40000);
  471. if (r) {
  472. DRM_ERROR("amdgpu: failed to raise UVD clocks (%d).\n", r);
  473. return r;
  474. }
  475. r = amdgpu_uvd_get_create_msg(ring, 1, NULL);
  476. if (r) {
  477. DRM_ERROR("amdgpu: failed to get create msg (%d).\n", r);
  478. goto error;
  479. }
  480. r = amdgpu_uvd_get_destroy_msg(ring, 1, true, &fence);
  481. if (r) {
  482. DRM_ERROR("amdgpu: failed to get destroy ib (%d).\n", r);
  483. goto error;
  484. }
  485. r = fence_wait(fence, false);
  486. if (r) {
  487. DRM_ERROR("amdgpu: fence wait failed (%d).\n", r);
  488. goto error;
  489. }
  490. DRM_INFO("ib test on ring %d succeeded\n", ring->idx);
  491. error:
  492. fence_put(fence);
  493. amdgpu_asic_set_uvd_clocks(adev, 0, 0);
  494. return r;
  495. }
  496. static bool uvd_v5_0_is_idle(void *handle)
  497. {
  498. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  499. return !(RREG32(mmSRBM_STATUS) & SRBM_STATUS__UVD_BUSY_MASK);
  500. }
  501. static int uvd_v5_0_wait_for_idle(void *handle)
  502. {
  503. unsigned i;
  504. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  505. for (i = 0; i < adev->usec_timeout; i++) {
  506. if (!(RREG32(mmSRBM_STATUS) & SRBM_STATUS__UVD_BUSY_MASK))
  507. return 0;
  508. }
  509. return -ETIMEDOUT;
  510. }
  511. static int uvd_v5_0_soft_reset(void *handle)
  512. {
  513. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  514. uvd_v5_0_stop(adev);
  515. WREG32_P(mmSRBM_SOFT_RESET, SRBM_SOFT_RESET__SOFT_RESET_UVD_MASK,
  516. ~SRBM_SOFT_RESET__SOFT_RESET_UVD_MASK);
  517. mdelay(5);
  518. return uvd_v5_0_start(adev);
  519. }
  520. static void uvd_v5_0_print_status(void *handle)
  521. {
  522. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  523. dev_info(adev->dev, "UVD 5.0 registers\n");
  524. dev_info(adev->dev, " UVD_SEMA_ADDR_LOW=0x%08X\n",
  525. RREG32(mmUVD_SEMA_ADDR_LOW));
  526. dev_info(adev->dev, " UVD_SEMA_ADDR_HIGH=0x%08X\n",
  527. RREG32(mmUVD_SEMA_ADDR_HIGH));
  528. dev_info(adev->dev, " UVD_SEMA_CMD=0x%08X\n",
  529. RREG32(mmUVD_SEMA_CMD));
  530. dev_info(adev->dev, " UVD_GPCOM_VCPU_CMD=0x%08X\n",
  531. RREG32(mmUVD_GPCOM_VCPU_CMD));
  532. dev_info(adev->dev, " UVD_GPCOM_VCPU_DATA0=0x%08X\n",
  533. RREG32(mmUVD_GPCOM_VCPU_DATA0));
  534. dev_info(adev->dev, " UVD_GPCOM_VCPU_DATA1=0x%08X\n",
  535. RREG32(mmUVD_GPCOM_VCPU_DATA1));
  536. dev_info(adev->dev, " UVD_ENGINE_CNTL=0x%08X\n",
  537. RREG32(mmUVD_ENGINE_CNTL));
  538. dev_info(adev->dev, " UVD_UDEC_ADDR_CONFIG=0x%08X\n",
  539. RREG32(mmUVD_UDEC_ADDR_CONFIG));
  540. dev_info(adev->dev, " UVD_UDEC_DB_ADDR_CONFIG=0x%08X\n",
  541. RREG32(mmUVD_UDEC_DB_ADDR_CONFIG));
  542. dev_info(adev->dev, " UVD_UDEC_DBW_ADDR_CONFIG=0x%08X\n",
  543. RREG32(mmUVD_UDEC_DBW_ADDR_CONFIG));
  544. dev_info(adev->dev, " UVD_SEMA_CNTL=0x%08X\n",
  545. RREG32(mmUVD_SEMA_CNTL));
  546. dev_info(adev->dev, " UVD_LMI_EXT40_ADDR=0x%08X\n",
  547. RREG32(mmUVD_LMI_EXT40_ADDR));
  548. dev_info(adev->dev, " UVD_CTX_INDEX=0x%08X\n",
  549. RREG32(mmUVD_CTX_INDEX));
  550. dev_info(adev->dev, " UVD_CTX_DATA=0x%08X\n",
  551. RREG32(mmUVD_CTX_DATA));
  552. dev_info(adev->dev, " UVD_CGC_GATE=0x%08X\n",
  553. RREG32(mmUVD_CGC_GATE));
  554. dev_info(adev->dev, " UVD_CGC_CTRL=0x%08X\n",
  555. RREG32(mmUVD_CGC_CTRL));
  556. dev_info(adev->dev, " UVD_LMI_CTRL2=0x%08X\n",
  557. RREG32(mmUVD_LMI_CTRL2));
  558. dev_info(adev->dev, " UVD_MASTINT_EN=0x%08X\n",
  559. RREG32(mmUVD_MASTINT_EN));
  560. dev_info(adev->dev, " UVD_LMI_ADDR_EXT=0x%08X\n",
  561. RREG32(mmUVD_LMI_ADDR_EXT));
  562. dev_info(adev->dev, " UVD_LMI_CTRL=0x%08X\n",
  563. RREG32(mmUVD_LMI_CTRL));
  564. dev_info(adev->dev, " UVD_LMI_SWAP_CNTL=0x%08X\n",
  565. RREG32(mmUVD_LMI_SWAP_CNTL));
  566. dev_info(adev->dev, " UVD_MP_SWAP_CNTL=0x%08X\n",
  567. RREG32(mmUVD_MP_SWAP_CNTL));
  568. dev_info(adev->dev, " UVD_MPC_SET_MUXA0=0x%08X\n",
  569. RREG32(mmUVD_MPC_SET_MUXA0));
  570. dev_info(adev->dev, " UVD_MPC_SET_MUXA1=0x%08X\n",
  571. RREG32(mmUVD_MPC_SET_MUXA1));
  572. dev_info(adev->dev, " UVD_MPC_SET_MUXB0=0x%08X\n",
  573. RREG32(mmUVD_MPC_SET_MUXB0));
  574. dev_info(adev->dev, " UVD_MPC_SET_MUXB1=0x%08X\n",
  575. RREG32(mmUVD_MPC_SET_MUXB1));
  576. dev_info(adev->dev, " UVD_MPC_SET_MUX=0x%08X\n",
  577. RREG32(mmUVD_MPC_SET_MUX));
  578. dev_info(adev->dev, " UVD_MPC_SET_ALU=0x%08X\n",
  579. RREG32(mmUVD_MPC_SET_ALU));
  580. dev_info(adev->dev, " UVD_VCPU_CACHE_OFFSET0=0x%08X\n",
  581. RREG32(mmUVD_VCPU_CACHE_OFFSET0));
  582. dev_info(adev->dev, " UVD_VCPU_CACHE_SIZE0=0x%08X\n",
  583. RREG32(mmUVD_VCPU_CACHE_SIZE0));
  584. dev_info(adev->dev, " UVD_VCPU_CACHE_OFFSET1=0x%08X\n",
  585. RREG32(mmUVD_VCPU_CACHE_OFFSET1));
  586. dev_info(adev->dev, " UVD_VCPU_CACHE_SIZE1=0x%08X\n",
  587. RREG32(mmUVD_VCPU_CACHE_SIZE1));
  588. dev_info(adev->dev, " UVD_VCPU_CACHE_OFFSET2=0x%08X\n",
  589. RREG32(mmUVD_VCPU_CACHE_OFFSET2));
  590. dev_info(adev->dev, " UVD_VCPU_CACHE_SIZE2=0x%08X\n",
  591. RREG32(mmUVD_VCPU_CACHE_SIZE2));
  592. dev_info(adev->dev, " UVD_VCPU_CNTL=0x%08X\n",
  593. RREG32(mmUVD_VCPU_CNTL));
  594. dev_info(adev->dev, " UVD_SOFT_RESET=0x%08X\n",
  595. RREG32(mmUVD_SOFT_RESET));
  596. dev_info(adev->dev, " UVD_LMI_RBC_IB_64BIT_BAR_LOW=0x%08X\n",
  597. RREG32(mmUVD_LMI_RBC_IB_64BIT_BAR_LOW));
  598. dev_info(adev->dev, " UVD_LMI_RBC_IB_64BIT_BAR_HIGH=0x%08X\n",
  599. RREG32(mmUVD_LMI_RBC_IB_64BIT_BAR_HIGH));
  600. dev_info(adev->dev, " UVD_RBC_IB_SIZE=0x%08X\n",
  601. RREG32(mmUVD_RBC_IB_SIZE));
  602. dev_info(adev->dev, " UVD_LMI_RBC_RB_64BIT_BAR_LOW=0x%08X\n",
  603. RREG32(mmUVD_LMI_RBC_RB_64BIT_BAR_LOW));
  604. dev_info(adev->dev, " UVD_LMI_RBC_RB_64BIT_BAR_HIGH=0x%08X\n",
  605. RREG32(mmUVD_LMI_RBC_RB_64BIT_BAR_HIGH));
  606. dev_info(adev->dev, " UVD_RBC_RB_RPTR=0x%08X\n",
  607. RREG32(mmUVD_RBC_RB_RPTR));
  608. dev_info(adev->dev, " UVD_RBC_RB_WPTR=0x%08X\n",
  609. RREG32(mmUVD_RBC_RB_WPTR));
  610. dev_info(adev->dev, " UVD_RBC_RB_WPTR_CNTL=0x%08X\n",
  611. RREG32(mmUVD_RBC_RB_WPTR_CNTL));
  612. dev_info(adev->dev, " UVD_RBC_RB_CNTL=0x%08X\n",
  613. RREG32(mmUVD_RBC_RB_CNTL));
  614. dev_info(adev->dev, " UVD_STATUS=0x%08X\n",
  615. RREG32(mmUVD_STATUS));
  616. dev_info(adev->dev, " UVD_SEMA_TIMEOUT_STATUS=0x%08X\n",
  617. RREG32(mmUVD_SEMA_TIMEOUT_STATUS));
  618. dev_info(adev->dev, " UVD_SEMA_WAIT_INCOMPLETE_TIMEOUT_CNTL=0x%08X\n",
  619. RREG32(mmUVD_SEMA_WAIT_INCOMPLETE_TIMEOUT_CNTL));
  620. dev_info(adev->dev, " UVD_SEMA_WAIT_FAULT_TIMEOUT_CNTL=0x%08X\n",
  621. RREG32(mmUVD_SEMA_WAIT_FAULT_TIMEOUT_CNTL));
  622. dev_info(adev->dev, " UVD_SEMA_SIGNAL_INCOMPLETE_TIMEOUT_CNTL=0x%08X\n",
  623. RREG32(mmUVD_SEMA_SIGNAL_INCOMPLETE_TIMEOUT_CNTL));
  624. dev_info(adev->dev, " UVD_CONTEXT_ID=0x%08X\n",
  625. RREG32(mmUVD_CONTEXT_ID));
  626. dev_info(adev->dev, " UVD_UDEC_ADDR_CONFIG=0x%08X\n",
  627. RREG32(mmUVD_UDEC_ADDR_CONFIG));
  628. dev_info(adev->dev, " UVD_UDEC_DB_ADDR_CONFIG=0x%08X\n",
  629. RREG32(mmUVD_UDEC_DB_ADDR_CONFIG));
  630. dev_info(adev->dev, " UVD_UDEC_DBW_ADDR_CONFIG=0x%08X\n",
  631. RREG32(mmUVD_UDEC_DBW_ADDR_CONFIG));
  632. }
  633. static int uvd_v5_0_set_interrupt_state(struct amdgpu_device *adev,
  634. struct amdgpu_irq_src *source,
  635. unsigned type,
  636. enum amdgpu_interrupt_state state)
  637. {
  638. // TODO
  639. return 0;
  640. }
  641. static int uvd_v5_0_process_interrupt(struct amdgpu_device *adev,
  642. struct amdgpu_irq_src *source,
  643. struct amdgpu_iv_entry *entry)
  644. {
  645. DRM_DEBUG("IH: UVD TRAP\n");
  646. amdgpu_fence_process(&adev->uvd.ring);
  647. return 0;
  648. }
  649. static void uvd_v5_0_set_sw_clock_gating(struct amdgpu_device *adev)
  650. {
  651. uint32_t data, data1, data2, suvd_flags;
  652. data = RREG32(mmUVD_CGC_CTRL);
  653. data1 = RREG32(mmUVD_SUVD_CGC_GATE);
  654. data2 = RREG32(mmUVD_SUVD_CGC_CTRL);
  655. data &= ~(UVD_CGC_CTRL__CLK_OFF_DELAY_MASK |
  656. UVD_CGC_CTRL__CLK_GATE_DLY_TIMER_MASK);
  657. suvd_flags = UVD_SUVD_CGC_GATE__SRE_MASK |
  658. UVD_SUVD_CGC_GATE__SIT_MASK |
  659. UVD_SUVD_CGC_GATE__SMP_MASK |
  660. UVD_SUVD_CGC_GATE__SCM_MASK |
  661. UVD_SUVD_CGC_GATE__SDB_MASK;
  662. data |= UVD_CGC_CTRL__DYN_CLOCK_MODE_MASK |
  663. (1 << REG_FIELD_SHIFT(UVD_CGC_CTRL, CLK_GATE_DLY_TIMER)) |
  664. (4 << REG_FIELD_SHIFT(UVD_CGC_CTRL, CLK_OFF_DELAY));
  665. data &= ~(UVD_CGC_CTRL__UDEC_RE_MODE_MASK |
  666. UVD_CGC_CTRL__UDEC_CM_MODE_MASK |
  667. UVD_CGC_CTRL__UDEC_IT_MODE_MASK |
  668. UVD_CGC_CTRL__UDEC_DB_MODE_MASK |
  669. UVD_CGC_CTRL__UDEC_MP_MODE_MASK |
  670. UVD_CGC_CTRL__SYS_MODE_MASK |
  671. UVD_CGC_CTRL__UDEC_MODE_MASK |
  672. UVD_CGC_CTRL__MPEG2_MODE_MASK |
  673. UVD_CGC_CTRL__REGS_MODE_MASK |
  674. UVD_CGC_CTRL__RBC_MODE_MASK |
  675. UVD_CGC_CTRL__LMI_MC_MODE_MASK |
  676. UVD_CGC_CTRL__LMI_UMC_MODE_MASK |
  677. UVD_CGC_CTRL__IDCT_MODE_MASK |
  678. UVD_CGC_CTRL__MPRD_MODE_MASK |
  679. UVD_CGC_CTRL__MPC_MODE_MASK |
  680. UVD_CGC_CTRL__LBSI_MODE_MASK |
  681. UVD_CGC_CTRL__LRBBM_MODE_MASK |
  682. UVD_CGC_CTRL__WCB_MODE_MASK |
  683. UVD_CGC_CTRL__VCPU_MODE_MASK |
  684. UVD_CGC_CTRL__JPEG_MODE_MASK |
  685. UVD_CGC_CTRL__SCPU_MODE_MASK);
  686. data2 &= ~(UVD_SUVD_CGC_CTRL__SRE_MODE_MASK |
  687. UVD_SUVD_CGC_CTRL__SIT_MODE_MASK |
  688. UVD_SUVD_CGC_CTRL__SMP_MODE_MASK |
  689. UVD_SUVD_CGC_CTRL__SCM_MODE_MASK |
  690. UVD_SUVD_CGC_CTRL__SDB_MODE_MASK);
  691. data1 |= suvd_flags;
  692. WREG32(mmUVD_CGC_CTRL, data);
  693. WREG32(mmUVD_CGC_GATE, 0);
  694. WREG32(mmUVD_SUVD_CGC_GATE, data1);
  695. WREG32(mmUVD_SUVD_CGC_CTRL, data2);
  696. }
  697. #if 0
  698. static void uvd_v5_0_set_hw_clock_gating(struct amdgpu_device *adev)
  699. {
  700. uint32_t data, data1, cgc_flags, suvd_flags;
  701. data = RREG32(mmUVD_CGC_GATE);
  702. data1 = RREG32(mmUVD_SUVD_CGC_GATE);
  703. cgc_flags = UVD_CGC_GATE__SYS_MASK |
  704. UVD_CGC_GATE__UDEC_MASK |
  705. UVD_CGC_GATE__MPEG2_MASK |
  706. UVD_CGC_GATE__RBC_MASK |
  707. UVD_CGC_GATE__LMI_MC_MASK |
  708. UVD_CGC_GATE__IDCT_MASK |
  709. UVD_CGC_GATE__MPRD_MASK |
  710. UVD_CGC_GATE__MPC_MASK |
  711. UVD_CGC_GATE__LBSI_MASK |
  712. UVD_CGC_GATE__LRBBM_MASK |
  713. UVD_CGC_GATE__UDEC_RE_MASK |
  714. UVD_CGC_GATE__UDEC_CM_MASK |
  715. UVD_CGC_GATE__UDEC_IT_MASK |
  716. UVD_CGC_GATE__UDEC_DB_MASK |
  717. UVD_CGC_GATE__UDEC_MP_MASK |
  718. UVD_CGC_GATE__WCB_MASK |
  719. UVD_CGC_GATE__VCPU_MASK |
  720. UVD_CGC_GATE__SCPU_MASK;
  721. suvd_flags = UVD_SUVD_CGC_GATE__SRE_MASK |
  722. UVD_SUVD_CGC_GATE__SIT_MASK |
  723. UVD_SUVD_CGC_GATE__SMP_MASK |
  724. UVD_SUVD_CGC_GATE__SCM_MASK |
  725. UVD_SUVD_CGC_GATE__SDB_MASK;
  726. data |= cgc_flags;
  727. data1 |= suvd_flags;
  728. WREG32(mmUVD_CGC_GATE, data);
  729. WREG32(mmUVD_SUVD_CGC_GATE, data1);
  730. }
  731. #endif
  732. static int uvd_v5_0_set_clockgating_state(void *handle,
  733. enum amd_clockgating_state state)
  734. {
  735. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  736. bool enable = (state == AMD_CG_STATE_GATE) ? true : false;
  737. static int curstate = -1;
  738. if (!(adev->cg_flags & AMD_CG_SUPPORT_UVD_MGCG))
  739. return 0;
  740. if (curstate == state)
  741. return 0;
  742. curstate = state;
  743. if (enable) {
  744. /* disable HW gating and enable Sw gating */
  745. uvd_v5_0_set_sw_clock_gating(adev);
  746. } else {
  747. /* wait for STATUS to clear */
  748. if (uvd_v5_0_wait_for_idle(handle))
  749. return -EBUSY;
  750. /* enable HW gates because UVD is idle */
  751. /* uvd_v5_0_set_hw_clock_gating(adev); */
  752. }
  753. return 0;
  754. }
  755. static int uvd_v5_0_set_powergating_state(void *handle,
  756. enum amd_powergating_state state)
  757. {
  758. /* This doesn't actually powergate the UVD block.
  759. * That's done in the dpm code via the SMC. This
  760. * just re-inits the block as necessary. The actual
  761. * gating still happens in the dpm code. We should
  762. * revisit this when there is a cleaner line between
  763. * the smc and the hw blocks
  764. */
  765. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  766. if (!(adev->pg_flags & AMD_PG_SUPPORT_UVD))
  767. return 0;
  768. if (state == AMD_PG_STATE_GATE) {
  769. uvd_v5_0_stop(adev);
  770. return 0;
  771. } else {
  772. return uvd_v5_0_start(adev);
  773. }
  774. }
  775. const struct amd_ip_funcs uvd_v5_0_ip_funcs = {
  776. .early_init = uvd_v5_0_early_init,
  777. .late_init = NULL,
  778. .sw_init = uvd_v5_0_sw_init,
  779. .sw_fini = uvd_v5_0_sw_fini,
  780. .hw_init = uvd_v5_0_hw_init,
  781. .hw_fini = uvd_v5_0_hw_fini,
  782. .suspend = uvd_v5_0_suspend,
  783. .resume = uvd_v5_0_resume,
  784. .is_idle = uvd_v5_0_is_idle,
  785. .wait_for_idle = uvd_v5_0_wait_for_idle,
  786. .soft_reset = uvd_v5_0_soft_reset,
  787. .print_status = uvd_v5_0_print_status,
  788. .set_clockgating_state = uvd_v5_0_set_clockgating_state,
  789. .set_powergating_state = uvd_v5_0_set_powergating_state,
  790. };
  791. static const struct amdgpu_ring_funcs uvd_v5_0_ring_funcs = {
  792. .get_rptr = uvd_v5_0_ring_get_rptr,
  793. .get_wptr = uvd_v5_0_ring_get_wptr,
  794. .set_wptr = uvd_v5_0_ring_set_wptr,
  795. .parse_cs = amdgpu_uvd_ring_parse_cs,
  796. .emit_ib = uvd_v5_0_ring_emit_ib,
  797. .emit_fence = uvd_v5_0_ring_emit_fence,
  798. .test_ring = uvd_v5_0_ring_test_ring,
  799. .test_ib = uvd_v5_0_ring_test_ib,
  800. .insert_nop = amdgpu_ring_insert_nop,
  801. .pad_ib = amdgpu_ring_generic_pad_ib,
  802. };
  803. static void uvd_v5_0_set_ring_funcs(struct amdgpu_device *adev)
  804. {
  805. adev->uvd.ring.funcs = &uvd_v5_0_ring_funcs;
  806. }
  807. static const struct amdgpu_irq_src_funcs uvd_v5_0_irq_funcs = {
  808. .set = uvd_v5_0_set_interrupt_state,
  809. .process = uvd_v5_0_process_interrupt,
  810. };
  811. static void uvd_v5_0_set_irq_funcs(struct amdgpu_device *adev)
  812. {
  813. adev->uvd.irq.num_types = 1;
  814. adev->uvd.irq.funcs = &uvd_v5_0_irq_funcs;
  815. }