talitos.c 96 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390
  1. /*
  2. * talitos - Freescale Integrated Security Engine (SEC) device driver
  3. *
  4. * Copyright (c) 2008-2011 Freescale Semiconductor, Inc.
  5. *
  6. * Scatterlist Crypto API glue code copied from files with the following:
  7. * Copyright (c) 2006-2007 Herbert Xu <herbert@gondor.apana.org.au>
  8. *
  9. * Crypto algorithm registration code copied from hifn driver:
  10. * 2007+ Copyright (c) Evgeniy Polyakov <johnpol@2ka.mipt.ru>
  11. * All rights reserved.
  12. *
  13. * This program is free software; you can redistribute it and/or modify
  14. * it under the terms of the GNU General Public License as published by
  15. * the Free Software Foundation; either version 2 of the License, or
  16. * (at your option) any later version.
  17. *
  18. * This program is distributed in the hope that it will be useful,
  19. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  20. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  21. * GNU General Public License for more details.
  22. *
  23. * You should have received a copy of the GNU General Public License
  24. * along with this program; if not, write to the Free Software
  25. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  26. */
  27. #include <linux/kernel.h>
  28. #include <linux/module.h>
  29. #include <linux/mod_devicetable.h>
  30. #include <linux/device.h>
  31. #include <linux/interrupt.h>
  32. #include <linux/crypto.h>
  33. #include <linux/hw_random.h>
  34. #include <linux/of_address.h>
  35. #include <linux/of_irq.h>
  36. #include <linux/of_platform.h>
  37. #include <linux/dma-mapping.h>
  38. #include <linux/io.h>
  39. #include <linux/spinlock.h>
  40. #include <linux/rtnetlink.h>
  41. #include <linux/slab.h>
  42. #include <crypto/algapi.h>
  43. #include <crypto/aes.h>
  44. #include <crypto/des.h>
  45. #include <crypto/sha.h>
  46. #include <crypto/md5.h>
  47. #include <crypto/internal/aead.h>
  48. #include <crypto/authenc.h>
  49. #include <crypto/skcipher.h>
  50. #include <crypto/hash.h>
  51. #include <crypto/internal/hash.h>
  52. #include <crypto/scatterwalk.h>
  53. #include "talitos.h"
  54. static void to_talitos_ptr(struct talitos_ptr *ptr, dma_addr_t dma_addr,
  55. bool is_sec1)
  56. {
  57. ptr->ptr = cpu_to_be32(lower_32_bits(dma_addr));
  58. if (!is_sec1)
  59. ptr->eptr = upper_32_bits(dma_addr);
  60. }
  61. static void copy_talitos_ptr(struct talitos_ptr *dst_ptr,
  62. struct talitos_ptr *src_ptr, bool is_sec1)
  63. {
  64. dst_ptr->ptr = src_ptr->ptr;
  65. if (!is_sec1)
  66. dst_ptr->eptr = src_ptr->eptr;
  67. }
  68. static void to_talitos_ptr_len(struct talitos_ptr *ptr, unsigned int len,
  69. bool is_sec1)
  70. {
  71. if (is_sec1) {
  72. ptr->res = 0;
  73. ptr->len1 = cpu_to_be16(len);
  74. } else {
  75. ptr->len = cpu_to_be16(len);
  76. }
  77. }
  78. static unsigned short from_talitos_ptr_len(struct talitos_ptr *ptr,
  79. bool is_sec1)
  80. {
  81. if (is_sec1)
  82. return be16_to_cpu(ptr->len1);
  83. else
  84. return be16_to_cpu(ptr->len);
  85. }
  86. static void to_talitos_ptr_ext_set(struct talitos_ptr *ptr, u8 val,
  87. bool is_sec1)
  88. {
  89. if (!is_sec1)
  90. ptr->j_extent = val;
  91. }
  92. static void to_talitos_ptr_ext_or(struct talitos_ptr *ptr, u8 val, bool is_sec1)
  93. {
  94. if (!is_sec1)
  95. ptr->j_extent |= val;
  96. }
  97. /*
  98. * map virtual single (contiguous) pointer to h/w descriptor pointer
  99. */
  100. static void map_single_talitos_ptr(struct device *dev,
  101. struct talitos_ptr *ptr,
  102. unsigned int len, void *data,
  103. enum dma_data_direction dir)
  104. {
  105. dma_addr_t dma_addr = dma_map_single(dev, data, len, dir);
  106. struct talitos_private *priv = dev_get_drvdata(dev);
  107. bool is_sec1 = has_ftr_sec1(priv);
  108. to_talitos_ptr_len(ptr, len, is_sec1);
  109. to_talitos_ptr(ptr, dma_addr, is_sec1);
  110. to_talitos_ptr_ext_set(ptr, 0, is_sec1);
  111. }
  112. /*
  113. * unmap bus single (contiguous) h/w descriptor pointer
  114. */
  115. static void unmap_single_talitos_ptr(struct device *dev,
  116. struct talitos_ptr *ptr,
  117. enum dma_data_direction dir)
  118. {
  119. struct talitos_private *priv = dev_get_drvdata(dev);
  120. bool is_sec1 = has_ftr_sec1(priv);
  121. dma_unmap_single(dev, be32_to_cpu(ptr->ptr),
  122. from_talitos_ptr_len(ptr, is_sec1), dir);
  123. }
  124. static int reset_channel(struct device *dev, int ch)
  125. {
  126. struct talitos_private *priv = dev_get_drvdata(dev);
  127. unsigned int timeout = TALITOS_TIMEOUT;
  128. bool is_sec1 = has_ftr_sec1(priv);
  129. if (is_sec1) {
  130. setbits32(priv->chan[ch].reg + TALITOS_CCCR_LO,
  131. TALITOS1_CCCR_LO_RESET);
  132. while ((in_be32(priv->chan[ch].reg + TALITOS_CCCR_LO) &
  133. TALITOS1_CCCR_LO_RESET) && --timeout)
  134. cpu_relax();
  135. } else {
  136. setbits32(priv->chan[ch].reg + TALITOS_CCCR,
  137. TALITOS2_CCCR_RESET);
  138. while ((in_be32(priv->chan[ch].reg + TALITOS_CCCR) &
  139. TALITOS2_CCCR_RESET) && --timeout)
  140. cpu_relax();
  141. }
  142. if (timeout == 0) {
  143. dev_err(dev, "failed to reset channel %d\n", ch);
  144. return -EIO;
  145. }
  146. /* set 36-bit addressing, done writeback enable and done IRQ enable */
  147. setbits32(priv->chan[ch].reg + TALITOS_CCCR_LO, TALITOS_CCCR_LO_EAE |
  148. TALITOS_CCCR_LO_CDWE | TALITOS_CCCR_LO_CDIE);
  149. /* and ICCR writeback, if available */
  150. if (priv->features & TALITOS_FTR_HW_AUTH_CHECK)
  151. setbits32(priv->chan[ch].reg + TALITOS_CCCR_LO,
  152. TALITOS_CCCR_LO_IWSE);
  153. return 0;
  154. }
  155. static int reset_device(struct device *dev)
  156. {
  157. struct talitos_private *priv = dev_get_drvdata(dev);
  158. unsigned int timeout = TALITOS_TIMEOUT;
  159. bool is_sec1 = has_ftr_sec1(priv);
  160. u32 mcr = is_sec1 ? TALITOS1_MCR_SWR : TALITOS2_MCR_SWR;
  161. setbits32(priv->reg + TALITOS_MCR, mcr);
  162. while ((in_be32(priv->reg + TALITOS_MCR) & mcr)
  163. && --timeout)
  164. cpu_relax();
  165. if (priv->irq[1]) {
  166. mcr = TALITOS_MCR_RCA1 | TALITOS_MCR_RCA3;
  167. setbits32(priv->reg + TALITOS_MCR, mcr);
  168. }
  169. if (timeout == 0) {
  170. dev_err(dev, "failed to reset device\n");
  171. return -EIO;
  172. }
  173. return 0;
  174. }
  175. /*
  176. * Reset and initialize the device
  177. */
  178. static int init_device(struct device *dev)
  179. {
  180. struct talitos_private *priv = dev_get_drvdata(dev);
  181. int ch, err;
  182. bool is_sec1 = has_ftr_sec1(priv);
  183. /*
  184. * Master reset
  185. * errata documentation: warning: certain SEC interrupts
  186. * are not fully cleared by writing the MCR:SWR bit,
  187. * set bit twice to completely reset
  188. */
  189. err = reset_device(dev);
  190. if (err)
  191. return err;
  192. err = reset_device(dev);
  193. if (err)
  194. return err;
  195. /* reset channels */
  196. for (ch = 0; ch < priv->num_channels; ch++) {
  197. err = reset_channel(dev, ch);
  198. if (err)
  199. return err;
  200. }
  201. /* enable channel done and error interrupts */
  202. if (is_sec1) {
  203. clrbits32(priv->reg + TALITOS_IMR, TALITOS1_IMR_INIT);
  204. clrbits32(priv->reg + TALITOS_IMR_LO, TALITOS1_IMR_LO_INIT);
  205. /* disable parity error check in DEU (erroneous? test vect.) */
  206. setbits32(priv->reg_deu + TALITOS_EUICR, TALITOS1_DEUICR_KPE);
  207. } else {
  208. setbits32(priv->reg + TALITOS_IMR, TALITOS2_IMR_INIT);
  209. setbits32(priv->reg + TALITOS_IMR_LO, TALITOS2_IMR_LO_INIT);
  210. }
  211. /* disable integrity check error interrupts (use writeback instead) */
  212. if (priv->features & TALITOS_FTR_HW_AUTH_CHECK)
  213. setbits32(priv->reg_mdeu + TALITOS_EUICR_LO,
  214. TALITOS_MDEUICR_LO_ICE);
  215. return 0;
  216. }
  217. /**
  218. * talitos_submit - submits a descriptor to the device for processing
  219. * @dev: the SEC device to be used
  220. * @ch: the SEC device channel to be used
  221. * @desc: the descriptor to be processed by the device
  222. * @callback: whom to call when processing is complete
  223. * @context: a handle for use by caller (optional)
  224. *
  225. * desc must contain valid dma-mapped (bus physical) address pointers.
  226. * callback must check err and feedback in descriptor header
  227. * for device processing status.
  228. */
  229. int talitos_submit(struct device *dev, int ch, struct talitos_desc *desc,
  230. void (*callback)(struct device *dev,
  231. struct talitos_desc *desc,
  232. void *context, int error),
  233. void *context)
  234. {
  235. struct talitos_private *priv = dev_get_drvdata(dev);
  236. struct talitos_request *request;
  237. unsigned long flags;
  238. int head;
  239. bool is_sec1 = has_ftr_sec1(priv);
  240. spin_lock_irqsave(&priv->chan[ch].head_lock, flags);
  241. if (!atomic_inc_not_zero(&priv->chan[ch].submit_count)) {
  242. /* h/w fifo is full */
  243. spin_unlock_irqrestore(&priv->chan[ch].head_lock, flags);
  244. return -EAGAIN;
  245. }
  246. head = priv->chan[ch].head;
  247. request = &priv->chan[ch].fifo[head];
  248. /* map descriptor and save caller data */
  249. if (is_sec1) {
  250. desc->hdr1 = desc->hdr;
  251. desc->next_desc = 0;
  252. request->dma_desc = dma_map_single(dev, &desc->hdr1,
  253. TALITOS_DESC_SIZE,
  254. DMA_BIDIRECTIONAL);
  255. } else {
  256. request->dma_desc = dma_map_single(dev, desc,
  257. TALITOS_DESC_SIZE,
  258. DMA_BIDIRECTIONAL);
  259. }
  260. request->callback = callback;
  261. request->context = context;
  262. /* increment fifo head */
  263. priv->chan[ch].head = (priv->chan[ch].head + 1) & (priv->fifo_len - 1);
  264. smp_wmb();
  265. request->desc = desc;
  266. /* GO! */
  267. wmb();
  268. out_be32(priv->chan[ch].reg + TALITOS_FF,
  269. upper_32_bits(request->dma_desc));
  270. out_be32(priv->chan[ch].reg + TALITOS_FF_LO,
  271. lower_32_bits(request->dma_desc));
  272. spin_unlock_irqrestore(&priv->chan[ch].head_lock, flags);
  273. return -EINPROGRESS;
  274. }
  275. EXPORT_SYMBOL(talitos_submit);
  276. /*
  277. * process what was done, notify callback of error if not
  278. */
  279. static void flush_channel(struct device *dev, int ch, int error, int reset_ch)
  280. {
  281. struct talitos_private *priv = dev_get_drvdata(dev);
  282. struct talitos_request *request, saved_req;
  283. unsigned long flags;
  284. int tail, status;
  285. bool is_sec1 = has_ftr_sec1(priv);
  286. spin_lock_irqsave(&priv->chan[ch].tail_lock, flags);
  287. tail = priv->chan[ch].tail;
  288. while (priv->chan[ch].fifo[tail].desc) {
  289. __be32 hdr;
  290. request = &priv->chan[ch].fifo[tail];
  291. /* descriptors with their done bits set don't get the error */
  292. rmb();
  293. hdr = is_sec1 ? request->desc->hdr1 : request->desc->hdr;
  294. if ((hdr & DESC_HDR_DONE) == DESC_HDR_DONE)
  295. status = 0;
  296. else
  297. if (!error)
  298. break;
  299. else
  300. status = error;
  301. dma_unmap_single(dev, request->dma_desc,
  302. TALITOS_DESC_SIZE,
  303. DMA_BIDIRECTIONAL);
  304. /* copy entries so we can call callback outside lock */
  305. saved_req.desc = request->desc;
  306. saved_req.callback = request->callback;
  307. saved_req.context = request->context;
  308. /* release request entry in fifo */
  309. smp_wmb();
  310. request->desc = NULL;
  311. /* increment fifo tail */
  312. priv->chan[ch].tail = (tail + 1) & (priv->fifo_len - 1);
  313. spin_unlock_irqrestore(&priv->chan[ch].tail_lock, flags);
  314. atomic_dec(&priv->chan[ch].submit_count);
  315. saved_req.callback(dev, saved_req.desc, saved_req.context,
  316. status);
  317. /* channel may resume processing in single desc error case */
  318. if (error && !reset_ch && status == error)
  319. return;
  320. spin_lock_irqsave(&priv->chan[ch].tail_lock, flags);
  321. tail = priv->chan[ch].tail;
  322. }
  323. spin_unlock_irqrestore(&priv->chan[ch].tail_lock, flags);
  324. }
  325. /*
  326. * process completed requests for channels that have done status
  327. */
  328. #define DEF_TALITOS1_DONE(name, ch_done_mask) \
  329. static void talitos1_done_##name(unsigned long data) \
  330. { \
  331. struct device *dev = (struct device *)data; \
  332. struct talitos_private *priv = dev_get_drvdata(dev); \
  333. unsigned long flags; \
  334. \
  335. if (ch_done_mask & 0x10000000) \
  336. flush_channel(dev, 0, 0, 0); \
  337. if (priv->num_channels == 1) \
  338. goto out; \
  339. if (ch_done_mask & 0x40000000) \
  340. flush_channel(dev, 1, 0, 0); \
  341. if (ch_done_mask & 0x00010000) \
  342. flush_channel(dev, 2, 0, 0); \
  343. if (ch_done_mask & 0x00040000) \
  344. flush_channel(dev, 3, 0, 0); \
  345. \
  346. out: \
  347. /* At this point, all completed channels have been processed */ \
  348. /* Unmask done interrupts for channels completed later on. */ \
  349. spin_lock_irqsave(&priv->reg_lock, flags); \
  350. clrbits32(priv->reg + TALITOS_IMR, ch_done_mask); \
  351. clrbits32(priv->reg + TALITOS_IMR_LO, TALITOS1_IMR_LO_INIT); \
  352. spin_unlock_irqrestore(&priv->reg_lock, flags); \
  353. }
  354. DEF_TALITOS1_DONE(4ch, TALITOS1_ISR_4CHDONE)
  355. #define DEF_TALITOS2_DONE(name, ch_done_mask) \
  356. static void talitos2_done_##name(unsigned long data) \
  357. { \
  358. struct device *dev = (struct device *)data; \
  359. struct talitos_private *priv = dev_get_drvdata(dev); \
  360. unsigned long flags; \
  361. \
  362. if (ch_done_mask & 1) \
  363. flush_channel(dev, 0, 0, 0); \
  364. if (priv->num_channels == 1) \
  365. goto out; \
  366. if (ch_done_mask & (1 << 2)) \
  367. flush_channel(dev, 1, 0, 0); \
  368. if (ch_done_mask & (1 << 4)) \
  369. flush_channel(dev, 2, 0, 0); \
  370. if (ch_done_mask & (1 << 6)) \
  371. flush_channel(dev, 3, 0, 0); \
  372. \
  373. out: \
  374. /* At this point, all completed channels have been processed */ \
  375. /* Unmask done interrupts for channels completed later on. */ \
  376. spin_lock_irqsave(&priv->reg_lock, flags); \
  377. setbits32(priv->reg + TALITOS_IMR, ch_done_mask); \
  378. setbits32(priv->reg + TALITOS_IMR_LO, TALITOS2_IMR_LO_INIT); \
  379. spin_unlock_irqrestore(&priv->reg_lock, flags); \
  380. }
  381. DEF_TALITOS2_DONE(4ch, TALITOS2_ISR_4CHDONE)
  382. DEF_TALITOS2_DONE(ch0_2, TALITOS2_ISR_CH_0_2_DONE)
  383. DEF_TALITOS2_DONE(ch1_3, TALITOS2_ISR_CH_1_3_DONE)
  384. /*
  385. * locate current (offending) descriptor
  386. */
  387. static u32 current_desc_hdr(struct device *dev, int ch)
  388. {
  389. struct talitos_private *priv = dev_get_drvdata(dev);
  390. int tail, iter;
  391. dma_addr_t cur_desc;
  392. cur_desc = ((u64)in_be32(priv->chan[ch].reg + TALITOS_CDPR)) << 32;
  393. cur_desc |= in_be32(priv->chan[ch].reg + TALITOS_CDPR_LO);
  394. if (!cur_desc) {
  395. dev_err(dev, "CDPR is NULL, giving up search for offending descriptor\n");
  396. return 0;
  397. }
  398. tail = priv->chan[ch].tail;
  399. iter = tail;
  400. while (priv->chan[ch].fifo[iter].dma_desc != cur_desc) {
  401. iter = (iter + 1) & (priv->fifo_len - 1);
  402. if (iter == tail) {
  403. dev_err(dev, "couldn't locate current descriptor\n");
  404. return 0;
  405. }
  406. }
  407. return priv->chan[ch].fifo[iter].desc->hdr;
  408. }
  409. /*
  410. * user diagnostics; report root cause of error based on execution unit status
  411. */
  412. static void report_eu_error(struct device *dev, int ch, u32 desc_hdr)
  413. {
  414. struct talitos_private *priv = dev_get_drvdata(dev);
  415. int i;
  416. if (!desc_hdr)
  417. desc_hdr = in_be32(priv->chan[ch].reg + TALITOS_DESCBUF);
  418. switch (desc_hdr & DESC_HDR_SEL0_MASK) {
  419. case DESC_HDR_SEL0_AFEU:
  420. dev_err(dev, "AFEUISR 0x%08x_%08x\n",
  421. in_be32(priv->reg_afeu + TALITOS_EUISR),
  422. in_be32(priv->reg_afeu + TALITOS_EUISR_LO));
  423. break;
  424. case DESC_HDR_SEL0_DEU:
  425. dev_err(dev, "DEUISR 0x%08x_%08x\n",
  426. in_be32(priv->reg_deu + TALITOS_EUISR),
  427. in_be32(priv->reg_deu + TALITOS_EUISR_LO));
  428. break;
  429. case DESC_HDR_SEL0_MDEUA:
  430. case DESC_HDR_SEL0_MDEUB:
  431. dev_err(dev, "MDEUISR 0x%08x_%08x\n",
  432. in_be32(priv->reg_mdeu + TALITOS_EUISR),
  433. in_be32(priv->reg_mdeu + TALITOS_EUISR_LO));
  434. break;
  435. case DESC_HDR_SEL0_RNG:
  436. dev_err(dev, "RNGUISR 0x%08x_%08x\n",
  437. in_be32(priv->reg_rngu + TALITOS_ISR),
  438. in_be32(priv->reg_rngu + TALITOS_ISR_LO));
  439. break;
  440. case DESC_HDR_SEL0_PKEU:
  441. dev_err(dev, "PKEUISR 0x%08x_%08x\n",
  442. in_be32(priv->reg_pkeu + TALITOS_EUISR),
  443. in_be32(priv->reg_pkeu + TALITOS_EUISR_LO));
  444. break;
  445. case DESC_HDR_SEL0_AESU:
  446. dev_err(dev, "AESUISR 0x%08x_%08x\n",
  447. in_be32(priv->reg_aesu + TALITOS_EUISR),
  448. in_be32(priv->reg_aesu + TALITOS_EUISR_LO));
  449. break;
  450. case DESC_HDR_SEL0_CRCU:
  451. dev_err(dev, "CRCUISR 0x%08x_%08x\n",
  452. in_be32(priv->reg_crcu + TALITOS_EUISR),
  453. in_be32(priv->reg_crcu + TALITOS_EUISR_LO));
  454. break;
  455. case DESC_HDR_SEL0_KEU:
  456. dev_err(dev, "KEUISR 0x%08x_%08x\n",
  457. in_be32(priv->reg_pkeu + TALITOS_EUISR),
  458. in_be32(priv->reg_pkeu + TALITOS_EUISR_LO));
  459. break;
  460. }
  461. switch (desc_hdr & DESC_HDR_SEL1_MASK) {
  462. case DESC_HDR_SEL1_MDEUA:
  463. case DESC_HDR_SEL1_MDEUB:
  464. dev_err(dev, "MDEUISR 0x%08x_%08x\n",
  465. in_be32(priv->reg_mdeu + TALITOS_EUISR),
  466. in_be32(priv->reg_mdeu + TALITOS_EUISR_LO));
  467. break;
  468. case DESC_HDR_SEL1_CRCU:
  469. dev_err(dev, "CRCUISR 0x%08x_%08x\n",
  470. in_be32(priv->reg_crcu + TALITOS_EUISR),
  471. in_be32(priv->reg_crcu + TALITOS_EUISR_LO));
  472. break;
  473. }
  474. for (i = 0; i < 8; i++)
  475. dev_err(dev, "DESCBUF 0x%08x_%08x\n",
  476. in_be32(priv->chan[ch].reg + TALITOS_DESCBUF + 8*i),
  477. in_be32(priv->chan[ch].reg + TALITOS_DESCBUF_LO + 8*i));
  478. }
  479. /*
  480. * recover from error interrupts
  481. */
  482. static void talitos_error(struct device *dev, u32 isr, u32 isr_lo)
  483. {
  484. struct talitos_private *priv = dev_get_drvdata(dev);
  485. unsigned int timeout = TALITOS_TIMEOUT;
  486. int ch, error, reset_dev = 0;
  487. u32 v_lo;
  488. bool is_sec1 = has_ftr_sec1(priv);
  489. int reset_ch = is_sec1 ? 1 : 0; /* only SEC2 supports continuation */
  490. for (ch = 0; ch < priv->num_channels; ch++) {
  491. /* skip channels without errors */
  492. if (is_sec1) {
  493. /* bits 29, 31, 17, 19 */
  494. if (!(isr & (1 << (29 + (ch & 1) * 2 - (ch & 2) * 6))))
  495. continue;
  496. } else {
  497. if (!(isr & (1 << (ch * 2 + 1))))
  498. continue;
  499. }
  500. error = -EINVAL;
  501. v_lo = in_be32(priv->chan[ch].reg + TALITOS_CCPSR_LO);
  502. if (v_lo & TALITOS_CCPSR_LO_DOF) {
  503. dev_err(dev, "double fetch fifo overflow error\n");
  504. error = -EAGAIN;
  505. reset_ch = 1;
  506. }
  507. if (v_lo & TALITOS_CCPSR_LO_SOF) {
  508. /* h/w dropped descriptor */
  509. dev_err(dev, "single fetch fifo overflow error\n");
  510. error = -EAGAIN;
  511. }
  512. if (v_lo & TALITOS_CCPSR_LO_MDTE)
  513. dev_err(dev, "master data transfer error\n");
  514. if (v_lo & TALITOS_CCPSR_LO_SGDLZ)
  515. dev_err(dev, is_sec1 ? "pointer not complete error\n"
  516. : "s/g data length zero error\n");
  517. if (v_lo & TALITOS_CCPSR_LO_FPZ)
  518. dev_err(dev, is_sec1 ? "parity error\n"
  519. : "fetch pointer zero error\n");
  520. if (v_lo & TALITOS_CCPSR_LO_IDH)
  521. dev_err(dev, "illegal descriptor header error\n");
  522. if (v_lo & TALITOS_CCPSR_LO_IEU)
  523. dev_err(dev, is_sec1 ? "static assignment error\n"
  524. : "invalid exec unit error\n");
  525. if (v_lo & TALITOS_CCPSR_LO_EU)
  526. report_eu_error(dev, ch, current_desc_hdr(dev, ch));
  527. if (!is_sec1) {
  528. if (v_lo & TALITOS_CCPSR_LO_GB)
  529. dev_err(dev, "gather boundary error\n");
  530. if (v_lo & TALITOS_CCPSR_LO_GRL)
  531. dev_err(dev, "gather return/length error\n");
  532. if (v_lo & TALITOS_CCPSR_LO_SB)
  533. dev_err(dev, "scatter boundary error\n");
  534. if (v_lo & TALITOS_CCPSR_LO_SRL)
  535. dev_err(dev, "scatter return/length error\n");
  536. }
  537. flush_channel(dev, ch, error, reset_ch);
  538. if (reset_ch) {
  539. reset_channel(dev, ch);
  540. } else {
  541. setbits32(priv->chan[ch].reg + TALITOS_CCCR,
  542. TALITOS2_CCCR_CONT);
  543. setbits32(priv->chan[ch].reg + TALITOS_CCCR_LO, 0);
  544. while ((in_be32(priv->chan[ch].reg + TALITOS_CCCR) &
  545. TALITOS2_CCCR_CONT) && --timeout)
  546. cpu_relax();
  547. if (timeout == 0) {
  548. dev_err(dev, "failed to restart channel %d\n",
  549. ch);
  550. reset_dev = 1;
  551. }
  552. }
  553. }
  554. if (reset_dev || (is_sec1 && isr & ~TALITOS1_ISR_4CHERR) ||
  555. (!is_sec1 && isr & ~TALITOS2_ISR_4CHERR) || isr_lo) {
  556. if (is_sec1 && (isr_lo & TALITOS1_ISR_TEA_ERR))
  557. dev_err(dev, "TEA error: ISR 0x%08x_%08x\n",
  558. isr, isr_lo);
  559. else
  560. dev_err(dev, "done overflow, internal time out, or "
  561. "rngu error: ISR 0x%08x_%08x\n", isr, isr_lo);
  562. /* purge request queues */
  563. for (ch = 0; ch < priv->num_channels; ch++)
  564. flush_channel(dev, ch, -EIO, 1);
  565. /* reset and reinitialize the device */
  566. init_device(dev);
  567. }
  568. }
  569. #define DEF_TALITOS1_INTERRUPT(name, ch_done_mask, ch_err_mask, tlet) \
  570. static irqreturn_t talitos1_interrupt_##name(int irq, void *data) \
  571. { \
  572. struct device *dev = data; \
  573. struct talitos_private *priv = dev_get_drvdata(dev); \
  574. u32 isr, isr_lo; \
  575. unsigned long flags; \
  576. \
  577. spin_lock_irqsave(&priv->reg_lock, flags); \
  578. isr = in_be32(priv->reg + TALITOS_ISR); \
  579. isr_lo = in_be32(priv->reg + TALITOS_ISR_LO); \
  580. /* Acknowledge interrupt */ \
  581. out_be32(priv->reg + TALITOS_ICR, isr & (ch_done_mask | ch_err_mask)); \
  582. out_be32(priv->reg + TALITOS_ICR_LO, isr_lo); \
  583. \
  584. if (unlikely(isr & ch_err_mask || isr_lo & TALITOS1_IMR_LO_INIT)) { \
  585. spin_unlock_irqrestore(&priv->reg_lock, flags); \
  586. talitos_error(dev, isr & ch_err_mask, isr_lo); \
  587. } \
  588. else { \
  589. if (likely(isr & ch_done_mask)) { \
  590. /* mask further done interrupts. */ \
  591. setbits32(priv->reg + TALITOS_IMR, ch_done_mask); \
  592. /* done_task will unmask done interrupts at exit */ \
  593. tasklet_schedule(&priv->done_task[tlet]); \
  594. } \
  595. spin_unlock_irqrestore(&priv->reg_lock, flags); \
  596. } \
  597. \
  598. return (isr & (ch_done_mask | ch_err_mask) || isr_lo) ? IRQ_HANDLED : \
  599. IRQ_NONE; \
  600. }
  601. DEF_TALITOS1_INTERRUPT(4ch, TALITOS1_ISR_4CHDONE, TALITOS1_ISR_4CHERR, 0)
  602. #define DEF_TALITOS2_INTERRUPT(name, ch_done_mask, ch_err_mask, tlet) \
  603. static irqreturn_t talitos2_interrupt_##name(int irq, void *data) \
  604. { \
  605. struct device *dev = data; \
  606. struct talitos_private *priv = dev_get_drvdata(dev); \
  607. u32 isr, isr_lo; \
  608. unsigned long flags; \
  609. \
  610. spin_lock_irqsave(&priv->reg_lock, flags); \
  611. isr = in_be32(priv->reg + TALITOS_ISR); \
  612. isr_lo = in_be32(priv->reg + TALITOS_ISR_LO); \
  613. /* Acknowledge interrupt */ \
  614. out_be32(priv->reg + TALITOS_ICR, isr & (ch_done_mask | ch_err_mask)); \
  615. out_be32(priv->reg + TALITOS_ICR_LO, isr_lo); \
  616. \
  617. if (unlikely(isr & ch_err_mask || isr_lo)) { \
  618. spin_unlock_irqrestore(&priv->reg_lock, flags); \
  619. talitos_error(dev, isr & ch_err_mask, isr_lo); \
  620. } \
  621. else { \
  622. if (likely(isr & ch_done_mask)) { \
  623. /* mask further done interrupts. */ \
  624. clrbits32(priv->reg + TALITOS_IMR, ch_done_mask); \
  625. /* done_task will unmask done interrupts at exit */ \
  626. tasklet_schedule(&priv->done_task[tlet]); \
  627. } \
  628. spin_unlock_irqrestore(&priv->reg_lock, flags); \
  629. } \
  630. \
  631. return (isr & (ch_done_mask | ch_err_mask) || isr_lo) ? IRQ_HANDLED : \
  632. IRQ_NONE; \
  633. }
  634. DEF_TALITOS2_INTERRUPT(4ch, TALITOS2_ISR_4CHDONE, TALITOS2_ISR_4CHERR, 0)
  635. DEF_TALITOS2_INTERRUPT(ch0_2, TALITOS2_ISR_CH_0_2_DONE, TALITOS2_ISR_CH_0_2_ERR,
  636. 0)
  637. DEF_TALITOS2_INTERRUPT(ch1_3, TALITOS2_ISR_CH_1_3_DONE, TALITOS2_ISR_CH_1_3_ERR,
  638. 1)
  639. /*
  640. * hwrng
  641. */
  642. static int talitos_rng_data_present(struct hwrng *rng, int wait)
  643. {
  644. struct device *dev = (struct device *)rng->priv;
  645. struct talitos_private *priv = dev_get_drvdata(dev);
  646. u32 ofl;
  647. int i;
  648. for (i = 0; i < 20; i++) {
  649. ofl = in_be32(priv->reg_rngu + TALITOS_EUSR_LO) &
  650. TALITOS_RNGUSR_LO_OFL;
  651. if (ofl || !wait)
  652. break;
  653. udelay(10);
  654. }
  655. return !!ofl;
  656. }
  657. static int talitos_rng_data_read(struct hwrng *rng, u32 *data)
  658. {
  659. struct device *dev = (struct device *)rng->priv;
  660. struct talitos_private *priv = dev_get_drvdata(dev);
  661. /* rng fifo requires 64-bit accesses */
  662. *data = in_be32(priv->reg_rngu + TALITOS_EU_FIFO);
  663. *data = in_be32(priv->reg_rngu + TALITOS_EU_FIFO_LO);
  664. return sizeof(u32);
  665. }
  666. static int talitos_rng_init(struct hwrng *rng)
  667. {
  668. struct device *dev = (struct device *)rng->priv;
  669. struct talitos_private *priv = dev_get_drvdata(dev);
  670. unsigned int timeout = TALITOS_TIMEOUT;
  671. setbits32(priv->reg_rngu + TALITOS_EURCR_LO, TALITOS_RNGURCR_LO_SR);
  672. while (!(in_be32(priv->reg_rngu + TALITOS_EUSR_LO)
  673. & TALITOS_RNGUSR_LO_RD)
  674. && --timeout)
  675. cpu_relax();
  676. if (timeout == 0) {
  677. dev_err(dev, "failed to reset rng hw\n");
  678. return -ENODEV;
  679. }
  680. /* start generating */
  681. setbits32(priv->reg_rngu + TALITOS_EUDSR_LO, 0);
  682. return 0;
  683. }
  684. static int talitos_register_rng(struct device *dev)
  685. {
  686. struct talitos_private *priv = dev_get_drvdata(dev);
  687. int err;
  688. priv->rng.name = dev_driver_string(dev),
  689. priv->rng.init = talitos_rng_init,
  690. priv->rng.data_present = talitos_rng_data_present,
  691. priv->rng.data_read = talitos_rng_data_read,
  692. priv->rng.priv = (unsigned long)dev;
  693. err = hwrng_register(&priv->rng);
  694. if (!err)
  695. priv->rng_registered = true;
  696. return err;
  697. }
  698. static void talitos_unregister_rng(struct device *dev)
  699. {
  700. struct talitos_private *priv = dev_get_drvdata(dev);
  701. if (!priv->rng_registered)
  702. return;
  703. hwrng_unregister(&priv->rng);
  704. priv->rng_registered = false;
  705. }
  706. /*
  707. * crypto alg
  708. */
  709. #define TALITOS_CRA_PRIORITY 3000
  710. /*
  711. * Defines a priority for doing AEAD with descriptors type
  712. * HMAC_SNOOP_NO_AFEA (HSNA) instead of type IPSEC_ESP
  713. */
  714. #define TALITOS_CRA_PRIORITY_AEAD_HSNA (TALITOS_CRA_PRIORITY - 1)
  715. #define TALITOS_MAX_KEY_SIZE (AES_MAX_KEY_SIZE + SHA512_BLOCK_SIZE)
  716. #define TALITOS_MAX_IV_LENGTH 16 /* max of AES_BLOCK_SIZE, DES3_EDE_BLOCK_SIZE */
  717. struct talitos_ctx {
  718. struct device *dev;
  719. int ch;
  720. __be32 desc_hdr_template;
  721. u8 key[TALITOS_MAX_KEY_SIZE];
  722. u8 iv[TALITOS_MAX_IV_LENGTH];
  723. unsigned int keylen;
  724. unsigned int enckeylen;
  725. unsigned int authkeylen;
  726. };
  727. #define HASH_MAX_BLOCK_SIZE SHA512_BLOCK_SIZE
  728. #define TALITOS_MDEU_MAX_CONTEXT_SIZE TALITOS_MDEU_CONTEXT_SIZE_SHA384_SHA512
  729. struct talitos_ahash_req_ctx {
  730. u32 hw_context[TALITOS_MDEU_MAX_CONTEXT_SIZE / sizeof(u32)];
  731. unsigned int hw_context_size;
  732. u8 buf[HASH_MAX_BLOCK_SIZE];
  733. u8 bufnext[HASH_MAX_BLOCK_SIZE];
  734. unsigned int swinit;
  735. unsigned int first;
  736. unsigned int last;
  737. unsigned int to_hash_later;
  738. unsigned int nbuf;
  739. struct scatterlist bufsl[2];
  740. struct scatterlist *psrc;
  741. };
  742. struct talitos_export_state {
  743. u32 hw_context[TALITOS_MDEU_MAX_CONTEXT_SIZE / sizeof(u32)];
  744. u8 buf[HASH_MAX_BLOCK_SIZE];
  745. unsigned int swinit;
  746. unsigned int first;
  747. unsigned int last;
  748. unsigned int to_hash_later;
  749. unsigned int nbuf;
  750. };
  751. static int aead_setkey(struct crypto_aead *authenc,
  752. const u8 *key, unsigned int keylen)
  753. {
  754. struct talitos_ctx *ctx = crypto_aead_ctx(authenc);
  755. struct crypto_authenc_keys keys;
  756. if (crypto_authenc_extractkeys(&keys, key, keylen) != 0)
  757. goto badkey;
  758. if (keys.authkeylen + keys.enckeylen > TALITOS_MAX_KEY_SIZE)
  759. goto badkey;
  760. memcpy(ctx->key, keys.authkey, keys.authkeylen);
  761. memcpy(&ctx->key[keys.authkeylen], keys.enckey, keys.enckeylen);
  762. ctx->keylen = keys.authkeylen + keys.enckeylen;
  763. ctx->enckeylen = keys.enckeylen;
  764. ctx->authkeylen = keys.authkeylen;
  765. return 0;
  766. badkey:
  767. crypto_aead_set_flags(authenc, CRYPTO_TFM_RES_BAD_KEY_LEN);
  768. return -EINVAL;
  769. }
  770. /*
  771. * talitos_edesc - s/w-extended descriptor
  772. * @src_nents: number of segments in input scatterlist
  773. * @dst_nents: number of segments in output scatterlist
  774. * @icv_ool: whether ICV is out-of-line
  775. * @iv_dma: dma address of iv for checking continuity and link table
  776. * @dma_len: length of dma mapped link_tbl space
  777. * @dma_link_tbl: bus physical address of link_tbl/buf
  778. * @desc: h/w descriptor
  779. * @link_tbl: input and output h/w link tables (if {src,dst}_nents > 1) (SEC2)
  780. * @buf: input and output buffeur (if {src,dst}_nents > 1) (SEC1)
  781. *
  782. * if decrypting (with authcheck), or either one of src_nents or dst_nents
  783. * is greater than 1, an integrity check value is concatenated to the end
  784. * of link_tbl data
  785. */
  786. struct talitos_edesc {
  787. int src_nents;
  788. int dst_nents;
  789. bool icv_ool;
  790. dma_addr_t iv_dma;
  791. int dma_len;
  792. dma_addr_t dma_link_tbl;
  793. struct talitos_desc desc;
  794. union {
  795. struct talitos_ptr link_tbl[0];
  796. u8 buf[0];
  797. };
  798. };
  799. static void talitos_sg_unmap(struct device *dev,
  800. struct talitos_edesc *edesc,
  801. struct scatterlist *src,
  802. struct scatterlist *dst,
  803. unsigned int len, unsigned int offset)
  804. {
  805. struct talitos_private *priv = dev_get_drvdata(dev);
  806. bool is_sec1 = has_ftr_sec1(priv);
  807. unsigned int src_nents = edesc->src_nents ? : 1;
  808. unsigned int dst_nents = edesc->dst_nents ? : 1;
  809. if (is_sec1 && dst && dst_nents > 1) {
  810. dma_sync_single_for_device(dev, edesc->dma_link_tbl + offset,
  811. len, DMA_FROM_DEVICE);
  812. sg_pcopy_from_buffer(dst, dst_nents, edesc->buf + offset, len,
  813. offset);
  814. }
  815. if (src != dst) {
  816. if (src_nents == 1 || !is_sec1)
  817. dma_unmap_sg(dev, src, src_nents, DMA_TO_DEVICE);
  818. if (dst && (dst_nents == 1 || !is_sec1))
  819. dma_unmap_sg(dev, dst, dst_nents, DMA_FROM_DEVICE);
  820. } else if (src_nents == 1 || !is_sec1) {
  821. dma_unmap_sg(dev, src, src_nents, DMA_BIDIRECTIONAL);
  822. }
  823. }
  824. static void ipsec_esp_unmap(struct device *dev,
  825. struct talitos_edesc *edesc,
  826. struct aead_request *areq)
  827. {
  828. struct crypto_aead *aead = crypto_aead_reqtfm(areq);
  829. struct talitos_ctx *ctx = crypto_aead_ctx(aead);
  830. unsigned int ivsize = crypto_aead_ivsize(aead);
  831. if (edesc->desc.hdr & DESC_HDR_TYPE_IPSEC_ESP)
  832. unmap_single_talitos_ptr(dev, &edesc->desc.ptr[6],
  833. DMA_FROM_DEVICE);
  834. unmap_single_talitos_ptr(dev, &edesc->desc.ptr[3], DMA_TO_DEVICE);
  835. unmap_single_talitos_ptr(dev, &edesc->desc.ptr[2], DMA_TO_DEVICE);
  836. unmap_single_talitos_ptr(dev, &edesc->desc.ptr[0], DMA_TO_DEVICE);
  837. talitos_sg_unmap(dev, edesc, areq->src, areq->dst, areq->cryptlen,
  838. areq->assoclen);
  839. if (edesc->dma_len)
  840. dma_unmap_single(dev, edesc->dma_link_tbl, edesc->dma_len,
  841. DMA_BIDIRECTIONAL);
  842. if (!(edesc->desc.hdr & DESC_HDR_TYPE_IPSEC_ESP)) {
  843. unsigned int dst_nents = edesc->dst_nents ? : 1;
  844. sg_pcopy_to_buffer(areq->dst, dst_nents, ctx->iv, ivsize,
  845. areq->assoclen + areq->cryptlen - ivsize);
  846. }
  847. }
  848. /*
  849. * ipsec_esp descriptor callbacks
  850. */
  851. static void ipsec_esp_encrypt_done(struct device *dev,
  852. struct talitos_desc *desc, void *context,
  853. int err)
  854. {
  855. struct talitos_private *priv = dev_get_drvdata(dev);
  856. bool is_sec1 = has_ftr_sec1(priv);
  857. struct aead_request *areq = context;
  858. struct crypto_aead *authenc = crypto_aead_reqtfm(areq);
  859. unsigned int authsize = crypto_aead_authsize(authenc);
  860. struct talitos_edesc *edesc;
  861. struct scatterlist *sg;
  862. void *icvdata;
  863. edesc = container_of(desc, struct talitos_edesc, desc);
  864. ipsec_esp_unmap(dev, edesc, areq);
  865. /* copy the generated ICV to dst */
  866. if (edesc->icv_ool) {
  867. if (is_sec1)
  868. icvdata = edesc->buf + areq->assoclen + areq->cryptlen;
  869. else
  870. icvdata = &edesc->link_tbl[edesc->src_nents +
  871. edesc->dst_nents + 2];
  872. sg = sg_last(areq->dst, edesc->dst_nents);
  873. memcpy((char *)sg_virt(sg) + sg->length - authsize,
  874. icvdata, authsize);
  875. }
  876. kfree(edesc);
  877. aead_request_complete(areq, err);
  878. }
  879. static void ipsec_esp_decrypt_swauth_done(struct device *dev,
  880. struct talitos_desc *desc,
  881. void *context, int err)
  882. {
  883. struct aead_request *req = context;
  884. struct crypto_aead *authenc = crypto_aead_reqtfm(req);
  885. unsigned int authsize = crypto_aead_authsize(authenc);
  886. struct talitos_edesc *edesc;
  887. struct scatterlist *sg;
  888. char *oicv, *icv;
  889. struct talitos_private *priv = dev_get_drvdata(dev);
  890. bool is_sec1 = has_ftr_sec1(priv);
  891. edesc = container_of(desc, struct talitos_edesc, desc);
  892. ipsec_esp_unmap(dev, edesc, req);
  893. if (!err) {
  894. /* auth check */
  895. sg = sg_last(req->dst, edesc->dst_nents ? : 1);
  896. icv = (char *)sg_virt(sg) + sg->length - authsize;
  897. if (edesc->dma_len) {
  898. if (is_sec1)
  899. oicv = (char *)&edesc->dma_link_tbl +
  900. req->assoclen + req->cryptlen;
  901. else
  902. oicv = (char *)
  903. &edesc->link_tbl[edesc->src_nents +
  904. edesc->dst_nents + 2];
  905. if (edesc->icv_ool)
  906. icv = oicv + authsize;
  907. } else
  908. oicv = (char *)&edesc->link_tbl[0];
  909. err = crypto_memneq(oicv, icv, authsize) ? -EBADMSG : 0;
  910. }
  911. kfree(edesc);
  912. aead_request_complete(req, err);
  913. }
  914. static void ipsec_esp_decrypt_hwauth_done(struct device *dev,
  915. struct talitos_desc *desc,
  916. void *context, int err)
  917. {
  918. struct aead_request *req = context;
  919. struct talitos_edesc *edesc;
  920. edesc = container_of(desc, struct talitos_edesc, desc);
  921. ipsec_esp_unmap(dev, edesc, req);
  922. /* check ICV auth status */
  923. if (!err && ((desc->hdr_lo & DESC_HDR_LO_ICCR1_MASK) !=
  924. DESC_HDR_LO_ICCR1_PASS))
  925. err = -EBADMSG;
  926. kfree(edesc);
  927. aead_request_complete(req, err);
  928. }
  929. /*
  930. * convert scatterlist to SEC h/w link table format
  931. * stop at cryptlen bytes
  932. */
  933. static int sg_to_link_tbl_offset(struct scatterlist *sg, int sg_count,
  934. unsigned int offset, int cryptlen,
  935. struct talitos_ptr *link_tbl_ptr)
  936. {
  937. int n_sg = sg_count;
  938. int count = 0;
  939. while (cryptlen && sg && n_sg--) {
  940. unsigned int len = sg_dma_len(sg);
  941. if (offset >= len) {
  942. offset -= len;
  943. goto next;
  944. }
  945. len -= offset;
  946. if (len > cryptlen)
  947. len = cryptlen;
  948. to_talitos_ptr(link_tbl_ptr + count,
  949. sg_dma_address(sg) + offset, 0);
  950. to_talitos_ptr_len(link_tbl_ptr + count, len, 0);
  951. to_talitos_ptr_ext_set(link_tbl_ptr + count, 0, 0);
  952. count++;
  953. cryptlen -= len;
  954. offset = 0;
  955. next:
  956. sg = sg_next(sg);
  957. }
  958. /* tag end of link table */
  959. if (count > 0)
  960. to_talitos_ptr_ext_set(link_tbl_ptr + count - 1,
  961. DESC_PTR_LNKTBL_RETURN, 0);
  962. return count;
  963. }
  964. int talitos_sg_map(struct device *dev, struct scatterlist *src,
  965. unsigned int len, struct talitos_edesc *edesc,
  966. struct talitos_ptr *ptr,
  967. int sg_count, unsigned int offset, int tbl_off)
  968. {
  969. struct talitos_private *priv = dev_get_drvdata(dev);
  970. bool is_sec1 = has_ftr_sec1(priv);
  971. to_talitos_ptr_len(ptr, len, is_sec1);
  972. to_talitos_ptr_ext_set(ptr, 0, is_sec1);
  973. if (sg_count == 1) {
  974. to_talitos_ptr(ptr, sg_dma_address(src) + offset, is_sec1);
  975. return sg_count;
  976. }
  977. if (is_sec1) {
  978. to_talitos_ptr(ptr, edesc->dma_link_tbl + offset, is_sec1);
  979. return sg_count;
  980. }
  981. sg_count = sg_to_link_tbl_offset(src, sg_count, offset, len,
  982. &edesc->link_tbl[tbl_off]);
  983. if (sg_count == 1) {
  984. /* Only one segment now, so no link tbl needed*/
  985. copy_talitos_ptr(ptr, &edesc->link_tbl[tbl_off], is_sec1);
  986. return sg_count;
  987. }
  988. to_talitos_ptr(ptr, edesc->dma_link_tbl +
  989. tbl_off * sizeof(struct talitos_ptr), is_sec1);
  990. to_talitos_ptr_ext_or(ptr, DESC_PTR_LNKTBL_JUMP, is_sec1);
  991. return sg_count;
  992. }
  993. /*
  994. * fill in and submit ipsec_esp descriptor
  995. */
  996. static int ipsec_esp(struct talitos_edesc *edesc, struct aead_request *areq,
  997. void (*callback)(struct device *dev,
  998. struct talitos_desc *desc,
  999. void *context, int error))
  1000. {
  1001. struct crypto_aead *aead = crypto_aead_reqtfm(areq);
  1002. unsigned int authsize = crypto_aead_authsize(aead);
  1003. struct talitos_ctx *ctx = crypto_aead_ctx(aead);
  1004. struct device *dev = ctx->dev;
  1005. struct talitos_desc *desc = &edesc->desc;
  1006. unsigned int cryptlen = areq->cryptlen;
  1007. unsigned int ivsize = crypto_aead_ivsize(aead);
  1008. int tbl_off = 0;
  1009. int sg_count, ret;
  1010. int sg_link_tbl_len;
  1011. bool sync_needed = false;
  1012. struct talitos_private *priv = dev_get_drvdata(dev);
  1013. bool is_sec1 = has_ftr_sec1(priv);
  1014. /* hmac key */
  1015. map_single_talitos_ptr(dev, &desc->ptr[0], ctx->authkeylen, &ctx->key,
  1016. DMA_TO_DEVICE);
  1017. sg_count = edesc->src_nents ?: 1;
  1018. if (is_sec1 && sg_count > 1)
  1019. sg_copy_to_buffer(areq->src, sg_count, edesc->buf,
  1020. areq->assoclen + cryptlen);
  1021. else
  1022. sg_count = dma_map_sg(dev, areq->src, sg_count,
  1023. (areq->src == areq->dst) ?
  1024. DMA_BIDIRECTIONAL : DMA_TO_DEVICE);
  1025. /* hmac data */
  1026. ret = talitos_sg_map(dev, areq->src, areq->assoclen, edesc,
  1027. &desc->ptr[1], sg_count, 0, tbl_off);
  1028. if (ret > 1) {
  1029. tbl_off += ret;
  1030. sync_needed = true;
  1031. }
  1032. /* cipher iv */
  1033. if (desc->hdr & DESC_HDR_TYPE_IPSEC_ESP) {
  1034. to_talitos_ptr(&desc->ptr[2], edesc->iv_dma, is_sec1);
  1035. to_talitos_ptr_len(&desc->ptr[2], ivsize, is_sec1);
  1036. to_talitos_ptr_ext_set(&desc->ptr[2], 0, is_sec1);
  1037. } else {
  1038. to_talitos_ptr(&desc->ptr[3], edesc->iv_dma, is_sec1);
  1039. to_talitos_ptr_len(&desc->ptr[3], ivsize, is_sec1);
  1040. to_talitos_ptr_ext_set(&desc->ptr[3], 0, is_sec1);
  1041. }
  1042. /* cipher key */
  1043. if (desc->hdr & DESC_HDR_TYPE_IPSEC_ESP)
  1044. map_single_talitos_ptr(dev, &desc->ptr[3], ctx->enckeylen,
  1045. (char *)&ctx->key + ctx->authkeylen,
  1046. DMA_TO_DEVICE);
  1047. else
  1048. map_single_talitos_ptr(dev, &desc->ptr[2], ctx->enckeylen,
  1049. (char *)&ctx->key + ctx->authkeylen,
  1050. DMA_TO_DEVICE);
  1051. /*
  1052. * cipher in
  1053. * map and adjust cipher len to aead request cryptlen.
  1054. * extent is bytes of HMAC postpended to ciphertext,
  1055. * typically 12 for ipsec
  1056. */
  1057. to_talitos_ptr_len(&desc->ptr[4], cryptlen, is_sec1);
  1058. to_talitos_ptr_ext_set(&desc->ptr[4], 0, is_sec1);
  1059. sg_link_tbl_len = cryptlen;
  1060. if (desc->hdr & DESC_HDR_TYPE_IPSEC_ESP) {
  1061. to_talitos_ptr_ext_set(&desc->ptr[4], authsize, is_sec1);
  1062. if (edesc->desc.hdr & DESC_HDR_MODE1_MDEU_CICV)
  1063. sg_link_tbl_len += authsize;
  1064. }
  1065. sg_count = talitos_sg_map(dev, areq->src, cryptlen, edesc,
  1066. &desc->ptr[4], sg_count, areq->assoclen,
  1067. tbl_off);
  1068. if (sg_count > 1) {
  1069. tbl_off += sg_count;
  1070. sync_needed = true;
  1071. }
  1072. /* cipher out */
  1073. if (areq->src != areq->dst) {
  1074. sg_count = edesc->dst_nents ? : 1;
  1075. if (!is_sec1 || sg_count == 1)
  1076. dma_map_sg(dev, areq->dst, sg_count, DMA_FROM_DEVICE);
  1077. }
  1078. sg_count = talitos_sg_map(dev, areq->dst, cryptlen, edesc,
  1079. &desc->ptr[5], sg_count, areq->assoclen,
  1080. tbl_off);
  1081. if (desc->hdr & DESC_HDR_TYPE_IPSEC_ESP)
  1082. to_talitos_ptr_ext_or(&desc->ptr[5], authsize, is_sec1);
  1083. if (sg_count > 1) {
  1084. edesc->icv_ool = true;
  1085. sync_needed = true;
  1086. if (desc->hdr & DESC_HDR_TYPE_IPSEC_ESP) {
  1087. struct talitos_ptr *tbl_ptr = &edesc->link_tbl[tbl_off];
  1088. int offset = (edesc->src_nents + edesc->dst_nents + 2) *
  1089. sizeof(struct talitos_ptr) + authsize;
  1090. /* Add an entry to the link table for ICV data */
  1091. tbl_ptr += sg_count - 1;
  1092. to_talitos_ptr_ext_set(tbl_ptr, 0, is_sec1);
  1093. tbl_ptr++;
  1094. to_talitos_ptr_ext_set(tbl_ptr, DESC_PTR_LNKTBL_RETURN,
  1095. is_sec1);
  1096. to_talitos_ptr_len(tbl_ptr, authsize, is_sec1);
  1097. /* icv data follows link tables */
  1098. to_talitos_ptr(tbl_ptr, edesc->dma_link_tbl + offset,
  1099. is_sec1);
  1100. }
  1101. } else {
  1102. edesc->icv_ool = false;
  1103. }
  1104. /* ICV data */
  1105. if (!(desc->hdr & DESC_HDR_TYPE_IPSEC_ESP)) {
  1106. to_talitos_ptr_len(&desc->ptr[6], authsize, is_sec1);
  1107. to_talitos_ptr(&desc->ptr[6], edesc->dma_link_tbl +
  1108. areq->assoclen + cryptlen, is_sec1);
  1109. }
  1110. /* iv out */
  1111. if (desc->hdr & DESC_HDR_TYPE_IPSEC_ESP)
  1112. map_single_talitos_ptr(dev, &desc->ptr[6], ivsize, ctx->iv,
  1113. DMA_FROM_DEVICE);
  1114. if (sync_needed)
  1115. dma_sync_single_for_device(dev, edesc->dma_link_tbl,
  1116. edesc->dma_len,
  1117. DMA_BIDIRECTIONAL);
  1118. ret = talitos_submit(dev, ctx->ch, desc, callback, areq);
  1119. if (ret != -EINPROGRESS) {
  1120. ipsec_esp_unmap(dev, edesc, areq);
  1121. kfree(edesc);
  1122. }
  1123. return ret;
  1124. }
  1125. /*
  1126. * allocate and map the extended descriptor
  1127. */
  1128. static struct talitos_edesc *talitos_edesc_alloc(struct device *dev,
  1129. struct scatterlist *src,
  1130. struct scatterlist *dst,
  1131. u8 *iv,
  1132. unsigned int assoclen,
  1133. unsigned int cryptlen,
  1134. unsigned int authsize,
  1135. unsigned int ivsize,
  1136. int icv_stashing,
  1137. u32 cryptoflags,
  1138. bool encrypt)
  1139. {
  1140. struct talitos_edesc *edesc;
  1141. int src_nents, dst_nents, alloc_len, dma_len, src_len, dst_len;
  1142. dma_addr_t iv_dma = 0;
  1143. gfp_t flags = cryptoflags & CRYPTO_TFM_REQ_MAY_SLEEP ? GFP_KERNEL :
  1144. GFP_ATOMIC;
  1145. struct talitos_private *priv = dev_get_drvdata(dev);
  1146. bool is_sec1 = has_ftr_sec1(priv);
  1147. int max_len = is_sec1 ? TALITOS1_MAX_DATA_LEN : TALITOS2_MAX_DATA_LEN;
  1148. void *err;
  1149. if (cryptlen + authsize > max_len) {
  1150. dev_err(dev, "length exceeds h/w max limit\n");
  1151. return ERR_PTR(-EINVAL);
  1152. }
  1153. if (ivsize)
  1154. iv_dma = dma_map_single(dev, iv, ivsize, DMA_TO_DEVICE);
  1155. if (!dst || dst == src) {
  1156. src_len = assoclen + cryptlen + authsize;
  1157. src_nents = sg_nents_for_len(src, src_len);
  1158. if (src_nents < 0) {
  1159. dev_err(dev, "Invalid number of src SG.\n");
  1160. err = ERR_PTR(-EINVAL);
  1161. goto error_sg;
  1162. }
  1163. src_nents = (src_nents == 1) ? 0 : src_nents;
  1164. dst_nents = dst ? src_nents : 0;
  1165. dst_len = 0;
  1166. } else { /* dst && dst != src*/
  1167. src_len = assoclen + cryptlen + (encrypt ? 0 : authsize);
  1168. src_nents = sg_nents_for_len(src, src_len);
  1169. if (src_nents < 0) {
  1170. dev_err(dev, "Invalid number of src SG.\n");
  1171. err = ERR_PTR(-EINVAL);
  1172. goto error_sg;
  1173. }
  1174. src_nents = (src_nents == 1) ? 0 : src_nents;
  1175. dst_len = assoclen + cryptlen + (encrypt ? authsize : 0);
  1176. dst_nents = sg_nents_for_len(dst, dst_len);
  1177. if (dst_nents < 0) {
  1178. dev_err(dev, "Invalid number of dst SG.\n");
  1179. err = ERR_PTR(-EINVAL);
  1180. goto error_sg;
  1181. }
  1182. dst_nents = (dst_nents == 1) ? 0 : dst_nents;
  1183. }
  1184. /*
  1185. * allocate space for base edesc plus the link tables,
  1186. * allowing for two separate entries for AD and generated ICV (+ 2),
  1187. * and space for two sets of ICVs (stashed and generated)
  1188. */
  1189. alloc_len = sizeof(struct talitos_edesc);
  1190. if (src_nents || dst_nents) {
  1191. if (is_sec1)
  1192. dma_len = (src_nents ? src_len : 0) +
  1193. (dst_nents ? dst_len : 0);
  1194. else
  1195. dma_len = (src_nents + dst_nents + 2) *
  1196. sizeof(struct talitos_ptr) + authsize * 2;
  1197. alloc_len += dma_len;
  1198. } else {
  1199. dma_len = 0;
  1200. alloc_len += icv_stashing ? authsize : 0;
  1201. }
  1202. edesc = kmalloc(alloc_len, GFP_DMA | flags);
  1203. if (!edesc) {
  1204. dev_err(dev, "could not allocate edescriptor\n");
  1205. err = ERR_PTR(-ENOMEM);
  1206. goto error_sg;
  1207. }
  1208. edesc->src_nents = src_nents;
  1209. edesc->dst_nents = dst_nents;
  1210. edesc->iv_dma = iv_dma;
  1211. edesc->dma_len = dma_len;
  1212. if (dma_len)
  1213. edesc->dma_link_tbl = dma_map_single(dev, &edesc->link_tbl[0],
  1214. edesc->dma_len,
  1215. DMA_BIDIRECTIONAL);
  1216. return edesc;
  1217. error_sg:
  1218. if (iv_dma)
  1219. dma_unmap_single(dev, iv_dma, ivsize, DMA_TO_DEVICE);
  1220. return err;
  1221. }
  1222. static struct talitos_edesc *aead_edesc_alloc(struct aead_request *areq, u8 *iv,
  1223. int icv_stashing, bool encrypt)
  1224. {
  1225. struct crypto_aead *authenc = crypto_aead_reqtfm(areq);
  1226. unsigned int authsize = crypto_aead_authsize(authenc);
  1227. struct talitos_ctx *ctx = crypto_aead_ctx(authenc);
  1228. unsigned int ivsize = crypto_aead_ivsize(authenc);
  1229. return talitos_edesc_alloc(ctx->dev, areq->src, areq->dst,
  1230. iv, areq->assoclen, areq->cryptlen,
  1231. authsize, ivsize, icv_stashing,
  1232. areq->base.flags, encrypt);
  1233. }
  1234. static int aead_encrypt(struct aead_request *req)
  1235. {
  1236. struct crypto_aead *authenc = crypto_aead_reqtfm(req);
  1237. struct talitos_ctx *ctx = crypto_aead_ctx(authenc);
  1238. struct talitos_edesc *edesc;
  1239. /* allocate extended descriptor */
  1240. edesc = aead_edesc_alloc(req, req->iv, 0, true);
  1241. if (IS_ERR(edesc))
  1242. return PTR_ERR(edesc);
  1243. /* set encrypt */
  1244. edesc->desc.hdr = ctx->desc_hdr_template | DESC_HDR_MODE0_ENCRYPT;
  1245. return ipsec_esp(edesc, req, ipsec_esp_encrypt_done);
  1246. }
  1247. static int aead_decrypt(struct aead_request *req)
  1248. {
  1249. struct crypto_aead *authenc = crypto_aead_reqtfm(req);
  1250. unsigned int authsize = crypto_aead_authsize(authenc);
  1251. struct talitos_ctx *ctx = crypto_aead_ctx(authenc);
  1252. struct talitos_private *priv = dev_get_drvdata(ctx->dev);
  1253. struct talitos_edesc *edesc;
  1254. struct scatterlist *sg;
  1255. void *icvdata;
  1256. req->cryptlen -= authsize;
  1257. /* allocate extended descriptor */
  1258. edesc = aead_edesc_alloc(req, req->iv, 1, false);
  1259. if (IS_ERR(edesc))
  1260. return PTR_ERR(edesc);
  1261. if ((priv->features & TALITOS_FTR_HW_AUTH_CHECK) &&
  1262. ((!edesc->src_nents && !edesc->dst_nents) ||
  1263. priv->features & TALITOS_FTR_SRC_LINK_TBL_LEN_INCLUDES_EXTENT)) {
  1264. /* decrypt and check the ICV */
  1265. edesc->desc.hdr = ctx->desc_hdr_template |
  1266. DESC_HDR_DIR_INBOUND |
  1267. DESC_HDR_MODE1_MDEU_CICV;
  1268. /* reset integrity check result bits */
  1269. edesc->desc.hdr_lo = 0;
  1270. return ipsec_esp(edesc, req, ipsec_esp_decrypt_hwauth_done);
  1271. }
  1272. /* Have to check the ICV with software */
  1273. edesc->desc.hdr = ctx->desc_hdr_template | DESC_HDR_DIR_INBOUND;
  1274. /* stash incoming ICV for later cmp with ICV generated by the h/w */
  1275. if (edesc->dma_len)
  1276. icvdata = (char *)&edesc->link_tbl[edesc->src_nents +
  1277. edesc->dst_nents + 2];
  1278. else
  1279. icvdata = &edesc->link_tbl[0];
  1280. sg = sg_last(req->src, edesc->src_nents ? : 1);
  1281. memcpy(icvdata, (char *)sg_virt(sg) + sg->length - authsize, authsize);
  1282. return ipsec_esp(edesc, req, ipsec_esp_decrypt_swauth_done);
  1283. }
  1284. static int ablkcipher_setkey(struct crypto_ablkcipher *cipher,
  1285. const u8 *key, unsigned int keylen)
  1286. {
  1287. struct talitos_ctx *ctx = crypto_ablkcipher_ctx(cipher);
  1288. if (keylen > TALITOS_MAX_KEY_SIZE) {
  1289. crypto_ablkcipher_set_flags(cipher, CRYPTO_TFM_RES_BAD_KEY_LEN);
  1290. return -EINVAL;
  1291. }
  1292. memcpy(&ctx->key, key, keylen);
  1293. ctx->keylen = keylen;
  1294. return 0;
  1295. }
  1296. static void common_nonsnoop_unmap(struct device *dev,
  1297. struct talitos_edesc *edesc,
  1298. struct ablkcipher_request *areq)
  1299. {
  1300. unmap_single_talitos_ptr(dev, &edesc->desc.ptr[5], DMA_FROM_DEVICE);
  1301. talitos_sg_unmap(dev, edesc, areq->src, areq->dst, areq->nbytes, 0);
  1302. unmap_single_talitos_ptr(dev, &edesc->desc.ptr[2], DMA_TO_DEVICE);
  1303. unmap_single_talitos_ptr(dev, &edesc->desc.ptr[1], DMA_TO_DEVICE);
  1304. if (edesc->dma_len)
  1305. dma_unmap_single(dev, edesc->dma_link_tbl, edesc->dma_len,
  1306. DMA_BIDIRECTIONAL);
  1307. }
  1308. static void ablkcipher_done(struct device *dev,
  1309. struct talitos_desc *desc, void *context,
  1310. int err)
  1311. {
  1312. struct ablkcipher_request *areq = context;
  1313. struct talitos_edesc *edesc;
  1314. edesc = container_of(desc, struct talitos_edesc, desc);
  1315. common_nonsnoop_unmap(dev, edesc, areq);
  1316. kfree(edesc);
  1317. areq->base.complete(&areq->base, err);
  1318. }
  1319. static int common_nonsnoop(struct talitos_edesc *edesc,
  1320. struct ablkcipher_request *areq,
  1321. void (*callback) (struct device *dev,
  1322. struct talitos_desc *desc,
  1323. void *context, int error))
  1324. {
  1325. struct crypto_ablkcipher *cipher = crypto_ablkcipher_reqtfm(areq);
  1326. struct talitos_ctx *ctx = crypto_ablkcipher_ctx(cipher);
  1327. struct device *dev = ctx->dev;
  1328. struct talitos_desc *desc = &edesc->desc;
  1329. unsigned int cryptlen = areq->nbytes;
  1330. unsigned int ivsize = crypto_ablkcipher_ivsize(cipher);
  1331. int sg_count, ret;
  1332. bool sync_needed = false;
  1333. struct talitos_private *priv = dev_get_drvdata(dev);
  1334. bool is_sec1 = has_ftr_sec1(priv);
  1335. /* first DWORD empty */
  1336. desc->ptr[0] = zero_entry;
  1337. /* cipher iv */
  1338. to_talitos_ptr(&desc->ptr[1], edesc->iv_dma, is_sec1);
  1339. to_talitos_ptr_len(&desc->ptr[1], ivsize, is_sec1);
  1340. to_talitos_ptr_ext_set(&desc->ptr[1], 0, is_sec1);
  1341. /* cipher key */
  1342. map_single_talitos_ptr(dev, &desc->ptr[2], ctx->keylen,
  1343. (char *)&ctx->key, DMA_TO_DEVICE);
  1344. sg_count = edesc->src_nents ?: 1;
  1345. if (is_sec1 && sg_count > 1)
  1346. sg_copy_to_buffer(areq->src, sg_count, edesc->buf,
  1347. cryptlen);
  1348. else
  1349. sg_count = dma_map_sg(dev, areq->src, sg_count,
  1350. (areq->src == areq->dst) ?
  1351. DMA_BIDIRECTIONAL : DMA_TO_DEVICE);
  1352. /*
  1353. * cipher in
  1354. */
  1355. sg_count = talitos_sg_map(dev, areq->src, cryptlen, edesc,
  1356. &desc->ptr[3], sg_count, 0, 0);
  1357. if (sg_count > 1)
  1358. sync_needed = true;
  1359. /* cipher out */
  1360. if (areq->src != areq->dst) {
  1361. sg_count = edesc->dst_nents ? : 1;
  1362. if (!is_sec1 || sg_count == 1)
  1363. dma_map_sg(dev, areq->dst, sg_count, DMA_FROM_DEVICE);
  1364. }
  1365. ret = talitos_sg_map(dev, areq->dst, cryptlen, edesc, &desc->ptr[4],
  1366. sg_count, 0, (edesc->src_nents + 1));
  1367. if (ret > 1)
  1368. sync_needed = true;
  1369. /* iv out */
  1370. map_single_talitos_ptr(dev, &desc->ptr[5], ivsize, ctx->iv,
  1371. DMA_FROM_DEVICE);
  1372. /* last DWORD empty */
  1373. desc->ptr[6] = zero_entry;
  1374. if (sync_needed)
  1375. dma_sync_single_for_device(dev, edesc->dma_link_tbl,
  1376. edesc->dma_len, DMA_BIDIRECTIONAL);
  1377. ret = talitos_submit(dev, ctx->ch, desc, callback, areq);
  1378. if (ret != -EINPROGRESS) {
  1379. common_nonsnoop_unmap(dev, edesc, areq);
  1380. kfree(edesc);
  1381. }
  1382. return ret;
  1383. }
  1384. static struct talitos_edesc *ablkcipher_edesc_alloc(struct ablkcipher_request *
  1385. areq, bool encrypt)
  1386. {
  1387. struct crypto_ablkcipher *cipher = crypto_ablkcipher_reqtfm(areq);
  1388. struct talitos_ctx *ctx = crypto_ablkcipher_ctx(cipher);
  1389. unsigned int ivsize = crypto_ablkcipher_ivsize(cipher);
  1390. return talitos_edesc_alloc(ctx->dev, areq->src, areq->dst,
  1391. areq->info, 0, areq->nbytes, 0, ivsize, 0,
  1392. areq->base.flags, encrypt);
  1393. }
  1394. static int ablkcipher_encrypt(struct ablkcipher_request *areq)
  1395. {
  1396. struct crypto_ablkcipher *cipher = crypto_ablkcipher_reqtfm(areq);
  1397. struct talitos_ctx *ctx = crypto_ablkcipher_ctx(cipher);
  1398. struct talitos_edesc *edesc;
  1399. /* allocate extended descriptor */
  1400. edesc = ablkcipher_edesc_alloc(areq, true);
  1401. if (IS_ERR(edesc))
  1402. return PTR_ERR(edesc);
  1403. /* set encrypt */
  1404. edesc->desc.hdr = ctx->desc_hdr_template | DESC_HDR_MODE0_ENCRYPT;
  1405. return common_nonsnoop(edesc, areq, ablkcipher_done);
  1406. }
  1407. static int ablkcipher_decrypt(struct ablkcipher_request *areq)
  1408. {
  1409. struct crypto_ablkcipher *cipher = crypto_ablkcipher_reqtfm(areq);
  1410. struct talitos_ctx *ctx = crypto_ablkcipher_ctx(cipher);
  1411. struct talitos_edesc *edesc;
  1412. /* allocate extended descriptor */
  1413. edesc = ablkcipher_edesc_alloc(areq, false);
  1414. if (IS_ERR(edesc))
  1415. return PTR_ERR(edesc);
  1416. edesc->desc.hdr = ctx->desc_hdr_template | DESC_HDR_DIR_INBOUND;
  1417. return common_nonsnoop(edesc, areq, ablkcipher_done);
  1418. }
  1419. static void common_nonsnoop_hash_unmap(struct device *dev,
  1420. struct talitos_edesc *edesc,
  1421. struct ahash_request *areq)
  1422. {
  1423. struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
  1424. struct talitos_private *priv = dev_get_drvdata(dev);
  1425. bool is_sec1 = has_ftr_sec1(priv);
  1426. unmap_single_talitos_ptr(dev, &edesc->desc.ptr[5], DMA_FROM_DEVICE);
  1427. talitos_sg_unmap(dev, edesc, req_ctx->psrc, NULL, 0, 0);
  1428. /* When using hashctx-in, must unmap it. */
  1429. if (from_talitos_ptr_len(&edesc->desc.ptr[1], is_sec1))
  1430. unmap_single_talitos_ptr(dev, &edesc->desc.ptr[1],
  1431. DMA_TO_DEVICE);
  1432. if (from_talitos_ptr_len(&edesc->desc.ptr[2], is_sec1))
  1433. unmap_single_talitos_ptr(dev, &edesc->desc.ptr[2],
  1434. DMA_TO_DEVICE);
  1435. if (edesc->dma_len)
  1436. dma_unmap_single(dev, edesc->dma_link_tbl, edesc->dma_len,
  1437. DMA_BIDIRECTIONAL);
  1438. }
  1439. static void ahash_done(struct device *dev,
  1440. struct talitos_desc *desc, void *context,
  1441. int err)
  1442. {
  1443. struct ahash_request *areq = context;
  1444. struct talitos_edesc *edesc =
  1445. container_of(desc, struct talitos_edesc, desc);
  1446. struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
  1447. if (!req_ctx->last && req_ctx->to_hash_later) {
  1448. /* Position any partial block for next update/final/finup */
  1449. memcpy(req_ctx->buf, req_ctx->bufnext, req_ctx->to_hash_later);
  1450. req_ctx->nbuf = req_ctx->to_hash_later;
  1451. }
  1452. common_nonsnoop_hash_unmap(dev, edesc, areq);
  1453. kfree(edesc);
  1454. areq->base.complete(&areq->base, err);
  1455. }
  1456. /*
  1457. * SEC1 doesn't like hashing of 0 sized message, so we do the padding
  1458. * ourself and submit a padded block
  1459. */
  1460. void talitos_handle_buggy_hash(struct talitos_ctx *ctx,
  1461. struct talitos_edesc *edesc,
  1462. struct talitos_ptr *ptr)
  1463. {
  1464. static u8 padded_hash[64] = {
  1465. 0x80, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  1466. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  1467. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  1468. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  1469. };
  1470. pr_err_once("Bug in SEC1, padding ourself\n");
  1471. edesc->desc.hdr &= ~DESC_HDR_MODE0_MDEU_PAD;
  1472. map_single_talitos_ptr(ctx->dev, ptr, sizeof(padded_hash),
  1473. (char *)padded_hash, DMA_TO_DEVICE);
  1474. }
  1475. static int common_nonsnoop_hash(struct talitos_edesc *edesc,
  1476. struct ahash_request *areq, unsigned int length,
  1477. void (*callback) (struct device *dev,
  1478. struct talitos_desc *desc,
  1479. void *context, int error))
  1480. {
  1481. struct crypto_ahash *tfm = crypto_ahash_reqtfm(areq);
  1482. struct talitos_ctx *ctx = crypto_ahash_ctx(tfm);
  1483. struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
  1484. struct device *dev = ctx->dev;
  1485. struct talitos_desc *desc = &edesc->desc;
  1486. int ret;
  1487. bool sync_needed = false;
  1488. struct talitos_private *priv = dev_get_drvdata(dev);
  1489. bool is_sec1 = has_ftr_sec1(priv);
  1490. int sg_count;
  1491. /* first DWORD empty */
  1492. desc->ptr[0] = zero_entry;
  1493. /* hash context in */
  1494. if (!req_ctx->first || req_ctx->swinit) {
  1495. map_single_talitos_ptr(dev, &desc->ptr[1],
  1496. req_ctx->hw_context_size,
  1497. (char *)req_ctx->hw_context,
  1498. DMA_TO_DEVICE);
  1499. req_ctx->swinit = 0;
  1500. } else {
  1501. desc->ptr[1] = zero_entry;
  1502. /* Indicate next op is not the first. */
  1503. req_ctx->first = 0;
  1504. }
  1505. /* HMAC key */
  1506. if (ctx->keylen)
  1507. map_single_talitos_ptr(dev, &desc->ptr[2], ctx->keylen,
  1508. (char *)&ctx->key, DMA_TO_DEVICE);
  1509. else
  1510. desc->ptr[2] = zero_entry;
  1511. sg_count = edesc->src_nents ?: 1;
  1512. if (is_sec1 && sg_count > 1)
  1513. sg_copy_to_buffer(areq->src, sg_count, edesc->buf, length);
  1514. else
  1515. sg_count = dma_map_sg(dev, req_ctx->psrc, sg_count,
  1516. DMA_TO_DEVICE);
  1517. /*
  1518. * data in
  1519. */
  1520. sg_count = talitos_sg_map(dev, req_ctx->psrc, length, edesc,
  1521. &desc->ptr[3], sg_count, 0, 0);
  1522. if (sg_count > 1)
  1523. sync_needed = true;
  1524. /* fifth DWORD empty */
  1525. desc->ptr[4] = zero_entry;
  1526. /* hash/HMAC out -or- hash context out */
  1527. if (req_ctx->last)
  1528. map_single_talitos_ptr(dev, &desc->ptr[5],
  1529. crypto_ahash_digestsize(tfm),
  1530. areq->result, DMA_FROM_DEVICE);
  1531. else
  1532. map_single_talitos_ptr(dev, &desc->ptr[5],
  1533. req_ctx->hw_context_size,
  1534. req_ctx->hw_context, DMA_FROM_DEVICE);
  1535. /* last DWORD empty */
  1536. desc->ptr[6] = zero_entry;
  1537. if (is_sec1 && from_talitos_ptr_len(&desc->ptr[3], true) == 0)
  1538. talitos_handle_buggy_hash(ctx, edesc, &desc->ptr[3]);
  1539. if (sync_needed)
  1540. dma_sync_single_for_device(dev, edesc->dma_link_tbl,
  1541. edesc->dma_len, DMA_BIDIRECTIONAL);
  1542. ret = talitos_submit(dev, ctx->ch, desc, callback, areq);
  1543. if (ret != -EINPROGRESS) {
  1544. common_nonsnoop_hash_unmap(dev, edesc, areq);
  1545. kfree(edesc);
  1546. }
  1547. return ret;
  1548. }
  1549. static struct talitos_edesc *ahash_edesc_alloc(struct ahash_request *areq,
  1550. unsigned int nbytes)
  1551. {
  1552. struct crypto_ahash *tfm = crypto_ahash_reqtfm(areq);
  1553. struct talitos_ctx *ctx = crypto_ahash_ctx(tfm);
  1554. struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
  1555. return talitos_edesc_alloc(ctx->dev, req_ctx->psrc, NULL, NULL, 0,
  1556. nbytes, 0, 0, 0, areq->base.flags, false);
  1557. }
  1558. static int ahash_init(struct ahash_request *areq)
  1559. {
  1560. struct crypto_ahash *tfm = crypto_ahash_reqtfm(areq);
  1561. struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
  1562. /* Initialize the context */
  1563. req_ctx->nbuf = 0;
  1564. req_ctx->first = 1; /* first indicates h/w must init its context */
  1565. req_ctx->swinit = 0; /* assume h/w init of context */
  1566. req_ctx->hw_context_size =
  1567. (crypto_ahash_digestsize(tfm) <= SHA256_DIGEST_SIZE)
  1568. ? TALITOS_MDEU_CONTEXT_SIZE_MD5_SHA1_SHA256
  1569. : TALITOS_MDEU_CONTEXT_SIZE_SHA384_SHA512;
  1570. return 0;
  1571. }
  1572. /*
  1573. * on h/w without explicit sha224 support, we initialize h/w context
  1574. * manually with sha224 constants, and tell it to run sha256.
  1575. */
  1576. static int ahash_init_sha224_swinit(struct ahash_request *areq)
  1577. {
  1578. struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
  1579. ahash_init(areq);
  1580. req_ctx->swinit = 1;/* prevent h/w initting context with sha256 values*/
  1581. req_ctx->hw_context[0] = SHA224_H0;
  1582. req_ctx->hw_context[1] = SHA224_H1;
  1583. req_ctx->hw_context[2] = SHA224_H2;
  1584. req_ctx->hw_context[3] = SHA224_H3;
  1585. req_ctx->hw_context[4] = SHA224_H4;
  1586. req_ctx->hw_context[5] = SHA224_H5;
  1587. req_ctx->hw_context[6] = SHA224_H6;
  1588. req_ctx->hw_context[7] = SHA224_H7;
  1589. /* init 64-bit count */
  1590. req_ctx->hw_context[8] = 0;
  1591. req_ctx->hw_context[9] = 0;
  1592. return 0;
  1593. }
  1594. static int ahash_process_req(struct ahash_request *areq, unsigned int nbytes)
  1595. {
  1596. struct crypto_ahash *tfm = crypto_ahash_reqtfm(areq);
  1597. struct talitos_ctx *ctx = crypto_ahash_ctx(tfm);
  1598. struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
  1599. struct talitos_edesc *edesc;
  1600. unsigned int blocksize =
  1601. crypto_tfm_alg_blocksize(crypto_ahash_tfm(tfm));
  1602. unsigned int nbytes_to_hash;
  1603. unsigned int to_hash_later;
  1604. unsigned int nsg;
  1605. int nents;
  1606. if (!req_ctx->last && (nbytes + req_ctx->nbuf <= blocksize)) {
  1607. /* Buffer up to one whole block */
  1608. nents = sg_nents_for_len(areq->src, nbytes);
  1609. if (nents < 0) {
  1610. dev_err(ctx->dev, "Invalid number of src SG.\n");
  1611. return nents;
  1612. }
  1613. sg_copy_to_buffer(areq->src, nents,
  1614. req_ctx->buf + req_ctx->nbuf, nbytes);
  1615. req_ctx->nbuf += nbytes;
  1616. return 0;
  1617. }
  1618. /* At least (blocksize + 1) bytes are available to hash */
  1619. nbytes_to_hash = nbytes + req_ctx->nbuf;
  1620. to_hash_later = nbytes_to_hash & (blocksize - 1);
  1621. if (req_ctx->last)
  1622. to_hash_later = 0;
  1623. else if (to_hash_later)
  1624. /* There is a partial block. Hash the full block(s) now */
  1625. nbytes_to_hash -= to_hash_later;
  1626. else {
  1627. /* Keep one block buffered */
  1628. nbytes_to_hash -= blocksize;
  1629. to_hash_later = blocksize;
  1630. }
  1631. /* Chain in any previously buffered data */
  1632. if (req_ctx->nbuf) {
  1633. nsg = (req_ctx->nbuf < nbytes_to_hash) ? 2 : 1;
  1634. sg_init_table(req_ctx->bufsl, nsg);
  1635. sg_set_buf(req_ctx->bufsl, req_ctx->buf, req_ctx->nbuf);
  1636. if (nsg > 1)
  1637. sg_chain(req_ctx->bufsl, 2, areq->src);
  1638. req_ctx->psrc = req_ctx->bufsl;
  1639. } else
  1640. req_ctx->psrc = areq->src;
  1641. if (to_hash_later) {
  1642. nents = sg_nents_for_len(areq->src, nbytes);
  1643. if (nents < 0) {
  1644. dev_err(ctx->dev, "Invalid number of src SG.\n");
  1645. return nents;
  1646. }
  1647. sg_pcopy_to_buffer(areq->src, nents,
  1648. req_ctx->bufnext,
  1649. to_hash_later,
  1650. nbytes - to_hash_later);
  1651. }
  1652. req_ctx->to_hash_later = to_hash_later;
  1653. /* Allocate extended descriptor */
  1654. edesc = ahash_edesc_alloc(areq, nbytes_to_hash);
  1655. if (IS_ERR(edesc))
  1656. return PTR_ERR(edesc);
  1657. edesc->desc.hdr = ctx->desc_hdr_template;
  1658. /* On last one, request SEC to pad; otherwise continue */
  1659. if (req_ctx->last)
  1660. edesc->desc.hdr |= DESC_HDR_MODE0_MDEU_PAD;
  1661. else
  1662. edesc->desc.hdr |= DESC_HDR_MODE0_MDEU_CONT;
  1663. /* request SEC to INIT hash. */
  1664. if (req_ctx->first && !req_ctx->swinit)
  1665. edesc->desc.hdr |= DESC_HDR_MODE0_MDEU_INIT;
  1666. /* When the tfm context has a keylen, it's an HMAC.
  1667. * A first or last (ie. not middle) descriptor must request HMAC.
  1668. */
  1669. if (ctx->keylen && (req_ctx->first || req_ctx->last))
  1670. edesc->desc.hdr |= DESC_HDR_MODE0_MDEU_HMAC;
  1671. return common_nonsnoop_hash(edesc, areq, nbytes_to_hash,
  1672. ahash_done);
  1673. }
  1674. static int ahash_update(struct ahash_request *areq)
  1675. {
  1676. struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
  1677. req_ctx->last = 0;
  1678. return ahash_process_req(areq, areq->nbytes);
  1679. }
  1680. static int ahash_final(struct ahash_request *areq)
  1681. {
  1682. struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
  1683. req_ctx->last = 1;
  1684. return ahash_process_req(areq, 0);
  1685. }
  1686. static int ahash_finup(struct ahash_request *areq)
  1687. {
  1688. struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
  1689. req_ctx->last = 1;
  1690. return ahash_process_req(areq, areq->nbytes);
  1691. }
  1692. static int ahash_digest(struct ahash_request *areq)
  1693. {
  1694. struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
  1695. struct crypto_ahash *ahash = crypto_ahash_reqtfm(areq);
  1696. ahash->init(areq);
  1697. req_ctx->last = 1;
  1698. return ahash_process_req(areq, areq->nbytes);
  1699. }
  1700. static int ahash_export(struct ahash_request *areq, void *out)
  1701. {
  1702. struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
  1703. struct talitos_export_state *export = out;
  1704. memcpy(export->hw_context, req_ctx->hw_context,
  1705. req_ctx->hw_context_size);
  1706. memcpy(export->buf, req_ctx->buf, req_ctx->nbuf);
  1707. export->swinit = req_ctx->swinit;
  1708. export->first = req_ctx->first;
  1709. export->last = req_ctx->last;
  1710. export->to_hash_later = req_ctx->to_hash_later;
  1711. export->nbuf = req_ctx->nbuf;
  1712. return 0;
  1713. }
  1714. static int ahash_import(struct ahash_request *areq, const void *in)
  1715. {
  1716. struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
  1717. struct crypto_ahash *tfm = crypto_ahash_reqtfm(areq);
  1718. const struct talitos_export_state *export = in;
  1719. memset(req_ctx, 0, sizeof(*req_ctx));
  1720. req_ctx->hw_context_size =
  1721. (crypto_ahash_digestsize(tfm) <= SHA256_DIGEST_SIZE)
  1722. ? TALITOS_MDEU_CONTEXT_SIZE_MD5_SHA1_SHA256
  1723. : TALITOS_MDEU_CONTEXT_SIZE_SHA384_SHA512;
  1724. memcpy(req_ctx->hw_context, export->hw_context,
  1725. req_ctx->hw_context_size);
  1726. memcpy(req_ctx->buf, export->buf, export->nbuf);
  1727. req_ctx->swinit = export->swinit;
  1728. req_ctx->first = export->first;
  1729. req_ctx->last = export->last;
  1730. req_ctx->to_hash_later = export->to_hash_later;
  1731. req_ctx->nbuf = export->nbuf;
  1732. return 0;
  1733. }
  1734. struct keyhash_result {
  1735. struct completion completion;
  1736. int err;
  1737. };
  1738. static void keyhash_complete(struct crypto_async_request *req, int err)
  1739. {
  1740. struct keyhash_result *res = req->data;
  1741. if (err == -EINPROGRESS)
  1742. return;
  1743. res->err = err;
  1744. complete(&res->completion);
  1745. }
  1746. static int keyhash(struct crypto_ahash *tfm, const u8 *key, unsigned int keylen,
  1747. u8 *hash)
  1748. {
  1749. struct talitos_ctx *ctx = crypto_tfm_ctx(crypto_ahash_tfm(tfm));
  1750. struct scatterlist sg[1];
  1751. struct ahash_request *req;
  1752. struct keyhash_result hresult;
  1753. int ret;
  1754. init_completion(&hresult.completion);
  1755. req = ahash_request_alloc(tfm, GFP_KERNEL);
  1756. if (!req)
  1757. return -ENOMEM;
  1758. /* Keep tfm keylen == 0 during hash of the long key */
  1759. ctx->keylen = 0;
  1760. ahash_request_set_callback(req, CRYPTO_TFM_REQ_MAY_BACKLOG,
  1761. keyhash_complete, &hresult);
  1762. sg_init_one(&sg[0], key, keylen);
  1763. ahash_request_set_crypt(req, sg, hash, keylen);
  1764. ret = crypto_ahash_digest(req);
  1765. switch (ret) {
  1766. case 0:
  1767. break;
  1768. case -EINPROGRESS:
  1769. case -EBUSY:
  1770. ret = wait_for_completion_interruptible(
  1771. &hresult.completion);
  1772. if (!ret)
  1773. ret = hresult.err;
  1774. break;
  1775. default:
  1776. break;
  1777. }
  1778. ahash_request_free(req);
  1779. return ret;
  1780. }
  1781. static int ahash_setkey(struct crypto_ahash *tfm, const u8 *key,
  1782. unsigned int keylen)
  1783. {
  1784. struct talitos_ctx *ctx = crypto_tfm_ctx(crypto_ahash_tfm(tfm));
  1785. unsigned int blocksize =
  1786. crypto_tfm_alg_blocksize(crypto_ahash_tfm(tfm));
  1787. unsigned int digestsize = crypto_ahash_digestsize(tfm);
  1788. unsigned int keysize = keylen;
  1789. u8 hash[SHA512_DIGEST_SIZE];
  1790. int ret;
  1791. if (keylen <= blocksize)
  1792. memcpy(ctx->key, key, keysize);
  1793. else {
  1794. /* Must get the hash of the long key */
  1795. ret = keyhash(tfm, key, keylen, hash);
  1796. if (ret) {
  1797. crypto_ahash_set_flags(tfm, CRYPTO_TFM_RES_BAD_KEY_LEN);
  1798. return -EINVAL;
  1799. }
  1800. keysize = digestsize;
  1801. memcpy(ctx->key, hash, digestsize);
  1802. }
  1803. ctx->keylen = keysize;
  1804. return 0;
  1805. }
  1806. struct talitos_alg_template {
  1807. u32 type;
  1808. u32 priority;
  1809. union {
  1810. struct crypto_alg crypto;
  1811. struct ahash_alg hash;
  1812. struct aead_alg aead;
  1813. } alg;
  1814. __be32 desc_hdr_template;
  1815. };
  1816. static struct talitos_alg_template driver_algs[] = {
  1817. /* AEAD algorithms. These use a single-pass ipsec_esp descriptor */
  1818. { .type = CRYPTO_ALG_TYPE_AEAD,
  1819. .alg.aead = {
  1820. .base = {
  1821. .cra_name = "authenc(hmac(sha1),cbc(aes))",
  1822. .cra_driver_name = "authenc-hmac-sha1-"
  1823. "cbc-aes-talitos",
  1824. .cra_blocksize = AES_BLOCK_SIZE,
  1825. .cra_flags = CRYPTO_ALG_ASYNC,
  1826. },
  1827. .ivsize = AES_BLOCK_SIZE,
  1828. .maxauthsize = SHA1_DIGEST_SIZE,
  1829. },
  1830. .desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
  1831. DESC_HDR_SEL0_AESU |
  1832. DESC_HDR_MODE0_AESU_CBC |
  1833. DESC_HDR_SEL1_MDEUA |
  1834. DESC_HDR_MODE1_MDEU_INIT |
  1835. DESC_HDR_MODE1_MDEU_PAD |
  1836. DESC_HDR_MODE1_MDEU_SHA1_HMAC,
  1837. },
  1838. { .type = CRYPTO_ALG_TYPE_AEAD,
  1839. .priority = TALITOS_CRA_PRIORITY_AEAD_HSNA,
  1840. .alg.aead = {
  1841. .base = {
  1842. .cra_name = "authenc(hmac(sha1),cbc(aes))",
  1843. .cra_driver_name = "authenc-hmac-sha1-"
  1844. "cbc-aes-talitos",
  1845. .cra_blocksize = AES_BLOCK_SIZE,
  1846. .cra_flags = CRYPTO_ALG_ASYNC,
  1847. },
  1848. .ivsize = AES_BLOCK_SIZE,
  1849. .maxauthsize = SHA1_DIGEST_SIZE,
  1850. },
  1851. .desc_hdr_template = DESC_HDR_TYPE_HMAC_SNOOP_NO_AFEU |
  1852. DESC_HDR_SEL0_AESU |
  1853. DESC_HDR_MODE0_AESU_CBC |
  1854. DESC_HDR_SEL1_MDEUA |
  1855. DESC_HDR_MODE1_MDEU_INIT |
  1856. DESC_HDR_MODE1_MDEU_PAD |
  1857. DESC_HDR_MODE1_MDEU_SHA1_HMAC,
  1858. },
  1859. { .type = CRYPTO_ALG_TYPE_AEAD,
  1860. .alg.aead = {
  1861. .base = {
  1862. .cra_name = "authenc(hmac(sha1),"
  1863. "cbc(des3_ede))",
  1864. .cra_driver_name = "authenc-hmac-sha1-"
  1865. "cbc-3des-talitos",
  1866. .cra_blocksize = DES3_EDE_BLOCK_SIZE,
  1867. .cra_flags = CRYPTO_ALG_ASYNC,
  1868. },
  1869. .ivsize = DES3_EDE_BLOCK_SIZE,
  1870. .maxauthsize = SHA1_DIGEST_SIZE,
  1871. },
  1872. .desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
  1873. DESC_HDR_SEL0_DEU |
  1874. DESC_HDR_MODE0_DEU_CBC |
  1875. DESC_HDR_MODE0_DEU_3DES |
  1876. DESC_HDR_SEL1_MDEUA |
  1877. DESC_HDR_MODE1_MDEU_INIT |
  1878. DESC_HDR_MODE1_MDEU_PAD |
  1879. DESC_HDR_MODE1_MDEU_SHA1_HMAC,
  1880. },
  1881. { .type = CRYPTO_ALG_TYPE_AEAD,
  1882. .priority = TALITOS_CRA_PRIORITY_AEAD_HSNA,
  1883. .alg.aead = {
  1884. .base = {
  1885. .cra_name = "authenc(hmac(sha1),"
  1886. "cbc(des3_ede))",
  1887. .cra_driver_name = "authenc-hmac-sha1-"
  1888. "cbc-3des-talitos",
  1889. .cra_blocksize = DES3_EDE_BLOCK_SIZE,
  1890. .cra_flags = CRYPTO_ALG_ASYNC,
  1891. },
  1892. .ivsize = DES3_EDE_BLOCK_SIZE,
  1893. .maxauthsize = SHA1_DIGEST_SIZE,
  1894. },
  1895. .desc_hdr_template = DESC_HDR_TYPE_HMAC_SNOOP_NO_AFEU |
  1896. DESC_HDR_SEL0_DEU |
  1897. DESC_HDR_MODE0_DEU_CBC |
  1898. DESC_HDR_MODE0_DEU_3DES |
  1899. DESC_HDR_SEL1_MDEUA |
  1900. DESC_HDR_MODE1_MDEU_INIT |
  1901. DESC_HDR_MODE1_MDEU_PAD |
  1902. DESC_HDR_MODE1_MDEU_SHA1_HMAC,
  1903. },
  1904. { .type = CRYPTO_ALG_TYPE_AEAD,
  1905. .alg.aead = {
  1906. .base = {
  1907. .cra_name = "authenc(hmac(sha224),cbc(aes))",
  1908. .cra_driver_name = "authenc-hmac-sha224-"
  1909. "cbc-aes-talitos",
  1910. .cra_blocksize = AES_BLOCK_SIZE,
  1911. .cra_flags = CRYPTO_ALG_ASYNC,
  1912. },
  1913. .ivsize = AES_BLOCK_SIZE,
  1914. .maxauthsize = SHA224_DIGEST_SIZE,
  1915. },
  1916. .desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
  1917. DESC_HDR_SEL0_AESU |
  1918. DESC_HDR_MODE0_AESU_CBC |
  1919. DESC_HDR_SEL1_MDEUA |
  1920. DESC_HDR_MODE1_MDEU_INIT |
  1921. DESC_HDR_MODE1_MDEU_PAD |
  1922. DESC_HDR_MODE1_MDEU_SHA224_HMAC,
  1923. },
  1924. { .type = CRYPTO_ALG_TYPE_AEAD,
  1925. .priority = TALITOS_CRA_PRIORITY_AEAD_HSNA,
  1926. .alg.aead = {
  1927. .base = {
  1928. .cra_name = "authenc(hmac(sha224),cbc(aes))",
  1929. .cra_driver_name = "authenc-hmac-sha224-"
  1930. "cbc-aes-talitos",
  1931. .cra_blocksize = AES_BLOCK_SIZE,
  1932. .cra_flags = CRYPTO_ALG_ASYNC,
  1933. },
  1934. .ivsize = AES_BLOCK_SIZE,
  1935. .maxauthsize = SHA224_DIGEST_SIZE,
  1936. },
  1937. .desc_hdr_template = DESC_HDR_TYPE_HMAC_SNOOP_NO_AFEU |
  1938. DESC_HDR_SEL0_AESU |
  1939. DESC_HDR_MODE0_AESU_CBC |
  1940. DESC_HDR_SEL1_MDEUA |
  1941. DESC_HDR_MODE1_MDEU_INIT |
  1942. DESC_HDR_MODE1_MDEU_PAD |
  1943. DESC_HDR_MODE1_MDEU_SHA224_HMAC,
  1944. },
  1945. { .type = CRYPTO_ALG_TYPE_AEAD,
  1946. .alg.aead = {
  1947. .base = {
  1948. .cra_name = "authenc(hmac(sha224),"
  1949. "cbc(des3_ede))",
  1950. .cra_driver_name = "authenc-hmac-sha224-"
  1951. "cbc-3des-talitos",
  1952. .cra_blocksize = DES3_EDE_BLOCK_SIZE,
  1953. .cra_flags = CRYPTO_ALG_ASYNC,
  1954. },
  1955. .ivsize = DES3_EDE_BLOCK_SIZE,
  1956. .maxauthsize = SHA224_DIGEST_SIZE,
  1957. },
  1958. .desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
  1959. DESC_HDR_SEL0_DEU |
  1960. DESC_HDR_MODE0_DEU_CBC |
  1961. DESC_HDR_MODE0_DEU_3DES |
  1962. DESC_HDR_SEL1_MDEUA |
  1963. DESC_HDR_MODE1_MDEU_INIT |
  1964. DESC_HDR_MODE1_MDEU_PAD |
  1965. DESC_HDR_MODE1_MDEU_SHA224_HMAC,
  1966. },
  1967. { .type = CRYPTO_ALG_TYPE_AEAD,
  1968. .priority = TALITOS_CRA_PRIORITY_AEAD_HSNA,
  1969. .alg.aead = {
  1970. .base = {
  1971. .cra_name = "authenc(hmac(sha224),"
  1972. "cbc(des3_ede))",
  1973. .cra_driver_name = "authenc-hmac-sha224-"
  1974. "cbc-3des-talitos",
  1975. .cra_blocksize = DES3_EDE_BLOCK_SIZE,
  1976. .cra_flags = CRYPTO_ALG_ASYNC,
  1977. },
  1978. .ivsize = DES3_EDE_BLOCK_SIZE,
  1979. .maxauthsize = SHA224_DIGEST_SIZE,
  1980. },
  1981. .desc_hdr_template = DESC_HDR_TYPE_HMAC_SNOOP_NO_AFEU |
  1982. DESC_HDR_SEL0_DEU |
  1983. DESC_HDR_MODE0_DEU_CBC |
  1984. DESC_HDR_MODE0_DEU_3DES |
  1985. DESC_HDR_SEL1_MDEUA |
  1986. DESC_HDR_MODE1_MDEU_INIT |
  1987. DESC_HDR_MODE1_MDEU_PAD |
  1988. DESC_HDR_MODE1_MDEU_SHA224_HMAC,
  1989. },
  1990. { .type = CRYPTO_ALG_TYPE_AEAD,
  1991. .alg.aead = {
  1992. .base = {
  1993. .cra_name = "authenc(hmac(sha256),cbc(aes))",
  1994. .cra_driver_name = "authenc-hmac-sha256-"
  1995. "cbc-aes-talitos",
  1996. .cra_blocksize = AES_BLOCK_SIZE,
  1997. .cra_flags = CRYPTO_ALG_ASYNC,
  1998. },
  1999. .ivsize = AES_BLOCK_SIZE,
  2000. .maxauthsize = SHA256_DIGEST_SIZE,
  2001. },
  2002. .desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
  2003. DESC_HDR_SEL0_AESU |
  2004. DESC_HDR_MODE0_AESU_CBC |
  2005. DESC_HDR_SEL1_MDEUA |
  2006. DESC_HDR_MODE1_MDEU_INIT |
  2007. DESC_HDR_MODE1_MDEU_PAD |
  2008. DESC_HDR_MODE1_MDEU_SHA256_HMAC,
  2009. },
  2010. { .type = CRYPTO_ALG_TYPE_AEAD,
  2011. .priority = TALITOS_CRA_PRIORITY_AEAD_HSNA,
  2012. .alg.aead = {
  2013. .base = {
  2014. .cra_name = "authenc(hmac(sha256),cbc(aes))",
  2015. .cra_driver_name = "authenc-hmac-sha256-"
  2016. "cbc-aes-talitos",
  2017. .cra_blocksize = AES_BLOCK_SIZE,
  2018. .cra_flags = CRYPTO_ALG_ASYNC,
  2019. },
  2020. .ivsize = AES_BLOCK_SIZE,
  2021. .maxauthsize = SHA256_DIGEST_SIZE,
  2022. },
  2023. .desc_hdr_template = DESC_HDR_TYPE_HMAC_SNOOP_NO_AFEU |
  2024. DESC_HDR_SEL0_AESU |
  2025. DESC_HDR_MODE0_AESU_CBC |
  2026. DESC_HDR_SEL1_MDEUA |
  2027. DESC_HDR_MODE1_MDEU_INIT |
  2028. DESC_HDR_MODE1_MDEU_PAD |
  2029. DESC_HDR_MODE1_MDEU_SHA256_HMAC,
  2030. },
  2031. { .type = CRYPTO_ALG_TYPE_AEAD,
  2032. .alg.aead = {
  2033. .base = {
  2034. .cra_name = "authenc(hmac(sha256),"
  2035. "cbc(des3_ede))",
  2036. .cra_driver_name = "authenc-hmac-sha256-"
  2037. "cbc-3des-talitos",
  2038. .cra_blocksize = DES3_EDE_BLOCK_SIZE,
  2039. .cra_flags = CRYPTO_ALG_ASYNC,
  2040. },
  2041. .ivsize = DES3_EDE_BLOCK_SIZE,
  2042. .maxauthsize = SHA256_DIGEST_SIZE,
  2043. },
  2044. .desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
  2045. DESC_HDR_SEL0_DEU |
  2046. DESC_HDR_MODE0_DEU_CBC |
  2047. DESC_HDR_MODE0_DEU_3DES |
  2048. DESC_HDR_SEL1_MDEUA |
  2049. DESC_HDR_MODE1_MDEU_INIT |
  2050. DESC_HDR_MODE1_MDEU_PAD |
  2051. DESC_HDR_MODE1_MDEU_SHA256_HMAC,
  2052. },
  2053. { .type = CRYPTO_ALG_TYPE_AEAD,
  2054. .priority = TALITOS_CRA_PRIORITY_AEAD_HSNA,
  2055. .alg.aead = {
  2056. .base = {
  2057. .cra_name = "authenc(hmac(sha256),"
  2058. "cbc(des3_ede))",
  2059. .cra_driver_name = "authenc-hmac-sha256-"
  2060. "cbc-3des-talitos",
  2061. .cra_blocksize = DES3_EDE_BLOCK_SIZE,
  2062. .cra_flags = CRYPTO_ALG_ASYNC,
  2063. },
  2064. .ivsize = DES3_EDE_BLOCK_SIZE,
  2065. .maxauthsize = SHA256_DIGEST_SIZE,
  2066. },
  2067. .desc_hdr_template = DESC_HDR_TYPE_HMAC_SNOOP_NO_AFEU |
  2068. DESC_HDR_SEL0_DEU |
  2069. DESC_HDR_MODE0_DEU_CBC |
  2070. DESC_HDR_MODE0_DEU_3DES |
  2071. DESC_HDR_SEL1_MDEUA |
  2072. DESC_HDR_MODE1_MDEU_INIT |
  2073. DESC_HDR_MODE1_MDEU_PAD |
  2074. DESC_HDR_MODE1_MDEU_SHA256_HMAC,
  2075. },
  2076. { .type = CRYPTO_ALG_TYPE_AEAD,
  2077. .alg.aead = {
  2078. .base = {
  2079. .cra_name = "authenc(hmac(sha384),cbc(aes))",
  2080. .cra_driver_name = "authenc-hmac-sha384-"
  2081. "cbc-aes-talitos",
  2082. .cra_blocksize = AES_BLOCK_SIZE,
  2083. .cra_flags = CRYPTO_ALG_ASYNC,
  2084. },
  2085. .ivsize = AES_BLOCK_SIZE,
  2086. .maxauthsize = SHA384_DIGEST_SIZE,
  2087. },
  2088. .desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
  2089. DESC_HDR_SEL0_AESU |
  2090. DESC_HDR_MODE0_AESU_CBC |
  2091. DESC_HDR_SEL1_MDEUB |
  2092. DESC_HDR_MODE1_MDEU_INIT |
  2093. DESC_HDR_MODE1_MDEU_PAD |
  2094. DESC_HDR_MODE1_MDEUB_SHA384_HMAC,
  2095. },
  2096. { .type = CRYPTO_ALG_TYPE_AEAD,
  2097. .alg.aead = {
  2098. .base = {
  2099. .cra_name = "authenc(hmac(sha384),"
  2100. "cbc(des3_ede))",
  2101. .cra_driver_name = "authenc-hmac-sha384-"
  2102. "cbc-3des-talitos",
  2103. .cra_blocksize = DES3_EDE_BLOCK_SIZE,
  2104. .cra_flags = CRYPTO_ALG_ASYNC,
  2105. },
  2106. .ivsize = DES3_EDE_BLOCK_SIZE,
  2107. .maxauthsize = SHA384_DIGEST_SIZE,
  2108. },
  2109. .desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
  2110. DESC_HDR_SEL0_DEU |
  2111. DESC_HDR_MODE0_DEU_CBC |
  2112. DESC_HDR_MODE0_DEU_3DES |
  2113. DESC_HDR_SEL1_MDEUB |
  2114. DESC_HDR_MODE1_MDEU_INIT |
  2115. DESC_HDR_MODE1_MDEU_PAD |
  2116. DESC_HDR_MODE1_MDEUB_SHA384_HMAC,
  2117. },
  2118. { .type = CRYPTO_ALG_TYPE_AEAD,
  2119. .alg.aead = {
  2120. .base = {
  2121. .cra_name = "authenc(hmac(sha512),cbc(aes))",
  2122. .cra_driver_name = "authenc-hmac-sha512-"
  2123. "cbc-aes-talitos",
  2124. .cra_blocksize = AES_BLOCK_SIZE,
  2125. .cra_flags = CRYPTO_ALG_ASYNC,
  2126. },
  2127. .ivsize = AES_BLOCK_SIZE,
  2128. .maxauthsize = SHA512_DIGEST_SIZE,
  2129. },
  2130. .desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
  2131. DESC_HDR_SEL0_AESU |
  2132. DESC_HDR_MODE0_AESU_CBC |
  2133. DESC_HDR_SEL1_MDEUB |
  2134. DESC_HDR_MODE1_MDEU_INIT |
  2135. DESC_HDR_MODE1_MDEU_PAD |
  2136. DESC_HDR_MODE1_MDEUB_SHA512_HMAC,
  2137. },
  2138. { .type = CRYPTO_ALG_TYPE_AEAD,
  2139. .alg.aead = {
  2140. .base = {
  2141. .cra_name = "authenc(hmac(sha512),"
  2142. "cbc(des3_ede))",
  2143. .cra_driver_name = "authenc-hmac-sha512-"
  2144. "cbc-3des-talitos",
  2145. .cra_blocksize = DES3_EDE_BLOCK_SIZE,
  2146. .cra_flags = CRYPTO_ALG_ASYNC,
  2147. },
  2148. .ivsize = DES3_EDE_BLOCK_SIZE,
  2149. .maxauthsize = SHA512_DIGEST_SIZE,
  2150. },
  2151. .desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
  2152. DESC_HDR_SEL0_DEU |
  2153. DESC_HDR_MODE0_DEU_CBC |
  2154. DESC_HDR_MODE0_DEU_3DES |
  2155. DESC_HDR_SEL1_MDEUB |
  2156. DESC_HDR_MODE1_MDEU_INIT |
  2157. DESC_HDR_MODE1_MDEU_PAD |
  2158. DESC_HDR_MODE1_MDEUB_SHA512_HMAC,
  2159. },
  2160. { .type = CRYPTO_ALG_TYPE_AEAD,
  2161. .alg.aead = {
  2162. .base = {
  2163. .cra_name = "authenc(hmac(md5),cbc(aes))",
  2164. .cra_driver_name = "authenc-hmac-md5-"
  2165. "cbc-aes-talitos",
  2166. .cra_blocksize = AES_BLOCK_SIZE,
  2167. .cra_flags = CRYPTO_ALG_ASYNC,
  2168. },
  2169. .ivsize = AES_BLOCK_SIZE,
  2170. .maxauthsize = MD5_DIGEST_SIZE,
  2171. },
  2172. .desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
  2173. DESC_HDR_SEL0_AESU |
  2174. DESC_HDR_MODE0_AESU_CBC |
  2175. DESC_HDR_SEL1_MDEUA |
  2176. DESC_HDR_MODE1_MDEU_INIT |
  2177. DESC_HDR_MODE1_MDEU_PAD |
  2178. DESC_HDR_MODE1_MDEU_MD5_HMAC,
  2179. },
  2180. { .type = CRYPTO_ALG_TYPE_AEAD,
  2181. .priority = TALITOS_CRA_PRIORITY_AEAD_HSNA,
  2182. .alg.aead = {
  2183. .base = {
  2184. .cra_name = "authenc(hmac(md5),cbc(aes))",
  2185. .cra_driver_name = "authenc-hmac-md5-"
  2186. "cbc-aes-talitos",
  2187. .cra_blocksize = AES_BLOCK_SIZE,
  2188. .cra_flags = CRYPTO_ALG_ASYNC,
  2189. },
  2190. .ivsize = AES_BLOCK_SIZE,
  2191. .maxauthsize = MD5_DIGEST_SIZE,
  2192. },
  2193. .desc_hdr_template = DESC_HDR_TYPE_HMAC_SNOOP_NO_AFEU |
  2194. DESC_HDR_SEL0_AESU |
  2195. DESC_HDR_MODE0_AESU_CBC |
  2196. DESC_HDR_SEL1_MDEUA |
  2197. DESC_HDR_MODE1_MDEU_INIT |
  2198. DESC_HDR_MODE1_MDEU_PAD |
  2199. DESC_HDR_MODE1_MDEU_MD5_HMAC,
  2200. },
  2201. { .type = CRYPTO_ALG_TYPE_AEAD,
  2202. .alg.aead = {
  2203. .base = {
  2204. .cra_name = "authenc(hmac(md5),cbc(des3_ede))",
  2205. .cra_driver_name = "authenc-hmac-md5-"
  2206. "cbc-3des-talitos",
  2207. .cra_blocksize = DES3_EDE_BLOCK_SIZE,
  2208. .cra_flags = CRYPTO_ALG_ASYNC,
  2209. },
  2210. .ivsize = DES3_EDE_BLOCK_SIZE,
  2211. .maxauthsize = MD5_DIGEST_SIZE,
  2212. },
  2213. .desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
  2214. DESC_HDR_SEL0_DEU |
  2215. DESC_HDR_MODE0_DEU_CBC |
  2216. DESC_HDR_MODE0_DEU_3DES |
  2217. DESC_HDR_SEL1_MDEUA |
  2218. DESC_HDR_MODE1_MDEU_INIT |
  2219. DESC_HDR_MODE1_MDEU_PAD |
  2220. DESC_HDR_MODE1_MDEU_MD5_HMAC,
  2221. },
  2222. { .type = CRYPTO_ALG_TYPE_AEAD,
  2223. .priority = TALITOS_CRA_PRIORITY_AEAD_HSNA,
  2224. .alg.aead = {
  2225. .base = {
  2226. .cra_name = "authenc(hmac(md5),cbc(des3_ede))",
  2227. .cra_driver_name = "authenc-hmac-md5-"
  2228. "cbc-3des-talitos",
  2229. .cra_blocksize = DES3_EDE_BLOCK_SIZE,
  2230. .cra_flags = CRYPTO_ALG_ASYNC,
  2231. },
  2232. .ivsize = DES3_EDE_BLOCK_SIZE,
  2233. .maxauthsize = MD5_DIGEST_SIZE,
  2234. },
  2235. .desc_hdr_template = DESC_HDR_TYPE_HMAC_SNOOP_NO_AFEU |
  2236. DESC_HDR_SEL0_DEU |
  2237. DESC_HDR_MODE0_DEU_CBC |
  2238. DESC_HDR_MODE0_DEU_3DES |
  2239. DESC_HDR_SEL1_MDEUA |
  2240. DESC_HDR_MODE1_MDEU_INIT |
  2241. DESC_HDR_MODE1_MDEU_PAD |
  2242. DESC_HDR_MODE1_MDEU_MD5_HMAC,
  2243. },
  2244. /* ABLKCIPHER algorithms. */
  2245. { .type = CRYPTO_ALG_TYPE_ABLKCIPHER,
  2246. .alg.crypto = {
  2247. .cra_name = "ecb(aes)",
  2248. .cra_driver_name = "ecb-aes-talitos",
  2249. .cra_blocksize = AES_BLOCK_SIZE,
  2250. .cra_flags = CRYPTO_ALG_TYPE_ABLKCIPHER |
  2251. CRYPTO_ALG_ASYNC,
  2252. .cra_ablkcipher = {
  2253. .min_keysize = AES_MIN_KEY_SIZE,
  2254. .max_keysize = AES_MAX_KEY_SIZE,
  2255. .ivsize = AES_BLOCK_SIZE,
  2256. }
  2257. },
  2258. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  2259. DESC_HDR_SEL0_AESU,
  2260. },
  2261. { .type = CRYPTO_ALG_TYPE_ABLKCIPHER,
  2262. .alg.crypto = {
  2263. .cra_name = "cbc(aes)",
  2264. .cra_driver_name = "cbc-aes-talitos",
  2265. .cra_blocksize = AES_BLOCK_SIZE,
  2266. .cra_flags = CRYPTO_ALG_TYPE_ABLKCIPHER |
  2267. CRYPTO_ALG_ASYNC,
  2268. .cra_ablkcipher = {
  2269. .min_keysize = AES_MIN_KEY_SIZE,
  2270. .max_keysize = AES_MAX_KEY_SIZE,
  2271. .ivsize = AES_BLOCK_SIZE,
  2272. }
  2273. },
  2274. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  2275. DESC_HDR_SEL0_AESU |
  2276. DESC_HDR_MODE0_AESU_CBC,
  2277. },
  2278. { .type = CRYPTO_ALG_TYPE_ABLKCIPHER,
  2279. .alg.crypto = {
  2280. .cra_name = "ctr(aes)",
  2281. .cra_driver_name = "ctr-aes-talitos",
  2282. .cra_blocksize = AES_BLOCK_SIZE,
  2283. .cra_flags = CRYPTO_ALG_TYPE_ABLKCIPHER |
  2284. CRYPTO_ALG_ASYNC,
  2285. .cra_ablkcipher = {
  2286. .min_keysize = AES_MIN_KEY_SIZE,
  2287. .max_keysize = AES_MAX_KEY_SIZE,
  2288. .ivsize = AES_BLOCK_SIZE,
  2289. }
  2290. },
  2291. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  2292. DESC_HDR_SEL0_AESU |
  2293. DESC_HDR_MODE0_AESU_CTR,
  2294. },
  2295. { .type = CRYPTO_ALG_TYPE_ABLKCIPHER,
  2296. .alg.crypto = {
  2297. .cra_name = "ecb(des)",
  2298. .cra_driver_name = "ecb-des-talitos",
  2299. .cra_blocksize = DES_BLOCK_SIZE,
  2300. .cra_flags = CRYPTO_ALG_TYPE_ABLKCIPHER |
  2301. CRYPTO_ALG_ASYNC,
  2302. .cra_ablkcipher = {
  2303. .min_keysize = DES_KEY_SIZE,
  2304. .max_keysize = DES_KEY_SIZE,
  2305. .ivsize = DES_BLOCK_SIZE,
  2306. }
  2307. },
  2308. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  2309. DESC_HDR_SEL0_DEU,
  2310. },
  2311. { .type = CRYPTO_ALG_TYPE_ABLKCIPHER,
  2312. .alg.crypto = {
  2313. .cra_name = "cbc(des)",
  2314. .cra_driver_name = "cbc-des-talitos",
  2315. .cra_blocksize = DES_BLOCK_SIZE,
  2316. .cra_flags = CRYPTO_ALG_TYPE_ABLKCIPHER |
  2317. CRYPTO_ALG_ASYNC,
  2318. .cra_ablkcipher = {
  2319. .min_keysize = DES_KEY_SIZE,
  2320. .max_keysize = DES_KEY_SIZE,
  2321. .ivsize = DES_BLOCK_SIZE,
  2322. }
  2323. },
  2324. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  2325. DESC_HDR_SEL0_DEU |
  2326. DESC_HDR_MODE0_DEU_CBC,
  2327. },
  2328. { .type = CRYPTO_ALG_TYPE_ABLKCIPHER,
  2329. .alg.crypto = {
  2330. .cra_name = "ecb(des3_ede)",
  2331. .cra_driver_name = "ecb-3des-talitos",
  2332. .cra_blocksize = DES3_EDE_BLOCK_SIZE,
  2333. .cra_flags = CRYPTO_ALG_TYPE_ABLKCIPHER |
  2334. CRYPTO_ALG_ASYNC,
  2335. .cra_ablkcipher = {
  2336. .min_keysize = DES3_EDE_KEY_SIZE,
  2337. .max_keysize = DES3_EDE_KEY_SIZE,
  2338. .ivsize = DES3_EDE_BLOCK_SIZE,
  2339. }
  2340. },
  2341. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  2342. DESC_HDR_SEL0_DEU |
  2343. DESC_HDR_MODE0_DEU_3DES,
  2344. },
  2345. { .type = CRYPTO_ALG_TYPE_ABLKCIPHER,
  2346. .alg.crypto = {
  2347. .cra_name = "cbc(des3_ede)",
  2348. .cra_driver_name = "cbc-3des-talitos",
  2349. .cra_blocksize = DES3_EDE_BLOCK_SIZE,
  2350. .cra_flags = CRYPTO_ALG_TYPE_ABLKCIPHER |
  2351. CRYPTO_ALG_ASYNC,
  2352. .cra_ablkcipher = {
  2353. .min_keysize = DES3_EDE_KEY_SIZE,
  2354. .max_keysize = DES3_EDE_KEY_SIZE,
  2355. .ivsize = DES3_EDE_BLOCK_SIZE,
  2356. }
  2357. },
  2358. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  2359. DESC_HDR_SEL0_DEU |
  2360. DESC_HDR_MODE0_DEU_CBC |
  2361. DESC_HDR_MODE0_DEU_3DES,
  2362. },
  2363. /* AHASH algorithms. */
  2364. { .type = CRYPTO_ALG_TYPE_AHASH,
  2365. .alg.hash = {
  2366. .halg.digestsize = MD5_DIGEST_SIZE,
  2367. .halg.statesize = sizeof(struct talitos_export_state),
  2368. .halg.base = {
  2369. .cra_name = "md5",
  2370. .cra_driver_name = "md5-talitos",
  2371. .cra_blocksize = MD5_HMAC_BLOCK_SIZE,
  2372. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  2373. CRYPTO_ALG_ASYNC,
  2374. }
  2375. },
  2376. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  2377. DESC_HDR_SEL0_MDEUA |
  2378. DESC_HDR_MODE0_MDEU_MD5,
  2379. },
  2380. { .type = CRYPTO_ALG_TYPE_AHASH,
  2381. .alg.hash = {
  2382. .halg.digestsize = SHA1_DIGEST_SIZE,
  2383. .halg.statesize = sizeof(struct talitos_export_state),
  2384. .halg.base = {
  2385. .cra_name = "sha1",
  2386. .cra_driver_name = "sha1-talitos",
  2387. .cra_blocksize = SHA1_BLOCK_SIZE,
  2388. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  2389. CRYPTO_ALG_ASYNC,
  2390. }
  2391. },
  2392. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  2393. DESC_HDR_SEL0_MDEUA |
  2394. DESC_HDR_MODE0_MDEU_SHA1,
  2395. },
  2396. { .type = CRYPTO_ALG_TYPE_AHASH,
  2397. .alg.hash = {
  2398. .halg.digestsize = SHA224_DIGEST_SIZE,
  2399. .halg.statesize = sizeof(struct talitos_export_state),
  2400. .halg.base = {
  2401. .cra_name = "sha224",
  2402. .cra_driver_name = "sha224-talitos",
  2403. .cra_blocksize = SHA224_BLOCK_SIZE,
  2404. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  2405. CRYPTO_ALG_ASYNC,
  2406. }
  2407. },
  2408. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  2409. DESC_HDR_SEL0_MDEUA |
  2410. DESC_HDR_MODE0_MDEU_SHA224,
  2411. },
  2412. { .type = CRYPTO_ALG_TYPE_AHASH,
  2413. .alg.hash = {
  2414. .halg.digestsize = SHA256_DIGEST_SIZE,
  2415. .halg.statesize = sizeof(struct talitos_export_state),
  2416. .halg.base = {
  2417. .cra_name = "sha256",
  2418. .cra_driver_name = "sha256-talitos",
  2419. .cra_blocksize = SHA256_BLOCK_SIZE,
  2420. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  2421. CRYPTO_ALG_ASYNC,
  2422. }
  2423. },
  2424. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  2425. DESC_HDR_SEL0_MDEUA |
  2426. DESC_HDR_MODE0_MDEU_SHA256,
  2427. },
  2428. { .type = CRYPTO_ALG_TYPE_AHASH,
  2429. .alg.hash = {
  2430. .halg.digestsize = SHA384_DIGEST_SIZE,
  2431. .halg.statesize = sizeof(struct talitos_export_state),
  2432. .halg.base = {
  2433. .cra_name = "sha384",
  2434. .cra_driver_name = "sha384-talitos",
  2435. .cra_blocksize = SHA384_BLOCK_SIZE,
  2436. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  2437. CRYPTO_ALG_ASYNC,
  2438. }
  2439. },
  2440. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  2441. DESC_HDR_SEL0_MDEUB |
  2442. DESC_HDR_MODE0_MDEUB_SHA384,
  2443. },
  2444. { .type = CRYPTO_ALG_TYPE_AHASH,
  2445. .alg.hash = {
  2446. .halg.digestsize = SHA512_DIGEST_SIZE,
  2447. .halg.statesize = sizeof(struct talitos_export_state),
  2448. .halg.base = {
  2449. .cra_name = "sha512",
  2450. .cra_driver_name = "sha512-talitos",
  2451. .cra_blocksize = SHA512_BLOCK_SIZE,
  2452. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  2453. CRYPTO_ALG_ASYNC,
  2454. }
  2455. },
  2456. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  2457. DESC_HDR_SEL0_MDEUB |
  2458. DESC_HDR_MODE0_MDEUB_SHA512,
  2459. },
  2460. { .type = CRYPTO_ALG_TYPE_AHASH,
  2461. .alg.hash = {
  2462. .halg.digestsize = MD5_DIGEST_SIZE,
  2463. .halg.statesize = sizeof(struct talitos_export_state),
  2464. .halg.base = {
  2465. .cra_name = "hmac(md5)",
  2466. .cra_driver_name = "hmac-md5-talitos",
  2467. .cra_blocksize = MD5_HMAC_BLOCK_SIZE,
  2468. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  2469. CRYPTO_ALG_ASYNC,
  2470. }
  2471. },
  2472. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  2473. DESC_HDR_SEL0_MDEUA |
  2474. DESC_HDR_MODE0_MDEU_MD5,
  2475. },
  2476. { .type = CRYPTO_ALG_TYPE_AHASH,
  2477. .alg.hash = {
  2478. .halg.digestsize = SHA1_DIGEST_SIZE,
  2479. .halg.statesize = sizeof(struct talitos_export_state),
  2480. .halg.base = {
  2481. .cra_name = "hmac(sha1)",
  2482. .cra_driver_name = "hmac-sha1-talitos",
  2483. .cra_blocksize = SHA1_BLOCK_SIZE,
  2484. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  2485. CRYPTO_ALG_ASYNC,
  2486. }
  2487. },
  2488. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  2489. DESC_HDR_SEL0_MDEUA |
  2490. DESC_HDR_MODE0_MDEU_SHA1,
  2491. },
  2492. { .type = CRYPTO_ALG_TYPE_AHASH,
  2493. .alg.hash = {
  2494. .halg.digestsize = SHA224_DIGEST_SIZE,
  2495. .halg.statesize = sizeof(struct talitos_export_state),
  2496. .halg.base = {
  2497. .cra_name = "hmac(sha224)",
  2498. .cra_driver_name = "hmac-sha224-talitos",
  2499. .cra_blocksize = SHA224_BLOCK_SIZE,
  2500. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  2501. CRYPTO_ALG_ASYNC,
  2502. }
  2503. },
  2504. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  2505. DESC_HDR_SEL0_MDEUA |
  2506. DESC_HDR_MODE0_MDEU_SHA224,
  2507. },
  2508. { .type = CRYPTO_ALG_TYPE_AHASH,
  2509. .alg.hash = {
  2510. .halg.digestsize = SHA256_DIGEST_SIZE,
  2511. .halg.statesize = sizeof(struct talitos_export_state),
  2512. .halg.base = {
  2513. .cra_name = "hmac(sha256)",
  2514. .cra_driver_name = "hmac-sha256-talitos",
  2515. .cra_blocksize = SHA256_BLOCK_SIZE,
  2516. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  2517. CRYPTO_ALG_ASYNC,
  2518. }
  2519. },
  2520. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  2521. DESC_HDR_SEL0_MDEUA |
  2522. DESC_HDR_MODE0_MDEU_SHA256,
  2523. },
  2524. { .type = CRYPTO_ALG_TYPE_AHASH,
  2525. .alg.hash = {
  2526. .halg.digestsize = SHA384_DIGEST_SIZE,
  2527. .halg.statesize = sizeof(struct talitos_export_state),
  2528. .halg.base = {
  2529. .cra_name = "hmac(sha384)",
  2530. .cra_driver_name = "hmac-sha384-talitos",
  2531. .cra_blocksize = SHA384_BLOCK_SIZE,
  2532. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  2533. CRYPTO_ALG_ASYNC,
  2534. }
  2535. },
  2536. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  2537. DESC_HDR_SEL0_MDEUB |
  2538. DESC_HDR_MODE0_MDEUB_SHA384,
  2539. },
  2540. { .type = CRYPTO_ALG_TYPE_AHASH,
  2541. .alg.hash = {
  2542. .halg.digestsize = SHA512_DIGEST_SIZE,
  2543. .halg.statesize = sizeof(struct talitos_export_state),
  2544. .halg.base = {
  2545. .cra_name = "hmac(sha512)",
  2546. .cra_driver_name = "hmac-sha512-talitos",
  2547. .cra_blocksize = SHA512_BLOCK_SIZE,
  2548. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  2549. CRYPTO_ALG_ASYNC,
  2550. }
  2551. },
  2552. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  2553. DESC_HDR_SEL0_MDEUB |
  2554. DESC_HDR_MODE0_MDEUB_SHA512,
  2555. }
  2556. };
  2557. struct talitos_crypto_alg {
  2558. struct list_head entry;
  2559. struct device *dev;
  2560. struct talitos_alg_template algt;
  2561. };
  2562. static int talitos_init_common(struct talitos_ctx *ctx,
  2563. struct talitos_crypto_alg *talitos_alg)
  2564. {
  2565. struct talitos_private *priv;
  2566. /* update context with ptr to dev */
  2567. ctx->dev = talitos_alg->dev;
  2568. /* assign SEC channel to tfm in round-robin fashion */
  2569. priv = dev_get_drvdata(ctx->dev);
  2570. ctx->ch = atomic_inc_return(&priv->last_chan) &
  2571. (priv->num_channels - 1);
  2572. /* copy descriptor header template value */
  2573. ctx->desc_hdr_template = talitos_alg->algt.desc_hdr_template;
  2574. /* select done notification */
  2575. ctx->desc_hdr_template |= DESC_HDR_DONE_NOTIFY;
  2576. return 0;
  2577. }
  2578. static int talitos_cra_init(struct crypto_tfm *tfm)
  2579. {
  2580. struct crypto_alg *alg = tfm->__crt_alg;
  2581. struct talitos_crypto_alg *talitos_alg;
  2582. struct talitos_ctx *ctx = crypto_tfm_ctx(tfm);
  2583. if ((alg->cra_flags & CRYPTO_ALG_TYPE_MASK) == CRYPTO_ALG_TYPE_AHASH)
  2584. talitos_alg = container_of(__crypto_ahash_alg(alg),
  2585. struct talitos_crypto_alg,
  2586. algt.alg.hash);
  2587. else
  2588. talitos_alg = container_of(alg, struct talitos_crypto_alg,
  2589. algt.alg.crypto);
  2590. return talitos_init_common(ctx, talitos_alg);
  2591. }
  2592. static int talitos_cra_init_aead(struct crypto_aead *tfm)
  2593. {
  2594. struct aead_alg *alg = crypto_aead_alg(tfm);
  2595. struct talitos_crypto_alg *talitos_alg;
  2596. struct talitos_ctx *ctx = crypto_aead_ctx(tfm);
  2597. talitos_alg = container_of(alg, struct talitos_crypto_alg,
  2598. algt.alg.aead);
  2599. return talitos_init_common(ctx, talitos_alg);
  2600. }
  2601. static int talitos_cra_init_ahash(struct crypto_tfm *tfm)
  2602. {
  2603. struct talitos_ctx *ctx = crypto_tfm_ctx(tfm);
  2604. talitos_cra_init(tfm);
  2605. ctx->keylen = 0;
  2606. crypto_ahash_set_reqsize(__crypto_ahash_cast(tfm),
  2607. sizeof(struct talitos_ahash_req_ctx));
  2608. return 0;
  2609. }
  2610. /*
  2611. * given the alg's descriptor header template, determine whether descriptor
  2612. * type and primary/secondary execution units required match the hw
  2613. * capabilities description provided in the device tree node.
  2614. */
  2615. static int hw_supports(struct device *dev, __be32 desc_hdr_template)
  2616. {
  2617. struct talitos_private *priv = dev_get_drvdata(dev);
  2618. int ret;
  2619. ret = (1 << DESC_TYPE(desc_hdr_template) & priv->desc_types) &&
  2620. (1 << PRIMARY_EU(desc_hdr_template) & priv->exec_units);
  2621. if (SECONDARY_EU(desc_hdr_template))
  2622. ret = ret && (1 << SECONDARY_EU(desc_hdr_template)
  2623. & priv->exec_units);
  2624. return ret;
  2625. }
  2626. static int talitos_remove(struct platform_device *ofdev)
  2627. {
  2628. struct device *dev = &ofdev->dev;
  2629. struct talitos_private *priv = dev_get_drvdata(dev);
  2630. struct talitos_crypto_alg *t_alg, *n;
  2631. int i;
  2632. list_for_each_entry_safe(t_alg, n, &priv->alg_list, entry) {
  2633. switch (t_alg->algt.type) {
  2634. case CRYPTO_ALG_TYPE_ABLKCIPHER:
  2635. break;
  2636. case CRYPTO_ALG_TYPE_AEAD:
  2637. crypto_unregister_aead(&t_alg->algt.alg.aead);
  2638. case CRYPTO_ALG_TYPE_AHASH:
  2639. crypto_unregister_ahash(&t_alg->algt.alg.hash);
  2640. break;
  2641. }
  2642. list_del(&t_alg->entry);
  2643. kfree(t_alg);
  2644. }
  2645. if (hw_supports(dev, DESC_HDR_SEL0_RNG))
  2646. talitos_unregister_rng(dev);
  2647. for (i = 0; priv->chan && i < priv->num_channels; i++)
  2648. kfree(priv->chan[i].fifo);
  2649. kfree(priv->chan);
  2650. for (i = 0; i < 2; i++)
  2651. if (priv->irq[i]) {
  2652. free_irq(priv->irq[i], dev);
  2653. irq_dispose_mapping(priv->irq[i]);
  2654. }
  2655. tasklet_kill(&priv->done_task[0]);
  2656. if (priv->irq[1])
  2657. tasklet_kill(&priv->done_task[1]);
  2658. iounmap(priv->reg);
  2659. kfree(priv);
  2660. return 0;
  2661. }
  2662. static struct talitos_crypto_alg *talitos_alg_alloc(struct device *dev,
  2663. struct talitos_alg_template
  2664. *template)
  2665. {
  2666. struct talitos_private *priv = dev_get_drvdata(dev);
  2667. struct talitos_crypto_alg *t_alg;
  2668. struct crypto_alg *alg;
  2669. t_alg = kzalloc(sizeof(struct talitos_crypto_alg), GFP_KERNEL);
  2670. if (!t_alg)
  2671. return ERR_PTR(-ENOMEM);
  2672. t_alg->algt = *template;
  2673. switch (t_alg->algt.type) {
  2674. case CRYPTO_ALG_TYPE_ABLKCIPHER:
  2675. alg = &t_alg->algt.alg.crypto;
  2676. alg->cra_init = talitos_cra_init;
  2677. alg->cra_type = &crypto_ablkcipher_type;
  2678. alg->cra_ablkcipher.setkey = ablkcipher_setkey;
  2679. alg->cra_ablkcipher.encrypt = ablkcipher_encrypt;
  2680. alg->cra_ablkcipher.decrypt = ablkcipher_decrypt;
  2681. alg->cra_ablkcipher.geniv = "eseqiv";
  2682. break;
  2683. case CRYPTO_ALG_TYPE_AEAD:
  2684. alg = &t_alg->algt.alg.aead.base;
  2685. t_alg->algt.alg.aead.init = talitos_cra_init_aead;
  2686. t_alg->algt.alg.aead.setkey = aead_setkey;
  2687. t_alg->algt.alg.aead.encrypt = aead_encrypt;
  2688. t_alg->algt.alg.aead.decrypt = aead_decrypt;
  2689. break;
  2690. case CRYPTO_ALG_TYPE_AHASH:
  2691. alg = &t_alg->algt.alg.hash.halg.base;
  2692. alg->cra_init = talitos_cra_init_ahash;
  2693. alg->cra_type = &crypto_ahash_type;
  2694. t_alg->algt.alg.hash.init = ahash_init;
  2695. t_alg->algt.alg.hash.update = ahash_update;
  2696. t_alg->algt.alg.hash.final = ahash_final;
  2697. t_alg->algt.alg.hash.finup = ahash_finup;
  2698. t_alg->algt.alg.hash.digest = ahash_digest;
  2699. t_alg->algt.alg.hash.setkey = ahash_setkey;
  2700. t_alg->algt.alg.hash.import = ahash_import;
  2701. t_alg->algt.alg.hash.export = ahash_export;
  2702. if (!(priv->features & TALITOS_FTR_HMAC_OK) &&
  2703. !strncmp(alg->cra_name, "hmac", 4)) {
  2704. kfree(t_alg);
  2705. return ERR_PTR(-ENOTSUPP);
  2706. }
  2707. if (!(priv->features & TALITOS_FTR_SHA224_HWINIT) &&
  2708. (!strcmp(alg->cra_name, "sha224") ||
  2709. !strcmp(alg->cra_name, "hmac(sha224)"))) {
  2710. t_alg->algt.alg.hash.init = ahash_init_sha224_swinit;
  2711. t_alg->algt.desc_hdr_template =
  2712. DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  2713. DESC_HDR_SEL0_MDEUA |
  2714. DESC_HDR_MODE0_MDEU_SHA256;
  2715. }
  2716. break;
  2717. default:
  2718. dev_err(dev, "unknown algorithm type %d\n", t_alg->algt.type);
  2719. kfree(t_alg);
  2720. return ERR_PTR(-EINVAL);
  2721. }
  2722. alg->cra_module = THIS_MODULE;
  2723. if (t_alg->algt.priority)
  2724. alg->cra_priority = t_alg->algt.priority;
  2725. else
  2726. alg->cra_priority = TALITOS_CRA_PRIORITY;
  2727. alg->cra_alignmask = 0;
  2728. alg->cra_ctxsize = sizeof(struct talitos_ctx);
  2729. alg->cra_flags |= CRYPTO_ALG_KERN_DRIVER_ONLY;
  2730. t_alg->dev = dev;
  2731. return t_alg;
  2732. }
  2733. static int talitos_probe_irq(struct platform_device *ofdev)
  2734. {
  2735. struct device *dev = &ofdev->dev;
  2736. struct device_node *np = ofdev->dev.of_node;
  2737. struct talitos_private *priv = dev_get_drvdata(dev);
  2738. int err;
  2739. bool is_sec1 = has_ftr_sec1(priv);
  2740. priv->irq[0] = irq_of_parse_and_map(np, 0);
  2741. if (!priv->irq[0]) {
  2742. dev_err(dev, "failed to map irq\n");
  2743. return -EINVAL;
  2744. }
  2745. if (is_sec1) {
  2746. err = request_irq(priv->irq[0], talitos1_interrupt_4ch, 0,
  2747. dev_driver_string(dev), dev);
  2748. goto primary_out;
  2749. }
  2750. priv->irq[1] = irq_of_parse_and_map(np, 1);
  2751. /* get the primary irq line */
  2752. if (!priv->irq[1]) {
  2753. err = request_irq(priv->irq[0], talitos2_interrupt_4ch, 0,
  2754. dev_driver_string(dev), dev);
  2755. goto primary_out;
  2756. }
  2757. err = request_irq(priv->irq[0], talitos2_interrupt_ch0_2, 0,
  2758. dev_driver_string(dev), dev);
  2759. if (err)
  2760. goto primary_out;
  2761. /* get the secondary irq line */
  2762. err = request_irq(priv->irq[1], talitos2_interrupt_ch1_3, 0,
  2763. dev_driver_string(dev), dev);
  2764. if (err) {
  2765. dev_err(dev, "failed to request secondary irq\n");
  2766. irq_dispose_mapping(priv->irq[1]);
  2767. priv->irq[1] = 0;
  2768. }
  2769. return err;
  2770. primary_out:
  2771. if (err) {
  2772. dev_err(dev, "failed to request primary irq\n");
  2773. irq_dispose_mapping(priv->irq[0]);
  2774. priv->irq[0] = 0;
  2775. }
  2776. return err;
  2777. }
  2778. static int talitos_probe(struct platform_device *ofdev)
  2779. {
  2780. struct device *dev = &ofdev->dev;
  2781. struct device_node *np = ofdev->dev.of_node;
  2782. struct talitos_private *priv;
  2783. const unsigned int *prop;
  2784. int i, err;
  2785. int stride;
  2786. priv = kzalloc(sizeof(struct talitos_private), GFP_KERNEL);
  2787. if (!priv)
  2788. return -ENOMEM;
  2789. INIT_LIST_HEAD(&priv->alg_list);
  2790. dev_set_drvdata(dev, priv);
  2791. priv->ofdev = ofdev;
  2792. spin_lock_init(&priv->reg_lock);
  2793. priv->reg = of_iomap(np, 0);
  2794. if (!priv->reg) {
  2795. dev_err(dev, "failed to of_iomap\n");
  2796. err = -ENOMEM;
  2797. goto err_out;
  2798. }
  2799. /* get SEC version capabilities from device tree */
  2800. prop = of_get_property(np, "fsl,num-channels", NULL);
  2801. if (prop)
  2802. priv->num_channels = *prop;
  2803. prop = of_get_property(np, "fsl,channel-fifo-len", NULL);
  2804. if (prop)
  2805. priv->chfifo_len = *prop;
  2806. prop = of_get_property(np, "fsl,exec-units-mask", NULL);
  2807. if (prop)
  2808. priv->exec_units = *prop;
  2809. prop = of_get_property(np, "fsl,descriptor-types-mask", NULL);
  2810. if (prop)
  2811. priv->desc_types = *prop;
  2812. if (!is_power_of_2(priv->num_channels) || !priv->chfifo_len ||
  2813. !priv->exec_units || !priv->desc_types) {
  2814. dev_err(dev, "invalid property data in device tree node\n");
  2815. err = -EINVAL;
  2816. goto err_out;
  2817. }
  2818. if (of_device_is_compatible(np, "fsl,sec3.0"))
  2819. priv->features |= TALITOS_FTR_SRC_LINK_TBL_LEN_INCLUDES_EXTENT;
  2820. if (of_device_is_compatible(np, "fsl,sec2.1"))
  2821. priv->features |= TALITOS_FTR_HW_AUTH_CHECK |
  2822. TALITOS_FTR_SHA224_HWINIT |
  2823. TALITOS_FTR_HMAC_OK;
  2824. if (of_device_is_compatible(np, "fsl,sec1.0"))
  2825. priv->features |= TALITOS_FTR_SEC1;
  2826. if (of_device_is_compatible(np, "fsl,sec1.2")) {
  2827. priv->reg_deu = priv->reg + TALITOS12_DEU;
  2828. priv->reg_aesu = priv->reg + TALITOS12_AESU;
  2829. priv->reg_mdeu = priv->reg + TALITOS12_MDEU;
  2830. stride = TALITOS1_CH_STRIDE;
  2831. } else if (of_device_is_compatible(np, "fsl,sec1.0")) {
  2832. priv->reg_deu = priv->reg + TALITOS10_DEU;
  2833. priv->reg_aesu = priv->reg + TALITOS10_AESU;
  2834. priv->reg_mdeu = priv->reg + TALITOS10_MDEU;
  2835. priv->reg_afeu = priv->reg + TALITOS10_AFEU;
  2836. priv->reg_rngu = priv->reg + TALITOS10_RNGU;
  2837. priv->reg_pkeu = priv->reg + TALITOS10_PKEU;
  2838. stride = TALITOS1_CH_STRIDE;
  2839. } else {
  2840. priv->reg_deu = priv->reg + TALITOS2_DEU;
  2841. priv->reg_aesu = priv->reg + TALITOS2_AESU;
  2842. priv->reg_mdeu = priv->reg + TALITOS2_MDEU;
  2843. priv->reg_afeu = priv->reg + TALITOS2_AFEU;
  2844. priv->reg_rngu = priv->reg + TALITOS2_RNGU;
  2845. priv->reg_pkeu = priv->reg + TALITOS2_PKEU;
  2846. priv->reg_keu = priv->reg + TALITOS2_KEU;
  2847. priv->reg_crcu = priv->reg + TALITOS2_CRCU;
  2848. stride = TALITOS2_CH_STRIDE;
  2849. }
  2850. err = talitos_probe_irq(ofdev);
  2851. if (err)
  2852. goto err_out;
  2853. if (of_device_is_compatible(np, "fsl,sec1.0")) {
  2854. tasklet_init(&priv->done_task[0], talitos1_done_4ch,
  2855. (unsigned long)dev);
  2856. } else {
  2857. if (!priv->irq[1]) {
  2858. tasklet_init(&priv->done_task[0], talitos2_done_4ch,
  2859. (unsigned long)dev);
  2860. } else {
  2861. tasklet_init(&priv->done_task[0], talitos2_done_ch0_2,
  2862. (unsigned long)dev);
  2863. tasklet_init(&priv->done_task[1], talitos2_done_ch1_3,
  2864. (unsigned long)dev);
  2865. }
  2866. }
  2867. priv->chan = kzalloc(sizeof(struct talitos_channel) *
  2868. priv->num_channels, GFP_KERNEL);
  2869. if (!priv->chan) {
  2870. dev_err(dev, "failed to allocate channel management space\n");
  2871. err = -ENOMEM;
  2872. goto err_out;
  2873. }
  2874. priv->fifo_len = roundup_pow_of_two(priv->chfifo_len);
  2875. for (i = 0; i < priv->num_channels; i++) {
  2876. priv->chan[i].reg = priv->reg + stride * (i + 1);
  2877. if (!priv->irq[1] || !(i & 1))
  2878. priv->chan[i].reg += TALITOS_CH_BASE_OFFSET;
  2879. spin_lock_init(&priv->chan[i].head_lock);
  2880. spin_lock_init(&priv->chan[i].tail_lock);
  2881. priv->chan[i].fifo = kzalloc(sizeof(struct talitos_request) *
  2882. priv->fifo_len, GFP_KERNEL);
  2883. if (!priv->chan[i].fifo) {
  2884. dev_err(dev, "failed to allocate request fifo %d\n", i);
  2885. err = -ENOMEM;
  2886. goto err_out;
  2887. }
  2888. atomic_set(&priv->chan[i].submit_count,
  2889. -(priv->chfifo_len - 1));
  2890. }
  2891. dma_set_mask(dev, DMA_BIT_MASK(36));
  2892. /* reset and initialize the h/w */
  2893. err = init_device(dev);
  2894. if (err) {
  2895. dev_err(dev, "failed to initialize device\n");
  2896. goto err_out;
  2897. }
  2898. /* register the RNG, if available */
  2899. if (hw_supports(dev, DESC_HDR_SEL0_RNG)) {
  2900. err = talitos_register_rng(dev);
  2901. if (err) {
  2902. dev_err(dev, "failed to register hwrng: %d\n", err);
  2903. goto err_out;
  2904. } else
  2905. dev_info(dev, "hwrng\n");
  2906. }
  2907. /* register crypto algorithms the device supports */
  2908. for (i = 0; i < ARRAY_SIZE(driver_algs); i++) {
  2909. if (hw_supports(dev, driver_algs[i].desc_hdr_template)) {
  2910. struct talitos_crypto_alg *t_alg;
  2911. struct crypto_alg *alg = NULL;
  2912. t_alg = talitos_alg_alloc(dev, &driver_algs[i]);
  2913. if (IS_ERR(t_alg)) {
  2914. err = PTR_ERR(t_alg);
  2915. if (err == -ENOTSUPP)
  2916. continue;
  2917. goto err_out;
  2918. }
  2919. switch (t_alg->algt.type) {
  2920. case CRYPTO_ALG_TYPE_ABLKCIPHER:
  2921. err = crypto_register_alg(
  2922. &t_alg->algt.alg.crypto);
  2923. alg = &t_alg->algt.alg.crypto;
  2924. break;
  2925. case CRYPTO_ALG_TYPE_AEAD:
  2926. err = crypto_register_aead(
  2927. &t_alg->algt.alg.aead);
  2928. alg = &t_alg->algt.alg.aead.base;
  2929. break;
  2930. case CRYPTO_ALG_TYPE_AHASH:
  2931. err = crypto_register_ahash(
  2932. &t_alg->algt.alg.hash);
  2933. alg = &t_alg->algt.alg.hash.halg.base;
  2934. break;
  2935. }
  2936. if (err) {
  2937. dev_err(dev, "%s alg registration failed\n",
  2938. alg->cra_driver_name);
  2939. kfree(t_alg);
  2940. } else
  2941. list_add_tail(&t_alg->entry, &priv->alg_list);
  2942. }
  2943. }
  2944. if (!list_empty(&priv->alg_list))
  2945. dev_info(dev, "%s algorithms registered in /proc/crypto\n",
  2946. (char *)of_get_property(np, "compatible", NULL));
  2947. return 0;
  2948. err_out:
  2949. talitos_remove(ofdev);
  2950. return err;
  2951. }
  2952. static const struct of_device_id talitos_match[] = {
  2953. #ifdef CONFIG_CRYPTO_DEV_TALITOS1
  2954. {
  2955. .compatible = "fsl,sec1.0",
  2956. },
  2957. #endif
  2958. #ifdef CONFIG_CRYPTO_DEV_TALITOS2
  2959. {
  2960. .compatible = "fsl,sec2.0",
  2961. },
  2962. #endif
  2963. {},
  2964. };
  2965. MODULE_DEVICE_TABLE(of, talitos_match);
  2966. static struct platform_driver talitos_driver = {
  2967. .driver = {
  2968. .name = "talitos",
  2969. .of_match_table = talitos_match,
  2970. },
  2971. .probe = talitos_probe,
  2972. .remove = talitos_remove,
  2973. };
  2974. module_platform_driver(talitos_driver);
  2975. MODULE_LICENSE("GPL");
  2976. MODULE_AUTHOR("Kim Phillips <kim.phillips@freescale.com>");
  2977. MODULE_DESCRIPTION("Freescale integrated security engine (SEC) driver");