setup.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427
  1. /*
  2. * Copyright (C) 2007 Atmel Corporation.
  3. * Copyright (C) 2011 Jean-Christophe PLAGNIOL-VILLARD <plagnioj@jcrosoft.com>
  4. *
  5. * Under GPLv2
  6. */
  7. #define pr_fmt(fmt) "AT91: " fmt
  8. #include <linux/module.h>
  9. #include <linux/io.h>
  10. #include <linux/mm.h>
  11. #include <linux/pm.h>
  12. #include <linux/of_address.h>
  13. #include <linux/pinctrl/machine.h>
  14. #include <linux/clk/at91_pmc.h>
  15. #include <asm/system_misc.h>
  16. #include <asm/mach/map.h>
  17. #include <mach/hardware.h>
  18. #include <mach/cpu.h>
  19. #include <mach/at91_dbgu.h>
  20. #include "soc.h"
  21. #include "generic.h"
  22. #include "pm.h"
  23. struct at91_init_soc __initdata at91_boot_soc;
  24. struct at91_socinfo at91_soc_initdata;
  25. EXPORT_SYMBOL(at91_soc_initdata);
  26. void __iomem *at91_ramc_base[2];
  27. EXPORT_SYMBOL_GPL(at91_ramc_base);
  28. static struct map_desc sram_desc[2] __initdata;
  29. void __init at91_init_sram(int bank, unsigned long base, unsigned int length)
  30. {
  31. struct map_desc *desc = &sram_desc[bank];
  32. desc->virtual = (unsigned long)AT91_IO_VIRT_BASE - length;
  33. if (bank > 0)
  34. desc->virtual -= sram_desc[bank - 1].length;
  35. desc->pfn = __phys_to_pfn(base);
  36. desc->length = length;
  37. desc->type = MT_MEMORY_RWX_NONCACHED;
  38. pr_info("sram at 0x%lx of 0x%x mapped at 0x%lx\n",
  39. base, length, desc->virtual);
  40. iotable_init(desc, 1);
  41. }
  42. static struct map_desc at91_io_desc __initdata __maybe_unused = {
  43. .virtual = (unsigned long)AT91_VA_BASE_SYS,
  44. .pfn = __phys_to_pfn(AT91_BASE_SYS),
  45. .length = SZ_16K,
  46. .type = MT_DEVICE,
  47. };
  48. static struct map_desc at91_alt_io_desc __initdata __maybe_unused = {
  49. .virtual = (unsigned long)AT91_ALT_VA_BASE_SYS,
  50. .pfn = __phys_to_pfn(AT91_ALT_BASE_SYS),
  51. .length = 24 * SZ_1K,
  52. .type = MT_DEVICE,
  53. };
  54. static void __init soc_detect(u32 dbgu_base)
  55. {
  56. u32 cidr, socid;
  57. cidr = __raw_readl(AT91_IO_P2V(dbgu_base) + AT91_DBGU_CIDR);
  58. socid = cidr & ~AT91_CIDR_VERSION;
  59. switch (socid) {
  60. case ARCH_ID_AT91RM9200:
  61. at91_soc_initdata.type = AT91_SOC_RM9200;
  62. if (at91_soc_initdata.subtype == AT91_SOC_SUBTYPE_UNKNOWN)
  63. at91_soc_initdata.subtype = AT91_SOC_RM9200_BGA;
  64. at91_boot_soc = at91rm9200_soc;
  65. break;
  66. case ARCH_ID_AT91SAM9260:
  67. at91_soc_initdata.type = AT91_SOC_SAM9260;
  68. at91_soc_initdata.subtype = AT91_SOC_SUBTYPE_NONE;
  69. at91_boot_soc = at91sam9260_soc;
  70. break;
  71. case ARCH_ID_AT91SAM9261:
  72. at91_soc_initdata.type = AT91_SOC_SAM9261;
  73. at91_soc_initdata.subtype = AT91_SOC_SUBTYPE_NONE;
  74. at91_boot_soc = at91sam9261_soc;
  75. break;
  76. case ARCH_ID_AT91SAM9263:
  77. at91_soc_initdata.type = AT91_SOC_SAM9263;
  78. at91_soc_initdata.subtype = AT91_SOC_SUBTYPE_NONE;
  79. at91_boot_soc = at91sam9263_soc;
  80. break;
  81. case ARCH_ID_AT91SAM9G20:
  82. at91_soc_initdata.type = AT91_SOC_SAM9G20;
  83. at91_soc_initdata.subtype = AT91_SOC_SUBTYPE_NONE;
  84. at91_boot_soc = at91sam9260_soc;
  85. break;
  86. case ARCH_ID_AT91SAM9G45:
  87. at91_soc_initdata.type = AT91_SOC_SAM9G45;
  88. if (cidr == ARCH_ID_AT91SAM9G45ES)
  89. at91_soc_initdata.subtype = AT91_SOC_SAM9G45ES;
  90. at91_boot_soc = at91sam9g45_soc;
  91. break;
  92. case ARCH_ID_AT91SAM9RL64:
  93. at91_soc_initdata.type = AT91_SOC_SAM9RL;
  94. at91_soc_initdata.subtype = AT91_SOC_SUBTYPE_NONE;
  95. at91_boot_soc = at91sam9rl_soc;
  96. break;
  97. case ARCH_ID_AT91SAM9X5:
  98. at91_soc_initdata.type = AT91_SOC_SAM9X5;
  99. at91_boot_soc = at91sam9x5_soc;
  100. break;
  101. case ARCH_ID_AT91SAM9N12:
  102. at91_soc_initdata.type = AT91_SOC_SAM9N12;
  103. at91_boot_soc = at91sam9n12_soc;
  104. break;
  105. case ARCH_ID_SAMA5:
  106. at91_soc_initdata.exid = __raw_readl(AT91_IO_P2V(dbgu_base) + AT91_DBGU_EXID);
  107. if (at91_soc_initdata.exid & ARCH_EXID_SAMA5D3) {
  108. at91_soc_initdata.type = AT91_SOC_SAMA5D3;
  109. at91_boot_soc = sama5d3_soc;
  110. }
  111. break;
  112. }
  113. /* at91sam9g10 */
  114. if ((socid & ~AT91_CIDR_EXT) == ARCH_ID_AT91SAM9G10) {
  115. at91_soc_initdata.type = AT91_SOC_SAM9G10;
  116. at91_soc_initdata.subtype = AT91_SOC_SUBTYPE_NONE;
  117. at91_boot_soc = at91sam9261_soc;
  118. }
  119. /* at91sam9xe */
  120. else if ((cidr & AT91_CIDR_ARCH) == ARCH_FAMILY_AT91SAM9XE) {
  121. at91_soc_initdata.type = AT91_SOC_SAM9260;
  122. at91_soc_initdata.subtype = AT91_SOC_SAM9XE;
  123. at91_boot_soc = at91sam9260_soc;
  124. }
  125. if (!at91_soc_is_detected())
  126. return;
  127. at91_soc_initdata.cidr = cidr;
  128. /* sub version of soc */
  129. if (!at91_soc_initdata.exid)
  130. at91_soc_initdata.exid = __raw_readl(AT91_IO_P2V(dbgu_base) + AT91_DBGU_EXID);
  131. if (at91_soc_initdata.type == AT91_SOC_SAM9G45) {
  132. switch (at91_soc_initdata.exid) {
  133. case ARCH_EXID_AT91SAM9M10:
  134. at91_soc_initdata.subtype = AT91_SOC_SAM9M10;
  135. break;
  136. case ARCH_EXID_AT91SAM9G46:
  137. at91_soc_initdata.subtype = AT91_SOC_SAM9G46;
  138. break;
  139. case ARCH_EXID_AT91SAM9M11:
  140. at91_soc_initdata.subtype = AT91_SOC_SAM9M11;
  141. break;
  142. }
  143. }
  144. if (at91_soc_initdata.type == AT91_SOC_SAM9X5) {
  145. switch (at91_soc_initdata.exid) {
  146. case ARCH_EXID_AT91SAM9G15:
  147. at91_soc_initdata.subtype = AT91_SOC_SAM9G15;
  148. break;
  149. case ARCH_EXID_AT91SAM9G35:
  150. at91_soc_initdata.subtype = AT91_SOC_SAM9G35;
  151. break;
  152. case ARCH_EXID_AT91SAM9X35:
  153. at91_soc_initdata.subtype = AT91_SOC_SAM9X35;
  154. break;
  155. case ARCH_EXID_AT91SAM9G25:
  156. at91_soc_initdata.subtype = AT91_SOC_SAM9G25;
  157. break;
  158. case ARCH_EXID_AT91SAM9X25:
  159. at91_soc_initdata.subtype = AT91_SOC_SAM9X25;
  160. break;
  161. }
  162. }
  163. if (at91_soc_initdata.type == AT91_SOC_SAMA5D3) {
  164. switch (at91_soc_initdata.exid) {
  165. case ARCH_EXID_SAMA5D31:
  166. at91_soc_initdata.subtype = AT91_SOC_SAMA5D31;
  167. break;
  168. case ARCH_EXID_SAMA5D33:
  169. at91_soc_initdata.subtype = AT91_SOC_SAMA5D33;
  170. break;
  171. case ARCH_EXID_SAMA5D34:
  172. at91_soc_initdata.subtype = AT91_SOC_SAMA5D34;
  173. break;
  174. case ARCH_EXID_SAMA5D35:
  175. at91_soc_initdata.subtype = AT91_SOC_SAMA5D35;
  176. break;
  177. case ARCH_EXID_SAMA5D36:
  178. at91_soc_initdata.subtype = AT91_SOC_SAMA5D36;
  179. break;
  180. }
  181. }
  182. }
  183. static void __init alt_soc_detect(u32 dbgu_base)
  184. {
  185. u32 cidr, socid;
  186. /* SoC ID */
  187. cidr = __raw_readl(AT91_ALT_IO_P2V(dbgu_base) + AT91_DBGU_CIDR);
  188. socid = cidr & ~AT91_CIDR_VERSION;
  189. switch (socid) {
  190. case ARCH_ID_SAMA5:
  191. at91_soc_initdata.exid = __raw_readl(AT91_ALT_IO_P2V(dbgu_base) + AT91_DBGU_EXID);
  192. if (at91_soc_initdata.exid & ARCH_EXID_SAMA5D3) {
  193. at91_soc_initdata.type = AT91_SOC_SAMA5D3;
  194. at91_boot_soc = sama5d3_soc;
  195. } else if (at91_soc_initdata.exid & ARCH_EXID_SAMA5D4) {
  196. at91_soc_initdata.type = AT91_SOC_SAMA5D4;
  197. at91_boot_soc = sama5d4_soc;
  198. }
  199. break;
  200. }
  201. if (!at91_soc_is_detected())
  202. return;
  203. at91_soc_initdata.cidr = cidr;
  204. /* sub version of soc */
  205. if (!at91_soc_initdata.exid)
  206. at91_soc_initdata.exid = __raw_readl(AT91_ALT_IO_P2V(dbgu_base) + AT91_DBGU_EXID);
  207. if (at91_soc_initdata.type == AT91_SOC_SAMA5D4) {
  208. switch (at91_soc_initdata.exid) {
  209. case ARCH_EXID_SAMA5D41:
  210. at91_soc_initdata.subtype = AT91_SOC_SAMA5D41;
  211. break;
  212. case ARCH_EXID_SAMA5D42:
  213. at91_soc_initdata.subtype = AT91_SOC_SAMA5D42;
  214. break;
  215. case ARCH_EXID_SAMA5D43:
  216. at91_soc_initdata.subtype = AT91_SOC_SAMA5D43;
  217. break;
  218. case ARCH_EXID_SAMA5D44:
  219. at91_soc_initdata.subtype = AT91_SOC_SAMA5D44;
  220. break;
  221. }
  222. }
  223. }
  224. static const char *soc_name[] = {
  225. [AT91_SOC_RM9200] = "at91rm9200",
  226. [AT91_SOC_SAM9260] = "at91sam9260",
  227. [AT91_SOC_SAM9261] = "at91sam9261",
  228. [AT91_SOC_SAM9263] = "at91sam9263",
  229. [AT91_SOC_SAM9G10] = "at91sam9g10",
  230. [AT91_SOC_SAM9G20] = "at91sam9g20",
  231. [AT91_SOC_SAM9G45] = "at91sam9g45",
  232. [AT91_SOC_SAM9RL] = "at91sam9rl",
  233. [AT91_SOC_SAM9X5] = "at91sam9x5",
  234. [AT91_SOC_SAM9N12] = "at91sam9n12",
  235. [AT91_SOC_SAMA5D3] = "sama5d3",
  236. [AT91_SOC_SAMA5D4] = "sama5d4",
  237. [AT91_SOC_UNKNOWN] = "Unknown",
  238. };
  239. const char *at91_get_soc_type(struct at91_socinfo *c)
  240. {
  241. return soc_name[c->type];
  242. }
  243. EXPORT_SYMBOL(at91_get_soc_type);
  244. static const char *soc_subtype_name[] = {
  245. [AT91_SOC_RM9200_BGA] = "at91rm9200 BGA",
  246. [AT91_SOC_RM9200_PQFP] = "at91rm9200 PQFP",
  247. [AT91_SOC_SAM9XE] = "at91sam9xe",
  248. [AT91_SOC_SAM9G45ES] = "at91sam9g45es",
  249. [AT91_SOC_SAM9M10] = "at91sam9m10",
  250. [AT91_SOC_SAM9G46] = "at91sam9g46",
  251. [AT91_SOC_SAM9M11] = "at91sam9m11",
  252. [AT91_SOC_SAM9G15] = "at91sam9g15",
  253. [AT91_SOC_SAM9G35] = "at91sam9g35",
  254. [AT91_SOC_SAM9X35] = "at91sam9x35",
  255. [AT91_SOC_SAM9G25] = "at91sam9g25",
  256. [AT91_SOC_SAM9X25] = "at91sam9x25",
  257. [AT91_SOC_SAMA5D31] = "sama5d31",
  258. [AT91_SOC_SAMA5D33] = "sama5d33",
  259. [AT91_SOC_SAMA5D34] = "sama5d34",
  260. [AT91_SOC_SAMA5D35] = "sama5d35",
  261. [AT91_SOC_SAMA5D36] = "sama5d36",
  262. [AT91_SOC_SAMA5D41] = "sama5d41",
  263. [AT91_SOC_SAMA5D42] = "sama5d42",
  264. [AT91_SOC_SAMA5D43] = "sama5d43",
  265. [AT91_SOC_SAMA5D44] = "sama5d44",
  266. [AT91_SOC_SUBTYPE_NONE] = "None",
  267. [AT91_SOC_SUBTYPE_UNKNOWN] = "Unknown",
  268. };
  269. const char *at91_get_soc_subtype(struct at91_socinfo *c)
  270. {
  271. return soc_subtype_name[c->subtype];
  272. }
  273. EXPORT_SYMBOL(at91_get_soc_subtype);
  274. void __init at91_map_io(void)
  275. {
  276. /* Map peripherals */
  277. iotable_init(&at91_io_desc, 1);
  278. at91_soc_initdata.type = AT91_SOC_UNKNOWN;
  279. at91_soc_initdata.subtype = AT91_SOC_SUBTYPE_UNKNOWN;
  280. soc_detect(AT91_BASE_DBGU0);
  281. if (!at91_soc_is_detected())
  282. soc_detect(AT91_BASE_DBGU1);
  283. if (!at91_soc_is_detected())
  284. panic(pr_fmt("Impossible to detect the SOC type"));
  285. pr_info("Detected soc type: %s\n",
  286. at91_get_soc_type(&at91_soc_initdata));
  287. if (at91_soc_initdata.subtype != AT91_SOC_SUBTYPE_NONE)
  288. pr_info("Detected soc subtype: %s\n",
  289. at91_get_soc_subtype(&at91_soc_initdata));
  290. if (!at91_soc_is_enabled())
  291. panic(pr_fmt("Soc not enabled"));
  292. if (at91_boot_soc.map_io)
  293. at91_boot_soc.map_io();
  294. }
  295. void __init at91_alt_map_io(void)
  296. {
  297. /* Map peripherals */
  298. iotable_init(&at91_alt_io_desc, 1);
  299. at91_soc_initdata.type = AT91_SOC_UNKNOWN;
  300. at91_soc_initdata.subtype = AT91_SOC_SUBTYPE_UNKNOWN;
  301. alt_soc_detect(AT91_BASE_DBGU2);
  302. if (!at91_soc_is_detected())
  303. panic("AT91: Impossible to detect the SOC type");
  304. pr_info("AT91: Detected soc type: %s\n",
  305. at91_get_soc_type(&at91_soc_initdata));
  306. if (at91_soc_initdata.subtype != AT91_SOC_SUBTYPE_NONE)
  307. pr_info("AT91: Detected soc subtype: %s\n",
  308. at91_get_soc_subtype(&at91_soc_initdata));
  309. if (!at91_soc_is_enabled())
  310. panic("AT91: Soc not enabled");
  311. if (at91_boot_soc.map_io)
  312. at91_boot_soc.map_io();
  313. }
  314. void __iomem *at91_matrix_base;
  315. EXPORT_SYMBOL_GPL(at91_matrix_base);
  316. void __init at91_ioremap_matrix(u32 base_addr)
  317. {
  318. at91_matrix_base = ioremap(base_addr, 512);
  319. if (!at91_matrix_base)
  320. panic(pr_fmt("Impossible to ioremap at91_matrix_base\n"));
  321. }
  322. static struct of_device_id ramc_ids[] = {
  323. { .compatible = "atmel,at91rm9200-sdramc", .data = at91rm9200_standby },
  324. { .compatible = "atmel,at91sam9260-sdramc", .data = at91sam9_sdram_standby },
  325. { .compatible = "atmel,at91sam9g45-ddramc", .data = at91_ddr_standby },
  326. { .compatible = "atmel,sama5d3-ddramc", .data = at91_ddr_standby },
  327. { /*sentinel*/ }
  328. };
  329. static void at91_dt_ramc(void)
  330. {
  331. struct device_node *np;
  332. const struct of_device_id *of_id;
  333. int idx = 0;
  334. const void *standby = NULL;
  335. for_each_matching_node_and_match(np, ramc_ids, &of_id) {
  336. at91_ramc_base[idx] = of_iomap(np, 0);
  337. if (!at91_ramc_base[idx])
  338. panic(pr_fmt("unable to map ramc[%d] cpu registers\n"), idx);
  339. if (!standby)
  340. standby = of_id->data;
  341. idx++;
  342. }
  343. if (!idx)
  344. panic(pr_fmt("unable to find compatible ram controller node in dtb\n"));
  345. if (!standby) {
  346. pr_warn("ramc no standby function available\n");
  347. return;
  348. }
  349. at91_pm_set_standby(standby);
  350. }
  351. void __init at91_dt_initialize(void)
  352. {
  353. at91_dt_ramc();
  354. if (at91_boot_soc.init)
  355. at91_boot_soc.init();
  356. }