gfx_v8_0.c 140 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323
  1. /*
  2. * Copyright 2014 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #include <linux/firmware.h>
  24. #include "drmP.h"
  25. #include "amdgpu.h"
  26. #include "amdgpu_gfx.h"
  27. #include "vi.h"
  28. #include "vid.h"
  29. #include "amdgpu_ucode.h"
  30. #include "clearstate_vi.h"
  31. #include "gmc/gmc_8_2_d.h"
  32. #include "gmc/gmc_8_2_sh_mask.h"
  33. #include "oss/oss_3_0_d.h"
  34. #include "oss/oss_3_0_sh_mask.h"
  35. #include "bif/bif_5_0_d.h"
  36. #include "bif/bif_5_0_sh_mask.h"
  37. #include "gca/gfx_8_0_d.h"
  38. #include "gca/gfx_8_0_enum.h"
  39. #include "gca/gfx_8_0_sh_mask.h"
  40. #include "gca/gfx_8_0_enum.h"
  41. #include "uvd/uvd_5_0_d.h"
  42. #include "uvd/uvd_5_0_sh_mask.h"
  43. #include "dce/dce_10_0_d.h"
  44. #include "dce/dce_10_0_sh_mask.h"
  45. #define GFX8_NUM_GFX_RINGS 1
  46. #define GFX8_NUM_COMPUTE_RINGS 8
  47. #define TOPAZ_GB_ADDR_CONFIG_GOLDEN 0x22010001
  48. #define CARRIZO_GB_ADDR_CONFIG_GOLDEN 0x22010001
  49. #define TONGA_GB_ADDR_CONFIG_GOLDEN 0x22011003
  50. #define ARRAY_MODE(x) ((x) << GB_TILE_MODE0__ARRAY_MODE__SHIFT)
  51. #define PIPE_CONFIG(x) ((x) << GB_TILE_MODE0__PIPE_CONFIG__SHIFT)
  52. #define TILE_SPLIT(x) ((x) << GB_TILE_MODE0__TILE_SPLIT__SHIFT)
  53. #define MICRO_TILE_MODE_NEW(x) ((x) << GB_TILE_MODE0__MICRO_TILE_MODE_NEW__SHIFT)
  54. #define SAMPLE_SPLIT(x) ((x) << GB_TILE_MODE0__SAMPLE_SPLIT__SHIFT)
  55. #define BANK_WIDTH(x) ((x) << GB_MACROTILE_MODE0__BANK_WIDTH__SHIFT)
  56. #define BANK_HEIGHT(x) ((x) << GB_MACROTILE_MODE0__BANK_HEIGHT__SHIFT)
  57. #define MACRO_TILE_ASPECT(x) ((x) << GB_MACROTILE_MODE0__MACRO_TILE_ASPECT__SHIFT)
  58. #define NUM_BANKS(x) ((x) << GB_MACROTILE_MODE0__NUM_BANKS__SHIFT)
  59. MODULE_FIRMWARE("amdgpu/carrizo_ce.bin");
  60. MODULE_FIRMWARE("amdgpu/carrizo_pfp.bin");
  61. MODULE_FIRMWARE("amdgpu/carrizo_me.bin");
  62. MODULE_FIRMWARE("amdgpu/carrizo_mec.bin");
  63. MODULE_FIRMWARE("amdgpu/carrizo_mec2.bin");
  64. MODULE_FIRMWARE("amdgpu/carrizo_rlc.bin");
  65. MODULE_FIRMWARE("amdgpu/tonga_ce.bin");
  66. MODULE_FIRMWARE("amdgpu/tonga_pfp.bin");
  67. MODULE_FIRMWARE("amdgpu/tonga_me.bin");
  68. MODULE_FIRMWARE("amdgpu/tonga_mec.bin");
  69. MODULE_FIRMWARE("amdgpu/tonga_mec2.bin");
  70. MODULE_FIRMWARE("amdgpu/tonga_rlc.bin");
  71. MODULE_FIRMWARE("amdgpu/topaz_ce.bin");
  72. MODULE_FIRMWARE("amdgpu/topaz_pfp.bin");
  73. MODULE_FIRMWARE("amdgpu/topaz_me.bin");
  74. MODULE_FIRMWARE("amdgpu/topaz_mec.bin");
  75. MODULE_FIRMWARE("amdgpu/topaz_mec2.bin");
  76. MODULE_FIRMWARE("amdgpu/topaz_rlc.bin");
  77. static const struct amdgpu_gds_reg_offset amdgpu_gds_reg_offset[] =
  78. {
  79. {mmGDS_VMID0_BASE, mmGDS_VMID0_SIZE, mmGDS_GWS_VMID0, mmGDS_OA_VMID0},
  80. {mmGDS_VMID1_BASE, mmGDS_VMID1_SIZE, mmGDS_GWS_VMID1, mmGDS_OA_VMID1},
  81. {mmGDS_VMID2_BASE, mmGDS_VMID2_SIZE, mmGDS_GWS_VMID2, mmGDS_OA_VMID2},
  82. {mmGDS_VMID3_BASE, mmGDS_VMID3_SIZE, mmGDS_GWS_VMID3, mmGDS_OA_VMID3},
  83. {mmGDS_VMID4_BASE, mmGDS_VMID4_SIZE, mmGDS_GWS_VMID4, mmGDS_OA_VMID4},
  84. {mmGDS_VMID5_BASE, mmGDS_VMID5_SIZE, mmGDS_GWS_VMID5, mmGDS_OA_VMID5},
  85. {mmGDS_VMID6_BASE, mmGDS_VMID6_SIZE, mmGDS_GWS_VMID6, mmGDS_OA_VMID6},
  86. {mmGDS_VMID7_BASE, mmGDS_VMID7_SIZE, mmGDS_GWS_VMID7, mmGDS_OA_VMID7},
  87. {mmGDS_VMID8_BASE, mmGDS_VMID8_SIZE, mmGDS_GWS_VMID8, mmGDS_OA_VMID8},
  88. {mmGDS_VMID9_BASE, mmGDS_VMID9_SIZE, mmGDS_GWS_VMID9, mmGDS_OA_VMID9},
  89. {mmGDS_VMID10_BASE, mmGDS_VMID10_SIZE, mmGDS_GWS_VMID10, mmGDS_OA_VMID10},
  90. {mmGDS_VMID11_BASE, mmGDS_VMID11_SIZE, mmGDS_GWS_VMID11, mmGDS_OA_VMID11},
  91. {mmGDS_VMID12_BASE, mmGDS_VMID12_SIZE, mmGDS_GWS_VMID12, mmGDS_OA_VMID12},
  92. {mmGDS_VMID13_BASE, mmGDS_VMID13_SIZE, mmGDS_GWS_VMID13, mmGDS_OA_VMID13},
  93. {mmGDS_VMID14_BASE, mmGDS_VMID14_SIZE, mmGDS_GWS_VMID14, mmGDS_OA_VMID14},
  94. {mmGDS_VMID15_BASE, mmGDS_VMID15_SIZE, mmGDS_GWS_VMID15, mmGDS_OA_VMID15}
  95. };
  96. static const u32 golden_settings_tonga_a11[] =
  97. {
  98. mmCB_HW_CONTROL, 0xfffdf3cf, 0x00007208,
  99. mmCB_HW_CONTROL_3, 0x00000040, 0x00000040,
  100. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  101. mmGB_GPU_ID, 0x0000000f, 0x00000000,
  102. mmPA_SC_ENHANCE, 0xffffffff, 0x20000001,
  103. mmPA_SC_FIFO_DEPTH_CNTL, 0x000003ff, 0x000000fc,
  104. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  105. mmTA_CNTL_AUX, 0x000f000f, 0x000b0000,
  106. mmTCC_CTRL, 0x00100000, 0xf31fff7f,
  107. mmTCP_ADDR_CONFIG, 0x000003ff, 0x000002fb,
  108. mmTCP_CHAN_STEER_HI, 0xffffffff, 0x0000543b,
  109. mmTCP_CHAN_STEER_LO, 0xffffffff, 0xa9210876,
  110. };
  111. static const u32 tonga_golden_common_all[] =
  112. {
  113. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  114. mmPA_SC_RASTER_CONFIG, 0xffffffff, 0x16000012,
  115. mmPA_SC_RASTER_CONFIG_1, 0xffffffff, 0x0000002A,
  116. mmGB_ADDR_CONFIG, 0xffffffff, 0x22011003,
  117. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  118. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  119. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00007FBF,
  120. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00007FAF
  121. };
  122. static const u32 tonga_mgcg_cgcg_init[] =
  123. {
  124. mmRLC_CGTT_MGCG_OVERRIDE, 0xffffffff, 0xffffffff,
  125. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  126. mmCB_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  127. mmCGTT_BCI_CLK_CTRL, 0xffffffff, 0x00000100,
  128. mmCGTT_CP_CLK_CTRL, 0xffffffff, 0x00000100,
  129. mmCGTT_CPC_CLK_CTRL, 0xffffffff, 0x00000100,
  130. mmCGTT_CPF_CLK_CTRL, 0xffffffff, 0x40000100,
  131. mmCGTT_GDS_CLK_CTRL, 0xffffffff, 0x00000100,
  132. mmCGTT_IA_CLK_CTRL, 0xffffffff, 0x06000100,
  133. mmCGTT_PA_CLK_CTRL, 0xffffffff, 0x00000100,
  134. mmCGTT_WD_CLK_CTRL, 0xffffffff, 0x06000100,
  135. mmCGTT_PC_CLK_CTRL, 0xffffffff, 0x00000100,
  136. mmCGTT_RLC_CLK_CTRL, 0xffffffff, 0x00000100,
  137. mmCGTT_SC_CLK_CTRL, 0xffffffff, 0x00000100,
  138. mmCGTT_SPI_CLK_CTRL, 0xffffffff, 0x00000100,
  139. mmCGTT_SQ_CLK_CTRL, 0xffffffff, 0x00000100,
  140. mmCGTT_SQG_CLK_CTRL, 0xffffffff, 0x00000100,
  141. mmCGTT_SX_CLK_CTRL0, 0xffffffff, 0x00000100,
  142. mmCGTT_SX_CLK_CTRL1, 0xffffffff, 0x00000100,
  143. mmCGTT_SX_CLK_CTRL2, 0xffffffff, 0x00000100,
  144. mmCGTT_SX_CLK_CTRL3, 0xffffffff, 0x00000100,
  145. mmCGTT_SX_CLK_CTRL4, 0xffffffff, 0x00000100,
  146. mmCGTT_TCI_CLK_CTRL, 0xffffffff, 0x00000100,
  147. mmCGTT_TCP_CLK_CTRL, 0xffffffff, 0x00000100,
  148. mmCGTT_VGT_CLK_CTRL, 0xffffffff, 0x06000100,
  149. mmDB_CGTT_CLK_CTRL_0, 0xffffffff, 0x00000100,
  150. mmTA_CGTT_CTRL, 0xffffffff, 0x00000100,
  151. mmTCA_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  152. mmTCC_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  153. mmTD_CGTT_CTRL, 0xffffffff, 0x00000100,
  154. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  155. mmCGTS_CU0_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  156. mmCGTS_CU0_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  157. mmCGTS_CU0_TA_SQC_CTRL_REG, 0xffffffff, 0x00040007,
  158. mmCGTS_CU0_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  159. mmCGTS_CU0_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  160. mmCGTS_CU1_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  161. mmCGTS_CU1_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  162. mmCGTS_CU1_TA_CTRL_REG, 0xffffffff, 0x00040007,
  163. mmCGTS_CU1_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  164. mmCGTS_CU1_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  165. mmCGTS_CU2_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  166. mmCGTS_CU2_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  167. mmCGTS_CU2_TA_CTRL_REG, 0xffffffff, 0x00040007,
  168. mmCGTS_CU2_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  169. mmCGTS_CU2_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  170. mmCGTS_CU3_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  171. mmCGTS_CU3_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  172. mmCGTS_CU3_TA_CTRL_REG, 0xffffffff, 0x00040007,
  173. mmCGTS_CU3_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  174. mmCGTS_CU3_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  175. mmCGTS_CU4_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  176. mmCGTS_CU4_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  177. mmCGTS_CU4_TA_SQC_CTRL_REG, 0xffffffff, 0x00040007,
  178. mmCGTS_CU4_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  179. mmCGTS_CU4_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  180. mmCGTS_CU5_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  181. mmCGTS_CU5_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  182. mmCGTS_CU5_TA_CTRL_REG, 0xffffffff, 0x00040007,
  183. mmCGTS_CU5_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  184. mmCGTS_CU5_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  185. mmCGTS_CU6_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  186. mmCGTS_CU6_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  187. mmCGTS_CU6_TA_CTRL_REG, 0xffffffff, 0x00040007,
  188. mmCGTS_CU6_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  189. mmCGTS_CU6_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  190. mmCGTS_CU7_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  191. mmCGTS_CU7_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  192. mmCGTS_CU7_TA_CTRL_REG, 0xffffffff, 0x00040007,
  193. mmCGTS_CU7_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  194. mmCGTS_CU7_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  195. mmCGTS_SM_CTRL_REG, 0xffffffff, 0x96e00200,
  196. mmCP_RB_WPTR_POLL_CNTL, 0xffffffff, 0x00900100,
  197. mmRLC_CGCG_CGLS_CTRL, 0xffffffff, 0x0020003c,
  198. mmCP_MEM_SLP_CNTL, 0x00000001, 0x00000001,
  199. };
  200. static const u32 golden_settings_iceland_a11[] =
  201. {
  202. mmCB_HW_CONTROL_3, 0x00000040, 0x00000040,
  203. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  204. mmDB_DEBUG3, 0xc0000000, 0xc0000000,
  205. mmGB_GPU_ID, 0x0000000f, 0x00000000,
  206. mmPA_SC_ENHANCE, 0xffffffff, 0x20000001,
  207. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  208. mmPA_SC_RASTER_CONFIG, 0x3f3fffff, 0x00000002,
  209. mmPA_SC_RASTER_CONFIG_1, 0x0000003f, 0x00000000,
  210. mmTA_CNTL_AUX, 0x000f000f, 0x000b0000,
  211. mmTCC_CTRL, 0x00100000, 0xf31fff7f,
  212. mmTCP_ADDR_CONFIG, 0x000003ff, 0x000000f1,
  213. mmTCP_CHAN_STEER_HI, 0xffffffff, 0x00000000,
  214. mmTCP_CHAN_STEER_LO, 0xffffffff, 0x00000010,
  215. };
  216. static const u32 iceland_golden_common_all[] =
  217. {
  218. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  219. mmPA_SC_RASTER_CONFIG, 0xffffffff, 0x00000002,
  220. mmPA_SC_RASTER_CONFIG_1, 0xffffffff, 0x00000000,
  221. mmGB_ADDR_CONFIG, 0xffffffff, 0x22010001,
  222. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  223. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  224. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00007FBF,
  225. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00007FAF
  226. };
  227. static const u32 iceland_mgcg_cgcg_init[] =
  228. {
  229. mmRLC_CGTT_MGCG_OVERRIDE, 0xffffffff, 0xffffffff,
  230. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  231. mmCB_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  232. mmCGTT_BCI_CLK_CTRL, 0xffffffff, 0x00000100,
  233. mmCGTT_CP_CLK_CTRL, 0xffffffff, 0xc0000100,
  234. mmCGTT_CPC_CLK_CTRL, 0xffffffff, 0xc0000100,
  235. mmCGTT_CPF_CLK_CTRL, 0xffffffff, 0xc0000100,
  236. mmCGTT_GDS_CLK_CTRL, 0xffffffff, 0x00000100,
  237. mmCGTT_IA_CLK_CTRL, 0xffffffff, 0x06000100,
  238. mmCGTT_PA_CLK_CTRL, 0xffffffff, 0x00000100,
  239. mmCGTT_WD_CLK_CTRL, 0xffffffff, 0x06000100,
  240. mmCGTT_PC_CLK_CTRL, 0xffffffff, 0x00000100,
  241. mmCGTT_RLC_CLK_CTRL, 0xffffffff, 0x00000100,
  242. mmCGTT_SC_CLK_CTRL, 0xffffffff, 0x00000100,
  243. mmCGTT_SPI_CLK_CTRL, 0xffffffff, 0x00000100,
  244. mmCGTT_SQ_CLK_CTRL, 0xffffffff, 0x00000100,
  245. mmCGTT_SQG_CLK_CTRL, 0xffffffff, 0x00000100,
  246. mmCGTT_SX_CLK_CTRL0, 0xffffffff, 0x00000100,
  247. mmCGTT_SX_CLK_CTRL1, 0xffffffff, 0x00000100,
  248. mmCGTT_SX_CLK_CTRL2, 0xffffffff, 0x00000100,
  249. mmCGTT_SX_CLK_CTRL3, 0xffffffff, 0x00000100,
  250. mmCGTT_SX_CLK_CTRL4, 0xffffffff, 0x00000100,
  251. mmCGTT_TCI_CLK_CTRL, 0xffffffff, 0xff000100,
  252. mmCGTT_TCP_CLK_CTRL, 0xffffffff, 0x00000100,
  253. mmCGTT_VGT_CLK_CTRL, 0xffffffff, 0x06000100,
  254. mmDB_CGTT_CLK_CTRL_0, 0xffffffff, 0x00000100,
  255. mmTA_CGTT_CTRL, 0xffffffff, 0x00000100,
  256. mmTCA_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  257. mmTCC_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  258. mmTD_CGTT_CTRL, 0xffffffff, 0x00000100,
  259. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  260. mmCGTS_CU0_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  261. mmCGTS_CU0_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  262. mmCGTS_CU0_TA_SQC_CTRL_REG, 0xffffffff, 0x0f840f87,
  263. mmCGTS_CU0_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  264. mmCGTS_CU0_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  265. mmCGTS_CU1_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  266. mmCGTS_CU1_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  267. mmCGTS_CU1_TA_CTRL_REG, 0xffffffff, 0x00040007,
  268. mmCGTS_CU1_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  269. mmCGTS_CU1_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  270. mmCGTS_CU2_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  271. mmCGTS_CU2_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  272. mmCGTS_CU2_TA_CTRL_REG, 0xffffffff, 0x00040007,
  273. mmCGTS_CU2_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  274. mmCGTS_CU2_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  275. mmCGTS_CU3_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  276. mmCGTS_CU3_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  277. mmCGTS_CU3_TA_CTRL_REG, 0xffffffff, 0x00040007,
  278. mmCGTS_CU3_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  279. mmCGTS_CU3_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  280. mmCGTS_CU4_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  281. mmCGTS_CU4_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  282. mmCGTS_CU4_TA_SQC_CTRL_REG, 0xffffffff, 0x0f840f87,
  283. mmCGTS_CU4_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  284. mmCGTS_CU4_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  285. mmCGTS_CU5_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  286. mmCGTS_CU5_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  287. mmCGTS_CU5_TA_CTRL_REG, 0xffffffff, 0x00040007,
  288. mmCGTS_CU5_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  289. mmCGTS_CU5_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  290. mmCGTS_SM_CTRL_REG, 0xffffffff, 0x96e00200,
  291. mmCP_RB_WPTR_POLL_CNTL, 0xffffffff, 0x00900100,
  292. mmRLC_CGCG_CGLS_CTRL, 0xffffffff, 0x0020003c,
  293. };
  294. static const u32 cz_golden_settings_a11[] =
  295. {
  296. mmCB_HW_CONTROL_3, 0x00000040, 0x00000040,
  297. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  298. mmGB_GPU_ID, 0x0000000f, 0x00000000,
  299. mmPA_SC_ENHANCE, 0xffffffff, 0x00000001,
  300. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  301. mmTA_CNTL_AUX, 0x000f000f, 0x00010000,
  302. mmTCP_ADDR_CONFIG, 0x0000000f, 0x000000f3,
  303. mmTCP_CHAN_STEER_LO, 0xffffffff, 0x00001302
  304. };
  305. static const u32 cz_golden_common_all[] =
  306. {
  307. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  308. mmPA_SC_RASTER_CONFIG, 0xffffffff, 0x00000002,
  309. mmPA_SC_RASTER_CONFIG_1, 0xffffffff, 0x00000000,
  310. mmGB_ADDR_CONFIG, 0xffffffff, 0x22010001,
  311. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  312. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  313. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00007FBF,
  314. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00007FAF
  315. };
  316. static const u32 cz_mgcg_cgcg_init[] =
  317. {
  318. mmRLC_CGTT_MGCG_OVERRIDE, 0xffffffff, 0xffffffff,
  319. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  320. mmCB_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  321. mmCGTT_BCI_CLK_CTRL, 0xffffffff, 0x00000100,
  322. mmCGTT_CP_CLK_CTRL, 0xffffffff, 0x00000100,
  323. mmCGTT_CPC_CLK_CTRL, 0xffffffff, 0x00000100,
  324. mmCGTT_CPF_CLK_CTRL, 0xffffffff, 0x00000100,
  325. mmCGTT_GDS_CLK_CTRL, 0xffffffff, 0x00000100,
  326. mmCGTT_IA_CLK_CTRL, 0xffffffff, 0x06000100,
  327. mmCGTT_PA_CLK_CTRL, 0xffffffff, 0x00000100,
  328. mmCGTT_WD_CLK_CTRL, 0xffffffff, 0x06000100,
  329. mmCGTT_PC_CLK_CTRL, 0xffffffff, 0x00000100,
  330. mmCGTT_RLC_CLK_CTRL, 0xffffffff, 0x00000100,
  331. mmCGTT_SC_CLK_CTRL, 0xffffffff, 0x00000100,
  332. mmCGTT_SPI_CLK_CTRL, 0xffffffff, 0x00000100,
  333. mmCGTT_SQ_CLK_CTRL, 0xffffffff, 0x00000100,
  334. mmCGTT_SQG_CLK_CTRL, 0xffffffff, 0x00000100,
  335. mmCGTT_SX_CLK_CTRL0, 0xffffffff, 0x00000100,
  336. mmCGTT_SX_CLK_CTRL1, 0xffffffff, 0x00000100,
  337. mmCGTT_SX_CLK_CTRL2, 0xffffffff, 0x00000100,
  338. mmCGTT_SX_CLK_CTRL3, 0xffffffff, 0x00000100,
  339. mmCGTT_SX_CLK_CTRL4, 0xffffffff, 0x00000100,
  340. mmCGTT_TCI_CLK_CTRL, 0xffffffff, 0x00000100,
  341. mmCGTT_TCP_CLK_CTRL, 0xffffffff, 0x00000100,
  342. mmCGTT_VGT_CLK_CTRL, 0xffffffff, 0x06000100,
  343. mmDB_CGTT_CLK_CTRL_0, 0xffffffff, 0x00000100,
  344. mmTA_CGTT_CTRL, 0xffffffff, 0x00000100,
  345. mmTCA_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  346. mmTCC_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  347. mmTD_CGTT_CTRL, 0xffffffff, 0x00000100,
  348. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  349. mmCGTS_CU0_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  350. mmCGTS_CU0_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  351. mmCGTS_CU0_TA_SQC_CTRL_REG, 0xffffffff, 0x00040007,
  352. mmCGTS_CU0_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  353. mmCGTS_CU0_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  354. mmCGTS_CU1_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  355. mmCGTS_CU1_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  356. mmCGTS_CU1_TA_CTRL_REG, 0xffffffff, 0x00040007,
  357. mmCGTS_CU1_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  358. mmCGTS_CU1_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  359. mmCGTS_CU2_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  360. mmCGTS_CU2_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  361. mmCGTS_CU2_TA_CTRL_REG, 0xffffffff, 0x00040007,
  362. mmCGTS_CU2_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  363. mmCGTS_CU2_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  364. mmCGTS_CU3_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  365. mmCGTS_CU3_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  366. mmCGTS_CU3_TA_CTRL_REG, 0xffffffff, 0x00040007,
  367. mmCGTS_CU3_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  368. mmCGTS_CU3_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  369. mmCGTS_CU4_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  370. mmCGTS_CU4_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  371. mmCGTS_CU4_TA_SQC_CTRL_REG, 0xffffffff, 0x00040007,
  372. mmCGTS_CU4_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  373. mmCGTS_CU4_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  374. mmCGTS_CU5_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  375. mmCGTS_CU5_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  376. mmCGTS_CU5_TA_CTRL_REG, 0xffffffff, 0x00040007,
  377. mmCGTS_CU5_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  378. mmCGTS_CU5_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  379. mmCGTS_CU6_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  380. mmCGTS_CU6_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  381. mmCGTS_CU6_TA_CTRL_REG, 0xffffffff, 0x00040007,
  382. mmCGTS_CU6_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  383. mmCGTS_CU6_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  384. mmCGTS_CU7_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  385. mmCGTS_CU7_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  386. mmCGTS_CU7_TA_CTRL_REG, 0xffffffff, 0x00040007,
  387. mmCGTS_CU7_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  388. mmCGTS_CU7_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  389. mmCGTS_SM_CTRL_REG, 0xffffffff, 0x96e00200,
  390. mmCP_RB_WPTR_POLL_CNTL, 0xffffffff, 0x00900100,
  391. mmRLC_CGCG_CGLS_CTRL, 0xffffffff, 0x0020003f,
  392. mmCP_MEM_SLP_CNTL, 0x00000001, 0x00000001,
  393. };
  394. static void gfx_v8_0_set_ring_funcs(struct amdgpu_device *adev);
  395. static void gfx_v8_0_set_irq_funcs(struct amdgpu_device *adev);
  396. static void gfx_v8_0_set_gds_init(struct amdgpu_device *adev);
  397. static void gfx_v8_0_init_golden_registers(struct amdgpu_device *adev)
  398. {
  399. switch (adev->asic_type) {
  400. case CHIP_TOPAZ:
  401. amdgpu_program_register_sequence(adev,
  402. iceland_mgcg_cgcg_init,
  403. (const u32)ARRAY_SIZE(iceland_mgcg_cgcg_init));
  404. amdgpu_program_register_sequence(adev,
  405. golden_settings_iceland_a11,
  406. (const u32)ARRAY_SIZE(golden_settings_iceland_a11));
  407. amdgpu_program_register_sequence(adev,
  408. iceland_golden_common_all,
  409. (const u32)ARRAY_SIZE(iceland_golden_common_all));
  410. break;
  411. case CHIP_TONGA:
  412. amdgpu_program_register_sequence(adev,
  413. tonga_mgcg_cgcg_init,
  414. (const u32)ARRAY_SIZE(tonga_mgcg_cgcg_init));
  415. amdgpu_program_register_sequence(adev,
  416. golden_settings_tonga_a11,
  417. (const u32)ARRAY_SIZE(golden_settings_tonga_a11));
  418. amdgpu_program_register_sequence(adev,
  419. tonga_golden_common_all,
  420. (const u32)ARRAY_SIZE(tonga_golden_common_all));
  421. break;
  422. case CHIP_CARRIZO:
  423. amdgpu_program_register_sequence(adev,
  424. cz_mgcg_cgcg_init,
  425. (const u32)ARRAY_SIZE(cz_mgcg_cgcg_init));
  426. amdgpu_program_register_sequence(adev,
  427. cz_golden_settings_a11,
  428. (const u32)ARRAY_SIZE(cz_golden_settings_a11));
  429. amdgpu_program_register_sequence(adev,
  430. cz_golden_common_all,
  431. (const u32)ARRAY_SIZE(cz_golden_common_all));
  432. break;
  433. default:
  434. break;
  435. }
  436. }
  437. static void gfx_v8_0_scratch_init(struct amdgpu_device *adev)
  438. {
  439. int i;
  440. adev->gfx.scratch.num_reg = 7;
  441. adev->gfx.scratch.reg_base = mmSCRATCH_REG0;
  442. for (i = 0; i < adev->gfx.scratch.num_reg; i++) {
  443. adev->gfx.scratch.free[i] = true;
  444. adev->gfx.scratch.reg[i] = adev->gfx.scratch.reg_base + i;
  445. }
  446. }
  447. static int gfx_v8_0_ring_test_ring(struct amdgpu_ring *ring)
  448. {
  449. struct amdgpu_device *adev = ring->adev;
  450. uint32_t scratch;
  451. uint32_t tmp = 0;
  452. unsigned i;
  453. int r;
  454. r = amdgpu_gfx_scratch_get(adev, &scratch);
  455. if (r) {
  456. DRM_ERROR("amdgpu: cp failed to get scratch reg (%d).\n", r);
  457. return r;
  458. }
  459. WREG32(scratch, 0xCAFEDEAD);
  460. r = amdgpu_ring_lock(ring, 3);
  461. if (r) {
  462. DRM_ERROR("amdgpu: cp failed to lock ring %d (%d).\n",
  463. ring->idx, r);
  464. amdgpu_gfx_scratch_free(adev, scratch);
  465. return r;
  466. }
  467. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_UCONFIG_REG, 1));
  468. amdgpu_ring_write(ring, (scratch - PACKET3_SET_UCONFIG_REG_START));
  469. amdgpu_ring_write(ring, 0xDEADBEEF);
  470. amdgpu_ring_unlock_commit(ring);
  471. for (i = 0; i < adev->usec_timeout; i++) {
  472. tmp = RREG32(scratch);
  473. if (tmp == 0xDEADBEEF)
  474. break;
  475. DRM_UDELAY(1);
  476. }
  477. if (i < adev->usec_timeout) {
  478. DRM_INFO("ring test on %d succeeded in %d usecs\n",
  479. ring->idx, i);
  480. } else {
  481. DRM_ERROR("amdgpu: ring %d test failed (scratch(0x%04X)=0x%08X)\n",
  482. ring->idx, scratch, tmp);
  483. r = -EINVAL;
  484. }
  485. amdgpu_gfx_scratch_free(adev, scratch);
  486. return r;
  487. }
  488. static int gfx_v8_0_ring_test_ib(struct amdgpu_ring *ring)
  489. {
  490. struct amdgpu_device *adev = ring->adev;
  491. struct amdgpu_ib ib;
  492. uint32_t scratch;
  493. uint32_t tmp = 0;
  494. unsigned i;
  495. int r;
  496. r = amdgpu_gfx_scratch_get(adev, &scratch);
  497. if (r) {
  498. DRM_ERROR("amdgpu: failed to get scratch reg (%d).\n", r);
  499. return r;
  500. }
  501. WREG32(scratch, 0xCAFEDEAD);
  502. r = amdgpu_ib_get(ring, NULL, 256, &ib);
  503. if (r) {
  504. DRM_ERROR("amdgpu: failed to get ib (%d).\n", r);
  505. amdgpu_gfx_scratch_free(adev, scratch);
  506. return r;
  507. }
  508. ib.ptr[0] = PACKET3(PACKET3_SET_UCONFIG_REG, 1);
  509. ib.ptr[1] = ((scratch - PACKET3_SET_UCONFIG_REG_START));
  510. ib.ptr[2] = 0xDEADBEEF;
  511. ib.length_dw = 3;
  512. r = amdgpu_ib_schedule(adev, 1, &ib, AMDGPU_FENCE_OWNER_UNDEFINED);
  513. if (r) {
  514. amdgpu_gfx_scratch_free(adev, scratch);
  515. amdgpu_ib_free(adev, &ib);
  516. DRM_ERROR("amdgpu: failed to schedule ib (%d).\n", r);
  517. return r;
  518. }
  519. r = amdgpu_fence_wait(ib.fence, false);
  520. if (r) {
  521. DRM_ERROR("amdgpu: fence wait failed (%d).\n", r);
  522. amdgpu_gfx_scratch_free(adev, scratch);
  523. amdgpu_ib_free(adev, &ib);
  524. return r;
  525. }
  526. for (i = 0; i < adev->usec_timeout; i++) {
  527. tmp = RREG32(scratch);
  528. if (tmp == 0xDEADBEEF)
  529. break;
  530. DRM_UDELAY(1);
  531. }
  532. if (i < adev->usec_timeout) {
  533. DRM_INFO("ib test on ring %d succeeded in %u usecs\n",
  534. ib.fence->ring->idx, i);
  535. } else {
  536. DRM_ERROR("amdgpu: ib test failed (scratch(0x%04X)=0x%08X)\n",
  537. scratch, tmp);
  538. r = -EINVAL;
  539. }
  540. amdgpu_gfx_scratch_free(adev, scratch);
  541. amdgpu_ib_free(adev, &ib);
  542. return r;
  543. }
  544. static int gfx_v8_0_init_microcode(struct amdgpu_device *adev)
  545. {
  546. const char *chip_name;
  547. char fw_name[30];
  548. int err;
  549. struct amdgpu_firmware_info *info = NULL;
  550. const struct common_firmware_header *header = NULL;
  551. DRM_DEBUG("\n");
  552. switch (adev->asic_type) {
  553. case CHIP_TOPAZ:
  554. chip_name = "topaz";
  555. break;
  556. case CHIP_TONGA:
  557. chip_name = "tonga";
  558. break;
  559. case CHIP_CARRIZO:
  560. chip_name = "carrizo";
  561. break;
  562. default:
  563. BUG();
  564. }
  565. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_pfp.bin", chip_name);
  566. err = request_firmware(&adev->gfx.pfp_fw, fw_name, adev->dev);
  567. if (err)
  568. goto out;
  569. err = amdgpu_ucode_validate(adev->gfx.pfp_fw);
  570. if (err)
  571. goto out;
  572. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_me.bin", chip_name);
  573. err = request_firmware(&adev->gfx.me_fw, fw_name, adev->dev);
  574. if (err)
  575. goto out;
  576. err = amdgpu_ucode_validate(adev->gfx.me_fw);
  577. if (err)
  578. goto out;
  579. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_ce.bin", chip_name);
  580. err = request_firmware(&adev->gfx.ce_fw, fw_name, adev->dev);
  581. if (err)
  582. goto out;
  583. err = amdgpu_ucode_validate(adev->gfx.ce_fw);
  584. if (err)
  585. goto out;
  586. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_rlc.bin", chip_name);
  587. err = request_firmware(&adev->gfx.rlc_fw, fw_name, adev->dev);
  588. if (err)
  589. goto out;
  590. err = amdgpu_ucode_validate(adev->gfx.rlc_fw);
  591. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_mec.bin", chip_name);
  592. err = request_firmware(&adev->gfx.mec_fw, fw_name, adev->dev);
  593. if (err)
  594. goto out;
  595. err = amdgpu_ucode_validate(adev->gfx.mec_fw);
  596. if (err)
  597. goto out;
  598. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_mec2.bin", chip_name);
  599. err = request_firmware(&adev->gfx.mec2_fw, fw_name, adev->dev);
  600. if (!err) {
  601. err = amdgpu_ucode_validate(adev->gfx.mec2_fw);
  602. if (err)
  603. goto out;
  604. } else {
  605. err = 0;
  606. adev->gfx.mec2_fw = NULL;
  607. }
  608. if (adev->firmware.smu_load) {
  609. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_PFP];
  610. info->ucode_id = AMDGPU_UCODE_ID_CP_PFP;
  611. info->fw = adev->gfx.pfp_fw;
  612. header = (const struct common_firmware_header *)info->fw->data;
  613. adev->firmware.fw_size +=
  614. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  615. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_ME];
  616. info->ucode_id = AMDGPU_UCODE_ID_CP_ME;
  617. info->fw = adev->gfx.me_fw;
  618. header = (const struct common_firmware_header *)info->fw->data;
  619. adev->firmware.fw_size +=
  620. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  621. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_CE];
  622. info->ucode_id = AMDGPU_UCODE_ID_CP_CE;
  623. info->fw = adev->gfx.ce_fw;
  624. header = (const struct common_firmware_header *)info->fw->data;
  625. adev->firmware.fw_size +=
  626. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  627. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_RLC_G];
  628. info->ucode_id = AMDGPU_UCODE_ID_RLC_G;
  629. info->fw = adev->gfx.rlc_fw;
  630. header = (const struct common_firmware_header *)info->fw->data;
  631. adev->firmware.fw_size +=
  632. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  633. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_MEC1];
  634. info->ucode_id = AMDGPU_UCODE_ID_CP_MEC1;
  635. info->fw = adev->gfx.mec_fw;
  636. header = (const struct common_firmware_header *)info->fw->data;
  637. adev->firmware.fw_size +=
  638. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  639. if (adev->gfx.mec2_fw) {
  640. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_MEC2];
  641. info->ucode_id = AMDGPU_UCODE_ID_CP_MEC2;
  642. info->fw = adev->gfx.mec2_fw;
  643. header = (const struct common_firmware_header *)info->fw->data;
  644. adev->firmware.fw_size +=
  645. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  646. }
  647. }
  648. out:
  649. if (err) {
  650. dev_err(adev->dev,
  651. "gfx8: Failed to load firmware \"%s\"\n",
  652. fw_name);
  653. release_firmware(adev->gfx.pfp_fw);
  654. adev->gfx.pfp_fw = NULL;
  655. release_firmware(adev->gfx.me_fw);
  656. adev->gfx.me_fw = NULL;
  657. release_firmware(adev->gfx.ce_fw);
  658. adev->gfx.ce_fw = NULL;
  659. release_firmware(adev->gfx.rlc_fw);
  660. adev->gfx.rlc_fw = NULL;
  661. release_firmware(adev->gfx.mec_fw);
  662. adev->gfx.mec_fw = NULL;
  663. release_firmware(adev->gfx.mec2_fw);
  664. adev->gfx.mec2_fw = NULL;
  665. }
  666. return err;
  667. }
  668. static void gfx_v8_0_mec_fini(struct amdgpu_device *adev)
  669. {
  670. int r;
  671. if (adev->gfx.mec.hpd_eop_obj) {
  672. r = amdgpu_bo_reserve(adev->gfx.mec.hpd_eop_obj, false);
  673. if (unlikely(r != 0))
  674. dev_warn(adev->dev, "(%d) reserve HPD EOP bo failed\n", r);
  675. amdgpu_bo_unpin(adev->gfx.mec.hpd_eop_obj);
  676. amdgpu_bo_unreserve(adev->gfx.mec.hpd_eop_obj);
  677. amdgpu_bo_unref(&adev->gfx.mec.hpd_eop_obj);
  678. adev->gfx.mec.hpd_eop_obj = NULL;
  679. }
  680. }
  681. #define MEC_HPD_SIZE 2048
  682. static int gfx_v8_0_mec_init(struct amdgpu_device *adev)
  683. {
  684. int r;
  685. u32 *hpd;
  686. /*
  687. * we assign only 1 pipe because all other pipes will
  688. * be handled by KFD
  689. */
  690. adev->gfx.mec.num_mec = 1;
  691. adev->gfx.mec.num_pipe = 1;
  692. adev->gfx.mec.num_queue = adev->gfx.mec.num_mec * adev->gfx.mec.num_pipe * 8;
  693. if (adev->gfx.mec.hpd_eop_obj == NULL) {
  694. r = amdgpu_bo_create(adev,
  695. adev->gfx.mec.num_mec *adev->gfx.mec.num_pipe * MEC_HPD_SIZE * 2,
  696. PAGE_SIZE, true,
  697. AMDGPU_GEM_DOMAIN_GTT, 0, NULL,
  698. &adev->gfx.mec.hpd_eop_obj);
  699. if (r) {
  700. dev_warn(adev->dev, "(%d) create HDP EOP bo failed\n", r);
  701. return r;
  702. }
  703. }
  704. r = amdgpu_bo_reserve(adev->gfx.mec.hpd_eop_obj, false);
  705. if (unlikely(r != 0)) {
  706. gfx_v8_0_mec_fini(adev);
  707. return r;
  708. }
  709. r = amdgpu_bo_pin(adev->gfx.mec.hpd_eop_obj, AMDGPU_GEM_DOMAIN_GTT,
  710. &adev->gfx.mec.hpd_eop_gpu_addr);
  711. if (r) {
  712. dev_warn(adev->dev, "(%d) pin HDP EOP bo failed\n", r);
  713. gfx_v8_0_mec_fini(adev);
  714. return r;
  715. }
  716. r = amdgpu_bo_kmap(adev->gfx.mec.hpd_eop_obj, (void **)&hpd);
  717. if (r) {
  718. dev_warn(adev->dev, "(%d) map HDP EOP bo failed\n", r);
  719. gfx_v8_0_mec_fini(adev);
  720. return r;
  721. }
  722. memset(hpd, 0, adev->gfx.mec.num_mec *adev->gfx.mec.num_pipe * MEC_HPD_SIZE * 2);
  723. amdgpu_bo_kunmap(adev->gfx.mec.hpd_eop_obj);
  724. amdgpu_bo_unreserve(adev->gfx.mec.hpd_eop_obj);
  725. return 0;
  726. }
  727. static int gfx_v8_0_sw_init(void *handle)
  728. {
  729. int i, r;
  730. struct amdgpu_ring *ring;
  731. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  732. /* EOP Event */
  733. r = amdgpu_irq_add_id(adev, 181, &adev->gfx.eop_irq);
  734. if (r)
  735. return r;
  736. /* Privileged reg */
  737. r = amdgpu_irq_add_id(adev, 184, &adev->gfx.priv_reg_irq);
  738. if (r)
  739. return r;
  740. /* Privileged inst */
  741. r = amdgpu_irq_add_id(adev, 185, &adev->gfx.priv_inst_irq);
  742. if (r)
  743. return r;
  744. adev->gfx.gfx_current_status = AMDGPU_GFX_NORMAL_MODE;
  745. gfx_v8_0_scratch_init(adev);
  746. r = gfx_v8_0_init_microcode(adev);
  747. if (r) {
  748. DRM_ERROR("Failed to load gfx firmware!\n");
  749. return r;
  750. }
  751. r = gfx_v8_0_mec_init(adev);
  752. if (r) {
  753. DRM_ERROR("Failed to init MEC BOs!\n");
  754. return r;
  755. }
  756. r = amdgpu_wb_get(adev, &adev->gfx.ce_sync_offs);
  757. if (r) {
  758. DRM_ERROR("(%d) gfx.ce_sync_offs wb alloc failed\n", r);
  759. return r;
  760. }
  761. /* set up the gfx ring */
  762. for (i = 0; i < adev->gfx.num_gfx_rings; i++) {
  763. ring = &adev->gfx.gfx_ring[i];
  764. ring->ring_obj = NULL;
  765. sprintf(ring->name, "gfx");
  766. /* no gfx doorbells on iceland */
  767. if (adev->asic_type != CHIP_TOPAZ) {
  768. ring->use_doorbell = true;
  769. ring->doorbell_index = AMDGPU_DOORBELL_GFX_RING0;
  770. }
  771. r = amdgpu_ring_init(adev, ring, 1024 * 1024,
  772. PACKET3(PACKET3_NOP, 0x3FFF), 0xf,
  773. &adev->gfx.eop_irq, AMDGPU_CP_IRQ_GFX_EOP,
  774. AMDGPU_RING_TYPE_GFX);
  775. if (r)
  776. return r;
  777. }
  778. /* set up the compute queues */
  779. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  780. unsigned irq_type;
  781. /* max 32 queues per MEC */
  782. if ((i >= 32) || (i >= AMDGPU_MAX_COMPUTE_RINGS)) {
  783. DRM_ERROR("Too many (%d) compute rings!\n", i);
  784. break;
  785. }
  786. ring = &adev->gfx.compute_ring[i];
  787. ring->ring_obj = NULL;
  788. ring->use_doorbell = true;
  789. ring->doorbell_index = AMDGPU_DOORBELL_MEC_RING0 + i;
  790. ring->me = 1; /* first MEC */
  791. ring->pipe = i / 8;
  792. ring->queue = i % 8;
  793. sprintf(ring->name, "comp %d.%d.%d", ring->me, ring->pipe, ring->queue);
  794. irq_type = AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE0_EOP + ring->pipe;
  795. /* type-2 packets are deprecated on MEC, use type-3 instead */
  796. r = amdgpu_ring_init(adev, ring, 1024 * 1024,
  797. PACKET3(PACKET3_NOP, 0x3FFF), 0xf,
  798. &adev->gfx.eop_irq, irq_type,
  799. AMDGPU_RING_TYPE_COMPUTE);
  800. if (r)
  801. return r;
  802. }
  803. /* reserve GDS, GWS and OA resource for gfx */
  804. r = amdgpu_bo_create(adev, adev->gds.mem.gfx_partition_size,
  805. PAGE_SIZE, true,
  806. AMDGPU_GEM_DOMAIN_GDS, 0,
  807. NULL, &adev->gds.gds_gfx_bo);
  808. if (r)
  809. return r;
  810. r = amdgpu_bo_create(adev, adev->gds.gws.gfx_partition_size,
  811. PAGE_SIZE, true,
  812. AMDGPU_GEM_DOMAIN_GWS, 0,
  813. NULL, &adev->gds.gws_gfx_bo);
  814. if (r)
  815. return r;
  816. r = amdgpu_bo_create(adev, adev->gds.oa.gfx_partition_size,
  817. PAGE_SIZE, true,
  818. AMDGPU_GEM_DOMAIN_OA, 0,
  819. NULL, &adev->gds.oa_gfx_bo);
  820. if (r)
  821. return r;
  822. adev->gfx.ce_ram_size = 0x8000;
  823. return 0;
  824. }
  825. static int gfx_v8_0_sw_fini(void *handle)
  826. {
  827. int i;
  828. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  829. amdgpu_bo_unref(&adev->gds.oa_gfx_bo);
  830. amdgpu_bo_unref(&adev->gds.gws_gfx_bo);
  831. amdgpu_bo_unref(&adev->gds.gds_gfx_bo);
  832. for (i = 0; i < adev->gfx.num_gfx_rings; i++)
  833. amdgpu_ring_fini(&adev->gfx.gfx_ring[i]);
  834. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  835. amdgpu_ring_fini(&adev->gfx.compute_ring[i]);
  836. amdgpu_wb_free(adev, adev->gfx.ce_sync_offs);
  837. gfx_v8_0_mec_fini(adev);
  838. return 0;
  839. }
  840. static void gfx_v8_0_tiling_mode_table_init(struct amdgpu_device *adev)
  841. {
  842. const u32 num_tile_mode_states = 32;
  843. const u32 num_secondary_tile_mode_states = 16;
  844. u32 reg_offset, gb_tile_moden, split_equal_to_row_size;
  845. switch (adev->gfx.config.mem_row_size_in_kb) {
  846. case 1:
  847. split_equal_to_row_size = ADDR_SURF_TILE_SPLIT_1KB;
  848. break;
  849. case 2:
  850. default:
  851. split_equal_to_row_size = ADDR_SURF_TILE_SPLIT_2KB;
  852. break;
  853. case 4:
  854. split_equal_to_row_size = ADDR_SURF_TILE_SPLIT_4KB;
  855. break;
  856. }
  857. switch (adev->asic_type) {
  858. case CHIP_TOPAZ:
  859. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++) {
  860. switch (reg_offset) {
  861. case 0:
  862. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  863. PIPE_CONFIG(ADDR_SURF_P2) |
  864. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  865. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  866. break;
  867. case 1:
  868. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  869. PIPE_CONFIG(ADDR_SURF_P2) |
  870. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  871. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  872. break;
  873. case 2:
  874. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  875. PIPE_CONFIG(ADDR_SURF_P2) |
  876. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  877. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  878. break;
  879. case 3:
  880. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  881. PIPE_CONFIG(ADDR_SURF_P2) |
  882. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  883. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  884. break;
  885. case 4:
  886. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  887. PIPE_CONFIG(ADDR_SURF_P2) |
  888. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  889. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  890. break;
  891. case 5:
  892. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  893. PIPE_CONFIG(ADDR_SURF_P2) |
  894. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  895. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  896. break;
  897. case 6:
  898. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  899. PIPE_CONFIG(ADDR_SURF_P2) |
  900. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  901. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  902. break;
  903. case 8:
  904. gb_tile_moden = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  905. PIPE_CONFIG(ADDR_SURF_P2));
  906. break;
  907. case 9:
  908. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  909. PIPE_CONFIG(ADDR_SURF_P2) |
  910. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  911. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  912. break;
  913. case 10:
  914. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  915. PIPE_CONFIG(ADDR_SURF_P2) |
  916. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  917. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  918. break;
  919. case 11:
  920. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  921. PIPE_CONFIG(ADDR_SURF_P2) |
  922. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  923. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  924. break;
  925. case 13:
  926. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  927. PIPE_CONFIG(ADDR_SURF_P2) |
  928. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  929. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  930. break;
  931. case 14:
  932. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  933. PIPE_CONFIG(ADDR_SURF_P2) |
  934. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  935. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  936. break;
  937. case 15:
  938. gb_tile_moden = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  939. PIPE_CONFIG(ADDR_SURF_P2) |
  940. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  941. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  942. break;
  943. case 16:
  944. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  945. PIPE_CONFIG(ADDR_SURF_P2) |
  946. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  947. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  948. break;
  949. case 18:
  950. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  951. PIPE_CONFIG(ADDR_SURF_P2) |
  952. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  953. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  954. break;
  955. case 19:
  956. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  957. PIPE_CONFIG(ADDR_SURF_P2) |
  958. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  959. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  960. break;
  961. case 20:
  962. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  963. PIPE_CONFIG(ADDR_SURF_P2) |
  964. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  965. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  966. break;
  967. case 21:
  968. gb_tile_moden = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  969. PIPE_CONFIG(ADDR_SURF_P2) |
  970. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  971. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  972. break;
  973. case 22:
  974. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  975. PIPE_CONFIG(ADDR_SURF_P2) |
  976. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  977. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  978. break;
  979. case 24:
  980. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  981. PIPE_CONFIG(ADDR_SURF_P2) |
  982. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  983. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  984. break;
  985. case 25:
  986. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  987. PIPE_CONFIG(ADDR_SURF_P2) |
  988. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  989. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  990. break;
  991. case 26:
  992. gb_tile_moden = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  993. PIPE_CONFIG(ADDR_SURF_P2) |
  994. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  995. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  996. break;
  997. case 27:
  998. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  999. PIPE_CONFIG(ADDR_SURF_P2) |
  1000. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  1001. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1002. break;
  1003. case 28:
  1004. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1005. PIPE_CONFIG(ADDR_SURF_P2) |
  1006. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  1007. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1008. break;
  1009. case 29:
  1010. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1011. PIPE_CONFIG(ADDR_SURF_P2) |
  1012. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  1013. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1014. break;
  1015. case 7:
  1016. case 12:
  1017. case 17:
  1018. case 23:
  1019. /* unused idx */
  1020. continue;
  1021. default:
  1022. gb_tile_moden = 0;
  1023. break;
  1024. };
  1025. adev->gfx.config.tile_mode_array[reg_offset] = gb_tile_moden;
  1026. WREG32(mmGB_TILE_MODE0 + reg_offset, gb_tile_moden);
  1027. }
  1028. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++) {
  1029. switch (reg_offset) {
  1030. case 0:
  1031. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  1032. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1033. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1034. NUM_BANKS(ADDR_SURF_8_BANK));
  1035. break;
  1036. case 1:
  1037. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  1038. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1039. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1040. NUM_BANKS(ADDR_SURF_8_BANK));
  1041. break;
  1042. case 2:
  1043. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  1044. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1045. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1046. NUM_BANKS(ADDR_SURF_8_BANK));
  1047. break;
  1048. case 3:
  1049. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1050. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1051. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1052. NUM_BANKS(ADDR_SURF_8_BANK));
  1053. break;
  1054. case 4:
  1055. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1056. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1057. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1058. NUM_BANKS(ADDR_SURF_8_BANK));
  1059. break;
  1060. case 5:
  1061. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1062. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1063. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1064. NUM_BANKS(ADDR_SURF_8_BANK));
  1065. break;
  1066. case 6:
  1067. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1068. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1069. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1070. NUM_BANKS(ADDR_SURF_8_BANK));
  1071. break;
  1072. case 8:
  1073. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  1074. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  1075. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1076. NUM_BANKS(ADDR_SURF_16_BANK));
  1077. break;
  1078. case 9:
  1079. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  1080. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1081. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1082. NUM_BANKS(ADDR_SURF_16_BANK));
  1083. break;
  1084. case 10:
  1085. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  1086. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1087. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1088. NUM_BANKS(ADDR_SURF_16_BANK));
  1089. break;
  1090. case 11:
  1091. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  1092. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1093. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1094. NUM_BANKS(ADDR_SURF_16_BANK));
  1095. break;
  1096. case 12:
  1097. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1098. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1099. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1100. NUM_BANKS(ADDR_SURF_16_BANK));
  1101. break;
  1102. case 13:
  1103. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1104. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1105. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1106. NUM_BANKS(ADDR_SURF_16_BANK));
  1107. break;
  1108. case 14:
  1109. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1110. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1111. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1112. NUM_BANKS(ADDR_SURF_8_BANK));
  1113. break;
  1114. case 7:
  1115. /* unused idx */
  1116. continue;
  1117. default:
  1118. gb_tile_moden = 0;
  1119. break;
  1120. };
  1121. adev->gfx.config.macrotile_mode_array[reg_offset] = gb_tile_moden;
  1122. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, gb_tile_moden);
  1123. }
  1124. case CHIP_TONGA:
  1125. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++) {
  1126. switch (reg_offset) {
  1127. case 0:
  1128. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1129. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1130. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  1131. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1132. break;
  1133. case 1:
  1134. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1135. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1136. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  1137. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1138. break;
  1139. case 2:
  1140. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1141. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1142. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  1143. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1144. break;
  1145. case 3:
  1146. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1147. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1148. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  1149. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1150. break;
  1151. case 4:
  1152. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1153. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1154. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  1155. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1156. break;
  1157. case 5:
  1158. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1159. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1160. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  1161. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1162. break;
  1163. case 6:
  1164. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1165. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1166. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  1167. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1168. break;
  1169. case 7:
  1170. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1171. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1172. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  1173. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1174. break;
  1175. case 8:
  1176. gb_tile_moden = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  1177. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16));
  1178. break;
  1179. case 9:
  1180. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1181. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1182. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1183. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1184. break;
  1185. case 10:
  1186. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1187. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1188. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1189. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1190. break;
  1191. case 11:
  1192. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1193. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1194. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1195. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1196. break;
  1197. case 12:
  1198. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1199. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1200. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1201. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1202. break;
  1203. case 13:
  1204. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1205. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1206. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1207. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1208. break;
  1209. case 14:
  1210. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1211. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1212. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1213. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1214. break;
  1215. case 15:
  1216. gb_tile_moden = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  1217. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1218. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1219. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1220. break;
  1221. case 16:
  1222. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1223. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1224. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1225. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1226. break;
  1227. case 17:
  1228. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1229. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1230. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1231. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1232. break;
  1233. case 18:
  1234. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  1235. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1236. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1237. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1238. break;
  1239. case 19:
  1240. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  1241. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1242. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1243. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1244. break;
  1245. case 20:
  1246. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  1247. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1248. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1249. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1250. break;
  1251. case 21:
  1252. gb_tile_moden = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  1253. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1254. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1255. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1256. break;
  1257. case 22:
  1258. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  1259. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1260. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1261. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1262. break;
  1263. case 23:
  1264. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  1265. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1266. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1267. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1268. break;
  1269. case 24:
  1270. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  1271. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1272. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1273. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1274. break;
  1275. case 25:
  1276. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  1277. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1278. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1279. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1280. break;
  1281. case 26:
  1282. gb_tile_moden = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  1283. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1284. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1285. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1286. break;
  1287. case 27:
  1288. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1289. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1290. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  1291. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1292. break;
  1293. case 28:
  1294. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1295. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1296. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  1297. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1298. break;
  1299. case 29:
  1300. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1301. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1302. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  1303. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1304. break;
  1305. case 30:
  1306. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1307. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1308. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  1309. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1310. break;
  1311. default:
  1312. gb_tile_moden = 0;
  1313. break;
  1314. };
  1315. adev->gfx.config.tile_mode_array[reg_offset] = gb_tile_moden;
  1316. WREG32(mmGB_TILE_MODE0 + reg_offset, gb_tile_moden);
  1317. }
  1318. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++) {
  1319. switch (reg_offset) {
  1320. case 0:
  1321. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1322. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1323. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1324. NUM_BANKS(ADDR_SURF_16_BANK));
  1325. break;
  1326. case 1:
  1327. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1328. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1329. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1330. NUM_BANKS(ADDR_SURF_16_BANK));
  1331. break;
  1332. case 2:
  1333. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1334. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1335. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1336. NUM_BANKS(ADDR_SURF_16_BANK));
  1337. break;
  1338. case 3:
  1339. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1340. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1341. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1342. NUM_BANKS(ADDR_SURF_16_BANK));
  1343. break;
  1344. case 4:
  1345. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1346. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1347. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1348. NUM_BANKS(ADDR_SURF_16_BANK));
  1349. break;
  1350. case 5:
  1351. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1352. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1353. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  1354. NUM_BANKS(ADDR_SURF_16_BANK));
  1355. break;
  1356. case 6:
  1357. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1358. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1359. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  1360. NUM_BANKS(ADDR_SURF_16_BANK));
  1361. break;
  1362. case 8:
  1363. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1364. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  1365. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1366. NUM_BANKS(ADDR_SURF_16_BANK));
  1367. break;
  1368. case 9:
  1369. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1370. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1371. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1372. NUM_BANKS(ADDR_SURF_16_BANK));
  1373. break;
  1374. case 10:
  1375. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1376. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1377. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1378. NUM_BANKS(ADDR_SURF_16_BANK));
  1379. break;
  1380. case 11:
  1381. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1382. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1383. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1384. NUM_BANKS(ADDR_SURF_16_BANK));
  1385. break;
  1386. case 12:
  1387. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1388. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1389. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  1390. NUM_BANKS(ADDR_SURF_8_BANK));
  1391. break;
  1392. case 13:
  1393. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1394. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1395. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  1396. NUM_BANKS(ADDR_SURF_4_BANK));
  1397. break;
  1398. case 14:
  1399. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1400. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1401. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  1402. NUM_BANKS(ADDR_SURF_4_BANK));
  1403. break;
  1404. case 7:
  1405. /* unused idx */
  1406. continue;
  1407. default:
  1408. gb_tile_moden = 0;
  1409. break;
  1410. };
  1411. adev->gfx.config.macrotile_mode_array[reg_offset] = gb_tile_moden;
  1412. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, gb_tile_moden);
  1413. }
  1414. break;
  1415. case CHIP_CARRIZO:
  1416. default:
  1417. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++) {
  1418. switch (reg_offset) {
  1419. case 0:
  1420. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1421. PIPE_CONFIG(ADDR_SURF_P2) |
  1422. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  1423. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1424. break;
  1425. case 1:
  1426. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1427. PIPE_CONFIG(ADDR_SURF_P2) |
  1428. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  1429. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1430. break;
  1431. case 2:
  1432. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1433. PIPE_CONFIG(ADDR_SURF_P2) |
  1434. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  1435. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1436. break;
  1437. case 3:
  1438. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1439. PIPE_CONFIG(ADDR_SURF_P2) |
  1440. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  1441. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1442. break;
  1443. case 4:
  1444. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1445. PIPE_CONFIG(ADDR_SURF_P2) |
  1446. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  1447. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1448. break;
  1449. case 5:
  1450. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1451. PIPE_CONFIG(ADDR_SURF_P2) |
  1452. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  1453. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1454. break;
  1455. case 6:
  1456. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1457. PIPE_CONFIG(ADDR_SURF_P2) |
  1458. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  1459. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1460. break;
  1461. case 8:
  1462. gb_tile_moden = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  1463. PIPE_CONFIG(ADDR_SURF_P2));
  1464. break;
  1465. case 9:
  1466. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1467. PIPE_CONFIG(ADDR_SURF_P2) |
  1468. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1469. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1470. break;
  1471. case 10:
  1472. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1473. PIPE_CONFIG(ADDR_SURF_P2) |
  1474. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1475. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1476. break;
  1477. case 11:
  1478. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1479. PIPE_CONFIG(ADDR_SURF_P2) |
  1480. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1481. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1482. break;
  1483. case 13:
  1484. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1485. PIPE_CONFIG(ADDR_SURF_P2) |
  1486. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1487. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1488. break;
  1489. case 14:
  1490. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1491. PIPE_CONFIG(ADDR_SURF_P2) |
  1492. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1493. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1494. break;
  1495. case 15:
  1496. gb_tile_moden = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  1497. PIPE_CONFIG(ADDR_SURF_P2) |
  1498. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1499. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1500. break;
  1501. case 16:
  1502. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1503. PIPE_CONFIG(ADDR_SURF_P2) |
  1504. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1505. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1506. break;
  1507. case 18:
  1508. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  1509. PIPE_CONFIG(ADDR_SURF_P2) |
  1510. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1511. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1512. break;
  1513. case 19:
  1514. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  1515. PIPE_CONFIG(ADDR_SURF_P2) |
  1516. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1517. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1518. break;
  1519. case 20:
  1520. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  1521. PIPE_CONFIG(ADDR_SURF_P2) |
  1522. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1523. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1524. break;
  1525. case 21:
  1526. gb_tile_moden = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  1527. PIPE_CONFIG(ADDR_SURF_P2) |
  1528. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1529. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1530. break;
  1531. case 22:
  1532. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  1533. PIPE_CONFIG(ADDR_SURF_P2) |
  1534. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1535. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1536. break;
  1537. case 24:
  1538. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  1539. PIPE_CONFIG(ADDR_SURF_P2) |
  1540. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1541. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1542. break;
  1543. case 25:
  1544. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  1545. PIPE_CONFIG(ADDR_SURF_P2) |
  1546. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1547. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1548. break;
  1549. case 26:
  1550. gb_tile_moden = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  1551. PIPE_CONFIG(ADDR_SURF_P2) |
  1552. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1553. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1554. break;
  1555. case 27:
  1556. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1557. PIPE_CONFIG(ADDR_SURF_P2) |
  1558. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  1559. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1560. break;
  1561. case 28:
  1562. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1563. PIPE_CONFIG(ADDR_SURF_P2) |
  1564. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  1565. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1566. break;
  1567. case 29:
  1568. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1569. PIPE_CONFIG(ADDR_SURF_P2) |
  1570. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  1571. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1572. break;
  1573. case 7:
  1574. case 12:
  1575. case 17:
  1576. case 23:
  1577. /* unused idx */
  1578. continue;
  1579. default:
  1580. gb_tile_moden = 0;
  1581. break;
  1582. };
  1583. adev->gfx.config.tile_mode_array[reg_offset] = gb_tile_moden;
  1584. WREG32(mmGB_TILE_MODE0 + reg_offset, gb_tile_moden);
  1585. }
  1586. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++) {
  1587. switch (reg_offset) {
  1588. case 0:
  1589. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1590. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1591. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1592. NUM_BANKS(ADDR_SURF_8_BANK));
  1593. break;
  1594. case 1:
  1595. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1596. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1597. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1598. NUM_BANKS(ADDR_SURF_8_BANK));
  1599. break;
  1600. case 2:
  1601. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1602. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1603. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1604. NUM_BANKS(ADDR_SURF_8_BANK));
  1605. break;
  1606. case 3:
  1607. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1608. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1609. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1610. NUM_BANKS(ADDR_SURF_8_BANK));
  1611. break;
  1612. case 4:
  1613. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1614. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1615. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1616. NUM_BANKS(ADDR_SURF_8_BANK));
  1617. break;
  1618. case 5:
  1619. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1620. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1621. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1622. NUM_BANKS(ADDR_SURF_8_BANK));
  1623. break;
  1624. case 6:
  1625. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1626. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1627. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1628. NUM_BANKS(ADDR_SURF_8_BANK));
  1629. break;
  1630. case 8:
  1631. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  1632. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  1633. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1634. NUM_BANKS(ADDR_SURF_16_BANK));
  1635. break;
  1636. case 9:
  1637. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  1638. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1639. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1640. NUM_BANKS(ADDR_SURF_16_BANK));
  1641. break;
  1642. case 10:
  1643. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  1644. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1645. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1646. NUM_BANKS(ADDR_SURF_16_BANK));
  1647. break;
  1648. case 11:
  1649. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  1650. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1651. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1652. NUM_BANKS(ADDR_SURF_16_BANK));
  1653. break;
  1654. case 12:
  1655. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1656. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1657. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1658. NUM_BANKS(ADDR_SURF_16_BANK));
  1659. break;
  1660. case 13:
  1661. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1662. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1663. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1664. NUM_BANKS(ADDR_SURF_16_BANK));
  1665. break;
  1666. case 14:
  1667. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1668. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1669. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1670. NUM_BANKS(ADDR_SURF_8_BANK));
  1671. break;
  1672. case 7:
  1673. /* unused idx */
  1674. continue;
  1675. default:
  1676. gb_tile_moden = 0;
  1677. break;
  1678. };
  1679. adev->gfx.config.macrotile_mode_array[reg_offset] = gb_tile_moden;
  1680. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, gb_tile_moden);
  1681. }
  1682. }
  1683. }
  1684. static u32 gfx_v8_0_create_bitmask(u32 bit_width)
  1685. {
  1686. u32 i, mask = 0;
  1687. for (i = 0; i < bit_width; i++) {
  1688. mask <<= 1;
  1689. mask |= 1;
  1690. }
  1691. return mask;
  1692. }
  1693. void gfx_v8_0_select_se_sh(struct amdgpu_device *adev, u32 se_num, u32 sh_num)
  1694. {
  1695. u32 data = REG_SET_FIELD(0, GRBM_GFX_INDEX, INSTANCE_BROADCAST_WRITES, 1);
  1696. if ((se_num == 0xffffffff) && (sh_num == 0xffffffff)) {
  1697. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SH_BROADCAST_WRITES, 1);
  1698. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SE_BROADCAST_WRITES, 1);
  1699. } else if (se_num == 0xffffffff) {
  1700. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SH_INDEX, sh_num);
  1701. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SE_BROADCAST_WRITES, 1);
  1702. } else if (sh_num == 0xffffffff) {
  1703. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SH_BROADCAST_WRITES, 1);
  1704. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SE_INDEX, se_num);
  1705. } else {
  1706. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SH_INDEX, sh_num);
  1707. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SE_INDEX, se_num);
  1708. }
  1709. WREG32(mmGRBM_GFX_INDEX, data);
  1710. }
  1711. static u32 gfx_v8_0_get_rb_disabled(struct amdgpu_device *adev,
  1712. u32 max_rb_num_per_se,
  1713. u32 sh_per_se)
  1714. {
  1715. u32 data, mask;
  1716. data = RREG32(mmCC_RB_BACKEND_DISABLE);
  1717. if (data & 1)
  1718. data &= CC_RB_BACKEND_DISABLE__BACKEND_DISABLE_MASK;
  1719. else
  1720. data = 0;
  1721. data |= RREG32(mmGC_USER_RB_BACKEND_DISABLE);
  1722. data >>= GC_USER_RB_BACKEND_DISABLE__BACKEND_DISABLE__SHIFT;
  1723. mask = gfx_v8_0_create_bitmask(max_rb_num_per_se / sh_per_se);
  1724. return data & mask;
  1725. }
  1726. static void gfx_v8_0_setup_rb(struct amdgpu_device *adev,
  1727. u32 se_num, u32 sh_per_se,
  1728. u32 max_rb_num_per_se)
  1729. {
  1730. int i, j;
  1731. u32 data, mask;
  1732. u32 disabled_rbs = 0;
  1733. u32 enabled_rbs = 0;
  1734. mutex_lock(&adev->grbm_idx_mutex);
  1735. for (i = 0; i < se_num; i++) {
  1736. for (j = 0; j < sh_per_se; j++) {
  1737. gfx_v8_0_select_se_sh(adev, i, j);
  1738. data = gfx_v8_0_get_rb_disabled(adev,
  1739. max_rb_num_per_se, sh_per_se);
  1740. disabled_rbs |= data << ((i * sh_per_se + j) *
  1741. RB_BITMAP_WIDTH_PER_SH);
  1742. }
  1743. }
  1744. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff);
  1745. mutex_unlock(&adev->grbm_idx_mutex);
  1746. mask = 1;
  1747. for (i = 0; i < max_rb_num_per_se * se_num; i++) {
  1748. if (!(disabled_rbs & mask))
  1749. enabled_rbs |= mask;
  1750. mask <<= 1;
  1751. }
  1752. adev->gfx.config.backend_enable_mask = enabled_rbs;
  1753. mutex_lock(&adev->grbm_idx_mutex);
  1754. for (i = 0; i < se_num; i++) {
  1755. gfx_v8_0_select_se_sh(adev, i, 0xffffffff);
  1756. data = 0;
  1757. for (j = 0; j < sh_per_se; j++) {
  1758. switch (enabled_rbs & 3) {
  1759. case 0:
  1760. if (j == 0)
  1761. data |= (RASTER_CONFIG_RB_MAP_3 <<
  1762. PA_SC_RASTER_CONFIG__PKR_MAP__SHIFT);
  1763. else
  1764. data |= (RASTER_CONFIG_RB_MAP_0 <<
  1765. PA_SC_RASTER_CONFIG__PKR_MAP__SHIFT);
  1766. break;
  1767. case 1:
  1768. data |= (RASTER_CONFIG_RB_MAP_0 <<
  1769. (i * sh_per_se + j) * 2);
  1770. break;
  1771. case 2:
  1772. data |= (RASTER_CONFIG_RB_MAP_3 <<
  1773. (i * sh_per_se + j) * 2);
  1774. break;
  1775. case 3:
  1776. default:
  1777. data |= (RASTER_CONFIG_RB_MAP_2 <<
  1778. (i * sh_per_se + j) * 2);
  1779. break;
  1780. }
  1781. enabled_rbs >>= 2;
  1782. }
  1783. WREG32(mmPA_SC_RASTER_CONFIG, data);
  1784. }
  1785. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff);
  1786. mutex_unlock(&adev->grbm_idx_mutex);
  1787. }
  1788. static void gfx_v8_0_gpu_init(struct amdgpu_device *adev)
  1789. {
  1790. u32 gb_addr_config;
  1791. u32 mc_shared_chmap, mc_arb_ramcfg;
  1792. u32 dimm00_addr_map, dimm01_addr_map, dimm10_addr_map, dimm11_addr_map;
  1793. u32 tmp;
  1794. int i;
  1795. switch (adev->asic_type) {
  1796. case CHIP_TOPAZ:
  1797. adev->gfx.config.max_shader_engines = 1;
  1798. adev->gfx.config.max_tile_pipes = 2;
  1799. adev->gfx.config.max_cu_per_sh = 6;
  1800. adev->gfx.config.max_sh_per_se = 1;
  1801. adev->gfx.config.max_backends_per_se = 2;
  1802. adev->gfx.config.max_texture_channel_caches = 2;
  1803. adev->gfx.config.max_gprs = 256;
  1804. adev->gfx.config.max_gs_threads = 32;
  1805. adev->gfx.config.max_hw_contexts = 8;
  1806. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1807. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1808. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1809. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1810. gb_addr_config = TOPAZ_GB_ADDR_CONFIG_GOLDEN;
  1811. break;
  1812. case CHIP_TONGA:
  1813. adev->gfx.config.max_shader_engines = 4;
  1814. adev->gfx.config.max_tile_pipes = 8;
  1815. adev->gfx.config.max_cu_per_sh = 8;
  1816. adev->gfx.config.max_sh_per_se = 1;
  1817. adev->gfx.config.max_backends_per_se = 2;
  1818. adev->gfx.config.max_texture_channel_caches = 8;
  1819. adev->gfx.config.max_gprs = 256;
  1820. adev->gfx.config.max_gs_threads = 32;
  1821. adev->gfx.config.max_hw_contexts = 8;
  1822. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1823. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1824. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1825. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1826. gb_addr_config = TONGA_GB_ADDR_CONFIG_GOLDEN;
  1827. break;
  1828. case CHIP_CARRIZO:
  1829. adev->gfx.config.max_shader_engines = 1;
  1830. adev->gfx.config.max_tile_pipes = 2;
  1831. adev->gfx.config.max_sh_per_se = 1;
  1832. switch (adev->pdev->revision) {
  1833. case 0xc4:
  1834. case 0x84:
  1835. case 0xc8:
  1836. case 0xcc:
  1837. /* B10 */
  1838. adev->gfx.config.max_cu_per_sh = 8;
  1839. adev->gfx.config.max_backends_per_se = 2;
  1840. break;
  1841. case 0xc5:
  1842. case 0x81:
  1843. case 0x85:
  1844. case 0xc9:
  1845. case 0xcd:
  1846. /* B8 */
  1847. adev->gfx.config.max_cu_per_sh = 6;
  1848. adev->gfx.config.max_backends_per_se = 2;
  1849. break;
  1850. case 0xc6:
  1851. case 0xca:
  1852. case 0xce:
  1853. /* B6 */
  1854. adev->gfx.config.max_cu_per_sh = 6;
  1855. adev->gfx.config.max_backends_per_se = 2;
  1856. break;
  1857. case 0xc7:
  1858. case 0x87:
  1859. case 0xcb:
  1860. default:
  1861. /* B4 */
  1862. adev->gfx.config.max_cu_per_sh = 4;
  1863. adev->gfx.config.max_backends_per_se = 1;
  1864. break;
  1865. }
  1866. adev->gfx.config.max_texture_channel_caches = 2;
  1867. adev->gfx.config.max_gprs = 256;
  1868. adev->gfx.config.max_gs_threads = 32;
  1869. adev->gfx.config.max_hw_contexts = 8;
  1870. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1871. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1872. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1873. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1874. gb_addr_config = CARRIZO_GB_ADDR_CONFIG_GOLDEN;
  1875. break;
  1876. default:
  1877. adev->gfx.config.max_shader_engines = 2;
  1878. adev->gfx.config.max_tile_pipes = 4;
  1879. adev->gfx.config.max_cu_per_sh = 2;
  1880. adev->gfx.config.max_sh_per_se = 1;
  1881. adev->gfx.config.max_backends_per_se = 2;
  1882. adev->gfx.config.max_texture_channel_caches = 4;
  1883. adev->gfx.config.max_gprs = 256;
  1884. adev->gfx.config.max_gs_threads = 32;
  1885. adev->gfx.config.max_hw_contexts = 8;
  1886. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1887. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1888. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1889. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1890. gb_addr_config = TONGA_GB_ADDR_CONFIG_GOLDEN;
  1891. break;
  1892. }
  1893. tmp = RREG32(mmGRBM_CNTL);
  1894. tmp = REG_SET_FIELD(tmp, GRBM_CNTL, READ_TIMEOUT, 0xff);
  1895. WREG32(mmGRBM_CNTL, tmp);
  1896. mc_shared_chmap = RREG32(mmMC_SHARED_CHMAP);
  1897. adev->gfx.config.mc_arb_ramcfg = RREG32(mmMC_ARB_RAMCFG);
  1898. mc_arb_ramcfg = adev->gfx.config.mc_arb_ramcfg;
  1899. adev->gfx.config.num_tile_pipes = adev->gfx.config.max_tile_pipes;
  1900. adev->gfx.config.mem_max_burst_length_bytes = 256;
  1901. if (adev->flags & AMDGPU_IS_APU) {
  1902. /* Get memory bank mapping mode. */
  1903. tmp = RREG32(mmMC_FUS_DRAM0_BANK_ADDR_MAPPING);
  1904. dimm00_addr_map = REG_GET_FIELD(tmp, MC_FUS_DRAM0_BANK_ADDR_MAPPING, DIMM0ADDRMAP);
  1905. dimm01_addr_map = REG_GET_FIELD(tmp, MC_FUS_DRAM0_BANK_ADDR_MAPPING, DIMM1ADDRMAP);
  1906. tmp = RREG32(mmMC_FUS_DRAM1_BANK_ADDR_MAPPING);
  1907. dimm10_addr_map = REG_GET_FIELD(tmp, MC_FUS_DRAM1_BANK_ADDR_MAPPING, DIMM0ADDRMAP);
  1908. dimm11_addr_map = REG_GET_FIELD(tmp, MC_FUS_DRAM1_BANK_ADDR_MAPPING, DIMM1ADDRMAP);
  1909. /* Validate settings in case only one DIMM installed. */
  1910. if ((dimm00_addr_map == 0) || (dimm00_addr_map == 3) || (dimm00_addr_map == 4) || (dimm00_addr_map > 12))
  1911. dimm00_addr_map = 0;
  1912. if ((dimm01_addr_map == 0) || (dimm01_addr_map == 3) || (dimm01_addr_map == 4) || (dimm01_addr_map > 12))
  1913. dimm01_addr_map = 0;
  1914. if ((dimm10_addr_map == 0) || (dimm10_addr_map == 3) || (dimm10_addr_map == 4) || (dimm10_addr_map > 12))
  1915. dimm10_addr_map = 0;
  1916. if ((dimm11_addr_map == 0) || (dimm11_addr_map == 3) || (dimm11_addr_map == 4) || (dimm11_addr_map > 12))
  1917. dimm11_addr_map = 0;
  1918. /* If DIMM Addr map is 8GB, ROW size should be 2KB. Otherwise 1KB. */
  1919. /* If ROW size(DIMM1) != ROW size(DMIMM0), ROW size should be larger one. */
  1920. if ((dimm00_addr_map == 11) || (dimm01_addr_map == 11) || (dimm10_addr_map == 11) || (dimm11_addr_map == 11))
  1921. adev->gfx.config.mem_row_size_in_kb = 2;
  1922. else
  1923. adev->gfx.config.mem_row_size_in_kb = 1;
  1924. } else {
  1925. tmp = REG_GET_FIELD(mc_arb_ramcfg, MC_ARB_RAMCFG, NOOFCOLS);
  1926. adev->gfx.config.mem_row_size_in_kb = (4 * (1 << (8 + tmp))) / 1024;
  1927. if (adev->gfx.config.mem_row_size_in_kb > 4)
  1928. adev->gfx.config.mem_row_size_in_kb = 4;
  1929. }
  1930. adev->gfx.config.shader_engine_tile_size = 32;
  1931. adev->gfx.config.num_gpus = 1;
  1932. adev->gfx.config.multi_gpu_tile_size = 64;
  1933. /* fix up row size */
  1934. switch (adev->gfx.config.mem_row_size_in_kb) {
  1935. case 1:
  1936. default:
  1937. gb_addr_config = REG_SET_FIELD(gb_addr_config, GB_ADDR_CONFIG, ROW_SIZE, 0);
  1938. break;
  1939. case 2:
  1940. gb_addr_config = REG_SET_FIELD(gb_addr_config, GB_ADDR_CONFIG, ROW_SIZE, 1);
  1941. break;
  1942. case 4:
  1943. gb_addr_config = REG_SET_FIELD(gb_addr_config, GB_ADDR_CONFIG, ROW_SIZE, 2);
  1944. break;
  1945. }
  1946. adev->gfx.config.gb_addr_config = gb_addr_config;
  1947. WREG32(mmGB_ADDR_CONFIG, gb_addr_config);
  1948. WREG32(mmHDP_ADDR_CONFIG, gb_addr_config);
  1949. WREG32(mmDMIF_ADDR_CALC, gb_addr_config);
  1950. WREG32(mmSDMA0_TILING_CONFIG + SDMA0_REGISTER_OFFSET,
  1951. gb_addr_config & 0x70);
  1952. WREG32(mmSDMA0_TILING_CONFIG + SDMA1_REGISTER_OFFSET,
  1953. gb_addr_config & 0x70);
  1954. WREG32(mmUVD_UDEC_ADDR_CONFIG, gb_addr_config);
  1955. WREG32(mmUVD_UDEC_DB_ADDR_CONFIG, gb_addr_config);
  1956. WREG32(mmUVD_UDEC_DBW_ADDR_CONFIG, gb_addr_config);
  1957. gfx_v8_0_tiling_mode_table_init(adev);
  1958. gfx_v8_0_setup_rb(adev, adev->gfx.config.max_shader_engines,
  1959. adev->gfx.config.max_sh_per_se,
  1960. adev->gfx.config.max_backends_per_se);
  1961. /* XXX SH_MEM regs */
  1962. /* where to put LDS, scratch, GPUVM in FSA64 space */
  1963. mutex_lock(&adev->srbm_mutex);
  1964. for (i = 0; i < 16; i++) {
  1965. vi_srbm_select(adev, 0, 0, 0, i);
  1966. /* CP and shaders */
  1967. if (i == 0) {
  1968. tmp = REG_SET_FIELD(0, SH_MEM_CONFIG, DEFAULT_MTYPE, MTYPE_UC);
  1969. tmp = REG_SET_FIELD(tmp, SH_MEM_CONFIG, APE1_MTYPE, MTYPE_UC);
  1970. tmp = REG_SET_FIELD(tmp, SH_MEM_CONFIG, ALIGNMENT_MODE,
  1971. SH_MEM_ALIGNMENT_MODE_UNALIGNED);
  1972. WREG32(mmSH_MEM_CONFIG, tmp);
  1973. } else {
  1974. tmp = REG_SET_FIELD(0, SH_MEM_CONFIG, DEFAULT_MTYPE, MTYPE_NC);
  1975. tmp = REG_SET_FIELD(tmp, SH_MEM_CONFIG, APE1_MTYPE, MTYPE_NC);
  1976. tmp = REG_SET_FIELD(tmp, SH_MEM_CONFIG, ALIGNMENT_MODE,
  1977. SH_MEM_ALIGNMENT_MODE_UNALIGNED);
  1978. WREG32(mmSH_MEM_CONFIG, tmp);
  1979. }
  1980. WREG32(mmSH_MEM_APE1_BASE, 1);
  1981. WREG32(mmSH_MEM_APE1_LIMIT, 0);
  1982. WREG32(mmSH_MEM_BASES, 0);
  1983. }
  1984. vi_srbm_select(adev, 0, 0, 0, 0);
  1985. mutex_unlock(&adev->srbm_mutex);
  1986. mutex_lock(&adev->grbm_idx_mutex);
  1987. /*
  1988. * making sure that the following register writes will be broadcasted
  1989. * to all the shaders
  1990. */
  1991. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff);
  1992. WREG32(mmPA_SC_FIFO_SIZE,
  1993. (adev->gfx.config.sc_prim_fifo_size_frontend <<
  1994. PA_SC_FIFO_SIZE__SC_FRONTEND_PRIM_FIFO_SIZE__SHIFT) |
  1995. (adev->gfx.config.sc_prim_fifo_size_backend <<
  1996. PA_SC_FIFO_SIZE__SC_BACKEND_PRIM_FIFO_SIZE__SHIFT) |
  1997. (adev->gfx.config.sc_hiz_tile_fifo_size <<
  1998. PA_SC_FIFO_SIZE__SC_HIZ_TILE_FIFO_SIZE__SHIFT) |
  1999. (adev->gfx.config.sc_earlyz_tile_fifo_size <<
  2000. PA_SC_FIFO_SIZE__SC_EARLYZ_TILE_FIFO_SIZE__SHIFT));
  2001. mutex_unlock(&adev->grbm_idx_mutex);
  2002. }
  2003. static void gfx_v8_0_wait_for_rlc_serdes(struct amdgpu_device *adev)
  2004. {
  2005. u32 i, j, k;
  2006. u32 mask;
  2007. mutex_lock(&adev->grbm_idx_mutex);
  2008. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  2009. for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
  2010. gfx_v8_0_select_se_sh(adev, i, j);
  2011. for (k = 0; k < adev->usec_timeout; k++) {
  2012. if (RREG32(mmRLC_SERDES_CU_MASTER_BUSY) == 0)
  2013. break;
  2014. udelay(1);
  2015. }
  2016. }
  2017. }
  2018. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff);
  2019. mutex_unlock(&adev->grbm_idx_mutex);
  2020. mask = RLC_SERDES_NONCU_MASTER_BUSY__SE_MASTER_BUSY_MASK |
  2021. RLC_SERDES_NONCU_MASTER_BUSY__GC_MASTER_BUSY_MASK |
  2022. RLC_SERDES_NONCU_MASTER_BUSY__TC0_MASTER_BUSY_MASK |
  2023. RLC_SERDES_NONCU_MASTER_BUSY__TC1_MASTER_BUSY_MASK;
  2024. for (k = 0; k < adev->usec_timeout; k++) {
  2025. if ((RREG32(mmRLC_SERDES_NONCU_MASTER_BUSY) & mask) == 0)
  2026. break;
  2027. udelay(1);
  2028. }
  2029. }
  2030. static void gfx_v8_0_enable_gui_idle_interrupt(struct amdgpu_device *adev,
  2031. bool enable)
  2032. {
  2033. u32 tmp = RREG32(mmCP_INT_CNTL_RING0);
  2034. if (enable) {
  2035. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, CNTX_BUSY_INT_ENABLE, 1);
  2036. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, CNTX_EMPTY_INT_ENABLE, 1);
  2037. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, CMP_BUSY_INT_ENABLE, 1);
  2038. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, GFX_IDLE_INT_ENABLE, 1);
  2039. } else {
  2040. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, CNTX_BUSY_INT_ENABLE, 0);
  2041. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, CNTX_EMPTY_INT_ENABLE, 0);
  2042. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, CMP_BUSY_INT_ENABLE, 0);
  2043. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, GFX_IDLE_INT_ENABLE, 0);
  2044. }
  2045. WREG32(mmCP_INT_CNTL_RING0, tmp);
  2046. }
  2047. void gfx_v8_0_rlc_stop(struct amdgpu_device *adev)
  2048. {
  2049. u32 tmp = RREG32(mmRLC_CNTL);
  2050. tmp = REG_SET_FIELD(tmp, RLC_CNTL, RLC_ENABLE_F32, 0);
  2051. WREG32(mmRLC_CNTL, tmp);
  2052. gfx_v8_0_enable_gui_idle_interrupt(adev, false);
  2053. gfx_v8_0_wait_for_rlc_serdes(adev);
  2054. }
  2055. static void gfx_v8_0_rlc_reset(struct amdgpu_device *adev)
  2056. {
  2057. u32 tmp = RREG32(mmGRBM_SOFT_RESET);
  2058. tmp = REG_SET_FIELD(tmp, GRBM_SOFT_RESET, SOFT_RESET_RLC, 1);
  2059. WREG32(mmGRBM_SOFT_RESET, tmp);
  2060. udelay(50);
  2061. tmp = REG_SET_FIELD(tmp, GRBM_SOFT_RESET, SOFT_RESET_RLC, 0);
  2062. WREG32(mmGRBM_SOFT_RESET, tmp);
  2063. udelay(50);
  2064. }
  2065. static void gfx_v8_0_rlc_start(struct amdgpu_device *adev)
  2066. {
  2067. u32 tmp = RREG32(mmRLC_CNTL);
  2068. tmp = REG_SET_FIELD(tmp, RLC_CNTL, RLC_ENABLE_F32, 1);
  2069. WREG32(mmRLC_CNTL, tmp);
  2070. /* carrizo do enable cp interrupt after cp inited */
  2071. if (adev->asic_type != CHIP_CARRIZO)
  2072. gfx_v8_0_enable_gui_idle_interrupt(adev, true);
  2073. udelay(50);
  2074. }
  2075. static int gfx_v8_0_rlc_load_microcode(struct amdgpu_device *adev)
  2076. {
  2077. const struct rlc_firmware_header_v2_0 *hdr;
  2078. const __le32 *fw_data;
  2079. unsigned i, fw_size;
  2080. if (!adev->gfx.rlc_fw)
  2081. return -EINVAL;
  2082. hdr = (const struct rlc_firmware_header_v2_0 *)adev->gfx.rlc_fw->data;
  2083. amdgpu_ucode_print_rlc_hdr(&hdr->header);
  2084. adev->gfx.rlc_fw_version = le32_to_cpu(hdr->header.ucode_version);
  2085. fw_data = (const __le32 *)(adev->gfx.rlc_fw->data +
  2086. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  2087. fw_size = le32_to_cpu(hdr->header.ucode_size_bytes) / 4;
  2088. WREG32(mmRLC_GPM_UCODE_ADDR, 0);
  2089. for (i = 0; i < fw_size; i++)
  2090. WREG32(mmRLC_GPM_UCODE_DATA, le32_to_cpup(fw_data++));
  2091. WREG32(mmRLC_GPM_UCODE_ADDR, adev->gfx.rlc_fw_version);
  2092. return 0;
  2093. }
  2094. static int gfx_v8_0_rlc_resume(struct amdgpu_device *adev)
  2095. {
  2096. int r;
  2097. gfx_v8_0_rlc_stop(adev);
  2098. /* disable CG */
  2099. WREG32(mmRLC_CGCG_CGLS_CTRL, 0);
  2100. /* disable PG */
  2101. WREG32(mmRLC_PG_CNTL, 0);
  2102. gfx_v8_0_rlc_reset(adev);
  2103. if (!adev->firmware.smu_load) {
  2104. /* legacy rlc firmware loading */
  2105. r = gfx_v8_0_rlc_load_microcode(adev);
  2106. if (r)
  2107. return r;
  2108. } else {
  2109. r = adev->smu.smumgr_funcs->check_fw_load_finish(adev,
  2110. AMDGPU_UCODE_ID_RLC_G);
  2111. if (r)
  2112. return -EINVAL;
  2113. }
  2114. gfx_v8_0_rlc_start(adev);
  2115. return 0;
  2116. }
  2117. static void gfx_v8_0_cp_gfx_enable(struct amdgpu_device *adev, bool enable)
  2118. {
  2119. int i;
  2120. u32 tmp = RREG32(mmCP_ME_CNTL);
  2121. if (enable) {
  2122. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, ME_HALT, 0);
  2123. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, PFP_HALT, 0);
  2124. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, CE_HALT, 0);
  2125. } else {
  2126. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, ME_HALT, 1);
  2127. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, PFP_HALT, 1);
  2128. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, CE_HALT, 1);
  2129. for (i = 0; i < adev->gfx.num_gfx_rings; i++)
  2130. adev->gfx.gfx_ring[i].ready = false;
  2131. }
  2132. WREG32(mmCP_ME_CNTL, tmp);
  2133. udelay(50);
  2134. }
  2135. static int gfx_v8_0_cp_gfx_load_microcode(struct amdgpu_device *adev)
  2136. {
  2137. const struct gfx_firmware_header_v1_0 *pfp_hdr;
  2138. const struct gfx_firmware_header_v1_0 *ce_hdr;
  2139. const struct gfx_firmware_header_v1_0 *me_hdr;
  2140. const __le32 *fw_data;
  2141. unsigned i, fw_size;
  2142. if (!adev->gfx.me_fw || !adev->gfx.pfp_fw || !adev->gfx.ce_fw)
  2143. return -EINVAL;
  2144. pfp_hdr = (const struct gfx_firmware_header_v1_0 *)
  2145. adev->gfx.pfp_fw->data;
  2146. ce_hdr = (const struct gfx_firmware_header_v1_0 *)
  2147. adev->gfx.ce_fw->data;
  2148. me_hdr = (const struct gfx_firmware_header_v1_0 *)
  2149. adev->gfx.me_fw->data;
  2150. amdgpu_ucode_print_gfx_hdr(&pfp_hdr->header);
  2151. amdgpu_ucode_print_gfx_hdr(&ce_hdr->header);
  2152. amdgpu_ucode_print_gfx_hdr(&me_hdr->header);
  2153. adev->gfx.pfp_fw_version = le32_to_cpu(pfp_hdr->header.ucode_version);
  2154. adev->gfx.ce_fw_version = le32_to_cpu(ce_hdr->header.ucode_version);
  2155. adev->gfx.me_fw_version = le32_to_cpu(me_hdr->header.ucode_version);
  2156. adev->gfx.me_feature_version = le32_to_cpu(me_hdr->ucode_feature_version);
  2157. adev->gfx.ce_feature_version = le32_to_cpu(ce_hdr->ucode_feature_version);
  2158. adev->gfx.pfp_feature_version = le32_to_cpu(pfp_hdr->ucode_feature_version);
  2159. gfx_v8_0_cp_gfx_enable(adev, false);
  2160. /* PFP */
  2161. fw_data = (const __le32 *)
  2162. (adev->gfx.pfp_fw->data +
  2163. le32_to_cpu(pfp_hdr->header.ucode_array_offset_bytes));
  2164. fw_size = le32_to_cpu(pfp_hdr->header.ucode_size_bytes) / 4;
  2165. WREG32(mmCP_PFP_UCODE_ADDR, 0);
  2166. for (i = 0; i < fw_size; i++)
  2167. WREG32(mmCP_PFP_UCODE_DATA, le32_to_cpup(fw_data++));
  2168. WREG32(mmCP_PFP_UCODE_ADDR, adev->gfx.pfp_fw_version);
  2169. /* CE */
  2170. fw_data = (const __le32 *)
  2171. (adev->gfx.ce_fw->data +
  2172. le32_to_cpu(ce_hdr->header.ucode_array_offset_bytes));
  2173. fw_size = le32_to_cpu(ce_hdr->header.ucode_size_bytes) / 4;
  2174. WREG32(mmCP_CE_UCODE_ADDR, 0);
  2175. for (i = 0; i < fw_size; i++)
  2176. WREG32(mmCP_CE_UCODE_DATA, le32_to_cpup(fw_data++));
  2177. WREG32(mmCP_CE_UCODE_ADDR, adev->gfx.ce_fw_version);
  2178. /* ME */
  2179. fw_data = (const __le32 *)
  2180. (adev->gfx.me_fw->data +
  2181. le32_to_cpu(me_hdr->header.ucode_array_offset_bytes));
  2182. fw_size = le32_to_cpu(me_hdr->header.ucode_size_bytes) / 4;
  2183. WREG32(mmCP_ME_RAM_WADDR, 0);
  2184. for (i = 0; i < fw_size; i++)
  2185. WREG32(mmCP_ME_RAM_DATA, le32_to_cpup(fw_data++));
  2186. WREG32(mmCP_ME_RAM_WADDR, adev->gfx.me_fw_version);
  2187. return 0;
  2188. }
  2189. static u32 gfx_v8_0_get_csb_size(struct amdgpu_device *adev)
  2190. {
  2191. u32 count = 0;
  2192. const struct cs_section_def *sect = NULL;
  2193. const struct cs_extent_def *ext = NULL;
  2194. /* begin clear state */
  2195. count += 2;
  2196. /* context control state */
  2197. count += 3;
  2198. for (sect = vi_cs_data; sect->section != NULL; ++sect) {
  2199. for (ext = sect->section; ext->extent != NULL; ++ext) {
  2200. if (sect->id == SECT_CONTEXT)
  2201. count += 2 + ext->reg_count;
  2202. else
  2203. return 0;
  2204. }
  2205. }
  2206. /* pa_sc_raster_config/pa_sc_raster_config1 */
  2207. count += 4;
  2208. /* end clear state */
  2209. count += 2;
  2210. /* clear state */
  2211. count += 2;
  2212. return count;
  2213. }
  2214. static int gfx_v8_0_cp_gfx_start(struct amdgpu_device *adev)
  2215. {
  2216. struct amdgpu_ring *ring = &adev->gfx.gfx_ring[0];
  2217. const struct cs_section_def *sect = NULL;
  2218. const struct cs_extent_def *ext = NULL;
  2219. int r, i;
  2220. /* init the CP */
  2221. WREG32(mmCP_MAX_CONTEXT, adev->gfx.config.max_hw_contexts - 1);
  2222. WREG32(mmCP_ENDIAN_SWAP, 0);
  2223. WREG32(mmCP_DEVICE_ID, 1);
  2224. gfx_v8_0_cp_gfx_enable(adev, true);
  2225. r = amdgpu_ring_lock(ring, gfx_v8_0_get_csb_size(adev) + 4);
  2226. if (r) {
  2227. DRM_ERROR("amdgpu: cp failed to lock ring (%d).\n", r);
  2228. return r;
  2229. }
  2230. /* clear state buffer */
  2231. amdgpu_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  2232. amdgpu_ring_write(ring, PACKET3_PREAMBLE_BEGIN_CLEAR_STATE);
  2233. amdgpu_ring_write(ring, PACKET3(PACKET3_CONTEXT_CONTROL, 1));
  2234. amdgpu_ring_write(ring, 0x80000000);
  2235. amdgpu_ring_write(ring, 0x80000000);
  2236. for (sect = vi_cs_data; sect->section != NULL; ++sect) {
  2237. for (ext = sect->section; ext->extent != NULL; ++ext) {
  2238. if (sect->id == SECT_CONTEXT) {
  2239. amdgpu_ring_write(ring,
  2240. PACKET3(PACKET3_SET_CONTEXT_REG,
  2241. ext->reg_count));
  2242. amdgpu_ring_write(ring,
  2243. ext->reg_index - PACKET3_SET_CONTEXT_REG_START);
  2244. for (i = 0; i < ext->reg_count; i++)
  2245. amdgpu_ring_write(ring, ext->extent[i]);
  2246. }
  2247. }
  2248. }
  2249. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_CONTEXT_REG, 2));
  2250. amdgpu_ring_write(ring, mmPA_SC_RASTER_CONFIG - PACKET3_SET_CONTEXT_REG_START);
  2251. switch (adev->asic_type) {
  2252. case CHIP_TONGA:
  2253. amdgpu_ring_write(ring, 0x16000012);
  2254. amdgpu_ring_write(ring, 0x0000002A);
  2255. break;
  2256. case CHIP_TOPAZ:
  2257. case CHIP_CARRIZO:
  2258. amdgpu_ring_write(ring, 0x00000002);
  2259. amdgpu_ring_write(ring, 0x00000000);
  2260. break;
  2261. default:
  2262. BUG();
  2263. }
  2264. amdgpu_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  2265. amdgpu_ring_write(ring, PACKET3_PREAMBLE_END_CLEAR_STATE);
  2266. amdgpu_ring_write(ring, PACKET3(PACKET3_CLEAR_STATE, 0));
  2267. amdgpu_ring_write(ring, 0);
  2268. /* init the CE partitions */
  2269. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_BASE, 2));
  2270. amdgpu_ring_write(ring, PACKET3_BASE_INDEX(CE_PARTITION_BASE));
  2271. amdgpu_ring_write(ring, 0x8000);
  2272. amdgpu_ring_write(ring, 0x8000);
  2273. amdgpu_ring_unlock_commit(ring);
  2274. return 0;
  2275. }
  2276. static int gfx_v8_0_cp_gfx_resume(struct amdgpu_device *adev)
  2277. {
  2278. struct amdgpu_ring *ring;
  2279. u32 tmp;
  2280. u32 rb_bufsz;
  2281. u64 rb_addr, rptr_addr;
  2282. int r;
  2283. /* Set the write pointer delay */
  2284. WREG32(mmCP_RB_WPTR_DELAY, 0);
  2285. /* set the RB to use vmid 0 */
  2286. WREG32(mmCP_RB_VMID, 0);
  2287. /* Set ring buffer size */
  2288. ring = &adev->gfx.gfx_ring[0];
  2289. rb_bufsz = order_base_2(ring->ring_size / 8);
  2290. tmp = REG_SET_FIELD(0, CP_RB0_CNTL, RB_BUFSZ, rb_bufsz);
  2291. tmp = REG_SET_FIELD(tmp, CP_RB0_CNTL, RB_BLKSZ, rb_bufsz - 2);
  2292. tmp = REG_SET_FIELD(tmp, CP_RB0_CNTL, MTYPE, 3);
  2293. tmp = REG_SET_FIELD(tmp, CP_RB0_CNTL, MIN_IB_AVAILSZ, 1);
  2294. #ifdef __BIG_ENDIAN
  2295. tmp = REG_SET_FIELD(tmp, CP_RB0_CNTL, BUF_SWAP, 1);
  2296. #endif
  2297. WREG32(mmCP_RB0_CNTL, tmp);
  2298. /* Initialize the ring buffer's read and write pointers */
  2299. WREG32(mmCP_RB0_CNTL, tmp | CP_RB0_CNTL__RB_RPTR_WR_ENA_MASK);
  2300. ring->wptr = 0;
  2301. WREG32(mmCP_RB0_WPTR, ring->wptr);
  2302. /* set the wb address wether it's enabled or not */
  2303. rptr_addr = adev->wb.gpu_addr + (ring->rptr_offs * 4);
  2304. WREG32(mmCP_RB0_RPTR_ADDR, lower_32_bits(rptr_addr));
  2305. WREG32(mmCP_RB0_RPTR_ADDR_HI, upper_32_bits(rptr_addr) & 0xFF);
  2306. mdelay(1);
  2307. WREG32(mmCP_RB0_CNTL, tmp);
  2308. rb_addr = ring->gpu_addr >> 8;
  2309. WREG32(mmCP_RB0_BASE, rb_addr);
  2310. WREG32(mmCP_RB0_BASE_HI, upper_32_bits(rb_addr));
  2311. /* no gfx doorbells on iceland */
  2312. if (adev->asic_type != CHIP_TOPAZ) {
  2313. tmp = RREG32(mmCP_RB_DOORBELL_CONTROL);
  2314. if (ring->use_doorbell) {
  2315. tmp = REG_SET_FIELD(tmp, CP_RB_DOORBELL_CONTROL,
  2316. DOORBELL_OFFSET, ring->doorbell_index);
  2317. tmp = REG_SET_FIELD(tmp, CP_RB_DOORBELL_CONTROL,
  2318. DOORBELL_EN, 1);
  2319. } else {
  2320. tmp = REG_SET_FIELD(tmp, CP_RB_DOORBELL_CONTROL,
  2321. DOORBELL_EN, 0);
  2322. }
  2323. WREG32(mmCP_RB_DOORBELL_CONTROL, tmp);
  2324. if (adev->asic_type == CHIP_TONGA) {
  2325. tmp = REG_SET_FIELD(0, CP_RB_DOORBELL_RANGE_LOWER,
  2326. DOORBELL_RANGE_LOWER,
  2327. AMDGPU_DOORBELL_GFX_RING0);
  2328. WREG32(mmCP_RB_DOORBELL_RANGE_LOWER, tmp);
  2329. WREG32(mmCP_RB_DOORBELL_RANGE_UPPER,
  2330. CP_RB_DOORBELL_RANGE_UPPER__DOORBELL_RANGE_UPPER_MASK);
  2331. }
  2332. }
  2333. /* start the ring */
  2334. gfx_v8_0_cp_gfx_start(adev);
  2335. ring->ready = true;
  2336. r = amdgpu_ring_test_ring(ring);
  2337. if (r) {
  2338. ring->ready = false;
  2339. return r;
  2340. }
  2341. return 0;
  2342. }
  2343. static void gfx_v8_0_cp_compute_enable(struct amdgpu_device *adev, bool enable)
  2344. {
  2345. int i;
  2346. if (enable) {
  2347. WREG32(mmCP_MEC_CNTL, 0);
  2348. } else {
  2349. WREG32(mmCP_MEC_CNTL, (CP_MEC_CNTL__MEC_ME1_HALT_MASK | CP_MEC_CNTL__MEC_ME2_HALT_MASK));
  2350. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  2351. adev->gfx.compute_ring[i].ready = false;
  2352. }
  2353. udelay(50);
  2354. }
  2355. static int gfx_v8_0_cp_compute_start(struct amdgpu_device *adev)
  2356. {
  2357. gfx_v8_0_cp_compute_enable(adev, true);
  2358. return 0;
  2359. }
  2360. static int gfx_v8_0_cp_compute_load_microcode(struct amdgpu_device *adev)
  2361. {
  2362. const struct gfx_firmware_header_v1_0 *mec_hdr;
  2363. const __le32 *fw_data;
  2364. unsigned i, fw_size;
  2365. if (!adev->gfx.mec_fw)
  2366. return -EINVAL;
  2367. gfx_v8_0_cp_compute_enable(adev, false);
  2368. mec_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec_fw->data;
  2369. amdgpu_ucode_print_gfx_hdr(&mec_hdr->header);
  2370. adev->gfx.mec_fw_version = le32_to_cpu(mec_hdr->header.ucode_version);
  2371. fw_data = (const __le32 *)
  2372. (adev->gfx.mec_fw->data +
  2373. le32_to_cpu(mec_hdr->header.ucode_array_offset_bytes));
  2374. fw_size = le32_to_cpu(mec_hdr->header.ucode_size_bytes) / 4;
  2375. /* MEC1 */
  2376. WREG32(mmCP_MEC_ME1_UCODE_ADDR, 0);
  2377. for (i = 0; i < fw_size; i++)
  2378. WREG32(mmCP_MEC_ME1_UCODE_DATA, le32_to_cpup(fw_data+i));
  2379. WREG32(mmCP_MEC_ME1_UCODE_ADDR, adev->gfx.mec_fw_version);
  2380. /* Loading MEC2 firmware is only necessary if MEC2 should run different microcode than MEC1. */
  2381. if (adev->gfx.mec2_fw) {
  2382. const struct gfx_firmware_header_v1_0 *mec2_hdr;
  2383. mec2_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec2_fw->data;
  2384. amdgpu_ucode_print_gfx_hdr(&mec2_hdr->header);
  2385. adev->gfx.mec2_fw_version = le32_to_cpu(mec2_hdr->header.ucode_version);
  2386. fw_data = (const __le32 *)
  2387. (adev->gfx.mec2_fw->data +
  2388. le32_to_cpu(mec2_hdr->header.ucode_array_offset_bytes));
  2389. fw_size = le32_to_cpu(mec2_hdr->header.ucode_size_bytes) / 4;
  2390. WREG32(mmCP_MEC_ME2_UCODE_ADDR, 0);
  2391. for (i = 0; i < fw_size; i++)
  2392. WREG32(mmCP_MEC_ME2_UCODE_DATA, le32_to_cpup(fw_data+i));
  2393. WREG32(mmCP_MEC_ME2_UCODE_ADDR, adev->gfx.mec2_fw_version);
  2394. }
  2395. return 0;
  2396. }
  2397. struct vi_mqd {
  2398. uint32_t header; /* ordinal0 */
  2399. uint32_t compute_dispatch_initiator; /* ordinal1 */
  2400. uint32_t compute_dim_x; /* ordinal2 */
  2401. uint32_t compute_dim_y; /* ordinal3 */
  2402. uint32_t compute_dim_z; /* ordinal4 */
  2403. uint32_t compute_start_x; /* ordinal5 */
  2404. uint32_t compute_start_y; /* ordinal6 */
  2405. uint32_t compute_start_z; /* ordinal7 */
  2406. uint32_t compute_num_thread_x; /* ordinal8 */
  2407. uint32_t compute_num_thread_y; /* ordinal9 */
  2408. uint32_t compute_num_thread_z; /* ordinal10 */
  2409. uint32_t compute_pipelinestat_enable; /* ordinal11 */
  2410. uint32_t compute_perfcount_enable; /* ordinal12 */
  2411. uint32_t compute_pgm_lo; /* ordinal13 */
  2412. uint32_t compute_pgm_hi; /* ordinal14 */
  2413. uint32_t compute_tba_lo; /* ordinal15 */
  2414. uint32_t compute_tba_hi; /* ordinal16 */
  2415. uint32_t compute_tma_lo; /* ordinal17 */
  2416. uint32_t compute_tma_hi; /* ordinal18 */
  2417. uint32_t compute_pgm_rsrc1; /* ordinal19 */
  2418. uint32_t compute_pgm_rsrc2; /* ordinal20 */
  2419. uint32_t compute_vmid; /* ordinal21 */
  2420. uint32_t compute_resource_limits; /* ordinal22 */
  2421. uint32_t compute_static_thread_mgmt_se0; /* ordinal23 */
  2422. uint32_t compute_static_thread_mgmt_se1; /* ordinal24 */
  2423. uint32_t compute_tmpring_size; /* ordinal25 */
  2424. uint32_t compute_static_thread_mgmt_se2; /* ordinal26 */
  2425. uint32_t compute_static_thread_mgmt_se3; /* ordinal27 */
  2426. uint32_t compute_restart_x; /* ordinal28 */
  2427. uint32_t compute_restart_y; /* ordinal29 */
  2428. uint32_t compute_restart_z; /* ordinal30 */
  2429. uint32_t compute_thread_trace_enable; /* ordinal31 */
  2430. uint32_t compute_misc_reserved; /* ordinal32 */
  2431. uint32_t compute_dispatch_id; /* ordinal33 */
  2432. uint32_t compute_threadgroup_id; /* ordinal34 */
  2433. uint32_t compute_relaunch; /* ordinal35 */
  2434. uint32_t compute_wave_restore_addr_lo; /* ordinal36 */
  2435. uint32_t compute_wave_restore_addr_hi; /* ordinal37 */
  2436. uint32_t compute_wave_restore_control; /* ordinal38 */
  2437. uint32_t reserved9; /* ordinal39 */
  2438. uint32_t reserved10; /* ordinal40 */
  2439. uint32_t reserved11; /* ordinal41 */
  2440. uint32_t reserved12; /* ordinal42 */
  2441. uint32_t reserved13; /* ordinal43 */
  2442. uint32_t reserved14; /* ordinal44 */
  2443. uint32_t reserved15; /* ordinal45 */
  2444. uint32_t reserved16; /* ordinal46 */
  2445. uint32_t reserved17; /* ordinal47 */
  2446. uint32_t reserved18; /* ordinal48 */
  2447. uint32_t reserved19; /* ordinal49 */
  2448. uint32_t reserved20; /* ordinal50 */
  2449. uint32_t reserved21; /* ordinal51 */
  2450. uint32_t reserved22; /* ordinal52 */
  2451. uint32_t reserved23; /* ordinal53 */
  2452. uint32_t reserved24; /* ordinal54 */
  2453. uint32_t reserved25; /* ordinal55 */
  2454. uint32_t reserved26; /* ordinal56 */
  2455. uint32_t reserved27; /* ordinal57 */
  2456. uint32_t reserved28; /* ordinal58 */
  2457. uint32_t reserved29; /* ordinal59 */
  2458. uint32_t reserved30; /* ordinal60 */
  2459. uint32_t reserved31; /* ordinal61 */
  2460. uint32_t reserved32; /* ordinal62 */
  2461. uint32_t reserved33; /* ordinal63 */
  2462. uint32_t reserved34; /* ordinal64 */
  2463. uint32_t compute_user_data_0; /* ordinal65 */
  2464. uint32_t compute_user_data_1; /* ordinal66 */
  2465. uint32_t compute_user_data_2; /* ordinal67 */
  2466. uint32_t compute_user_data_3; /* ordinal68 */
  2467. uint32_t compute_user_data_4; /* ordinal69 */
  2468. uint32_t compute_user_data_5; /* ordinal70 */
  2469. uint32_t compute_user_data_6; /* ordinal71 */
  2470. uint32_t compute_user_data_7; /* ordinal72 */
  2471. uint32_t compute_user_data_8; /* ordinal73 */
  2472. uint32_t compute_user_data_9; /* ordinal74 */
  2473. uint32_t compute_user_data_10; /* ordinal75 */
  2474. uint32_t compute_user_data_11; /* ordinal76 */
  2475. uint32_t compute_user_data_12; /* ordinal77 */
  2476. uint32_t compute_user_data_13; /* ordinal78 */
  2477. uint32_t compute_user_data_14; /* ordinal79 */
  2478. uint32_t compute_user_data_15; /* ordinal80 */
  2479. uint32_t cp_compute_csinvoc_count_lo; /* ordinal81 */
  2480. uint32_t cp_compute_csinvoc_count_hi; /* ordinal82 */
  2481. uint32_t reserved35; /* ordinal83 */
  2482. uint32_t reserved36; /* ordinal84 */
  2483. uint32_t reserved37; /* ordinal85 */
  2484. uint32_t cp_mqd_query_time_lo; /* ordinal86 */
  2485. uint32_t cp_mqd_query_time_hi; /* ordinal87 */
  2486. uint32_t cp_mqd_connect_start_time_lo; /* ordinal88 */
  2487. uint32_t cp_mqd_connect_start_time_hi; /* ordinal89 */
  2488. uint32_t cp_mqd_connect_end_time_lo; /* ordinal90 */
  2489. uint32_t cp_mqd_connect_end_time_hi; /* ordinal91 */
  2490. uint32_t cp_mqd_connect_end_wf_count; /* ordinal92 */
  2491. uint32_t cp_mqd_connect_end_pq_rptr; /* ordinal93 */
  2492. uint32_t cp_mqd_connect_end_pq_wptr; /* ordinal94 */
  2493. uint32_t cp_mqd_connect_end_ib_rptr; /* ordinal95 */
  2494. uint32_t reserved38; /* ordinal96 */
  2495. uint32_t reserved39; /* ordinal97 */
  2496. uint32_t cp_mqd_save_start_time_lo; /* ordinal98 */
  2497. uint32_t cp_mqd_save_start_time_hi; /* ordinal99 */
  2498. uint32_t cp_mqd_save_end_time_lo; /* ordinal100 */
  2499. uint32_t cp_mqd_save_end_time_hi; /* ordinal101 */
  2500. uint32_t cp_mqd_restore_start_time_lo; /* ordinal102 */
  2501. uint32_t cp_mqd_restore_start_time_hi; /* ordinal103 */
  2502. uint32_t cp_mqd_restore_end_time_lo; /* ordinal104 */
  2503. uint32_t cp_mqd_restore_end_time_hi; /* ordinal105 */
  2504. uint32_t reserved40; /* ordinal106 */
  2505. uint32_t reserved41; /* ordinal107 */
  2506. uint32_t gds_cs_ctxsw_cnt0; /* ordinal108 */
  2507. uint32_t gds_cs_ctxsw_cnt1; /* ordinal109 */
  2508. uint32_t gds_cs_ctxsw_cnt2; /* ordinal110 */
  2509. uint32_t gds_cs_ctxsw_cnt3; /* ordinal111 */
  2510. uint32_t reserved42; /* ordinal112 */
  2511. uint32_t reserved43; /* ordinal113 */
  2512. uint32_t cp_pq_exe_status_lo; /* ordinal114 */
  2513. uint32_t cp_pq_exe_status_hi; /* ordinal115 */
  2514. uint32_t cp_packet_id_lo; /* ordinal116 */
  2515. uint32_t cp_packet_id_hi; /* ordinal117 */
  2516. uint32_t cp_packet_exe_status_lo; /* ordinal118 */
  2517. uint32_t cp_packet_exe_status_hi; /* ordinal119 */
  2518. uint32_t gds_save_base_addr_lo; /* ordinal120 */
  2519. uint32_t gds_save_base_addr_hi; /* ordinal121 */
  2520. uint32_t gds_save_mask_lo; /* ordinal122 */
  2521. uint32_t gds_save_mask_hi; /* ordinal123 */
  2522. uint32_t ctx_save_base_addr_lo; /* ordinal124 */
  2523. uint32_t ctx_save_base_addr_hi; /* ordinal125 */
  2524. uint32_t reserved44; /* ordinal126 */
  2525. uint32_t reserved45; /* ordinal127 */
  2526. uint32_t cp_mqd_base_addr_lo; /* ordinal128 */
  2527. uint32_t cp_mqd_base_addr_hi; /* ordinal129 */
  2528. uint32_t cp_hqd_active; /* ordinal130 */
  2529. uint32_t cp_hqd_vmid; /* ordinal131 */
  2530. uint32_t cp_hqd_persistent_state; /* ordinal132 */
  2531. uint32_t cp_hqd_pipe_priority; /* ordinal133 */
  2532. uint32_t cp_hqd_queue_priority; /* ordinal134 */
  2533. uint32_t cp_hqd_quantum; /* ordinal135 */
  2534. uint32_t cp_hqd_pq_base_lo; /* ordinal136 */
  2535. uint32_t cp_hqd_pq_base_hi; /* ordinal137 */
  2536. uint32_t cp_hqd_pq_rptr; /* ordinal138 */
  2537. uint32_t cp_hqd_pq_rptr_report_addr_lo; /* ordinal139 */
  2538. uint32_t cp_hqd_pq_rptr_report_addr_hi; /* ordinal140 */
  2539. uint32_t cp_hqd_pq_wptr_poll_addr; /* ordinal141 */
  2540. uint32_t cp_hqd_pq_wptr_poll_addr_hi; /* ordinal142 */
  2541. uint32_t cp_hqd_pq_doorbell_control; /* ordinal143 */
  2542. uint32_t cp_hqd_pq_wptr; /* ordinal144 */
  2543. uint32_t cp_hqd_pq_control; /* ordinal145 */
  2544. uint32_t cp_hqd_ib_base_addr_lo; /* ordinal146 */
  2545. uint32_t cp_hqd_ib_base_addr_hi; /* ordinal147 */
  2546. uint32_t cp_hqd_ib_rptr; /* ordinal148 */
  2547. uint32_t cp_hqd_ib_control; /* ordinal149 */
  2548. uint32_t cp_hqd_iq_timer; /* ordinal150 */
  2549. uint32_t cp_hqd_iq_rptr; /* ordinal151 */
  2550. uint32_t cp_hqd_dequeue_request; /* ordinal152 */
  2551. uint32_t cp_hqd_dma_offload; /* ordinal153 */
  2552. uint32_t cp_hqd_sema_cmd; /* ordinal154 */
  2553. uint32_t cp_hqd_msg_type; /* ordinal155 */
  2554. uint32_t cp_hqd_atomic0_preop_lo; /* ordinal156 */
  2555. uint32_t cp_hqd_atomic0_preop_hi; /* ordinal157 */
  2556. uint32_t cp_hqd_atomic1_preop_lo; /* ordinal158 */
  2557. uint32_t cp_hqd_atomic1_preop_hi; /* ordinal159 */
  2558. uint32_t cp_hqd_hq_status0; /* ordinal160 */
  2559. uint32_t cp_hqd_hq_control0; /* ordinal161 */
  2560. uint32_t cp_mqd_control; /* ordinal162 */
  2561. uint32_t cp_hqd_hq_status1; /* ordinal163 */
  2562. uint32_t cp_hqd_hq_control1; /* ordinal164 */
  2563. uint32_t cp_hqd_eop_base_addr_lo; /* ordinal165 */
  2564. uint32_t cp_hqd_eop_base_addr_hi; /* ordinal166 */
  2565. uint32_t cp_hqd_eop_control; /* ordinal167 */
  2566. uint32_t cp_hqd_eop_rptr; /* ordinal168 */
  2567. uint32_t cp_hqd_eop_wptr; /* ordinal169 */
  2568. uint32_t cp_hqd_eop_done_events; /* ordinal170 */
  2569. uint32_t cp_hqd_ctx_save_base_addr_lo; /* ordinal171 */
  2570. uint32_t cp_hqd_ctx_save_base_addr_hi; /* ordinal172 */
  2571. uint32_t cp_hqd_ctx_save_control; /* ordinal173 */
  2572. uint32_t cp_hqd_cntl_stack_offset; /* ordinal174 */
  2573. uint32_t cp_hqd_cntl_stack_size; /* ordinal175 */
  2574. uint32_t cp_hqd_wg_state_offset; /* ordinal176 */
  2575. uint32_t cp_hqd_ctx_save_size; /* ordinal177 */
  2576. uint32_t cp_hqd_gds_resource_state; /* ordinal178 */
  2577. uint32_t cp_hqd_error; /* ordinal179 */
  2578. uint32_t cp_hqd_eop_wptr_mem; /* ordinal180 */
  2579. uint32_t cp_hqd_eop_dones; /* ordinal181 */
  2580. uint32_t reserved46; /* ordinal182 */
  2581. uint32_t reserved47; /* ordinal183 */
  2582. uint32_t reserved48; /* ordinal184 */
  2583. uint32_t reserved49; /* ordinal185 */
  2584. uint32_t reserved50; /* ordinal186 */
  2585. uint32_t reserved51; /* ordinal187 */
  2586. uint32_t reserved52; /* ordinal188 */
  2587. uint32_t reserved53; /* ordinal189 */
  2588. uint32_t reserved54; /* ordinal190 */
  2589. uint32_t reserved55; /* ordinal191 */
  2590. uint32_t iqtimer_pkt_header; /* ordinal192 */
  2591. uint32_t iqtimer_pkt_dw0; /* ordinal193 */
  2592. uint32_t iqtimer_pkt_dw1; /* ordinal194 */
  2593. uint32_t iqtimer_pkt_dw2; /* ordinal195 */
  2594. uint32_t iqtimer_pkt_dw3; /* ordinal196 */
  2595. uint32_t iqtimer_pkt_dw4; /* ordinal197 */
  2596. uint32_t iqtimer_pkt_dw5; /* ordinal198 */
  2597. uint32_t iqtimer_pkt_dw6; /* ordinal199 */
  2598. uint32_t iqtimer_pkt_dw7; /* ordinal200 */
  2599. uint32_t iqtimer_pkt_dw8; /* ordinal201 */
  2600. uint32_t iqtimer_pkt_dw9; /* ordinal202 */
  2601. uint32_t iqtimer_pkt_dw10; /* ordinal203 */
  2602. uint32_t iqtimer_pkt_dw11; /* ordinal204 */
  2603. uint32_t iqtimer_pkt_dw12; /* ordinal205 */
  2604. uint32_t iqtimer_pkt_dw13; /* ordinal206 */
  2605. uint32_t iqtimer_pkt_dw14; /* ordinal207 */
  2606. uint32_t iqtimer_pkt_dw15; /* ordinal208 */
  2607. uint32_t iqtimer_pkt_dw16; /* ordinal209 */
  2608. uint32_t iqtimer_pkt_dw17; /* ordinal210 */
  2609. uint32_t iqtimer_pkt_dw18; /* ordinal211 */
  2610. uint32_t iqtimer_pkt_dw19; /* ordinal212 */
  2611. uint32_t iqtimer_pkt_dw20; /* ordinal213 */
  2612. uint32_t iqtimer_pkt_dw21; /* ordinal214 */
  2613. uint32_t iqtimer_pkt_dw22; /* ordinal215 */
  2614. uint32_t iqtimer_pkt_dw23; /* ordinal216 */
  2615. uint32_t iqtimer_pkt_dw24; /* ordinal217 */
  2616. uint32_t iqtimer_pkt_dw25; /* ordinal218 */
  2617. uint32_t iqtimer_pkt_dw26; /* ordinal219 */
  2618. uint32_t iqtimer_pkt_dw27; /* ordinal220 */
  2619. uint32_t iqtimer_pkt_dw28; /* ordinal221 */
  2620. uint32_t iqtimer_pkt_dw29; /* ordinal222 */
  2621. uint32_t iqtimer_pkt_dw30; /* ordinal223 */
  2622. uint32_t iqtimer_pkt_dw31; /* ordinal224 */
  2623. uint32_t reserved56; /* ordinal225 */
  2624. uint32_t reserved57; /* ordinal226 */
  2625. uint32_t reserved58; /* ordinal227 */
  2626. uint32_t set_resources_header; /* ordinal228 */
  2627. uint32_t set_resources_dw1; /* ordinal229 */
  2628. uint32_t set_resources_dw2; /* ordinal230 */
  2629. uint32_t set_resources_dw3; /* ordinal231 */
  2630. uint32_t set_resources_dw4; /* ordinal232 */
  2631. uint32_t set_resources_dw5; /* ordinal233 */
  2632. uint32_t set_resources_dw6; /* ordinal234 */
  2633. uint32_t set_resources_dw7; /* ordinal235 */
  2634. uint32_t reserved59; /* ordinal236 */
  2635. uint32_t reserved60; /* ordinal237 */
  2636. uint32_t reserved61; /* ordinal238 */
  2637. uint32_t reserved62; /* ordinal239 */
  2638. uint32_t reserved63; /* ordinal240 */
  2639. uint32_t reserved64; /* ordinal241 */
  2640. uint32_t reserved65; /* ordinal242 */
  2641. uint32_t reserved66; /* ordinal243 */
  2642. uint32_t reserved67; /* ordinal244 */
  2643. uint32_t reserved68; /* ordinal245 */
  2644. uint32_t reserved69; /* ordinal246 */
  2645. uint32_t reserved70; /* ordinal247 */
  2646. uint32_t reserved71; /* ordinal248 */
  2647. uint32_t reserved72; /* ordinal249 */
  2648. uint32_t reserved73; /* ordinal250 */
  2649. uint32_t reserved74; /* ordinal251 */
  2650. uint32_t reserved75; /* ordinal252 */
  2651. uint32_t reserved76; /* ordinal253 */
  2652. uint32_t reserved77; /* ordinal254 */
  2653. uint32_t reserved78; /* ordinal255 */
  2654. uint32_t reserved_t[256]; /* Reserve 256 dword buffer used by ucode */
  2655. };
  2656. static void gfx_v8_0_cp_compute_fini(struct amdgpu_device *adev)
  2657. {
  2658. int i, r;
  2659. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  2660. struct amdgpu_ring *ring = &adev->gfx.compute_ring[i];
  2661. if (ring->mqd_obj) {
  2662. r = amdgpu_bo_reserve(ring->mqd_obj, false);
  2663. if (unlikely(r != 0))
  2664. dev_warn(adev->dev, "(%d) reserve MQD bo failed\n", r);
  2665. amdgpu_bo_unpin(ring->mqd_obj);
  2666. amdgpu_bo_unreserve(ring->mqd_obj);
  2667. amdgpu_bo_unref(&ring->mqd_obj);
  2668. ring->mqd_obj = NULL;
  2669. }
  2670. }
  2671. }
  2672. static int gfx_v8_0_cp_compute_resume(struct amdgpu_device *adev)
  2673. {
  2674. int r, i, j;
  2675. u32 tmp;
  2676. bool use_doorbell = true;
  2677. u64 hqd_gpu_addr;
  2678. u64 mqd_gpu_addr;
  2679. u64 eop_gpu_addr;
  2680. u64 wb_gpu_addr;
  2681. u32 *buf;
  2682. struct vi_mqd *mqd;
  2683. /* init the pipes */
  2684. mutex_lock(&adev->srbm_mutex);
  2685. for (i = 0; i < (adev->gfx.mec.num_pipe * adev->gfx.mec.num_mec); i++) {
  2686. int me = (i < 4) ? 1 : 2;
  2687. int pipe = (i < 4) ? i : (i - 4);
  2688. eop_gpu_addr = adev->gfx.mec.hpd_eop_gpu_addr + (i * MEC_HPD_SIZE);
  2689. eop_gpu_addr >>= 8;
  2690. vi_srbm_select(adev, me, pipe, 0, 0);
  2691. /* write the EOP addr */
  2692. WREG32(mmCP_HQD_EOP_BASE_ADDR, eop_gpu_addr);
  2693. WREG32(mmCP_HQD_EOP_BASE_ADDR_HI, upper_32_bits(eop_gpu_addr));
  2694. /* set the VMID assigned */
  2695. WREG32(mmCP_HQD_VMID, 0);
  2696. /* set the EOP size, register value is 2^(EOP_SIZE+1) dwords */
  2697. tmp = RREG32(mmCP_HQD_EOP_CONTROL);
  2698. tmp = REG_SET_FIELD(tmp, CP_HQD_EOP_CONTROL, EOP_SIZE,
  2699. (order_base_2(MEC_HPD_SIZE / 4) - 1));
  2700. WREG32(mmCP_HQD_EOP_CONTROL, tmp);
  2701. }
  2702. vi_srbm_select(adev, 0, 0, 0, 0);
  2703. mutex_unlock(&adev->srbm_mutex);
  2704. /* init the queues. Just two for now. */
  2705. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  2706. struct amdgpu_ring *ring = &adev->gfx.compute_ring[i];
  2707. if (ring->mqd_obj == NULL) {
  2708. r = amdgpu_bo_create(adev,
  2709. sizeof(struct vi_mqd),
  2710. PAGE_SIZE, true,
  2711. AMDGPU_GEM_DOMAIN_GTT, 0, NULL,
  2712. &ring->mqd_obj);
  2713. if (r) {
  2714. dev_warn(adev->dev, "(%d) create MQD bo failed\n", r);
  2715. return r;
  2716. }
  2717. }
  2718. r = amdgpu_bo_reserve(ring->mqd_obj, false);
  2719. if (unlikely(r != 0)) {
  2720. gfx_v8_0_cp_compute_fini(adev);
  2721. return r;
  2722. }
  2723. r = amdgpu_bo_pin(ring->mqd_obj, AMDGPU_GEM_DOMAIN_GTT,
  2724. &mqd_gpu_addr);
  2725. if (r) {
  2726. dev_warn(adev->dev, "(%d) pin MQD bo failed\n", r);
  2727. gfx_v8_0_cp_compute_fini(adev);
  2728. return r;
  2729. }
  2730. r = amdgpu_bo_kmap(ring->mqd_obj, (void **)&buf);
  2731. if (r) {
  2732. dev_warn(adev->dev, "(%d) map MQD bo failed\n", r);
  2733. gfx_v8_0_cp_compute_fini(adev);
  2734. return r;
  2735. }
  2736. /* init the mqd struct */
  2737. memset(buf, 0, sizeof(struct vi_mqd));
  2738. mqd = (struct vi_mqd *)buf;
  2739. mqd->header = 0xC0310800;
  2740. mqd->compute_pipelinestat_enable = 0x00000001;
  2741. mqd->compute_static_thread_mgmt_se0 = 0xffffffff;
  2742. mqd->compute_static_thread_mgmt_se1 = 0xffffffff;
  2743. mqd->compute_static_thread_mgmt_se2 = 0xffffffff;
  2744. mqd->compute_static_thread_mgmt_se3 = 0xffffffff;
  2745. mqd->compute_misc_reserved = 0x00000003;
  2746. mutex_lock(&adev->srbm_mutex);
  2747. vi_srbm_select(adev, ring->me,
  2748. ring->pipe,
  2749. ring->queue, 0);
  2750. /* disable wptr polling */
  2751. tmp = RREG32(mmCP_PQ_WPTR_POLL_CNTL);
  2752. tmp = REG_SET_FIELD(tmp, CP_PQ_WPTR_POLL_CNTL, EN, 0);
  2753. WREG32(mmCP_PQ_WPTR_POLL_CNTL, tmp);
  2754. mqd->cp_hqd_eop_base_addr_lo =
  2755. RREG32(mmCP_HQD_EOP_BASE_ADDR);
  2756. mqd->cp_hqd_eop_base_addr_hi =
  2757. RREG32(mmCP_HQD_EOP_BASE_ADDR_HI);
  2758. /* enable doorbell? */
  2759. tmp = RREG32(mmCP_HQD_PQ_DOORBELL_CONTROL);
  2760. if (use_doorbell) {
  2761. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL, DOORBELL_EN, 1);
  2762. } else {
  2763. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL, DOORBELL_EN, 0);
  2764. }
  2765. WREG32(mmCP_HQD_PQ_DOORBELL_CONTROL, tmp);
  2766. mqd->cp_hqd_pq_doorbell_control = tmp;
  2767. /* disable the queue if it's active */
  2768. mqd->cp_hqd_dequeue_request = 0;
  2769. mqd->cp_hqd_pq_rptr = 0;
  2770. mqd->cp_hqd_pq_wptr= 0;
  2771. if (RREG32(mmCP_HQD_ACTIVE) & 1) {
  2772. WREG32(mmCP_HQD_DEQUEUE_REQUEST, 1);
  2773. for (j = 0; j < adev->usec_timeout; j++) {
  2774. if (!(RREG32(mmCP_HQD_ACTIVE) & 1))
  2775. break;
  2776. udelay(1);
  2777. }
  2778. WREG32(mmCP_HQD_DEQUEUE_REQUEST, mqd->cp_hqd_dequeue_request);
  2779. WREG32(mmCP_HQD_PQ_RPTR, mqd->cp_hqd_pq_rptr);
  2780. WREG32(mmCP_HQD_PQ_WPTR, mqd->cp_hqd_pq_wptr);
  2781. }
  2782. /* set the pointer to the MQD */
  2783. mqd->cp_mqd_base_addr_lo = mqd_gpu_addr & 0xfffffffc;
  2784. mqd->cp_mqd_base_addr_hi = upper_32_bits(mqd_gpu_addr);
  2785. WREG32(mmCP_MQD_BASE_ADDR, mqd->cp_mqd_base_addr_lo);
  2786. WREG32(mmCP_MQD_BASE_ADDR_HI, mqd->cp_mqd_base_addr_hi);
  2787. /* set MQD vmid to 0 */
  2788. tmp = RREG32(mmCP_MQD_CONTROL);
  2789. tmp = REG_SET_FIELD(tmp, CP_MQD_CONTROL, VMID, 0);
  2790. WREG32(mmCP_MQD_CONTROL, tmp);
  2791. mqd->cp_mqd_control = tmp;
  2792. /* set the pointer to the HQD, this is similar CP_RB0_BASE/_HI */
  2793. hqd_gpu_addr = ring->gpu_addr >> 8;
  2794. mqd->cp_hqd_pq_base_lo = hqd_gpu_addr;
  2795. mqd->cp_hqd_pq_base_hi = upper_32_bits(hqd_gpu_addr);
  2796. WREG32(mmCP_HQD_PQ_BASE, mqd->cp_hqd_pq_base_lo);
  2797. WREG32(mmCP_HQD_PQ_BASE_HI, mqd->cp_hqd_pq_base_hi);
  2798. /* set up the HQD, this is similar to CP_RB0_CNTL */
  2799. tmp = RREG32(mmCP_HQD_PQ_CONTROL);
  2800. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, QUEUE_SIZE,
  2801. (order_base_2(ring->ring_size / 4) - 1));
  2802. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, RPTR_BLOCK_SIZE,
  2803. ((order_base_2(AMDGPU_GPU_PAGE_SIZE / 4) - 1) << 8));
  2804. #ifdef __BIG_ENDIAN
  2805. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, ENDIAN_SWAP, 1);
  2806. #endif
  2807. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, UNORD_DISPATCH, 0);
  2808. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, ROQ_PQ_IB_FLIP, 0);
  2809. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, PRIV_STATE, 1);
  2810. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, KMD_QUEUE, 1);
  2811. WREG32(mmCP_HQD_PQ_CONTROL, tmp);
  2812. mqd->cp_hqd_pq_control = tmp;
  2813. /* set the wb address wether it's enabled or not */
  2814. wb_gpu_addr = adev->wb.gpu_addr + (ring->rptr_offs * 4);
  2815. mqd->cp_hqd_pq_rptr_report_addr_lo = wb_gpu_addr & 0xfffffffc;
  2816. mqd->cp_hqd_pq_rptr_report_addr_hi =
  2817. upper_32_bits(wb_gpu_addr) & 0xffff;
  2818. WREG32(mmCP_HQD_PQ_RPTR_REPORT_ADDR,
  2819. mqd->cp_hqd_pq_rptr_report_addr_lo);
  2820. WREG32(mmCP_HQD_PQ_RPTR_REPORT_ADDR_HI,
  2821. mqd->cp_hqd_pq_rptr_report_addr_hi);
  2822. /* only used if CP_PQ_WPTR_POLL_CNTL.CP_PQ_WPTR_POLL_CNTL__EN_MASK=1 */
  2823. wb_gpu_addr = adev->wb.gpu_addr + (ring->wptr_offs * 4);
  2824. mqd->cp_hqd_pq_wptr_poll_addr = wb_gpu_addr & 0xfffffffc;
  2825. mqd->cp_hqd_pq_wptr_poll_addr_hi = upper_32_bits(wb_gpu_addr) & 0xffff;
  2826. WREG32(mmCP_HQD_PQ_WPTR_POLL_ADDR, mqd->cp_hqd_pq_wptr_poll_addr);
  2827. WREG32(mmCP_HQD_PQ_WPTR_POLL_ADDR_HI,
  2828. mqd->cp_hqd_pq_wptr_poll_addr_hi);
  2829. /* enable the doorbell if requested */
  2830. if (use_doorbell) {
  2831. if (adev->asic_type == CHIP_CARRIZO) {
  2832. WREG32(mmCP_MEC_DOORBELL_RANGE_LOWER,
  2833. AMDGPU_DOORBELL_KIQ << 2);
  2834. WREG32(mmCP_MEC_DOORBELL_RANGE_UPPER,
  2835. AMDGPU_DOORBELL_MEC_RING7 << 2);
  2836. }
  2837. tmp = RREG32(mmCP_HQD_PQ_DOORBELL_CONTROL);
  2838. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  2839. DOORBELL_OFFSET, ring->doorbell_index);
  2840. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL, DOORBELL_EN, 1);
  2841. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL, DOORBELL_SOURCE, 0);
  2842. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL, DOORBELL_HIT, 0);
  2843. mqd->cp_hqd_pq_doorbell_control = tmp;
  2844. } else {
  2845. mqd->cp_hqd_pq_doorbell_control = 0;
  2846. }
  2847. WREG32(mmCP_HQD_PQ_DOORBELL_CONTROL,
  2848. mqd->cp_hqd_pq_doorbell_control);
  2849. /* set the vmid for the queue */
  2850. mqd->cp_hqd_vmid = 0;
  2851. WREG32(mmCP_HQD_VMID, mqd->cp_hqd_vmid);
  2852. tmp = RREG32(mmCP_HQD_PERSISTENT_STATE);
  2853. tmp = REG_SET_FIELD(tmp, CP_HQD_PERSISTENT_STATE, PRELOAD_SIZE, 0x53);
  2854. WREG32(mmCP_HQD_PERSISTENT_STATE, tmp);
  2855. mqd->cp_hqd_persistent_state = tmp;
  2856. /* activate the queue */
  2857. mqd->cp_hqd_active = 1;
  2858. WREG32(mmCP_HQD_ACTIVE, mqd->cp_hqd_active);
  2859. vi_srbm_select(adev, 0, 0, 0, 0);
  2860. mutex_unlock(&adev->srbm_mutex);
  2861. amdgpu_bo_kunmap(ring->mqd_obj);
  2862. amdgpu_bo_unreserve(ring->mqd_obj);
  2863. }
  2864. if (use_doorbell) {
  2865. tmp = RREG32(mmCP_PQ_STATUS);
  2866. tmp = REG_SET_FIELD(tmp, CP_PQ_STATUS, DOORBELL_ENABLE, 1);
  2867. WREG32(mmCP_PQ_STATUS, tmp);
  2868. }
  2869. r = gfx_v8_0_cp_compute_start(adev);
  2870. if (r)
  2871. return r;
  2872. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  2873. struct amdgpu_ring *ring = &adev->gfx.compute_ring[i];
  2874. ring->ready = true;
  2875. r = amdgpu_ring_test_ring(ring);
  2876. if (r)
  2877. ring->ready = false;
  2878. }
  2879. return 0;
  2880. }
  2881. static int gfx_v8_0_cp_resume(struct amdgpu_device *adev)
  2882. {
  2883. int r;
  2884. if (adev->asic_type != CHIP_CARRIZO)
  2885. gfx_v8_0_enable_gui_idle_interrupt(adev, false);
  2886. if (!adev->firmware.smu_load) {
  2887. /* legacy firmware loading */
  2888. r = gfx_v8_0_cp_gfx_load_microcode(adev);
  2889. if (r)
  2890. return r;
  2891. r = gfx_v8_0_cp_compute_load_microcode(adev);
  2892. if (r)
  2893. return r;
  2894. } else {
  2895. r = adev->smu.smumgr_funcs->check_fw_load_finish(adev,
  2896. AMDGPU_UCODE_ID_CP_CE);
  2897. if (r)
  2898. return -EINVAL;
  2899. r = adev->smu.smumgr_funcs->check_fw_load_finish(adev,
  2900. AMDGPU_UCODE_ID_CP_PFP);
  2901. if (r)
  2902. return -EINVAL;
  2903. r = adev->smu.smumgr_funcs->check_fw_load_finish(adev,
  2904. AMDGPU_UCODE_ID_CP_ME);
  2905. if (r)
  2906. return -EINVAL;
  2907. r = adev->smu.smumgr_funcs->check_fw_load_finish(adev,
  2908. AMDGPU_UCODE_ID_CP_MEC1);
  2909. if (r)
  2910. return -EINVAL;
  2911. }
  2912. r = gfx_v8_0_cp_gfx_resume(adev);
  2913. if (r)
  2914. return r;
  2915. r = gfx_v8_0_cp_compute_resume(adev);
  2916. if (r)
  2917. return r;
  2918. gfx_v8_0_enable_gui_idle_interrupt(adev, true);
  2919. return 0;
  2920. }
  2921. static void gfx_v8_0_cp_enable(struct amdgpu_device *adev, bool enable)
  2922. {
  2923. gfx_v8_0_cp_gfx_enable(adev, enable);
  2924. gfx_v8_0_cp_compute_enable(adev, enable);
  2925. }
  2926. static int gfx_v8_0_hw_init(void *handle)
  2927. {
  2928. int r;
  2929. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2930. gfx_v8_0_init_golden_registers(adev);
  2931. gfx_v8_0_gpu_init(adev);
  2932. r = gfx_v8_0_rlc_resume(adev);
  2933. if (r)
  2934. return r;
  2935. r = gfx_v8_0_cp_resume(adev);
  2936. if (r)
  2937. return r;
  2938. return r;
  2939. }
  2940. static int gfx_v8_0_hw_fini(void *handle)
  2941. {
  2942. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2943. gfx_v8_0_cp_enable(adev, false);
  2944. gfx_v8_0_rlc_stop(adev);
  2945. gfx_v8_0_cp_compute_fini(adev);
  2946. return 0;
  2947. }
  2948. static int gfx_v8_0_suspend(void *handle)
  2949. {
  2950. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2951. return gfx_v8_0_hw_fini(adev);
  2952. }
  2953. static int gfx_v8_0_resume(void *handle)
  2954. {
  2955. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2956. return gfx_v8_0_hw_init(adev);
  2957. }
  2958. static bool gfx_v8_0_is_idle(void *handle)
  2959. {
  2960. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2961. if (REG_GET_FIELD(RREG32(mmGRBM_STATUS), GRBM_STATUS, GUI_ACTIVE))
  2962. return false;
  2963. else
  2964. return true;
  2965. }
  2966. static int gfx_v8_0_wait_for_idle(void *handle)
  2967. {
  2968. unsigned i;
  2969. u32 tmp;
  2970. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2971. for (i = 0; i < adev->usec_timeout; i++) {
  2972. /* read MC_STATUS */
  2973. tmp = RREG32(mmGRBM_STATUS) & GRBM_STATUS__GUI_ACTIVE_MASK;
  2974. if (!REG_GET_FIELD(tmp, GRBM_STATUS, GUI_ACTIVE))
  2975. return 0;
  2976. udelay(1);
  2977. }
  2978. return -ETIMEDOUT;
  2979. }
  2980. static void gfx_v8_0_print_status(void *handle)
  2981. {
  2982. int i;
  2983. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2984. dev_info(adev->dev, "GFX 8.x registers\n");
  2985. dev_info(adev->dev, " GRBM_STATUS=0x%08X\n",
  2986. RREG32(mmGRBM_STATUS));
  2987. dev_info(adev->dev, " GRBM_STATUS2=0x%08X\n",
  2988. RREG32(mmGRBM_STATUS2));
  2989. dev_info(adev->dev, " GRBM_STATUS_SE0=0x%08X\n",
  2990. RREG32(mmGRBM_STATUS_SE0));
  2991. dev_info(adev->dev, " GRBM_STATUS_SE1=0x%08X\n",
  2992. RREG32(mmGRBM_STATUS_SE1));
  2993. dev_info(adev->dev, " GRBM_STATUS_SE2=0x%08X\n",
  2994. RREG32(mmGRBM_STATUS_SE2));
  2995. dev_info(adev->dev, " GRBM_STATUS_SE3=0x%08X\n",
  2996. RREG32(mmGRBM_STATUS_SE3));
  2997. dev_info(adev->dev, " CP_STAT = 0x%08x\n", RREG32(mmCP_STAT));
  2998. dev_info(adev->dev, " CP_STALLED_STAT1 = 0x%08x\n",
  2999. RREG32(mmCP_STALLED_STAT1));
  3000. dev_info(adev->dev, " CP_STALLED_STAT2 = 0x%08x\n",
  3001. RREG32(mmCP_STALLED_STAT2));
  3002. dev_info(adev->dev, " CP_STALLED_STAT3 = 0x%08x\n",
  3003. RREG32(mmCP_STALLED_STAT3));
  3004. dev_info(adev->dev, " CP_CPF_BUSY_STAT = 0x%08x\n",
  3005. RREG32(mmCP_CPF_BUSY_STAT));
  3006. dev_info(adev->dev, " CP_CPF_STALLED_STAT1 = 0x%08x\n",
  3007. RREG32(mmCP_CPF_STALLED_STAT1));
  3008. dev_info(adev->dev, " CP_CPF_STATUS = 0x%08x\n", RREG32(mmCP_CPF_STATUS));
  3009. dev_info(adev->dev, " CP_CPC_BUSY_STAT = 0x%08x\n", RREG32(mmCP_CPC_BUSY_STAT));
  3010. dev_info(adev->dev, " CP_CPC_STALLED_STAT1 = 0x%08x\n",
  3011. RREG32(mmCP_CPC_STALLED_STAT1));
  3012. dev_info(adev->dev, " CP_CPC_STATUS = 0x%08x\n", RREG32(mmCP_CPC_STATUS));
  3013. for (i = 0; i < 32; i++) {
  3014. dev_info(adev->dev, " GB_TILE_MODE%d=0x%08X\n",
  3015. i, RREG32(mmGB_TILE_MODE0 + (i * 4)));
  3016. }
  3017. for (i = 0; i < 16; i++) {
  3018. dev_info(adev->dev, " GB_MACROTILE_MODE%d=0x%08X\n",
  3019. i, RREG32(mmGB_MACROTILE_MODE0 + (i * 4)));
  3020. }
  3021. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  3022. dev_info(adev->dev, " se: %d\n", i);
  3023. gfx_v8_0_select_se_sh(adev, i, 0xffffffff);
  3024. dev_info(adev->dev, " PA_SC_RASTER_CONFIG=0x%08X\n",
  3025. RREG32(mmPA_SC_RASTER_CONFIG));
  3026. dev_info(adev->dev, " PA_SC_RASTER_CONFIG_1=0x%08X\n",
  3027. RREG32(mmPA_SC_RASTER_CONFIG_1));
  3028. }
  3029. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff);
  3030. dev_info(adev->dev, " GB_ADDR_CONFIG=0x%08X\n",
  3031. RREG32(mmGB_ADDR_CONFIG));
  3032. dev_info(adev->dev, " HDP_ADDR_CONFIG=0x%08X\n",
  3033. RREG32(mmHDP_ADDR_CONFIG));
  3034. dev_info(adev->dev, " DMIF_ADDR_CALC=0x%08X\n",
  3035. RREG32(mmDMIF_ADDR_CALC));
  3036. dev_info(adev->dev, " SDMA0_TILING_CONFIG=0x%08X\n",
  3037. RREG32(mmSDMA0_TILING_CONFIG + SDMA0_REGISTER_OFFSET));
  3038. dev_info(adev->dev, " SDMA1_TILING_CONFIG=0x%08X\n",
  3039. RREG32(mmSDMA0_TILING_CONFIG + SDMA1_REGISTER_OFFSET));
  3040. dev_info(adev->dev, " UVD_UDEC_ADDR_CONFIG=0x%08X\n",
  3041. RREG32(mmUVD_UDEC_ADDR_CONFIG));
  3042. dev_info(adev->dev, " UVD_UDEC_DB_ADDR_CONFIG=0x%08X\n",
  3043. RREG32(mmUVD_UDEC_DB_ADDR_CONFIG));
  3044. dev_info(adev->dev, " UVD_UDEC_DBW_ADDR_CONFIG=0x%08X\n",
  3045. RREG32(mmUVD_UDEC_DBW_ADDR_CONFIG));
  3046. dev_info(adev->dev, " CP_MEQ_THRESHOLDS=0x%08X\n",
  3047. RREG32(mmCP_MEQ_THRESHOLDS));
  3048. dev_info(adev->dev, " SX_DEBUG_1=0x%08X\n",
  3049. RREG32(mmSX_DEBUG_1));
  3050. dev_info(adev->dev, " TA_CNTL_AUX=0x%08X\n",
  3051. RREG32(mmTA_CNTL_AUX));
  3052. dev_info(adev->dev, " SPI_CONFIG_CNTL=0x%08X\n",
  3053. RREG32(mmSPI_CONFIG_CNTL));
  3054. dev_info(adev->dev, " SQ_CONFIG=0x%08X\n",
  3055. RREG32(mmSQ_CONFIG));
  3056. dev_info(adev->dev, " DB_DEBUG=0x%08X\n",
  3057. RREG32(mmDB_DEBUG));
  3058. dev_info(adev->dev, " DB_DEBUG2=0x%08X\n",
  3059. RREG32(mmDB_DEBUG2));
  3060. dev_info(adev->dev, " DB_DEBUG3=0x%08X\n",
  3061. RREG32(mmDB_DEBUG3));
  3062. dev_info(adev->dev, " CB_HW_CONTROL=0x%08X\n",
  3063. RREG32(mmCB_HW_CONTROL));
  3064. dev_info(adev->dev, " SPI_CONFIG_CNTL_1=0x%08X\n",
  3065. RREG32(mmSPI_CONFIG_CNTL_1));
  3066. dev_info(adev->dev, " PA_SC_FIFO_SIZE=0x%08X\n",
  3067. RREG32(mmPA_SC_FIFO_SIZE));
  3068. dev_info(adev->dev, " VGT_NUM_INSTANCES=0x%08X\n",
  3069. RREG32(mmVGT_NUM_INSTANCES));
  3070. dev_info(adev->dev, " CP_PERFMON_CNTL=0x%08X\n",
  3071. RREG32(mmCP_PERFMON_CNTL));
  3072. dev_info(adev->dev, " PA_SC_FORCE_EOV_MAX_CNTS=0x%08X\n",
  3073. RREG32(mmPA_SC_FORCE_EOV_MAX_CNTS));
  3074. dev_info(adev->dev, " VGT_CACHE_INVALIDATION=0x%08X\n",
  3075. RREG32(mmVGT_CACHE_INVALIDATION));
  3076. dev_info(adev->dev, " VGT_GS_VERTEX_REUSE=0x%08X\n",
  3077. RREG32(mmVGT_GS_VERTEX_REUSE));
  3078. dev_info(adev->dev, " PA_SC_LINE_STIPPLE_STATE=0x%08X\n",
  3079. RREG32(mmPA_SC_LINE_STIPPLE_STATE));
  3080. dev_info(adev->dev, " PA_CL_ENHANCE=0x%08X\n",
  3081. RREG32(mmPA_CL_ENHANCE));
  3082. dev_info(adev->dev, " PA_SC_ENHANCE=0x%08X\n",
  3083. RREG32(mmPA_SC_ENHANCE));
  3084. dev_info(adev->dev, " CP_ME_CNTL=0x%08X\n",
  3085. RREG32(mmCP_ME_CNTL));
  3086. dev_info(adev->dev, " CP_MAX_CONTEXT=0x%08X\n",
  3087. RREG32(mmCP_MAX_CONTEXT));
  3088. dev_info(adev->dev, " CP_ENDIAN_SWAP=0x%08X\n",
  3089. RREG32(mmCP_ENDIAN_SWAP));
  3090. dev_info(adev->dev, " CP_DEVICE_ID=0x%08X\n",
  3091. RREG32(mmCP_DEVICE_ID));
  3092. dev_info(adev->dev, " CP_SEM_WAIT_TIMER=0x%08X\n",
  3093. RREG32(mmCP_SEM_WAIT_TIMER));
  3094. dev_info(adev->dev, " CP_RB_WPTR_DELAY=0x%08X\n",
  3095. RREG32(mmCP_RB_WPTR_DELAY));
  3096. dev_info(adev->dev, " CP_RB_VMID=0x%08X\n",
  3097. RREG32(mmCP_RB_VMID));
  3098. dev_info(adev->dev, " CP_RB0_CNTL=0x%08X\n",
  3099. RREG32(mmCP_RB0_CNTL));
  3100. dev_info(adev->dev, " CP_RB0_WPTR=0x%08X\n",
  3101. RREG32(mmCP_RB0_WPTR));
  3102. dev_info(adev->dev, " CP_RB0_RPTR_ADDR=0x%08X\n",
  3103. RREG32(mmCP_RB0_RPTR_ADDR));
  3104. dev_info(adev->dev, " CP_RB0_RPTR_ADDR_HI=0x%08X\n",
  3105. RREG32(mmCP_RB0_RPTR_ADDR_HI));
  3106. dev_info(adev->dev, " CP_RB0_CNTL=0x%08X\n",
  3107. RREG32(mmCP_RB0_CNTL));
  3108. dev_info(adev->dev, " CP_RB0_BASE=0x%08X\n",
  3109. RREG32(mmCP_RB0_BASE));
  3110. dev_info(adev->dev, " CP_RB0_BASE_HI=0x%08X\n",
  3111. RREG32(mmCP_RB0_BASE_HI));
  3112. dev_info(adev->dev, " CP_MEC_CNTL=0x%08X\n",
  3113. RREG32(mmCP_MEC_CNTL));
  3114. dev_info(adev->dev, " CP_CPF_DEBUG=0x%08X\n",
  3115. RREG32(mmCP_CPF_DEBUG));
  3116. dev_info(adev->dev, " SCRATCH_ADDR=0x%08X\n",
  3117. RREG32(mmSCRATCH_ADDR));
  3118. dev_info(adev->dev, " SCRATCH_UMSK=0x%08X\n",
  3119. RREG32(mmSCRATCH_UMSK));
  3120. dev_info(adev->dev, " CP_INT_CNTL_RING0=0x%08X\n",
  3121. RREG32(mmCP_INT_CNTL_RING0));
  3122. dev_info(adev->dev, " RLC_LB_CNTL=0x%08X\n",
  3123. RREG32(mmRLC_LB_CNTL));
  3124. dev_info(adev->dev, " RLC_CNTL=0x%08X\n",
  3125. RREG32(mmRLC_CNTL));
  3126. dev_info(adev->dev, " RLC_CGCG_CGLS_CTRL=0x%08X\n",
  3127. RREG32(mmRLC_CGCG_CGLS_CTRL));
  3128. dev_info(adev->dev, " RLC_LB_CNTR_INIT=0x%08X\n",
  3129. RREG32(mmRLC_LB_CNTR_INIT));
  3130. dev_info(adev->dev, " RLC_LB_CNTR_MAX=0x%08X\n",
  3131. RREG32(mmRLC_LB_CNTR_MAX));
  3132. dev_info(adev->dev, " RLC_LB_INIT_CU_MASK=0x%08X\n",
  3133. RREG32(mmRLC_LB_INIT_CU_MASK));
  3134. dev_info(adev->dev, " RLC_LB_PARAMS=0x%08X\n",
  3135. RREG32(mmRLC_LB_PARAMS));
  3136. dev_info(adev->dev, " RLC_LB_CNTL=0x%08X\n",
  3137. RREG32(mmRLC_LB_CNTL));
  3138. dev_info(adev->dev, " RLC_MC_CNTL=0x%08X\n",
  3139. RREG32(mmRLC_MC_CNTL));
  3140. dev_info(adev->dev, " RLC_UCODE_CNTL=0x%08X\n",
  3141. RREG32(mmRLC_UCODE_CNTL));
  3142. mutex_lock(&adev->srbm_mutex);
  3143. for (i = 0; i < 16; i++) {
  3144. vi_srbm_select(adev, 0, 0, 0, i);
  3145. dev_info(adev->dev, " VM %d:\n", i);
  3146. dev_info(adev->dev, " SH_MEM_CONFIG=0x%08X\n",
  3147. RREG32(mmSH_MEM_CONFIG));
  3148. dev_info(adev->dev, " SH_MEM_APE1_BASE=0x%08X\n",
  3149. RREG32(mmSH_MEM_APE1_BASE));
  3150. dev_info(adev->dev, " SH_MEM_APE1_LIMIT=0x%08X\n",
  3151. RREG32(mmSH_MEM_APE1_LIMIT));
  3152. dev_info(adev->dev, " SH_MEM_BASES=0x%08X\n",
  3153. RREG32(mmSH_MEM_BASES));
  3154. }
  3155. vi_srbm_select(adev, 0, 0, 0, 0);
  3156. mutex_unlock(&adev->srbm_mutex);
  3157. }
  3158. static int gfx_v8_0_soft_reset(void *handle)
  3159. {
  3160. u32 grbm_soft_reset = 0, srbm_soft_reset = 0;
  3161. u32 tmp;
  3162. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  3163. /* GRBM_STATUS */
  3164. tmp = RREG32(mmGRBM_STATUS);
  3165. if (tmp & (GRBM_STATUS__PA_BUSY_MASK | GRBM_STATUS__SC_BUSY_MASK |
  3166. GRBM_STATUS__BCI_BUSY_MASK | GRBM_STATUS__SX_BUSY_MASK |
  3167. GRBM_STATUS__TA_BUSY_MASK | GRBM_STATUS__VGT_BUSY_MASK |
  3168. GRBM_STATUS__DB_BUSY_MASK | GRBM_STATUS__CB_BUSY_MASK |
  3169. GRBM_STATUS__GDS_BUSY_MASK | GRBM_STATUS__SPI_BUSY_MASK |
  3170. GRBM_STATUS__IA_BUSY_MASK | GRBM_STATUS__IA_BUSY_NO_DMA_MASK)) {
  3171. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset,
  3172. GRBM_SOFT_RESET, SOFT_RESET_CP, 1);
  3173. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset,
  3174. GRBM_SOFT_RESET, SOFT_RESET_GFX, 1);
  3175. }
  3176. if (tmp & (GRBM_STATUS__CP_BUSY_MASK | GRBM_STATUS__CP_COHERENCY_BUSY_MASK)) {
  3177. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset,
  3178. GRBM_SOFT_RESET, SOFT_RESET_CP, 1);
  3179. srbm_soft_reset = REG_SET_FIELD(srbm_soft_reset,
  3180. SRBM_SOFT_RESET, SOFT_RESET_GRBM, 1);
  3181. }
  3182. /* GRBM_STATUS2 */
  3183. tmp = RREG32(mmGRBM_STATUS2);
  3184. if (REG_GET_FIELD(tmp, GRBM_STATUS2, RLC_BUSY))
  3185. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset,
  3186. GRBM_SOFT_RESET, SOFT_RESET_RLC, 1);
  3187. /* SRBM_STATUS */
  3188. tmp = RREG32(mmSRBM_STATUS);
  3189. if (REG_GET_FIELD(tmp, SRBM_STATUS, GRBM_RQ_PENDING))
  3190. srbm_soft_reset = REG_SET_FIELD(srbm_soft_reset,
  3191. SRBM_SOFT_RESET, SOFT_RESET_GRBM, 1);
  3192. if (grbm_soft_reset || srbm_soft_reset) {
  3193. gfx_v8_0_print_status((void *)adev);
  3194. /* stop the rlc */
  3195. gfx_v8_0_rlc_stop(adev);
  3196. /* Disable GFX parsing/prefetching */
  3197. gfx_v8_0_cp_gfx_enable(adev, false);
  3198. /* Disable MEC parsing/prefetching */
  3199. /* XXX todo */
  3200. if (grbm_soft_reset) {
  3201. tmp = RREG32(mmGRBM_SOFT_RESET);
  3202. tmp |= grbm_soft_reset;
  3203. dev_info(adev->dev, "GRBM_SOFT_RESET=0x%08X\n", tmp);
  3204. WREG32(mmGRBM_SOFT_RESET, tmp);
  3205. tmp = RREG32(mmGRBM_SOFT_RESET);
  3206. udelay(50);
  3207. tmp &= ~grbm_soft_reset;
  3208. WREG32(mmGRBM_SOFT_RESET, tmp);
  3209. tmp = RREG32(mmGRBM_SOFT_RESET);
  3210. }
  3211. if (srbm_soft_reset) {
  3212. tmp = RREG32(mmSRBM_SOFT_RESET);
  3213. tmp |= srbm_soft_reset;
  3214. dev_info(adev->dev, "SRBM_SOFT_RESET=0x%08X\n", tmp);
  3215. WREG32(mmSRBM_SOFT_RESET, tmp);
  3216. tmp = RREG32(mmSRBM_SOFT_RESET);
  3217. udelay(50);
  3218. tmp &= ~srbm_soft_reset;
  3219. WREG32(mmSRBM_SOFT_RESET, tmp);
  3220. tmp = RREG32(mmSRBM_SOFT_RESET);
  3221. }
  3222. /* Wait a little for things to settle down */
  3223. udelay(50);
  3224. gfx_v8_0_print_status((void *)adev);
  3225. }
  3226. return 0;
  3227. }
  3228. /**
  3229. * gfx_v8_0_get_gpu_clock_counter - return GPU clock counter snapshot
  3230. *
  3231. * @adev: amdgpu_device pointer
  3232. *
  3233. * Fetches a GPU clock counter snapshot.
  3234. * Returns the 64 bit clock counter snapshot.
  3235. */
  3236. uint64_t gfx_v8_0_get_gpu_clock_counter(struct amdgpu_device *adev)
  3237. {
  3238. uint64_t clock;
  3239. mutex_lock(&adev->gfx.gpu_clock_mutex);
  3240. WREG32(mmRLC_CAPTURE_GPU_CLOCK_COUNT, 1);
  3241. clock = (uint64_t)RREG32(mmRLC_GPU_CLOCK_COUNT_LSB) |
  3242. ((uint64_t)RREG32(mmRLC_GPU_CLOCK_COUNT_MSB) << 32ULL);
  3243. mutex_unlock(&adev->gfx.gpu_clock_mutex);
  3244. return clock;
  3245. }
  3246. static void gfx_v8_0_ring_emit_gds_switch(struct amdgpu_ring *ring,
  3247. uint32_t vmid,
  3248. uint32_t gds_base, uint32_t gds_size,
  3249. uint32_t gws_base, uint32_t gws_size,
  3250. uint32_t oa_base, uint32_t oa_size)
  3251. {
  3252. gds_base = gds_base >> AMDGPU_GDS_SHIFT;
  3253. gds_size = gds_size >> AMDGPU_GDS_SHIFT;
  3254. gws_base = gws_base >> AMDGPU_GWS_SHIFT;
  3255. gws_size = gws_size >> AMDGPU_GWS_SHIFT;
  3256. oa_base = oa_base >> AMDGPU_OA_SHIFT;
  3257. oa_size = oa_size >> AMDGPU_OA_SHIFT;
  3258. /* GDS Base */
  3259. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  3260. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  3261. WRITE_DATA_DST_SEL(0)));
  3262. amdgpu_ring_write(ring, amdgpu_gds_reg_offset[vmid].mem_base);
  3263. amdgpu_ring_write(ring, 0);
  3264. amdgpu_ring_write(ring, gds_base);
  3265. /* GDS Size */
  3266. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  3267. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  3268. WRITE_DATA_DST_SEL(0)));
  3269. amdgpu_ring_write(ring, amdgpu_gds_reg_offset[vmid].mem_size);
  3270. amdgpu_ring_write(ring, 0);
  3271. amdgpu_ring_write(ring, gds_size);
  3272. /* GWS */
  3273. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  3274. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  3275. WRITE_DATA_DST_SEL(0)));
  3276. amdgpu_ring_write(ring, amdgpu_gds_reg_offset[vmid].gws);
  3277. amdgpu_ring_write(ring, 0);
  3278. amdgpu_ring_write(ring, gws_size << GDS_GWS_VMID0__SIZE__SHIFT | gws_base);
  3279. /* OA */
  3280. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  3281. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  3282. WRITE_DATA_DST_SEL(0)));
  3283. amdgpu_ring_write(ring, amdgpu_gds_reg_offset[vmid].oa);
  3284. amdgpu_ring_write(ring, 0);
  3285. amdgpu_ring_write(ring, (1 << (oa_size + oa_base)) - (1 << oa_base));
  3286. }
  3287. static int gfx_v8_0_early_init(void *handle)
  3288. {
  3289. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  3290. adev->gfx.num_gfx_rings = GFX8_NUM_GFX_RINGS;
  3291. adev->gfx.num_compute_rings = GFX8_NUM_COMPUTE_RINGS;
  3292. gfx_v8_0_set_ring_funcs(adev);
  3293. gfx_v8_0_set_irq_funcs(adev);
  3294. gfx_v8_0_set_gds_init(adev);
  3295. return 0;
  3296. }
  3297. static int gfx_v8_0_set_powergating_state(void *handle,
  3298. enum amd_powergating_state state)
  3299. {
  3300. return 0;
  3301. }
  3302. static int gfx_v8_0_set_clockgating_state(void *handle,
  3303. enum amd_clockgating_state state)
  3304. {
  3305. return 0;
  3306. }
  3307. static u32 gfx_v8_0_ring_get_rptr_gfx(struct amdgpu_ring *ring)
  3308. {
  3309. u32 rptr;
  3310. rptr = ring->adev->wb.wb[ring->rptr_offs];
  3311. return rptr;
  3312. }
  3313. static u32 gfx_v8_0_ring_get_wptr_gfx(struct amdgpu_ring *ring)
  3314. {
  3315. struct amdgpu_device *adev = ring->adev;
  3316. u32 wptr;
  3317. if (ring->use_doorbell)
  3318. /* XXX check if swapping is necessary on BE */
  3319. wptr = ring->adev->wb.wb[ring->wptr_offs];
  3320. else
  3321. wptr = RREG32(mmCP_RB0_WPTR);
  3322. return wptr;
  3323. }
  3324. static void gfx_v8_0_ring_set_wptr_gfx(struct amdgpu_ring *ring)
  3325. {
  3326. struct amdgpu_device *adev = ring->adev;
  3327. if (ring->use_doorbell) {
  3328. /* XXX check if swapping is necessary on BE */
  3329. adev->wb.wb[ring->wptr_offs] = ring->wptr;
  3330. WDOORBELL32(ring->doorbell_index, ring->wptr);
  3331. } else {
  3332. WREG32(mmCP_RB0_WPTR, ring->wptr);
  3333. (void)RREG32(mmCP_RB0_WPTR);
  3334. }
  3335. }
  3336. static void gfx_v8_0_ring_emit_hdp_flush(struct amdgpu_ring *ring)
  3337. {
  3338. u32 ref_and_mask, reg_mem_engine;
  3339. if (ring->type == AMDGPU_RING_TYPE_COMPUTE) {
  3340. switch (ring->me) {
  3341. case 1:
  3342. ref_and_mask = GPU_HDP_FLUSH_DONE__CP2_MASK << ring->pipe;
  3343. break;
  3344. case 2:
  3345. ref_and_mask = GPU_HDP_FLUSH_DONE__CP6_MASK << ring->pipe;
  3346. break;
  3347. default:
  3348. return;
  3349. }
  3350. reg_mem_engine = 0;
  3351. } else {
  3352. ref_and_mask = GPU_HDP_FLUSH_DONE__CP0_MASK;
  3353. reg_mem_engine = WAIT_REG_MEM_ENGINE(1); /* pfp */
  3354. }
  3355. amdgpu_ring_write(ring, PACKET3(PACKET3_WAIT_REG_MEM, 5));
  3356. amdgpu_ring_write(ring, (WAIT_REG_MEM_OPERATION(1) | /* write, wait, write */
  3357. WAIT_REG_MEM_FUNCTION(3) | /* == */
  3358. reg_mem_engine));
  3359. amdgpu_ring_write(ring, mmGPU_HDP_FLUSH_REQ);
  3360. amdgpu_ring_write(ring, mmGPU_HDP_FLUSH_DONE);
  3361. amdgpu_ring_write(ring, ref_and_mask);
  3362. amdgpu_ring_write(ring, ref_and_mask);
  3363. amdgpu_ring_write(ring, 0x20); /* poll interval */
  3364. }
  3365. static void gfx_v8_0_ring_emit_ib(struct amdgpu_ring *ring,
  3366. struct amdgpu_ib *ib)
  3367. {
  3368. bool need_ctx_switch = ring->current_ctx != ib->ctx;
  3369. u32 header, control = 0;
  3370. u32 next_rptr = ring->wptr + 5;
  3371. /* drop the CE preamble IB for the same context */
  3372. if ((ring->type == AMDGPU_RING_TYPE_GFX) &&
  3373. (ib->flags & AMDGPU_IB_FLAG_PREAMBLE) &&
  3374. !need_ctx_switch)
  3375. return;
  3376. if (ring->type == AMDGPU_RING_TYPE_COMPUTE)
  3377. control |= INDIRECT_BUFFER_VALID;
  3378. if (need_ctx_switch && ring->type == AMDGPU_RING_TYPE_GFX)
  3379. next_rptr += 2;
  3380. next_rptr += 4;
  3381. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  3382. amdgpu_ring_write(ring, WRITE_DATA_DST_SEL(5) | WR_CONFIRM);
  3383. amdgpu_ring_write(ring, ring->next_rptr_gpu_addr & 0xfffffffc);
  3384. amdgpu_ring_write(ring, upper_32_bits(ring->next_rptr_gpu_addr) & 0xffffffff);
  3385. amdgpu_ring_write(ring, next_rptr);
  3386. /* insert SWITCH_BUFFER packet before first IB in the ring frame */
  3387. if (need_ctx_switch && ring->type == AMDGPU_RING_TYPE_GFX) {
  3388. amdgpu_ring_write(ring, PACKET3(PACKET3_SWITCH_BUFFER, 0));
  3389. amdgpu_ring_write(ring, 0);
  3390. }
  3391. if (ib->flags & AMDGPU_IB_FLAG_CE)
  3392. header = PACKET3(PACKET3_INDIRECT_BUFFER_CONST, 2);
  3393. else
  3394. header = PACKET3(PACKET3_INDIRECT_BUFFER, 2);
  3395. control |= ib->length_dw |
  3396. (ib->vm ? (ib->vm->ids[ring->idx].id << 24) : 0);
  3397. amdgpu_ring_write(ring, header);
  3398. amdgpu_ring_write(ring,
  3399. #ifdef __BIG_ENDIAN
  3400. (2 << 0) |
  3401. #endif
  3402. (ib->gpu_addr & 0xFFFFFFFC));
  3403. amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr) & 0xFFFF);
  3404. amdgpu_ring_write(ring, control);
  3405. }
  3406. static void gfx_v8_0_ring_emit_fence_gfx(struct amdgpu_ring *ring, u64 addr,
  3407. u64 seq, unsigned flags)
  3408. {
  3409. bool write64bit = flags & AMDGPU_FENCE_FLAG_64BIT;
  3410. bool int_sel = flags & AMDGPU_FENCE_FLAG_INT;
  3411. /* EVENT_WRITE_EOP - flush caches, send int */
  3412. amdgpu_ring_write(ring, PACKET3(PACKET3_EVENT_WRITE_EOP, 4));
  3413. amdgpu_ring_write(ring, (EOP_TCL1_ACTION_EN |
  3414. EOP_TC_ACTION_EN |
  3415. EVENT_TYPE(CACHE_FLUSH_AND_INV_TS_EVENT) |
  3416. EVENT_INDEX(5)));
  3417. amdgpu_ring_write(ring, addr & 0xfffffffc);
  3418. amdgpu_ring_write(ring, (upper_32_bits(addr) & 0xffff) |
  3419. DATA_SEL(write64bit ? 2 : 1) | INT_SEL(int_sel ? 2 : 0));
  3420. amdgpu_ring_write(ring, lower_32_bits(seq));
  3421. amdgpu_ring_write(ring, upper_32_bits(seq));
  3422. }
  3423. /**
  3424. * gfx_v8_0_ring_emit_semaphore - emit a semaphore on the CP ring
  3425. *
  3426. * @ring: amdgpu ring buffer object
  3427. * @semaphore: amdgpu semaphore object
  3428. * @emit_wait: Is this a sempahore wait?
  3429. *
  3430. * Emits a semaphore signal/wait packet to the CP ring and prevents the PFP
  3431. * from running ahead of semaphore waits.
  3432. */
  3433. static bool gfx_v8_0_ring_emit_semaphore(struct amdgpu_ring *ring,
  3434. struct amdgpu_semaphore *semaphore,
  3435. bool emit_wait)
  3436. {
  3437. uint64_t addr = semaphore->gpu_addr;
  3438. unsigned sel = emit_wait ? PACKET3_SEM_SEL_WAIT : PACKET3_SEM_SEL_SIGNAL;
  3439. if (ring->adev->asic_type == CHIP_TOPAZ ||
  3440. ring->adev->asic_type == CHIP_TONGA) {
  3441. amdgpu_ring_write(ring, PACKET3(PACKET3_MEM_SEMAPHORE, 1));
  3442. amdgpu_ring_write(ring, lower_32_bits(addr));
  3443. amdgpu_ring_write(ring, (upper_32_bits(addr) & 0xffff) | sel);
  3444. } else {
  3445. amdgpu_ring_write(ring, PACKET3(PACKET3_MEM_SEMAPHORE, 2));
  3446. amdgpu_ring_write(ring, lower_32_bits(addr));
  3447. amdgpu_ring_write(ring, upper_32_bits(addr));
  3448. amdgpu_ring_write(ring, sel);
  3449. }
  3450. if (emit_wait && (ring->type == AMDGPU_RING_TYPE_GFX)) {
  3451. /* Prevent the PFP from running ahead of the semaphore wait */
  3452. amdgpu_ring_write(ring, PACKET3(PACKET3_PFP_SYNC_ME, 0));
  3453. amdgpu_ring_write(ring, 0x0);
  3454. }
  3455. return true;
  3456. }
  3457. static void gfx_v8_0_ce_sync_me(struct amdgpu_ring *ring)
  3458. {
  3459. struct amdgpu_device *adev = ring->adev;
  3460. u64 gpu_addr = adev->wb.gpu_addr + adev->gfx.ce_sync_offs * 4;
  3461. /* instruct DE to set a magic number */
  3462. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  3463. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  3464. WRITE_DATA_DST_SEL(5)));
  3465. amdgpu_ring_write(ring, gpu_addr & 0xfffffffc);
  3466. amdgpu_ring_write(ring, upper_32_bits(gpu_addr) & 0xffffffff);
  3467. amdgpu_ring_write(ring, 1);
  3468. /* let CE wait till condition satisfied */
  3469. amdgpu_ring_write(ring, PACKET3(PACKET3_WAIT_REG_MEM, 5));
  3470. amdgpu_ring_write(ring, (WAIT_REG_MEM_OPERATION(0) | /* wait */
  3471. WAIT_REG_MEM_MEM_SPACE(1) | /* memory */
  3472. WAIT_REG_MEM_FUNCTION(3) | /* == */
  3473. WAIT_REG_MEM_ENGINE(2))); /* ce */
  3474. amdgpu_ring_write(ring, gpu_addr & 0xfffffffc);
  3475. amdgpu_ring_write(ring, upper_32_bits(gpu_addr) & 0xffffffff);
  3476. amdgpu_ring_write(ring, 1);
  3477. amdgpu_ring_write(ring, 0xffffffff);
  3478. amdgpu_ring_write(ring, 4); /* poll interval */
  3479. /* instruct CE to reset wb of ce_sync to zero */
  3480. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  3481. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(2) |
  3482. WRITE_DATA_DST_SEL(5) |
  3483. WR_CONFIRM));
  3484. amdgpu_ring_write(ring, gpu_addr & 0xfffffffc);
  3485. amdgpu_ring_write(ring, upper_32_bits(gpu_addr) & 0xffffffff);
  3486. amdgpu_ring_write(ring, 0);
  3487. }
  3488. static void gfx_v8_0_ring_emit_vm_flush(struct amdgpu_ring *ring,
  3489. unsigned vm_id, uint64_t pd_addr)
  3490. {
  3491. int usepfp = (ring->type == AMDGPU_RING_TYPE_GFX);
  3492. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  3493. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(usepfp) |
  3494. WRITE_DATA_DST_SEL(0)));
  3495. if (vm_id < 8) {
  3496. amdgpu_ring_write(ring,
  3497. (mmVM_CONTEXT0_PAGE_TABLE_BASE_ADDR + vm_id));
  3498. } else {
  3499. amdgpu_ring_write(ring,
  3500. (mmVM_CONTEXT8_PAGE_TABLE_BASE_ADDR + vm_id - 8));
  3501. }
  3502. amdgpu_ring_write(ring, 0);
  3503. amdgpu_ring_write(ring, pd_addr >> 12);
  3504. /* bits 0-15 are the VM contexts0-15 */
  3505. /* invalidate the cache */
  3506. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  3507. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  3508. WRITE_DATA_DST_SEL(0)));
  3509. amdgpu_ring_write(ring, mmVM_INVALIDATE_REQUEST);
  3510. amdgpu_ring_write(ring, 0);
  3511. amdgpu_ring_write(ring, 1 << vm_id);
  3512. /* wait for the invalidate to complete */
  3513. amdgpu_ring_write(ring, PACKET3(PACKET3_WAIT_REG_MEM, 5));
  3514. amdgpu_ring_write(ring, (WAIT_REG_MEM_OPERATION(0) | /* wait */
  3515. WAIT_REG_MEM_FUNCTION(0) | /* always */
  3516. WAIT_REG_MEM_ENGINE(0))); /* me */
  3517. amdgpu_ring_write(ring, mmVM_INVALIDATE_REQUEST);
  3518. amdgpu_ring_write(ring, 0);
  3519. amdgpu_ring_write(ring, 0); /* ref */
  3520. amdgpu_ring_write(ring, 0); /* mask */
  3521. amdgpu_ring_write(ring, 0x20); /* poll interval */
  3522. /* compute doesn't have PFP */
  3523. if (usepfp) {
  3524. /* sync PFP to ME, otherwise we might get invalid PFP reads */
  3525. amdgpu_ring_write(ring, PACKET3(PACKET3_PFP_SYNC_ME, 0));
  3526. amdgpu_ring_write(ring, 0x0);
  3527. /* synce CE with ME to prevent CE fetch CEIB before context switch done */
  3528. gfx_v8_0_ce_sync_me(ring);
  3529. }
  3530. }
  3531. static bool gfx_v8_0_ring_is_lockup(struct amdgpu_ring *ring)
  3532. {
  3533. if (gfx_v8_0_is_idle(ring->adev)) {
  3534. amdgpu_ring_lockup_update(ring);
  3535. return false;
  3536. }
  3537. return amdgpu_ring_test_lockup(ring);
  3538. }
  3539. static u32 gfx_v8_0_ring_get_rptr_compute(struct amdgpu_ring *ring)
  3540. {
  3541. return ring->adev->wb.wb[ring->rptr_offs];
  3542. }
  3543. static u32 gfx_v8_0_ring_get_wptr_compute(struct amdgpu_ring *ring)
  3544. {
  3545. return ring->adev->wb.wb[ring->wptr_offs];
  3546. }
  3547. static void gfx_v8_0_ring_set_wptr_compute(struct amdgpu_ring *ring)
  3548. {
  3549. struct amdgpu_device *adev = ring->adev;
  3550. /* XXX check if swapping is necessary on BE */
  3551. adev->wb.wb[ring->wptr_offs] = ring->wptr;
  3552. WDOORBELL32(ring->doorbell_index, ring->wptr);
  3553. }
  3554. static void gfx_v8_0_ring_emit_fence_compute(struct amdgpu_ring *ring,
  3555. u64 addr, u64 seq,
  3556. unsigned flags)
  3557. {
  3558. bool write64bit = flags & AMDGPU_FENCE_FLAG_64BIT;
  3559. bool int_sel = flags & AMDGPU_FENCE_FLAG_INT;
  3560. /* RELEASE_MEM - flush caches, send int */
  3561. amdgpu_ring_write(ring, PACKET3(PACKET3_RELEASE_MEM, 5));
  3562. amdgpu_ring_write(ring, (EOP_TCL1_ACTION_EN |
  3563. EOP_TC_ACTION_EN |
  3564. EVENT_TYPE(CACHE_FLUSH_AND_INV_TS_EVENT) |
  3565. EVENT_INDEX(5)));
  3566. amdgpu_ring_write(ring, DATA_SEL(write64bit ? 2 : 1) | INT_SEL(int_sel ? 2 : 0));
  3567. amdgpu_ring_write(ring, addr & 0xfffffffc);
  3568. amdgpu_ring_write(ring, upper_32_bits(addr));
  3569. amdgpu_ring_write(ring, lower_32_bits(seq));
  3570. amdgpu_ring_write(ring, upper_32_bits(seq));
  3571. }
  3572. static void gfx_v8_0_set_gfx_eop_interrupt_state(struct amdgpu_device *adev,
  3573. enum amdgpu_interrupt_state state)
  3574. {
  3575. u32 cp_int_cntl;
  3576. switch (state) {
  3577. case AMDGPU_IRQ_STATE_DISABLE:
  3578. cp_int_cntl = RREG32(mmCP_INT_CNTL_RING0);
  3579. cp_int_cntl = REG_SET_FIELD(cp_int_cntl, CP_INT_CNTL_RING0,
  3580. TIME_STAMP_INT_ENABLE, 0);
  3581. WREG32(mmCP_INT_CNTL_RING0, cp_int_cntl);
  3582. break;
  3583. case AMDGPU_IRQ_STATE_ENABLE:
  3584. cp_int_cntl = RREG32(mmCP_INT_CNTL_RING0);
  3585. cp_int_cntl =
  3586. REG_SET_FIELD(cp_int_cntl, CP_INT_CNTL_RING0,
  3587. TIME_STAMP_INT_ENABLE, 1);
  3588. WREG32(mmCP_INT_CNTL_RING0, cp_int_cntl);
  3589. break;
  3590. default:
  3591. break;
  3592. }
  3593. }
  3594. static void gfx_v8_0_set_compute_eop_interrupt_state(struct amdgpu_device *adev,
  3595. int me, int pipe,
  3596. enum amdgpu_interrupt_state state)
  3597. {
  3598. u32 mec_int_cntl, mec_int_cntl_reg;
  3599. /*
  3600. * amdgpu controls only pipe 0 of MEC1. That's why this function only
  3601. * handles the setting of interrupts for this specific pipe. All other
  3602. * pipes' interrupts are set by amdkfd.
  3603. */
  3604. if (me == 1) {
  3605. switch (pipe) {
  3606. case 0:
  3607. mec_int_cntl_reg = mmCP_ME1_PIPE0_INT_CNTL;
  3608. break;
  3609. default:
  3610. DRM_DEBUG("invalid pipe %d\n", pipe);
  3611. return;
  3612. }
  3613. } else {
  3614. DRM_DEBUG("invalid me %d\n", me);
  3615. return;
  3616. }
  3617. switch (state) {
  3618. case AMDGPU_IRQ_STATE_DISABLE:
  3619. mec_int_cntl = RREG32(mec_int_cntl_reg);
  3620. mec_int_cntl = REG_SET_FIELD(mec_int_cntl, CP_ME1_PIPE0_INT_CNTL,
  3621. TIME_STAMP_INT_ENABLE, 0);
  3622. WREG32(mec_int_cntl_reg, mec_int_cntl);
  3623. break;
  3624. case AMDGPU_IRQ_STATE_ENABLE:
  3625. mec_int_cntl = RREG32(mec_int_cntl_reg);
  3626. mec_int_cntl = REG_SET_FIELD(mec_int_cntl, CP_ME1_PIPE0_INT_CNTL,
  3627. TIME_STAMP_INT_ENABLE, 1);
  3628. WREG32(mec_int_cntl_reg, mec_int_cntl);
  3629. break;
  3630. default:
  3631. break;
  3632. }
  3633. }
  3634. static int gfx_v8_0_set_priv_reg_fault_state(struct amdgpu_device *adev,
  3635. struct amdgpu_irq_src *source,
  3636. unsigned type,
  3637. enum amdgpu_interrupt_state state)
  3638. {
  3639. u32 cp_int_cntl;
  3640. switch (state) {
  3641. case AMDGPU_IRQ_STATE_DISABLE:
  3642. cp_int_cntl = RREG32(mmCP_INT_CNTL_RING0);
  3643. cp_int_cntl = REG_SET_FIELD(cp_int_cntl, CP_INT_CNTL_RING0,
  3644. PRIV_REG_INT_ENABLE, 0);
  3645. WREG32(mmCP_INT_CNTL_RING0, cp_int_cntl);
  3646. break;
  3647. case AMDGPU_IRQ_STATE_ENABLE:
  3648. cp_int_cntl = RREG32(mmCP_INT_CNTL_RING0);
  3649. cp_int_cntl = REG_SET_FIELD(cp_int_cntl, CP_INT_CNTL_RING0,
  3650. PRIV_REG_INT_ENABLE, 0);
  3651. WREG32(mmCP_INT_CNTL_RING0, cp_int_cntl);
  3652. break;
  3653. default:
  3654. break;
  3655. }
  3656. return 0;
  3657. }
  3658. static int gfx_v8_0_set_priv_inst_fault_state(struct amdgpu_device *adev,
  3659. struct amdgpu_irq_src *source,
  3660. unsigned type,
  3661. enum amdgpu_interrupt_state state)
  3662. {
  3663. u32 cp_int_cntl;
  3664. switch (state) {
  3665. case AMDGPU_IRQ_STATE_DISABLE:
  3666. cp_int_cntl = RREG32(mmCP_INT_CNTL_RING0);
  3667. cp_int_cntl = REG_SET_FIELD(cp_int_cntl, CP_INT_CNTL_RING0,
  3668. PRIV_INSTR_INT_ENABLE, 0);
  3669. WREG32(mmCP_INT_CNTL_RING0, cp_int_cntl);
  3670. break;
  3671. case AMDGPU_IRQ_STATE_ENABLE:
  3672. cp_int_cntl = RREG32(mmCP_INT_CNTL_RING0);
  3673. cp_int_cntl = REG_SET_FIELD(cp_int_cntl, CP_INT_CNTL_RING0,
  3674. PRIV_INSTR_INT_ENABLE, 1);
  3675. WREG32(mmCP_INT_CNTL_RING0, cp_int_cntl);
  3676. break;
  3677. default:
  3678. break;
  3679. }
  3680. return 0;
  3681. }
  3682. static int gfx_v8_0_set_eop_interrupt_state(struct amdgpu_device *adev,
  3683. struct amdgpu_irq_src *src,
  3684. unsigned type,
  3685. enum amdgpu_interrupt_state state)
  3686. {
  3687. switch (type) {
  3688. case AMDGPU_CP_IRQ_GFX_EOP:
  3689. gfx_v8_0_set_gfx_eop_interrupt_state(adev, state);
  3690. break;
  3691. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE0_EOP:
  3692. gfx_v8_0_set_compute_eop_interrupt_state(adev, 1, 0, state);
  3693. break;
  3694. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE1_EOP:
  3695. gfx_v8_0_set_compute_eop_interrupt_state(adev, 1, 1, state);
  3696. break;
  3697. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE2_EOP:
  3698. gfx_v8_0_set_compute_eop_interrupt_state(adev, 1, 2, state);
  3699. break;
  3700. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE3_EOP:
  3701. gfx_v8_0_set_compute_eop_interrupt_state(adev, 1, 3, state);
  3702. break;
  3703. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE0_EOP:
  3704. gfx_v8_0_set_compute_eop_interrupt_state(adev, 2, 0, state);
  3705. break;
  3706. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE1_EOP:
  3707. gfx_v8_0_set_compute_eop_interrupt_state(adev, 2, 1, state);
  3708. break;
  3709. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE2_EOP:
  3710. gfx_v8_0_set_compute_eop_interrupt_state(adev, 2, 2, state);
  3711. break;
  3712. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE3_EOP:
  3713. gfx_v8_0_set_compute_eop_interrupt_state(adev, 2, 3, state);
  3714. break;
  3715. default:
  3716. break;
  3717. }
  3718. return 0;
  3719. }
  3720. static int gfx_v8_0_eop_irq(struct amdgpu_device *adev,
  3721. struct amdgpu_irq_src *source,
  3722. struct amdgpu_iv_entry *entry)
  3723. {
  3724. int i;
  3725. u8 me_id, pipe_id, queue_id;
  3726. struct amdgpu_ring *ring;
  3727. DRM_DEBUG("IH: CP EOP\n");
  3728. me_id = (entry->ring_id & 0x0c) >> 2;
  3729. pipe_id = (entry->ring_id & 0x03) >> 0;
  3730. queue_id = (entry->ring_id & 0x70) >> 4;
  3731. switch (me_id) {
  3732. case 0:
  3733. amdgpu_fence_process(&adev->gfx.gfx_ring[0]);
  3734. break;
  3735. case 1:
  3736. case 2:
  3737. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  3738. ring = &adev->gfx.compute_ring[i];
  3739. /* Per-queue interrupt is supported for MEC starting from VI.
  3740. * The interrupt can only be enabled/disabled per pipe instead of per queue.
  3741. */
  3742. if ((ring->me == me_id) && (ring->pipe == pipe_id) && (ring->queue == queue_id))
  3743. amdgpu_fence_process(ring);
  3744. }
  3745. break;
  3746. }
  3747. return 0;
  3748. }
  3749. static int gfx_v8_0_priv_reg_irq(struct amdgpu_device *adev,
  3750. struct amdgpu_irq_src *source,
  3751. struct amdgpu_iv_entry *entry)
  3752. {
  3753. DRM_ERROR("Illegal register access in command stream\n");
  3754. schedule_work(&adev->reset_work);
  3755. return 0;
  3756. }
  3757. static int gfx_v8_0_priv_inst_irq(struct amdgpu_device *adev,
  3758. struct amdgpu_irq_src *source,
  3759. struct amdgpu_iv_entry *entry)
  3760. {
  3761. DRM_ERROR("Illegal instruction in command stream\n");
  3762. schedule_work(&adev->reset_work);
  3763. return 0;
  3764. }
  3765. const struct amd_ip_funcs gfx_v8_0_ip_funcs = {
  3766. .early_init = gfx_v8_0_early_init,
  3767. .late_init = NULL,
  3768. .sw_init = gfx_v8_0_sw_init,
  3769. .sw_fini = gfx_v8_0_sw_fini,
  3770. .hw_init = gfx_v8_0_hw_init,
  3771. .hw_fini = gfx_v8_0_hw_fini,
  3772. .suspend = gfx_v8_0_suspend,
  3773. .resume = gfx_v8_0_resume,
  3774. .is_idle = gfx_v8_0_is_idle,
  3775. .wait_for_idle = gfx_v8_0_wait_for_idle,
  3776. .soft_reset = gfx_v8_0_soft_reset,
  3777. .print_status = gfx_v8_0_print_status,
  3778. .set_clockgating_state = gfx_v8_0_set_clockgating_state,
  3779. .set_powergating_state = gfx_v8_0_set_powergating_state,
  3780. };
  3781. static const struct amdgpu_ring_funcs gfx_v8_0_ring_funcs_gfx = {
  3782. .get_rptr = gfx_v8_0_ring_get_rptr_gfx,
  3783. .get_wptr = gfx_v8_0_ring_get_wptr_gfx,
  3784. .set_wptr = gfx_v8_0_ring_set_wptr_gfx,
  3785. .parse_cs = NULL,
  3786. .emit_ib = gfx_v8_0_ring_emit_ib,
  3787. .emit_fence = gfx_v8_0_ring_emit_fence_gfx,
  3788. .emit_semaphore = gfx_v8_0_ring_emit_semaphore,
  3789. .emit_vm_flush = gfx_v8_0_ring_emit_vm_flush,
  3790. .emit_gds_switch = gfx_v8_0_ring_emit_gds_switch,
  3791. .emit_hdp_flush = gfx_v8_0_ring_emit_hdp_flush,
  3792. .test_ring = gfx_v8_0_ring_test_ring,
  3793. .test_ib = gfx_v8_0_ring_test_ib,
  3794. .is_lockup = gfx_v8_0_ring_is_lockup,
  3795. };
  3796. static const struct amdgpu_ring_funcs gfx_v8_0_ring_funcs_compute = {
  3797. .get_rptr = gfx_v8_0_ring_get_rptr_compute,
  3798. .get_wptr = gfx_v8_0_ring_get_wptr_compute,
  3799. .set_wptr = gfx_v8_0_ring_set_wptr_compute,
  3800. .parse_cs = NULL,
  3801. .emit_ib = gfx_v8_0_ring_emit_ib,
  3802. .emit_fence = gfx_v8_0_ring_emit_fence_compute,
  3803. .emit_semaphore = gfx_v8_0_ring_emit_semaphore,
  3804. .emit_vm_flush = gfx_v8_0_ring_emit_vm_flush,
  3805. .emit_gds_switch = gfx_v8_0_ring_emit_gds_switch,
  3806. .emit_hdp_flush = gfx_v8_0_ring_emit_hdp_flush,
  3807. .test_ring = gfx_v8_0_ring_test_ring,
  3808. .test_ib = gfx_v8_0_ring_test_ib,
  3809. .is_lockup = gfx_v8_0_ring_is_lockup,
  3810. };
  3811. static void gfx_v8_0_set_ring_funcs(struct amdgpu_device *adev)
  3812. {
  3813. int i;
  3814. for (i = 0; i < adev->gfx.num_gfx_rings; i++)
  3815. adev->gfx.gfx_ring[i].funcs = &gfx_v8_0_ring_funcs_gfx;
  3816. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  3817. adev->gfx.compute_ring[i].funcs = &gfx_v8_0_ring_funcs_compute;
  3818. }
  3819. static const struct amdgpu_irq_src_funcs gfx_v8_0_eop_irq_funcs = {
  3820. .set = gfx_v8_0_set_eop_interrupt_state,
  3821. .process = gfx_v8_0_eop_irq,
  3822. };
  3823. static const struct amdgpu_irq_src_funcs gfx_v8_0_priv_reg_irq_funcs = {
  3824. .set = gfx_v8_0_set_priv_reg_fault_state,
  3825. .process = gfx_v8_0_priv_reg_irq,
  3826. };
  3827. static const struct amdgpu_irq_src_funcs gfx_v8_0_priv_inst_irq_funcs = {
  3828. .set = gfx_v8_0_set_priv_inst_fault_state,
  3829. .process = gfx_v8_0_priv_inst_irq,
  3830. };
  3831. static void gfx_v8_0_set_irq_funcs(struct amdgpu_device *adev)
  3832. {
  3833. adev->gfx.eop_irq.num_types = AMDGPU_CP_IRQ_LAST;
  3834. adev->gfx.eop_irq.funcs = &gfx_v8_0_eop_irq_funcs;
  3835. adev->gfx.priv_reg_irq.num_types = 1;
  3836. adev->gfx.priv_reg_irq.funcs = &gfx_v8_0_priv_reg_irq_funcs;
  3837. adev->gfx.priv_inst_irq.num_types = 1;
  3838. adev->gfx.priv_inst_irq.funcs = &gfx_v8_0_priv_inst_irq_funcs;
  3839. }
  3840. static void gfx_v8_0_set_gds_init(struct amdgpu_device *adev)
  3841. {
  3842. /* init asci gds info */
  3843. adev->gds.mem.total_size = RREG32(mmGDS_VMID0_SIZE);
  3844. adev->gds.gws.total_size = 64;
  3845. adev->gds.oa.total_size = 16;
  3846. if (adev->gds.mem.total_size == 64 * 1024) {
  3847. adev->gds.mem.gfx_partition_size = 4096;
  3848. adev->gds.mem.cs_partition_size = 4096;
  3849. adev->gds.gws.gfx_partition_size = 4;
  3850. adev->gds.gws.cs_partition_size = 4;
  3851. adev->gds.oa.gfx_partition_size = 4;
  3852. adev->gds.oa.cs_partition_size = 1;
  3853. } else {
  3854. adev->gds.mem.gfx_partition_size = 1024;
  3855. adev->gds.mem.cs_partition_size = 1024;
  3856. adev->gds.gws.gfx_partition_size = 16;
  3857. adev->gds.gws.cs_partition_size = 16;
  3858. adev->gds.oa.gfx_partition_size = 4;
  3859. adev->gds.oa.cs_partition_size = 4;
  3860. }
  3861. }
  3862. static u32 gfx_v8_0_get_cu_active_bitmap(struct amdgpu_device *adev,
  3863. u32 se, u32 sh)
  3864. {
  3865. u32 mask = 0, tmp, tmp1;
  3866. int i;
  3867. gfx_v8_0_select_se_sh(adev, se, sh);
  3868. tmp = RREG32(mmCC_GC_SHADER_ARRAY_CONFIG);
  3869. tmp1 = RREG32(mmGC_USER_SHADER_ARRAY_CONFIG);
  3870. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff);
  3871. tmp &= 0xffff0000;
  3872. tmp |= tmp1;
  3873. tmp >>= 16;
  3874. for (i = 0; i < adev->gfx.config.max_cu_per_sh; i ++) {
  3875. mask <<= 1;
  3876. mask |= 1;
  3877. }
  3878. return (~tmp) & mask;
  3879. }
  3880. int gfx_v8_0_get_cu_info(struct amdgpu_device *adev,
  3881. struct amdgpu_cu_info *cu_info)
  3882. {
  3883. int i, j, k, counter, active_cu_number = 0;
  3884. u32 mask, bitmap, ao_bitmap, ao_cu_mask = 0;
  3885. if (!adev || !cu_info)
  3886. return -EINVAL;
  3887. mutex_lock(&adev->grbm_idx_mutex);
  3888. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  3889. for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
  3890. mask = 1;
  3891. ao_bitmap = 0;
  3892. counter = 0;
  3893. bitmap = gfx_v8_0_get_cu_active_bitmap(adev, i, j);
  3894. cu_info->bitmap[i][j] = bitmap;
  3895. for (k = 0; k < adev->gfx.config.max_cu_per_sh; k ++) {
  3896. if (bitmap & mask) {
  3897. if (counter < 2)
  3898. ao_bitmap |= mask;
  3899. counter ++;
  3900. }
  3901. mask <<= 1;
  3902. }
  3903. active_cu_number += counter;
  3904. ao_cu_mask |= (ao_bitmap << (i * 16 + j * 8));
  3905. }
  3906. }
  3907. cu_info->number = active_cu_number;
  3908. cu_info->ao_cu_mask = ao_cu_mask;
  3909. mutex_unlock(&adev->grbm_idx_mutex);
  3910. return 0;
  3911. }