dispc.c 117 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718
  1. /*
  2. * Copyright (C) 2009 Nokia Corporation
  3. * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com>
  4. *
  5. * Some code and ideas taken from drivers/video/omap/ driver
  6. * by Imre Deak.
  7. *
  8. * This program is free software; you can redistribute it and/or modify it
  9. * under the terms of the GNU General Public License version 2 as published by
  10. * the Free Software Foundation.
  11. *
  12. * This program is distributed in the hope that it will be useful, but WITHOUT
  13. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  14. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  15. * more details.
  16. *
  17. * You should have received a copy of the GNU General Public License along with
  18. * this program. If not, see <http://www.gnu.org/licenses/>.
  19. */
  20. #define DSS_SUBSYS_NAME "DISPC"
  21. #include <linux/kernel.h>
  22. #include <linux/dma-mapping.h>
  23. #include <linux/vmalloc.h>
  24. #include <linux/export.h>
  25. #include <linux/clk.h>
  26. #include <linux/io.h>
  27. #include <linux/jiffies.h>
  28. #include <linux/seq_file.h>
  29. #include <linux/delay.h>
  30. #include <linux/workqueue.h>
  31. #include <linux/hardirq.h>
  32. #include <linux/platform_device.h>
  33. #include <linux/pm_runtime.h>
  34. #include <linux/sizes.h>
  35. #include <linux/mfd/syscon.h>
  36. #include <linux/regmap.h>
  37. #include <linux/of.h>
  38. #include <linux/of_device.h>
  39. #include <linux/component.h>
  40. #include <linux/sys_soc.h>
  41. #include <drm/drm_fourcc.h>
  42. #include <drm/drm_blend.h>
  43. #include "omapdss.h"
  44. #include "dss.h"
  45. #include "dispc.h"
  46. /* DISPC */
  47. #define DISPC_SZ_REGS SZ_4K
  48. enum omap_burst_size {
  49. BURST_SIZE_X2 = 0,
  50. BURST_SIZE_X4 = 1,
  51. BURST_SIZE_X8 = 2,
  52. };
  53. #define REG_GET(idx, start, end) \
  54. FLD_GET(dispc_read_reg(idx), start, end)
  55. #define REG_FLD_MOD(idx, val, start, end) \
  56. dispc_write_reg(idx, FLD_MOD(dispc_read_reg(idx), val, start, end))
  57. /* DISPC has feature id */
  58. enum dispc_feature_id {
  59. FEAT_LCDENABLEPOL,
  60. FEAT_LCDENABLESIGNAL,
  61. FEAT_PCKFREEENABLE,
  62. FEAT_FUNCGATED,
  63. FEAT_MGR_LCD2,
  64. FEAT_MGR_LCD3,
  65. FEAT_LINEBUFFERSPLIT,
  66. FEAT_ROWREPEATENABLE,
  67. FEAT_RESIZECONF,
  68. /* Independent core clk divider */
  69. FEAT_CORE_CLK_DIV,
  70. FEAT_HANDLE_UV_SEPARATE,
  71. FEAT_ATTR2,
  72. FEAT_CPR,
  73. FEAT_PRELOAD,
  74. FEAT_FIR_COEF_V,
  75. FEAT_ALPHA_FIXED_ZORDER,
  76. FEAT_ALPHA_FREE_ZORDER,
  77. FEAT_FIFO_MERGE,
  78. /* An unknown HW bug causing the normal FIFO thresholds not to work */
  79. FEAT_OMAP3_DSI_FIFO_BUG,
  80. FEAT_BURST_2D,
  81. FEAT_MFLAG,
  82. };
  83. struct dispc_features {
  84. u8 sw_start;
  85. u8 fp_start;
  86. u8 bp_start;
  87. u16 sw_max;
  88. u16 vp_max;
  89. u16 hp_max;
  90. u8 mgr_width_start;
  91. u8 mgr_height_start;
  92. u16 mgr_width_max;
  93. u16 mgr_height_max;
  94. unsigned long max_lcd_pclk;
  95. unsigned long max_tv_pclk;
  96. unsigned int max_downscale;
  97. unsigned int max_line_width;
  98. unsigned int min_pcd;
  99. int (*calc_scaling) (unsigned long pclk, unsigned long lclk,
  100. const struct videomode *vm,
  101. u16 width, u16 height, u16 out_width, u16 out_height,
  102. u32 fourcc, bool *five_taps,
  103. int *x_predecim, int *y_predecim, int *decim_x, int *decim_y,
  104. u16 pos_x, unsigned long *core_clk, bool mem_to_mem);
  105. unsigned long (*calc_core_clk) (unsigned long pclk,
  106. u16 width, u16 height, u16 out_width, u16 out_height,
  107. bool mem_to_mem);
  108. u8 num_fifos;
  109. const enum dispc_feature_id *features;
  110. unsigned int num_features;
  111. const struct dss_reg_field *reg_fields;
  112. const unsigned int num_reg_fields;
  113. const enum omap_overlay_caps *overlay_caps;
  114. const u32 **supported_color_modes;
  115. unsigned int num_mgrs;
  116. unsigned int num_ovls;
  117. unsigned int buffer_size_unit;
  118. unsigned int burst_size_unit;
  119. /* swap GFX & WB fifos */
  120. bool gfx_fifo_workaround:1;
  121. /* no DISPC_IRQ_FRAMEDONETV on this SoC */
  122. bool no_framedone_tv:1;
  123. /* revert to the OMAP4 mechanism of DISPC Smart Standby operation */
  124. bool mstandby_workaround:1;
  125. bool set_max_preload:1;
  126. /* PIXEL_INC is not added to the last pixel of a line */
  127. bool last_pixel_inc_missing:1;
  128. /* POL_FREQ has ALIGN bit */
  129. bool supports_sync_align:1;
  130. bool has_writeback:1;
  131. bool supports_double_pixel:1;
  132. /*
  133. * Field order for VENC is different than HDMI. We should handle this in
  134. * some intelligent manner, but as the SoCs have either HDMI or VENC,
  135. * never both, we can just use this flag for now.
  136. */
  137. bool reverse_ilace_field_order:1;
  138. bool has_gamma_table:1;
  139. bool has_gamma_i734_bug:1;
  140. };
  141. #define DISPC_MAX_NR_FIFOS 5
  142. #define DISPC_MAX_CHANNEL_GAMMA 4
  143. static struct {
  144. struct platform_device *pdev;
  145. void __iomem *base;
  146. int irq;
  147. irq_handler_t user_handler;
  148. void *user_data;
  149. unsigned long core_clk_rate;
  150. unsigned long tv_pclk_rate;
  151. u32 fifo_size[DISPC_MAX_NR_FIFOS];
  152. /* maps which plane is using a fifo. fifo-id -> plane-id */
  153. int fifo_assignment[DISPC_MAX_NR_FIFOS];
  154. bool ctx_valid;
  155. u32 ctx[DISPC_SZ_REGS / sizeof(u32)];
  156. u32 *gamma_table[DISPC_MAX_CHANNEL_GAMMA];
  157. const struct dispc_features *feat;
  158. bool is_enabled;
  159. struct regmap *syscon_pol;
  160. u32 syscon_pol_offset;
  161. /* DISPC_CONTROL & DISPC_CONFIG lock*/
  162. spinlock_t control_lock;
  163. } dispc;
  164. enum omap_color_component {
  165. /* used for all color formats for OMAP3 and earlier
  166. * and for RGB and Y color component on OMAP4
  167. */
  168. DISPC_COLOR_COMPONENT_RGB_Y = 1 << 0,
  169. /* used for UV component for
  170. * DRM_FORMAT_YUYV, DRM_FORMAT_UYVY, DRM_FORMAT_NV12
  171. * color formats on OMAP4
  172. */
  173. DISPC_COLOR_COMPONENT_UV = 1 << 1,
  174. };
  175. enum mgr_reg_fields {
  176. DISPC_MGR_FLD_ENABLE,
  177. DISPC_MGR_FLD_STNTFT,
  178. DISPC_MGR_FLD_GO,
  179. DISPC_MGR_FLD_TFTDATALINES,
  180. DISPC_MGR_FLD_STALLMODE,
  181. DISPC_MGR_FLD_TCKENABLE,
  182. DISPC_MGR_FLD_TCKSELECTION,
  183. DISPC_MGR_FLD_CPR,
  184. DISPC_MGR_FLD_FIFOHANDCHECK,
  185. /* used to maintain a count of the above fields */
  186. DISPC_MGR_FLD_NUM,
  187. };
  188. /* DISPC register field id */
  189. enum dispc_feat_reg_field {
  190. FEAT_REG_FIRHINC,
  191. FEAT_REG_FIRVINC,
  192. FEAT_REG_FIFOHIGHTHRESHOLD,
  193. FEAT_REG_FIFOLOWTHRESHOLD,
  194. FEAT_REG_FIFOSIZE,
  195. FEAT_REG_HORIZONTALACCU,
  196. FEAT_REG_VERTICALACCU,
  197. };
  198. struct dispc_reg_field {
  199. u16 reg;
  200. u8 high;
  201. u8 low;
  202. };
  203. struct dispc_gamma_desc {
  204. u32 len;
  205. u32 bits;
  206. u16 reg;
  207. bool has_index;
  208. };
  209. static const struct {
  210. const char *name;
  211. u32 vsync_irq;
  212. u32 framedone_irq;
  213. u32 sync_lost_irq;
  214. struct dispc_gamma_desc gamma;
  215. struct dispc_reg_field reg_desc[DISPC_MGR_FLD_NUM];
  216. } mgr_desc[] = {
  217. [OMAP_DSS_CHANNEL_LCD] = {
  218. .name = "LCD",
  219. .vsync_irq = DISPC_IRQ_VSYNC,
  220. .framedone_irq = DISPC_IRQ_FRAMEDONE,
  221. .sync_lost_irq = DISPC_IRQ_SYNC_LOST,
  222. .gamma = {
  223. .len = 256,
  224. .bits = 8,
  225. .reg = DISPC_GAMMA_TABLE0,
  226. .has_index = true,
  227. },
  228. .reg_desc = {
  229. [DISPC_MGR_FLD_ENABLE] = { DISPC_CONTROL, 0, 0 },
  230. [DISPC_MGR_FLD_STNTFT] = { DISPC_CONTROL, 3, 3 },
  231. [DISPC_MGR_FLD_GO] = { DISPC_CONTROL, 5, 5 },
  232. [DISPC_MGR_FLD_TFTDATALINES] = { DISPC_CONTROL, 9, 8 },
  233. [DISPC_MGR_FLD_STALLMODE] = { DISPC_CONTROL, 11, 11 },
  234. [DISPC_MGR_FLD_TCKENABLE] = { DISPC_CONFIG, 10, 10 },
  235. [DISPC_MGR_FLD_TCKSELECTION] = { DISPC_CONFIG, 11, 11 },
  236. [DISPC_MGR_FLD_CPR] = { DISPC_CONFIG, 15, 15 },
  237. [DISPC_MGR_FLD_FIFOHANDCHECK] = { DISPC_CONFIG, 16, 16 },
  238. },
  239. },
  240. [OMAP_DSS_CHANNEL_DIGIT] = {
  241. .name = "DIGIT",
  242. .vsync_irq = DISPC_IRQ_EVSYNC_ODD | DISPC_IRQ_EVSYNC_EVEN,
  243. .framedone_irq = DISPC_IRQ_FRAMEDONETV,
  244. .sync_lost_irq = DISPC_IRQ_SYNC_LOST_DIGIT,
  245. .gamma = {
  246. .len = 1024,
  247. .bits = 10,
  248. .reg = DISPC_GAMMA_TABLE2,
  249. .has_index = false,
  250. },
  251. .reg_desc = {
  252. [DISPC_MGR_FLD_ENABLE] = { DISPC_CONTROL, 1, 1 },
  253. [DISPC_MGR_FLD_STNTFT] = { },
  254. [DISPC_MGR_FLD_GO] = { DISPC_CONTROL, 6, 6 },
  255. [DISPC_MGR_FLD_TFTDATALINES] = { },
  256. [DISPC_MGR_FLD_STALLMODE] = { },
  257. [DISPC_MGR_FLD_TCKENABLE] = { DISPC_CONFIG, 12, 12 },
  258. [DISPC_MGR_FLD_TCKSELECTION] = { DISPC_CONFIG, 13, 13 },
  259. [DISPC_MGR_FLD_CPR] = { },
  260. [DISPC_MGR_FLD_FIFOHANDCHECK] = { DISPC_CONFIG, 16, 16 },
  261. },
  262. },
  263. [OMAP_DSS_CHANNEL_LCD2] = {
  264. .name = "LCD2",
  265. .vsync_irq = DISPC_IRQ_VSYNC2,
  266. .framedone_irq = DISPC_IRQ_FRAMEDONE2,
  267. .sync_lost_irq = DISPC_IRQ_SYNC_LOST2,
  268. .gamma = {
  269. .len = 256,
  270. .bits = 8,
  271. .reg = DISPC_GAMMA_TABLE1,
  272. .has_index = true,
  273. },
  274. .reg_desc = {
  275. [DISPC_MGR_FLD_ENABLE] = { DISPC_CONTROL2, 0, 0 },
  276. [DISPC_MGR_FLD_STNTFT] = { DISPC_CONTROL2, 3, 3 },
  277. [DISPC_MGR_FLD_GO] = { DISPC_CONTROL2, 5, 5 },
  278. [DISPC_MGR_FLD_TFTDATALINES] = { DISPC_CONTROL2, 9, 8 },
  279. [DISPC_MGR_FLD_STALLMODE] = { DISPC_CONTROL2, 11, 11 },
  280. [DISPC_MGR_FLD_TCKENABLE] = { DISPC_CONFIG2, 10, 10 },
  281. [DISPC_MGR_FLD_TCKSELECTION] = { DISPC_CONFIG2, 11, 11 },
  282. [DISPC_MGR_FLD_CPR] = { DISPC_CONFIG2, 15, 15 },
  283. [DISPC_MGR_FLD_FIFOHANDCHECK] = { DISPC_CONFIG2, 16, 16 },
  284. },
  285. },
  286. [OMAP_DSS_CHANNEL_LCD3] = {
  287. .name = "LCD3",
  288. .vsync_irq = DISPC_IRQ_VSYNC3,
  289. .framedone_irq = DISPC_IRQ_FRAMEDONE3,
  290. .sync_lost_irq = DISPC_IRQ_SYNC_LOST3,
  291. .gamma = {
  292. .len = 256,
  293. .bits = 8,
  294. .reg = DISPC_GAMMA_TABLE3,
  295. .has_index = true,
  296. },
  297. .reg_desc = {
  298. [DISPC_MGR_FLD_ENABLE] = { DISPC_CONTROL3, 0, 0 },
  299. [DISPC_MGR_FLD_STNTFT] = { DISPC_CONTROL3, 3, 3 },
  300. [DISPC_MGR_FLD_GO] = { DISPC_CONTROL3, 5, 5 },
  301. [DISPC_MGR_FLD_TFTDATALINES] = { DISPC_CONTROL3, 9, 8 },
  302. [DISPC_MGR_FLD_STALLMODE] = { DISPC_CONTROL3, 11, 11 },
  303. [DISPC_MGR_FLD_TCKENABLE] = { DISPC_CONFIG3, 10, 10 },
  304. [DISPC_MGR_FLD_TCKSELECTION] = { DISPC_CONFIG3, 11, 11 },
  305. [DISPC_MGR_FLD_CPR] = { DISPC_CONFIG3, 15, 15 },
  306. [DISPC_MGR_FLD_FIFOHANDCHECK] = { DISPC_CONFIG3, 16, 16 },
  307. },
  308. },
  309. };
  310. struct color_conv_coef {
  311. int ry, rcr, rcb, gy, gcr, gcb, by, bcr, bcb;
  312. int full_range;
  313. };
  314. static unsigned long dispc_fclk_rate(void);
  315. static unsigned long dispc_core_clk_rate(void);
  316. static unsigned long dispc_mgr_lclk_rate(enum omap_channel channel);
  317. static unsigned long dispc_mgr_pclk_rate(enum omap_channel channel);
  318. static unsigned long dispc_plane_pclk_rate(enum omap_plane_id plane);
  319. static unsigned long dispc_plane_lclk_rate(enum omap_plane_id plane);
  320. static void dispc_clear_irqstatus(u32 mask);
  321. static bool dispc_mgr_is_enabled(enum omap_channel channel);
  322. static void dispc_clear_irqstatus(u32 mask);
  323. static inline void dispc_write_reg(const u16 idx, u32 val)
  324. {
  325. __raw_writel(val, dispc.base + idx);
  326. }
  327. static inline u32 dispc_read_reg(const u16 idx)
  328. {
  329. return __raw_readl(dispc.base + idx);
  330. }
  331. static u32 mgr_fld_read(enum omap_channel channel, enum mgr_reg_fields regfld)
  332. {
  333. const struct dispc_reg_field rfld = mgr_desc[channel].reg_desc[regfld];
  334. return REG_GET(rfld.reg, rfld.high, rfld.low);
  335. }
  336. static void mgr_fld_write(enum omap_channel channel,
  337. enum mgr_reg_fields regfld, int val) {
  338. const struct dispc_reg_field rfld = mgr_desc[channel].reg_desc[regfld];
  339. const bool need_lock = rfld.reg == DISPC_CONTROL || rfld.reg == DISPC_CONFIG;
  340. unsigned long flags;
  341. if (need_lock)
  342. spin_lock_irqsave(&dispc.control_lock, flags);
  343. REG_FLD_MOD(rfld.reg, val, rfld.high, rfld.low);
  344. if (need_lock)
  345. spin_unlock_irqrestore(&dispc.control_lock, flags);
  346. }
  347. static int dispc_get_num_ovls(void)
  348. {
  349. return dispc.feat->num_ovls;
  350. }
  351. static int dispc_get_num_mgrs(void)
  352. {
  353. return dispc.feat->num_mgrs;
  354. }
  355. static void dispc_get_reg_field(enum dispc_feat_reg_field id,
  356. u8 *start, u8 *end)
  357. {
  358. if (id >= dispc.feat->num_reg_fields)
  359. BUG();
  360. *start = dispc.feat->reg_fields[id].start;
  361. *end = dispc.feat->reg_fields[id].end;
  362. }
  363. static bool dispc_has_feature(enum dispc_feature_id id)
  364. {
  365. unsigned int i;
  366. for (i = 0; i < dispc.feat->num_features; i++) {
  367. if (dispc.feat->features[i] == id)
  368. return true;
  369. }
  370. return false;
  371. }
  372. #define SR(reg) \
  373. dispc.ctx[DISPC_##reg / sizeof(u32)] = dispc_read_reg(DISPC_##reg)
  374. #define RR(reg) \
  375. dispc_write_reg(DISPC_##reg, dispc.ctx[DISPC_##reg / sizeof(u32)])
  376. static void dispc_save_context(void)
  377. {
  378. int i, j;
  379. DSSDBG("dispc_save_context\n");
  380. SR(IRQENABLE);
  381. SR(CONTROL);
  382. SR(CONFIG);
  383. SR(LINE_NUMBER);
  384. if (dispc_has_feature(FEAT_ALPHA_FIXED_ZORDER) ||
  385. dispc_has_feature(FEAT_ALPHA_FREE_ZORDER))
  386. SR(GLOBAL_ALPHA);
  387. if (dispc_has_feature(FEAT_MGR_LCD2)) {
  388. SR(CONTROL2);
  389. SR(CONFIG2);
  390. }
  391. if (dispc_has_feature(FEAT_MGR_LCD3)) {
  392. SR(CONTROL3);
  393. SR(CONFIG3);
  394. }
  395. for (i = 0; i < dispc_get_num_mgrs(); i++) {
  396. SR(DEFAULT_COLOR(i));
  397. SR(TRANS_COLOR(i));
  398. SR(SIZE_MGR(i));
  399. if (i == OMAP_DSS_CHANNEL_DIGIT)
  400. continue;
  401. SR(TIMING_H(i));
  402. SR(TIMING_V(i));
  403. SR(POL_FREQ(i));
  404. SR(DIVISORo(i));
  405. SR(DATA_CYCLE1(i));
  406. SR(DATA_CYCLE2(i));
  407. SR(DATA_CYCLE3(i));
  408. if (dispc_has_feature(FEAT_CPR)) {
  409. SR(CPR_COEF_R(i));
  410. SR(CPR_COEF_G(i));
  411. SR(CPR_COEF_B(i));
  412. }
  413. }
  414. for (i = 0; i < dispc_get_num_ovls(); i++) {
  415. SR(OVL_BA0(i));
  416. SR(OVL_BA1(i));
  417. SR(OVL_POSITION(i));
  418. SR(OVL_SIZE(i));
  419. SR(OVL_ATTRIBUTES(i));
  420. SR(OVL_FIFO_THRESHOLD(i));
  421. SR(OVL_ROW_INC(i));
  422. SR(OVL_PIXEL_INC(i));
  423. if (dispc_has_feature(FEAT_PRELOAD))
  424. SR(OVL_PRELOAD(i));
  425. if (i == OMAP_DSS_GFX) {
  426. SR(OVL_WINDOW_SKIP(i));
  427. SR(OVL_TABLE_BA(i));
  428. continue;
  429. }
  430. SR(OVL_FIR(i));
  431. SR(OVL_PICTURE_SIZE(i));
  432. SR(OVL_ACCU0(i));
  433. SR(OVL_ACCU1(i));
  434. for (j = 0; j < 8; j++)
  435. SR(OVL_FIR_COEF_H(i, j));
  436. for (j = 0; j < 8; j++)
  437. SR(OVL_FIR_COEF_HV(i, j));
  438. for (j = 0; j < 5; j++)
  439. SR(OVL_CONV_COEF(i, j));
  440. if (dispc_has_feature(FEAT_FIR_COEF_V)) {
  441. for (j = 0; j < 8; j++)
  442. SR(OVL_FIR_COEF_V(i, j));
  443. }
  444. if (dispc_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
  445. SR(OVL_BA0_UV(i));
  446. SR(OVL_BA1_UV(i));
  447. SR(OVL_FIR2(i));
  448. SR(OVL_ACCU2_0(i));
  449. SR(OVL_ACCU2_1(i));
  450. for (j = 0; j < 8; j++)
  451. SR(OVL_FIR_COEF_H2(i, j));
  452. for (j = 0; j < 8; j++)
  453. SR(OVL_FIR_COEF_HV2(i, j));
  454. for (j = 0; j < 8; j++)
  455. SR(OVL_FIR_COEF_V2(i, j));
  456. }
  457. if (dispc_has_feature(FEAT_ATTR2))
  458. SR(OVL_ATTRIBUTES2(i));
  459. }
  460. if (dispc_has_feature(FEAT_CORE_CLK_DIV))
  461. SR(DIVISOR);
  462. dispc.ctx_valid = true;
  463. DSSDBG("context saved\n");
  464. }
  465. static void dispc_restore_context(void)
  466. {
  467. int i, j;
  468. DSSDBG("dispc_restore_context\n");
  469. if (!dispc.ctx_valid)
  470. return;
  471. /*RR(IRQENABLE);*/
  472. /*RR(CONTROL);*/
  473. RR(CONFIG);
  474. RR(LINE_NUMBER);
  475. if (dispc_has_feature(FEAT_ALPHA_FIXED_ZORDER) ||
  476. dispc_has_feature(FEAT_ALPHA_FREE_ZORDER))
  477. RR(GLOBAL_ALPHA);
  478. if (dispc_has_feature(FEAT_MGR_LCD2))
  479. RR(CONFIG2);
  480. if (dispc_has_feature(FEAT_MGR_LCD3))
  481. RR(CONFIG3);
  482. for (i = 0; i < dispc_get_num_mgrs(); i++) {
  483. RR(DEFAULT_COLOR(i));
  484. RR(TRANS_COLOR(i));
  485. RR(SIZE_MGR(i));
  486. if (i == OMAP_DSS_CHANNEL_DIGIT)
  487. continue;
  488. RR(TIMING_H(i));
  489. RR(TIMING_V(i));
  490. RR(POL_FREQ(i));
  491. RR(DIVISORo(i));
  492. RR(DATA_CYCLE1(i));
  493. RR(DATA_CYCLE2(i));
  494. RR(DATA_CYCLE3(i));
  495. if (dispc_has_feature(FEAT_CPR)) {
  496. RR(CPR_COEF_R(i));
  497. RR(CPR_COEF_G(i));
  498. RR(CPR_COEF_B(i));
  499. }
  500. }
  501. for (i = 0; i < dispc_get_num_ovls(); i++) {
  502. RR(OVL_BA0(i));
  503. RR(OVL_BA1(i));
  504. RR(OVL_POSITION(i));
  505. RR(OVL_SIZE(i));
  506. RR(OVL_ATTRIBUTES(i));
  507. RR(OVL_FIFO_THRESHOLD(i));
  508. RR(OVL_ROW_INC(i));
  509. RR(OVL_PIXEL_INC(i));
  510. if (dispc_has_feature(FEAT_PRELOAD))
  511. RR(OVL_PRELOAD(i));
  512. if (i == OMAP_DSS_GFX) {
  513. RR(OVL_WINDOW_SKIP(i));
  514. RR(OVL_TABLE_BA(i));
  515. continue;
  516. }
  517. RR(OVL_FIR(i));
  518. RR(OVL_PICTURE_SIZE(i));
  519. RR(OVL_ACCU0(i));
  520. RR(OVL_ACCU1(i));
  521. for (j = 0; j < 8; j++)
  522. RR(OVL_FIR_COEF_H(i, j));
  523. for (j = 0; j < 8; j++)
  524. RR(OVL_FIR_COEF_HV(i, j));
  525. for (j = 0; j < 5; j++)
  526. RR(OVL_CONV_COEF(i, j));
  527. if (dispc_has_feature(FEAT_FIR_COEF_V)) {
  528. for (j = 0; j < 8; j++)
  529. RR(OVL_FIR_COEF_V(i, j));
  530. }
  531. if (dispc_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
  532. RR(OVL_BA0_UV(i));
  533. RR(OVL_BA1_UV(i));
  534. RR(OVL_FIR2(i));
  535. RR(OVL_ACCU2_0(i));
  536. RR(OVL_ACCU2_1(i));
  537. for (j = 0; j < 8; j++)
  538. RR(OVL_FIR_COEF_H2(i, j));
  539. for (j = 0; j < 8; j++)
  540. RR(OVL_FIR_COEF_HV2(i, j));
  541. for (j = 0; j < 8; j++)
  542. RR(OVL_FIR_COEF_V2(i, j));
  543. }
  544. if (dispc_has_feature(FEAT_ATTR2))
  545. RR(OVL_ATTRIBUTES2(i));
  546. }
  547. if (dispc_has_feature(FEAT_CORE_CLK_DIV))
  548. RR(DIVISOR);
  549. /* enable last, because LCD & DIGIT enable are here */
  550. RR(CONTROL);
  551. if (dispc_has_feature(FEAT_MGR_LCD2))
  552. RR(CONTROL2);
  553. if (dispc_has_feature(FEAT_MGR_LCD3))
  554. RR(CONTROL3);
  555. /* clear spurious SYNC_LOST_DIGIT interrupts */
  556. dispc_clear_irqstatus(DISPC_IRQ_SYNC_LOST_DIGIT);
  557. /*
  558. * enable last so IRQs won't trigger before
  559. * the context is fully restored
  560. */
  561. RR(IRQENABLE);
  562. DSSDBG("context restored\n");
  563. }
  564. #undef SR
  565. #undef RR
  566. int dispc_runtime_get(void)
  567. {
  568. int r;
  569. DSSDBG("dispc_runtime_get\n");
  570. r = pm_runtime_get_sync(&dispc.pdev->dev);
  571. WARN_ON(r < 0);
  572. return r < 0 ? r : 0;
  573. }
  574. void dispc_runtime_put(void)
  575. {
  576. int r;
  577. DSSDBG("dispc_runtime_put\n");
  578. r = pm_runtime_put_sync(&dispc.pdev->dev);
  579. WARN_ON(r < 0 && r != -ENOSYS);
  580. }
  581. static u32 dispc_mgr_get_vsync_irq(enum omap_channel channel)
  582. {
  583. return mgr_desc[channel].vsync_irq;
  584. }
  585. static u32 dispc_mgr_get_framedone_irq(enum omap_channel channel)
  586. {
  587. if (channel == OMAP_DSS_CHANNEL_DIGIT && dispc.feat->no_framedone_tv)
  588. return 0;
  589. return mgr_desc[channel].framedone_irq;
  590. }
  591. static u32 dispc_mgr_get_sync_lost_irq(enum omap_channel channel)
  592. {
  593. return mgr_desc[channel].sync_lost_irq;
  594. }
  595. u32 dispc_wb_get_framedone_irq(void)
  596. {
  597. return DISPC_IRQ_FRAMEDONEWB;
  598. }
  599. static void dispc_mgr_enable(enum omap_channel channel, bool enable)
  600. {
  601. mgr_fld_write(channel, DISPC_MGR_FLD_ENABLE, enable);
  602. /* flush posted write */
  603. mgr_fld_read(channel, DISPC_MGR_FLD_ENABLE);
  604. }
  605. static bool dispc_mgr_is_enabled(enum omap_channel channel)
  606. {
  607. return !!mgr_fld_read(channel, DISPC_MGR_FLD_ENABLE);
  608. }
  609. static bool dispc_mgr_go_busy(enum omap_channel channel)
  610. {
  611. return mgr_fld_read(channel, DISPC_MGR_FLD_GO) == 1;
  612. }
  613. static void dispc_mgr_go(enum omap_channel channel)
  614. {
  615. WARN_ON(!dispc_mgr_is_enabled(channel));
  616. WARN_ON(dispc_mgr_go_busy(channel));
  617. DSSDBG("GO %s\n", mgr_desc[channel].name);
  618. mgr_fld_write(channel, DISPC_MGR_FLD_GO, 1);
  619. }
  620. bool dispc_wb_go_busy(void)
  621. {
  622. return REG_GET(DISPC_CONTROL2, 6, 6) == 1;
  623. }
  624. void dispc_wb_go(void)
  625. {
  626. enum omap_plane_id plane = OMAP_DSS_WB;
  627. bool enable, go;
  628. enable = REG_GET(DISPC_OVL_ATTRIBUTES(plane), 0, 0) == 1;
  629. if (!enable)
  630. return;
  631. go = REG_GET(DISPC_CONTROL2, 6, 6) == 1;
  632. if (go) {
  633. DSSERR("GO bit not down for WB\n");
  634. return;
  635. }
  636. REG_FLD_MOD(DISPC_CONTROL2, 1, 6, 6);
  637. }
  638. static void dispc_ovl_write_firh_reg(enum omap_plane_id plane, int reg,
  639. u32 value)
  640. {
  641. dispc_write_reg(DISPC_OVL_FIR_COEF_H(plane, reg), value);
  642. }
  643. static void dispc_ovl_write_firhv_reg(enum omap_plane_id plane, int reg,
  644. u32 value)
  645. {
  646. dispc_write_reg(DISPC_OVL_FIR_COEF_HV(plane, reg), value);
  647. }
  648. static void dispc_ovl_write_firv_reg(enum omap_plane_id plane, int reg,
  649. u32 value)
  650. {
  651. dispc_write_reg(DISPC_OVL_FIR_COEF_V(plane, reg), value);
  652. }
  653. static void dispc_ovl_write_firh2_reg(enum omap_plane_id plane, int reg,
  654. u32 value)
  655. {
  656. BUG_ON(plane == OMAP_DSS_GFX);
  657. dispc_write_reg(DISPC_OVL_FIR_COEF_H2(plane, reg), value);
  658. }
  659. static void dispc_ovl_write_firhv2_reg(enum omap_plane_id plane, int reg,
  660. u32 value)
  661. {
  662. BUG_ON(plane == OMAP_DSS_GFX);
  663. dispc_write_reg(DISPC_OVL_FIR_COEF_HV2(plane, reg), value);
  664. }
  665. static void dispc_ovl_write_firv2_reg(enum omap_plane_id plane, int reg,
  666. u32 value)
  667. {
  668. BUG_ON(plane == OMAP_DSS_GFX);
  669. dispc_write_reg(DISPC_OVL_FIR_COEF_V2(plane, reg), value);
  670. }
  671. static void dispc_ovl_set_scale_coef(enum omap_plane_id plane, int fir_hinc,
  672. int fir_vinc, int five_taps,
  673. enum omap_color_component color_comp)
  674. {
  675. const struct dispc_coef *h_coef, *v_coef;
  676. int i;
  677. h_coef = dispc_ovl_get_scale_coef(fir_hinc, true);
  678. v_coef = dispc_ovl_get_scale_coef(fir_vinc, five_taps);
  679. for (i = 0; i < 8; i++) {
  680. u32 h, hv;
  681. h = FLD_VAL(h_coef[i].hc0_vc00, 7, 0)
  682. | FLD_VAL(h_coef[i].hc1_vc0, 15, 8)
  683. | FLD_VAL(h_coef[i].hc2_vc1, 23, 16)
  684. | FLD_VAL(h_coef[i].hc3_vc2, 31, 24);
  685. hv = FLD_VAL(h_coef[i].hc4_vc22, 7, 0)
  686. | FLD_VAL(v_coef[i].hc1_vc0, 15, 8)
  687. | FLD_VAL(v_coef[i].hc2_vc1, 23, 16)
  688. | FLD_VAL(v_coef[i].hc3_vc2, 31, 24);
  689. if (color_comp == DISPC_COLOR_COMPONENT_RGB_Y) {
  690. dispc_ovl_write_firh_reg(plane, i, h);
  691. dispc_ovl_write_firhv_reg(plane, i, hv);
  692. } else {
  693. dispc_ovl_write_firh2_reg(plane, i, h);
  694. dispc_ovl_write_firhv2_reg(plane, i, hv);
  695. }
  696. }
  697. if (five_taps) {
  698. for (i = 0; i < 8; i++) {
  699. u32 v;
  700. v = FLD_VAL(v_coef[i].hc0_vc00, 7, 0)
  701. | FLD_VAL(v_coef[i].hc4_vc22, 15, 8);
  702. if (color_comp == DISPC_COLOR_COMPONENT_RGB_Y)
  703. dispc_ovl_write_firv_reg(plane, i, v);
  704. else
  705. dispc_ovl_write_firv2_reg(plane, i, v);
  706. }
  707. }
  708. }
  709. static void dispc_ovl_write_color_conv_coef(enum omap_plane_id plane,
  710. const struct color_conv_coef *ct)
  711. {
  712. #define CVAL(x, y) (FLD_VAL(x, 26, 16) | FLD_VAL(y, 10, 0))
  713. dispc_write_reg(DISPC_OVL_CONV_COEF(plane, 0), CVAL(ct->rcr, ct->ry));
  714. dispc_write_reg(DISPC_OVL_CONV_COEF(plane, 1), CVAL(ct->gy, ct->rcb));
  715. dispc_write_reg(DISPC_OVL_CONV_COEF(plane, 2), CVAL(ct->gcb, ct->gcr));
  716. dispc_write_reg(DISPC_OVL_CONV_COEF(plane, 3), CVAL(ct->bcr, ct->by));
  717. dispc_write_reg(DISPC_OVL_CONV_COEF(plane, 4), CVAL(0, ct->bcb));
  718. REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), ct->full_range, 11, 11);
  719. #undef CVAL
  720. }
  721. static void dispc_setup_color_conv_coef(void)
  722. {
  723. int i;
  724. int num_ovl = dispc_get_num_ovls();
  725. const struct color_conv_coef ctbl_bt601_5_ovl = {
  726. /* YUV -> RGB */
  727. 298, 409, 0, 298, -208, -100, 298, 0, 517, 0,
  728. };
  729. const struct color_conv_coef ctbl_bt601_5_wb = {
  730. /* RGB -> YUV */
  731. 66, 129, 25, 112, -94, -18, -38, -74, 112, 0,
  732. };
  733. for (i = 1; i < num_ovl; i++)
  734. dispc_ovl_write_color_conv_coef(i, &ctbl_bt601_5_ovl);
  735. if (dispc.feat->has_writeback)
  736. dispc_ovl_write_color_conv_coef(OMAP_DSS_WB, &ctbl_bt601_5_wb);
  737. }
  738. static void dispc_ovl_set_ba0(enum omap_plane_id plane, u32 paddr)
  739. {
  740. dispc_write_reg(DISPC_OVL_BA0(plane), paddr);
  741. }
  742. static void dispc_ovl_set_ba1(enum omap_plane_id plane, u32 paddr)
  743. {
  744. dispc_write_reg(DISPC_OVL_BA1(plane), paddr);
  745. }
  746. static void dispc_ovl_set_ba0_uv(enum omap_plane_id plane, u32 paddr)
  747. {
  748. dispc_write_reg(DISPC_OVL_BA0_UV(plane), paddr);
  749. }
  750. static void dispc_ovl_set_ba1_uv(enum omap_plane_id plane, u32 paddr)
  751. {
  752. dispc_write_reg(DISPC_OVL_BA1_UV(plane), paddr);
  753. }
  754. static void dispc_ovl_set_pos(enum omap_plane_id plane,
  755. enum omap_overlay_caps caps, int x, int y)
  756. {
  757. u32 val;
  758. if ((caps & OMAP_DSS_OVL_CAP_POS) == 0)
  759. return;
  760. val = FLD_VAL(y, 26, 16) | FLD_VAL(x, 10, 0);
  761. dispc_write_reg(DISPC_OVL_POSITION(plane), val);
  762. }
  763. static void dispc_ovl_set_input_size(enum omap_plane_id plane, int width,
  764. int height)
  765. {
  766. u32 val = FLD_VAL(height - 1, 26, 16) | FLD_VAL(width - 1, 10, 0);
  767. if (plane == OMAP_DSS_GFX || plane == OMAP_DSS_WB)
  768. dispc_write_reg(DISPC_OVL_SIZE(plane), val);
  769. else
  770. dispc_write_reg(DISPC_OVL_PICTURE_SIZE(plane), val);
  771. }
  772. static void dispc_ovl_set_output_size(enum omap_plane_id plane, int width,
  773. int height)
  774. {
  775. u32 val;
  776. BUG_ON(plane == OMAP_DSS_GFX);
  777. val = FLD_VAL(height - 1, 26, 16) | FLD_VAL(width - 1, 10, 0);
  778. if (plane == OMAP_DSS_WB)
  779. dispc_write_reg(DISPC_OVL_PICTURE_SIZE(plane), val);
  780. else
  781. dispc_write_reg(DISPC_OVL_SIZE(plane), val);
  782. }
  783. static void dispc_ovl_set_zorder(enum omap_plane_id plane,
  784. enum omap_overlay_caps caps, u8 zorder)
  785. {
  786. if ((caps & OMAP_DSS_OVL_CAP_ZORDER) == 0)
  787. return;
  788. REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), zorder, 27, 26);
  789. }
  790. static void dispc_ovl_enable_zorder_planes(void)
  791. {
  792. int i;
  793. if (!dispc_has_feature(FEAT_ALPHA_FREE_ZORDER))
  794. return;
  795. for (i = 0; i < dispc_get_num_ovls(); i++)
  796. REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(i), 1, 25, 25);
  797. }
  798. static void dispc_ovl_set_pre_mult_alpha(enum omap_plane_id plane,
  799. enum omap_overlay_caps caps, bool enable)
  800. {
  801. if ((caps & OMAP_DSS_OVL_CAP_PRE_MULT_ALPHA) == 0)
  802. return;
  803. REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), enable ? 1 : 0, 28, 28);
  804. }
  805. static void dispc_ovl_setup_global_alpha(enum omap_plane_id plane,
  806. enum omap_overlay_caps caps, u8 global_alpha)
  807. {
  808. static const unsigned shifts[] = { 0, 8, 16, 24, };
  809. int shift;
  810. if ((caps & OMAP_DSS_OVL_CAP_GLOBAL_ALPHA) == 0)
  811. return;
  812. shift = shifts[plane];
  813. REG_FLD_MOD(DISPC_GLOBAL_ALPHA, global_alpha, shift + 7, shift);
  814. }
  815. static void dispc_ovl_set_pix_inc(enum omap_plane_id plane, s32 inc)
  816. {
  817. dispc_write_reg(DISPC_OVL_PIXEL_INC(plane), inc);
  818. }
  819. static void dispc_ovl_set_row_inc(enum omap_plane_id plane, s32 inc)
  820. {
  821. dispc_write_reg(DISPC_OVL_ROW_INC(plane), inc);
  822. }
  823. static void dispc_ovl_set_color_mode(enum omap_plane_id plane, u32 fourcc)
  824. {
  825. u32 m = 0;
  826. if (plane != OMAP_DSS_GFX) {
  827. switch (fourcc) {
  828. case DRM_FORMAT_NV12:
  829. m = 0x0; break;
  830. case DRM_FORMAT_XRGB4444:
  831. m = 0x1; break;
  832. case DRM_FORMAT_RGBA4444:
  833. m = 0x2; break;
  834. case DRM_FORMAT_RGBX4444:
  835. m = 0x4; break;
  836. case DRM_FORMAT_ARGB4444:
  837. m = 0x5; break;
  838. case DRM_FORMAT_RGB565:
  839. m = 0x6; break;
  840. case DRM_FORMAT_ARGB1555:
  841. m = 0x7; break;
  842. case DRM_FORMAT_XRGB8888:
  843. m = 0x8; break;
  844. case DRM_FORMAT_RGB888:
  845. m = 0x9; break;
  846. case DRM_FORMAT_YUYV:
  847. m = 0xa; break;
  848. case DRM_FORMAT_UYVY:
  849. m = 0xb; break;
  850. case DRM_FORMAT_ARGB8888:
  851. m = 0xc; break;
  852. case DRM_FORMAT_RGBA8888:
  853. m = 0xd; break;
  854. case DRM_FORMAT_RGBX8888:
  855. m = 0xe; break;
  856. case DRM_FORMAT_XRGB1555:
  857. m = 0xf; break;
  858. default:
  859. BUG(); return;
  860. }
  861. } else {
  862. switch (fourcc) {
  863. case DRM_FORMAT_RGBX4444:
  864. m = 0x4; break;
  865. case DRM_FORMAT_ARGB4444:
  866. m = 0x5; break;
  867. case DRM_FORMAT_RGB565:
  868. m = 0x6; break;
  869. case DRM_FORMAT_ARGB1555:
  870. m = 0x7; break;
  871. case DRM_FORMAT_XRGB8888:
  872. m = 0x8; break;
  873. case DRM_FORMAT_RGB888:
  874. m = 0x9; break;
  875. case DRM_FORMAT_XRGB4444:
  876. m = 0xa; break;
  877. case DRM_FORMAT_RGBA4444:
  878. m = 0xb; break;
  879. case DRM_FORMAT_ARGB8888:
  880. m = 0xc; break;
  881. case DRM_FORMAT_RGBA8888:
  882. m = 0xd; break;
  883. case DRM_FORMAT_RGBX8888:
  884. m = 0xe; break;
  885. case DRM_FORMAT_XRGB1555:
  886. m = 0xf; break;
  887. default:
  888. BUG(); return;
  889. }
  890. }
  891. REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), m, 4, 1);
  892. }
  893. static bool format_is_yuv(u32 fourcc)
  894. {
  895. switch (fourcc) {
  896. case DRM_FORMAT_YUYV:
  897. case DRM_FORMAT_UYVY:
  898. case DRM_FORMAT_NV12:
  899. return true;
  900. default:
  901. return false;
  902. }
  903. }
  904. static void dispc_ovl_configure_burst_type(enum omap_plane_id plane,
  905. enum omap_dss_rotation_type rotation_type)
  906. {
  907. if (dispc_has_feature(FEAT_BURST_2D) == 0)
  908. return;
  909. if (rotation_type == OMAP_DSS_ROT_TILER)
  910. REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), 1, 29, 29);
  911. else
  912. REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), 0, 29, 29);
  913. }
  914. static void dispc_ovl_set_channel_out(enum omap_plane_id plane,
  915. enum omap_channel channel)
  916. {
  917. int shift;
  918. u32 val;
  919. int chan = 0, chan2 = 0;
  920. switch (plane) {
  921. case OMAP_DSS_GFX:
  922. shift = 8;
  923. break;
  924. case OMAP_DSS_VIDEO1:
  925. case OMAP_DSS_VIDEO2:
  926. case OMAP_DSS_VIDEO3:
  927. shift = 16;
  928. break;
  929. default:
  930. BUG();
  931. return;
  932. }
  933. val = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
  934. if (dispc_has_feature(FEAT_MGR_LCD2)) {
  935. switch (channel) {
  936. case OMAP_DSS_CHANNEL_LCD:
  937. chan = 0;
  938. chan2 = 0;
  939. break;
  940. case OMAP_DSS_CHANNEL_DIGIT:
  941. chan = 1;
  942. chan2 = 0;
  943. break;
  944. case OMAP_DSS_CHANNEL_LCD2:
  945. chan = 0;
  946. chan2 = 1;
  947. break;
  948. case OMAP_DSS_CHANNEL_LCD3:
  949. if (dispc_has_feature(FEAT_MGR_LCD3)) {
  950. chan = 0;
  951. chan2 = 2;
  952. } else {
  953. BUG();
  954. return;
  955. }
  956. break;
  957. case OMAP_DSS_CHANNEL_WB:
  958. chan = 0;
  959. chan2 = 3;
  960. break;
  961. default:
  962. BUG();
  963. return;
  964. }
  965. val = FLD_MOD(val, chan, shift, shift);
  966. val = FLD_MOD(val, chan2, 31, 30);
  967. } else {
  968. val = FLD_MOD(val, channel, shift, shift);
  969. }
  970. dispc_write_reg(DISPC_OVL_ATTRIBUTES(plane), val);
  971. }
  972. static enum omap_channel dispc_ovl_get_channel_out(enum omap_plane_id plane)
  973. {
  974. int shift;
  975. u32 val;
  976. switch (plane) {
  977. case OMAP_DSS_GFX:
  978. shift = 8;
  979. break;
  980. case OMAP_DSS_VIDEO1:
  981. case OMAP_DSS_VIDEO2:
  982. case OMAP_DSS_VIDEO3:
  983. shift = 16;
  984. break;
  985. default:
  986. BUG();
  987. return 0;
  988. }
  989. val = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
  990. if (FLD_GET(val, shift, shift) == 1)
  991. return OMAP_DSS_CHANNEL_DIGIT;
  992. if (!dispc_has_feature(FEAT_MGR_LCD2))
  993. return OMAP_DSS_CHANNEL_LCD;
  994. switch (FLD_GET(val, 31, 30)) {
  995. case 0:
  996. default:
  997. return OMAP_DSS_CHANNEL_LCD;
  998. case 1:
  999. return OMAP_DSS_CHANNEL_LCD2;
  1000. case 2:
  1001. return OMAP_DSS_CHANNEL_LCD3;
  1002. case 3:
  1003. return OMAP_DSS_CHANNEL_WB;
  1004. }
  1005. }
  1006. void dispc_wb_set_channel_in(enum dss_writeback_channel channel)
  1007. {
  1008. enum omap_plane_id plane = OMAP_DSS_WB;
  1009. REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), channel, 18, 16);
  1010. }
  1011. static void dispc_ovl_set_burst_size(enum omap_plane_id plane,
  1012. enum omap_burst_size burst_size)
  1013. {
  1014. static const unsigned shifts[] = { 6, 14, 14, 14, 14, };
  1015. int shift;
  1016. shift = shifts[plane];
  1017. REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), burst_size, shift + 1, shift);
  1018. }
  1019. static void dispc_configure_burst_sizes(void)
  1020. {
  1021. int i;
  1022. const int burst_size = BURST_SIZE_X8;
  1023. /* Configure burst size always to maximum size */
  1024. for (i = 0; i < dispc_get_num_ovls(); ++i)
  1025. dispc_ovl_set_burst_size(i, burst_size);
  1026. if (dispc.feat->has_writeback)
  1027. dispc_ovl_set_burst_size(OMAP_DSS_WB, burst_size);
  1028. }
  1029. static u32 dispc_ovl_get_burst_size(enum omap_plane_id plane)
  1030. {
  1031. /* burst multiplier is always x8 (see dispc_configure_burst_sizes()) */
  1032. return dispc.feat->burst_size_unit * 8;
  1033. }
  1034. static bool dispc_ovl_color_mode_supported(enum omap_plane_id plane, u32 fourcc)
  1035. {
  1036. const u32 *modes;
  1037. unsigned int i;
  1038. modes = dispc.feat->supported_color_modes[plane];
  1039. for (i = 0; modes[i]; ++i) {
  1040. if (modes[i] == fourcc)
  1041. return true;
  1042. }
  1043. return false;
  1044. }
  1045. static const u32 *dispc_ovl_get_color_modes(enum omap_plane_id plane)
  1046. {
  1047. return dispc.feat->supported_color_modes[plane];
  1048. }
  1049. static void dispc_mgr_enable_cpr(enum omap_channel channel, bool enable)
  1050. {
  1051. if (channel == OMAP_DSS_CHANNEL_DIGIT)
  1052. return;
  1053. mgr_fld_write(channel, DISPC_MGR_FLD_CPR, enable);
  1054. }
  1055. static void dispc_mgr_set_cpr_coef(enum omap_channel channel,
  1056. const struct omap_dss_cpr_coefs *coefs)
  1057. {
  1058. u32 coef_r, coef_g, coef_b;
  1059. if (!dss_mgr_is_lcd(channel))
  1060. return;
  1061. coef_r = FLD_VAL(coefs->rr, 31, 22) | FLD_VAL(coefs->rg, 20, 11) |
  1062. FLD_VAL(coefs->rb, 9, 0);
  1063. coef_g = FLD_VAL(coefs->gr, 31, 22) | FLD_VAL(coefs->gg, 20, 11) |
  1064. FLD_VAL(coefs->gb, 9, 0);
  1065. coef_b = FLD_VAL(coefs->br, 31, 22) | FLD_VAL(coefs->bg, 20, 11) |
  1066. FLD_VAL(coefs->bb, 9, 0);
  1067. dispc_write_reg(DISPC_CPR_COEF_R(channel), coef_r);
  1068. dispc_write_reg(DISPC_CPR_COEF_G(channel), coef_g);
  1069. dispc_write_reg(DISPC_CPR_COEF_B(channel), coef_b);
  1070. }
  1071. static void dispc_ovl_set_vid_color_conv(enum omap_plane_id plane,
  1072. bool enable)
  1073. {
  1074. u32 val;
  1075. BUG_ON(plane == OMAP_DSS_GFX);
  1076. val = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
  1077. val = FLD_MOD(val, enable, 9, 9);
  1078. dispc_write_reg(DISPC_OVL_ATTRIBUTES(plane), val);
  1079. }
  1080. static void dispc_ovl_enable_replication(enum omap_plane_id plane,
  1081. enum omap_overlay_caps caps, bool enable)
  1082. {
  1083. static const unsigned shifts[] = { 5, 10, 10, 10 };
  1084. int shift;
  1085. if ((caps & OMAP_DSS_OVL_CAP_REPLICATION) == 0)
  1086. return;
  1087. shift = shifts[plane];
  1088. REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), enable, shift, shift);
  1089. }
  1090. static void dispc_mgr_set_size(enum omap_channel channel, u16 width,
  1091. u16 height)
  1092. {
  1093. u32 val;
  1094. val = FLD_VAL(height - 1, dispc.feat->mgr_height_start, 16) |
  1095. FLD_VAL(width - 1, dispc.feat->mgr_width_start, 0);
  1096. dispc_write_reg(DISPC_SIZE_MGR(channel), val);
  1097. }
  1098. static void dispc_init_fifos(void)
  1099. {
  1100. u32 size;
  1101. int fifo;
  1102. u8 start, end;
  1103. u32 unit;
  1104. int i;
  1105. unit = dispc.feat->buffer_size_unit;
  1106. dispc_get_reg_field(FEAT_REG_FIFOSIZE, &start, &end);
  1107. for (fifo = 0; fifo < dispc.feat->num_fifos; ++fifo) {
  1108. size = REG_GET(DISPC_OVL_FIFO_SIZE_STATUS(fifo), start, end);
  1109. size *= unit;
  1110. dispc.fifo_size[fifo] = size;
  1111. /*
  1112. * By default fifos are mapped directly to overlays, fifo 0 to
  1113. * ovl 0, fifo 1 to ovl 1, etc.
  1114. */
  1115. dispc.fifo_assignment[fifo] = fifo;
  1116. }
  1117. /*
  1118. * The GFX fifo on OMAP4 is smaller than the other fifos. The small fifo
  1119. * causes problems with certain use cases, like using the tiler in 2D
  1120. * mode. The below hack swaps the fifos of GFX and WB planes, thus
  1121. * giving GFX plane a larger fifo. WB but should work fine with a
  1122. * smaller fifo.
  1123. */
  1124. if (dispc.feat->gfx_fifo_workaround) {
  1125. u32 v;
  1126. v = dispc_read_reg(DISPC_GLOBAL_BUFFER);
  1127. v = FLD_MOD(v, 4, 2, 0); /* GFX BUF top to WB */
  1128. v = FLD_MOD(v, 4, 5, 3); /* GFX BUF bottom to WB */
  1129. v = FLD_MOD(v, 0, 26, 24); /* WB BUF top to GFX */
  1130. v = FLD_MOD(v, 0, 29, 27); /* WB BUF bottom to GFX */
  1131. dispc_write_reg(DISPC_GLOBAL_BUFFER, v);
  1132. dispc.fifo_assignment[OMAP_DSS_GFX] = OMAP_DSS_WB;
  1133. dispc.fifo_assignment[OMAP_DSS_WB] = OMAP_DSS_GFX;
  1134. }
  1135. /*
  1136. * Setup default fifo thresholds.
  1137. */
  1138. for (i = 0; i < dispc_get_num_ovls(); ++i) {
  1139. u32 low, high;
  1140. const bool use_fifomerge = false;
  1141. const bool manual_update = false;
  1142. dispc_ovl_compute_fifo_thresholds(i, &low, &high,
  1143. use_fifomerge, manual_update);
  1144. dispc_ovl_set_fifo_threshold(i, low, high);
  1145. }
  1146. if (dispc.feat->has_writeback) {
  1147. u32 low, high;
  1148. const bool use_fifomerge = false;
  1149. const bool manual_update = false;
  1150. dispc_ovl_compute_fifo_thresholds(OMAP_DSS_WB, &low, &high,
  1151. use_fifomerge, manual_update);
  1152. dispc_ovl_set_fifo_threshold(OMAP_DSS_WB, low, high);
  1153. }
  1154. }
  1155. static u32 dispc_ovl_get_fifo_size(enum omap_plane_id plane)
  1156. {
  1157. int fifo;
  1158. u32 size = 0;
  1159. for (fifo = 0; fifo < dispc.feat->num_fifos; ++fifo) {
  1160. if (dispc.fifo_assignment[fifo] == plane)
  1161. size += dispc.fifo_size[fifo];
  1162. }
  1163. return size;
  1164. }
  1165. void dispc_ovl_set_fifo_threshold(enum omap_plane_id plane, u32 low,
  1166. u32 high)
  1167. {
  1168. u8 hi_start, hi_end, lo_start, lo_end;
  1169. u32 unit;
  1170. unit = dispc.feat->buffer_size_unit;
  1171. WARN_ON(low % unit != 0);
  1172. WARN_ON(high % unit != 0);
  1173. low /= unit;
  1174. high /= unit;
  1175. dispc_get_reg_field(FEAT_REG_FIFOHIGHTHRESHOLD, &hi_start, &hi_end);
  1176. dispc_get_reg_field(FEAT_REG_FIFOLOWTHRESHOLD, &lo_start, &lo_end);
  1177. DSSDBG("fifo(%d) threshold (bytes), old %u/%u, new %u/%u\n",
  1178. plane,
  1179. REG_GET(DISPC_OVL_FIFO_THRESHOLD(plane),
  1180. lo_start, lo_end) * unit,
  1181. REG_GET(DISPC_OVL_FIFO_THRESHOLD(plane),
  1182. hi_start, hi_end) * unit,
  1183. low * unit, high * unit);
  1184. dispc_write_reg(DISPC_OVL_FIFO_THRESHOLD(plane),
  1185. FLD_VAL(high, hi_start, hi_end) |
  1186. FLD_VAL(low, lo_start, lo_end));
  1187. /*
  1188. * configure the preload to the pipeline's high threhold, if HT it's too
  1189. * large for the preload field, set the threshold to the maximum value
  1190. * that can be held by the preload register
  1191. */
  1192. if (dispc_has_feature(FEAT_PRELOAD) && dispc.feat->set_max_preload &&
  1193. plane != OMAP_DSS_WB)
  1194. dispc_write_reg(DISPC_OVL_PRELOAD(plane), min(high, 0xfffu));
  1195. }
  1196. void dispc_enable_fifomerge(bool enable)
  1197. {
  1198. if (!dispc_has_feature(FEAT_FIFO_MERGE)) {
  1199. WARN_ON(enable);
  1200. return;
  1201. }
  1202. DSSDBG("FIFO merge %s\n", enable ? "enabled" : "disabled");
  1203. REG_FLD_MOD(DISPC_CONFIG, enable ? 1 : 0, 14, 14);
  1204. }
  1205. void dispc_ovl_compute_fifo_thresholds(enum omap_plane_id plane,
  1206. u32 *fifo_low, u32 *fifo_high, bool use_fifomerge,
  1207. bool manual_update)
  1208. {
  1209. /*
  1210. * All sizes are in bytes. Both the buffer and burst are made of
  1211. * buffer_units, and the fifo thresholds must be buffer_unit aligned.
  1212. */
  1213. unsigned buf_unit = dispc.feat->buffer_size_unit;
  1214. unsigned ovl_fifo_size, total_fifo_size, burst_size;
  1215. int i;
  1216. burst_size = dispc_ovl_get_burst_size(plane);
  1217. ovl_fifo_size = dispc_ovl_get_fifo_size(plane);
  1218. if (use_fifomerge) {
  1219. total_fifo_size = 0;
  1220. for (i = 0; i < dispc_get_num_ovls(); ++i)
  1221. total_fifo_size += dispc_ovl_get_fifo_size(i);
  1222. } else {
  1223. total_fifo_size = ovl_fifo_size;
  1224. }
  1225. /*
  1226. * We use the same low threshold for both fifomerge and non-fifomerge
  1227. * cases, but for fifomerge we calculate the high threshold using the
  1228. * combined fifo size
  1229. */
  1230. if (manual_update && dispc_has_feature(FEAT_OMAP3_DSI_FIFO_BUG)) {
  1231. *fifo_low = ovl_fifo_size - burst_size * 2;
  1232. *fifo_high = total_fifo_size - burst_size;
  1233. } else if (plane == OMAP_DSS_WB) {
  1234. /*
  1235. * Most optimal configuration for writeback is to push out data
  1236. * to the interconnect the moment writeback pushes enough pixels
  1237. * in the FIFO to form a burst
  1238. */
  1239. *fifo_low = 0;
  1240. *fifo_high = burst_size;
  1241. } else {
  1242. *fifo_low = ovl_fifo_size - burst_size;
  1243. *fifo_high = total_fifo_size - buf_unit;
  1244. }
  1245. }
  1246. static void dispc_ovl_set_mflag(enum omap_plane_id plane, bool enable)
  1247. {
  1248. int bit;
  1249. if (plane == OMAP_DSS_GFX)
  1250. bit = 14;
  1251. else
  1252. bit = 23;
  1253. REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), enable, bit, bit);
  1254. }
  1255. static void dispc_ovl_set_mflag_threshold(enum omap_plane_id plane,
  1256. int low, int high)
  1257. {
  1258. dispc_write_reg(DISPC_OVL_MFLAG_THRESHOLD(plane),
  1259. FLD_VAL(high, 31, 16) | FLD_VAL(low, 15, 0));
  1260. }
  1261. static void dispc_init_mflag(void)
  1262. {
  1263. int i;
  1264. /*
  1265. * HACK: NV12 color format and MFLAG seem to have problems working
  1266. * together: using two displays, and having an NV12 overlay on one of
  1267. * the displays will cause underflows/synclosts when MFLAG_CTRL=2.
  1268. * Changing MFLAG thresholds and PRELOAD to certain values seem to
  1269. * remove the errors, but there doesn't seem to be a clear logic on
  1270. * which values work and which not.
  1271. *
  1272. * As a work-around, set force MFLAG to always on.
  1273. */
  1274. dispc_write_reg(DISPC_GLOBAL_MFLAG_ATTRIBUTE,
  1275. (1 << 0) | /* MFLAG_CTRL = force always on */
  1276. (0 << 2)); /* MFLAG_START = disable */
  1277. for (i = 0; i < dispc_get_num_ovls(); ++i) {
  1278. u32 size = dispc_ovl_get_fifo_size(i);
  1279. u32 unit = dispc.feat->buffer_size_unit;
  1280. u32 low, high;
  1281. dispc_ovl_set_mflag(i, true);
  1282. /*
  1283. * Simulation team suggests below thesholds:
  1284. * HT = fifosize * 5 / 8;
  1285. * LT = fifosize * 4 / 8;
  1286. */
  1287. low = size * 4 / 8 / unit;
  1288. high = size * 5 / 8 / unit;
  1289. dispc_ovl_set_mflag_threshold(i, low, high);
  1290. }
  1291. if (dispc.feat->has_writeback) {
  1292. u32 size = dispc_ovl_get_fifo_size(OMAP_DSS_WB);
  1293. u32 unit = dispc.feat->buffer_size_unit;
  1294. u32 low, high;
  1295. dispc_ovl_set_mflag(OMAP_DSS_WB, true);
  1296. /*
  1297. * Simulation team suggests below thesholds:
  1298. * HT = fifosize * 5 / 8;
  1299. * LT = fifosize * 4 / 8;
  1300. */
  1301. low = size * 4 / 8 / unit;
  1302. high = size * 5 / 8 / unit;
  1303. dispc_ovl_set_mflag_threshold(OMAP_DSS_WB, low, high);
  1304. }
  1305. }
  1306. static void dispc_ovl_set_fir(enum omap_plane_id plane,
  1307. int hinc, int vinc,
  1308. enum omap_color_component color_comp)
  1309. {
  1310. u32 val;
  1311. if (color_comp == DISPC_COLOR_COMPONENT_RGB_Y) {
  1312. u8 hinc_start, hinc_end, vinc_start, vinc_end;
  1313. dispc_get_reg_field(FEAT_REG_FIRHINC, &hinc_start, &hinc_end);
  1314. dispc_get_reg_field(FEAT_REG_FIRVINC, &vinc_start, &vinc_end);
  1315. val = FLD_VAL(vinc, vinc_start, vinc_end) |
  1316. FLD_VAL(hinc, hinc_start, hinc_end);
  1317. dispc_write_reg(DISPC_OVL_FIR(plane), val);
  1318. } else {
  1319. val = FLD_VAL(vinc, 28, 16) | FLD_VAL(hinc, 12, 0);
  1320. dispc_write_reg(DISPC_OVL_FIR2(plane), val);
  1321. }
  1322. }
  1323. static void dispc_ovl_set_vid_accu0(enum omap_plane_id plane, int haccu,
  1324. int vaccu)
  1325. {
  1326. u32 val;
  1327. u8 hor_start, hor_end, vert_start, vert_end;
  1328. dispc_get_reg_field(FEAT_REG_HORIZONTALACCU, &hor_start, &hor_end);
  1329. dispc_get_reg_field(FEAT_REG_VERTICALACCU, &vert_start, &vert_end);
  1330. val = FLD_VAL(vaccu, vert_start, vert_end) |
  1331. FLD_VAL(haccu, hor_start, hor_end);
  1332. dispc_write_reg(DISPC_OVL_ACCU0(plane), val);
  1333. }
  1334. static void dispc_ovl_set_vid_accu1(enum omap_plane_id plane, int haccu,
  1335. int vaccu)
  1336. {
  1337. u32 val;
  1338. u8 hor_start, hor_end, vert_start, vert_end;
  1339. dispc_get_reg_field(FEAT_REG_HORIZONTALACCU, &hor_start, &hor_end);
  1340. dispc_get_reg_field(FEAT_REG_VERTICALACCU, &vert_start, &vert_end);
  1341. val = FLD_VAL(vaccu, vert_start, vert_end) |
  1342. FLD_VAL(haccu, hor_start, hor_end);
  1343. dispc_write_reg(DISPC_OVL_ACCU1(plane), val);
  1344. }
  1345. static void dispc_ovl_set_vid_accu2_0(enum omap_plane_id plane, int haccu,
  1346. int vaccu)
  1347. {
  1348. u32 val;
  1349. val = FLD_VAL(vaccu, 26, 16) | FLD_VAL(haccu, 10, 0);
  1350. dispc_write_reg(DISPC_OVL_ACCU2_0(plane), val);
  1351. }
  1352. static void dispc_ovl_set_vid_accu2_1(enum omap_plane_id plane, int haccu,
  1353. int vaccu)
  1354. {
  1355. u32 val;
  1356. val = FLD_VAL(vaccu, 26, 16) | FLD_VAL(haccu, 10, 0);
  1357. dispc_write_reg(DISPC_OVL_ACCU2_1(plane), val);
  1358. }
  1359. static void dispc_ovl_set_scale_param(enum omap_plane_id plane,
  1360. u16 orig_width, u16 orig_height,
  1361. u16 out_width, u16 out_height,
  1362. bool five_taps, u8 rotation,
  1363. enum omap_color_component color_comp)
  1364. {
  1365. int fir_hinc, fir_vinc;
  1366. fir_hinc = 1024 * orig_width / out_width;
  1367. fir_vinc = 1024 * orig_height / out_height;
  1368. dispc_ovl_set_scale_coef(plane, fir_hinc, fir_vinc, five_taps,
  1369. color_comp);
  1370. dispc_ovl_set_fir(plane, fir_hinc, fir_vinc, color_comp);
  1371. }
  1372. static void dispc_ovl_set_accu_uv(enum omap_plane_id plane,
  1373. u16 orig_width, u16 orig_height, u16 out_width, u16 out_height,
  1374. bool ilace, u32 fourcc, u8 rotation)
  1375. {
  1376. int h_accu2_0, h_accu2_1;
  1377. int v_accu2_0, v_accu2_1;
  1378. int chroma_hinc, chroma_vinc;
  1379. int idx;
  1380. struct accu {
  1381. s8 h0_m, h0_n;
  1382. s8 h1_m, h1_n;
  1383. s8 v0_m, v0_n;
  1384. s8 v1_m, v1_n;
  1385. };
  1386. const struct accu *accu_table;
  1387. const struct accu *accu_val;
  1388. static const struct accu accu_nv12[4] = {
  1389. { 0, 1, 0, 1 , -1, 2, 0, 1 },
  1390. { 1, 2, -3, 4 , 0, 1, 0, 1 },
  1391. { -1, 1, 0, 1 , -1, 2, 0, 1 },
  1392. { -1, 2, -1, 2 , -1, 1, 0, 1 },
  1393. };
  1394. static const struct accu accu_nv12_ilace[4] = {
  1395. { 0, 1, 0, 1 , -3, 4, -1, 4 },
  1396. { -1, 4, -3, 4 , 0, 1, 0, 1 },
  1397. { -1, 1, 0, 1 , -1, 4, -3, 4 },
  1398. { -3, 4, -3, 4 , -1, 1, 0, 1 },
  1399. };
  1400. static const struct accu accu_yuv[4] = {
  1401. { 0, 1, 0, 1, 0, 1, 0, 1 },
  1402. { 0, 1, 0, 1, 0, 1, 0, 1 },
  1403. { -1, 1, 0, 1, 0, 1, 0, 1 },
  1404. { 0, 1, 0, 1, -1, 1, 0, 1 },
  1405. };
  1406. /* Note: DSS HW rotates clockwise, DRM_MODE_ROTATE_* counter-clockwise */
  1407. switch (rotation & DRM_MODE_ROTATE_MASK) {
  1408. default:
  1409. case DRM_MODE_ROTATE_0:
  1410. idx = 0;
  1411. break;
  1412. case DRM_MODE_ROTATE_90:
  1413. idx = 3;
  1414. break;
  1415. case DRM_MODE_ROTATE_180:
  1416. idx = 2;
  1417. break;
  1418. case DRM_MODE_ROTATE_270:
  1419. idx = 1;
  1420. break;
  1421. }
  1422. switch (fourcc) {
  1423. case DRM_FORMAT_NV12:
  1424. if (ilace)
  1425. accu_table = accu_nv12_ilace;
  1426. else
  1427. accu_table = accu_nv12;
  1428. break;
  1429. case DRM_FORMAT_YUYV:
  1430. case DRM_FORMAT_UYVY:
  1431. accu_table = accu_yuv;
  1432. break;
  1433. default:
  1434. BUG();
  1435. return;
  1436. }
  1437. accu_val = &accu_table[idx];
  1438. chroma_hinc = 1024 * orig_width / out_width;
  1439. chroma_vinc = 1024 * orig_height / out_height;
  1440. h_accu2_0 = (accu_val->h0_m * chroma_hinc / accu_val->h0_n) % 1024;
  1441. h_accu2_1 = (accu_val->h1_m * chroma_hinc / accu_val->h1_n) % 1024;
  1442. v_accu2_0 = (accu_val->v0_m * chroma_vinc / accu_val->v0_n) % 1024;
  1443. v_accu2_1 = (accu_val->v1_m * chroma_vinc / accu_val->v1_n) % 1024;
  1444. dispc_ovl_set_vid_accu2_0(plane, h_accu2_0, v_accu2_0);
  1445. dispc_ovl_set_vid_accu2_1(plane, h_accu2_1, v_accu2_1);
  1446. }
  1447. static void dispc_ovl_set_scaling_common(enum omap_plane_id plane,
  1448. u16 orig_width, u16 orig_height,
  1449. u16 out_width, u16 out_height,
  1450. bool ilace, bool five_taps,
  1451. bool fieldmode, u32 fourcc,
  1452. u8 rotation)
  1453. {
  1454. int accu0 = 0;
  1455. int accu1 = 0;
  1456. u32 l;
  1457. dispc_ovl_set_scale_param(plane, orig_width, orig_height,
  1458. out_width, out_height, five_taps,
  1459. rotation, DISPC_COLOR_COMPONENT_RGB_Y);
  1460. l = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
  1461. /* RESIZEENABLE and VERTICALTAPS */
  1462. l &= ~((0x3 << 5) | (0x1 << 21));
  1463. l |= (orig_width != out_width) ? (1 << 5) : 0;
  1464. l |= (orig_height != out_height) ? (1 << 6) : 0;
  1465. l |= five_taps ? (1 << 21) : 0;
  1466. /* VRESIZECONF and HRESIZECONF */
  1467. if (dispc_has_feature(FEAT_RESIZECONF)) {
  1468. l &= ~(0x3 << 7);
  1469. l |= (orig_width <= out_width) ? 0 : (1 << 7);
  1470. l |= (orig_height <= out_height) ? 0 : (1 << 8);
  1471. }
  1472. /* LINEBUFFERSPLIT */
  1473. if (dispc_has_feature(FEAT_LINEBUFFERSPLIT)) {
  1474. l &= ~(0x1 << 22);
  1475. l |= five_taps ? (1 << 22) : 0;
  1476. }
  1477. dispc_write_reg(DISPC_OVL_ATTRIBUTES(plane), l);
  1478. /*
  1479. * field 0 = even field = bottom field
  1480. * field 1 = odd field = top field
  1481. */
  1482. if (ilace && !fieldmode) {
  1483. accu1 = 0;
  1484. accu0 = ((1024 * orig_height / out_height) / 2) & 0x3ff;
  1485. if (accu0 >= 1024/2) {
  1486. accu1 = 1024/2;
  1487. accu0 -= accu1;
  1488. }
  1489. }
  1490. dispc_ovl_set_vid_accu0(plane, 0, accu0);
  1491. dispc_ovl_set_vid_accu1(plane, 0, accu1);
  1492. }
  1493. static void dispc_ovl_set_scaling_uv(enum omap_plane_id plane,
  1494. u16 orig_width, u16 orig_height,
  1495. u16 out_width, u16 out_height,
  1496. bool ilace, bool five_taps,
  1497. bool fieldmode, u32 fourcc,
  1498. u8 rotation)
  1499. {
  1500. int scale_x = out_width != orig_width;
  1501. int scale_y = out_height != orig_height;
  1502. bool chroma_upscale = plane != OMAP_DSS_WB;
  1503. if (!dispc_has_feature(FEAT_HANDLE_UV_SEPARATE))
  1504. return;
  1505. if (!format_is_yuv(fourcc)) {
  1506. /* reset chroma resampling for RGB formats */
  1507. if (plane != OMAP_DSS_WB)
  1508. REG_FLD_MOD(DISPC_OVL_ATTRIBUTES2(plane), 0, 8, 8);
  1509. return;
  1510. }
  1511. dispc_ovl_set_accu_uv(plane, orig_width, orig_height, out_width,
  1512. out_height, ilace, fourcc, rotation);
  1513. switch (fourcc) {
  1514. case DRM_FORMAT_NV12:
  1515. if (chroma_upscale) {
  1516. /* UV is subsampled by 2 horizontally and vertically */
  1517. orig_height >>= 1;
  1518. orig_width >>= 1;
  1519. } else {
  1520. /* UV is downsampled by 2 horizontally and vertically */
  1521. orig_height <<= 1;
  1522. orig_width <<= 1;
  1523. }
  1524. break;
  1525. case DRM_FORMAT_YUYV:
  1526. case DRM_FORMAT_UYVY:
  1527. /* For YUV422 with 90/270 rotation, we don't upsample chroma */
  1528. if (!drm_rotation_90_or_270(rotation)) {
  1529. if (chroma_upscale)
  1530. /* UV is subsampled by 2 horizontally */
  1531. orig_width >>= 1;
  1532. else
  1533. /* UV is downsampled by 2 horizontally */
  1534. orig_width <<= 1;
  1535. }
  1536. /* must use FIR for YUV422 if rotated */
  1537. if ((rotation & DRM_MODE_ROTATE_MASK) != DRM_MODE_ROTATE_0)
  1538. scale_x = scale_y = true;
  1539. break;
  1540. default:
  1541. BUG();
  1542. return;
  1543. }
  1544. if (out_width != orig_width)
  1545. scale_x = true;
  1546. if (out_height != orig_height)
  1547. scale_y = true;
  1548. dispc_ovl_set_scale_param(plane, orig_width, orig_height,
  1549. out_width, out_height, five_taps,
  1550. rotation, DISPC_COLOR_COMPONENT_UV);
  1551. if (plane != OMAP_DSS_WB)
  1552. REG_FLD_MOD(DISPC_OVL_ATTRIBUTES2(plane),
  1553. (scale_x || scale_y) ? 1 : 0, 8, 8);
  1554. /* set H scaling */
  1555. REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), scale_x ? 1 : 0, 5, 5);
  1556. /* set V scaling */
  1557. REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), scale_y ? 1 : 0, 6, 6);
  1558. }
  1559. static void dispc_ovl_set_scaling(enum omap_plane_id plane,
  1560. u16 orig_width, u16 orig_height,
  1561. u16 out_width, u16 out_height,
  1562. bool ilace, bool five_taps,
  1563. bool fieldmode, u32 fourcc,
  1564. u8 rotation)
  1565. {
  1566. BUG_ON(plane == OMAP_DSS_GFX);
  1567. dispc_ovl_set_scaling_common(plane,
  1568. orig_width, orig_height,
  1569. out_width, out_height,
  1570. ilace, five_taps,
  1571. fieldmode, fourcc,
  1572. rotation);
  1573. dispc_ovl_set_scaling_uv(plane,
  1574. orig_width, orig_height,
  1575. out_width, out_height,
  1576. ilace, five_taps,
  1577. fieldmode, fourcc,
  1578. rotation);
  1579. }
  1580. static void dispc_ovl_set_rotation_attrs(enum omap_plane_id plane, u8 rotation,
  1581. enum omap_dss_rotation_type rotation_type, u32 fourcc)
  1582. {
  1583. bool row_repeat = false;
  1584. int vidrot = 0;
  1585. /* Note: DSS HW rotates clockwise, DRM_MODE_ROTATE_* counter-clockwise */
  1586. if (fourcc == DRM_FORMAT_YUYV || fourcc == DRM_FORMAT_UYVY) {
  1587. if (rotation & DRM_MODE_REFLECT_X) {
  1588. switch (rotation & DRM_MODE_ROTATE_MASK) {
  1589. case DRM_MODE_ROTATE_0:
  1590. vidrot = 2;
  1591. break;
  1592. case DRM_MODE_ROTATE_90:
  1593. vidrot = 1;
  1594. break;
  1595. case DRM_MODE_ROTATE_180:
  1596. vidrot = 0;
  1597. break;
  1598. case DRM_MODE_ROTATE_270:
  1599. vidrot = 3;
  1600. break;
  1601. }
  1602. } else {
  1603. switch (rotation & DRM_MODE_ROTATE_MASK) {
  1604. case DRM_MODE_ROTATE_0:
  1605. vidrot = 0;
  1606. break;
  1607. case DRM_MODE_ROTATE_90:
  1608. vidrot = 3;
  1609. break;
  1610. case DRM_MODE_ROTATE_180:
  1611. vidrot = 2;
  1612. break;
  1613. case DRM_MODE_ROTATE_270:
  1614. vidrot = 1;
  1615. break;
  1616. }
  1617. }
  1618. if (drm_rotation_90_or_270(rotation))
  1619. row_repeat = true;
  1620. else
  1621. row_repeat = false;
  1622. }
  1623. /*
  1624. * OMAP4/5 Errata i631:
  1625. * NV12 in 1D mode must use ROTATION=1. Otherwise DSS will fetch extra
  1626. * rows beyond the framebuffer, which may cause OCP error.
  1627. */
  1628. if (fourcc == DRM_FORMAT_NV12 && rotation_type != OMAP_DSS_ROT_TILER)
  1629. vidrot = 1;
  1630. REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), vidrot, 13, 12);
  1631. if (dispc_has_feature(FEAT_ROWREPEATENABLE))
  1632. REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane),
  1633. row_repeat ? 1 : 0, 18, 18);
  1634. if (dispc_ovl_color_mode_supported(plane, DRM_FORMAT_NV12)) {
  1635. bool doublestride =
  1636. fourcc == DRM_FORMAT_NV12 &&
  1637. rotation_type == OMAP_DSS_ROT_TILER &&
  1638. !drm_rotation_90_or_270(rotation);
  1639. /* DOUBLESTRIDE */
  1640. REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), doublestride, 22, 22);
  1641. }
  1642. }
  1643. static int color_mode_to_bpp(u32 fourcc)
  1644. {
  1645. switch (fourcc) {
  1646. case DRM_FORMAT_NV12:
  1647. return 8;
  1648. case DRM_FORMAT_RGBX4444:
  1649. case DRM_FORMAT_RGB565:
  1650. case DRM_FORMAT_ARGB4444:
  1651. case DRM_FORMAT_YUYV:
  1652. case DRM_FORMAT_UYVY:
  1653. case DRM_FORMAT_RGBA4444:
  1654. case DRM_FORMAT_XRGB4444:
  1655. case DRM_FORMAT_ARGB1555:
  1656. case DRM_FORMAT_XRGB1555:
  1657. return 16;
  1658. case DRM_FORMAT_RGB888:
  1659. return 24;
  1660. case DRM_FORMAT_XRGB8888:
  1661. case DRM_FORMAT_ARGB8888:
  1662. case DRM_FORMAT_RGBA8888:
  1663. case DRM_FORMAT_RGBX8888:
  1664. return 32;
  1665. default:
  1666. BUG();
  1667. return 0;
  1668. }
  1669. }
  1670. static s32 pixinc(int pixels, u8 ps)
  1671. {
  1672. if (pixels == 1)
  1673. return 1;
  1674. else if (pixels > 1)
  1675. return 1 + (pixels - 1) * ps;
  1676. else if (pixels < 0)
  1677. return 1 - (-pixels + 1) * ps;
  1678. else
  1679. BUG();
  1680. return 0;
  1681. }
  1682. static void calc_offset(u16 screen_width, u16 width,
  1683. u32 fourcc, bool fieldmode,
  1684. unsigned int field_offset, unsigned *offset0, unsigned *offset1,
  1685. s32 *row_inc, s32 *pix_inc, int x_predecim, int y_predecim,
  1686. enum omap_dss_rotation_type rotation_type, u8 rotation)
  1687. {
  1688. u8 ps;
  1689. ps = color_mode_to_bpp(fourcc) / 8;
  1690. DSSDBG("scrw %d, width %d\n", screen_width, width);
  1691. if (rotation_type == OMAP_DSS_ROT_TILER &&
  1692. (fourcc == DRM_FORMAT_UYVY || fourcc == DRM_FORMAT_YUYV) &&
  1693. drm_rotation_90_or_270(rotation)) {
  1694. /*
  1695. * HACK: ROW_INC needs to be calculated with TILER units.
  1696. * We get such 'screen_width' that multiplying it with the
  1697. * YUV422 pixel size gives the correct TILER container width.
  1698. * However, 'width' is in pixels and multiplying it with YUV422
  1699. * pixel size gives incorrect result. We thus multiply it here
  1700. * with 2 to match the 32 bit TILER unit size.
  1701. */
  1702. width *= 2;
  1703. }
  1704. /*
  1705. * field 0 = even field = bottom field
  1706. * field 1 = odd field = top field
  1707. */
  1708. *offset0 = field_offset * screen_width * ps;
  1709. *offset1 = 0;
  1710. *row_inc = pixinc(1 + (y_predecim * screen_width - width * x_predecim) +
  1711. (fieldmode ? screen_width : 0), ps);
  1712. if (fourcc == DRM_FORMAT_YUYV || fourcc == DRM_FORMAT_UYVY)
  1713. *pix_inc = pixinc(x_predecim, 2 * ps);
  1714. else
  1715. *pix_inc = pixinc(x_predecim, ps);
  1716. }
  1717. /*
  1718. * This function is used to avoid synclosts in OMAP3, because of some
  1719. * undocumented horizontal position and timing related limitations.
  1720. */
  1721. static int check_horiz_timing_omap3(unsigned long pclk, unsigned long lclk,
  1722. const struct videomode *vm, u16 pos_x,
  1723. u16 width, u16 height, u16 out_width, u16 out_height,
  1724. bool five_taps)
  1725. {
  1726. const int ds = DIV_ROUND_UP(height, out_height);
  1727. unsigned long nonactive;
  1728. static const u8 limits[3] = { 8, 10, 20 };
  1729. u64 val, blank;
  1730. int i;
  1731. nonactive = vm->hactive + vm->hfront_porch + vm->hsync_len +
  1732. vm->hback_porch - out_width;
  1733. i = 0;
  1734. if (out_height < height)
  1735. i++;
  1736. if (out_width < width)
  1737. i++;
  1738. blank = div_u64((u64)(vm->hback_porch + vm->hsync_len + vm->hfront_porch) *
  1739. lclk, pclk);
  1740. DSSDBG("blanking period + ppl = %llu (limit = %u)\n", blank, limits[i]);
  1741. if (blank <= limits[i])
  1742. return -EINVAL;
  1743. /* FIXME add checks for 3-tap filter once the limitations are known */
  1744. if (!five_taps)
  1745. return 0;
  1746. /*
  1747. * Pixel data should be prepared before visible display point starts.
  1748. * So, atleast DS-2 lines must have already been fetched by DISPC
  1749. * during nonactive - pos_x period.
  1750. */
  1751. val = div_u64((u64)(nonactive - pos_x) * lclk, pclk);
  1752. DSSDBG("(nonactive - pos_x) * pcd = %llu max(0, DS - 2) * width = %d\n",
  1753. val, max(0, ds - 2) * width);
  1754. if (val < max(0, ds - 2) * width)
  1755. return -EINVAL;
  1756. /*
  1757. * All lines need to be refilled during the nonactive period of which
  1758. * only one line can be loaded during the active period. So, atleast
  1759. * DS - 1 lines should be loaded during nonactive period.
  1760. */
  1761. val = div_u64((u64)nonactive * lclk, pclk);
  1762. DSSDBG("nonactive * pcd = %llu, max(0, DS - 1) * width = %d\n",
  1763. val, max(0, ds - 1) * width);
  1764. if (val < max(0, ds - 1) * width)
  1765. return -EINVAL;
  1766. return 0;
  1767. }
  1768. static unsigned long calc_core_clk_five_taps(unsigned long pclk,
  1769. const struct videomode *vm, u16 width,
  1770. u16 height, u16 out_width, u16 out_height,
  1771. u32 fourcc)
  1772. {
  1773. u32 core_clk = 0;
  1774. u64 tmp;
  1775. if (height <= out_height && width <= out_width)
  1776. return (unsigned long) pclk;
  1777. if (height > out_height) {
  1778. unsigned int ppl = vm->hactive;
  1779. tmp = (u64)pclk * height * out_width;
  1780. do_div(tmp, 2 * out_height * ppl);
  1781. core_clk = tmp;
  1782. if (height > 2 * out_height) {
  1783. if (ppl == out_width)
  1784. return 0;
  1785. tmp = (u64)pclk * (height - 2 * out_height) * out_width;
  1786. do_div(tmp, 2 * out_height * (ppl - out_width));
  1787. core_clk = max_t(u32, core_clk, tmp);
  1788. }
  1789. }
  1790. if (width > out_width) {
  1791. tmp = (u64)pclk * width;
  1792. do_div(tmp, out_width);
  1793. core_clk = max_t(u32, core_clk, tmp);
  1794. if (fourcc == DRM_FORMAT_XRGB8888)
  1795. core_clk <<= 1;
  1796. }
  1797. return core_clk;
  1798. }
  1799. static unsigned long calc_core_clk_24xx(unsigned long pclk, u16 width,
  1800. u16 height, u16 out_width, u16 out_height, bool mem_to_mem)
  1801. {
  1802. if (height > out_height && width > out_width)
  1803. return pclk * 4;
  1804. else
  1805. return pclk * 2;
  1806. }
  1807. static unsigned long calc_core_clk_34xx(unsigned long pclk, u16 width,
  1808. u16 height, u16 out_width, u16 out_height, bool mem_to_mem)
  1809. {
  1810. unsigned int hf, vf;
  1811. /*
  1812. * FIXME how to determine the 'A' factor
  1813. * for the no downscaling case ?
  1814. */
  1815. if (width > 3 * out_width)
  1816. hf = 4;
  1817. else if (width > 2 * out_width)
  1818. hf = 3;
  1819. else if (width > out_width)
  1820. hf = 2;
  1821. else
  1822. hf = 1;
  1823. if (height > out_height)
  1824. vf = 2;
  1825. else
  1826. vf = 1;
  1827. return pclk * vf * hf;
  1828. }
  1829. static unsigned long calc_core_clk_44xx(unsigned long pclk, u16 width,
  1830. u16 height, u16 out_width, u16 out_height, bool mem_to_mem)
  1831. {
  1832. /*
  1833. * If the overlay/writeback is in mem to mem mode, there are no
  1834. * downscaling limitations with respect to pixel clock, return 1 as
  1835. * required core clock to represent that we have sufficient enough
  1836. * core clock to do maximum downscaling
  1837. */
  1838. if (mem_to_mem)
  1839. return 1;
  1840. if (width > out_width)
  1841. return DIV_ROUND_UP(pclk, out_width) * width;
  1842. else
  1843. return pclk;
  1844. }
  1845. static int dispc_ovl_calc_scaling_24xx(unsigned long pclk, unsigned long lclk,
  1846. const struct videomode *vm,
  1847. u16 width, u16 height, u16 out_width, u16 out_height,
  1848. u32 fourcc, bool *five_taps,
  1849. int *x_predecim, int *y_predecim, int *decim_x, int *decim_y,
  1850. u16 pos_x, unsigned long *core_clk, bool mem_to_mem)
  1851. {
  1852. int error;
  1853. u16 in_width, in_height;
  1854. int min_factor = min(*decim_x, *decim_y);
  1855. const int maxsinglelinewidth = dispc.feat->max_line_width;
  1856. *five_taps = false;
  1857. do {
  1858. in_height = height / *decim_y;
  1859. in_width = width / *decim_x;
  1860. *core_clk = dispc.feat->calc_core_clk(pclk, in_width,
  1861. in_height, out_width, out_height, mem_to_mem);
  1862. error = (in_width > maxsinglelinewidth || !*core_clk ||
  1863. *core_clk > dispc_core_clk_rate());
  1864. if (error) {
  1865. if (*decim_x == *decim_y) {
  1866. *decim_x = min_factor;
  1867. ++*decim_y;
  1868. } else {
  1869. swap(*decim_x, *decim_y);
  1870. if (*decim_x < *decim_y)
  1871. ++*decim_x;
  1872. }
  1873. }
  1874. } while (*decim_x <= *x_predecim && *decim_y <= *y_predecim && error);
  1875. if (error) {
  1876. DSSERR("failed to find scaling settings\n");
  1877. return -EINVAL;
  1878. }
  1879. if (in_width > maxsinglelinewidth) {
  1880. DSSERR("Cannot scale max input width exceeded");
  1881. return -EINVAL;
  1882. }
  1883. return 0;
  1884. }
  1885. static int dispc_ovl_calc_scaling_34xx(unsigned long pclk, unsigned long lclk,
  1886. const struct videomode *vm,
  1887. u16 width, u16 height, u16 out_width, u16 out_height,
  1888. u32 fourcc, bool *five_taps,
  1889. int *x_predecim, int *y_predecim, int *decim_x, int *decim_y,
  1890. u16 pos_x, unsigned long *core_clk, bool mem_to_mem)
  1891. {
  1892. int error;
  1893. u16 in_width, in_height;
  1894. const int maxsinglelinewidth = dispc.feat->max_line_width;
  1895. do {
  1896. in_height = height / *decim_y;
  1897. in_width = width / *decim_x;
  1898. *five_taps = in_height > out_height;
  1899. if (in_width > maxsinglelinewidth)
  1900. if (in_height > out_height &&
  1901. in_height < out_height * 2)
  1902. *five_taps = false;
  1903. again:
  1904. if (*five_taps)
  1905. *core_clk = calc_core_clk_five_taps(pclk, vm,
  1906. in_width, in_height, out_width,
  1907. out_height, fourcc);
  1908. else
  1909. *core_clk = dispc.feat->calc_core_clk(pclk, in_width,
  1910. in_height, out_width, out_height,
  1911. mem_to_mem);
  1912. error = check_horiz_timing_omap3(pclk, lclk, vm,
  1913. pos_x, in_width, in_height, out_width,
  1914. out_height, *five_taps);
  1915. if (error && *five_taps) {
  1916. *five_taps = false;
  1917. goto again;
  1918. }
  1919. error = (error || in_width > maxsinglelinewidth * 2 ||
  1920. (in_width > maxsinglelinewidth && *five_taps) ||
  1921. !*core_clk || *core_clk > dispc_core_clk_rate());
  1922. if (!error) {
  1923. /* verify that we're inside the limits of scaler */
  1924. if (in_width / 4 > out_width)
  1925. error = 1;
  1926. if (*five_taps) {
  1927. if (in_height / 4 > out_height)
  1928. error = 1;
  1929. } else {
  1930. if (in_height / 2 > out_height)
  1931. error = 1;
  1932. }
  1933. }
  1934. if (error)
  1935. ++*decim_y;
  1936. } while (*decim_x <= *x_predecim && *decim_y <= *y_predecim && error);
  1937. if (error) {
  1938. DSSERR("failed to find scaling settings\n");
  1939. return -EINVAL;
  1940. }
  1941. if (check_horiz_timing_omap3(pclk, lclk, vm, pos_x, in_width,
  1942. in_height, out_width, out_height, *five_taps)) {
  1943. DSSERR("horizontal timing too tight\n");
  1944. return -EINVAL;
  1945. }
  1946. if (in_width > (maxsinglelinewidth * 2)) {
  1947. DSSERR("Cannot setup scaling");
  1948. DSSERR("width exceeds maximum width possible");
  1949. return -EINVAL;
  1950. }
  1951. if (in_width > maxsinglelinewidth && *five_taps) {
  1952. DSSERR("cannot setup scaling with five taps");
  1953. return -EINVAL;
  1954. }
  1955. return 0;
  1956. }
  1957. static int dispc_ovl_calc_scaling_44xx(unsigned long pclk, unsigned long lclk,
  1958. const struct videomode *vm,
  1959. u16 width, u16 height, u16 out_width, u16 out_height,
  1960. u32 fourcc, bool *five_taps,
  1961. int *x_predecim, int *y_predecim, int *decim_x, int *decim_y,
  1962. u16 pos_x, unsigned long *core_clk, bool mem_to_mem)
  1963. {
  1964. u16 in_width, in_width_max;
  1965. int decim_x_min = *decim_x;
  1966. u16 in_height = height / *decim_y;
  1967. const int maxsinglelinewidth = dispc.feat->max_line_width;
  1968. const int maxdownscale = dispc.feat->max_downscale;
  1969. if (mem_to_mem) {
  1970. in_width_max = out_width * maxdownscale;
  1971. } else {
  1972. in_width_max = dispc_core_clk_rate() /
  1973. DIV_ROUND_UP(pclk, out_width);
  1974. }
  1975. *decim_x = DIV_ROUND_UP(width, in_width_max);
  1976. *decim_x = *decim_x > decim_x_min ? *decim_x : decim_x_min;
  1977. if (*decim_x > *x_predecim)
  1978. return -EINVAL;
  1979. do {
  1980. in_width = width / *decim_x;
  1981. } while (*decim_x <= *x_predecim &&
  1982. in_width > maxsinglelinewidth && ++*decim_x);
  1983. if (in_width > maxsinglelinewidth) {
  1984. DSSERR("Cannot scale width exceeds max line width");
  1985. return -EINVAL;
  1986. }
  1987. if (*decim_x > 4 && fourcc != DRM_FORMAT_NV12) {
  1988. /*
  1989. * Let's disable all scaling that requires horizontal
  1990. * decimation with higher factor than 4, until we have
  1991. * better estimates of what we can and can not
  1992. * do. However, NV12 color format appears to work Ok
  1993. * with all decimation factors.
  1994. *
  1995. * When decimating horizontally by more that 4 the dss
  1996. * is not able to fetch the data in burst mode. When
  1997. * this happens it is hard to tell if there enough
  1998. * bandwidth. Despite what theory says this appears to
  1999. * be true also for 16-bit color formats.
  2000. */
  2001. DSSERR("Not enough bandwidth, too much downscaling (x-decimation factor %d > 4)", *decim_x);
  2002. return -EINVAL;
  2003. }
  2004. *core_clk = dispc.feat->calc_core_clk(pclk, in_width, in_height,
  2005. out_width, out_height, mem_to_mem);
  2006. return 0;
  2007. }
  2008. #define DIV_FRAC(dividend, divisor) \
  2009. ((dividend) * 100 / (divisor) - ((dividend) / (divisor) * 100))
  2010. static int dispc_ovl_calc_scaling(unsigned long pclk, unsigned long lclk,
  2011. enum omap_overlay_caps caps,
  2012. const struct videomode *vm,
  2013. u16 width, u16 height, u16 out_width, u16 out_height,
  2014. u32 fourcc, bool *five_taps,
  2015. int *x_predecim, int *y_predecim, u16 pos_x,
  2016. enum omap_dss_rotation_type rotation_type, bool mem_to_mem)
  2017. {
  2018. const int maxdownscale = dispc.feat->max_downscale;
  2019. const int max_decim_limit = 16;
  2020. unsigned long core_clk = 0;
  2021. int decim_x, decim_y, ret;
  2022. if (width == out_width && height == out_height)
  2023. return 0;
  2024. if (!mem_to_mem && (pclk == 0 || vm->pixelclock == 0)) {
  2025. DSSERR("cannot calculate scaling settings: pclk is zero\n");
  2026. return -EINVAL;
  2027. }
  2028. if ((caps & OMAP_DSS_OVL_CAP_SCALE) == 0)
  2029. return -EINVAL;
  2030. if (mem_to_mem) {
  2031. *x_predecim = *y_predecim = 1;
  2032. } else {
  2033. *x_predecim = max_decim_limit;
  2034. *y_predecim = (rotation_type == OMAP_DSS_ROT_TILER &&
  2035. dispc_has_feature(FEAT_BURST_2D)) ?
  2036. 2 : max_decim_limit;
  2037. }
  2038. decim_x = DIV_ROUND_UP(DIV_ROUND_UP(width, out_width), maxdownscale);
  2039. decim_y = DIV_ROUND_UP(DIV_ROUND_UP(height, out_height), maxdownscale);
  2040. if (decim_x > *x_predecim || out_width > width * 8)
  2041. return -EINVAL;
  2042. if (decim_y > *y_predecim || out_height > height * 8)
  2043. return -EINVAL;
  2044. ret = dispc.feat->calc_scaling(pclk, lclk, vm, width, height,
  2045. out_width, out_height, fourcc, five_taps,
  2046. x_predecim, y_predecim, &decim_x, &decim_y, pos_x, &core_clk,
  2047. mem_to_mem);
  2048. if (ret)
  2049. return ret;
  2050. DSSDBG("%dx%d -> %dx%d (%d.%02d x %d.%02d), decim %dx%d %dx%d (%d.%02d x %d.%02d), taps %d, req clk %lu, cur clk %lu\n",
  2051. width, height,
  2052. out_width, out_height,
  2053. out_width / width, DIV_FRAC(out_width, width),
  2054. out_height / height, DIV_FRAC(out_height, height),
  2055. decim_x, decim_y,
  2056. width / decim_x, height / decim_y,
  2057. out_width / (width / decim_x), DIV_FRAC(out_width, width / decim_x),
  2058. out_height / (height / decim_y), DIV_FRAC(out_height, height / decim_y),
  2059. *five_taps ? 5 : 3,
  2060. core_clk, dispc_core_clk_rate());
  2061. if (!core_clk || core_clk > dispc_core_clk_rate()) {
  2062. DSSERR("failed to set up scaling, "
  2063. "required core clk rate = %lu Hz, "
  2064. "current core clk rate = %lu Hz\n",
  2065. core_clk, dispc_core_clk_rate());
  2066. return -EINVAL;
  2067. }
  2068. *x_predecim = decim_x;
  2069. *y_predecim = decim_y;
  2070. return 0;
  2071. }
  2072. static int dispc_ovl_setup_common(enum omap_plane_id plane,
  2073. enum omap_overlay_caps caps, u32 paddr, u32 p_uv_addr,
  2074. u16 screen_width, int pos_x, int pos_y, u16 width, u16 height,
  2075. u16 out_width, u16 out_height, u32 fourcc,
  2076. u8 rotation, u8 zorder, u8 pre_mult_alpha,
  2077. u8 global_alpha, enum omap_dss_rotation_type rotation_type,
  2078. bool replication, const struct videomode *vm,
  2079. bool mem_to_mem)
  2080. {
  2081. bool five_taps = true;
  2082. bool fieldmode = false;
  2083. int r, cconv = 0;
  2084. unsigned offset0, offset1;
  2085. s32 row_inc;
  2086. s32 pix_inc;
  2087. u16 frame_width, frame_height;
  2088. unsigned int field_offset = 0;
  2089. u16 in_height = height;
  2090. u16 in_width = width;
  2091. int x_predecim = 1, y_predecim = 1;
  2092. bool ilace = !!(vm->flags & DISPLAY_FLAGS_INTERLACED);
  2093. unsigned long pclk = dispc_plane_pclk_rate(plane);
  2094. unsigned long lclk = dispc_plane_lclk_rate(plane);
  2095. if (paddr == 0 && rotation_type != OMAP_DSS_ROT_TILER)
  2096. return -EINVAL;
  2097. if (format_is_yuv(fourcc) && (in_width & 1)) {
  2098. DSSERR("input width %d is not even for YUV format\n", in_width);
  2099. return -EINVAL;
  2100. }
  2101. out_width = out_width == 0 ? width : out_width;
  2102. out_height = out_height == 0 ? height : out_height;
  2103. if (ilace && height == out_height)
  2104. fieldmode = true;
  2105. if (ilace) {
  2106. if (fieldmode)
  2107. in_height /= 2;
  2108. pos_y /= 2;
  2109. out_height /= 2;
  2110. DSSDBG("adjusting for ilace: height %d, pos_y %d, "
  2111. "out_height %d\n", in_height, pos_y,
  2112. out_height);
  2113. }
  2114. if (!dispc_ovl_color_mode_supported(plane, fourcc))
  2115. return -EINVAL;
  2116. r = dispc_ovl_calc_scaling(pclk, lclk, caps, vm, in_width,
  2117. in_height, out_width, out_height, fourcc,
  2118. &five_taps, &x_predecim, &y_predecim, pos_x,
  2119. rotation_type, mem_to_mem);
  2120. if (r)
  2121. return r;
  2122. in_width = in_width / x_predecim;
  2123. in_height = in_height / y_predecim;
  2124. if (x_predecim > 1 || y_predecim > 1)
  2125. DSSDBG("predecimation %d x %x, new input size %d x %d\n",
  2126. x_predecim, y_predecim, in_width, in_height);
  2127. if (format_is_yuv(fourcc) && (in_width & 1)) {
  2128. DSSDBG("predecimated input width is not even for YUV format\n");
  2129. DSSDBG("adjusting input width %d -> %d\n",
  2130. in_width, in_width & ~1);
  2131. in_width &= ~1;
  2132. }
  2133. if (format_is_yuv(fourcc))
  2134. cconv = 1;
  2135. if (ilace && !fieldmode) {
  2136. /*
  2137. * when downscaling the bottom field may have to start several
  2138. * source lines below the top field. Unfortunately ACCUI
  2139. * registers will only hold the fractional part of the offset
  2140. * so the integer part must be added to the base address of the
  2141. * bottom field.
  2142. */
  2143. if (!in_height || in_height == out_height)
  2144. field_offset = 0;
  2145. else
  2146. field_offset = in_height / out_height / 2;
  2147. }
  2148. /* Fields are independent but interleaved in memory. */
  2149. if (fieldmode)
  2150. field_offset = 1;
  2151. offset0 = 0;
  2152. offset1 = 0;
  2153. row_inc = 0;
  2154. pix_inc = 0;
  2155. if (plane == OMAP_DSS_WB) {
  2156. frame_width = out_width;
  2157. frame_height = out_height;
  2158. } else {
  2159. frame_width = in_width;
  2160. frame_height = height;
  2161. }
  2162. calc_offset(screen_width, frame_width,
  2163. fourcc, fieldmode, field_offset,
  2164. &offset0, &offset1, &row_inc, &pix_inc,
  2165. x_predecim, y_predecim,
  2166. rotation_type, rotation);
  2167. DSSDBG("offset0 %u, offset1 %u, row_inc %d, pix_inc %d\n",
  2168. offset0, offset1, row_inc, pix_inc);
  2169. dispc_ovl_set_color_mode(plane, fourcc);
  2170. dispc_ovl_configure_burst_type(plane, rotation_type);
  2171. if (dispc.feat->reverse_ilace_field_order)
  2172. swap(offset0, offset1);
  2173. dispc_ovl_set_ba0(plane, paddr + offset0);
  2174. dispc_ovl_set_ba1(plane, paddr + offset1);
  2175. if (fourcc == DRM_FORMAT_NV12) {
  2176. dispc_ovl_set_ba0_uv(plane, p_uv_addr + offset0);
  2177. dispc_ovl_set_ba1_uv(plane, p_uv_addr + offset1);
  2178. }
  2179. if (dispc.feat->last_pixel_inc_missing)
  2180. row_inc += pix_inc - 1;
  2181. dispc_ovl_set_row_inc(plane, row_inc);
  2182. dispc_ovl_set_pix_inc(plane, pix_inc);
  2183. DSSDBG("%d,%d %dx%d -> %dx%d\n", pos_x, pos_y, in_width,
  2184. in_height, out_width, out_height);
  2185. dispc_ovl_set_pos(plane, caps, pos_x, pos_y);
  2186. dispc_ovl_set_input_size(plane, in_width, in_height);
  2187. if (caps & OMAP_DSS_OVL_CAP_SCALE) {
  2188. dispc_ovl_set_scaling(plane, in_width, in_height, out_width,
  2189. out_height, ilace, five_taps, fieldmode,
  2190. fourcc, rotation);
  2191. dispc_ovl_set_output_size(plane, out_width, out_height);
  2192. dispc_ovl_set_vid_color_conv(plane, cconv);
  2193. }
  2194. dispc_ovl_set_rotation_attrs(plane, rotation, rotation_type, fourcc);
  2195. dispc_ovl_set_zorder(plane, caps, zorder);
  2196. dispc_ovl_set_pre_mult_alpha(plane, caps, pre_mult_alpha);
  2197. dispc_ovl_setup_global_alpha(plane, caps, global_alpha);
  2198. dispc_ovl_enable_replication(plane, caps, replication);
  2199. return 0;
  2200. }
  2201. static int dispc_ovl_setup(enum omap_plane_id plane,
  2202. const struct omap_overlay_info *oi,
  2203. const struct videomode *vm, bool mem_to_mem,
  2204. enum omap_channel channel)
  2205. {
  2206. int r;
  2207. enum omap_overlay_caps caps = dispc.feat->overlay_caps[plane];
  2208. const bool replication = true;
  2209. DSSDBG("dispc_ovl_setup %d, pa %pad, pa_uv %pad, sw %d, %d,%d, %dx%d ->"
  2210. " %dx%d, cmode %x, rot %d, chan %d repl %d\n",
  2211. plane, &oi->paddr, &oi->p_uv_addr, oi->screen_width, oi->pos_x,
  2212. oi->pos_y, oi->width, oi->height, oi->out_width, oi->out_height,
  2213. oi->fourcc, oi->rotation, channel, replication);
  2214. dispc_ovl_set_channel_out(plane, channel);
  2215. r = dispc_ovl_setup_common(plane, caps, oi->paddr, oi->p_uv_addr,
  2216. oi->screen_width, oi->pos_x, oi->pos_y, oi->width, oi->height,
  2217. oi->out_width, oi->out_height, oi->fourcc, oi->rotation,
  2218. oi->zorder, oi->pre_mult_alpha, oi->global_alpha,
  2219. oi->rotation_type, replication, vm, mem_to_mem);
  2220. return r;
  2221. }
  2222. int dispc_wb_setup(const struct omap_dss_writeback_info *wi,
  2223. bool mem_to_mem, const struct videomode *vm)
  2224. {
  2225. int r;
  2226. u32 l;
  2227. enum omap_plane_id plane = OMAP_DSS_WB;
  2228. const int pos_x = 0, pos_y = 0;
  2229. const u8 zorder = 0, global_alpha = 0;
  2230. const bool replication = true;
  2231. bool truncation;
  2232. int in_width = vm->hactive;
  2233. int in_height = vm->vactive;
  2234. enum omap_overlay_caps caps =
  2235. OMAP_DSS_OVL_CAP_SCALE | OMAP_DSS_OVL_CAP_PRE_MULT_ALPHA;
  2236. DSSDBG("dispc_wb_setup, pa %x, pa_uv %x, %d,%d -> %dx%d, cmode %x, "
  2237. "rot %d\n", wi->paddr, wi->p_uv_addr, in_width,
  2238. in_height, wi->width, wi->height, wi->fourcc, wi->rotation);
  2239. r = dispc_ovl_setup_common(plane, caps, wi->paddr, wi->p_uv_addr,
  2240. wi->buf_width, pos_x, pos_y, in_width, in_height, wi->width,
  2241. wi->height, wi->fourcc, wi->rotation, zorder,
  2242. wi->pre_mult_alpha, global_alpha, wi->rotation_type,
  2243. replication, vm, mem_to_mem);
  2244. switch (wi->fourcc) {
  2245. case DRM_FORMAT_RGB565:
  2246. case DRM_FORMAT_RGB888:
  2247. case DRM_FORMAT_ARGB4444:
  2248. case DRM_FORMAT_RGBA4444:
  2249. case DRM_FORMAT_RGBX4444:
  2250. case DRM_FORMAT_ARGB1555:
  2251. case DRM_FORMAT_XRGB1555:
  2252. case DRM_FORMAT_XRGB4444:
  2253. truncation = true;
  2254. break;
  2255. default:
  2256. truncation = false;
  2257. break;
  2258. }
  2259. /* setup extra DISPC_WB_ATTRIBUTES */
  2260. l = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
  2261. l = FLD_MOD(l, truncation, 10, 10); /* TRUNCATIONENABLE */
  2262. l = FLD_MOD(l, mem_to_mem, 19, 19); /* WRITEBACKMODE */
  2263. if (mem_to_mem)
  2264. l = FLD_MOD(l, 1, 26, 24); /* CAPTUREMODE */
  2265. else
  2266. l = FLD_MOD(l, 0, 26, 24); /* CAPTUREMODE */
  2267. dispc_write_reg(DISPC_OVL_ATTRIBUTES(plane), l);
  2268. if (mem_to_mem) {
  2269. /* WBDELAYCOUNT */
  2270. REG_FLD_MOD(DISPC_OVL_ATTRIBUTES2(plane), 0, 7, 0);
  2271. } else {
  2272. int wbdelay;
  2273. wbdelay = min(vm->vfront_porch +
  2274. vm->vsync_len + vm->vback_porch, (u32)255);
  2275. /* WBDELAYCOUNT */
  2276. REG_FLD_MOD(DISPC_OVL_ATTRIBUTES2(plane), wbdelay, 7, 0);
  2277. }
  2278. return r;
  2279. }
  2280. static int dispc_ovl_enable(enum omap_plane_id plane, bool enable)
  2281. {
  2282. DSSDBG("dispc_enable_plane %d, %d\n", plane, enable);
  2283. REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), enable ? 1 : 0, 0, 0);
  2284. return 0;
  2285. }
  2286. static enum omap_dss_output_id dispc_mgr_get_supported_outputs(enum omap_channel channel)
  2287. {
  2288. return dss_get_supported_outputs(channel);
  2289. }
  2290. static void dispc_lcd_enable_signal_polarity(bool act_high)
  2291. {
  2292. if (!dispc_has_feature(FEAT_LCDENABLEPOL))
  2293. return;
  2294. REG_FLD_MOD(DISPC_CONTROL, act_high ? 1 : 0, 29, 29);
  2295. }
  2296. void dispc_lcd_enable_signal(bool enable)
  2297. {
  2298. if (!dispc_has_feature(FEAT_LCDENABLESIGNAL))
  2299. return;
  2300. REG_FLD_MOD(DISPC_CONTROL, enable ? 1 : 0, 28, 28);
  2301. }
  2302. void dispc_pck_free_enable(bool enable)
  2303. {
  2304. if (!dispc_has_feature(FEAT_PCKFREEENABLE))
  2305. return;
  2306. REG_FLD_MOD(DISPC_CONTROL, enable ? 1 : 0, 27, 27);
  2307. }
  2308. static void dispc_mgr_enable_fifohandcheck(enum omap_channel channel, bool enable)
  2309. {
  2310. mgr_fld_write(channel, DISPC_MGR_FLD_FIFOHANDCHECK, enable);
  2311. }
  2312. static void dispc_mgr_set_lcd_type_tft(enum omap_channel channel)
  2313. {
  2314. mgr_fld_write(channel, DISPC_MGR_FLD_STNTFT, 1);
  2315. }
  2316. static void dispc_set_loadmode(enum omap_dss_load_mode mode)
  2317. {
  2318. REG_FLD_MOD(DISPC_CONFIG, mode, 2, 1);
  2319. }
  2320. static void dispc_mgr_set_default_color(enum omap_channel channel, u32 color)
  2321. {
  2322. dispc_write_reg(DISPC_DEFAULT_COLOR(channel), color);
  2323. }
  2324. static void dispc_mgr_set_trans_key(enum omap_channel ch,
  2325. enum omap_dss_trans_key_type type,
  2326. u32 trans_key)
  2327. {
  2328. mgr_fld_write(ch, DISPC_MGR_FLD_TCKSELECTION, type);
  2329. dispc_write_reg(DISPC_TRANS_COLOR(ch), trans_key);
  2330. }
  2331. static void dispc_mgr_enable_trans_key(enum omap_channel ch, bool enable)
  2332. {
  2333. mgr_fld_write(ch, DISPC_MGR_FLD_TCKENABLE, enable);
  2334. }
  2335. static void dispc_mgr_enable_alpha_fixed_zorder(enum omap_channel ch,
  2336. bool enable)
  2337. {
  2338. if (!dispc_has_feature(FEAT_ALPHA_FIXED_ZORDER))
  2339. return;
  2340. if (ch == OMAP_DSS_CHANNEL_LCD)
  2341. REG_FLD_MOD(DISPC_CONFIG, enable, 18, 18);
  2342. else if (ch == OMAP_DSS_CHANNEL_DIGIT)
  2343. REG_FLD_MOD(DISPC_CONFIG, enable, 19, 19);
  2344. }
  2345. static void dispc_mgr_setup(enum omap_channel channel,
  2346. const struct omap_overlay_manager_info *info)
  2347. {
  2348. dispc_mgr_set_default_color(channel, info->default_color);
  2349. dispc_mgr_set_trans_key(channel, info->trans_key_type, info->trans_key);
  2350. dispc_mgr_enable_trans_key(channel, info->trans_enabled);
  2351. dispc_mgr_enable_alpha_fixed_zorder(channel,
  2352. info->partial_alpha_enabled);
  2353. if (dispc_has_feature(FEAT_CPR)) {
  2354. dispc_mgr_enable_cpr(channel, info->cpr_enable);
  2355. dispc_mgr_set_cpr_coef(channel, &info->cpr_coefs);
  2356. }
  2357. }
  2358. static void dispc_mgr_set_tft_data_lines(enum omap_channel channel, u8 data_lines)
  2359. {
  2360. int code;
  2361. switch (data_lines) {
  2362. case 12:
  2363. code = 0;
  2364. break;
  2365. case 16:
  2366. code = 1;
  2367. break;
  2368. case 18:
  2369. code = 2;
  2370. break;
  2371. case 24:
  2372. code = 3;
  2373. break;
  2374. default:
  2375. BUG();
  2376. return;
  2377. }
  2378. mgr_fld_write(channel, DISPC_MGR_FLD_TFTDATALINES, code);
  2379. }
  2380. static void dispc_mgr_set_io_pad_mode(enum dss_io_pad_mode mode)
  2381. {
  2382. u32 l;
  2383. int gpout0, gpout1;
  2384. switch (mode) {
  2385. case DSS_IO_PAD_MODE_RESET:
  2386. gpout0 = 0;
  2387. gpout1 = 0;
  2388. break;
  2389. case DSS_IO_PAD_MODE_RFBI:
  2390. gpout0 = 1;
  2391. gpout1 = 0;
  2392. break;
  2393. case DSS_IO_PAD_MODE_BYPASS:
  2394. gpout0 = 1;
  2395. gpout1 = 1;
  2396. break;
  2397. default:
  2398. BUG();
  2399. return;
  2400. }
  2401. l = dispc_read_reg(DISPC_CONTROL);
  2402. l = FLD_MOD(l, gpout0, 15, 15);
  2403. l = FLD_MOD(l, gpout1, 16, 16);
  2404. dispc_write_reg(DISPC_CONTROL, l);
  2405. }
  2406. static void dispc_mgr_enable_stallmode(enum omap_channel channel, bool enable)
  2407. {
  2408. mgr_fld_write(channel, DISPC_MGR_FLD_STALLMODE, enable);
  2409. }
  2410. static void dispc_mgr_set_lcd_config(enum omap_channel channel,
  2411. const struct dss_lcd_mgr_config *config)
  2412. {
  2413. dispc_mgr_set_io_pad_mode(config->io_pad_mode);
  2414. dispc_mgr_enable_stallmode(channel, config->stallmode);
  2415. dispc_mgr_enable_fifohandcheck(channel, config->fifohandcheck);
  2416. dispc_mgr_set_clock_div(channel, &config->clock_info);
  2417. dispc_mgr_set_tft_data_lines(channel, config->video_port_width);
  2418. dispc_lcd_enable_signal_polarity(config->lcden_sig_polarity);
  2419. dispc_mgr_set_lcd_type_tft(channel);
  2420. }
  2421. static bool _dispc_mgr_size_ok(u16 width, u16 height)
  2422. {
  2423. return width <= dispc.feat->mgr_width_max &&
  2424. height <= dispc.feat->mgr_height_max;
  2425. }
  2426. static bool _dispc_lcd_timings_ok(int hsync_len, int hfp, int hbp,
  2427. int vsw, int vfp, int vbp)
  2428. {
  2429. if (hsync_len < 1 || hsync_len > dispc.feat->sw_max ||
  2430. hfp < 1 || hfp > dispc.feat->hp_max ||
  2431. hbp < 1 || hbp > dispc.feat->hp_max ||
  2432. vsw < 1 || vsw > dispc.feat->sw_max ||
  2433. vfp < 0 || vfp > dispc.feat->vp_max ||
  2434. vbp < 0 || vbp > dispc.feat->vp_max)
  2435. return false;
  2436. return true;
  2437. }
  2438. static bool _dispc_mgr_pclk_ok(enum omap_channel channel,
  2439. unsigned long pclk)
  2440. {
  2441. if (dss_mgr_is_lcd(channel))
  2442. return pclk <= dispc.feat->max_lcd_pclk;
  2443. else
  2444. return pclk <= dispc.feat->max_tv_pclk;
  2445. }
  2446. bool dispc_mgr_timings_ok(enum omap_channel channel, const struct videomode *vm)
  2447. {
  2448. if (!_dispc_mgr_size_ok(vm->hactive, vm->vactive))
  2449. return false;
  2450. if (!_dispc_mgr_pclk_ok(channel, vm->pixelclock))
  2451. return false;
  2452. if (dss_mgr_is_lcd(channel)) {
  2453. /* TODO: OMAP4+ supports interlace for LCD outputs */
  2454. if (vm->flags & DISPLAY_FLAGS_INTERLACED)
  2455. return false;
  2456. if (!_dispc_lcd_timings_ok(vm->hsync_len,
  2457. vm->hfront_porch, vm->hback_porch,
  2458. vm->vsync_len, vm->vfront_porch,
  2459. vm->vback_porch))
  2460. return false;
  2461. }
  2462. return true;
  2463. }
  2464. static void _dispc_mgr_set_lcd_timings(enum omap_channel channel,
  2465. const struct videomode *vm)
  2466. {
  2467. u32 timing_h, timing_v, l;
  2468. bool onoff, rf, ipc, vs, hs, de;
  2469. timing_h = FLD_VAL(vm->hsync_len - 1, dispc.feat->sw_start, 0) |
  2470. FLD_VAL(vm->hfront_porch - 1, dispc.feat->fp_start, 8) |
  2471. FLD_VAL(vm->hback_porch - 1, dispc.feat->bp_start, 20);
  2472. timing_v = FLD_VAL(vm->vsync_len - 1, dispc.feat->sw_start, 0) |
  2473. FLD_VAL(vm->vfront_porch, dispc.feat->fp_start, 8) |
  2474. FLD_VAL(vm->vback_porch, dispc.feat->bp_start, 20);
  2475. dispc_write_reg(DISPC_TIMING_H(channel), timing_h);
  2476. dispc_write_reg(DISPC_TIMING_V(channel), timing_v);
  2477. if (vm->flags & DISPLAY_FLAGS_VSYNC_HIGH)
  2478. vs = false;
  2479. else
  2480. vs = true;
  2481. if (vm->flags & DISPLAY_FLAGS_HSYNC_HIGH)
  2482. hs = false;
  2483. else
  2484. hs = true;
  2485. if (vm->flags & DISPLAY_FLAGS_DE_HIGH)
  2486. de = false;
  2487. else
  2488. de = true;
  2489. if (vm->flags & DISPLAY_FLAGS_PIXDATA_POSEDGE)
  2490. ipc = false;
  2491. else
  2492. ipc = true;
  2493. /* always use the 'rf' setting */
  2494. onoff = true;
  2495. if (vm->flags & DISPLAY_FLAGS_SYNC_POSEDGE)
  2496. rf = true;
  2497. else
  2498. rf = false;
  2499. l = FLD_VAL(onoff, 17, 17) |
  2500. FLD_VAL(rf, 16, 16) |
  2501. FLD_VAL(de, 15, 15) |
  2502. FLD_VAL(ipc, 14, 14) |
  2503. FLD_VAL(hs, 13, 13) |
  2504. FLD_VAL(vs, 12, 12);
  2505. /* always set ALIGN bit when available */
  2506. if (dispc.feat->supports_sync_align)
  2507. l |= (1 << 18);
  2508. dispc_write_reg(DISPC_POL_FREQ(channel), l);
  2509. if (dispc.syscon_pol) {
  2510. const int shifts[] = {
  2511. [OMAP_DSS_CHANNEL_LCD] = 0,
  2512. [OMAP_DSS_CHANNEL_LCD2] = 1,
  2513. [OMAP_DSS_CHANNEL_LCD3] = 2,
  2514. };
  2515. u32 mask, val;
  2516. mask = (1 << 0) | (1 << 3) | (1 << 6);
  2517. val = (rf << 0) | (ipc << 3) | (onoff << 6);
  2518. mask <<= 16 + shifts[channel];
  2519. val <<= 16 + shifts[channel];
  2520. regmap_update_bits(dispc.syscon_pol, dispc.syscon_pol_offset,
  2521. mask, val);
  2522. }
  2523. }
  2524. static int vm_flag_to_int(enum display_flags flags, enum display_flags high,
  2525. enum display_flags low)
  2526. {
  2527. if (flags & high)
  2528. return 1;
  2529. if (flags & low)
  2530. return -1;
  2531. return 0;
  2532. }
  2533. /* change name to mode? */
  2534. static void dispc_mgr_set_timings(enum omap_channel channel,
  2535. const struct videomode *vm)
  2536. {
  2537. unsigned xtot, ytot;
  2538. unsigned long ht, vt;
  2539. struct videomode t = *vm;
  2540. DSSDBG("channel %d xres %u yres %u\n", channel, t.hactive, t.vactive);
  2541. if (!dispc_mgr_timings_ok(channel, &t)) {
  2542. BUG();
  2543. return;
  2544. }
  2545. if (dss_mgr_is_lcd(channel)) {
  2546. _dispc_mgr_set_lcd_timings(channel, &t);
  2547. xtot = t.hactive + t.hfront_porch + t.hsync_len + t.hback_porch;
  2548. ytot = t.vactive + t.vfront_porch + t.vsync_len + t.vback_porch;
  2549. ht = vm->pixelclock / xtot;
  2550. vt = vm->pixelclock / xtot / ytot;
  2551. DSSDBG("pck %lu\n", vm->pixelclock);
  2552. DSSDBG("hsync_len %d hfp %d hbp %d vsw %d vfp %d vbp %d\n",
  2553. t.hsync_len, t.hfront_porch, t.hback_porch,
  2554. t.vsync_len, t.vfront_porch, t.vback_porch);
  2555. DSSDBG("vsync_level %d hsync_level %d data_pclk_edge %d de_level %d sync_pclk_edge %d\n",
  2556. vm_flag_to_int(t.flags, DISPLAY_FLAGS_VSYNC_HIGH, DISPLAY_FLAGS_VSYNC_LOW),
  2557. vm_flag_to_int(t.flags, DISPLAY_FLAGS_HSYNC_HIGH, DISPLAY_FLAGS_HSYNC_LOW),
  2558. vm_flag_to_int(t.flags, DISPLAY_FLAGS_PIXDATA_POSEDGE, DISPLAY_FLAGS_PIXDATA_NEGEDGE),
  2559. vm_flag_to_int(t.flags, DISPLAY_FLAGS_DE_HIGH, DISPLAY_FLAGS_DE_LOW),
  2560. vm_flag_to_int(t.flags, DISPLAY_FLAGS_SYNC_POSEDGE, DISPLAY_FLAGS_SYNC_NEGEDGE));
  2561. DSSDBG("hsync %luHz, vsync %luHz\n", ht, vt);
  2562. } else {
  2563. if (t.flags & DISPLAY_FLAGS_INTERLACED)
  2564. t.vactive /= 2;
  2565. if (dispc.feat->supports_double_pixel)
  2566. REG_FLD_MOD(DISPC_CONTROL,
  2567. !!(t.flags & DISPLAY_FLAGS_DOUBLECLK),
  2568. 19, 17);
  2569. }
  2570. dispc_mgr_set_size(channel, t.hactive, t.vactive);
  2571. }
  2572. static void dispc_mgr_set_lcd_divisor(enum omap_channel channel, u16 lck_div,
  2573. u16 pck_div)
  2574. {
  2575. BUG_ON(lck_div < 1);
  2576. BUG_ON(pck_div < 1);
  2577. dispc_write_reg(DISPC_DIVISORo(channel),
  2578. FLD_VAL(lck_div, 23, 16) | FLD_VAL(pck_div, 7, 0));
  2579. if (!dispc_has_feature(FEAT_CORE_CLK_DIV) &&
  2580. channel == OMAP_DSS_CHANNEL_LCD)
  2581. dispc.core_clk_rate = dispc_fclk_rate() / lck_div;
  2582. }
  2583. static void dispc_mgr_get_lcd_divisor(enum omap_channel channel, int *lck_div,
  2584. int *pck_div)
  2585. {
  2586. u32 l;
  2587. l = dispc_read_reg(DISPC_DIVISORo(channel));
  2588. *lck_div = FLD_GET(l, 23, 16);
  2589. *pck_div = FLD_GET(l, 7, 0);
  2590. }
  2591. static unsigned long dispc_fclk_rate(void)
  2592. {
  2593. unsigned long r;
  2594. enum dss_clk_source src;
  2595. src = dss_get_dispc_clk_source();
  2596. if (src == DSS_CLK_SRC_FCK) {
  2597. r = dss_get_dispc_clk_rate();
  2598. } else {
  2599. struct dss_pll *pll;
  2600. unsigned clkout_idx;
  2601. pll = dss_pll_find_by_src(src);
  2602. clkout_idx = dss_pll_get_clkout_idx_for_src(src);
  2603. r = pll->cinfo.clkout[clkout_idx];
  2604. }
  2605. return r;
  2606. }
  2607. static unsigned long dispc_mgr_lclk_rate(enum omap_channel channel)
  2608. {
  2609. int lcd;
  2610. unsigned long r;
  2611. enum dss_clk_source src;
  2612. /* for TV, LCLK rate is the FCLK rate */
  2613. if (!dss_mgr_is_lcd(channel))
  2614. return dispc_fclk_rate();
  2615. src = dss_get_lcd_clk_source(channel);
  2616. if (src == DSS_CLK_SRC_FCK) {
  2617. r = dss_get_dispc_clk_rate();
  2618. } else {
  2619. struct dss_pll *pll;
  2620. unsigned clkout_idx;
  2621. pll = dss_pll_find_by_src(src);
  2622. clkout_idx = dss_pll_get_clkout_idx_for_src(src);
  2623. r = pll->cinfo.clkout[clkout_idx];
  2624. }
  2625. lcd = REG_GET(DISPC_DIVISORo(channel), 23, 16);
  2626. return r / lcd;
  2627. }
  2628. static unsigned long dispc_mgr_pclk_rate(enum omap_channel channel)
  2629. {
  2630. unsigned long r;
  2631. if (dss_mgr_is_lcd(channel)) {
  2632. int pcd;
  2633. u32 l;
  2634. l = dispc_read_reg(DISPC_DIVISORo(channel));
  2635. pcd = FLD_GET(l, 7, 0);
  2636. r = dispc_mgr_lclk_rate(channel);
  2637. return r / pcd;
  2638. } else {
  2639. return dispc.tv_pclk_rate;
  2640. }
  2641. }
  2642. void dispc_set_tv_pclk(unsigned long pclk)
  2643. {
  2644. dispc.tv_pclk_rate = pclk;
  2645. }
  2646. static unsigned long dispc_core_clk_rate(void)
  2647. {
  2648. return dispc.core_clk_rate;
  2649. }
  2650. static unsigned long dispc_plane_pclk_rate(enum omap_plane_id plane)
  2651. {
  2652. enum omap_channel channel;
  2653. if (plane == OMAP_DSS_WB)
  2654. return 0;
  2655. channel = dispc_ovl_get_channel_out(plane);
  2656. return dispc_mgr_pclk_rate(channel);
  2657. }
  2658. static unsigned long dispc_plane_lclk_rate(enum omap_plane_id plane)
  2659. {
  2660. enum omap_channel channel;
  2661. if (plane == OMAP_DSS_WB)
  2662. return 0;
  2663. channel = dispc_ovl_get_channel_out(plane);
  2664. return dispc_mgr_lclk_rate(channel);
  2665. }
  2666. static void dispc_dump_clocks_channel(struct seq_file *s, enum omap_channel channel)
  2667. {
  2668. int lcd, pcd;
  2669. enum dss_clk_source lcd_clk_src;
  2670. seq_printf(s, "- %s -\n", mgr_desc[channel].name);
  2671. lcd_clk_src = dss_get_lcd_clk_source(channel);
  2672. seq_printf(s, "%s clk source = %s\n", mgr_desc[channel].name,
  2673. dss_get_clk_source_name(lcd_clk_src));
  2674. dispc_mgr_get_lcd_divisor(channel, &lcd, &pcd);
  2675. seq_printf(s, "lck\t\t%-16lulck div\t%u\n",
  2676. dispc_mgr_lclk_rate(channel), lcd);
  2677. seq_printf(s, "pck\t\t%-16lupck div\t%u\n",
  2678. dispc_mgr_pclk_rate(channel), pcd);
  2679. }
  2680. void dispc_dump_clocks(struct seq_file *s)
  2681. {
  2682. int lcd;
  2683. u32 l;
  2684. enum dss_clk_source dispc_clk_src = dss_get_dispc_clk_source();
  2685. if (dispc_runtime_get())
  2686. return;
  2687. seq_printf(s, "- DISPC -\n");
  2688. seq_printf(s, "dispc fclk source = %s\n",
  2689. dss_get_clk_source_name(dispc_clk_src));
  2690. seq_printf(s, "fck\t\t%-16lu\n", dispc_fclk_rate());
  2691. if (dispc_has_feature(FEAT_CORE_CLK_DIV)) {
  2692. seq_printf(s, "- DISPC-CORE-CLK -\n");
  2693. l = dispc_read_reg(DISPC_DIVISOR);
  2694. lcd = FLD_GET(l, 23, 16);
  2695. seq_printf(s, "lck\t\t%-16lulck div\t%u\n",
  2696. (dispc_fclk_rate()/lcd), lcd);
  2697. }
  2698. dispc_dump_clocks_channel(s, OMAP_DSS_CHANNEL_LCD);
  2699. if (dispc_has_feature(FEAT_MGR_LCD2))
  2700. dispc_dump_clocks_channel(s, OMAP_DSS_CHANNEL_LCD2);
  2701. if (dispc_has_feature(FEAT_MGR_LCD3))
  2702. dispc_dump_clocks_channel(s, OMAP_DSS_CHANNEL_LCD3);
  2703. dispc_runtime_put();
  2704. }
  2705. static void dispc_dump_regs(struct seq_file *s)
  2706. {
  2707. int i, j;
  2708. const char *mgr_names[] = {
  2709. [OMAP_DSS_CHANNEL_LCD] = "LCD",
  2710. [OMAP_DSS_CHANNEL_DIGIT] = "TV",
  2711. [OMAP_DSS_CHANNEL_LCD2] = "LCD2",
  2712. [OMAP_DSS_CHANNEL_LCD3] = "LCD3",
  2713. };
  2714. const char *ovl_names[] = {
  2715. [OMAP_DSS_GFX] = "GFX",
  2716. [OMAP_DSS_VIDEO1] = "VID1",
  2717. [OMAP_DSS_VIDEO2] = "VID2",
  2718. [OMAP_DSS_VIDEO3] = "VID3",
  2719. [OMAP_DSS_WB] = "WB",
  2720. };
  2721. const char **p_names;
  2722. #define DUMPREG(r) seq_printf(s, "%-50s %08x\n", #r, dispc_read_reg(r))
  2723. if (dispc_runtime_get())
  2724. return;
  2725. /* DISPC common registers */
  2726. DUMPREG(DISPC_REVISION);
  2727. DUMPREG(DISPC_SYSCONFIG);
  2728. DUMPREG(DISPC_SYSSTATUS);
  2729. DUMPREG(DISPC_IRQSTATUS);
  2730. DUMPREG(DISPC_IRQENABLE);
  2731. DUMPREG(DISPC_CONTROL);
  2732. DUMPREG(DISPC_CONFIG);
  2733. DUMPREG(DISPC_CAPABLE);
  2734. DUMPREG(DISPC_LINE_STATUS);
  2735. DUMPREG(DISPC_LINE_NUMBER);
  2736. if (dispc_has_feature(FEAT_ALPHA_FIXED_ZORDER) ||
  2737. dispc_has_feature(FEAT_ALPHA_FREE_ZORDER))
  2738. DUMPREG(DISPC_GLOBAL_ALPHA);
  2739. if (dispc_has_feature(FEAT_MGR_LCD2)) {
  2740. DUMPREG(DISPC_CONTROL2);
  2741. DUMPREG(DISPC_CONFIG2);
  2742. }
  2743. if (dispc_has_feature(FEAT_MGR_LCD3)) {
  2744. DUMPREG(DISPC_CONTROL3);
  2745. DUMPREG(DISPC_CONFIG3);
  2746. }
  2747. if (dispc_has_feature(FEAT_MFLAG))
  2748. DUMPREG(DISPC_GLOBAL_MFLAG_ATTRIBUTE);
  2749. #undef DUMPREG
  2750. #define DISPC_REG(i, name) name(i)
  2751. #define DUMPREG(i, r) seq_printf(s, "%s(%s)%*s %08x\n", #r, p_names[i], \
  2752. (int)(48 - strlen(#r) - strlen(p_names[i])), " ", \
  2753. dispc_read_reg(DISPC_REG(i, r)))
  2754. p_names = mgr_names;
  2755. /* DISPC channel specific registers */
  2756. for (i = 0; i < dispc_get_num_mgrs(); i++) {
  2757. DUMPREG(i, DISPC_DEFAULT_COLOR);
  2758. DUMPREG(i, DISPC_TRANS_COLOR);
  2759. DUMPREG(i, DISPC_SIZE_MGR);
  2760. if (i == OMAP_DSS_CHANNEL_DIGIT)
  2761. continue;
  2762. DUMPREG(i, DISPC_TIMING_H);
  2763. DUMPREG(i, DISPC_TIMING_V);
  2764. DUMPREG(i, DISPC_POL_FREQ);
  2765. DUMPREG(i, DISPC_DIVISORo);
  2766. DUMPREG(i, DISPC_DATA_CYCLE1);
  2767. DUMPREG(i, DISPC_DATA_CYCLE2);
  2768. DUMPREG(i, DISPC_DATA_CYCLE3);
  2769. if (dispc_has_feature(FEAT_CPR)) {
  2770. DUMPREG(i, DISPC_CPR_COEF_R);
  2771. DUMPREG(i, DISPC_CPR_COEF_G);
  2772. DUMPREG(i, DISPC_CPR_COEF_B);
  2773. }
  2774. }
  2775. p_names = ovl_names;
  2776. for (i = 0; i < dispc_get_num_ovls(); i++) {
  2777. DUMPREG(i, DISPC_OVL_BA0);
  2778. DUMPREG(i, DISPC_OVL_BA1);
  2779. DUMPREG(i, DISPC_OVL_POSITION);
  2780. DUMPREG(i, DISPC_OVL_SIZE);
  2781. DUMPREG(i, DISPC_OVL_ATTRIBUTES);
  2782. DUMPREG(i, DISPC_OVL_FIFO_THRESHOLD);
  2783. DUMPREG(i, DISPC_OVL_FIFO_SIZE_STATUS);
  2784. DUMPREG(i, DISPC_OVL_ROW_INC);
  2785. DUMPREG(i, DISPC_OVL_PIXEL_INC);
  2786. if (dispc_has_feature(FEAT_PRELOAD))
  2787. DUMPREG(i, DISPC_OVL_PRELOAD);
  2788. if (dispc_has_feature(FEAT_MFLAG))
  2789. DUMPREG(i, DISPC_OVL_MFLAG_THRESHOLD);
  2790. if (i == OMAP_DSS_GFX) {
  2791. DUMPREG(i, DISPC_OVL_WINDOW_SKIP);
  2792. DUMPREG(i, DISPC_OVL_TABLE_BA);
  2793. continue;
  2794. }
  2795. DUMPREG(i, DISPC_OVL_FIR);
  2796. DUMPREG(i, DISPC_OVL_PICTURE_SIZE);
  2797. DUMPREG(i, DISPC_OVL_ACCU0);
  2798. DUMPREG(i, DISPC_OVL_ACCU1);
  2799. if (dispc_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
  2800. DUMPREG(i, DISPC_OVL_BA0_UV);
  2801. DUMPREG(i, DISPC_OVL_BA1_UV);
  2802. DUMPREG(i, DISPC_OVL_FIR2);
  2803. DUMPREG(i, DISPC_OVL_ACCU2_0);
  2804. DUMPREG(i, DISPC_OVL_ACCU2_1);
  2805. }
  2806. if (dispc_has_feature(FEAT_ATTR2))
  2807. DUMPREG(i, DISPC_OVL_ATTRIBUTES2);
  2808. }
  2809. if (dispc.feat->has_writeback) {
  2810. i = OMAP_DSS_WB;
  2811. DUMPREG(i, DISPC_OVL_BA0);
  2812. DUMPREG(i, DISPC_OVL_BA1);
  2813. DUMPREG(i, DISPC_OVL_SIZE);
  2814. DUMPREG(i, DISPC_OVL_ATTRIBUTES);
  2815. DUMPREG(i, DISPC_OVL_FIFO_THRESHOLD);
  2816. DUMPREG(i, DISPC_OVL_FIFO_SIZE_STATUS);
  2817. DUMPREG(i, DISPC_OVL_ROW_INC);
  2818. DUMPREG(i, DISPC_OVL_PIXEL_INC);
  2819. if (dispc_has_feature(FEAT_MFLAG))
  2820. DUMPREG(i, DISPC_OVL_MFLAG_THRESHOLD);
  2821. DUMPREG(i, DISPC_OVL_FIR);
  2822. DUMPREG(i, DISPC_OVL_PICTURE_SIZE);
  2823. DUMPREG(i, DISPC_OVL_ACCU0);
  2824. DUMPREG(i, DISPC_OVL_ACCU1);
  2825. if (dispc_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
  2826. DUMPREG(i, DISPC_OVL_BA0_UV);
  2827. DUMPREG(i, DISPC_OVL_BA1_UV);
  2828. DUMPREG(i, DISPC_OVL_FIR2);
  2829. DUMPREG(i, DISPC_OVL_ACCU2_0);
  2830. DUMPREG(i, DISPC_OVL_ACCU2_1);
  2831. }
  2832. if (dispc_has_feature(FEAT_ATTR2))
  2833. DUMPREG(i, DISPC_OVL_ATTRIBUTES2);
  2834. }
  2835. #undef DISPC_REG
  2836. #undef DUMPREG
  2837. #define DISPC_REG(plane, name, i) name(plane, i)
  2838. #define DUMPREG(plane, name, i) \
  2839. seq_printf(s, "%s_%d(%s)%*s %08x\n", #name, i, p_names[plane], \
  2840. (int)(46 - strlen(#name) - strlen(p_names[plane])), " ", \
  2841. dispc_read_reg(DISPC_REG(plane, name, i)))
  2842. /* Video pipeline coefficient registers */
  2843. /* start from OMAP_DSS_VIDEO1 */
  2844. for (i = 1; i < dispc_get_num_ovls(); i++) {
  2845. for (j = 0; j < 8; j++)
  2846. DUMPREG(i, DISPC_OVL_FIR_COEF_H, j);
  2847. for (j = 0; j < 8; j++)
  2848. DUMPREG(i, DISPC_OVL_FIR_COEF_HV, j);
  2849. for (j = 0; j < 5; j++)
  2850. DUMPREG(i, DISPC_OVL_CONV_COEF, j);
  2851. if (dispc_has_feature(FEAT_FIR_COEF_V)) {
  2852. for (j = 0; j < 8; j++)
  2853. DUMPREG(i, DISPC_OVL_FIR_COEF_V, j);
  2854. }
  2855. if (dispc_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
  2856. for (j = 0; j < 8; j++)
  2857. DUMPREG(i, DISPC_OVL_FIR_COEF_H2, j);
  2858. for (j = 0; j < 8; j++)
  2859. DUMPREG(i, DISPC_OVL_FIR_COEF_HV2, j);
  2860. for (j = 0; j < 8; j++)
  2861. DUMPREG(i, DISPC_OVL_FIR_COEF_V2, j);
  2862. }
  2863. }
  2864. dispc_runtime_put();
  2865. #undef DISPC_REG
  2866. #undef DUMPREG
  2867. }
  2868. /* calculate clock rates using dividers in cinfo */
  2869. int dispc_calc_clock_rates(unsigned long dispc_fclk_rate,
  2870. struct dispc_clock_info *cinfo)
  2871. {
  2872. if (cinfo->lck_div > 255 || cinfo->lck_div == 0)
  2873. return -EINVAL;
  2874. if (cinfo->pck_div < 1 || cinfo->pck_div > 255)
  2875. return -EINVAL;
  2876. cinfo->lck = dispc_fclk_rate / cinfo->lck_div;
  2877. cinfo->pck = cinfo->lck / cinfo->pck_div;
  2878. return 0;
  2879. }
  2880. bool dispc_div_calc(unsigned long dispc_freq,
  2881. unsigned long pck_min, unsigned long pck_max,
  2882. dispc_div_calc_func func, void *data)
  2883. {
  2884. int lckd, lckd_start, lckd_stop;
  2885. int pckd, pckd_start, pckd_stop;
  2886. unsigned long pck, lck;
  2887. unsigned long lck_max;
  2888. unsigned long pckd_hw_min, pckd_hw_max;
  2889. unsigned min_fck_per_pck;
  2890. unsigned long fck;
  2891. #ifdef CONFIG_OMAP2_DSS_MIN_FCK_PER_PCK
  2892. min_fck_per_pck = CONFIG_OMAP2_DSS_MIN_FCK_PER_PCK;
  2893. #else
  2894. min_fck_per_pck = 0;
  2895. #endif
  2896. pckd_hw_min = dispc.feat->min_pcd;
  2897. pckd_hw_max = 255;
  2898. lck_max = dss_get_max_fck_rate();
  2899. pck_min = pck_min ? pck_min : 1;
  2900. pck_max = pck_max ? pck_max : ULONG_MAX;
  2901. lckd_start = max(DIV_ROUND_UP(dispc_freq, lck_max), 1ul);
  2902. lckd_stop = min(dispc_freq / pck_min, 255ul);
  2903. for (lckd = lckd_start; lckd <= lckd_stop; ++lckd) {
  2904. lck = dispc_freq / lckd;
  2905. pckd_start = max(DIV_ROUND_UP(lck, pck_max), pckd_hw_min);
  2906. pckd_stop = min(lck / pck_min, pckd_hw_max);
  2907. for (pckd = pckd_start; pckd <= pckd_stop; ++pckd) {
  2908. pck = lck / pckd;
  2909. /*
  2910. * For OMAP2/3 the DISPC fclk is the same as LCD's logic
  2911. * clock, which means we're configuring DISPC fclk here
  2912. * also. Thus we need to use the calculated lck. For
  2913. * OMAP4+ the DISPC fclk is a separate clock.
  2914. */
  2915. if (dispc_has_feature(FEAT_CORE_CLK_DIV))
  2916. fck = dispc_core_clk_rate();
  2917. else
  2918. fck = lck;
  2919. if (fck < pck * min_fck_per_pck)
  2920. continue;
  2921. if (func(lckd, pckd, lck, pck, data))
  2922. return true;
  2923. }
  2924. }
  2925. return false;
  2926. }
  2927. void dispc_mgr_set_clock_div(enum omap_channel channel,
  2928. const struct dispc_clock_info *cinfo)
  2929. {
  2930. DSSDBG("lck = %lu (%u)\n", cinfo->lck, cinfo->lck_div);
  2931. DSSDBG("pck = %lu (%u)\n", cinfo->pck, cinfo->pck_div);
  2932. dispc_mgr_set_lcd_divisor(channel, cinfo->lck_div, cinfo->pck_div);
  2933. }
  2934. int dispc_mgr_get_clock_div(enum omap_channel channel,
  2935. struct dispc_clock_info *cinfo)
  2936. {
  2937. unsigned long fck;
  2938. fck = dispc_fclk_rate();
  2939. cinfo->lck_div = REG_GET(DISPC_DIVISORo(channel), 23, 16);
  2940. cinfo->pck_div = REG_GET(DISPC_DIVISORo(channel), 7, 0);
  2941. cinfo->lck = fck / cinfo->lck_div;
  2942. cinfo->pck = cinfo->lck / cinfo->pck_div;
  2943. return 0;
  2944. }
  2945. static u32 dispc_read_irqstatus(void)
  2946. {
  2947. return dispc_read_reg(DISPC_IRQSTATUS);
  2948. }
  2949. static void dispc_clear_irqstatus(u32 mask)
  2950. {
  2951. dispc_write_reg(DISPC_IRQSTATUS, mask);
  2952. }
  2953. static void dispc_write_irqenable(u32 mask)
  2954. {
  2955. u32 old_mask = dispc_read_reg(DISPC_IRQENABLE);
  2956. /* clear the irqstatus for newly enabled irqs */
  2957. dispc_clear_irqstatus((mask ^ old_mask) & mask);
  2958. dispc_write_reg(DISPC_IRQENABLE, mask);
  2959. /* flush posted write */
  2960. dispc_read_reg(DISPC_IRQENABLE);
  2961. }
  2962. void dispc_enable_sidle(void)
  2963. {
  2964. REG_FLD_MOD(DISPC_SYSCONFIG, 2, 4, 3); /* SIDLEMODE: smart idle */
  2965. }
  2966. void dispc_disable_sidle(void)
  2967. {
  2968. REG_FLD_MOD(DISPC_SYSCONFIG, 1, 4, 3); /* SIDLEMODE: no idle */
  2969. }
  2970. static u32 dispc_mgr_gamma_size(enum omap_channel channel)
  2971. {
  2972. const struct dispc_gamma_desc *gdesc = &mgr_desc[channel].gamma;
  2973. if (!dispc.feat->has_gamma_table)
  2974. return 0;
  2975. return gdesc->len;
  2976. }
  2977. static void dispc_mgr_write_gamma_table(enum omap_channel channel)
  2978. {
  2979. const struct dispc_gamma_desc *gdesc = &mgr_desc[channel].gamma;
  2980. u32 *table = dispc.gamma_table[channel];
  2981. unsigned int i;
  2982. DSSDBG("%s: channel %d\n", __func__, channel);
  2983. for (i = 0; i < gdesc->len; ++i) {
  2984. u32 v = table[i];
  2985. if (gdesc->has_index)
  2986. v |= i << 24;
  2987. else if (i == 0)
  2988. v |= 1 << 31;
  2989. dispc_write_reg(gdesc->reg, v);
  2990. }
  2991. }
  2992. static void dispc_restore_gamma_tables(void)
  2993. {
  2994. DSSDBG("%s()\n", __func__);
  2995. if (!dispc.feat->has_gamma_table)
  2996. return;
  2997. dispc_mgr_write_gamma_table(OMAP_DSS_CHANNEL_LCD);
  2998. dispc_mgr_write_gamma_table(OMAP_DSS_CHANNEL_DIGIT);
  2999. if (dispc_has_feature(FEAT_MGR_LCD2))
  3000. dispc_mgr_write_gamma_table(OMAP_DSS_CHANNEL_LCD2);
  3001. if (dispc_has_feature(FEAT_MGR_LCD3))
  3002. dispc_mgr_write_gamma_table(OMAP_DSS_CHANNEL_LCD3);
  3003. }
  3004. static const struct drm_color_lut dispc_mgr_gamma_default_lut[] = {
  3005. { .red = 0, .green = 0, .blue = 0, },
  3006. { .red = U16_MAX, .green = U16_MAX, .blue = U16_MAX, },
  3007. };
  3008. static void dispc_mgr_set_gamma(enum omap_channel channel,
  3009. const struct drm_color_lut *lut,
  3010. unsigned int length)
  3011. {
  3012. const struct dispc_gamma_desc *gdesc = &mgr_desc[channel].gamma;
  3013. u32 *table = dispc.gamma_table[channel];
  3014. uint i;
  3015. DSSDBG("%s: channel %d, lut len %u, hw len %u\n", __func__,
  3016. channel, length, gdesc->len);
  3017. if (!dispc.feat->has_gamma_table)
  3018. return;
  3019. if (lut == NULL || length < 2) {
  3020. lut = dispc_mgr_gamma_default_lut;
  3021. length = ARRAY_SIZE(dispc_mgr_gamma_default_lut);
  3022. }
  3023. for (i = 0; i < length - 1; ++i) {
  3024. uint first = i * (gdesc->len - 1) / (length - 1);
  3025. uint last = (i + 1) * (gdesc->len - 1) / (length - 1);
  3026. uint w = last - first;
  3027. u16 r, g, b;
  3028. uint j;
  3029. if (w == 0)
  3030. continue;
  3031. for (j = 0; j <= w; j++) {
  3032. r = (lut[i].red * (w - j) + lut[i+1].red * j) / w;
  3033. g = (lut[i].green * (w - j) + lut[i+1].green * j) / w;
  3034. b = (lut[i].blue * (w - j) + lut[i+1].blue * j) / w;
  3035. r >>= 16 - gdesc->bits;
  3036. g >>= 16 - gdesc->bits;
  3037. b >>= 16 - gdesc->bits;
  3038. table[first + j] = (r << (gdesc->bits * 2)) |
  3039. (g << gdesc->bits) | b;
  3040. }
  3041. }
  3042. if (dispc.is_enabled)
  3043. dispc_mgr_write_gamma_table(channel);
  3044. }
  3045. static int dispc_init_gamma_tables(void)
  3046. {
  3047. int channel;
  3048. if (!dispc.feat->has_gamma_table)
  3049. return 0;
  3050. for (channel = 0; channel < ARRAY_SIZE(dispc.gamma_table); channel++) {
  3051. const struct dispc_gamma_desc *gdesc = &mgr_desc[channel].gamma;
  3052. u32 *gt;
  3053. if (channel == OMAP_DSS_CHANNEL_LCD2 &&
  3054. !dispc_has_feature(FEAT_MGR_LCD2))
  3055. continue;
  3056. if (channel == OMAP_DSS_CHANNEL_LCD3 &&
  3057. !dispc_has_feature(FEAT_MGR_LCD3))
  3058. continue;
  3059. gt = devm_kmalloc_array(&dispc.pdev->dev, gdesc->len,
  3060. sizeof(u32), GFP_KERNEL);
  3061. if (!gt)
  3062. return -ENOMEM;
  3063. dispc.gamma_table[channel] = gt;
  3064. dispc_mgr_set_gamma(channel, NULL, 0);
  3065. }
  3066. return 0;
  3067. }
  3068. static void _omap_dispc_initial_config(void)
  3069. {
  3070. u32 l;
  3071. /* Exclusively enable DISPC_CORE_CLK and set divider to 1 */
  3072. if (dispc_has_feature(FEAT_CORE_CLK_DIV)) {
  3073. l = dispc_read_reg(DISPC_DIVISOR);
  3074. /* Use DISPC_DIVISOR.LCD, instead of DISPC_DIVISOR1.LCD */
  3075. l = FLD_MOD(l, 1, 0, 0);
  3076. l = FLD_MOD(l, 1, 23, 16);
  3077. dispc_write_reg(DISPC_DIVISOR, l);
  3078. dispc.core_clk_rate = dispc_fclk_rate();
  3079. }
  3080. /* Use gamma table mode, instead of palette mode */
  3081. if (dispc.feat->has_gamma_table)
  3082. REG_FLD_MOD(DISPC_CONFIG, 1, 3, 3);
  3083. /* For older DSS versions (FEAT_FUNCGATED) this enables
  3084. * func-clock auto-gating. For newer versions
  3085. * (dispc.feat->has_gamma_table) this enables tv-out gamma tables.
  3086. */
  3087. if (dispc_has_feature(FEAT_FUNCGATED) || dispc.feat->has_gamma_table)
  3088. REG_FLD_MOD(DISPC_CONFIG, 1, 9, 9);
  3089. dispc_setup_color_conv_coef();
  3090. dispc_set_loadmode(OMAP_DSS_LOAD_FRAME_ONLY);
  3091. dispc_init_fifos();
  3092. dispc_configure_burst_sizes();
  3093. dispc_ovl_enable_zorder_planes();
  3094. if (dispc.feat->mstandby_workaround)
  3095. REG_FLD_MOD(DISPC_MSTANDBY_CTRL, 1, 0, 0);
  3096. if (dispc_has_feature(FEAT_MFLAG))
  3097. dispc_init_mflag();
  3098. }
  3099. static const enum dispc_feature_id omap2_dispc_features_list[] = {
  3100. FEAT_LCDENABLEPOL,
  3101. FEAT_LCDENABLESIGNAL,
  3102. FEAT_PCKFREEENABLE,
  3103. FEAT_FUNCGATED,
  3104. FEAT_ROWREPEATENABLE,
  3105. FEAT_RESIZECONF,
  3106. };
  3107. static const enum dispc_feature_id omap3_dispc_features_list[] = {
  3108. FEAT_LCDENABLEPOL,
  3109. FEAT_LCDENABLESIGNAL,
  3110. FEAT_PCKFREEENABLE,
  3111. FEAT_FUNCGATED,
  3112. FEAT_LINEBUFFERSPLIT,
  3113. FEAT_ROWREPEATENABLE,
  3114. FEAT_RESIZECONF,
  3115. FEAT_CPR,
  3116. FEAT_PRELOAD,
  3117. FEAT_FIR_COEF_V,
  3118. FEAT_ALPHA_FIXED_ZORDER,
  3119. FEAT_FIFO_MERGE,
  3120. FEAT_OMAP3_DSI_FIFO_BUG,
  3121. };
  3122. static const enum dispc_feature_id am43xx_dispc_features_list[] = {
  3123. FEAT_LCDENABLEPOL,
  3124. FEAT_LCDENABLESIGNAL,
  3125. FEAT_PCKFREEENABLE,
  3126. FEAT_FUNCGATED,
  3127. FEAT_LINEBUFFERSPLIT,
  3128. FEAT_ROWREPEATENABLE,
  3129. FEAT_RESIZECONF,
  3130. FEAT_CPR,
  3131. FEAT_PRELOAD,
  3132. FEAT_FIR_COEF_V,
  3133. FEAT_ALPHA_FIXED_ZORDER,
  3134. FEAT_FIFO_MERGE,
  3135. };
  3136. static const enum dispc_feature_id omap4_dispc_features_list[] = {
  3137. FEAT_MGR_LCD2,
  3138. FEAT_CORE_CLK_DIV,
  3139. FEAT_HANDLE_UV_SEPARATE,
  3140. FEAT_ATTR2,
  3141. FEAT_CPR,
  3142. FEAT_PRELOAD,
  3143. FEAT_FIR_COEF_V,
  3144. FEAT_ALPHA_FREE_ZORDER,
  3145. FEAT_FIFO_MERGE,
  3146. FEAT_BURST_2D,
  3147. };
  3148. static const enum dispc_feature_id omap5_dispc_features_list[] = {
  3149. FEAT_MGR_LCD2,
  3150. FEAT_MGR_LCD3,
  3151. FEAT_CORE_CLK_DIV,
  3152. FEAT_HANDLE_UV_SEPARATE,
  3153. FEAT_ATTR2,
  3154. FEAT_CPR,
  3155. FEAT_PRELOAD,
  3156. FEAT_FIR_COEF_V,
  3157. FEAT_ALPHA_FREE_ZORDER,
  3158. FEAT_FIFO_MERGE,
  3159. FEAT_BURST_2D,
  3160. FEAT_MFLAG,
  3161. };
  3162. static const struct dss_reg_field omap2_dispc_reg_fields[] = {
  3163. [FEAT_REG_FIRHINC] = { 11, 0 },
  3164. [FEAT_REG_FIRVINC] = { 27, 16 },
  3165. [FEAT_REG_FIFOLOWTHRESHOLD] = { 8, 0 },
  3166. [FEAT_REG_FIFOHIGHTHRESHOLD] = { 24, 16 },
  3167. [FEAT_REG_FIFOSIZE] = { 8, 0 },
  3168. [FEAT_REG_HORIZONTALACCU] = { 9, 0 },
  3169. [FEAT_REG_VERTICALACCU] = { 25, 16 },
  3170. };
  3171. static const struct dss_reg_field omap3_dispc_reg_fields[] = {
  3172. [FEAT_REG_FIRHINC] = { 12, 0 },
  3173. [FEAT_REG_FIRVINC] = { 28, 16 },
  3174. [FEAT_REG_FIFOLOWTHRESHOLD] = { 11, 0 },
  3175. [FEAT_REG_FIFOHIGHTHRESHOLD] = { 27, 16 },
  3176. [FEAT_REG_FIFOSIZE] = { 10, 0 },
  3177. [FEAT_REG_HORIZONTALACCU] = { 9, 0 },
  3178. [FEAT_REG_VERTICALACCU] = { 25, 16 },
  3179. };
  3180. static const struct dss_reg_field omap4_dispc_reg_fields[] = {
  3181. [FEAT_REG_FIRHINC] = { 12, 0 },
  3182. [FEAT_REG_FIRVINC] = { 28, 16 },
  3183. [FEAT_REG_FIFOLOWTHRESHOLD] = { 15, 0 },
  3184. [FEAT_REG_FIFOHIGHTHRESHOLD] = { 31, 16 },
  3185. [FEAT_REG_FIFOSIZE] = { 15, 0 },
  3186. [FEAT_REG_HORIZONTALACCU] = { 10, 0 },
  3187. [FEAT_REG_VERTICALACCU] = { 26, 16 },
  3188. };
  3189. static const enum omap_overlay_caps omap2_dispc_overlay_caps[] = {
  3190. /* OMAP_DSS_GFX */
  3191. OMAP_DSS_OVL_CAP_POS | OMAP_DSS_OVL_CAP_REPLICATION,
  3192. /* OMAP_DSS_VIDEO1 */
  3193. OMAP_DSS_OVL_CAP_SCALE | OMAP_DSS_OVL_CAP_POS |
  3194. OMAP_DSS_OVL_CAP_REPLICATION,
  3195. /* OMAP_DSS_VIDEO2 */
  3196. OMAP_DSS_OVL_CAP_SCALE | OMAP_DSS_OVL_CAP_POS |
  3197. OMAP_DSS_OVL_CAP_REPLICATION,
  3198. };
  3199. static const enum omap_overlay_caps omap3430_dispc_overlay_caps[] = {
  3200. /* OMAP_DSS_GFX */
  3201. OMAP_DSS_OVL_CAP_GLOBAL_ALPHA | OMAP_DSS_OVL_CAP_POS |
  3202. OMAP_DSS_OVL_CAP_REPLICATION,
  3203. /* OMAP_DSS_VIDEO1 */
  3204. OMAP_DSS_OVL_CAP_SCALE | OMAP_DSS_OVL_CAP_POS |
  3205. OMAP_DSS_OVL_CAP_REPLICATION,
  3206. /* OMAP_DSS_VIDEO2 */
  3207. OMAP_DSS_OVL_CAP_SCALE | OMAP_DSS_OVL_CAP_GLOBAL_ALPHA |
  3208. OMAP_DSS_OVL_CAP_POS | OMAP_DSS_OVL_CAP_REPLICATION,
  3209. };
  3210. static const enum omap_overlay_caps omap3630_dispc_overlay_caps[] = {
  3211. /* OMAP_DSS_GFX */
  3212. OMAP_DSS_OVL_CAP_GLOBAL_ALPHA | OMAP_DSS_OVL_CAP_PRE_MULT_ALPHA |
  3213. OMAP_DSS_OVL_CAP_POS | OMAP_DSS_OVL_CAP_REPLICATION,
  3214. /* OMAP_DSS_VIDEO1 */
  3215. OMAP_DSS_OVL_CAP_SCALE | OMAP_DSS_OVL_CAP_POS |
  3216. OMAP_DSS_OVL_CAP_REPLICATION,
  3217. /* OMAP_DSS_VIDEO2 */
  3218. OMAP_DSS_OVL_CAP_SCALE | OMAP_DSS_OVL_CAP_GLOBAL_ALPHA |
  3219. OMAP_DSS_OVL_CAP_PRE_MULT_ALPHA | OMAP_DSS_OVL_CAP_POS |
  3220. OMAP_DSS_OVL_CAP_REPLICATION,
  3221. };
  3222. static const enum omap_overlay_caps omap4_dispc_overlay_caps[] = {
  3223. /* OMAP_DSS_GFX */
  3224. OMAP_DSS_OVL_CAP_GLOBAL_ALPHA | OMAP_DSS_OVL_CAP_PRE_MULT_ALPHA |
  3225. OMAP_DSS_OVL_CAP_ZORDER | OMAP_DSS_OVL_CAP_POS |
  3226. OMAP_DSS_OVL_CAP_REPLICATION,
  3227. /* OMAP_DSS_VIDEO1 */
  3228. OMAP_DSS_OVL_CAP_SCALE | OMAP_DSS_OVL_CAP_GLOBAL_ALPHA |
  3229. OMAP_DSS_OVL_CAP_PRE_MULT_ALPHA | OMAP_DSS_OVL_CAP_ZORDER |
  3230. OMAP_DSS_OVL_CAP_POS | OMAP_DSS_OVL_CAP_REPLICATION,
  3231. /* OMAP_DSS_VIDEO2 */
  3232. OMAP_DSS_OVL_CAP_SCALE | OMAP_DSS_OVL_CAP_GLOBAL_ALPHA |
  3233. OMAP_DSS_OVL_CAP_PRE_MULT_ALPHA | OMAP_DSS_OVL_CAP_ZORDER |
  3234. OMAP_DSS_OVL_CAP_POS | OMAP_DSS_OVL_CAP_REPLICATION,
  3235. /* OMAP_DSS_VIDEO3 */
  3236. OMAP_DSS_OVL_CAP_SCALE | OMAP_DSS_OVL_CAP_GLOBAL_ALPHA |
  3237. OMAP_DSS_OVL_CAP_PRE_MULT_ALPHA | OMAP_DSS_OVL_CAP_ZORDER |
  3238. OMAP_DSS_OVL_CAP_POS | OMAP_DSS_OVL_CAP_REPLICATION,
  3239. };
  3240. #define COLOR_ARRAY(arr...) (const u32[]) { arr, 0 }
  3241. static const u32 *omap2_dispc_supported_color_modes[] = {
  3242. /* OMAP_DSS_GFX */
  3243. COLOR_ARRAY(
  3244. DRM_FORMAT_RGBX4444, DRM_FORMAT_RGB565,
  3245. DRM_FORMAT_XRGB8888, DRM_FORMAT_RGB888),
  3246. /* OMAP_DSS_VIDEO1 */
  3247. COLOR_ARRAY(
  3248. DRM_FORMAT_RGB565, DRM_FORMAT_XRGB8888,
  3249. DRM_FORMAT_RGB888, DRM_FORMAT_YUYV,
  3250. DRM_FORMAT_UYVY),
  3251. /* OMAP_DSS_VIDEO2 */
  3252. COLOR_ARRAY(
  3253. DRM_FORMAT_RGB565, DRM_FORMAT_XRGB8888,
  3254. DRM_FORMAT_RGB888, DRM_FORMAT_YUYV,
  3255. DRM_FORMAT_UYVY),
  3256. };
  3257. static const u32 *omap3_dispc_supported_color_modes[] = {
  3258. /* OMAP_DSS_GFX */
  3259. COLOR_ARRAY(
  3260. DRM_FORMAT_RGBX4444, DRM_FORMAT_ARGB4444,
  3261. DRM_FORMAT_RGB565, DRM_FORMAT_XRGB8888,
  3262. DRM_FORMAT_RGB888, DRM_FORMAT_ARGB8888,
  3263. DRM_FORMAT_RGBA8888, DRM_FORMAT_RGBX8888),
  3264. /* OMAP_DSS_VIDEO1 */
  3265. COLOR_ARRAY(
  3266. DRM_FORMAT_XRGB8888, DRM_FORMAT_RGB888,
  3267. DRM_FORMAT_RGBX4444, DRM_FORMAT_RGB565,
  3268. DRM_FORMAT_YUYV, DRM_FORMAT_UYVY),
  3269. /* OMAP_DSS_VIDEO2 */
  3270. COLOR_ARRAY(
  3271. DRM_FORMAT_RGBX4444, DRM_FORMAT_ARGB4444,
  3272. DRM_FORMAT_RGB565, DRM_FORMAT_XRGB8888,
  3273. DRM_FORMAT_RGB888, DRM_FORMAT_YUYV,
  3274. DRM_FORMAT_UYVY, DRM_FORMAT_ARGB8888,
  3275. DRM_FORMAT_RGBA8888, DRM_FORMAT_RGBX8888),
  3276. };
  3277. static const u32 *omap4_dispc_supported_color_modes[] = {
  3278. /* OMAP_DSS_GFX */
  3279. COLOR_ARRAY(
  3280. DRM_FORMAT_RGBX4444, DRM_FORMAT_ARGB4444,
  3281. DRM_FORMAT_RGB565, DRM_FORMAT_XRGB8888,
  3282. DRM_FORMAT_RGB888, DRM_FORMAT_ARGB8888,
  3283. DRM_FORMAT_RGBA8888, DRM_FORMAT_RGBX8888,
  3284. DRM_FORMAT_ARGB1555, DRM_FORMAT_XRGB4444,
  3285. DRM_FORMAT_RGBA4444, DRM_FORMAT_XRGB1555),
  3286. /* OMAP_DSS_VIDEO1 */
  3287. COLOR_ARRAY(
  3288. DRM_FORMAT_RGB565, DRM_FORMAT_RGBX4444,
  3289. DRM_FORMAT_YUYV, DRM_FORMAT_ARGB1555,
  3290. DRM_FORMAT_RGBA8888, DRM_FORMAT_NV12,
  3291. DRM_FORMAT_RGBA4444, DRM_FORMAT_XRGB8888,
  3292. DRM_FORMAT_RGB888, DRM_FORMAT_UYVY,
  3293. DRM_FORMAT_ARGB4444, DRM_FORMAT_XRGB1555,
  3294. DRM_FORMAT_ARGB8888, DRM_FORMAT_XRGB4444,
  3295. DRM_FORMAT_RGBX8888),
  3296. /* OMAP_DSS_VIDEO2 */
  3297. COLOR_ARRAY(
  3298. DRM_FORMAT_RGB565, DRM_FORMAT_RGBX4444,
  3299. DRM_FORMAT_YUYV, DRM_FORMAT_ARGB1555,
  3300. DRM_FORMAT_RGBA8888, DRM_FORMAT_NV12,
  3301. DRM_FORMAT_RGBA4444, DRM_FORMAT_XRGB8888,
  3302. DRM_FORMAT_RGB888, DRM_FORMAT_UYVY,
  3303. DRM_FORMAT_ARGB4444, DRM_FORMAT_XRGB1555,
  3304. DRM_FORMAT_ARGB8888, DRM_FORMAT_XRGB4444,
  3305. DRM_FORMAT_RGBX8888),
  3306. /* OMAP_DSS_VIDEO3 */
  3307. COLOR_ARRAY(
  3308. DRM_FORMAT_RGB565, DRM_FORMAT_RGBX4444,
  3309. DRM_FORMAT_YUYV, DRM_FORMAT_ARGB1555,
  3310. DRM_FORMAT_RGBA8888, DRM_FORMAT_NV12,
  3311. DRM_FORMAT_RGBA4444, DRM_FORMAT_XRGB8888,
  3312. DRM_FORMAT_RGB888, DRM_FORMAT_UYVY,
  3313. DRM_FORMAT_ARGB4444, DRM_FORMAT_XRGB1555,
  3314. DRM_FORMAT_ARGB8888, DRM_FORMAT_XRGB4444,
  3315. DRM_FORMAT_RGBX8888),
  3316. /* OMAP_DSS_WB */
  3317. COLOR_ARRAY(
  3318. DRM_FORMAT_RGB565, DRM_FORMAT_RGBX4444,
  3319. DRM_FORMAT_YUYV, DRM_FORMAT_ARGB1555,
  3320. DRM_FORMAT_RGBA8888, DRM_FORMAT_NV12,
  3321. DRM_FORMAT_RGBA4444, DRM_FORMAT_XRGB8888,
  3322. DRM_FORMAT_RGB888, DRM_FORMAT_UYVY,
  3323. DRM_FORMAT_ARGB4444, DRM_FORMAT_XRGB1555,
  3324. DRM_FORMAT_ARGB8888, DRM_FORMAT_XRGB4444,
  3325. DRM_FORMAT_RGBX8888),
  3326. };
  3327. static const struct dispc_features omap24xx_dispc_feats = {
  3328. .sw_start = 5,
  3329. .fp_start = 15,
  3330. .bp_start = 27,
  3331. .sw_max = 64,
  3332. .vp_max = 255,
  3333. .hp_max = 256,
  3334. .mgr_width_start = 10,
  3335. .mgr_height_start = 26,
  3336. .mgr_width_max = 2048,
  3337. .mgr_height_max = 2048,
  3338. .max_lcd_pclk = 66500000,
  3339. .max_downscale = 2,
  3340. /*
  3341. * Assume the line width buffer to be 768 pixels as OMAP2 DISPC scaler
  3342. * cannot scale an image width larger than 768.
  3343. */
  3344. .max_line_width = 768,
  3345. .min_pcd = 2,
  3346. .calc_scaling = dispc_ovl_calc_scaling_24xx,
  3347. .calc_core_clk = calc_core_clk_24xx,
  3348. .num_fifos = 3,
  3349. .features = omap2_dispc_features_list,
  3350. .num_features = ARRAY_SIZE(omap2_dispc_features_list),
  3351. .reg_fields = omap2_dispc_reg_fields,
  3352. .num_reg_fields = ARRAY_SIZE(omap2_dispc_reg_fields),
  3353. .overlay_caps = omap2_dispc_overlay_caps,
  3354. .supported_color_modes = omap2_dispc_supported_color_modes,
  3355. .num_mgrs = 2,
  3356. .num_ovls = 3,
  3357. .buffer_size_unit = 1,
  3358. .burst_size_unit = 8,
  3359. .no_framedone_tv = true,
  3360. .set_max_preload = false,
  3361. .last_pixel_inc_missing = true,
  3362. };
  3363. static const struct dispc_features omap34xx_rev1_0_dispc_feats = {
  3364. .sw_start = 5,
  3365. .fp_start = 15,
  3366. .bp_start = 27,
  3367. .sw_max = 64,
  3368. .vp_max = 255,
  3369. .hp_max = 256,
  3370. .mgr_width_start = 10,
  3371. .mgr_height_start = 26,
  3372. .mgr_width_max = 2048,
  3373. .mgr_height_max = 2048,
  3374. .max_lcd_pclk = 173000000,
  3375. .max_tv_pclk = 59000000,
  3376. .max_downscale = 4,
  3377. .max_line_width = 1024,
  3378. .min_pcd = 1,
  3379. .calc_scaling = dispc_ovl_calc_scaling_34xx,
  3380. .calc_core_clk = calc_core_clk_34xx,
  3381. .num_fifos = 3,
  3382. .features = omap3_dispc_features_list,
  3383. .num_features = ARRAY_SIZE(omap3_dispc_features_list),
  3384. .reg_fields = omap3_dispc_reg_fields,
  3385. .num_reg_fields = ARRAY_SIZE(omap3_dispc_reg_fields),
  3386. .overlay_caps = omap3430_dispc_overlay_caps,
  3387. .supported_color_modes = omap3_dispc_supported_color_modes,
  3388. .num_mgrs = 2,
  3389. .num_ovls = 3,
  3390. .buffer_size_unit = 1,
  3391. .burst_size_unit = 8,
  3392. .no_framedone_tv = true,
  3393. .set_max_preload = false,
  3394. .last_pixel_inc_missing = true,
  3395. };
  3396. static const struct dispc_features omap34xx_rev3_0_dispc_feats = {
  3397. .sw_start = 7,
  3398. .fp_start = 19,
  3399. .bp_start = 31,
  3400. .sw_max = 256,
  3401. .vp_max = 4095,
  3402. .hp_max = 4096,
  3403. .mgr_width_start = 10,
  3404. .mgr_height_start = 26,
  3405. .mgr_width_max = 2048,
  3406. .mgr_height_max = 2048,
  3407. .max_lcd_pclk = 173000000,
  3408. .max_tv_pclk = 59000000,
  3409. .max_downscale = 4,
  3410. .max_line_width = 1024,
  3411. .min_pcd = 1,
  3412. .calc_scaling = dispc_ovl_calc_scaling_34xx,
  3413. .calc_core_clk = calc_core_clk_34xx,
  3414. .num_fifos = 3,
  3415. .features = omap3_dispc_features_list,
  3416. .num_features = ARRAY_SIZE(omap3_dispc_features_list),
  3417. .reg_fields = omap3_dispc_reg_fields,
  3418. .num_reg_fields = ARRAY_SIZE(omap3_dispc_reg_fields),
  3419. .overlay_caps = omap3430_dispc_overlay_caps,
  3420. .supported_color_modes = omap3_dispc_supported_color_modes,
  3421. .num_mgrs = 2,
  3422. .num_ovls = 3,
  3423. .buffer_size_unit = 1,
  3424. .burst_size_unit = 8,
  3425. .no_framedone_tv = true,
  3426. .set_max_preload = false,
  3427. .last_pixel_inc_missing = true,
  3428. };
  3429. static const struct dispc_features omap36xx_dispc_feats = {
  3430. .sw_start = 7,
  3431. .fp_start = 19,
  3432. .bp_start = 31,
  3433. .sw_max = 256,
  3434. .vp_max = 4095,
  3435. .hp_max = 4096,
  3436. .mgr_width_start = 10,
  3437. .mgr_height_start = 26,
  3438. .mgr_width_max = 2048,
  3439. .mgr_height_max = 2048,
  3440. .max_lcd_pclk = 173000000,
  3441. .max_tv_pclk = 59000000,
  3442. .max_downscale = 4,
  3443. .max_line_width = 1024,
  3444. .min_pcd = 1,
  3445. .calc_scaling = dispc_ovl_calc_scaling_34xx,
  3446. .calc_core_clk = calc_core_clk_34xx,
  3447. .num_fifos = 3,
  3448. .features = omap3_dispc_features_list,
  3449. .num_features = ARRAY_SIZE(omap3_dispc_features_list),
  3450. .reg_fields = omap3_dispc_reg_fields,
  3451. .num_reg_fields = ARRAY_SIZE(omap3_dispc_reg_fields),
  3452. .overlay_caps = omap3630_dispc_overlay_caps,
  3453. .supported_color_modes = omap3_dispc_supported_color_modes,
  3454. .num_mgrs = 2,
  3455. .num_ovls = 3,
  3456. .buffer_size_unit = 1,
  3457. .burst_size_unit = 8,
  3458. .no_framedone_tv = true,
  3459. .set_max_preload = false,
  3460. .last_pixel_inc_missing = true,
  3461. };
  3462. static const struct dispc_features am43xx_dispc_feats = {
  3463. .sw_start = 7,
  3464. .fp_start = 19,
  3465. .bp_start = 31,
  3466. .sw_max = 256,
  3467. .vp_max = 4095,
  3468. .hp_max = 4096,
  3469. .mgr_width_start = 10,
  3470. .mgr_height_start = 26,
  3471. .mgr_width_max = 2048,
  3472. .mgr_height_max = 2048,
  3473. .max_lcd_pclk = 173000000,
  3474. .max_tv_pclk = 59000000,
  3475. .max_downscale = 4,
  3476. .max_line_width = 1024,
  3477. .min_pcd = 1,
  3478. .calc_scaling = dispc_ovl_calc_scaling_34xx,
  3479. .calc_core_clk = calc_core_clk_34xx,
  3480. .num_fifos = 3,
  3481. .features = am43xx_dispc_features_list,
  3482. .num_features = ARRAY_SIZE(am43xx_dispc_features_list),
  3483. .reg_fields = omap3_dispc_reg_fields,
  3484. .num_reg_fields = ARRAY_SIZE(omap3_dispc_reg_fields),
  3485. .overlay_caps = omap3430_dispc_overlay_caps,
  3486. .supported_color_modes = omap3_dispc_supported_color_modes,
  3487. .num_mgrs = 1,
  3488. .num_ovls = 3,
  3489. .buffer_size_unit = 1,
  3490. .burst_size_unit = 8,
  3491. .no_framedone_tv = true,
  3492. .set_max_preload = false,
  3493. .last_pixel_inc_missing = true,
  3494. };
  3495. static const struct dispc_features omap44xx_dispc_feats = {
  3496. .sw_start = 7,
  3497. .fp_start = 19,
  3498. .bp_start = 31,
  3499. .sw_max = 256,
  3500. .vp_max = 4095,
  3501. .hp_max = 4096,
  3502. .mgr_width_start = 10,
  3503. .mgr_height_start = 26,
  3504. .mgr_width_max = 2048,
  3505. .mgr_height_max = 2048,
  3506. .max_lcd_pclk = 170000000,
  3507. .max_tv_pclk = 185625000,
  3508. .max_downscale = 4,
  3509. .max_line_width = 2048,
  3510. .min_pcd = 1,
  3511. .calc_scaling = dispc_ovl_calc_scaling_44xx,
  3512. .calc_core_clk = calc_core_clk_44xx,
  3513. .num_fifos = 5,
  3514. .features = omap4_dispc_features_list,
  3515. .num_features = ARRAY_SIZE(omap4_dispc_features_list),
  3516. .reg_fields = omap4_dispc_reg_fields,
  3517. .num_reg_fields = ARRAY_SIZE(omap4_dispc_reg_fields),
  3518. .overlay_caps = omap4_dispc_overlay_caps,
  3519. .supported_color_modes = omap4_dispc_supported_color_modes,
  3520. .num_mgrs = 3,
  3521. .num_ovls = 4,
  3522. .buffer_size_unit = 16,
  3523. .burst_size_unit = 16,
  3524. .gfx_fifo_workaround = true,
  3525. .set_max_preload = true,
  3526. .supports_sync_align = true,
  3527. .has_writeback = true,
  3528. .supports_double_pixel = true,
  3529. .reverse_ilace_field_order = true,
  3530. .has_gamma_table = true,
  3531. .has_gamma_i734_bug = true,
  3532. };
  3533. static const struct dispc_features omap54xx_dispc_feats = {
  3534. .sw_start = 7,
  3535. .fp_start = 19,
  3536. .bp_start = 31,
  3537. .sw_max = 256,
  3538. .vp_max = 4095,
  3539. .hp_max = 4096,
  3540. .mgr_width_start = 11,
  3541. .mgr_height_start = 27,
  3542. .mgr_width_max = 4096,
  3543. .mgr_height_max = 4096,
  3544. .max_lcd_pclk = 170000000,
  3545. .max_tv_pclk = 186000000,
  3546. .max_downscale = 4,
  3547. .max_line_width = 2048,
  3548. .min_pcd = 1,
  3549. .calc_scaling = dispc_ovl_calc_scaling_44xx,
  3550. .calc_core_clk = calc_core_clk_44xx,
  3551. .num_fifos = 5,
  3552. .features = omap5_dispc_features_list,
  3553. .num_features = ARRAY_SIZE(omap5_dispc_features_list),
  3554. .reg_fields = omap4_dispc_reg_fields,
  3555. .num_reg_fields = ARRAY_SIZE(omap4_dispc_reg_fields),
  3556. .overlay_caps = omap4_dispc_overlay_caps,
  3557. .supported_color_modes = omap4_dispc_supported_color_modes,
  3558. .num_mgrs = 4,
  3559. .num_ovls = 4,
  3560. .buffer_size_unit = 16,
  3561. .burst_size_unit = 16,
  3562. .gfx_fifo_workaround = true,
  3563. .mstandby_workaround = true,
  3564. .set_max_preload = true,
  3565. .supports_sync_align = true,
  3566. .has_writeback = true,
  3567. .supports_double_pixel = true,
  3568. .reverse_ilace_field_order = true,
  3569. .has_gamma_table = true,
  3570. .has_gamma_i734_bug = true,
  3571. };
  3572. static irqreturn_t dispc_irq_handler(int irq, void *arg)
  3573. {
  3574. if (!dispc.is_enabled)
  3575. return IRQ_NONE;
  3576. return dispc.user_handler(irq, dispc.user_data);
  3577. }
  3578. static int dispc_request_irq(irq_handler_t handler, void *dev_id)
  3579. {
  3580. int r;
  3581. if (dispc.user_handler != NULL)
  3582. return -EBUSY;
  3583. dispc.user_handler = handler;
  3584. dispc.user_data = dev_id;
  3585. /* ensure the dispc_irq_handler sees the values above */
  3586. smp_wmb();
  3587. r = devm_request_irq(&dispc.pdev->dev, dispc.irq, dispc_irq_handler,
  3588. IRQF_SHARED, "OMAP DISPC", &dispc);
  3589. if (r) {
  3590. dispc.user_handler = NULL;
  3591. dispc.user_data = NULL;
  3592. }
  3593. return r;
  3594. }
  3595. static void dispc_free_irq(void *dev_id)
  3596. {
  3597. devm_free_irq(&dispc.pdev->dev, dispc.irq, &dispc);
  3598. dispc.user_handler = NULL;
  3599. dispc.user_data = NULL;
  3600. }
  3601. static u32 dispc_get_memory_bandwidth_limit(void)
  3602. {
  3603. u32 limit = 0;
  3604. /* Optional maximum memory bandwidth */
  3605. of_property_read_u32(dispc.pdev->dev.of_node, "max-memory-bandwidth",
  3606. &limit);
  3607. return limit;
  3608. }
  3609. /*
  3610. * Workaround for errata i734 in DSS dispc
  3611. * - LCD1 Gamma Correction Is Not Working When GFX Pipe Is Disabled
  3612. *
  3613. * For gamma tables to work on LCD1 the GFX plane has to be used at
  3614. * least once after DSS HW has come out of reset. The workaround
  3615. * sets up a minimal LCD setup with GFX plane and waits for one
  3616. * vertical sync irq before disabling the setup and continuing with
  3617. * the context restore. The physical outputs are gated during the
  3618. * operation. This workaround requires that gamma table's LOADMODE
  3619. * is set to 0x2 in DISPC_CONTROL1 register.
  3620. *
  3621. * For details see:
  3622. * OMAP543x Multimedia Device Silicon Revision 2.0 Silicon Errata
  3623. * Literature Number: SWPZ037E
  3624. * Or some other relevant errata document for the DSS IP version.
  3625. */
  3626. static const struct dispc_errata_i734_data {
  3627. struct videomode vm;
  3628. struct omap_overlay_info ovli;
  3629. struct omap_overlay_manager_info mgri;
  3630. struct dss_lcd_mgr_config lcd_conf;
  3631. } i734 = {
  3632. .vm = {
  3633. .hactive = 8, .vactive = 1,
  3634. .pixelclock = 16000000,
  3635. .hsync_len = 8, .hfront_porch = 4, .hback_porch = 4,
  3636. .vsync_len = 1, .vfront_porch = 1, .vback_porch = 1,
  3637. .flags = DISPLAY_FLAGS_HSYNC_LOW | DISPLAY_FLAGS_VSYNC_LOW |
  3638. DISPLAY_FLAGS_DE_HIGH | DISPLAY_FLAGS_SYNC_POSEDGE |
  3639. DISPLAY_FLAGS_PIXDATA_POSEDGE,
  3640. },
  3641. .ovli = {
  3642. .screen_width = 1,
  3643. .width = 1, .height = 1,
  3644. .fourcc = DRM_FORMAT_XRGB8888,
  3645. .rotation = DRM_MODE_ROTATE_0,
  3646. .rotation_type = OMAP_DSS_ROT_NONE,
  3647. .pos_x = 0, .pos_y = 0,
  3648. .out_width = 0, .out_height = 0,
  3649. .global_alpha = 0xff,
  3650. .pre_mult_alpha = 0,
  3651. .zorder = 0,
  3652. },
  3653. .mgri = {
  3654. .default_color = 0,
  3655. .trans_enabled = false,
  3656. .partial_alpha_enabled = false,
  3657. .cpr_enable = false,
  3658. },
  3659. .lcd_conf = {
  3660. .io_pad_mode = DSS_IO_PAD_MODE_BYPASS,
  3661. .stallmode = false,
  3662. .fifohandcheck = false,
  3663. .clock_info = {
  3664. .lck_div = 1,
  3665. .pck_div = 2,
  3666. },
  3667. .video_port_width = 24,
  3668. .lcden_sig_polarity = 0,
  3669. },
  3670. };
  3671. static struct i734_buf {
  3672. size_t size;
  3673. dma_addr_t paddr;
  3674. void *vaddr;
  3675. } i734_buf;
  3676. static int dispc_errata_i734_wa_init(void)
  3677. {
  3678. if (!dispc.feat->has_gamma_i734_bug)
  3679. return 0;
  3680. i734_buf.size = i734.ovli.width * i734.ovli.height *
  3681. color_mode_to_bpp(i734.ovli.fourcc) / 8;
  3682. i734_buf.vaddr = dma_alloc_writecombine(&dispc.pdev->dev, i734_buf.size,
  3683. &i734_buf.paddr, GFP_KERNEL);
  3684. if (!i734_buf.vaddr) {
  3685. dev_err(&dispc.pdev->dev, "%s: dma_alloc_writecombine failed",
  3686. __func__);
  3687. return -ENOMEM;
  3688. }
  3689. return 0;
  3690. }
  3691. static void dispc_errata_i734_wa_fini(void)
  3692. {
  3693. if (!dispc.feat->has_gamma_i734_bug)
  3694. return;
  3695. dma_free_writecombine(&dispc.pdev->dev, i734_buf.size, i734_buf.vaddr,
  3696. i734_buf.paddr);
  3697. }
  3698. static void dispc_errata_i734_wa(void)
  3699. {
  3700. u32 framedone_irq = dispc_mgr_get_framedone_irq(OMAP_DSS_CHANNEL_LCD);
  3701. struct omap_overlay_info ovli;
  3702. struct dss_lcd_mgr_config lcd_conf;
  3703. u32 gatestate;
  3704. unsigned int count;
  3705. if (!dispc.feat->has_gamma_i734_bug)
  3706. return;
  3707. gatestate = REG_GET(DISPC_CONFIG, 8, 4);
  3708. ovli = i734.ovli;
  3709. ovli.paddr = i734_buf.paddr;
  3710. lcd_conf = i734.lcd_conf;
  3711. /* Gate all LCD1 outputs */
  3712. REG_FLD_MOD(DISPC_CONFIG, 0x1f, 8, 4);
  3713. /* Setup and enable GFX plane */
  3714. dispc_ovl_setup(OMAP_DSS_GFX, &ovli, &i734.vm, false,
  3715. OMAP_DSS_CHANNEL_LCD);
  3716. dispc_ovl_enable(OMAP_DSS_GFX, true);
  3717. /* Set up and enable display manager for LCD1 */
  3718. dispc_mgr_setup(OMAP_DSS_CHANNEL_LCD, &i734.mgri);
  3719. dispc_calc_clock_rates(dss_get_dispc_clk_rate(),
  3720. &lcd_conf.clock_info);
  3721. dispc_mgr_set_lcd_config(OMAP_DSS_CHANNEL_LCD, &lcd_conf);
  3722. dispc_mgr_set_timings(OMAP_DSS_CHANNEL_LCD, &i734.vm);
  3723. dispc_clear_irqstatus(framedone_irq);
  3724. /* Enable and shut the channel to produce just one frame */
  3725. dispc_mgr_enable(OMAP_DSS_CHANNEL_LCD, true);
  3726. dispc_mgr_enable(OMAP_DSS_CHANNEL_LCD, false);
  3727. /* Busy wait for framedone. We can't fiddle with irq handlers
  3728. * in PM resume. Typically the loop runs less than 5 times and
  3729. * waits less than a micro second.
  3730. */
  3731. count = 0;
  3732. while (!(dispc_read_irqstatus() & framedone_irq)) {
  3733. if (count++ > 10000) {
  3734. dev_err(&dispc.pdev->dev, "%s: framedone timeout\n",
  3735. __func__);
  3736. break;
  3737. }
  3738. }
  3739. dispc_ovl_enable(OMAP_DSS_GFX, false);
  3740. /* Clear all irq bits before continuing */
  3741. dispc_clear_irqstatus(0xffffffff);
  3742. /* Restore the original state to LCD1 output gates */
  3743. REG_FLD_MOD(DISPC_CONFIG, gatestate, 8, 4);
  3744. }
  3745. static const struct dispc_ops dispc_ops = {
  3746. .read_irqstatus = dispc_read_irqstatus,
  3747. .clear_irqstatus = dispc_clear_irqstatus,
  3748. .write_irqenable = dispc_write_irqenable,
  3749. .request_irq = dispc_request_irq,
  3750. .free_irq = dispc_free_irq,
  3751. .runtime_get = dispc_runtime_get,
  3752. .runtime_put = dispc_runtime_put,
  3753. .get_num_ovls = dispc_get_num_ovls,
  3754. .get_num_mgrs = dispc_get_num_mgrs,
  3755. .get_memory_bandwidth_limit = dispc_get_memory_bandwidth_limit,
  3756. .mgr_enable = dispc_mgr_enable,
  3757. .mgr_is_enabled = dispc_mgr_is_enabled,
  3758. .mgr_get_vsync_irq = dispc_mgr_get_vsync_irq,
  3759. .mgr_get_framedone_irq = dispc_mgr_get_framedone_irq,
  3760. .mgr_get_sync_lost_irq = dispc_mgr_get_sync_lost_irq,
  3761. .mgr_go_busy = dispc_mgr_go_busy,
  3762. .mgr_go = dispc_mgr_go,
  3763. .mgr_set_lcd_config = dispc_mgr_set_lcd_config,
  3764. .mgr_set_timings = dispc_mgr_set_timings,
  3765. .mgr_setup = dispc_mgr_setup,
  3766. .mgr_get_supported_outputs = dispc_mgr_get_supported_outputs,
  3767. .mgr_gamma_size = dispc_mgr_gamma_size,
  3768. .mgr_set_gamma = dispc_mgr_set_gamma,
  3769. .ovl_enable = dispc_ovl_enable,
  3770. .ovl_setup = dispc_ovl_setup,
  3771. .ovl_get_color_modes = dispc_ovl_get_color_modes,
  3772. };
  3773. /* DISPC HW IP initialisation */
  3774. static const struct of_device_id dispc_of_match[] = {
  3775. { .compatible = "ti,omap2-dispc", .data = &omap24xx_dispc_feats },
  3776. { .compatible = "ti,omap3-dispc", .data = &omap36xx_dispc_feats },
  3777. { .compatible = "ti,omap4-dispc", .data = &omap44xx_dispc_feats },
  3778. { .compatible = "ti,omap5-dispc", .data = &omap54xx_dispc_feats },
  3779. { .compatible = "ti,dra7-dispc", .data = &omap54xx_dispc_feats },
  3780. {},
  3781. };
  3782. static const struct soc_device_attribute dispc_soc_devices[] = {
  3783. { .machine = "OMAP3[45]*",
  3784. .revision = "ES[12].?", .data = &omap34xx_rev1_0_dispc_feats },
  3785. { .machine = "OMAP3[45]*", .data = &omap34xx_rev3_0_dispc_feats },
  3786. { .machine = "AM35*", .data = &omap34xx_rev3_0_dispc_feats },
  3787. { .machine = "AM43*", .data = &am43xx_dispc_feats },
  3788. { /* sentinel */ }
  3789. };
  3790. static int dispc_bind(struct device *dev, struct device *master, void *data)
  3791. {
  3792. struct platform_device *pdev = to_platform_device(dev);
  3793. const struct soc_device_attribute *soc;
  3794. u32 rev;
  3795. int r = 0;
  3796. struct resource *dispc_mem;
  3797. struct device_node *np = pdev->dev.of_node;
  3798. dispc.pdev = pdev;
  3799. spin_lock_init(&dispc.control_lock);
  3800. /*
  3801. * The OMAP3-based models can't be told apart using the compatible
  3802. * string, use SoC device matching.
  3803. */
  3804. soc = soc_device_match(dispc_soc_devices);
  3805. if (soc)
  3806. dispc.feat = soc->data;
  3807. else
  3808. dispc.feat = of_match_device(dispc_of_match, &pdev->dev)->data;
  3809. r = dispc_errata_i734_wa_init();
  3810. if (r)
  3811. return r;
  3812. dispc_mem = platform_get_resource(dispc.pdev, IORESOURCE_MEM, 0);
  3813. dispc.base = devm_ioremap_resource(&pdev->dev, dispc_mem);
  3814. if (IS_ERR(dispc.base))
  3815. return PTR_ERR(dispc.base);
  3816. dispc.irq = platform_get_irq(dispc.pdev, 0);
  3817. if (dispc.irq < 0) {
  3818. DSSERR("platform_get_irq failed\n");
  3819. return -ENODEV;
  3820. }
  3821. if (np && of_property_read_bool(np, "syscon-pol")) {
  3822. dispc.syscon_pol = syscon_regmap_lookup_by_phandle(np, "syscon-pol");
  3823. if (IS_ERR(dispc.syscon_pol)) {
  3824. dev_err(&pdev->dev, "failed to get syscon-pol regmap\n");
  3825. return PTR_ERR(dispc.syscon_pol);
  3826. }
  3827. if (of_property_read_u32_index(np, "syscon-pol", 1,
  3828. &dispc.syscon_pol_offset)) {
  3829. dev_err(&pdev->dev, "failed to get syscon-pol offset\n");
  3830. return -EINVAL;
  3831. }
  3832. }
  3833. r = dispc_init_gamma_tables();
  3834. if (r)
  3835. return r;
  3836. pm_runtime_enable(&pdev->dev);
  3837. r = dispc_runtime_get();
  3838. if (r)
  3839. goto err_runtime_get;
  3840. _omap_dispc_initial_config();
  3841. rev = dispc_read_reg(DISPC_REVISION);
  3842. dev_dbg(&pdev->dev, "OMAP DISPC rev %d.%d\n",
  3843. FLD_GET(rev, 7, 4), FLD_GET(rev, 3, 0));
  3844. dispc_runtime_put();
  3845. dispc_set_ops(&dispc_ops);
  3846. dss_debugfs_create_file("dispc", dispc_dump_regs);
  3847. return 0;
  3848. err_runtime_get:
  3849. pm_runtime_disable(&pdev->dev);
  3850. return r;
  3851. }
  3852. static void dispc_unbind(struct device *dev, struct device *master,
  3853. void *data)
  3854. {
  3855. dispc_set_ops(NULL);
  3856. pm_runtime_disable(dev);
  3857. dispc_errata_i734_wa_fini();
  3858. }
  3859. static const struct component_ops dispc_component_ops = {
  3860. .bind = dispc_bind,
  3861. .unbind = dispc_unbind,
  3862. };
  3863. static int dispc_probe(struct platform_device *pdev)
  3864. {
  3865. return component_add(&pdev->dev, &dispc_component_ops);
  3866. }
  3867. static int dispc_remove(struct platform_device *pdev)
  3868. {
  3869. component_del(&pdev->dev, &dispc_component_ops);
  3870. return 0;
  3871. }
  3872. static int dispc_runtime_suspend(struct device *dev)
  3873. {
  3874. dispc.is_enabled = false;
  3875. /* ensure the dispc_irq_handler sees the is_enabled value */
  3876. smp_wmb();
  3877. /* wait for current handler to finish before turning the DISPC off */
  3878. synchronize_irq(dispc.irq);
  3879. dispc_save_context();
  3880. return 0;
  3881. }
  3882. static int dispc_runtime_resume(struct device *dev)
  3883. {
  3884. /*
  3885. * The reset value for load mode is 0 (OMAP_DSS_LOAD_CLUT_AND_FRAME)
  3886. * but we always initialize it to 2 (OMAP_DSS_LOAD_FRAME_ONLY) in
  3887. * _omap_dispc_initial_config(). We can thus use it to detect if
  3888. * we have lost register context.
  3889. */
  3890. if (REG_GET(DISPC_CONFIG, 2, 1) != OMAP_DSS_LOAD_FRAME_ONLY) {
  3891. _omap_dispc_initial_config();
  3892. dispc_errata_i734_wa();
  3893. dispc_restore_context();
  3894. dispc_restore_gamma_tables();
  3895. }
  3896. dispc.is_enabled = true;
  3897. /* ensure the dispc_irq_handler sees the is_enabled value */
  3898. smp_wmb();
  3899. return 0;
  3900. }
  3901. static const struct dev_pm_ops dispc_pm_ops = {
  3902. .runtime_suspend = dispc_runtime_suspend,
  3903. .runtime_resume = dispc_runtime_resume,
  3904. };
  3905. static struct platform_driver omap_dispchw_driver = {
  3906. .probe = dispc_probe,
  3907. .remove = dispc_remove,
  3908. .driver = {
  3909. .name = "omapdss_dispc",
  3910. .pm = &dispc_pm_ops,
  3911. .of_match_table = dispc_of_match,
  3912. .suppress_bind_attrs = true,
  3913. },
  3914. };
  3915. int __init dispc_init_platform_driver(void)
  3916. {
  3917. return platform_driver_register(&omap_dispchw_driver);
  3918. }
  3919. void dispc_uninit_platform_driver(void)
  3920. {
  3921. platform_driver_unregister(&omap_dispchw_driver);
  3922. }