omap-aes.c 30 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290
  1. /*
  2. * Cryptographic API.
  3. *
  4. * Support for OMAP AES HW acceleration.
  5. *
  6. * Copyright (c) 2010 Nokia Corporation
  7. * Author: Dmitry Kasatkin <dmitry.kasatkin@nokia.com>
  8. * Copyright (c) 2011 Texas Instruments Incorporated
  9. *
  10. * This program is free software; you can redistribute it and/or modify
  11. * it under the terms of the GNU General Public License version 2 as published
  12. * by the Free Software Foundation.
  13. *
  14. */
  15. #define pr_fmt(fmt) "%20s: " fmt, __func__
  16. #define prn(num) pr_debug(#num "=%d\n", num)
  17. #define prx(num) pr_debug(#num "=%x\n", num)
  18. #include <linux/err.h>
  19. #include <linux/module.h>
  20. #include <linux/init.h>
  21. #include <linux/errno.h>
  22. #include <linux/kernel.h>
  23. #include <linux/platform_device.h>
  24. #include <linux/scatterlist.h>
  25. #include <linux/dma-mapping.h>
  26. #include <linux/dmaengine.h>
  27. #include <linux/pm_runtime.h>
  28. #include <linux/of.h>
  29. #include <linux/of_device.h>
  30. #include <linux/of_address.h>
  31. #include <linux/io.h>
  32. #include <linux/crypto.h>
  33. #include <linux/interrupt.h>
  34. #include <crypto/scatterwalk.h>
  35. #include <crypto/aes.h>
  36. #include <crypto/algapi.h>
  37. #define DST_MAXBURST 4
  38. #define DMA_MIN (DST_MAXBURST * sizeof(u32))
  39. #define _calc_walked(inout) (dd->inout##_walk.offset - dd->inout##_sg->offset)
  40. /* OMAP TRM gives bitfields as start:end, where start is the higher bit
  41. number. For example 7:0 */
  42. #define FLD_MASK(start, end) (((1 << ((start) - (end) + 1)) - 1) << (end))
  43. #define FLD_VAL(val, start, end) (((val) << (end)) & FLD_MASK(start, end))
  44. #define AES_REG_KEY(dd, x) ((dd)->pdata->key_ofs - \
  45. ((x ^ 0x01) * 0x04))
  46. #define AES_REG_IV(dd, x) ((dd)->pdata->iv_ofs + ((x) * 0x04))
  47. #define AES_REG_CTRL(dd) ((dd)->pdata->ctrl_ofs)
  48. #define AES_REG_CTRL_CTR_WIDTH_MASK GENMASK(8, 7)
  49. #define AES_REG_CTRL_CTR_WIDTH_32 0
  50. #define AES_REG_CTRL_CTR_WIDTH_64 BIT(7)
  51. #define AES_REG_CTRL_CTR_WIDTH_96 BIT(8)
  52. #define AES_REG_CTRL_CTR_WIDTH_128 GENMASK(8, 7)
  53. #define AES_REG_CTRL_CTR BIT(6)
  54. #define AES_REG_CTRL_CBC BIT(5)
  55. #define AES_REG_CTRL_KEY_SIZE GENMASK(4, 3)
  56. #define AES_REG_CTRL_DIRECTION BIT(2)
  57. #define AES_REG_CTRL_INPUT_READY BIT(1)
  58. #define AES_REG_CTRL_OUTPUT_READY BIT(0)
  59. #define AES_REG_CTRL_MASK GENMASK(24, 2)
  60. #define AES_REG_DATA_N(dd, x) ((dd)->pdata->data_ofs + ((x) * 0x04))
  61. #define AES_REG_REV(dd) ((dd)->pdata->rev_ofs)
  62. #define AES_REG_MASK(dd) ((dd)->pdata->mask_ofs)
  63. #define AES_REG_MASK_SIDLE BIT(6)
  64. #define AES_REG_MASK_START BIT(5)
  65. #define AES_REG_MASK_DMA_OUT_EN BIT(3)
  66. #define AES_REG_MASK_DMA_IN_EN BIT(2)
  67. #define AES_REG_MASK_SOFTRESET BIT(1)
  68. #define AES_REG_AUTOIDLE BIT(0)
  69. #define AES_REG_LENGTH_N(x) (0x54 + ((x) * 0x04))
  70. #define AES_REG_IRQ_STATUS(dd) ((dd)->pdata->irq_status_ofs)
  71. #define AES_REG_IRQ_ENABLE(dd) ((dd)->pdata->irq_enable_ofs)
  72. #define AES_REG_IRQ_DATA_IN BIT(1)
  73. #define AES_REG_IRQ_DATA_OUT BIT(2)
  74. #define DEFAULT_TIMEOUT (5*HZ)
  75. #define FLAGS_MODE_MASK 0x000f
  76. #define FLAGS_ENCRYPT BIT(0)
  77. #define FLAGS_CBC BIT(1)
  78. #define FLAGS_GIV BIT(2)
  79. #define FLAGS_CTR BIT(3)
  80. #define FLAGS_INIT BIT(4)
  81. #define FLAGS_FAST BIT(5)
  82. #define FLAGS_BUSY BIT(6)
  83. #define AES_BLOCK_WORDS (AES_BLOCK_SIZE >> 2)
  84. struct omap_aes_ctx {
  85. struct omap_aes_dev *dd;
  86. int keylen;
  87. u32 key[AES_KEYSIZE_256 / sizeof(u32)];
  88. unsigned long flags;
  89. };
  90. struct omap_aes_reqctx {
  91. unsigned long mode;
  92. };
  93. #define OMAP_AES_QUEUE_LENGTH 1
  94. #define OMAP_AES_CACHE_SIZE 0
  95. struct omap_aes_algs_info {
  96. struct crypto_alg *algs_list;
  97. unsigned int size;
  98. unsigned int registered;
  99. };
  100. struct omap_aes_pdata {
  101. struct omap_aes_algs_info *algs_info;
  102. unsigned int algs_info_size;
  103. void (*trigger)(struct omap_aes_dev *dd, int length);
  104. u32 key_ofs;
  105. u32 iv_ofs;
  106. u32 ctrl_ofs;
  107. u32 data_ofs;
  108. u32 rev_ofs;
  109. u32 mask_ofs;
  110. u32 irq_enable_ofs;
  111. u32 irq_status_ofs;
  112. u32 dma_enable_in;
  113. u32 dma_enable_out;
  114. u32 dma_start;
  115. u32 major_mask;
  116. u32 major_shift;
  117. u32 minor_mask;
  118. u32 minor_shift;
  119. };
  120. struct omap_aes_dev {
  121. struct list_head list;
  122. unsigned long phys_base;
  123. void __iomem *io_base;
  124. struct omap_aes_ctx *ctx;
  125. struct device *dev;
  126. unsigned long flags;
  127. int err;
  128. struct tasklet_struct done_task;
  129. struct ablkcipher_request *req;
  130. struct crypto_engine *engine;
  131. /*
  132. * total is used by PIO mode for book keeping so introduce
  133. * variable total_save as need it to calc page_order
  134. */
  135. size_t total;
  136. size_t total_save;
  137. struct scatterlist *in_sg;
  138. struct scatterlist *out_sg;
  139. /* Buffers for copying for unaligned cases */
  140. struct scatterlist in_sgl;
  141. struct scatterlist out_sgl;
  142. struct scatterlist *orig_out;
  143. int sgs_copied;
  144. struct scatter_walk in_walk;
  145. struct scatter_walk out_walk;
  146. struct dma_chan *dma_lch_in;
  147. struct dma_chan *dma_lch_out;
  148. int in_sg_len;
  149. int out_sg_len;
  150. int pio_only;
  151. const struct omap_aes_pdata *pdata;
  152. };
  153. /* keep registered devices data here */
  154. static LIST_HEAD(dev_list);
  155. static DEFINE_SPINLOCK(list_lock);
  156. #ifdef DEBUG
  157. #define omap_aes_read(dd, offset) \
  158. ({ \
  159. int _read_ret; \
  160. _read_ret = __raw_readl(dd->io_base + offset); \
  161. pr_debug("omap_aes_read(" #offset "=%#x)= %#x\n", \
  162. offset, _read_ret); \
  163. _read_ret; \
  164. })
  165. #else
  166. static inline u32 omap_aes_read(struct omap_aes_dev *dd, u32 offset)
  167. {
  168. return __raw_readl(dd->io_base + offset);
  169. }
  170. #endif
  171. #ifdef DEBUG
  172. #define omap_aes_write(dd, offset, value) \
  173. do { \
  174. pr_debug("omap_aes_write(" #offset "=%#x) value=%#x\n", \
  175. offset, value); \
  176. __raw_writel(value, dd->io_base + offset); \
  177. } while (0)
  178. #else
  179. static inline void omap_aes_write(struct omap_aes_dev *dd, u32 offset,
  180. u32 value)
  181. {
  182. __raw_writel(value, dd->io_base + offset);
  183. }
  184. #endif
  185. static inline void omap_aes_write_mask(struct omap_aes_dev *dd, u32 offset,
  186. u32 value, u32 mask)
  187. {
  188. u32 val;
  189. val = omap_aes_read(dd, offset);
  190. val &= ~mask;
  191. val |= value;
  192. omap_aes_write(dd, offset, val);
  193. }
  194. static void omap_aes_write_n(struct omap_aes_dev *dd, u32 offset,
  195. u32 *value, int count)
  196. {
  197. for (; count--; value++, offset += 4)
  198. omap_aes_write(dd, offset, *value);
  199. }
  200. static int omap_aes_hw_init(struct omap_aes_dev *dd)
  201. {
  202. if (!(dd->flags & FLAGS_INIT)) {
  203. dd->flags |= FLAGS_INIT;
  204. dd->err = 0;
  205. }
  206. return 0;
  207. }
  208. static int omap_aes_write_ctrl(struct omap_aes_dev *dd)
  209. {
  210. unsigned int key32;
  211. int i, err;
  212. u32 val;
  213. err = omap_aes_hw_init(dd);
  214. if (err)
  215. return err;
  216. key32 = dd->ctx->keylen / sizeof(u32);
  217. /* it seems a key should always be set even if it has not changed */
  218. for (i = 0; i < key32; i++) {
  219. omap_aes_write(dd, AES_REG_KEY(dd, i),
  220. __le32_to_cpu(dd->ctx->key[i]));
  221. }
  222. if ((dd->flags & (FLAGS_CBC | FLAGS_CTR)) && dd->req->info)
  223. omap_aes_write_n(dd, AES_REG_IV(dd, 0), dd->req->info, 4);
  224. val = FLD_VAL(((dd->ctx->keylen >> 3) - 1), 4, 3);
  225. if (dd->flags & FLAGS_CBC)
  226. val |= AES_REG_CTRL_CBC;
  227. if (dd->flags & FLAGS_CTR)
  228. val |= AES_REG_CTRL_CTR | AES_REG_CTRL_CTR_WIDTH_128;
  229. if (dd->flags & FLAGS_ENCRYPT)
  230. val |= AES_REG_CTRL_DIRECTION;
  231. omap_aes_write_mask(dd, AES_REG_CTRL(dd), val, AES_REG_CTRL_MASK);
  232. return 0;
  233. }
  234. static void omap_aes_dma_trigger_omap2(struct omap_aes_dev *dd, int length)
  235. {
  236. u32 mask, val;
  237. val = dd->pdata->dma_start;
  238. if (dd->dma_lch_out != NULL)
  239. val |= dd->pdata->dma_enable_out;
  240. if (dd->dma_lch_in != NULL)
  241. val |= dd->pdata->dma_enable_in;
  242. mask = dd->pdata->dma_enable_out | dd->pdata->dma_enable_in |
  243. dd->pdata->dma_start;
  244. omap_aes_write_mask(dd, AES_REG_MASK(dd), val, mask);
  245. }
  246. static void omap_aes_dma_trigger_omap4(struct omap_aes_dev *dd, int length)
  247. {
  248. omap_aes_write(dd, AES_REG_LENGTH_N(0), length);
  249. omap_aes_write(dd, AES_REG_LENGTH_N(1), 0);
  250. omap_aes_dma_trigger_omap2(dd, length);
  251. }
  252. static void omap_aes_dma_stop(struct omap_aes_dev *dd)
  253. {
  254. u32 mask;
  255. mask = dd->pdata->dma_enable_out | dd->pdata->dma_enable_in |
  256. dd->pdata->dma_start;
  257. omap_aes_write_mask(dd, AES_REG_MASK(dd), 0, mask);
  258. }
  259. static struct omap_aes_dev *omap_aes_find_dev(struct omap_aes_ctx *ctx)
  260. {
  261. struct omap_aes_dev *dd = NULL, *tmp;
  262. spin_lock_bh(&list_lock);
  263. if (!ctx->dd) {
  264. list_for_each_entry(tmp, &dev_list, list) {
  265. /* FIXME: take fist available aes core */
  266. dd = tmp;
  267. break;
  268. }
  269. ctx->dd = dd;
  270. } else {
  271. /* already found before */
  272. dd = ctx->dd;
  273. }
  274. spin_unlock_bh(&list_lock);
  275. return dd;
  276. }
  277. static void omap_aes_dma_out_callback(void *data)
  278. {
  279. struct omap_aes_dev *dd = data;
  280. /* dma_lch_out - completed */
  281. tasklet_schedule(&dd->done_task);
  282. }
  283. static int omap_aes_dma_init(struct omap_aes_dev *dd)
  284. {
  285. int err;
  286. dd->dma_lch_out = NULL;
  287. dd->dma_lch_in = NULL;
  288. dd->dma_lch_in = dma_request_chan(dd->dev, "rx");
  289. if (IS_ERR(dd->dma_lch_in)) {
  290. dev_err(dd->dev, "Unable to request in DMA channel\n");
  291. return PTR_ERR(dd->dma_lch_in);
  292. }
  293. dd->dma_lch_out = dma_request_chan(dd->dev, "tx");
  294. if (IS_ERR(dd->dma_lch_out)) {
  295. dev_err(dd->dev, "Unable to request out DMA channel\n");
  296. err = PTR_ERR(dd->dma_lch_out);
  297. goto err_dma_out;
  298. }
  299. return 0;
  300. err_dma_out:
  301. dma_release_channel(dd->dma_lch_in);
  302. return err;
  303. }
  304. static void omap_aes_dma_cleanup(struct omap_aes_dev *dd)
  305. {
  306. if (dd->pio_only)
  307. return;
  308. dma_release_channel(dd->dma_lch_out);
  309. dma_release_channel(dd->dma_lch_in);
  310. }
  311. static void sg_copy_buf(void *buf, struct scatterlist *sg,
  312. unsigned int start, unsigned int nbytes, int out)
  313. {
  314. struct scatter_walk walk;
  315. if (!nbytes)
  316. return;
  317. scatterwalk_start(&walk, sg);
  318. scatterwalk_advance(&walk, start);
  319. scatterwalk_copychunks(buf, &walk, nbytes, out);
  320. scatterwalk_done(&walk, out, 0);
  321. }
  322. static int omap_aes_crypt_dma(struct crypto_tfm *tfm,
  323. struct scatterlist *in_sg, struct scatterlist *out_sg,
  324. int in_sg_len, int out_sg_len)
  325. {
  326. struct omap_aes_ctx *ctx = crypto_tfm_ctx(tfm);
  327. struct omap_aes_dev *dd = ctx->dd;
  328. struct dma_async_tx_descriptor *tx_in, *tx_out;
  329. struct dma_slave_config cfg;
  330. int ret;
  331. if (dd->pio_only) {
  332. scatterwalk_start(&dd->in_walk, dd->in_sg);
  333. scatterwalk_start(&dd->out_walk, dd->out_sg);
  334. /* Enable DATAIN interrupt and let it take
  335. care of the rest */
  336. omap_aes_write(dd, AES_REG_IRQ_ENABLE(dd), 0x2);
  337. return 0;
  338. }
  339. dma_sync_sg_for_device(dd->dev, dd->in_sg, in_sg_len, DMA_TO_DEVICE);
  340. memset(&cfg, 0, sizeof(cfg));
  341. cfg.src_addr = dd->phys_base + AES_REG_DATA_N(dd, 0);
  342. cfg.dst_addr = dd->phys_base + AES_REG_DATA_N(dd, 0);
  343. cfg.src_addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES;
  344. cfg.dst_addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES;
  345. cfg.src_maxburst = DST_MAXBURST;
  346. cfg.dst_maxburst = DST_MAXBURST;
  347. /* IN */
  348. ret = dmaengine_slave_config(dd->dma_lch_in, &cfg);
  349. if (ret) {
  350. dev_err(dd->dev, "can't configure IN dmaengine slave: %d\n",
  351. ret);
  352. return ret;
  353. }
  354. tx_in = dmaengine_prep_slave_sg(dd->dma_lch_in, in_sg, in_sg_len,
  355. DMA_MEM_TO_DEV,
  356. DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
  357. if (!tx_in) {
  358. dev_err(dd->dev, "IN prep_slave_sg() failed\n");
  359. return -EINVAL;
  360. }
  361. /* No callback necessary */
  362. tx_in->callback_param = dd;
  363. /* OUT */
  364. ret = dmaengine_slave_config(dd->dma_lch_out, &cfg);
  365. if (ret) {
  366. dev_err(dd->dev, "can't configure OUT dmaengine slave: %d\n",
  367. ret);
  368. return ret;
  369. }
  370. tx_out = dmaengine_prep_slave_sg(dd->dma_lch_out, out_sg, out_sg_len,
  371. DMA_DEV_TO_MEM,
  372. DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
  373. if (!tx_out) {
  374. dev_err(dd->dev, "OUT prep_slave_sg() failed\n");
  375. return -EINVAL;
  376. }
  377. tx_out->callback = omap_aes_dma_out_callback;
  378. tx_out->callback_param = dd;
  379. dmaengine_submit(tx_in);
  380. dmaengine_submit(tx_out);
  381. dma_async_issue_pending(dd->dma_lch_in);
  382. dma_async_issue_pending(dd->dma_lch_out);
  383. /* start DMA */
  384. dd->pdata->trigger(dd, dd->total);
  385. return 0;
  386. }
  387. static int omap_aes_crypt_dma_start(struct omap_aes_dev *dd)
  388. {
  389. struct crypto_tfm *tfm = crypto_ablkcipher_tfm(
  390. crypto_ablkcipher_reqtfm(dd->req));
  391. int err;
  392. pr_debug("total: %d\n", dd->total);
  393. if (!dd->pio_only) {
  394. err = dma_map_sg(dd->dev, dd->in_sg, dd->in_sg_len,
  395. DMA_TO_DEVICE);
  396. if (!err) {
  397. dev_err(dd->dev, "dma_map_sg() error\n");
  398. return -EINVAL;
  399. }
  400. err = dma_map_sg(dd->dev, dd->out_sg, dd->out_sg_len,
  401. DMA_FROM_DEVICE);
  402. if (!err) {
  403. dev_err(dd->dev, "dma_map_sg() error\n");
  404. return -EINVAL;
  405. }
  406. }
  407. err = omap_aes_crypt_dma(tfm, dd->in_sg, dd->out_sg, dd->in_sg_len,
  408. dd->out_sg_len);
  409. if (err && !dd->pio_only) {
  410. dma_unmap_sg(dd->dev, dd->in_sg, dd->in_sg_len, DMA_TO_DEVICE);
  411. dma_unmap_sg(dd->dev, dd->out_sg, dd->out_sg_len,
  412. DMA_FROM_DEVICE);
  413. }
  414. return err;
  415. }
  416. static void omap_aes_finish_req(struct omap_aes_dev *dd, int err)
  417. {
  418. struct ablkcipher_request *req = dd->req;
  419. pr_debug("err: %d\n", err);
  420. crypto_finalize_request(dd->engine, req, err);
  421. }
  422. static int omap_aes_crypt_dma_stop(struct omap_aes_dev *dd)
  423. {
  424. pr_debug("total: %d\n", dd->total);
  425. omap_aes_dma_stop(dd);
  426. return 0;
  427. }
  428. static int omap_aes_check_aligned(struct scatterlist *sg, int total)
  429. {
  430. int len = 0;
  431. if (!IS_ALIGNED(total, AES_BLOCK_SIZE))
  432. return -EINVAL;
  433. while (sg) {
  434. if (!IS_ALIGNED(sg->offset, 4))
  435. return -1;
  436. if (!IS_ALIGNED(sg->length, AES_BLOCK_SIZE))
  437. return -1;
  438. len += sg->length;
  439. sg = sg_next(sg);
  440. }
  441. if (len != total)
  442. return -1;
  443. return 0;
  444. }
  445. static int omap_aes_copy_sgs(struct omap_aes_dev *dd)
  446. {
  447. void *buf_in, *buf_out;
  448. int pages, total;
  449. total = ALIGN(dd->total, AES_BLOCK_SIZE);
  450. pages = get_order(total);
  451. buf_in = (void *)__get_free_pages(GFP_ATOMIC, pages);
  452. buf_out = (void *)__get_free_pages(GFP_ATOMIC, pages);
  453. if (!buf_in || !buf_out) {
  454. pr_err("Couldn't allocated pages for unaligned cases.\n");
  455. return -1;
  456. }
  457. dd->orig_out = dd->out_sg;
  458. sg_copy_buf(buf_in, dd->in_sg, 0, dd->total, 0);
  459. sg_init_table(&dd->in_sgl, 1);
  460. sg_set_buf(&dd->in_sgl, buf_in, total);
  461. dd->in_sg = &dd->in_sgl;
  462. sg_init_table(&dd->out_sgl, 1);
  463. sg_set_buf(&dd->out_sgl, buf_out, total);
  464. dd->out_sg = &dd->out_sgl;
  465. return 0;
  466. }
  467. static int omap_aes_handle_queue(struct omap_aes_dev *dd,
  468. struct ablkcipher_request *req)
  469. {
  470. if (req)
  471. return crypto_transfer_request_to_engine(dd->engine, req);
  472. return 0;
  473. }
  474. static int omap_aes_prepare_req(struct crypto_engine *engine,
  475. struct ablkcipher_request *req)
  476. {
  477. struct omap_aes_ctx *ctx = crypto_ablkcipher_ctx(
  478. crypto_ablkcipher_reqtfm(req));
  479. struct omap_aes_dev *dd = omap_aes_find_dev(ctx);
  480. struct omap_aes_reqctx *rctx;
  481. int len;
  482. if (!dd)
  483. return -ENODEV;
  484. /* assign new request to device */
  485. dd->req = req;
  486. dd->total = req->nbytes;
  487. dd->total_save = req->nbytes;
  488. dd->in_sg = req->src;
  489. dd->out_sg = req->dst;
  490. if (omap_aes_check_aligned(dd->in_sg, dd->total) ||
  491. omap_aes_check_aligned(dd->out_sg, dd->total)) {
  492. if (omap_aes_copy_sgs(dd))
  493. pr_err("Failed to copy SGs for unaligned cases\n");
  494. dd->sgs_copied = 1;
  495. } else {
  496. dd->sgs_copied = 0;
  497. }
  498. len = ALIGN(dd->total, AES_BLOCK_SIZE);
  499. dd->in_sg_len = scatterwalk_bytes_sglen(dd->in_sg, len);
  500. dd->out_sg_len = scatterwalk_bytes_sglen(dd->out_sg, len);
  501. BUG_ON(dd->in_sg_len < 0 || dd->out_sg_len < 0);
  502. rctx = ablkcipher_request_ctx(req);
  503. ctx = crypto_ablkcipher_ctx(crypto_ablkcipher_reqtfm(req));
  504. rctx->mode &= FLAGS_MODE_MASK;
  505. dd->flags = (dd->flags & ~FLAGS_MODE_MASK) | rctx->mode;
  506. dd->ctx = ctx;
  507. ctx->dd = dd;
  508. return omap_aes_write_ctrl(dd);
  509. }
  510. static int omap_aes_crypt_req(struct crypto_engine *engine,
  511. struct ablkcipher_request *req)
  512. {
  513. struct omap_aes_ctx *ctx = crypto_ablkcipher_ctx(
  514. crypto_ablkcipher_reqtfm(req));
  515. struct omap_aes_dev *dd = omap_aes_find_dev(ctx);
  516. if (!dd)
  517. return -ENODEV;
  518. return omap_aes_crypt_dma_start(dd);
  519. }
  520. static void omap_aes_done_task(unsigned long data)
  521. {
  522. struct omap_aes_dev *dd = (struct omap_aes_dev *)data;
  523. void *buf_in, *buf_out;
  524. int pages, len;
  525. pr_debug("enter done_task\n");
  526. if (!dd->pio_only) {
  527. dma_sync_sg_for_device(dd->dev, dd->out_sg, dd->out_sg_len,
  528. DMA_FROM_DEVICE);
  529. dma_unmap_sg(dd->dev, dd->in_sg, dd->in_sg_len, DMA_TO_DEVICE);
  530. dma_unmap_sg(dd->dev, dd->out_sg, dd->out_sg_len,
  531. DMA_FROM_DEVICE);
  532. omap_aes_crypt_dma_stop(dd);
  533. }
  534. if (dd->sgs_copied) {
  535. buf_in = sg_virt(&dd->in_sgl);
  536. buf_out = sg_virt(&dd->out_sgl);
  537. sg_copy_buf(buf_out, dd->orig_out, 0, dd->total_save, 1);
  538. len = ALIGN(dd->total_save, AES_BLOCK_SIZE);
  539. pages = get_order(len);
  540. free_pages((unsigned long)buf_in, pages);
  541. free_pages((unsigned long)buf_out, pages);
  542. }
  543. omap_aes_finish_req(dd, 0);
  544. pr_debug("exit\n");
  545. }
  546. static int omap_aes_crypt(struct ablkcipher_request *req, unsigned long mode)
  547. {
  548. struct omap_aes_ctx *ctx = crypto_ablkcipher_ctx(
  549. crypto_ablkcipher_reqtfm(req));
  550. struct omap_aes_reqctx *rctx = ablkcipher_request_ctx(req);
  551. struct omap_aes_dev *dd;
  552. pr_debug("nbytes: %d, enc: %d, cbc: %d\n", req->nbytes,
  553. !!(mode & FLAGS_ENCRYPT),
  554. !!(mode & FLAGS_CBC));
  555. dd = omap_aes_find_dev(ctx);
  556. if (!dd)
  557. return -ENODEV;
  558. rctx->mode = mode;
  559. return omap_aes_handle_queue(dd, req);
  560. }
  561. /* ********************** ALG API ************************************ */
  562. static int omap_aes_setkey(struct crypto_ablkcipher *tfm, const u8 *key,
  563. unsigned int keylen)
  564. {
  565. struct omap_aes_ctx *ctx = crypto_ablkcipher_ctx(tfm);
  566. if (keylen != AES_KEYSIZE_128 && keylen != AES_KEYSIZE_192 &&
  567. keylen != AES_KEYSIZE_256)
  568. return -EINVAL;
  569. pr_debug("enter, keylen: %d\n", keylen);
  570. memcpy(ctx->key, key, keylen);
  571. ctx->keylen = keylen;
  572. return 0;
  573. }
  574. static int omap_aes_ecb_encrypt(struct ablkcipher_request *req)
  575. {
  576. return omap_aes_crypt(req, FLAGS_ENCRYPT);
  577. }
  578. static int omap_aes_ecb_decrypt(struct ablkcipher_request *req)
  579. {
  580. return omap_aes_crypt(req, 0);
  581. }
  582. static int omap_aes_cbc_encrypt(struct ablkcipher_request *req)
  583. {
  584. return omap_aes_crypt(req, FLAGS_ENCRYPT | FLAGS_CBC);
  585. }
  586. static int omap_aes_cbc_decrypt(struct ablkcipher_request *req)
  587. {
  588. return omap_aes_crypt(req, FLAGS_CBC);
  589. }
  590. static int omap_aes_ctr_encrypt(struct ablkcipher_request *req)
  591. {
  592. return omap_aes_crypt(req, FLAGS_ENCRYPT | FLAGS_CTR);
  593. }
  594. static int omap_aes_ctr_decrypt(struct ablkcipher_request *req)
  595. {
  596. return omap_aes_crypt(req, FLAGS_CTR);
  597. }
  598. static int omap_aes_cra_init(struct crypto_tfm *tfm)
  599. {
  600. struct omap_aes_dev *dd = NULL;
  601. int err;
  602. /* Find AES device, currently picks the first device */
  603. spin_lock_bh(&list_lock);
  604. list_for_each_entry(dd, &dev_list, list) {
  605. break;
  606. }
  607. spin_unlock_bh(&list_lock);
  608. err = pm_runtime_get_sync(dd->dev);
  609. if (err < 0) {
  610. dev_err(dd->dev, "%s: failed to get_sync(%d)\n",
  611. __func__, err);
  612. return err;
  613. }
  614. tfm->crt_ablkcipher.reqsize = sizeof(struct omap_aes_reqctx);
  615. return 0;
  616. }
  617. static void omap_aes_cra_exit(struct crypto_tfm *tfm)
  618. {
  619. struct omap_aes_dev *dd = NULL;
  620. /* Find AES device, currently picks the first device */
  621. spin_lock_bh(&list_lock);
  622. list_for_each_entry(dd, &dev_list, list) {
  623. break;
  624. }
  625. spin_unlock_bh(&list_lock);
  626. pm_runtime_put_sync(dd->dev);
  627. }
  628. /* ********************** ALGS ************************************ */
  629. static struct crypto_alg algs_ecb_cbc[] = {
  630. {
  631. .cra_name = "ecb(aes)",
  632. .cra_driver_name = "ecb-aes-omap",
  633. .cra_priority = 300,
  634. .cra_flags = CRYPTO_ALG_TYPE_ABLKCIPHER |
  635. CRYPTO_ALG_KERN_DRIVER_ONLY |
  636. CRYPTO_ALG_ASYNC,
  637. .cra_blocksize = AES_BLOCK_SIZE,
  638. .cra_ctxsize = sizeof(struct omap_aes_ctx),
  639. .cra_alignmask = 0,
  640. .cra_type = &crypto_ablkcipher_type,
  641. .cra_module = THIS_MODULE,
  642. .cra_init = omap_aes_cra_init,
  643. .cra_exit = omap_aes_cra_exit,
  644. .cra_u.ablkcipher = {
  645. .min_keysize = AES_MIN_KEY_SIZE,
  646. .max_keysize = AES_MAX_KEY_SIZE,
  647. .setkey = omap_aes_setkey,
  648. .encrypt = omap_aes_ecb_encrypt,
  649. .decrypt = omap_aes_ecb_decrypt,
  650. }
  651. },
  652. {
  653. .cra_name = "cbc(aes)",
  654. .cra_driver_name = "cbc-aes-omap",
  655. .cra_priority = 300,
  656. .cra_flags = CRYPTO_ALG_TYPE_ABLKCIPHER |
  657. CRYPTO_ALG_KERN_DRIVER_ONLY |
  658. CRYPTO_ALG_ASYNC,
  659. .cra_blocksize = AES_BLOCK_SIZE,
  660. .cra_ctxsize = sizeof(struct omap_aes_ctx),
  661. .cra_alignmask = 0,
  662. .cra_type = &crypto_ablkcipher_type,
  663. .cra_module = THIS_MODULE,
  664. .cra_init = omap_aes_cra_init,
  665. .cra_exit = omap_aes_cra_exit,
  666. .cra_u.ablkcipher = {
  667. .min_keysize = AES_MIN_KEY_SIZE,
  668. .max_keysize = AES_MAX_KEY_SIZE,
  669. .ivsize = AES_BLOCK_SIZE,
  670. .setkey = omap_aes_setkey,
  671. .encrypt = omap_aes_cbc_encrypt,
  672. .decrypt = omap_aes_cbc_decrypt,
  673. }
  674. }
  675. };
  676. static struct crypto_alg algs_ctr[] = {
  677. {
  678. .cra_name = "ctr(aes)",
  679. .cra_driver_name = "ctr-aes-omap",
  680. .cra_priority = 300,
  681. .cra_flags = CRYPTO_ALG_TYPE_ABLKCIPHER |
  682. CRYPTO_ALG_KERN_DRIVER_ONLY |
  683. CRYPTO_ALG_ASYNC,
  684. .cra_blocksize = AES_BLOCK_SIZE,
  685. .cra_ctxsize = sizeof(struct omap_aes_ctx),
  686. .cra_alignmask = 0,
  687. .cra_type = &crypto_ablkcipher_type,
  688. .cra_module = THIS_MODULE,
  689. .cra_init = omap_aes_cra_init,
  690. .cra_exit = omap_aes_cra_exit,
  691. .cra_u.ablkcipher = {
  692. .min_keysize = AES_MIN_KEY_SIZE,
  693. .max_keysize = AES_MAX_KEY_SIZE,
  694. .geniv = "eseqiv",
  695. .ivsize = AES_BLOCK_SIZE,
  696. .setkey = omap_aes_setkey,
  697. .encrypt = omap_aes_ctr_encrypt,
  698. .decrypt = omap_aes_ctr_decrypt,
  699. }
  700. } ,
  701. };
  702. static struct omap_aes_algs_info omap_aes_algs_info_ecb_cbc[] = {
  703. {
  704. .algs_list = algs_ecb_cbc,
  705. .size = ARRAY_SIZE(algs_ecb_cbc),
  706. },
  707. };
  708. static const struct omap_aes_pdata omap_aes_pdata_omap2 = {
  709. .algs_info = omap_aes_algs_info_ecb_cbc,
  710. .algs_info_size = ARRAY_SIZE(omap_aes_algs_info_ecb_cbc),
  711. .trigger = omap_aes_dma_trigger_omap2,
  712. .key_ofs = 0x1c,
  713. .iv_ofs = 0x20,
  714. .ctrl_ofs = 0x30,
  715. .data_ofs = 0x34,
  716. .rev_ofs = 0x44,
  717. .mask_ofs = 0x48,
  718. .dma_enable_in = BIT(2),
  719. .dma_enable_out = BIT(3),
  720. .dma_start = BIT(5),
  721. .major_mask = 0xf0,
  722. .major_shift = 4,
  723. .minor_mask = 0x0f,
  724. .minor_shift = 0,
  725. };
  726. #ifdef CONFIG_OF
  727. static struct omap_aes_algs_info omap_aes_algs_info_ecb_cbc_ctr[] = {
  728. {
  729. .algs_list = algs_ecb_cbc,
  730. .size = ARRAY_SIZE(algs_ecb_cbc),
  731. },
  732. {
  733. .algs_list = algs_ctr,
  734. .size = ARRAY_SIZE(algs_ctr),
  735. },
  736. };
  737. static const struct omap_aes_pdata omap_aes_pdata_omap3 = {
  738. .algs_info = omap_aes_algs_info_ecb_cbc_ctr,
  739. .algs_info_size = ARRAY_SIZE(omap_aes_algs_info_ecb_cbc_ctr),
  740. .trigger = omap_aes_dma_trigger_omap2,
  741. .key_ofs = 0x1c,
  742. .iv_ofs = 0x20,
  743. .ctrl_ofs = 0x30,
  744. .data_ofs = 0x34,
  745. .rev_ofs = 0x44,
  746. .mask_ofs = 0x48,
  747. .dma_enable_in = BIT(2),
  748. .dma_enable_out = BIT(3),
  749. .dma_start = BIT(5),
  750. .major_mask = 0xf0,
  751. .major_shift = 4,
  752. .minor_mask = 0x0f,
  753. .minor_shift = 0,
  754. };
  755. static const struct omap_aes_pdata omap_aes_pdata_omap4 = {
  756. .algs_info = omap_aes_algs_info_ecb_cbc_ctr,
  757. .algs_info_size = ARRAY_SIZE(omap_aes_algs_info_ecb_cbc_ctr),
  758. .trigger = omap_aes_dma_trigger_omap4,
  759. .key_ofs = 0x3c,
  760. .iv_ofs = 0x40,
  761. .ctrl_ofs = 0x50,
  762. .data_ofs = 0x60,
  763. .rev_ofs = 0x80,
  764. .mask_ofs = 0x84,
  765. .irq_status_ofs = 0x8c,
  766. .irq_enable_ofs = 0x90,
  767. .dma_enable_in = BIT(5),
  768. .dma_enable_out = BIT(6),
  769. .major_mask = 0x0700,
  770. .major_shift = 8,
  771. .minor_mask = 0x003f,
  772. .minor_shift = 0,
  773. };
  774. static irqreturn_t omap_aes_irq(int irq, void *dev_id)
  775. {
  776. struct omap_aes_dev *dd = dev_id;
  777. u32 status, i;
  778. u32 *src, *dst;
  779. status = omap_aes_read(dd, AES_REG_IRQ_STATUS(dd));
  780. if (status & AES_REG_IRQ_DATA_IN) {
  781. omap_aes_write(dd, AES_REG_IRQ_ENABLE(dd), 0x0);
  782. BUG_ON(!dd->in_sg);
  783. BUG_ON(_calc_walked(in) > dd->in_sg->length);
  784. src = sg_virt(dd->in_sg) + _calc_walked(in);
  785. for (i = 0; i < AES_BLOCK_WORDS; i++) {
  786. omap_aes_write(dd, AES_REG_DATA_N(dd, i), *src);
  787. scatterwalk_advance(&dd->in_walk, 4);
  788. if (dd->in_sg->length == _calc_walked(in)) {
  789. dd->in_sg = sg_next(dd->in_sg);
  790. if (dd->in_sg) {
  791. scatterwalk_start(&dd->in_walk,
  792. dd->in_sg);
  793. src = sg_virt(dd->in_sg) +
  794. _calc_walked(in);
  795. }
  796. } else {
  797. src++;
  798. }
  799. }
  800. /* Clear IRQ status */
  801. status &= ~AES_REG_IRQ_DATA_IN;
  802. omap_aes_write(dd, AES_REG_IRQ_STATUS(dd), status);
  803. /* Enable DATA_OUT interrupt */
  804. omap_aes_write(dd, AES_REG_IRQ_ENABLE(dd), 0x4);
  805. } else if (status & AES_REG_IRQ_DATA_OUT) {
  806. omap_aes_write(dd, AES_REG_IRQ_ENABLE(dd), 0x0);
  807. BUG_ON(!dd->out_sg);
  808. BUG_ON(_calc_walked(out) > dd->out_sg->length);
  809. dst = sg_virt(dd->out_sg) + _calc_walked(out);
  810. for (i = 0; i < AES_BLOCK_WORDS; i++) {
  811. *dst = omap_aes_read(dd, AES_REG_DATA_N(dd, i));
  812. scatterwalk_advance(&dd->out_walk, 4);
  813. if (dd->out_sg->length == _calc_walked(out)) {
  814. dd->out_sg = sg_next(dd->out_sg);
  815. if (dd->out_sg) {
  816. scatterwalk_start(&dd->out_walk,
  817. dd->out_sg);
  818. dst = sg_virt(dd->out_sg) +
  819. _calc_walked(out);
  820. }
  821. } else {
  822. dst++;
  823. }
  824. }
  825. dd->total -= min_t(size_t, AES_BLOCK_SIZE, dd->total);
  826. /* Clear IRQ status */
  827. status &= ~AES_REG_IRQ_DATA_OUT;
  828. omap_aes_write(dd, AES_REG_IRQ_STATUS(dd), status);
  829. if (!dd->total)
  830. /* All bytes read! */
  831. tasklet_schedule(&dd->done_task);
  832. else
  833. /* Enable DATA_IN interrupt for next block */
  834. omap_aes_write(dd, AES_REG_IRQ_ENABLE(dd), 0x2);
  835. }
  836. return IRQ_HANDLED;
  837. }
  838. static const struct of_device_id omap_aes_of_match[] = {
  839. {
  840. .compatible = "ti,omap2-aes",
  841. .data = &omap_aes_pdata_omap2,
  842. },
  843. {
  844. .compatible = "ti,omap3-aes",
  845. .data = &omap_aes_pdata_omap3,
  846. },
  847. {
  848. .compatible = "ti,omap4-aes",
  849. .data = &omap_aes_pdata_omap4,
  850. },
  851. {},
  852. };
  853. MODULE_DEVICE_TABLE(of, omap_aes_of_match);
  854. static int omap_aes_get_res_of(struct omap_aes_dev *dd,
  855. struct device *dev, struct resource *res)
  856. {
  857. struct device_node *node = dev->of_node;
  858. const struct of_device_id *match;
  859. int err = 0;
  860. match = of_match_device(of_match_ptr(omap_aes_of_match), dev);
  861. if (!match) {
  862. dev_err(dev, "no compatible OF match\n");
  863. err = -EINVAL;
  864. goto err;
  865. }
  866. err = of_address_to_resource(node, 0, res);
  867. if (err < 0) {
  868. dev_err(dev, "can't translate OF node address\n");
  869. err = -EINVAL;
  870. goto err;
  871. }
  872. dd->pdata = match->data;
  873. err:
  874. return err;
  875. }
  876. #else
  877. static const struct of_device_id omap_aes_of_match[] = {
  878. {},
  879. };
  880. static int omap_aes_get_res_of(struct omap_aes_dev *dd,
  881. struct device *dev, struct resource *res)
  882. {
  883. return -EINVAL;
  884. }
  885. #endif
  886. static int omap_aes_get_res_pdev(struct omap_aes_dev *dd,
  887. struct platform_device *pdev, struct resource *res)
  888. {
  889. struct device *dev = &pdev->dev;
  890. struct resource *r;
  891. int err = 0;
  892. /* Get the base address */
  893. r = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  894. if (!r) {
  895. dev_err(dev, "no MEM resource info\n");
  896. err = -ENODEV;
  897. goto err;
  898. }
  899. memcpy(res, r, sizeof(*res));
  900. /* Only OMAP2/3 can be non-DT */
  901. dd->pdata = &omap_aes_pdata_omap2;
  902. err:
  903. return err;
  904. }
  905. static int omap_aes_probe(struct platform_device *pdev)
  906. {
  907. struct device *dev = &pdev->dev;
  908. struct omap_aes_dev *dd;
  909. struct crypto_alg *algp;
  910. struct resource res;
  911. int err = -ENOMEM, i, j, irq = -1;
  912. u32 reg;
  913. dd = devm_kzalloc(dev, sizeof(struct omap_aes_dev), GFP_KERNEL);
  914. if (dd == NULL) {
  915. dev_err(dev, "unable to alloc data struct.\n");
  916. goto err_data;
  917. }
  918. dd->dev = dev;
  919. platform_set_drvdata(pdev, dd);
  920. err = (dev->of_node) ? omap_aes_get_res_of(dd, dev, &res) :
  921. omap_aes_get_res_pdev(dd, pdev, &res);
  922. if (err)
  923. goto err_res;
  924. dd->io_base = devm_ioremap_resource(dev, &res);
  925. if (IS_ERR(dd->io_base)) {
  926. err = PTR_ERR(dd->io_base);
  927. goto err_res;
  928. }
  929. dd->phys_base = res.start;
  930. pm_runtime_enable(dev);
  931. err = pm_runtime_get_sync(dev);
  932. if (err < 0) {
  933. dev_err(dev, "%s: failed to get_sync(%d)\n",
  934. __func__, err);
  935. goto err_res;
  936. }
  937. omap_aes_dma_stop(dd);
  938. reg = omap_aes_read(dd, AES_REG_REV(dd));
  939. pm_runtime_put_sync(dev);
  940. dev_info(dev, "OMAP AES hw accel rev: %u.%u\n",
  941. (reg & dd->pdata->major_mask) >> dd->pdata->major_shift,
  942. (reg & dd->pdata->minor_mask) >> dd->pdata->minor_shift);
  943. tasklet_init(&dd->done_task, omap_aes_done_task, (unsigned long)dd);
  944. err = omap_aes_dma_init(dd);
  945. if (err == -EPROBE_DEFER) {
  946. goto err_irq;
  947. } else if (err && AES_REG_IRQ_STATUS(dd) && AES_REG_IRQ_ENABLE(dd)) {
  948. dd->pio_only = 1;
  949. irq = platform_get_irq(pdev, 0);
  950. if (irq < 0) {
  951. dev_err(dev, "can't get IRQ resource\n");
  952. goto err_irq;
  953. }
  954. err = devm_request_irq(dev, irq, omap_aes_irq, 0,
  955. dev_name(dev), dd);
  956. if (err) {
  957. dev_err(dev, "Unable to grab omap-aes IRQ\n");
  958. goto err_irq;
  959. }
  960. }
  961. INIT_LIST_HEAD(&dd->list);
  962. spin_lock(&list_lock);
  963. list_add_tail(&dd->list, &dev_list);
  964. spin_unlock(&list_lock);
  965. for (i = 0; i < dd->pdata->algs_info_size; i++) {
  966. if (!dd->pdata->algs_info[i].registered) {
  967. for (j = 0; j < dd->pdata->algs_info[i].size; j++) {
  968. algp = &dd->pdata->algs_info[i].algs_list[j];
  969. pr_debug("reg alg: %s\n", algp->cra_name);
  970. INIT_LIST_HEAD(&algp->cra_list);
  971. err = crypto_register_alg(algp);
  972. if (err)
  973. goto err_algs;
  974. dd->pdata->algs_info[i].registered++;
  975. }
  976. }
  977. }
  978. /* Initialize crypto engine */
  979. dd->engine = crypto_engine_alloc_init(dev, 1);
  980. if (!dd->engine)
  981. goto err_algs;
  982. dd->engine->prepare_request = omap_aes_prepare_req;
  983. dd->engine->crypt_one_request = omap_aes_crypt_req;
  984. err = crypto_engine_start(dd->engine);
  985. if (err)
  986. goto err_engine;
  987. return 0;
  988. err_engine:
  989. crypto_engine_exit(dd->engine);
  990. err_algs:
  991. for (i = dd->pdata->algs_info_size - 1; i >= 0; i--)
  992. for (j = dd->pdata->algs_info[i].registered - 1; j >= 0; j--)
  993. crypto_unregister_alg(
  994. &dd->pdata->algs_info[i].algs_list[j]);
  995. omap_aes_dma_cleanup(dd);
  996. err_irq:
  997. tasklet_kill(&dd->done_task);
  998. pm_runtime_disable(dev);
  999. err_res:
  1000. dd = NULL;
  1001. err_data:
  1002. dev_err(dev, "initialization failed.\n");
  1003. return err;
  1004. }
  1005. static int omap_aes_remove(struct platform_device *pdev)
  1006. {
  1007. struct omap_aes_dev *dd = platform_get_drvdata(pdev);
  1008. int i, j;
  1009. if (!dd)
  1010. return -ENODEV;
  1011. spin_lock(&list_lock);
  1012. list_del(&dd->list);
  1013. spin_unlock(&list_lock);
  1014. for (i = dd->pdata->algs_info_size - 1; i >= 0; i--)
  1015. for (j = dd->pdata->algs_info[i].registered - 1; j >= 0; j--)
  1016. crypto_unregister_alg(
  1017. &dd->pdata->algs_info[i].algs_list[j]);
  1018. crypto_engine_exit(dd->engine);
  1019. tasklet_kill(&dd->done_task);
  1020. omap_aes_dma_cleanup(dd);
  1021. pm_runtime_disable(dd->dev);
  1022. dd = NULL;
  1023. return 0;
  1024. }
  1025. #ifdef CONFIG_PM_SLEEP
  1026. static int omap_aes_suspend(struct device *dev)
  1027. {
  1028. pm_runtime_put_sync(dev);
  1029. return 0;
  1030. }
  1031. static int omap_aes_resume(struct device *dev)
  1032. {
  1033. pm_runtime_get_sync(dev);
  1034. return 0;
  1035. }
  1036. #endif
  1037. static SIMPLE_DEV_PM_OPS(omap_aes_pm_ops, omap_aes_suspend, omap_aes_resume);
  1038. static struct platform_driver omap_aes_driver = {
  1039. .probe = omap_aes_probe,
  1040. .remove = omap_aes_remove,
  1041. .driver = {
  1042. .name = "omap-aes",
  1043. .pm = &omap_aes_pm_ops,
  1044. .of_match_table = omap_aes_of_match,
  1045. },
  1046. };
  1047. module_platform_driver(omap_aes_driver);
  1048. MODULE_DESCRIPTION("OMAP AES hw acceleration support.");
  1049. MODULE_LICENSE("GPL v2");
  1050. MODULE_AUTHOR("Dmitry Kasatkin");