i915_irq.c 129 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655
  1. /* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
  2. */
  3. /*
  4. * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
  5. * All Rights Reserved.
  6. *
  7. * Permission is hereby granted, free of charge, to any person obtaining a
  8. * copy of this software and associated documentation files (the
  9. * "Software"), to deal in the Software without restriction, including
  10. * without limitation the rights to use, copy, modify, merge, publish,
  11. * distribute, sub license, and/or sell copies of the Software, and to
  12. * permit persons to whom the Software is furnished to do so, subject to
  13. * the following conditions:
  14. *
  15. * The above copyright notice and this permission notice (including the
  16. * next paragraph) shall be included in all copies or substantial portions
  17. * of the Software.
  18. *
  19. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
  20. * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  21. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
  22. * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
  23. * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
  24. * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
  25. * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
  26. *
  27. */
  28. #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
  29. #include <linux/sysrq.h>
  30. #include <linux/slab.h>
  31. #include <linux/circ_buf.h>
  32. #include <drm/drmP.h>
  33. #include <drm/i915_drm.h>
  34. #include "i915_drv.h"
  35. #include "i915_trace.h"
  36. #include "intel_drv.h"
  37. /**
  38. * DOC: interrupt handling
  39. *
  40. * These functions provide the basic support for enabling and disabling the
  41. * interrupt handling support. There's a lot more functionality in i915_irq.c
  42. * and related files, but that will be described in separate chapters.
  43. */
  44. static const u32 hpd_ilk[HPD_NUM_PINS] = {
  45. [HPD_PORT_A] = DE_DP_A_HOTPLUG,
  46. };
  47. static const u32 hpd_ivb[HPD_NUM_PINS] = {
  48. [HPD_PORT_A] = DE_DP_A_HOTPLUG_IVB,
  49. };
  50. static const u32 hpd_bdw[HPD_NUM_PINS] = {
  51. [HPD_PORT_A] = GEN8_PORT_DP_A_HOTPLUG,
  52. };
  53. static const u32 hpd_ibx[HPD_NUM_PINS] = {
  54. [HPD_CRT] = SDE_CRT_HOTPLUG,
  55. [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG,
  56. [HPD_PORT_B] = SDE_PORTB_HOTPLUG,
  57. [HPD_PORT_C] = SDE_PORTC_HOTPLUG,
  58. [HPD_PORT_D] = SDE_PORTD_HOTPLUG
  59. };
  60. static const u32 hpd_cpt[HPD_NUM_PINS] = {
  61. [HPD_CRT] = SDE_CRT_HOTPLUG_CPT,
  62. [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG_CPT,
  63. [HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
  64. [HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
  65. [HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT
  66. };
  67. static const u32 hpd_spt[HPD_NUM_PINS] = {
  68. [HPD_PORT_A] = SDE_PORTA_HOTPLUG_SPT,
  69. [HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
  70. [HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
  71. [HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT,
  72. [HPD_PORT_E] = SDE_PORTE_HOTPLUG_SPT
  73. };
  74. static const u32 hpd_mask_i915[HPD_NUM_PINS] = {
  75. [HPD_CRT] = CRT_HOTPLUG_INT_EN,
  76. [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_EN,
  77. [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_EN,
  78. [HPD_PORT_B] = PORTB_HOTPLUG_INT_EN,
  79. [HPD_PORT_C] = PORTC_HOTPLUG_INT_EN,
  80. [HPD_PORT_D] = PORTD_HOTPLUG_INT_EN
  81. };
  82. static const u32 hpd_status_g4x[HPD_NUM_PINS] = {
  83. [HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
  84. [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_G4X,
  85. [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_G4X,
  86. [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
  87. [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
  88. [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
  89. };
  90. static const u32 hpd_status_i915[HPD_NUM_PINS] = {
  91. [HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
  92. [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I915,
  93. [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I915,
  94. [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
  95. [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
  96. [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
  97. };
  98. /* BXT hpd list */
  99. static const u32 hpd_bxt[HPD_NUM_PINS] = {
  100. [HPD_PORT_A] = BXT_DE_PORT_HP_DDIA,
  101. [HPD_PORT_B] = BXT_DE_PORT_HP_DDIB,
  102. [HPD_PORT_C] = BXT_DE_PORT_HP_DDIC
  103. };
  104. /* IIR can theoretically queue up two events. Be paranoid. */
  105. #define GEN8_IRQ_RESET_NDX(type, which) do { \
  106. I915_WRITE(GEN8_##type##_IMR(which), 0xffffffff); \
  107. POSTING_READ(GEN8_##type##_IMR(which)); \
  108. I915_WRITE(GEN8_##type##_IER(which), 0); \
  109. I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
  110. POSTING_READ(GEN8_##type##_IIR(which)); \
  111. I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
  112. POSTING_READ(GEN8_##type##_IIR(which)); \
  113. } while (0)
  114. #define GEN5_IRQ_RESET(type) do { \
  115. I915_WRITE(type##IMR, 0xffffffff); \
  116. POSTING_READ(type##IMR); \
  117. I915_WRITE(type##IER, 0); \
  118. I915_WRITE(type##IIR, 0xffffffff); \
  119. POSTING_READ(type##IIR); \
  120. I915_WRITE(type##IIR, 0xffffffff); \
  121. POSTING_READ(type##IIR); \
  122. } while (0)
  123. /*
  124. * We should clear IMR at preinstall/uninstall, and just check at postinstall.
  125. */
  126. static void gen5_assert_iir_is_zero(struct drm_i915_private *dev_priv,
  127. i915_reg_t reg)
  128. {
  129. u32 val = I915_READ(reg);
  130. if (val == 0)
  131. return;
  132. WARN(1, "Interrupt register 0x%x is not zero: 0x%08x\n",
  133. i915_mmio_reg_offset(reg), val);
  134. I915_WRITE(reg, 0xffffffff);
  135. POSTING_READ(reg);
  136. I915_WRITE(reg, 0xffffffff);
  137. POSTING_READ(reg);
  138. }
  139. #define GEN8_IRQ_INIT_NDX(type, which, imr_val, ier_val) do { \
  140. gen5_assert_iir_is_zero(dev_priv, GEN8_##type##_IIR(which)); \
  141. I915_WRITE(GEN8_##type##_IER(which), (ier_val)); \
  142. I915_WRITE(GEN8_##type##_IMR(which), (imr_val)); \
  143. POSTING_READ(GEN8_##type##_IMR(which)); \
  144. } while (0)
  145. #define GEN5_IRQ_INIT(type, imr_val, ier_val) do { \
  146. gen5_assert_iir_is_zero(dev_priv, type##IIR); \
  147. I915_WRITE(type##IER, (ier_val)); \
  148. I915_WRITE(type##IMR, (imr_val)); \
  149. POSTING_READ(type##IMR); \
  150. } while (0)
  151. static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir);
  152. /* For display hotplug interrupt */
  153. static inline void
  154. i915_hotplug_interrupt_update_locked(struct drm_i915_private *dev_priv,
  155. uint32_t mask,
  156. uint32_t bits)
  157. {
  158. uint32_t val;
  159. assert_spin_locked(&dev_priv->irq_lock);
  160. WARN_ON(bits & ~mask);
  161. val = I915_READ(PORT_HOTPLUG_EN);
  162. val &= ~mask;
  163. val |= bits;
  164. I915_WRITE(PORT_HOTPLUG_EN, val);
  165. }
  166. /**
  167. * i915_hotplug_interrupt_update - update hotplug interrupt enable
  168. * @dev_priv: driver private
  169. * @mask: bits to update
  170. * @bits: bits to enable
  171. * NOTE: the HPD enable bits are modified both inside and outside
  172. * of an interrupt context. To avoid that read-modify-write cycles
  173. * interfer, these bits are protected by a spinlock. Since this
  174. * function is usually not called from a context where the lock is
  175. * held already, this function acquires the lock itself. A non-locking
  176. * version is also available.
  177. */
  178. void i915_hotplug_interrupt_update(struct drm_i915_private *dev_priv,
  179. uint32_t mask,
  180. uint32_t bits)
  181. {
  182. spin_lock_irq(&dev_priv->irq_lock);
  183. i915_hotplug_interrupt_update_locked(dev_priv, mask, bits);
  184. spin_unlock_irq(&dev_priv->irq_lock);
  185. }
  186. /**
  187. * ilk_update_display_irq - update DEIMR
  188. * @dev_priv: driver private
  189. * @interrupt_mask: mask of interrupt bits to update
  190. * @enabled_irq_mask: mask of interrupt bits to enable
  191. */
  192. void ilk_update_display_irq(struct drm_i915_private *dev_priv,
  193. uint32_t interrupt_mask,
  194. uint32_t enabled_irq_mask)
  195. {
  196. uint32_t new_val;
  197. assert_spin_locked(&dev_priv->irq_lock);
  198. WARN_ON(enabled_irq_mask & ~interrupt_mask);
  199. if (WARN_ON(!intel_irqs_enabled(dev_priv)))
  200. return;
  201. new_val = dev_priv->irq_mask;
  202. new_val &= ~interrupt_mask;
  203. new_val |= (~enabled_irq_mask & interrupt_mask);
  204. if (new_val != dev_priv->irq_mask) {
  205. dev_priv->irq_mask = new_val;
  206. I915_WRITE(DEIMR, dev_priv->irq_mask);
  207. POSTING_READ(DEIMR);
  208. }
  209. }
  210. /**
  211. * ilk_update_gt_irq - update GTIMR
  212. * @dev_priv: driver private
  213. * @interrupt_mask: mask of interrupt bits to update
  214. * @enabled_irq_mask: mask of interrupt bits to enable
  215. */
  216. static void ilk_update_gt_irq(struct drm_i915_private *dev_priv,
  217. uint32_t interrupt_mask,
  218. uint32_t enabled_irq_mask)
  219. {
  220. assert_spin_locked(&dev_priv->irq_lock);
  221. WARN_ON(enabled_irq_mask & ~interrupt_mask);
  222. if (WARN_ON(!intel_irqs_enabled(dev_priv)))
  223. return;
  224. dev_priv->gt_irq_mask &= ~interrupt_mask;
  225. dev_priv->gt_irq_mask |= (~enabled_irq_mask & interrupt_mask);
  226. I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
  227. }
  228. void gen5_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
  229. {
  230. ilk_update_gt_irq(dev_priv, mask, mask);
  231. POSTING_READ_FW(GTIMR);
  232. }
  233. void gen5_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
  234. {
  235. ilk_update_gt_irq(dev_priv, mask, 0);
  236. }
  237. static i915_reg_t gen6_pm_iir(struct drm_i915_private *dev_priv)
  238. {
  239. return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IIR(2) : GEN6_PMIIR;
  240. }
  241. static i915_reg_t gen6_pm_imr(struct drm_i915_private *dev_priv)
  242. {
  243. return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IMR(2) : GEN6_PMIMR;
  244. }
  245. static i915_reg_t gen6_pm_ier(struct drm_i915_private *dev_priv)
  246. {
  247. return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IER(2) : GEN6_PMIER;
  248. }
  249. /**
  250. * snb_update_pm_irq - update GEN6_PMIMR
  251. * @dev_priv: driver private
  252. * @interrupt_mask: mask of interrupt bits to update
  253. * @enabled_irq_mask: mask of interrupt bits to enable
  254. */
  255. static void snb_update_pm_irq(struct drm_i915_private *dev_priv,
  256. uint32_t interrupt_mask,
  257. uint32_t enabled_irq_mask)
  258. {
  259. uint32_t new_val;
  260. WARN_ON(enabled_irq_mask & ~interrupt_mask);
  261. assert_spin_locked(&dev_priv->irq_lock);
  262. new_val = dev_priv->pm_irq_mask;
  263. new_val &= ~interrupt_mask;
  264. new_val |= (~enabled_irq_mask & interrupt_mask);
  265. if (new_val != dev_priv->pm_irq_mask) {
  266. dev_priv->pm_irq_mask = new_val;
  267. I915_WRITE(gen6_pm_imr(dev_priv), dev_priv->pm_irq_mask);
  268. POSTING_READ(gen6_pm_imr(dev_priv));
  269. }
  270. }
  271. void gen6_enable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
  272. {
  273. if (WARN_ON(!intel_irqs_enabled(dev_priv)))
  274. return;
  275. snb_update_pm_irq(dev_priv, mask, mask);
  276. }
  277. static void __gen6_disable_pm_irq(struct drm_i915_private *dev_priv,
  278. uint32_t mask)
  279. {
  280. snb_update_pm_irq(dev_priv, mask, 0);
  281. }
  282. void gen6_disable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
  283. {
  284. if (WARN_ON(!intel_irqs_enabled(dev_priv)))
  285. return;
  286. __gen6_disable_pm_irq(dev_priv, mask);
  287. }
  288. void gen6_reset_rps_interrupts(struct drm_i915_private *dev_priv)
  289. {
  290. i915_reg_t reg = gen6_pm_iir(dev_priv);
  291. spin_lock_irq(&dev_priv->irq_lock);
  292. I915_WRITE(reg, dev_priv->pm_rps_events);
  293. I915_WRITE(reg, dev_priv->pm_rps_events);
  294. POSTING_READ(reg);
  295. dev_priv->rps.pm_iir = 0;
  296. spin_unlock_irq(&dev_priv->irq_lock);
  297. }
  298. void gen6_enable_rps_interrupts(struct drm_i915_private *dev_priv)
  299. {
  300. spin_lock_irq(&dev_priv->irq_lock);
  301. WARN_ON_ONCE(dev_priv->rps.pm_iir);
  302. WARN_ON_ONCE(I915_READ(gen6_pm_iir(dev_priv)) & dev_priv->pm_rps_events);
  303. dev_priv->rps.interrupts_enabled = true;
  304. I915_WRITE(gen6_pm_ier(dev_priv), I915_READ(gen6_pm_ier(dev_priv)) |
  305. dev_priv->pm_rps_events);
  306. gen6_enable_pm_irq(dev_priv, dev_priv->pm_rps_events);
  307. spin_unlock_irq(&dev_priv->irq_lock);
  308. }
  309. u32 gen6_sanitize_rps_pm_mask(struct drm_i915_private *dev_priv, u32 mask)
  310. {
  311. return (mask & ~dev_priv->rps.pm_intr_keep);
  312. }
  313. void gen6_disable_rps_interrupts(struct drm_i915_private *dev_priv)
  314. {
  315. spin_lock_irq(&dev_priv->irq_lock);
  316. dev_priv->rps.interrupts_enabled = false;
  317. I915_WRITE(GEN6_PMINTRMSK, gen6_sanitize_rps_pm_mask(dev_priv, ~0u));
  318. __gen6_disable_pm_irq(dev_priv, dev_priv->pm_rps_events);
  319. I915_WRITE(gen6_pm_ier(dev_priv), I915_READ(gen6_pm_ier(dev_priv)) &
  320. ~dev_priv->pm_rps_events);
  321. spin_unlock_irq(&dev_priv->irq_lock);
  322. synchronize_irq(dev_priv->drm.irq);
  323. /* Now that we will not be generating any more work, flush any
  324. * outsanding tasks. As we are called on the RPS idle path,
  325. * we will reset the GPU to minimum frequencies, so the current
  326. * state of the worker can be discarded.
  327. */
  328. cancel_work_sync(&dev_priv->rps.work);
  329. gen6_reset_rps_interrupts(dev_priv);
  330. }
  331. /**
  332. * bdw_update_port_irq - update DE port interrupt
  333. * @dev_priv: driver private
  334. * @interrupt_mask: mask of interrupt bits to update
  335. * @enabled_irq_mask: mask of interrupt bits to enable
  336. */
  337. static void bdw_update_port_irq(struct drm_i915_private *dev_priv,
  338. uint32_t interrupt_mask,
  339. uint32_t enabled_irq_mask)
  340. {
  341. uint32_t new_val;
  342. uint32_t old_val;
  343. assert_spin_locked(&dev_priv->irq_lock);
  344. WARN_ON(enabled_irq_mask & ~interrupt_mask);
  345. if (WARN_ON(!intel_irqs_enabled(dev_priv)))
  346. return;
  347. old_val = I915_READ(GEN8_DE_PORT_IMR);
  348. new_val = old_val;
  349. new_val &= ~interrupt_mask;
  350. new_val |= (~enabled_irq_mask & interrupt_mask);
  351. if (new_val != old_val) {
  352. I915_WRITE(GEN8_DE_PORT_IMR, new_val);
  353. POSTING_READ(GEN8_DE_PORT_IMR);
  354. }
  355. }
  356. /**
  357. * bdw_update_pipe_irq - update DE pipe interrupt
  358. * @dev_priv: driver private
  359. * @pipe: pipe whose interrupt to update
  360. * @interrupt_mask: mask of interrupt bits to update
  361. * @enabled_irq_mask: mask of interrupt bits to enable
  362. */
  363. void bdw_update_pipe_irq(struct drm_i915_private *dev_priv,
  364. enum pipe pipe,
  365. uint32_t interrupt_mask,
  366. uint32_t enabled_irq_mask)
  367. {
  368. uint32_t new_val;
  369. assert_spin_locked(&dev_priv->irq_lock);
  370. WARN_ON(enabled_irq_mask & ~interrupt_mask);
  371. if (WARN_ON(!intel_irqs_enabled(dev_priv)))
  372. return;
  373. new_val = dev_priv->de_irq_mask[pipe];
  374. new_val &= ~interrupt_mask;
  375. new_val |= (~enabled_irq_mask & interrupt_mask);
  376. if (new_val != dev_priv->de_irq_mask[pipe]) {
  377. dev_priv->de_irq_mask[pipe] = new_val;
  378. I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
  379. POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
  380. }
  381. }
  382. /**
  383. * ibx_display_interrupt_update - update SDEIMR
  384. * @dev_priv: driver private
  385. * @interrupt_mask: mask of interrupt bits to update
  386. * @enabled_irq_mask: mask of interrupt bits to enable
  387. */
  388. void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
  389. uint32_t interrupt_mask,
  390. uint32_t enabled_irq_mask)
  391. {
  392. uint32_t sdeimr = I915_READ(SDEIMR);
  393. sdeimr &= ~interrupt_mask;
  394. sdeimr |= (~enabled_irq_mask & interrupt_mask);
  395. WARN_ON(enabled_irq_mask & ~interrupt_mask);
  396. assert_spin_locked(&dev_priv->irq_lock);
  397. if (WARN_ON(!intel_irqs_enabled(dev_priv)))
  398. return;
  399. I915_WRITE(SDEIMR, sdeimr);
  400. POSTING_READ(SDEIMR);
  401. }
  402. static void
  403. __i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
  404. u32 enable_mask, u32 status_mask)
  405. {
  406. i915_reg_t reg = PIPESTAT(pipe);
  407. u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK;
  408. assert_spin_locked(&dev_priv->irq_lock);
  409. WARN_ON(!intel_irqs_enabled(dev_priv));
  410. if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
  411. status_mask & ~PIPESTAT_INT_STATUS_MASK,
  412. "pipe %c: enable_mask=0x%x, status_mask=0x%x\n",
  413. pipe_name(pipe), enable_mask, status_mask))
  414. return;
  415. if ((pipestat & enable_mask) == enable_mask)
  416. return;
  417. dev_priv->pipestat_irq_mask[pipe] |= status_mask;
  418. /* Enable the interrupt, clear any pending status */
  419. pipestat |= enable_mask | status_mask;
  420. I915_WRITE(reg, pipestat);
  421. POSTING_READ(reg);
  422. }
  423. static void
  424. __i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
  425. u32 enable_mask, u32 status_mask)
  426. {
  427. i915_reg_t reg = PIPESTAT(pipe);
  428. u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK;
  429. assert_spin_locked(&dev_priv->irq_lock);
  430. WARN_ON(!intel_irqs_enabled(dev_priv));
  431. if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
  432. status_mask & ~PIPESTAT_INT_STATUS_MASK,
  433. "pipe %c: enable_mask=0x%x, status_mask=0x%x\n",
  434. pipe_name(pipe), enable_mask, status_mask))
  435. return;
  436. if ((pipestat & enable_mask) == 0)
  437. return;
  438. dev_priv->pipestat_irq_mask[pipe] &= ~status_mask;
  439. pipestat &= ~enable_mask;
  440. I915_WRITE(reg, pipestat);
  441. POSTING_READ(reg);
  442. }
  443. static u32 vlv_get_pipestat_enable_mask(struct drm_device *dev, u32 status_mask)
  444. {
  445. u32 enable_mask = status_mask << 16;
  446. /*
  447. * On pipe A we don't support the PSR interrupt yet,
  448. * on pipe B and C the same bit MBZ.
  449. */
  450. if (WARN_ON_ONCE(status_mask & PIPE_A_PSR_STATUS_VLV))
  451. return 0;
  452. /*
  453. * On pipe B and C we don't support the PSR interrupt yet, on pipe
  454. * A the same bit is for perf counters which we don't use either.
  455. */
  456. if (WARN_ON_ONCE(status_mask & PIPE_B_PSR_STATUS_VLV))
  457. return 0;
  458. enable_mask &= ~(PIPE_FIFO_UNDERRUN_STATUS |
  459. SPRITE0_FLIP_DONE_INT_EN_VLV |
  460. SPRITE1_FLIP_DONE_INT_EN_VLV);
  461. if (status_mask & SPRITE0_FLIP_DONE_INT_STATUS_VLV)
  462. enable_mask |= SPRITE0_FLIP_DONE_INT_EN_VLV;
  463. if (status_mask & SPRITE1_FLIP_DONE_INT_STATUS_VLV)
  464. enable_mask |= SPRITE1_FLIP_DONE_INT_EN_VLV;
  465. return enable_mask;
  466. }
  467. void
  468. i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
  469. u32 status_mask)
  470. {
  471. u32 enable_mask;
  472. if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
  473. enable_mask = vlv_get_pipestat_enable_mask(&dev_priv->drm,
  474. status_mask);
  475. else
  476. enable_mask = status_mask << 16;
  477. __i915_enable_pipestat(dev_priv, pipe, enable_mask, status_mask);
  478. }
  479. void
  480. i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
  481. u32 status_mask)
  482. {
  483. u32 enable_mask;
  484. if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
  485. enable_mask = vlv_get_pipestat_enable_mask(&dev_priv->drm,
  486. status_mask);
  487. else
  488. enable_mask = status_mask << 16;
  489. __i915_disable_pipestat(dev_priv, pipe, enable_mask, status_mask);
  490. }
  491. /**
  492. * i915_enable_asle_pipestat - enable ASLE pipestat for OpRegion
  493. * @dev_priv: i915 device private
  494. */
  495. static void i915_enable_asle_pipestat(struct drm_i915_private *dev_priv)
  496. {
  497. if (!dev_priv->opregion.asle || !IS_MOBILE(dev_priv))
  498. return;
  499. spin_lock_irq(&dev_priv->irq_lock);
  500. i915_enable_pipestat(dev_priv, PIPE_B, PIPE_LEGACY_BLC_EVENT_STATUS);
  501. if (INTEL_GEN(dev_priv) >= 4)
  502. i915_enable_pipestat(dev_priv, PIPE_A,
  503. PIPE_LEGACY_BLC_EVENT_STATUS);
  504. spin_unlock_irq(&dev_priv->irq_lock);
  505. }
  506. /*
  507. * This timing diagram depicts the video signal in and
  508. * around the vertical blanking period.
  509. *
  510. * Assumptions about the fictitious mode used in this example:
  511. * vblank_start >= 3
  512. * vsync_start = vblank_start + 1
  513. * vsync_end = vblank_start + 2
  514. * vtotal = vblank_start + 3
  515. *
  516. * start of vblank:
  517. * latch double buffered registers
  518. * increment frame counter (ctg+)
  519. * generate start of vblank interrupt (gen4+)
  520. * |
  521. * | frame start:
  522. * | generate frame start interrupt (aka. vblank interrupt) (gmch)
  523. * | may be shifted forward 1-3 extra lines via PIPECONF
  524. * | |
  525. * | | start of vsync:
  526. * | | generate vsync interrupt
  527. * | | |
  528. * ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx
  529. * . \hs/ . \hs/ \hs/ \hs/ . \hs/
  530. * ----va---> <-----------------vb--------------------> <--------va-------------
  531. * | | <----vs-----> |
  532. * -vbs-----> <---vbs+1---> <---vbs+2---> <-----0-----> <-----1-----> <-----2--- (scanline counter gen2)
  533. * -vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2---> <-----0--- (scanline counter gen3+)
  534. * -vbs-2---> <---vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2- (scanline counter hsw+ hdmi)
  535. * | | |
  536. * last visible pixel first visible pixel
  537. * | increment frame counter (gen3/4)
  538. * pixel counter = vblank_start * htotal pixel counter = 0 (gen3/4)
  539. *
  540. * x = horizontal active
  541. * _ = horizontal blanking
  542. * hs = horizontal sync
  543. * va = vertical active
  544. * vb = vertical blanking
  545. * vs = vertical sync
  546. * vbs = vblank_start (number)
  547. *
  548. * Summary:
  549. * - most events happen at the start of horizontal sync
  550. * - frame start happens at the start of horizontal blank, 1-4 lines
  551. * (depending on PIPECONF settings) after the start of vblank
  552. * - gen3/4 pixel and frame counter are synchronized with the start
  553. * of horizontal active on the first line of vertical active
  554. */
  555. /* Called from drm generic code, passed a 'crtc', which
  556. * we use as a pipe index
  557. */
  558. static u32 i915_get_vblank_counter(struct drm_device *dev, unsigned int pipe)
  559. {
  560. struct drm_i915_private *dev_priv = to_i915(dev);
  561. i915_reg_t high_frame, low_frame;
  562. u32 high1, high2, low, pixel, vbl_start, hsync_start, htotal;
  563. struct intel_crtc *intel_crtc =
  564. to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
  565. const struct drm_display_mode *mode = &intel_crtc->base.hwmode;
  566. htotal = mode->crtc_htotal;
  567. hsync_start = mode->crtc_hsync_start;
  568. vbl_start = mode->crtc_vblank_start;
  569. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  570. vbl_start = DIV_ROUND_UP(vbl_start, 2);
  571. /* Convert to pixel count */
  572. vbl_start *= htotal;
  573. /* Start of vblank event occurs at start of hsync */
  574. vbl_start -= htotal - hsync_start;
  575. high_frame = PIPEFRAME(pipe);
  576. low_frame = PIPEFRAMEPIXEL(pipe);
  577. /*
  578. * High & low register fields aren't synchronized, so make sure
  579. * we get a low value that's stable across two reads of the high
  580. * register.
  581. */
  582. do {
  583. high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
  584. low = I915_READ(low_frame);
  585. high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
  586. } while (high1 != high2);
  587. high1 >>= PIPE_FRAME_HIGH_SHIFT;
  588. pixel = low & PIPE_PIXEL_MASK;
  589. low >>= PIPE_FRAME_LOW_SHIFT;
  590. /*
  591. * The frame counter increments at beginning of active.
  592. * Cook up a vblank counter by also checking the pixel
  593. * counter against vblank start.
  594. */
  595. return (((high1 << 8) | low) + (pixel >= vbl_start)) & 0xffffff;
  596. }
  597. static u32 g4x_get_vblank_counter(struct drm_device *dev, unsigned int pipe)
  598. {
  599. struct drm_i915_private *dev_priv = to_i915(dev);
  600. return I915_READ(PIPE_FRMCOUNT_G4X(pipe));
  601. }
  602. /* I915_READ_FW, only for fast reads of display block, no need for forcewake etc. */
  603. static int __intel_get_crtc_scanline(struct intel_crtc *crtc)
  604. {
  605. struct drm_device *dev = crtc->base.dev;
  606. struct drm_i915_private *dev_priv = to_i915(dev);
  607. const struct drm_display_mode *mode = &crtc->base.hwmode;
  608. enum pipe pipe = crtc->pipe;
  609. int position, vtotal;
  610. vtotal = mode->crtc_vtotal;
  611. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  612. vtotal /= 2;
  613. if (IS_GEN2(dev_priv))
  614. position = I915_READ_FW(PIPEDSL(pipe)) & DSL_LINEMASK_GEN2;
  615. else
  616. position = I915_READ_FW(PIPEDSL(pipe)) & DSL_LINEMASK_GEN3;
  617. /*
  618. * On HSW, the DSL reg (0x70000) appears to return 0 if we
  619. * read it just before the start of vblank. So try it again
  620. * so we don't accidentally end up spanning a vblank frame
  621. * increment, causing the pipe_update_end() code to squak at us.
  622. *
  623. * The nature of this problem means we can't simply check the ISR
  624. * bit and return the vblank start value; nor can we use the scanline
  625. * debug register in the transcoder as it appears to have the same
  626. * problem. We may need to extend this to include other platforms,
  627. * but so far testing only shows the problem on HSW.
  628. */
  629. if (HAS_DDI(dev_priv) && !position) {
  630. int i, temp;
  631. for (i = 0; i < 100; i++) {
  632. udelay(1);
  633. temp = __raw_i915_read32(dev_priv, PIPEDSL(pipe)) &
  634. DSL_LINEMASK_GEN3;
  635. if (temp != position) {
  636. position = temp;
  637. break;
  638. }
  639. }
  640. }
  641. /*
  642. * See update_scanline_offset() for the details on the
  643. * scanline_offset adjustment.
  644. */
  645. return (position + crtc->scanline_offset) % vtotal;
  646. }
  647. static int i915_get_crtc_scanoutpos(struct drm_device *dev, unsigned int pipe,
  648. unsigned int flags, int *vpos, int *hpos,
  649. ktime_t *stime, ktime_t *etime,
  650. const struct drm_display_mode *mode)
  651. {
  652. struct drm_i915_private *dev_priv = to_i915(dev);
  653. struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
  654. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  655. int position;
  656. int vbl_start, vbl_end, hsync_start, htotal, vtotal;
  657. bool in_vbl = true;
  658. int ret = 0;
  659. unsigned long irqflags;
  660. if (WARN_ON(!mode->crtc_clock)) {
  661. DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled "
  662. "pipe %c\n", pipe_name(pipe));
  663. return 0;
  664. }
  665. htotal = mode->crtc_htotal;
  666. hsync_start = mode->crtc_hsync_start;
  667. vtotal = mode->crtc_vtotal;
  668. vbl_start = mode->crtc_vblank_start;
  669. vbl_end = mode->crtc_vblank_end;
  670. if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
  671. vbl_start = DIV_ROUND_UP(vbl_start, 2);
  672. vbl_end /= 2;
  673. vtotal /= 2;
  674. }
  675. ret |= DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE;
  676. /*
  677. * Lock uncore.lock, as we will do multiple timing critical raw
  678. * register reads, potentially with preemption disabled, so the
  679. * following code must not block on uncore.lock.
  680. */
  681. spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
  682. /* preempt_disable_rt() should go right here in PREEMPT_RT patchset. */
  683. /* Get optional system timestamp before query. */
  684. if (stime)
  685. *stime = ktime_get();
  686. if (IS_GEN2(dev_priv) || IS_G4X(dev_priv) || INTEL_GEN(dev_priv) >= 5) {
  687. /* No obvious pixelcount register. Only query vertical
  688. * scanout position from Display scan line register.
  689. */
  690. position = __intel_get_crtc_scanline(intel_crtc);
  691. } else {
  692. /* Have access to pixelcount since start of frame.
  693. * We can split this into vertical and horizontal
  694. * scanout position.
  695. */
  696. position = (I915_READ_FW(PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT;
  697. /* convert to pixel counts */
  698. vbl_start *= htotal;
  699. vbl_end *= htotal;
  700. vtotal *= htotal;
  701. /*
  702. * In interlaced modes, the pixel counter counts all pixels,
  703. * so one field will have htotal more pixels. In order to avoid
  704. * the reported position from jumping backwards when the pixel
  705. * counter is beyond the length of the shorter field, just
  706. * clamp the position the length of the shorter field. This
  707. * matches how the scanline counter based position works since
  708. * the scanline counter doesn't count the two half lines.
  709. */
  710. if (position >= vtotal)
  711. position = vtotal - 1;
  712. /*
  713. * Start of vblank interrupt is triggered at start of hsync,
  714. * just prior to the first active line of vblank. However we
  715. * consider lines to start at the leading edge of horizontal
  716. * active. So, should we get here before we've crossed into
  717. * the horizontal active of the first line in vblank, we would
  718. * not set the DRM_SCANOUTPOS_INVBL flag. In order to fix that,
  719. * always add htotal-hsync_start to the current pixel position.
  720. */
  721. position = (position + htotal - hsync_start) % vtotal;
  722. }
  723. /* Get optional system timestamp after query. */
  724. if (etime)
  725. *etime = ktime_get();
  726. /* preempt_enable_rt() should go right here in PREEMPT_RT patchset. */
  727. spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
  728. in_vbl = position >= vbl_start && position < vbl_end;
  729. /*
  730. * While in vblank, position will be negative
  731. * counting up towards 0 at vbl_end. And outside
  732. * vblank, position will be positive counting
  733. * up since vbl_end.
  734. */
  735. if (position >= vbl_start)
  736. position -= vbl_end;
  737. else
  738. position += vtotal - vbl_end;
  739. if (IS_GEN2(dev_priv) || IS_G4X(dev_priv) || INTEL_GEN(dev_priv) >= 5) {
  740. *vpos = position;
  741. *hpos = 0;
  742. } else {
  743. *vpos = position / htotal;
  744. *hpos = position - (*vpos * htotal);
  745. }
  746. /* In vblank? */
  747. if (in_vbl)
  748. ret |= DRM_SCANOUTPOS_IN_VBLANK;
  749. return ret;
  750. }
  751. int intel_get_crtc_scanline(struct intel_crtc *crtc)
  752. {
  753. struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
  754. unsigned long irqflags;
  755. int position;
  756. spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
  757. position = __intel_get_crtc_scanline(crtc);
  758. spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
  759. return position;
  760. }
  761. static int i915_get_vblank_timestamp(struct drm_device *dev, unsigned int pipe,
  762. int *max_error,
  763. struct timeval *vblank_time,
  764. unsigned flags)
  765. {
  766. struct drm_crtc *crtc;
  767. if (pipe >= INTEL_INFO(dev)->num_pipes) {
  768. DRM_ERROR("Invalid crtc %u\n", pipe);
  769. return -EINVAL;
  770. }
  771. /* Get drm_crtc to timestamp: */
  772. crtc = intel_get_crtc_for_pipe(dev, pipe);
  773. if (crtc == NULL) {
  774. DRM_ERROR("Invalid crtc %u\n", pipe);
  775. return -EINVAL;
  776. }
  777. if (!crtc->hwmode.crtc_clock) {
  778. DRM_DEBUG_KMS("crtc %u is disabled\n", pipe);
  779. return -EBUSY;
  780. }
  781. /* Helper routine in DRM core does all the work: */
  782. return drm_calc_vbltimestamp_from_scanoutpos(dev, pipe, max_error,
  783. vblank_time, flags,
  784. &crtc->hwmode);
  785. }
  786. static void ironlake_rps_change_irq_handler(struct drm_i915_private *dev_priv)
  787. {
  788. u32 busy_up, busy_down, max_avg, min_avg;
  789. u8 new_delay;
  790. spin_lock(&mchdev_lock);
  791. I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS));
  792. new_delay = dev_priv->ips.cur_delay;
  793. I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG);
  794. busy_up = I915_READ(RCPREVBSYTUPAVG);
  795. busy_down = I915_READ(RCPREVBSYTDNAVG);
  796. max_avg = I915_READ(RCBMAXAVG);
  797. min_avg = I915_READ(RCBMINAVG);
  798. /* Handle RCS change request from hw */
  799. if (busy_up > max_avg) {
  800. if (dev_priv->ips.cur_delay != dev_priv->ips.max_delay)
  801. new_delay = dev_priv->ips.cur_delay - 1;
  802. if (new_delay < dev_priv->ips.max_delay)
  803. new_delay = dev_priv->ips.max_delay;
  804. } else if (busy_down < min_avg) {
  805. if (dev_priv->ips.cur_delay != dev_priv->ips.min_delay)
  806. new_delay = dev_priv->ips.cur_delay + 1;
  807. if (new_delay > dev_priv->ips.min_delay)
  808. new_delay = dev_priv->ips.min_delay;
  809. }
  810. if (ironlake_set_drps(dev_priv, new_delay))
  811. dev_priv->ips.cur_delay = new_delay;
  812. spin_unlock(&mchdev_lock);
  813. return;
  814. }
  815. static void notify_ring(struct intel_engine_cs *engine)
  816. {
  817. smp_store_mb(engine->breadcrumbs.irq_posted, true);
  818. if (intel_engine_wakeup(engine))
  819. trace_i915_gem_request_notify(engine);
  820. }
  821. static void vlv_c0_read(struct drm_i915_private *dev_priv,
  822. struct intel_rps_ei *ei)
  823. {
  824. ei->cz_clock = vlv_punit_read(dev_priv, PUNIT_REG_CZ_TIMESTAMP);
  825. ei->render_c0 = I915_READ(VLV_RENDER_C0_COUNT);
  826. ei->media_c0 = I915_READ(VLV_MEDIA_C0_COUNT);
  827. }
  828. static bool vlv_c0_above(struct drm_i915_private *dev_priv,
  829. const struct intel_rps_ei *old,
  830. const struct intel_rps_ei *now,
  831. int threshold)
  832. {
  833. u64 time, c0;
  834. unsigned int mul = 100;
  835. if (old->cz_clock == 0)
  836. return false;
  837. if (I915_READ(VLV_COUNTER_CONTROL) & VLV_COUNT_RANGE_HIGH)
  838. mul <<= 8;
  839. time = now->cz_clock - old->cz_clock;
  840. time *= threshold * dev_priv->czclk_freq;
  841. /* Workload can be split between render + media, e.g. SwapBuffers
  842. * being blitted in X after being rendered in mesa. To account for
  843. * this we need to combine both engines into our activity counter.
  844. */
  845. c0 = now->render_c0 - old->render_c0;
  846. c0 += now->media_c0 - old->media_c0;
  847. c0 *= mul * VLV_CZ_CLOCK_TO_MILLI_SEC;
  848. return c0 >= time;
  849. }
  850. void gen6_rps_reset_ei(struct drm_i915_private *dev_priv)
  851. {
  852. vlv_c0_read(dev_priv, &dev_priv->rps.down_ei);
  853. dev_priv->rps.up_ei = dev_priv->rps.down_ei;
  854. }
  855. static u32 vlv_wa_c0_ei(struct drm_i915_private *dev_priv, u32 pm_iir)
  856. {
  857. struct intel_rps_ei now;
  858. u32 events = 0;
  859. if ((pm_iir & (GEN6_PM_RP_DOWN_EI_EXPIRED | GEN6_PM_RP_UP_EI_EXPIRED)) == 0)
  860. return 0;
  861. vlv_c0_read(dev_priv, &now);
  862. if (now.cz_clock == 0)
  863. return 0;
  864. if (pm_iir & GEN6_PM_RP_DOWN_EI_EXPIRED) {
  865. if (!vlv_c0_above(dev_priv,
  866. &dev_priv->rps.down_ei, &now,
  867. dev_priv->rps.down_threshold))
  868. events |= GEN6_PM_RP_DOWN_THRESHOLD;
  869. dev_priv->rps.down_ei = now;
  870. }
  871. if (pm_iir & GEN6_PM_RP_UP_EI_EXPIRED) {
  872. if (vlv_c0_above(dev_priv,
  873. &dev_priv->rps.up_ei, &now,
  874. dev_priv->rps.up_threshold))
  875. events |= GEN6_PM_RP_UP_THRESHOLD;
  876. dev_priv->rps.up_ei = now;
  877. }
  878. return events;
  879. }
  880. static bool any_waiters(struct drm_i915_private *dev_priv)
  881. {
  882. struct intel_engine_cs *engine;
  883. for_each_engine(engine, dev_priv)
  884. if (intel_engine_has_waiter(engine))
  885. return true;
  886. return false;
  887. }
  888. static void gen6_pm_rps_work(struct work_struct *work)
  889. {
  890. struct drm_i915_private *dev_priv =
  891. container_of(work, struct drm_i915_private, rps.work);
  892. bool client_boost;
  893. int new_delay, adj, min, max;
  894. u32 pm_iir;
  895. spin_lock_irq(&dev_priv->irq_lock);
  896. /* Speed up work cancelation during disabling rps interrupts. */
  897. if (!dev_priv->rps.interrupts_enabled) {
  898. spin_unlock_irq(&dev_priv->irq_lock);
  899. return;
  900. }
  901. pm_iir = dev_priv->rps.pm_iir;
  902. dev_priv->rps.pm_iir = 0;
  903. /* Make sure not to corrupt PMIMR state used by ringbuffer on GEN6 */
  904. gen6_enable_pm_irq(dev_priv, dev_priv->pm_rps_events);
  905. client_boost = dev_priv->rps.client_boost;
  906. dev_priv->rps.client_boost = false;
  907. spin_unlock_irq(&dev_priv->irq_lock);
  908. /* Make sure we didn't queue anything we're not going to process. */
  909. WARN_ON(pm_iir & ~dev_priv->pm_rps_events);
  910. if ((pm_iir & dev_priv->pm_rps_events) == 0 && !client_boost)
  911. return;
  912. mutex_lock(&dev_priv->rps.hw_lock);
  913. pm_iir |= vlv_wa_c0_ei(dev_priv, pm_iir);
  914. adj = dev_priv->rps.last_adj;
  915. new_delay = dev_priv->rps.cur_freq;
  916. min = dev_priv->rps.min_freq_softlimit;
  917. max = dev_priv->rps.max_freq_softlimit;
  918. if (client_boost || any_waiters(dev_priv))
  919. max = dev_priv->rps.max_freq;
  920. if (client_boost && new_delay < dev_priv->rps.boost_freq) {
  921. new_delay = dev_priv->rps.boost_freq;
  922. adj = 0;
  923. } else if (pm_iir & GEN6_PM_RP_UP_THRESHOLD) {
  924. if (adj > 0)
  925. adj *= 2;
  926. else /* CHV needs even encode values */
  927. adj = IS_CHERRYVIEW(dev_priv) ? 2 : 1;
  928. /*
  929. * For better performance, jump directly
  930. * to RPe if we're below it.
  931. */
  932. if (new_delay < dev_priv->rps.efficient_freq - adj) {
  933. new_delay = dev_priv->rps.efficient_freq;
  934. adj = 0;
  935. }
  936. } else if (client_boost || any_waiters(dev_priv)) {
  937. adj = 0;
  938. } else if (pm_iir & GEN6_PM_RP_DOWN_TIMEOUT) {
  939. if (dev_priv->rps.cur_freq > dev_priv->rps.efficient_freq)
  940. new_delay = dev_priv->rps.efficient_freq;
  941. else
  942. new_delay = dev_priv->rps.min_freq_softlimit;
  943. adj = 0;
  944. } else if (pm_iir & GEN6_PM_RP_DOWN_THRESHOLD) {
  945. if (adj < 0)
  946. adj *= 2;
  947. else /* CHV needs even encode values */
  948. adj = IS_CHERRYVIEW(dev_priv) ? -2 : -1;
  949. } else { /* unknown event */
  950. adj = 0;
  951. }
  952. dev_priv->rps.last_adj = adj;
  953. /* sysfs frequency interfaces may have snuck in while servicing the
  954. * interrupt
  955. */
  956. new_delay += adj;
  957. new_delay = clamp_t(int, new_delay, min, max);
  958. intel_set_rps(dev_priv, new_delay);
  959. mutex_unlock(&dev_priv->rps.hw_lock);
  960. }
  961. /**
  962. * ivybridge_parity_work - Workqueue called when a parity error interrupt
  963. * occurred.
  964. * @work: workqueue struct
  965. *
  966. * Doesn't actually do anything except notify userspace. As a consequence of
  967. * this event, userspace should try to remap the bad rows since statistically
  968. * it is likely the same row is more likely to go bad again.
  969. */
  970. static void ivybridge_parity_work(struct work_struct *work)
  971. {
  972. struct drm_i915_private *dev_priv =
  973. container_of(work, struct drm_i915_private, l3_parity.error_work);
  974. u32 error_status, row, bank, subbank;
  975. char *parity_event[6];
  976. uint32_t misccpctl;
  977. uint8_t slice = 0;
  978. /* We must turn off DOP level clock gating to access the L3 registers.
  979. * In order to prevent a get/put style interface, acquire struct mutex
  980. * any time we access those registers.
  981. */
  982. mutex_lock(&dev_priv->drm.struct_mutex);
  983. /* If we've screwed up tracking, just let the interrupt fire again */
  984. if (WARN_ON(!dev_priv->l3_parity.which_slice))
  985. goto out;
  986. misccpctl = I915_READ(GEN7_MISCCPCTL);
  987. I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
  988. POSTING_READ(GEN7_MISCCPCTL);
  989. while ((slice = ffs(dev_priv->l3_parity.which_slice)) != 0) {
  990. i915_reg_t reg;
  991. slice--;
  992. if (WARN_ON_ONCE(slice >= NUM_L3_SLICES(dev_priv)))
  993. break;
  994. dev_priv->l3_parity.which_slice &= ~(1<<slice);
  995. reg = GEN7_L3CDERRST1(slice);
  996. error_status = I915_READ(reg);
  997. row = GEN7_PARITY_ERROR_ROW(error_status);
  998. bank = GEN7_PARITY_ERROR_BANK(error_status);
  999. subbank = GEN7_PARITY_ERROR_SUBBANK(error_status);
  1000. I915_WRITE(reg, GEN7_PARITY_ERROR_VALID | GEN7_L3CDERRST1_ENABLE);
  1001. POSTING_READ(reg);
  1002. parity_event[0] = I915_L3_PARITY_UEVENT "=1";
  1003. parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row);
  1004. parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank);
  1005. parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank);
  1006. parity_event[4] = kasprintf(GFP_KERNEL, "SLICE=%d", slice);
  1007. parity_event[5] = NULL;
  1008. kobject_uevent_env(&dev_priv->drm.primary->kdev->kobj,
  1009. KOBJ_CHANGE, parity_event);
  1010. DRM_DEBUG("Parity error: Slice = %d, Row = %d, Bank = %d, Sub bank = %d.\n",
  1011. slice, row, bank, subbank);
  1012. kfree(parity_event[4]);
  1013. kfree(parity_event[3]);
  1014. kfree(parity_event[2]);
  1015. kfree(parity_event[1]);
  1016. }
  1017. I915_WRITE(GEN7_MISCCPCTL, misccpctl);
  1018. out:
  1019. WARN_ON(dev_priv->l3_parity.which_slice);
  1020. spin_lock_irq(&dev_priv->irq_lock);
  1021. gen5_enable_gt_irq(dev_priv, GT_PARITY_ERROR(dev_priv));
  1022. spin_unlock_irq(&dev_priv->irq_lock);
  1023. mutex_unlock(&dev_priv->drm.struct_mutex);
  1024. }
  1025. static void ivybridge_parity_error_irq_handler(struct drm_i915_private *dev_priv,
  1026. u32 iir)
  1027. {
  1028. if (!HAS_L3_DPF(dev_priv))
  1029. return;
  1030. spin_lock(&dev_priv->irq_lock);
  1031. gen5_disable_gt_irq(dev_priv, GT_PARITY_ERROR(dev_priv));
  1032. spin_unlock(&dev_priv->irq_lock);
  1033. iir &= GT_PARITY_ERROR(dev_priv);
  1034. if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1)
  1035. dev_priv->l3_parity.which_slice |= 1 << 1;
  1036. if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT)
  1037. dev_priv->l3_parity.which_slice |= 1 << 0;
  1038. queue_work(dev_priv->wq, &dev_priv->l3_parity.error_work);
  1039. }
  1040. static void ilk_gt_irq_handler(struct drm_i915_private *dev_priv,
  1041. u32 gt_iir)
  1042. {
  1043. if (gt_iir & GT_RENDER_USER_INTERRUPT)
  1044. notify_ring(&dev_priv->engine[RCS]);
  1045. if (gt_iir & ILK_BSD_USER_INTERRUPT)
  1046. notify_ring(&dev_priv->engine[VCS]);
  1047. }
  1048. static void snb_gt_irq_handler(struct drm_i915_private *dev_priv,
  1049. u32 gt_iir)
  1050. {
  1051. if (gt_iir & GT_RENDER_USER_INTERRUPT)
  1052. notify_ring(&dev_priv->engine[RCS]);
  1053. if (gt_iir & GT_BSD_USER_INTERRUPT)
  1054. notify_ring(&dev_priv->engine[VCS]);
  1055. if (gt_iir & GT_BLT_USER_INTERRUPT)
  1056. notify_ring(&dev_priv->engine[BCS]);
  1057. if (gt_iir & (GT_BLT_CS_ERROR_INTERRUPT |
  1058. GT_BSD_CS_ERROR_INTERRUPT |
  1059. GT_RENDER_CS_MASTER_ERROR_INTERRUPT))
  1060. DRM_DEBUG("Command parser error, gt_iir 0x%08x\n", gt_iir);
  1061. if (gt_iir & GT_PARITY_ERROR(dev_priv))
  1062. ivybridge_parity_error_irq_handler(dev_priv, gt_iir);
  1063. }
  1064. static __always_inline void
  1065. gen8_cs_irq_handler(struct intel_engine_cs *engine, u32 iir, int test_shift)
  1066. {
  1067. if (iir & (GT_RENDER_USER_INTERRUPT << test_shift))
  1068. notify_ring(engine);
  1069. if (iir & (GT_CONTEXT_SWITCH_INTERRUPT << test_shift))
  1070. tasklet_schedule(&engine->irq_tasklet);
  1071. }
  1072. static irqreturn_t gen8_gt_irq_ack(struct drm_i915_private *dev_priv,
  1073. u32 master_ctl,
  1074. u32 gt_iir[4])
  1075. {
  1076. irqreturn_t ret = IRQ_NONE;
  1077. if (master_ctl & (GEN8_GT_RCS_IRQ | GEN8_GT_BCS_IRQ)) {
  1078. gt_iir[0] = I915_READ_FW(GEN8_GT_IIR(0));
  1079. if (gt_iir[0]) {
  1080. I915_WRITE_FW(GEN8_GT_IIR(0), gt_iir[0]);
  1081. ret = IRQ_HANDLED;
  1082. } else
  1083. DRM_ERROR("The master control interrupt lied (GT0)!\n");
  1084. }
  1085. if (master_ctl & (GEN8_GT_VCS1_IRQ | GEN8_GT_VCS2_IRQ)) {
  1086. gt_iir[1] = I915_READ_FW(GEN8_GT_IIR(1));
  1087. if (gt_iir[1]) {
  1088. I915_WRITE_FW(GEN8_GT_IIR(1), gt_iir[1]);
  1089. ret = IRQ_HANDLED;
  1090. } else
  1091. DRM_ERROR("The master control interrupt lied (GT1)!\n");
  1092. }
  1093. if (master_ctl & GEN8_GT_VECS_IRQ) {
  1094. gt_iir[3] = I915_READ_FW(GEN8_GT_IIR(3));
  1095. if (gt_iir[3]) {
  1096. I915_WRITE_FW(GEN8_GT_IIR(3), gt_iir[3]);
  1097. ret = IRQ_HANDLED;
  1098. } else
  1099. DRM_ERROR("The master control interrupt lied (GT3)!\n");
  1100. }
  1101. if (master_ctl & GEN8_GT_PM_IRQ) {
  1102. gt_iir[2] = I915_READ_FW(GEN8_GT_IIR(2));
  1103. if (gt_iir[2] & dev_priv->pm_rps_events) {
  1104. I915_WRITE_FW(GEN8_GT_IIR(2),
  1105. gt_iir[2] & dev_priv->pm_rps_events);
  1106. ret = IRQ_HANDLED;
  1107. } else
  1108. DRM_ERROR("The master control interrupt lied (PM)!\n");
  1109. }
  1110. return ret;
  1111. }
  1112. static void gen8_gt_irq_handler(struct drm_i915_private *dev_priv,
  1113. u32 gt_iir[4])
  1114. {
  1115. if (gt_iir[0]) {
  1116. gen8_cs_irq_handler(&dev_priv->engine[RCS],
  1117. gt_iir[0], GEN8_RCS_IRQ_SHIFT);
  1118. gen8_cs_irq_handler(&dev_priv->engine[BCS],
  1119. gt_iir[0], GEN8_BCS_IRQ_SHIFT);
  1120. }
  1121. if (gt_iir[1]) {
  1122. gen8_cs_irq_handler(&dev_priv->engine[VCS],
  1123. gt_iir[1], GEN8_VCS1_IRQ_SHIFT);
  1124. gen8_cs_irq_handler(&dev_priv->engine[VCS2],
  1125. gt_iir[1], GEN8_VCS2_IRQ_SHIFT);
  1126. }
  1127. if (gt_iir[3])
  1128. gen8_cs_irq_handler(&dev_priv->engine[VECS],
  1129. gt_iir[3], GEN8_VECS_IRQ_SHIFT);
  1130. if (gt_iir[2] & dev_priv->pm_rps_events)
  1131. gen6_rps_irq_handler(dev_priv, gt_iir[2]);
  1132. }
  1133. static bool bxt_port_hotplug_long_detect(enum port port, u32 val)
  1134. {
  1135. switch (port) {
  1136. case PORT_A:
  1137. return val & PORTA_HOTPLUG_LONG_DETECT;
  1138. case PORT_B:
  1139. return val & PORTB_HOTPLUG_LONG_DETECT;
  1140. case PORT_C:
  1141. return val & PORTC_HOTPLUG_LONG_DETECT;
  1142. default:
  1143. return false;
  1144. }
  1145. }
  1146. static bool spt_port_hotplug2_long_detect(enum port port, u32 val)
  1147. {
  1148. switch (port) {
  1149. case PORT_E:
  1150. return val & PORTE_HOTPLUG_LONG_DETECT;
  1151. default:
  1152. return false;
  1153. }
  1154. }
  1155. static bool spt_port_hotplug_long_detect(enum port port, u32 val)
  1156. {
  1157. switch (port) {
  1158. case PORT_A:
  1159. return val & PORTA_HOTPLUG_LONG_DETECT;
  1160. case PORT_B:
  1161. return val & PORTB_HOTPLUG_LONG_DETECT;
  1162. case PORT_C:
  1163. return val & PORTC_HOTPLUG_LONG_DETECT;
  1164. case PORT_D:
  1165. return val & PORTD_HOTPLUG_LONG_DETECT;
  1166. default:
  1167. return false;
  1168. }
  1169. }
  1170. static bool ilk_port_hotplug_long_detect(enum port port, u32 val)
  1171. {
  1172. switch (port) {
  1173. case PORT_A:
  1174. return val & DIGITAL_PORTA_HOTPLUG_LONG_DETECT;
  1175. default:
  1176. return false;
  1177. }
  1178. }
  1179. static bool pch_port_hotplug_long_detect(enum port port, u32 val)
  1180. {
  1181. switch (port) {
  1182. case PORT_B:
  1183. return val & PORTB_HOTPLUG_LONG_DETECT;
  1184. case PORT_C:
  1185. return val & PORTC_HOTPLUG_LONG_DETECT;
  1186. case PORT_D:
  1187. return val & PORTD_HOTPLUG_LONG_DETECT;
  1188. default:
  1189. return false;
  1190. }
  1191. }
  1192. static bool i9xx_port_hotplug_long_detect(enum port port, u32 val)
  1193. {
  1194. switch (port) {
  1195. case PORT_B:
  1196. return val & PORTB_HOTPLUG_INT_LONG_PULSE;
  1197. case PORT_C:
  1198. return val & PORTC_HOTPLUG_INT_LONG_PULSE;
  1199. case PORT_D:
  1200. return val & PORTD_HOTPLUG_INT_LONG_PULSE;
  1201. default:
  1202. return false;
  1203. }
  1204. }
  1205. /*
  1206. * Get a bit mask of pins that have triggered, and which ones may be long.
  1207. * This can be called multiple times with the same masks to accumulate
  1208. * hotplug detection results from several registers.
  1209. *
  1210. * Note that the caller is expected to zero out the masks initially.
  1211. */
  1212. static void intel_get_hpd_pins(u32 *pin_mask, u32 *long_mask,
  1213. u32 hotplug_trigger, u32 dig_hotplug_reg,
  1214. const u32 hpd[HPD_NUM_PINS],
  1215. bool long_pulse_detect(enum port port, u32 val))
  1216. {
  1217. enum port port;
  1218. int i;
  1219. for_each_hpd_pin(i) {
  1220. if ((hpd[i] & hotplug_trigger) == 0)
  1221. continue;
  1222. *pin_mask |= BIT(i);
  1223. if (!intel_hpd_pin_to_port(i, &port))
  1224. continue;
  1225. if (long_pulse_detect(port, dig_hotplug_reg))
  1226. *long_mask |= BIT(i);
  1227. }
  1228. DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x, dig 0x%08x, pins 0x%08x\n",
  1229. hotplug_trigger, dig_hotplug_reg, *pin_mask);
  1230. }
  1231. static void gmbus_irq_handler(struct drm_i915_private *dev_priv)
  1232. {
  1233. wake_up_all(&dev_priv->gmbus_wait_queue);
  1234. }
  1235. static void dp_aux_irq_handler(struct drm_i915_private *dev_priv)
  1236. {
  1237. wake_up_all(&dev_priv->gmbus_wait_queue);
  1238. }
  1239. #if defined(CONFIG_DEBUG_FS)
  1240. static void display_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
  1241. enum pipe pipe,
  1242. uint32_t crc0, uint32_t crc1,
  1243. uint32_t crc2, uint32_t crc3,
  1244. uint32_t crc4)
  1245. {
  1246. struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
  1247. struct intel_pipe_crc_entry *entry;
  1248. int head, tail;
  1249. spin_lock(&pipe_crc->lock);
  1250. if (!pipe_crc->entries) {
  1251. spin_unlock(&pipe_crc->lock);
  1252. DRM_DEBUG_KMS("spurious interrupt\n");
  1253. return;
  1254. }
  1255. head = pipe_crc->head;
  1256. tail = pipe_crc->tail;
  1257. if (CIRC_SPACE(head, tail, INTEL_PIPE_CRC_ENTRIES_NR) < 1) {
  1258. spin_unlock(&pipe_crc->lock);
  1259. DRM_ERROR("CRC buffer overflowing\n");
  1260. return;
  1261. }
  1262. entry = &pipe_crc->entries[head];
  1263. entry->frame = dev_priv->drm.driver->get_vblank_counter(&dev_priv->drm,
  1264. pipe);
  1265. entry->crc[0] = crc0;
  1266. entry->crc[1] = crc1;
  1267. entry->crc[2] = crc2;
  1268. entry->crc[3] = crc3;
  1269. entry->crc[4] = crc4;
  1270. head = (head + 1) & (INTEL_PIPE_CRC_ENTRIES_NR - 1);
  1271. pipe_crc->head = head;
  1272. spin_unlock(&pipe_crc->lock);
  1273. wake_up_interruptible(&pipe_crc->wq);
  1274. }
  1275. #else
  1276. static inline void
  1277. display_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
  1278. enum pipe pipe,
  1279. uint32_t crc0, uint32_t crc1,
  1280. uint32_t crc2, uint32_t crc3,
  1281. uint32_t crc4) {}
  1282. #endif
  1283. static void hsw_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
  1284. enum pipe pipe)
  1285. {
  1286. display_pipe_crc_irq_handler(dev_priv, pipe,
  1287. I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
  1288. 0, 0, 0, 0);
  1289. }
  1290. static void ivb_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
  1291. enum pipe pipe)
  1292. {
  1293. display_pipe_crc_irq_handler(dev_priv, pipe,
  1294. I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
  1295. I915_READ(PIPE_CRC_RES_2_IVB(pipe)),
  1296. I915_READ(PIPE_CRC_RES_3_IVB(pipe)),
  1297. I915_READ(PIPE_CRC_RES_4_IVB(pipe)),
  1298. I915_READ(PIPE_CRC_RES_5_IVB(pipe)));
  1299. }
  1300. static void i9xx_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
  1301. enum pipe pipe)
  1302. {
  1303. uint32_t res1, res2;
  1304. if (INTEL_GEN(dev_priv) >= 3)
  1305. res1 = I915_READ(PIPE_CRC_RES_RES1_I915(pipe));
  1306. else
  1307. res1 = 0;
  1308. if (INTEL_GEN(dev_priv) >= 5 || IS_G4X(dev_priv))
  1309. res2 = I915_READ(PIPE_CRC_RES_RES2_G4X(pipe));
  1310. else
  1311. res2 = 0;
  1312. display_pipe_crc_irq_handler(dev_priv, pipe,
  1313. I915_READ(PIPE_CRC_RES_RED(pipe)),
  1314. I915_READ(PIPE_CRC_RES_GREEN(pipe)),
  1315. I915_READ(PIPE_CRC_RES_BLUE(pipe)),
  1316. res1, res2);
  1317. }
  1318. /* The RPS events need forcewake, so we add them to a work queue and mask their
  1319. * IMR bits until the work is done. Other interrupts can be processed without
  1320. * the work queue. */
  1321. static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir)
  1322. {
  1323. if (pm_iir & dev_priv->pm_rps_events) {
  1324. spin_lock(&dev_priv->irq_lock);
  1325. gen6_disable_pm_irq(dev_priv, pm_iir & dev_priv->pm_rps_events);
  1326. if (dev_priv->rps.interrupts_enabled) {
  1327. dev_priv->rps.pm_iir |= pm_iir & dev_priv->pm_rps_events;
  1328. schedule_work(&dev_priv->rps.work);
  1329. }
  1330. spin_unlock(&dev_priv->irq_lock);
  1331. }
  1332. if (INTEL_INFO(dev_priv)->gen >= 8)
  1333. return;
  1334. if (HAS_VEBOX(dev_priv)) {
  1335. if (pm_iir & PM_VEBOX_USER_INTERRUPT)
  1336. notify_ring(&dev_priv->engine[VECS]);
  1337. if (pm_iir & PM_VEBOX_CS_ERROR_INTERRUPT)
  1338. DRM_DEBUG("Command parser error, pm_iir 0x%08x\n", pm_iir);
  1339. }
  1340. }
  1341. static bool intel_pipe_handle_vblank(struct drm_i915_private *dev_priv,
  1342. enum pipe pipe)
  1343. {
  1344. bool ret;
  1345. ret = drm_handle_vblank(&dev_priv->drm, pipe);
  1346. if (ret)
  1347. intel_finish_page_flip_mmio(dev_priv, pipe);
  1348. return ret;
  1349. }
  1350. static void valleyview_pipestat_irq_ack(struct drm_i915_private *dev_priv,
  1351. u32 iir, u32 pipe_stats[I915_MAX_PIPES])
  1352. {
  1353. int pipe;
  1354. spin_lock(&dev_priv->irq_lock);
  1355. if (!dev_priv->display_irqs_enabled) {
  1356. spin_unlock(&dev_priv->irq_lock);
  1357. return;
  1358. }
  1359. for_each_pipe(dev_priv, pipe) {
  1360. i915_reg_t reg;
  1361. u32 mask, iir_bit = 0;
  1362. /*
  1363. * PIPESTAT bits get signalled even when the interrupt is
  1364. * disabled with the mask bits, and some of the status bits do
  1365. * not generate interrupts at all (like the underrun bit). Hence
  1366. * we need to be careful that we only handle what we want to
  1367. * handle.
  1368. */
  1369. /* fifo underruns are filterered in the underrun handler. */
  1370. mask = PIPE_FIFO_UNDERRUN_STATUS;
  1371. switch (pipe) {
  1372. case PIPE_A:
  1373. iir_bit = I915_DISPLAY_PIPE_A_EVENT_INTERRUPT;
  1374. break;
  1375. case PIPE_B:
  1376. iir_bit = I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
  1377. break;
  1378. case PIPE_C:
  1379. iir_bit = I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
  1380. break;
  1381. }
  1382. if (iir & iir_bit)
  1383. mask |= dev_priv->pipestat_irq_mask[pipe];
  1384. if (!mask)
  1385. continue;
  1386. reg = PIPESTAT(pipe);
  1387. mask |= PIPESTAT_INT_ENABLE_MASK;
  1388. pipe_stats[pipe] = I915_READ(reg) & mask;
  1389. /*
  1390. * Clear the PIPE*STAT regs before the IIR
  1391. */
  1392. if (pipe_stats[pipe] & (PIPE_FIFO_UNDERRUN_STATUS |
  1393. PIPESTAT_INT_STATUS_MASK))
  1394. I915_WRITE(reg, pipe_stats[pipe]);
  1395. }
  1396. spin_unlock(&dev_priv->irq_lock);
  1397. }
  1398. static void valleyview_pipestat_irq_handler(struct drm_i915_private *dev_priv,
  1399. u32 pipe_stats[I915_MAX_PIPES])
  1400. {
  1401. enum pipe pipe;
  1402. for_each_pipe(dev_priv, pipe) {
  1403. if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
  1404. intel_pipe_handle_vblank(dev_priv, pipe))
  1405. intel_check_page_flip(dev_priv, pipe);
  1406. if (pipe_stats[pipe] & PLANE_FLIP_DONE_INT_STATUS_VLV)
  1407. intel_finish_page_flip_cs(dev_priv, pipe);
  1408. if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
  1409. i9xx_pipe_crc_irq_handler(dev_priv, pipe);
  1410. if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
  1411. intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
  1412. }
  1413. if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
  1414. gmbus_irq_handler(dev_priv);
  1415. }
  1416. static u32 i9xx_hpd_irq_ack(struct drm_i915_private *dev_priv)
  1417. {
  1418. u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
  1419. if (hotplug_status)
  1420. I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
  1421. return hotplug_status;
  1422. }
  1423. static void i9xx_hpd_irq_handler(struct drm_i915_private *dev_priv,
  1424. u32 hotplug_status)
  1425. {
  1426. u32 pin_mask = 0, long_mask = 0;
  1427. if (IS_G4X(dev_priv) || IS_VALLEYVIEW(dev_priv) ||
  1428. IS_CHERRYVIEW(dev_priv)) {
  1429. u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_G4X;
  1430. if (hotplug_trigger) {
  1431. intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
  1432. hotplug_trigger, hpd_status_g4x,
  1433. i9xx_port_hotplug_long_detect);
  1434. intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
  1435. }
  1436. if (hotplug_status & DP_AUX_CHANNEL_MASK_INT_STATUS_G4X)
  1437. dp_aux_irq_handler(dev_priv);
  1438. } else {
  1439. u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915;
  1440. if (hotplug_trigger) {
  1441. intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
  1442. hotplug_trigger, hpd_status_i915,
  1443. i9xx_port_hotplug_long_detect);
  1444. intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
  1445. }
  1446. }
  1447. }
  1448. static irqreturn_t valleyview_irq_handler(int irq, void *arg)
  1449. {
  1450. struct drm_device *dev = arg;
  1451. struct drm_i915_private *dev_priv = to_i915(dev);
  1452. irqreturn_t ret = IRQ_NONE;
  1453. if (!intel_irqs_enabled(dev_priv))
  1454. return IRQ_NONE;
  1455. /* IRQs are synced during runtime_suspend, we don't require a wakeref */
  1456. disable_rpm_wakeref_asserts(dev_priv);
  1457. do {
  1458. u32 iir, gt_iir, pm_iir;
  1459. u32 pipe_stats[I915_MAX_PIPES] = {};
  1460. u32 hotplug_status = 0;
  1461. u32 ier = 0;
  1462. gt_iir = I915_READ(GTIIR);
  1463. pm_iir = I915_READ(GEN6_PMIIR);
  1464. iir = I915_READ(VLV_IIR);
  1465. if (gt_iir == 0 && pm_iir == 0 && iir == 0)
  1466. break;
  1467. ret = IRQ_HANDLED;
  1468. /*
  1469. * Theory on interrupt generation, based on empirical evidence:
  1470. *
  1471. * x = ((VLV_IIR & VLV_IER) ||
  1472. * (((GT_IIR & GT_IER) || (GEN6_PMIIR & GEN6_PMIER)) &&
  1473. * (VLV_MASTER_IER & MASTER_INTERRUPT_ENABLE)));
  1474. *
  1475. * A CPU interrupt will only be raised when 'x' has a 0->1 edge.
  1476. * Hence we clear MASTER_INTERRUPT_ENABLE and VLV_IER to
  1477. * guarantee the CPU interrupt will be raised again even if we
  1478. * don't end up clearing all the VLV_IIR, GT_IIR, GEN6_PMIIR
  1479. * bits this time around.
  1480. */
  1481. I915_WRITE(VLV_MASTER_IER, 0);
  1482. ier = I915_READ(VLV_IER);
  1483. I915_WRITE(VLV_IER, 0);
  1484. if (gt_iir)
  1485. I915_WRITE(GTIIR, gt_iir);
  1486. if (pm_iir)
  1487. I915_WRITE(GEN6_PMIIR, pm_iir);
  1488. if (iir & I915_DISPLAY_PORT_INTERRUPT)
  1489. hotplug_status = i9xx_hpd_irq_ack(dev_priv);
  1490. /* Call regardless, as some status bits might not be
  1491. * signalled in iir */
  1492. valleyview_pipestat_irq_ack(dev_priv, iir, pipe_stats);
  1493. /*
  1494. * VLV_IIR is single buffered, and reflects the level
  1495. * from PIPESTAT/PORT_HOTPLUG_STAT, hence clear it last.
  1496. */
  1497. if (iir)
  1498. I915_WRITE(VLV_IIR, iir);
  1499. I915_WRITE(VLV_IER, ier);
  1500. I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
  1501. POSTING_READ(VLV_MASTER_IER);
  1502. if (gt_iir)
  1503. snb_gt_irq_handler(dev_priv, gt_iir);
  1504. if (pm_iir)
  1505. gen6_rps_irq_handler(dev_priv, pm_iir);
  1506. if (hotplug_status)
  1507. i9xx_hpd_irq_handler(dev_priv, hotplug_status);
  1508. valleyview_pipestat_irq_handler(dev_priv, pipe_stats);
  1509. } while (0);
  1510. enable_rpm_wakeref_asserts(dev_priv);
  1511. return ret;
  1512. }
  1513. static irqreturn_t cherryview_irq_handler(int irq, void *arg)
  1514. {
  1515. struct drm_device *dev = arg;
  1516. struct drm_i915_private *dev_priv = to_i915(dev);
  1517. irqreturn_t ret = IRQ_NONE;
  1518. if (!intel_irqs_enabled(dev_priv))
  1519. return IRQ_NONE;
  1520. /* IRQs are synced during runtime_suspend, we don't require a wakeref */
  1521. disable_rpm_wakeref_asserts(dev_priv);
  1522. do {
  1523. u32 master_ctl, iir;
  1524. u32 gt_iir[4] = {};
  1525. u32 pipe_stats[I915_MAX_PIPES] = {};
  1526. u32 hotplug_status = 0;
  1527. u32 ier = 0;
  1528. master_ctl = I915_READ(GEN8_MASTER_IRQ) & ~GEN8_MASTER_IRQ_CONTROL;
  1529. iir = I915_READ(VLV_IIR);
  1530. if (master_ctl == 0 && iir == 0)
  1531. break;
  1532. ret = IRQ_HANDLED;
  1533. /*
  1534. * Theory on interrupt generation, based on empirical evidence:
  1535. *
  1536. * x = ((VLV_IIR & VLV_IER) ||
  1537. * ((GEN8_MASTER_IRQ & ~GEN8_MASTER_IRQ_CONTROL) &&
  1538. * (GEN8_MASTER_IRQ & GEN8_MASTER_IRQ_CONTROL)));
  1539. *
  1540. * A CPU interrupt will only be raised when 'x' has a 0->1 edge.
  1541. * Hence we clear GEN8_MASTER_IRQ_CONTROL and VLV_IER to
  1542. * guarantee the CPU interrupt will be raised again even if we
  1543. * don't end up clearing all the VLV_IIR and GEN8_MASTER_IRQ_CONTROL
  1544. * bits this time around.
  1545. */
  1546. I915_WRITE(GEN8_MASTER_IRQ, 0);
  1547. ier = I915_READ(VLV_IER);
  1548. I915_WRITE(VLV_IER, 0);
  1549. gen8_gt_irq_ack(dev_priv, master_ctl, gt_iir);
  1550. if (iir & I915_DISPLAY_PORT_INTERRUPT)
  1551. hotplug_status = i9xx_hpd_irq_ack(dev_priv);
  1552. /* Call regardless, as some status bits might not be
  1553. * signalled in iir */
  1554. valleyview_pipestat_irq_ack(dev_priv, iir, pipe_stats);
  1555. /*
  1556. * VLV_IIR is single buffered, and reflects the level
  1557. * from PIPESTAT/PORT_HOTPLUG_STAT, hence clear it last.
  1558. */
  1559. if (iir)
  1560. I915_WRITE(VLV_IIR, iir);
  1561. I915_WRITE(VLV_IER, ier);
  1562. I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
  1563. POSTING_READ(GEN8_MASTER_IRQ);
  1564. gen8_gt_irq_handler(dev_priv, gt_iir);
  1565. if (hotplug_status)
  1566. i9xx_hpd_irq_handler(dev_priv, hotplug_status);
  1567. valleyview_pipestat_irq_handler(dev_priv, pipe_stats);
  1568. } while (0);
  1569. enable_rpm_wakeref_asserts(dev_priv);
  1570. return ret;
  1571. }
  1572. static void ibx_hpd_irq_handler(struct drm_i915_private *dev_priv,
  1573. u32 hotplug_trigger,
  1574. const u32 hpd[HPD_NUM_PINS])
  1575. {
  1576. u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0;
  1577. /*
  1578. * Somehow the PCH doesn't seem to really ack the interrupt to the CPU
  1579. * unless we touch the hotplug register, even if hotplug_trigger is
  1580. * zero. Not acking leads to "The master control interrupt lied (SDE)!"
  1581. * errors.
  1582. */
  1583. dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
  1584. if (!hotplug_trigger) {
  1585. u32 mask = PORTA_HOTPLUG_STATUS_MASK |
  1586. PORTD_HOTPLUG_STATUS_MASK |
  1587. PORTC_HOTPLUG_STATUS_MASK |
  1588. PORTB_HOTPLUG_STATUS_MASK;
  1589. dig_hotplug_reg &= ~mask;
  1590. }
  1591. I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
  1592. if (!hotplug_trigger)
  1593. return;
  1594. intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
  1595. dig_hotplug_reg, hpd,
  1596. pch_port_hotplug_long_detect);
  1597. intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
  1598. }
  1599. static void ibx_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir)
  1600. {
  1601. int pipe;
  1602. u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK;
  1603. ibx_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_ibx);
  1604. if (pch_iir & SDE_AUDIO_POWER_MASK) {
  1605. int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK) >>
  1606. SDE_AUDIO_POWER_SHIFT);
  1607. DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
  1608. port_name(port));
  1609. }
  1610. if (pch_iir & SDE_AUX_MASK)
  1611. dp_aux_irq_handler(dev_priv);
  1612. if (pch_iir & SDE_GMBUS)
  1613. gmbus_irq_handler(dev_priv);
  1614. if (pch_iir & SDE_AUDIO_HDCP_MASK)
  1615. DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n");
  1616. if (pch_iir & SDE_AUDIO_TRANS_MASK)
  1617. DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n");
  1618. if (pch_iir & SDE_POISON)
  1619. DRM_ERROR("PCH poison interrupt\n");
  1620. if (pch_iir & SDE_FDI_MASK)
  1621. for_each_pipe(dev_priv, pipe)
  1622. DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n",
  1623. pipe_name(pipe),
  1624. I915_READ(FDI_RX_IIR(pipe)));
  1625. if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE))
  1626. DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n");
  1627. if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR))
  1628. DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n");
  1629. if (pch_iir & SDE_TRANSA_FIFO_UNDER)
  1630. intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_A);
  1631. if (pch_iir & SDE_TRANSB_FIFO_UNDER)
  1632. intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_B);
  1633. }
  1634. static void ivb_err_int_handler(struct drm_i915_private *dev_priv)
  1635. {
  1636. u32 err_int = I915_READ(GEN7_ERR_INT);
  1637. enum pipe pipe;
  1638. if (err_int & ERR_INT_POISON)
  1639. DRM_ERROR("Poison interrupt\n");
  1640. for_each_pipe(dev_priv, pipe) {
  1641. if (err_int & ERR_INT_FIFO_UNDERRUN(pipe))
  1642. intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
  1643. if (err_int & ERR_INT_PIPE_CRC_DONE(pipe)) {
  1644. if (IS_IVYBRIDGE(dev_priv))
  1645. ivb_pipe_crc_irq_handler(dev_priv, pipe);
  1646. else
  1647. hsw_pipe_crc_irq_handler(dev_priv, pipe);
  1648. }
  1649. }
  1650. I915_WRITE(GEN7_ERR_INT, err_int);
  1651. }
  1652. static void cpt_serr_int_handler(struct drm_i915_private *dev_priv)
  1653. {
  1654. u32 serr_int = I915_READ(SERR_INT);
  1655. if (serr_int & SERR_INT_POISON)
  1656. DRM_ERROR("PCH poison interrupt\n");
  1657. if (serr_int & SERR_INT_TRANS_A_FIFO_UNDERRUN)
  1658. intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_A);
  1659. if (serr_int & SERR_INT_TRANS_B_FIFO_UNDERRUN)
  1660. intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_B);
  1661. if (serr_int & SERR_INT_TRANS_C_FIFO_UNDERRUN)
  1662. intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_C);
  1663. I915_WRITE(SERR_INT, serr_int);
  1664. }
  1665. static void cpt_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir)
  1666. {
  1667. int pipe;
  1668. u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_CPT;
  1669. ibx_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_cpt);
  1670. if (pch_iir & SDE_AUDIO_POWER_MASK_CPT) {
  1671. int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK_CPT) >>
  1672. SDE_AUDIO_POWER_SHIFT_CPT);
  1673. DRM_DEBUG_DRIVER("PCH audio power change on port %c\n",
  1674. port_name(port));
  1675. }
  1676. if (pch_iir & SDE_AUX_MASK_CPT)
  1677. dp_aux_irq_handler(dev_priv);
  1678. if (pch_iir & SDE_GMBUS_CPT)
  1679. gmbus_irq_handler(dev_priv);
  1680. if (pch_iir & SDE_AUDIO_CP_REQ_CPT)
  1681. DRM_DEBUG_DRIVER("Audio CP request interrupt\n");
  1682. if (pch_iir & SDE_AUDIO_CP_CHG_CPT)
  1683. DRM_DEBUG_DRIVER("Audio CP change interrupt\n");
  1684. if (pch_iir & SDE_FDI_MASK_CPT)
  1685. for_each_pipe(dev_priv, pipe)
  1686. DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n",
  1687. pipe_name(pipe),
  1688. I915_READ(FDI_RX_IIR(pipe)));
  1689. if (pch_iir & SDE_ERROR_CPT)
  1690. cpt_serr_int_handler(dev_priv);
  1691. }
  1692. static void spt_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir)
  1693. {
  1694. u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_SPT &
  1695. ~SDE_PORTE_HOTPLUG_SPT;
  1696. u32 hotplug2_trigger = pch_iir & SDE_PORTE_HOTPLUG_SPT;
  1697. u32 pin_mask = 0, long_mask = 0;
  1698. if (hotplug_trigger) {
  1699. u32 dig_hotplug_reg;
  1700. dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
  1701. I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
  1702. intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
  1703. dig_hotplug_reg, hpd_spt,
  1704. spt_port_hotplug_long_detect);
  1705. }
  1706. if (hotplug2_trigger) {
  1707. u32 dig_hotplug_reg;
  1708. dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG2);
  1709. I915_WRITE(PCH_PORT_HOTPLUG2, dig_hotplug_reg);
  1710. intel_get_hpd_pins(&pin_mask, &long_mask, hotplug2_trigger,
  1711. dig_hotplug_reg, hpd_spt,
  1712. spt_port_hotplug2_long_detect);
  1713. }
  1714. if (pin_mask)
  1715. intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
  1716. if (pch_iir & SDE_GMBUS_CPT)
  1717. gmbus_irq_handler(dev_priv);
  1718. }
  1719. static void ilk_hpd_irq_handler(struct drm_i915_private *dev_priv,
  1720. u32 hotplug_trigger,
  1721. const u32 hpd[HPD_NUM_PINS])
  1722. {
  1723. u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0;
  1724. dig_hotplug_reg = I915_READ(DIGITAL_PORT_HOTPLUG_CNTRL);
  1725. I915_WRITE(DIGITAL_PORT_HOTPLUG_CNTRL, dig_hotplug_reg);
  1726. intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
  1727. dig_hotplug_reg, hpd,
  1728. ilk_port_hotplug_long_detect);
  1729. intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
  1730. }
  1731. static void ilk_display_irq_handler(struct drm_i915_private *dev_priv,
  1732. u32 de_iir)
  1733. {
  1734. enum pipe pipe;
  1735. u32 hotplug_trigger = de_iir & DE_DP_A_HOTPLUG;
  1736. if (hotplug_trigger)
  1737. ilk_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_ilk);
  1738. if (de_iir & DE_AUX_CHANNEL_A)
  1739. dp_aux_irq_handler(dev_priv);
  1740. if (de_iir & DE_GSE)
  1741. intel_opregion_asle_intr(dev_priv);
  1742. if (de_iir & DE_POISON)
  1743. DRM_ERROR("Poison interrupt\n");
  1744. for_each_pipe(dev_priv, pipe) {
  1745. if (de_iir & DE_PIPE_VBLANK(pipe) &&
  1746. intel_pipe_handle_vblank(dev_priv, pipe))
  1747. intel_check_page_flip(dev_priv, pipe);
  1748. if (de_iir & DE_PIPE_FIFO_UNDERRUN(pipe))
  1749. intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
  1750. if (de_iir & DE_PIPE_CRC_DONE(pipe))
  1751. i9xx_pipe_crc_irq_handler(dev_priv, pipe);
  1752. /* plane/pipes map 1:1 on ilk+ */
  1753. if (de_iir & DE_PLANE_FLIP_DONE(pipe))
  1754. intel_finish_page_flip_cs(dev_priv, pipe);
  1755. }
  1756. /* check event from PCH */
  1757. if (de_iir & DE_PCH_EVENT) {
  1758. u32 pch_iir = I915_READ(SDEIIR);
  1759. if (HAS_PCH_CPT(dev_priv))
  1760. cpt_irq_handler(dev_priv, pch_iir);
  1761. else
  1762. ibx_irq_handler(dev_priv, pch_iir);
  1763. /* should clear PCH hotplug event before clear CPU irq */
  1764. I915_WRITE(SDEIIR, pch_iir);
  1765. }
  1766. if (IS_GEN5(dev_priv) && de_iir & DE_PCU_EVENT)
  1767. ironlake_rps_change_irq_handler(dev_priv);
  1768. }
  1769. static void ivb_display_irq_handler(struct drm_i915_private *dev_priv,
  1770. u32 de_iir)
  1771. {
  1772. enum pipe pipe;
  1773. u32 hotplug_trigger = de_iir & DE_DP_A_HOTPLUG_IVB;
  1774. if (hotplug_trigger)
  1775. ilk_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_ivb);
  1776. if (de_iir & DE_ERR_INT_IVB)
  1777. ivb_err_int_handler(dev_priv);
  1778. if (de_iir & DE_AUX_CHANNEL_A_IVB)
  1779. dp_aux_irq_handler(dev_priv);
  1780. if (de_iir & DE_GSE_IVB)
  1781. intel_opregion_asle_intr(dev_priv);
  1782. for_each_pipe(dev_priv, pipe) {
  1783. if (de_iir & (DE_PIPE_VBLANK_IVB(pipe)) &&
  1784. intel_pipe_handle_vblank(dev_priv, pipe))
  1785. intel_check_page_flip(dev_priv, pipe);
  1786. /* plane/pipes map 1:1 on ilk+ */
  1787. if (de_iir & DE_PLANE_FLIP_DONE_IVB(pipe))
  1788. intel_finish_page_flip_cs(dev_priv, pipe);
  1789. }
  1790. /* check event from PCH */
  1791. if (!HAS_PCH_NOP(dev_priv) && (de_iir & DE_PCH_EVENT_IVB)) {
  1792. u32 pch_iir = I915_READ(SDEIIR);
  1793. cpt_irq_handler(dev_priv, pch_iir);
  1794. /* clear PCH hotplug event before clear CPU irq */
  1795. I915_WRITE(SDEIIR, pch_iir);
  1796. }
  1797. }
  1798. /*
  1799. * To handle irqs with the minimum potential races with fresh interrupts, we:
  1800. * 1 - Disable Master Interrupt Control.
  1801. * 2 - Find the source(s) of the interrupt.
  1802. * 3 - Clear the Interrupt Identity bits (IIR).
  1803. * 4 - Process the interrupt(s) that had bits set in the IIRs.
  1804. * 5 - Re-enable Master Interrupt Control.
  1805. */
  1806. static irqreturn_t ironlake_irq_handler(int irq, void *arg)
  1807. {
  1808. struct drm_device *dev = arg;
  1809. struct drm_i915_private *dev_priv = to_i915(dev);
  1810. u32 de_iir, gt_iir, de_ier, sde_ier = 0;
  1811. irqreturn_t ret = IRQ_NONE;
  1812. if (!intel_irqs_enabled(dev_priv))
  1813. return IRQ_NONE;
  1814. /* IRQs are synced during runtime_suspend, we don't require a wakeref */
  1815. disable_rpm_wakeref_asserts(dev_priv);
  1816. /* disable master interrupt before clearing iir */
  1817. de_ier = I915_READ(DEIER);
  1818. I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
  1819. POSTING_READ(DEIER);
  1820. /* Disable south interrupts. We'll only write to SDEIIR once, so further
  1821. * interrupts will will be stored on its back queue, and then we'll be
  1822. * able to process them after we restore SDEIER (as soon as we restore
  1823. * it, we'll get an interrupt if SDEIIR still has something to process
  1824. * due to its back queue). */
  1825. if (!HAS_PCH_NOP(dev_priv)) {
  1826. sde_ier = I915_READ(SDEIER);
  1827. I915_WRITE(SDEIER, 0);
  1828. POSTING_READ(SDEIER);
  1829. }
  1830. /* Find, clear, then process each source of interrupt */
  1831. gt_iir = I915_READ(GTIIR);
  1832. if (gt_iir) {
  1833. I915_WRITE(GTIIR, gt_iir);
  1834. ret = IRQ_HANDLED;
  1835. if (INTEL_GEN(dev_priv) >= 6)
  1836. snb_gt_irq_handler(dev_priv, gt_iir);
  1837. else
  1838. ilk_gt_irq_handler(dev_priv, gt_iir);
  1839. }
  1840. de_iir = I915_READ(DEIIR);
  1841. if (de_iir) {
  1842. I915_WRITE(DEIIR, de_iir);
  1843. ret = IRQ_HANDLED;
  1844. if (INTEL_GEN(dev_priv) >= 7)
  1845. ivb_display_irq_handler(dev_priv, de_iir);
  1846. else
  1847. ilk_display_irq_handler(dev_priv, de_iir);
  1848. }
  1849. if (INTEL_GEN(dev_priv) >= 6) {
  1850. u32 pm_iir = I915_READ(GEN6_PMIIR);
  1851. if (pm_iir) {
  1852. I915_WRITE(GEN6_PMIIR, pm_iir);
  1853. ret = IRQ_HANDLED;
  1854. gen6_rps_irq_handler(dev_priv, pm_iir);
  1855. }
  1856. }
  1857. I915_WRITE(DEIER, de_ier);
  1858. POSTING_READ(DEIER);
  1859. if (!HAS_PCH_NOP(dev_priv)) {
  1860. I915_WRITE(SDEIER, sde_ier);
  1861. POSTING_READ(SDEIER);
  1862. }
  1863. /* IRQs are synced during runtime_suspend, we don't require a wakeref */
  1864. enable_rpm_wakeref_asserts(dev_priv);
  1865. return ret;
  1866. }
  1867. static void bxt_hpd_irq_handler(struct drm_i915_private *dev_priv,
  1868. u32 hotplug_trigger,
  1869. const u32 hpd[HPD_NUM_PINS])
  1870. {
  1871. u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0;
  1872. dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
  1873. I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
  1874. intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
  1875. dig_hotplug_reg, hpd,
  1876. bxt_port_hotplug_long_detect);
  1877. intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
  1878. }
  1879. static irqreturn_t
  1880. gen8_de_irq_handler(struct drm_i915_private *dev_priv, u32 master_ctl)
  1881. {
  1882. irqreturn_t ret = IRQ_NONE;
  1883. u32 iir;
  1884. enum pipe pipe;
  1885. if (master_ctl & GEN8_DE_MISC_IRQ) {
  1886. iir = I915_READ(GEN8_DE_MISC_IIR);
  1887. if (iir) {
  1888. I915_WRITE(GEN8_DE_MISC_IIR, iir);
  1889. ret = IRQ_HANDLED;
  1890. if (iir & GEN8_DE_MISC_GSE)
  1891. intel_opregion_asle_intr(dev_priv);
  1892. else
  1893. DRM_ERROR("Unexpected DE Misc interrupt\n");
  1894. }
  1895. else
  1896. DRM_ERROR("The master control interrupt lied (DE MISC)!\n");
  1897. }
  1898. if (master_ctl & GEN8_DE_PORT_IRQ) {
  1899. iir = I915_READ(GEN8_DE_PORT_IIR);
  1900. if (iir) {
  1901. u32 tmp_mask;
  1902. bool found = false;
  1903. I915_WRITE(GEN8_DE_PORT_IIR, iir);
  1904. ret = IRQ_HANDLED;
  1905. tmp_mask = GEN8_AUX_CHANNEL_A;
  1906. if (INTEL_INFO(dev_priv)->gen >= 9)
  1907. tmp_mask |= GEN9_AUX_CHANNEL_B |
  1908. GEN9_AUX_CHANNEL_C |
  1909. GEN9_AUX_CHANNEL_D;
  1910. if (iir & tmp_mask) {
  1911. dp_aux_irq_handler(dev_priv);
  1912. found = true;
  1913. }
  1914. if (IS_BROXTON(dev_priv)) {
  1915. tmp_mask = iir & BXT_DE_PORT_HOTPLUG_MASK;
  1916. if (tmp_mask) {
  1917. bxt_hpd_irq_handler(dev_priv, tmp_mask,
  1918. hpd_bxt);
  1919. found = true;
  1920. }
  1921. } else if (IS_BROADWELL(dev_priv)) {
  1922. tmp_mask = iir & GEN8_PORT_DP_A_HOTPLUG;
  1923. if (tmp_mask) {
  1924. ilk_hpd_irq_handler(dev_priv,
  1925. tmp_mask, hpd_bdw);
  1926. found = true;
  1927. }
  1928. }
  1929. if (IS_BROXTON(dev_priv) && (iir & BXT_DE_PORT_GMBUS)) {
  1930. gmbus_irq_handler(dev_priv);
  1931. found = true;
  1932. }
  1933. if (!found)
  1934. DRM_ERROR("Unexpected DE Port interrupt\n");
  1935. }
  1936. else
  1937. DRM_ERROR("The master control interrupt lied (DE PORT)!\n");
  1938. }
  1939. for_each_pipe(dev_priv, pipe) {
  1940. u32 flip_done, fault_errors;
  1941. if (!(master_ctl & GEN8_DE_PIPE_IRQ(pipe)))
  1942. continue;
  1943. iir = I915_READ(GEN8_DE_PIPE_IIR(pipe));
  1944. if (!iir) {
  1945. DRM_ERROR("The master control interrupt lied (DE PIPE)!\n");
  1946. continue;
  1947. }
  1948. ret = IRQ_HANDLED;
  1949. I915_WRITE(GEN8_DE_PIPE_IIR(pipe), iir);
  1950. if (iir & GEN8_PIPE_VBLANK &&
  1951. intel_pipe_handle_vblank(dev_priv, pipe))
  1952. intel_check_page_flip(dev_priv, pipe);
  1953. flip_done = iir;
  1954. if (INTEL_INFO(dev_priv)->gen >= 9)
  1955. flip_done &= GEN9_PIPE_PLANE1_FLIP_DONE;
  1956. else
  1957. flip_done &= GEN8_PIPE_PRIMARY_FLIP_DONE;
  1958. if (flip_done)
  1959. intel_finish_page_flip_cs(dev_priv, pipe);
  1960. if (iir & GEN8_PIPE_CDCLK_CRC_DONE)
  1961. hsw_pipe_crc_irq_handler(dev_priv, pipe);
  1962. if (iir & GEN8_PIPE_FIFO_UNDERRUN)
  1963. intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
  1964. fault_errors = iir;
  1965. if (INTEL_INFO(dev_priv)->gen >= 9)
  1966. fault_errors &= GEN9_DE_PIPE_IRQ_FAULT_ERRORS;
  1967. else
  1968. fault_errors &= GEN8_DE_PIPE_IRQ_FAULT_ERRORS;
  1969. if (fault_errors)
  1970. DRM_ERROR("Fault errors on pipe %c\n: 0x%08x",
  1971. pipe_name(pipe),
  1972. fault_errors);
  1973. }
  1974. if (HAS_PCH_SPLIT(dev_priv) && !HAS_PCH_NOP(dev_priv) &&
  1975. master_ctl & GEN8_DE_PCH_IRQ) {
  1976. /*
  1977. * FIXME(BDW): Assume for now that the new interrupt handling
  1978. * scheme also closed the SDE interrupt handling race we've seen
  1979. * on older pch-split platforms. But this needs testing.
  1980. */
  1981. iir = I915_READ(SDEIIR);
  1982. if (iir) {
  1983. I915_WRITE(SDEIIR, iir);
  1984. ret = IRQ_HANDLED;
  1985. if (HAS_PCH_SPT(dev_priv) || HAS_PCH_KBP(dev_priv))
  1986. spt_irq_handler(dev_priv, iir);
  1987. else
  1988. cpt_irq_handler(dev_priv, iir);
  1989. } else {
  1990. /*
  1991. * Like on previous PCH there seems to be something
  1992. * fishy going on with forwarding PCH interrupts.
  1993. */
  1994. DRM_DEBUG_DRIVER("The master control interrupt lied (SDE)!\n");
  1995. }
  1996. }
  1997. return ret;
  1998. }
  1999. static irqreturn_t gen8_irq_handler(int irq, void *arg)
  2000. {
  2001. struct drm_device *dev = arg;
  2002. struct drm_i915_private *dev_priv = to_i915(dev);
  2003. u32 master_ctl;
  2004. u32 gt_iir[4] = {};
  2005. irqreturn_t ret;
  2006. if (!intel_irqs_enabled(dev_priv))
  2007. return IRQ_NONE;
  2008. master_ctl = I915_READ_FW(GEN8_MASTER_IRQ);
  2009. master_ctl &= ~GEN8_MASTER_IRQ_CONTROL;
  2010. if (!master_ctl)
  2011. return IRQ_NONE;
  2012. I915_WRITE_FW(GEN8_MASTER_IRQ, 0);
  2013. /* IRQs are synced during runtime_suspend, we don't require a wakeref */
  2014. disable_rpm_wakeref_asserts(dev_priv);
  2015. /* Find, clear, then process each source of interrupt */
  2016. ret = gen8_gt_irq_ack(dev_priv, master_ctl, gt_iir);
  2017. gen8_gt_irq_handler(dev_priv, gt_iir);
  2018. ret |= gen8_de_irq_handler(dev_priv, master_ctl);
  2019. I915_WRITE_FW(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
  2020. POSTING_READ_FW(GEN8_MASTER_IRQ);
  2021. enable_rpm_wakeref_asserts(dev_priv);
  2022. return ret;
  2023. }
  2024. static void i915_error_wake_up(struct drm_i915_private *dev_priv)
  2025. {
  2026. /*
  2027. * Notify all waiters for GPU completion events that reset state has
  2028. * been changed, and that they need to restart their wait after
  2029. * checking for potential errors (and bail out to drop locks if there is
  2030. * a gpu reset pending so that i915_error_work_func can acquire them).
  2031. */
  2032. /* Wake up __wait_seqno, potentially holding dev->struct_mutex. */
  2033. wake_up_all(&dev_priv->gpu_error.wait_queue);
  2034. /* Wake up intel_crtc_wait_for_pending_flips, holding crtc->mutex. */
  2035. wake_up_all(&dev_priv->pending_flip_queue);
  2036. }
  2037. /**
  2038. * i915_reset_and_wakeup - do process context error handling work
  2039. * @dev_priv: i915 device private
  2040. *
  2041. * Fire an error uevent so userspace can see that a hang or error
  2042. * was detected.
  2043. */
  2044. static void i915_reset_and_wakeup(struct drm_i915_private *dev_priv)
  2045. {
  2046. struct kobject *kobj = &dev_priv->drm.primary->kdev->kobj;
  2047. char *error_event[] = { I915_ERROR_UEVENT "=1", NULL };
  2048. char *reset_event[] = { I915_RESET_UEVENT "=1", NULL };
  2049. char *reset_done_event[] = { I915_ERROR_UEVENT "=0", NULL };
  2050. kobject_uevent_env(kobj, KOBJ_CHANGE, error_event);
  2051. DRM_DEBUG_DRIVER("resetting chip\n");
  2052. kobject_uevent_env(kobj, KOBJ_CHANGE, reset_event);
  2053. /*
  2054. * In most cases it's guaranteed that we get here with an RPM
  2055. * reference held, for example because there is a pending GPU
  2056. * request that won't finish until the reset is done. This
  2057. * isn't the case at least when we get here by doing a
  2058. * simulated reset via debugs, so get an RPM reference.
  2059. */
  2060. intel_runtime_pm_get(dev_priv);
  2061. intel_prepare_reset(dev_priv);
  2062. do {
  2063. /*
  2064. * All state reset _must_ be completed before we update the
  2065. * reset counter, for otherwise waiters might miss the reset
  2066. * pending state and not properly drop locks, resulting in
  2067. * deadlocks with the reset work.
  2068. */
  2069. if (mutex_trylock(&dev_priv->drm.struct_mutex)) {
  2070. i915_reset(dev_priv);
  2071. mutex_unlock(&dev_priv->drm.struct_mutex);
  2072. }
  2073. /* We need to wait for anyone holding the lock to wakeup */
  2074. } while (wait_on_bit_timeout(&dev_priv->gpu_error.flags,
  2075. I915_RESET_IN_PROGRESS,
  2076. TASK_UNINTERRUPTIBLE,
  2077. HZ));
  2078. intel_finish_reset(dev_priv);
  2079. intel_runtime_pm_put(dev_priv);
  2080. if (!test_bit(I915_WEDGED, &dev_priv->gpu_error.flags))
  2081. kobject_uevent_env(kobj,
  2082. KOBJ_CHANGE, reset_done_event);
  2083. /*
  2084. * Note: The wake_up also serves as a memory barrier so that
  2085. * waiters see the updated value of the dev_priv->gpu_error.
  2086. */
  2087. wake_up_all(&dev_priv->gpu_error.reset_queue);
  2088. }
  2089. static void i915_report_and_clear_eir(struct drm_i915_private *dev_priv)
  2090. {
  2091. uint32_t instdone[I915_NUM_INSTDONE_REG];
  2092. u32 eir = I915_READ(EIR);
  2093. int pipe, i;
  2094. if (!eir)
  2095. return;
  2096. pr_err("render error detected, EIR: 0x%08x\n", eir);
  2097. i915_get_extra_instdone(dev_priv, instdone);
  2098. if (IS_G4X(dev_priv)) {
  2099. if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) {
  2100. u32 ipeir = I915_READ(IPEIR_I965);
  2101. pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
  2102. pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
  2103. for (i = 0; i < ARRAY_SIZE(instdone); i++)
  2104. pr_err(" INSTDONE_%d: 0x%08x\n", i, instdone[i]);
  2105. pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS));
  2106. pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
  2107. I915_WRITE(IPEIR_I965, ipeir);
  2108. POSTING_READ(IPEIR_I965);
  2109. }
  2110. if (eir & GM45_ERROR_PAGE_TABLE) {
  2111. u32 pgtbl_err = I915_READ(PGTBL_ER);
  2112. pr_err("page table error\n");
  2113. pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err);
  2114. I915_WRITE(PGTBL_ER, pgtbl_err);
  2115. POSTING_READ(PGTBL_ER);
  2116. }
  2117. }
  2118. if (!IS_GEN2(dev_priv)) {
  2119. if (eir & I915_ERROR_PAGE_TABLE) {
  2120. u32 pgtbl_err = I915_READ(PGTBL_ER);
  2121. pr_err("page table error\n");
  2122. pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err);
  2123. I915_WRITE(PGTBL_ER, pgtbl_err);
  2124. POSTING_READ(PGTBL_ER);
  2125. }
  2126. }
  2127. if (eir & I915_ERROR_MEMORY_REFRESH) {
  2128. pr_err("memory refresh error:\n");
  2129. for_each_pipe(dev_priv, pipe)
  2130. pr_err("pipe %c stat: 0x%08x\n",
  2131. pipe_name(pipe), I915_READ(PIPESTAT(pipe)));
  2132. /* pipestat has already been acked */
  2133. }
  2134. if (eir & I915_ERROR_INSTRUCTION) {
  2135. pr_err("instruction error\n");
  2136. pr_err(" INSTPM: 0x%08x\n", I915_READ(INSTPM));
  2137. for (i = 0; i < ARRAY_SIZE(instdone); i++)
  2138. pr_err(" INSTDONE_%d: 0x%08x\n", i, instdone[i]);
  2139. if (INTEL_GEN(dev_priv) < 4) {
  2140. u32 ipeir = I915_READ(IPEIR);
  2141. pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR));
  2142. pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR));
  2143. pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD));
  2144. I915_WRITE(IPEIR, ipeir);
  2145. POSTING_READ(IPEIR);
  2146. } else {
  2147. u32 ipeir = I915_READ(IPEIR_I965);
  2148. pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
  2149. pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
  2150. pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS));
  2151. pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
  2152. I915_WRITE(IPEIR_I965, ipeir);
  2153. POSTING_READ(IPEIR_I965);
  2154. }
  2155. }
  2156. I915_WRITE(EIR, eir);
  2157. POSTING_READ(EIR);
  2158. eir = I915_READ(EIR);
  2159. if (eir) {
  2160. /*
  2161. * some errors might have become stuck,
  2162. * mask them.
  2163. */
  2164. DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir);
  2165. I915_WRITE(EMR, I915_READ(EMR) | eir);
  2166. I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
  2167. }
  2168. }
  2169. /**
  2170. * i915_handle_error - handle a gpu error
  2171. * @dev_priv: i915 device private
  2172. * @engine_mask: mask representing engines that are hung
  2173. * Do some basic checking of register state at error time and
  2174. * dump it to the syslog. Also call i915_capture_error_state() to make
  2175. * sure we get a record and make it available in debugfs. Fire a uevent
  2176. * so userspace knows something bad happened (should trigger collection
  2177. * of a ring dump etc.).
  2178. * @fmt: Error message format string
  2179. */
  2180. void i915_handle_error(struct drm_i915_private *dev_priv,
  2181. u32 engine_mask,
  2182. const char *fmt, ...)
  2183. {
  2184. va_list args;
  2185. char error_msg[80];
  2186. va_start(args, fmt);
  2187. vscnprintf(error_msg, sizeof(error_msg), fmt, args);
  2188. va_end(args);
  2189. i915_capture_error_state(dev_priv, engine_mask, error_msg);
  2190. i915_report_and_clear_eir(dev_priv);
  2191. if (!engine_mask)
  2192. return;
  2193. if (test_and_set_bit(I915_RESET_IN_PROGRESS,
  2194. &dev_priv->gpu_error.flags))
  2195. return;
  2196. /*
  2197. * Wakeup waiting processes so that the reset function
  2198. * i915_reset_and_wakeup doesn't deadlock trying to grab
  2199. * various locks. By bumping the reset counter first, the woken
  2200. * processes will see a reset in progress and back off,
  2201. * releasing their locks and then wait for the reset completion.
  2202. * We must do this for _all_ gpu waiters that might hold locks
  2203. * that the reset work needs to acquire.
  2204. *
  2205. * Note: The wake_up also provides a memory barrier to ensure that the
  2206. * waiters see the updated value of the reset flags.
  2207. */
  2208. i915_error_wake_up(dev_priv);
  2209. i915_reset_and_wakeup(dev_priv);
  2210. }
  2211. /* Called from drm generic code, passed 'crtc' which
  2212. * we use as a pipe index
  2213. */
  2214. static int i915_enable_vblank(struct drm_device *dev, unsigned int pipe)
  2215. {
  2216. struct drm_i915_private *dev_priv = to_i915(dev);
  2217. unsigned long irqflags;
  2218. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  2219. if (INTEL_INFO(dev)->gen >= 4)
  2220. i915_enable_pipestat(dev_priv, pipe,
  2221. PIPE_START_VBLANK_INTERRUPT_STATUS);
  2222. else
  2223. i915_enable_pipestat(dev_priv, pipe,
  2224. PIPE_VBLANK_INTERRUPT_STATUS);
  2225. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  2226. return 0;
  2227. }
  2228. static int ironlake_enable_vblank(struct drm_device *dev, unsigned int pipe)
  2229. {
  2230. struct drm_i915_private *dev_priv = to_i915(dev);
  2231. unsigned long irqflags;
  2232. uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) :
  2233. DE_PIPE_VBLANK(pipe);
  2234. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  2235. ilk_enable_display_irq(dev_priv, bit);
  2236. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  2237. return 0;
  2238. }
  2239. static int valleyview_enable_vblank(struct drm_device *dev, unsigned int pipe)
  2240. {
  2241. struct drm_i915_private *dev_priv = to_i915(dev);
  2242. unsigned long irqflags;
  2243. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  2244. i915_enable_pipestat(dev_priv, pipe,
  2245. PIPE_START_VBLANK_INTERRUPT_STATUS);
  2246. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  2247. return 0;
  2248. }
  2249. static int gen8_enable_vblank(struct drm_device *dev, unsigned int pipe)
  2250. {
  2251. struct drm_i915_private *dev_priv = to_i915(dev);
  2252. unsigned long irqflags;
  2253. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  2254. bdw_enable_pipe_irq(dev_priv, pipe, GEN8_PIPE_VBLANK);
  2255. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  2256. return 0;
  2257. }
  2258. /* Called from drm generic code, passed 'crtc' which
  2259. * we use as a pipe index
  2260. */
  2261. static void i915_disable_vblank(struct drm_device *dev, unsigned int pipe)
  2262. {
  2263. struct drm_i915_private *dev_priv = to_i915(dev);
  2264. unsigned long irqflags;
  2265. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  2266. i915_disable_pipestat(dev_priv, pipe,
  2267. PIPE_VBLANK_INTERRUPT_STATUS |
  2268. PIPE_START_VBLANK_INTERRUPT_STATUS);
  2269. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  2270. }
  2271. static void ironlake_disable_vblank(struct drm_device *dev, unsigned int pipe)
  2272. {
  2273. struct drm_i915_private *dev_priv = to_i915(dev);
  2274. unsigned long irqflags;
  2275. uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) :
  2276. DE_PIPE_VBLANK(pipe);
  2277. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  2278. ilk_disable_display_irq(dev_priv, bit);
  2279. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  2280. }
  2281. static void valleyview_disable_vblank(struct drm_device *dev, unsigned int pipe)
  2282. {
  2283. struct drm_i915_private *dev_priv = to_i915(dev);
  2284. unsigned long irqflags;
  2285. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  2286. i915_disable_pipestat(dev_priv, pipe,
  2287. PIPE_START_VBLANK_INTERRUPT_STATUS);
  2288. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  2289. }
  2290. static void gen8_disable_vblank(struct drm_device *dev, unsigned int pipe)
  2291. {
  2292. struct drm_i915_private *dev_priv = to_i915(dev);
  2293. unsigned long irqflags;
  2294. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  2295. bdw_disable_pipe_irq(dev_priv, pipe, GEN8_PIPE_VBLANK);
  2296. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  2297. }
  2298. static bool
  2299. ipehr_is_semaphore_wait(struct intel_engine_cs *engine, u32 ipehr)
  2300. {
  2301. if (INTEL_GEN(engine->i915) >= 8) {
  2302. return (ipehr >> 23) == 0x1c;
  2303. } else {
  2304. ipehr &= ~MI_SEMAPHORE_SYNC_MASK;
  2305. return ipehr == (MI_SEMAPHORE_MBOX | MI_SEMAPHORE_COMPARE |
  2306. MI_SEMAPHORE_REGISTER);
  2307. }
  2308. }
  2309. static struct intel_engine_cs *
  2310. semaphore_wait_to_signaller_ring(struct intel_engine_cs *engine, u32 ipehr,
  2311. u64 offset)
  2312. {
  2313. struct drm_i915_private *dev_priv = engine->i915;
  2314. struct intel_engine_cs *signaller;
  2315. if (INTEL_GEN(dev_priv) >= 8) {
  2316. for_each_engine(signaller, dev_priv) {
  2317. if (engine == signaller)
  2318. continue;
  2319. if (offset == signaller->semaphore.signal_ggtt[engine->id])
  2320. return signaller;
  2321. }
  2322. } else {
  2323. u32 sync_bits = ipehr & MI_SEMAPHORE_SYNC_MASK;
  2324. for_each_engine(signaller, dev_priv) {
  2325. if(engine == signaller)
  2326. continue;
  2327. if (sync_bits == signaller->semaphore.mbox.wait[engine->id])
  2328. return signaller;
  2329. }
  2330. }
  2331. DRM_DEBUG_DRIVER("No signaller ring found for ring %i, ipehr 0x%08x, offset 0x%016llx\n",
  2332. engine->id, ipehr, offset);
  2333. return ERR_PTR(-ENODEV);
  2334. }
  2335. static struct intel_engine_cs *
  2336. semaphore_waits_for(struct intel_engine_cs *engine, u32 *seqno)
  2337. {
  2338. struct drm_i915_private *dev_priv = engine->i915;
  2339. void __iomem *vaddr;
  2340. u32 cmd, ipehr, head;
  2341. u64 offset = 0;
  2342. int i, backwards;
  2343. /*
  2344. * This function does not support execlist mode - any attempt to
  2345. * proceed further into this function will result in a kernel panic
  2346. * when dereferencing ring->buffer, which is not set up in execlist
  2347. * mode.
  2348. *
  2349. * The correct way of doing it would be to derive the currently
  2350. * executing ring buffer from the current context, which is derived
  2351. * from the currently running request. Unfortunately, to get the
  2352. * current request we would have to grab the struct_mutex before doing
  2353. * anything else, which would be ill-advised since some other thread
  2354. * might have grabbed it already and managed to hang itself, causing
  2355. * the hang checker to deadlock.
  2356. *
  2357. * Therefore, this function does not support execlist mode in its
  2358. * current form. Just return NULL and move on.
  2359. */
  2360. if (engine->buffer == NULL)
  2361. return NULL;
  2362. ipehr = I915_READ(RING_IPEHR(engine->mmio_base));
  2363. if (!ipehr_is_semaphore_wait(engine, ipehr))
  2364. return NULL;
  2365. /*
  2366. * HEAD is likely pointing to the dword after the actual command,
  2367. * so scan backwards until we find the MBOX. But limit it to just 3
  2368. * or 4 dwords depending on the semaphore wait command size.
  2369. * Note that we don't care about ACTHD here since that might
  2370. * point at at batch, and semaphores are always emitted into the
  2371. * ringbuffer itself.
  2372. */
  2373. head = I915_READ_HEAD(engine) & HEAD_ADDR;
  2374. backwards = (INTEL_GEN(dev_priv) >= 8) ? 5 : 4;
  2375. vaddr = (void __iomem *)engine->buffer->vaddr;
  2376. for (i = backwards; i; --i) {
  2377. /*
  2378. * Be paranoid and presume the hw has gone off into the wild -
  2379. * our ring is smaller than what the hardware (and hence
  2380. * HEAD_ADDR) allows. Also handles wrap-around.
  2381. */
  2382. head &= engine->buffer->size - 1;
  2383. /* This here seems to blow up */
  2384. cmd = ioread32(vaddr + head);
  2385. if (cmd == ipehr)
  2386. break;
  2387. head -= 4;
  2388. }
  2389. if (!i)
  2390. return NULL;
  2391. *seqno = ioread32(vaddr + head + 4) + 1;
  2392. if (INTEL_GEN(dev_priv) >= 8) {
  2393. offset = ioread32(vaddr + head + 12);
  2394. offset <<= 32;
  2395. offset |= ioread32(vaddr + head + 8);
  2396. }
  2397. return semaphore_wait_to_signaller_ring(engine, ipehr, offset);
  2398. }
  2399. static int semaphore_passed(struct intel_engine_cs *engine)
  2400. {
  2401. struct drm_i915_private *dev_priv = engine->i915;
  2402. struct intel_engine_cs *signaller;
  2403. u32 seqno;
  2404. engine->hangcheck.deadlock++;
  2405. signaller = semaphore_waits_for(engine, &seqno);
  2406. if (signaller == NULL)
  2407. return -1;
  2408. if (IS_ERR(signaller))
  2409. return 0;
  2410. /* Prevent pathological recursion due to driver bugs */
  2411. if (signaller->hangcheck.deadlock >= I915_NUM_ENGINES)
  2412. return -1;
  2413. if (i915_seqno_passed(intel_engine_get_seqno(signaller), seqno))
  2414. return 1;
  2415. /* cursory check for an unkickable deadlock */
  2416. if (I915_READ_CTL(signaller) & RING_WAIT_SEMAPHORE &&
  2417. semaphore_passed(signaller) < 0)
  2418. return -1;
  2419. return 0;
  2420. }
  2421. static void semaphore_clear_deadlocks(struct drm_i915_private *dev_priv)
  2422. {
  2423. struct intel_engine_cs *engine;
  2424. for_each_engine(engine, dev_priv)
  2425. engine->hangcheck.deadlock = 0;
  2426. }
  2427. static bool subunits_stuck(struct intel_engine_cs *engine)
  2428. {
  2429. u32 instdone[I915_NUM_INSTDONE_REG];
  2430. bool stuck;
  2431. int i;
  2432. if (engine->id != RCS)
  2433. return true;
  2434. i915_get_extra_instdone(engine->i915, instdone);
  2435. /* There might be unstable subunit states even when
  2436. * actual head is not moving. Filter out the unstable ones by
  2437. * accumulating the undone -> done transitions and only
  2438. * consider those as progress.
  2439. */
  2440. stuck = true;
  2441. for (i = 0; i < I915_NUM_INSTDONE_REG; i++) {
  2442. const u32 tmp = instdone[i] | engine->hangcheck.instdone[i];
  2443. if (tmp != engine->hangcheck.instdone[i])
  2444. stuck = false;
  2445. engine->hangcheck.instdone[i] |= tmp;
  2446. }
  2447. return stuck;
  2448. }
  2449. static enum intel_engine_hangcheck_action
  2450. head_stuck(struct intel_engine_cs *engine, u64 acthd)
  2451. {
  2452. if (acthd != engine->hangcheck.acthd) {
  2453. /* Clear subunit states on head movement */
  2454. memset(engine->hangcheck.instdone, 0,
  2455. sizeof(engine->hangcheck.instdone));
  2456. return HANGCHECK_ACTIVE;
  2457. }
  2458. if (!subunits_stuck(engine))
  2459. return HANGCHECK_ACTIVE;
  2460. return HANGCHECK_HUNG;
  2461. }
  2462. static enum intel_engine_hangcheck_action
  2463. engine_stuck(struct intel_engine_cs *engine, u64 acthd)
  2464. {
  2465. struct drm_i915_private *dev_priv = engine->i915;
  2466. enum intel_engine_hangcheck_action ha;
  2467. u32 tmp;
  2468. ha = head_stuck(engine, acthd);
  2469. if (ha != HANGCHECK_HUNG)
  2470. return ha;
  2471. if (IS_GEN2(dev_priv))
  2472. return HANGCHECK_HUNG;
  2473. /* Is the chip hanging on a WAIT_FOR_EVENT?
  2474. * If so we can simply poke the RB_WAIT bit
  2475. * and break the hang. This should work on
  2476. * all but the second generation chipsets.
  2477. */
  2478. tmp = I915_READ_CTL(engine);
  2479. if (tmp & RING_WAIT) {
  2480. i915_handle_error(dev_priv, 0,
  2481. "Kicking stuck wait on %s",
  2482. engine->name);
  2483. I915_WRITE_CTL(engine, tmp);
  2484. return HANGCHECK_KICK;
  2485. }
  2486. if (INTEL_GEN(dev_priv) >= 6 && tmp & RING_WAIT_SEMAPHORE) {
  2487. switch (semaphore_passed(engine)) {
  2488. default:
  2489. return HANGCHECK_HUNG;
  2490. case 1:
  2491. i915_handle_error(dev_priv, 0,
  2492. "Kicking stuck semaphore on %s",
  2493. engine->name);
  2494. I915_WRITE_CTL(engine, tmp);
  2495. return HANGCHECK_KICK;
  2496. case 0:
  2497. return HANGCHECK_WAIT;
  2498. }
  2499. }
  2500. return HANGCHECK_HUNG;
  2501. }
  2502. /*
  2503. * This is called when the chip hasn't reported back with completed
  2504. * batchbuffers in a long time. We keep track per ring seqno progress and
  2505. * if there are no progress, hangcheck score for that ring is increased.
  2506. * Further, acthd is inspected to see if the ring is stuck. On stuck case
  2507. * we kick the ring. If we see no progress on three subsequent calls
  2508. * we assume chip is wedged and try to fix it by resetting the chip.
  2509. */
  2510. static void i915_hangcheck_elapsed(struct work_struct *work)
  2511. {
  2512. struct drm_i915_private *dev_priv =
  2513. container_of(work, typeof(*dev_priv),
  2514. gpu_error.hangcheck_work.work);
  2515. struct intel_engine_cs *engine;
  2516. unsigned int hung = 0, stuck = 0;
  2517. int busy_count = 0;
  2518. #define BUSY 1
  2519. #define KICK 5
  2520. #define HUNG 20
  2521. #define ACTIVE_DECAY 15
  2522. if (!i915.enable_hangcheck)
  2523. return;
  2524. if (!READ_ONCE(dev_priv->gt.awake))
  2525. return;
  2526. /* As enabling the GPU requires fairly extensive mmio access,
  2527. * periodically arm the mmio checker to see if we are triggering
  2528. * any invalid access.
  2529. */
  2530. intel_uncore_arm_unclaimed_mmio_detection(dev_priv);
  2531. for_each_engine(engine, dev_priv) {
  2532. bool busy = intel_engine_has_waiter(engine);
  2533. u64 acthd;
  2534. u32 seqno;
  2535. u32 submit;
  2536. semaphore_clear_deadlocks(dev_priv);
  2537. /* We don't strictly need an irq-barrier here, as we are not
  2538. * serving an interrupt request, be paranoid in case the
  2539. * barrier has side-effects (such as preventing a broken
  2540. * cacheline snoop) and so be sure that we can see the seqno
  2541. * advance. If the seqno should stick, due to a stale
  2542. * cacheline, we would erroneously declare the GPU hung.
  2543. */
  2544. if (engine->irq_seqno_barrier)
  2545. engine->irq_seqno_barrier(engine);
  2546. acthd = intel_engine_get_active_head(engine);
  2547. seqno = intel_engine_get_seqno(engine);
  2548. submit = READ_ONCE(engine->last_submitted_seqno);
  2549. if (engine->hangcheck.seqno == seqno) {
  2550. if (i915_seqno_passed(seqno, submit)) {
  2551. engine->hangcheck.action = HANGCHECK_IDLE;
  2552. } else {
  2553. /* We always increment the hangcheck score
  2554. * if the engine is busy and still processing
  2555. * the same request, so that no single request
  2556. * can run indefinitely (such as a chain of
  2557. * batches). The only time we do not increment
  2558. * the hangcheck score on this ring, if this
  2559. * engine is in a legitimate wait for another
  2560. * engine. In that case the waiting engine is a
  2561. * victim and we want to be sure we catch the
  2562. * right culprit. Then every time we do kick
  2563. * the ring, add a small increment to the
  2564. * score so that we can catch a batch that is
  2565. * being repeatedly kicked and so responsible
  2566. * for stalling the machine.
  2567. */
  2568. engine->hangcheck.action =
  2569. engine_stuck(engine, acthd);
  2570. switch (engine->hangcheck.action) {
  2571. case HANGCHECK_IDLE:
  2572. case HANGCHECK_WAIT:
  2573. break;
  2574. case HANGCHECK_ACTIVE:
  2575. engine->hangcheck.score += BUSY;
  2576. break;
  2577. case HANGCHECK_KICK:
  2578. engine->hangcheck.score += KICK;
  2579. break;
  2580. case HANGCHECK_HUNG:
  2581. engine->hangcheck.score += HUNG;
  2582. break;
  2583. }
  2584. }
  2585. if (engine->hangcheck.score >= HANGCHECK_SCORE_RING_HUNG) {
  2586. hung |= intel_engine_flag(engine);
  2587. if (engine->hangcheck.action != HANGCHECK_HUNG)
  2588. stuck |= intel_engine_flag(engine);
  2589. }
  2590. } else {
  2591. engine->hangcheck.action = HANGCHECK_ACTIVE;
  2592. /* Gradually reduce the count so that we catch DoS
  2593. * attempts across multiple batches.
  2594. */
  2595. if (engine->hangcheck.score > 0)
  2596. engine->hangcheck.score -= ACTIVE_DECAY;
  2597. if (engine->hangcheck.score < 0)
  2598. engine->hangcheck.score = 0;
  2599. /* Clear head and subunit states on seqno movement */
  2600. acthd = 0;
  2601. memset(engine->hangcheck.instdone, 0,
  2602. sizeof(engine->hangcheck.instdone));
  2603. }
  2604. engine->hangcheck.seqno = seqno;
  2605. engine->hangcheck.acthd = acthd;
  2606. busy_count += busy;
  2607. }
  2608. if (hung) {
  2609. char msg[80];
  2610. unsigned int tmp;
  2611. int len;
  2612. /* If some rings hung but others were still busy, only
  2613. * blame the hanging rings in the synopsis.
  2614. */
  2615. if (stuck != hung)
  2616. hung &= ~stuck;
  2617. len = scnprintf(msg, sizeof(msg),
  2618. "%s on ", stuck == hung ? "No progress" : "Hang");
  2619. for_each_engine_masked(engine, dev_priv, hung, tmp)
  2620. len += scnprintf(msg + len, sizeof(msg) - len,
  2621. "%s, ", engine->name);
  2622. msg[len-2] = '\0';
  2623. return i915_handle_error(dev_priv, hung, msg);
  2624. }
  2625. /* Reset timer in case GPU hangs without another request being added */
  2626. if (busy_count)
  2627. i915_queue_hangcheck(dev_priv);
  2628. }
  2629. static void ibx_irq_reset(struct drm_device *dev)
  2630. {
  2631. struct drm_i915_private *dev_priv = to_i915(dev);
  2632. if (HAS_PCH_NOP(dev))
  2633. return;
  2634. GEN5_IRQ_RESET(SDE);
  2635. if (HAS_PCH_CPT(dev) || HAS_PCH_LPT(dev))
  2636. I915_WRITE(SERR_INT, 0xffffffff);
  2637. }
  2638. /*
  2639. * SDEIER is also touched by the interrupt handler to work around missed PCH
  2640. * interrupts. Hence we can't update it after the interrupt handler is enabled -
  2641. * instead we unconditionally enable all PCH interrupt sources here, but then
  2642. * only unmask them as needed with SDEIMR.
  2643. *
  2644. * This function needs to be called before interrupts are enabled.
  2645. */
  2646. static void ibx_irq_pre_postinstall(struct drm_device *dev)
  2647. {
  2648. struct drm_i915_private *dev_priv = to_i915(dev);
  2649. if (HAS_PCH_NOP(dev))
  2650. return;
  2651. WARN_ON(I915_READ(SDEIER) != 0);
  2652. I915_WRITE(SDEIER, 0xffffffff);
  2653. POSTING_READ(SDEIER);
  2654. }
  2655. static void gen5_gt_irq_reset(struct drm_device *dev)
  2656. {
  2657. struct drm_i915_private *dev_priv = to_i915(dev);
  2658. GEN5_IRQ_RESET(GT);
  2659. if (INTEL_INFO(dev)->gen >= 6)
  2660. GEN5_IRQ_RESET(GEN6_PM);
  2661. }
  2662. static void vlv_display_irq_reset(struct drm_i915_private *dev_priv)
  2663. {
  2664. enum pipe pipe;
  2665. if (IS_CHERRYVIEW(dev_priv))
  2666. I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK_CHV);
  2667. else
  2668. I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);
  2669. i915_hotplug_interrupt_update_locked(dev_priv, 0xffffffff, 0);
  2670. I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
  2671. for_each_pipe(dev_priv, pipe) {
  2672. I915_WRITE(PIPESTAT(pipe),
  2673. PIPE_FIFO_UNDERRUN_STATUS |
  2674. PIPESTAT_INT_STATUS_MASK);
  2675. dev_priv->pipestat_irq_mask[pipe] = 0;
  2676. }
  2677. GEN5_IRQ_RESET(VLV_);
  2678. dev_priv->irq_mask = ~0;
  2679. }
  2680. static void vlv_display_irq_postinstall(struct drm_i915_private *dev_priv)
  2681. {
  2682. u32 pipestat_mask;
  2683. u32 enable_mask;
  2684. enum pipe pipe;
  2685. pipestat_mask = PLANE_FLIP_DONE_INT_STATUS_VLV |
  2686. PIPE_CRC_DONE_INTERRUPT_STATUS;
  2687. i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
  2688. for_each_pipe(dev_priv, pipe)
  2689. i915_enable_pipestat(dev_priv, pipe, pipestat_mask);
  2690. enable_mask = I915_DISPLAY_PORT_INTERRUPT |
  2691. I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
  2692. I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
  2693. if (IS_CHERRYVIEW(dev_priv))
  2694. enable_mask |= I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
  2695. WARN_ON(dev_priv->irq_mask != ~0);
  2696. dev_priv->irq_mask = ~enable_mask;
  2697. GEN5_IRQ_INIT(VLV_, dev_priv->irq_mask, enable_mask);
  2698. }
  2699. /* drm_dma.h hooks
  2700. */
  2701. static void ironlake_irq_reset(struct drm_device *dev)
  2702. {
  2703. struct drm_i915_private *dev_priv = to_i915(dev);
  2704. I915_WRITE(HWSTAM, 0xffffffff);
  2705. GEN5_IRQ_RESET(DE);
  2706. if (IS_GEN7(dev))
  2707. I915_WRITE(GEN7_ERR_INT, 0xffffffff);
  2708. gen5_gt_irq_reset(dev);
  2709. ibx_irq_reset(dev);
  2710. }
  2711. static void valleyview_irq_preinstall(struct drm_device *dev)
  2712. {
  2713. struct drm_i915_private *dev_priv = to_i915(dev);
  2714. I915_WRITE(VLV_MASTER_IER, 0);
  2715. POSTING_READ(VLV_MASTER_IER);
  2716. gen5_gt_irq_reset(dev);
  2717. spin_lock_irq(&dev_priv->irq_lock);
  2718. if (dev_priv->display_irqs_enabled)
  2719. vlv_display_irq_reset(dev_priv);
  2720. spin_unlock_irq(&dev_priv->irq_lock);
  2721. }
  2722. static void gen8_gt_irq_reset(struct drm_i915_private *dev_priv)
  2723. {
  2724. GEN8_IRQ_RESET_NDX(GT, 0);
  2725. GEN8_IRQ_RESET_NDX(GT, 1);
  2726. GEN8_IRQ_RESET_NDX(GT, 2);
  2727. GEN8_IRQ_RESET_NDX(GT, 3);
  2728. }
  2729. static void gen8_irq_reset(struct drm_device *dev)
  2730. {
  2731. struct drm_i915_private *dev_priv = to_i915(dev);
  2732. int pipe;
  2733. I915_WRITE(GEN8_MASTER_IRQ, 0);
  2734. POSTING_READ(GEN8_MASTER_IRQ);
  2735. gen8_gt_irq_reset(dev_priv);
  2736. for_each_pipe(dev_priv, pipe)
  2737. if (intel_display_power_is_enabled(dev_priv,
  2738. POWER_DOMAIN_PIPE(pipe)))
  2739. GEN8_IRQ_RESET_NDX(DE_PIPE, pipe);
  2740. GEN5_IRQ_RESET(GEN8_DE_PORT_);
  2741. GEN5_IRQ_RESET(GEN8_DE_MISC_);
  2742. GEN5_IRQ_RESET(GEN8_PCU_);
  2743. if (HAS_PCH_SPLIT(dev))
  2744. ibx_irq_reset(dev);
  2745. }
  2746. void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv,
  2747. unsigned int pipe_mask)
  2748. {
  2749. uint32_t extra_ier = GEN8_PIPE_VBLANK | GEN8_PIPE_FIFO_UNDERRUN;
  2750. enum pipe pipe;
  2751. spin_lock_irq(&dev_priv->irq_lock);
  2752. for_each_pipe_masked(dev_priv, pipe, pipe_mask)
  2753. GEN8_IRQ_INIT_NDX(DE_PIPE, pipe,
  2754. dev_priv->de_irq_mask[pipe],
  2755. ~dev_priv->de_irq_mask[pipe] | extra_ier);
  2756. spin_unlock_irq(&dev_priv->irq_lock);
  2757. }
  2758. void gen8_irq_power_well_pre_disable(struct drm_i915_private *dev_priv,
  2759. unsigned int pipe_mask)
  2760. {
  2761. enum pipe pipe;
  2762. spin_lock_irq(&dev_priv->irq_lock);
  2763. for_each_pipe_masked(dev_priv, pipe, pipe_mask)
  2764. GEN8_IRQ_RESET_NDX(DE_PIPE, pipe);
  2765. spin_unlock_irq(&dev_priv->irq_lock);
  2766. /* make sure we're done processing display irqs */
  2767. synchronize_irq(dev_priv->drm.irq);
  2768. }
  2769. static void cherryview_irq_preinstall(struct drm_device *dev)
  2770. {
  2771. struct drm_i915_private *dev_priv = to_i915(dev);
  2772. I915_WRITE(GEN8_MASTER_IRQ, 0);
  2773. POSTING_READ(GEN8_MASTER_IRQ);
  2774. gen8_gt_irq_reset(dev_priv);
  2775. GEN5_IRQ_RESET(GEN8_PCU_);
  2776. spin_lock_irq(&dev_priv->irq_lock);
  2777. if (dev_priv->display_irqs_enabled)
  2778. vlv_display_irq_reset(dev_priv);
  2779. spin_unlock_irq(&dev_priv->irq_lock);
  2780. }
  2781. static u32 intel_hpd_enabled_irqs(struct drm_i915_private *dev_priv,
  2782. const u32 hpd[HPD_NUM_PINS])
  2783. {
  2784. struct intel_encoder *encoder;
  2785. u32 enabled_irqs = 0;
  2786. for_each_intel_encoder(&dev_priv->drm, encoder)
  2787. if (dev_priv->hotplug.stats[encoder->hpd_pin].state == HPD_ENABLED)
  2788. enabled_irqs |= hpd[encoder->hpd_pin];
  2789. return enabled_irqs;
  2790. }
  2791. static void ibx_hpd_irq_setup(struct drm_i915_private *dev_priv)
  2792. {
  2793. u32 hotplug_irqs, hotplug, enabled_irqs;
  2794. if (HAS_PCH_IBX(dev_priv)) {
  2795. hotplug_irqs = SDE_HOTPLUG_MASK;
  2796. enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_ibx);
  2797. } else {
  2798. hotplug_irqs = SDE_HOTPLUG_MASK_CPT;
  2799. enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_cpt);
  2800. }
  2801. ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);
  2802. /*
  2803. * Enable digital hotplug on the PCH, and configure the DP short pulse
  2804. * duration to 2ms (which is the minimum in the Display Port spec).
  2805. * The pulse duration bits are reserved on LPT+.
  2806. */
  2807. hotplug = I915_READ(PCH_PORT_HOTPLUG);
  2808. hotplug &= ~(PORTD_PULSE_DURATION_MASK|PORTC_PULSE_DURATION_MASK|PORTB_PULSE_DURATION_MASK);
  2809. hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms;
  2810. hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms;
  2811. hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms;
  2812. /*
  2813. * When CPU and PCH are on the same package, port A
  2814. * HPD must be enabled in both north and south.
  2815. */
  2816. if (HAS_PCH_LPT_LP(dev_priv))
  2817. hotplug |= PORTA_HOTPLUG_ENABLE;
  2818. I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
  2819. }
  2820. static void spt_hpd_irq_setup(struct drm_i915_private *dev_priv)
  2821. {
  2822. u32 hotplug_irqs, hotplug, enabled_irqs;
  2823. hotplug_irqs = SDE_HOTPLUG_MASK_SPT;
  2824. enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_spt);
  2825. ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);
  2826. /* Enable digital hotplug on the PCH */
  2827. hotplug = I915_READ(PCH_PORT_HOTPLUG);
  2828. hotplug |= PORTD_HOTPLUG_ENABLE | PORTC_HOTPLUG_ENABLE |
  2829. PORTB_HOTPLUG_ENABLE | PORTA_HOTPLUG_ENABLE;
  2830. I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
  2831. hotplug = I915_READ(PCH_PORT_HOTPLUG2);
  2832. hotplug |= PORTE_HOTPLUG_ENABLE;
  2833. I915_WRITE(PCH_PORT_HOTPLUG2, hotplug);
  2834. }
  2835. static void ilk_hpd_irq_setup(struct drm_i915_private *dev_priv)
  2836. {
  2837. u32 hotplug_irqs, hotplug, enabled_irqs;
  2838. if (INTEL_GEN(dev_priv) >= 8) {
  2839. hotplug_irqs = GEN8_PORT_DP_A_HOTPLUG;
  2840. enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_bdw);
  2841. bdw_update_port_irq(dev_priv, hotplug_irqs, enabled_irqs);
  2842. } else if (INTEL_GEN(dev_priv) >= 7) {
  2843. hotplug_irqs = DE_DP_A_HOTPLUG_IVB;
  2844. enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_ivb);
  2845. ilk_update_display_irq(dev_priv, hotplug_irqs, enabled_irqs);
  2846. } else {
  2847. hotplug_irqs = DE_DP_A_HOTPLUG;
  2848. enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_ilk);
  2849. ilk_update_display_irq(dev_priv, hotplug_irqs, enabled_irqs);
  2850. }
  2851. /*
  2852. * Enable digital hotplug on the CPU, and configure the DP short pulse
  2853. * duration to 2ms (which is the minimum in the Display Port spec)
  2854. * The pulse duration bits are reserved on HSW+.
  2855. */
  2856. hotplug = I915_READ(DIGITAL_PORT_HOTPLUG_CNTRL);
  2857. hotplug &= ~DIGITAL_PORTA_PULSE_DURATION_MASK;
  2858. hotplug |= DIGITAL_PORTA_HOTPLUG_ENABLE | DIGITAL_PORTA_PULSE_DURATION_2ms;
  2859. I915_WRITE(DIGITAL_PORT_HOTPLUG_CNTRL, hotplug);
  2860. ibx_hpd_irq_setup(dev_priv);
  2861. }
  2862. static void bxt_hpd_irq_setup(struct drm_i915_private *dev_priv)
  2863. {
  2864. u32 hotplug_irqs, hotplug, enabled_irqs;
  2865. enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_bxt);
  2866. hotplug_irqs = BXT_DE_PORT_HOTPLUG_MASK;
  2867. bdw_update_port_irq(dev_priv, hotplug_irqs, enabled_irqs);
  2868. hotplug = I915_READ(PCH_PORT_HOTPLUG);
  2869. hotplug |= PORTC_HOTPLUG_ENABLE | PORTB_HOTPLUG_ENABLE |
  2870. PORTA_HOTPLUG_ENABLE;
  2871. DRM_DEBUG_KMS("Invert bit setting: hp_ctl:%x hp_port:%x\n",
  2872. hotplug, enabled_irqs);
  2873. hotplug &= ~BXT_DDI_HPD_INVERT_MASK;
  2874. /*
  2875. * For BXT invert bit has to be set based on AOB design
  2876. * for HPD detection logic, update it based on VBT fields.
  2877. */
  2878. if ((enabled_irqs & BXT_DE_PORT_HP_DDIA) &&
  2879. intel_bios_is_port_hpd_inverted(dev_priv, PORT_A))
  2880. hotplug |= BXT_DDIA_HPD_INVERT;
  2881. if ((enabled_irqs & BXT_DE_PORT_HP_DDIB) &&
  2882. intel_bios_is_port_hpd_inverted(dev_priv, PORT_B))
  2883. hotplug |= BXT_DDIB_HPD_INVERT;
  2884. if ((enabled_irqs & BXT_DE_PORT_HP_DDIC) &&
  2885. intel_bios_is_port_hpd_inverted(dev_priv, PORT_C))
  2886. hotplug |= BXT_DDIC_HPD_INVERT;
  2887. I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
  2888. }
  2889. static void ibx_irq_postinstall(struct drm_device *dev)
  2890. {
  2891. struct drm_i915_private *dev_priv = to_i915(dev);
  2892. u32 mask;
  2893. if (HAS_PCH_NOP(dev))
  2894. return;
  2895. if (HAS_PCH_IBX(dev))
  2896. mask = SDE_GMBUS | SDE_AUX_MASK | SDE_POISON;
  2897. else
  2898. mask = SDE_GMBUS_CPT | SDE_AUX_MASK_CPT;
  2899. gen5_assert_iir_is_zero(dev_priv, SDEIIR);
  2900. I915_WRITE(SDEIMR, ~mask);
  2901. }
  2902. static void gen5_gt_irq_postinstall(struct drm_device *dev)
  2903. {
  2904. struct drm_i915_private *dev_priv = to_i915(dev);
  2905. u32 pm_irqs, gt_irqs;
  2906. pm_irqs = gt_irqs = 0;
  2907. dev_priv->gt_irq_mask = ~0;
  2908. if (HAS_L3_DPF(dev)) {
  2909. /* L3 parity interrupt is always unmasked. */
  2910. dev_priv->gt_irq_mask = ~GT_PARITY_ERROR(dev);
  2911. gt_irqs |= GT_PARITY_ERROR(dev);
  2912. }
  2913. gt_irqs |= GT_RENDER_USER_INTERRUPT;
  2914. if (IS_GEN5(dev)) {
  2915. gt_irqs |= ILK_BSD_USER_INTERRUPT;
  2916. } else {
  2917. gt_irqs |= GT_BLT_USER_INTERRUPT | GT_BSD_USER_INTERRUPT;
  2918. }
  2919. GEN5_IRQ_INIT(GT, dev_priv->gt_irq_mask, gt_irqs);
  2920. if (INTEL_INFO(dev)->gen >= 6) {
  2921. /*
  2922. * RPS interrupts will get enabled/disabled on demand when RPS
  2923. * itself is enabled/disabled.
  2924. */
  2925. if (HAS_VEBOX(dev))
  2926. pm_irqs |= PM_VEBOX_USER_INTERRUPT;
  2927. dev_priv->pm_irq_mask = 0xffffffff;
  2928. GEN5_IRQ_INIT(GEN6_PM, dev_priv->pm_irq_mask, pm_irqs);
  2929. }
  2930. }
  2931. static int ironlake_irq_postinstall(struct drm_device *dev)
  2932. {
  2933. struct drm_i915_private *dev_priv = to_i915(dev);
  2934. u32 display_mask, extra_mask;
  2935. if (INTEL_INFO(dev)->gen >= 7) {
  2936. display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE_IVB |
  2937. DE_PCH_EVENT_IVB | DE_PLANEC_FLIP_DONE_IVB |
  2938. DE_PLANEB_FLIP_DONE_IVB |
  2939. DE_PLANEA_FLIP_DONE_IVB | DE_AUX_CHANNEL_A_IVB);
  2940. extra_mask = (DE_PIPEC_VBLANK_IVB | DE_PIPEB_VBLANK_IVB |
  2941. DE_PIPEA_VBLANK_IVB | DE_ERR_INT_IVB |
  2942. DE_DP_A_HOTPLUG_IVB);
  2943. } else {
  2944. display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
  2945. DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE |
  2946. DE_AUX_CHANNEL_A |
  2947. DE_PIPEB_CRC_DONE | DE_PIPEA_CRC_DONE |
  2948. DE_POISON);
  2949. extra_mask = (DE_PIPEA_VBLANK | DE_PIPEB_VBLANK | DE_PCU_EVENT |
  2950. DE_PIPEB_FIFO_UNDERRUN | DE_PIPEA_FIFO_UNDERRUN |
  2951. DE_DP_A_HOTPLUG);
  2952. }
  2953. dev_priv->irq_mask = ~display_mask;
  2954. I915_WRITE(HWSTAM, 0xeffe);
  2955. ibx_irq_pre_postinstall(dev);
  2956. GEN5_IRQ_INIT(DE, dev_priv->irq_mask, display_mask | extra_mask);
  2957. gen5_gt_irq_postinstall(dev);
  2958. ibx_irq_postinstall(dev);
  2959. if (IS_IRONLAKE_M(dev)) {
  2960. /* Enable PCU event interrupts
  2961. *
  2962. * spinlocking not required here for correctness since interrupt
  2963. * setup is guaranteed to run in single-threaded context. But we
  2964. * need it to make the assert_spin_locked happy. */
  2965. spin_lock_irq(&dev_priv->irq_lock);
  2966. ilk_enable_display_irq(dev_priv, DE_PCU_EVENT);
  2967. spin_unlock_irq(&dev_priv->irq_lock);
  2968. }
  2969. return 0;
  2970. }
  2971. void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv)
  2972. {
  2973. assert_spin_locked(&dev_priv->irq_lock);
  2974. if (dev_priv->display_irqs_enabled)
  2975. return;
  2976. dev_priv->display_irqs_enabled = true;
  2977. if (intel_irqs_enabled(dev_priv)) {
  2978. vlv_display_irq_reset(dev_priv);
  2979. vlv_display_irq_postinstall(dev_priv);
  2980. }
  2981. }
  2982. void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv)
  2983. {
  2984. assert_spin_locked(&dev_priv->irq_lock);
  2985. if (!dev_priv->display_irqs_enabled)
  2986. return;
  2987. dev_priv->display_irqs_enabled = false;
  2988. if (intel_irqs_enabled(dev_priv))
  2989. vlv_display_irq_reset(dev_priv);
  2990. }
  2991. static int valleyview_irq_postinstall(struct drm_device *dev)
  2992. {
  2993. struct drm_i915_private *dev_priv = to_i915(dev);
  2994. gen5_gt_irq_postinstall(dev);
  2995. spin_lock_irq(&dev_priv->irq_lock);
  2996. if (dev_priv->display_irqs_enabled)
  2997. vlv_display_irq_postinstall(dev_priv);
  2998. spin_unlock_irq(&dev_priv->irq_lock);
  2999. I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
  3000. POSTING_READ(VLV_MASTER_IER);
  3001. return 0;
  3002. }
  3003. static void gen8_gt_irq_postinstall(struct drm_i915_private *dev_priv)
  3004. {
  3005. /* These are interrupts we'll toggle with the ring mask register */
  3006. uint32_t gt_interrupts[] = {
  3007. GT_RENDER_USER_INTERRUPT << GEN8_RCS_IRQ_SHIFT |
  3008. GT_CONTEXT_SWITCH_INTERRUPT << GEN8_RCS_IRQ_SHIFT |
  3009. GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT |
  3010. GT_CONTEXT_SWITCH_INTERRUPT << GEN8_BCS_IRQ_SHIFT,
  3011. GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT |
  3012. GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS1_IRQ_SHIFT |
  3013. GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT |
  3014. GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS2_IRQ_SHIFT,
  3015. 0,
  3016. GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT |
  3017. GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VECS_IRQ_SHIFT
  3018. };
  3019. if (HAS_L3_DPF(dev_priv))
  3020. gt_interrupts[0] |= GT_RENDER_L3_PARITY_ERROR_INTERRUPT;
  3021. dev_priv->pm_irq_mask = 0xffffffff;
  3022. GEN8_IRQ_INIT_NDX(GT, 0, ~gt_interrupts[0], gt_interrupts[0]);
  3023. GEN8_IRQ_INIT_NDX(GT, 1, ~gt_interrupts[1], gt_interrupts[1]);
  3024. /*
  3025. * RPS interrupts will get enabled/disabled on demand when RPS itself
  3026. * is enabled/disabled.
  3027. */
  3028. GEN8_IRQ_INIT_NDX(GT, 2, dev_priv->pm_irq_mask, 0);
  3029. GEN8_IRQ_INIT_NDX(GT, 3, ~gt_interrupts[3], gt_interrupts[3]);
  3030. }
  3031. static void gen8_de_irq_postinstall(struct drm_i915_private *dev_priv)
  3032. {
  3033. uint32_t de_pipe_masked = GEN8_PIPE_CDCLK_CRC_DONE;
  3034. uint32_t de_pipe_enables;
  3035. u32 de_port_masked = GEN8_AUX_CHANNEL_A;
  3036. u32 de_port_enables;
  3037. u32 de_misc_masked = GEN8_DE_MISC_GSE;
  3038. enum pipe pipe;
  3039. if (INTEL_INFO(dev_priv)->gen >= 9) {
  3040. de_pipe_masked |= GEN9_PIPE_PLANE1_FLIP_DONE |
  3041. GEN9_DE_PIPE_IRQ_FAULT_ERRORS;
  3042. de_port_masked |= GEN9_AUX_CHANNEL_B | GEN9_AUX_CHANNEL_C |
  3043. GEN9_AUX_CHANNEL_D;
  3044. if (IS_BROXTON(dev_priv))
  3045. de_port_masked |= BXT_DE_PORT_GMBUS;
  3046. } else {
  3047. de_pipe_masked |= GEN8_PIPE_PRIMARY_FLIP_DONE |
  3048. GEN8_DE_PIPE_IRQ_FAULT_ERRORS;
  3049. }
  3050. de_pipe_enables = de_pipe_masked | GEN8_PIPE_VBLANK |
  3051. GEN8_PIPE_FIFO_UNDERRUN;
  3052. de_port_enables = de_port_masked;
  3053. if (IS_BROXTON(dev_priv))
  3054. de_port_enables |= BXT_DE_PORT_HOTPLUG_MASK;
  3055. else if (IS_BROADWELL(dev_priv))
  3056. de_port_enables |= GEN8_PORT_DP_A_HOTPLUG;
  3057. dev_priv->de_irq_mask[PIPE_A] = ~de_pipe_masked;
  3058. dev_priv->de_irq_mask[PIPE_B] = ~de_pipe_masked;
  3059. dev_priv->de_irq_mask[PIPE_C] = ~de_pipe_masked;
  3060. for_each_pipe(dev_priv, pipe)
  3061. if (intel_display_power_is_enabled(dev_priv,
  3062. POWER_DOMAIN_PIPE(pipe)))
  3063. GEN8_IRQ_INIT_NDX(DE_PIPE, pipe,
  3064. dev_priv->de_irq_mask[pipe],
  3065. de_pipe_enables);
  3066. GEN5_IRQ_INIT(GEN8_DE_PORT_, ~de_port_masked, de_port_enables);
  3067. GEN5_IRQ_INIT(GEN8_DE_MISC_, ~de_misc_masked, de_misc_masked);
  3068. }
  3069. static int gen8_irq_postinstall(struct drm_device *dev)
  3070. {
  3071. struct drm_i915_private *dev_priv = to_i915(dev);
  3072. if (HAS_PCH_SPLIT(dev))
  3073. ibx_irq_pre_postinstall(dev);
  3074. gen8_gt_irq_postinstall(dev_priv);
  3075. gen8_de_irq_postinstall(dev_priv);
  3076. if (HAS_PCH_SPLIT(dev))
  3077. ibx_irq_postinstall(dev);
  3078. I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
  3079. POSTING_READ(GEN8_MASTER_IRQ);
  3080. return 0;
  3081. }
  3082. static int cherryview_irq_postinstall(struct drm_device *dev)
  3083. {
  3084. struct drm_i915_private *dev_priv = to_i915(dev);
  3085. gen8_gt_irq_postinstall(dev_priv);
  3086. spin_lock_irq(&dev_priv->irq_lock);
  3087. if (dev_priv->display_irqs_enabled)
  3088. vlv_display_irq_postinstall(dev_priv);
  3089. spin_unlock_irq(&dev_priv->irq_lock);
  3090. I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
  3091. POSTING_READ(GEN8_MASTER_IRQ);
  3092. return 0;
  3093. }
  3094. static void gen8_irq_uninstall(struct drm_device *dev)
  3095. {
  3096. struct drm_i915_private *dev_priv = to_i915(dev);
  3097. if (!dev_priv)
  3098. return;
  3099. gen8_irq_reset(dev);
  3100. }
  3101. static void valleyview_irq_uninstall(struct drm_device *dev)
  3102. {
  3103. struct drm_i915_private *dev_priv = to_i915(dev);
  3104. if (!dev_priv)
  3105. return;
  3106. I915_WRITE(VLV_MASTER_IER, 0);
  3107. POSTING_READ(VLV_MASTER_IER);
  3108. gen5_gt_irq_reset(dev);
  3109. I915_WRITE(HWSTAM, 0xffffffff);
  3110. spin_lock_irq(&dev_priv->irq_lock);
  3111. if (dev_priv->display_irqs_enabled)
  3112. vlv_display_irq_reset(dev_priv);
  3113. spin_unlock_irq(&dev_priv->irq_lock);
  3114. }
  3115. static void cherryview_irq_uninstall(struct drm_device *dev)
  3116. {
  3117. struct drm_i915_private *dev_priv = to_i915(dev);
  3118. if (!dev_priv)
  3119. return;
  3120. I915_WRITE(GEN8_MASTER_IRQ, 0);
  3121. POSTING_READ(GEN8_MASTER_IRQ);
  3122. gen8_gt_irq_reset(dev_priv);
  3123. GEN5_IRQ_RESET(GEN8_PCU_);
  3124. spin_lock_irq(&dev_priv->irq_lock);
  3125. if (dev_priv->display_irqs_enabled)
  3126. vlv_display_irq_reset(dev_priv);
  3127. spin_unlock_irq(&dev_priv->irq_lock);
  3128. }
  3129. static void ironlake_irq_uninstall(struct drm_device *dev)
  3130. {
  3131. struct drm_i915_private *dev_priv = to_i915(dev);
  3132. if (!dev_priv)
  3133. return;
  3134. ironlake_irq_reset(dev);
  3135. }
  3136. static void i8xx_irq_preinstall(struct drm_device * dev)
  3137. {
  3138. struct drm_i915_private *dev_priv = to_i915(dev);
  3139. int pipe;
  3140. for_each_pipe(dev_priv, pipe)
  3141. I915_WRITE(PIPESTAT(pipe), 0);
  3142. I915_WRITE16(IMR, 0xffff);
  3143. I915_WRITE16(IER, 0x0);
  3144. POSTING_READ16(IER);
  3145. }
  3146. static int i8xx_irq_postinstall(struct drm_device *dev)
  3147. {
  3148. struct drm_i915_private *dev_priv = to_i915(dev);
  3149. I915_WRITE16(EMR,
  3150. ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
  3151. /* Unmask the interrupts that we always want on. */
  3152. dev_priv->irq_mask =
  3153. ~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
  3154. I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
  3155. I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
  3156. I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
  3157. I915_WRITE16(IMR, dev_priv->irq_mask);
  3158. I915_WRITE16(IER,
  3159. I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
  3160. I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
  3161. I915_USER_INTERRUPT);
  3162. POSTING_READ16(IER);
  3163. /* Interrupt setup is already guaranteed to be single-threaded, this is
  3164. * just to make the assert_spin_locked check happy. */
  3165. spin_lock_irq(&dev_priv->irq_lock);
  3166. i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
  3167. i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
  3168. spin_unlock_irq(&dev_priv->irq_lock);
  3169. return 0;
  3170. }
  3171. /*
  3172. * Returns true when a page flip has completed.
  3173. */
  3174. static bool i8xx_handle_vblank(struct drm_i915_private *dev_priv,
  3175. int plane, int pipe, u32 iir)
  3176. {
  3177. u16 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);
  3178. if (!intel_pipe_handle_vblank(dev_priv, pipe))
  3179. return false;
  3180. if ((iir & flip_pending) == 0)
  3181. goto check_page_flip;
  3182. /* We detect FlipDone by looking for the change in PendingFlip from '1'
  3183. * to '0' on the following vblank, i.e. IIR has the Pendingflip
  3184. * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
  3185. * the flip is completed (no longer pending). Since this doesn't raise
  3186. * an interrupt per se, we watch for the change at vblank.
  3187. */
  3188. if (I915_READ16(ISR) & flip_pending)
  3189. goto check_page_flip;
  3190. intel_finish_page_flip_cs(dev_priv, pipe);
  3191. return true;
  3192. check_page_flip:
  3193. intel_check_page_flip(dev_priv, pipe);
  3194. return false;
  3195. }
  3196. static irqreturn_t i8xx_irq_handler(int irq, void *arg)
  3197. {
  3198. struct drm_device *dev = arg;
  3199. struct drm_i915_private *dev_priv = to_i915(dev);
  3200. u16 iir, new_iir;
  3201. u32 pipe_stats[2];
  3202. int pipe;
  3203. u16 flip_mask =
  3204. I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
  3205. I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
  3206. irqreturn_t ret;
  3207. if (!intel_irqs_enabled(dev_priv))
  3208. return IRQ_NONE;
  3209. /* IRQs are synced during runtime_suspend, we don't require a wakeref */
  3210. disable_rpm_wakeref_asserts(dev_priv);
  3211. ret = IRQ_NONE;
  3212. iir = I915_READ16(IIR);
  3213. if (iir == 0)
  3214. goto out;
  3215. while (iir & ~flip_mask) {
  3216. /* Can't rely on pipestat interrupt bit in iir as it might
  3217. * have been cleared after the pipestat interrupt was received.
  3218. * It doesn't set the bit in iir again, but it still produces
  3219. * interrupts (for non-MSI).
  3220. */
  3221. spin_lock(&dev_priv->irq_lock);
  3222. if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
  3223. DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
  3224. for_each_pipe(dev_priv, pipe) {
  3225. i915_reg_t reg = PIPESTAT(pipe);
  3226. pipe_stats[pipe] = I915_READ(reg);
  3227. /*
  3228. * Clear the PIPE*STAT regs before the IIR
  3229. */
  3230. if (pipe_stats[pipe] & 0x8000ffff)
  3231. I915_WRITE(reg, pipe_stats[pipe]);
  3232. }
  3233. spin_unlock(&dev_priv->irq_lock);
  3234. I915_WRITE16(IIR, iir & ~flip_mask);
  3235. new_iir = I915_READ16(IIR); /* Flush posted writes */
  3236. if (iir & I915_USER_INTERRUPT)
  3237. notify_ring(&dev_priv->engine[RCS]);
  3238. for_each_pipe(dev_priv, pipe) {
  3239. int plane = pipe;
  3240. if (HAS_FBC(dev_priv))
  3241. plane = !plane;
  3242. if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
  3243. i8xx_handle_vblank(dev_priv, plane, pipe, iir))
  3244. flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
  3245. if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
  3246. i9xx_pipe_crc_irq_handler(dev_priv, pipe);
  3247. if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
  3248. intel_cpu_fifo_underrun_irq_handler(dev_priv,
  3249. pipe);
  3250. }
  3251. iir = new_iir;
  3252. }
  3253. ret = IRQ_HANDLED;
  3254. out:
  3255. enable_rpm_wakeref_asserts(dev_priv);
  3256. return ret;
  3257. }
  3258. static void i8xx_irq_uninstall(struct drm_device * dev)
  3259. {
  3260. struct drm_i915_private *dev_priv = to_i915(dev);
  3261. int pipe;
  3262. for_each_pipe(dev_priv, pipe) {
  3263. /* Clear enable bits; then clear status bits */
  3264. I915_WRITE(PIPESTAT(pipe), 0);
  3265. I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
  3266. }
  3267. I915_WRITE16(IMR, 0xffff);
  3268. I915_WRITE16(IER, 0x0);
  3269. I915_WRITE16(IIR, I915_READ16(IIR));
  3270. }
  3271. static void i915_irq_preinstall(struct drm_device * dev)
  3272. {
  3273. struct drm_i915_private *dev_priv = to_i915(dev);
  3274. int pipe;
  3275. if (I915_HAS_HOTPLUG(dev)) {
  3276. i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
  3277. I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
  3278. }
  3279. I915_WRITE16(HWSTAM, 0xeffe);
  3280. for_each_pipe(dev_priv, pipe)
  3281. I915_WRITE(PIPESTAT(pipe), 0);
  3282. I915_WRITE(IMR, 0xffffffff);
  3283. I915_WRITE(IER, 0x0);
  3284. POSTING_READ(IER);
  3285. }
  3286. static int i915_irq_postinstall(struct drm_device *dev)
  3287. {
  3288. struct drm_i915_private *dev_priv = to_i915(dev);
  3289. u32 enable_mask;
  3290. I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
  3291. /* Unmask the interrupts that we always want on. */
  3292. dev_priv->irq_mask =
  3293. ~(I915_ASLE_INTERRUPT |
  3294. I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
  3295. I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
  3296. I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
  3297. I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
  3298. enable_mask =
  3299. I915_ASLE_INTERRUPT |
  3300. I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
  3301. I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
  3302. I915_USER_INTERRUPT;
  3303. if (I915_HAS_HOTPLUG(dev)) {
  3304. i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
  3305. POSTING_READ(PORT_HOTPLUG_EN);
  3306. /* Enable in IER... */
  3307. enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
  3308. /* and unmask in IMR */
  3309. dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT;
  3310. }
  3311. I915_WRITE(IMR, dev_priv->irq_mask);
  3312. I915_WRITE(IER, enable_mask);
  3313. POSTING_READ(IER);
  3314. i915_enable_asle_pipestat(dev_priv);
  3315. /* Interrupt setup is already guaranteed to be single-threaded, this is
  3316. * just to make the assert_spin_locked check happy. */
  3317. spin_lock_irq(&dev_priv->irq_lock);
  3318. i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
  3319. i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
  3320. spin_unlock_irq(&dev_priv->irq_lock);
  3321. return 0;
  3322. }
  3323. /*
  3324. * Returns true when a page flip has completed.
  3325. */
  3326. static bool i915_handle_vblank(struct drm_i915_private *dev_priv,
  3327. int plane, int pipe, u32 iir)
  3328. {
  3329. u32 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);
  3330. if (!intel_pipe_handle_vblank(dev_priv, pipe))
  3331. return false;
  3332. if ((iir & flip_pending) == 0)
  3333. goto check_page_flip;
  3334. /* We detect FlipDone by looking for the change in PendingFlip from '1'
  3335. * to '0' on the following vblank, i.e. IIR has the Pendingflip
  3336. * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
  3337. * the flip is completed (no longer pending). Since this doesn't raise
  3338. * an interrupt per se, we watch for the change at vblank.
  3339. */
  3340. if (I915_READ(ISR) & flip_pending)
  3341. goto check_page_flip;
  3342. intel_finish_page_flip_cs(dev_priv, pipe);
  3343. return true;
  3344. check_page_flip:
  3345. intel_check_page_flip(dev_priv, pipe);
  3346. return false;
  3347. }
  3348. static irqreturn_t i915_irq_handler(int irq, void *arg)
  3349. {
  3350. struct drm_device *dev = arg;
  3351. struct drm_i915_private *dev_priv = to_i915(dev);
  3352. u32 iir, new_iir, pipe_stats[I915_MAX_PIPES];
  3353. u32 flip_mask =
  3354. I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
  3355. I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
  3356. int pipe, ret = IRQ_NONE;
  3357. if (!intel_irqs_enabled(dev_priv))
  3358. return IRQ_NONE;
  3359. /* IRQs are synced during runtime_suspend, we don't require a wakeref */
  3360. disable_rpm_wakeref_asserts(dev_priv);
  3361. iir = I915_READ(IIR);
  3362. do {
  3363. bool irq_received = (iir & ~flip_mask) != 0;
  3364. bool blc_event = false;
  3365. /* Can't rely on pipestat interrupt bit in iir as it might
  3366. * have been cleared after the pipestat interrupt was received.
  3367. * It doesn't set the bit in iir again, but it still produces
  3368. * interrupts (for non-MSI).
  3369. */
  3370. spin_lock(&dev_priv->irq_lock);
  3371. if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
  3372. DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
  3373. for_each_pipe(dev_priv, pipe) {
  3374. i915_reg_t reg = PIPESTAT(pipe);
  3375. pipe_stats[pipe] = I915_READ(reg);
  3376. /* Clear the PIPE*STAT regs before the IIR */
  3377. if (pipe_stats[pipe] & 0x8000ffff) {
  3378. I915_WRITE(reg, pipe_stats[pipe]);
  3379. irq_received = true;
  3380. }
  3381. }
  3382. spin_unlock(&dev_priv->irq_lock);
  3383. if (!irq_received)
  3384. break;
  3385. /* Consume port. Then clear IIR or we'll miss events */
  3386. if (I915_HAS_HOTPLUG(dev_priv) &&
  3387. iir & I915_DISPLAY_PORT_INTERRUPT) {
  3388. u32 hotplug_status = i9xx_hpd_irq_ack(dev_priv);
  3389. if (hotplug_status)
  3390. i9xx_hpd_irq_handler(dev_priv, hotplug_status);
  3391. }
  3392. I915_WRITE(IIR, iir & ~flip_mask);
  3393. new_iir = I915_READ(IIR); /* Flush posted writes */
  3394. if (iir & I915_USER_INTERRUPT)
  3395. notify_ring(&dev_priv->engine[RCS]);
  3396. for_each_pipe(dev_priv, pipe) {
  3397. int plane = pipe;
  3398. if (HAS_FBC(dev_priv))
  3399. plane = !plane;
  3400. if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
  3401. i915_handle_vblank(dev_priv, plane, pipe, iir))
  3402. flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
  3403. if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
  3404. blc_event = true;
  3405. if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
  3406. i9xx_pipe_crc_irq_handler(dev_priv, pipe);
  3407. if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
  3408. intel_cpu_fifo_underrun_irq_handler(dev_priv,
  3409. pipe);
  3410. }
  3411. if (blc_event || (iir & I915_ASLE_INTERRUPT))
  3412. intel_opregion_asle_intr(dev_priv);
  3413. /* With MSI, interrupts are only generated when iir
  3414. * transitions from zero to nonzero. If another bit got
  3415. * set while we were handling the existing iir bits, then
  3416. * we would never get another interrupt.
  3417. *
  3418. * This is fine on non-MSI as well, as if we hit this path
  3419. * we avoid exiting the interrupt handler only to generate
  3420. * another one.
  3421. *
  3422. * Note that for MSI this could cause a stray interrupt report
  3423. * if an interrupt landed in the time between writing IIR and
  3424. * the posting read. This should be rare enough to never
  3425. * trigger the 99% of 100,000 interrupts test for disabling
  3426. * stray interrupts.
  3427. */
  3428. ret = IRQ_HANDLED;
  3429. iir = new_iir;
  3430. } while (iir & ~flip_mask);
  3431. enable_rpm_wakeref_asserts(dev_priv);
  3432. return ret;
  3433. }
  3434. static void i915_irq_uninstall(struct drm_device * dev)
  3435. {
  3436. struct drm_i915_private *dev_priv = to_i915(dev);
  3437. int pipe;
  3438. if (I915_HAS_HOTPLUG(dev)) {
  3439. i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
  3440. I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
  3441. }
  3442. I915_WRITE16(HWSTAM, 0xffff);
  3443. for_each_pipe(dev_priv, pipe) {
  3444. /* Clear enable bits; then clear status bits */
  3445. I915_WRITE(PIPESTAT(pipe), 0);
  3446. I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
  3447. }
  3448. I915_WRITE(IMR, 0xffffffff);
  3449. I915_WRITE(IER, 0x0);
  3450. I915_WRITE(IIR, I915_READ(IIR));
  3451. }
  3452. static void i965_irq_preinstall(struct drm_device * dev)
  3453. {
  3454. struct drm_i915_private *dev_priv = to_i915(dev);
  3455. int pipe;
  3456. i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
  3457. I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
  3458. I915_WRITE(HWSTAM, 0xeffe);
  3459. for_each_pipe(dev_priv, pipe)
  3460. I915_WRITE(PIPESTAT(pipe), 0);
  3461. I915_WRITE(IMR, 0xffffffff);
  3462. I915_WRITE(IER, 0x0);
  3463. POSTING_READ(IER);
  3464. }
  3465. static int i965_irq_postinstall(struct drm_device *dev)
  3466. {
  3467. struct drm_i915_private *dev_priv = to_i915(dev);
  3468. u32 enable_mask;
  3469. u32 error_mask;
  3470. /* Unmask the interrupts that we always want on. */
  3471. dev_priv->irq_mask = ~(I915_ASLE_INTERRUPT |
  3472. I915_DISPLAY_PORT_INTERRUPT |
  3473. I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
  3474. I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
  3475. I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
  3476. I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
  3477. I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
  3478. enable_mask = ~dev_priv->irq_mask;
  3479. enable_mask &= ~(I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
  3480. I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
  3481. enable_mask |= I915_USER_INTERRUPT;
  3482. if (IS_G4X(dev_priv))
  3483. enable_mask |= I915_BSD_USER_INTERRUPT;
  3484. /* Interrupt setup is already guaranteed to be single-threaded, this is
  3485. * just to make the assert_spin_locked check happy. */
  3486. spin_lock_irq(&dev_priv->irq_lock);
  3487. i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
  3488. i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
  3489. i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
  3490. spin_unlock_irq(&dev_priv->irq_lock);
  3491. /*
  3492. * Enable some error detection, note the instruction error mask
  3493. * bit is reserved, so we leave it masked.
  3494. */
  3495. if (IS_G4X(dev_priv)) {
  3496. error_mask = ~(GM45_ERROR_PAGE_TABLE |
  3497. GM45_ERROR_MEM_PRIV |
  3498. GM45_ERROR_CP_PRIV |
  3499. I915_ERROR_MEMORY_REFRESH);
  3500. } else {
  3501. error_mask = ~(I915_ERROR_PAGE_TABLE |
  3502. I915_ERROR_MEMORY_REFRESH);
  3503. }
  3504. I915_WRITE(EMR, error_mask);
  3505. I915_WRITE(IMR, dev_priv->irq_mask);
  3506. I915_WRITE(IER, enable_mask);
  3507. POSTING_READ(IER);
  3508. i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
  3509. POSTING_READ(PORT_HOTPLUG_EN);
  3510. i915_enable_asle_pipestat(dev_priv);
  3511. return 0;
  3512. }
  3513. static void i915_hpd_irq_setup(struct drm_i915_private *dev_priv)
  3514. {
  3515. u32 hotplug_en;
  3516. assert_spin_locked(&dev_priv->irq_lock);
  3517. /* Note HDMI and DP share hotplug bits */
  3518. /* enable bits are the same for all generations */
  3519. hotplug_en = intel_hpd_enabled_irqs(dev_priv, hpd_mask_i915);
  3520. /* Programming the CRT detection parameters tends
  3521. to generate a spurious hotplug event about three
  3522. seconds later. So just do it once.
  3523. */
  3524. if (IS_G4X(dev_priv))
  3525. hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
  3526. hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
  3527. /* Ignore TV since it's buggy */
  3528. i915_hotplug_interrupt_update_locked(dev_priv,
  3529. HOTPLUG_INT_EN_MASK |
  3530. CRT_HOTPLUG_VOLTAGE_COMPARE_MASK |
  3531. CRT_HOTPLUG_ACTIVATION_PERIOD_64,
  3532. hotplug_en);
  3533. }
  3534. static irqreturn_t i965_irq_handler(int irq, void *arg)
  3535. {
  3536. struct drm_device *dev = arg;
  3537. struct drm_i915_private *dev_priv = to_i915(dev);
  3538. u32 iir, new_iir;
  3539. u32 pipe_stats[I915_MAX_PIPES];
  3540. int ret = IRQ_NONE, pipe;
  3541. u32 flip_mask =
  3542. I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
  3543. I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
  3544. if (!intel_irqs_enabled(dev_priv))
  3545. return IRQ_NONE;
  3546. /* IRQs are synced during runtime_suspend, we don't require a wakeref */
  3547. disable_rpm_wakeref_asserts(dev_priv);
  3548. iir = I915_READ(IIR);
  3549. for (;;) {
  3550. bool irq_received = (iir & ~flip_mask) != 0;
  3551. bool blc_event = false;
  3552. /* Can't rely on pipestat interrupt bit in iir as it might
  3553. * have been cleared after the pipestat interrupt was received.
  3554. * It doesn't set the bit in iir again, but it still produces
  3555. * interrupts (for non-MSI).
  3556. */
  3557. spin_lock(&dev_priv->irq_lock);
  3558. if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
  3559. DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
  3560. for_each_pipe(dev_priv, pipe) {
  3561. i915_reg_t reg = PIPESTAT(pipe);
  3562. pipe_stats[pipe] = I915_READ(reg);
  3563. /*
  3564. * Clear the PIPE*STAT regs before the IIR
  3565. */
  3566. if (pipe_stats[pipe] & 0x8000ffff) {
  3567. I915_WRITE(reg, pipe_stats[pipe]);
  3568. irq_received = true;
  3569. }
  3570. }
  3571. spin_unlock(&dev_priv->irq_lock);
  3572. if (!irq_received)
  3573. break;
  3574. ret = IRQ_HANDLED;
  3575. /* Consume port. Then clear IIR or we'll miss events */
  3576. if (iir & I915_DISPLAY_PORT_INTERRUPT) {
  3577. u32 hotplug_status = i9xx_hpd_irq_ack(dev_priv);
  3578. if (hotplug_status)
  3579. i9xx_hpd_irq_handler(dev_priv, hotplug_status);
  3580. }
  3581. I915_WRITE(IIR, iir & ~flip_mask);
  3582. new_iir = I915_READ(IIR); /* Flush posted writes */
  3583. if (iir & I915_USER_INTERRUPT)
  3584. notify_ring(&dev_priv->engine[RCS]);
  3585. if (iir & I915_BSD_USER_INTERRUPT)
  3586. notify_ring(&dev_priv->engine[VCS]);
  3587. for_each_pipe(dev_priv, pipe) {
  3588. if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
  3589. i915_handle_vblank(dev_priv, pipe, pipe, iir))
  3590. flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(pipe);
  3591. if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
  3592. blc_event = true;
  3593. if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
  3594. i9xx_pipe_crc_irq_handler(dev_priv, pipe);
  3595. if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
  3596. intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
  3597. }
  3598. if (blc_event || (iir & I915_ASLE_INTERRUPT))
  3599. intel_opregion_asle_intr(dev_priv);
  3600. if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
  3601. gmbus_irq_handler(dev_priv);
  3602. /* With MSI, interrupts are only generated when iir
  3603. * transitions from zero to nonzero. If another bit got
  3604. * set while we were handling the existing iir bits, then
  3605. * we would never get another interrupt.
  3606. *
  3607. * This is fine on non-MSI as well, as if we hit this path
  3608. * we avoid exiting the interrupt handler only to generate
  3609. * another one.
  3610. *
  3611. * Note that for MSI this could cause a stray interrupt report
  3612. * if an interrupt landed in the time between writing IIR and
  3613. * the posting read. This should be rare enough to never
  3614. * trigger the 99% of 100,000 interrupts test for disabling
  3615. * stray interrupts.
  3616. */
  3617. iir = new_iir;
  3618. }
  3619. enable_rpm_wakeref_asserts(dev_priv);
  3620. return ret;
  3621. }
  3622. static void i965_irq_uninstall(struct drm_device * dev)
  3623. {
  3624. struct drm_i915_private *dev_priv = to_i915(dev);
  3625. int pipe;
  3626. if (!dev_priv)
  3627. return;
  3628. i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
  3629. I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
  3630. I915_WRITE(HWSTAM, 0xffffffff);
  3631. for_each_pipe(dev_priv, pipe)
  3632. I915_WRITE(PIPESTAT(pipe), 0);
  3633. I915_WRITE(IMR, 0xffffffff);
  3634. I915_WRITE(IER, 0x0);
  3635. for_each_pipe(dev_priv, pipe)
  3636. I915_WRITE(PIPESTAT(pipe),
  3637. I915_READ(PIPESTAT(pipe)) & 0x8000ffff);
  3638. I915_WRITE(IIR, I915_READ(IIR));
  3639. }
  3640. /**
  3641. * intel_irq_init - initializes irq support
  3642. * @dev_priv: i915 device instance
  3643. *
  3644. * This function initializes all the irq support including work items, timers
  3645. * and all the vtables. It does not setup the interrupt itself though.
  3646. */
  3647. void intel_irq_init(struct drm_i915_private *dev_priv)
  3648. {
  3649. struct drm_device *dev = &dev_priv->drm;
  3650. intel_hpd_init_work(dev_priv);
  3651. INIT_WORK(&dev_priv->rps.work, gen6_pm_rps_work);
  3652. INIT_WORK(&dev_priv->l3_parity.error_work, ivybridge_parity_work);
  3653. /* Let's track the enabled rps events */
  3654. if (IS_VALLEYVIEW(dev_priv))
  3655. /* WaGsvRC0ResidencyMethod:vlv */
  3656. dev_priv->pm_rps_events = GEN6_PM_RP_DOWN_EI_EXPIRED | GEN6_PM_RP_UP_EI_EXPIRED;
  3657. else
  3658. dev_priv->pm_rps_events = GEN6_PM_RPS_EVENTS;
  3659. dev_priv->rps.pm_intr_keep = 0;
  3660. /*
  3661. * SNB,IVB can while VLV,CHV may hard hang on looping batchbuffer
  3662. * if GEN6_PM_UP_EI_EXPIRED is masked.
  3663. *
  3664. * TODO: verify if this can be reproduced on VLV,CHV.
  3665. */
  3666. if (INTEL_INFO(dev_priv)->gen <= 7 && !IS_HASWELL(dev_priv))
  3667. dev_priv->rps.pm_intr_keep |= GEN6_PM_RP_UP_EI_EXPIRED;
  3668. if (INTEL_INFO(dev_priv)->gen >= 8)
  3669. dev_priv->rps.pm_intr_keep |= GEN8_PMINTR_REDIRECT_TO_GUC;
  3670. INIT_DELAYED_WORK(&dev_priv->gpu_error.hangcheck_work,
  3671. i915_hangcheck_elapsed);
  3672. if (IS_GEN2(dev_priv)) {
  3673. /* Gen2 doesn't have a hardware frame counter */
  3674. dev->max_vblank_count = 0;
  3675. dev->driver->get_vblank_counter = drm_vblank_no_hw_counter;
  3676. } else if (IS_G4X(dev_priv) || INTEL_INFO(dev_priv)->gen >= 5) {
  3677. dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */
  3678. dev->driver->get_vblank_counter = g4x_get_vblank_counter;
  3679. } else {
  3680. dev->driver->get_vblank_counter = i915_get_vblank_counter;
  3681. dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */
  3682. }
  3683. /*
  3684. * Opt out of the vblank disable timer on everything except gen2.
  3685. * Gen2 doesn't have a hardware frame counter and so depends on
  3686. * vblank interrupts to produce sane vblank seuquence numbers.
  3687. */
  3688. if (!IS_GEN2(dev_priv))
  3689. dev->vblank_disable_immediate = true;
  3690. dev->driver->get_vblank_timestamp = i915_get_vblank_timestamp;
  3691. dev->driver->get_scanout_position = i915_get_crtc_scanoutpos;
  3692. if (IS_CHERRYVIEW(dev_priv)) {
  3693. dev->driver->irq_handler = cherryview_irq_handler;
  3694. dev->driver->irq_preinstall = cherryview_irq_preinstall;
  3695. dev->driver->irq_postinstall = cherryview_irq_postinstall;
  3696. dev->driver->irq_uninstall = cherryview_irq_uninstall;
  3697. dev->driver->enable_vblank = valleyview_enable_vblank;
  3698. dev->driver->disable_vblank = valleyview_disable_vblank;
  3699. dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
  3700. } else if (IS_VALLEYVIEW(dev_priv)) {
  3701. dev->driver->irq_handler = valleyview_irq_handler;
  3702. dev->driver->irq_preinstall = valleyview_irq_preinstall;
  3703. dev->driver->irq_postinstall = valleyview_irq_postinstall;
  3704. dev->driver->irq_uninstall = valleyview_irq_uninstall;
  3705. dev->driver->enable_vblank = valleyview_enable_vblank;
  3706. dev->driver->disable_vblank = valleyview_disable_vblank;
  3707. dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
  3708. } else if (INTEL_INFO(dev_priv)->gen >= 8) {
  3709. dev->driver->irq_handler = gen8_irq_handler;
  3710. dev->driver->irq_preinstall = gen8_irq_reset;
  3711. dev->driver->irq_postinstall = gen8_irq_postinstall;
  3712. dev->driver->irq_uninstall = gen8_irq_uninstall;
  3713. dev->driver->enable_vblank = gen8_enable_vblank;
  3714. dev->driver->disable_vblank = gen8_disable_vblank;
  3715. if (IS_BROXTON(dev))
  3716. dev_priv->display.hpd_irq_setup = bxt_hpd_irq_setup;
  3717. else if (HAS_PCH_SPT(dev) || HAS_PCH_KBP(dev))
  3718. dev_priv->display.hpd_irq_setup = spt_hpd_irq_setup;
  3719. else
  3720. dev_priv->display.hpd_irq_setup = ilk_hpd_irq_setup;
  3721. } else if (HAS_PCH_SPLIT(dev)) {
  3722. dev->driver->irq_handler = ironlake_irq_handler;
  3723. dev->driver->irq_preinstall = ironlake_irq_reset;
  3724. dev->driver->irq_postinstall = ironlake_irq_postinstall;
  3725. dev->driver->irq_uninstall = ironlake_irq_uninstall;
  3726. dev->driver->enable_vblank = ironlake_enable_vblank;
  3727. dev->driver->disable_vblank = ironlake_disable_vblank;
  3728. dev_priv->display.hpd_irq_setup = ilk_hpd_irq_setup;
  3729. } else {
  3730. if (IS_GEN2(dev_priv)) {
  3731. dev->driver->irq_preinstall = i8xx_irq_preinstall;
  3732. dev->driver->irq_postinstall = i8xx_irq_postinstall;
  3733. dev->driver->irq_handler = i8xx_irq_handler;
  3734. dev->driver->irq_uninstall = i8xx_irq_uninstall;
  3735. } else if (IS_GEN3(dev_priv)) {
  3736. dev->driver->irq_preinstall = i915_irq_preinstall;
  3737. dev->driver->irq_postinstall = i915_irq_postinstall;
  3738. dev->driver->irq_uninstall = i915_irq_uninstall;
  3739. dev->driver->irq_handler = i915_irq_handler;
  3740. } else {
  3741. dev->driver->irq_preinstall = i965_irq_preinstall;
  3742. dev->driver->irq_postinstall = i965_irq_postinstall;
  3743. dev->driver->irq_uninstall = i965_irq_uninstall;
  3744. dev->driver->irq_handler = i965_irq_handler;
  3745. }
  3746. if (I915_HAS_HOTPLUG(dev_priv))
  3747. dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
  3748. dev->driver->enable_vblank = i915_enable_vblank;
  3749. dev->driver->disable_vblank = i915_disable_vblank;
  3750. }
  3751. }
  3752. /**
  3753. * intel_irq_install - enables the hardware interrupt
  3754. * @dev_priv: i915 device instance
  3755. *
  3756. * This function enables the hardware interrupt handling, but leaves the hotplug
  3757. * handling still disabled. It is called after intel_irq_init().
  3758. *
  3759. * In the driver load and resume code we need working interrupts in a few places
  3760. * but don't want to deal with the hassle of concurrent probe and hotplug
  3761. * workers. Hence the split into this two-stage approach.
  3762. */
  3763. int intel_irq_install(struct drm_i915_private *dev_priv)
  3764. {
  3765. /*
  3766. * We enable some interrupt sources in our postinstall hooks, so mark
  3767. * interrupts as enabled _before_ actually enabling them to avoid
  3768. * special cases in our ordering checks.
  3769. */
  3770. dev_priv->pm.irqs_enabled = true;
  3771. return drm_irq_install(&dev_priv->drm, dev_priv->drm.pdev->irq);
  3772. }
  3773. /**
  3774. * intel_irq_uninstall - finilizes all irq handling
  3775. * @dev_priv: i915 device instance
  3776. *
  3777. * This stops interrupt and hotplug handling and unregisters and frees all
  3778. * resources acquired in the init functions.
  3779. */
  3780. void intel_irq_uninstall(struct drm_i915_private *dev_priv)
  3781. {
  3782. drm_irq_uninstall(&dev_priv->drm);
  3783. intel_hpd_cancel_work(dev_priv);
  3784. dev_priv->pm.irqs_enabled = false;
  3785. }
  3786. /**
  3787. * intel_runtime_pm_disable_interrupts - runtime interrupt disabling
  3788. * @dev_priv: i915 device instance
  3789. *
  3790. * This function is used to disable interrupts at runtime, both in the runtime
  3791. * pm and the system suspend/resume code.
  3792. */
  3793. void intel_runtime_pm_disable_interrupts(struct drm_i915_private *dev_priv)
  3794. {
  3795. dev_priv->drm.driver->irq_uninstall(&dev_priv->drm);
  3796. dev_priv->pm.irqs_enabled = false;
  3797. synchronize_irq(dev_priv->drm.irq);
  3798. }
  3799. /**
  3800. * intel_runtime_pm_enable_interrupts - runtime interrupt enabling
  3801. * @dev_priv: i915 device instance
  3802. *
  3803. * This function is used to enable interrupts at runtime, both in the runtime
  3804. * pm and the system suspend/resume code.
  3805. */
  3806. void intel_runtime_pm_enable_interrupts(struct drm_i915_private *dev_priv)
  3807. {
  3808. dev_priv->pm.irqs_enabled = true;
  3809. dev_priv->drm.driver->irq_preinstall(&dev_priv->drm);
  3810. dev_priv->drm.driver->irq_postinstall(&dev_priv->drm);
  3811. }