exynos5250.dtsi 19 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814
  1. /*
  2. * SAMSUNG EXYNOS5250 SoC device tree source
  3. *
  4. * Copyright (c) 2012 Samsung Electronics Co., Ltd.
  5. * http://www.samsung.com
  6. *
  7. * SAMSUNG EXYNOS5250 SoC device nodes are listed in this file.
  8. * EXYNOS5250 based board files can include this file and provide
  9. * values for board specfic bindings.
  10. *
  11. * Note: This file does not include device nodes for all the controllers in
  12. * EXYNOS5250 SoC. As device tree coverage for EXYNOS5250 increases,
  13. * additional nodes can be added to this file.
  14. *
  15. * This program is free software; you can redistribute it and/or modify
  16. * it under the terms of the GNU General Public License version 2 as
  17. * published by the Free Software Foundation.
  18. */
  19. #include <dt-bindings/clock/exynos5250.h>
  20. #include "exynos5.dtsi"
  21. #include "exynos5250-pinctrl.dtsi"
  22. #include "exynos4-cpu-thermal.dtsi"
  23. #include <dt-bindings/clock/exynos-audss-clk.h>
  24. / {
  25. compatible = "samsung,exynos5250", "samsung,exynos5";
  26. aliases {
  27. spi0 = &spi_0;
  28. spi1 = &spi_1;
  29. spi2 = &spi_2;
  30. gsc0 = &gsc_0;
  31. gsc1 = &gsc_1;
  32. gsc2 = &gsc_2;
  33. gsc3 = &gsc_3;
  34. mshc0 = &mmc_0;
  35. mshc1 = &mmc_1;
  36. mshc2 = &mmc_2;
  37. mshc3 = &mmc_3;
  38. i2c0 = &i2c_0;
  39. i2c1 = &i2c_1;
  40. i2c2 = &i2c_2;
  41. i2c3 = &i2c_3;
  42. i2c4 = &i2c_4;
  43. i2c5 = &i2c_5;
  44. i2c6 = &i2c_6;
  45. i2c7 = &i2c_7;
  46. i2c8 = &i2c_8;
  47. i2c9 = &i2c_9;
  48. pinctrl0 = &pinctrl_0;
  49. pinctrl1 = &pinctrl_1;
  50. pinctrl2 = &pinctrl_2;
  51. pinctrl3 = &pinctrl_3;
  52. };
  53. cpus {
  54. #address-cells = <1>;
  55. #size-cells = <0>;
  56. cpu0: cpu@0 {
  57. device_type = "cpu";
  58. compatible = "arm,cortex-a15";
  59. reg = <0>;
  60. clock-frequency = <1700000000>;
  61. cooling-min-level = <15>;
  62. cooling-max-level = <9>;
  63. #cooling-cells = <2>; /* min followed by max */
  64. };
  65. cpu@1 {
  66. device_type = "cpu";
  67. compatible = "arm,cortex-a15";
  68. reg = <1>;
  69. clock-frequency = <1700000000>;
  70. };
  71. };
  72. sysram@02020000 {
  73. compatible = "mmio-sram";
  74. reg = <0x02020000 0x30000>;
  75. #address-cells = <1>;
  76. #size-cells = <1>;
  77. ranges = <0 0x02020000 0x30000>;
  78. smp-sysram@0 {
  79. compatible = "samsung,exynos4210-sysram";
  80. reg = <0x0 0x1000>;
  81. };
  82. smp-sysram@2f000 {
  83. compatible = "samsung,exynos4210-sysram-ns";
  84. reg = <0x2f000 0x1000>;
  85. };
  86. };
  87. pd_gsc: gsc-power-domain@10044000 {
  88. compatible = "samsung,exynos4210-pd";
  89. reg = <0x10044000 0x20>;
  90. #power-domain-cells = <0>;
  91. };
  92. pd_mfc: mfc-power-domain@10044040 {
  93. compatible = "samsung,exynos4210-pd";
  94. reg = <0x10044040 0x20>;
  95. #power-domain-cells = <0>;
  96. };
  97. pd_disp1: disp1-power-domain@100440A0 {
  98. compatible = "samsung,exynos4210-pd";
  99. reg = <0x100440A0 0x20>;
  100. #power-domain-cells = <0>;
  101. };
  102. clock: clock-controller@10010000 {
  103. compatible = "samsung,exynos5250-clock";
  104. reg = <0x10010000 0x30000>;
  105. #clock-cells = <1>;
  106. };
  107. clock_audss: audss-clock-controller@3810000 {
  108. compatible = "samsung,exynos5250-audss-clock";
  109. reg = <0x03810000 0x0C>;
  110. #clock-cells = <1>;
  111. clocks = <&clock CLK_FIN_PLL>, <&clock CLK_FOUT_EPLL>,
  112. <&clock CLK_SCLK_AUDIO0>, <&clock CLK_DIV_PCM0>;
  113. clock-names = "pll_ref", "pll_in", "sclk_audio", "sclk_pcm_in";
  114. };
  115. timer {
  116. compatible = "arm,armv7-timer";
  117. interrupts = <1 13 0xf08>,
  118. <1 14 0xf08>,
  119. <1 11 0xf08>,
  120. <1 10 0xf08>;
  121. /* Unfortunately we need this since some versions of U-Boot
  122. * on Exynos don't set the CNTFRQ register, so we need the
  123. * value from DT.
  124. */
  125. clock-frequency = <24000000>;
  126. };
  127. mct@101C0000 {
  128. compatible = "samsung,exynos4210-mct";
  129. reg = <0x101C0000 0x800>;
  130. interrupt-controller;
  131. #interrups-cells = <2>;
  132. interrupt-parent = <&mct_map>;
  133. interrupts = <0 0>, <1 0>, <2 0>, <3 0>,
  134. <4 0>, <5 0>;
  135. clocks = <&clock CLK_FIN_PLL>, <&clock CLK_MCT>;
  136. clock-names = "fin_pll", "mct";
  137. mct_map: mct-map {
  138. #interrupt-cells = <2>;
  139. #address-cells = <0>;
  140. #size-cells = <0>;
  141. interrupt-map = <0x0 0 &combiner 23 3>,
  142. <0x1 0 &combiner 23 4>,
  143. <0x2 0 &combiner 25 2>,
  144. <0x3 0 &combiner 25 3>,
  145. <0x4 0 &gic 0 120 0>,
  146. <0x5 0 &gic 0 121 0>;
  147. };
  148. };
  149. pmu {
  150. compatible = "arm,cortex-a15-pmu";
  151. interrupt-parent = <&combiner>;
  152. interrupts = <1 2>, <22 4>;
  153. };
  154. pinctrl_0: pinctrl@11400000 {
  155. compatible = "samsung,exynos5250-pinctrl";
  156. reg = <0x11400000 0x1000>;
  157. interrupts = <0 46 0>;
  158. wakup_eint: wakeup-interrupt-controller {
  159. compatible = "samsung,exynos4210-wakeup-eint";
  160. interrupt-parent = <&gic>;
  161. interrupts = <0 32 0>;
  162. };
  163. };
  164. pinctrl_1: pinctrl@13400000 {
  165. compatible = "samsung,exynos5250-pinctrl";
  166. reg = <0x13400000 0x1000>;
  167. interrupts = <0 45 0>;
  168. };
  169. pinctrl_2: pinctrl@10d10000 {
  170. compatible = "samsung,exynos5250-pinctrl";
  171. reg = <0x10d10000 0x1000>;
  172. interrupts = <0 50 0>;
  173. };
  174. pinctrl_3: pinctrl@03860000 {
  175. compatible = "samsung,exynos5250-pinctrl";
  176. reg = <0x03860000 0x1000>;
  177. interrupts = <0 47 0>;
  178. };
  179. pmu_system_controller: system-controller@10040000 {
  180. compatible = "samsung,exynos5250-pmu", "syscon";
  181. reg = <0x10040000 0x5000>;
  182. clock-names = "clkout16";
  183. clocks = <&clock CLK_FIN_PLL>;
  184. #clock-cells = <1>;
  185. interrupt-controller;
  186. #interrupt-cells = <3>;
  187. interrupt-parent = <&gic>;
  188. };
  189. sysreg_system_controller: syscon@10050000 {
  190. compatible = "samsung,exynos5-sysreg", "syscon";
  191. reg = <0x10050000 0x5000>;
  192. };
  193. watchdog@101D0000 {
  194. compatible = "samsung,exynos5250-wdt";
  195. reg = <0x101D0000 0x100>;
  196. interrupts = <0 42 0>;
  197. clocks = <&clock CLK_WDT>;
  198. clock-names = "watchdog";
  199. samsung,syscon-phandle = <&pmu_system_controller>;
  200. };
  201. g2d@10850000 {
  202. compatible = "samsung,exynos5250-g2d";
  203. reg = <0x10850000 0x1000>;
  204. interrupts = <0 91 0>;
  205. clocks = <&clock CLK_G2D>;
  206. clock-names = "fimg2d";
  207. };
  208. mfc: codec@11000000 {
  209. compatible = "samsung,mfc-v6";
  210. reg = <0x11000000 0x10000>;
  211. interrupts = <0 96 0>;
  212. power-domains = <&pd_mfc>;
  213. clocks = <&clock CLK_MFC>;
  214. clock-names = "mfc";
  215. };
  216. rtc: rtc@101E0000 {
  217. clocks = <&clock CLK_RTC>;
  218. clock-names = "rtc";
  219. interrupt-parent = <&pmu_system_controller>;
  220. status = "disabled";
  221. };
  222. tmu: tmu@10060000 {
  223. compatible = "samsung,exynos5250-tmu";
  224. reg = <0x10060000 0x100>;
  225. interrupts = <0 65 0>;
  226. clocks = <&clock CLK_TMU>;
  227. clock-names = "tmu_apbif";
  228. #include "exynos4412-tmu-sensor-conf.dtsi"
  229. };
  230. thermal-zones {
  231. cpu_thermal: cpu-thermal {
  232. polling-delay-passive = <0>;
  233. polling-delay = <0>;
  234. thermal-sensors = <&tmu 0>;
  235. cooling-maps {
  236. map0 {
  237. /* Corresponds to 800MHz at freq_table */
  238. cooling-device = <&cpu0 9 9>;
  239. };
  240. map1 {
  241. /* Corresponds to 200MHz at freq_table */
  242. cooling-device = <&cpu0 15 15>;
  243. };
  244. };
  245. };
  246. };
  247. serial@12C00000 {
  248. clocks = <&clock CLK_UART0>, <&clock CLK_SCLK_UART0>;
  249. clock-names = "uart", "clk_uart_baud0";
  250. };
  251. serial@12C10000 {
  252. clocks = <&clock CLK_UART1>, <&clock CLK_SCLK_UART1>;
  253. clock-names = "uart", "clk_uart_baud0";
  254. };
  255. serial@12C20000 {
  256. clocks = <&clock CLK_UART2>, <&clock CLK_SCLK_UART2>;
  257. clock-names = "uart", "clk_uart_baud0";
  258. };
  259. serial@12C30000 {
  260. clocks = <&clock CLK_UART3>, <&clock CLK_SCLK_UART3>;
  261. clock-names = "uart", "clk_uart_baud0";
  262. };
  263. sata: sata@122F0000 {
  264. compatible = "snps,dwc-ahci";
  265. samsung,sata-freq = <66>;
  266. reg = <0x122F0000 0x1ff>;
  267. interrupts = <0 115 0>;
  268. clocks = <&clock CLK_SATA>, <&clock CLK_SCLK_SATA>;
  269. clock-names = "sata", "sclk_sata";
  270. phys = <&sata_phy>;
  271. phy-names = "sata-phy";
  272. status = "disabled";
  273. };
  274. sata_phy: sata-phy@12170000 {
  275. compatible = "samsung,exynos5250-sata-phy";
  276. reg = <0x12170000 0x1ff>;
  277. clocks = <&clock CLK_SATA_PHYCTRL>;
  278. clock-names = "sata_phyctrl";
  279. #phy-cells = <0>;
  280. samsung,syscon-phandle = <&pmu_system_controller>;
  281. status = "disabled";
  282. };
  283. i2c_0: i2c@12C60000 {
  284. compatible = "samsung,s3c2440-i2c";
  285. reg = <0x12C60000 0x100>;
  286. interrupts = <0 56 0>;
  287. #address-cells = <1>;
  288. #size-cells = <0>;
  289. clocks = <&clock CLK_I2C0>;
  290. clock-names = "i2c";
  291. pinctrl-names = "default";
  292. pinctrl-0 = <&i2c0_bus>;
  293. samsung,sysreg-phandle = <&sysreg_system_controller>;
  294. status = "disabled";
  295. };
  296. i2c_1: i2c@12C70000 {
  297. compatible = "samsung,s3c2440-i2c";
  298. reg = <0x12C70000 0x100>;
  299. interrupts = <0 57 0>;
  300. #address-cells = <1>;
  301. #size-cells = <0>;
  302. clocks = <&clock CLK_I2C1>;
  303. clock-names = "i2c";
  304. pinctrl-names = "default";
  305. pinctrl-0 = <&i2c1_bus>;
  306. samsung,sysreg-phandle = <&sysreg_system_controller>;
  307. status = "disabled";
  308. };
  309. i2c_2: i2c@12C80000 {
  310. compatible = "samsung,s3c2440-i2c";
  311. reg = <0x12C80000 0x100>;
  312. interrupts = <0 58 0>;
  313. #address-cells = <1>;
  314. #size-cells = <0>;
  315. clocks = <&clock CLK_I2C2>;
  316. clock-names = "i2c";
  317. pinctrl-names = "default";
  318. pinctrl-0 = <&i2c2_bus>;
  319. samsung,sysreg-phandle = <&sysreg_system_controller>;
  320. status = "disabled";
  321. };
  322. i2c_3: i2c@12C90000 {
  323. compatible = "samsung,s3c2440-i2c";
  324. reg = <0x12C90000 0x100>;
  325. interrupts = <0 59 0>;
  326. #address-cells = <1>;
  327. #size-cells = <0>;
  328. clocks = <&clock CLK_I2C3>;
  329. clock-names = "i2c";
  330. pinctrl-names = "default";
  331. pinctrl-0 = <&i2c3_bus>;
  332. samsung,sysreg-phandle = <&sysreg_system_controller>;
  333. status = "disabled";
  334. };
  335. i2c_4: i2c@12CA0000 {
  336. compatible = "samsung,s3c2440-i2c";
  337. reg = <0x12CA0000 0x100>;
  338. interrupts = <0 60 0>;
  339. #address-cells = <1>;
  340. #size-cells = <0>;
  341. clocks = <&clock CLK_I2C4>;
  342. clock-names = "i2c";
  343. pinctrl-names = "default";
  344. pinctrl-0 = <&i2c4_bus>;
  345. status = "disabled";
  346. };
  347. i2c_5: i2c@12CB0000 {
  348. compatible = "samsung,s3c2440-i2c";
  349. reg = <0x12CB0000 0x100>;
  350. interrupts = <0 61 0>;
  351. #address-cells = <1>;
  352. #size-cells = <0>;
  353. clocks = <&clock CLK_I2C5>;
  354. clock-names = "i2c";
  355. pinctrl-names = "default";
  356. pinctrl-0 = <&i2c5_bus>;
  357. status = "disabled";
  358. };
  359. i2c_6: i2c@12CC0000 {
  360. compatible = "samsung,s3c2440-i2c";
  361. reg = <0x12CC0000 0x100>;
  362. interrupts = <0 62 0>;
  363. #address-cells = <1>;
  364. #size-cells = <0>;
  365. clocks = <&clock CLK_I2C6>;
  366. clock-names = "i2c";
  367. pinctrl-names = "default";
  368. pinctrl-0 = <&i2c6_bus>;
  369. status = "disabled";
  370. };
  371. i2c_7: i2c@12CD0000 {
  372. compatible = "samsung,s3c2440-i2c";
  373. reg = <0x12CD0000 0x100>;
  374. interrupts = <0 63 0>;
  375. #address-cells = <1>;
  376. #size-cells = <0>;
  377. clocks = <&clock CLK_I2C7>;
  378. clock-names = "i2c";
  379. pinctrl-names = "default";
  380. pinctrl-0 = <&i2c7_bus>;
  381. status = "disabled";
  382. };
  383. i2c_8: i2c@12CE0000 {
  384. compatible = "samsung,s3c2440-hdmiphy-i2c";
  385. reg = <0x12CE0000 0x1000>;
  386. interrupts = <0 64 0>;
  387. #address-cells = <1>;
  388. #size-cells = <0>;
  389. clocks = <&clock CLK_I2C_HDMI>;
  390. clock-names = "i2c";
  391. status = "disabled";
  392. };
  393. i2c_9: i2c@121D0000 {
  394. compatible = "samsung,exynos5-sata-phy-i2c";
  395. reg = <0x121D0000 0x100>;
  396. #address-cells = <1>;
  397. #size-cells = <0>;
  398. clocks = <&clock CLK_SATA_PHYI2C>;
  399. clock-names = "i2c";
  400. status = "disabled";
  401. };
  402. spi_0: spi@12d20000 {
  403. compatible = "samsung,exynos4210-spi";
  404. status = "disabled";
  405. reg = <0x12d20000 0x100>;
  406. interrupts = <0 66 0>;
  407. dmas = <&pdma0 5
  408. &pdma0 4>;
  409. dma-names = "tx", "rx";
  410. #address-cells = <1>;
  411. #size-cells = <0>;
  412. clocks = <&clock CLK_SPI0>, <&clock CLK_SCLK_SPI0>;
  413. clock-names = "spi", "spi_busclk0";
  414. pinctrl-names = "default";
  415. pinctrl-0 = <&spi0_bus>;
  416. };
  417. spi_1: spi@12d30000 {
  418. compatible = "samsung,exynos4210-spi";
  419. status = "disabled";
  420. reg = <0x12d30000 0x100>;
  421. interrupts = <0 67 0>;
  422. dmas = <&pdma1 5
  423. &pdma1 4>;
  424. dma-names = "tx", "rx";
  425. #address-cells = <1>;
  426. #size-cells = <0>;
  427. clocks = <&clock CLK_SPI1>, <&clock CLK_SCLK_SPI1>;
  428. clock-names = "spi", "spi_busclk0";
  429. pinctrl-names = "default";
  430. pinctrl-0 = <&spi1_bus>;
  431. };
  432. spi_2: spi@12d40000 {
  433. compatible = "samsung,exynos4210-spi";
  434. status = "disabled";
  435. reg = <0x12d40000 0x100>;
  436. interrupts = <0 68 0>;
  437. dmas = <&pdma0 7
  438. &pdma0 6>;
  439. dma-names = "tx", "rx";
  440. #address-cells = <1>;
  441. #size-cells = <0>;
  442. clocks = <&clock CLK_SPI2>, <&clock CLK_SCLK_SPI2>;
  443. clock-names = "spi", "spi_busclk0";
  444. pinctrl-names = "default";
  445. pinctrl-0 = <&spi2_bus>;
  446. };
  447. mmc_0: mmc@12200000 {
  448. compatible = "samsung,exynos5250-dw-mshc";
  449. interrupts = <0 75 0>;
  450. #address-cells = <1>;
  451. #size-cells = <0>;
  452. reg = <0x12200000 0x1000>;
  453. clocks = <&clock CLK_SDMMC0>, <&clock CLK_SCLK_MMC0>;
  454. clock-names = "biu", "ciu";
  455. fifo-depth = <0x80>;
  456. status = "disabled";
  457. };
  458. mmc_1: mmc@12210000 {
  459. compatible = "samsung,exynos5250-dw-mshc";
  460. interrupts = <0 76 0>;
  461. #address-cells = <1>;
  462. #size-cells = <0>;
  463. reg = <0x12210000 0x1000>;
  464. clocks = <&clock CLK_SDMMC1>, <&clock CLK_SCLK_MMC1>;
  465. clock-names = "biu", "ciu";
  466. fifo-depth = <0x80>;
  467. status = "disabled";
  468. };
  469. mmc_2: mmc@12220000 {
  470. compatible = "samsung,exynos5250-dw-mshc";
  471. interrupts = <0 77 0>;
  472. #address-cells = <1>;
  473. #size-cells = <0>;
  474. reg = <0x12220000 0x1000>;
  475. clocks = <&clock CLK_SDMMC2>, <&clock CLK_SCLK_MMC2>;
  476. clock-names = "biu", "ciu";
  477. fifo-depth = <0x80>;
  478. status = "disabled";
  479. };
  480. mmc_3: mmc@12230000 {
  481. compatible = "samsung,exynos5250-dw-mshc";
  482. reg = <0x12230000 0x1000>;
  483. interrupts = <0 78 0>;
  484. #address-cells = <1>;
  485. #size-cells = <0>;
  486. clocks = <&clock CLK_SDMMC3>, <&clock CLK_SCLK_MMC3>;
  487. clock-names = "biu", "ciu";
  488. fifo-depth = <0x80>;
  489. status = "disabled";
  490. };
  491. i2s0: i2s@03830000 {
  492. compatible = "samsung,s5pv210-i2s";
  493. status = "disabled";
  494. reg = <0x03830000 0x100>;
  495. dmas = <&pdma0 10
  496. &pdma0 9
  497. &pdma0 8>;
  498. dma-names = "tx", "rx", "tx-sec";
  499. clocks = <&clock_audss EXYNOS_I2S_BUS>,
  500. <&clock_audss EXYNOS_I2S_BUS>,
  501. <&clock_audss EXYNOS_SCLK_I2S>;
  502. clock-names = "iis", "i2s_opclk0", "i2s_opclk1";
  503. samsung,idma-addr = <0x03000000>;
  504. pinctrl-names = "default";
  505. pinctrl-0 = <&i2s0_bus>;
  506. };
  507. i2s1: i2s@12D60000 {
  508. compatible = "samsung,s3c6410-i2s";
  509. status = "disabled";
  510. reg = <0x12D60000 0x100>;
  511. dmas = <&pdma1 12
  512. &pdma1 11>;
  513. dma-names = "tx", "rx";
  514. clocks = <&clock CLK_I2S1>, <&clock CLK_DIV_I2S1>;
  515. clock-names = "iis", "i2s_opclk0";
  516. pinctrl-names = "default";
  517. pinctrl-0 = <&i2s1_bus>;
  518. };
  519. i2s2: i2s@12D70000 {
  520. compatible = "samsung,s3c6410-i2s";
  521. status = "disabled";
  522. reg = <0x12D70000 0x100>;
  523. dmas = <&pdma0 12
  524. &pdma0 11>;
  525. dma-names = "tx", "rx";
  526. clocks = <&clock CLK_I2S2>, <&clock CLK_DIV_I2S2>;
  527. clock-names = "iis", "i2s_opclk0";
  528. pinctrl-names = "default";
  529. pinctrl-0 = <&i2s2_bus>;
  530. };
  531. usb@12000000 {
  532. compatible = "samsung,exynos5250-dwusb3";
  533. clocks = <&clock CLK_USB3>;
  534. clock-names = "usbdrd30";
  535. #address-cells = <1>;
  536. #size-cells = <1>;
  537. ranges;
  538. usbdrd_dwc3: dwc3 {
  539. compatible = "synopsys,dwc3";
  540. reg = <0x12000000 0x10000>;
  541. interrupts = <0 72 0>;
  542. phys = <&usbdrd_phy 0>, <&usbdrd_phy 1>;
  543. phy-names = "usb2-phy", "usb3-phy";
  544. };
  545. };
  546. usbdrd_phy: phy@12100000 {
  547. compatible = "samsung,exynos5250-usbdrd-phy";
  548. reg = <0x12100000 0x100>;
  549. clocks = <&clock CLK_USB3>, <&clock CLK_FIN_PLL>;
  550. clock-names = "phy", "ref";
  551. samsung,pmu-syscon = <&pmu_system_controller>;
  552. #phy-cells = <1>;
  553. };
  554. ehci: usb@12110000 {
  555. compatible = "samsung,exynos4210-ehci";
  556. reg = <0x12110000 0x100>;
  557. interrupts = <0 71 0>;
  558. clocks = <&clock CLK_USB2>;
  559. clock-names = "usbhost";
  560. #address-cells = <1>;
  561. #size-cells = <0>;
  562. port@0 {
  563. reg = <0>;
  564. phys = <&usb2_phy_gen 1>;
  565. };
  566. };
  567. ohci: usb@12120000 {
  568. compatible = "samsung,exynos4210-ohci";
  569. reg = <0x12120000 0x100>;
  570. interrupts = <0 71 0>;
  571. clocks = <&clock CLK_USB2>;
  572. clock-names = "usbhost";
  573. #address-cells = <1>;
  574. #size-cells = <0>;
  575. port@0 {
  576. reg = <0>;
  577. phys = <&usb2_phy_gen 1>;
  578. };
  579. };
  580. usb2_phy_gen: phy@12130000 {
  581. compatible = "samsung,exynos5250-usb2-phy";
  582. reg = <0x12130000 0x100>;
  583. clocks = <&clock CLK_USB2>, <&clock CLK_FIN_PLL>;
  584. clock-names = "phy", "ref";
  585. #phy-cells = <1>;
  586. samsung,sysreg-phandle = <&sysreg_system_controller>;
  587. samsung,pmureg-phandle = <&pmu_system_controller>;
  588. };
  589. pwm: pwm@12dd0000 {
  590. compatible = "samsung,exynos4210-pwm";
  591. reg = <0x12dd0000 0x100>;
  592. samsung,pwm-outputs = <0>, <1>, <2>, <3>;
  593. #pwm-cells = <3>;
  594. clocks = <&clock CLK_PWM>;
  595. clock-names = "timers";
  596. };
  597. amba {
  598. #address-cells = <1>;
  599. #size-cells = <1>;
  600. compatible = "arm,amba-bus";
  601. interrupt-parent = <&gic>;
  602. ranges;
  603. pdma0: pdma@121A0000 {
  604. compatible = "arm,pl330", "arm,primecell";
  605. reg = <0x121A0000 0x1000>;
  606. interrupts = <0 34 0>;
  607. clocks = <&clock CLK_PDMA0>;
  608. clock-names = "apb_pclk";
  609. #dma-cells = <1>;
  610. #dma-channels = <8>;
  611. #dma-requests = <32>;
  612. };
  613. pdma1: pdma@121B0000 {
  614. compatible = "arm,pl330", "arm,primecell";
  615. reg = <0x121B0000 0x1000>;
  616. interrupts = <0 35 0>;
  617. clocks = <&clock CLK_PDMA1>;
  618. clock-names = "apb_pclk";
  619. #dma-cells = <1>;
  620. #dma-channels = <8>;
  621. #dma-requests = <32>;
  622. };
  623. mdma0: mdma@10800000 {
  624. compatible = "arm,pl330", "arm,primecell";
  625. reg = <0x10800000 0x1000>;
  626. interrupts = <0 33 0>;
  627. clocks = <&clock CLK_MDMA0>;
  628. clock-names = "apb_pclk";
  629. #dma-cells = <1>;
  630. #dma-channels = <8>;
  631. #dma-requests = <1>;
  632. };
  633. mdma1: mdma@11C10000 {
  634. compatible = "arm,pl330", "arm,primecell";
  635. reg = <0x11C10000 0x1000>;
  636. interrupts = <0 124 0>;
  637. clocks = <&clock CLK_MDMA1>;
  638. clock-names = "apb_pclk";
  639. #dma-cells = <1>;
  640. #dma-channels = <8>;
  641. #dma-requests = <1>;
  642. };
  643. };
  644. gsc_0: gsc@13e00000 {
  645. compatible = "samsung,exynos5-gsc";
  646. reg = <0x13e00000 0x1000>;
  647. interrupts = <0 85 0>;
  648. power-domains = <&pd_gsc>;
  649. clocks = <&clock CLK_GSCL0>;
  650. clock-names = "gscl";
  651. };
  652. gsc_1: gsc@13e10000 {
  653. compatible = "samsung,exynos5-gsc";
  654. reg = <0x13e10000 0x1000>;
  655. interrupts = <0 86 0>;
  656. power-domains = <&pd_gsc>;
  657. clocks = <&clock CLK_GSCL1>;
  658. clock-names = "gscl";
  659. };
  660. gsc_2: gsc@13e20000 {
  661. compatible = "samsung,exynos5-gsc";
  662. reg = <0x13e20000 0x1000>;
  663. interrupts = <0 87 0>;
  664. power-domains = <&pd_gsc>;
  665. clocks = <&clock CLK_GSCL2>;
  666. clock-names = "gscl";
  667. };
  668. gsc_3: gsc@13e30000 {
  669. compatible = "samsung,exynos5-gsc";
  670. reg = <0x13e30000 0x1000>;
  671. interrupts = <0 88 0>;
  672. power-domains = <&pd_gsc>;
  673. clocks = <&clock CLK_GSCL3>;
  674. clock-names = "gscl";
  675. };
  676. hdmi: hdmi {
  677. compatible = "samsung,exynos4212-hdmi";
  678. reg = <0x14530000 0x70000>;
  679. power-domains = <&pd_disp1>;
  680. interrupts = <0 95 0>;
  681. clocks = <&clock CLK_HDMI>, <&clock CLK_SCLK_HDMI>,
  682. <&clock CLK_SCLK_PIXEL>, <&clock CLK_SCLK_HDMIPHY>,
  683. <&clock CLK_MOUT_HDMI>;
  684. clock-names = "hdmi", "sclk_hdmi", "sclk_pixel",
  685. "sclk_hdmiphy", "mout_hdmi";
  686. samsung,syscon-phandle = <&pmu_system_controller>;
  687. };
  688. mixer {
  689. compatible = "samsung,exynos5250-mixer";
  690. reg = <0x14450000 0x10000>;
  691. power-domains = <&pd_disp1>;
  692. interrupts = <0 94 0>;
  693. clocks = <&clock CLK_MIXER>, <&clock CLK_HDMI>,
  694. <&clock CLK_SCLK_HDMI>;
  695. clock-names = "mixer", "hdmi", "sclk_hdmi";
  696. };
  697. dp_phy: video-phy@10040720 {
  698. compatible = "samsung,exynos5250-dp-video-phy";
  699. samsung,pmu-syscon = <&pmu_system_controller>;
  700. #phy-cells = <0>;
  701. };
  702. dp: dp-controller@145B0000 {
  703. power-domains = <&pd_disp1>;
  704. clocks = <&clock CLK_DP>;
  705. clock-names = "dp";
  706. phys = <&dp_phy>;
  707. phy-names = "dp";
  708. };
  709. fimd: fimd@14400000 {
  710. power-domains = <&pd_disp1>;
  711. clocks = <&clock CLK_SCLK_FIMD1>, <&clock CLK_FIMD1>;
  712. clock-names = "sclk_fimd", "fimd";
  713. };
  714. adc: adc@12D10000 {
  715. compatible = "samsung,exynos-adc-v1";
  716. reg = <0x12D10000 0x100>;
  717. interrupts = <0 106 0>;
  718. clocks = <&clock CLK_ADC>;
  719. clock-names = "adc";
  720. #io-channel-cells = <1>;
  721. io-channel-ranges;
  722. samsung,syscon-phandle = <&pmu_system_controller>;
  723. status = "disabled";
  724. };
  725. sss@10830000 {
  726. compatible = "samsung,exynos4210-secss";
  727. reg = <0x10830000 0x10000>;
  728. interrupts = <0 112 0>;
  729. clocks = <&clock CLK_SSS>;
  730. clock-names = "secss";
  731. };
  732. };