lapic.c 51 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075
  1. /*
  2. * Local APIC virtualization
  3. *
  4. * Copyright (C) 2006 Qumranet, Inc.
  5. * Copyright (C) 2007 Novell
  6. * Copyright (C) 2007 Intel
  7. * Copyright 2009 Red Hat, Inc. and/or its affiliates.
  8. *
  9. * Authors:
  10. * Dor Laor <dor.laor@qumranet.com>
  11. * Gregory Haskins <ghaskins@novell.com>
  12. * Yaozu (Eddie) Dong <eddie.dong@intel.com>
  13. *
  14. * Based on Xen 3.1 code, Copyright (c) 2004, Intel Corporation.
  15. *
  16. * This work is licensed under the terms of the GNU GPL, version 2. See
  17. * the COPYING file in the top-level directory.
  18. */
  19. #include <linux/kvm_host.h>
  20. #include <linux/kvm.h>
  21. #include <linux/mm.h>
  22. #include <linux/highmem.h>
  23. #include <linux/smp.h>
  24. #include <linux/hrtimer.h>
  25. #include <linux/io.h>
  26. #include <linux/module.h>
  27. #include <linux/math64.h>
  28. #include <linux/slab.h>
  29. #include <asm/processor.h>
  30. #include <asm/msr.h>
  31. #include <asm/page.h>
  32. #include <asm/current.h>
  33. #include <asm/apicdef.h>
  34. #include <asm/delay.h>
  35. #include <linux/atomic.h>
  36. #include <linux/jump_label.h>
  37. #include "kvm_cache_regs.h"
  38. #include "irq.h"
  39. #include "trace.h"
  40. #include "x86.h"
  41. #include "cpuid.h"
  42. #ifndef CONFIG_X86_64
  43. #define mod_64(x, y) ((x) - (y) * div64_u64(x, y))
  44. #else
  45. #define mod_64(x, y) ((x) % (y))
  46. #endif
  47. #define PRId64 "d"
  48. #define PRIx64 "llx"
  49. #define PRIu64 "u"
  50. #define PRIo64 "o"
  51. #define APIC_BUS_CYCLE_NS 1
  52. /* #define apic_debug(fmt,arg...) printk(KERN_WARNING fmt,##arg) */
  53. #define apic_debug(fmt, arg...)
  54. #define APIC_LVT_NUM 6
  55. /* 14 is the version for Xeon and Pentium 8.4.8*/
  56. #define APIC_VERSION (0x14UL | ((APIC_LVT_NUM - 1) << 16))
  57. #define LAPIC_MMIO_LENGTH (1 << 12)
  58. /* followed define is not in apicdef.h */
  59. #define APIC_SHORT_MASK 0xc0000
  60. #define APIC_DEST_NOSHORT 0x0
  61. #define APIC_DEST_MASK 0x800
  62. #define MAX_APIC_VECTOR 256
  63. #define APIC_VECTORS_PER_REG 32
  64. #define APIC_BROADCAST 0xFF
  65. #define X2APIC_BROADCAST 0xFFFFFFFFul
  66. #define VEC_POS(v) ((v) & (32 - 1))
  67. #define REG_POS(v) (((v) >> 5) << 4)
  68. static inline void apic_set_reg(struct kvm_lapic *apic, int reg_off, u32 val)
  69. {
  70. *((u32 *) (apic->regs + reg_off)) = val;
  71. }
  72. static inline int apic_test_vector(int vec, void *bitmap)
  73. {
  74. return test_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
  75. }
  76. bool kvm_apic_pending_eoi(struct kvm_vcpu *vcpu, int vector)
  77. {
  78. struct kvm_lapic *apic = vcpu->arch.apic;
  79. return apic_test_vector(vector, apic->regs + APIC_ISR) ||
  80. apic_test_vector(vector, apic->regs + APIC_IRR);
  81. }
  82. static inline void apic_set_vector(int vec, void *bitmap)
  83. {
  84. set_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
  85. }
  86. static inline void apic_clear_vector(int vec, void *bitmap)
  87. {
  88. clear_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
  89. }
  90. static inline int __apic_test_and_set_vector(int vec, void *bitmap)
  91. {
  92. return __test_and_set_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
  93. }
  94. static inline int __apic_test_and_clear_vector(int vec, void *bitmap)
  95. {
  96. return __test_and_clear_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
  97. }
  98. struct static_key_deferred apic_hw_disabled __read_mostly;
  99. struct static_key_deferred apic_sw_disabled __read_mostly;
  100. static inline int apic_enabled(struct kvm_lapic *apic)
  101. {
  102. return kvm_apic_sw_enabled(apic) && kvm_apic_hw_enabled(apic);
  103. }
  104. #define LVT_MASK \
  105. (APIC_LVT_MASKED | APIC_SEND_PENDING | APIC_VECTOR_MASK)
  106. #define LINT_MASK \
  107. (LVT_MASK | APIC_MODE_MASK | APIC_INPUT_POLARITY | \
  108. APIC_LVT_REMOTE_IRR | APIC_LVT_LEVEL_TRIGGER)
  109. static inline int kvm_apic_id(struct kvm_lapic *apic)
  110. {
  111. return (kvm_apic_get_reg(apic, APIC_ID) >> 24) & 0xff;
  112. }
  113. /* The logical map is definitely wrong if we have multiple
  114. * modes at the same time. (Physical map is always right.)
  115. */
  116. static inline bool kvm_apic_logical_map_valid(struct kvm_apic_map *map)
  117. {
  118. return !(map->mode & (map->mode - 1));
  119. }
  120. static inline void
  121. apic_logical_id(struct kvm_apic_map *map, u32 dest_id, u16 *cid, u16 *lid)
  122. {
  123. unsigned lid_bits;
  124. BUILD_BUG_ON(KVM_APIC_MODE_XAPIC_CLUSTER != 4);
  125. BUILD_BUG_ON(KVM_APIC_MODE_XAPIC_FLAT != 8);
  126. BUILD_BUG_ON(KVM_APIC_MODE_X2APIC != 16);
  127. lid_bits = map->mode;
  128. *cid = dest_id >> lid_bits;
  129. *lid = dest_id & ((1 << lid_bits) - 1);
  130. }
  131. static void recalculate_apic_map(struct kvm *kvm)
  132. {
  133. struct kvm_apic_map *new, *old = NULL;
  134. struct kvm_vcpu *vcpu;
  135. int i;
  136. new = kzalloc(sizeof(struct kvm_apic_map), GFP_KERNEL);
  137. mutex_lock(&kvm->arch.apic_map_lock);
  138. if (!new)
  139. goto out;
  140. kvm_for_each_vcpu(i, vcpu, kvm) {
  141. struct kvm_lapic *apic = vcpu->arch.apic;
  142. u16 cid, lid;
  143. u32 ldr, aid;
  144. if (!kvm_apic_present(vcpu))
  145. continue;
  146. aid = kvm_apic_id(apic);
  147. ldr = kvm_apic_get_reg(apic, APIC_LDR);
  148. if (aid < ARRAY_SIZE(new->phys_map))
  149. new->phys_map[aid] = apic;
  150. if (apic_x2apic_mode(apic)) {
  151. new->mode |= KVM_APIC_MODE_X2APIC;
  152. } else if (ldr) {
  153. ldr = GET_APIC_LOGICAL_ID(ldr);
  154. if (kvm_apic_get_reg(apic, APIC_DFR) == APIC_DFR_FLAT)
  155. new->mode |= KVM_APIC_MODE_XAPIC_FLAT;
  156. else
  157. new->mode |= KVM_APIC_MODE_XAPIC_CLUSTER;
  158. }
  159. if (!kvm_apic_logical_map_valid(new))
  160. continue;
  161. apic_logical_id(new, ldr, &cid, &lid);
  162. if (lid && cid < ARRAY_SIZE(new->logical_map))
  163. new->logical_map[cid][ffs(lid) - 1] = apic;
  164. }
  165. out:
  166. old = rcu_dereference_protected(kvm->arch.apic_map,
  167. lockdep_is_held(&kvm->arch.apic_map_lock));
  168. rcu_assign_pointer(kvm->arch.apic_map, new);
  169. mutex_unlock(&kvm->arch.apic_map_lock);
  170. if (old)
  171. kfree_rcu(old, rcu);
  172. kvm_vcpu_request_scan_ioapic(kvm);
  173. }
  174. static inline void apic_set_spiv(struct kvm_lapic *apic, u32 val)
  175. {
  176. bool enabled = val & APIC_SPIV_APIC_ENABLED;
  177. apic_set_reg(apic, APIC_SPIV, val);
  178. if (enabled != apic->sw_enabled) {
  179. apic->sw_enabled = enabled;
  180. if (enabled) {
  181. static_key_slow_dec_deferred(&apic_sw_disabled);
  182. recalculate_apic_map(apic->vcpu->kvm);
  183. } else
  184. static_key_slow_inc(&apic_sw_disabled.key);
  185. }
  186. }
  187. static inline void kvm_apic_set_id(struct kvm_lapic *apic, u8 id)
  188. {
  189. apic_set_reg(apic, APIC_ID, id << 24);
  190. recalculate_apic_map(apic->vcpu->kvm);
  191. }
  192. static inline void kvm_apic_set_ldr(struct kvm_lapic *apic, u32 id)
  193. {
  194. apic_set_reg(apic, APIC_LDR, id);
  195. recalculate_apic_map(apic->vcpu->kvm);
  196. }
  197. static inline int apic_lvt_enabled(struct kvm_lapic *apic, int lvt_type)
  198. {
  199. return !(kvm_apic_get_reg(apic, lvt_type) & APIC_LVT_MASKED);
  200. }
  201. static inline int apic_lvt_vector(struct kvm_lapic *apic, int lvt_type)
  202. {
  203. return kvm_apic_get_reg(apic, lvt_type) & APIC_VECTOR_MASK;
  204. }
  205. static inline int apic_lvtt_oneshot(struct kvm_lapic *apic)
  206. {
  207. return apic->lapic_timer.timer_mode == APIC_LVT_TIMER_ONESHOT;
  208. }
  209. static inline int apic_lvtt_period(struct kvm_lapic *apic)
  210. {
  211. return apic->lapic_timer.timer_mode == APIC_LVT_TIMER_PERIODIC;
  212. }
  213. static inline int apic_lvtt_tscdeadline(struct kvm_lapic *apic)
  214. {
  215. return apic->lapic_timer.timer_mode == APIC_LVT_TIMER_TSCDEADLINE;
  216. }
  217. static inline int apic_lvt_nmi_mode(u32 lvt_val)
  218. {
  219. return (lvt_val & (APIC_MODE_MASK | APIC_LVT_MASKED)) == APIC_DM_NMI;
  220. }
  221. void kvm_apic_set_version(struct kvm_vcpu *vcpu)
  222. {
  223. struct kvm_lapic *apic = vcpu->arch.apic;
  224. struct kvm_cpuid_entry2 *feat;
  225. u32 v = APIC_VERSION;
  226. if (!kvm_vcpu_has_lapic(vcpu))
  227. return;
  228. feat = kvm_find_cpuid_entry(apic->vcpu, 0x1, 0);
  229. if (feat && (feat->ecx & (1 << (X86_FEATURE_X2APIC & 31))))
  230. v |= APIC_LVR_DIRECTED_EOI;
  231. apic_set_reg(apic, APIC_LVR, v);
  232. }
  233. static const unsigned int apic_lvt_mask[APIC_LVT_NUM] = {
  234. LVT_MASK , /* part LVTT mask, timer mode mask added at runtime */
  235. LVT_MASK | APIC_MODE_MASK, /* LVTTHMR */
  236. LVT_MASK | APIC_MODE_MASK, /* LVTPC */
  237. LINT_MASK, LINT_MASK, /* LVT0-1 */
  238. LVT_MASK /* LVTERR */
  239. };
  240. static int find_highest_vector(void *bitmap)
  241. {
  242. int vec;
  243. u32 *reg;
  244. for (vec = MAX_APIC_VECTOR - APIC_VECTORS_PER_REG;
  245. vec >= 0; vec -= APIC_VECTORS_PER_REG) {
  246. reg = bitmap + REG_POS(vec);
  247. if (*reg)
  248. return fls(*reg) - 1 + vec;
  249. }
  250. return -1;
  251. }
  252. static u8 count_vectors(void *bitmap)
  253. {
  254. int vec;
  255. u32 *reg;
  256. u8 count = 0;
  257. for (vec = 0; vec < MAX_APIC_VECTOR; vec += APIC_VECTORS_PER_REG) {
  258. reg = bitmap + REG_POS(vec);
  259. count += hweight32(*reg);
  260. }
  261. return count;
  262. }
  263. void __kvm_apic_update_irr(u32 *pir, void *regs)
  264. {
  265. u32 i, pir_val;
  266. for (i = 0; i <= 7; i++) {
  267. pir_val = xchg(&pir[i], 0);
  268. if (pir_val)
  269. *((u32 *)(regs + APIC_IRR + i * 0x10)) |= pir_val;
  270. }
  271. }
  272. EXPORT_SYMBOL_GPL(__kvm_apic_update_irr);
  273. void kvm_apic_update_irr(struct kvm_vcpu *vcpu, u32 *pir)
  274. {
  275. struct kvm_lapic *apic = vcpu->arch.apic;
  276. __kvm_apic_update_irr(pir, apic->regs);
  277. }
  278. EXPORT_SYMBOL_GPL(kvm_apic_update_irr);
  279. static inline void apic_set_irr(int vec, struct kvm_lapic *apic)
  280. {
  281. apic_set_vector(vec, apic->regs + APIC_IRR);
  282. /*
  283. * irr_pending must be true if any interrupt is pending; set it after
  284. * APIC_IRR to avoid race with apic_clear_irr
  285. */
  286. apic->irr_pending = true;
  287. }
  288. static inline int apic_search_irr(struct kvm_lapic *apic)
  289. {
  290. return find_highest_vector(apic->regs + APIC_IRR);
  291. }
  292. static inline int apic_find_highest_irr(struct kvm_lapic *apic)
  293. {
  294. int result;
  295. /*
  296. * Note that irr_pending is just a hint. It will be always
  297. * true with virtual interrupt delivery enabled.
  298. */
  299. if (!apic->irr_pending)
  300. return -1;
  301. kvm_x86_ops->sync_pir_to_irr(apic->vcpu);
  302. result = apic_search_irr(apic);
  303. ASSERT(result == -1 || result >= 16);
  304. return result;
  305. }
  306. static inline void apic_clear_irr(int vec, struct kvm_lapic *apic)
  307. {
  308. struct kvm_vcpu *vcpu;
  309. vcpu = apic->vcpu;
  310. if (unlikely(kvm_apic_vid_enabled(vcpu->kvm))) {
  311. /* try to update RVI */
  312. apic_clear_vector(vec, apic->regs + APIC_IRR);
  313. kvm_make_request(KVM_REQ_EVENT, vcpu);
  314. } else {
  315. apic->irr_pending = false;
  316. apic_clear_vector(vec, apic->regs + APIC_IRR);
  317. if (apic_search_irr(apic) != -1)
  318. apic->irr_pending = true;
  319. }
  320. }
  321. static inline void apic_set_isr(int vec, struct kvm_lapic *apic)
  322. {
  323. struct kvm_vcpu *vcpu;
  324. if (__apic_test_and_set_vector(vec, apic->regs + APIC_ISR))
  325. return;
  326. vcpu = apic->vcpu;
  327. /*
  328. * With APIC virtualization enabled, all caching is disabled
  329. * because the processor can modify ISR under the hood. Instead
  330. * just set SVI.
  331. */
  332. if (unlikely(kvm_x86_ops->hwapic_isr_update))
  333. kvm_x86_ops->hwapic_isr_update(vcpu->kvm, vec);
  334. else {
  335. ++apic->isr_count;
  336. BUG_ON(apic->isr_count > MAX_APIC_VECTOR);
  337. /*
  338. * ISR (in service register) bit is set when injecting an interrupt.
  339. * The highest vector is injected. Thus the latest bit set matches
  340. * the highest bit in ISR.
  341. */
  342. apic->highest_isr_cache = vec;
  343. }
  344. }
  345. static inline int apic_find_highest_isr(struct kvm_lapic *apic)
  346. {
  347. int result;
  348. /*
  349. * Note that isr_count is always 1, and highest_isr_cache
  350. * is always -1, with APIC virtualization enabled.
  351. */
  352. if (!apic->isr_count)
  353. return -1;
  354. if (likely(apic->highest_isr_cache != -1))
  355. return apic->highest_isr_cache;
  356. result = find_highest_vector(apic->regs + APIC_ISR);
  357. ASSERT(result == -1 || result >= 16);
  358. return result;
  359. }
  360. static inline void apic_clear_isr(int vec, struct kvm_lapic *apic)
  361. {
  362. struct kvm_vcpu *vcpu;
  363. if (!__apic_test_and_clear_vector(vec, apic->regs + APIC_ISR))
  364. return;
  365. vcpu = apic->vcpu;
  366. /*
  367. * We do get here for APIC virtualization enabled if the guest
  368. * uses the Hyper-V APIC enlightenment. In this case we may need
  369. * to trigger a new interrupt delivery by writing the SVI field;
  370. * on the other hand isr_count and highest_isr_cache are unused
  371. * and must be left alone.
  372. */
  373. if (unlikely(kvm_x86_ops->hwapic_isr_update))
  374. kvm_x86_ops->hwapic_isr_update(vcpu->kvm,
  375. apic_find_highest_isr(apic));
  376. else {
  377. --apic->isr_count;
  378. BUG_ON(apic->isr_count < 0);
  379. apic->highest_isr_cache = -1;
  380. }
  381. }
  382. int kvm_lapic_find_highest_irr(struct kvm_vcpu *vcpu)
  383. {
  384. int highest_irr;
  385. /* This may race with setting of irr in __apic_accept_irq() and
  386. * value returned may be wrong, but kvm_vcpu_kick() in __apic_accept_irq
  387. * will cause vmexit immediately and the value will be recalculated
  388. * on the next vmentry.
  389. */
  390. if (!kvm_vcpu_has_lapic(vcpu))
  391. return 0;
  392. highest_irr = apic_find_highest_irr(vcpu->arch.apic);
  393. return highest_irr;
  394. }
  395. static int __apic_accept_irq(struct kvm_lapic *apic, int delivery_mode,
  396. int vector, int level, int trig_mode,
  397. unsigned long *dest_map);
  398. int kvm_apic_set_irq(struct kvm_vcpu *vcpu, struct kvm_lapic_irq *irq,
  399. unsigned long *dest_map)
  400. {
  401. struct kvm_lapic *apic = vcpu->arch.apic;
  402. return __apic_accept_irq(apic, irq->delivery_mode, irq->vector,
  403. irq->level, irq->trig_mode, dest_map);
  404. }
  405. static int pv_eoi_put_user(struct kvm_vcpu *vcpu, u8 val)
  406. {
  407. return kvm_write_guest_cached(vcpu->kvm, &vcpu->arch.pv_eoi.data, &val,
  408. sizeof(val));
  409. }
  410. static int pv_eoi_get_user(struct kvm_vcpu *vcpu, u8 *val)
  411. {
  412. return kvm_read_guest_cached(vcpu->kvm, &vcpu->arch.pv_eoi.data, val,
  413. sizeof(*val));
  414. }
  415. static inline bool pv_eoi_enabled(struct kvm_vcpu *vcpu)
  416. {
  417. return vcpu->arch.pv_eoi.msr_val & KVM_MSR_ENABLED;
  418. }
  419. static bool pv_eoi_get_pending(struct kvm_vcpu *vcpu)
  420. {
  421. u8 val;
  422. if (pv_eoi_get_user(vcpu, &val) < 0)
  423. apic_debug("Can't read EOI MSR value: 0x%llx\n",
  424. (unsigned long long)vcpu->arch.pv_eoi.msr_val);
  425. return val & 0x1;
  426. }
  427. static void pv_eoi_set_pending(struct kvm_vcpu *vcpu)
  428. {
  429. if (pv_eoi_put_user(vcpu, KVM_PV_EOI_ENABLED) < 0) {
  430. apic_debug("Can't set EOI MSR value: 0x%llx\n",
  431. (unsigned long long)vcpu->arch.pv_eoi.msr_val);
  432. return;
  433. }
  434. __set_bit(KVM_APIC_PV_EOI_PENDING, &vcpu->arch.apic_attention);
  435. }
  436. static void pv_eoi_clr_pending(struct kvm_vcpu *vcpu)
  437. {
  438. if (pv_eoi_put_user(vcpu, KVM_PV_EOI_DISABLED) < 0) {
  439. apic_debug("Can't clear EOI MSR value: 0x%llx\n",
  440. (unsigned long long)vcpu->arch.pv_eoi.msr_val);
  441. return;
  442. }
  443. __clear_bit(KVM_APIC_PV_EOI_PENDING, &vcpu->arch.apic_attention);
  444. }
  445. void kvm_apic_update_tmr(struct kvm_vcpu *vcpu, u32 *tmr)
  446. {
  447. struct kvm_lapic *apic = vcpu->arch.apic;
  448. int i;
  449. for (i = 0; i < 8; i++)
  450. apic_set_reg(apic, APIC_TMR + 0x10 * i, tmr[i]);
  451. }
  452. static void apic_update_ppr(struct kvm_lapic *apic)
  453. {
  454. u32 tpr, isrv, ppr, old_ppr;
  455. int isr;
  456. old_ppr = kvm_apic_get_reg(apic, APIC_PROCPRI);
  457. tpr = kvm_apic_get_reg(apic, APIC_TASKPRI);
  458. isr = apic_find_highest_isr(apic);
  459. isrv = (isr != -1) ? isr : 0;
  460. if ((tpr & 0xf0) >= (isrv & 0xf0))
  461. ppr = tpr & 0xff;
  462. else
  463. ppr = isrv & 0xf0;
  464. apic_debug("vlapic %p, ppr 0x%x, isr 0x%x, isrv 0x%x",
  465. apic, ppr, isr, isrv);
  466. if (old_ppr != ppr) {
  467. apic_set_reg(apic, APIC_PROCPRI, ppr);
  468. if (ppr < old_ppr)
  469. kvm_make_request(KVM_REQ_EVENT, apic->vcpu);
  470. }
  471. }
  472. static void apic_set_tpr(struct kvm_lapic *apic, u32 tpr)
  473. {
  474. apic_set_reg(apic, APIC_TASKPRI, tpr);
  475. apic_update_ppr(apic);
  476. }
  477. static bool kvm_apic_broadcast(struct kvm_lapic *apic, u32 mda)
  478. {
  479. if (apic_x2apic_mode(apic))
  480. return mda == X2APIC_BROADCAST;
  481. return GET_APIC_DEST_FIELD(mda) == APIC_BROADCAST;
  482. }
  483. static bool kvm_apic_match_physical_addr(struct kvm_lapic *apic, u32 mda)
  484. {
  485. if (kvm_apic_broadcast(apic, mda))
  486. return true;
  487. if (apic_x2apic_mode(apic))
  488. return mda == kvm_apic_id(apic);
  489. return mda == SET_APIC_DEST_FIELD(kvm_apic_id(apic));
  490. }
  491. static bool kvm_apic_match_logical_addr(struct kvm_lapic *apic, u32 mda)
  492. {
  493. u32 logical_id;
  494. if (kvm_apic_broadcast(apic, mda))
  495. return true;
  496. logical_id = kvm_apic_get_reg(apic, APIC_LDR);
  497. if (apic_x2apic_mode(apic))
  498. return ((logical_id >> 16) == (mda >> 16))
  499. && (logical_id & mda & 0xffff) != 0;
  500. logical_id = GET_APIC_LOGICAL_ID(logical_id);
  501. mda = GET_APIC_DEST_FIELD(mda);
  502. switch (kvm_apic_get_reg(apic, APIC_DFR)) {
  503. case APIC_DFR_FLAT:
  504. return (logical_id & mda) != 0;
  505. case APIC_DFR_CLUSTER:
  506. return ((logical_id >> 4) == (mda >> 4))
  507. && (logical_id & mda & 0xf) != 0;
  508. default:
  509. apic_debug("Bad DFR vcpu %d: %08x\n",
  510. apic->vcpu->vcpu_id, kvm_apic_get_reg(apic, APIC_DFR));
  511. return false;
  512. }
  513. }
  514. /* KVM APIC implementation has two quirks
  515. * - dest always begins at 0 while xAPIC MDA has offset 24,
  516. * - IOxAPIC messages have to be delivered (directly) to x2APIC.
  517. */
  518. static u32 kvm_apic_mda(unsigned int dest_id, struct kvm_lapic *source,
  519. struct kvm_lapic *target)
  520. {
  521. bool ipi = source != NULL;
  522. bool x2apic_mda = apic_x2apic_mode(ipi ? source : target);
  523. if (!ipi && dest_id == APIC_BROADCAST && x2apic_mda)
  524. return X2APIC_BROADCAST;
  525. return x2apic_mda ? dest_id : SET_APIC_DEST_FIELD(dest_id);
  526. }
  527. bool kvm_apic_match_dest(struct kvm_vcpu *vcpu, struct kvm_lapic *source,
  528. int short_hand, unsigned int dest, int dest_mode)
  529. {
  530. struct kvm_lapic *target = vcpu->arch.apic;
  531. u32 mda = kvm_apic_mda(dest, source, target);
  532. apic_debug("target %p, source %p, dest 0x%x, "
  533. "dest_mode 0x%x, short_hand 0x%x\n",
  534. target, source, dest, dest_mode, short_hand);
  535. ASSERT(target);
  536. switch (short_hand) {
  537. case APIC_DEST_NOSHORT:
  538. if (dest_mode == APIC_DEST_PHYSICAL)
  539. return kvm_apic_match_physical_addr(target, mda);
  540. else
  541. return kvm_apic_match_logical_addr(target, mda);
  542. case APIC_DEST_SELF:
  543. return target == source;
  544. case APIC_DEST_ALLINC:
  545. return true;
  546. case APIC_DEST_ALLBUT:
  547. return target != source;
  548. default:
  549. apic_debug("kvm: apic: Bad dest shorthand value %x\n",
  550. short_hand);
  551. return false;
  552. }
  553. }
  554. bool kvm_irq_delivery_to_apic_fast(struct kvm *kvm, struct kvm_lapic *src,
  555. struct kvm_lapic_irq *irq, int *r, unsigned long *dest_map)
  556. {
  557. struct kvm_apic_map *map;
  558. unsigned long bitmap = 1;
  559. struct kvm_lapic **dst;
  560. int i;
  561. bool ret, x2apic_ipi;
  562. *r = -1;
  563. if (irq->shorthand == APIC_DEST_SELF) {
  564. *r = kvm_apic_set_irq(src->vcpu, irq, dest_map);
  565. return true;
  566. }
  567. if (irq->shorthand)
  568. return false;
  569. x2apic_ipi = src && apic_x2apic_mode(src);
  570. if (irq->dest_id == (x2apic_ipi ? X2APIC_BROADCAST : APIC_BROADCAST))
  571. return false;
  572. ret = true;
  573. rcu_read_lock();
  574. map = rcu_dereference(kvm->arch.apic_map);
  575. if (!map) {
  576. ret = false;
  577. goto out;
  578. }
  579. if (irq->dest_mode == APIC_DEST_PHYSICAL) {
  580. if (irq->dest_id >= ARRAY_SIZE(map->phys_map))
  581. goto out;
  582. dst = &map->phys_map[irq->dest_id];
  583. } else {
  584. u16 cid;
  585. if (!kvm_apic_logical_map_valid(map)) {
  586. ret = false;
  587. goto out;
  588. }
  589. apic_logical_id(map, irq->dest_id, &cid, (u16 *)&bitmap);
  590. if (cid >= ARRAY_SIZE(map->logical_map))
  591. goto out;
  592. dst = map->logical_map[cid];
  593. if (irq->delivery_mode == APIC_DM_LOWEST) {
  594. int l = -1;
  595. for_each_set_bit(i, &bitmap, 16) {
  596. if (!dst[i])
  597. continue;
  598. if (l < 0)
  599. l = i;
  600. else if (kvm_apic_compare_prio(dst[i]->vcpu, dst[l]->vcpu) < 0)
  601. l = i;
  602. }
  603. bitmap = (l >= 0) ? 1 << l : 0;
  604. }
  605. }
  606. for_each_set_bit(i, &bitmap, 16) {
  607. if (!dst[i])
  608. continue;
  609. if (*r < 0)
  610. *r = 0;
  611. *r += kvm_apic_set_irq(dst[i]->vcpu, irq, dest_map);
  612. }
  613. out:
  614. rcu_read_unlock();
  615. return ret;
  616. }
  617. /*
  618. * Add a pending IRQ into lapic.
  619. * Return 1 if successfully added and 0 if discarded.
  620. */
  621. static int __apic_accept_irq(struct kvm_lapic *apic, int delivery_mode,
  622. int vector, int level, int trig_mode,
  623. unsigned long *dest_map)
  624. {
  625. int result = 0;
  626. struct kvm_vcpu *vcpu = apic->vcpu;
  627. trace_kvm_apic_accept_irq(vcpu->vcpu_id, delivery_mode,
  628. trig_mode, vector);
  629. switch (delivery_mode) {
  630. case APIC_DM_LOWEST:
  631. vcpu->arch.apic_arb_prio++;
  632. case APIC_DM_FIXED:
  633. /* FIXME add logic for vcpu on reset */
  634. if (unlikely(!apic_enabled(apic)))
  635. break;
  636. result = 1;
  637. if (dest_map)
  638. __set_bit(vcpu->vcpu_id, dest_map);
  639. if (kvm_x86_ops->deliver_posted_interrupt)
  640. kvm_x86_ops->deliver_posted_interrupt(vcpu, vector);
  641. else {
  642. apic_set_irr(vector, apic);
  643. kvm_make_request(KVM_REQ_EVENT, vcpu);
  644. kvm_vcpu_kick(vcpu);
  645. }
  646. break;
  647. case APIC_DM_REMRD:
  648. result = 1;
  649. vcpu->arch.pv.pv_unhalted = 1;
  650. kvm_make_request(KVM_REQ_EVENT, vcpu);
  651. kvm_vcpu_kick(vcpu);
  652. break;
  653. case APIC_DM_SMI:
  654. apic_debug("Ignoring guest SMI\n");
  655. break;
  656. case APIC_DM_NMI:
  657. result = 1;
  658. kvm_inject_nmi(vcpu);
  659. kvm_vcpu_kick(vcpu);
  660. break;
  661. case APIC_DM_INIT:
  662. if (!trig_mode || level) {
  663. result = 1;
  664. /* assumes that there are only KVM_APIC_INIT/SIPI */
  665. apic->pending_events = (1UL << KVM_APIC_INIT);
  666. /* make sure pending_events is visible before sending
  667. * the request */
  668. smp_wmb();
  669. kvm_make_request(KVM_REQ_EVENT, vcpu);
  670. kvm_vcpu_kick(vcpu);
  671. } else {
  672. apic_debug("Ignoring de-assert INIT to vcpu %d\n",
  673. vcpu->vcpu_id);
  674. }
  675. break;
  676. case APIC_DM_STARTUP:
  677. apic_debug("SIPI to vcpu %d vector 0x%02x\n",
  678. vcpu->vcpu_id, vector);
  679. result = 1;
  680. apic->sipi_vector = vector;
  681. /* make sure sipi_vector is visible for the receiver */
  682. smp_wmb();
  683. set_bit(KVM_APIC_SIPI, &apic->pending_events);
  684. kvm_make_request(KVM_REQ_EVENT, vcpu);
  685. kvm_vcpu_kick(vcpu);
  686. break;
  687. case APIC_DM_EXTINT:
  688. /*
  689. * Should only be called by kvm_apic_local_deliver() with LVT0,
  690. * before NMI watchdog was enabled. Already handled by
  691. * kvm_apic_accept_pic_intr().
  692. */
  693. break;
  694. default:
  695. printk(KERN_ERR "TODO: unsupported delivery mode %x\n",
  696. delivery_mode);
  697. break;
  698. }
  699. return result;
  700. }
  701. int kvm_apic_compare_prio(struct kvm_vcpu *vcpu1, struct kvm_vcpu *vcpu2)
  702. {
  703. return vcpu1->arch.apic_arb_prio - vcpu2->arch.apic_arb_prio;
  704. }
  705. static void kvm_ioapic_send_eoi(struct kvm_lapic *apic, int vector)
  706. {
  707. if (kvm_ioapic_handles_vector(apic->vcpu->kvm, vector)) {
  708. int trigger_mode;
  709. if (apic_test_vector(vector, apic->regs + APIC_TMR))
  710. trigger_mode = IOAPIC_LEVEL_TRIG;
  711. else
  712. trigger_mode = IOAPIC_EDGE_TRIG;
  713. kvm_ioapic_update_eoi(apic->vcpu, vector, trigger_mode);
  714. }
  715. }
  716. static int apic_set_eoi(struct kvm_lapic *apic)
  717. {
  718. int vector = apic_find_highest_isr(apic);
  719. trace_kvm_eoi(apic, vector);
  720. /*
  721. * Not every write EOI will has corresponding ISR,
  722. * one example is when Kernel check timer on setup_IO_APIC
  723. */
  724. if (vector == -1)
  725. return vector;
  726. apic_clear_isr(vector, apic);
  727. apic_update_ppr(apic);
  728. kvm_ioapic_send_eoi(apic, vector);
  729. kvm_make_request(KVM_REQ_EVENT, apic->vcpu);
  730. return vector;
  731. }
  732. /*
  733. * this interface assumes a trap-like exit, which has already finished
  734. * desired side effect including vISR and vPPR update.
  735. */
  736. void kvm_apic_set_eoi_accelerated(struct kvm_vcpu *vcpu, int vector)
  737. {
  738. struct kvm_lapic *apic = vcpu->arch.apic;
  739. trace_kvm_eoi(apic, vector);
  740. kvm_ioapic_send_eoi(apic, vector);
  741. kvm_make_request(KVM_REQ_EVENT, apic->vcpu);
  742. }
  743. EXPORT_SYMBOL_GPL(kvm_apic_set_eoi_accelerated);
  744. static void apic_send_ipi(struct kvm_lapic *apic)
  745. {
  746. u32 icr_low = kvm_apic_get_reg(apic, APIC_ICR);
  747. u32 icr_high = kvm_apic_get_reg(apic, APIC_ICR2);
  748. struct kvm_lapic_irq irq;
  749. irq.vector = icr_low & APIC_VECTOR_MASK;
  750. irq.delivery_mode = icr_low & APIC_MODE_MASK;
  751. irq.dest_mode = icr_low & APIC_DEST_MASK;
  752. irq.level = (icr_low & APIC_INT_ASSERT) != 0;
  753. irq.trig_mode = icr_low & APIC_INT_LEVELTRIG;
  754. irq.shorthand = icr_low & APIC_SHORT_MASK;
  755. if (apic_x2apic_mode(apic))
  756. irq.dest_id = icr_high;
  757. else
  758. irq.dest_id = GET_APIC_DEST_FIELD(icr_high);
  759. trace_kvm_apic_ipi(icr_low, irq.dest_id);
  760. apic_debug("icr_high 0x%x, icr_low 0x%x, "
  761. "short_hand 0x%x, dest 0x%x, trig_mode 0x%x, level 0x%x, "
  762. "dest_mode 0x%x, delivery_mode 0x%x, vector 0x%x\n",
  763. icr_high, icr_low, irq.shorthand, irq.dest_id,
  764. irq.trig_mode, irq.level, irq.dest_mode, irq.delivery_mode,
  765. irq.vector);
  766. kvm_irq_delivery_to_apic(apic->vcpu->kvm, apic, &irq, NULL);
  767. }
  768. static u32 apic_get_tmcct(struct kvm_lapic *apic)
  769. {
  770. ktime_t remaining;
  771. s64 ns;
  772. u32 tmcct;
  773. ASSERT(apic != NULL);
  774. /* if initial count is 0, current count should also be 0 */
  775. if (kvm_apic_get_reg(apic, APIC_TMICT) == 0 ||
  776. apic->lapic_timer.period == 0)
  777. return 0;
  778. remaining = hrtimer_get_remaining(&apic->lapic_timer.timer);
  779. if (ktime_to_ns(remaining) < 0)
  780. remaining = ktime_set(0, 0);
  781. ns = mod_64(ktime_to_ns(remaining), apic->lapic_timer.period);
  782. tmcct = div64_u64(ns,
  783. (APIC_BUS_CYCLE_NS * apic->divide_count));
  784. return tmcct;
  785. }
  786. static void __report_tpr_access(struct kvm_lapic *apic, bool write)
  787. {
  788. struct kvm_vcpu *vcpu = apic->vcpu;
  789. struct kvm_run *run = vcpu->run;
  790. kvm_make_request(KVM_REQ_REPORT_TPR_ACCESS, vcpu);
  791. run->tpr_access.rip = kvm_rip_read(vcpu);
  792. run->tpr_access.is_write = write;
  793. }
  794. static inline void report_tpr_access(struct kvm_lapic *apic, bool write)
  795. {
  796. if (apic->vcpu->arch.tpr_access_reporting)
  797. __report_tpr_access(apic, write);
  798. }
  799. static u32 __apic_read(struct kvm_lapic *apic, unsigned int offset)
  800. {
  801. u32 val = 0;
  802. if (offset >= LAPIC_MMIO_LENGTH)
  803. return 0;
  804. switch (offset) {
  805. case APIC_ID:
  806. if (apic_x2apic_mode(apic))
  807. val = kvm_apic_id(apic);
  808. else
  809. val = kvm_apic_id(apic) << 24;
  810. break;
  811. case APIC_ARBPRI:
  812. apic_debug("Access APIC ARBPRI register which is for P6\n");
  813. break;
  814. case APIC_TMCCT: /* Timer CCR */
  815. if (apic_lvtt_tscdeadline(apic))
  816. return 0;
  817. val = apic_get_tmcct(apic);
  818. break;
  819. case APIC_PROCPRI:
  820. apic_update_ppr(apic);
  821. val = kvm_apic_get_reg(apic, offset);
  822. break;
  823. case APIC_TASKPRI:
  824. report_tpr_access(apic, false);
  825. /* fall thru */
  826. default:
  827. val = kvm_apic_get_reg(apic, offset);
  828. break;
  829. }
  830. return val;
  831. }
  832. static inline struct kvm_lapic *to_lapic(struct kvm_io_device *dev)
  833. {
  834. return container_of(dev, struct kvm_lapic, dev);
  835. }
  836. static int apic_reg_read(struct kvm_lapic *apic, u32 offset, int len,
  837. void *data)
  838. {
  839. unsigned char alignment = offset & 0xf;
  840. u32 result;
  841. /* this bitmask has a bit cleared for each reserved register */
  842. static const u64 rmask = 0x43ff01ffffffe70cULL;
  843. if ((alignment + len) > 4) {
  844. apic_debug("KVM_APIC_READ: alignment error %x %d\n",
  845. offset, len);
  846. return 1;
  847. }
  848. if (offset > 0x3f0 || !(rmask & (1ULL << (offset >> 4)))) {
  849. apic_debug("KVM_APIC_READ: read reserved register %x\n",
  850. offset);
  851. return 1;
  852. }
  853. result = __apic_read(apic, offset & ~0xf);
  854. trace_kvm_apic_read(offset, result);
  855. switch (len) {
  856. case 1:
  857. case 2:
  858. case 4:
  859. memcpy(data, (char *)&result + alignment, len);
  860. break;
  861. default:
  862. printk(KERN_ERR "Local APIC read with len = %x, "
  863. "should be 1,2, or 4 instead\n", len);
  864. break;
  865. }
  866. return 0;
  867. }
  868. static int apic_mmio_in_range(struct kvm_lapic *apic, gpa_t addr)
  869. {
  870. return kvm_apic_hw_enabled(apic) &&
  871. addr >= apic->base_address &&
  872. addr < apic->base_address + LAPIC_MMIO_LENGTH;
  873. }
  874. static int apic_mmio_read(struct kvm_vcpu *vcpu, struct kvm_io_device *this,
  875. gpa_t address, int len, void *data)
  876. {
  877. struct kvm_lapic *apic = to_lapic(this);
  878. u32 offset = address - apic->base_address;
  879. if (!apic_mmio_in_range(apic, address))
  880. return -EOPNOTSUPP;
  881. apic_reg_read(apic, offset, len, data);
  882. return 0;
  883. }
  884. static void update_divide_count(struct kvm_lapic *apic)
  885. {
  886. u32 tmp1, tmp2, tdcr;
  887. tdcr = kvm_apic_get_reg(apic, APIC_TDCR);
  888. tmp1 = tdcr & 0xf;
  889. tmp2 = ((tmp1 & 0x3) | ((tmp1 & 0x8) >> 1)) + 1;
  890. apic->divide_count = 0x1 << (tmp2 & 0x7);
  891. apic_debug("timer divide count is 0x%x\n",
  892. apic->divide_count);
  893. }
  894. static void apic_timer_expired(struct kvm_lapic *apic)
  895. {
  896. struct kvm_vcpu *vcpu = apic->vcpu;
  897. wait_queue_head_t *q = &vcpu->wq;
  898. struct kvm_timer *ktimer = &apic->lapic_timer;
  899. if (atomic_read(&apic->lapic_timer.pending))
  900. return;
  901. atomic_inc(&apic->lapic_timer.pending);
  902. kvm_set_pending_timer(vcpu);
  903. if (waitqueue_active(q))
  904. wake_up_interruptible(q);
  905. if (apic_lvtt_tscdeadline(apic))
  906. ktimer->expired_tscdeadline = ktimer->tscdeadline;
  907. }
  908. /*
  909. * On APICv, this test will cause a busy wait
  910. * during a higher-priority task.
  911. */
  912. static bool lapic_timer_int_injected(struct kvm_vcpu *vcpu)
  913. {
  914. struct kvm_lapic *apic = vcpu->arch.apic;
  915. u32 reg = kvm_apic_get_reg(apic, APIC_LVTT);
  916. if (kvm_apic_hw_enabled(apic)) {
  917. int vec = reg & APIC_VECTOR_MASK;
  918. void *bitmap = apic->regs + APIC_ISR;
  919. if (kvm_x86_ops->deliver_posted_interrupt)
  920. bitmap = apic->regs + APIC_IRR;
  921. if (apic_test_vector(vec, bitmap))
  922. return true;
  923. }
  924. return false;
  925. }
  926. void wait_lapic_expire(struct kvm_vcpu *vcpu)
  927. {
  928. struct kvm_lapic *apic = vcpu->arch.apic;
  929. u64 guest_tsc, tsc_deadline;
  930. if (!kvm_vcpu_has_lapic(vcpu))
  931. return;
  932. if (apic->lapic_timer.expired_tscdeadline == 0)
  933. return;
  934. if (!lapic_timer_int_injected(vcpu))
  935. return;
  936. tsc_deadline = apic->lapic_timer.expired_tscdeadline;
  937. apic->lapic_timer.expired_tscdeadline = 0;
  938. guest_tsc = kvm_x86_ops->read_l1_tsc(vcpu, native_read_tsc());
  939. trace_kvm_wait_lapic_expire(vcpu->vcpu_id, guest_tsc - tsc_deadline);
  940. /* __delay is delay_tsc whenever the hardware has TSC, thus always. */
  941. if (guest_tsc < tsc_deadline)
  942. __delay(tsc_deadline - guest_tsc);
  943. }
  944. static void start_apic_timer(struct kvm_lapic *apic)
  945. {
  946. ktime_t now;
  947. atomic_set(&apic->lapic_timer.pending, 0);
  948. if (apic_lvtt_period(apic) || apic_lvtt_oneshot(apic)) {
  949. /* lapic timer in oneshot or periodic mode */
  950. now = apic->lapic_timer.timer.base->get_time();
  951. apic->lapic_timer.period = (u64)kvm_apic_get_reg(apic, APIC_TMICT)
  952. * APIC_BUS_CYCLE_NS * apic->divide_count;
  953. if (!apic->lapic_timer.period)
  954. return;
  955. /*
  956. * Do not allow the guest to program periodic timers with small
  957. * interval, since the hrtimers are not throttled by the host
  958. * scheduler.
  959. */
  960. if (apic_lvtt_period(apic)) {
  961. s64 min_period = min_timer_period_us * 1000LL;
  962. if (apic->lapic_timer.period < min_period) {
  963. pr_info_ratelimited(
  964. "kvm: vcpu %i: requested %lld ns "
  965. "lapic timer period limited to %lld ns\n",
  966. apic->vcpu->vcpu_id,
  967. apic->lapic_timer.period, min_period);
  968. apic->lapic_timer.period = min_period;
  969. }
  970. }
  971. hrtimer_start(&apic->lapic_timer.timer,
  972. ktime_add_ns(now, apic->lapic_timer.period),
  973. HRTIMER_MODE_ABS);
  974. apic_debug("%s: bus cycle is %" PRId64 "ns, now 0x%016"
  975. PRIx64 ", "
  976. "timer initial count 0x%x, period %lldns, "
  977. "expire @ 0x%016" PRIx64 ".\n", __func__,
  978. APIC_BUS_CYCLE_NS, ktime_to_ns(now),
  979. kvm_apic_get_reg(apic, APIC_TMICT),
  980. apic->lapic_timer.period,
  981. ktime_to_ns(ktime_add_ns(now,
  982. apic->lapic_timer.period)));
  983. } else if (apic_lvtt_tscdeadline(apic)) {
  984. /* lapic timer in tsc deadline mode */
  985. u64 guest_tsc, tscdeadline = apic->lapic_timer.tscdeadline;
  986. u64 ns = 0;
  987. ktime_t expire;
  988. struct kvm_vcpu *vcpu = apic->vcpu;
  989. unsigned long this_tsc_khz = vcpu->arch.virtual_tsc_khz;
  990. unsigned long flags;
  991. if (unlikely(!tscdeadline || !this_tsc_khz))
  992. return;
  993. local_irq_save(flags);
  994. now = apic->lapic_timer.timer.base->get_time();
  995. guest_tsc = kvm_x86_ops->read_l1_tsc(vcpu, native_read_tsc());
  996. if (likely(tscdeadline > guest_tsc)) {
  997. ns = (tscdeadline - guest_tsc) * 1000000ULL;
  998. do_div(ns, this_tsc_khz);
  999. expire = ktime_add_ns(now, ns);
  1000. expire = ktime_sub_ns(expire, lapic_timer_advance_ns);
  1001. hrtimer_start(&apic->lapic_timer.timer,
  1002. expire, HRTIMER_MODE_ABS);
  1003. } else
  1004. apic_timer_expired(apic);
  1005. local_irq_restore(flags);
  1006. }
  1007. }
  1008. static void apic_manage_nmi_watchdog(struct kvm_lapic *apic, u32 lvt0_val)
  1009. {
  1010. int nmi_wd_enabled = apic_lvt_nmi_mode(kvm_apic_get_reg(apic, APIC_LVT0));
  1011. if (apic_lvt_nmi_mode(lvt0_val)) {
  1012. if (!nmi_wd_enabled) {
  1013. apic_debug("Receive NMI setting on APIC_LVT0 "
  1014. "for cpu %d\n", apic->vcpu->vcpu_id);
  1015. apic->vcpu->kvm->arch.vapics_in_nmi_mode++;
  1016. }
  1017. } else if (nmi_wd_enabled)
  1018. apic->vcpu->kvm->arch.vapics_in_nmi_mode--;
  1019. }
  1020. static int apic_reg_write(struct kvm_lapic *apic, u32 reg, u32 val)
  1021. {
  1022. int ret = 0;
  1023. trace_kvm_apic_write(reg, val);
  1024. switch (reg) {
  1025. case APIC_ID: /* Local APIC ID */
  1026. if (!apic_x2apic_mode(apic))
  1027. kvm_apic_set_id(apic, val >> 24);
  1028. else
  1029. ret = 1;
  1030. break;
  1031. case APIC_TASKPRI:
  1032. report_tpr_access(apic, true);
  1033. apic_set_tpr(apic, val & 0xff);
  1034. break;
  1035. case APIC_EOI:
  1036. apic_set_eoi(apic);
  1037. break;
  1038. case APIC_LDR:
  1039. if (!apic_x2apic_mode(apic))
  1040. kvm_apic_set_ldr(apic, val & APIC_LDR_MASK);
  1041. else
  1042. ret = 1;
  1043. break;
  1044. case APIC_DFR:
  1045. if (!apic_x2apic_mode(apic)) {
  1046. apic_set_reg(apic, APIC_DFR, val | 0x0FFFFFFF);
  1047. recalculate_apic_map(apic->vcpu->kvm);
  1048. } else
  1049. ret = 1;
  1050. break;
  1051. case APIC_SPIV: {
  1052. u32 mask = 0x3ff;
  1053. if (kvm_apic_get_reg(apic, APIC_LVR) & APIC_LVR_DIRECTED_EOI)
  1054. mask |= APIC_SPIV_DIRECTED_EOI;
  1055. apic_set_spiv(apic, val & mask);
  1056. if (!(val & APIC_SPIV_APIC_ENABLED)) {
  1057. int i;
  1058. u32 lvt_val;
  1059. for (i = 0; i < APIC_LVT_NUM; i++) {
  1060. lvt_val = kvm_apic_get_reg(apic,
  1061. APIC_LVTT + 0x10 * i);
  1062. apic_set_reg(apic, APIC_LVTT + 0x10 * i,
  1063. lvt_val | APIC_LVT_MASKED);
  1064. }
  1065. atomic_set(&apic->lapic_timer.pending, 0);
  1066. }
  1067. break;
  1068. }
  1069. case APIC_ICR:
  1070. /* No delay here, so we always clear the pending bit */
  1071. apic_set_reg(apic, APIC_ICR, val & ~(1 << 12));
  1072. apic_send_ipi(apic);
  1073. break;
  1074. case APIC_ICR2:
  1075. if (!apic_x2apic_mode(apic))
  1076. val &= 0xff000000;
  1077. apic_set_reg(apic, APIC_ICR2, val);
  1078. break;
  1079. case APIC_LVT0:
  1080. apic_manage_nmi_watchdog(apic, val);
  1081. case APIC_LVTTHMR:
  1082. case APIC_LVTPC:
  1083. case APIC_LVT1:
  1084. case APIC_LVTERR:
  1085. /* TODO: Check vector */
  1086. if (!kvm_apic_sw_enabled(apic))
  1087. val |= APIC_LVT_MASKED;
  1088. val &= apic_lvt_mask[(reg - APIC_LVTT) >> 4];
  1089. apic_set_reg(apic, reg, val);
  1090. break;
  1091. case APIC_LVTT: {
  1092. u32 timer_mode = val & apic->lapic_timer.timer_mode_mask;
  1093. if (apic->lapic_timer.timer_mode != timer_mode) {
  1094. apic->lapic_timer.timer_mode = timer_mode;
  1095. hrtimer_cancel(&apic->lapic_timer.timer);
  1096. }
  1097. if (!kvm_apic_sw_enabled(apic))
  1098. val |= APIC_LVT_MASKED;
  1099. val &= (apic_lvt_mask[0] | apic->lapic_timer.timer_mode_mask);
  1100. apic_set_reg(apic, APIC_LVTT, val);
  1101. break;
  1102. }
  1103. case APIC_TMICT:
  1104. if (apic_lvtt_tscdeadline(apic))
  1105. break;
  1106. hrtimer_cancel(&apic->lapic_timer.timer);
  1107. apic_set_reg(apic, APIC_TMICT, val);
  1108. start_apic_timer(apic);
  1109. break;
  1110. case APIC_TDCR:
  1111. if (val & 4)
  1112. apic_debug("KVM_WRITE:TDCR %x\n", val);
  1113. apic_set_reg(apic, APIC_TDCR, val);
  1114. update_divide_count(apic);
  1115. break;
  1116. case APIC_ESR:
  1117. if (apic_x2apic_mode(apic) && val != 0) {
  1118. apic_debug("KVM_WRITE:ESR not zero %x\n", val);
  1119. ret = 1;
  1120. }
  1121. break;
  1122. case APIC_SELF_IPI:
  1123. if (apic_x2apic_mode(apic)) {
  1124. apic_reg_write(apic, APIC_ICR, 0x40000 | (val & 0xff));
  1125. } else
  1126. ret = 1;
  1127. break;
  1128. default:
  1129. ret = 1;
  1130. break;
  1131. }
  1132. if (ret)
  1133. apic_debug("Local APIC Write to read-only register %x\n", reg);
  1134. return ret;
  1135. }
  1136. static int apic_mmio_write(struct kvm_vcpu *vcpu, struct kvm_io_device *this,
  1137. gpa_t address, int len, const void *data)
  1138. {
  1139. struct kvm_lapic *apic = to_lapic(this);
  1140. unsigned int offset = address - apic->base_address;
  1141. u32 val;
  1142. if (!apic_mmio_in_range(apic, address))
  1143. return -EOPNOTSUPP;
  1144. /*
  1145. * APIC register must be aligned on 128-bits boundary.
  1146. * 32/64/128 bits registers must be accessed thru 32 bits.
  1147. * Refer SDM 8.4.1
  1148. */
  1149. if (len != 4 || (offset & 0xf)) {
  1150. /* Don't shout loud, $infamous_os would cause only noise. */
  1151. apic_debug("apic write: bad size=%d %lx\n", len, (long)address);
  1152. return 0;
  1153. }
  1154. val = *(u32*)data;
  1155. /* too common printing */
  1156. if (offset != APIC_EOI)
  1157. apic_debug("%s: offset 0x%x with length 0x%x, and value is "
  1158. "0x%x\n", __func__, offset, len, val);
  1159. apic_reg_write(apic, offset & 0xff0, val);
  1160. return 0;
  1161. }
  1162. void kvm_lapic_set_eoi(struct kvm_vcpu *vcpu)
  1163. {
  1164. if (kvm_vcpu_has_lapic(vcpu))
  1165. apic_reg_write(vcpu->arch.apic, APIC_EOI, 0);
  1166. }
  1167. EXPORT_SYMBOL_GPL(kvm_lapic_set_eoi);
  1168. /* emulate APIC access in a trap manner */
  1169. void kvm_apic_write_nodecode(struct kvm_vcpu *vcpu, u32 offset)
  1170. {
  1171. u32 val = 0;
  1172. /* hw has done the conditional check and inst decode */
  1173. offset &= 0xff0;
  1174. apic_reg_read(vcpu->arch.apic, offset, 4, &val);
  1175. /* TODO: optimize to just emulate side effect w/o one more write */
  1176. apic_reg_write(vcpu->arch.apic, offset, val);
  1177. }
  1178. EXPORT_SYMBOL_GPL(kvm_apic_write_nodecode);
  1179. void kvm_free_lapic(struct kvm_vcpu *vcpu)
  1180. {
  1181. struct kvm_lapic *apic = vcpu->arch.apic;
  1182. if (!vcpu->arch.apic)
  1183. return;
  1184. hrtimer_cancel(&apic->lapic_timer.timer);
  1185. if (!(vcpu->arch.apic_base & MSR_IA32_APICBASE_ENABLE))
  1186. static_key_slow_dec_deferred(&apic_hw_disabled);
  1187. if (!apic->sw_enabled)
  1188. static_key_slow_dec_deferred(&apic_sw_disabled);
  1189. if (apic->regs)
  1190. free_page((unsigned long)apic->regs);
  1191. kfree(apic);
  1192. }
  1193. /*
  1194. *----------------------------------------------------------------------
  1195. * LAPIC interface
  1196. *----------------------------------------------------------------------
  1197. */
  1198. u64 kvm_get_lapic_tscdeadline_msr(struct kvm_vcpu *vcpu)
  1199. {
  1200. struct kvm_lapic *apic = vcpu->arch.apic;
  1201. if (!kvm_vcpu_has_lapic(vcpu) || apic_lvtt_oneshot(apic) ||
  1202. apic_lvtt_period(apic))
  1203. return 0;
  1204. return apic->lapic_timer.tscdeadline;
  1205. }
  1206. void kvm_set_lapic_tscdeadline_msr(struct kvm_vcpu *vcpu, u64 data)
  1207. {
  1208. struct kvm_lapic *apic = vcpu->arch.apic;
  1209. if (!kvm_vcpu_has_lapic(vcpu) || apic_lvtt_oneshot(apic) ||
  1210. apic_lvtt_period(apic))
  1211. return;
  1212. hrtimer_cancel(&apic->lapic_timer.timer);
  1213. apic->lapic_timer.tscdeadline = data;
  1214. start_apic_timer(apic);
  1215. }
  1216. void kvm_lapic_set_tpr(struct kvm_vcpu *vcpu, unsigned long cr8)
  1217. {
  1218. struct kvm_lapic *apic = vcpu->arch.apic;
  1219. if (!kvm_vcpu_has_lapic(vcpu))
  1220. return;
  1221. apic_set_tpr(apic, ((cr8 & 0x0f) << 4)
  1222. | (kvm_apic_get_reg(apic, APIC_TASKPRI) & 4));
  1223. }
  1224. u64 kvm_lapic_get_cr8(struct kvm_vcpu *vcpu)
  1225. {
  1226. u64 tpr;
  1227. if (!kvm_vcpu_has_lapic(vcpu))
  1228. return 0;
  1229. tpr = (u64) kvm_apic_get_reg(vcpu->arch.apic, APIC_TASKPRI);
  1230. return (tpr & 0xf0) >> 4;
  1231. }
  1232. void kvm_lapic_set_base(struct kvm_vcpu *vcpu, u64 value)
  1233. {
  1234. u64 old_value = vcpu->arch.apic_base;
  1235. struct kvm_lapic *apic = vcpu->arch.apic;
  1236. if (!apic) {
  1237. value |= MSR_IA32_APICBASE_BSP;
  1238. vcpu->arch.apic_base = value;
  1239. return;
  1240. }
  1241. vcpu->arch.apic_base = value;
  1242. /* update jump label if enable bit changes */
  1243. if ((old_value ^ value) & MSR_IA32_APICBASE_ENABLE) {
  1244. if (value & MSR_IA32_APICBASE_ENABLE)
  1245. static_key_slow_dec_deferred(&apic_hw_disabled);
  1246. else
  1247. static_key_slow_inc(&apic_hw_disabled.key);
  1248. recalculate_apic_map(vcpu->kvm);
  1249. }
  1250. if ((old_value ^ value) & X2APIC_ENABLE) {
  1251. if (value & X2APIC_ENABLE) {
  1252. u32 id = kvm_apic_id(apic);
  1253. u32 ldr = ((id >> 4) << 16) | (1 << (id & 0xf));
  1254. kvm_apic_set_ldr(apic, ldr);
  1255. kvm_x86_ops->set_virtual_x2apic_mode(vcpu, true);
  1256. } else
  1257. kvm_x86_ops->set_virtual_x2apic_mode(vcpu, false);
  1258. }
  1259. apic->base_address = apic->vcpu->arch.apic_base &
  1260. MSR_IA32_APICBASE_BASE;
  1261. if ((value & MSR_IA32_APICBASE_ENABLE) &&
  1262. apic->base_address != APIC_DEFAULT_PHYS_BASE)
  1263. pr_warn_once("APIC base relocation is unsupported by KVM");
  1264. /* with FSB delivery interrupt, we can restart APIC functionality */
  1265. apic_debug("apic base msr is 0x%016" PRIx64 ", and base address is "
  1266. "0x%lx.\n", apic->vcpu->arch.apic_base, apic->base_address);
  1267. }
  1268. void kvm_lapic_reset(struct kvm_vcpu *vcpu, bool init_event)
  1269. {
  1270. struct kvm_lapic *apic;
  1271. int i;
  1272. apic_debug("%s\n", __func__);
  1273. ASSERT(vcpu);
  1274. apic = vcpu->arch.apic;
  1275. ASSERT(apic != NULL);
  1276. /* Stop the timer in case it's a reset to an active apic */
  1277. hrtimer_cancel(&apic->lapic_timer.timer);
  1278. if (!init_event)
  1279. kvm_apic_set_id(apic, vcpu->vcpu_id);
  1280. kvm_apic_set_version(apic->vcpu);
  1281. for (i = 0; i < APIC_LVT_NUM; i++)
  1282. apic_set_reg(apic, APIC_LVTT + 0x10 * i, APIC_LVT_MASKED);
  1283. apic->lapic_timer.timer_mode = 0;
  1284. if (!(vcpu->kvm->arch.disabled_quirks & KVM_QUIRK_LINT0_REENABLED))
  1285. apic_set_reg(apic, APIC_LVT0,
  1286. SET_APIC_DELIVERY_MODE(0, APIC_MODE_EXTINT));
  1287. apic_set_reg(apic, APIC_DFR, 0xffffffffU);
  1288. apic_set_spiv(apic, 0xff);
  1289. apic_set_reg(apic, APIC_TASKPRI, 0);
  1290. kvm_apic_set_ldr(apic, 0);
  1291. apic_set_reg(apic, APIC_ESR, 0);
  1292. apic_set_reg(apic, APIC_ICR, 0);
  1293. apic_set_reg(apic, APIC_ICR2, 0);
  1294. apic_set_reg(apic, APIC_TDCR, 0);
  1295. apic_set_reg(apic, APIC_TMICT, 0);
  1296. for (i = 0; i < 8; i++) {
  1297. apic_set_reg(apic, APIC_IRR + 0x10 * i, 0);
  1298. apic_set_reg(apic, APIC_ISR + 0x10 * i, 0);
  1299. apic_set_reg(apic, APIC_TMR + 0x10 * i, 0);
  1300. }
  1301. apic->irr_pending = kvm_apic_vid_enabled(vcpu->kvm);
  1302. apic->isr_count = kvm_x86_ops->hwapic_isr_update ? 1 : 0;
  1303. apic->highest_isr_cache = -1;
  1304. update_divide_count(apic);
  1305. atomic_set(&apic->lapic_timer.pending, 0);
  1306. if (kvm_vcpu_is_bsp(vcpu))
  1307. kvm_lapic_set_base(vcpu,
  1308. vcpu->arch.apic_base | MSR_IA32_APICBASE_BSP);
  1309. vcpu->arch.pv_eoi.msr_val = 0;
  1310. apic_update_ppr(apic);
  1311. vcpu->arch.apic_arb_prio = 0;
  1312. vcpu->arch.apic_attention = 0;
  1313. apic_debug("%s: vcpu=%p, id=%d, base_msr="
  1314. "0x%016" PRIx64 ", base_address=0x%0lx.\n", __func__,
  1315. vcpu, kvm_apic_id(apic),
  1316. vcpu->arch.apic_base, apic->base_address);
  1317. }
  1318. /*
  1319. *----------------------------------------------------------------------
  1320. * timer interface
  1321. *----------------------------------------------------------------------
  1322. */
  1323. static bool lapic_is_periodic(struct kvm_lapic *apic)
  1324. {
  1325. return apic_lvtt_period(apic);
  1326. }
  1327. int apic_has_pending_timer(struct kvm_vcpu *vcpu)
  1328. {
  1329. struct kvm_lapic *apic = vcpu->arch.apic;
  1330. if (kvm_vcpu_has_lapic(vcpu) && apic_enabled(apic) &&
  1331. apic_lvt_enabled(apic, APIC_LVTT))
  1332. return atomic_read(&apic->lapic_timer.pending);
  1333. return 0;
  1334. }
  1335. int kvm_apic_local_deliver(struct kvm_lapic *apic, int lvt_type)
  1336. {
  1337. u32 reg = kvm_apic_get_reg(apic, lvt_type);
  1338. int vector, mode, trig_mode;
  1339. if (kvm_apic_hw_enabled(apic) && !(reg & APIC_LVT_MASKED)) {
  1340. vector = reg & APIC_VECTOR_MASK;
  1341. mode = reg & APIC_MODE_MASK;
  1342. trig_mode = reg & APIC_LVT_LEVEL_TRIGGER;
  1343. return __apic_accept_irq(apic, mode, vector, 1, trig_mode,
  1344. NULL);
  1345. }
  1346. return 0;
  1347. }
  1348. void kvm_apic_nmi_wd_deliver(struct kvm_vcpu *vcpu)
  1349. {
  1350. struct kvm_lapic *apic = vcpu->arch.apic;
  1351. if (apic)
  1352. kvm_apic_local_deliver(apic, APIC_LVT0);
  1353. }
  1354. static const struct kvm_io_device_ops apic_mmio_ops = {
  1355. .read = apic_mmio_read,
  1356. .write = apic_mmio_write,
  1357. };
  1358. static enum hrtimer_restart apic_timer_fn(struct hrtimer *data)
  1359. {
  1360. struct kvm_timer *ktimer = container_of(data, struct kvm_timer, timer);
  1361. struct kvm_lapic *apic = container_of(ktimer, struct kvm_lapic, lapic_timer);
  1362. apic_timer_expired(apic);
  1363. if (lapic_is_periodic(apic)) {
  1364. hrtimer_add_expires_ns(&ktimer->timer, ktimer->period);
  1365. return HRTIMER_RESTART;
  1366. } else
  1367. return HRTIMER_NORESTART;
  1368. }
  1369. int kvm_create_lapic(struct kvm_vcpu *vcpu)
  1370. {
  1371. struct kvm_lapic *apic;
  1372. ASSERT(vcpu != NULL);
  1373. apic_debug("apic_init %d\n", vcpu->vcpu_id);
  1374. apic = kzalloc(sizeof(*apic), GFP_KERNEL);
  1375. if (!apic)
  1376. goto nomem;
  1377. vcpu->arch.apic = apic;
  1378. apic->regs = (void *)get_zeroed_page(GFP_KERNEL);
  1379. if (!apic->regs) {
  1380. printk(KERN_ERR "malloc apic regs error for vcpu %x\n",
  1381. vcpu->vcpu_id);
  1382. goto nomem_free_apic;
  1383. }
  1384. apic->vcpu = vcpu;
  1385. hrtimer_init(&apic->lapic_timer.timer, CLOCK_MONOTONIC,
  1386. HRTIMER_MODE_ABS);
  1387. apic->lapic_timer.timer.function = apic_timer_fn;
  1388. /*
  1389. * APIC is created enabled. This will prevent kvm_lapic_set_base from
  1390. * thinking that APIC satet has changed.
  1391. */
  1392. vcpu->arch.apic_base = MSR_IA32_APICBASE_ENABLE;
  1393. kvm_lapic_set_base(vcpu,
  1394. APIC_DEFAULT_PHYS_BASE | MSR_IA32_APICBASE_ENABLE);
  1395. static_key_slow_inc(&apic_sw_disabled.key); /* sw disabled at reset */
  1396. kvm_lapic_reset(vcpu, false);
  1397. kvm_iodevice_init(&apic->dev, &apic_mmio_ops);
  1398. return 0;
  1399. nomem_free_apic:
  1400. kfree(apic);
  1401. nomem:
  1402. return -ENOMEM;
  1403. }
  1404. int kvm_apic_has_interrupt(struct kvm_vcpu *vcpu)
  1405. {
  1406. struct kvm_lapic *apic = vcpu->arch.apic;
  1407. int highest_irr;
  1408. if (!kvm_vcpu_has_lapic(vcpu) || !apic_enabled(apic))
  1409. return -1;
  1410. apic_update_ppr(apic);
  1411. highest_irr = apic_find_highest_irr(apic);
  1412. if ((highest_irr == -1) ||
  1413. ((highest_irr & 0xF0) <= kvm_apic_get_reg(apic, APIC_PROCPRI)))
  1414. return -1;
  1415. return highest_irr;
  1416. }
  1417. int kvm_apic_accept_pic_intr(struct kvm_vcpu *vcpu)
  1418. {
  1419. u32 lvt0 = kvm_apic_get_reg(vcpu->arch.apic, APIC_LVT0);
  1420. int r = 0;
  1421. if (!kvm_apic_hw_enabled(vcpu->arch.apic))
  1422. r = 1;
  1423. if ((lvt0 & APIC_LVT_MASKED) == 0 &&
  1424. GET_APIC_DELIVERY_MODE(lvt0) == APIC_MODE_EXTINT)
  1425. r = 1;
  1426. return r;
  1427. }
  1428. void kvm_inject_apic_timer_irqs(struct kvm_vcpu *vcpu)
  1429. {
  1430. struct kvm_lapic *apic = vcpu->arch.apic;
  1431. if (!kvm_vcpu_has_lapic(vcpu))
  1432. return;
  1433. if (atomic_read(&apic->lapic_timer.pending) > 0) {
  1434. kvm_apic_local_deliver(apic, APIC_LVTT);
  1435. if (apic_lvtt_tscdeadline(apic))
  1436. apic->lapic_timer.tscdeadline = 0;
  1437. atomic_set(&apic->lapic_timer.pending, 0);
  1438. }
  1439. }
  1440. int kvm_get_apic_interrupt(struct kvm_vcpu *vcpu)
  1441. {
  1442. int vector = kvm_apic_has_interrupt(vcpu);
  1443. struct kvm_lapic *apic = vcpu->arch.apic;
  1444. if (vector == -1)
  1445. return -1;
  1446. /*
  1447. * We get here even with APIC virtualization enabled, if doing
  1448. * nested virtualization and L1 runs with the "acknowledge interrupt
  1449. * on exit" mode. Then we cannot inject the interrupt via RVI,
  1450. * because the process would deliver it through the IDT.
  1451. */
  1452. apic_set_isr(vector, apic);
  1453. apic_update_ppr(apic);
  1454. apic_clear_irr(vector, apic);
  1455. return vector;
  1456. }
  1457. void kvm_apic_post_state_restore(struct kvm_vcpu *vcpu,
  1458. struct kvm_lapic_state *s)
  1459. {
  1460. struct kvm_lapic *apic = vcpu->arch.apic;
  1461. kvm_lapic_set_base(vcpu, vcpu->arch.apic_base);
  1462. /* set SPIV separately to get count of SW disabled APICs right */
  1463. apic_set_spiv(apic, *((u32 *)(s->regs + APIC_SPIV)));
  1464. memcpy(vcpu->arch.apic->regs, s->regs, sizeof *s);
  1465. /* call kvm_apic_set_id() to put apic into apic_map */
  1466. kvm_apic_set_id(apic, kvm_apic_id(apic));
  1467. kvm_apic_set_version(vcpu);
  1468. apic_update_ppr(apic);
  1469. hrtimer_cancel(&apic->lapic_timer.timer);
  1470. update_divide_count(apic);
  1471. start_apic_timer(apic);
  1472. apic->irr_pending = true;
  1473. apic->isr_count = kvm_x86_ops->hwapic_isr_update ?
  1474. 1 : count_vectors(apic->regs + APIC_ISR);
  1475. apic->highest_isr_cache = -1;
  1476. if (kvm_x86_ops->hwapic_irr_update)
  1477. kvm_x86_ops->hwapic_irr_update(vcpu,
  1478. apic_find_highest_irr(apic));
  1479. if (unlikely(kvm_x86_ops->hwapic_isr_update))
  1480. kvm_x86_ops->hwapic_isr_update(vcpu->kvm,
  1481. apic_find_highest_isr(apic));
  1482. kvm_make_request(KVM_REQ_EVENT, vcpu);
  1483. kvm_rtc_eoi_tracking_restore_one(vcpu);
  1484. }
  1485. void __kvm_migrate_apic_timer(struct kvm_vcpu *vcpu)
  1486. {
  1487. struct hrtimer *timer;
  1488. if (!kvm_vcpu_has_lapic(vcpu))
  1489. return;
  1490. timer = &vcpu->arch.apic->lapic_timer.timer;
  1491. if (hrtimer_cancel(timer))
  1492. hrtimer_start_expires(timer, HRTIMER_MODE_ABS);
  1493. }
  1494. /*
  1495. * apic_sync_pv_eoi_from_guest - called on vmexit or cancel interrupt
  1496. *
  1497. * Detect whether guest triggered PV EOI since the
  1498. * last entry. If yes, set EOI on guests's behalf.
  1499. * Clear PV EOI in guest memory in any case.
  1500. */
  1501. static void apic_sync_pv_eoi_from_guest(struct kvm_vcpu *vcpu,
  1502. struct kvm_lapic *apic)
  1503. {
  1504. bool pending;
  1505. int vector;
  1506. /*
  1507. * PV EOI state is derived from KVM_APIC_PV_EOI_PENDING in host
  1508. * and KVM_PV_EOI_ENABLED in guest memory as follows:
  1509. *
  1510. * KVM_APIC_PV_EOI_PENDING is unset:
  1511. * -> host disabled PV EOI.
  1512. * KVM_APIC_PV_EOI_PENDING is set, KVM_PV_EOI_ENABLED is set:
  1513. * -> host enabled PV EOI, guest did not execute EOI yet.
  1514. * KVM_APIC_PV_EOI_PENDING is set, KVM_PV_EOI_ENABLED is unset:
  1515. * -> host enabled PV EOI, guest executed EOI.
  1516. */
  1517. BUG_ON(!pv_eoi_enabled(vcpu));
  1518. pending = pv_eoi_get_pending(vcpu);
  1519. /*
  1520. * Clear pending bit in any case: it will be set again on vmentry.
  1521. * While this might not be ideal from performance point of view,
  1522. * this makes sure pv eoi is only enabled when we know it's safe.
  1523. */
  1524. pv_eoi_clr_pending(vcpu);
  1525. if (pending)
  1526. return;
  1527. vector = apic_set_eoi(apic);
  1528. trace_kvm_pv_eoi(apic, vector);
  1529. }
  1530. void kvm_lapic_sync_from_vapic(struct kvm_vcpu *vcpu)
  1531. {
  1532. u32 data;
  1533. if (test_bit(KVM_APIC_PV_EOI_PENDING, &vcpu->arch.apic_attention))
  1534. apic_sync_pv_eoi_from_guest(vcpu, vcpu->arch.apic);
  1535. if (!test_bit(KVM_APIC_CHECK_VAPIC, &vcpu->arch.apic_attention))
  1536. return;
  1537. kvm_read_guest_cached(vcpu->kvm, &vcpu->arch.apic->vapic_cache, &data,
  1538. sizeof(u32));
  1539. apic_set_tpr(vcpu->arch.apic, data & 0xff);
  1540. }
  1541. /*
  1542. * apic_sync_pv_eoi_to_guest - called before vmentry
  1543. *
  1544. * Detect whether it's safe to enable PV EOI and
  1545. * if yes do so.
  1546. */
  1547. static void apic_sync_pv_eoi_to_guest(struct kvm_vcpu *vcpu,
  1548. struct kvm_lapic *apic)
  1549. {
  1550. if (!pv_eoi_enabled(vcpu) ||
  1551. /* IRR set or many bits in ISR: could be nested. */
  1552. apic->irr_pending ||
  1553. /* Cache not set: could be safe but we don't bother. */
  1554. apic->highest_isr_cache == -1 ||
  1555. /* Need EOI to update ioapic. */
  1556. kvm_ioapic_handles_vector(vcpu->kvm, apic->highest_isr_cache)) {
  1557. /*
  1558. * PV EOI was disabled by apic_sync_pv_eoi_from_guest
  1559. * so we need not do anything here.
  1560. */
  1561. return;
  1562. }
  1563. pv_eoi_set_pending(apic->vcpu);
  1564. }
  1565. void kvm_lapic_sync_to_vapic(struct kvm_vcpu *vcpu)
  1566. {
  1567. u32 data, tpr;
  1568. int max_irr, max_isr;
  1569. struct kvm_lapic *apic = vcpu->arch.apic;
  1570. apic_sync_pv_eoi_to_guest(vcpu, apic);
  1571. if (!test_bit(KVM_APIC_CHECK_VAPIC, &vcpu->arch.apic_attention))
  1572. return;
  1573. tpr = kvm_apic_get_reg(apic, APIC_TASKPRI) & 0xff;
  1574. max_irr = apic_find_highest_irr(apic);
  1575. if (max_irr < 0)
  1576. max_irr = 0;
  1577. max_isr = apic_find_highest_isr(apic);
  1578. if (max_isr < 0)
  1579. max_isr = 0;
  1580. data = (tpr & 0xff) | ((max_isr & 0xf0) << 8) | (max_irr << 24);
  1581. kvm_write_guest_cached(vcpu->kvm, &vcpu->arch.apic->vapic_cache, &data,
  1582. sizeof(u32));
  1583. }
  1584. int kvm_lapic_set_vapic_addr(struct kvm_vcpu *vcpu, gpa_t vapic_addr)
  1585. {
  1586. if (vapic_addr) {
  1587. if (kvm_gfn_to_hva_cache_init(vcpu->kvm,
  1588. &vcpu->arch.apic->vapic_cache,
  1589. vapic_addr, sizeof(u32)))
  1590. return -EINVAL;
  1591. __set_bit(KVM_APIC_CHECK_VAPIC, &vcpu->arch.apic_attention);
  1592. } else {
  1593. __clear_bit(KVM_APIC_CHECK_VAPIC, &vcpu->arch.apic_attention);
  1594. }
  1595. vcpu->arch.apic->vapic_addr = vapic_addr;
  1596. return 0;
  1597. }
  1598. int kvm_x2apic_msr_write(struct kvm_vcpu *vcpu, u32 msr, u64 data)
  1599. {
  1600. struct kvm_lapic *apic = vcpu->arch.apic;
  1601. u32 reg = (msr - APIC_BASE_MSR) << 4;
  1602. if (!irqchip_in_kernel(vcpu->kvm) || !apic_x2apic_mode(apic))
  1603. return 1;
  1604. if (reg == APIC_ICR2)
  1605. return 1;
  1606. /* if this is ICR write vector before command */
  1607. if (reg == APIC_ICR)
  1608. apic_reg_write(apic, APIC_ICR2, (u32)(data >> 32));
  1609. return apic_reg_write(apic, reg, (u32)data);
  1610. }
  1611. int kvm_x2apic_msr_read(struct kvm_vcpu *vcpu, u32 msr, u64 *data)
  1612. {
  1613. struct kvm_lapic *apic = vcpu->arch.apic;
  1614. u32 reg = (msr - APIC_BASE_MSR) << 4, low, high = 0;
  1615. if (!irqchip_in_kernel(vcpu->kvm) || !apic_x2apic_mode(apic))
  1616. return 1;
  1617. if (reg == APIC_DFR || reg == APIC_ICR2) {
  1618. apic_debug("KVM_APIC_READ: read x2apic reserved register %x\n",
  1619. reg);
  1620. return 1;
  1621. }
  1622. if (apic_reg_read(apic, reg, 4, &low))
  1623. return 1;
  1624. if (reg == APIC_ICR)
  1625. apic_reg_read(apic, APIC_ICR2, 4, &high);
  1626. *data = (((u64)high) << 32) | low;
  1627. return 0;
  1628. }
  1629. int kvm_hv_vapic_msr_write(struct kvm_vcpu *vcpu, u32 reg, u64 data)
  1630. {
  1631. struct kvm_lapic *apic = vcpu->arch.apic;
  1632. if (!kvm_vcpu_has_lapic(vcpu))
  1633. return 1;
  1634. /* if this is ICR write vector before command */
  1635. if (reg == APIC_ICR)
  1636. apic_reg_write(apic, APIC_ICR2, (u32)(data >> 32));
  1637. return apic_reg_write(apic, reg, (u32)data);
  1638. }
  1639. int kvm_hv_vapic_msr_read(struct kvm_vcpu *vcpu, u32 reg, u64 *data)
  1640. {
  1641. struct kvm_lapic *apic = vcpu->arch.apic;
  1642. u32 low, high = 0;
  1643. if (!kvm_vcpu_has_lapic(vcpu))
  1644. return 1;
  1645. if (apic_reg_read(apic, reg, 4, &low))
  1646. return 1;
  1647. if (reg == APIC_ICR)
  1648. apic_reg_read(apic, APIC_ICR2, 4, &high);
  1649. *data = (((u64)high) << 32) | low;
  1650. return 0;
  1651. }
  1652. int kvm_lapic_enable_pv_eoi(struct kvm_vcpu *vcpu, u64 data)
  1653. {
  1654. u64 addr = data & ~KVM_MSR_ENABLED;
  1655. if (!IS_ALIGNED(addr, 4))
  1656. return 1;
  1657. vcpu->arch.pv_eoi.msr_val = data;
  1658. if (!pv_eoi_enabled(vcpu))
  1659. return 0;
  1660. return kvm_gfn_to_hva_cache_init(vcpu->kvm, &vcpu->arch.pv_eoi.data,
  1661. addr, sizeof(u8));
  1662. }
  1663. void kvm_apic_accept_events(struct kvm_vcpu *vcpu)
  1664. {
  1665. struct kvm_lapic *apic = vcpu->arch.apic;
  1666. u8 sipi_vector;
  1667. unsigned long pe;
  1668. if (!kvm_vcpu_has_lapic(vcpu) || !apic->pending_events)
  1669. return;
  1670. pe = xchg(&apic->pending_events, 0);
  1671. if (test_bit(KVM_APIC_INIT, &pe)) {
  1672. kvm_lapic_reset(vcpu, true);
  1673. kvm_vcpu_reset(vcpu, true);
  1674. if (kvm_vcpu_is_bsp(apic->vcpu))
  1675. vcpu->arch.mp_state = KVM_MP_STATE_RUNNABLE;
  1676. else
  1677. vcpu->arch.mp_state = KVM_MP_STATE_INIT_RECEIVED;
  1678. }
  1679. if (test_bit(KVM_APIC_SIPI, &pe) &&
  1680. vcpu->arch.mp_state == KVM_MP_STATE_INIT_RECEIVED) {
  1681. /* evaluate pending_events before reading the vector */
  1682. smp_rmb();
  1683. sipi_vector = apic->sipi_vector;
  1684. apic_debug("vcpu %d received sipi with vector # %x\n",
  1685. vcpu->vcpu_id, sipi_vector);
  1686. kvm_vcpu_deliver_sipi_vector(vcpu, sipi_vector);
  1687. vcpu->arch.mp_state = KVM_MP_STATE_RUNNABLE;
  1688. }
  1689. }
  1690. void kvm_lapic_init(void)
  1691. {
  1692. /* do not patch jump label more than once per second */
  1693. jump_label_rate_limit(&apic_hw_disabled, HZ);
  1694. jump_label_rate_limit(&apic_sw_disabled, HZ);
  1695. }