at91rm9200.dtsi 24 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947
  1. /*
  2. * at91rm9200.dtsi - Device Tree Include file for AT91RM9200 family SoC
  3. *
  4. * Copyright (C) 2011 Atmel,
  5. * 2011 Nicolas Ferre <nicolas.ferre@atmel.com>,
  6. * 2012 Joachim Eastwood <manabian@gmail.com>
  7. *
  8. * Based on at91sam9260.dtsi
  9. *
  10. * Licensed under GPLv2 or later.
  11. */
  12. #include "skeleton.dtsi"
  13. #include <dt-bindings/pinctrl/at91.h>
  14. #include <dt-bindings/interrupt-controller/irq.h>
  15. #include <dt-bindings/gpio/gpio.h>
  16. #include <dt-bindings/clock/at91.h>
  17. / {
  18. model = "Atmel AT91RM9200 family SoC";
  19. compatible = "atmel,at91rm9200";
  20. interrupt-parent = <&aic>;
  21. aliases {
  22. serial0 = &dbgu;
  23. serial1 = &usart0;
  24. serial2 = &usart1;
  25. serial3 = &usart2;
  26. serial4 = &usart3;
  27. gpio0 = &pioA;
  28. gpio1 = &pioB;
  29. gpio2 = &pioC;
  30. gpio3 = &pioD;
  31. tcb0 = &tcb0;
  32. tcb1 = &tcb1;
  33. i2c0 = &i2c0;
  34. ssc0 = &ssc0;
  35. ssc1 = &ssc1;
  36. ssc2 = &ssc2;
  37. };
  38. cpus {
  39. #address-cells = <0>;
  40. #size-cells = <0>;
  41. cpu {
  42. compatible = "arm,arm920t";
  43. device_type = "cpu";
  44. };
  45. };
  46. memory {
  47. reg = <0x20000000 0x04000000>;
  48. };
  49. clocks {
  50. slow_xtal: slow_xtal {
  51. compatible = "fixed-clock";
  52. #clock-cells = <0>;
  53. clock-frequency = <0>;
  54. };
  55. main_xtal: main_xtal {
  56. compatible = "fixed-clock";
  57. #clock-cells = <0>;
  58. clock-frequency = <0>;
  59. };
  60. };
  61. ahb {
  62. compatible = "simple-bus";
  63. #address-cells = <1>;
  64. #size-cells = <1>;
  65. ranges;
  66. apb {
  67. compatible = "simple-bus";
  68. #address-cells = <1>;
  69. #size-cells = <1>;
  70. ranges;
  71. aic: interrupt-controller@fffff000 {
  72. #interrupt-cells = <3>;
  73. compatible = "atmel,at91rm9200-aic";
  74. interrupt-controller;
  75. reg = <0xfffff000 0x200>;
  76. atmel,external-irqs = <25 26 27 28 29 30 31>;
  77. };
  78. ramc0: ramc@ffffff00 {
  79. compatible = "atmel,at91rm9200-sdramc";
  80. reg = <0xffffff00 0x100>;
  81. };
  82. pmc: pmc@fffffc00 {
  83. compatible = "atmel,at91rm9200-pmc";
  84. reg = <0xfffffc00 0x100>;
  85. interrupts = <1 IRQ_TYPE_LEVEL_HIGH 7>;
  86. interrupt-controller;
  87. #address-cells = <1>;
  88. #size-cells = <0>;
  89. #interrupt-cells = <1>;
  90. main_osc: main_osc {
  91. compatible = "atmel,at91rm9200-clk-main-osc";
  92. #clock-cells = <0>;
  93. interrupts-extended = <&pmc AT91_PMC_MOSCS>;
  94. clocks = <&main_xtal>;
  95. };
  96. main: mainck {
  97. compatible = "atmel,at91rm9200-clk-main";
  98. #clock-cells = <0>;
  99. clocks = <&main_osc>;
  100. };
  101. plla: pllack {
  102. compatible = "atmel,at91rm9200-clk-pll";
  103. #clock-cells = <0>;
  104. interrupts-extended = <&pmc AT91_PMC_LOCKA>;
  105. clocks = <&main>;
  106. reg = <0>;
  107. atmel,clk-input-range = <1000000 32000000>;
  108. #atmel,pll-clk-output-range-cells = <3>;
  109. atmel,pll-clk-output-ranges = <80000000 160000000 0>,
  110. <150000000 180000000 2>;
  111. };
  112. pllb: pllbck {
  113. compatible = "atmel,at91rm9200-clk-pll";
  114. #clock-cells = <0>;
  115. interrupts-extended = <&pmc AT91_PMC_LOCKB>;
  116. clocks = <&main>;
  117. reg = <1>;
  118. atmel,clk-input-range = <1000000 32000000>;
  119. #atmel,pll-clk-output-range-cells = <3>;
  120. atmel,pll-clk-output-ranges = <80000000 160000000 0>,
  121. <150000000 180000000 2>;
  122. };
  123. mck: masterck {
  124. compatible = "atmel,at91rm9200-clk-master";
  125. #clock-cells = <0>;
  126. interrupts-extended = <&pmc AT91_PMC_MCKRDY>;
  127. clocks = <&slow_xtal>, <&main>, <&plla>, <&pllb>;
  128. atmel,clk-output-range = <0 80000000>;
  129. atmel,clk-divisors = <1 2 3 4>;
  130. };
  131. usb: usbck {
  132. compatible = "atmel,at91rm9200-clk-usb";
  133. #clock-cells = <0>;
  134. atmel,clk-divisors = <1 2 0 0>;
  135. clocks = <&pllb>;
  136. };
  137. prog: progck {
  138. compatible = "atmel,at91rm9200-clk-programmable";
  139. #address-cells = <1>;
  140. #size-cells = <0>;
  141. interrupt-parent = <&pmc>;
  142. clocks = <&slow_xtal>, <&main>, <&plla>, <&pllb>;
  143. prog0: prog0 {
  144. #clock-cells = <0>;
  145. reg = <0>;
  146. interrupts = <AT91_PMC_PCKRDY(0)>;
  147. };
  148. prog1: prog1 {
  149. #clock-cells = <0>;
  150. reg = <1>;
  151. interrupts = <AT91_PMC_PCKRDY(1)>;
  152. };
  153. prog2: prog2 {
  154. #clock-cells = <0>;
  155. reg = <2>;
  156. interrupts = <AT91_PMC_PCKRDY(2)>;
  157. };
  158. prog3: prog3 {
  159. #clock-cells = <0>;
  160. reg = <3>;
  161. interrupts = <AT91_PMC_PCKRDY(3)>;
  162. };
  163. };
  164. systemck {
  165. compatible = "atmel,at91rm9200-clk-system";
  166. #address-cells = <1>;
  167. #size-cells = <0>;
  168. udpck: udpck {
  169. #clock-cells = <0>;
  170. reg = <2>;
  171. clocks = <&usb>;
  172. };
  173. uhpck: uhpck {
  174. #clock-cells = <0>;
  175. reg = <4>;
  176. clocks = <&usb>;
  177. };
  178. pck0: pck0 {
  179. #clock-cells = <0>;
  180. reg = <8>;
  181. clocks = <&prog0>;
  182. };
  183. pck1: pck1 {
  184. #clock-cells = <0>;
  185. reg = <9>;
  186. clocks = <&prog1>;
  187. };
  188. pck2: pck2 {
  189. #clock-cells = <0>;
  190. reg = <10>;
  191. clocks = <&prog2>;
  192. };
  193. pck3: pck3 {
  194. #clock-cells = <0>;
  195. reg = <11>;
  196. clocks = <&prog3>;
  197. };
  198. };
  199. periphck {
  200. compatible = "atmel,at91rm9200-clk-peripheral";
  201. #address-cells = <1>;
  202. #size-cells = <0>;
  203. clocks = <&mck>;
  204. pioA_clk: pioA_clk {
  205. #clock-cells = <0>;
  206. reg = <2>;
  207. };
  208. pioB_clk: pioB_clk {
  209. #clock-cells = <0>;
  210. reg = <3>;
  211. };
  212. pioC_clk: pioC_clk {
  213. #clock-cells = <0>;
  214. reg = <4>;
  215. };
  216. pioD_clk: pioD_clk {
  217. #clock-cells = <0>;
  218. reg = <5>;
  219. };
  220. usart0_clk: usart0_clk {
  221. #clock-cells = <0>;
  222. reg = <6>;
  223. };
  224. usart1_clk: usart1_clk {
  225. #clock-cells = <0>;
  226. reg = <7>;
  227. };
  228. usart2_clk: usart2_clk {
  229. #clock-cells = <0>;
  230. reg = <8>;
  231. };
  232. usart3_clk: usart3_clk {
  233. #clock-cells = <0>;
  234. reg = <9>;
  235. };
  236. mci0_clk: mci0_clk {
  237. #clock-cells = <0>;
  238. reg = <10>;
  239. };
  240. udc_clk: udc_clk {
  241. #clock-cells = <0>;
  242. reg = <11>;
  243. };
  244. twi0_clk: twi0_clk {
  245. reg = <12>;
  246. #clock-cells = <0>;
  247. };
  248. spi0_clk: spi0_clk {
  249. #clock-cells = <0>;
  250. reg = <13>;
  251. };
  252. ssc0_clk: ssc0_clk {
  253. #clock-cells = <0>;
  254. reg = <14>;
  255. };
  256. ssc1_clk: ssc1_clk {
  257. #clock-cells = <0>;
  258. reg = <15>;
  259. };
  260. ssc2_clk: ssc2_clk {
  261. #clock-cells = <0>;
  262. reg = <16>;
  263. };
  264. tc0_clk: tc0_clk {
  265. #clock-cells = <0>;
  266. reg = <17>;
  267. };
  268. tc1_clk: tc1_clk {
  269. #clock-cells = <0>;
  270. reg = <18>;
  271. };
  272. tc2_clk: tc2_clk {
  273. #clock-cells = <0>;
  274. reg = <19>;
  275. };
  276. tc3_clk: tc3_clk {
  277. #clock-cells = <0>;
  278. reg = <20>;
  279. };
  280. tc4_clk: tc4_clk {
  281. #clock-cells = <0>;
  282. reg = <21>;
  283. };
  284. tc5_clk: tc5_clk {
  285. #clock-cells = <0>;
  286. reg = <22>;
  287. };
  288. ohci_clk: ohci_clk {
  289. #clock-cells = <0>;
  290. reg = <23>;
  291. };
  292. macb0_clk: macb0_clk {
  293. #clock-cells = <0>;
  294. reg = <24>;
  295. };
  296. };
  297. };
  298. st: timer@fffffd00 {
  299. compatible = "atmel,at91rm9200-st";
  300. reg = <0xfffffd00 0x100>;
  301. interrupts = <1 IRQ_TYPE_LEVEL_HIGH 7>;
  302. };
  303. tcb0: timer@fffa0000 {
  304. compatible = "atmel,at91rm9200-tcb";
  305. reg = <0xfffa0000 0x100>;
  306. interrupts = <17 IRQ_TYPE_LEVEL_HIGH 0
  307. 18 IRQ_TYPE_LEVEL_HIGH 0
  308. 19 IRQ_TYPE_LEVEL_HIGH 0>;
  309. clocks = <&tc0_clk>, <&tc1_clk>, <&tc2_clk>;
  310. clock-names = "t0_clk", "t1_clk", "t2_clk";
  311. };
  312. tcb1: timer@fffa4000 {
  313. compatible = "atmel,at91rm9200-tcb";
  314. reg = <0xfffa4000 0x100>;
  315. interrupts = <20 IRQ_TYPE_LEVEL_HIGH 0
  316. 21 IRQ_TYPE_LEVEL_HIGH 0
  317. 22 IRQ_TYPE_LEVEL_HIGH 0>;
  318. clocks = <&tc3_clk>, <&tc4_clk>, <&tc5_clk>;
  319. clock-names = "t0_clk", "t1_clk", "t2_clk";
  320. };
  321. i2c0: i2c@fffb8000 {
  322. compatible = "atmel,at91rm9200-i2c";
  323. reg = <0xfffb8000 0x4000>;
  324. interrupts = <12 IRQ_TYPE_LEVEL_HIGH 6>;
  325. pinctrl-names = "default";
  326. pinctrl-0 = <&pinctrl_twi>;
  327. clocks = <&twi0_clk>;
  328. #address-cells = <1>;
  329. #size-cells = <0>;
  330. status = "disabled";
  331. };
  332. mmc0: mmc@fffb4000 {
  333. compatible = "atmel,hsmci";
  334. reg = <0xfffb4000 0x4000>;
  335. interrupts = <10 IRQ_TYPE_LEVEL_HIGH 0>;
  336. clocks = <&mci0_clk>;
  337. clock-names = "mci_clk";
  338. #address-cells = <1>;
  339. #size-cells = <0>;
  340. pinctrl-names = "default";
  341. status = "disabled";
  342. };
  343. ssc0: ssc@fffd0000 {
  344. compatible = "atmel,at91rm9200-ssc";
  345. reg = <0xfffd0000 0x4000>;
  346. interrupts = <14 IRQ_TYPE_LEVEL_HIGH 5>;
  347. pinctrl-names = "default";
  348. pinctrl-0 = <&pinctrl_ssc0_tx &pinctrl_ssc0_rx>;
  349. clocks = <&ssc0_clk>;
  350. clock-names = "pclk";
  351. status = "disable";
  352. };
  353. ssc1: ssc@fffd4000 {
  354. compatible = "atmel,at91rm9200-ssc";
  355. reg = <0xfffd4000 0x4000>;
  356. interrupts = <15 IRQ_TYPE_LEVEL_HIGH 5>;
  357. pinctrl-names = "default";
  358. pinctrl-0 = <&pinctrl_ssc1_tx &pinctrl_ssc1_rx>;
  359. clocks = <&ssc1_clk>;
  360. clock-names = "pclk";
  361. status = "disable";
  362. };
  363. ssc2: ssc@fffd8000 {
  364. compatible = "atmel,at91rm9200-ssc";
  365. reg = <0xfffd8000 0x4000>;
  366. interrupts = <16 IRQ_TYPE_LEVEL_HIGH 5>;
  367. pinctrl-names = "default";
  368. pinctrl-0 = <&pinctrl_ssc2_tx &pinctrl_ssc2_rx>;
  369. clocks = <&ssc2_clk>;
  370. clock-names = "pclk";
  371. status = "disable";
  372. };
  373. macb0: ethernet@fffbc000 {
  374. compatible = "cdns,at91rm9200-emac", "cdns,emac";
  375. reg = <0xfffbc000 0x4000>;
  376. interrupts = <24 IRQ_TYPE_LEVEL_HIGH 3>;
  377. phy-mode = "rmii";
  378. pinctrl-names = "default";
  379. pinctrl-0 = <&pinctrl_macb_rmii>;
  380. clocks = <&macb0_clk>;
  381. clock-names = "ether_clk";
  382. status = "disabled";
  383. };
  384. pinctrl@fffff400 {
  385. #address-cells = <1>;
  386. #size-cells = <1>;
  387. compatible = "atmel,at91rm9200-pinctrl", "simple-bus";
  388. ranges = <0xfffff400 0xfffff400 0x800>;
  389. atmel,mux-mask = <
  390. /* A B */
  391. 0xffffffff 0xffffffff /* pioA */
  392. 0xffffffff 0x083fffff /* pioB */
  393. 0xffff3fff 0x00000000 /* pioC */
  394. 0x03ff87ff 0x0fffff80 /* pioD */
  395. >;
  396. /* shared pinctrl settings */
  397. dbgu {
  398. pinctrl_dbgu: dbgu-0 {
  399. atmel,pins =
  400. <AT91_PIOA 30 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA30 periph A */
  401. AT91_PIOA 31 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>; /* PA31 periph with pullup */
  402. };
  403. };
  404. uart0 {
  405. pinctrl_uart0: uart0-0 {
  406. atmel,pins =
  407. <AT91_PIOA 17 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA17 periph A */
  408. AT91_PIOA 18 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PA18 periph A */
  409. };
  410. pinctrl_uart0_cts: uart0_cts-0 {
  411. atmel,pins =
  412. <AT91_PIOA 20 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PA20 periph A */
  413. };
  414. pinctrl_uart0_rts: uart0_rts-0 {
  415. atmel,pins =
  416. <AT91_PIOA 21 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PA21 periph A */
  417. };
  418. };
  419. uart1 {
  420. pinctrl_uart1: uart1-0 {
  421. atmel,pins =
  422. <AT91_PIOB 20 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PB20 periph A with pullup */
  423. AT91_PIOB 21 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PB21 periph A */
  424. };
  425. pinctrl_uart1_rts: uart1_rts-0 {
  426. atmel,pins =
  427. <AT91_PIOB 24 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PB24 periph A */
  428. };
  429. pinctrl_uart1_cts: uart1_cts-0 {
  430. atmel,pins =
  431. <AT91_PIOB 26 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PB26 periph A */
  432. };
  433. pinctrl_uart1_dtr_dsr: uart1_dtr_dsr-0 {
  434. atmel,pins =
  435. <AT91_PIOB 19 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB19 periph A */
  436. AT91_PIOB 25 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PB25 periph A */
  437. };
  438. pinctrl_uart1_dcd: uart1_dcd-0 {
  439. atmel,pins =
  440. <AT91_PIOB 23 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PB23 periph A */
  441. };
  442. pinctrl_uart1_ri: uart1_ri-0 {
  443. atmel,pins =
  444. <AT91_PIOB 18 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PB18 periph A */
  445. };
  446. };
  447. uart2 {
  448. pinctrl_uart2: uart2-0 {
  449. atmel,pins =
  450. <AT91_PIOA 22 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA22 periph A */
  451. AT91_PIOA 23 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>; /* PA23 periph A with pullup */
  452. };
  453. pinctrl_uart2_rts: uart2_rts-0 {
  454. atmel,pins =
  455. <AT91_PIOA 30 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PA30 periph B */
  456. };
  457. pinctrl_uart2_cts: uart2_cts-0 {
  458. atmel,pins =
  459. <AT91_PIOA 31 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PA31 periph B */
  460. };
  461. };
  462. uart3 {
  463. pinctrl_uart3: uart3-0 {
  464. atmel,pins =
  465. <AT91_PIOA 5 AT91_PERIPH_B AT91_PINCTRL_PULL_UP /* PA5 periph B with pullup */
  466. AT91_PIOA 6 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PA6 periph B */
  467. };
  468. pinctrl_uart3_rts: uart3_rts-0 {
  469. atmel,pins =
  470. <AT91_PIOB 0 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PB0 periph B */
  471. };
  472. pinctrl_uart3_cts: uart3_cts-0 {
  473. atmel,pins =
  474. <AT91_PIOB 1 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PB1 periph B */
  475. };
  476. };
  477. nand {
  478. pinctrl_nand: nand-0 {
  479. atmel,pins =
  480. <AT91_PIOC 2 AT91_PERIPH_GPIO AT91_PINCTRL_PULL_UP /* PC2 gpio RDY pin pull_up */
  481. AT91_PIOB 1 AT91_PERIPH_GPIO AT91_PINCTRL_PULL_UP>; /* PB1 gpio CD pin pull_up */
  482. };
  483. };
  484. macb {
  485. pinctrl_macb_rmii: macb_rmii-0 {
  486. atmel,pins =
  487. <AT91_PIOA 7 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA7 periph A */
  488. AT91_PIOA 8 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA8 periph A */
  489. AT91_PIOA 9 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA9 periph A */
  490. AT91_PIOA 10 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA10 periph A */
  491. AT91_PIOA 11 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA11 periph A */
  492. AT91_PIOA 12 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA12 periph A */
  493. AT91_PIOA 13 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA13 periph A */
  494. AT91_PIOA 14 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA14 periph A */
  495. AT91_PIOA 15 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA15 periph A */
  496. AT91_PIOA 16 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PA16 periph A */
  497. };
  498. pinctrl_macb_rmii_mii: macb_rmii_mii-0 {
  499. atmel,pins =
  500. <AT91_PIOB 12 AT91_PERIPH_B AT91_PINCTRL_NONE /* PB12 periph B */
  501. AT91_PIOB 13 AT91_PERIPH_B AT91_PINCTRL_NONE /* PB13 periph B */
  502. AT91_PIOB 14 AT91_PERIPH_B AT91_PINCTRL_NONE /* PB14 periph B */
  503. AT91_PIOB 15 AT91_PERIPH_B AT91_PINCTRL_NONE /* PB15 periph B */
  504. AT91_PIOB 16 AT91_PERIPH_B AT91_PINCTRL_NONE /* PB16 periph B */
  505. AT91_PIOB 17 AT91_PERIPH_B AT91_PINCTRL_NONE /* PB17 periph B */
  506. AT91_PIOB 18 AT91_PERIPH_B AT91_PINCTRL_NONE /* PB18 periph B */
  507. AT91_PIOB 19 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PB19 periph B */
  508. };
  509. };
  510. mmc0 {
  511. pinctrl_mmc0_clk: mmc0_clk-0 {
  512. atmel,pins =
  513. <AT91_PIOA 27 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PA27 periph A */
  514. };
  515. pinctrl_mmc0_slot0_cmd_dat0: mmc0_slot0_cmd_dat0-0 {
  516. atmel,pins =
  517. <AT91_PIOA 28 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PA28 periph A with pullup */
  518. AT91_PIOA 29 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>; /* PA29 periph A with pullup */
  519. };
  520. pinctrl_mmc0_slot0_dat1_3: mmc0_slot0_dat1_3-0 {
  521. atmel,pins =
  522. <AT91_PIOB 3 AT91_PERIPH_B AT91_PINCTRL_PULL_UP /* PB3 periph B with pullup */
  523. AT91_PIOB 4 AT91_PERIPH_B AT91_PINCTRL_PULL_UP /* PB4 periph B with pullup */
  524. AT91_PIOB 5 AT91_PERIPH_B AT91_PINCTRL_PULL_UP>; /* PB5 periph B with pullup */
  525. };
  526. pinctrl_mmc0_slot1_cmd_dat0: mmc0_slot1_cmd_dat0-0 {
  527. atmel,pins =
  528. <AT91_PIOA 8 AT91_PERIPH_B AT91_PINCTRL_PULL_UP /* PA8 periph B with pullup */
  529. AT91_PIOA 9 AT91_PERIPH_B AT91_PINCTRL_PULL_UP>; /* PA9 periph B with pullup */
  530. };
  531. pinctrl_mmc0_slot1_dat1_3: mmc0_slot1_dat1_3-0 {
  532. atmel,pins =
  533. <AT91_PIOA 10 AT91_PERIPH_B AT91_PINCTRL_PULL_UP /* PA10 periph B with pullup */
  534. AT91_PIOA 11 AT91_PERIPH_B AT91_PINCTRL_PULL_UP /* PA11 periph B with pullup */
  535. AT91_PIOA 12 AT91_PERIPH_B AT91_PINCTRL_PULL_UP>; /* PA12 periph B with pullup */
  536. };
  537. };
  538. ssc0 {
  539. pinctrl_ssc0_tx: ssc0_tx-0 {
  540. atmel,pins =
  541. <AT91_PIOB 0 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB0 periph A */
  542. AT91_PIOB 1 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB1 periph A */
  543. AT91_PIOB 2 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PB2 periph A */
  544. };
  545. pinctrl_ssc0_rx: ssc0_rx-0 {
  546. atmel,pins =
  547. <AT91_PIOB 3 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB3 periph A */
  548. AT91_PIOB 4 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB4 periph A */
  549. AT91_PIOB 5 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PB5 periph A */
  550. };
  551. };
  552. ssc1 {
  553. pinctrl_ssc1_tx: ssc1_tx-0 {
  554. atmel,pins =
  555. <AT91_PIOB 6 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB6 periph A */
  556. AT91_PIOB 7 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB7 periph A */
  557. AT91_PIOB 8 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PB8 periph A */
  558. };
  559. pinctrl_ssc1_rx: ssc1_rx-0 {
  560. atmel,pins =
  561. <AT91_PIOB 9 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB9 periph A */
  562. AT91_PIOB 10 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB10 periph A */
  563. AT91_PIOB 11 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PB11 periph A */
  564. };
  565. };
  566. ssc2 {
  567. pinctrl_ssc2_tx: ssc2_tx-0 {
  568. atmel,pins =
  569. <AT91_PIOB 12 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB12 periph A */
  570. AT91_PIOB 13 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB13 periph A */
  571. AT91_PIOB 14 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PB14 periph A */
  572. };
  573. pinctrl_ssc2_rx: ssc2_rx-0 {
  574. atmel,pins =
  575. <AT91_PIOB 15 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB15 periph A */
  576. AT91_PIOB 16 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB16 periph A */
  577. AT91_PIOB 17 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PB17 periph A */
  578. };
  579. };
  580. twi {
  581. pinctrl_twi: twi-0 {
  582. atmel,pins =
  583. <AT91_PIOA 25 AT91_PERIPH_A AT91_PINCTRL_MULTI_DRIVE /* PA25 periph A with multi drive */
  584. AT91_PIOA 26 AT91_PERIPH_A AT91_PINCTRL_MULTI_DRIVE>; /* PA26 periph A with multi drive */
  585. };
  586. pinctrl_twi_gpio: twi_gpio-0 {
  587. atmel,pins =
  588. <AT91_PIOA 25 AT91_PERIPH_GPIO AT91_PINCTRL_MULTI_DRIVE /* PA25 GPIO with multi drive */
  589. AT91_PIOA 26 AT91_PERIPH_GPIO AT91_PINCTRL_MULTI_DRIVE>; /* PA26 GPIO with multi drive */
  590. };
  591. };
  592. tcb0 {
  593. pinctrl_tcb0_tclk0: tcb0_tclk0-0 {
  594. atmel,pins = <AT91_PIOA 13 AT91_PERIPH_B AT91_PINCTRL_NONE>;
  595. };
  596. pinctrl_tcb0_tclk1: tcb0_tclk1-0 {
  597. atmel,pins = <AT91_PIOA 14 AT91_PERIPH_B AT91_PINCTRL_NONE>;
  598. };
  599. pinctrl_tcb0_tclk2: tcb0_tclk2-0 {
  600. atmel,pins = <AT91_PIOA 15 AT91_PERIPH_B AT91_PINCTRL_NONE>;
  601. };
  602. pinctrl_tcb0_tioa0: tcb0_tioa0-0 {
  603. atmel,pins = <AT91_PIOA 17 AT91_PERIPH_B AT91_PINCTRL_NONE>;
  604. };
  605. pinctrl_tcb0_tioa1: tcb0_tioa1-0 {
  606. atmel,pins = <AT91_PIOA 19 AT91_PERIPH_B AT91_PINCTRL_NONE>;
  607. };
  608. pinctrl_tcb0_tioa2: tcb0_tioa2-0 {
  609. atmel,pins = <AT91_PIOA 21 AT91_PERIPH_B AT91_PINCTRL_NONE>;
  610. };
  611. pinctrl_tcb0_tiob0: tcb0_tiob0-0 {
  612. atmel,pins = <AT91_PIOA 18 AT91_PERIPH_B AT91_PINCTRL_NONE>;
  613. };
  614. pinctrl_tcb0_tiob1: tcb0_tiob1-0 {
  615. atmel,pins = <AT91_PIOA 20 AT91_PERIPH_B AT91_PINCTRL_NONE>;
  616. };
  617. pinctrl_tcb0_tiob2: tcb0_tiob2-0 {
  618. atmel,pins = <AT91_PIOA 22 AT91_PERIPH_B AT91_PINCTRL_NONE>;
  619. };
  620. };
  621. tcb1 {
  622. pinctrl_tcb1_tclk0: tcb1_tclk0-0 {
  623. atmel,pins = <AT91_PIOA 27 AT91_PERIPH_B AT91_PINCTRL_NONE>;
  624. };
  625. pinctrl_tcb1_tclk1: tcb1_tclk1-0 {
  626. atmel,pins = <AT91_PIOA 28 AT91_PERIPH_B AT91_PINCTRL_NONE>;
  627. };
  628. pinctrl_tcb1_tclk2: tcb1_tclk2-0 {
  629. atmel,pins = <AT91_PIOA 29 AT91_PERIPH_B AT91_PINCTRL_NONE>;
  630. };
  631. pinctrl_tcb1_tioa0: tcb1_tioa0-0 {
  632. atmel,pins = <AT91_PIOB 6 AT91_PERIPH_B AT91_PINCTRL_NONE>;
  633. };
  634. pinctrl_tcb1_tioa1: tcb1_tioa1-0 {
  635. atmel,pins = <AT91_PIOB 8 AT91_PERIPH_B AT91_PINCTRL_NONE>;
  636. };
  637. pinctrl_tcb1_tioa2: tcb1_tioa2-0 {
  638. atmel,pins = <AT91_PIOB 10 AT91_PERIPH_B AT91_PINCTRL_NONE>;
  639. };
  640. pinctrl_tcb1_tiob0: tcb1_tiob0-0 {
  641. atmel,pins = <AT91_PIOB 7 AT91_PERIPH_B AT91_PINCTRL_NONE>;
  642. };
  643. pinctrl_tcb1_tiob1: tcb1_tiob1-0 {
  644. atmel,pins = <AT91_PIOB 9 AT91_PERIPH_B AT91_PINCTRL_NONE>;
  645. };
  646. pinctrl_tcb1_tiob2: tcb1_tiob2-0 {
  647. atmel,pins = <AT91_PIOB 11 AT91_PERIPH_B AT91_PINCTRL_NONE>;
  648. };
  649. };
  650. spi0 {
  651. pinctrl_spi0: spi0-0 {
  652. atmel,pins =
  653. <AT91_PIOA 0 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA0 periph A SPI0_MISO pin */
  654. AT91_PIOA 1 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA1 periph A SPI0_MOSI pin */
  655. AT91_PIOA 2 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PA2 periph A SPI0_SPCK pin */
  656. };
  657. };
  658. pioA: gpio@fffff400 {
  659. compatible = "atmel,at91rm9200-gpio";
  660. reg = <0xfffff400 0x200>;
  661. interrupts = <2 IRQ_TYPE_LEVEL_HIGH 1>;
  662. #gpio-cells = <2>;
  663. gpio-controller;
  664. interrupt-controller;
  665. #interrupt-cells = <2>;
  666. clocks = <&pioA_clk>;
  667. };
  668. pioB: gpio@fffff600 {
  669. compatible = "atmel,at91rm9200-gpio";
  670. reg = <0xfffff600 0x200>;
  671. interrupts = <3 IRQ_TYPE_LEVEL_HIGH 1>;
  672. #gpio-cells = <2>;
  673. gpio-controller;
  674. interrupt-controller;
  675. #interrupt-cells = <2>;
  676. clocks = <&pioB_clk>;
  677. };
  678. pioC: gpio@fffff800 {
  679. compatible = "atmel,at91rm9200-gpio";
  680. reg = <0xfffff800 0x200>;
  681. interrupts = <4 IRQ_TYPE_LEVEL_HIGH 1>;
  682. #gpio-cells = <2>;
  683. gpio-controller;
  684. interrupt-controller;
  685. #interrupt-cells = <2>;
  686. clocks = <&pioC_clk>;
  687. };
  688. pioD: gpio@fffffa00 {
  689. compatible = "atmel,at91rm9200-gpio";
  690. reg = <0xfffffa00 0x200>;
  691. interrupts = <5 IRQ_TYPE_LEVEL_HIGH 1>;
  692. #gpio-cells = <2>;
  693. gpio-controller;
  694. interrupt-controller;
  695. #interrupt-cells = <2>;
  696. clocks = <&pioD_clk>;
  697. };
  698. };
  699. dbgu: serial@fffff200 {
  700. compatible = "atmel,at91rm9200-usart";
  701. reg = <0xfffff200 0x200>;
  702. interrupts = <1 IRQ_TYPE_LEVEL_HIGH 7>;
  703. pinctrl-names = "default";
  704. pinctrl-0 = <&pinctrl_dbgu>;
  705. clocks = <&mck>;
  706. clock-names = "usart";
  707. status = "disabled";
  708. };
  709. usart0: serial@fffc0000 {
  710. compatible = "atmel,at91rm9200-usart";
  711. reg = <0xfffc0000 0x200>;
  712. interrupts = <6 IRQ_TYPE_LEVEL_HIGH 5>;
  713. atmel,use-dma-rx;
  714. atmel,use-dma-tx;
  715. pinctrl-names = "default";
  716. pinctrl-0 = <&pinctrl_uart0>;
  717. clocks = <&usart0_clk>;
  718. clock-names = "usart";
  719. status = "disabled";
  720. };
  721. usart1: serial@fffc4000 {
  722. compatible = "atmel,at91rm9200-usart";
  723. reg = <0xfffc4000 0x200>;
  724. interrupts = <7 IRQ_TYPE_LEVEL_HIGH 5>;
  725. atmel,use-dma-rx;
  726. atmel,use-dma-tx;
  727. pinctrl-names = "default";
  728. pinctrl-0 = <&pinctrl_uart1>;
  729. clocks = <&usart1_clk>;
  730. clock-names = "usart";
  731. status = "disabled";
  732. };
  733. usart2: serial@fffc8000 {
  734. compatible = "atmel,at91rm9200-usart";
  735. reg = <0xfffc8000 0x200>;
  736. interrupts = <8 IRQ_TYPE_LEVEL_HIGH 5>;
  737. atmel,use-dma-rx;
  738. atmel,use-dma-tx;
  739. pinctrl-names = "default";
  740. pinctrl-0 = <&pinctrl_uart2>;
  741. clocks = <&usart2_clk>;
  742. clock-names = "usart";
  743. status = "disabled";
  744. };
  745. usart3: serial@fffcc000 {
  746. compatible = "atmel,at91rm9200-usart";
  747. reg = <0xfffcc000 0x200>;
  748. interrupts = <23 IRQ_TYPE_LEVEL_HIGH 5>;
  749. atmel,use-dma-rx;
  750. atmel,use-dma-tx;
  751. pinctrl-names = "default";
  752. pinctrl-0 = <&pinctrl_uart3>;
  753. clocks = <&usart3_clk>;
  754. clock-names = "usart";
  755. status = "disabled";
  756. };
  757. usb1: gadget@fffb0000 {
  758. compatible = "atmel,at91rm9200-udc";
  759. reg = <0xfffb0000 0x4000>;
  760. interrupts = <11 IRQ_TYPE_LEVEL_HIGH 2>;
  761. clocks = <&udc_clk>, <&udpck>;
  762. clock-names = "pclk", "hclk";
  763. status = "disabled";
  764. };
  765. spi0: spi@fffe0000 {
  766. #address-cells = <1>;
  767. #size-cells = <0>;
  768. compatible = "atmel,at91rm9200-spi";
  769. reg = <0xfffe0000 0x200>;
  770. interrupts = <13 IRQ_TYPE_LEVEL_HIGH 3>;
  771. pinctrl-names = "default";
  772. pinctrl-0 = <&pinctrl_spi0>;
  773. clocks = <&spi0_clk>;
  774. clock-names = "spi_clk";
  775. status = "disabled";
  776. };
  777. };
  778. nand0: nand@40000000 {
  779. compatible = "atmel,at91rm9200-nand";
  780. #address-cells = <1>;
  781. #size-cells = <1>;
  782. reg = <0x40000000 0x10000000>;
  783. atmel,nand-addr-offset = <21>;
  784. atmel,nand-cmd-offset = <22>;
  785. pinctrl-names = "default";
  786. pinctrl-0 = <&pinctrl_nand>;
  787. nand-ecc-mode = "soft";
  788. gpios = <&pioC 2 GPIO_ACTIVE_HIGH
  789. 0
  790. &pioB 1 GPIO_ACTIVE_HIGH
  791. >;
  792. status = "disabled";
  793. };
  794. usb0: ohci@00300000 {
  795. compatible = "atmel,at91rm9200-ohci", "usb-ohci";
  796. reg = <0x00300000 0x100000>;
  797. interrupts = <23 IRQ_TYPE_LEVEL_HIGH 2>;
  798. clocks = <&usb>, <&ohci_clk>, <&ohci_clk>, <&uhpck>;
  799. clock-names = "usb_clk", "ohci_clk", "hclk", "uhpck";
  800. status = "disabled";
  801. };
  802. };
  803. i2c@0 {
  804. compatible = "i2c-gpio";
  805. gpios = <&pioA 25 GPIO_ACTIVE_HIGH /* sda */
  806. &pioA 26 GPIO_ACTIVE_HIGH /* scl */
  807. >;
  808. i2c-gpio,sda-open-drain;
  809. i2c-gpio,scl-open-drain;
  810. i2c-gpio,delay-us = <2>; /* ~100 kHz */
  811. pinctrl-names = "default";
  812. pinctrl-0 = <&pinctrl_twi_gpio>;
  813. #address-cells = <1>;
  814. #size-cells = <0>;
  815. status = "disabled";
  816. };
  817. };