forcedeth.c 190 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752475347544755475647574758475947604761476247634764476547664767476847694770477147724773477447754776477747784779478047814782478347844785478647874788478947904791479247934794479547964797479847994800480148024803480448054806480748084809481048114812481348144815481648174818481948204821482248234824482548264827482848294830483148324833483448354836483748384839484048414842484348444845484648474848484948504851485248534854485548564857485848594860486148624863486448654866486748684869487048714872487348744875487648774878487948804881488248834884488548864887488848894890489148924893489448954896489748984899490049014902490349044905490649074908490949104911491249134914491549164917491849194920492149224923492449254926492749284929493049314932493349344935493649374938493949404941494249434944494549464947494849494950495149524953495449554956495749584959496049614962496349644965496649674968496949704971497249734974497549764977497849794980498149824983498449854986498749884989499049914992499349944995499649974998499950005001500250035004500550065007500850095010501150125013501450155016501750185019502050215022502350245025502650275028502950305031503250335034503550365037503850395040504150425043504450455046504750485049505050515052505350545055505650575058505950605061506250635064506550665067506850695070507150725073507450755076507750785079508050815082508350845085508650875088508950905091509250935094509550965097509850995100510151025103510451055106510751085109511051115112511351145115511651175118511951205121512251235124512551265127512851295130513151325133513451355136513751385139514051415142514351445145514651475148514951505151515251535154515551565157515851595160516151625163516451655166516751685169517051715172517351745175517651775178517951805181518251835184518551865187518851895190519151925193519451955196519751985199520052015202520352045205520652075208520952105211521252135214521552165217521852195220522152225223522452255226522752285229523052315232523352345235523652375238523952405241524252435244524552465247524852495250525152525253525452555256525752585259526052615262526352645265526652675268526952705271527252735274527552765277527852795280528152825283528452855286528752885289529052915292529352945295529652975298529953005301530253035304530553065307530853095310531153125313531453155316531753185319532053215322532353245325532653275328532953305331533253335334533553365337533853395340534153425343534453455346534753485349535053515352535353545355535653575358535953605361536253635364536553665367536853695370537153725373537453755376537753785379538053815382538353845385538653875388538953905391539253935394539553965397539853995400540154025403540454055406540754085409541054115412541354145415541654175418541954205421542254235424542554265427542854295430543154325433543454355436543754385439544054415442544354445445544654475448544954505451545254535454545554565457545854595460546154625463546454655466546754685469547054715472547354745475547654775478547954805481548254835484548554865487548854895490549154925493549454955496549754985499550055015502550355045505550655075508550955105511551255135514551555165517551855195520552155225523552455255526552755285529553055315532553355345535553655375538553955405541554255435544554555465547554855495550555155525553555455555556555755585559556055615562556355645565556655675568556955705571557255735574557555765577557855795580558155825583558455855586558755885589559055915592559355945595559655975598559956005601560256035604560556065607560856095610561156125613561456155616561756185619562056215622562356245625562656275628562956305631563256335634563556365637563856395640564156425643564456455646564756485649565056515652565356545655565656575658565956605661566256635664566556665667566856695670567156725673567456755676567756785679568056815682568356845685568656875688568956905691569256935694569556965697569856995700570157025703570457055706570757085709571057115712571357145715571657175718571957205721572257235724572557265727572857295730573157325733573457355736573757385739574057415742574357445745574657475748574957505751575257535754575557565757575857595760576157625763576457655766576757685769577057715772577357745775577657775778577957805781578257835784578557865787578857895790579157925793579457955796579757985799580058015802580358045805580658075808580958105811581258135814581558165817581858195820582158225823582458255826582758285829583058315832583358345835583658375838583958405841584258435844584558465847584858495850585158525853585458555856585758585859586058615862586358645865586658675868586958705871587258735874587558765877587858795880588158825883588458855886588758885889589058915892589358945895589658975898589959005901590259035904590559065907590859095910591159125913591459155916591759185919592059215922592359245925592659275928592959305931593259335934593559365937593859395940594159425943594459455946594759485949595059515952595359545955595659575958595959605961596259635964596559665967596859695970597159725973597459755976597759785979598059815982598359845985598659875988598959905991599259935994599559965997599859996000600160026003600460056006600760086009601060116012601360146015601660176018601960206021602260236024602560266027602860296030603160326033603460356036603760386039604060416042604360446045604660476048604960506051605260536054605560566057605860596060606160626063606460656066606760686069607060716072607360746075607660776078607960806081608260836084608560866087608860896090609160926093609460956096609760986099610061016102610361046105610661076108610961106111611261136114611561166117611861196120612161226123612461256126612761286129613061316132613361346135613661376138613961406141614261436144614561466147614861496150615161526153615461556156615761586159616061616162616361646165616661676168616961706171617261736174617561766177617861796180618161826183618461856186618761886189619061916192619361946195619661976198619962006201620262036204620562066207620862096210621162126213621462156216621762186219622062216222622362246225622662276228622962306231623262336234623562366237623862396240624162426243624462456246624762486249625062516252625362546255625662576258625962606261626262636264626562666267626862696270627162726273627462756276627762786279628062816282628362846285628662876288628962906291629262936294629562966297629862996300630163026303630463056306630763086309631063116312631363146315631663176318631963206321632263236324632563266327632863296330633163326333633463356336633763386339634063416342634363446345634663476348634963506351635263536354635563566357635863596360636163626363636463656366636763686369637063716372637363746375637663776378637963806381638263836384638563866387638863896390639163926393639463956396639763986399640064016402640364046405640664076408640964106411641264136414641564166417
  1. /*
  2. * forcedeth: Ethernet driver for NVIDIA nForce media access controllers.
  3. *
  4. * Note: This driver is a cleanroom reimplementation based on reverse
  5. * engineered documentation written by Carl-Daniel Hailfinger
  6. * and Andrew de Quincey.
  7. *
  8. * NVIDIA, nForce and other NVIDIA marks are trademarks or registered
  9. * trademarks of NVIDIA Corporation in the United States and other
  10. * countries.
  11. *
  12. * Copyright (C) 2003,4,5 Manfred Spraul
  13. * Copyright (C) 2004 Andrew de Quincey (wol support)
  14. * Copyright (C) 2004 Carl-Daniel Hailfinger (invalid MAC handling, insane
  15. * IRQ rate fixes, bigendian fixes, cleanups, verification)
  16. * Copyright (c) 2004,2005,2006,2007,2008,2009 NVIDIA Corporation
  17. *
  18. * This program is free software; you can redistribute it and/or modify
  19. * it under the terms of the GNU General Public License as published by
  20. * the Free Software Foundation; either version 2 of the License, or
  21. * (at your option) any later version.
  22. *
  23. * This program is distributed in the hope that it will be useful,
  24. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  25. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  26. * GNU General Public License for more details.
  27. *
  28. * You should have received a copy of the GNU General Public License
  29. * along with this program; if not, see <http://www.gnu.org/licenses/>.
  30. *
  31. * Known bugs:
  32. * We suspect that on some hardware no TX done interrupts are generated.
  33. * This means recovery from netif_stop_queue only happens if the hw timer
  34. * interrupt fires (100 times/second, configurable with NVREG_POLL_DEFAULT)
  35. * and the timer is active in the IRQMask, or if a rx packet arrives by chance.
  36. * If your hardware reliably generates tx done interrupts, then you can remove
  37. * DEV_NEED_TIMERIRQ from the driver_data flags.
  38. * DEV_NEED_TIMERIRQ will not harm you on sane hardware, only generating a few
  39. * superfluous timer interrupts from the nic.
  40. */
  41. #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
  42. #define FORCEDETH_VERSION "0.64"
  43. #define DRV_NAME "forcedeth"
  44. #include <linux/module.h>
  45. #include <linux/types.h>
  46. #include <linux/pci.h>
  47. #include <linux/interrupt.h>
  48. #include <linux/netdevice.h>
  49. #include <linux/etherdevice.h>
  50. #include <linux/delay.h>
  51. #include <linux/sched.h>
  52. #include <linux/spinlock.h>
  53. #include <linux/ethtool.h>
  54. #include <linux/timer.h>
  55. #include <linux/skbuff.h>
  56. #include <linux/mii.h>
  57. #include <linux/random.h>
  58. #include <linux/if_vlan.h>
  59. #include <linux/dma-mapping.h>
  60. #include <linux/slab.h>
  61. #include <linux/uaccess.h>
  62. #include <linux/prefetch.h>
  63. #include <linux/u64_stats_sync.h>
  64. #include <linux/io.h>
  65. #include <asm/irq.h>
  66. #define TX_WORK_PER_LOOP 64
  67. #define RX_WORK_PER_LOOP 64
  68. /*
  69. * Hardware access:
  70. */
  71. #define DEV_NEED_TIMERIRQ 0x0000001 /* set the timer irq flag in the irq mask */
  72. #define DEV_NEED_LINKTIMER 0x0000002 /* poll link settings. Relies on the timer irq */
  73. #define DEV_HAS_LARGEDESC 0x0000004 /* device supports jumbo frames and needs packet format 2 */
  74. #define DEV_HAS_HIGH_DMA 0x0000008 /* device supports 64bit dma */
  75. #define DEV_HAS_CHECKSUM 0x0000010 /* device supports tx and rx checksum offloads */
  76. #define DEV_HAS_VLAN 0x0000020 /* device supports vlan tagging and striping */
  77. #define DEV_HAS_MSI 0x0000040 /* device supports MSI */
  78. #define DEV_HAS_MSI_X 0x0000080 /* device supports MSI-X */
  79. #define DEV_HAS_POWER_CNTRL 0x0000100 /* device supports power savings */
  80. #define DEV_HAS_STATISTICS_V1 0x0000200 /* device supports hw statistics version 1 */
  81. #define DEV_HAS_STATISTICS_V2 0x0000400 /* device supports hw statistics version 2 */
  82. #define DEV_HAS_STATISTICS_V3 0x0000800 /* device supports hw statistics version 3 */
  83. #define DEV_HAS_STATISTICS_V12 0x0000600 /* device supports hw statistics version 1 and 2 */
  84. #define DEV_HAS_STATISTICS_V123 0x0000e00 /* device supports hw statistics version 1, 2, and 3 */
  85. #define DEV_HAS_TEST_EXTENDED 0x0001000 /* device supports extended diagnostic test */
  86. #define DEV_HAS_MGMT_UNIT 0x0002000 /* device supports management unit */
  87. #define DEV_HAS_CORRECT_MACADDR 0x0004000 /* device supports correct mac address order */
  88. #define DEV_HAS_COLLISION_FIX 0x0008000 /* device supports tx collision fix */
  89. #define DEV_HAS_PAUSEFRAME_TX_V1 0x0010000 /* device supports tx pause frames version 1 */
  90. #define DEV_HAS_PAUSEFRAME_TX_V2 0x0020000 /* device supports tx pause frames version 2 */
  91. #define DEV_HAS_PAUSEFRAME_TX_V3 0x0040000 /* device supports tx pause frames version 3 */
  92. #define DEV_NEED_TX_LIMIT 0x0080000 /* device needs to limit tx */
  93. #define DEV_NEED_TX_LIMIT2 0x0180000 /* device needs to limit tx, expect for some revs */
  94. #define DEV_HAS_GEAR_MODE 0x0200000 /* device supports gear mode */
  95. #define DEV_NEED_PHY_INIT_FIX 0x0400000 /* device needs specific phy workaround */
  96. #define DEV_NEED_LOW_POWER_FIX 0x0800000 /* device needs special power up workaround */
  97. #define DEV_NEED_MSI_FIX 0x1000000 /* device needs msi workaround */
  98. enum {
  99. NvRegIrqStatus = 0x000,
  100. #define NVREG_IRQSTAT_MIIEVENT 0x040
  101. #define NVREG_IRQSTAT_MASK 0x83ff
  102. NvRegIrqMask = 0x004,
  103. #define NVREG_IRQ_RX_ERROR 0x0001
  104. #define NVREG_IRQ_RX 0x0002
  105. #define NVREG_IRQ_RX_NOBUF 0x0004
  106. #define NVREG_IRQ_TX_ERR 0x0008
  107. #define NVREG_IRQ_TX_OK 0x0010
  108. #define NVREG_IRQ_TIMER 0x0020
  109. #define NVREG_IRQ_LINK 0x0040
  110. #define NVREG_IRQ_RX_FORCED 0x0080
  111. #define NVREG_IRQ_TX_FORCED 0x0100
  112. #define NVREG_IRQ_RECOVER_ERROR 0x8200
  113. #define NVREG_IRQMASK_THROUGHPUT 0x00df
  114. #define NVREG_IRQMASK_CPU 0x0060
  115. #define NVREG_IRQ_TX_ALL (NVREG_IRQ_TX_ERR|NVREG_IRQ_TX_OK|NVREG_IRQ_TX_FORCED)
  116. #define NVREG_IRQ_RX_ALL (NVREG_IRQ_RX_ERROR|NVREG_IRQ_RX|NVREG_IRQ_RX_NOBUF|NVREG_IRQ_RX_FORCED)
  117. #define NVREG_IRQ_OTHER (NVREG_IRQ_TIMER|NVREG_IRQ_LINK|NVREG_IRQ_RECOVER_ERROR)
  118. NvRegUnknownSetupReg6 = 0x008,
  119. #define NVREG_UNKSETUP6_VAL 3
  120. /*
  121. * NVREG_POLL_DEFAULT is the interval length of the timer source on the nic
  122. * NVREG_POLL_DEFAULT=97 would result in an interval length of 1 ms
  123. */
  124. NvRegPollingInterval = 0x00c,
  125. #define NVREG_POLL_DEFAULT_THROUGHPUT 65535 /* backup tx cleanup if loop max reached */
  126. #define NVREG_POLL_DEFAULT_CPU 13
  127. NvRegMSIMap0 = 0x020,
  128. NvRegMSIMap1 = 0x024,
  129. NvRegMSIIrqMask = 0x030,
  130. #define NVREG_MSI_VECTOR_0_ENABLED 0x01
  131. NvRegMisc1 = 0x080,
  132. #define NVREG_MISC1_PAUSE_TX 0x01
  133. #define NVREG_MISC1_HD 0x02
  134. #define NVREG_MISC1_FORCE 0x3b0f3c
  135. NvRegMacReset = 0x34,
  136. #define NVREG_MAC_RESET_ASSERT 0x0F3
  137. NvRegTransmitterControl = 0x084,
  138. #define NVREG_XMITCTL_START 0x01
  139. #define NVREG_XMITCTL_MGMT_ST 0x40000000
  140. #define NVREG_XMITCTL_SYNC_MASK 0x000f0000
  141. #define NVREG_XMITCTL_SYNC_NOT_READY 0x0
  142. #define NVREG_XMITCTL_SYNC_PHY_INIT 0x00040000
  143. #define NVREG_XMITCTL_MGMT_SEMA_MASK 0x00000f00
  144. #define NVREG_XMITCTL_MGMT_SEMA_FREE 0x0
  145. #define NVREG_XMITCTL_HOST_SEMA_MASK 0x0000f000
  146. #define NVREG_XMITCTL_HOST_SEMA_ACQ 0x0000f000
  147. #define NVREG_XMITCTL_HOST_LOADED 0x00004000
  148. #define NVREG_XMITCTL_TX_PATH_EN 0x01000000
  149. #define NVREG_XMITCTL_DATA_START 0x00100000
  150. #define NVREG_XMITCTL_DATA_READY 0x00010000
  151. #define NVREG_XMITCTL_DATA_ERROR 0x00020000
  152. NvRegTransmitterStatus = 0x088,
  153. #define NVREG_XMITSTAT_BUSY 0x01
  154. NvRegPacketFilterFlags = 0x8c,
  155. #define NVREG_PFF_PAUSE_RX 0x08
  156. #define NVREG_PFF_ALWAYS 0x7F0000
  157. #define NVREG_PFF_PROMISC 0x80
  158. #define NVREG_PFF_MYADDR 0x20
  159. #define NVREG_PFF_LOOPBACK 0x10
  160. NvRegOffloadConfig = 0x90,
  161. #define NVREG_OFFLOAD_HOMEPHY 0x601
  162. #define NVREG_OFFLOAD_NORMAL RX_NIC_BUFSIZE
  163. NvRegReceiverControl = 0x094,
  164. #define NVREG_RCVCTL_START 0x01
  165. #define NVREG_RCVCTL_RX_PATH_EN 0x01000000
  166. NvRegReceiverStatus = 0x98,
  167. #define NVREG_RCVSTAT_BUSY 0x01
  168. NvRegSlotTime = 0x9c,
  169. #define NVREG_SLOTTIME_LEGBF_ENABLED 0x80000000
  170. #define NVREG_SLOTTIME_10_100_FULL 0x00007f00
  171. #define NVREG_SLOTTIME_1000_FULL 0x0003ff00
  172. #define NVREG_SLOTTIME_HALF 0x0000ff00
  173. #define NVREG_SLOTTIME_DEFAULT 0x00007f00
  174. #define NVREG_SLOTTIME_MASK 0x000000ff
  175. NvRegTxDeferral = 0xA0,
  176. #define NVREG_TX_DEFERRAL_DEFAULT 0x15050f
  177. #define NVREG_TX_DEFERRAL_RGMII_10_100 0x16070f
  178. #define NVREG_TX_DEFERRAL_RGMII_1000 0x14050f
  179. #define NVREG_TX_DEFERRAL_RGMII_STRETCH_10 0x16190f
  180. #define NVREG_TX_DEFERRAL_RGMII_STRETCH_100 0x16300f
  181. #define NVREG_TX_DEFERRAL_MII_STRETCH 0x152000
  182. NvRegRxDeferral = 0xA4,
  183. #define NVREG_RX_DEFERRAL_DEFAULT 0x16
  184. NvRegMacAddrA = 0xA8,
  185. NvRegMacAddrB = 0xAC,
  186. NvRegMulticastAddrA = 0xB0,
  187. #define NVREG_MCASTADDRA_FORCE 0x01
  188. NvRegMulticastAddrB = 0xB4,
  189. NvRegMulticastMaskA = 0xB8,
  190. #define NVREG_MCASTMASKA_NONE 0xffffffff
  191. NvRegMulticastMaskB = 0xBC,
  192. #define NVREG_MCASTMASKB_NONE 0xffff
  193. NvRegPhyInterface = 0xC0,
  194. #define PHY_RGMII 0x10000000
  195. NvRegBackOffControl = 0xC4,
  196. #define NVREG_BKOFFCTRL_DEFAULT 0x70000000
  197. #define NVREG_BKOFFCTRL_SEED_MASK 0x000003ff
  198. #define NVREG_BKOFFCTRL_SELECT 24
  199. #define NVREG_BKOFFCTRL_GEAR 12
  200. NvRegTxRingPhysAddr = 0x100,
  201. NvRegRxRingPhysAddr = 0x104,
  202. NvRegRingSizes = 0x108,
  203. #define NVREG_RINGSZ_TXSHIFT 0
  204. #define NVREG_RINGSZ_RXSHIFT 16
  205. NvRegTransmitPoll = 0x10c,
  206. #define NVREG_TRANSMITPOLL_MAC_ADDR_REV 0x00008000
  207. NvRegLinkSpeed = 0x110,
  208. #define NVREG_LINKSPEED_FORCE 0x10000
  209. #define NVREG_LINKSPEED_10 1000
  210. #define NVREG_LINKSPEED_100 100
  211. #define NVREG_LINKSPEED_1000 50
  212. #define NVREG_LINKSPEED_MASK (0xFFF)
  213. NvRegUnknownSetupReg5 = 0x130,
  214. #define NVREG_UNKSETUP5_BIT31 (1<<31)
  215. NvRegTxWatermark = 0x13c,
  216. #define NVREG_TX_WM_DESC1_DEFAULT 0x0200010
  217. #define NVREG_TX_WM_DESC2_3_DEFAULT 0x1e08000
  218. #define NVREG_TX_WM_DESC2_3_1000 0xfe08000
  219. NvRegTxRxControl = 0x144,
  220. #define NVREG_TXRXCTL_KICK 0x0001
  221. #define NVREG_TXRXCTL_BIT1 0x0002
  222. #define NVREG_TXRXCTL_BIT2 0x0004
  223. #define NVREG_TXRXCTL_IDLE 0x0008
  224. #define NVREG_TXRXCTL_RESET 0x0010
  225. #define NVREG_TXRXCTL_RXCHECK 0x0400
  226. #define NVREG_TXRXCTL_DESC_1 0
  227. #define NVREG_TXRXCTL_DESC_2 0x002100
  228. #define NVREG_TXRXCTL_DESC_3 0xc02200
  229. #define NVREG_TXRXCTL_VLANSTRIP 0x00040
  230. #define NVREG_TXRXCTL_VLANINS 0x00080
  231. NvRegTxRingPhysAddrHigh = 0x148,
  232. NvRegRxRingPhysAddrHigh = 0x14C,
  233. NvRegTxPauseFrame = 0x170,
  234. #define NVREG_TX_PAUSEFRAME_DISABLE 0x0fff0080
  235. #define NVREG_TX_PAUSEFRAME_ENABLE_V1 0x01800010
  236. #define NVREG_TX_PAUSEFRAME_ENABLE_V2 0x056003f0
  237. #define NVREG_TX_PAUSEFRAME_ENABLE_V3 0x09f00880
  238. NvRegTxPauseFrameLimit = 0x174,
  239. #define NVREG_TX_PAUSEFRAMELIMIT_ENABLE 0x00010000
  240. NvRegMIIStatus = 0x180,
  241. #define NVREG_MIISTAT_ERROR 0x0001
  242. #define NVREG_MIISTAT_LINKCHANGE 0x0008
  243. #define NVREG_MIISTAT_MASK_RW 0x0007
  244. #define NVREG_MIISTAT_MASK_ALL 0x000f
  245. NvRegMIIMask = 0x184,
  246. #define NVREG_MII_LINKCHANGE 0x0008
  247. NvRegAdapterControl = 0x188,
  248. #define NVREG_ADAPTCTL_START 0x02
  249. #define NVREG_ADAPTCTL_LINKUP 0x04
  250. #define NVREG_ADAPTCTL_PHYVALID 0x40000
  251. #define NVREG_ADAPTCTL_RUNNING 0x100000
  252. #define NVREG_ADAPTCTL_PHYSHIFT 24
  253. NvRegMIISpeed = 0x18c,
  254. #define NVREG_MIISPEED_BIT8 (1<<8)
  255. #define NVREG_MIIDELAY 5
  256. NvRegMIIControl = 0x190,
  257. #define NVREG_MIICTL_INUSE 0x08000
  258. #define NVREG_MIICTL_WRITE 0x00400
  259. #define NVREG_MIICTL_ADDRSHIFT 5
  260. NvRegMIIData = 0x194,
  261. NvRegTxUnicast = 0x1a0,
  262. NvRegTxMulticast = 0x1a4,
  263. NvRegTxBroadcast = 0x1a8,
  264. NvRegWakeUpFlags = 0x200,
  265. #define NVREG_WAKEUPFLAGS_VAL 0x7770
  266. #define NVREG_WAKEUPFLAGS_BUSYSHIFT 24
  267. #define NVREG_WAKEUPFLAGS_ENABLESHIFT 16
  268. #define NVREG_WAKEUPFLAGS_D3SHIFT 12
  269. #define NVREG_WAKEUPFLAGS_D2SHIFT 8
  270. #define NVREG_WAKEUPFLAGS_D1SHIFT 4
  271. #define NVREG_WAKEUPFLAGS_D0SHIFT 0
  272. #define NVREG_WAKEUPFLAGS_ACCEPT_MAGPAT 0x01
  273. #define NVREG_WAKEUPFLAGS_ACCEPT_WAKEUPPAT 0x02
  274. #define NVREG_WAKEUPFLAGS_ACCEPT_LINKCHANGE 0x04
  275. #define NVREG_WAKEUPFLAGS_ENABLE 0x1111
  276. NvRegMgmtUnitGetVersion = 0x204,
  277. #define NVREG_MGMTUNITGETVERSION 0x01
  278. NvRegMgmtUnitVersion = 0x208,
  279. #define NVREG_MGMTUNITVERSION 0x08
  280. NvRegPowerCap = 0x268,
  281. #define NVREG_POWERCAP_D3SUPP (1<<30)
  282. #define NVREG_POWERCAP_D2SUPP (1<<26)
  283. #define NVREG_POWERCAP_D1SUPP (1<<25)
  284. NvRegPowerState = 0x26c,
  285. #define NVREG_POWERSTATE_POWEREDUP 0x8000
  286. #define NVREG_POWERSTATE_VALID 0x0100
  287. #define NVREG_POWERSTATE_MASK 0x0003
  288. #define NVREG_POWERSTATE_D0 0x0000
  289. #define NVREG_POWERSTATE_D1 0x0001
  290. #define NVREG_POWERSTATE_D2 0x0002
  291. #define NVREG_POWERSTATE_D3 0x0003
  292. NvRegMgmtUnitControl = 0x278,
  293. #define NVREG_MGMTUNITCONTROL_INUSE 0x20000
  294. NvRegTxCnt = 0x280,
  295. NvRegTxZeroReXmt = 0x284,
  296. NvRegTxOneReXmt = 0x288,
  297. NvRegTxManyReXmt = 0x28c,
  298. NvRegTxLateCol = 0x290,
  299. NvRegTxUnderflow = 0x294,
  300. NvRegTxLossCarrier = 0x298,
  301. NvRegTxExcessDef = 0x29c,
  302. NvRegTxRetryErr = 0x2a0,
  303. NvRegRxFrameErr = 0x2a4,
  304. NvRegRxExtraByte = 0x2a8,
  305. NvRegRxLateCol = 0x2ac,
  306. NvRegRxRunt = 0x2b0,
  307. NvRegRxFrameTooLong = 0x2b4,
  308. NvRegRxOverflow = 0x2b8,
  309. NvRegRxFCSErr = 0x2bc,
  310. NvRegRxFrameAlignErr = 0x2c0,
  311. NvRegRxLenErr = 0x2c4,
  312. NvRegRxUnicast = 0x2c8,
  313. NvRegRxMulticast = 0x2cc,
  314. NvRegRxBroadcast = 0x2d0,
  315. NvRegTxDef = 0x2d4,
  316. NvRegTxFrame = 0x2d8,
  317. NvRegRxCnt = 0x2dc,
  318. NvRegTxPause = 0x2e0,
  319. NvRegRxPause = 0x2e4,
  320. NvRegRxDropFrame = 0x2e8,
  321. NvRegVlanControl = 0x300,
  322. #define NVREG_VLANCONTROL_ENABLE 0x2000
  323. NvRegMSIXMap0 = 0x3e0,
  324. NvRegMSIXMap1 = 0x3e4,
  325. NvRegMSIXIrqStatus = 0x3f0,
  326. NvRegPowerState2 = 0x600,
  327. #define NVREG_POWERSTATE2_POWERUP_MASK 0x0F15
  328. #define NVREG_POWERSTATE2_POWERUP_REV_A3 0x0001
  329. #define NVREG_POWERSTATE2_PHY_RESET 0x0004
  330. #define NVREG_POWERSTATE2_GATE_CLOCKS 0x0F00
  331. };
  332. /* Big endian: should work, but is untested */
  333. struct ring_desc {
  334. __le32 buf;
  335. __le32 flaglen;
  336. };
  337. struct ring_desc_ex {
  338. __le32 bufhigh;
  339. __le32 buflow;
  340. __le32 txvlan;
  341. __le32 flaglen;
  342. };
  343. union ring_type {
  344. struct ring_desc *orig;
  345. struct ring_desc_ex *ex;
  346. };
  347. #define FLAG_MASK_V1 0xffff0000
  348. #define FLAG_MASK_V2 0xffffc000
  349. #define LEN_MASK_V1 (0xffffffff ^ FLAG_MASK_V1)
  350. #define LEN_MASK_V2 (0xffffffff ^ FLAG_MASK_V2)
  351. #define NV_TX_LASTPACKET (1<<16)
  352. #define NV_TX_RETRYERROR (1<<19)
  353. #define NV_TX_RETRYCOUNT_MASK (0xF<<20)
  354. #define NV_TX_FORCED_INTERRUPT (1<<24)
  355. #define NV_TX_DEFERRED (1<<26)
  356. #define NV_TX_CARRIERLOST (1<<27)
  357. #define NV_TX_LATECOLLISION (1<<28)
  358. #define NV_TX_UNDERFLOW (1<<29)
  359. #define NV_TX_ERROR (1<<30)
  360. #define NV_TX_VALID (1<<31)
  361. #define NV_TX2_LASTPACKET (1<<29)
  362. #define NV_TX2_RETRYERROR (1<<18)
  363. #define NV_TX2_RETRYCOUNT_MASK (0xF<<19)
  364. #define NV_TX2_FORCED_INTERRUPT (1<<30)
  365. #define NV_TX2_DEFERRED (1<<25)
  366. #define NV_TX2_CARRIERLOST (1<<26)
  367. #define NV_TX2_LATECOLLISION (1<<27)
  368. #define NV_TX2_UNDERFLOW (1<<28)
  369. /* error and valid are the same for both */
  370. #define NV_TX2_ERROR (1<<30)
  371. #define NV_TX2_VALID (1<<31)
  372. #define NV_TX2_TSO (1<<28)
  373. #define NV_TX2_TSO_SHIFT 14
  374. #define NV_TX2_TSO_MAX_SHIFT 14
  375. #define NV_TX2_TSO_MAX_SIZE (1<<NV_TX2_TSO_MAX_SHIFT)
  376. #define NV_TX2_CHECKSUM_L3 (1<<27)
  377. #define NV_TX2_CHECKSUM_L4 (1<<26)
  378. #define NV_TX3_VLAN_TAG_PRESENT (1<<18)
  379. #define NV_RX_DESCRIPTORVALID (1<<16)
  380. #define NV_RX_MISSEDFRAME (1<<17)
  381. #define NV_RX_SUBTRACT1 (1<<18)
  382. #define NV_RX_ERROR1 (1<<23)
  383. #define NV_RX_ERROR2 (1<<24)
  384. #define NV_RX_ERROR3 (1<<25)
  385. #define NV_RX_ERROR4 (1<<26)
  386. #define NV_RX_CRCERR (1<<27)
  387. #define NV_RX_OVERFLOW (1<<28)
  388. #define NV_RX_FRAMINGERR (1<<29)
  389. #define NV_RX_ERROR (1<<30)
  390. #define NV_RX_AVAIL (1<<31)
  391. #define NV_RX_ERROR_MASK (NV_RX_ERROR1|NV_RX_ERROR2|NV_RX_ERROR3|NV_RX_ERROR4|NV_RX_CRCERR|NV_RX_OVERFLOW|NV_RX_FRAMINGERR)
  392. #define NV_RX2_CHECKSUMMASK (0x1C000000)
  393. #define NV_RX2_CHECKSUM_IP (0x10000000)
  394. #define NV_RX2_CHECKSUM_IP_TCP (0x14000000)
  395. #define NV_RX2_CHECKSUM_IP_UDP (0x18000000)
  396. #define NV_RX2_DESCRIPTORVALID (1<<29)
  397. #define NV_RX2_SUBTRACT1 (1<<25)
  398. #define NV_RX2_ERROR1 (1<<18)
  399. #define NV_RX2_ERROR2 (1<<19)
  400. #define NV_RX2_ERROR3 (1<<20)
  401. #define NV_RX2_ERROR4 (1<<21)
  402. #define NV_RX2_CRCERR (1<<22)
  403. #define NV_RX2_OVERFLOW (1<<23)
  404. #define NV_RX2_FRAMINGERR (1<<24)
  405. /* error and avail are the same for both */
  406. #define NV_RX2_ERROR (1<<30)
  407. #define NV_RX2_AVAIL (1<<31)
  408. #define NV_RX2_ERROR_MASK (NV_RX2_ERROR1|NV_RX2_ERROR2|NV_RX2_ERROR3|NV_RX2_ERROR4|NV_RX2_CRCERR|NV_RX2_OVERFLOW|NV_RX2_FRAMINGERR)
  409. #define NV_RX3_VLAN_TAG_PRESENT (1<<16)
  410. #define NV_RX3_VLAN_TAG_MASK (0x0000FFFF)
  411. /* Miscellaneous hardware related defines: */
  412. #define NV_PCI_REGSZ_VER1 0x270
  413. #define NV_PCI_REGSZ_VER2 0x2d4
  414. #define NV_PCI_REGSZ_VER3 0x604
  415. #define NV_PCI_REGSZ_MAX 0x604
  416. /* various timeout delays: all in usec */
  417. #define NV_TXRX_RESET_DELAY 4
  418. #define NV_TXSTOP_DELAY1 10
  419. #define NV_TXSTOP_DELAY1MAX 500000
  420. #define NV_TXSTOP_DELAY2 100
  421. #define NV_RXSTOP_DELAY1 10
  422. #define NV_RXSTOP_DELAY1MAX 500000
  423. #define NV_RXSTOP_DELAY2 100
  424. #define NV_SETUP5_DELAY 5
  425. #define NV_SETUP5_DELAYMAX 50000
  426. #define NV_POWERUP_DELAY 5
  427. #define NV_POWERUP_DELAYMAX 5000
  428. #define NV_MIIBUSY_DELAY 50
  429. #define NV_MIIPHY_DELAY 10
  430. #define NV_MIIPHY_DELAYMAX 10000
  431. #define NV_MAC_RESET_DELAY 64
  432. #define NV_WAKEUPPATTERNS 5
  433. #define NV_WAKEUPMASKENTRIES 4
  434. /* General driver defaults */
  435. #define NV_WATCHDOG_TIMEO (5*HZ)
  436. #define RX_RING_DEFAULT 512
  437. #define TX_RING_DEFAULT 256
  438. #define RX_RING_MIN 128
  439. #define TX_RING_MIN 64
  440. #define RING_MAX_DESC_VER_1 1024
  441. #define RING_MAX_DESC_VER_2_3 16384
  442. /* rx/tx mac addr + type + vlan + align + slack*/
  443. #define NV_RX_HEADERS (64)
  444. /* even more slack. */
  445. #define NV_RX_ALLOC_PAD (64)
  446. /* maximum mtu size */
  447. #define NV_PKTLIMIT_1 ETH_DATA_LEN /* hard limit not known */
  448. #define NV_PKTLIMIT_2 9100 /* Actual limit according to NVidia: 9202 */
  449. #define OOM_REFILL (1+HZ/20)
  450. #define POLL_WAIT (1+HZ/100)
  451. #define LINK_TIMEOUT (3*HZ)
  452. #define STATS_INTERVAL (10*HZ)
  453. /*
  454. * desc_ver values:
  455. * The nic supports three different descriptor types:
  456. * - DESC_VER_1: Original
  457. * - DESC_VER_2: support for jumbo frames.
  458. * - DESC_VER_3: 64-bit format.
  459. */
  460. #define DESC_VER_1 1
  461. #define DESC_VER_2 2
  462. #define DESC_VER_3 3
  463. /* PHY defines */
  464. #define PHY_OUI_MARVELL 0x5043
  465. #define PHY_OUI_CICADA 0x03f1
  466. #define PHY_OUI_VITESSE 0x01c1
  467. #define PHY_OUI_REALTEK 0x0732
  468. #define PHY_OUI_REALTEK2 0x0020
  469. #define PHYID1_OUI_MASK 0x03ff
  470. #define PHYID1_OUI_SHFT 6
  471. #define PHYID2_OUI_MASK 0xfc00
  472. #define PHYID2_OUI_SHFT 10
  473. #define PHYID2_MODEL_MASK 0x03f0
  474. #define PHY_MODEL_REALTEK_8211 0x0110
  475. #define PHY_REV_MASK 0x0001
  476. #define PHY_REV_REALTEK_8211B 0x0000
  477. #define PHY_REV_REALTEK_8211C 0x0001
  478. #define PHY_MODEL_REALTEK_8201 0x0200
  479. #define PHY_MODEL_MARVELL_E3016 0x0220
  480. #define PHY_MARVELL_E3016_INITMASK 0x0300
  481. #define PHY_CICADA_INIT1 0x0f000
  482. #define PHY_CICADA_INIT2 0x0e00
  483. #define PHY_CICADA_INIT3 0x01000
  484. #define PHY_CICADA_INIT4 0x0200
  485. #define PHY_CICADA_INIT5 0x0004
  486. #define PHY_CICADA_INIT6 0x02000
  487. #define PHY_VITESSE_INIT_REG1 0x1f
  488. #define PHY_VITESSE_INIT_REG2 0x10
  489. #define PHY_VITESSE_INIT_REG3 0x11
  490. #define PHY_VITESSE_INIT_REG4 0x12
  491. #define PHY_VITESSE_INIT_MSK1 0xc
  492. #define PHY_VITESSE_INIT_MSK2 0x0180
  493. #define PHY_VITESSE_INIT1 0x52b5
  494. #define PHY_VITESSE_INIT2 0xaf8a
  495. #define PHY_VITESSE_INIT3 0x8
  496. #define PHY_VITESSE_INIT4 0x8f8a
  497. #define PHY_VITESSE_INIT5 0xaf86
  498. #define PHY_VITESSE_INIT6 0x8f86
  499. #define PHY_VITESSE_INIT7 0xaf82
  500. #define PHY_VITESSE_INIT8 0x0100
  501. #define PHY_VITESSE_INIT9 0x8f82
  502. #define PHY_VITESSE_INIT10 0x0
  503. #define PHY_REALTEK_INIT_REG1 0x1f
  504. #define PHY_REALTEK_INIT_REG2 0x19
  505. #define PHY_REALTEK_INIT_REG3 0x13
  506. #define PHY_REALTEK_INIT_REG4 0x14
  507. #define PHY_REALTEK_INIT_REG5 0x18
  508. #define PHY_REALTEK_INIT_REG6 0x11
  509. #define PHY_REALTEK_INIT_REG7 0x01
  510. #define PHY_REALTEK_INIT1 0x0000
  511. #define PHY_REALTEK_INIT2 0x8e00
  512. #define PHY_REALTEK_INIT3 0x0001
  513. #define PHY_REALTEK_INIT4 0xad17
  514. #define PHY_REALTEK_INIT5 0xfb54
  515. #define PHY_REALTEK_INIT6 0xf5c7
  516. #define PHY_REALTEK_INIT7 0x1000
  517. #define PHY_REALTEK_INIT8 0x0003
  518. #define PHY_REALTEK_INIT9 0x0008
  519. #define PHY_REALTEK_INIT10 0x0005
  520. #define PHY_REALTEK_INIT11 0x0200
  521. #define PHY_REALTEK_INIT_MSK1 0x0003
  522. #define PHY_GIGABIT 0x0100
  523. #define PHY_TIMEOUT 0x1
  524. #define PHY_ERROR 0x2
  525. #define PHY_100 0x1
  526. #define PHY_1000 0x2
  527. #define PHY_HALF 0x100
  528. #define NV_PAUSEFRAME_RX_CAPABLE 0x0001
  529. #define NV_PAUSEFRAME_TX_CAPABLE 0x0002
  530. #define NV_PAUSEFRAME_RX_ENABLE 0x0004
  531. #define NV_PAUSEFRAME_TX_ENABLE 0x0008
  532. #define NV_PAUSEFRAME_RX_REQ 0x0010
  533. #define NV_PAUSEFRAME_TX_REQ 0x0020
  534. #define NV_PAUSEFRAME_AUTONEG 0x0040
  535. /* MSI/MSI-X defines */
  536. #define NV_MSI_X_MAX_VECTORS 8
  537. #define NV_MSI_X_VECTORS_MASK 0x000f
  538. #define NV_MSI_CAPABLE 0x0010
  539. #define NV_MSI_X_CAPABLE 0x0020
  540. #define NV_MSI_ENABLED 0x0040
  541. #define NV_MSI_X_ENABLED 0x0080
  542. #define NV_MSI_X_VECTOR_ALL 0x0
  543. #define NV_MSI_X_VECTOR_RX 0x0
  544. #define NV_MSI_X_VECTOR_TX 0x1
  545. #define NV_MSI_X_VECTOR_OTHER 0x2
  546. #define NV_MSI_PRIV_OFFSET 0x68
  547. #define NV_MSI_PRIV_VALUE 0xffffffff
  548. #define NV_RESTART_TX 0x1
  549. #define NV_RESTART_RX 0x2
  550. #define NV_TX_LIMIT_COUNT 16
  551. #define NV_DYNAMIC_THRESHOLD 4
  552. #define NV_DYNAMIC_MAX_QUIET_COUNT 2048
  553. /* statistics */
  554. struct nv_ethtool_str {
  555. char name[ETH_GSTRING_LEN];
  556. };
  557. static const struct nv_ethtool_str nv_estats_str[] = {
  558. { "tx_bytes" }, /* includes Ethernet FCS CRC */
  559. { "tx_zero_rexmt" },
  560. { "tx_one_rexmt" },
  561. { "tx_many_rexmt" },
  562. { "tx_late_collision" },
  563. { "tx_fifo_errors" },
  564. { "tx_carrier_errors" },
  565. { "tx_excess_deferral" },
  566. { "tx_retry_error" },
  567. { "rx_frame_error" },
  568. { "rx_extra_byte" },
  569. { "rx_late_collision" },
  570. { "rx_runt" },
  571. { "rx_frame_too_long" },
  572. { "rx_over_errors" },
  573. { "rx_crc_errors" },
  574. { "rx_frame_align_error" },
  575. { "rx_length_error" },
  576. { "rx_unicast" },
  577. { "rx_multicast" },
  578. { "rx_broadcast" },
  579. { "rx_packets" },
  580. { "rx_errors_total" },
  581. { "tx_errors_total" },
  582. /* version 2 stats */
  583. { "tx_deferral" },
  584. { "tx_packets" },
  585. { "rx_bytes" }, /* includes Ethernet FCS CRC */
  586. { "tx_pause" },
  587. { "rx_pause" },
  588. { "rx_drop_frame" },
  589. /* version 3 stats */
  590. { "tx_unicast" },
  591. { "tx_multicast" },
  592. { "tx_broadcast" }
  593. };
  594. struct nv_ethtool_stats {
  595. u64 tx_bytes; /* should be ifconfig->tx_bytes + 4*tx_packets */
  596. u64 tx_zero_rexmt;
  597. u64 tx_one_rexmt;
  598. u64 tx_many_rexmt;
  599. u64 tx_late_collision;
  600. u64 tx_fifo_errors;
  601. u64 tx_carrier_errors;
  602. u64 tx_excess_deferral;
  603. u64 tx_retry_error;
  604. u64 rx_frame_error;
  605. u64 rx_extra_byte;
  606. u64 rx_late_collision;
  607. u64 rx_runt;
  608. u64 rx_frame_too_long;
  609. u64 rx_over_errors;
  610. u64 rx_crc_errors;
  611. u64 rx_frame_align_error;
  612. u64 rx_length_error;
  613. u64 rx_unicast;
  614. u64 rx_multicast;
  615. u64 rx_broadcast;
  616. u64 rx_packets; /* should be ifconfig->rx_packets */
  617. u64 rx_errors_total;
  618. u64 tx_errors_total;
  619. /* version 2 stats */
  620. u64 tx_deferral;
  621. u64 tx_packets; /* should be ifconfig->tx_packets */
  622. u64 rx_bytes; /* should be ifconfig->rx_bytes + 4*rx_packets */
  623. u64 tx_pause;
  624. u64 rx_pause;
  625. u64 rx_drop_frame;
  626. /* version 3 stats */
  627. u64 tx_unicast;
  628. u64 tx_multicast;
  629. u64 tx_broadcast;
  630. };
  631. #define NV_DEV_STATISTICS_V3_COUNT (sizeof(struct nv_ethtool_stats)/sizeof(u64))
  632. #define NV_DEV_STATISTICS_V2_COUNT (NV_DEV_STATISTICS_V3_COUNT - 3)
  633. #define NV_DEV_STATISTICS_V1_COUNT (NV_DEV_STATISTICS_V2_COUNT - 6)
  634. /* diagnostics */
  635. #define NV_TEST_COUNT_BASE 3
  636. #define NV_TEST_COUNT_EXTENDED 4
  637. static const struct nv_ethtool_str nv_etests_str[] = {
  638. { "link (online/offline)" },
  639. { "register (offline) " },
  640. { "interrupt (offline) " },
  641. { "loopback (offline) " }
  642. };
  643. struct register_test {
  644. __u32 reg;
  645. __u32 mask;
  646. };
  647. static const struct register_test nv_registers_test[] = {
  648. { NvRegUnknownSetupReg6, 0x01 },
  649. { NvRegMisc1, 0x03c },
  650. { NvRegOffloadConfig, 0x03ff },
  651. { NvRegMulticastAddrA, 0xffffffff },
  652. { NvRegTxWatermark, 0x0ff },
  653. { NvRegWakeUpFlags, 0x07777 },
  654. { 0, 0 }
  655. };
  656. struct nv_skb_map {
  657. struct sk_buff *skb;
  658. dma_addr_t dma;
  659. unsigned int dma_len:31;
  660. unsigned int dma_single:1;
  661. struct ring_desc_ex *first_tx_desc;
  662. struct nv_skb_map *next_tx_ctx;
  663. };
  664. /*
  665. * SMP locking:
  666. * All hardware access under netdev_priv(dev)->lock, except the performance
  667. * critical parts:
  668. * - rx is (pseudo-) lockless: it relies on the single-threading provided
  669. * by the arch code for interrupts.
  670. * - tx setup is lockless: it relies on netif_tx_lock. Actual submission
  671. * needs netdev_priv(dev)->lock :-(
  672. * - set_multicast_list: preparation lockless, relies on netif_tx_lock.
  673. *
  674. * Hardware stats updates are protected by hwstats_lock:
  675. * - updated by nv_do_stats_poll (timer). This is meant to avoid
  676. * integer wraparound in the NIC stats registers, at low frequency
  677. * (0.1 Hz)
  678. * - updated by nv_get_ethtool_stats + nv_get_stats64
  679. *
  680. * Software stats are accessed only through 64b synchronization points
  681. * and are not subject to other synchronization techniques (single
  682. * update thread on the TX or RX paths).
  683. */
  684. /* in dev: base, irq */
  685. struct fe_priv {
  686. spinlock_t lock;
  687. struct net_device *dev;
  688. struct napi_struct napi;
  689. /* hardware stats are updated in syscall and timer */
  690. spinlock_t hwstats_lock;
  691. struct nv_ethtool_stats estats;
  692. int in_shutdown;
  693. u32 linkspeed;
  694. int duplex;
  695. int autoneg;
  696. int fixed_mode;
  697. int phyaddr;
  698. int wolenabled;
  699. unsigned int phy_oui;
  700. unsigned int phy_model;
  701. unsigned int phy_rev;
  702. u16 gigabit;
  703. int intr_test;
  704. int recover_error;
  705. int quiet_count;
  706. /* General data: RO fields */
  707. dma_addr_t ring_addr;
  708. struct pci_dev *pci_dev;
  709. u32 orig_mac[2];
  710. u32 events;
  711. u32 irqmask;
  712. u32 desc_ver;
  713. u32 txrxctl_bits;
  714. u32 vlanctl_bits;
  715. u32 driver_data;
  716. u32 device_id;
  717. u32 register_size;
  718. u32 mac_in_use;
  719. int mgmt_version;
  720. int mgmt_sema;
  721. void __iomem *base;
  722. /* rx specific fields.
  723. * Locking: Within irq hander or disable_irq+spin_lock(&np->lock);
  724. */
  725. union ring_type get_rx, put_rx, first_rx, last_rx;
  726. struct nv_skb_map *get_rx_ctx, *put_rx_ctx;
  727. struct nv_skb_map *first_rx_ctx, *last_rx_ctx;
  728. struct nv_skb_map *rx_skb;
  729. union ring_type rx_ring;
  730. unsigned int rx_buf_sz;
  731. unsigned int pkt_limit;
  732. struct timer_list oom_kick;
  733. struct timer_list nic_poll;
  734. struct timer_list stats_poll;
  735. u32 nic_poll_irq;
  736. int rx_ring_size;
  737. /* RX software stats */
  738. struct u64_stats_sync swstats_rx_syncp;
  739. u64 stat_rx_packets;
  740. u64 stat_rx_bytes; /* not always available in HW */
  741. u64 stat_rx_missed_errors;
  742. u64 stat_rx_dropped;
  743. /* media detection workaround.
  744. * Locking: Within irq hander or disable_irq+spin_lock(&np->lock);
  745. */
  746. int need_linktimer;
  747. unsigned long link_timeout;
  748. /*
  749. * tx specific fields.
  750. */
  751. union ring_type get_tx, put_tx, first_tx, last_tx;
  752. struct nv_skb_map *get_tx_ctx, *put_tx_ctx;
  753. struct nv_skb_map *first_tx_ctx, *last_tx_ctx;
  754. struct nv_skb_map *tx_skb;
  755. union ring_type tx_ring;
  756. u32 tx_flags;
  757. int tx_ring_size;
  758. int tx_limit;
  759. u32 tx_pkts_in_progress;
  760. struct nv_skb_map *tx_change_owner;
  761. struct nv_skb_map *tx_end_flip;
  762. int tx_stop;
  763. /* TX software stats */
  764. struct u64_stats_sync swstats_tx_syncp;
  765. u64 stat_tx_packets; /* not always available in HW */
  766. u64 stat_tx_bytes;
  767. u64 stat_tx_dropped;
  768. /* msi/msi-x fields */
  769. u32 msi_flags;
  770. struct msix_entry msi_x_entry[NV_MSI_X_MAX_VECTORS];
  771. /* flow control */
  772. u32 pause_flags;
  773. /* power saved state */
  774. u32 saved_config_space[NV_PCI_REGSZ_MAX/4];
  775. /* for different msi-x irq type */
  776. char name_rx[IFNAMSIZ + 3]; /* -rx */
  777. char name_tx[IFNAMSIZ + 3]; /* -tx */
  778. char name_other[IFNAMSIZ + 6]; /* -other */
  779. };
  780. /*
  781. * Maximum number of loops until we assume that a bit in the irq mask
  782. * is stuck. Overridable with module param.
  783. */
  784. static int max_interrupt_work = 4;
  785. /*
  786. * Optimization can be either throuput mode or cpu mode
  787. *
  788. * Throughput Mode: Every tx and rx packet will generate an interrupt.
  789. * CPU Mode: Interrupts are controlled by a timer.
  790. */
  791. enum {
  792. NV_OPTIMIZATION_MODE_THROUGHPUT,
  793. NV_OPTIMIZATION_MODE_CPU,
  794. NV_OPTIMIZATION_MODE_DYNAMIC
  795. };
  796. static int optimization_mode = NV_OPTIMIZATION_MODE_DYNAMIC;
  797. /*
  798. * Poll interval for timer irq
  799. *
  800. * This interval determines how frequent an interrupt is generated.
  801. * The is value is determined by [(time_in_micro_secs * 100) / (2^10)]
  802. * Min = 0, and Max = 65535
  803. */
  804. static int poll_interval = -1;
  805. /*
  806. * MSI interrupts
  807. */
  808. enum {
  809. NV_MSI_INT_DISABLED,
  810. NV_MSI_INT_ENABLED
  811. };
  812. static int msi = NV_MSI_INT_ENABLED;
  813. /*
  814. * MSIX interrupts
  815. */
  816. enum {
  817. NV_MSIX_INT_DISABLED,
  818. NV_MSIX_INT_ENABLED
  819. };
  820. static int msix = NV_MSIX_INT_ENABLED;
  821. /*
  822. * DMA 64bit
  823. */
  824. enum {
  825. NV_DMA_64BIT_DISABLED,
  826. NV_DMA_64BIT_ENABLED
  827. };
  828. static int dma_64bit = NV_DMA_64BIT_ENABLED;
  829. /*
  830. * Debug output control for tx_timeout
  831. */
  832. static bool debug_tx_timeout = false;
  833. /*
  834. * Crossover Detection
  835. * Realtek 8201 phy + some OEM boards do not work properly.
  836. */
  837. enum {
  838. NV_CROSSOVER_DETECTION_DISABLED,
  839. NV_CROSSOVER_DETECTION_ENABLED
  840. };
  841. static int phy_cross = NV_CROSSOVER_DETECTION_DISABLED;
  842. /*
  843. * Power down phy when interface is down (persists through reboot;
  844. * older Linux and other OSes may not power it up again)
  845. */
  846. static int phy_power_down;
  847. static inline struct fe_priv *get_nvpriv(struct net_device *dev)
  848. {
  849. return netdev_priv(dev);
  850. }
  851. static inline u8 __iomem *get_hwbase(struct net_device *dev)
  852. {
  853. return ((struct fe_priv *)netdev_priv(dev))->base;
  854. }
  855. static inline void pci_push(u8 __iomem *base)
  856. {
  857. /* force out pending posted writes */
  858. readl(base);
  859. }
  860. static inline u32 nv_descr_getlength(struct ring_desc *prd, u32 v)
  861. {
  862. return le32_to_cpu(prd->flaglen)
  863. & ((v == DESC_VER_1) ? LEN_MASK_V1 : LEN_MASK_V2);
  864. }
  865. static inline u32 nv_descr_getlength_ex(struct ring_desc_ex *prd, u32 v)
  866. {
  867. return le32_to_cpu(prd->flaglen) & LEN_MASK_V2;
  868. }
  869. static bool nv_optimized(struct fe_priv *np)
  870. {
  871. if (np->desc_ver == DESC_VER_1 || np->desc_ver == DESC_VER_2)
  872. return false;
  873. return true;
  874. }
  875. static int reg_delay(struct net_device *dev, int offset, u32 mask, u32 target,
  876. int delay, int delaymax)
  877. {
  878. u8 __iomem *base = get_hwbase(dev);
  879. pci_push(base);
  880. do {
  881. udelay(delay);
  882. delaymax -= delay;
  883. if (delaymax < 0)
  884. return 1;
  885. } while ((readl(base + offset) & mask) != target);
  886. return 0;
  887. }
  888. #define NV_SETUP_RX_RING 0x01
  889. #define NV_SETUP_TX_RING 0x02
  890. static inline u32 dma_low(dma_addr_t addr)
  891. {
  892. return addr;
  893. }
  894. static inline u32 dma_high(dma_addr_t addr)
  895. {
  896. return addr>>31>>1; /* 0 if 32bit, shift down by 32 if 64bit */
  897. }
  898. static void setup_hw_rings(struct net_device *dev, int rxtx_flags)
  899. {
  900. struct fe_priv *np = get_nvpriv(dev);
  901. u8 __iomem *base = get_hwbase(dev);
  902. if (!nv_optimized(np)) {
  903. if (rxtx_flags & NV_SETUP_RX_RING)
  904. writel(dma_low(np->ring_addr), base + NvRegRxRingPhysAddr);
  905. if (rxtx_flags & NV_SETUP_TX_RING)
  906. writel(dma_low(np->ring_addr + np->rx_ring_size*sizeof(struct ring_desc)), base + NvRegTxRingPhysAddr);
  907. } else {
  908. if (rxtx_flags & NV_SETUP_RX_RING) {
  909. writel(dma_low(np->ring_addr), base + NvRegRxRingPhysAddr);
  910. writel(dma_high(np->ring_addr), base + NvRegRxRingPhysAddrHigh);
  911. }
  912. if (rxtx_flags & NV_SETUP_TX_RING) {
  913. writel(dma_low(np->ring_addr + np->rx_ring_size*sizeof(struct ring_desc_ex)), base + NvRegTxRingPhysAddr);
  914. writel(dma_high(np->ring_addr + np->rx_ring_size*sizeof(struct ring_desc_ex)), base + NvRegTxRingPhysAddrHigh);
  915. }
  916. }
  917. }
  918. static void free_rings(struct net_device *dev)
  919. {
  920. struct fe_priv *np = get_nvpriv(dev);
  921. if (!nv_optimized(np)) {
  922. if (np->rx_ring.orig)
  923. dma_free_coherent(&np->pci_dev->dev,
  924. sizeof(struct ring_desc) *
  925. (np->rx_ring_size +
  926. np->tx_ring_size),
  927. np->rx_ring.orig, np->ring_addr);
  928. } else {
  929. if (np->rx_ring.ex)
  930. dma_free_coherent(&np->pci_dev->dev,
  931. sizeof(struct ring_desc_ex) *
  932. (np->rx_ring_size +
  933. np->tx_ring_size),
  934. np->rx_ring.ex, np->ring_addr);
  935. }
  936. kfree(np->rx_skb);
  937. kfree(np->tx_skb);
  938. }
  939. static int using_multi_irqs(struct net_device *dev)
  940. {
  941. struct fe_priv *np = get_nvpriv(dev);
  942. if (!(np->msi_flags & NV_MSI_X_ENABLED) ||
  943. ((np->msi_flags & NV_MSI_X_ENABLED) &&
  944. ((np->msi_flags & NV_MSI_X_VECTORS_MASK) == 0x1)))
  945. return 0;
  946. else
  947. return 1;
  948. }
  949. static void nv_txrx_gate(struct net_device *dev, bool gate)
  950. {
  951. struct fe_priv *np = get_nvpriv(dev);
  952. u8 __iomem *base = get_hwbase(dev);
  953. u32 powerstate;
  954. if (!np->mac_in_use &&
  955. (np->driver_data & DEV_HAS_POWER_CNTRL)) {
  956. powerstate = readl(base + NvRegPowerState2);
  957. if (gate)
  958. powerstate |= NVREG_POWERSTATE2_GATE_CLOCKS;
  959. else
  960. powerstate &= ~NVREG_POWERSTATE2_GATE_CLOCKS;
  961. writel(powerstate, base + NvRegPowerState2);
  962. }
  963. }
  964. static void nv_enable_irq(struct net_device *dev)
  965. {
  966. struct fe_priv *np = get_nvpriv(dev);
  967. if (!using_multi_irqs(dev)) {
  968. if (np->msi_flags & NV_MSI_X_ENABLED)
  969. enable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_ALL].vector);
  970. else
  971. enable_irq(np->pci_dev->irq);
  972. } else {
  973. enable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_RX].vector);
  974. enable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_TX].vector);
  975. enable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_OTHER].vector);
  976. }
  977. }
  978. static void nv_disable_irq(struct net_device *dev)
  979. {
  980. struct fe_priv *np = get_nvpriv(dev);
  981. if (!using_multi_irqs(dev)) {
  982. if (np->msi_flags & NV_MSI_X_ENABLED)
  983. disable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_ALL].vector);
  984. else
  985. disable_irq(np->pci_dev->irq);
  986. } else {
  987. disable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_RX].vector);
  988. disable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_TX].vector);
  989. disable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_OTHER].vector);
  990. }
  991. }
  992. /* In MSIX mode, a write to irqmask behaves as XOR */
  993. static void nv_enable_hw_interrupts(struct net_device *dev, u32 mask)
  994. {
  995. u8 __iomem *base = get_hwbase(dev);
  996. writel(mask, base + NvRegIrqMask);
  997. }
  998. static void nv_disable_hw_interrupts(struct net_device *dev, u32 mask)
  999. {
  1000. struct fe_priv *np = get_nvpriv(dev);
  1001. u8 __iomem *base = get_hwbase(dev);
  1002. if (np->msi_flags & NV_MSI_X_ENABLED) {
  1003. writel(mask, base + NvRegIrqMask);
  1004. } else {
  1005. if (np->msi_flags & NV_MSI_ENABLED)
  1006. writel(0, base + NvRegMSIIrqMask);
  1007. writel(0, base + NvRegIrqMask);
  1008. }
  1009. }
  1010. static void nv_napi_enable(struct net_device *dev)
  1011. {
  1012. struct fe_priv *np = get_nvpriv(dev);
  1013. napi_enable(&np->napi);
  1014. }
  1015. static void nv_napi_disable(struct net_device *dev)
  1016. {
  1017. struct fe_priv *np = get_nvpriv(dev);
  1018. napi_disable(&np->napi);
  1019. }
  1020. #define MII_READ (-1)
  1021. /* mii_rw: read/write a register on the PHY.
  1022. *
  1023. * Caller must guarantee serialization
  1024. */
  1025. static int mii_rw(struct net_device *dev, int addr, int miireg, int value)
  1026. {
  1027. u8 __iomem *base = get_hwbase(dev);
  1028. u32 reg;
  1029. int retval;
  1030. writel(NVREG_MIISTAT_MASK_RW, base + NvRegMIIStatus);
  1031. reg = readl(base + NvRegMIIControl);
  1032. if (reg & NVREG_MIICTL_INUSE) {
  1033. writel(NVREG_MIICTL_INUSE, base + NvRegMIIControl);
  1034. udelay(NV_MIIBUSY_DELAY);
  1035. }
  1036. reg = (addr << NVREG_MIICTL_ADDRSHIFT) | miireg;
  1037. if (value != MII_READ) {
  1038. writel(value, base + NvRegMIIData);
  1039. reg |= NVREG_MIICTL_WRITE;
  1040. }
  1041. writel(reg, base + NvRegMIIControl);
  1042. if (reg_delay(dev, NvRegMIIControl, NVREG_MIICTL_INUSE, 0,
  1043. NV_MIIPHY_DELAY, NV_MIIPHY_DELAYMAX)) {
  1044. retval = -1;
  1045. } else if (value != MII_READ) {
  1046. /* it was a write operation - fewer failures are detectable */
  1047. retval = 0;
  1048. } else if (readl(base + NvRegMIIStatus) & NVREG_MIISTAT_ERROR) {
  1049. retval = -1;
  1050. } else {
  1051. retval = readl(base + NvRegMIIData);
  1052. }
  1053. return retval;
  1054. }
  1055. static int phy_reset(struct net_device *dev, u32 bmcr_setup)
  1056. {
  1057. struct fe_priv *np = netdev_priv(dev);
  1058. u32 miicontrol;
  1059. unsigned int tries = 0;
  1060. miicontrol = BMCR_RESET | bmcr_setup;
  1061. if (mii_rw(dev, np->phyaddr, MII_BMCR, miicontrol))
  1062. return -1;
  1063. /* wait for 500ms */
  1064. msleep(500);
  1065. /* must wait till reset is deasserted */
  1066. while (miicontrol & BMCR_RESET) {
  1067. usleep_range(10000, 20000);
  1068. miicontrol = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
  1069. /* FIXME: 100 tries seem excessive */
  1070. if (tries++ > 100)
  1071. return -1;
  1072. }
  1073. return 0;
  1074. }
  1075. static int init_realtek_8211b(struct net_device *dev, struct fe_priv *np)
  1076. {
  1077. static const struct {
  1078. int reg;
  1079. int init;
  1080. } ri[] = {
  1081. { PHY_REALTEK_INIT_REG1, PHY_REALTEK_INIT1 },
  1082. { PHY_REALTEK_INIT_REG2, PHY_REALTEK_INIT2 },
  1083. { PHY_REALTEK_INIT_REG1, PHY_REALTEK_INIT3 },
  1084. { PHY_REALTEK_INIT_REG3, PHY_REALTEK_INIT4 },
  1085. { PHY_REALTEK_INIT_REG4, PHY_REALTEK_INIT5 },
  1086. { PHY_REALTEK_INIT_REG5, PHY_REALTEK_INIT6 },
  1087. { PHY_REALTEK_INIT_REG1, PHY_REALTEK_INIT1 },
  1088. };
  1089. int i;
  1090. for (i = 0; i < ARRAY_SIZE(ri); i++) {
  1091. if (mii_rw(dev, np->phyaddr, ri[i].reg, ri[i].init))
  1092. return PHY_ERROR;
  1093. }
  1094. return 0;
  1095. }
  1096. static int init_realtek_8211c(struct net_device *dev, struct fe_priv *np)
  1097. {
  1098. u32 reg;
  1099. u8 __iomem *base = get_hwbase(dev);
  1100. u32 powerstate = readl(base + NvRegPowerState2);
  1101. /* need to perform hw phy reset */
  1102. powerstate |= NVREG_POWERSTATE2_PHY_RESET;
  1103. writel(powerstate, base + NvRegPowerState2);
  1104. msleep(25);
  1105. powerstate &= ~NVREG_POWERSTATE2_PHY_RESET;
  1106. writel(powerstate, base + NvRegPowerState2);
  1107. msleep(25);
  1108. reg = mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG6, MII_READ);
  1109. reg |= PHY_REALTEK_INIT9;
  1110. if (mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG6, reg))
  1111. return PHY_ERROR;
  1112. if (mii_rw(dev, np->phyaddr,
  1113. PHY_REALTEK_INIT_REG1, PHY_REALTEK_INIT10))
  1114. return PHY_ERROR;
  1115. reg = mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG7, MII_READ);
  1116. if (!(reg & PHY_REALTEK_INIT11)) {
  1117. reg |= PHY_REALTEK_INIT11;
  1118. if (mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG7, reg))
  1119. return PHY_ERROR;
  1120. }
  1121. if (mii_rw(dev, np->phyaddr,
  1122. PHY_REALTEK_INIT_REG1, PHY_REALTEK_INIT1))
  1123. return PHY_ERROR;
  1124. return 0;
  1125. }
  1126. static int init_realtek_8201(struct net_device *dev, struct fe_priv *np)
  1127. {
  1128. u32 phy_reserved;
  1129. if (np->driver_data & DEV_NEED_PHY_INIT_FIX) {
  1130. phy_reserved = mii_rw(dev, np->phyaddr,
  1131. PHY_REALTEK_INIT_REG6, MII_READ);
  1132. phy_reserved |= PHY_REALTEK_INIT7;
  1133. if (mii_rw(dev, np->phyaddr,
  1134. PHY_REALTEK_INIT_REG6, phy_reserved))
  1135. return PHY_ERROR;
  1136. }
  1137. return 0;
  1138. }
  1139. static int init_realtek_8201_cross(struct net_device *dev, struct fe_priv *np)
  1140. {
  1141. u32 phy_reserved;
  1142. if (phy_cross == NV_CROSSOVER_DETECTION_DISABLED) {
  1143. if (mii_rw(dev, np->phyaddr,
  1144. PHY_REALTEK_INIT_REG1, PHY_REALTEK_INIT3))
  1145. return PHY_ERROR;
  1146. phy_reserved = mii_rw(dev, np->phyaddr,
  1147. PHY_REALTEK_INIT_REG2, MII_READ);
  1148. phy_reserved &= ~PHY_REALTEK_INIT_MSK1;
  1149. phy_reserved |= PHY_REALTEK_INIT3;
  1150. if (mii_rw(dev, np->phyaddr,
  1151. PHY_REALTEK_INIT_REG2, phy_reserved))
  1152. return PHY_ERROR;
  1153. if (mii_rw(dev, np->phyaddr,
  1154. PHY_REALTEK_INIT_REG1, PHY_REALTEK_INIT1))
  1155. return PHY_ERROR;
  1156. }
  1157. return 0;
  1158. }
  1159. static int init_cicada(struct net_device *dev, struct fe_priv *np,
  1160. u32 phyinterface)
  1161. {
  1162. u32 phy_reserved;
  1163. if (phyinterface & PHY_RGMII) {
  1164. phy_reserved = mii_rw(dev, np->phyaddr, MII_RESV1, MII_READ);
  1165. phy_reserved &= ~(PHY_CICADA_INIT1 | PHY_CICADA_INIT2);
  1166. phy_reserved |= (PHY_CICADA_INIT3 | PHY_CICADA_INIT4);
  1167. if (mii_rw(dev, np->phyaddr, MII_RESV1, phy_reserved))
  1168. return PHY_ERROR;
  1169. phy_reserved = mii_rw(dev, np->phyaddr, MII_NCONFIG, MII_READ);
  1170. phy_reserved |= PHY_CICADA_INIT5;
  1171. if (mii_rw(dev, np->phyaddr, MII_NCONFIG, phy_reserved))
  1172. return PHY_ERROR;
  1173. }
  1174. phy_reserved = mii_rw(dev, np->phyaddr, MII_SREVISION, MII_READ);
  1175. phy_reserved |= PHY_CICADA_INIT6;
  1176. if (mii_rw(dev, np->phyaddr, MII_SREVISION, phy_reserved))
  1177. return PHY_ERROR;
  1178. return 0;
  1179. }
  1180. static int init_vitesse(struct net_device *dev, struct fe_priv *np)
  1181. {
  1182. u32 phy_reserved;
  1183. if (mii_rw(dev, np->phyaddr,
  1184. PHY_VITESSE_INIT_REG1, PHY_VITESSE_INIT1))
  1185. return PHY_ERROR;
  1186. if (mii_rw(dev, np->phyaddr,
  1187. PHY_VITESSE_INIT_REG2, PHY_VITESSE_INIT2))
  1188. return PHY_ERROR;
  1189. phy_reserved = mii_rw(dev, np->phyaddr,
  1190. PHY_VITESSE_INIT_REG4, MII_READ);
  1191. if (mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG4, phy_reserved))
  1192. return PHY_ERROR;
  1193. phy_reserved = mii_rw(dev, np->phyaddr,
  1194. PHY_VITESSE_INIT_REG3, MII_READ);
  1195. phy_reserved &= ~PHY_VITESSE_INIT_MSK1;
  1196. phy_reserved |= PHY_VITESSE_INIT3;
  1197. if (mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG3, phy_reserved))
  1198. return PHY_ERROR;
  1199. if (mii_rw(dev, np->phyaddr,
  1200. PHY_VITESSE_INIT_REG2, PHY_VITESSE_INIT4))
  1201. return PHY_ERROR;
  1202. if (mii_rw(dev, np->phyaddr,
  1203. PHY_VITESSE_INIT_REG2, PHY_VITESSE_INIT5))
  1204. return PHY_ERROR;
  1205. phy_reserved = mii_rw(dev, np->phyaddr,
  1206. PHY_VITESSE_INIT_REG4, MII_READ);
  1207. phy_reserved &= ~PHY_VITESSE_INIT_MSK1;
  1208. phy_reserved |= PHY_VITESSE_INIT3;
  1209. if (mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG4, phy_reserved))
  1210. return PHY_ERROR;
  1211. phy_reserved = mii_rw(dev, np->phyaddr,
  1212. PHY_VITESSE_INIT_REG3, MII_READ);
  1213. if (mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG3, phy_reserved))
  1214. return PHY_ERROR;
  1215. if (mii_rw(dev, np->phyaddr,
  1216. PHY_VITESSE_INIT_REG2, PHY_VITESSE_INIT6))
  1217. return PHY_ERROR;
  1218. if (mii_rw(dev, np->phyaddr,
  1219. PHY_VITESSE_INIT_REG2, PHY_VITESSE_INIT7))
  1220. return PHY_ERROR;
  1221. phy_reserved = mii_rw(dev, np->phyaddr,
  1222. PHY_VITESSE_INIT_REG4, MII_READ);
  1223. if (mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG4, phy_reserved))
  1224. return PHY_ERROR;
  1225. phy_reserved = mii_rw(dev, np->phyaddr,
  1226. PHY_VITESSE_INIT_REG3, MII_READ);
  1227. phy_reserved &= ~PHY_VITESSE_INIT_MSK2;
  1228. phy_reserved |= PHY_VITESSE_INIT8;
  1229. if (mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG3, phy_reserved))
  1230. return PHY_ERROR;
  1231. if (mii_rw(dev, np->phyaddr,
  1232. PHY_VITESSE_INIT_REG2, PHY_VITESSE_INIT9))
  1233. return PHY_ERROR;
  1234. if (mii_rw(dev, np->phyaddr,
  1235. PHY_VITESSE_INIT_REG1, PHY_VITESSE_INIT10))
  1236. return PHY_ERROR;
  1237. return 0;
  1238. }
  1239. static int phy_init(struct net_device *dev)
  1240. {
  1241. struct fe_priv *np = get_nvpriv(dev);
  1242. u8 __iomem *base = get_hwbase(dev);
  1243. u32 phyinterface;
  1244. u32 mii_status, mii_control, mii_control_1000, reg;
  1245. /* phy errata for E3016 phy */
  1246. if (np->phy_model == PHY_MODEL_MARVELL_E3016) {
  1247. reg = mii_rw(dev, np->phyaddr, MII_NCONFIG, MII_READ);
  1248. reg &= ~PHY_MARVELL_E3016_INITMASK;
  1249. if (mii_rw(dev, np->phyaddr, MII_NCONFIG, reg)) {
  1250. netdev_info(dev, "%s: phy write to errata reg failed\n",
  1251. pci_name(np->pci_dev));
  1252. return PHY_ERROR;
  1253. }
  1254. }
  1255. if (np->phy_oui == PHY_OUI_REALTEK) {
  1256. if (np->phy_model == PHY_MODEL_REALTEK_8211 &&
  1257. np->phy_rev == PHY_REV_REALTEK_8211B) {
  1258. if (init_realtek_8211b(dev, np)) {
  1259. netdev_info(dev, "%s: phy init failed\n",
  1260. pci_name(np->pci_dev));
  1261. return PHY_ERROR;
  1262. }
  1263. } else if (np->phy_model == PHY_MODEL_REALTEK_8211 &&
  1264. np->phy_rev == PHY_REV_REALTEK_8211C) {
  1265. if (init_realtek_8211c(dev, np)) {
  1266. netdev_info(dev, "%s: phy init failed\n",
  1267. pci_name(np->pci_dev));
  1268. return PHY_ERROR;
  1269. }
  1270. } else if (np->phy_model == PHY_MODEL_REALTEK_8201) {
  1271. if (init_realtek_8201(dev, np)) {
  1272. netdev_info(dev, "%s: phy init failed\n",
  1273. pci_name(np->pci_dev));
  1274. return PHY_ERROR;
  1275. }
  1276. }
  1277. }
  1278. /* set advertise register */
  1279. reg = mii_rw(dev, np->phyaddr, MII_ADVERTISE, MII_READ);
  1280. reg |= (ADVERTISE_10HALF | ADVERTISE_10FULL |
  1281. ADVERTISE_100HALF | ADVERTISE_100FULL |
  1282. ADVERTISE_PAUSE_ASYM | ADVERTISE_PAUSE_CAP);
  1283. if (mii_rw(dev, np->phyaddr, MII_ADVERTISE, reg)) {
  1284. netdev_info(dev, "%s: phy write to advertise failed\n",
  1285. pci_name(np->pci_dev));
  1286. return PHY_ERROR;
  1287. }
  1288. /* get phy interface type */
  1289. phyinterface = readl(base + NvRegPhyInterface);
  1290. /* see if gigabit phy */
  1291. mii_status = mii_rw(dev, np->phyaddr, MII_BMSR, MII_READ);
  1292. if (mii_status & PHY_GIGABIT) {
  1293. np->gigabit = PHY_GIGABIT;
  1294. mii_control_1000 = mii_rw(dev, np->phyaddr,
  1295. MII_CTRL1000, MII_READ);
  1296. mii_control_1000 &= ~ADVERTISE_1000HALF;
  1297. if (phyinterface & PHY_RGMII)
  1298. mii_control_1000 |= ADVERTISE_1000FULL;
  1299. else
  1300. mii_control_1000 &= ~ADVERTISE_1000FULL;
  1301. if (mii_rw(dev, np->phyaddr, MII_CTRL1000, mii_control_1000)) {
  1302. netdev_info(dev, "%s: phy init failed\n",
  1303. pci_name(np->pci_dev));
  1304. return PHY_ERROR;
  1305. }
  1306. } else
  1307. np->gigabit = 0;
  1308. mii_control = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
  1309. mii_control |= BMCR_ANENABLE;
  1310. if (np->phy_oui == PHY_OUI_REALTEK &&
  1311. np->phy_model == PHY_MODEL_REALTEK_8211 &&
  1312. np->phy_rev == PHY_REV_REALTEK_8211C) {
  1313. /* start autoneg since we already performed hw reset above */
  1314. mii_control |= BMCR_ANRESTART;
  1315. if (mii_rw(dev, np->phyaddr, MII_BMCR, mii_control)) {
  1316. netdev_info(dev, "%s: phy init failed\n",
  1317. pci_name(np->pci_dev));
  1318. return PHY_ERROR;
  1319. }
  1320. } else {
  1321. /* reset the phy
  1322. * (certain phys need bmcr to be setup with reset)
  1323. */
  1324. if (phy_reset(dev, mii_control)) {
  1325. netdev_info(dev, "%s: phy reset failed\n",
  1326. pci_name(np->pci_dev));
  1327. return PHY_ERROR;
  1328. }
  1329. }
  1330. /* phy vendor specific configuration */
  1331. if (np->phy_oui == PHY_OUI_CICADA) {
  1332. if (init_cicada(dev, np, phyinterface)) {
  1333. netdev_info(dev, "%s: phy init failed\n",
  1334. pci_name(np->pci_dev));
  1335. return PHY_ERROR;
  1336. }
  1337. } else if (np->phy_oui == PHY_OUI_VITESSE) {
  1338. if (init_vitesse(dev, np)) {
  1339. netdev_info(dev, "%s: phy init failed\n",
  1340. pci_name(np->pci_dev));
  1341. return PHY_ERROR;
  1342. }
  1343. } else if (np->phy_oui == PHY_OUI_REALTEK) {
  1344. if (np->phy_model == PHY_MODEL_REALTEK_8211 &&
  1345. np->phy_rev == PHY_REV_REALTEK_8211B) {
  1346. /* reset could have cleared these out, set them back */
  1347. if (init_realtek_8211b(dev, np)) {
  1348. netdev_info(dev, "%s: phy init failed\n",
  1349. pci_name(np->pci_dev));
  1350. return PHY_ERROR;
  1351. }
  1352. } else if (np->phy_model == PHY_MODEL_REALTEK_8201) {
  1353. if (init_realtek_8201(dev, np) ||
  1354. init_realtek_8201_cross(dev, np)) {
  1355. netdev_info(dev, "%s: phy init failed\n",
  1356. pci_name(np->pci_dev));
  1357. return PHY_ERROR;
  1358. }
  1359. }
  1360. }
  1361. /* some phys clear out pause advertisement on reset, set it back */
  1362. mii_rw(dev, np->phyaddr, MII_ADVERTISE, reg);
  1363. /* restart auto negotiation, power down phy */
  1364. mii_control = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
  1365. mii_control |= (BMCR_ANRESTART | BMCR_ANENABLE);
  1366. if (phy_power_down)
  1367. mii_control |= BMCR_PDOWN;
  1368. if (mii_rw(dev, np->phyaddr, MII_BMCR, mii_control))
  1369. return PHY_ERROR;
  1370. return 0;
  1371. }
  1372. static void nv_start_rx(struct net_device *dev)
  1373. {
  1374. struct fe_priv *np = netdev_priv(dev);
  1375. u8 __iomem *base = get_hwbase(dev);
  1376. u32 rx_ctrl = readl(base + NvRegReceiverControl);
  1377. /* Already running? Stop it. */
  1378. if ((readl(base + NvRegReceiverControl) & NVREG_RCVCTL_START) && !np->mac_in_use) {
  1379. rx_ctrl &= ~NVREG_RCVCTL_START;
  1380. writel(rx_ctrl, base + NvRegReceiverControl);
  1381. pci_push(base);
  1382. }
  1383. writel(np->linkspeed, base + NvRegLinkSpeed);
  1384. pci_push(base);
  1385. rx_ctrl |= NVREG_RCVCTL_START;
  1386. if (np->mac_in_use)
  1387. rx_ctrl &= ~NVREG_RCVCTL_RX_PATH_EN;
  1388. writel(rx_ctrl, base + NvRegReceiverControl);
  1389. pci_push(base);
  1390. }
  1391. static void nv_stop_rx(struct net_device *dev)
  1392. {
  1393. struct fe_priv *np = netdev_priv(dev);
  1394. u8 __iomem *base = get_hwbase(dev);
  1395. u32 rx_ctrl = readl(base + NvRegReceiverControl);
  1396. if (!np->mac_in_use)
  1397. rx_ctrl &= ~NVREG_RCVCTL_START;
  1398. else
  1399. rx_ctrl |= NVREG_RCVCTL_RX_PATH_EN;
  1400. writel(rx_ctrl, base + NvRegReceiverControl);
  1401. if (reg_delay(dev, NvRegReceiverStatus, NVREG_RCVSTAT_BUSY, 0,
  1402. NV_RXSTOP_DELAY1, NV_RXSTOP_DELAY1MAX))
  1403. netdev_info(dev, "%s: ReceiverStatus remained busy\n",
  1404. __func__);
  1405. udelay(NV_RXSTOP_DELAY2);
  1406. if (!np->mac_in_use)
  1407. writel(0, base + NvRegLinkSpeed);
  1408. }
  1409. static void nv_start_tx(struct net_device *dev)
  1410. {
  1411. struct fe_priv *np = netdev_priv(dev);
  1412. u8 __iomem *base = get_hwbase(dev);
  1413. u32 tx_ctrl = readl(base + NvRegTransmitterControl);
  1414. tx_ctrl |= NVREG_XMITCTL_START;
  1415. if (np->mac_in_use)
  1416. tx_ctrl &= ~NVREG_XMITCTL_TX_PATH_EN;
  1417. writel(tx_ctrl, base + NvRegTransmitterControl);
  1418. pci_push(base);
  1419. }
  1420. static void nv_stop_tx(struct net_device *dev)
  1421. {
  1422. struct fe_priv *np = netdev_priv(dev);
  1423. u8 __iomem *base = get_hwbase(dev);
  1424. u32 tx_ctrl = readl(base + NvRegTransmitterControl);
  1425. if (!np->mac_in_use)
  1426. tx_ctrl &= ~NVREG_XMITCTL_START;
  1427. else
  1428. tx_ctrl |= NVREG_XMITCTL_TX_PATH_EN;
  1429. writel(tx_ctrl, base + NvRegTransmitterControl);
  1430. if (reg_delay(dev, NvRegTransmitterStatus, NVREG_XMITSTAT_BUSY, 0,
  1431. NV_TXSTOP_DELAY1, NV_TXSTOP_DELAY1MAX))
  1432. netdev_info(dev, "%s: TransmitterStatus remained busy\n",
  1433. __func__);
  1434. udelay(NV_TXSTOP_DELAY2);
  1435. if (!np->mac_in_use)
  1436. writel(readl(base + NvRegTransmitPoll) & NVREG_TRANSMITPOLL_MAC_ADDR_REV,
  1437. base + NvRegTransmitPoll);
  1438. }
  1439. static void nv_start_rxtx(struct net_device *dev)
  1440. {
  1441. nv_start_rx(dev);
  1442. nv_start_tx(dev);
  1443. }
  1444. static void nv_stop_rxtx(struct net_device *dev)
  1445. {
  1446. nv_stop_rx(dev);
  1447. nv_stop_tx(dev);
  1448. }
  1449. static void nv_txrx_reset(struct net_device *dev)
  1450. {
  1451. struct fe_priv *np = netdev_priv(dev);
  1452. u8 __iomem *base = get_hwbase(dev);
  1453. writel(NVREG_TXRXCTL_BIT2 | NVREG_TXRXCTL_RESET | np->txrxctl_bits, base + NvRegTxRxControl);
  1454. pci_push(base);
  1455. udelay(NV_TXRX_RESET_DELAY);
  1456. writel(NVREG_TXRXCTL_BIT2 | np->txrxctl_bits, base + NvRegTxRxControl);
  1457. pci_push(base);
  1458. }
  1459. static void nv_mac_reset(struct net_device *dev)
  1460. {
  1461. struct fe_priv *np = netdev_priv(dev);
  1462. u8 __iomem *base = get_hwbase(dev);
  1463. u32 temp1, temp2, temp3;
  1464. writel(NVREG_TXRXCTL_BIT2 | NVREG_TXRXCTL_RESET | np->txrxctl_bits, base + NvRegTxRxControl);
  1465. pci_push(base);
  1466. /* save registers since they will be cleared on reset */
  1467. temp1 = readl(base + NvRegMacAddrA);
  1468. temp2 = readl(base + NvRegMacAddrB);
  1469. temp3 = readl(base + NvRegTransmitPoll);
  1470. writel(NVREG_MAC_RESET_ASSERT, base + NvRegMacReset);
  1471. pci_push(base);
  1472. udelay(NV_MAC_RESET_DELAY);
  1473. writel(0, base + NvRegMacReset);
  1474. pci_push(base);
  1475. udelay(NV_MAC_RESET_DELAY);
  1476. /* restore saved registers */
  1477. writel(temp1, base + NvRegMacAddrA);
  1478. writel(temp2, base + NvRegMacAddrB);
  1479. writel(temp3, base + NvRegTransmitPoll);
  1480. writel(NVREG_TXRXCTL_BIT2 | np->txrxctl_bits, base + NvRegTxRxControl);
  1481. pci_push(base);
  1482. }
  1483. /* Caller must appropriately lock netdev_priv(dev)->hwstats_lock */
  1484. static void nv_update_stats(struct net_device *dev)
  1485. {
  1486. struct fe_priv *np = netdev_priv(dev);
  1487. u8 __iomem *base = get_hwbase(dev);
  1488. /* If it happens that this is run in top-half context, then
  1489. * replace the spin_lock of hwstats_lock with
  1490. * spin_lock_irqsave() in calling functions. */
  1491. WARN_ONCE(in_irq(), "forcedeth: estats spin_lock(_bh) from top-half");
  1492. assert_spin_locked(&np->hwstats_lock);
  1493. /* query hardware */
  1494. np->estats.tx_bytes += readl(base + NvRegTxCnt);
  1495. np->estats.tx_zero_rexmt += readl(base + NvRegTxZeroReXmt);
  1496. np->estats.tx_one_rexmt += readl(base + NvRegTxOneReXmt);
  1497. np->estats.tx_many_rexmt += readl(base + NvRegTxManyReXmt);
  1498. np->estats.tx_late_collision += readl(base + NvRegTxLateCol);
  1499. np->estats.tx_fifo_errors += readl(base + NvRegTxUnderflow);
  1500. np->estats.tx_carrier_errors += readl(base + NvRegTxLossCarrier);
  1501. np->estats.tx_excess_deferral += readl(base + NvRegTxExcessDef);
  1502. np->estats.tx_retry_error += readl(base + NvRegTxRetryErr);
  1503. np->estats.rx_frame_error += readl(base + NvRegRxFrameErr);
  1504. np->estats.rx_extra_byte += readl(base + NvRegRxExtraByte);
  1505. np->estats.rx_late_collision += readl(base + NvRegRxLateCol);
  1506. np->estats.rx_runt += readl(base + NvRegRxRunt);
  1507. np->estats.rx_frame_too_long += readl(base + NvRegRxFrameTooLong);
  1508. np->estats.rx_over_errors += readl(base + NvRegRxOverflow);
  1509. np->estats.rx_crc_errors += readl(base + NvRegRxFCSErr);
  1510. np->estats.rx_frame_align_error += readl(base + NvRegRxFrameAlignErr);
  1511. np->estats.rx_length_error += readl(base + NvRegRxLenErr);
  1512. np->estats.rx_unicast += readl(base + NvRegRxUnicast);
  1513. np->estats.rx_multicast += readl(base + NvRegRxMulticast);
  1514. np->estats.rx_broadcast += readl(base + NvRegRxBroadcast);
  1515. np->estats.rx_packets =
  1516. np->estats.rx_unicast +
  1517. np->estats.rx_multicast +
  1518. np->estats.rx_broadcast;
  1519. np->estats.rx_errors_total =
  1520. np->estats.rx_crc_errors +
  1521. np->estats.rx_over_errors +
  1522. np->estats.rx_frame_error +
  1523. (np->estats.rx_frame_align_error - np->estats.rx_extra_byte) +
  1524. np->estats.rx_late_collision +
  1525. np->estats.rx_runt +
  1526. np->estats.rx_frame_too_long;
  1527. np->estats.tx_errors_total =
  1528. np->estats.tx_late_collision +
  1529. np->estats.tx_fifo_errors +
  1530. np->estats.tx_carrier_errors +
  1531. np->estats.tx_excess_deferral +
  1532. np->estats.tx_retry_error;
  1533. if (np->driver_data & DEV_HAS_STATISTICS_V2) {
  1534. np->estats.tx_deferral += readl(base + NvRegTxDef);
  1535. np->estats.tx_packets += readl(base + NvRegTxFrame);
  1536. np->estats.rx_bytes += readl(base + NvRegRxCnt);
  1537. np->estats.tx_pause += readl(base + NvRegTxPause);
  1538. np->estats.rx_pause += readl(base + NvRegRxPause);
  1539. np->estats.rx_drop_frame += readl(base + NvRegRxDropFrame);
  1540. np->estats.rx_errors_total += np->estats.rx_drop_frame;
  1541. }
  1542. if (np->driver_data & DEV_HAS_STATISTICS_V3) {
  1543. np->estats.tx_unicast += readl(base + NvRegTxUnicast);
  1544. np->estats.tx_multicast += readl(base + NvRegTxMulticast);
  1545. np->estats.tx_broadcast += readl(base + NvRegTxBroadcast);
  1546. }
  1547. }
  1548. /*
  1549. * nv_get_stats64: dev->ndo_get_stats64 function
  1550. * Get latest stats value from the nic.
  1551. * Called with read_lock(&dev_base_lock) held for read -
  1552. * only synchronized against unregister_netdevice.
  1553. */
  1554. static void
  1555. nv_get_stats64(struct net_device *dev, struct rtnl_link_stats64 *storage)
  1556. __acquires(&netdev_priv(dev)->hwstats_lock)
  1557. __releases(&netdev_priv(dev)->hwstats_lock)
  1558. {
  1559. struct fe_priv *np = netdev_priv(dev);
  1560. unsigned int syncp_start;
  1561. /*
  1562. * Note: because HW stats are not always available and for
  1563. * consistency reasons, the following ifconfig stats are
  1564. * managed by software: rx_bytes, tx_bytes, rx_packets and
  1565. * tx_packets. The related hardware stats reported by ethtool
  1566. * should be equivalent to these ifconfig stats, with 4
  1567. * additional bytes per packet (Ethernet FCS CRC), except for
  1568. * tx_packets when TSO kicks in.
  1569. */
  1570. /* software stats */
  1571. do {
  1572. syncp_start = u64_stats_fetch_begin_irq(&np->swstats_rx_syncp);
  1573. storage->rx_packets = np->stat_rx_packets;
  1574. storage->rx_bytes = np->stat_rx_bytes;
  1575. storage->rx_dropped = np->stat_rx_dropped;
  1576. storage->rx_missed_errors = np->stat_rx_missed_errors;
  1577. } while (u64_stats_fetch_retry_irq(&np->swstats_rx_syncp, syncp_start));
  1578. do {
  1579. syncp_start = u64_stats_fetch_begin_irq(&np->swstats_tx_syncp);
  1580. storage->tx_packets = np->stat_tx_packets;
  1581. storage->tx_bytes = np->stat_tx_bytes;
  1582. storage->tx_dropped = np->stat_tx_dropped;
  1583. } while (u64_stats_fetch_retry_irq(&np->swstats_tx_syncp, syncp_start));
  1584. /* If the nic supports hw counters then retrieve latest values */
  1585. if (np->driver_data & DEV_HAS_STATISTICS_V123) {
  1586. spin_lock_bh(&np->hwstats_lock);
  1587. nv_update_stats(dev);
  1588. /* generic stats */
  1589. storage->rx_errors = np->estats.rx_errors_total;
  1590. storage->tx_errors = np->estats.tx_errors_total;
  1591. /* meaningful only when NIC supports stats v3 */
  1592. storage->multicast = np->estats.rx_multicast;
  1593. /* detailed rx_errors */
  1594. storage->rx_length_errors = np->estats.rx_length_error;
  1595. storage->rx_over_errors = np->estats.rx_over_errors;
  1596. storage->rx_crc_errors = np->estats.rx_crc_errors;
  1597. storage->rx_frame_errors = np->estats.rx_frame_align_error;
  1598. storage->rx_fifo_errors = np->estats.rx_drop_frame;
  1599. /* detailed tx_errors */
  1600. storage->tx_carrier_errors = np->estats.tx_carrier_errors;
  1601. storage->tx_fifo_errors = np->estats.tx_fifo_errors;
  1602. spin_unlock_bh(&np->hwstats_lock);
  1603. }
  1604. }
  1605. /*
  1606. * nv_alloc_rx: fill rx ring entries.
  1607. * Return 1 if the allocations for the skbs failed and the
  1608. * rx engine is without Available descriptors
  1609. */
  1610. static int nv_alloc_rx(struct net_device *dev)
  1611. {
  1612. struct fe_priv *np = netdev_priv(dev);
  1613. struct ring_desc *less_rx;
  1614. less_rx = np->get_rx.orig;
  1615. if (less_rx-- == np->first_rx.orig)
  1616. less_rx = np->last_rx.orig;
  1617. while (np->put_rx.orig != less_rx) {
  1618. struct sk_buff *skb = netdev_alloc_skb(dev, np->rx_buf_sz + NV_RX_ALLOC_PAD);
  1619. if (skb) {
  1620. np->put_rx_ctx->skb = skb;
  1621. np->put_rx_ctx->dma = dma_map_single(&np->pci_dev->dev,
  1622. skb->data,
  1623. skb_tailroom(skb),
  1624. DMA_FROM_DEVICE);
  1625. if (unlikely(dma_mapping_error(&np->pci_dev->dev,
  1626. np->put_rx_ctx->dma))) {
  1627. kfree_skb(skb);
  1628. goto packet_dropped;
  1629. }
  1630. np->put_rx_ctx->dma_len = skb_tailroom(skb);
  1631. np->put_rx.orig->buf = cpu_to_le32(np->put_rx_ctx->dma);
  1632. wmb();
  1633. np->put_rx.orig->flaglen = cpu_to_le32(np->rx_buf_sz | NV_RX_AVAIL);
  1634. if (unlikely(np->put_rx.orig++ == np->last_rx.orig))
  1635. np->put_rx.orig = np->first_rx.orig;
  1636. if (unlikely(np->put_rx_ctx++ == np->last_rx_ctx))
  1637. np->put_rx_ctx = np->first_rx_ctx;
  1638. } else {
  1639. packet_dropped:
  1640. u64_stats_update_begin(&np->swstats_rx_syncp);
  1641. np->stat_rx_dropped++;
  1642. u64_stats_update_end(&np->swstats_rx_syncp);
  1643. return 1;
  1644. }
  1645. }
  1646. return 0;
  1647. }
  1648. static int nv_alloc_rx_optimized(struct net_device *dev)
  1649. {
  1650. struct fe_priv *np = netdev_priv(dev);
  1651. struct ring_desc_ex *less_rx;
  1652. less_rx = np->get_rx.ex;
  1653. if (less_rx-- == np->first_rx.ex)
  1654. less_rx = np->last_rx.ex;
  1655. while (np->put_rx.ex != less_rx) {
  1656. struct sk_buff *skb = netdev_alloc_skb(dev, np->rx_buf_sz + NV_RX_ALLOC_PAD);
  1657. if (skb) {
  1658. np->put_rx_ctx->skb = skb;
  1659. np->put_rx_ctx->dma = dma_map_single(&np->pci_dev->dev,
  1660. skb->data,
  1661. skb_tailroom(skb),
  1662. DMA_FROM_DEVICE);
  1663. if (unlikely(dma_mapping_error(&np->pci_dev->dev,
  1664. np->put_rx_ctx->dma))) {
  1665. kfree_skb(skb);
  1666. goto packet_dropped;
  1667. }
  1668. np->put_rx_ctx->dma_len = skb_tailroom(skb);
  1669. np->put_rx.ex->bufhigh = cpu_to_le32(dma_high(np->put_rx_ctx->dma));
  1670. np->put_rx.ex->buflow = cpu_to_le32(dma_low(np->put_rx_ctx->dma));
  1671. wmb();
  1672. np->put_rx.ex->flaglen = cpu_to_le32(np->rx_buf_sz | NV_RX2_AVAIL);
  1673. if (unlikely(np->put_rx.ex++ == np->last_rx.ex))
  1674. np->put_rx.ex = np->first_rx.ex;
  1675. if (unlikely(np->put_rx_ctx++ == np->last_rx_ctx))
  1676. np->put_rx_ctx = np->first_rx_ctx;
  1677. } else {
  1678. packet_dropped:
  1679. u64_stats_update_begin(&np->swstats_rx_syncp);
  1680. np->stat_rx_dropped++;
  1681. u64_stats_update_end(&np->swstats_rx_syncp);
  1682. return 1;
  1683. }
  1684. }
  1685. return 0;
  1686. }
  1687. /* If rx bufs are exhausted called after 50ms to attempt to refresh */
  1688. static void nv_do_rx_refill(struct timer_list *t)
  1689. {
  1690. struct fe_priv *np = from_timer(np, t, oom_kick);
  1691. /* Just reschedule NAPI rx processing */
  1692. napi_schedule(&np->napi);
  1693. }
  1694. static void nv_init_rx(struct net_device *dev)
  1695. {
  1696. struct fe_priv *np = netdev_priv(dev);
  1697. int i;
  1698. np->get_rx = np->put_rx = np->first_rx = np->rx_ring;
  1699. if (!nv_optimized(np))
  1700. np->last_rx.orig = &np->rx_ring.orig[np->rx_ring_size-1];
  1701. else
  1702. np->last_rx.ex = &np->rx_ring.ex[np->rx_ring_size-1];
  1703. np->get_rx_ctx = np->put_rx_ctx = np->first_rx_ctx = np->rx_skb;
  1704. np->last_rx_ctx = &np->rx_skb[np->rx_ring_size-1];
  1705. for (i = 0; i < np->rx_ring_size; i++) {
  1706. if (!nv_optimized(np)) {
  1707. np->rx_ring.orig[i].flaglen = 0;
  1708. np->rx_ring.orig[i].buf = 0;
  1709. } else {
  1710. np->rx_ring.ex[i].flaglen = 0;
  1711. np->rx_ring.ex[i].txvlan = 0;
  1712. np->rx_ring.ex[i].bufhigh = 0;
  1713. np->rx_ring.ex[i].buflow = 0;
  1714. }
  1715. np->rx_skb[i].skb = NULL;
  1716. np->rx_skb[i].dma = 0;
  1717. }
  1718. }
  1719. static void nv_init_tx(struct net_device *dev)
  1720. {
  1721. struct fe_priv *np = netdev_priv(dev);
  1722. int i;
  1723. np->get_tx = np->put_tx = np->first_tx = np->tx_ring;
  1724. if (!nv_optimized(np))
  1725. np->last_tx.orig = &np->tx_ring.orig[np->tx_ring_size-1];
  1726. else
  1727. np->last_tx.ex = &np->tx_ring.ex[np->tx_ring_size-1];
  1728. np->get_tx_ctx = np->put_tx_ctx = np->first_tx_ctx = np->tx_skb;
  1729. np->last_tx_ctx = &np->tx_skb[np->tx_ring_size-1];
  1730. netdev_reset_queue(np->dev);
  1731. np->tx_pkts_in_progress = 0;
  1732. np->tx_change_owner = NULL;
  1733. np->tx_end_flip = NULL;
  1734. np->tx_stop = 0;
  1735. for (i = 0; i < np->tx_ring_size; i++) {
  1736. if (!nv_optimized(np)) {
  1737. np->tx_ring.orig[i].flaglen = 0;
  1738. np->tx_ring.orig[i].buf = 0;
  1739. } else {
  1740. np->tx_ring.ex[i].flaglen = 0;
  1741. np->tx_ring.ex[i].txvlan = 0;
  1742. np->tx_ring.ex[i].bufhigh = 0;
  1743. np->tx_ring.ex[i].buflow = 0;
  1744. }
  1745. np->tx_skb[i].skb = NULL;
  1746. np->tx_skb[i].dma = 0;
  1747. np->tx_skb[i].dma_len = 0;
  1748. np->tx_skb[i].dma_single = 0;
  1749. np->tx_skb[i].first_tx_desc = NULL;
  1750. np->tx_skb[i].next_tx_ctx = NULL;
  1751. }
  1752. }
  1753. static int nv_init_ring(struct net_device *dev)
  1754. {
  1755. struct fe_priv *np = netdev_priv(dev);
  1756. nv_init_tx(dev);
  1757. nv_init_rx(dev);
  1758. if (!nv_optimized(np))
  1759. return nv_alloc_rx(dev);
  1760. else
  1761. return nv_alloc_rx_optimized(dev);
  1762. }
  1763. static void nv_unmap_txskb(struct fe_priv *np, struct nv_skb_map *tx_skb)
  1764. {
  1765. if (tx_skb->dma) {
  1766. if (tx_skb->dma_single)
  1767. dma_unmap_single(&np->pci_dev->dev, tx_skb->dma,
  1768. tx_skb->dma_len,
  1769. DMA_TO_DEVICE);
  1770. else
  1771. dma_unmap_page(&np->pci_dev->dev, tx_skb->dma,
  1772. tx_skb->dma_len,
  1773. DMA_TO_DEVICE);
  1774. tx_skb->dma = 0;
  1775. }
  1776. }
  1777. static int nv_release_txskb(struct fe_priv *np, struct nv_skb_map *tx_skb)
  1778. {
  1779. nv_unmap_txskb(np, tx_skb);
  1780. if (tx_skb->skb) {
  1781. dev_kfree_skb_any(tx_skb->skb);
  1782. tx_skb->skb = NULL;
  1783. return 1;
  1784. }
  1785. return 0;
  1786. }
  1787. static void nv_drain_tx(struct net_device *dev)
  1788. {
  1789. struct fe_priv *np = netdev_priv(dev);
  1790. unsigned int i;
  1791. for (i = 0; i < np->tx_ring_size; i++) {
  1792. if (!nv_optimized(np)) {
  1793. np->tx_ring.orig[i].flaglen = 0;
  1794. np->tx_ring.orig[i].buf = 0;
  1795. } else {
  1796. np->tx_ring.ex[i].flaglen = 0;
  1797. np->tx_ring.ex[i].txvlan = 0;
  1798. np->tx_ring.ex[i].bufhigh = 0;
  1799. np->tx_ring.ex[i].buflow = 0;
  1800. }
  1801. if (nv_release_txskb(np, &np->tx_skb[i])) {
  1802. u64_stats_update_begin(&np->swstats_tx_syncp);
  1803. np->stat_tx_dropped++;
  1804. u64_stats_update_end(&np->swstats_tx_syncp);
  1805. }
  1806. np->tx_skb[i].dma = 0;
  1807. np->tx_skb[i].dma_len = 0;
  1808. np->tx_skb[i].dma_single = 0;
  1809. np->tx_skb[i].first_tx_desc = NULL;
  1810. np->tx_skb[i].next_tx_ctx = NULL;
  1811. }
  1812. np->tx_pkts_in_progress = 0;
  1813. np->tx_change_owner = NULL;
  1814. np->tx_end_flip = NULL;
  1815. }
  1816. static void nv_drain_rx(struct net_device *dev)
  1817. {
  1818. struct fe_priv *np = netdev_priv(dev);
  1819. int i;
  1820. for (i = 0; i < np->rx_ring_size; i++) {
  1821. if (!nv_optimized(np)) {
  1822. np->rx_ring.orig[i].flaglen = 0;
  1823. np->rx_ring.orig[i].buf = 0;
  1824. } else {
  1825. np->rx_ring.ex[i].flaglen = 0;
  1826. np->rx_ring.ex[i].txvlan = 0;
  1827. np->rx_ring.ex[i].bufhigh = 0;
  1828. np->rx_ring.ex[i].buflow = 0;
  1829. }
  1830. wmb();
  1831. if (np->rx_skb[i].skb) {
  1832. dma_unmap_single(&np->pci_dev->dev, np->rx_skb[i].dma,
  1833. (skb_end_pointer(np->rx_skb[i].skb) -
  1834. np->rx_skb[i].skb->data),
  1835. DMA_FROM_DEVICE);
  1836. dev_kfree_skb(np->rx_skb[i].skb);
  1837. np->rx_skb[i].skb = NULL;
  1838. }
  1839. }
  1840. }
  1841. static void nv_drain_rxtx(struct net_device *dev)
  1842. {
  1843. nv_drain_tx(dev);
  1844. nv_drain_rx(dev);
  1845. }
  1846. static inline u32 nv_get_empty_tx_slots(struct fe_priv *np)
  1847. {
  1848. return (u32)(np->tx_ring_size - ((np->tx_ring_size + (np->put_tx_ctx - np->get_tx_ctx)) % np->tx_ring_size));
  1849. }
  1850. static void nv_legacybackoff_reseed(struct net_device *dev)
  1851. {
  1852. u8 __iomem *base = get_hwbase(dev);
  1853. u32 reg;
  1854. u32 low;
  1855. int tx_status = 0;
  1856. reg = readl(base + NvRegSlotTime) & ~NVREG_SLOTTIME_MASK;
  1857. get_random_bytes(&low, sizeof(low));
  1858. reg |= low & NVREG_SLOTTIME_MASK;
  1859. /* Need to stop tx before change takes effect.
  1860. * Caller has already gained np->lock.
  1861. */
  1862. tx_status = readl(base + NvRegTransmitterControl) & NVREG_XMITCTL_START;
  1863. if (tx_status)
  1864. nv_stop_tx(dev);
  1865. nv_stop_rx(dev);
  1866. writel(reg, base + NvRegSlotTime);
  1867. if (tx_status)
  1868. nv_start_tx(dev);
  1869. nv_start_rx(dev);
  1870. }
  1871. /* Gear Backoff Seeds */
  1872. #define BACKOFF_SEEDSET_ROWS 8
  1873. #define BACKOFF_SEEDSET_LFSRS 15
  1874. /* Known Good seed sets */
  1875. static const u32 main_seedset[BACKOFF_SEEDSET_ROWS][BACKOFF_SEEDSET_LFSRS] = {
  1876. {145, 155, 165, 175, 185, 196, 235, 245, 255, 265, 275, 285, 660, 690, 874},
  1877. {245, 255, 265, 575, 385, 298, 335, 345, 355, 366, 375, 385, 761, 790, 974},
  1878. {145, 155, 165, 175, 185, 196, 235, 245, 255, 265, 275, 285, 660, 690, 874},
  1879. {245, 255, 265, 575, 385, 298, 335, 345, 355, 366, 375, 386, 761, 790, 974},
  1880. {266, 265, 276, 585, 397, 208, 345, 355, 365, 376, 385, 396, 771, 700, 984},
  1881. {266, 265, 276, 586, 397, 208, 346, 355, 365, 376, 285, 396, 771, 700, 984},
  1882. {366, 365, 376, 686, 497, 308, 447, 455, 466, 476, 485, 496, 871, 800, 84},
  1883. {466, 465, 476, 786, 597, 408, 547, 555, 566, 576, 585, 597, 971, 900, 184} };
  1884. static const u32 gear_seedset[BACKOFF_SEEDSET_ROWS][BACKOFF_SEEDSET_LFSRS] = {
  1885. {251, 262, 273, 324, 319, 508, 375, 364, 341, 371, 398, 193, 375, 30, 295},
  1886. {351, 375, 373, 469, 551, 639, 477, 464, 441, 472, 498, 293, 476, 130, 395},
  1887. {351, 375, 373, 469, 551, 639, 477, 464, 441, 472, 498, 293, 476, 130, 397},
  1888. {251, 262, 273, 324, 319, 508, 375, 364, 341, 371, 398, 193, 375, 30, 295},
  1889. {251, 262, 273, 324, 319, 508, 375, 364, 341, 371, 398, 193, 375, 30, 295},
  1890. {351, 375, 373, 469, 551, 639, 477, 464, 441, 472, 498, 293, 476, 130, 395},
  1891. {351, 375, 373, 469, 551, 639, 477, 464, 441, 472, 498, 293, 476, 130, 395},
  1892. {351, 375, 373, 469, 551, 639, 477, 464, 441, 472, 498, 293, 476, 130, 395} };
  1893. static void nv_gear_backoff_reseed(struct net_device *dev)
  1894. {
  1895. u8 __iomem *base = get_hwbase(dev);
  1896. u32 miniseed1, miniseed2, miniseed2_reversed, miniseed3, miniseed3_reversed;
  1897. u32 temp, seedset, combinedSeed;
  1898. int i;
  1899. /* Setup seed for free running LFSR */
  1900. /* We are going to read the time stamp counter 3 times
  1901. and swizzle bits around to increase randomness */
  1902. get_random_bytes(&miniseed1, sizeof(miniseed1));
  1903. miniseed1 &= 0x0fff;
  1904. if (miniseed1 == 0)
  1905. miniseed1 = 0xabc;
  1906. get_random_bytes(&miniseed2, sizeof(miniseed2));
  1907. miniseed2 &= 0x0fff;
  1908. if (miniseed2 == 0)
  1909. miniseed2 = 0xabc;
  1910. miniseed2_reversed =
  1911. ((miniseed2 & 0xF00) >> 8) |
  1912. (miniseed2 & 0x0F0) |
  1913. ((miniseed2 & 0x00F) << 8);
  1914. get_random_bytes(&miniseed3, sizeof(miniseed3));
  1915. miniseed3 &= 0x0fff;
  1916. if (miniseed3 == 0)
  1917. miniseed3 = 0xabc;
  1918. miniseed3_reversed =
  1919. ((miniseed3 & 0xF00) >> 8) |
  1920. (miniseed3 & 0x0F0) |
  1921. ((miniseed3 & 0x00F) << 8);
  1922. combinedSeed = ((miniseed1 ^ miniseed2_reversed) << 12) |
  1923. (miniseed2 ^ miniseed3_reversed);
  1924. /* Seeds can not be zero */
  1925. if ((combinedSeed & NVREG_BKOFFCTRL_SEED_MASK) == 0)
  1926. combinedSeed |= 0x08;
  1927. if ((combinedSeed & (NVREG_BKOFFCTRL_SEED_MASK << NVREG_BKOFFCTRL_GEAR)) == 0)
  1928. combinedSeed |= 0x8000;
  1929. /* No need to disable tx here */
  1930. temp = NVREG_BKOFFCTRL_DEFAULT | (0 << NVREG_BKOFFCTRL_SELECT);
  1931. temp |= combinedSeed & NVREG_BKOFFCTRL_SEED_MASK;
  1932. temp |= combinedSeed >> NVREG_BKOFFCTRL_GEAR;
  1933. writel(temp, base + NvRegBackOffControl);
  1934. /* Setup seeds for all gear LFSRs. */
  1935. get_random_bytes(&seedset, sizeof(seedset));
  1936. seedset = seedset % BACKOFF_SEEDSET_ROWS;
  1937. for (i = 1; i <= BACKOFF_SEEDSET_LFSRS; i++) {
  1938. temp = NVREG_BKOFFCTRL_DEFAULT | (i << NVREG_BKOFFCTRL_SELECT);
  1939. temp |= main_seedset[seedset][i-1] & 0x3ff;
  1940. temp |= ((gear_seedset[seedset][i-1] & 0x3ff) << NVREG_BKOFFCTRL_GEAR);
  1941. writel(temp, base + NvRegBackOffControl);
  1942. }
  1943. }
  1944. /*
  1945. * nv_start_xmit: dev->hard_start_xmit function
  1946. * Called with netif_tx_lock held.
  1947. */
  1948. static netdev_tx_t nv_start_xmit(struct sk_buff *skb, struct net_device *dev)
  1949. {
  1950. struct fe_priv *np = netdev_priv(dev);
  1951. u32 tx_flags = 0;
  1952. u32 tx_flags_extra = (np->desc_ver == DESC_VER_1 ? NV_TX_LASTPACKET : NV_TX2_LASTPACKET);
  1953. unsigned int fragments = skb_shinfo(skb)->nr_frags;
  1954. unsigned int i;
  1955. u32 offset = 0;
  1956. u32 bcnt;
  1957. u32 size = skb_headlen(skb);
  1958. u32 entries = (size >> NV_TX2_TSO_MAX_SHIFT) + ((size & (NV_TX2_TSO_MAX_SIZE-1)) ? 1 : 0);
  1959. u32 empty_slots;
  1960. struct ring_desc *put_tx;
  1961. struct ring_desc *start_tx;
  1962. struct ring_desc *prev_tx;
  1963. struct nv_skb_map *prev_tx_ctx;
  1964. struct nv_skb_map *tmp_tx_ctx = NULL, *start_tx_ctx = NULL;
  1965. unsigned long flags;
  1966. /* add fragments to entries count */
  1967. for (i = 0; i < fragments; i++) {
  1968. u32 frag_size = skb_frag_size(&skb_shinfo(skb)->frags[i]);
  1969. entries += (frag_size >> NV_TX2_TSO_MAX_SHIFT) +
  1970. ((frag_size & (NV_TX2_TSO_MAX_SIZE-1)) ? 1 : 0);
  1971. }
  1972. spin_lock_irqsave(&np->lock, flags);
  1973. empty_slots = nv_get_empty_tx_slots(np);
  1974. if (unlikely(empty_slots <= entries)) {
  1975. netif_stop_queue(dev);
  1976. np->tx_stop = 1;
  1977. spin_unlock_irqrestore(&np->lock, flags);
  1978. return NETDEV_TX_BUSY;
  1979. }
  1980. spin_unlock_irqrestore(&np->lock, flags);
  1981. start_tx = put_tx = np->put_tx.orig;
  1982. /* setup the header buffer */
  1983. do {
  1984. bcnt = (size > NV_TX2_TSO_MAX_SIZE) ? NV_TX2_TSO_MAX_SIZE : size;
  1985. np->put_tx_ctx->dma = dma_map_single(&np->pci_dev->dev,
  1986. skb->data + offset, bcnt,
  1987. DMA_TO_DEVICE);
  1988. if (unlikely(dma_mapping_error(&np->pci_dev->dev,
  1989. np->put_tx_ctx->dma))) {
  1990. /* on DMA mapping error - drop the packet */
  1991. dev_kfree_skb_any(skb);
  1992. u64_stats_update_begin(&np->swstats_tx_syncp);
  1993. np->stat_tx_dropped++;
  1994. u64_stats_update_end(&np->swstats_tx_syncp);
  1995. return NETDEV_TX_OK;
  1996. }
  1997. np->put_tx_ctx->dma_len = bcnt;
  1998. np->put_tx_ctx->dma_single = 1;
  1999. put_tx->buf = cpu_to_le32(np->put_tx_ctx->dma);
  2000. put_tx->flaglen = cpu_to_le32((bcnt-1) | tx_flags);
  2001. tx_flags = np->tx_flags;
  2002. offset += bcnt;
  2003. size -= bcnt;
  2004. if (unlikely(put_tx++ == np->last_tx.orig))
  2005. put_tx = np->first_tx.orig;
  2006. if (unlikely(np->put_tx_ctx++ == np->last_tx_ctx))
  2007. np->put_tx_ctx = np->first_tx_ctx;
  2008. } while (size);
  2009. /* setup the fragments */
  2010. for (i = 0; i < fragments; i++) {
  2011. const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  2012. u32 frag_size = skb_frag_size(frag);
  2013. offset = 0;
  2014. do {
  2015. if (!start_tx_ctx)
  2016. start_tx_ctx = tmp_tx_ctx = np->put_tx_ctx;
  2017. bcnt = (frag_size > NV_TX2_TSO_MAX_SIZE) ? NV_TX2_TSO_MAX_SIZE : frag_size;
  2018. np->put_tx_ctx->dma = skb_frag_dma_map(
  2019. &np->pci_dev->dev,
  2020. frag, offset,
  2021. bcnt,
  2022. DMA_TO_DEVICE);
  2023. if (unlikely(dma_mapping_error(&np->pci_dev->dev,
  2024. np->put_tx_ctx->dma))) {
  2025. /* Unwind the mapped fragments */
  2026. do {
  2027. nv_unmap_txskb(np, start_tx_ctx);
  2028. if (unlikely(tmp_tx_ctx++ == np->last_tx_ctx))
  2029. tmp_tx_ctx = np->first_tx_ctx;
  2030. } while (tmp_tx_ctx != np->put_tx_ctx);
  2031. dev_kfree_skb_any(skb);
  2032. np->put_tx_ctx = start_tx_ctx;
  2033. u64_stats_update_begin(&np->swstats_tx_syncp);
  2034. np->stat_tx_dropped++;
  2035. u64_stats_update_end(&np->swstats_tx_syncp);
  2036. return NETDEV_TX_OK;
  2037. }
  2038. np->put_tx_ctx->dma_len = bcnt;
  2039. np->put_tx_ctx->dma_single = 0;
  2040. put_tx->buf = cpu_to_le32(np->put_tx_ctx->dma);
  2041. put_tx->flaglen = cpu_to_le32((bcnt-1) | tx_flags);
  2042. offset += bcnt;
  2043. frag_size -= bcnt;
  2044. if (unlikely(put_tx++ == np->last_tx.orig))
  2045. put_tx = np->first_tx.orig;
  2046. if (unlikely(np->put_tx_ctx++ == np->last_tx_ctx))
  2047. np->put_tx_ctx = np->first_tx_ctx;
  2048. } while (frag_size);
  2049. }
  2050. if (unlikely(put_tx == np->first_tx.orig))
  2051. prev_tx = np->last_tx.orig;
  2052. else
  2053. prev_tx = put_tx - 1;
  2054. if (unlikely(np->put_tx_ctx == np->first_tx_ctx))
  2055. prev_tx_ctx = np->last_tx_ctx;
  2056. else
  2057. prev_tx_ctx = np->put_tx_ctx - 1;
  2058. /* set last fragment flag */
  2059. prev_tx->flaglen |= cpu_to_le32(tx_flags_extra);
  2060. /* save skb in this slot's context area */
  2061. prev_tx_ctx->skb = skb;
  2062. if (skb_is_gso(skb))
  2063. tx_flags_extra = NV_TX2_TSO | (skb_shinfo(skb)->gso_size << NV_TX2_TSO_SHIFT);
  2064. else
  2065. tx_flags_extra = skb->ip_summed == CHECKSUM_PARTIAL ?
  2066. NV_TX2_CHECKSUM_L3 | NV_TX2_CHECKSUM_L4 : 0;
  2067. spin_lock_irqsave(&np->lock, flags);
  2068. /* set tx flags */
  2069. start_tx->flaglen |= cpu_to_le32(tx_flags | tx_flags_extra);
  2070. netdev_sent_queue(np->dev, skb->len);
  2071. skb_tx_timestamp(skb);
  2072. np->put_tx.orig = put_tx;
  2073. spin_unlock_irqrestore(&np->lock, flags);
  2074. writel(NVREG_TXRXCTL_KICK|np->txrxctl_bits, get_hwbase(dev) + NvRegTxRxControl);
  2075. return NETDEV_TX_OK;
  2076. }
  2077. static netdev_tx_t nv_start_xmit_optimized(struct sk_buff *skb,
  2078. struct net_device *dev)
  2079. {
  2080. struct fe_priv *np = netdev_priv(dev);
  2081. u32 tx_flags = 0;
  2082. u32 tx_flags_extra;
  2083. unsigned int fragments = skb_shinfo(skb)->nr_frags;
  2084. unsigned int i;
  2085. u32 offset = 0;
  2086. u32 bcnt;
  2087. u32 size = skb_headlen(skb);
  2088. u32 entries = (size >> NV_TX2_TSO_MAX_SHIFT) + ((size & (NV_TX2_TSO_MAX_SIZE-1)) ? 1 : 0);
  2089. u32 empty_slots;
  2090. struct ring_desc_ex *put_tx;
  2091. struct ring_desc_ex *start_tx;
  2092. struct ring_desc_ex *prev_tx;
  2093. struct nv_skb_map *prev_tx_ctx;
  2094. struct nv_skb_map *start_tx_ctx = NULL;
  2095. struct nv_skb_map *tmp_tx_ctx = NULL;
  2096. unsigned long flags;
  2097. /* add fragments to entries count */
  2098. for (i = 0; i < fragments; i++) {
  2099. u32 frag_size = skb_frag_size(&skb_shinfo(skb)->frags[i]);
  2100. entries += (frag_size >> NV_TX2_TSO_MAX_SHIFT) +
  2101. ((frag_size & (NV_TX2_TSO_MAX_SIZE-1)) ? 1 : 0);
  2102. }
  2103. spin_lock_irqsave(&np->lock, flags);
  2104. empty_slots = nv_get_empty_tx_slots(np);
  2105. if (unlikely(empty_slots <= entries)) {
  2106. netif_stop_queue(dev);
  2107. np->tx_stop = 1;
  2108. spin_unlock_irqrestore(&np->lock, flags);
  2109. return NETDEV_TX_BUSY;
  2110. }
  2111. spin_unlock_irqrestore(&np->lock, flags);
  2112. start_tx = put_tx = np->put_tx.ex;
  2113. start_tx_ctx = np->put_tx_ctx;
  2114. /* setup the header buffer */
  2115. do {
  2116. bcnt = (size > NV_TX2_TSO_MAX_SIZE) ? NV_TX2_TSO_MAX_SIZE : size;
  2117. np->put_tx_ctx->dma = dma_map_single(&np->pci_dev->dev,
  2118. skb->data + offset, bcnt,
  2119. DMA_TO_DEVICE);
  2120. if (unlikely(dma_mapping_error(&np->pci_dev->dev,
  2121. np->put_tx_ctx->dma))) {
  2122. /* on DMA mapping error - drop the packet */
  2123. dev_kfree_skb_any(skb);
  2124. u64_stats_update_begin(&np->swstats_tx_syncp);
  2125. np->stat_tx_dropped++;
  2126. u64_stats_update_end(&np->swstats_tx_syncp);
  2127. return NETDEV_TX_OK;
  2128. }
  2129. np->put_tx_ctx->dma_len = bcnt;
  2130. np->put_tx_ctx->dma_single = 1;
  2131. put_tx->bufhigh = cpu_to_le32(dma_high(np->put_tx_ctx->dma));
  2132. put_tx->buflow = cpu_to_le32(dma_low(np->put_tx_ctx->dma));
  2133. put_tx->flaglen = cpu_to_le32((bcnt-1) | tx_flags);
  2134. tx_flags = NV_TX2_VALID;
  2135. offset += bcnt;
  2136. size -= bcnt;
  2137. if (unlikely(put_tx++ == np->last_tx.ex))
  2138. put_tx = np->first_tx.ex;
  2139. if (unlikely(np->put_tx_ctx++ == np->last_tx_ctx))
  2140. np->put_tx_ctx = np->first_tx_ctx;
  2141. } while (size);
  2142. /* setup the fragments */
  2143. for (i = 0; i < fragments; i++) {
  2144. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  2145. u32 frag_size = skb_frag_size(frag);
  2146. offset = 0;
  2147. do {
  2148. bcnt = (frag_size > NV_TX2_TSO_MAX_SIZE) ? NV_TX2_TSO_MAX_SIZE : frag_size;
  2149. if (!start_tx_ctx)
  2150. start_tx_ctx = tmp_tx_ctx = np->put_tx_ctx;
  2151. np->put_tx_ctx->dma = skb_frag_dma_map(
  2152. &np->pci_dev->dev,
  2153. frag, offset,
  2154. bcnt,
  2155. DMA_TO_DEVICE);
  2156. if (unlikely(dma_mapping_error(&np->pci_dev->dev,
  2157. np->put_tx_ctx->dma))) {
  2158. /* Unwind the mapped fragments */
  2159. do {
  2160. nv_unmap_txskb(np, start_tx_ctx);
  2161. if (unlikely(tmp_tx_ctx++ == np->last_tx_ctx))
  2162. tmp_tx_ctx = np->first_tx_ctx;
  2163. } while (tmp_tx_ctx != np->put_tx_ctx);
  2164. dev_kfree_skb_any(skb);
  2165. np->put_tx_ctx = start_tx_ctx;
  2166. u64_stats_update_begin(&np->swstats_tx_syncp);
  2167. np->stat_tx_dropped++;
  2168. u64_stats_update_end(&np->swstats_tx_syncp);
  2169. return NETDEV_TX_OK;
  2170. }
  2171. np->put_tx_ctx->dma_len = bcnt;
  2172. np->put_tx_ctx->dma_single = 0;
  2173. put_tx->bufhigh = cpu_to_le32(dma_high(np->put_tx_ctx->dma));
  2174. put_tx->buflow = cpu_to_le32(dma_low(np->put_tx_ctx->dma));
  2175. put_tx->flaglen = cpu_to_le32((bcnt-1) | tx_flags);
  2176. offset += bcnt;
  2177. frag_size -= bcnt;
  2178. if (unlikely(put_tx++ == np->last_tx.ex))
  2179. put_tx = np->first_tx.ex;
  2180. if (unlikely(np->put_tx_ctx++ == np->last_tx_ctx))
  2181. np->put_tx_ctx = np->first_tx_ctx;
  2182. } while (frag_size);
  2183. }
  2184. if (unlikely(put_tx == np->first_tx.ex))
  2185. prev_tx = np->last_tx.ex;
  2186. else
  2187. prev_tx = put_tx - 1;
  2188. if (unlikely(np->put_tx_ctx == np->first_tx_ctx))
  2189. prev_tx_ctx = np->last_tx_ctx;
  2190. else
  2191. prev_tx_ctx = np->put_tx_ctx - 1;
  2192. /* set last fragment flag */
  2193. prev_tx->flaglen |= cpu_to_le32(NV_TX2_LASTPACKET);
  2194. /* save skb in this slot's context area */
  2195. prev_tx_ctx->skb = skb;
  2196. if (skb_is_gso(skb))
  2197. tx_flags_extra = NV_TX2_TSO | (skb_shinfo(skb)->gso_size << NV_TX2_TSO_SHIFT);
  2198. else
  2199. tx_flags_extra = skb->ip_summed == CHECKSUM_PARTIAL ?
  2200. NV_TX2_CHECKSUM_L3 | NV_TX2_CHECKSUM_L4 : 0;
  2201. /* vlan tag */
  2202. if (skb_vlan_tag_present(skb))
  2203. start_tx->txvlan = cpu_to_le32(NV_TX3_VLAN_TAG_PRESENT |
  2204. skb_vlan_tag_get(skb));
  2205. else
  2206. start_tx->txvlan = 0;
  2207. spin_lock_irqsave(&np->lock, flags);
  2208. if (np->tx_limit) {
  2209. /* Limit the number of outstanding tx. Setup all fragments, but
  2210. * do not set the VALID bit on the first descriptor. Save a pointer
  2211. * to that descriptor and also for next skb_map element.
  2212. */
  2213. if (np->tx_pkts_in_progress == NV_TX_LIMIT_COUNT) {
  2214. if (!np->tx_change_owner)
  2215. np->tx_change_owner = start_tx_ctx;
  2216. /* remove VALID bit */
  2217. tx_flags &= ~NV_TX2_VALID;
  2218. start_tx_ctx->first_tx_desc = start_tx;
  2219. start_tx_ctx->next_tx_ctx = np->put_tx_ctx;
  2220. np->tx_end_flip = np->put_tx_ctx;
  2221. } else {
  2222. np->tx_pkts_in_progress++;
  2223. }
  2224. }
  2225. /* set tx flags */
  2226. start_tx->flaglen |= cpu_to_le32(tx_flags | tx_flags_extra);
  2227. netdev_sent_queue(np->dev, skb->len);
  2228. skb_tx_timestamp(skb);
  2229. np->put_tx.ex = put_tx;
  2230. spin_unlock_irqrestore(&np->lock, flags);
  2231. writel(NVREG_TXRXCTL_KICK|np->txrxctl_bits, get_hwbase(dev) + NvRegTxRxControl);
  2232. return NETDEV_TX_OK;
  2233. }
  2234. static inline void nv_tx_flip_ownership(struct net_device *dev)
  2235. {
  2236. struct fe_priv *np = netdev_priv(dev);
  2237. np->tx_pkts_in_progress--;
  2238. if (np->tx_change_owner) {
  2239. np->tx_change_owner->first_tx_desc->flaglen |=
  2240. cpu_to_le32(NV_TX2_VALID);
  2241. np->tx_pkts_in_progress++;
  2242. np->tx_change_owner = np->tx_change_owner->next_tx_ctx;
  2243. if (np->tx_change_owner == np->tx_end_flip)
  2244. np->tx_change_owner = NULL;
  2245. writel(NVREG_TXRXCTL_KICK|np->txrxctl_bits, get_hwbase(dev) + NvRegTxRxControl);
  2246. }
  2247. }
  2248. /*
  2249. * nv_tx_done: check for completed packets, release the skbs.
  2250. *
  2251. * Caller must own np->lock.
  2252. */
  2253. static int nv_tx_done(struct net_device *dev, int limit)
  2254. {
  2255. struct fe_priv *np = netdev_priv(dev);
  2256. u32 flags;
  2257. int tx_work = 0;
  2258. struct ring_desc *orig_get_tx = np->get_tx.orig;
  2259. unsigned int bytes_compl = 0;
  2260. while ((np->get_tx.orig != np->put_tx.orig) &&
  2261. !((flags = le32_to_cpu(np->get_tx.orig->flaglen)) & NV_TX_VALID) &&
  2262. (tx_work < limit)) {
  2263. nv_unmap_txskb(np, np->get_tx_ctx);
  2264. if (np->desc_ver == DESC_VER_1) {
  2265. if (flags & NV_TX_LASTPACKET) {
  2266. if (unlikely(flags & NV_TX_ERROR)) {
  2267. if ((flags & NV_TX_RETRYERROR)
  2268. && !(flags & NV_TX_RETRYCOUNT_MASK))
  2269. nv_legacybackoff_reseed(dev);
  2270. } else {
  2271. u64_stats_update_begin(&np->swstats_tx_syncp);
  2272. np->stat_tx_packets++;
  2273. np->stat_tx_bytes += np->get_tx_ctx->skb->len;
  2274. u64_stats_update_end(&np->swstats_tx_syncp);
  2275. }
  2276. bytes_compl += np->get_tx_ctx->skb->len;
  2277. dev_kfree_skb_any(np->get_tx_ctx->skb);
  2278. np->get_tx_ctx->skb = NULL;
  2279. tx_work++;
  2280. }
  2281. } else {
  2282. if (flags & NV_TX2_LASTPACKET) {
  2283. if (unlikely(flags & NV_TX2_ERROR)) {
  2284. if ((flags & NV_TX2_RETRYERROR)
  2285. && !(flags & NV_TX2_RETRYCOUNT_MASK))
  2286. nv_legacybackoff_reseed(dev);
  2287. } else {
  2288. u64_stats_update_begin(&np->swstats_tx_syncp);
  2289. np->stat_tx_packets++;
  2290. np->stat_tx_bytes += np->get_tx_ctx->skb->len;
  2291. u64_stats_update_end(&np->swstats_tx_syncp);
  2292. }
  2293. bytes_compl += np->get_tx_ctx->skb->len;
  2294. dev_kfree_skb_any(np->get_tx_ctx->skb);
  2295. np->get_tx_ctx->skb = NULL;
  2296. tx_work++;
  2297. }
  2298. }
  2299. if (unlikely(np->get_tx.orig++ == np->last_tx.orig))
  2300. np->get_tx.orig = np->first_tx.orig;
  2301. if (unlikely(np->get_tx_ctx++ == np->last_tx_ctx))
  2302. np->get_tx_ctx = np->first_tx_ctx;
  2303. }
  2304. netdev_completed_queue(np->dev, tx_work, bytes_compl);
  2305. if (unlikely((np->tx_stop == 1) && (np->get_tx.orig != orig_get_tx))) {
  2306. np->tx_stop = 0;
  2307. netif_wake_queue(dev);
  2308. }
  2309. return tx_work;
  2310. }
  2311. static int nv_tx_done_optimized(struct net_device *dev, int limit)
  2312. {
  2313. struct fe_priv *np = netdev_priv(dev);
  2314. u32 flags;
  2315. int tx_work = 0;
  2316. struct ring_desc_ex *orig_get_tx = np->get_tx.ex;
  2317. unsigned long bytes_cleaned = 0;
  2318. while ((np->get_tx.ex != np->put_tx.ex) &&
  2319. !((flags = le32_to_cpu(np->get_tx.ex->flaglen)) & NV_TX2_VALID) &&
  2320. (tx_work < limit)) {
  2321. nv_unmap_txskb(np, np->get_tx_ctx);
  2322. if (flags & NV_TX2_LASTPACKET) {
  2323. if (unlikely(flags & NV_TX2_ERROR)) {
  2324. if ((flags & NV_TX2_RETRYERROR)
  2325. && !(flags & NV_TX2_RETRYCOUNT_MASK)) {
  2326. if (np->driver_data & DEV_HAS_GEAR_MODE)
  2327. nv_gear_backoff_reseed(dev);
  2328. else
  2329. nv_legacybackoff_reseed(dev);
  2330. }
  2331. } else {
  2332. u64_stats_update_begin(&np->swstats_tx_syncp);
  2333. np->stat_tx_packets++;
  2334. np->stat_tx_bytes += np->get_tx_ctx->skb->len;
  2335. u64_stats_update_end(&np->swstats_tx_syncp);
  2336. }
  2337. bytes_cleaned += np->get_tx_ctx->skb->len;
  2338. dev_kfree_skb_any(np->get_tx_ctx->skb);
  2339. np->get_tx_ctx->skb = NULL;
  2340. tx_work++;
  2341. if (np->tx_limit)
  2342. nv_tx_flip_ownership(dev);
  2343. }
  2344. if (unlikely(np->get_tx.ex++ == np->last_tx.ex))
  2345. np->get_tx.ex = np->first_tx.ex;
  2346. if (unlikely(np->get_tx_ctx++ == np->last_tx_ctx))
  2347. np->get_tx_ctx = np->first_tx_ctx;
  2348. }
  2349. netdev_completed_queue(np->dev, tx_work, bytes_cleaned);
  2350. if (unlikely((np->tx_stop == 1) && (np->get_tx.ex != orig_get_tx))) {
  2351. np->tx_stop = 0;
  2352. netif_wake_queue(dev);
  2353. }
  2354. return tx_work;
  2355. }
  2356. /*
  2357. * nv_tx_timeout: dev->tx_timeout function
  2358. * Called with netif_tx_lock held.
  2359. */
  2360. static void nv_tx_timeout(struct net_device *dev)
  2361. {
  2362. struct fe_priv *np = netdev_priv(dev);
  2363. u8 __iomem *base = get_hwbase(dev);
  2364. u32 status;
  2365. union ring_type put_tx;
  2366. int saved_tx_limit;
  2367. if (np->msi_flags & NV_MSI_X_ENABLED)
  2368. status = readl(base + NvRegMSIXIrqStatus) & NVREG_IRQSTAT_MASK;
  2369. else
  2370. status = readl(base + NvRegIrqStatus) & NVREG_IRQSTAT_MASK;
  2371. netdev_warn(dev, "Got tx_timeout. irq status: %08x\n", status);
  2372. if (unlikely(debug_tx_timeout)) {
  2373. int i;
  2374. netdev_info(dev, "Ring at %lx\n", (unsigned long)np->ring_addr);
  2375. netdev_info(dev, "Dumping tx registers\n");
  2376. for (i = 0; i <= np->register_size; i += 32) {
  2377. netdev_info(dev,
  2378. "%3x: %08x %08x %08x %08x "
  2379. "%08x %08x %08x %08x\n",
  2380. i,
  2381. readl(base + i + 0), readl(base + i + 4),
  2382. readl(base + i + 8), readl(base + i + 12),
  2383. readl(base + i + 16), readl(base + i + 20),
  2384. readl(base + i + 24), readl(base + i + 28));
  2385. }
  2386. netdev_info(dev, "Dumping tx ring\n");
  2387. for (i = 0; i < np->tx_ring_size; i += 4) {
  2388. if (!nv_optimized(np)) {
  2389. netdev_info(dev,
  2390. "%03x: %08x %08x // %08x %08x "
  2391. "// %08x %08x // %08x %08x\n",
  2392. i,
  2393. le32_to_cpu(np->tx_ring.orig[i].buf),
  2394. le32_to_cpu(np->tx_ring.orig[i].flaglen),
  2395. le32_to_cpu(np->tx_ring.orig[i+1].buf),
  2396. le32_to_cpu(np->tx_ring.orig[i+1].flaglen),
  2397. le32_to_cpu(np->tx_ring.orig[i+2].buf),
  2398. le32_to_cpu(np->tx_ring.orig[i+2].flaglen),
  2399. le32_to_cpu(np->tx_ring.orig[i+3].buf),
  2400. le32_to_cpu(np->tx_ring.orig[i+3].flaglen));
  2401. } else {
  2402. netdev_info(dev,
  2403. "%03x: %08x %08x %08x "
  2404. "// %08x %08x %08x "
  2405. "// %08x %08x %08x "
  2406. "// %08x %08x %08x\n",
  2407. i,
  2408. le32_to_cpu(np->tx_ring.ex[i].bufhigh),
  2409. le32_to_cpu(np->tx_ring.ex[i].buflow),
  2410. le32_to_cpu(np->tx_ring.ex[i].flaglen),
  2411. le32_to_cpu(np->tx_ring.ex[i+1].bufhigh),
  2412. le32_to_cpu(np->tx_ring.ex[i+1].buflow),
  2413. le32_to_cpu(np->tx_ring.ex[i+1].flaglen),
  2414. le32_to_cpu(np->tx_ring.ex[i+2].bufhigh),
  2415. le32_to_cpu(np->tx_ring.ex[i+2].buflow),
  2416. le32_to_cpu(np->tx_ring.ex[i+2].flaglen),
  2417. le32_to_cpu(np->tx_ring.ex[i+3].bufhigh),
  2418. le32_to_cpu(np->tx_ring.ex[i+3].buflow),
  2419. le32_to_cpu(np->tx_ring.ex[i+3].flaglen));
  2420. }
  2421. }
  2422. }
  2423. spin_lock_irq(&np->lock);
  2424. /* 1) stop tx engine */
  2425. nv_stop_tx(dev);
  2426. /* 2) complete any outstanding tx and do not give HW any limited tx pkts */
  2427. saved_tx_limit = np->tx_limit;
  2428. np->tx_limit = 0; /* prevent giving HW any limited pkts */
  2429. np->tx_stop = 0; /* prevent waking tx queue */
  2430. if (!nv_optimized(np))
  2431. nv_tx_done(dev, np->tx_ring_size);
  2432. else
  2433. nv_tx_done_optimized(dev, np->tx_ring_size);
  2434. /* save current HW position */
  2435. if (np->tx_change_owner)
  2436. put_tx.ex = np->tx_change_owner->first_tx_desc;
  2437. else
  2438. put_tx = np->put_tx;
  2439. /* 3) clear all tx state */
  2440. nv_drain_tx(dev);
  2441. nv_init_tx(dev);
  2442. /* 4) restore state to current HW position */
  2443. np->get_tx = np->put_tx = put_tx;
  2444. np->tx_limit = saved_tx_limit;
  2445. /* 5) restart tx engine */
  2446. nv_start_tx(dev);
  2447. netif_wake_queue(dev);
  2448. spin_unlock_irq(&np->lock);
  2449. }
  2450. /*
  2451. * Called when the nic notices a mismatch between the actual data len on the
  2452. * wire and the len indicated in the 802 header
  2453. */
  2454. static int nv_getlen(struct net_device *dev, void *packet, int datalen)
  2455. {
  2456. int hdrlen; /* length of the 802 header */
  2457. int protolen; /* length as stored in the proto field */
  2458. /* 1) calculate len according to header */
  2459. if (((struct vlan_ethhdr *)packet)->h_vlan_proto == htons(ETH_P_8021Q)) {
  2460. protolen = ntohs(((struct vlan_ethhdr *)packet)->h_vlan_encapsulated_proto);
  2461. hdrlen = VLAN_HLEN;
  2462. } else {
  2463. protolen = ntohs(((struct ethhdr *)packet)->h_proto);
  2464. hdrlen = ETH_HLEN;
  2465. }
  2466. if (protolen > ETH_DATA_LEN)
  2467. return datalen; /* Value in proto field not a len, no checks possible */
  2468. protolen += hdrlen;
  2469. /* consistency checks: */
  2470. if (datalen > ETH_ZLEN) {
  2471. if (datalen >= protolen) {
  2472. /* more data on wire than in 802 header, trim of
  2473. * additional data.
  2474. */
  2475. return protolen;
  2476. } else {
  2477. /* less data on wire than mentioned in header.
  2478. * Discard the packet.
  2479. */
  2480. return -1;
  2481. }
  2482. } else {
  2483. /* short packet. Accept only if 802 values are also short */
  2484. if (protolen > ETH_ZLEN) {
  2485. return -1;
  2486. }
  2487. return datalen;
  2488. }
  2489. }
  2490. static int nv_rx_process(struct net_device *dev, int limit)
  2491. {
  2492. struct fe_priv *np = netdev_priv(dev);
  2493. u32 flags;
  2494. int rx_work = 0;
  2495. struct sk_buff *skb;
  2496. int len;
  2497. while ((np->get_rx.orig != np->put_rx.orig) &&
  2498. !((flags = le32_to_cpu(np->get_rx.orig->flaglen)) & NV_RX_AVAIL) &&
  2499. (rx_work < limit)) {
  2500. /*
  2501. * the packet is for us - immediately tear down the pci mapping.
  2502. * TODO: check if a prefetch of the first cacheline improves
  2503. * the performance.
  2504. */
  2505. dma_unmap_single(&np->pci_dev->dev, np->get_rx_ctx->dma,
  2506. np->get_rx_ctx->dma_len,
  2507. DMA_FROM_DEVICE);
  2508. skb = np->get_rx_ctx->skb;
  2509. np->get_rx_ctx->skb = NULL;
  2510. /* look at what we actually got: */
  2511. if (np->desc_ver == DESC_VER_1) {
  2512. if (likely(flags & NV_RX_DESCRIPTORVALID)) {
  2513. len = flags & LEN_MASK_V1;
  2514. if (unlikely(flags & NV_RX_ERROR)) {
  2515. if ((flags & NV_RX_ERROR_MASK) == NV_RX_ERROR4) {
  2516. len = nv_getlen(dev, skb->data, len);
  2517. if (len < 0) {
  2518. dev_kfree_skb(skb);
  2519. goto next_pkt;
  2520. }
  2521. }
  2522. /* framing errors are soft errors */
  2523. else if ((flags & NV_RX_ERROR_MASK) == NV_RX_FRAMINGERR) {
  2524. if (flags & NV_RX_SUBTRACT1)
  2525. len--;
  2526. }
  2527. /* the rest are hard errors */
  2528. else {
  2529. if (flags & NV_RX_MISSEDFRAME) {
  2530. u64_stats_update_begin(&np->swstats_rx_syncp);
  2531. np->stat_rx_missed_errors++;
  2532. u64_stats_update_end(&np->swstats_rx_syncp);
  2533. }
  2534. dev_kfree_skb(skb);
  2535. goto next_pkt;
  2536. }
  2537. }
  2538. } else {
  2539. dev_kfree_skb(skb);
  2540. goto next_pkt;
  2541. }
  2542. } else {
  2543. if (likely(flags & NV_RX2_DESCRIPTORVALID)) {
  2544. len = flags & LEN_MASK_V2;
  2545. if (unlikely(flags & NV_RX2_ERROR)) {
  2546. if ((flags & NV_RX2_ERROR_MASK) == NV_RX2_ERROR4) {
  2547. len = nv_getlen(dev, skb->data, len);
  2548. if (len < 0) {
  2549. dev_kfree_skb(skb);
  2550. goto next_pkt;
  2551. }
  2552. }
  2553. /* framing errors are soft errors */
  2554. else if ((flags & NV_RX2_ERROR_MASK) == NV_RX2_FRAMINGERR) {
  2555. if (flags & NV_RX2_SUBTRACT1)
  2556. len--;
  2557. }
  2558. /* the rest are hard errors */
  2559. else {
  2560. dev_kfree_skb(skb);
  2561. goto next_pkt;
  2562. }
  2563. }
  2564. if (((flags & NV_RX2_CHECKSUMMASK) == NV_RX2_CHECKSUM_IP_TCP) || /*ip and tcp */
  2565. ((flags & NV_RX2_CHECKSUMMASK) == NV_RX2_CHECKSUM_IP_UDP)) /*ip and udp */
  2566. skb->ip_summed = CHECKSUM_UNNECESSARY;
  2567. } else {
  2568. dev_kfree_skb(skb);
  2569. goto next_pkt;
  2570. }
  2571. }
  2572. /* got a valid packet - forward it to the network core */
  2573. skb_put(skb, len);
  2574. skb->protocol = eth_type_trans(skb, dev);
  2575. napi_gro_receive(&np->napi, skb);
  2576. u64_stats_update_begin(&np->swstats_rx_syncp);
  2577. np->stat_rx_packets++;
  2578. np->stat_rx_bytes += len;
  2579. u64_stats_update_end(&np->swstats_rx_syncp);
  2580. next_pkt:
  2581. if (unlikely(np->get_rx.orig++ == np->last_rx.orig))
  2582. np->get_rx.orig = np->first_rx.orig;
  2583. if (unlikely(np->get_rx_ctx++ == np->last_rx_ctx))
  2584. np->get_rx_ctx = np->first_rx_ctx;
  2585. rx_work++;
  2586. }
  2587. return rx_work;
  2588. }
  2589. static int nv_rx_process_optimized(struct net_device *dev, int limit)
  2590. {
  2591. struct fe_priv *np = netdev_priv(dev);
  2592. u32 flags;
  2593. u32 vlanflags = 0;
  2594. int rx_work = 0;
  2595. struct sk_buff *skb;
  2596. int len;
  2597. while ((np->get_rx.ex != np->put_rx.ex) &&
  2598. !((flags = le32_to_cpu(np->get_rx.ex->flaglen)) & NV_RX2_AVAIL) &&
  2599. (rx_work < limit)) {
  2600. /*
  2601. * the packet is for us - immediately tear down the pci mapping.
  2602. * TODO: check if a prefetch of the first cacheline improves
  2603. * the performance.
  2604. */
  2605. dma_unmap_single(&np->pci_dev->dev, np->get_rx_ctx->dma,
  2606. np->get_rx_ctx->dma_len,
  2607. DMA_FROM_DEVICE);
  2608. skb = np->get_rx_ctx->skb;
  2609. np->get_rx_ctx->skb = NULL;
  2610. /* look at what we actually got: */
  2611. if (likely(flags & NV_RX2_DESCRIPTORVALID)) {
  2612. len = flags & LEN_MASK_V2;
  2613. if (unlikely(flags & NV_RX2_ERROR)) {
  2614. if ((flags & NV_RX2_ERROR_MASK) == NV_RX2_ERROR4) {
  2615. len = nv_getlen(dev, skb->data, len);
  2616. if (len < 0) {
  2617. dev_kfree_skb(skb);
  2618. goto next_pkt;
  2619. }
  2620. }
  2621. /* framing errors are soft errors */
  2622. else if ((flags & NV_RX2_ERROR_MASK) == NV_RX2_FRAMINGERR) {
  2623. if (flags & NV_RX2_SUBTRACT1)
  2624. len--;
  2625. }
  2626. /* the rest are hard errors */
  2627. else {
  2628. dev_kfree_skb(skb);
  2629. goto next_pkt;
  2630. }
  2631. }
  2632. if (((flags & NV_RX2_CHECKSUMMASK) == NV_RX2_CHECKSUM_IP_TCP) || /*ip and tcp */
  2633. ((flags & NV_RX2_CHECKSUMMASK) == NV_RX2_CHECKSUM_IP_UDP)) /*ip and udp */
  2634. skb->ip_summed = CHECKSUM_UNNECESSARY;
  2635. /* got a valid packet - forward it to the network core */
  2636. skb_put(skb, len);
  2637. skb->protocol = eth_type_trans(skb, dev);
  2638. prefetch(skb->data);
  2639. vlanflags = le32_to_cpu(np->get_rx.ex->buflow);
  2640. /*
  2641. * There's need to check for NETIF_F_HW_VLAN_CTAG_RX
  2642. * here. Even if vlan rx accel is disabled,
  2643. * NV_RX3_VLAN_TAG_PRESENT is pseudo randomly set.
  2644. */
  2645. if (dev->features & NETIF_F_HW_VLAN_CTAG_RX &&
  2646. vlanflags & NV_RX3_VLAN_TAG_PRESENT) {
  2647. u16 vid = vlanflags & NV_RX3_VLAN_TAG_MASK;
  2648. __vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q), vid);
  2649. }
  2650. napi_gro_receive(&np->napi, skb);
  2651. u64_stats_update_begin(&np->swstats_rx_syncp);
  2652. np->stat_rx_packets++;
  2653. np->stat_rx_bytes += len;
  2654. u64_stats_update_end(&np->swstats_rx_syncp);
  2655. } else {
  2656. dev_kfree_skb(skb);
  2657. }
  2658. next_pkt:
  2659. if (unlikely(np->get_rx.ex++ == np->last_rx.ex))
  2660. np->get_rx.ex = np->first_rx.ex;
  2661. if (unlikely(np->get_rx_ctx++ == np->last_rx_ctx))
  2662. np->get_rx_ctx = np->first_rx_ctx;
  2663. rx_work++;
  2664. }
  2665. return rx_work;
  2666. }
  2667. static void set_bufsize(struct net_device *dev)
  2668. {
  2669. struct fe_priv *np = netdev_priv(dev);
  2670. if (dev->mtu <= ETH_DATA_LEN)
  2671. np->rx_buf_sz = ETH_DATA_LEN + NV_RX_HEADERS;
  2672. else
  2673. np->rx_buf_sz = dev->mtu + NV_RX_HEADERS;
  2674. }
  2675. /*
  2676. * nv_change_mtu: dev->change_mtu function
  2677. * Called with dev_base_lock held for read.
  2678. */
  2679. static int nv_change_mtu(struct net_device *dev, int new_mtu)
  2680. {
  2681. struct fe_priv *np = netdev_priv(dev);
  2682. int old_mtu;
  2683. old_mtu = dev->mtu;
  2684. dev->mtu = new_mtu;
  2685. /* return early if the buffer sizes will not change */
  2686. if (old_mtu <= ETH_DATA_LEN && new_mtu <= ETH_DATA_LEN)
  2687. return 0;
  2688. /* synchronized against open : rtnl_lock() held by caller */
  2689. if (netif_running(dev)) {
  2690. u8 __iomem *base = get_hwbase(dev);
  2691. /*
  2692. * It seems that the nic preloads valid ring entries into an
  2693. * internal buffer. The procedure for flushing everything is
  2694. * guessed, there is probably a simpler approach.
  2695. * Changing the MTU is a rare event, it shouldn't matter.
  2696. */
  2697. nv_disable_irq(dev);
  2698. nv_napi_disable(dev);
  2699. netif_tx_lock_bh(dev);
  2700. netif_addr_lock(dev);
  2701. spin_lock(&np->lock);
  2702. /* stop engines */
  2703. nv_stop_rxtx(dev);
  2704. nv_txrx_reset(dev);
  2705. /* drain rx queue */
  2706. nv_drain_rxtx(dev);
  2707. /* reinit driver view of the rx queue */
  2708. set_bufsize(dev);
  2709. if (nv_init_ring(dev)) {
  2710. if (!np->in_shutdown)
  2711. mod_timer(&np->oom_kick, jiffies + OOM_REFILL);
  2712. }
  2713. /* reinit nic view of the rx queue */
  2714. writel(np->rx_buf_sz, base + NvRegOffloadConfig);
  2715. setup_hw_rings(dev, NV_SETUP_RX_RING | NV_SETUP_TX_RING);
  2716. writel(((np->rx_ring_size-1) << NVREG_RINGSZ_RXSHIFT) + ((np->tx_ring_size-1) << NVREG_RINGSZ_TXSHIFT),
  2717. base + NvRegRingSizes);
  2718. pci_push(base);
  2719. writel(NVREG_TXRXCTL_KICK|np->txrxctl_bits, get_hwbase(dev) + NvRegTxRxControl);
  2720. pci_push(base);
  2721. /* restart rx engine */
  2722. nv_start_rxtx(dev);
  2723. spin_unlock(&np->lock);
  2724. netif_addr_unlock(dev);
  2725. netif_tx_unlock_bh(dev);
  2726. nv_napi_enable(dev);
  2727. nv_enable_irq(dev);
  2728. }
  2729. return 0;
  2730. }
  2731. static void nv_copy_mac_to_hw(struct net_device *dev)
  2732. {
  2733. u8 __iomem *base = get_hwbase(dev);
  2734. u32 mac[2];
  2735. mac[0] = (dev->dev_addr[0] << 0) + (dev->dev_addr[1] << 8) +
  2736. (dev->dev_addr[2] << 16) + (dev->dev_addr[3] << 24);
  2737. mac[1] = (dev->dev_addr[4] << 0) + (dev->dev_addr[5] << 8);
  2738. writel(mac[0], base + NvRegMacAddrA);
  2739. writel(mac[1], base + NvRegMacAddrB);
  2740. }
  2741. /*
  2742. * nv_set_mac_address: dev->set_mac_address function
  2743. * Called with rtnl_lock() held.
  2744. */
  2745. static int nv_set_mac_address(struct net_device *dev, void *addr)
  2746. {
  2747. struct fe_priv *np = netdev_priv(dev);
  2748. struct sockaddr *macaddr = (struct sockaddr *)addr;
  2749. if (!is_valid_ether_addr(macaddr->sa_data))
  2750. return -EADDRNOTAVAIL;
  2751. /* synchronized against open : rtnl_lock() held by caller */
  2752. memcpy(dev->dev_addr, macaddr->sa_data, ETH_ALEN);
  2753. if (netif_running(dev)) {
  2754. netif_tx_lock_bh(dev);
  2755. netif_addr_lock(dev);
  2756. spin_lock_irq(&np->lock);
  2757. /* stop rx engine */
  2758. nv_stop_rx(dev);
  2759. /* set mac address */
  2760. nv_copy_mac_to_hw(dev);
  2761. /* restart rx engine */
  2762. nv_start_rx(dev);
  2763. spin_unlock_irq(&np->lock);
  2764. netif_addr_unlock(dev);
  2765. netif_tx_unlock_bh(dev);
  2766. } else {
  2767. nv_copy_mac_to_hw(dev);
  2768. }
  2769. return 0;
  2770. }
  2771. /*
  2772. * nv_set_multicast: dev->set_multicast function
  2773. * Called with netif_tx_lock held.
  2774. */
  2775. static void nv_set_multicast(struct net_device *dev)
  2776. {
  2777. struct fe_priv *np = netdev_priv(dev);
  2778. u8 __iomem *base = get_hwbase(dev);
  2779. u32 addr[2];
  2780. u32 mask[2];
  2781. u32 pff = readl(base + NvRegPacketFilterFlags) & NVREG_PFF_PAUSE_RX;
  2782. memset(addr, 0, sizeof(addr));
  2783. memset(mask, 0, sizeof(mask));
  2784. if (dev->flags & IFF_PROMISC) {
  2785. pff |= NVREG_PFF_PROMISC;
  2786. } else {
  2787. pff |= NVREG_PFF_MYADDR;
  2788. if (dev->flags & IFF_ALLMULTI || !netdev_mc_empty(dev)) {
  2789. u32 alwaysOff[2];
  2790. u32 alwaysOn[2];
  2791. alwaysOn[0] = alwaysOn[1] = alwaysOff[0] = alwaysOff[1] = 0xffffffff;
  2792. if (dev->flags & IFF_ALLMULTI) {
  2793. alwaysOn[0] = alwaysOn[1] = alwaysOff[0] = alwaysOff[1] = 0;
  2794. } else {
  2795. struct netdev_hw_addr *ha;
  2796. netdev_for_each_mc_addr(ha, dev) {
  2797. unsigned char *hw_addr = ha->addr;
  2798. u32 a, b;
  2799. a = le32_to_cpu(*(__le32 *) hw_addr);
  2800. b = le16_to_cpu(*(__le16 *) (&hw_addr[4]));
  2801. alwaysOn[0] &= a;
  2802. alwaysOff[0] &= ~a;
  2803. alwaysOn[1] &= b;
  2804. alwaysOff[1] &= ~b;
  2805. }
  2806. }
  2807. addr[0] = alwaysOn[0];
  2808. addr[1] = alwaysOn[1];
  2809. mask[0] = alwaysOn[0] | alwaysOff[0];
  2810. mask[1] = alwaysOn[1] | alwaysOff[1];
  2811. } else {
  2812. mask[0] = NVREG_MCASTMASKA_NONE;
  2813. mask[1] = NVREG_MCASTMASKB_NONE;
  2814. }
  2815. }
  2816. addr[0] |= NVREG_MCASTADDRA_FORCE;
  2817. pff |= NVREG_PFF_ALWAYS;
  2818. spin_lock_irq(&np->lock);
  2819. nv_stop_rx(dev);
  2820. writel(addr[0], base + NvRegMulticastAddrA);
  2821. writel(addr[1], base + NvRegMulticastAddrB);
  2822. writel(mask[0], base + NvRegMulticastMaskA);
  2823. writel(mask[1], base + NvRegMulticastMaskB);
  2824. writel(pff, base + NvRegPacketFilterFlags);
  2825. nv_start_rx(dev);
  2826. spin_unlock_irq(&np->lock);
  2827. }
  2828. static void nv_update_pause(struct net_device *dev, u32 pause_flags)
  2829. {
  2830. struct fe_priv *np = netdev_priv(dev);
  2831. u8 __iomem *base = get_hwbase(dev);
  2832. np->pause_flags &= ~(NV_PAUSEFRAME_TX_ENABLE | NV_PAUSEFRAME_RX_ENABLE);
  2833. if (np->pause_flags & NV_PAUSEFRAME_RX_CAPABLE) {
  2834. u32 pff = readl(base + NvRegPacketFilterFlags) & ~NVREG_PFF_PAUSE_RX;
  2835. if (pause_flags & NV_PAUSEFRAME_RX_ENABLE) {
  2836. writel(pff|NVREG_PFF_PAUSE_RX, base + NvRegPacketFilterFlags);
  2837. np->pause_flags |= NV_PAUSEFRAME_RX_ENABLE;
  2838. } else {
  2839. writel(pff, base + NvRegPacketFilterFlags);
  2840. }
  2841. }
  2842. if (np->pause_flags & NV_PAUSEFRAME_TX_CAPABLE) {
  2843. u32 regmisc = readl(base + NvRegMisc1) & ~NVREG_MISC1_PAUSE_TX;
  2844. if (pause_flags & NV_PAUSEFRAME_TX_ENABLE) {
  2845. u32 pause_enable = NVREG_TX_PAUSEFRAME_ENABLE_V1;
  2846. if (np->driver_data & DEV_HAS_PAUSEFRAME_TX_V2)
  2847. pause_enable = NVREG_TX_PAUSEFRAME_ENABLE_V2;
  2848. if (np->driver_data & DEV_HAS_PAUSEFRAME_TX_V3) {
  2849. pause_enable = NVREG_TX_PAUSEFRAME_ENABLE_V3;
  2850. /* limit the number of tx pause frames to a default of 8 */
  2851. writel(readl(base + NvRegTxPauseFrameLimit)|NVREG_TX_PAUSEFRAMELIMIT_ENABLE, base + NvRegTxPauseFrameLimit);
  2852. }
  2853. writel(pause_enable, base + NvRegTxPauseFrame);
  2854. writel(regmisc|NVREG_MISC1_PAUSE_TX, base + NvRegMisc1);
  2855. np->pause_flags |= NV_PAUSEFRAME_TX_ENABLE;
  2856. } else {
  2857. writel(NVREG_TX_PAUSEFRAME_DISABLE, base + NvRegTxPauseFrame);
  2858. writel(regmisc, base + NvRegMisc1);
  2859. }
  2860. }
  2861. }
  2862. static void nv_force_linkspeed(struct net_device *dev, int speed, int duplex)
  2863. {
  2864. struct fe_priv *np = netdev_priv(dev);
  2865. u8 __iomem *base = get_hwbase(dev);
  2866. u32 phyreg, txreg;
  2867. int mii_status;
  2868. np->linkspeed = NVREG_LINKSPEED_FORCE|speed;
  2869. np->duplex = duplex;
  2870. /* see if gigabit phy */
  2871. mii_status = mii_rw(dev, np->phyaddr, MII_BMSR, MII_READ);
  2872. if (mii_status & PHY_GIGABIT) {
  2873. np->gigabit = PHY_GIGABIT;
  2874. phyreg = readl(base + NvRegSlotTime);
  2875. phyreg &= ~(0x3FF00);
  2876. if ((np->linkspeed & 0xFFF) == NVREG_LINKSPEED_10)
  2877. phyreg |= NVREG_SLOTTIME_10_100_FULL;
  2878. else if ((np->linkspeed & 0xFFF) == NVREG_LINKSPEED_100)
  2879. phyreg |= NVREG_SLOTTIME_10_100_FULL;
  2880. else if ((np->linkspeed & 0xFFF) == NVREG_LINKSPEED_1000)
  2881. phyreg |= NVREG_SLOTTIME_1000_FULL;
  2882. writel(phyreg, base + NvRegSlotTime);
  2883. }
  2884. phyreg = readl(base + NvRegPhyInterface);
  2885. phyreg &= ~(PHY_HALF|PHY_100|PHY_1000);
  2886. if (np->duplex == 0)
  2887. phyreg |= PHY_HALF;
  2888. if ((np->linkspeed & NVREG_LINKSPEED_MASK) == NVREG_LINKSPEED_100)
  2889. phyreg |= PHY_100;
  2890. else if ((np->linkspeed & NVREG_LINKSPEED_MASK) ==
  2891. NVREG_LINKSPEED_1000)
  2892. phyreg |= PHY_1000;
  2893. writel(phyreg, base + NvRegPhyInterface);
  2894. if (phyreg & PHY_RGMII) {
  2895. if ((np->linkspeed & NVREG_LINKSPEED_MASK) ==
  2896. NVREG_LINKSPEED_1000)
  2897. txreg = NVREG_TX_DEFERRAL_RGMII_1000;
  2898. else
  2899. txreg = NVREG_TX_DEFERRAL_RGMII_10_100;
  2900. } else {
  2901. txreg = NVREG_TX_DEFERRAL_DEFAULT;
  2902. }
  2903. writel(txreg, base + NvRegTxDeferral);
  2904. if (np->desc_ver == DESC_VER_1) {
  2905. txreg = NVREG_TX_WM_DESC1_DEFAULT;
  2906. } else {
  2907. if ((np->linkspeed & NVREG_LINKSPEED_MASK) ==
  2908. NVREG_LINKSPEED_1000)
  2909. txreg = NVREG_TX_WM_DESC2_3_1000;
  2910. else
  2911. txreg = NVREG_TX_WM_DESC2_3_DEFAULT;
  2912. }
  2913. writel(txreg, base + NvRegTxWatermark);
  2914. writel(NVREG_MISC1_FORCE | (np->duplex ? 0 : NVREG_MISC1_HD),
  2915. base + NvRegMisc1);
  2916. pci_push(base);
  2917. writel(np->linkspeed, base + NvRegLinkSpeed);
  2918. pci_push(base);
  2919. }
  2920. /**
  2921. * nv_update_linkspeed - Setup the MAC according to the link partner
  2922. * @dev: Network device to be configured
  2923. *
  2924. * The function queries the PHY and checks if there is a link partner.
  2925. * If yes, then it sets up the MAC accordingly. Otherwise, the MAC is
  2926. * set to 10 MBit HD.
  2927. *
  2928. * The function returns 0 if there is no link partner and 1 if there is
  2929. * a good link partner.
  2930. */
  2931. static int nv_update_linkspeed(struct net_device *dev)
  2932. {
  2933. struct fe_priv *np = netdev_priv(dev);
  2934. u8 __iomem *base = get_hwbase(dev);
  2935. int adv = 0;
  2936. int lpa = 0;
  2937. int adv_lpa, adv_pause, lpa_pause;
  2938. int newls = np->linkspeed;
  2939. int newdup = np->duplex;
  2940. int mii_status;
  2941. u32 bmcr;
  2942. int retval = 0;
  2943. u32 control_1000, status_1000, phyreg, pause_flags, txreg;
  2944. u32 txrxFlags = 0;
  2945. u32 phy_exp;
  2946. /* If device loopback is enabled, set carrier on and enable max link
  2947. * speed.
  2948. */
  2949. bmcr = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
  2950. if (bmcr & BMCR_LOOPBACK) {
  2951. if (netif_running(dev)) {
  2952. nv_force_linkspeed(dev, NVREG_LINKSPEED_1000, 1);
  2953. if (!netif_carrier_ok(dev))
  2954. netif_carrier_on(dev);
  2955. }
  2956. return 1;
  2957. }
  2958. /* BMSR_LSTATUS is latched, read it twice:
  2959. * we want the current value.
  2960. */
  2961. mii_rw(dev, np->phyaddr, MII_BMSR, MII_READ);
  2962. mii_status = mii_rw(dev, np->phyaddr, MII_BMSR, MII_READ);
  2963. if (!(mii_status & BMSR_LSTATUS)) {
  2964. newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
  2965. newdup = 0;
  2966. retval = 0;
  2967. goto set_speed;
  2968. }
  2969. if (np->autoneg == 0) {
  2970. if (np->fixed_mode & LPA_100FULL) {
  2971. newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_100;
  2972. newdup = 1;
  2973. } else if (np->fixed_mode & LPA_100HALF) {
  2974. newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_100;
  2975. newdup = 0;
  2976. } else if (np->fixed_mode & LPA_10FULL) {
  2977. newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
  2978. newdup = 1;
  2979. } else {
  2980. newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
  2981. newdup = 0;
  2982. }
  2983. retval = 1;
  2984. goto set_speed;
  2985. }
  2986. /* check auto negotiation is complete */
  2987. if (!(mii_status & BMSR_ANEGCOMPLETE)) {
  2988. /* still in autonegotiation - configure nic for 10 MBit HD and wait. */
  2989. newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
  2990. newdup = 0;
  2991. retval = 0;
  2992. goto set_speed;
  2993. }
  2994. adv = mii_rw(dev, np->phyaddr, MII_ADVERTISE, MII_READ);
  2995. lpa = mii_rw(dev, np->phyaddr, MII_LPA, MII_READ);
  2996. retval = 1;
  2997. if (np->gigabit == PHY_GIGABIT) {
  2998. control_1000 = mii_rw(dev, np->phyaddr, MII_CTRL1000, MII_READ);
  2999. status_1000 = mii_rw(dev, np->phyaddr, MII_STAT1000, MII_READ);
  3000. if ((control_1000 & ADVERTISE_1000FULL) &&
  3001. (status_1000 & LPA_1000FULL)) {
  3002. newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_1000;
  3003. newdup = 1;
  3004. goto set_speed;
  3005. }
  3006. }
  3007. /* FIXME: handle parallel detection properly */
  3008. adv_lpa = lpa & adv;
  3009. if (adv_lpa & LPA_100FULL) {
  3010. newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_100;
  3011. newdup = 1;
  3012. } else if (adv_lpa & LPA_100HALF) {
  3013. newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_100;
  3014. newdup = 0;
  3015. } else if (adv_lpa & LPA_10FULL) {
  3016. newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
  3017. newdup = 1;
  3018. } else if (adv_lpa & LPA_10HALF) {
  3019. newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
  3020. newdup = 0;
  3021. } else {
  3022. newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
  3023. newdup = 0;
  3024. }
  3025. set_speed:
  3026. if (np->duplex == newdup && np->linkspeed == newls)
  3027. return retval;
  3028. np->duplex = newdup;
  3029. np->linkspeed = newls;
  3030. /* The transmitter and receiver must be restarted for safe update */
  3031. if (readl(base + NvRegTransmitterControl) & NVREG_XMITCTL_START) {
  3032. txrxFlags |= NV_RESTART_TX;
  3033. nv_stop_tx(dev);
  3034. }
  3035. if (readl(base + NvRegReceiverControl) & NVREG_RCVCTL_START) {
  3036. txrxFlags |= NV_RESTART_RX;
  3037. nv_stop_rx(dev);
  3038. }
  3039. if (np->gigabit == PHY_GIGABIT) {
  3040. phyreg = readl(base + NvRegSlotTime);
  3041. phyreg &= ~(0x3FF00);
  3042. if (((np->linkspeed & 0xFFF) == NVREG_LINKSPEED_10) ||
  3043. ((np->linkspeed & 0xFFF) == NVREG_LINKSPEED_100))
  3044. phyreg |= NVREG_SLOTTIME_10_100_FULL;
  3045. else if ((np->linkspeed & 0xFFF) == NVREG_LINKSPEED_1000)
  3046. phyreg |= NVREG_SLOTTIME_1000_FULL;
  3047. writel(phyreg, base + NvRegSlotTime);
  3048. }
  3049. phyreg = readl(base + NvRegPhyInterface);
  3050. phyreg &= ~(PHY_HALF|PHY_100|PHY_1000);
  3051. if (np->duplex == 0)
  3052. phyreg |= PHY_HALF;
  3053. if ((np->linkspeed & NVREG_LINKSPEED_MASK) == NVREG_LINKSPEED_100)
  3054. phyreg |= PHY_100;
  3055. else if ((np->linkspeed & NVREG_LINKSPEED_MASK) == NVREG_LINKSPEED_1000)
  3056. phyreg |= PHY_1000;
  3057. writel(phyreg, base + NvRegPhyInterface);
  3058. phy_exp = mii_rw(dev, np->phyaddr, MII_EXPANSION, MII_READ) & EXPANSION_NWAY; /* autoneg capable */
  3059. if (phyreg & PHY_RGMII) {
  3060. if ((np->linkspeed & NVREG_LINKSPEED_MASK) == NVREG_LINKSPEED_1000) {
  3061. txreg = NVREG_TX_DEFERRAL_RGMII_1000;
  3062. } else {
  3063. if (!phy_exp && !np->duplex && (np->driver_data & DEV_HAS_COLLISION_FIX)) {
  3064. if ((np->linkspeed & NVREG_LINKSPEED_MASK) == NVREG_LINKSPEED_10)
  3065. txreg = NVREG_TX_DEFERRAL_RGMII_STRETCH_10;
  3066. else
  3067. txreg = NVREG_TX_DEFERRAL_RGMII_STRETCH_100;
  3068. } else {
  3069. txreg = NVREG_TX_DEFERRAL_RGMII_10_100;
  3070. }
  3071. }
  3072. } else {
  3073. if (!phy_exp && !np->duplex && (np->driver_data & DEV_HAS_COLLISION_FIX))
  3074. txreg = NVREG_TX_DEFERRAL_MII_STRETCH;
  3075. else
  3076. txreg = NVREG_TX_DEFERRAL_DEFAULT;
  3077. }
  3078. writel(txreg, base + NvRegTxDeferral);
  3079. if (np->desc_ver == DESC_VER_1) {
  3080. txreg = NVREG_TX_WM_DESC1_DEFAULT;
  3081. } else {
  3082. if ((np->linkspeed & NVREG_LINKSPEED_MASK) == NVREG_LINKSPEED_1000)
  3083. txreg = NVREG_TX_WM_DESC2_3_1000;
  3084. else
  3085. txreg = NVREG_TX_WM_DESC2_3_DEFAULT;
  3086. }
  3087. writel(txreg, base + NvRegTxWatermark);
  3088. writel(NVREG_MISC1_FORCE | (np->duplex ? 0 : NVREG_MISC1_HD),
  3089. base + NvRegMisc1);
  3090. pci_push(base);
  3091. writel(np->linkspeed, base + NvRegLinkSpeed);
  3092. pci_push(base);
  3093. pause_flags = 0;
  3094. /* setup pause frame */
  3095. if (netif_running(dev) && (np->duplex != 0)) {
  3096. if (np->autoneg && np->pause_flags & NV_PAUSEFRAME_AUTONEG) {
  3097. adv_pause = adv & (ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM);
  3098. lpa_pause = lpa & (LPA_PAUSE_CAP | LPA_PAUSE_ASYM);
  3099. switch (adv_pause) {
  3100. case ADVERTISE_PAUSE_CAP:
  3101. if (lpa_pause & LPA_PAUSE_CAP) {
  3102. pause_flags |= NV_PAUSEFRAME_RX_ENABLE;
  3103. if (np->pause_flags & NV_PAUSEFRAME_TX_REQ)
  3104. pause_flags |= NV_PAUSEFRAME_TX_ENABLE;
  3105. }
  3106. break;
  3107. case ADVERTISE_PAUSE_ASYM:
  3108. if (lpa_pause == (LPA_PAUSE_CAP | LPA_PAUSE_ASYM))
  3109. pause_flags |= NV_PAUSEFRAME_TX_ENABLE;
  3110. break;
  3111. case ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM:
  3112. if (lpa_pause & LPA_PAUSE_CAP) {
  3113. pause_flags |= NV_PAUSEFRAME_RX_ENABLE;
  3114. if (np->pause_flags & NV_PAUSEFRAME_TX_REQ)
  3115. pause_flags |= NV_PAUSEFRAME_TX_ENABLE;
  3116. }
  3117. if (lpa_pause == LPA_PAUSE_ASYM)
  3118. pause_flags |= NV_PAUSEFRAME_RX_ENABLE;
  3119. break;
  3120. }
  3121. } else {
  3122. pause_flags = np->pause_flags;
  3123. }
  3124. }
  3125. nv_update_pause(dev, pause_flags);
  3126. if (txrxFlags & NV_RESTART_TX)
  3127. nv_start_tx(dev);
  3128. if (txrxFlags & NV_RESTART_RX)
  3129. nv_start_rx(dev);
  3130. return retval;
  3131. }
  3132. static void nv_linkchange(struct net_device *dev)
  3133. {
  3134. if (nv_update_linkspeed(dev)) {
  3135. if (!netif_carrier_ok(dev)) {
  3136. netif_carrier_on(dev);
  3137. netdev_info(dev, "link up\n");
  3138. nv_txrx_gate(dev, false);
  3139. nv_start_rx(dev);
  3140. }
  3141. } else {
  3142. if (netif_carrier_ok(dev)) {
  3143. netif_carrier_off(dev);
  3144. netdev_info(dev, "link down\n");
  3145. nv_txrx_gate(dev, true);
  3146. nv_stop_rx(dev);
  3147. }
  3148. }
  3149. }
  3150. static void nv_link_irq(struct net_device *dev)
  3151. {
  3152. u8 __iomem *base = get_hwbase(dev);
  3153. u32 miistat;
  3154. miistat = readl(base + NvRegMIIStatus);
  3155. writel(NVREG_MIISTAT_LINKCHANGE, base + NvRegMIIStatus);
  3156. if (miistat & (NVREG_MIISTAT_LINKCHANGE))
  3157. nv_linkchange(dev);
  3158. }
  3159. static void nv_msi_workaround(struct fe_priv *np)
  3160. {
  3161. /* Need to toggle the msi irq mask within the ethernet device,
  3162. * otherwise, future interrupts will not be detected.
  3163. */
  3164. if (np->msi_flags & NV_MSI_ENABLED) {
  3165. u8 __iomem *base = np->base;
  3166. writel(0, base + NvRegMSIIrqMask);
  3167. writel(NVREG_MSI_VECTOR_0_ENABLED, base + NvRegMSIIrqMask);
  3168. }
  3169. }
  3170. static inline int nv_change_interrupt_mode(struct net_device *dev, int total_work)
  3171. {
  3172. struct fe_priv *np = netdev_priv(dev);
  3173. if (optimization_mode == NV_OPTIMIZATION_MODE_DYNAMIC) {
  3174. if (total_work > NV_DYNAMIC_THRESHOLD) {
  3175. /* transition to poll based interrupts */
  3176. np->quiet_count = 0;
  3177. if (np->irqmask != NVREG_IRQMASK_CPU) {
  3178. np->irqmask = NVREG_IRQMASK_CPU;
  3179. return 1;
  3180. }
  3181. } else {
  3182. if (np->quiet_count < NV_DYNAMIC_MAX_QUIET_COUNT) {
  3183. np->quiet_count++;
  3184. } else {
  3185. /* reached a period of low activity, switch
  3186. to per tx/rx packet interrupts */
  3187. if (np->irqmask != NVREG_IRQMASK_THROUGHPUT) {
  3188. np->irqmask = NVREG_IRQMASK_THROUGHPUT;
  3189. return 1;
  3190. }
  3191. }
  3192. }
  3193. }
  3194. return 0;
  3195. }
  3196. static irqreturn_t nv_nic_irq(int foo, void *data)
  3197. {
  3198. struct net_device *dev = (struct net_device *) data;
  3199. struct fe_priv *np = netdev_priv(dev);
  3200. u8 __iomem *base = get_hwbase(dev);
  3201. if (!(np->msi_flags & NV_MSI_X_ENABLED)) {
  3202. np->events = readl(base + NvRegIrqStatus);
  3203. writel(np->events, base + NvRegIrqStatus);
  3204. } else {
  3205. np->events = readl(base + NvRegMSIXIrqStatus);
  3206. writel(np->events, base + NvRegMSIXIrqStatus);
  3207. }
  3208. if (!(np->events & np->irqmask))
  3209. return IRQ_NONE;
  3210. nv_msi_workaround(np);
  3211. if (napi_schedule_prep(&np->napi)) {
  3212. /*
  3213. * Disable further irq's (msix not enabled with napi)
  3214. */
  3215. writel(0, base + NvRegIrqMask);
  3216. __napi_schedule(&np->napi);
  3217. }
  3218. return IRQ_HANDLED;
  3219. }
  3220. /* All _optimized functions are used to help increase performance
  3221. * (reduce CPU and increase throughput). They use descripter version 3,
  3222. * compiler directives, and reduce memory accesses.
  3223. */
  3224. static irqreturn_t nv_nic_irq_optimized(int foo, void *data)
  3225. {
  3226. struct net_device *dev = (struct net_device *) data;
  3227. struct fe_priv *np = netdev_priv(dev);
  3228. u8 __iomem *base = get_hwbase(dev);
  3229. if (!(np->msi_flags & NV_MSI_X_ENABLED)) {
  3230. np->events = readl(base + NvRegIrqStatus);
  3231. writel(np->events, base + NvRegIrqStatus);
  3232. } else {
  3233. np->events = readl(base + NvRegMSIXIrqStatus);
  3234. writel(np->events, base + NvRegMSIXIrqStatus);
  3235. }
  3236. if (!(np->events & np->irqmask))
  3237. return IRQ_NONE;
  3238. nv_msi_workaround(np);
  3239. if (napi_schedule_prep(&np->napi)) {
  3240. /*
  3241. * Disable further irq's (msix not enabled with napi)
  3242. */
  3243. writel(0, base + NvRegIrqMask);
  3244. __napi_schedule(&np->napi);
  3245. }
  3246. return IRQ_HANDLED;
  3247. }
  3248. static irqreturn_t nv_nic_irq_tx(int foo, void *data)
  3249. {
  3250. struct net_device *dev = (struct net_device *) data;
  3251. struct fe_priv *np = netdev_priv(dev);
  3252. u8 __iomem *base = get_hwbase(dev);
  3253. u32 events;
  3254. int i;
  3255. unsigned long flags;
  3256. for (i = 0;; i++) {
  3257. events = readl(base + NvRegMSIXIrqStatus) & NVREG_IRQ_TX_ALL;
  3258. writel(events, base + NvRegMSIXIrqStatus);
  3259. netdev_dbg(dev, "tx irq events: %08x\n", events);
  3260. if (!(events & np->irqmask))
  3261. break;
  3262. spin_lock_irqsave(&np->lock, flags);
  3263. nv_tx_done_optimized(dev, TX_WORK_PER_LOOP);
  3264. spin_unlock_irqrestore(&np->lock, flags);
  3265. if (unlikely(i > max_interrupt_work)) {
  3266. spin_lock_irqsave(&np->lock, flags);
  3267. /* disable interrupts on the nic */
  3268. writel(NVREG_IRQ_TX_ALL, base + NvRegIrqMask);
  3269. pci_push(base);
  3270. if (!np->in_shutdown) {
  3271. np->nic_poll_irq |= NVREG_IRQ_TX_ALL;
  3272. mod_timer(&np->nic_poll, jiffies + POLL_WAIT);
  3273. }
  3274. spin_unlock_irqrestore(&np->lock, flags);
  3275. netdev_dbg(dev, "%s: too many iterations (%d)\n",
  3276. __func__, i);
  3277. break;
  3278. }
  3279. }
  3280. return IRQ_RETVAL(i);
  3281. }
  3282. static int nv_napi_poll(struct napi_struct *napi, int budget)
  3283. {
  3284. struct fe_priv *np = container_of(napi, struct fe_priv, napi);
  3285. struct net_device *dev = np->dev;
  3286. u8 __iomem *base = get_hwbase(dev);
  3287. unsigned long flags;
  3288. int retcode;
  3289. int rx_count, tx_work = 0, rx_work = 0;
  3290. do {
  3291. if (!nv_optimized(np)) {
  3292. spin_lock_irqsave(&np->lock, flags);
  3293. tx_work += nv_tx_done(dev, np->tx_ring_size);
  3294. spin_unlock_irqrestore(&np->lock, flags);
  3295. rx_count = nv_rx_process(dev, budget - rx_work);
  3296. retcode = nv_alloc_rx(dev);
  3297. } else {
  3298. spin_lock_irqsave(&np->lock, flags);
  3299. tx_work += nv_tx_done_optimized(dev, np->tx_ring_size);
  3300. spin_unlock_irqrestore(&np->lock, flags);
  3301. rx_count = nv_rx_process_optimized(dev,
  3302. budget - rx_work);
  3303. retcode = nv_alloc_rx_optimized(dev);
  3304. }
  3305. } while (retcode == 0 &&
  3306. rx_count > 0 && (rx_work += rx_count) < budget);
  3307. if (retcode) {
  3308. spin_lock_irqsave(&np->lock, flags);
  3309. if (!np->in_shutdown)
  3310. mod_timer(&np->oom_kick, jiffies + OOM_REFILL);
  3311. spin_unlock_irqrestore(&np->lock, flags);
  3312. }
  3313. nv_change_interrupt_mode(dev, tx_work + rx_work);
  3314. if (unlikely(np->events & NVREG_IRQ_LINK)) {
  3315. spin_lock_irqsave(&np->lock, flags);
  3316. nv_link_irq(dev);
  3317. spin_unlock_irqrestore(&np->lock, flags);
  3318. }
  3319. if (unlikely(np->need_linktimer && time_after(jiffies, np->link_timeout))) {
  3320. spin_lock_irqsave(&np->lock, flags);
  3321. nv_linkchange(dev);
  3322. spin_unlock_irqrestore(&np->lock, flags);
  3323. np->link_timeout = jiffies + LINK_TIMEOUT;
  3324. }
  3325. if (unlikely(np->events & NVREG_IRQ_RECOVER_ERROR)) {
  3326. spin_lock_irqsave(&np->lock, flags);
  3327. if (!np->in_shutdown) {
  3328. np->nic_poll_irq = np->irqmask;
  3329. np->recover_error = 1;
  3330. mod_timer(&np->nic_poll, jiffies + POLL_WAIT);
  3331. }
  3332. spin_unlock_irqrestore(&np->lock, flags);
  3333. napi_complete(napi);
  3334. return rx_work;
  3335. }
  3336. if (rx_work < budget) {
  3337. /* re-enable interrupts
  3338. (msix not enabled in napi) */
  3339. napi_complete_done(napi, rx_work);
  3340. writel(np->irqmask, base + NvRegIrqMask);
  3341. }
  3342. return rx_work;
  3343. }
  3344. static irqreturn_t nv_nic_irq_rx(int foo, void *data)
  3345. {
  3346. struct net_device *dev = (struct net_device *) data;
  3347. struct fe_priv *np = netdev_priv(dev);
  3348. u8 __iomem *base = get_hwbase(dev);
  3349. u32 events;
  3350. int i;
  3351. unsigned long flags;
  3352. for (i = 0;; i++) {
  3353. events = readl(base + NvRegMSIXIrqStatus) & NVREG_IRQ_RX_ALL;
  3354. writel(events, base + NvRegMSIXIrqStatus);
  3355. netdev_dbg(dev, "rx irq events: %08x\n", events);
  3356. if (!(events & np->irqmask))
  3357. break;
  3358. if (nv_rx_process_optimized(dev, RX_WORK_PER_LOOP)) {
  3359. if (unlikely(nv_alloc_rx_optimized(dev))) {
  3360. spin_lock_irqsave(&np->lock, flags);
  3361. if (!np->in_shutdown)
  3362. mod_timer(&np->oom_kick, jiffies + OOM_REFILL);
  3363. spin_unlock_irqrestore(&np->lock, flags);
  3364. }
  3365. }
  3366. if (unlikely(i > max_interrupt_work)) {
  3367. spin_lock_irqsave(&np->lock, flags);
  3368. /* disable interrupts on the nic */
  3369. writel(NVREG_IRQ_RX_ALL, base + NvRegIrqMask);
  3370. pci_push(base);
  3371. if (!np->in_shutdown) {
  3372. np->nic_poll_irq |= NVREG_IRQ_RX_ALL;
  3373. mod_timer(&np->nic_poll, jiffies + POLL_WAIT);
  3374. }
  3375. spin_unlock_irqrestore(&np->lock, flags);
  3376. netdev_dbg(dev, "%s: too many iterations (%d)\n",
  3377. __func__, i);
  3378. break;
  3379. }
  3380. }
  3381. return IRQ_RETVAL(i);
  3382. }
  3383. static irqreturn_t nv_nic_irq_other(int foo, void *data)
  3384. {
  3385. struct net_device *dev = (struct net_device *) data;
  3386. struct fe_priv *np = netdev_priv(dev);
  3387. u8 __iomem *base = get_hwbase(dev);
  3388. u32 events;
  3389. int i;
  3390. unsigned long flags;
  3391. for (i = 0;; i++) {
  3392. events = readl(base + NvRegMSIXIrqStatus) & NVREG_IRQ_OTHER;
  3393. writel(events, base + NvRegMSIXIrqStatus);
  3394. netdev_dbg(dev, "irq events: %08x\n", events);
  3395. if (!(events & np->irqmask))
  3396. break;
  3397. /* check tx in case we reached max loop limit in tx isr */
  3398. spin_lock_irqsave(&np->lock, flags);
  3399. nv_tx_done_optimized(dev, TX_WORK_PER_LOOP);
  3400. spin_unlock_irqrestore(&np->lock, flags);
  3401. if (events & NVREG_IRQ_LINK) {
  3402. spin_lock_irqsave(&np->lock, flags);
  3403. nv_link_irq(dev);
  3404. spin_unlock_irqrestore(&np->lock, flags);
  3405. }
  3406. if (np->need_linktimer && time_after(jiffies, np->link_timeout)) {
  3407. spin_lock_irqsave(&np->lock, flags);
  3408. nv_linkchange(dev);
  3409. spin_unlock_irqrestore(&np->lock, flags);
  3410. np->link_timeout = jiffies + LINK_TIMEOUT;
  3411. }
  3412. if (events & NVREG_IRQ_RECOVER_ERROR) {
  3413. spin_lock_irqsave(&np->lock, flags);
  3414. /* disable interrupts on the nic */
  3415. writel(NVREG_IRQ_OTHER, base + NvRegIrqMask);
  3416. pci_push(base);
  3417. if (!np->in_shutdown) {
  3418. np->nic_poll_irq |= NVREG_IRQ_OTHER;
  3419. np->recover_error = 1;
  3420. mod_timer(&np->nic_poll, jiffies + POLL_WAIT);
  3421. }
  3422. spin_unlock_irqrestore(&np->lock, flags);
  3423. break;
  3424. }
  3425. if (unlikely(i > max_interrupt_work)) {
  3426. spin_lock_irqsave(&np->lock, flags);
  3427. /* disable interrupts on the nic */
  3428. writel(NVREG_IRQ_OTHER, base + NvRegIrqMask);
  3429. pci_push(base);
  3430. if (!np->in_shutdown) {
  3431. np->nic_poll_irq |= NVREG_IRQ_OTHER;
  3432. mod_timer(&np->nic_poll, jiffies + POLL_WAIT);
  3433. }
  3434. spin_unlock_irqrestore(&np->lock, flags);
  3435. netdev_dbg(dev, "%s: too many iterations (%d)\n",
  3436. __func__, i);
  3437. break;
  3438. }
  3439. }
  3440. return IRQ_RETVAL(i);
  3441. }
  3442. static irqreturn_t nv_nic_irq_test(int foo, void *data)
  3443. {
  3444. struct net_device *dev = (struct net_device *) data;
  3445. struct fe_priv *np = netdev_priv(dev);
  3446. u8 __iomem *base = get_hwbase(dev);
  3447. u32 events;
  3448. if (!(np->msi_flags & NV_MSI_X_ENABLED)) {
  3449. events = readl(base + NvRegIrqStatus) & NVREG_IRQSTAT_MASK;
  3450. writel(events & NVREG_IRQ_TIMER, base + NvRegIrqStatus);
  3451. } else {
  3452. events = readl(base + NvRegMSIXIrqStatus) & NVREG_IRQSTAT_MASK;
  3453. writel(events & NVREG_IRQ_TIMER, base + NvRegMSIXIrqStatus);
  3454. }
  3455. pci_push(base);
  3456. if (!(events & NVREG_IRQ_TIMER))
  3457. return IRQ_RETVAL(0);
  3458. nv_msi_workaround(np);
  3459. spin_lock(&np->lock);
  3460. np->intr_test = 1;
  3461. spin_unlock(&np->lock);
  3462. return IRQ_RETVAL(1);
  3463. }
  3464. static void set_msix_vector_map(struct net_device *dev, u32 vector, u32 irqmask)
  3465. {
  3466. u8 __iomem *base = get_hwbase(dev);
  3467. int i;
  3468. u32 msixmap = 0;
  3469. /* Each interrupt bit can be mapped to a MSIX vector (4 bits).
  3470. * MSIXMap0 represents the first 8 interrupts and MSIXMap1 represents
  3471. * the remaining 8 interrupts.
  3472. */
  3473. for (i = 0; i < 8; i++) {
  3474. if ((irqmask >> i) & 0x1)
  3475. msixmap |= vector << (i << 2);
  3476. }
  3477. writel(readl(base + NvRegMSIXMap0) | msixmap, base + NvRegMSIXMap0);
  3478. msixmap = 0;
  3479. for (i = 0; i < 8; i++) {
  3480. if ((irqmask >> (i + 8)) & 0x1)
  3481. msixmap |= vector << (i << 2);
  3482. }
  3483. writel(readl(base + NvRegMSIXMap1) | msixmap, base + NvRegMSIXMap1);
  3484. }
  3485. static int nv_request_irq(struct net_device *dev, int intr_test)
  3486. {
  3487. struct fe_priv *np = get_nvpriv(dev);
  3488. u8 __iomem *base = get_hwbase(dev);
  3489. int ret;
  3490. int i;
  3491. irqreturn_t (*handler)(int foo, void *data);
  3492. if (intr_test) {
  3493. handler = nv_nic_irq_test;
  3494. } else {
  3495. if (nv_optimized(np))
  3496. handler = nv_nic_irq_optimized;
  3497. else
  3498. handler = nv_nic_irq;
  3499. }
  3500. if (np->msi_flags & NV_MSI_X_CAPABLE) {
  3501. for (i = 0; i < (np->msi_flags & NV_MSI_X_VECTORS_MASK); i++)
  3502. np->msi_x_entry[i].entry = i;
  3503. ret = pci_enable_msix_range(np->pci_dev,
  3504. np->msi_x_entry,
  3505. np->msi_flags & NV_MSI_X_VECTORS_MASK,
  3506. np->msi_flags & NV_MSI_X_VECTORS_MASK);
  3507. if (ret > 0) {
  3508. np->msi_flags |= NV_MSI_X_ENABLED;
  3509. if (optimization_mode == NV_OPTIMIZATION_MODE_THROUGHPUT && !intr_test) {
  3510. /* Request irq for rx handling */
  3511. sprintf(np->name_rx, "%s-rx", dev->name);
  3512. ret = request_irq(np->msi_x_entry[NV_MSI_X_VECTOR_RX].vector,
  3513. nv_nic_irq_rx, IRQF_SHARED, np->name_rx, dev);
  3514. if (ret) {
  3515. netdev_info(dev,
  3516. "request_irq failed for rx %d\n",
  3517. ret);
  3518. pci_disable_msix(np->pci_dev);
  3519. np->msi_flags &= ~NV_MSI_X_ENABLED;
  3520. goto out_err;
  3521. }
  3522. /* Request irq for tx handling */
  3523. sprintf(np->name_tx, "%s-tx", dev->name);
  3524. ret = request_irq(np->msi_x_entry[NV_MSI_X_VECTOR_TX].vector,
  3525. nv_nic_irq_tx, IRQF_SHARED, np->name_tx, dev);
  3526. if (ret) {
  3527. netdev_info(dev,
  3528. "request_irq failed for tx %d\n",
  3529. ret);
  3530. pci_disable_msix(np->pci_dev);
  3531. np->msi_flags &= ~NV_MSI_X_ENABLED;
  3532. goto out_free_rx;
  3533. }
  3534. /* Request irq for link and timer handling */
  3535. sprintf(np->name_other, "%s-other", dev->name);
  3536. ret = request_irq(np->msi_x_entry[NV_MSI_X_VECTOR_OTHER].vector,
  3537. nv_nic_irq_other, IRQF_SHARED, np->name_other, dev);
  3538. if (ret) {
  3539. netdev_info(dev,
  3540. "request_irq failed for link %d\n",
  3541. ret);
  3542. pci_disable_msix(np->pci_dev);
  3543. np->msi_flags &= ~NV_MSI_X_ENABLED;
  3544. goto out_free_tx;
  3545. }
  3546. /* map interrupts to their respective vector */
  3547. writel(0, base + NvRegMSIXMap0);
  3548. writel(0, base + NvRegMSIXMap1);
  3549. set_msix_vector_map(dev, NV_MSI_X_VECTOR_RX, NVREG_IRQ_RX_ALL);
  3550. set_msix_vector_map(dev, NV_MSI_X_VECTOR_TX, NVREG_IRQ_TX_ALL);
  3551. set_msix_vector_map(dev, NV_MSI_X_VECTOR_OTHER, NVREG_IRQ_OTHER);
  3552. } else {
  3553. /* Request irq for all interrupts */
  3554. ret = request_irq(np->msi_x_entry[NV_MSI_X_VECTOR_ALL].vector,
  3555. handler, IRQF_SHARED, dev->name, dev);
  3556. if (ret) {
  3557. netdev_info(dev,
  3558. "request_irq failed %d\n",
  3559. ret);
  3560. pci_disable_msix(np->pci_dev);
  3561. np->msi_flags &= ~NV_MSI_X_ENABLED;
  3562. goto out_err;
  3563. }
  3564. /* map interrupts to vector 0 */
  3565. writel(0, base + NvRegMSIXMap0);
  3566. writel(0, base + NvRegMSIXMap1);
  3567. }
  3568. netdev_info(dev, "MSI-X enabled\n");
  3569. return 0;
  3570. }
  3571. }
  3572. if (np->msi_flags & NV_MSI_CAPABLE) {
  3573. ret = pci_enable_msi(np->pci_dev);
  3574. if (ret == 0) {
  3575. np->msi_flags |= NV_MSI_ENABLED;
  3576. ret = request_irq(np->pci_dev->irq, handler, IRQF_SHARED, dev->name, dev);
  3577. if (ret) {
  3578. netdev_info(dev, "request_irq failed %d\n",
  3579. ret);
  3580. pci_disable_msi(np->pci_dev);
  3581. np->msi_flags &= ~NV_MSI_ENABLED;
  3582. goto out_err;
  3583. }
  3584. /* map interrupts to vector 0 */
  3585. writel(0, base + NvRegMSIMap0);
  3586. writel(0, base + NvRegMSIMap1);
  3587. /* enable msi vector 0 */
  3588. writel(NVREG_MSI_VECTOR_0_ENABLED, base + NvRegMSIIrqMask);
  3589. netdev_info(dev, "MSI enabled\n");
  3590. return 0;
  3591. }
  3592. }
  3593. if (request_irq(np->pci_dev->irq, handler, IRQF_SHARED, dev->name, dev) != 0)
  3594. goto out_err;
  3595. return 0;
  3596. out_free_tx:
  3597. free_irq(np->msi_x_entry[NV_MSI_X_VECTOR_TX].vector, dev);
  3598. out_free_rx:
  3599. free_irq(np->msi_x_entry[NV_MSI_X_VECTOR_RX].vector, dev);
  3600. out_err:
  3601. return 1;
  3602. }
  3603. static void nv_free_irq(struct net_device *dev)
  3604. {
  3605. struct fe_priv *np = get_nvpriv(dev);
  3606. int i;
  3607. if (np->msi_flags & NV_MSI_X_ENABLED) {
  3608. for (i = 0; i < (np->msi_flags & NV_MSI_X_VECTORS_MASK); i++)
  3609. free_irq(np->msi_x_entry[i].vector, dev);
  3610. pci_disable_msix(np->pci_dev);
  3611. np->msi_flags &= ~NV_MSI_X_ENABLED;
  3612. } else {
  3613. free_irq(np->pci_dev->irq, dev);
  3614. if (np->msi_flags & NV_MSI_ENABLED) {
  3615. pci_disable_msi(np->pci_dev);
  3616. np->msi_flags &= ~NV_MSI_ENABLED;
  3617. }
  3618. }
  3619. }
  3620. static void nv_do_nic_poll(struct timer_list *t)
  3621. {
  3622. struct fe_priv *np = from_timer(np, t, nic_poll);
  3623. struct net_device *dev = np->dev;
  3624. u8 __iomem *base = get_hwbase(dev);
  3625. u32 mask = 0;
  3626. unsigned long flags;
  3627. unsigned int irq = 0;
  3628. /*
  3629. * First disable irq(s) and then
  3630. * reenable interrupts on the nic, we have to do this before calling
  3631. * nv_nic_irq because that may decide to do otherwise
  3632. */
  3633. if (!using_multi_irqs(dev)) {
  3634. if (np->msi_flags & NV_MSI_X_ENABLED)
  3635. irq = np->msi_x_entry[NV_MSI_X_VECTOR_ALL].vector;
  3636. else
  3637. irq = np->pci_dev->irq;
  3638. mask = np->irqmask;
  3639. } else {
  3640. if (np->nic_poll_irq & NVREG_IRQ_RX_ALL) {
  3641. irq = np->msi_x_entry[NV_MSI_X_VECTOR_RX].vector;
  3642. mask |= NVREG_IRQ_RX_ALL;
  3643. }
  3644. if (np->nic_poll_irq & NVREG_IRQ_TX_ALL) {
  3645. irq = np->msi_x_entry[NV_MSI_X_VECTOR_TX].vector;
  3646. mask |= NVREG_IRQ_TX_ALL;
  3647. }
  3648. if (np->nic_poll_irq & NVREG_IRQ_OTHER) {
  3649. irq = np->msi_x_entry[NV_MSI_X_VECTOR_OTHER].vector;
  3650. mask |= NVREG_IRQ_OTHER;
  3651. }
  3652. }
  3653. disable_irq_nosync_lockdep_irqsave(irq, &flags);
  3654. synchronize_irq(irq);
  3655. if (np->recover_error) {
  3656. np->recover_error = 0;
  3657. netdev_info(dev, "MAC in recoverable error state\n");
  3658. if (netif_running(dev)) {
  3659. netif_tx_lock_bh(dev);
  3660. netif_addr_lock(dev);
  3661. spin_lock(&np->lock);
  3662. /* stop engines */
  3663. nv_stop_rxtx(dev);
  3664. if (np->driver_data & DEV_HAS_POWER_CNTRL)
  3665. nv_mac_reset(dev);
  3666. nv_txrx_reset(dev);
  3667. /* drain rx queue */
  3668. nv_drain_rxtx(dev);
  3669. /* reinit driver view of the rx queue */
  3670. set_bufsize(dev);
  3671. if (nv_init_ring(dev)) {
  3672. if (!np->in_shutdown)
  3673. mod_timer(&np->oom_kick, jiffies + OOM_REFILL);
  3674. }
  3675. /* reinit nic view of the rx queue */
  3676. writel(np->rx_buf_sz, base + NvRegOffloadConfig);
  3677. setup_hw_rings(dev, NV_SETUP_RX_RING | NV_SETUP_TX_RING);
  3678. writel(((np->rx_ring_size-1) << NVREG_RINGSZ_RXSHIFT) + ((np->tx_ring_size-1) << NVREG_RINGSZ_TXSHIFT),
  3679. base + NvRegRingSizes);
  3680. pci_push(base);
  3681. writel(NVREG_TXRXCTL_KICK|np->txrxctl_bits, get_hwbase(dev) + NvRegTxRxControl);
  3682. pci_push(base);
  3683. /* clear interrupts */
  3684. if (!(np->msi_flags & NV_MSI_X_ENABLED))
  3685. writel(NVREG_IRQSTAT_MASK, base + NvRegIrqStatus);
  3686. else
  3687. writel(NVREG_IRQSTAT_MASK, base + NvRegMSIXIrqStatus);
  3688. /* restart rx engine */
  3689. nv_start_rxtx(dev);
  3690. spin_unlock(&np->lock);
  3691. netif_addr_unlock(dev);
  3692. netif_tx_unlock_bh(dev);
  3693. }
  3694. }
  3695. writel(mask, base + NvRegIrqMask);
  3696. pci_push(base);
  3697. if (!using_multi_irqs(dev)) {
  3698. np->nic_poll_irq = 0;
  3699. if (nv_optimized(np))
  3700. nv_nic_irq_optimized(0, dev);
  3701. else
  3702. nv_nic_irq(0, dev);
  3703. } else {
  3704. if (np->nic_poll_irq & NVREG_IRQ_RX_ALL) {
  3705. np->nic_poll_irq &= ~NVREG_IRQ_RX_ALL;
  3706. nv_nic_irq_rx(0, dev);
  3707. }
  3708. if (np->nic_poll_irq & NVREG_IRQ_TX_ALL) {
  3709. np->nic_poll_irq &= ~NVREG_IRQ_TX_ALL;
  3710. nv_nic_irq_tx(0, dev);
  3711. }
  3712. if (np->nic_poll_irq & NVREG_IRQ_OTHER) {
  3713. np->nic_poll_irq &= ~NVREG_IRQ_OTHER;
  3714. nv_nic_irq_other(0, dev);
  3715. }
  3716. }
  3717. enable_irq_lockdep_irqrestore(irq, &flags);
  3718. }
  3719. #ifdef CONFIG_NET_POLL_CONTROLLER
  3720. static void nv_poll_controller(struct net_device *dev)
  3721. {
  3722. struct fe_priv *np = netdev_priv(dev);
  3723. nv_do_nic_poll(&np->nic_poll);
  3724. }
  3725. #endif
  3726. static void nv_do_stats_poll(struct timer_list *t)
  3727. __acquires(&netdev_priv(dev)->hwstats_lock)
  3728. __releases(&netdev_priv(dev)->hwstats_lock)
  3729. {
  3730. struct fe_priv *np = from_timer(np, t, stats_poll);
  3731. struct net_device *dev = np->dev;
  3732. /* If lock is currently taken, the stats are being refreshed
  3733. * and hence fresh enough */
  3734. if (spin_trylock(&np->hwstats_lock)) {
  3735. nv_update_stats(dev);
  3736. spin_unlock(&np->hwstats_lock);
  3737. }
  3738. if (!np->in_shutdown)
  3739. mod_timer(&np->stats_poll,
  3740. round_jiffies(jiffies + STATS_INTERVAL));
  3741. }
  3742. static void nv_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
  3743. {
  3744. struct fe_priv *np = netdev_priv(dev);
  3745. strlcpy(info->driver, DRV_NAME, sizeof(info->driver));
  3746. strlcpy(info->version, FORCEDETH_VERSION, sizeof(info->version));
  3747. strlcpy(info->bus_info, pci_name(np->pci_dev), sizeof(info->bus_info));
  3748. }
  3749. static void nv_get_wol(struct net_device *dev, struct ethtool_wolinfo *wolinfo)
  3750. {
  3751. struct fe_priv *np = netdev_priv(dev);
  3752. wolinfo->supported = WAKE_MAGIC;
  3753. spin_lock_irq(&np->lock);
  3754. if (np->wolenabled)
  3755. wolinfo->wolopts = WAKE_MAGIC;
  3756. spin_unlock_irq(&np->lock);
  3757. }
  3758. static int nv_set_wol(struct net_device *dev, struct ethtool_wolinfo *wolinfo)
  3759. {
  3760. struct fe_priv *np = netdev_priv(dev);
  3761. u8 __iomem *base = get_hwbase(dev);
  3762. u32 flags = 0;
  3763. if (wolinfo->wolopts == 0) {
  3764. np->wolenabled = 0;
  3765. } else if (wolinfo->wolopts & WAKE_MAGIC) {
  3766. np->wolenabled = 1;
  3767. flags = NVREG_WAKEUPFLAGS_ENABLE;
  3768. }
  3769. if (netif_running(dev)) {
  3770. spin_lock_irq(&np->lock);
  3771. writel(flags, base + NvRegWakeUpFlags);
  3772. spin_unlock_irq(&np->lock);
  3773. }
  3774. device_set_wakeup_enable(&np->pci_dev->dev, np->wolenabled);
  3775. return 0;
  3776. }
  3777. static int nv_get_link_ksettings(struct net_device *dev,
  3778. struct ethtool_link_ksettings *cmd)
  3779. {
  3780. struct fe_priv *np = netdev_priv(dev);
  3781. u32 speed, supported, advertising;
  3782. int adv;
  3783. spin_lock_irq(&np->lock);
  3784. cmd->base.port = PORT_MII;
  3785. if (!netif_running(dev)) {
  3786. /* We do not track link speed / duplex setting if the
  3787. * interface is disabled. Force a link check */
  3788. if (nv_update_linkspeed(dev)) {
  3789. netif_carrier_on(dev);
  3790. } else {
  3791. netif_carrier_off(dev);
  3792. }
  3793. }
  3794. if (netif_carrier_ok(dev)) {
  3795. switch (np->linkspeed & (NVREG_LINKSPEED_MASK)) {
  3796. case NVREG_LINKSPEED_10:
  3797. speed = SPEED_10;
  3798. break;
  3799. case NVREG_LINKSPEED_100:
  3800. speed = SPEED_100;
  3801. break;
  3802. case NVREG_LINKSPEED_1000:
  3803. speed = SPEED_1000;
  3804. break;
  3805. default:
  3806. speed = -1;
  3807. break;
  3808. }
  3809. cmd->base.duplex = DUPLEX_HALF;
  3810. if (np->duplex)
  3811. cmd->base.duplex = DUPLEX_FULL;
  3812. } else {
  3813. speed = SPEED_UNKNOWN;
  3814. cmd->base.duplex = DUPLEX_UNKNOWN;
  3815. }
  3816. cmd->base.speed = speed;
  3817. cmd->base.autoneg = np->autoneg;
  3818. advertising = ADVERTISED_MII;
  3819. if (np->autoneg) {
  3820. advertising |= ADVERTISED_Autoneg;
  3821. adv = mii_rw(dev, np->phyaddr, MII_ADVERTISE, MII_READ);
  3822. if (adv & ADVERTISE_10HALF)
  3823. advertising |= ADVERTISED_10baseT_Half;
  3824. if (adv & ADVERTISE_10FULL)
  3825. advertising |= ADVERTISED_10baseT_Full;
  3826. if (adv & ADVERTISE_100HALF)
  3827. advertising |= ADVERTISED_100baseT_Half;
  3828. if (adv & ADVERTISE_100FULL)
  3829. advertising |= ADVERTISED_100baseT_Full;
  3830. if (np->gigabit == PHY_GIGABIT) {
  3831. adv = mii_rw(dev, np->phyaddr, MII_CTRL1000, MII_READ);
  3832. if (adv & ADVERTISE_1000FULL)
  3833. advertising |= ADVERTISED_1000baseT_Full;
  3834. }
  3835. }
  3836. supported = (SUPPORTED_Autoneg |
  3837. SUPPORTED_10baseT_Half | SUPPORTED_10baseT_Full |
  3838. SUPPORTED_100baseT_Half | SUPPORTED_100baseT_Full |
  3839. SUPPORTED_MII);
  3840. if (np->gigabit == PHY_GIGABIT)
  3841. supported |= SUPPORTED_1000baseT_Full;
  3842. cmd->base.phy_address = np->phyaddr;
  3843. ethtool_convert_legacy_u32_to_link_mode(cmd->link_modes.supported,
  3844. supported);
  3845. ethtool_convert_legacy_u32_to_link_mode(cmd->link_modes.advertising,
  3846. advertising);
  3847. /* ignore maxtxpkt, maxrxpkt for now */
  3848. spin_unlock_irq(&np->lock);
  3849. return 0;
  3850. }
  3851. static int nv_set_link_ksettings(struct net_device *dev,
  3852. const struct ethtool_link_ksettings *cmd)
  3853. {
  3854. struct fe_priv *np = netdev_priv(dev);
  3855. u32 speed = cmd->base.speed;
  3856. u32 advertising;
  3857. ethtool_convert_link_mode_to_legacy_u32(&advertising,
  3858. cmd->link_modes.advertising);
  3859. if (cmd->base.port != PORT_MII)
  3860. return -EINVAL;
  3861. if (cmd->base.phy_address != np->phyaddr) {
  3862. /* TODO: support switching between multiple phys. Should be
  3863. * trivial, but not enabled due to lack of test hardware. */
  3864. return -EINVAL;
  3865. }
  3866. if (cmd->base.autoneg == AUTONEG_ENABLE) {
  3867. u32 mask;
  3868. mask = ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
  3869. ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full;
  3870. if (np->gigabit == PHY_GIGABIT)
  3871. mask |= ADVERTISED_1000baseT_Full;
  3872. if ((advertising & mask) == 0)
  3873. return -EINVAL;
  3874. } else if (cmd->base.autoneg == AUTONEG_DISABLE) {
  3875. /* Note: autonegotiation disable, speed 1000 intentionally
  3876. * forbidden - no one should need that. */
  3877. if (speed != SPEED_10 && speed != SPEED_100)
  3878. return -EINVAL;
  3879. if (cmd->base.duplex != DUPLEX_HALF &&
  3880. cmd->base.duplex != DUPLEX_FULL)
  3881. return -EINVAL;
  3882. } else {
  3883. return -EINVAL;
  3884. }
  3885. netif_carrier_off(dev);
  3886. if (netif_running(dev)) {
  3887. unsigned long flags;
  3888. nv_disable_irq(dev);
  3889. netif_tx_lock_bh(dev);
  3890. netif_addr_lock(dev);
  3891. /* with plain spinlock lockdep complains */
  3892. spin_lock_irqsave(&np->lock, flags);
  3893. /* stop engines */
  3894. /* FIXME:
  3895. * this can take some time, and interrupts are disabled
  3896. * due to spin_lock_irqsave, but let's hope no daemon
  3897. * is going to change the settings very often...
  3898. * Worst case:
  3899. * NV_RXSTOP_DELAY1MAX + NV_TXSTOP_DELAY1MAX
  3900. * + some minor delays, which is up to a second approximately
  3901. */
  3902. nv_stop_rxtx(dev);
  3903. spin_unlock_irqrestore(&np->lock, flags);
  3904. netif_addr_unlock(dev);
  3905. netif_tx_unlock_bh(dev);
  3906. }
  3907. if (cmd->base.autoneg == AUTONEG_ENABLE) {
  3908. int adv, bmcr;
  3909. np->autoneg = 1;
  3910. /* advertise only what has been requested */
  3911. adv = mii_rw(dev, np->phyaddr, MII_ADVERTISE, MII_READ);
  3912. adv &= ~(ADVERTISE_ALL | ADVERTISE_100BASE4 | ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM);
  3913. if (advertising & ADVERTISED_10baseT_Half)
  3914. adv |= ADVERTISE_10HALF;
  3915. if (advertising & ADVERTISED_10baseT_Full)
  3916. adv |= ADVERTISE_10FULL;
  3917. if (advertising & ADVERTISED_100baseT_Half)
  3918. adv |= ADVERTISE_100HALF;
  3919. if (advertising & ADVERTISED_100baseT_Full)
  3920. adv |= ADVERTISE_100FULL;
  3921. if (np->pause_flags & NV_PAUSEFRAME_RX_REQ) /* for rx we set both advertisements but disable tx pause */
  3922. adv |= ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
  3923. if (np->pause_flags & NV_PAUSEFRAME_TX_REQ)
  3924. adv |= ADVERTISE_PAUSE_ASYM;
  3925. mii_rw(dev, np->phyaddr, MII_ADVERTISE, adv);
  3926. if (np->gigabit == PHY_GIGABIT) {
  3927. adv = mii_rw(dev, np->phyaddr, MII_CTRL1000, MII_READ);
  3928. adv &= ~ADVERTISE_1000FULL;
  3929. if (advertising & ADVERTISED_1000baseT_Full)
  3930. adv |= ADVERTISE_1000FULL;
  3931. mii_rw(dev, np->phyaddr, MII_CTRL1000, adv);
  3932. }
  3933. if (netif_running(dev))
  3934. netdev_info(dev, "link down\n");
  3935. bmcr = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
  3936. if (np->phy_model == PHY_MODEL_MARVELL_E3016) {
  3937. bmcr |= BMCR_ANENABLE;
  3938. /* reset the phy in order for settings to stick,
  3939. * and cause autoneg to start */
  3940. if (phy_reset(dev, bmcr)) {
  3941. netdev_info(dev, "phy reset failed\n");
  3942. return -EINVAL;
  3943. }
  3944. } else {
  3945. bmcr |= (BMCR_ANENABLE | BMCR_ANRESTART);
  3946. mii_rw(dev, np->phyaddr, MII_BMCR, bmcr);
  3947. }
  3948. } else {
  3949. int adv, bmcr;
  3950. np->autoneg = 0;
  3951. adv = mii_rw(dev, np->phyaddr, MII_ADVERTISE, MII_READ);
  3952. adv &= ~(ADVERTISE_ALL | ADVERTISE_100BASE4 | ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM);
  3953. if (speed == SPEED_10 && cmd->base.duplex == DUPLEX_HALF)
  3954. adv |= ADVERTISE_10HALF;
  3955. if (speed == SPEED_10 && cmd->base.duplex == DUPLEX_FULL)
  3956. adv |= ADVERTISE_10FULL;
  3957. if (speed == SPEED_100 && cmd->base.duplex == DUPLEX_HALF)
  3958. adv |= ADVERTISE_100HALF;
  3959. if (speed == SPEED_100 && cmd->base.duplex == DUPLEX_FULL)
  3960. adv |= ADVERTISE_100FULL;
  3961. np->pause_flags &= ~(NV_PAUSEFRAME_AUTONEG|NV_PAUSEFRAME_RX_ENABLE|NV_PAUSEFRAME_TX_ENABLE);
  3962. if (np->pause_flags & NV_PAUSEFRAME_RX_REQ) {/* for rx we set both advertisements but disable tx pause */
  3963. adv |= ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
  3964. np->pause_flags |= NV_PAUSEFRAME_RX_ENABLE;
  3965. }
  3966. if (np->pause_flags & NV_PAUSEFRAME_TX_REQ) {
  3967. adv |= ADVERTISE_PAUSE_ASYM;
  3968. np->pause_flags |= NV_PAUSEFRAME_TX_ENABLE;
  3969. }
  3970. mii_rw(dev, np->phyaddr, MII_ADVERTISE, adv);
  3971. np->fixed_mode = adv;
  3972. if (np->gigabit == PHY_GIGABIT) {
  3973. adv = mii_rw(dev, np->phyaddr, MII_CTRL1000, MII_READ);
  3974. adv &= ~ADVERTISE_1000FULL;
  3975. mii_rw(dev, np->phyaddr, MII_CTRL1000, adv);
  3976. }
  3977. bmcr = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
  3978. bmcr &= ~(BMCR_ANENABLE|BMCR_SPEED100|BMCR_SPEED1000|BMCR_FULLDPLX);
  3979. if (np->fixed_mode & (ADVERTISE_10FULL|ADVERTISE_100FULL))
  3980. bmcr |= BMCR_FULLDPLX;
  3981. if (np->fixed_mode & (ADVERTISE_100HALF|ADVERTISE_100FULL))
  3982. bmcr |= BMCR_SPEED100;
  3983. if (np->phy_oui == PHY_OUI_MARVELL) {
  3984. /* reset the phy in order for forced mode settings to stick */
  3985. if (phy_reset(dev, bmcr)) {
  3986. netdev_info(dev, "phy reset failed\n");
  3987. return -EINVAL;
  3988. }
  3989. } else {
  3990. mii_rw(dev, np->phyaddr, MII_BMCR, bmcr);
  3991. if (netif_running(dev)) {
  3992. /* Wait a bit and then reconfigure the nic. */
  3993. udelay(10);
  3994. nv_linkchange(dev);
  3995. }
  3996. }
  3997. }
  3998. if (netif_running(dev)) {
  3999. nv_start_rxtx(dev);
  4000. nv_enable_irq(dev);
  4001. }
  4002. return 0;
  4003. }
  4004. #define FORCEDETH_REGS_VER 1
  4005. static int nv_get_regs_len(struct net_device *dev)
  4006. {
  4007. struct fe_priv *np = netdev_priv(dev);
  4008. return np->register_size;
  4009. }
  4010. static void nv_get_regs(struct net_device *dev, struct ethtool_regs *regs, void *buf)
  4011. {
  4012. struct fe_priv *np = netdev_priv(dev);
  4013. u8 __iomem *base = get_hwbase(dev);
  4014. u32 *rbuf = buf;
  4015. int i;
  4016. regs->version = FORCEDETH_REGS_VER;
  4017. spin_lock_irq(&np->lock);
  4018. for (i = 0; i < np->register_size/sizeof(u32); i++)
  4019. rbuf[i] = readl(base + i*sizeof(u32));
  4020. spin_unlock_irq(&np->lock);
  4021. }
  4022. static int nv_nway_reset(struct net_device *dev)
  4023. {
  4024. struct fe_priv *np = netdev_priv(dev);
  4025. int ret;
  4026. if (np->autoneg) {
  4027. int bmcr;
  4028. netif_carrier_off(dev);
  4029. if (netif_running(dev)) {
  4030. nv_disable_irq(dev);
  4031. netif_tx_lock_bh(dev);
  4032. netif_addr_lock(dev);
  4033. spin_lock(&np->lock);
  4034. /* stop engines */
  4035. nv_stop_rxtx(dev);
  4036. spin_unlock(&np->lock);
  4037. netif_addr_unlock(dev);
  4038. netif_tx_unlock_bh(dev);
  4039. netdev_info(dev, "link down\n");
  4040. }
  4041. bmcr = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
  4042. if (np->phy_model == PHY_MODEL_MARVELL_E3016) {
  4043. bmcr |= BMCR_ANENABLE;
  4044. /* reset the phy in order for settings to stick*/
  4045. if (phy_reset(dev, bmcr)) {
  4046. netdev_info(dev, "phy reset failed\n");
  4047. return -EINVAL;
  4048. }
  4049. } else {
  4050. bmcr |= (BMCR_ANENABLE | BMCR_ANRESTART);
  4051. mii_rw(dev, np->phyaddr, MII_BMCR, bmcr);
  4052. }
  4053. if (netif_running(dev)) {
  4054. nv_start_rxtx(dev);
  4055. nv_enable_irq(dev);
  4056. }
  4057. ret = 0;
  4058. } else {
  4059. ret = -EINVAL;
  4060. }
  4061. return ret;
  4062. }
  4063. static void nv_get_ringparam(struct net_device *dev, struct ethtool_ringparam* ring)
  4064. {
  4065. struct fe_priv *np = netdev_priv(dev);
  4066. ring->rx_max_pending = (np->desc_ver == DESC_VER_1) ? RING_MAX_DESC_VER_1 : RING_MAX_DESC_VER_2_3;
  4067. ring->tx_max_pending = (np->desc_ver == DESC_VER_1) ? RING_MAX_DESC_VER_1 : RING_MAX_DESC_VER_2_3;
  4068. ring->rx_pending = np->rx_ring_size;
  4069. ring->tx_pending = np->tx_ring_size;
  4070. }
  4071. static int nv_set_ringparam(struct net_device *dev, struct ethtool_ringparam* ring)
  4072. {
  4073. struct fe_priv *np = netdev_priv(dev);
  4074. u8 __iomem *base = get_hwbase(dev);
  4075. u8 *rxtx_ring, *rx_skbuff, *tx_skbuff;
  4076. dma_addr_t ring_addr;
  4077. if (ring->rx_pending < RX_RING_MIN ||
  4078. ring->tx_pending < TX_RING_MIN ||
  4079. ring->rx_mini_pending != 0 ||
  4080. ring->rx_jumbo_pending != 0 ||
  4081. (np->desc_ver == DESC_VER_1 &&
  4082. (ring->rx_pending > RING_MAX_DESC_VER_1 ||
  4083. ring->tx_pending > RING_MAX_DESC_VER_1)) ||
  4084. (np->desc_ver != DESC_VER_1 &&
  4085. (ring->rx_pending > RING_MAX_DESC_VER_2_3 ||
  4086. ring->tx_pending > RING_MAX_DESC_VER_2_3))) {
  4087. return -EINVAL;
  4088. }
  4089. /* allocate new rings */
  4090. if (!nv_optimized(np)) {
  4091. rxtx_ring = dma_alloc_coherent(&np->pci_dev->dev,
  4092. sizeof(struct ring_desc) *
  4093. (ring->rx_pending +
  4094. ring->tx_pending),
  4095. &ring_addr, GFP_ATOMIC);
  4096. } else {
  4097. rxtx_ring = dma_alloc_coherent(&np->pci_dev->dev,
  4098. sizeof(struct ring_desc_ex) *
  4099. (ring->rx_pending +
  4100. ring->tx_pending),
  4101. &ring_addr, GFP_ATOMIC);
  4102. }
  4103. rx_skbuff = kmalloc(sizeof(struct nv_skb_map) * ring->rx_pending, GFP_KERNEL);
  4104. tx_skbuff = kmalloc(sizeof(struct nv_skb_map) * ring->tx_pending, GFP_KERNEL);
  4105. if (!rxtx_ring || !rx_skbuff || !tx_skbuff) {
  4106. /* fall back to old rings */
  4107. if (!nv_optimized(np)) {
  4108. if (rxtx_ring)
  4109. dma_free_coherent(&np->pci_dev->dev,
  4110. sizeof(struct ring_desc) *
  4111. (ring->rx_pending +
  4112. ring->tx_pending),
  4113. rxtx_ring, ring_addr);
  4114. } else {
  4115. if (rxtx_ring)
  4116. dma_free_coherent(&np->pci_dev->dev,
  4117. sizeof(struct ring_desc_ex) *
  4118. (ring->rx_pending +
  4119. ring->tx_pending),
  4120. rxtx_ring, ring_addr);
  4121. }
  4122. kfree(rx_skbuff);
  4123. kfree(tx_skbuff);
  4124. goto exit;
  4125. }
  4126. if (netif_running(dev)) {
  4127. nv_disable_irq(dev);
  4128. nv_napi_disable(dev);
  4129. netif_tx_lock_bh(dev);
  4130. netif_addr_lock(dev);
  4131. spin_lock(&np->lock);
  4132. /* stop engines */
  4133. nv_stop_rxtx(dev);
  4134. nv_txrx_reset(dev);
  4135. /* drain queues */
  4136. nv_drain_rxtx(dev);
  4137. /* delete queues */
  4138. free_rings(dev);
  4139. }
  4140. /* set new values */
  4141. np->rx_ring_size = ring->rx_pending;
  4142. np->tx_ring_size = ring->tx_pending;
  4143. if (!nv_optimized(np)) {
  4144. np->rx_ring.orig = (struct ring_desc *)rxtx_ring;
  4145. np->tx_ring.orig = &np->rx_ring.orig[np->rx_ring_size];
  4146. } else {
  4147. np->rx_ring.ex = (struct ring_desc_ex *)rxtx_ring;
  4148. np->tx_ring.ex = &np->rx_ring.ex[np->rx_ring_size];
  4149. }
  4150. np->rx_skb = (struct nv_skb_map *)rx_skbuff;
  4151. np->tx_skb = (struct nv_skb_map *)tx_skbuff;
  4152. np->ring_addr = ring_addr;
  4153. memset(np->rx_skb, 0, sizeof(struct nv_skb_map) * np->rx_ring_size);
  4154. memset(np->tx_skb, 0, sizeof(struct nv_skb_map) * np->tx_ring_size);
  4155. if (netif_running(dev)) {
  4156. /* reinit driver view of the queues */
  4157. set_bufsize(dev);
  4158. if (nv_init_ring(dev)) {
  4159. if (!np->in_shutdown)
  4160. mod_timer(&np->oom_kick, jiffies + OOM_REFILL);
  4161. }
  4162. /* reinit nic view of the queues */
  4163. writel(np->rx_buf_sz, base + NvRegOffloadConfig);
  4164. setup_hw_rings(dev, NV_SETUP_RX_RING | NV_SETUP_TX_RING);
  4165. writel(((np->rx_ring_size-1) << NVREG_RINGSZ_RXSHIFT) + ((np->tx_ring_size-1) << NVREG_RINGSZ_TXSHIFT),
  4166. base + NvRegRingSizes);
  4167. pci_push(base);
  4168. writel(NVREG_TXRXCTL_KICK|np->txrxctl_bits, get_hwbase(dev) + NvRegTxRxControl);
  4169. pci_push(base);
  4170. /* restart engines */
  4171. nv_start_rxtx(dev);
  4172. spin_unlock(&np->lock);
  4173. netif_addr_unlock(dev);
  4174. netif_tx_unlock_bh(dev);
  4175. nv_napi_enable(dev);
  4176. nv_enable_irq(dev);
  4177. }
  4178. return 0;
  4179. exit:
  4180. return -ENOMEM;
  4181. }
  4182. static void nv_get_pauseparam(struct net_device *dev, struct ethtool_pauseparam* pause)
  4183. {
  4184. struct fe_priv *np = netdev_priv(dev);
  4185. pause->autoneg = (np->pause_flags & NV_PAUSEFRAME_AUTONEG) != 0;
  4186. pause->rx_pause = (np->pause_flags & NV_PAUSEFRAME_RX_ENABLE) != 0;
  4187. pause->tx_pause = (np->pause_flags & NV_PAUSEFRAME_TX_ENABLE) != 0;
  4188. }
  4189. static int nv_set_pauseparam(struct net_device *dev, struct ethtool_pauseparam* pause)
  4190. {
  4191. struct fe_priv *np = netdev_priv(dev);
  4192. int adv, bmcr;
  4193. if ((!np->autoneg && np->duplex == 0) ||
  4194. (np->autoneg && !pause->autoneg && np->duplex == 0)) {
  4195. netdev_info(dev, "can not set pause settings when forced link is in half duplex\n");
  4196. return -EINVAL;
  4197. }
  4198. if (pause->tx_pause && !(np->pause_flags & NV_PAUSEFRAME_TX_CAPABLE)) {
  4199. netdev_info(dev, "hardware does not support tx pause frames\n");
  4200. return -EINVAL;
  4201. }
  4202. netif_carrier_off(dev);
  4203. if (netif_running(dev)) {
  4204. nv_disable_irq(dev);
  4205. netif_tx_lock_bh(dev);
  4206. netif_addr_lock(dev);
  4207. spin_lock(&np->lock);
  4208. /* stop engines */
  4209. nv_stop_rxtx(dev);
  4210. spin_unlock(&np->lock);
  4211. netif_addr_unlock(dev);
  4212. netif_tx_unlock_bh(dev);
  4213. }
  4214. np->pause_flags &= ~(NV_PAUSEFRAME_RX_REQ|NV_PAUSEFRAME_TX_REQ);
  4215. if (pause->rx_pause)
  4216. np->pause_flags |= NV_PAUSEFRAME_RX_REQ;
  4217. if (pause->tx_pause)
  4218. np->pause_flags |= NV_PAUSEFRAME_TX_REQ;
  4219. if (np->autoneg && pause->autoneg) {
  4220. np->pause_flags |= NV_PAUSEFRAME_AUTONEG;
  4221. adv = mii_rw(dev, np->phyaddr, MII_ADVERTISE, MII_READ);
  4222. adv &= ~(ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM);
  4223. if (np->pause_flags & NV_PAUSEFRAME_RX_REQ) /* for rx we set both advertisements but disable tx pause */
  4224. adv |= ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
  4225. if (np->pause_flags & NV_PAUSEFRAME_TX_REQ)
  4226. adv |= ADVERTISE_PAUSE_ASYM;
  4227. mii_rw(dev, np->phyaddr, MII_ADVERTISE, adv);
  4228. if (netif_running(dev))
  4229. netdev_info(dev, "link down\n");
  4230. bmcr = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
  4231. bmcr |= (BMCR_ANENABLE | BMCR_ANRESTART);
  4232. mii_rw(dev, np->phyaddr, MII_BMCR, bmcr);
  4233. } else {
  4234. np->pause_flags &= ~(NV_PAUSEFRAME_AUTONEG|NV_PAUSEFRAME_RX_ENABLE|NV_PAUSEFRAME_TX_ENABLE);
  4235. if (pause->rx_pause)
  4236. np->pause_flags |= NV_PAUSEFRAME_RX_ENABLE;
  4237. if (pause->tx_pause)
  4238. np->pause_flags |= NV_PAUSEFRAME_TX_ENABLE;
  4239. if (!netif_running(dev))
  4240. nv_update_linkspeed(dev);
  4241. else
  4242. nv_update_pause(dev, np->pause_flags);
  4243. }
  4244. if (netif_running(dev)) {
  4245. nv_start_rxtx(dev);
  4246. nv_enable_irq(dev);
  4247. }
  4248. return 0;
  4249. }
  4250. static int nv_set_loopback(struct net_device *dev, netdev_features_t features)
  4251. {
  4252. struct fe_priv *np = netdev_priv(dev);
  4253. unsigned long flags;
  4254. u32 miicontrol;
  4255. int err, retval = 0;
  4256. spin_lock_irqsave(&np->lock, flags);
  4257. miicontrol = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
  4258. if (features & NETIF_F_LOOPBACK) {
  4259. if (miicontrol & BMCR_LOOPBACK) {
  4260. spin_unlock_irqrestore(&np->lock, flags);
  4261. netdev_info(dev, "Loopback already enabled\n");
  4262. return 0;
  4263. }
  4264. nv_disable_irq(dev);
  4265. /* Turn on loopback mode */
  4266. miicontrol |= BMCR_LOOPBACK | BMCR_FULLDPLX | BMCR_SPEED1000;
  4267. err = mii_rw(dev, np->phyaddr, MII_BMCR, miicontrol);
  4268. if (err) {
  4269. retval = PHY_ERROR;
  4270. spin_unlock_irqrestore(&np->lock, flags);
  4271. phy_init(dev);
  4272. } else {
  4273. if (netif_running(dev)) {
  4274. /* Force 1000 Mbps full-duplex */
  4275. nv_force_linkspeed(dev, NVREG_LINKSPEED_1000,
  4276. 1);
  4277. /* Force link up */
  4278. netif_carrier_on(dev);
  4279. }
  4280. spin_unlock_irqrestore(&np->lock, flags);
  4281. netdev_info(dev,
  4282. "Internal PHY loopback mode enabled.\n");
  4283. }
  4284. } else {
  4285. if (!(miicontrol & BMCR_LOOPBACK)) {
  4286. spin_unlock_irqrestore(&np->lock, flags);
  4287. netdev_info(dev, "Loopback already disabled\n");
  4288. return 0;
  4289. }
  4290. nv_disable_irq(dev);
  4291. /* Turn off loopback */
  4292. spin_unlock_irqrestore(&np->lock, flags);
  4293. netdev_info(dev, "Internal PHY loopback mode disabled.\n");
  4294. phy_init(dev);
  4295. }
  4296. msleep(500);
  4297. spin_lock_irqsave(&np->lock, flags);
  4298. nv_enable_irq(dev);
  4299. spin_unlock_irqrestore(&np->lock, flags);
  4300. return retval;
  4301. }
  4302. static netdev_features_t nv_fix_features(struct net_device *dev,
  4303. netdev_features_t features)
  4304. {
  4305. /* vlan is dependent on rx checksum offload */
  4306. if (features & (NETIF_F_HW_VLAN_CTAG_TX|NETIF_F_HW_VLAN_CTAG_RX))
  4307. features |= NETIF_F_RXCSUM;
  4308. return features;
  4309. }
  4310. static void nv_vlan_mode(struct net_device *dev, netdev_features_t features)
  4311. {
  4312. struct fe_priv *np = get_nvpriv(dev);
  4313. spin_lock_irq(&np->lock);
  4314. if (features & NETIF_F_HW_VLAN_CTAG_RX)
  4315. np->txrxctl_bits |= NVREG_TXRXCTL_VLANSTRIP;
  4316. else
  4317. np->txrxctl_bits &= ~NVREG_TXRXCTL_VLANSTRIP;
  4318. if (features & NETIF_F_HW_VLAN_CTAG_TX)
  4319. np->txrxctl_bits |= NVREG_TXRXCTL_VLANINS;
  4320. else
  4321. np->txrxctl_bits &= ~NVREG_TXRXCTL_VLANINS;
  4322. writel(np->txrxctl_bits, get_hwbase(dev) + NvRegTxRxControl);
  4323. spin_unlock_irq(&np->lock);
  4324. }
  4325. static int nv_set_features(struct net_device *dev, netdev_features_t features)
  4326. {
  4327. struct fe_priv *np = netdev_priv(dev);
  4328. u8 __iomem *base = get_hwbase(dev);
  4329. netdev_features_t changed = dev->features ^ features;
  4330. int retval;
  4331. if ((changed & NETIF_F_LOOPBACK) && netif_running(dev)) {
  4332. retval = nv_set_loopback(dev, features);
  4333. if (retval != 0)
  4334. return retval;
  4335. }
  4336. if (changed & NETIF_F_RXCSUM) {
  4337. spin_lock_irq(&np->lock);
  4338. if (features & NETIF_F_RXCSUM)
  4339. np->txrxctl_bits |= NVREG_TXRXCTL_RXCHECK;
  4340. else
  4341. np->txrxctl_bits &= ~NVREG_TXRXCTL_RXCHECK;
  4342. if (netif_running(dev))
  4343. writel(np->txrxctl_bits, base + NvRegTxRxControl);
  4344. spin_unlock_irq(&np->lock);
  4345. }
  4346. if (changed & (NETIF_F_HW_VLAN_CTAG_TX | NETIF_F_HW_VLAN_CTAG_RX))
  4347. nv_vlan_mode(dev, features);
  4348. return 0;
  4349. }
  4350. static int nv_get_sset_count(struct net_device *dev, int sset)
  4351. {
  4352. struct fe_priv *np = netdev_priv(dev);
  4353. switch (sset) {
  4354. case ETH_SS_TEST:
  4355. if (np->driver_data & DEV_HAS_TEST_EXTENDED)
  4356. return NV_TEST_COUNT_EXTENDED;
  4357. else
  4358. return NV_TEST_COUNT_BASE;
  4359. case ETH_SS_STATS:
  4360. if (np->driver_data & DEV_HAS_STATISTICS_V3)
  4361. return NV_DEV_STATISTICS_V3_COUNT;
  4362. else if (np->driver_data & DEV_HAS_STATISTICS_V2)
  4363. return NV_DEV_STATISTICS_V2_COUNT;
  4364. else if (np->driver_data & DEV_HAS_STATISTICS_V1)
  4365. return NV_DEV_STATISTICS_V1_COUNT;
  4366. else
  4367. return 0;
  4368. default:
  4369. return -EOPNOTSUPP;
  4370. }
  4371. }
  4372. static void nv_get_ethtool_stats(struct net_device *dev,
  4373. struct ethtool_stats *estats, u64 *buffer)
  4374. __acquires(&netdev_priv(dev)->hwstats_lock)
  4375. __releases(&netdev_priv(dev)->hwstats_lock)
  4376. {
  4377. struct fe_priv *np = netdev_priv(dev);
  4378. spin_lock_bh(&np->hwstats_lock);
  4379. nv_update_stats(dev);
  4380. memcpy(buffer, &np->estats,
  4381. nv_get_sset_count(dev, ETH_SS_STATS)*sizeof(u64));
  4382. spin_unlock_bh(&np->hwstats_lock);
  4383. }
  4384. static int nv_link_test(struct net_device *dev)
  4385. {
  4386. struct fe_priv *np = netdev_priv(dev);
  4387. int mii_status;
  4388. mii_rw(dev, np->phyaddr, MII_BMSR, MII_READ);
  4389. mii_status = mii_rw(dev, np->phyaddr, MII_BMSR, MII_READ);
  4390. /* check phy link status */
  4391. if (!(mii_status & BMSR_LSTATUS))
  4392. return 0;
  4393. else
  4394. return 1;
  4395. }
  4396. static int nv_register_test(struct net_device *dev)
  4397. {
  4398. u8 __iomem *base = get_hwbase(dev);
  4399. int i = 0;
  4400. u32 orig_read, new_read;
  4401. do {
  4402. orig_read = readl(base + nv_registers_test[i].reg);
  4403. /* xor with mask to toggle bits */
  4404. orig_read ^= nv_registers_test[i].mask;
  4405. writel(orig_read, base + nv_registers_test[i].reg);
  4406. new_read = readl(base + nv_registers_test[i].reg);
  4407. if ((new_read & nv_registers_test[i].mask) != (orig_read & nv_registers_test[i].mask))
  4408. return 0;
  4409. /* restore original value */
  4410. orig_read ^= nv_registers_test[i].mask;
  4411. writel(orig_read, base + nv_registers_test[i].reg);
  4412. } while (nv_registers_test[++i].reg != 0);
  4413. return 1;
  4414. }
  4415. static int nv_interrupt_test(struct net_device *dev)
  4416. {
  4417. struct fe_priv *np = netdev_priv(dev);
  4418. u8 __iomem *base = get_hwbase(dev);
  4419. int ret = 1;
  4420. int testcnt;
  4421. u32 save_msi_flags, save_poll_interval = 0;
  4422. if (netif_running(dev)) {
  4423. /* free current irq */
  4424. nv_free_irq(dev);
  4425. save_poll_interval = readl(base+NvRegPollingInterval);
  4426. }
  4427. /* flag to test interrupt handler */
  4428. np->intr_test = 0;
  4429. /* setup test irq */
  4430. save_msi_flags = np->msi_flags;
  4431. np->msi_flags &= ~NV_MSI_X_VECTORS_MASK;
  4432. np->msi_flags |= 0x001; /* setup 1 vector */
  4433. if (nv_request_irq(dev, 1))
  4434. return 0;
  4435. /* setup timer interrupt */
  4436. writel(NVREG_POLL_DEFAULT_CPU, base + NvRegPollingInterval);
  4437. writel(NVREG_UNKSETUP6_VAL, base + NvRegUnknownSetupReg6);
  4438. nv_enable_hw_interrupts(dev, NVREG_IRQ_TIMER);
  4439. /* wait for at least one interrupt */
  4440. msleep(100);
  4441. spin_lock_irq(&np->lock);
  4442. /* flag should be set within ISR */
  4443. testcnt = np->intr_test;
  4444. if (!testcnt)
  4445. ret = 2;
  4446. nv_disable_hw_interrupts(dev, NVREG_IRQ_TIMER);
  4447. if (!(np->msi_flags & NV_MSI_X_ENABLED))
  4448. writel(NVREG_IRQSTAT_MASK, base + NvRegIrqStatus);
  4449. else
  4450. writel(NVREG_IRQSTAT_MASK, base + NvRegMSIXIrqStatus);
  4451. spin_unlock_irq(&np->lock);
  4452. nv_free_irq(dev);
  4453. np->msi_flags = save_msi_flags;
  4454. if (netif_running(dev)) {
  4455. writel(save_poll_interval, base + NvRegPollingInterval);
  4456. writel(NVREG_UNKSETUP6_VAL, base + NvRegUnknownSetupReg6);
  4457. /* restore original irq */
  4458. if (nv_request_irq(dev, 0))
  4459. return 0;
  4460. }
  4461. return ret;
  4462. }
  4463. static int nv_loopback_test(struct net_device *dev)
  4464. {
  4465. struct fe_priv *np = netdev_priv(dev);
  4466. u8 __iomem *base = get_hwbase(dev);
  4467. struct sk_buff *tx_skb, *rx_skb;
  4468. dma_addr_t test_dma_addr;
  4469. u32 tx_flags_extra = (np->desc_ver == DESC_VER_1 ? NV_TX_LASTPACKET : NV_TX2_LASTPACKET);
  4470. u32 flags;
  4471. int len, i, pkt_len;
  4472. u8 *pkt_data;
  4473. u32 filter_flags = 0;
  4474. u32 misc1_flags = 0;
  4475. int ret = 1;
  4476. if (netif_running(dev)) {
  4477. nv_disable_irq(dev);
  4478. filter_flags = readl(base + NvRegPacketFilterFlags);
  4479. misc1_flags = readl(base + NvRegMisc1);
  4480. } else {
  4481. nv_txrx_reset(dev);
  4482. }
  4483. /* reinit driver view of the rx queue */
  4484. set_bufsize(dev);
  4485. nv_init_ring(dev);
  4486. /* setup hardware for loopback */
  4487. writel(NVREG_MISC1_FORCE, base + NvRegMisc1);
  4488. writel(NVREG_PFF_ALWAYS | NVREG_PFF_LOOPBACK, base + NvRegPacketFilterFlags);
  4489. /* reinit nic view of the rx queue */
  4490. writel(np->rx_buf_sz, base + NvRegOffloadConfig);
  4491. setup_hw_rings(dev, NV_SETUP_RX_RING | NV_SETUP_TX_RING);
  4492. writel(((np->rx_ring_size-1) << NVREG_RINGSZ_RXSHIFT) + ((np->tx_ring_size-1) << NVREG_RINGSZ_TXSHIFT),
  4493. base + NvRegRingSizes);
  4494. pci_push(base);
  4495. /* restart rx engine */
  4496. nv_start_rxtx(dev);
  4497. /* setup packet for tx */
  4498. pkt_len = ETH_DATA_LEN;
  4499. tx_skb = netdev_alloc_skb(dev, pkt_len);
  4500. if (!tx_skb) {
  4501. ret = 0;
  4502. goto out;
  4503. }
  4504. test_dma_addr = dma_map_single(&np->pci_dev->dev, tx_skb->data,
  4505. skb_tailroom(tx_skb),
  4506. DMA_FROM_DEVICE);
  4507. if (unlikely(dma_mapping_error(&np->pci_dev->dev,
  4508. test_dma_addr))) {
  4509. dev_kfree_skb_any(tx_skb);
  4510. goto out;
  4511. }
  4512. pkt_data = skb_put(tx_skb, pkt_len);
  4513. for (i = 0; i < pkt_len; i++)
  4514. pkt_data[i] = (u8)(i & 0xff);
  4515. if (!nv_optimized(np)) {
  4516. np->tx_ring.orig[0].buf = cpu_to_le32(test_dma_addr);
  4517. np->tx_ring.orig[0].flaglen = cpu_to_le32((pkt_len-1) | np->tx_flags | tx_flags_extra);
  4518. } else {
  4519. np->tx_ring.ex[0].bufhigh = cpu_to_le32(dma_high(test_dma_addr));
  4520. np->tx_ring.ex[0].buflow = cpu_to_le32(dma_low(test_dma_addr));
  4521. np->tx_ring.ex[0].flaglen = cpu_to_le32((pkt_len-1) | np->tx_flags | tx_flags_extra);
  4522. }
  4523. writel(NVREG_TXRXCTL_KICK|np->txrxctl_bits, get_hwbase(dev) + NvRegTxRxControl);
  4524. pci_push(get_hwbase(dev));
  4525. msleep(500);
  4526. /* check for rx of the packet */
  4527. if (!nv_optimized(np)) {
  4528. flags = le32_to_cpu(np->rx_ring.orig[0].flaglen);
  4529. len = nv_descr_getlength(&np->rx_ring.orig[0], np->desc_ver);
  4530. } else {
  4531. flags = le32_to_cpu(np->rx_ring.ex[0].flaglen);
  4532. len = nv_descr_getlength_ex(&np->rx_ring.ex[0], np->desc_ver);
  4533. }
  4534. if (flags & NV_RX_AVAIL) {
  4535. ret = 0;
  4536. } else if (np->desc_ver == DESC_VER_1) {
  4537. if (flags & NV_RX_ERROR)
  4538. ret = 0;
  4539. } else {
  4540. if (flags & NV_RX2_ERROR)
  4541. ret = 0;
  4542. }
  4543. if (ret) {
  4544. if (len != pkt_len) {
  4545. ret = 0;
  4546. } else {
  4547. rx_skb = np->rx_skb[0].skb;
  4548. for (i = 0; i < pkt_len; i++) {
  4549. if (rx_skb->data[i] != (u8)(i & 0xff)) {
  4550. ret = 0;
  4551. break;
  4552. }
  4553. }
  4554. }
  4555. }
  4556. dma_unmap_single(&np->pci_dev->dev, test_dma_addr,
  4557. (skb_end_pointer(tx_skb) - tx_skb->data),
  4558. DMA_TO_DEVICE);
  4559. dev_kfree_skb_any(tx_skb);
  4560. out:
  4561. /* stop engines */
  4562. nv_stop_rxtx(dev);
  4563. nv_txrx_reset(dev);
  4564. /* drain rx queue */
  4565. nv_drain_rxtx(dev);
  4566. if (netif_running(dev)) {
  4567. writel(misc1_flags, base + NvRegMisc1);
  4568. writel(filter_flags, base + NvRegPacketFilterFlags);
  4569. nv_enable_irq(dev);
  4570. }
  4571. return ret;
  4572. }
  4573. static void nv_self_test(struct net_device *dev, struct ethtool_test *test, u64 *buffer)
  4574. {
  4575. struct fe_priv *np = netdev_priv(dev);
  4576. u8 __iomem *base = get_hwbase(dev);
  4577. int result, count;
  4578. count = nv_get_sset_count(dev, ETH_SS_TEST);
  4579. memset(buffer, 0, count * sizeof(u64));
  4580. if (!nv_link_test(dev)) {
  4581. test->flags |= ETH_TEST_FL_FAILED;
  4582. buffer[0] = 1;
  4583. }
  4584. if (test->flags & ETH_TEST_FL_OFFLINE) {
  4585. if (netif_running(dev)) {
  4586. netif_stop_queue(dev);
  4587. nv_napi_disable(dev);
  4588. netif_tx_lock_bh(dev);
  4589. netif_addr_lock(dev);
  4590. spin_lock_irq(&np->lock);
  4591. nv_disable_hw_interrupts(dev, np->irqmask);
  4592. if (!(np->msi_flags & NV_MSI_X_ENABLED))
  4593. writel(NVREG_IRQSTAT_MASK, base + NvRegIrqStatus);
  4594. else
  4595. writel(NVREG_IRQSTAT_MASK, base + NvRegMSIXIrqStatus);
  4596. /* stop engines */
  4597. nv_stop_rxtx(dev);
  4598. nv_txrx_reset(dev);
  4599. /* drain rx queue */
  4600. nv_drain_rxtx(dev);
  4601. spin_unlock_irq(&np->lock);
  4602. netif_addr_unlock(dev);
  4603. netif_tx_unlock_bh(dev);
  4604. }
  4605. if (!nv_register_test(dev)) {
  4606. test->flags |= ETH_TEST_FL_FAILED;
  4607. buffer[1] = 1;
  4608. }
  4609. result = nv_interrupt_test(dev);
  4610. if (result != 1) {
  4611. test->flags |= ETH_TEST_FL_FAILED;
  4612. buffer[2] = 1;
  4613. }
  4614. if (result == 0) {
  4615. /* bail out */
  4616. return;
  4617. }
  4618. if (count > NV_TEST_COUNT_BASE && !nv_loopback_test(dev)) {
  4619. test->flags |= ETH_TEST_FL_FAILED;
  4620. buffer[3] = 1;
  4621. }
  4622. if (netif_running(dev)) {
  4623. /* reinit driver view of the rx queue */
  4624. set_bufsize(dev);
  4625. if (nv_init_ring(dev)) {
  4626. if (!np->in_shutdown)
  4627. mod_timer(&np->oom_kick, jiffies + OOM_REFILL);
  4628. }
  4629. /* reinit nic view of the rx queue */
  4630. writel(np->rx_buf_sz, base + NvRegOffloadConfig);
  4631. setup_hw_rings(dev, NV_SETUP_RX_RING | NV_SETUP_TX_RING);
  4632. writel(((np->rx_ring_size-1) << NVREG_RINGSZ_RXSHIFT) + ((np->tx_ring_size-1) << NVREG_RINGSZ_TXSHIFT),
  4633. base + NvRegRingSizes);
  4634. pci_push(base);
  4635. writel(NVREG_TXRXCTL_KICK|np->txrxctl_bits, get_hwbase(dev) + NvRegTxRxControl);
  4636. pci_push(base);
  4637. /* restart rx engine */
  4638. nv_start_rxtx(dev);
  4639. netif_start_queue(dev);
  4640. nv_napi_enable(dev);
  4641. nv_enable_hw_interrupts(dev, np->irqmask);
  4642. }
  4643. }
  4644. }
  4645. static void nv_get_strings(struct net_device *dev, u32 stringset, u8 *buffer)
  4646. {
  4647. switch (stringset) {
  4648. case ETH_SS_STATS:
  4649. memcpy(buffer, &nv_estats_str, nv_get_sset_count(dev, ETH_SS_STATS)*sizeof(struct nv_ethtool_str));
  4650. break;
  4651. case ETH_SS_TEST:
  4652. memcpy(buffer, &nv_etests_str, nv_get_sset_count(dev, ETH_SS_TEST)*sizeof(struct nv_ethtool_str));
  4653. break;
  4654. }
  4655. }
  4656. static const struct ethtool_ops ops = {
  4657. .get_drvinfo = nv_get_drvinfo,
  4658. .get_link = ethtool_op_get_link,
  4659. .get_wol = nv_get_wol,
  4660. .set_wol = nv_set_wol,
  4661. .get_regs_len = nv_get_regs_len,
  4662. .get_regs = nv_get_regs,
  4663. .nway_reset = nv_nway_reset,
  4664. .get_ringparam = nv_get_ringparam,
  4665. .set_ringparam = nv_set_ringparam,
  4666. .get_pauseparam = nv_get_pauseparam,
  4667. .set_pauseparam = nv_set_pauseparam,
  4668. .get_strings = nv_get_strings,
  4669. .get_ethtool_stats = nv_get_ethtool_stats,
  4670. .get_sset_count = nv_get_sset_count,
  4671. .self_test = nv_self_test,
  4672. .get_ts_info = ethtool_op_get_ts_info,
  4673. .get_link_ksettings = nv_get_link_ksettings,
  4674. .set_link_ksettings = nv_set_link_ksettings,
  4675. };
  4676. /* The mgmt unit and driver use a semaphore to access the phy during init */
  4677. static int nv_mgmt_acquire_sema(struct net_device *dev)
  4678. {
  4679. struct fe_priv *np = netdev_priv(dev);
  4680. u8 __iomem *base = get_hwbase(dev);
  4681. int i;
  4682. u32 tx_ctrl, mgmt_sema;
  4683. for (i = 0; i < 10; i++) {
  4684. mgmt_sema = readl(base + NvRegTransmitterControl) & NVREG_XMITCTL_MGMT_SEMA_MASK;
  4685. if (mgmt_sema == NVREG_XMITCTL_MGMT_SEMA_FREE)
  4686. break;
  4687. msleep(500);
  4688. }
  4689. if (mgmt_sema != NVREG_XMITCTL_MGMT_SEMA_FREE)
  4690. return 0;
  4691. for (i = 0; i < 2; i++) {
  4692. tx_ctrl = readl(base + NvRegTransmitterControl);
  4693. tx_ctrl |= NVREG_XMITCTL_HOST_SEMA_ACQ;
  4694. writel(tx_ctrl, base + NvRegTransmitterControl);
  4695. /* verify that semaphore was acquired */
  4696. tx_ctrl = readl(base + NvRegTransmitterControl);
  4697. if (((tx_ctrl & NVREG_XMITCTL_HOST_SEMA_MASK) == NVREG_XMITCTL_HOST_SEMA_ACQ) &&
  4698. ((tx_ctrl & NVREG_XMITCTL_MGMT_SEMA_MASK) == NVREG_XMITCTL_MGMT_SEMA_FREE)) {
  4699. np->mgmt_sema = 1;
  4700. return 1;
  4701. } else
  4702. udelay(50);
  4703. }
  4704. return 0;
  4705. }
  4706. static void nv_mgmt_release_sema(struct net_device *dev)
  4707. {
  4708. struct fe_priv *np = netdev_priv(dev);
  4709. u8 __iomem *base = get_hwbase(dev);
  4710. u32 tx_ctrl;
  4711. if (np->driver_data & DEV_HAS_MGMT_UNIT) {
  4712. if (np->mgmt_sema) {
  4713. tx_ctrl = readl(base + NvRegTransmitterControl);
  4714. tx_ctrl &= ~NVREG_XMITCTL_HOST_SEMA_ACQ;
  4715. writel(tx_ctrl, base + NvRegTransmitterControl);
  4716. }
  4717. }
  4718. }
  4719. static int nv_mgmt_get_version(struct net_device *dev)
  4720. {
  4721. struct fe_priv *np = netdev_priv(dev);
  4722. u8 __iomem *base = get_hwbase(dev);
  4723. u32 data_ready = readl(base + NvRegTransmitterControl);
  4724. u32 data_ready2 = 0;
  4725. unsigned long start;
  4726. int ready = 0;
  4727. writel(NVREG_MGMTUNITGETVERSION, base + NvRegMgmtUnitGetVersion);
  4728. writel(data_ready ^ NVREG_XMITCTL_DATA_START, base + NvRegTransmitterControl);
  4729. start = jiffies;
  4730. while (time_before(jiffies, start + 5*HZ)) {
  4731. data_ready2 = readl(base + NvRegTransmitterControl);
  4732. if ((data_ready & NVREG_XMITCTL_DATA_READY) != (data_ready2 & NVREG_XMITCTL_DATA_READY)) {
  4733. ready = 1;
  4734. break;
  4735. }
  4736. schedule_timeout_uninterruptible(1);
  4737. }
  4738. if (!ready || (data_ready2 & NVREG_XMITCTL_DATA_ERROR))
  4739. return 0;
  4740. np->mgmt_version = readl(base + NvRegMgmtUnitVersion) & NVREG_MGMTUNITVERSION;
  4741. return 1;
  4742. }
  4743. static int nv_open(struct net_device *dev)
  4744. {
  4745. struct fe_priv *np = netdev_priv(dev);
  4746. u8 __iomem *base = get_hwbase(dev);
  4747. int ret = 1;
  4748. int oom, i;
  4749. u32 low;
  4750. /* power up phy */
  4751. mii_rw(dev, np->phyaddr, MII_BMCR,
  4752. mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ) & ~BMCR_PDOWN);
  4753. nv_txrx_gate(dev, false);
  4754. /* erase previous misconfiguration */
  4755. if (np->driver_data & DEV_HAS_POWER_CNTRL)
  4756. nv_mac_reset(dev);
  4757. writel(NVREG_MCASTADDRA_FORCE, base + NvRegMulticastAddrA);
  4758. writel(0, base + NvRegMulticastAddrB);
  4759. writel(NVREG_MCASTMASKA_NONE, base + NvRegMulticastMaskA);
  4760. writel(NVREG_MCASTMASKB_NONE, base + NvRegMulticastMaskB);
  4761. writel(0, base + NvRegPacketFilterFlags);
  4762. writel(0, base + NvRegTransmitterControl);
  4763. writel(0, base + NvRegReceiverControl);
  4764. writel(0, base + NvRegAdapterControl);
  4765. if (np->pause_flags & NV_PAUSEFRAME_TX_CAPABLE)
  4766. writel(NVREG_TX_PAUSEFRAME_DISABLE, base + NvRegTxPauseFrame);
  4767. /* initialize descriptor rings */
  4768. set_bufsize(dev);
  4769. oom = nv_init_ring(dev);
  4770. writel(0, base + NvRegLinkSpeed);
  4771. writel(readl(base + NvRegTransmitPoll) & NVREG_TRANSMITPOLL_MAC_ADDR_REV, base + NvRegTransmitPoll);
  4772. nv_txrx_reset(dev);
  4773. writel(0, base + NvRegUnknownSetupReg6);
  4774. np->in_shutdown = 0;
  4775. /* give hw rings */
  4776. setup_hw_rings(dev, NV_SETUP_RX_RING | NV_SETUP_TX_RING);
  4777. writel(((np->rx_ring_size-1) << NVREG_RINGSZ_RXSHIFT) + ((np->tx_ring_size-1) << NVREG_RINGSZ_TXSHIFT),
  4778. base + NvRegRingSizes);
  4779. writel(np->linkspeed, base + NvRegLinkSpeed);
  4780. if (np->desc_ver == DESC_VER_1)
  4781. writel(NVREG_TX_WM_DESC1_DEFAULT, base + NvRegTxWatermark);
  4782. else
  4783. writel(NVREG_TX_WM_DESC2_3_DEFAULT, base + NvRegTxWatermark);
  4784. writel(np->txrxctl_bits, base + NvRegTxRxControl);
  4785. writel(np->vlanctl_bits, base + NvRegVlanControl);
  4786. pci_push(base);
  4787. writel(NVREG_TXRXCTL_BIT1|np->txrxctl_bits, base + NvRegTxRxControl);
  4788. if (reg_delay(dev, NvRegUnknownSetupReg5,
  4789. NVREG_UNKSETUP5_BIT31, NVREG_UNKSETUP5_BIT31,
  4790. NV_SETUP5_DELAY, NV_SETUP5_DELAYMAX))
  4791. netdev_info(dev,
  4792. "%s: SetupReg5, Bit 31 remained off\n", __func__);
  4793. writel(0, base + NvRegMIIMask);
  4794. writel(NVREG_IRQSTAT_MASK, base + NvRegIrqStatus);
  4795. writel(NVREG_MIISTAT_MASK_ALL, base + NvRegMIIStatus);
  4796. writel(NVREG_MISC1_FORCE | NVREG_MISC1_HD, base + NvRegMisc1);
  4797. writel(readl(base + NvRegTransmitterStatus), base + NvRegTransmitterStatus);
  4798. writel(NVREG_PFF_ALWAYS, base + NvRegPacketFilterFlags);
  4799. writel(np->rx_buf_sz, base + NvRegOffloadConfig);
  4800. writel(readl(base + NvRegReceiverStatus), base + NvRegReceiverStatus);
  4801. get_random_bytes(&low, sizeof(low));
  4802. low &= NVREG_SLOTTIME_MASK;
  4803. if (np->desc_ver == DESC_VER_1) {
  4804. writel(low|NVREG_SLOTTIME_DEFAULT, base + NvRegSlotTime);
  4805. } else {
  4806. if (!(np->driver_data & DEV_HAS_GEAR_MODE)) {
  4807. /* setup legacy backoff */
  4808. writel(NVREG_SLOTTIME_LEGBF_ENABLED|NVREG_SLOTTIME_10_100_FULL|low, base + NvRegSlotTime);
  4809. } else {
  4810. writel(NVREG_SLOTTIME_10_100_FULL, base + NvRegSlotTime);
  4811. nv_gear_backoff_reseed(dev);
  4812. }
  4813. }
  4814. writel(NVREG_TX_DEFERRAL_DEFAULT, base + NvRegTxDeferral);
  4815. writel(NVREG_RX_DEFERRAL_DEFAULT, base + NvRegRxDeferral);
  4816. if (poll_interval == -1) {
  4817. if (optimization_mode == NV_OPTIMIZATION_MODE_THROUGHPUT)
  4818. writel(NVREG_POLL_DEFAULT_THROUGHPUT, base + NvRegPollingInterval);
  4819. else
  4820. writel(NVREG_POLL_DEFAULT_CPU, base + NvRegPollingInterval);
  4821. } else
  4822. writel(poll_interval & 0xFFFF, base + NvRegPollingInterval);
  4823. writel(NVREG_UNKSETUP6_VAL, base + NvRegUnknownSetupReg6);
  4824. writel((np->phyaddr << NVREG_ADAPTCTL_PHYSHIFT)|NVREG_ADAPTCTL_PHYVALID|NVREG_ADAPTCTL_RUNNING,
  4825. base + NvRegAdapterControl);
  4826. writel(NVREG_MIISPEED_BIT8|NVREG_MIIDELAY, base + NvRegMIISpeed);
  4827. writel(NVREG_MII_LINKCHANGE, base + NvRegMIIMask);
  4828. if (np->wolenabled)
  4829. writel(NVREG_WAKEUPFLAGS_ENABLE , base + NvRegWakeUpFlags);
  4830. i = readl(base + NvRegPowerState);
  4831. if ((i & NVREG_POWERSTATE_POWEREDUP) == 0)
  4832. writel(NVREG_POWERSTATE_POWEREDUP|i, base + NvRegPowerState);
  4833. pci_push(base);
  4834. udelay(10);
  4835. writel(readl(base + NvRegPowerState) | NVREG_POWERSTATE_VALID, base + NvRegPowerState);
  4836. nv_disable_hw_interrupts(dev, np->irqmask);
  4837. pci_push(base);
  4838. writel(NVREG_MIISTAT_MASK_ALL, base + NvRegMIIStatus);
  4839. writel(NVREG_IRQSTAT_MASK, base + NvRegIrqStatus);
  4840. pci_push(base);
  4841. if (nv_request_irq(dev, 0))
  4842. goto out_drain;
  4843. /* ask for interrupts */
  4844. nv_enable_hw_interrupts(dev, np->irqmask);
  4845. spin_lock_irq(&np->lock);
  4846. writel(NVREG_MCASTADDRA_FORCE, base + NvRegMulticastAddrA);
  4847. writel(0, base + NvRegMulticastAddrB);
  4848. writel(NVREG_MCASTMASKA_NONE, base + NvRegMulticastMaskA);
  4849. writel(NVREG_MCASTMASKB_NONE, base + NvRegMulticastMaskB);
  4850. writel(NVREG_PFF_ALWAYS|NVREG_PFF_MYADDR, base + NvRegPacketFilterFlags);
  4851. /* One manual link speed update: Interrupts are enabled, future link
  4852. * speed changes cause interrupts and are handled by nv_link_irq().
  4853. */
  4854. {
  4855. u32 miistat;
  4856. miistat = readl(base + NvRegMIIStatus);
  4857. writel(NVREG_MIISTAT_MASK_ALL, base + NvRegMIIStatus);
  4858. }
  4859. /* set linkspeed to invalid value, thus force nv_update_linkspeed
  4860. * to init hw */
  4861. np->linkspeed = 0;
  4862. ret = nv_update_linkspeed(dev);
  4863. nv_start_rxtx(dev);
  4864. netif_start_queue(dev);
  4865. nv_napi_enable(dev);
  4866. if (ret) {
  4867. netif_carrier_on(dev);
  4868. } else {
  4869. netdev_info(dev, "no link during initialization\n");
  4870. netif_carrier_off(dev);
  4871. }
  4872. if (oom)
  4873. mod_timer(&np->oom_kick, jiffies + OOM_REFILL);
  4874. /* start statistics timer */
  4875. if (np->driver_data & (DEV_HAS_STATISTICS_V1|DEV_HAS_STATISTICS_V2|DEV_HAS_STATISTICS_V3))
  4876. mod_timer(&np->stats_poll,
  4877. round_jiffies(jiffies + STATS_INTERVAL));
  4878. spin_unlock_irq(&np->lock);
  4879. /* If the loopback feature was set while the device was down, make sure
  4880. * that it's set correctly now.
  4881. */
  4882. if (dev->features & NETIF_F_LOOPBACK)
  4883. nv_set_loopback(dev, dev->features);
  4884. return 0;
  4885. out_drain:
  4886. nv_drain_rxtx(dev);
  4887. return ret;
  4888. }
  4889. static int nv_close(struct net_device *dev)
  4890. {
  4891. struct fe_priv *np = netdev_priv(dev);
  4892. u8 __iomem *base;
  4893. spin_lock_irq(&np->lock);
  4894. np->in_shutdown = 1;
  4895. spin_unlock_irq(&np->lock);
  4896. nv_napi_disable(dev);
  4897. synchronize_irq(np->pci_dev->irq);
  4898. del_timer_sync(&np->oom_kick);
  4899. del_timer_sync(&np->nic_poll);
  4900. del_timer_sync(&np->stats_poll);
  4901. netif_stop_queue(dev);
  4902. spin_lock_irq(&np->lock);
  4903. nv_update_pause(dev, 0); /* otherwise stop_tx bricks NIC */
  4904. nv_stop_rxtx(dev);
  4905. nv_txrx_reset(dev);
  4906. /* disable interrupts on the nic or we will lock up */
  4907. base = get_hwbase(dev);
  4908. nv_disable_hw_interrupts(dev, np->irqmask);
  4909. pci_push(base);
  4910. spin_unlock_irq(&np->lock);
  4911. nv_free_irq(dev);
  4912. nv_drain_rxtx(dev);
  4913. if (np->wolenabled || !phy_power_down) {
  4914. nv_txrx_gate(dev, false);
  4915. writel(NVREG_PFF_ALWAYS|NVREG_PFF_MYADDR, base + NvRegPacketFilterFlags);
  4916. nv_start_rx(dev);
  4917. } else {
  4918. /* power down phy */
  4919. mii_rw(dev, np->phyaddr, MII_BMCR,
  4920. mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ)|BMCR_PDOWN);
  4921. nv_txrx_gate(dev, true);
  4922. }
  4923. /* FIXME: power down nic */
  4924. return 0;
  4925. }
  4926. static const struct net_device_ops nv_netdev_ops = {
  4927. .ndo_open = nv_open,
  4928. .ndo_stop = nv_close,
  4929. .ndo_get_stats64 = nv_get_stats64,
  4930. .ndo_start_xmit = nv_start_xmit,
  4931. .ndo_tx_timeout = nv_tx_timeout,
  4932. .ndo_change_mtu = nv_change_mtu,
  4933. .ndo_fix_features = nv_fix_features,
  4934. .ndo_set_features = nv_set_features,
  4935. .ndo_validate_addr = eth_validate_addr,
  4936. .ndo_set_mac_address = nv_set_mac_address,
  4937. .ndo_set_rx_mode = nv_set_multicast,
  4938. #ifdef CONFIG_NET_POLL_CONTROLLER
  4939. .ndo_poll_controller = nv_poll_controller,
  4940. #endif
  4941. };
  4942. static const struct net_device_ops nv_netdev_ops_optimized = {
  4943. .ndo_open = nv_open,
  4944. .ndo_stop = nv_close,
  4945. .ndo_get_stats64 = nv_get_stats64,
  4946. .ndo_start_xmit = nv_start_xmit_optimized,
  4947. .ndo_tx_timeout = nv_tx_timeout,
  4948. .ndo_change_mtu = nv_change_mtu,
  4949. .ndo_fix_features = nv_fix_features,
  4950. .ndo_set_features = nv_set_features,
  4951. .ndo_validate_addr = eth_validate_addr,
  4952. .ndo_set_mac_address = nv_set_mac_address,
  4953. .ndo_set_rx_mode = nv_set_multicast,
  4954. #ifdef CONFIG_NET_POLL_CONTROLLER
  4955. .ndo_poll_controller = nv_poll_controller,
  4956. #endif
  4957. };
  4958. static int nv_probe(struct pci_dev *pci_dev, const struct pci_device_id *id)
  4959. {
  4960. struct net_device *dev;
  4961. struct fe_priv *np;
  4962. unsigned long addr;
  4963. u8 __iomem *base;
  4964. int err, i;
  4965. u32 powerstate, txreg;
  4966. u32 phystate_orig = 0, phystate;
  4967. int phyinitialized = 0;
  4968. static int printed_version;
  4969. if (!printed_version++)
  4970. pr_info("Reverse Engineered nForce ethernet driver. Version %s.\n",
  4971. FORCEDETH_VERSION);
  4972. dev = alloc_etherdev(sizeof(struct fe_priv));
  4973. err = -ENOMEM;
  4974. if (!dev)
  4975. goto out;
  4976. np = netdev_priv(dev);
  4977. np->dev = dev;
  4978. np->pci_dev = pci_dev;
  4979. spin_lock_init(&np->lock);
  4980. spin_lock_init(&np->hwstats_lock);
  4981. SET_NETDEV_DEV(dev, &pci_dev->dev);
  4982. u64_stats_init(&np->swstats_rx_syncp);
  4983. u64_stats_init(&np->swstats_tx_syncp);
  4984. timer_setup(&np->oom_kick, nv_do_rx_refill, 0);
  4985. timer_setup(&np->nic_poll, nv_do_nic_poll, 0);
  4986. timer_setup(&np->stats_poll, nv_do_stats_poll, TIMER_DEFERRABLE);
  4987. err = pci_enable_device(pci_dev);
  4988. if (err)
  4989. goto out_free;
  4990. pci_set_master(pci_dev);
  4991. err = pci_request_regions(pci_dev, DRV_NAME);
  4992. if (err < 0)
  4993. goto out_disable;
  4994. if (id->driver_data & (DEV_HAS_VLAN|DEV_HAS_MSI_X|DEV_HAS_POWER_CNTRL|DEV_HAS_STATISTICS_V2|DEV_HAS_STATISTICS_V3))
  4995. np->register_size = NV_PCI_REGSZ_VER3;
  4996. else if (id->driver_data & DEV_HAS_STATISTICS_V1)
  4997. np->register_size = NV_PCI_REGSZ_VER2;
  4998. else
  4999. np->register_size = NV_PCI_REGSZ_VER1;
  5000. err = -EINVAL;
  5001. addr = 0;
  5002. for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) {
  5003. if (pci_resource_flags(pci_dev, i) & IORESOURCE_MEM &&
  5004. pci_resource_len(pci_dev, i) >= np->register_size) {
  5005. addr = pci_resource_start(pci_dev, i);
  5006. break;
  5007. }
  5008. }
  5009. if (i == DEVICE_COUNT_RESOURCE) {
  5010. dev_info(&pci_dev->dev, "Couldn't find register window\n");
  5011. goto out_relreg;
  5012. }
  5013. /* copy of driver data */
  5014. np->driver_data = id->driver_data;
  5015. /* copy of device id */
  5016. np->device_id = id->device;
  5017. /* handle different descriptor versions */
  5018. if (id->driver_data & DEV_HAS_HIGH_DMA) {
  5019. /* packet format 3: supports 40-bit addressing */
  5020. np->desc_ver = DESC_VER_3;
  5021. np->txrxctl_bits = NVREG_TXRXCTL_DESC_3;
  5022. if (dma_64bit) {
  5023. if (pci_set_dma_mask(pci_dev, DMA_BIT_MASK(39)))
  5024. dev_info(&pci_dev->dev,
  5025. "64-bit DMA failed, using 32-bit addressing\n");
  5026. else
  5027. dev->features |= NETIF_F_HIGHDMA;
  5028. if (pci_set_consistent_dma_mask(pci_dev, DMA_BIT_MASK(39))) {
  5029. dev_info(&pci_dev->dev,
  5030. "64-bit DMA (consistent) failed, using 32-bit ring buffers\n");
  5031. }
  5032. }
  5033. } else if (id->driver_data & DEV_HAS_LARGEDESC) {
  5034. /* packet format 2: supports jumbo frames */
  5035. np->desc_ver = DESC_VER_2;
  5036. np->txrxctl_bits = NVREG_TXRXCTL_DESC_2;
  5037. } else {
  5038. /* original packet format */
  5039. np->desc_ver = DESC_VER_1;
  5040. np->txrxctl_bits = NVREG_TXRXCTL_DESC_1;
  5041. }
  5042. np->pkt_limit = NV_PKTLIMIT_1;
  5043. if (id->driver_data & DEV_HAS_LARGEDESC)
  5044. np->pkt_limit = NV_PKTLIMIT_2;
  5045. if (id->driver_data & DEV_HAS_CHECKSUM) {
  5046. np->txrxctl_bits |= NVREG_TXRXCTL_RXCHECK;
  5047. dev->hw_features |= NETIF_F_IP_CSUM | NETIF_F_SG |
  5048. NETIF_F_TSO | NETIF_F_RXCSUM;
  5049. }
  5050. np->vlanctl_bits = 0;
  5051. if (id->driver_data & DEV_HAS_VLAN) {
  5052. np->vlanctl_bits = NVREG_VLANCONTROL_ENABLE;
  5053. dev->hw_features |= NETIF_F_HW_VLAN_CTAG_RX |
  5054. NETIF_F_HW_VLAN_CTAG_TX;
  5055. }
  5056. dev->features |= dev->hw_features;
  5057. /* Add loopback capability to the device. */
  5058. dev->hw_features |= NETIF_F_LOOPBACK;
  5059. /* MTU range: 64 - 1500 or 9100 */
  5060. dev->min_mtu = ETH_ZLEN + ETH_FCS_LEN;
  5061. dev->max_mtu = np->pkt_limit;
  5062. np->pause_flags = NV_PAUSEFRAME_RX_CAPABLE | NV_PAUSEFRAME_RX_REQ | NV_PAUSEFRAME_AUTONEG;
  5063. if ((id->driver_data & DEV_HAS_PAUSEFRAME_TX_V1) ||
  5064. (id->driver_data & DEV_HAS_PAUSEFRAME_TX_V2) ||
  5065. (id->driver_data & DEV_HAS_PAUSEFRAME_TX_V3)) {
  5066. np->pause_flags |= NV_PAUSEFRAME_TX_CAPABLE | NV_PAUSEFRAME_TX_REQ;
  5067. }
  5068. err = -ENOMEM;
  5069. np->base = ioremap(addr, np->register_size);
  5070. if (!np->base)
  5071. goto out_relreg;
  5072. np->rx_ring_size = RX_RING_DEFAULT;
  5073. np->tx_ring_size = TX_RING_DEFAULT;
  5074. if (!nv_optimized(np)) {
  5075. np->rx_ring.orig = dma_alloc_coherent(&pci_dev->dev,
  5076. sizeof(struct ring_desc) *
  5077. (np->rx_ring_size +
  5078. np->tx_ring_size),
  5079. &np->ring_addr,
  5080. GFP_ATOMIC);
  5081. if (!np->rx_ring.orig)
  5082. goto out_unmap;
  5083. np->tx_ring.orig = &np->rx_ring.orig[np->rx_ring_size];
  5084. } else {
  5085. np->rx_ring.ex = dma_alloc_coherent(&pci_dev->dev,
  5086. sizeof(struct ring_desc_ex) *
  5087. (np->rx_ring_size +
  5088. np->tx_ring_size),
  5089. &np->ring_addr, GFP_ATOMIC);
  5090. if (!np->rx_ring.ex)
  5091. goto out_unmap;
  5092. np->tx_ring.ex = &np->rx_ring.ex[np->rx_ring_size];
  5093. }
  5094. np->rx_skb = kcalloc(np->rx_ring_size, sizeof(struct nv_skb_map), GFP_KERNEL);
  5095. np->tx_skb = kcalloc(np->tx_ring_size, sizeof(struct nv_skb_map), GFP_KERNEL);
  5096. if (!np->rx_skb || !np->tx_skb)
  5097. goto out_freering;
  5098. if (!nv_optimized(np))
  5099. dev->netdev_ops = &nv_netdev_ops;
  5100. else
  5101. dev->netdev_ops = &nv_netdev_ops_optimized;
  5102. netif_napi_add(dev, &np->napi, nv_napi_poll, RX_WORK_PER_LOOP);
  5103. dev->ethtool_ops = &ops;
  5104. dev->watchdog_timeo = NV_WATCHDOG_TIMEO;
  5105. pci_set_drvdata(pci_dev, dev);
  5106. /* read the mac address */
  5107. base = get_hwbase(dev);
  5108. np->orig_mac[0] = readl(base + NvRegMacAddrA);
  5109. np->orig_mac[1] = readl(base + NvRegMacAddrB);
  5110. /* check the workaround bit for correct mac address order */
  5111. txreg = readl(base + NvRegTransmitPoll);
  5112. if (id->driver_data & DEV_HAS_CORRECT_MACADDR) {
  5113. /* mac address is already in correct order */
  5114. dev->dev_addr[0] = (np->orig_mac[0] >> 0) & 0xff;
  5115. dev->dev_addr[1] = (np->orig_mac[0] >> 8) & 0xff;
  5116. dev->dev_addr[2] = (np->orig_mac[0] >> 16) & 0xff;
  5117. dev->dev_addr[3] = (np->orig_mac[0] >> 24) & 0xff;
  5118. dev->dev_addr[4] = (np->orig_mac[1] >> 0) & 0xff;
  5119. dev->dev_addr[5] = (np->orig_mac[1] >> 8) & 0xff;
  5120. } else if (txreg & NVREG_TRANSMITPOLL_MAC_ADDR_REV) {
  5121. /* mac address is already in correct order */
  5122. dev->dev_addr[0] = (np->orig_mac[0] >> 0) & 0xff;
  5123. dev->dev_addr[1] = (np->orig_mac[0] >> 8) & 0xff;
  5124. dev->dev_addr[2] = (np->orig_mac[0] >> 16) & 0xff;
  5125. dev->dev_addr[3] = (np->orig_mac[0] >> 24) & 0xff;
  5126. dev->dev_addr[4] = (np->orig_mac[1] >> 0) & 0xff;
  5127. dev->dev_addr[5] = (np->orig_mac[1] >> 8) & 0xff;
  5128. /*
  5129. * Set orig mac address back to the reversed version.
  5130. * This flag will be cleared during low power transition.
  5131. * Therefore, we should always put back the reversed address.
  5132. */
  5133. np->orig_mac[0] = (dev->dev_addr[5] << 0) + (dev->dev_addr[4] << 8) +
  5134. (dev->dev_addr[3] << 16) + (dev->dev_addr[2] << 24);
  5135. np->orig_mac[1] = (dev->dev_addr[1] << 0) + (dev->dev_addr[0] << 8);
  5136. } else {
  5137. /* need to reverse mac address to correct order */
  5138. dev->dev_addr[0] = (np->orig_mac[1] >> 8) & 0xff;
  5139. dev->dev_addr[1] = (np->orig_mac[1] >> 0) & 0xff;
  5140. dev->dev_addr[2] = (np->orig_mac[0] >> 24) & 0xff;
  5141. dev->dev_addr[3] = (np->orig_mac[0] >> 16) & 0xff;
  5142. dev->dev_addr[4] = (np->orig_mac[0] >> 8) & 0xff;
  5143. dev->dev_addr[5] = (np->orig_mac[0] >> 0) & 0xff;
  5144. writel(txreg|NVREG_TRANSMITPOLL_MAC_ADDR_REV, base + NvRegTransmitPoll);
  5145. dev_dbg(&pci_dev->dev,
  5146. "%s: set workaround bit for reversed mac addr\n",
  5147. __func__);
  5148. }
  5149. if (!is_valid_ether_addr(dev->dev_addr)) {
  5150. /*
  5151. * Bad mac address. At least one bios sets the mac address
  5152. * to 01:23:45:67:89:ab
  5153. */
  5154. dev_err(&pci_dev->dev,
  5155. "Invalid MAC address detected: %pM - Please complain to your hardware vendor.\n",
  5156. dev->dev_addr);
  5157. eth_hw_addr_random(dev);
  5158. dev_err(&pci_dev->dev,
  5159. "Using random MAC address: %pM\n", dev->dev_addr);
  5160. }
  5161. /* set mac address */
  5162. nv_copy_mac_to_hw(dev);
  5163. /* disable WOL */
  5164. writel(0, base + NvRegWakeUpFlags);
  5165. np->wolenabled = 0;
  5166. device_set_wakeup_enable(&pci_dev->dev, false);
  5167. if (id->driver_data & DEV_HAS_POWER_CNTRL) {
  5168. /* take phy and nic out of low power mode */
  5169. powerstate = readl(base + NvRegPowerState2);
  5170. powerstate &= ~NVREG_POWERSTATE2_POWERUP_MASK;
  5171. if ((id->driver_data & DEV_NEED_LOW_POWER_FIX) &&
  5172. pci_dev->revision >= 0xA3)
  5173. powerstate |= NVREG_POWERSTATE2_POWERUP_REV_A3;
  5174. writel(powerstate, base + NvRegPowerState2);
  5175. }
  5176. if (np->desc_ver == DESC_VER_1)
  5177. np->tx_flags = NV_TX_VALID;
  5178. else
  5179. np->tx_flags = NV_TX2_VALID;
  5180. np->msi_flags = 0;
  5181. if ((id->driver_data & DEV_HAS_MSI) && msi)
  5182. np->msi_flags |= NV_MSI_CAPABLE;
  5183. if ((id->driver_data & DEV_HAS_MSI_X) && msix) {
  5184. /* msix has had reported issues when modifying irqmask
  5185. as in the case of napi, therefore, disable for now
  5186. */
  5187. #if 0
  5188. np->msi_flags |= NV_MSI_X_CAPABLE;
  5189. #endif
  5190. }
  5191. if (optimization_mode == NV_OPTIMIZATION_MODE_CPU) {
  5192. np->irqmask = NVREG_IRQMASK_CPU;
  5193. if (np->msi_flags & NV_MSI_X_CAPABLE) /* set number of vectors */
  5194. np->msi_flags |= 0x0001;
  5195. } else if (optimization_mode == NV_OPTIMIZATION_MODE_DYNAMIC &&
  5196. !(id->driver_data & DEV_NEED_TIMERIRQ)) {
  5197. /* start off in throughput mode */
  5198. np->irqmask = NVREG_IRQMASK_THROUGHPUT;
  5199. /* remove support for msix mode */
  5200. np->msi_flags &= ~NV_MSI_X_CAPABLE;
  5201. } else {
  5202. optimization_mode = NV_OPTIMIZATION_MODE_THROUGHPUT;
  5203. np->irqmask = NVREG_IRQMASK_THROUGHPUT;
  5204. if (np->msi_flags & NV_MSI_X_CAPABLE) /* set number of vectors */
  5205. np->msi_flags |= 0x0003;
  5206. }
  5207. if (id->driver_data & DEV_NEED_TIMERIRQ)
  5208. np->irqmask |= NVREG_IRQ_TIMER;
  5209. if (id->driver_data & DEV_NEED_LINKTIMER) {
  5210. np->need_linktimer = 1;
  5211. np->link_timeout = jiffies + LINK_TIMEOUT;
  5212. } else {
  5213. np->need_linktimer = 0;
  5214. }
  5215. /* Limit the number of tx's outstanding for hw bug */
  5216. if (id->driver_data & DEV_NEED_TX_LIMIT) {
  5217. np->tx_limit = 1;
  5218. if (((id->driver_data & DEV_NEED_TX_LIMIT2) == DEV_NEED_TX_LIMIT2) &&
  5219. pci_dev->revision >= 0xA2)
  5220. np->tx_limit = 0;
  5221. }
  5222. /* clear phy state and temporarily halt phy interrupts */
  5223. writel(0, base + NvRegMIIMask);
  5224. phystate = readl(base + NvRegAdapterControl);
  5225. if (phystate & NVREG_ADAPTCTL_RUNNING) {
  5226. phystate_orig = 1;
  5227. phystate &= ~NVREG_ADAPTCTL_RUNNING;
  5228. writel(phystate, base + NvRegAdapterControl);
  5229. }
  5230. writel(NVREG_MIISTAT_MASK_ALL, base + NvRegMIIStatus);
  5231. if (id->driver_data & DEV_HAS_MGMT_UNIT) {
  5232. /* management unit running on the mac? */
  5233. if ((readl(base + NvRegTransmitterControl) & NVREG_XMITCTL_MGMT_ST) &&
  5234. (readl(base + NvRegTransmitterControl) & NVREG_XMITCTL_SYNC_PHY_INIT) &&
  5235. nv_mgmt_acquire_sema(dev) &&
  5236. nv_mgmt_get_version(dev)) {
  5237. np->mac_in_use = 1;
  5238. if (np->mgmt_version > 0)
  5239. np->mac_in_use = readl(base + NvRegMgmtUnitControl) & NVREG_MGMTUNITCONTROL_INUSE;
  5240. /* management unit setup the phy already? */
  5241. if (np->mac_in_use &&
  5242. ((readl(base + NvRegTransmitterControl) & NVREG_XMITCTL_SYNC_MASK) ==
  5243. NVREG_XMITCTL_SYNC_PHY_INIT)) {
  5244. /* phy is inited by mgmt unit */
  5245. phyinitialized = 1;
  5246. } else {
  5247. /* we need to init the phy */
  5248. }
  5249. }
  5250. }
  5251. /* find a suitable phy */
  5252. for (i = 1; i <= 32; i++) {
  5253. int id1, id2;
  5254. int phyaddr = i & 0x1F;
  5255. spin_lock_irq(&np->lock);
  5256. id1 = mii_rw(dev, phyaddr, MII_PHYSID1, MII_READ);
  5257. spin_unlock_irq(&np->lock);
  5258. if (id1 < 0 || id1 == 0xffff)
  5259. continue;
  5260. spin_lock_irq(&np->lock);
  5261. id2 = mii_rw(dev, phyaddr, MII_PHYSID2, MII_READ);
  5262. spin_unlock_irq(&np->lock);
  5263. if (id2 < 0 || id2 == 0xffff)
  5264. continue;
  5265. np->phy_model = id2 & PHYID2_MODEL_MASK;
  5266. id1 = (id1 & PHYID1_OUI_MASK) << PHYID1_OUI_SHFT;
  5267. id2 = (id2 & PHYID2_OUI_MASK) >> PHYID2_OUI_SHFT;
  5268. np->phyaddr = phyaddr;
  5269. np->phy_oui = id1 | id2;
  5270. /* Realtek hardcoded phy id1 to all zero's on certain phys */
  5271. if (np->phy_oui == PHY_OUI_REALTEK2)
  5272. np->phy_oui = PHY_OUI_REALTEK;
  5273. /* Setup phy revision for Realtek */
  5274. if (np->phy_oui == PHY_OUI_REALTEK && np->phy_model == PHY_MODEL_REALTEK_8211)
  5275. np->phy_rev = mii_rw(dev, phyaddr, MII_RESV1, MII_READ) & PHY_REV_MASK;
  5276. break;
  5277. }
  5278. if (i == 33) {
  5279. dev_info(&pci_dev->dev, "open: Could not find a valid PHY\n");
  5280. goto out_error;
  5281. }
  5282. if (!phyinitialized) {
  5283. /* reset it */
  5284. phy_init(dev);
  5285. } else {
  5286. /* see if it is a gigabit phy */
  5287. u32 mii_status = mii_rw(dev, np->phyaddr, MII_BMSR, MII_READ);
  5288. if (mii_status & PHY_GIGABIT)
  5289. np->gigabit = PHY_GIGABIT;
  5290. }
  5291. /* set default link speed settings */
  5292. np->linkspeed = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
  5293. np->duplex = 0;
  5294. np->autoneg = 1;
  5295. err = register_netdev(dev);
  5296. if (err) {
  5297. dev_info(&pci_dev->dev, "unable to register netdev: %d\n", err);
  5298. goto out_error;
  5299. }
  5300. netif_carrier_off(dev);
  5301. /* Some NICs freeze when TX pause is enabled while NIC is
  5302. * down, and this stays across warm reboots. The sequence
  5303. * below should be enough to recover from that state.
  5304. */
  5305. nv_update_pause(dev, 0);
  5306. nv_start_tx(dev);
  5307. nv_stop_tx(dev);
  5308. if (id->driver_data & DEV_HAS_VLAN)
  5309. nv_vlan_mode(dev, dev->features);
  5310. dev_info(&pci_dev->dev, "ifname %s, PHY OUI 0x%x @ %d, addr %pM\n",
  5311. dev->name, np->phy_oui, np->phyaddr, dev->dev_addr);
  5312. dev_info(&pci_dev->dev, "%s%s%s%s%s%s%s%s%s%s%sdesc-v%u\n",
  5313. dev->features & NETIF_F_HIGHDMA ? "highdma " : "",
  5314. dev->features & (NETIF_F_IP_CSUM | NETIF_F_SG) ?
  5315. "csum " : "",
  5316. dev->features & (NETIF_F_HW_VLAN_CTAG_RX |
  5317. NETIF_F_HW_VLAN_CTAG_TX) ?
  5318. "vlan " : "",
  5319. dev->features & (NETIF_F_LOOPBACK) ?
  5320. "loopback " : "",
  5321. id->driver_data & DEV_HAS_POWER_CNTRL ? "pwrctl " : "",
  5322. id->driver_data & DEV_HAS_MGMT_UNIT ? "mgmt " : "",
  5323. id->driver_data & DEV_NEED_TIMERIRQ ? "timirq " : "",
  5324. np->gigabit == PHY_GIGABIT ? "gbit " : "",
  5325. np->need_linktimer ? "lnktim " : "",
  5326. np->msi_flags & NV_MSI_CAPABLE ? "msi " : "",
  5327. np->msi_flags & NV_MSI_X_CAPABLE ? "msi-x " : "",
  5328. np->desc_ver);
  5329. return 0;
  5330. out_error:
  5331. if (phystate_orig)
  5332. writel(phystate|NVREG_ADAPTCTL_RUNNING, base + NvRegAdapterControl);
  5333. out_freering:
  5334. free_rings(dev);
  5335. out_unmap:
  5336. iounmap(get_hwbase(dev));
  5337. out_relreg:
  5338. pci_release_regions(pci_dev);
  5339. out_disable:
  5340. pci_disable_device(pci_dev);
  5341. out_free:
  5342. free_netdev(dev);
  5343. out:
  5344. return err;
  5345. }
  5346. static void nv_restore_phy(struct net_device *dev)
  5347. {
  5348. struct fe_priv *np = netdev_priv(dev);
  5349. u16 phy_reserved, mii_control;
  5350. if (np->phy_oui == PHY_OUI_REALTEK &&
  5351. np->phy_model == PHY_MODEL_REALTEK_8201 &&
  5352. phy_cross == NV_CROSSOVER_DETECTION_DISABLED) {
  5353. mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG1, PHY_REALTEK_INIT3);
  5354. phy_reserved = mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG2, MII_READ);
  5355. phy_reserved &= ~PHY_REALTEK_INIT_MSK1;
  5356. phy_reserved |= PHY_REALTEK_INIT8;
  5357. mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG2, phy_reserved);
  5358. mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG1, PHY_REALTEK_INIT1);
  5359. /* restart auto negotiation */
  5360. mii_control = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
  5361. mii_control |= (BMCR_ANRESTART | BMCR_ANENABLE);
  5362. mii_rw(dev, np->phyaddr, MII_BMCR, mii_control);
  5363. }
  5364. }
  5365. static void nv_restore_mac_addr(struct pci_dev *pci_dev)
  5366. {
  5367. struct net_device *dev = pci_get_drvdata(pci_dev);
  5368. struct fe_priv *np = netdev_priv(dev);
  5369. u8 __iomem *base = get_hwbase(dev);
  5370. /* special op: write back the misordered MAC address - otherwise
  5371. * the next nv_probe would see a wrong address.
  5372. */
  5373. writel(np->orig_mac[0], base + NvRegMacAddrA);
  5374. writel(np->orig_mac[1], base + NvRegMacAddrB);
  5375. writel(readl(base + NvRegTransmitPoll) & ~NVREG_TRANSMITPOLL_MAC_ADDR_REV,
  5376. base + NvRegTransmitPoll);
  5377. }
  5378. static void nv_remove(struct pci_dev *pci_dev)
  5379. {
  5380. struct net_device *dev = pci_get_drvdata(pci_dev);
  5381. unregister_netdev(dev);
  5382. nv_restore_mac_addr(pci_dev);
  5383. /* restore any phy related changes */
  5384. nv_restore_phy(dev);
  5385. nv_mgmt_release_sema(dev);
  5386. /* free all structures */
  5387. free_rings(dev);
  5388. iounmap(get_hwbase(dev));
  5389. pci_release_regions(pci_dev);
  5390. pci_disable_device(pci_dev);
  5391. free_netdev(dev);
  5392. }
  5393. #ifdef CONFIG_PM_SLEEP
  5394. static int nv_suspend(struct device *device)
  5395. {
  5396. struct pci_dev *pdev = to_pci_dev(device);
  5397. struct net_device *dev = pci_get_drvdata(pdev);
  5398. struct fe_priv *np = netdev_priv(dev);
  5399. u8 __iomem *base = get_hwbase(dev);
  5400. int i;
  5401. if (netif_running(dev)) {
  5402. /* Gross. */
  5403. nv_close(dev);
  5404. }
  5405. netif_device_detach(dev);
  5406. /* save non-pci configuration space */
  5407. for (i = 0; i <= np->register_size/sizeof(u32); i++)
  5408. np->saved_config_space[i] = readl(base + i*sizeof(u32));
  5409. return 0;
  5410. }
  5411. static int nv_resume(struct device *device)
  5412. {
  5413. struct pci_dev *pdev = to_pci_dev(device);
  5414. struct net_device *dev = pci_get_drvdata(pdev);
  5415. struct fe_priv *np = netdev_priv(dev);
  5416. u8 __iomem *base = get_hwbase(dev);
  5417. int i, rc = 0;
  5418. /* restore non-pci configuration space */
  5419. for (i = 0; i <= np->register_size/sizeof(u32); i++)
  5420. writel(np->saved_config_space[i], base+i*sizeof(u32));
  5421. if (np->driver_data & DEV_NEED_MSI_FIX)
  5422. pci_write_config_dword(pdev, NV_MSI_PRIV_OFFSET, NV_MSI_PRIV_VALUE);
  5423. /* restore phy state, including autoneg */
  5424. phy_init(dev);
  5425. netif_device_attach(dev);
  5426. if (netif_running(dev)) {
  5427. rc = nv_open(dev);
  5428. nv_set_multicast(dev);
  5429. }
  5430. return rc;
  5431. }
  5432. static SIMPLE_DEV_PM_OPS(nv_pm_ops, nv_suspend, nv_resume);
  5433. #define NV_PM_OPS (&nv_pm_ops)
  5434. #else
  5435. #define NV_PM_OPS NULL
  5436. #endif /* CONFIG_PM_SLEEP */
  5437. #ifdef CONFIG_PM
  5438. static void nv_shutdown(struct pci_dev *pdev)
  5439. {
  5440. struct net_device *dev = pci_get_drvdata(pdev);
  5441. struct fe_priv *np = netdev_priv(dev);
  5442. if (netif_running(dev))
  5443. nv_close(dev);
  5444. /*
  5445. * Restore the MAC so a kernel started by kexec won't get confused.
  5446. * If we really go for poweroff, we must not restore the MAC,
  5447. * otherwise the MAC for WOL will be reversed at least on some boards.
  5448. */
  5449. if (system_state != SYSTEM_POWER_OFF)
  5450. nv_restore_mac_addr(pdev);
  5451. pci_disable_device(pdev);
  5452. /*
  5453. * Apparently it is not possible to reinitialise from D3 hot,
  5454. * only put the device into D3 if we really go for poweroff.
  5455. */
  5456. if (system_state == SYSTEM_POWER_OFF) {
  5457. pci_wake_from_d3(pdev, np->wolenabled);
  5458. pci_set_power_state(pdev, PCI_D3hot);
  5459. }
  5460. }
  5461. #else
  5462. #define nv_shutdown NULL
  5463. #endif /* CONFIG_PM */
  5464. static const struct pci_device_id pci_tbl[] = {
  5465. { /* nForce Ethernet Controller */
  5466. PCI_DEVICE(0x10DE, 0x01C3),
  5467. .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER,
  5468. },
  5469. { /* nForce2 Ethernet Controller */
  5470. PCI_DEVICE(0x10DE, 0x0066),
  5471. .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER,
  5472. },
  5473. { /* nForce3 Ethernet Controller */
  5474. PCI_DEVICE(0x10DE, 0x00D6),
  5475. .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER,
  5476. },
  5477. { /* nForce3 Ethernet Controller */
  5478. PCI_DEVICE(0x10DE, 0x0086),
  5479. .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM,
  5480. },
  5481. { /* nForce3 Ethernet Controller */
  5482. PCI_DEVICE(0x10DE, 0x008C),
  5483. .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM,
  5484. },
  5485. { /* nForce3 Ethernet Controller */
  5486. PCI_DEVICE(0x10DE, 0x00E6),
  5487. .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM,
  5488. },
  5489. { /* nForce3 Ethernet Controller */
  5490. PCI_DEVICE(0x10DE, 0x00DF),
  5491. .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM,
  5492. },
  5493. { /* CK804 Ethernet Controller */
  5494. PCI_DEVICE(0x10DE, 0x0056),
  5495. .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_STATISTICS_V1|DEV_NEED_TX_LIMIT,
  5496. },
  5497. { /* CK804 Ethernet Controller */
  5498. PCI_DEVICE(0x10DE, 0x0057),
  5499. .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_STATISTICS_V1|DEV_NEED_TX_LIMIT,
  5500. },
  5501. { /* MCP04 Ethernet Controller */
  5502. PCI_DEVICE(0x10DE, 0x0037),
  5503. .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_STATISTICS_V1|DEV_NEED_TX_LIMIT,
  5504. },
  5505. { /* MCP04 Ethernet Controller */
  5506. PCI_DEVICE(0x10DE, 0x0038),
  5507. .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_STATISTICS_V1|DEV_NEED_TX_LIMIT,
  5508. },
  5509. { /* MCP51 Ethernet Controller */
  5510. PCI_DEVICE(0x10DE, 0x0268),
  5511. .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_STATISTICS_V1|DEV_NEED_LOW_POWER_FIX,
  5512. },
  5513. { /* MCP51 Ethernet Controller */
  5514. PCI_DEVICE(0x10DE, 0x0269),
  5515. .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_STATISTICS_V1|DEV_NEED_LOW_POWER_FIX,
  5516. },
  5517. { /* MCP55 Ethernet Controller */
  5518. PCI_DEVICE(0x10DE, 0x0372),
  5519. .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_VLAN|DEV_HAS_MSI|DEV_HAS_MSI_X|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_NEED_TX_LIMIT|DEV_NEED_MSI_FIX,
  5520. },
  5521. { /* MCP55 Ethernet Controller */
  5522. PCI_DEVICE(0x10DE, 0x0373),
  5523. .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_VLAN|DEV_HAS_MSI|DEV_HAS_MSI_X|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_NEED_TX_LIMIT|DEV_NEED_MSI_FIX,
  5524. },
  5525. { /* MCP61 Ethernet Controller */
  5526. PCI_DEVICE(0x10DE, 0x03E5),
  5527. .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_NEED_MSI_FIX,
  5528. },
  5529. { /* MCP61 Ethernet Controller */
  5530. PCI_DEVICE(0x10DE, 0x03E6),
  5531. .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_NEED_MSI_FIX,
  5532. },
  5533. { /* MCP61 Ethernet Controller */
  5534. PCI_DEVICE(0x10DE, 0x03EE),
  5535. .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_NEED_MSI_FIX,
  5536. },
  5537. { /* MCP61 Ethernet Controller */
  5538. PCI_DEVICE(0x10DE, 0x03EF),
  5539. .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_NEED_MSI_FIX,
  5540. },
  5541. { /* MCP65 Ethernet Controller */
  5542. PCI_DEVICE(0x10DE, 0x0450),
  5543. .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_NEED_TX_LIMIT|DEV_HAS_GEAR_MODE|DEV_NEED_MSI_FIX,
  5544. },
  5545. { /* MCP65 Ethernet Controller */
  5546. PCI_DEVICE(0x10DE, 0x0451),
  5547. .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_NEED_TX_LIMIT|DEV_HAS_GEAR_MODE|DEV_NEED_MSI_FIX,
  5548. },
  5549. { /* MCP65 Ethernet Controller */
  5550. PCI_DEVICE(0x10DE, 0x0452),
  5551. .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_NEED_TX_LIMIT|DEV_HAS_GEAR_MODE|DEV_NEED_MSI_FIX,
  5552. },
  5553. { /* MCP65 Ethernet Controller */
  5554. PCI_DEVICE(0x10DE, 0x0453),
  5555. .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_NEED_TX_LIMIT|DEV_HAS_GEAR_MODE|DEV_NEED_MSI_FIX,
  5556. },
  5557. { /* MCP67 Ethernet Controller */
  5558. PCI_DEVICE(0x10DE, 0x054C),
  5559. .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_GEAR_MODE|DEV_NEED_MSI_FIX,
  5560. },
  5561. { /* MCP67 Ethernet Controller */
  5562. PCI_DEVICE(0x10DE, 0x054D),
  5563. .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_GEAR_MODE|DEV_NEED_MSI_FIX,
  5564. },
  5565. { /* MCP67 Ethernet Controller */
  5566. PCI_DEVICE(0x10DE, 0x054E),
  5567. .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_GEAR_MODE|DEV_NEED_MSI_FIX,
  5568. },
  5569. { /* MCP67 Ethernet Controller */
  5570. PCI_DEVICE(0x10DE, 0x054F),
  5571. .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_GEAR_MODE|DEV_NEED_MSI_FIX,
  5572. },
  5573. { /* MCP73 Ethernet Controller */
  5574. PCI_DEVICE(0x10DE, 0x07DC),
  5575. .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_HAS_GEAR_MODE|DEV_NEED_MSI_FIX,
  5576. },
  5577. { /* MCP73 Ethernet Controller */
  5578. PCI_DEVICE(0x10DE, 0x07DD),
  5579. .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_HAS_GEAR_MODE|DEV_NEED_MSI_FIX,
  5580. },
  5581. { /* MCP73 Ethernet Controller */
  5582. PCI_DEVICE(0x10DE, 0x07DE),
  5583. .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_HAS_GEAR_MODE|DEV_NEED_MSI_FIX,
  5584. },
  5585. { /* MCP73 Ethernet Controller */
  5586. PCI_DEVICE(0x10DE, 0x07DF),
  5587. .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_HAS_GEAR_MODE|DEV_NEED_MSI_FIX,
  5588. },
  5589. { /* MCP77 Ethernet Controller */
  5590. PCI_DEVICE(0x10DE, 0x0760),
  5591. .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_MSI|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX_V2|DEV_HAS_STATISTICS_V123|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_NEED_TX_LIMIT2|DEV_HAS_GEAR_MODE|DEV_NEED_PHY_INIT_FIX|DEV_NEED_MSI_FIX,
  5592. },
  5593. { /* MCP77 Ethernet Controller */
  5594. PCI_DEVICE(0x10DE, 0x0761),
  5595. .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_MSI|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX_V2|DEV_HAS_STATISTICS_V123|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_NEED_TX_LIMIT2|DEV_HAS_GEAR_MODE|DEV_NEED_PHY_INIT_FIX|DEV_NEED_MSI_FIX,
  5596. },
  5597. { /* MCP77 Ethernet Controller */
  5598. PCI_DEVICE(0x10DE, 0x0762),
  5599. .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_MSI|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX_V2|DEV_HAS_STATISTICS_V123|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_NEED_TX_LIMIT2|DEV_HAS_GEAR_MODE|DEV_NEED_PHY_INIT_FIX|DEV_NEED_MSI_FIX,
  5600. },
  5601. { /* MCP77 Ethernet Controller */
  5602. PCI_DEVICE(0x10DE, 0x0763),
  5603. .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_MSI|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX_V2|DEV_HAS_STATISTICS_V123|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_NEED_TX_LIMIT2|DEV_HAS_GEAR_MODE|DEV_NEED_PHY_INIT_FIX|DEV_NEED_MSI_FIX,
  5604. },
  5605. { /* MCP79 Ethernet Controller */
  5606. PCI_DEVICE(0x10DE, 0x0AB0),
  5607. .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_MSI|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX_V3|DEV_HAS_STATISTICS_V123|DEV_HAS_TEST_EXTENDED|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_NEED_TX_LIMIT2|DEV_HAS_GEAR_MODE|DEV_NEED_PHY_INIT_FIX|DEV_NEED_MSI_FIX,
  5608. },
  5609. { /* MCP79 Ethernet Controller */
  5610. PCI_DEVICE(0x10DE, 0x0AB1),
  5611. .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_MSI|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX_V3|DEV_HAS_STATISTICS_V123|DEV_HAS_TEST_EXTENDED|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_NEED_TX_LIMIT2|DEV_HAS_GEAR_MODE|DEV_NEED_PHY_INIT_FIX|DEV_NEED_MSI_FIX,
  5612. },
  5613. { /* MCP79 Ethernet Controller */
  5614. PCI_DEVICE(0x10DE, 0x0AB2),
  5615. .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_MSI|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX_V3|DEV_HAS_STATISTICS_V123|DEV_HAS_TEST_EXTENDED|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_NEED_TX_LIMIT2|DEV_HAS_GEAR_MODE|DEV_NEED_PHY_INIT_FIX|DEV_NEED_MSI_FIX,
  5616. },
  5617. { /* MCP79 Ethernet Controller */
  5618. PCI_DEVICE(0x10DE, 0x0AB3),
  5619. .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_MSI|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX_V3|DEV_HAS_STATISTICS_V123|DEV_HAS_TEST_EXTENDED|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_NEED_TX_LIMIT2|DEV_HAS_GEAR_MODE|DEV_NEED_PHY_INIT_FIX|DEV_NEED_MSI_FIX,
  5620. },
  5621. { /* MCP89 Ethernet Controller */
  5622. PCI_DEVICE(0x10DE, 0x0D7D),
  5623. .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_MSI|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX_V3|DEV_HAS_STATISTICS_V123|DEV_HAS_TEST_EXTENDED|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_HAS_GEAR_MODE|DEV_NEED_PHY_INIT_FIX,
  5624. },
  5625. {0,},
  5626. };
  5627. static struct pci_driver forcedeth_pci_driver = {
  5628. .name = DRV_NAME,
  5629. .id_table = pci_tbl,
  5630. .probe = nv_probe,
  5631. .remove = nv_remove,
  5632. .shutdown = nv_shutdown,
  5633. .driver.pm = NV_PM_OPS,
  5634. };
  5635. module_param(max_interrupt_work, int, 0);
  5636. MODULE_PARM_DESC(max_interrupt_work, "forcedeth maximum events handled per interrupt");
  5637. module_param(optimization_mode, int, 0);
  5638. MODULE_PARM_DESC(optimization_mode, "In throughput mode (0), every tx & rx packet will generate an interrupt. In CPU mode (1), interrupts are controlled by a timer. In dynamic mode (2), the mode toggles between throughput and CPU mode based on network load.");
  5639. module_param(poll_interval, int, 0);
  5640. MODULE_PARM_DESC(poll_interval, "Interval determines how frequent timer interrupt is generated by [(time_in_micro_secs * 100) / (2^10)]. Min is 0 and Max is 65535.");
  5641. module_param(msi, int, 0);
  5642. MODULE_PARM_DESC(msi, "MSI interrupts are enabled by setting to 1 and disabled by setting to 0.");
  5643. module_param(msix, int, 0);
  5644. MODULE_PARM_DESC(msix, "MSIX interrupts are enabled by setting to 1 and disabled by setting to 0.");
  5645. module_param(dma_64bit, int, 0);
  5646. MODULE_PARM_DESC(dma_64bit, "High DMA is enabled by setting to 1 and disabled by setting to 0.");
  5647. module_param(phy_cross, int, 0);
  5648. MODULE_PARM_DESC(phy_cross, "Phy crossover detection for Realtek 8201 phy is enabled by setting to 1 and disabled by setting to 0.");
  5649. module_param(phy_power_down, int, 0);
  5650. MODULE_PARM_DESC(phy_power_down, "Power down phy and disable link when interface is down (1), or leave phy powered up (0).");
  5651. module_param(debug_tx_timeout, bool, 0);
  5652. MODULE_PARM_DESC(debug_tx_timeout,
  5653. "Dump tx related registers and ring when tx_timeout happens");
  5654. module_pci_driver(forcedeth_pci_driver);
  5655. MODULE_AUTHOR("Manfred Spraul <manfred@colorfullife.com>");
  5656. MODULE_DESCRIPTION("Reverse Engineered nForce ethernet driver");
  5657. MODULE_LICENSE("GPL");
  5658. MODULE_DEVICE_TABLE(pci, pci_tbl);