bcm_sf2.c 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814
  1. /*
  2. * Broadcom Starfighter 2 DSA switch driver
  3. *
  4. * Copyright (C) 2014, Broadcom Corporation
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License as published by
  8. * the Free Software Foundation; either version 2 of the License, or
  9. * (at your option) any later version.
  10. */
  11. #include <linux/list.h>
  12. #include <linux/module.h>
  13. #include <linux/netdevice.h>
  14. #include <linux/interrupt.h>
  15. #include <linux/platform_device.h>
  16. #include <linux/of.h>
  17. #include <linux/phy.h>
  18. #include <linux/phy_fixed.h>
  19. #include <linux/mii.h>
  20. #include <linux/of.h>
  21. #include <linux/of_irq.h>
  22. #include <linux/of_address.h>
  23. #include <net/dsa.h>
  24. #include <linux/ethtool.h>
  25. #include "bcm_sf2.h"
  26. #include "bcm_sf2_regs.h"
  27. /* String, offset, and register size in bytes if different from 4 bytes */
  28. static const struct bcm_sf2_hw_stats bcm_sf2_mib[] = {
  29. { "TxOctets", 0x000, 8 },
  30. { "TxDropPkts", 0x020 },
  31. { "TxQPKTQ0", 0x030 },
  32. { "TxBroadcastPkts", 0x040 },
  33. { "TxMulticastPkts", 0x050 },
  34. { "TxUnicastPKts", 0x060 },
  35. { "TxCollisions", 0x070 },
  36. { "TxSingleCollision", 0x080 },
  37. { "TxMultipleCollision", 0x090 },
  38. { "TxDeferredCollision", 0x0a0 },
  39. { "TxLateCollision", 0x0b0 },
  40. { "TxExcessiveCollision", 0x0c0 },
  41. { "TxFrameInDisc", 0x0d0 },
  42. { "TxPausePkts", 0x0e0 },
  43. { "TxQPKTQ1", 0x0f0 },
  44. { "TxQPKTQ2", 0x100 },
  45. { "TxQPKTQ3", 0x110 },
  46. { "TxQPKTQ4", 0x120 },
  47. { "TxQPKTQ5", 0x130 },
  48. { "RxOctets", 0x140, 8 },
  49. { "RxUndersizePkts", 0x160 },
  50. { "RxPausePkts", 0x170 },
  51. { "RxPkts64Octets", 0x180 },
  52. { "RxPkts65to127Octets", 0x190 },
  53. { "RxPkts128to255Octets", 0x1a0 },
  54. { "RxPkts256to511Octets", 0x1b0 },
  55. { "RxPkts512to1023Octets", 0x1c0 },
  56. { "RxPkts1024toMaxPktsOctets", 0x1d0 },
  57. { "RxOversizePkts", 0x1e0 },
  58. { "RxJabbers", 0x1f0 },
  59. { "RxAlignmentErrors", 0x200 },
  60. { "RxFCSErrors", 0x210 },
  61. { "RxGoodOctets", 0x220, 8 },
  62. { "RxDropPkts", 0x240 },
  63. { "RxUnicastPkts", 0x250 },
  64. { "RxMulticastPkts", 0x260 },
  65. { "RxBroadcastPkts", 0x270 },
  66. { "RxSAChanges", 0x280 },
  67. { "RxFragments", 0x290 },
  68. { "RxJumboPkt", 0x2a0 },
  69. { "RxSymblErr", 0x2b0 },
  70. { "InRangeErrCount", 0x2c0 },
  71. { "OutRangeErrCount", 0x2d0 },
  72. { "EEELpiEvent", 0x2e0 },
  73. { "EEELpiDuration", 0x2f0 },
  74. { "RxDiscard", 0x300, 8 },
  75. { "TxQPKTQ6", 0x320 },
  76. { "TxQPKTQ7", 0x330 },
  77. { "TxPkts64Octets", 0x340 },
  78. { "TxPkts65to127Octets", 0x350 },
  79. { "TxPkts128to255Octets", 0x360 },
  80. { "TxPkts256to511Ocets", 0x370 },
  81. { "TxPkts512to1023Ocets", 0x380 },
  82. { "TxPkts1024toMaxPktOcets", 0x390 },
  83. };
  84. #define BCM_SF2_STATS_SIZE ARRAY_SIZE(bcm_sf2_mib)
  85. static void bcm_sf2_sw_get_strings(struct dsa_switch *ds,
  86. int port, uint8_t *data)
  87. {
  88. unsigned int i;
  89. for (i = 0; i < BCM_SF2_STATS_SIZE; i++)
  90. memcpy(data + i * ETH_GSTRING_LEN,
  91. bcm_sf2_mib[i].string, ETH_GSTRING_LEN);
  92. }
  93. static void bcm_sf2_sw_get_ethtool_stats(struct dsa_switch *ds,
  94. int port, uint64_t *data)
  95. {
  96. struct bcm_sf2_priv *priv = ds_to_priv(ds);
  97. const struct bcm_sf2_hw_stats *s;
  98. unsigned int i;
  99. u64 val = 0;
  100. u32 offset;
  101. mutex_lock(&priv->stats_mutex);
  102. /* Now fetch the per-port counters */
  103. for (i = 0; i < BCM_SF2_STATS_SIZE; i++) {
  104. s = &bcm_sf2_mib[i];
  105. /* Do a latched 64-bit read if needed */
  106. offset = s->reg + CORE_P_MIB_OFFSET(port);
  107. if (s->sizeof_stat == 8)
  108. val = core_readq(priv, offset);
  109. else
  110. val = core_readl(priv, offset);
  111. data[i] = (u64)val;
  112. }
  113. mutex_unlock(&priv->stats_mutex);
  114. }
  115. static int bcm_sf2_sw_get_sset_count(struct dsa_switch *ds)
  116. {
  117. return BCM_SF2_STATS_SIZE;
  118. }
  119. static char *bcm_sf2_sw_probe(struct device *host_dev, int sw_addr)
  120. {
  121. return "Broadcom Starfighter 2";
  122. }
  123. static void bcm_sf2_imp_vlan_setup(struct dsa_switch *ds, int cpu_port)
  124. {
  125. struct bcm_sf2_priv *priv = ds_to_priv(ds);
  126. unsigned int i;
  127. u32 reg;
  128. /* Enable the IMP Port to be in the same VLAN as the other ports
  129. * on a per-port basis such that we only have Port i and IMP in
  130. * the same VLAN.
  131. */
  132. for (i = 0; i < priv->hw_params.num_ports; i++) {
  133. if (!((1 << i) & ds->phys_port_mask))
  134. continue;
  135. reg = core_readl(priv, CORE_PORT_VLAN_CTL_PORT(i));
  136. reg |= (1 << cpu_port);
  137. core_writel(priv, reg, CORE_PORT_VLAN_CTL_PORT(i));
  138. }
  139. }
  140. static void bcm_sf2_imp_setup(struct dsa_switch *ds, int port)
  141. {
  142. struct bcm_sf2_priv *priv = ds_to_priv(ds);
  143. u32 reg, val;
  144. /* Enable the port memories */
  145. reg = core_readl(priv, CORE_MEM_PSM_VDD_CTRL);
  146. reg &= ~P_TXQ_PSM_VDD(port);
  147. core_writel(priv, reg, CORE_MEM_PSM_VDD_CTRL);
  148. /* Enable Broadcast, Multicast, Unicast forwarding to IMP port */
  149. reg = core_readl(priv, CORE_IMP_CTL);
  150. reg |= (RX_BCST_EN | RX_MCST_EN | RX_UCST_EN);
  151. reg &= ~(RX_DIS | TX_DIS);
  152. core_writel(priv, reg, CORE_IMP_CTL);
  153. /* Enable forwarding */
  154. core_writel(priv, SW_FWDG_EN, CORE_SWMODE);
  155. /* Enable IMP port in dumb mode */
  156. reg = core_readl(priv, CORE_SWITCH_CTRL);
  157. reg |= MII_DUMB_FWDG_EN;
  158. core_writel(priv, reg, CORE_SWITCH_CTRL);
  159. /* Resolve which bit controls the Broadcom tag */
  160. switch (port) {
  161. case 8:
  162. val = BRCM_HDR_EN_P8;
  163. break;
  164. case 7:
  165. val = BRCM_HDR_EN_P7;
  166. break;
  167. case 5:
  168. val = BRCM_HDR_EN_P5;
  169. break;
  170. default:
  171. val = 0;
  172. break;
  173. }
  174. /* Enable Broadcom tags for IMP port */
  175. reg = core_readl(priv, CORE_BRCM_HDR_CTRL);
  176. reg |= val;
  177. core_writel(priv, reg, CORE_BRCM_HDR_CTRL);
  178. /* Enable reception Broadcom tag for CPU TX (switch RX) to
  179. * allow us to tag outgoing frames
  180. */
  181. reg = core_readl(priv, CORE_BRCM_HDR_RX_DIS);
  182. reg &= ~(1 << port);
  183. core_writel(priv, reg, CORE_BRCM_HDR_RX_DIS);
  184. /* Enable transmission of Broadcom tags from the switch (CPU RX) to
  185. * allow delivering frames to the per-port net_devices
  186. */
  187. reg = core_readl(priv, CORE_BRCM_HDR_TX_DIS);
  188. reg &= ~(1 << port);
  189. core_writel(priv, reg, CORE_BRCM_HDR_TX_DIS);
  190. /* Force link status for IMP port */
  191. reg = core_readl(priv, CORE_STS_OVERRIDE_IMP);
  192. reg |= (MII_SW_OR | LINK_STS);
  193. core_writel(priv, reg, CORE_STS_OVERRIDE_IMP);
  194. }
  195. static int bcm_sf2_port_setup(struct dsa_switch *ds, int port,
  196. struct phy_device *phy)
  197. {
  198. struct bcm_sf2_priv *priv = ds_to_priv(ds);
  199. s8 cpu_port = ds->dst[ds->index].cpu_port;
  200. u32 reg;
  201. /* Clear the memory power down */
  202. reg = core_readl(priv, CORE_MEM_PSM_VDD_CTRL);
  203. reg &= ~P_TXQ_PSM_VDD(port);
  204. core_writel(priv, reg, CORE_MEM_PSM_VDD_CTRL);
  205. /* Clear the Rx and Tx disable bits and set to no spanning tree */
  206. core_writel(priv, 0, CORE_G_PCTL_PORT(port));
  207. /* Enable port 7 interrupts to get notified */
  208. if (port == 7)
  209. intrl2_1_mask_clear(priv, P_IRQ_MASK(P7_IRQ_OFF));
  210. /* Set this port, and only this one to be in the default VLAN */
  211. reg = core_readl(priv, CORE_PORT_VLAN_CTL_PORT(port));
  212. reg &= ~PORT_VLAN_CTRL_MASK;
  213. reg |= (1 << port);
  214. core_writel(priv, reg, CORE_PORT_VLAN_CTL_PORT(port));
  215. bcm_sf2_imp_vlan_setup(ds, cpu_port);
  216. return 0;
  217. }
  218. static void bcm_sf2_port_disable(struct dsa_switch *ds, int port,
  219. struct phy_device *phy)
  220. {
  221. struct bcm_sf2_priv *priv = ds_to_priv(ds);
  222. u32 off, reg;
  223. if (priv->wol_ports_mask & (1 << port))
  224. return;
  225. if (port == 7) {
  226. intrl2_1_mask_set(priv, P_IRQ_MASK(P7_IRQ_OFF));
  227. intrl2_1_writel(priv, P_IRQ_MASK(P7_IRQ_OFF), INTRL2_CPU_CLEAR);
  228. }
  229. if (dsa_is_cpu_port(ds, port))
  230. off = CORE_IMP_CTL;
  231. else
  232. off = CORE_G_PCTL_PORT(port);
  233. reg = core_readl(priv, off);
  234. reg |= RX_DIS | TX_DIS;
  235. core_writel(priv, reg, off);
  236. /* Power down the port memory */
  237. reg = core_readl(priv, CORE_MEM_PSM_VDD_CTRL);
  238. reg |= P_TXQ_PSM_VDD(port);
  239. core_writel(priv, reg, CORE_MEM_PSM_VDD_CTRL);
  240. }
  241. static irqreturn_t bcm_sf2_switch_0_isr(int irq, void *dev_id)
  242. {
  243. struct bcm_sf2_priv *priv = dev_id;
  244. priv->irq0_stat = intrl2_0_readl(priv, INTRL2_CPU_STATUS) &
  245. ~priv->irq0_mask;
  246. intrl2_0_writel(priv, priv->irq0_stat, INTRL2_CPU_CLEAR);
  247. return IRQ_HANDLED;
  248. }
  249. static irqreturn_t bcm_sf2_switch_1_isr(int irq, void *dev_id)
  250. {
  251. struct bcm_sf2_priv *priv = dev_id;
  252. priv->irq1_stat = intrl2_1_readl(priv, INTRL2_CPU_STATUS) &
  253. ~priv->irq1_mask;
  254. intrl2_1_writel(priv, priv->irq1_stat, INTRL2_CPU_CLEAR);
  255. if (priv->irq1_stat & P_LINK_UP_IRQ(P7_IRQ_OFF))
  256. priv->port_sts[7].link = 1;
  257. if (priv->irq1_stat & P_LINK_DOWN_IRQ(P7_IRQ_OFF))
  258. priv->port_sts[7].link = 0;
  259. return IRQ_HANDLED;
  260. }
  261. static int bcm_sf2_sw_setup(struct dsa_switch *ds)
  262. {
  263. const char *reg_names[BCM_SF2_REGS_NUM] = BCM_SF2_REGS_NAME;
  264. struct bcm_sf2_priv *priv = ds_to_priv(ds);
  265. struct device_node *dn;
  266. void __iomem **base;
  267. unsigned int port;
  268. unsigned int i;
  269. u32 reg, rev;
  270. int ret;
  271. spin_lock_init(&priv->indir_lock);
  272. mutex_init(&priv->stats_mutex);
  273. /* All the interesting properties are at the parent device_node
  274. * level
  275. */
  276. dn = ds->pd->of_node->parent;
  277. priv->irq0 = irq_of_parse_and_map(dn, 0);
  278. priv->irq1 = irq_of_parse_and_map(dn, 1);
  279. base = &priv->core;
  280. for (i = 0; i < BCM_SF2_REGS_NUM; i++) {
  281. *base = of_iomap(dn, i);
  282. if (*base == NULL) {
  283. pr_err("unable to find register: %s\n", reg_names[i]);
  284. return -ENODEV;
  285. }
  286. base++;
  287. }
  288. /* Disable all interrupts and request them */
  289. intrl2_0_writel(priv, 0xffffffff, INTRL2_CPU_MASK_SET);
  290. intrl2_0_writel(priv, 0xffffffff, INTRL2_CPU_CLEAR);
  291. intrl2_0_writel(priv, 0, INTRL2_CPU_MASK_CLEAR);
  292. intrl2_1_writel(priv, 0xffffffff, INTRL2_CPU_MASK_SET);
  293. intrl2_1_writel(priv, 0xffffffff, INTRL2_CPU_CLEAR);
  294. intrl2_1_writel(priv, 0, INTRL2_CPU_MASK_CLEAR);
  295. ret = request_irq(priv->irq0, bcm_sf2_switch_0_isr, 0,
  296. "switch_0", priv);
  297. if (ret < 0) {
  298. pr_err("failed to request switch_0 IRQ\n");
  299. goto out_unmap;
  300. }
  301. ret = request_irq(priv->irq1, bcm_sf2_switch_1_isr, 0,
  302. "switch_1", priv);
  303. if (ret < 0) {
  304. pr_err("failed to request switch_1 IRQ\n");
  305. goto out_free_irq0;
  306. }
  307. /* Reset the MIB counters */
  308. reg = core_readl(priv, CORE_GMNCFGCFG);
  309. reg |= RST_MIB_CNT;
  310. core_writel(priv, reg, CORE_GMNCFGCFG);
  311. reg &= ~RST_MIB_CNT;
  312. core_writel(priv, reg, CORE_GMNCFGCFG);
  313. /* Get the maximum number of ports for this switch */
  314. priv->hw_params.num_ports = core_readl(priv, CORE_IMP0_PRT_ID) + 1;
  315. if (priv->hw_params.num_ports > DSA_MAX_PORTS)
  316. priv->hw_params.num_ports = DSA_MAX_PORTS;
  317. /* Assume a single GPHY setup if we can't read that property */
  318. if (of_property_read_u32(dn, "brcm,num-gphy",
  319. &priv->hw_params.num_gphy))
  320. priv->hw_params.num_gphy = 1;
  321. /* Enable all valid ports and disable those unused */
  322. for (port = 0; port < priv->hw_params.num_ports; port++) {
  323. /* IMP port receives special treatment */
  324. if ((1 << port) & ds->phys_port_mask)
  325. bcm_sf2_port_setup(ds, port, NULL);
  326. else if (dsa_is_cpu_port(ds, port))
  327. bcm_sf2_imp_setup(ds, port);
  328. else
  329. bcm_sf2_port_disable(ds, port, NULL);
  330. }
  331. /* Include the pseudo-PHY address and the broadcast PHY address to
  332. * divert reads towards our workaround
  333. */
  334. ds->phys_mii_mask |= ((1 << 30) | (1 << 0));
  335. rev = reg_readl(priv, REG_SWITCH_REVISION);
  336. priv->hw_params.top_rev = (rev >> SWITCH_TOP_REV_SHIFT) &
  337. SWITCH_TOP_REV_MASK;
  338. priv->hw_params.core_rev = (rev & SF2_REV_MASK);
  339. rev = reg_readl(priv, REG_PHY_REVISION);
  340. priv->hw_params.gphy_rev = rev & PHY_REVISION_MASK;
  341. pr_info("Starfighter 2 top: %x.%02x, core: %x.%02x base: 0x%p, IRQs: %d, %d\n",
  342. priv->hw_params.top_rev >> 8, priv->hw_params.top_rev & 0xff,
  343. priv->hw_params.core_rev >> 8, priv->hw_params.core_rev & 0xff,
  344. priv->core, priv->irq0, priv->irq1);
  345. return 0;
  346. out_free_irq0:
  347. free_irq(priv->irq0, priv);
  348. out_unmap:
  349. base = &priv->core;
  350. for (i = 0; i < BCM_SF2_REGS_NUM; i++) {
  351. iounmap(*base);
  352. base++;
  353. }
  354. return ret;
  355. }
  356. static int bcm_sf2_sw_set_addr(struct dsa_switch *ds, u8 *addr)
  357. {
  358. return 0;
  359. }
  360. static u32 bcm_sf2_sw_get_phy_flags(struct dsa_switch *ds, int port)
  361. {
  362. struct bcm_sf2_priv *priv = ds_to_priv(ds);
  363. /* The BCM7xxx PHY driver expects to find the integrated PHY revision
  364. * in bits 15:8 and the patch level in bits 7:0 which is exactly what
  365. * the REG_PHY_REVISION register layout is.
  366. */
  367. return priv->hw_params.gphy_rev;
  368. }
  369. static int bcm_sf2_sw_indir_rw(struct dsa_switch *ds, int op, int addr,
  370. int regnum, u16 val)
  371. {
  372. struct bcm_sf2_priv *priv = ds_to_priv(ds);
  373. int ret = 0;
  374. u32 reg;
  375. reg = reg_readl(priv, REG_SWITCH_CNTRL);
  376. reg |= MDIO_MASTER_SEL;
  377. reg_writel(priv, reg, REG_SWITCH_CNTRL);
  378. /* Page << 8 | offset */
  379. reg = 0x70;
  380. reg <<= 2;
  381. core_writel(priv, addr, reg);
  382. /* Page << 8 | offset */
  383. reg = 0x80 << 8 | regnum << 1;
  384. reg <<= 2;
  385. if (op)
  386. ret = core_readl(priv, reg);
  387. else
  388. core_writel(priv, val, reg);
  389. reg = reg_readl(priv, REG_SWITCH_CNTRL);
  390. reg &= ~MDIO_MASTER_SEL;
  391. reg_writel(priv, reg, REG_SWITCH_CNTRL);
  392. return ret & 0xffff;
  393. }
  394. static int bcm_sf2_sw_phy_read(struct dsa_switch *ds, int addr, int regnum)
  395. {
  396. /* Intercept reads from the MDIO broadcast address or Broadcom
  397. * pseudo-PHY address
  398. */
  399. switch (addr) {
  400. case 0:
  401. case 30:
  402. return bcm_sf2_sw_indir_rw(ds, 1, addr, regnum, 0);
  403. default:
  404. return 0xffff;
  405. }
  406. }
  407. static int bcm_sf2_sw_phy_write(struct dsa_switch *ds, int addr, int regnum,
  408. u16 val)
  409. {
  410. /* Intercept writes to the MDIO broadcast address or Broadcom
  411. * pseudo-PHY address
  412. */
  413. switch (addr) {
  414. case 0:
  415. case 30:
  416. bcm_sf2_sw_indir_rw(ds, 0, addr, regnum, val);
  417. break;
  418. }
  419. return 0;
  420. }
  421. static void bcm_sf2_sw_adjust_link(struct dsa_switch *ds, int port,
  422. struct phy_device *phydev)
  423. {
  424. struct bcm_sf2_priv *priv = ds_to_priv(ds);
  425. u32 id_mode_dis = 0, port_mode;
  426. const char *str = NULL;
  427. u32 reg;
  428. switch (phydev->interface) {
  429. case PHY_INTERFACE_MODE_RGMII:
  430. str = "RGMII (no delay)";
  431. id_mode_dis = 1;
  432. case PHY_INTERFACE_MODE_RGMII_TXID:
  433. if (!str)
  434. str = "RGMII (TX delay)";
  435. port_mode = EXT_GPHY;
  436. break;
  437. case PHY_INTERFACE_MODE_MII:
  438. str = "MII";
  439. port_mode = EXT_EPHY;
  440. break;
  441. case PHY_INTERFACE_MODE_REVMII:
  442. str = "Reverse MII";
  443. port_mode = EXT_REVMII;
  444. break;
  445. default:
  446. /* All other PHYs: internal and MoCA */
  447. goto force_link;
  448. }
  449. /* If the link is down, just disable the interface to conserve power */
  450. if (!phydev->link) {
  451. reg = reg_readl(priv, REG_RGMII_CNTRL_P(port));
  452. reg &= ~RGMII_MODE_EN;
  453. reg_writel(priv, reg, REG_RGMII_CNTRL_P(port));
  454. goto force_link;
  455. }
  456. /* Clear id_mode_dis bit, and the existing port mode, but
  457. * make sure we enable the RGMII block for data to pass
  458. */
  459. reg = reg_readl(priv, REG_RGMII_CNTRL_P(port));
  460. reg &= ~ID_MODE_DIS;
  461. reg &= ~(PORT_MODE_MASK << PORT_MODE_SHIFT);
  462. reg &= ~(RX_PAUSE_EN | TX_PAUSE_EN);
  463. reg |= port_mode | RGMII_MODE_EN;
  464. if (id_mode_dis)
  465. reg |= ID_MODE_DIS;
  466. if (phydev->pause) {
  467. if (phydev->asym_pause)
  468. reg |= TX_PAUSE_EN;
  469. reg |= RX_PAUSE_EN;
  470. }
  471. reg_writel(priv, reg, REG_RGMII_CNTRL_P(port));
  472. pr_info("Port %d configured for %s\n", port, str);
  473. force_link:
  474. /* Force link settings detected from the PHY */
  475. reg = SW_OVERRIDE;
  476. switch (phydev->speed) {
  477. case SPEED_1000:
  478. reg |= SPDSTS_1000 << SPEED_SHIFT;
  479. break;
  480. case SPEED_100:
  481. reg |= SPDSTS_100 << SPEED_SHIFT;
  482. break;
  483. }
  484. if (phydev->link)
  485. reg |= LINK_STS;
  486. if (phydev->duplex == DUPLEX_FULL)
  487. reg |= DUPLX_MODE;
  488. core_writel(priv, reg, CORE_STS_OVERRIDE_GMIIP_PORT(port));
  489. }
  490. static void bcm_sf2_sw_fixed_link_update(struct dsa_switch *ds, int port,
  491. struct fixed_phy_status *status)
  492. {
  493. struct bcm_sf2_priv *priv = ds_to_priv(ds);
  494. u32 link, duplex, pause, speed;
  495. u32 reg;
  496. link = core_readl(priv, CORE_LNKSTS);
  497. duplex = core_readl(priv, CORE_DUPSTS);
  498. pause = core_readl(priv, CORE_PAUSESTS);
  499. speed = core_readl(priv, CORE_SPDSTS);
  500. speed >>= (port * SPDSTS_SHIFT);
  501. speed &= SPDSTS_MASK;
  502. status->link = 0;
  503. /* Port 7 is special as we do not get link status from CORE_LNKSTS,
  504. * which means that we need to force the link at the port override
  505. * level to get the data to flow. We do use what the interrupt handler
  506. * did determine before.
  507. */
  508. if (port == 7) {
  509. status->link = priv->port_sts[port].link;
  510. reg = core_readl(priv, CORE_STS_OVERRIDE_GMIIP_PORT(7));
  511. reg |= SW_OVERRIDE;
  512. if (status->link)
  513. reg |= LINK_STS;
  514. else
  515. reg &= ~LINK_STS;
  516. core_writel(priv, reg, CORE_STS_OVERRIDE_GMIIP_PORT(7));
  517. status->duplex = 1;
  518. } else {
  519. status->link = !!(link & (1 << port));
  520. status->duplex = !!(duplex & (1 << port));
  521. }
  522. switch (speed) {
  523. case SPDSTS_10:
  524. status->speed = SPEED_10;
  525. break;
  526. case SPDSTS_100:
  527. status->speed = SPEED_100;
  528. break;
  529. case SPDSTS_1000:
  530. status->speed = SPEED_1000;
  531. break;
  532. }
  533. if ((pause & (1 << port)) &&
  534. (pause & (1 << (port + PAUSESTS_TX_PAUSE_SHIFT)))) {
  535. status->asym_pause = 1;
  536. status->pause = 1;
  537. }
  538. if (pause & (1 << port))
  539. status->pause = 1;
  540. }
  541. static int bcm_sf2_sw_suspend(struct dsa_switch *ds)
  542. {
  543. struct bcm_sf2_priv *priv = ds_to_priv(ds);
  544. unsigned int port;
  545. intrl2_0_writel(priv, 0xffffffff, INTRL2_CPU_MASK_SET);
  546. intrl2_0_writel(priv, 0xffffffff, INTRL2_CPU_CLEAR);
  547. intrl2_0_writel(priv, 0, INTRL2_CPU_MASK_CLEAR);
  548. intrl2_1_writel(priv, 0xffffffff, INTRL2_CPU_MASK_SET);
  549. intrl2_1_writel(priv, 0xffffffff, INTRL2_CPU_CLEAR);
  550. intrl2_1_writel(priv, 0, INTRL2_CPU_MASK_CLEAR);
  551. /* Disable all ports physically present including the IMP
  552. * port, the other ones have already been disabled during
  553. * bcm_sf2_sw_setup
  554. */
  555. for (port = 0; port < DSA_MAX_PORTS; port++) {
  556. if ((1 << port) & ds->phys_port_mask ||
  557. dsa_is_cpu_port(ds, port))
  558. bcm_sf2_port_disable(ds, port, NULL);
  559. }
  560. return 0;
  561. }
  562. static int bcm_sf2_sw_rst(struct bcm_sf2_priv *priv)
  563. {
  564. unsigned int timeout = 1000;
  565. u32 reg;
  566. reg = core_readl(priv, CORE_WATCHDOG_CTRL);
  567. reg |= SOFTWARE_RESET | EN_CHIP_RST | EN_SW_RESET;
  568. core_writel(priv, reg, CORE_WATCHDOG_CTRL);
  569. do {
  570. reg = core_readl(priv, CORE_WATCHDOG_CTRL);
  571. if (!(reg & SOFTWARE_RESET))
  572. break;
  573. usleep_range(1000, 2000);
  574. } while (timeout-- > 0);
  575. if (timeout == 0)
  576. return -ETIMEDOUT;
  577. return 0;
  578. }
  579. static int bcm_sf2_sw_resume(struct dsa_switch *ds)
  580. {
  581. struct bcm_sf2_priv *priv = ds_to_priv(ds);
  582. unsigned int port;
  583. u32 reg;
  584. int ret;
  585. ret = bcm_sf2_sw_rst(priv);
  586. if (ret) {
  587. pr_err("%s: failed to software reset switch\n", __func__);
  588. return ret;
  589. }
  590. /* Reinitialize the single GPHY */
  591. if (priv->hw_params.num_gphy == 1) {
  592. reg = reg_readl(priv, REG_SPHY_CNTRL);
  593. reg |= PHY_RESET;
  594. reg &= ~(EXT_PWR_DOWN | IDDQ_BIAS);
  595. reg_writel(priv, reg, REG_SPHY_CNTRL);
  596. udelay(21);
  597. reg = reg_readl(priv, REG_SPHY_CNTRL);
  598. reg &= ~PHY_RESET;
  599. reg_writel(priv, reg, REG_SPHY_CNTRL);
  600. }
  601. for (port = 0; port < DSA_MAX_PORTS; port++) {
  602. if ((1 << port) & ds->phys_port_mask)
  603. bcm_sf2_port_setup(ds, port, NULL);
  604. else if (dsa_is_cpu_port(ds, port))
  605. bcm_sf2_imp_setup(ds, port);
  606. }
  607. return 0;
  608. }
  609. static void bcm_sf2_sw_get_wol(struct dsa_switch *ds, int port,
  610. struct ethtool_wolinfo *wol)
  611. {
  612. struct net_device *p = ds->dst[ds->index].master_netdev;
  613. struct bcm_sf2_priv *priv = ds_to_priv(ds);
  614. struct ethtool_wolinfo pwol;
  615. /* Get the parent device WoL settings */
  616. p->ethtool_ops->get_wol(p, &pwol);
  617. /* Advertise the parent device supported settings */
  618. wol->supported = pwol.supported;
  619. memset(&wol->sopass, 0, sizeof(wol->sopass));
  620. if (pwol.wolopts & WAKE_MAGICSECURE)
  621. memcpy(&wol->sopass, pwol.sopass, sizeof(wol->sopass));
  622. if (priv->wol_ports_mask & (1 << port))
  623. wol->wolopts = pwol.wolopts;
  624. else
  625. wol->wolopts = 0;
  626. }
  627. static int bcm_sf2_sw_set_wol(struct dsa_switch *ds, int port,
  628. struct ethtool_wolinfo *wol)
  629. {
  630. struct net_device *p = ds->dst[ds->index].master_netdev;
  631. struct bcm_sf2_priv *priv = ds_to_priv(ds);
  632. s8 cpu_port = ds->dst[ds->index].cpu_port;
  633. struct ethtool_wolinfo pwol;
  634. p->ethtool_ops->get_wol(p, &pwol);
  635. if (wol->wolopts & ~pwol.supported)
  636. return -EINVAL;
  637. if (wol->wolopts)
  638. priv->wol_ports_mask |= (1 << port);
  639. else
  640. priv->wol_ports_mask &= ~(1 << port);
  641. /* If we have at least one port enabled, make sure the CPU port
  642. * is also enabled. If the CPU port is the last one enabled, we disable
  643. * it since this configuration does not make sense.
  644. */
  645. if (priv->wol_ports_mask && priv->wol_ports_mask != (1 << cpu_port))
  646. priv->wol_ports_mask |= (1 << cpu_port);
  647. else
  648. priv->wol_ports_mask &= ~(1 << cpu_port);
  649. return p->ethtool_ops->set_wol(p, wol);
  650. }
  651. static struct dsa_switch_driver bcm_sf2_switch_driver = {
  652. .tag_protocol = DSA_TAG_PROTO_BRCM,
  653. .priv_size = sizeof(struct bcm_sf2_priv),
  654. .probe = bcm_sf2_sw_probe,
  655. .setup = bcm_sf2_sw_setup,
  656. .set_addr = bcm_sf2_sw_set_addr,
  657. .get_phy_flags = bcm_sf2_sw_get_phy_flags,
  658. .phy_read = bcm_sf2_sw_phy_read,
  659. .phy_write = bcm_sf2_sw_phy_write,
  660. .get_strings = bcm_sf2_sw_get_strings,
  661. .get_ethtool_stats = bcm_sf2_sw_get_ethtool_stats,
  662. .get_sset_count = bcm_sf2_sw_get_sset_count,
  663. .adjust_link = bcm_sf2_sw_adjust_link,
  664. .fixed_link_update = bcm_sf2_sw_fixed_link_update,
  665. .suspend = bcm_sf2_sw_suspend,
  666. .resume = bcm_sf2_sw_resume,
  667. .get_wol = bcm_sf2_sw_get_wol,
  668. .set_wol = bcm_sf2_sw_set_wol,
  669. .port_enable = bcm_sf2_port_setup,
  670. .port_disable = bcm_sf2_port_disable,
  671. };
  672. static int __init bcm_sf2_init(void)
  673. {
  674. register_switch_driver(&bcm_sf2_switch_driver);
  675. return 0;
  676. }
  677. module_init(bcm_sf2_init);
  678. static void __exit bcm_sf2_exit(void)
  679. {
  680. unregister_switch_driver(&bcm_sf2_switch_driver);
  681. }
  682. module_exit(bcm_sf2_exit);
  683. MODULE_AUTHOR("Broadcom Corporation");
  684. MODULE_DESCRIPTION("Driver for Broadcom Starfighter 2 ethernet switch chip");
  685. MODULE_LICENSE("GPL");
  686. MODULE_ALIAS("platform:brcm-sf2");