perf_event.h 24 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925
  1. /*
  2. * Performance events x86 architecture header
  3. *
  4. * Copyright (C) 2008 Thomas Gleixner <tglx@linutronix.de>
  5. * Copyright (C) 2008-2009 Red Hat, Inc., Ingo Molnar
  6. * Copyright (C) 2009 Jaswinder Singh Rajput
  7. * Copyright (C) 2009 Advanced Micro Devices, Inc., Robert Richter
  8. * Copyright (C) 2008-2009 Red Hat, Inc., Peter Zijlstra <pzijlstr@redhat.com>
  9. * Copyright (C) 2009 Intel Corporation, <markus.t.metzger@intel.com>
  10. * Copyright (C) 2009 Google, Inc., Stephane Eranian
  11. *
  12. * For licencing details see kernel-base/COPYING
  13. */
  14. #include <linux/perf_event.h>
  15. #if 0
  16. #undef wrmsrl
  17. #define wrmsrl(msr, val) \
  18. do { \
  19. unsigned int _msr = (msr); \
  20. u64 _val = (val); \
  21. trace_printk("wrmsrl(%x, %Lx)\n", (unsigned int)(_msr), \
  22. (unsigned long long)(_val)); \
  23. native_write_msr((_msr), (u32)(_val), (u32)(_val >> 32)); \
  24. } while (0)
  25. #endif
  26. /*
  27. * | NHM/WSM | SNB |
  28. * register -------------------------------
  29. * | HT | no HT | HT | no HT |
  30. *-----------------------------------------
  31. * offcore | core | core | cpu | core |
  32. * lbr_sel | core | core | cpu | core |
  33. * ld_lat | cpu | core | cpu | core |
  34. *-----------------------------------------
  35. *
  36. * Given that there is a small number of shared regs,
  37. * we can pre-allocate their slot in the per-cpu
  38. * per-core reg tables.
  39. */
  40. enum extra_reg_type {
  41. EXTRA_REG_NONE = -1, /* not used */
  42. EXTRA_REG_RSP_0 = 0, /* offcore_response_0 */
  43. EXTRA_REG_RSP_1 = 1, /* offcore_response_1 */
  44. EXTRA_REG_LBR = 2, /* lbr_select */
  45. EXTRA_REG_LDLAT = 3, /* ld_lat_threshold */
  46. EXTRA_REG_MAX /* number of entries needed */
  47. };
  48. struct event_constraint {
  49. union {
  50. unsigned long idxmsk[BITS_TO_LONGS(X86_PMC_IDX_MAX)];
  51. u64 idxmsk64;
  52. };
  53. u64 code;
  54. u64 cmask;
  55. int weight;
  56. int overlap;
  57. int flags;
  58. };
  59. /*
  60. * struct hw_perf_event.flags flags
  61. */
  62. #define PERF_X86_EVENT_PEBS_LDLAT 0x1 /* ld+ldlat data address sampling */
  63. #define PERF_X86_EVENT_PEBS_ST 0x2 /* st data address sampling */
  64. #define PERF_X86_EVENT_PEBS_ST_HSW 0x4 /* haswell style datala, store */
  65. #define PERF_X86_EVENT_COMMITTED 0x8 /* event passed commit_txn */
  66. #define PERF_X86_EVENT_PEBS_LD_HSW 0x10 /* haswell style datala, load */
  67. #define PERF_X86_EVENT_PEBS_NA_HSW 0x20 /* haswell style datala, unknown */
  68. #define PERF_X86_EVENT_EXCL 0x40 /* HT exclusivity on counter */
  69. #define PERF_X86_EVENT_DYNAMIC 0x80 /* dynamic alloc'd constraint */
  70. #define PERF_X86_EVENT_RDPMC_ALLOWED 0x40 /* grant rdpmc permission */
  71. struct amd_nb {
  72. int nb_id; /* NorthBridge id */
  73. int refcnt; /* reference count */
  74. struct perf_event *owners[X86_PMC_IDX_MAX];
  75. struct event_constraint event_constraints[X86_PMC_IDX_MAX];
  76. };
  77. /* The maximal number of PEBS events: */
  78. #define MAX_PEBS_EVENTS 8
  79. /*
  80. * A debug store configuration.
  81. *
  82. * We only support architectures that use 64bit fields.
  83. */
  84. struct debug_store {
  85. u64 bts_buffer_base;
  86. u64 bts_index;
  87. u64 bts_absolute_maximum;
  88. u64 bts_interrupt_threshold;
  89. u64 pebs_buffer_base;
  90. u64 pebs_index;
  91. u64 pebs_absolute_maximum;
  92. u64 pebs_interrupt_threshold;
  93. u64 pebs_event_reset[MAX_PEBS_EVENTS];
  94. };
  95. /*
  96. * Per register state.
  97. */
  98. struct er_account {
  99. raw_spinlock_t lock; /* per-core: protect structure */
  100. u64 config; /* extra MSR config */
  101. u64 reg; /* extra MSR number */
  102. atomic_t ref; /* reference count */
  103. };
  104. /*
  105. * Per core/cpu state
  106. *
  107. * Used to coordinate shared registers between HT threads or
  108. * among events on a single PMU.
  109. */
  110. struct intel_shared_regs {
  111. struct er_account regs[EXTRA_REG_MAX];
  112. int refcnt; /* per-core: #HT threads */
  113. unsigned core_id; /* per-core: core id */
  114. };
  115. enum intel_excl_state_type {
  116. INTEL_EXCL_UNUSED = 0, /* counter is unused */
  117. INTEL_EXCL_SHARED = 1, /* counter can be used by both threads */
  118. INTEL_EXCL_EXCLUSIVE = 2, /* counter can be used by one thread only */
  119. };
  120. struct intel_excl_states {
  121. enum intel_excl_state_type init_state[X86_PMC_IDX_MAX];
  122. enum intel_excl_state_type state[X86_PMC_IDX_MAX];
  123. bool sched_started; /* true if scheduling has started */
  124. };
  125. struct intel_excl_cntrs {
  126. raw_spinlock_t lock;
  127. struct intel_excl_states states[2];
  128. int refcnt; /* per-core: #HT threads */
  129. unsigned core_id; /* per-core: core id */
  130. };
  131. #define MAX_LBR_ENTRIES 16
  132. enum {
  133. X86_PERF_KFREE_SHARED = 0,
  134. X86_PERF_KFREE_EXCL = 1,
  135. X86_PERF_KFREE_MAX
  136. };
  137. struct cpu_hw_events {
  138. /*
  139. * Generic x86 PMC bits
  140. */
  141. struct perf_event *events[X86_PMC_IDX_MAX]; /* in counter order */
  142. unsigned long active_mask[BITS_TO_LONGS(X86_PMC_IDX_MAX)];
  143. unsigned long running[BITS_TO_LONGS(X86_PMC_IDX_MAX)];
  144. int enabled;
  145. int n_events; /* the # of events in the below arrays */
  146. int n_added; /* the # last events in the below arrays;
  147. they've never been enabled yet */
  148. int n_txn; /* the # last events in the below arrays;
  149. added in the current transaction */
  150. int assign[X86_PMC_IDX_MAX]; /* event to counter assignment */
  151. u64 tags[X86_PMC_IDX_MAX];
  152. struct perf_event *event_list[X86_PMC_IDX_MAX]; /* in enabled order */
  153. unsigned int group_flag;
  154. int is_fake;
  155. /*
  156. * Intel DebugStore bits
  157. */
  158. struct debug_store *ds;
  159. u64 pebs_enabled;
  160. /*
  161. * Intel LBR bits
  162. */
  163. int lbr_users;
  164. void *lbr_context;
  165. struct perf_branch_stack lbr_stack;
  166. struct perf_branch_entry lbr_entries[MAX_LBR_ENTRIES];
  167. struct er_account *lbr_sel;
  168. u64 br_sel;
  169. /*
  170. * Intel host/guest exclude bits
  171. */
  172. u64 intel_ctrl_guest_mask;
  173. u64 intel_ctrl_host_mask;
  174. struct perf_guest_switch_msr guest_switch_msrs[X86_PMC_IDX_MAX];
  175. /*
  176. * Intel checkpoint mask
  177. */
  178. u64 intel_cp_status;
  179. /*
  180. * manage shared (per-core, per-cpu) registers
  181. * used on Intel NHM/WSM/SNB
  182. */
  183. struct intel_shared_regs *shared_regs;
  184. /*
  185. * manage exclusive counter access between hyperthread
  186. */
  187. struct event_constraint *constraint_list; /* in enable order */
  188. struct intel_excl_cntrs *excl_cntrs;
  189. int excl_thread_id; /* 0 or 1 */
  190. /*
  191. * AMD specific bits
  192. */
  193. struct amd_nb *amd_nb;
  194. /* Inverted mask of bits to clear in the perf_ctr ctrl registers */
  195. u64 perf_ctr_virt_mask;
  196. void *kfree_on_online[X86_PERF_KFREE_MAX];
  197. };
  198. #define __EVENT_CONSTRAINT(c, n, m, w, o, f) {\
  199. { .idxmsk64 = (n) }, \
  200. .code = (c), \
  201. .cmask = (m), \
  202. .weight = (w), \
  203. .overlap = (o), \
  204. .flags = f, \
  205. }
  206. #define EVENT_CONSTRAINT(c, n, m) \
  207. __EVENT_CONSTRAINT(c, n, m, HWEIGHT(n), 0, 0)
  208. #define INTEL_EXCLEVT_CONSTRAINT(c, n) \
  209. __EVENT_CONSTRAINT(c, n, ARCH_PERFMON_EVENTSEL_EVENT, HWEIGHT(n),\
  210. 0, PERF_X86_EVENT_EXCL)
  211. /*
  212. * The overlap flag marks event constraints with overlapping counter
  213. * masks. This is the case if the counter mask of such an event is not
  214. * a subset of any other counter mask of a constraint with an equal or
  215. * higher weight, e.g.:
  216. *
  217. * c_overlaps = EVENT_CONSTRAINT_OVERLAP(0, 0x09, 0);
  218. * c_another1 = EVENT_CONSTRAINT(0, 0x07, 0);
  219. * c_another2 = EVENT_CONSTRAINT(0, 0x38, 0);
  220. *
  221. * The event scheduler may not select the correct counter in the first
  222. * cycle because it needs to know which subsequent events will be
  223. * scheduled. It may fail to schedule the events then. So we set the
  224. * overlap flag for such constraints to give the scheduler a hint which
  225. * events to select for counter rescheduling.
  226. *
  227. * Care must be taken as the rescheduling algorithm is O(n!) which
  228. * will increase scheduling cycles for an over-commited system
  229. * dramatically. The number of such EVENT_CONSTRAINT_OVERLAP() macros
  230. * and its counter masks must be kept at a minimum.
  231. */
  232. #define EVENT_CONSTRAINT_OVERLAP(c, n, m) \
  233. __EVENT_CONSTRAINT(c, n, m, HWEIGHT(n), 1, 0)
  234. /*
  235. * Constraint on the Event code.
  236. */
  237. #define INTEL_EVENT_CONSTRAINT(c, n) \
  238. EVENT_CONSTRAINT(c, n, ARCH_PERFMON_EVENTSEL_EVENT)
  239. /*
  240. * Constraint on the Event code + UMask + fixed-mask
  241. *
  242. * filter mask to validate fixed counter events.
  243. * the following filters disqualify for fixed counters:
  244. * - inv
  245. * - edge
  246. * - cnt-mask
  247. * - in_tx
  248. * - in_tx_checkpointed
  249. * The other filters are supported by fixed counters.
  250. * The any-thread option is supported starting with v3.
  251. */
  252. #define FIXED_EVENT_FLAGS (X86_RAW_EVENT_MASK|HSW_IN_TX|HSW_IN_TX_CHECKPOINTED)
  253. #define FIXED_EVENT_CONSTRAINT(c, n) \
  254. EVENT_CONSTRAINT(c, (1ULL << (32+n)), FIXED_EVENT_FLAGS)
  255. /*
  256. * Constraint on the Event code + UMask
  257. */
  258. #define INTEL_UEVENT_CONSTRAINT(c, n) \
  259. EVENT_CONSTRAINT(c, n, INTEL_ARCH_EVENT_MASK)
  260. /* Like UEVENT_CONSTRAINT, but match flags too */
  261. #define INTEL_FLAGS_UEVENT_CONSTRAINT(c, n) \
  262. EVENT_CONSTRAINT(c, n, INTEL_ARCH_EVENT_MASK|X86_ALL_EVENT_FLAGS)
  263. #define INTEL_EXCLUEVT_CONSTRAINT(c, n) \
  264. __EVENT_CONSTRAINT(c, n, INTEL_ARCH_EVENT_MASK, \
  265. HWEIGHT(n), 0, PERF_X86_EVENT_EXCL)
  266. #define INTEL_PLD_CONSTRAINT(c, n) \
  267. __EVENT_CONSTRAINT(c, n, INTEL_ARCH_EVENT_MASK|X86_ALL_EVENT_FLAGS, \
  268. HWEIGHT(n), 0, PERF_X86_EVENT_PEBS_LDLAT)
  269. #define INTEL_PST_CONSTRAINT(c, n) \
  270. __EVENT_CONSTRAINT(c, n, INTEL_ARCH_EVENT_MASK|X86_ALL_EVENT_FLAGS, \
  271. HWEIGHT(n), 0, PERF_X86_EVENT_PEBS_ST)
  272. /* Event constraint, but match on all event flags too. */
  273. #define INTEL_FLAGS_EVENT_CONSTRAINT(c, n) \
  274. EVENT_CONSTRAINT(c, n, INTEL_ARCH_EVENT_MASK|X86_ALL_EVENT_FLAGS)
  275. /* Check only flags, but allow all event/umask */
  276. #define INTEL_ALL_EVENT_CONSTRAINT(code, n) \
  277. EVENT_CONSTRAINT(code, n, X86_ALL_EVENT_FLAGS)
  278. /* Check flags and event code, and set the HSW store flag */
  279. #define INTEL_FLAGS_EVENT_CONSTRAINT_DATALA_ST(code, n) \
  280. __EVENT_CONSTRAINT(code, n, \
  281. ARCH_PERFMON_EVENTSEL_EVENT|X86_ALL_EVENT_FLAGS, \
  282. HWEIGHT(n), 0, PERF_X86_EVENT_PEBS_ST_HSW)
  283. /* Check flags and event code, and set the HSW load flag */
  284. #define INTEL_FLAGS_EVENT_CONSTRAINT_DATALA_LD(code, n) \
  285. __EVENT_CONSTRAINT(code, n, \
  286. ARCH_PERFMON_EVENTSEL_EVENT|X86_ALL_EVENT_FLAGS, \
  287. HWEIGHT(n), 0, PERF_X86_EVENT_PEBS_LD_HSW)
  288. #define INTEL_FLAGS_EVENT_CONSTRAINT_DATALA_XLD(code, n) \
  289. __EVENT_CONSTRAINT(code, n, \
  290. ARCH_PERFMON_EVENTSEL_EVENT|X86_ALL_EVENT_FLAGS, \
  291. HWEIGHT(n), 0, \
  292. PERF_X86_EVENT_PEBS_LD_HSW|PERF_X86_EVENT_EXCL)
  293. /* Check flags and event code/umask, and set the HSW store flag */
  294. #define INTEL_FLAGS_UEVENT_CONSTRAINT_DATALA_ST(code, n) \
  295. __EVENT_CONSTRAINT(code, n, \
  296. INTEL_ARCH_EVENT_MASK|X86_ALL_EVENT_FLAGS, \
  297. HWEIGHT(n), 0, PERF_X86_EVENT_PEBS_ST_HSW)
  298. #define INTEL_FLAGS_UEVENT_CONSTRAINT_DATALA_XST(code, n) \
  299. __EVENT_CONSTRAINT(code, n, \
  300. INTEL_ARCH_EVENT_MASK|X86_ALL_EVENT_FLAGS, \
  301. HWEIGHT(n), 0, \
  302. PERF_X86_EVENT_PEBS_ST_HSW|PERF_X86_EVENT_EXCL)
  303. /* Check flags and event code/umask, and set the HSW load flag */
  304. #define INTEL_FLAGS_UEVENT_CONSTRAINT_DATALA_LD(code, n) \
  305. __EVENT_CONSTRAINT(code, n, \
  306. INTEL_ARCH_EVENT_MASK|X86_ALL_EVENT_FLAGS, \
  307. HWEIGHT(n), 0, PERF_X86_EVENT_PEBS_LD_HSW)
  308. #define INTEL_FLAGS_UEVENT_CONSTRAINT_DATALA_XLD(code, n) \
  309. __EVENT_CONSTRAINT(code, n, \
  310. INTEL_ARCH_EVENT_MASK|X86_ALL_EVENT_FLAGS, \
  311. HWEIGHT(n), 0, \
  312. PERF_X86_EVENT_PEBS_LD_HSW|PERF_X86_EVENT_EXCL)
  313. /* Check flags and event code/umask, and set the HSW N/A flag */
  314. #define INTEL_FLAGS_UEVENT_CONSTRAINT_DATALA_NA(code, n) \
  315. __EVENT_CONSTRAINT(code, n, \
  316. INTEL_ARCH_EVENT_MASK|INTEL_ARCH_EVENT_MASK, \
  317. HWEIGHT(n), 0, PERF_X86_EVENT_PEBS_NA_HSW)
  318. /*
  319. * We define the end marker as having a weight of -1
  320. * to enable blacklisting of events using a counter bitmask
  321. * of zero and thus a weight of zero.
  322. * The end marker has a weight that cannot possibly be
  323. * obtained from counting the bits in the bitmask.
  324. */
  325. #define EVENT_CONSTRAINT_END { .weight = -1 }
  326. /*
  327. * Check for end marker with weight == -1
  328. */
  329. #define for_each_event_constraint(e, c) \
  330. for ((e) = (c); (e)->weight != -1; (e)++)
  331. /*
  332. * Extra registers for specific events.
  333. *
  334. * Some events need large masks and require external MSRs.
  335. * Those extra MSRs end up being shared for all events on
  336. * a PMU and sometimes between PMU of sibling HT threads.
  337. * In either case, the kernel needs to handle conflicting
  338. * accesses to those extra, shared, regs. The data structure
  339. * to manage those registers is stored in cpu_hw_event.
  340. */
  341. struct extra_reg {
  342. unsigned int event;
  343. unsigned int msr;
  344. u64 config_mask;
  345. u64 valid_mask;
  346. int idx; /* per_xxx->regs[] reg index */
  347. bool extra_msr_access;
  348. };
  349. #define EVENT_EXTRA_REG(e, ms, m, vm, i) { \
  350. .event = (e), \
  351. .msr = (ms), \
  352. .config_mask = (m), \
  353. .valid_mask = (vm), \
  354. .idx = EXTRA_REG_##i, \
  355. .extra_msr_access = true, \
  356. }
  357. #define INTEL_EVENT_EXTRA_REG(event, msr, vm, idx) \
  358. EVENT_EXTRA_REG(event, msr, ARCH_PERFMON_EVENTSEL_EVENT, vm, idx)
  359. #define INTEL_UEVENT_EXTRA_REG(event, msr, vm, idx) \
  360. EVENT_EXTRA_REG(event, msr, ARCH_PERFMON_EVENTSEL_EVENT | \
  361. ARCH_PERFMON_EVENTSEL_UMASK, vm, idx)
  362. #define INTEL_UEVENT_PEBS_LDLAT_EXTRA_REG(c) \
  363. INTEL_UEVENT_EXTRA_REG(c, \
  364. MSR_PEBS_LD_LAT_THRESHOLD, \
  365. 0xffff, \
  366. LDLAT)
  367. #define EVENT_EXTRA_END EVENT_EXTRA_REG(0, 0, 0, 0, RSP_0)
  368. union perf_capabilities {
  369. struct {
  370. u64 lbr_format:6;
  371. u64 pebs_trap:1;
  372. u64 pebs_arch_reg:1;
  373. u64 pebs_format:4;
  374. u64 smm_freeze:1;
  375. /*
  376. * PMU supports separate counter range for writing
  377. * values > 32bit.
  378. */
  379. u64 full_width_write:1;
  380. };
  381. u64 capabilities;
  382. };
  383. struct x86_pmu_quirk {
  384. struct x86_pmu_quirk *next;
  385. void (*func)(void);
  386. };
  387. union x86_pmu_config {
  388. struct {
  389. u64 event:8,
  390. umask:8,
  391. usr:1,
  392. os:1,
  393. edge:1,
  394. pc:1,
  395. interrupt:1,
  396. __reserved1:1,
  397. en:1,
  398. inv:1,
  399. cmask:8,
  400. event2:4,
  401. __reserved2:4,
  402. go:1,
  403. ho:1;
  404. } bits;
  405. u64 value;
  406. };
  407. #define X86_CONFIG(args...) ((union x86_pmu_config){.bits = {args}}).value
  408. enum {
  409. x86_lbr_exclusive_lbr,
  410. x86_lbr_exclusive_bts,
  411. x86_lbr_exclusive_pt,
  412. x86_lbr_exclusive_max,
  413. };
  414. /*
  415. * struct x86_pmu - generic x86 pmu
  416. */
  417. struct x86_pmu {
  418. /*
  419. * Generic x86 PMC bits
  420. */
  421. const char *name;
  422. int version;
  423. int (*handle_irq)(struct pt_regs *);
  424. void (*disable_all)(void);
  425. void (*enable_all)(int added);
  426. void (*enable)(struct perf_event *);
  427. void (*disable)(struct perf_event *);
  428. int (*hw_config)(struct perf_event *event);
  429. int (*schedule_events)(struct cpu_hw_events *cpuc, int n, int *assign);
  430. unsigned eventsel;
  431. unsigned perfctr;
  432. int (*addr_offset)(int index, bool eventsel);
  433. int (*rdpmc_index)(int index);
  434. u64 (*event_map)(int);
  435. int max_events;
  436. int num_counters;
  437. int num_counters_fixed;
  438. int cntval_bits;
  439. u64 cntval_mask;
  440. union {
  441. unsigned long events_maskl;
  442. unsigned long events_mask[BITS_TO_LONGS(ARCH_PERFMON_EVENTS_COUNT)];
  443. };
  444. int events_mask_len;
  445. int apic;
  446. u64 max_period;
  447. struct event_constraint *
  448. (*get_event_constraints)(struct cpu_hw_events *cpuc,
  449. int idx,
  450. struct perf_event *event);
  451. void (*put_event_constraints)(struct cpu_hw_events *cpuc,
  452. struct perf_event *event);
  453. void (*commit_scheduling)(struct cpu_hw_events *cpuc,
  454. struct perf_event *event,
  455. int cntr);
  456. void (*start_scheduling)(struct cpu_hw_events *cpuc);
  457. void (*stop_scheduling)(struct cpu_hw_events *cpuc);
  458. struct event_constraint *event_constraints;
  459. struct x86_pmu_quirk *quirks;
  460. int perfctr_second_write;
  461. bool late_ack;
  462. unsigned (*limit_period)(struct perf_event *event, unsigned l);
  463. /*
  464. * sysfs attrs
  465. */
  466. int attr_rdpmc_broken;
  467. int attr_rdpmc;
  468. struct attribute **format_attrs;
  469. struct attribute **event_attrs;
  470. ssize_t (*events_sysfs_show)(char *page, u64 config);
  471. struct attribute **cpu_events;
  472. /*
  473. * CPU Hotplug hooks
  474. */
  475. int (*cpu_prepare)(int cpu);
  476. void (*cpu_starting)(int cpu);
  477. void (*cpu_dying)(int cpu);
  478. void (*cpu_dead)(int cpu);
  479. void (*check_microcode)(void);
  480. void (*sched_task)(struct perf_event_context *ctx,
  481. bool sched_in);
  482. /*
  483. * Intel Arch Perfmon v2+
  484. */
  485. u64 intel_ctrl;
  486. union perf_capabilities intel_cap;
  487. /*
  488. * Intel DebugStore bits
  489. */
  490. unsigned int bts :1,
  491. bts_active :1,
  492. pebs :1,
  493. pebs_active :1,
  494. pebs_broken :1;
  495. int pebs_record_size;
  496. void (*drain_pebs)(struct pt_regs *regs);
  497. struct event_constraint *pebs_constraints;
  498. void (*pebs_aliases)(struct perf_event *event);
  499. int max_pebs_events;
  500. /*
  501. * Intel LBR
  502. */
  503. unsigned long lbr_tos, lbr_from, lbr_to; /* MSR base regs */
  504. int lbr_nr; /* hardware stack size */
  505. u64 lbr_sel_mask; /* LBR_SELECT valid bits */
  506. const int *lbr_sel_map; /* lbr_select mappings */
  507. bool lbr_double_abort; /* duplicated lbr aborts */
  508. /*
  509. * Intel PT/LBR/BTS are exclusive
  510. */
  511. atomic_t lbr_exclusive[x86_lbr_exclusive_max];
  512. /*
  513. * Extra registers for events
  514. */
  515. struct extra_reg *extra_regs;
  516. unsigned int flags;
  517. /*
  518. * Intel host/guest support (KVM)
  519. */
  520. struct perf_guest_switch_msr *(*guest_get_msrs)(int *nr);
  521. };
  522. struct x86_perf_task_context {
  523. u64 lbr_from[MAX_LBR_ENTRIES];
  524. u64 lbr_to[MAX_LBR_ENTRIES];
  525. int lbr_callstack_users;
  526. int lbr_stack_state;
  527. };
  528. #define x86_add_quirk(func_) \
  529. do { \
  530. static struct x86_pmu_quirk __quirk __initdata = { \
  531. .func = func_, \
  532. }; \
  533. __quirk.next = x86_pmu.quirks; \
  534. x86_pmu.quirks = &__quirk; \
  535. } while (0)
  536. /*
  537. * x86_pmu flags
  538. */
  539. #define PMU_FL_NO_HT_SHARING 0x1 /* no hyper-threading resource sharing */
  540. #define PMU_FL_HAS_RSP_1 0x2 /* has 2 equivalent offcore_rsp regs */
  541. #define PMU_FL_EXCL_CNTRS 0x4 /* has exclusive counter requirements */
  542. #define EVENT_VAR(_id) event_attr_##_id
  543. #define EVENT_PTR(_id) &event_attr_##_id.attr.attr
  544. #define EVENT_ATTR(_name, _id) \
  545. static struct perf_pmu_events_attr EVENT_VAR(_id) = { \
  546. .attr = __ATTR(_name, 0444, events_sysfs_show, NULL), \
  547. .id = PERF_COUNT_HW_##_id, \
  548. .event_str = NULL, \
  549. };
  550. #define EVENT_ATTR_STR(_name, v, str) \
  551. static struct perf_pmu_events_attr event_attr_##v = { \
  552. .attr = __ATTR(_name, 0444, events_sysfs_show, NULL), \
  553. .id = 0, \
  554. .event_str = str, \
  555. };
  556. extern struct x86_pmu x86_pmu __read_mostly;
  557. static inline bool x86_pmu_has_lbr_callstack(void)
  558. {
  559. return x86_pmu.lbr_sel_map &&
  560. x86_pmu.lbr_sel_map[PERF_SAMPLE_BRANCH_CALL_STACK_SHIFT] > 0;
  561. }
  562. DECLARE_PER_CPU(struct cpu_hw_events, cpu_hw_events);
  563. int x86_perf_event_set_period(struct perf_event *event);
  564. /*
  565. * Generalized hw caching related hw_event table, filled
  566. * in on a per model basis. A value of 0 means
  567. * 'not supported', -1 means 'hw_event makes no sense on
  568. * this CPU', any other value means the raw hw_event
  569. * ID.
  570. */
  571. #define C(x) PERF_COUNT_HW_CACHE_##x
  572. extern u64 __read_mostly hw_cache_event_ids
  573. [PERF_COUNT_HW_CACHE_MAX]
  574. [PERF_COUNT_HW_CACHE_OP_MAX]
  575. [PERF_COUNT_HW_CACHE_RESULT_MAX];
  576. extern u64 __read_mostly hw_cache_extra_regs
  577. [PERF_COUNT_HW_CACHE_MAX]
  578. [PERF_COUNT_HW_CACHE_OP_MAX]
  579. [PERF_COUNT_HW_CACHE_RESULT_MAX];
  580. u64 x86_perf_event_update(struct perf_event *event);
  581. static inline unsigned int x86_pmu_config_addr(int index)
  582. {
  583. return x86_pmu.eventsel + (x86_pmu.addr_offset ?
  584. x86_pmu.addr_offset(index, true) : index);
  585. }
  586. static inline unsigned int x86_pmu_event_addr(int index)
  587. {
  588. return x86_pmu.perfctr + (x86_pmu.addr_offset ?
  589. x86_pmu.addr_offset(index, false) : index);
  590. }
  591. static inline int x86_pmu_rdpmc_index(int index)
  592. {
  593. return x86_pmu.rdpmc_index ? x86_pmu.rdpmc_index(index) : index;
  594. }
  595. int x86_add_exclusive(unsigned int what);
  596. void x86_del_exclusive(unsigned int what);
  597. void hw_perf_lbr_event_destroy(struct perf_event *event);
  598. int x86_setup_perfctr(struct perf_event *event);
  599. int x86_pmu_hw_config(struct perf_event *event);
  600. void x86_pmu_disable_all(void);
  601. static inline void __x86_pmu_enable_event(struct hw_perf_event *hwc,
  602. u64 enable_mask)
  603. {
  604. u64 disable_mask = __this_cpu_read(cpu_hw_events.perf_ctr_virt_mask);
  605. if (hwc->extra_reg.reg)
  606. wrmsrl(hwc->extra_reg.reg, hwc->extra_reg.config);
  607. wrmsrl(hwc->config_base, (hwc->config | enable_mask) & ~disable_mask);
  608. }
  609. void x86_pmu_enable_all(int added);
  610. int perf_assign_events(struct perf_event **events, int n,
  611. int wmin, int wmax, int *assign);
  612. int x86_schedule_events(struct cpu_hw_events *cpuc, int n, int *assign);
  613. void x86_pmu_stop(struct perf_event *event, int flags);
  614. static inline void x86_pmu_disable_event(struct perf_event *event)
  615. {
  616. struct hw_perf_event *hwc = &event->hw;
  617. wrmsrl(hwc->config_base, hwc->config);
  618. }
  619. void x86_pmu_enable_event(struct perf_event *event);
  620. int x86_pmu_handle_irq(struct pt_regs *regs);
  621. extern struct event_constraint emptyconstraint;
  622. extern struct event_constraint unconstrained;
  623. static inline bool kernel_ip(unsigned long ip)
  624. {
  625. #ifdef CONFIG_X86_32
  626. return ip > PAGE_OFFSET;
  627. #else
  628. return (long)ip < 0;
  629. #endif
  630. }
  631. /*
  632. * Not all PMUs provide the right context information to place the reported IP
  633. * into full context. Specifically segment registers are typically not
  634. * supplied.
  635. *
  636. * Assuming the address is a linear address (it is for IBS), we fake the CS and
  637. * vm86 mode using the known zero-based code segment and 'fix up' the registers
  638. * to reflect this.
  639. *
  640. * Intel PEBS/LBR appear to typically provide the effective address, nothing
  641. * much we can do about that but pray and treat it like a linear address.
  642. */
  643. static inline void set_linear_ip(struct pt_regs *regs, unsigned long ip)
  644. {
  645. regs->cs = kernel_ip(ip) ? __KERNEL_CS : __USER_CS;
  646. if (regs->flags & X86_VM_MASK)
  647. regs->flags ^= (PERF_EFLAGS_VM | X86_VM_MASK);
  648. regs->ip = ip;
  649. }
  650. ssize_t x86_event_sysfs_show(char *page, u64 config, u64 event);
  651. ssize_t intel_event_sysfs_show(char *page, u64 config);
  652. #ifdef CONFIG_CPU_SUP_AMD
  653. int amd_pmu_init(void);
  654. #else /* CONFIG_CPU_SUP_AMD */
  655. static inline int amd_pmu_init(void)
  656. {
  657. return 0;
  658. }
  659. #endif /* CONFIG_CPU_SUP_AMD */
  660. #ifdef CONFIG_CPU_SUP_INTEL
  661. static inline bool intel_pmu_needs_lbr_smpl(struct perf_event *event)
  662. {
  663. /* user explicitly requested branch sampling */
  664. if (has_branch_stack(event))
  665. return true;
  666. /* implicit branch sampling to correct PEBS skid */
  667. if (x86_pmu.intel_cap.pebs_trap && event->attr.precise_ip > 1 &&
  668. x86_pmu.intel_cap.pebs_format < 2)
  669. return true;
  670. return false;
  671. }
  672. static inline bool intel_pmu_has_bts(struct perf_event *event)
  673. {
  674. if (event->attr.config == PERF_COUNT_HW_BRANCH_INSTRUCTIONS &&
  675. !event->attr.freq && event->hw.sample_period == 1)
  676. return true;
  677. return false;
  678. }
  679. int intel_pmu_save_and_restart(struct perf_event *event);
  680. struct event_constraint *
  681. x86_get_event_constraints(struct cpu_hw_events *cpuc, int idx,
  682. struct perf_event *event);
  683. struct intel_shared_regs *allocate_shared_regs(int cpu);
  684. int intel_pmu_init(void);
  685. void init_debug_store_on_cpu(int cpu);
  686. void fini_debug_store_on_cpu(int cpu);
  687. void release_ds_buffers(void);
  688. void reserve_ds_buffers(void);
  689. extern struct event_constraint bts_constraint;
  690. void intel_pmu_enable_bts(u64 config);
  691. void intel_pmu_disable_bts(void);
  692. int intel_pmu_drain_bts_buffer(void);
  693. extern struct event_constraint intel_core2_pebs_event_constraints[];
  694. extern struct event_constraint intel_atom_pebs_event_constraints[];
  695. extern struct event_constraint intel_slm_pebs_event_constraints[];
  696. extern struct event_constraint intel_nehalem_pebs_event_constraints[];
  697. extern struct event_constraint intel_westmere_pebs_event_constraints[];
  698. extern struct event_constraint intel_snb_pebs_event_constraints[];
  699. extern struct event_constraint intel_ivb_pebs_event_constraints[];
  700. extern struct event_constraint intel_hsw_pebs_event_constraints[];
  701. struct event_constraint *intel_pebs_constraints(struct perf_event *event);
  702. void intel_pmu_pebs_enable(struct perf_event *event);
  703. void intel_pmu_pebs_disable(struct perf_event *event);
  704. void intel_pmu_pebs_enable_all(void);
  705. void intel_pmu_pebs_disable_all(void);
  706. void intel_ds_init(void);
  707. void intel_pmu_lbr_sched_task(struct perf_event_context *ctx, bool sched_in);
  708. void intel_pmu_lbr_reset(void);
  709. void intel_pmu_lbr_enable(struct perf_event *event);
  710. void intel_pmu_lbr_disable(struct perf_event *event);
  711. void intel_pmu_lbr_enable_all(void);
  712. void intel_pmu_lbr_disable_all(void);
  713. void intel_pmu_lbr_read(void);
  714. void intel_pmu_lbr_init_core(void);
  715. void intel_pmu_lbr_init_nhm(void);
  716. void intel_pmu_lbr_init_atom(void);
  717. void intel_pmu_lbr_init_snb(void);
  718. void intel_pmu_lbr_init_hsw(void);
  719. int intel_pmu_setup_lbr_filter(struct perf_event *event);
  720. void intel_pt_interrupt(void);
  721. int intel_bts_interrupt(void);
  722. void intel_bts_enable_local(void);
  723. void intel_bts_disable_local(void);
  724. int p4_pmu_init(void);
  725. int p6_pmu_init(void);
  726. int knc_pmu_init(void);
  727. ssize_t events_sysfs_show(struct device *dev, struct device_attribute *attr,
  728. char *page);
  729. #else /* CONFIG_CPU_SUP_INTEL */
  730. static inline void reserve_ds_buffers(void)
  731. {
  732. }
  733. static inline void release_ds_buffers(void)
  734. {
  735. }
  736. static inline int intel_pmu_init(void)
  737. {
  738. return 0;
  739. }
  740. static inline struct intel_shared_regs *allocate_shared_regs(int cpu)
  741. {
  742. return NULL;
  743. }
  744. #endif /* CONFIG_CPU_SUP_INTEL */