Kconfig 63 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227
  1. config ARM
  2. bool
  3. default y
  4. select ARCH_BINFMT_ELF_RANDOMIZE_PIE
  5. select ARCH_HAS_ATOMIC64_DEC_IF_POSITIVE
  6. select ARCH_HAS_TICK_BROADCAST if GENERIC_CLOCKEVENTS_BROADCAST
  7. select ARCH_HAVE_CUSTOM_GPIO_H
  8. select ARCH_MIGHT_HAVE_PC_PARPORT
  9. select ARCH_SUPPORTS_ATOMIC_RMW
  10. select ARCH_USE_BUILTIN_BSWAP
  11. select ARCH_USE_CMPXCHG_LOCKREF
  12. select ARCH_WANT_IPC_PARSE_VERSION
  13. select BUILDTIME_EXTABLE_SORT if MMU
  14. select CLONE_BACKWARDS
  15. select CPU_PM if (SUSPEND || CPU_IDLE)
  16. select DCACHE_WORD_ACCESS if HAVE_EFFICIENT_UNALIGNED_ACCESS
  17. select GENERIC_ATOMIC64 if (CPU_V7M || CPU_V6 || !CPU_32v6K || !AEABI)
  18. select GENERIC_CLOCKEVENTS_BROADCAST if SMP
  19. select GENERIC_IDLE_POLL_SETUP
  20. select GENERIC_IRQ_PROBE
  21. select GENERIC_IRQ_SHOW
  22. select GENERIC_PCI_IOMAP
  23. select GENERIC_SCHED_CLOCK
  24. select GENERIC_SMP_IDLE_THREAD
  25. select GENERIC_STRNCPY_FROM_USER
  26. select GENERIC_STRNLEN_USER
  27. select HARDIRQS_SW_RESEND
  28. select HAVE_ARCH_AUDITSYSCALL if (AEABI && !OABI_COMPAT)
  29. select HAVE_ARCH_JUMP_LABEL if !XIP_KERNEL
  30. select HAVE_ARCH_KGDB
  31. select HAVE_ARCH_SECCOMP_FILTER if (AEABI && !OABI_COMPAT)
  32. select HAVE_ARCH_TRACEHOOK
  33. select HAVE_BPF_JIT
  34. select HAVE_CC_STACKPROTECTOR
  35. select HAVE_CONTEXT_TRACKING
  36. select HAVE_C_RECORDMCOUNT
  37. select HAVE_DEBUG_KMEMLEAK
  38. select HAVE_DMA_API_DEBUG
  39. select HAVE_DMA_ATTRS
  40. select HAVE_DMA_CONTIGUOUS if MMU
  41. select HAVE_DYNAMIC_FTRACE if (!XIP_KERNEL)
  42. select HAVE_EFFICIENT_UNALIGNED_ACCESS if (CPU_V6 || CPU_V6K || CPU_V7) && MMU
  43. select HAVE_FTRACE_MCOUNT_RECORD if (!XIP_KERNEL)
  44. select HAVE_FUNCTION_GRAPH_TRACER if (!THUMB2_KERNEL)
  45. select HAVE_FUNCTION_TRACER if (!XIP_KERNEL)
  46. select HAVE_GENERIC_DMA_COHERENT
  47. select HAVE_HW_BREAKPOINT if (PERF_EVENTS && (CPU_V6 || CPU_V6K || CPU_V7))
  48. select HAVE_IDE if PCI || ISA || PCMCIA
  49. select HAVE_IRQ_TIME_ACCOUNTING
  50. select HAVE_KERNEL_GZIP
  51. select HAVE_KERNEL_LZ4
  52. select HAVE_KERNEL_LZMA
  53. select HAVE_KERNEL_LZO
  54. select HAVE_KERNEL_XZ
  55. select HAVE_KPROBES if !XIP_KERNEL
  56. select HAVE_KRETPROBES if (HAVE_KPROBES)
  57. select HAVE_MEMBLOCK
  58. select HAVE_MOD_ARCH_SPECIFIC if ARM_UNWIND
  59. select HAVE_OPROFILE if (HAVE_PERF_EVENTS)
  60. select HAVE_PERF_EVENTS
  61. select HAVE_PERF_REGS
  62. select HAVE_PERF_USER_STACK_DUMP
  63. select HAVE_REGS_AND_STACK_ACCESS_API
  64. select HAVE_SYSCALL_TRACEPOINTS
  65. select HAVE_UID16
  66. select HAVE_VIRT_CPU_ACCOUNTING_GEN
  67. select IRQ_FORCED_THREADING
  68. select KTIME_SCALAR
  69. select MODULES_USE_ELF_REL
  70. select NO_BOOTMEM
  71. select OLD_SIGACTION
  72. select OLD_SIGSUSPEND3
  73. select PERF_USE_VMALLOC
  74. select RTC_LIB
  75. select SYS_SUPPORTS_APM_EMULATION
  76. # Above selects are sorted alphabetically; please add new ones
  77. # according to that. Thanks.
  78. help
  79. The ARM series is a line of low-power-consumption RISC chip designs
  80. licensed by ARM Ltd and targeted at embedded applications and
  81. handhelds such as the Compaq IPAQ. ARM-based PCs are no longer
  82. manufactured, but legacy ARM-based PC hardware remains popular in
  83. Europe. There is an ARM Linux project with a web page at
  84. <http://www.arm.linux.org.uk/>.
  85. config ARM_HAS_SG_CHAIN
  86. bool
  87. config NEED_SG_DMA_LENGTH
  88. bool
  89. config ARM_DMA_USE_IOMMU
  90. bool
  91. select ARM_HAS_SG_CHAIN
  92. select NEED_SG_DMA_LENGTH
  93. if ARM_DMA_USE_IOMMU
  94. config ARM_DMA_IOMMU_ALIGNMENT
  95. int "Maximum PAGE_SIZE order of alignment for DMA IOMMU buffers"
  96. range 4 9
  97. default 8
  98. help
  99. DMA mapping framework by default aligns all buffers to the smallest
  100. PAGE_SIZE order which is greater than or equal to the requested buffer
  101. size. This works well for buffers up to a few hundreds kilobytes, but
  102. for larger buffers it just a waste of address space. Drivers which has
  103. relatively small addressing window (like 64Mib) might run out of
  104. virtual space with just a few allocations.
  105. With this parameter you can specify the maximum PAGE_SIZE order for
  106. DMA IOMMU buffers. Larger buffers will be aligned only to this
  107. specified order. The order is expressed as a power of two multiplied
  108. by the PAGE_SIZE.
  109. endif
  110. config MIGHT_HAVE_PCI
  111. bool
  112. config SYS_SUPPORTS_APM_EMULATION
  113. bool
  114. config HAVE_TCM
  115. bool
  116. select GENERIC_ALLOCATOR
  117. config HAVE_PROC_CPU
  118. bool
  119. config NO_IOPORT_MAP
  120. bool
  121. config EISA
  122. bool
  123. ---help---
  124. The Extended Industry Standard Architecture (EISA) bus was
  125. developed as an open alternative to the IBM MicroChannel bus.
  126. The EISA bus provided some of the features of the IBM MicroChannel
  127. bus while maintaining backward compatibility with cards made for
  128. the older ISA bus. The EISA bus saw limited use between 1988 and
  129. 1995 when it was made obsolete by the PCI bus.
  130. Say Y here if you are building a kernel for an EISA-based machine.
  131. Otherwise, say N.
  132. config SBUS
  133. bool
  134. config STACKTRACE_SUPPORT
  135. bool
  136. default y
  137. config HAVE_LATENCYTOP_SUPPORT
  138. bool
  139. depends on !SMP
  140. default y
  141. config LOCKDEP_SUPPORT
  142. bool
  143. default y
  144. config TRACE_IRQFLAGS_SUPPORT
  145. bool
  146. default y
  147. config RWSEM_XCHGADD_ALGORITHM
  148. bool
  149. default y
  150. config ARCH_HAS_ILOG2_U32
  151. bool
  152. config ARCH_HAS_ILOG2_U64
  153. bool
  154. config ARCH_HAS_BANDGAP
  155. bool
  156. config GENERIC_HWEIGHT
  157. bool
  158. default y
  159. config GENERIC_CALIBRATE_DELAY
  160. bool
  161. default y
  162. config ARCH_MAY_HAVE_PC_FDC
  163. bool
  164. config ZONE_DMA
  165. bool
  166. config NEED_DMA_MAP_STATE
  167. def_bool y
  168. config ARCH_SUPPORTS_UPROBES
  169. def_bool y
  170. config ARCH_HAS_DMA_SET_COHERENT_MASK
  171. bool
  172. config GENERIC_ISA_DMA
  173. bool
  174. config FIQ
  175. bool
  176. config NEED_RET_TO_USER
  177. bool
  178. config ARCH_MTD_XIP
  179. bool
  180. config VECTORS_BASE
  181. hex
  182. default 0xffff0000 if MMU || CPU_HIGH_VECTOR
  183. default DRAM_BASE if REMAP_VECTORS_TO_RAM
  184. default 0x00000000
  185. help
  186. The base address of exception vectors. This must be two pages
  187. in size.
  188. config ARM_PATCH_PHYS_VIRT
  189. bool "Patch physical to virtual translations at runtime" if EMBEDDED
  190. default y
  191. depends on !XIP_KERNEL && MMU
  192. depends on !ARCH_REALVIEW || !SPARSEMEM
  193. help
  194. Patch phys-to-virt and virt-to-phys translation functions at
  195. boot and module load time according to the position of the
  196. kernel in system memory.
  197. This can only be used with non-XIP MMU kernels where the base
  198. of physical memory is at a 16MB boundary.
  199. Only disable this option if you know that you do not require
  200. this feature (eg, building a kernel for a single machine) and
  201. you need to shrink the kernel to the minimal size.
  202. config NEED_MACH_GPIO_H
  203. bool
  204. help
  205. Select this when mach/gpio.h is required to provide special
  206. definitions for this platform. The need for mach/gpio.h should
  207. be avoided when possible.
  208. config NEED_MACH_IO_H
  209. bool
  210. help
  211. Select this when mach/io.h is required to provide special
  212. definitions for this platform. The need for mach/io.h should
  213. be avoided when possible.
  214. config NEED_MACH_MEMORY_H
  215. bool
  216. help
  217. Select this when mach/memory.h is required to provide special
  218. definitions for this platform. The need for mach/memory.h should
  219. be avoided when possible.
  220. config PHYS_OFFSET
  221. hex "Physical address of main memory" if MMU
  222. depends on !ARM_PATCH_PHYS_VIRT && !NEED_MACH_MEMORY_H
  223. default DRAM_BASE if !MMU
  224. help
  225. Please provide the physical address corresponding to the
  226. location of main memory in your system.
  227. config GENERIC_BUG
  228. def_bool y
  229. depends on BUG
  230. source "init/Kconfig"
  231. source "kernel/Kconfig.freezer"
  232. menu "System Type"
  233. config MMU
  234. bool "MMU-based Paged Memory Management Support"
  235. default y
  236. help
  237. Select if you want MMU-based virtualised addressing space
  238. support by paged memory management. If unsure, say 'Y'.
  239. #
  240. # The "ARM system type" choice list is ordered alphabetically by option
  241. # text. Please add new entries in the option alphabetic order.
  242. #
  243. choice
  244. prompt "ARM system type"
  245. default ARCH_VERSATILE if !MMU
  246. default ARCH_MULTIPLATFORM if MMU
  247. config ARCH_MULTIPLATFORM
  248. bool "Allow multiple platforms to be selected"
  249. depends on MMU
  250. select ARCH_WANT_OPTIONAL_GPIOLIB
  251. select ARM_HAS_SG_CHAIN
  252. select ARM_PATCH_PHYS_VIRT
  253. select AUTO_ZRELADDR
  254. select CLKSRC_OF
  255. select COMMON_CLK
  256. select GENERIC_CLOCKEVENTS
  257. select MIGHT_HAVE_PCI
  258. select MULTI_IRQ_HANDLER
  259. select SPARSE_IRQ
  260. select USE_OF
  261. config ARCH_INTEGRATOR
  262. bool "ARM Ltd. Integrator family"
  263. select ARM_AMBA
  264. select ARM_PATCH_PHYS_VIRT
  265. select AUTO_ZRELADDR
  266. select COMMON_CLK
  267. select COMMON_CLK_VERSATILE
  268. select GENERIC_CLOCKEVENTS
  269. select HAVE_TCM
  270. select ICST
  271. select MULTI_IRQ_HANDLER
  272. select NEED_MACH_MEMORY_H
  273. select PLAT_VERSATILE
  274. select SPARSE_IRQ
  275. select USE_OF
  276. select VERSATILE_FPGA_IRQ
  277. help
  278. Support for ARM's Integrator platform.
  279. config ARCH_REALVIEW
  280. bool "ARM Ltd. RealView family"
  281. select ARCH_WANT_OPTIONAL_GPIOLIB
  282. select ARM_AMBA
  283. select ARM_TIMER_SP804
  284. select COMMON_CLK
  285. select COMMON_CLK_VERSATILE
  286. select GENERIC_CLOCKEVENTS
  287. select GPIO_PL061 if GPIOLIB
  288. select ICST
  289. select NEED_MACH_MEMORY_H
  290. select PLAT_VERSATILE
  291. select PLAT_VERSATILE_CLCD
  292. help
  293. This enables support for ARM Ltd RealView boards.
  294. config ARCH_VERSATILE
  295. bool "ARM Ltd. Versatile family"
  296. select ARCH_WANT_OPTIONAL_GPIOLIB
  297. select ARM_AMBA
  298. select ARM_TIMER_SP804
  299. select ARM_VIC
  300. select CLKDEV_LOOKUP
  301. select GENERIC_CLOCKEVENTS
  302. select HAVE_MACH_CLKDEV
  303. select ICST
  304. select PLAT_VERSATILE
  305. select PLAT_VERSATILE_CLCD
  306. select PLAT_VERSATILE_CLOCK
  307. select VERSATILE_FPGA_IRQ
  308. help
  309. This enables support for ARM Ltd Versatile board.
  310. config ARCH_AT91
  311. bool "Atmel AT91"
  312. select ARCH_REQUIRE_GPIOLIB
  313. select CLKDEV_LOOKUP
  314. select IRQ_DOMAIN
  315. select NEED_MACH_IO_H if PCCARD
  316. select PINCTRL
  317. select PINCTRL_AT91 if USE_OF
  318. help
  319. This enables support for systems based on Atmel
  320. AT91RM9200 and AT91SAM9* processors.
  321. config ARCH_CLPS711X
  322. bool "Cirrus Logic CLPS711x/EP721x/EP731x-based"
  323. select ARCH_REQUIRE_GPIOLIB
  324. select AUTO_ZRELADDR
  325. select CLKSRC_MMIO
  326. select COMMON_CLK
  327. select CPU_ARM720T
  328. select GENERIC_CLOCKEVENTS
  329. select MFD_SYSCON
  330. help
  331. Support for Cirrus Logic 711x/721x/731x based boards.
  332. config ARCH_GEMINI
  333. bool "Cortina Systems Gemini"
  334. select ARCH_REQUIRE_GPIOLIB
  335. select CLKSRC_MMIO
  336. select CPU_FA526
  337. select GENERIC_CLOCKEVENTS
  338. help
  339. Support for the Cortina Systems Gemini family SoCs
  340. config ARCH_EBSA110
  341. bool "EBSA-110"
  342. select ARCH_USES_GETTIMEOFFSET
  343. select CPU_SA110
  344. select ISA
  345. select NEED_MACH_IO_H
  346. select NEED_MACH_MEMORY_H
  347. select NO_IOPORT_MAP
  348. help
  349. This is an evaluation board for the StrongARM processor available
  350. from Digital. It has limited hardware on-board, including an
  351. Ethernet interface, two PCMCIA sockets, two serial ports and a
  352. parallel port.
  353. config ARCH_EFM32
  354. bool "Energy Micro efm32"
  355. depends on !MMU
  356. select ARCH_REQUIRE_GPIOLIB
  357. select ARM_NVIC
  358. select AUTO_ZRELADDR
  359. select CLKSRC_OF
  360. select COMMON_CLK
  361. select CPU_V7M
  362. select GENERIC_CLOCKEVENTS
  363. select NO_DMA
  364. select NO_IOPORT_MAP
  365. select SPARSE_IRQ
  366. select USE_OF
  367. help
  368. Support for Energy Micro's (now Silicon Labs) efm32 Giant Gecko
  369. processors.
  370. config ARCH_EP93XX
  371. bool "EP93xx-based"
  372. select ARCH_HAS_HOLES_MEMORYMODEL
  373. select ARCH_REQUIRE_GPIOLIB
  374. select ARCH_USES_GETTIMEOFFSET
  375. select ARM_AMBA
  376. select ARM_VIC
  377. select CLKDEV_LOOKUP
  378. select CPU_ARM920T
  379. select NEED_MACH_MEMORY_H
  380. help
  381. This enables support for the Cirrus EP93xx series of CPUs.
  382. config ARCH_FOOTBRIDGE
  383. bool "FootBridge"
  384. select CPU_SA110
  385. select FOOTBRIDGE
  386. select GENERIC_CLOCKEVENTS
  387. select HAVE_IDE
  388. select NEED_MACH_IO_H if !MMU
  389. select NEED_MACH_MEMORY_H
  390. help
  391. Support for systems based on the DC21285 companion chip
  392. ("FootBridge"), such as the Simtec CATS and the Rebel NetWinder.
  393. config ARCH_NETX
  394. bool "Hilscher NetX based"
  395. select ARM_VIC
  396. select CLKSRC_MMIO
  397. select CPU_ARM926T
  398. select GENERIC_CLOCKEVENTS
  399. help
  400. This enables support for systems based on the Hilscher NetX Soc
  401. config ARCH_IOP13XX
  402. bool "IOP13xx-based"
  403. depends on MMU
  404. select CPU_XSC3
  405. select NEED_MACH_MEMORY_H
  406. select NEED_RET_TO_USER
  407. select PCI
  408. select PLAT_IOP
  409. select VMSPLIT_1G
  410. select SPARSE_IRQ
  411. help
  412. Support for Intel's IOP13XX (XScale) family of processors.
  413. config ARCH_IOP32X
  414. bool "IOP32x-based"
  415. depends on MMU
  416. select ARCH_REQUIRE_GPIOLIB
  417. select CPU_XSCALE
  418. select GPIO_IOP
  419. select NEED_RET_TO_USER
  420. select PCI
  421. select PLAT_IOP
  422. help
  423. Support for Intel's 80219 and IOP32X (XScale) family of
  424. processors.
  425. config ARCH_IOP33X
  426. bool "IOP33x-based"
  427. depends on MMU
  428. select ARCH_REQUIRE_GPIOLIB
  429. select CPU_XSCALE
  430. select GPIO_IOP
  431. select NEED_RET_TO_USER
  432. select PCI
  433. select PLAT_IOP
  434. help
  435. Support for Intel's IOP33X (XScale) family of processors.
  436. config ARCH_IXP4XX
  437. bool "IXP4xx-based"
  438. depends on MMU
  439. select ARCH_HAS_DMA_SET_COHERENT_MASK
  440. select ARCH_REQUIRE_GPIOLIB
  441. select ARCH_SUPPORTS_BIG_ENDIAN
  442. select CLKSRC_MMIO
  443. select CPU_XSCALE
  444. select DMABOUNCE if PCI
  445. select GENERIC_CLOCKEVENTS
  446. select MIGHT_HAVE_PCI
  447. select NEED_MACH_IO_H
  448. select USB_EHCI_BIG_ENDIAN_DESC
  449. select USB_EHCI_BIG_ENDIAN_MMIO
  450. help
  451. Support for Intel's IXP4XX (XScale) family of processors.
  452. config ARCH_DOVE
  453. bool "Marvell Dove"
  454. select ARCH_REQUIRE_GPIOLIB
  455. select CPU_PJ4
  456. select GENERIC_CLOCKEVENTS
  457. select MIGHT_HAVE_PCI
  458. select MVEBU_MBUS
  459. select PINCTRL
  460. select PINCTRL_DOVE
  461. select PLAT_ORION_LEGACY
  462. help
  463. Support for the Marvell Dove SoC 88AP510
  464. config ARCH_KIRKWOOD
  465. bool "Marvell Kirkwood"
  466. select ARCH_REQUIRE_GPIOLIB
  467. select CPU_FEROCEON
  468. select GENERIC_CLOCKEVENTS
  469. select MVEBU_MBUS
  470. select PCI
  471. select PCI_QUIRKS
  472. select PINCTRL
  473. select PINCTRL_KIRKWOOD
  474. select PLAT_ORION_LEGACY
  475. help
  476. Support for the following Marvell Kirkwood series SoCs:
  477. 88F6180, 88F6192 and 88F6281.
  478. config ARCH_MV78XX0
  479. bool "Marvell MV78xx0"
  480. select ARCH_REQUIRE_GPIOLIB
  481. select CPU_FEROCEON
  482. select GENERIC_CLOCKEVENTS
  483. select MVEBU_MBUS
  484. select PCI
  485. select PLAT_ORION_LEGACY
  486. help
  487. Support for the following Marvell MV78xx0 series SoCs:
  488. MV781x0, MV782x0.
  489. config ARCH_ORION5X
  490. bool "Marvell Orion"
  491. depends on MMU
  492. select ARCH_REQUIRE_GPIOLIB
  493. select CPU_FEROCEON
  494. select GENERIC_CLOCKEVENTS
  495. select MVEBU_MBUS
  496. select PCI
  497. select PLAT_ORION_LEGACY
  498. help
  499. Support for the following Marvell Orion 5x series SoCs:
  500. Orion-1 (5181), Orion-VoIP (5181L), Orion-NAS (5182),
  501. Orion-2 (5281), Orion-1-90 (6183).
  502. config ARCH_MMP
  503. bool "Marvell PXA168/910/MMP2"
  504. depends on MMU
  505. select ARCH_REQUIRE_GPIOLIB
  506. select CLKDEV_LOOKUP
  507. select GENERIC_ALLOCATOR
  508. select GENERIC_CLOCKEVENTS
  509. select GPIO_PXA
  510. select IRQ_DOMAIN
  511. select MULTI_IRQ_HANDLER
  512. select PINCTRL
  513. select PLAT_PXA
  514. select SPARSE_IRQ
  515. help
  516. Support for Marvell's PXA168/PXA910(MMP) and MMP2 processor line.
  517. config ARCH_KS8695
  518. bool "Micrel/Kendin KS8695"
  519. select ARCH_REQUIRE_GPIOLIB
  520. select CLKSRC_MMIO
  521. select CPU_ARM922T
  522. select GENERIC_CLOCKEVENTS
  523. select NEED_MACH_MEMORY_H
  524. help
  525. Support for Micrel/Kendin KS8695 "Centaur" (ARM922T) based
  526. System-on-Chip devices.
  527. config ARCH_W90X900
  528. bool "Nuvoton W90X900 CPU"
  529. select ARCH_REQUIRE_GPIOLIB
  530. select CLKDEV_LOOKUP
  531. select CLKSRC_MMIO
  532. select CPU_ARM926T
  533. select GENERIC_CLOCKEVENTS
  534. help
  535. Support for Nuvoton (Winbond logic dept.) ARM9 processor,
  536. At present, the w90x900 has been renamed nuc900, regarding
  537. the ARM series product line, you can login the following
  538. link address to know more.
  539. <http://www.nuvoton.com/hq/enu/ProductAndSales/ProductLines/
  540. ConsumerElectronicsIC/ARMMicrocontroller/ARMMicrocontroller>
  541. config ARCH_LPC32XX
  542. bool "NXP LPC32XX"
  543. select ARCH_REQUIRE_GPIOLIB
  544. select ARM_AMBA
  545. select CLKDEV_LOOKUP
  546. select CLKSRC_MMIO
  547. select CPU_ARM926T
  548. select GENERIC_CLOCKEVENTS
  549. select HAVE_IDE
  550. select USE_OF
  551. help
  552. Support for the NXP LPC32XX family of processors
  553. config ARCH_PXA
  554. bool "PXA2xx/PXA3xx-based"
  555. depends on MMU
  556. select ARCH_MTD_XIP
  557. select ARCH_REQUIRE_GPIOLIB
  558. select ARM_CPU_SUSPEND if PM
  559. select AUTO_ZRELADDR
  560. select CLKDEV_LOOKUP
  561. select CLKSRC_MMIO
  562. select GENERIC_CLOCKEVENTS
  563. select GPIO_PXA
  564. select HAVE_IDE
  565. select MULTI_IRQ_HANDLER
  566. select PLAT_PXA
  567. select SPARSE_IRQ
  568. help
  569. Support for Intel/Marvell's PXA2xx/PXA3xx processor line.
  570. config ARCH_MSM
  571. bool "Qualcomm MSM (non-multiplatform)"
  572. select ARCH_REQUIRE_GPIOLIB
  573. select COMMON_CLK
  574. select GENERIC_CLOCKEVENTS
  575. help
  576. Support for Qualcomm MSM/QSD based systems. This runs on the
  577. apps processor of the MSM/QSD and depends on a shared memory
  578. interface to the modem processor which runs the baseband
  579. stack and controls some vital subsystems
  580. (clock and power control, etc).
  581. config ARCH_SHMOBILE_LEGACY
  582. bool "Renesas ARM SoCs (non-multiplatform)"
  583. select ARCH_SHMOBILE
  584. select ARM_PATCH_PHYS_VIRT
  585. select CLKDEV_LOOKUP
  586. select GENERIC_CLOCKEVENTS
  587. select HAVE_ARM_SCU if SMP
  588. select HAVE_ARM_TWD if SMP
  589. select HAVE_MACH_CLKDEV
  590. select HAVE_SMP
  591. select MIGHT_HAVE_CACHE_L2X0
  592. select MULTI_IRQ_HANDLER
  593. select NO_IOPORT_MAP
  594. select PINCTRL
  595. select PM_GENERIC_DOMAINS if PM
  596. select SPARSE_IRQ
  597. help
  598. Support for Renesas ARM SoC platforms using a non-multiplatform
  599. kernel. This includes the SH-Mobile, R-Mobile, EMMA-Mobile, R-Car
  600. and RZ families.
  601. config ARCH_RPC
  602. bool "RiscPC"
  603. select ARCH_ACORN
  604. select ARCH_MAY_HAVE_PC_FDC
  605. select ARCH_SPARSEMEM_ENABLE
  606. select ARCH_USES_GETTIMEOFFSET
  607. select CPU_SA110
  608. select FIQ
  609. select HAVE_IDE
  610. select HAVE_PATA_PLATFORM
  611. select ISA_DMA_API
  612. select NEED_MACH_IO_H
  613. select NEED_MACH_MEMORY_H
  614. select NO_IOPORT_MAP
  615. select VIRT_TO_BUS
  616. help
  617. On the Acorn Risc-PC, Linux can support the internal IDE disk and
  618. CD-ROM interface, serial and parallel port, and the floppy drive.
  619. config ARCH_SA1100
  620. bool "SA1100-based"
  621. select ARCH_MTD_XIP
  622. select ARCH_REQUIRE_GPIOLIB
  623. select ARCH_SPARSEMEM_ENABLE
  624. select CLKDEV_LOOKUP
  625. select CLKSRC_MMIO
  626. select CPU_FREQ
  627. select CPU_SA1100
  628. select GENERIC_CLOCKEVENTS
  629. select HAVE_IDE
  630. select ISA
  631. select NEED_MACH_MEMORY_H
  632. select SPARSE_IRQ
  633. help
  634. Support for StrongARM 11x0 based boards.
  635. config ARCH_S3C24XX
  636. bool "Samsung S3C24XX SoCs"
  637. select ARCH_REQUIRE_GPIOLIB
  638. select ATAGS
  639. select CLKDEV_LOOKUP
  640. select CLKSRC_SAMSUNG_PWM
  641. select GENERIC_CLOCKEVENTS
  642. select GPIO_SAMSUNG
  643. select HAVE_S3C2410_I2C if I2C
  644. select HAVE_S3C2410_WATCHDOG if WATCHDOG
  645. select HAVE_S3C_RTC if RTC_CLASS
  646. select MULTI_IRQ_HANDLER
  647. select NEED_MACH_IO_H
  648. select SAMSUNG_ATAGS
  649. help
  650. Samsung S3C2410, S3C2412, S3C2413, S3C2416, S3C2440, S3C2442, S3C2443
  651. and S3C2450 SoCs based systems, such as the Simtec Electronics BAST
  652. (<http://www.simtec.co.uk/products/EB110ITX/>), the IPAQ 1940 or the
  653. Samsung SMDK2410 development board (and derivatives).
  654. config ARCH_S3C64XX
  655. bool "Samsung S3C64XX"
  656. select ARCH_REQUIRE_GPIOLIB
  657. select ARM_AMBA
  658. select ARM_VIC
  659. select ATAGS
  660. select CLKDEV_LOOKUP
  661. select CLKSRC_SAMSUNG_PWM
  662. select COMMON_CLK_SAMSUNG
  663. select CPU_V6K
  664. select GENERIC_CLOCKEVENTS
  665. select GPIO_SAMSUNG
  666. select HAVE_S3C2410_I2C if I2C
  667. select HAVE_S3C2410_WATCHDOG if WATCHDOG
  668. select HAVE_TCM
  669. select NO_IOPORT_MAP
  670. select PLAT_SAMSUNG
  671. select PM_GENERIC_DOMAINS if PM
  672. select S3C_DEV_NAND
  673. select S3C_GPIO_TRACK
  674. select SAMSUNG_ATAGS
  675. select SAMSUNG_WAKEMASK
  676. select SAMSUNG_WDT_RESET
  677. help
  678. Samsung S3C64XX series based systems
  679. config ARCH_S5P64X0
  680. bool "Samsung S5P6440 S5P6450"
  681. select ATAGS
  682. select CLKDEV_LOOKUP
  683. select CLKSRC_SAMSUNG_PWM
  684. select CPU_V6
  685. select GENERIC_CLOCKEVENTS
  686. select GPIO_SAMSUNG
  687. select HAVE_S3C2410_I2C if I2C
  688. select HAVE_S3C2410_WATCHDOG if WATCHDOG
  689. select HAVE_S3C_RTC if RTC_CLASS
  690. select NEED_MACH_GPIO_H
  691. select SAMSUNG_ATAGS
  692. select SAMSUNG_WDT_RESET
  693. help
  694. Samsung S5P64X0 CPU based systems, such as the Samsung SMDK6440,
  695. SMDK6450.
  696. config ARCH_S5PC100
  697. bool "Samsung S5PC100"
  698. select ARCH_REQUIRE_GPIOLIB
  699. select ATAGS
  700. select CLKDEV_LOOKUP
  701. select CLKSRC_SAMSUNG_PWM
  702. select CPU_V7
  703. select GENERIC_CLOCKEVENTS
  704. select GPIO_SAMSUNG
  705. select HAVE_S3C2410_I2C if I2C
  706. select HAVE_S3C2410_WATCHDOG if WATCHDOG
  707. select HAVE_S3C_RTC if RTC_CLASS
  708. select NEED_MACH_GPIO_H
  709. select SAMSUNG_ATAGS
  710. select SAMSUNG_WDT_RESET
  711. help
  712. Samsung S5PC100 series based systems
  713. config ARCH_S5PV210
  714. bool "Samsung S5PV210/S5PC110"
  715. select ARCH_HAS_HOLES_MEMORYMODEL
  716. select ARCH_SPARSEMEM_ENABLE
  717. select ATAGS
  718. select CLKDEV_LOOKUP
  719. select CLKSRC_SAMSUNG_PWM
  720. select CPU_V7
  721. select GENERIC_CLOCKEVENTS
  722. select GPIO_SAMSUNG
  723. select HAVE_S3C2410_I2C if I2C
  724. select HAVE_S3C2410_WATCHDOG if WATCHDOG
  725. select HAVE_S3C_RTC if RTC_CLASS
  726. select NEED_MACH_GPIO_H
  727. select NEED_MACH_MEMORY_H
  728. select SAMSUNG_ATAGS
  729. help
  730. Samsung S5PV210/S5PC110 series based systems
  731. config ARCH_DAVINCI
  732. bool "TI DaVinci"
  733. select ARCH_HAS_HOLES_MEMORYMODEL
  734. select ARCH_REQUIRE_GPIOLIB
  735. select CLKDEV_LOOKUP
  736. select GENERIC_ALLOCATOR
  737. select GENERIC_CLOCKEVENTS
  738. select GENERIC_IRQ_CHIP
  739. select HAVE_IDE
  740. select TI_PRIV_EDMA
  741. select USE_OF
  742. select ZONE_DMA
  743. help
  744. Support for TI's DaVinci platform.
  745. config ARCH_OMAP1
  746. bool "TI OMAP1"
  747. depends on MMU
  748. select ARCH_HAS_HOLES_MEMORYMODEL
  749. select ARCH_OMAP
  750. select ARCH_REQUIRE_GPIOLIB
  751. select CLKDEV_LOOKUP
  752. select CLKSRC_MMIO
  753. select GENERIC_CLOCKEVENTS
  754. select GENERIC_IRQ_CHIP
  755. select HAVE_IDE
  756. select IRQ_DOMAIN
  757. select NEED_MACH_IO_H if PCCARD
  758. select NEED_MACH_MEMORY_H
  759. help
  760. Support for older TI OMAP1 (omap7xx, omap15xx or omap16xx)
  761. endchoice
  762. menu "Multiple platform selection"
  763. depends on ARCH_MULTIPLATFORM
  764. comment "CPU Core family selection"
  765. config ARCH_MULTI_V4
  766. bool "ARMv4 based platforms (FA526)"
  767. depends on !ARCH_MULTI_V6_V7
  768. select ARCH_MULTI_V4_V5
  769. select CPU_FA526
  770. config ARCH_MULTI_V4T
  771. bool "ARMv4T based platforms (ARM720T, ARM920T, ...)"
  772. depends on !ARCH_MULTI_V6_V7
  773. select ARCH_MULTI_V4_V5
  774. select CPU_ARM920T if !(CPU_ARM7TDMI || CPU_ARM720T || \
  775. CPU_ARM740T || CPU_ARM9TDMI || CPU_ARM922T || \
  776. CPU_ARM925T || CPU_ARM940T)
  777. config ARCH_MULTI_V5
  778. bool "ARMv5 based platforms (ARM926T, XSCALE, PJ1, ...)"
  779. depends on !ARCH_MULTI_V6_V7
  780. select ARCH_MULTI_V4_V5
  781. select CPU_ARM926T if !(CPU_ARM946E || CPU_ARM1020 || \
  782. CPU_ARM1020E || CPU_ARM1022 || CPU_ARM1026 || \
  783. CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_FEROCEON)
  784. config ARCH_MULTI_V4_V5
  785. bool
  786. config ARCH_MULTI_V6
  787. bool "ARMv6 based platforms (ARM11)"
  788. select ARCH_MULTI_V6_V7
  789. select CPU_V6K
  790. config ARCH_MULTI_V7
  791. bool "ARMv7 based platforms (Cortex-A, PJ4, Scorpion, Krait)"
  792. default y
  793. select ARCH_MULTI_V6_V7
  794. select CPU_V7
  795. select HAVE_SMP
  796. config ARCH_MULTI_V6_V7
  797. bool
  798. select MIGHT_HAVE_CACHE_L2X0
  799. config ARCH_MULTI_CPU_AUTO
  800. def_bool !(ARCH_MULTI_V4 || ARCH_MULTI_V4T || ARCH_MULTI_V6_V7)
  801. select ARCH_MULTI_V5
  802. endmenu
  803. config ARCH_VIRT
  804. bool "Dummy Virtual Machine" if ARCH_MULTI_V7
  805. select ARM_AMBA
  806. select ARM_GIC
  807. select ARM_PSCI
  808. select HAVE_ARM_ARCH_TIMER
  809. #
  810. # This is sorted alphabetically by mach-* pathname. However, plat-*
  811. # Kconfigs may be included either alphabetically (according to the
  812. # plat- suffix) or along side the corresponding mach-* source.
  813. #
  814. source "arch/arm/mach-mvebu/Kconfig"
  815. source "arch/arm/mach-at91/Kconfig"
  816. source "arch/arm/mach-axxia/Kconfig"
  817. source "arch/arm/mach-bcm/Kconfig"
  818. source "arch/arm/mach-berlin/Kconfig"
  819. source "arch/arm/mach-clps711x/Kconfig"
  820. source "arch/arm/mach-cns3xxx/Kconfig"
  821. source "arch/arm/mach-davinci/Kconfig"
  822. source "arch/arm/mach-dove/Kconfig"
  823. source "arch/arm/mach-ep93xx/Kconfig"
  824. source "arch/arm/mach-footbridge/Kconfig"
  825. source "arch/arm/mach-gemini/Kconfig"
  826. source "arch/arm/mach-highbank/Kconfig"
  827. source "arch/arm/mach-hisi/Kconfig"
  828. source "arch/arm/mach-integrator/Kconfig"
  829. source "arch/arm/mach-iop32x/Kconfig"
  830. source "arch/arm/mach-iop33x/Kconfig"
  831. source "arch/arm/mach-iop13xx/Kconfig"
  832. source "arch/arm/mach-ixp4xx/Kconfig"
  833. source "arch/arm/mach-keystone/Kconfig"
  834. source "arch/arm/mach-kirkwood/Kconfig"
  835. source "arch/arm/mach-ks8695/Kconfig"
  836. source "arch/arm/mach-msm/Kconfig"
  837. source "arch/arm/mach-moxart/Kconfig"
  838. source "arch/arm/mach-mv78xx0/Kconfig"
  839. source "arch/arm/mach-imx/Kconfig"
  840. source "arch/arm/mach-mxs/Kconfig"
  841. source "arch/arm/mach-netx/Kconfig"
  842. source "arch/arm/mach-nomadik/Kconfig"
  843. source "arch/arm/mach-nspire/Kconfig"
  844. source "arch/arm/plat-omap/Kconfig"
  845. source "arch/arm/mach-omap1/Kconfig"
  846. source "arch/arm/mach-omap2/Kconfig"
  847. source "arch/arm/mach-orion5x/Kconfig"
  848. source "arch/arm/mach-picoxcell/Kconfig"
  849. source "arch/arm/mach-pxa/Kconfig"
  850. source "arch/arm/plat-pxa/Kconfig"
  851. source "arch/arm/mach-mmp/Kconfig"
  852. source "arch/arm/mach-qcom/Kconfig"
  853. source "arch/arm/mach-realview/Kconfig"
  854. source "arch/arm/mach-rockchip/Kconfig"
  855. source "arch/arm/mach-sa1100/Kconfig"
  856. source "arch/arm/mach-socfpga/Kconfig"
  857. source "arch/arm/mach-spear/Kconfig"
  858. source "arch/arm/mach-sti/Kconfig"
  859. source "arch/arm/mach-s3c24xx/Kconfig"
  860. source "arch/arm/mach-s3c64xx/Kconfig"
  861. source "arch/arm/mach-s5p64x0/Kconfig"
  862. source "arch/arm/mach-s5pc100/Kconfig"
  863. source "arch/arm/mach-s5pv210/Kconfig"
  864. source "arch/arm/mach-exynos/Kconfig"
  865. source "arch/arm/plat-samsung/Kconfig"
  866. source "arch/arm/mach-shmobile/Kconfig"
  867. source "arch/arm/mach-sunxi/Kconfig"
  868. source "arch/arm/mach-prima2/Kconfig"
  869. source "arch/arm/mach-tegra/Kconfig"
  870. source "arch/arm/mach-u300/Kconfig"
  871. source "arch/arm/mach-ux500/Kconfig"
  872. source "arch/arm/mach-versatile/Kconfig"
  873. source "arch/arm/mach-vexpress/Kconfig"
  874. source "arch/arm/plat-versatile/Kconfig"
  875. source "arch/arm/mach-vt8500/Kconfig"
  876. source "arch/arm/mach-w90x900/Kconfig"
  877. source "arch/arm/mach-zynq/Kconfig"
  878. # Definitions to make life easier
  879. config ARCH_ACORN
  880. bool
  881. config PLAT_IOP
  882. bool
  883. select GENERIC_CLOCKEVENTS
  884. config PLAT_ORION
  885. bool
  886. select CLKSRC_MMIO
  887. select COMMON_CLK
  888. select GENERIC_IRQ_CHIP
  889. select IRQ_DOMAIN
  890. config PLAT_ORION_LEGACY
  891. bool
  892. select PLAT_ORION
  893. config PLAT_PXA
  894. bool
  895. config PLAT_VERSATILE
  896. bool
  897. config ARM_TIMER_SP804
  898. bool
  899. select CLKSRC_MMIO
  900. select CLKSRC_OF if OF
  901. source "arch/arm/firmware/Kconfig"
  902. source arch/arm/mm/Kconfig
  903. config IWMMXT
  904. bool "Enable iWMMXt support"
  905. depends on CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_PJ4 || CPU_PJ4B
  906. default y if PXA27x || PXA3xx || ARCH_MMP || CPU_PJ4 || CPU_PJ4B
  907. help
  908. Enable support for iWMMXt context switching at run time if
  909. running on a CPU that supports it.
  910. config MULTI_IRQ_HANDLER
  911. bool
  912. help
  913. Allow each machine to specify it's own IRQ handler at run time.
  914. if !MMU
  915. source "arch/arm/Kconfig-nommu"
  916. endif
  917. config PJ4B_ERRATA_4742
  918. bool "PJ4B Errata 4742: IDLE Wake Up Commands can Cause the CPU Core to Cease Operation"
  919. depends on CPU_PJ4B && MACH_ARMADA_370
  920. default y
  921. help
  922. When coming out of either a Wait for Interrupt (WFI) or a Wait for
  923. Event (WFE) IDLE states, a specific timing sensitivity exists between
  924. the retiring WFI/WFE instructions and the newly issued subsequent
  925. instructions. This sensitivity can result in a CPU hang scenario.
  926. Workaround:
  927. The software must insert either a Data Synchronization Barrier (DSB)
  928. or Data Memory Barrier (DMB) command immediately after the WFI/WFE
  929. instruction
  930. config ARM_ERRATA_326103
  931. bool "ARM errata: FSR write bit incorrect on a SWP to read-only memory"
  932. depends on CPU_V6
  933. help
  934. Executing a SWP instruction to read-only memory does not set bit 11
  935. of the FSR on the ARM 1136 prior to r1p0. This causes the kernel to
  936. treat the access as a read, preventing a COW from occurring and
  937. causing the faulting task to livelock.
  938. config ARM_ERRATA_411920
  939. bool "ARM errata: Invalidation of the Instruction Cache operation can fail"
  940. depends on CPU_V6 || CPU_V6K
  941. help
  942. Invalidation of the Instruction Cache operation can
  943. fail. This erratum is present in 1136 (before r1p4), 1156 and 1176.
  944. It does not affect the MPCore. This option enables the ARM Ltd.
  945. recommended workaround.
  946. config ARM_ERRATA_430973
  947. bool "ARM errata: Stale prediction on replaced interworking branch"
  948. depends on CPU_V7
  949. help
  950. This option enables the workaround for the 430973 Cortex-A8
  951. (r1p0..r1p2) erratum. If a code sequence containing an ARM/Thumb
  952. interworking branch is replaced with another code sequence at the
  953. same virtual address, whether due to self-modifying code or virtual
  954. to physical address re-mapping, Cortex-A8 does not recover from the
  955. stale interworking branch prediction. This results in Cortex-A8
  956. executing the new code sequence in the incorrect ARM or Thumb state.
  957. The workaround enables the BTB/BTAC operations by setting ACTLR.IBE
  958. and also flushes the branch target cache at every context switch.
  959. Note that setting specific bits in the ACTLR register may not be
  960. available in non-secure mode.
  961. config ARM_ERRATA_458693
  962. bool "ARM errata: Processor deadlock when a false hazard is created"
  963. depends on CPU_V7
  964. depends on !ARCH_MULTIPLATFORM
  965. help
  966. This option enables the workaround for the 458693 Cortex-A8 (r2p0)
  967. erratum. For very specific sequences of memory operations, it is
  968. possible for a hazard condition intended for a cache line to instead
  969. be incorrectly associated with a different cache line. This false
  970. hazard might then cause a processor deadlock. The workaround enables
  971. the L1 caching of the NEON accesses and disables the PLD instruction
  972. in the ACTLR register. Note that setting specific bits in the ACTLR
  973. register may not be available in non-secure mode.
  974. config ARM_ERRATA_460075
  975. bool "ARM errata: Data written to the L2 cache can be overwritten with stale data"
  976. depends on CPU_V7
  977. depends on !ARCH_MULTIPLATFORM
  978. help
  979. This option enables the workaround for the 460075 Cortex-A8 (r2p0)
  980. erratum. Any asynchronous access to the L2 cache may encounter a
  981. situation in which recent store transactions to the L2 cache are lost
  982. and overwritten with stale memory contents from external memory. The
  983. workaround disables the write-allocate mode for the L2 cache via the
  984. ACTLR register. Note that setting specific bits in the ACTLR register
  985. may not be available in non-secure mode.
  986. config ARM_ERRATA_742230
  987. bool "ARM errata: DMB operation may be faulty"
  988. depends on CPU_V7 && SMP
  989. depends on !ARCH_MULTIPLATFORM
  990. help
  991. This option enables the workaround for the 742230 Cortex-A9
  992. (r1p0..r2p2) erratum. Under rare circumstances, a DMB instruction
  993. between two write operations may not ensure the correct visibility
  994. ordering of the two writes. This workaround sets a specific bit in
  995. the diagnostic register of the Cortex-A9 which causes the DMB
  996. instruction to behave as a DSB, ensuring the correct behaviour of
  997. the two writes.
  998. config ARM_ERRATA_742231
  999. bool "ARM errata: Incorrect hazard handling in the SCU may lead to data corruption"
  1000. depends on CPU_V7 && SMP
  1001. depends on !ARCH_MULTIPLATFORM
  1002. help
  1003. This option enables the workaround for the 742231 Cortex-A9
  1004. (r2p0..r2p2) erratum. Under certain conditions, specific to the
  1005. Cortex-A9 MPCore micro-architecture, two CPUs working in SMP mode,
  1006. accessing some data located in the same cache line, may get corrupted
  1007. data due to bad handling of the address hazard when the line gets
  1008. replaced from one of the CPUs at the same time as another CPU is
  1009. accessing it. This workaround sets specific bits in the diagnostic
  1010. register of the Cortex-A9 which reduces the linefill issuing
  1011. capabilities of the processor.
  1012. config ARM_ERRATA_643719
  1013. bool "ARM errata: LoUIS bit field in CLIDR register is incorrect"
  1014. depends on CPU_V7 && SMP
  1015. help
  1016. This option enables the workaround for the 643719 Cortex-A9 (prior to
  1017. r1p0) erratum. On affected cores the LoUIS bit field of the CLIDR
  1018. register returns zero when it should return one. The workaround
  1019. corrects this value, ensuring cache maintenance operations which use
  1020. it behave as intended and avoiding data corruption.
  1021. config ARM_ERRATA_720789
  1022. bool "ARM errata: TLBIASIDIS and TLBIMVAIS operations can broadcast a faulty ASID"
  1023. depends on CPU_V7
  1024. help
  1025. This option enables the workaround for the 720789 Cortex-A9 (prior to
  1026. r2p0) erratum. A faulty ASID can be sent to the other CPUs for the
  1027. broadcasted CP15 TLB maintenance operations TLBIASIDIS and TLBIMVAIS.
  1028. As a consequence of this erratum, some TLB entries which should be
  1029. invalidated are not, resulting in an incoherency in the system page
  1030. tables. The workaround changes the TLB flushing routines to invalidate
  1031. entries regardless of the ASID.
  1032. config ARM_ERRATA_743622
  1033. bool "ARM errata: Faulty hazard checking in the Store Buffer may lead to data corruption"
  1034. depends on CPU_V7
  1035. depends on !ARCH_MULTIPLATFORM
  1036. help
  1037. This option enables the workaround for the 743622 Cortex-A9
  1038. (r2p*) erratum. Under very rare conditions, a faulty
  1039. optimisation in the Cortex-A9 Store Buffer may lead to data
  1040. corruption. This workaround sets a specific bit in the diagnostic
  1041. register of the Cortex-A9 which disables the Store Buffer
  1042. optimisation, preventing the defect from occurring. This has no
  1043. visible impact on the overall performance or power consumption of the
  1044. processor.
  1045. config ARM_ERRATA_751472
  1046. bool "ARM errata: Interrupted ICIALLUIS may prevent completion of broadcasted operation"
  1047. depends on CPU_V7
  1048. depends on !ARCH_MULTIPLATFORM
  1049. help
  1050. This option enables the workaround for the 751472 Cortex-A9 (prior
  1051. to r3p0) erratum. An interrupted ICIALLUIS operation may prevent the
  1052. completion of a following broadcasted operation if the second
  1053. operation is received by a CPU before the ICIALLUIS has completed,
  1054. potentially leading to corrupted entries in the cache or TLB.
  1055. config ARM_ERRATA_754322
  1056. bool "ARM errata: possible faulty MMU translations following an ASID switch"
  1057. depends on CPU_V7
  1058. help
  1059. This option enables the workaround for the 754322 Cortex-A9 (r2p*,
  1060. r3p*) erratum. A speculative memory access may cause a page table walk
  1061. which starts prior to an ASID switch but completes afterwards. This
  1062. can populate the micro-TLB with a stale entry which may be hit with
  1063. the new ASID. This workaround places two dsb instructions in the mm
  1064. switching code so that no page table walks can cross the ASID switch.
  1065. config ARM_ERRATA_754327
  1066. bool "ARM errata: no automatic Store Buffer drain"
  1067. depends on CPU_V7 && SMP
  1068. help
  1069. This option enables the workaround for the 754327 Cortex-A9 (prior to
  1070. r2p0) erratum. The Store Buffer does not have any automatic draining
  1071. mechanism and therefore a livelock may occur if an external agent
  1072. continuously polls a memory location waiting to observe an update.
  1073. This workaround defines cpu_relax() as smp_mb(), preventing correctly
  1074. written polling loops from denying visibility of updates to memory.
  1075. config ARM_ERRATA_364296
  1076. bool "ARM errata: Possible cache data corruption with hit-under-miss enabled"
  1077. depends on CPU_V6
  1078. help
  1079. This options enables the workaround for the 364296 ARM1136
  1080. r0p2 erratum (possible cache data corruption with
  1081. hit-under-miss enabled). It sets the undocumented bit 31 in
  1082. the auxiliary control register and the FI bit in the control
  1083. register, thus disabling hit-under-miss without putting the
  1084. processor into full low interrupt latency mode. ARM11MPCore
  1085. is not affected.
  1086. config ARM_ERRATA_764369
  1087. bool "ARM errata: Data cache line maintenance operation by MVA may not succeed"
  1088. depends on CPU_V7 && SMP
  1089. help
  1090. This option enables the workaround for erratum 764369
  1091. affecting Cortex-A9 MPCore with two or more processors (all
  1092. current revisions). Under certain timing circumstances, a data
  1093. cache line maintenance operation by MVA targeting an Inner
  1094. Shareable memory region may fail to proceed up to either the
  1095. Point of Coherency or to the Point of Unification of the
  1096. system. This workaround adds a DSB instruction before the
  1097. relevant cache maintenance functions and sets a specific bit
  1098. in the diagnostic control register of the SCU.
  1099. config ARM_ERRATA_775420
  1100. bool "ARM errata: A data cache maintenance operation which aborts, might lead to deadlock"
  1101. depends on CPU_V7
  1102. help
  1103. This option enables the workaround for the 775420 Cortex-A9 (r2p2,
  1104. r2p6,r2p8,r2p10,r3p0) erratum. In case a date cache maintenance
  1105. operation aborts with MMU exception, it might cause the processor
  1106. to deadlock. This workaround puts DSB before executing ISB if
  1107. an abort may occur on cache maintenance.
  1108. config ARM_ERRATA_798181
  1109. bool "ARM errata: TLBI/DSB failure on Cortex-A15"
  1110. depends on CPU_V7 && SMP
  1111. help
  1112. On Cortex-A15 (r0p0..r3p2) the TLBI*IS/DSB operations are not
  1113. adequately shooting down all use of the old entries. This
  1114. option enables the Linux kernel workaround for this erratum
  1115. which sends an IPI to the CPUs that are running the same ASID
  1116. as the one being invalidated.
  1117. config ARM_ERRATA_773022
  1118. bool "ARM errata: incorrect instructions may be executed from loop buffer"
  1119. depends on CPU_V7
  1120. help
  1121. This option enables the workaround for the 773022 Cortex-A15
  1122. (up to r0p4) erratum. In certain rare sequences of code, the
  1123. loop buffer may deliver incorrect instructions. This
  1124. workaround disables the loop buffer to avoid the erratum.
  1125. endmenu
  1126. source "arch/arm/common/Kconfig"
  1127. menu "Bus support"
  1128. config ARM_AMBA
  1129. bool
  1130. config ISA
  1131. bool
  1132. help
  1133. Find out whether you have ISA slots on your motherboard. ISA is the
  1134. name of a bus system, i.e. the way the CPU talks to the other stuff
  1135. inside your box. Other bus systems are PCI, EISA, MicroChannel
  1136. (MCA) or VESA. ISA is an older system, now being displaced by PCI;
  1137. newer boards don't support it. If you have ISA, say Y, otherwise N.
  1138. # Select ISA DMA controller support
  1139. config ISA_DMA
  1140. bool
  1141. select ISA_DMA_API
  1142. # Select ISA DMA interface
  1143. config ISA_DMA_API
  1144. bool
  1145. config PCI
  1146. bool "PCI support" if MIGHT_HAVE_PCI
  1147. help
  1148. Find out whether you have a PCI motherboard. PCI is the name of a
  1149. bus system, i.e. the way the CPU talks to the other stuff inside
  1150. your box. Other bus systems are ISA, EISA, MicroChannel (MCA) or
  1151. VESA. If you have PCI, say Y, otherwise N.
  1152. config PCI_DOMAINS
  1153. bool
  1154. depends on PCI
  1155. config PCI_NANOENGINE
  1156. bool "BSE nanoEngine PCI support"
  1157. depends on SA1100_NANOENGINE
  1158. help
  1159. Enable PCI on the BSE nanoEngine board.
  1160. config PCI_SYSCALL
  1161. def_bool PCI
  1162. config PCI_HOST_ITE8152
  1163. bool
  1164. depends on PCI && MACH_ARMCORE
  1165. default y
  1166. select DMABOUNCE
  1167. source "drivers/pci/Kconfig"
  1168. source "drivers/pci/pcie/Kconfig"
  1169. source "drivers/pcmcia/Kconfig"
  1170. endmenu
  1171. menu "Kernel Features"
  1172. config HAVE_SMP
  1173. bool
  1174. help
  1175. This option should be selected by machines which have an SMP-
  1176. capable CPU.
  1177. The only effect of this option is to make the SMP-related
  1178. options available to the user for configuration.
  1179. config SMP
  1180. bool "Symmetric Multi-Processing"
  1181. depends on CPU_V6K || CPU_V7
  1182. depends on GENERIC_CLOCKEVENTS
  1183. depends on HAVE_SMP
  1184. depends on MMU || ARM_MPU
  1185. help
  1186. This enables support for systems with more than one CPU. If you have
  1187. a system with only one CPU, say N. If you have a system with more
  1188. than one CPU, say Y.
  1189. If you say N here, the kernel will run on uni- and multiprocessor
  1190. machines, but will use only one CPU of a multiprocessor machine. If
  1191. you say Y here, the kernel will run on many, but not all,
  1192. uniprocessor machines. On a uniprocessor machine, the kernel
  1193. will run faster if you say N here.
  1194. See also <file:Documentation/x86/i386/IO-APIC.txt>,
  1195. <file:Documentation/nmi_watchdog.txt> and the SMP-HOWTO available at
  1196. <http://tldp.org/HOWTO/SMP-HOWTO.html>.
  1197. If you don't know what to do here, say N.
  1198. config SMP_ON_UP
  1199. bool "Allow booting SMP kernel on uniprocessor systems (EXPERIMENTAL)"
  1200. depends on SMP && !XIP_KERNEL && MMU
  1201. default y
  1202. help
  1203. SMP kernels contain instructions which fail on non-SMP processors.
  1204. Enabling this option allows the kernel to modify itself to make
  1205. these instructions safe. Disabling it allows about 1K of space
  1206. savings.
  1207. If you don't know what to do here, say Y.
  1208. config ARM_CPU_TOPOLOGY
  1209. bool "Support cpu topology definition"
  1210. depends on SMP && CPU_V7
  1211. default y
  1212. help
  1213. Support ARM cpu topology definition. The MPIDR register defines
  1214. affinity between processors which is then used to describe the cpu
  1215. topology of an ARM System.
  1216. config SCHED_MC
  1217. bool "Multi-core scheduler support"
  1218. depends on ARM_CPU_TOPOLOGY
  1219. help
  1220. Multi-core scheduler support improves the CPU scheduler's decision
  1221. making when dealing with multi-core CPU chips at a cost of slightly
  1222. increased overhead in some places. If unsure say N here.
  1223. config SCHED_SMT
  1224. bool "SMT scheduler support"
  1225. depends on ARM_CPU_TOPOLOGY
  1226. help
  1227. Improves the CPU scheduler's decision making when dealing with
  1228. MultiThreading at a cost of slightly increased overhead in some
  1229. places. If unsure say N here.
  1230. config HAVE_ARM_SCU
  1231. bool
  1232. help
  1233. This option enables support for the ARM system coherency unit
  1234. config HAVE_ARM_ARCH_TIMER
  1235. bool "Architected timer support"
  1236. depends on CPU_V7
  1237. select ARM_ARCH_TIMER
  1238. select GENERIC_CLOCKEVENTS
  1239. help
  1240. This option enables support for the ARM architected timer
  1241. config HAVE_ARM_TWD
  1242. bool
  1243. depends on SMP
  1244. select CLKSRC_OF if OF
  1245. help
  1246. This options enables support for the ARM timer and watchdog unit
  1247. config MCPM
  1248. bool "Multi-Cluster Power Management"
  1249. depends on CPU_V7 && SMP
  1250. help
  1251. This option provides the common power management infrastructure
  1252. for (multi-)cluster based systems, such as big.LITTLE based
  1253. systems.
  1254. config BIG_LITTLE
  1255. bool "big.LITTLE support (Experimental)"
  1256. depends on CPU_V7 && SMP
  1257. select MCPM
  1258. help
  1259. This option enables support selections for the big.LITTLE
  1260. system architecture.
  1261. config BL_SWITCHER
  1262. bool "big.LITTLE switcher support"
  1263. depends on BIG_LITTLE && MCPM && HOTPLUG_CPU
  1264. select ARM_CPU_SUSPEND
  1265. select CPU_PM
  1266. help
  1267. The big.LITTLE "switcher" provides the core functionality to
  1268. transparently handle transition between a cluster of A15's
  1269. and a cluster of A7's in a big.LITTLE system.
  1270. config BL_SWITCHER_DUMMY_IF
  1271. tristate "Simple big.LITTLE switcher user interface"
  1272. depends on BL_SWITCHER && DEBUG_KERNEL
  1273. help
  1274. This is a simple and dummy char dev interface to control
  1275. the big.LITTLE switcher core code. It is meant for
  1276. debugging purposes only.
  1277. choice
  1278. prompt "Memory split"
  1279. depends on MMU
  1280. default VMSPLIT_3G
  1281. help
  1282. Select the desired split between kernel and user memory.
  1283. If you are not absolutely sure what you are doing, leave this
  1284. option alone!
  1285. config VMSPLIT_3G
  1286. bool "3G/1G user/kernel split"
  1287. config VMSPLIT_2G
  1288. bool "2G/2G user/kernel split"
  1289. config VMSPLIT_1G
  1290. bool "1G/3G user/kernel split"
  1291. endchoice
  1292. config PAGE_OFFSET
  1293. hex
  1294. default PHYS_OFFSET if !MMU
  1295. default 0x40000000 if VMSPLIT_1G
  1296. default 0x80000000 if VMSPLIT_2G
  1297. default 0xC0000000
  1298. config NR_CPUS
  1299. int "Maximum number of CPUs (2-32)"
  1300. range 2 32
  1301. depends on SMP
  1302. default "4"
  1303. config HOTPLUG_CPU
  1304. bool "Support for hot-pluggable CPUs"
  1305. depends on SMP
  1306. help
  1307. Say Y here to experiment with turning CPUs off and on. CPUs
  1308. can be controlled through /sys/devices/system/cpu.
  1309. config ARM_PSCI
  1310. bool "Support for the ARM Power State Coordination Interface (PSCI)"
  1311. depends on CPU_V7
  1312. help
  1313. Say Y here if you want Linux to communicate with system firmware
  1314. implementing the PSCI specification for CPU-centric power
  1315. management operations described in ARM document number ARM DEN
  1316. 0022A ("Power State Coordination Interface System Software on
  1317. ARM processors").
  1318. # The GPIO number here must be sorted by descending number. In case of
  1319. # a multiplatform kernel, we just want the highest value required by the
  1320. # selected platforms.
  1321. config ARCH_NR_GPIO
  1322. int
  1323. default 1024 if ARCH_SHMOBILE || ARCH_TEGRA
  1324. default 512 if ARCH_EXYNOS || ARCH_KEYSTONE || SOC_OMAP5 || SOC_DRA7XX || ARCH_S3C24XX || ARCH_S3C64XX
  1325. default 416 if ARCH_SUNXI
  1326. default 392 if ARCH_U8500
  1327. default 352 if ARCH_VT8500
  1328. default 264 if MACH_H4700
  1329. default 0
  1330. help
  1331. Maximum number of GPIOs in the system.
  1332. If unsure, leave the default value.
  1333. source kernel/Kconfig.preempt
  1334. config HZ_FIXED
  1335. int
  1336. default 200 if ARCH_EBSA110 || ARCH_S3C24XX || ARCH_S5P64X0 || \
  1337. ARCH_S5PV210 || ARCH_EXYNOS4
  1338. default AT91_TIMER_HZ if ARCH_AT91
  1339. default SHMOBILE_TIMER_HZ if ARCH_SHMOBILE_LEGACY
  1340. default 0
  1341. choice
  1342. depends on HZ_FIXED = 0
  1343. prompt "Timer frequency"
  1344. config HZ_100
  1345. bool "100 Hz"
  1346. config HZ_200
  1347. bool "200 Hz"
  1348. config HZ_250
  1349. bool "250 Hz"
  1350. config HZ_300
  1351. bool "300 Hz"
  1352. config HZ_500
  1353. bool "500 Hz"
  1354. config HZ_1000
  1355. bool "1000 Hz"
  1356. endchoice
  1357. config HZ
  1358. int
  1359. default HZ_FIXED if HZ_FIXED != 0
  1360. default 100 if HZ_100
  1361. default 200 if HZ_200
  1362. default 250 if HZ_250
  1363. default 300 if HZ_300
  1364. default 500 if HZ_500
  1365. default 1000
  1366. config SCHED_HRTICK
  1367. def_bool HIGH_RES_TIMERS
  1368. config THUMB2_KERNEL
  1369. bool "Compile the kernel in Thumb-2 mode" if !CPU_THUMBONLY
  1370. depends on (CPU_V7 || CPU_V7M) && !CPU_V6 && !CPU_V6K
  1371. default y if CPU_THUMBONLY
  1372. select AEABI
  1373. select ARM_ASM_UNIFIED
  1374. select ARM_UNWIND
  1375. help
  1376. By enabling this option, the kernel will be compiled in
  1377. Thumb-2 mode. A compiler/assembler that understand the unified
  1378. ARM-Thumb syntax is needed.
  1379. If unsure, say N.
  1380. config THUMB2_AVOID_R_ARM_THM_JUMP11
  1381. bool "Work around buggy Thumb-2 short branch relocations in gas"
  1382. depends on THUMB2_KERNEL && MODULES
  1383. default y
  1384. help
  1385. Various binutils versions can resolve Thumb-2 branches to
  1386. locally-defined, preemptible global symbols as short-range "b.n"
  1387. branch instructions.
  1388. This is a problem, because there's no guarantee the final
  1389. destination of the symbol, or any candidate locations for a
  1390. trampoline, are within range of the branch. For this reason, the
  1391. kernel does not support fixing up the R_ARM_THM_JUMP11 (102)
  1392. relocation in modules at all, and it makes little sense to add
  1393. support.
  1394. The symptom is that the kernel fails with an "unsupported
  1395. relocation" error when loading some modules.
  1396. Until fixed tools are available, passing
  1397. -fno-optimize-sibling-calls to gcc should prevent gcc generating
  1398. code which hits this problem, at the cost of a bit of extra runtime
  1399. stack usage in some cases.
  1400. The problem is described in more detail at:
  1401. https://bugs.launchpad.net/binutils-linaro/+bug/725126
  1402. Only Thumb-2 kernels are affected.
  1403. Unless you are sure your tools don't have this problem, say Y.
  1404. config ARM_ASM_UNIFIED
  1405. bool
  1406. config AEABI
  1407. bool "Use the ARM EABI to compile the kernel"
  1408. help
  1409. This option allows for the kernel to be compiled using the latest
  1410. ARM ABI (aka EABI). This is only useful if you are using a user
  1411. space environment that is also compiled with EABI.
  1412. Since there are major incompatibilities between the legacy ABI and
  1413. EABI, especially with regard to structure member alignment, this
  1414. option also changes the kernel syscall calling convention to
  1415. disambiguate both ABIs and allow for backward compatibility support
  1416. (selected with CONFIG_OABI_COMPAT).
  1417. To use this you need GCC version 4.0.0 or later.
  1418. config OABI_COMPAT
  1419. bool "Allow old ABI binaries to run with this kernel (EXPERIMENTAL)"
  1420. depends on AEABI && !THUMB2_KERNEL
  1421. help
  1422. This option preserves the old syscall interface along with the
  1423. new (ARM EABI) one. It also provides a compatibility layer to
  1424. intercept syscalls that have structure arguments which layout
  1425. in memory differs between the legacy ABI and the new ARM EABI
  1426. (only for non "thumb" binaries). This option adds a tiny
  1427. overhead to all syscalls and produces a slightly larger kernel.
  1428. The seccomp filter system will not be available when this is
  1429. selected, since there is no way yet to sensibly distinguish
  1430. between calling conventions during filtering.
  1431. If you know you'll be using only pure EABI user space then you
  1432. can say N here. If this option is not selected and you attempt
  1433. to execute a legacy ABI binary then the result will be
  1434. UNPREDICTABLE (in fact it can be predicted that it won't work
  1435. at all). If in doubt say N.
  1436. config ARCH_HAS_HOLES_MEMORYMODEL
  1437. bool
  1438. config ARCH_SPARSEMEM_ENABLE
  1439. bool
  1440. config ARCH_SPARSEMEM_DEFAULT
  1441. def_bool ARCH_SPARSEMEM_ENABLE
  1442. config ARCH_SELECT_MEMORY_MODEL
  1443. def_bool ARCH_SPARSEMEM_ENABLE
  1444. config HAVE_ARCH_PFN_VALID
  1445. def_bool ARCH_HAS_HOLES_MEMORYMODEL || !SPARSEMEM
  1446. config HIGHMEM
  1447. bool "High Memory Support"
  1448. depends on MMU
  1449. help
  1450. The address space of ARM processors is only 4 Gigabytes large
  1451. and it has to accommodate user address space, kernel address
  1452. space as well as some memory mapped IO. That means that, if you
  1453. have a large amount of physical memory and/or IO, not all of the
  1454. memory can be "permanently mapped" by the kernel. The physical
  1455. memory that is not permanently mapped is called "high memory".
  1456. Depending on the selected kernel/user memory split, minimum
  1457. vmalloc space and actual amount of RAM, you may not need this
  1458. option which should result in a slightly faster kernel.
  1459. If unsure, say n.
  1460. config HIGHPTE
  1461. bool "Allocate 2nd-level pagetables from highmem"
  1462. depends on HIGHMEM
  1463. config HW_PERF_EVENTS
  1464. bool "Enable hardware performance counter support for perf events"
  1465. depends on PERF_EVENTS
  1466. default y
  1467. help
  1468. Enable hardware performance counter support for perf events. If
  1469. disabled, perf events will use software events only.
  1470. config SYS_SUPPORTS_HUGETLBFS
  1471. def_bool y
  1472. depends on ARM_LPAE
  1473. config HAVE_ARCH_TRANSPARENT_HUGEPAGE
  1474. def_bool y
  1475. depends on ARM_LPAE
  1476. config ARCH_WANT_GENERAL_HUGETLB
  1477. def_bool y
  1478. source "mm/Kconfig"
  1479. config FORCE_MAX_ZONEORDER
  1480. int "Maximum zone order" if ARCH_SHMOBILE_LEGACY
  1481. range 11 64 if ARCH_SHMOBILE_LEGACY
  1482. default "12" if SOC_AM33XX
  1483. default "9" if SA1111 || ARCH_EFM32
  1484. default "11"
  1485. help
  1486. The kernel memory allocator divides physically contiguous memory
  1487. blocks into "zones", where each zone is a power of two number of
  1488. pages. This option selects the largest power of two that the kernel
  1489. keeps in the memory allocator. If you need to allocate very large
  1490. blocks of physically contiguous memory, then you may need to
  1491. increase this value.
  1492. This config option is actually maximum order plus one. For example,
  1493. a value of 11 means that the largest free memory block is 2^10 pages.
  1494. config ALIGNMENT_TRAP
  1495. bool
  1496. depends on CPU_CP15_MMU
  1497. default y if !ARCH_EBSA110
  1498. select HAVE_PROC_CPU if PROC_FS
  1499. help
  1500. ARM processors cannot fetch/store information which is not
  1501. naturally aligned on the bus, i.e., a 4 byte fetch must start at an
  1502. address divisible by 4. On 32-bit ARM processors, these non-aligned
  1503. fetch/store instructions will be emulated in software if you say
  1504. here, which has a severe performance impact. This is necessary for
  1505. correct operation of some network protocols. With an IP-only
  1506. configuration it is safe to say N, otherwise say Y.
  1507. config UACCESS_WITH_MEMCPY
  1508. bool "Use kernel mem{cpy,set}() for {copy_to,clear}_user()"
  1509. depends on MMU
  1510. default y if CPU_FEROCEON
  1511. help
  1512. Implement faster copy_to_user and clear_user methods for CPU
  1513. cores where a 8-word STM instruction give significantly higher
  1514. memory write throughput than a sequence of individual 32bit stores.
  1515. A possible side effect is a slight increase in scheduling latency
  1516. between threads sharing the same address space if they invoke
  1517. such copy operations with large buffers.
  1518. However, if the CPU data cache is using a write-allocate mode,
  1519. this option is unlikely to provide any performance gain.
  1520. config SECCOMP
  1521. bool
  1522. prompt "Enable seccomp to safely compute untrusted bytecode"
  1523. ---help---
  1524. This kernel feature is useful for number crunching applications
  1525. that may need to compute untrusted bytecode during their
  1526. execution. By using pipes or other transports made available to
  1527. the process as file descriptors supporting the read/write
  1528. syscalls, it's possible to isolate those applications in
  1529. their own address space using seccomp. Once seccomp is
  1530. enabled via prctl(PR_SET_SECCOMP), it cannot be disabled
  1531. and the task is only allowed to execute a few safe syscalls
  1532. defined by each seccomp mode.
  1533. config SWIOTLB
  1534. def_bool y
  1535. config IOMMU_HELPER
  1536. def_bool SWIOTLB
  1537. config XEN_DOM0
  1538. def_bool y
  1539. depends on XEN
  1540. config XEN
  1541. bool "Xen guest support on ARM (EXPERIMENTAL)"
  1542. depends on ARM && AEABI && OF
  1543. depends on CPU_V7 && !CPU_V6
  1544. depends on !GENERIC_ATOMIC64
  1545. depends on MMU
  1546. select ARCH_DMA_ADDR_T_64BIT
  1547. select ARM_PSCI
  1548. select SWIOTLB_XEN
  1549. help
  1550. Say Y if you want to run Linux in a Virtual Machine on Xen on ARM.
  1551. endmenu
  1552. menu "Boot options"
  1553. config USE_OF
  1554. bool "Flattened Device Tree support"
  1555. select IRQ_DOMAIN
  1556. select OF
  1557. select OF_EARLY_FLATTREE
  1558. select OF_RESERVED_MEM
  1559. help
  1560. Include support for flattened device tree machine descriptions.
  1561. config ATAGS
  1562. bool "Support for the traditional ATAGS boot data passing" if USE_OF
  1563. default y
  1564. help
  1565. This is the traditional way of passing data to the kernel at boot
  1566. time. If you are solely relying on the flattened device tree (or
  1567. the ARM_ATAG_DTB_COMPAT option) then you may unselect this option
  1568. to remove ATAGS support from your kernel binary. If unsure,
  1569. leave this to y.
  1570. config DEPRECATED_PARAM_STRUCT
  1571. bool "Provide old way to pass kernel parameters"
  1572. depends on ATAGS
  1573. help
  1574. This was deprecated in 2001 and announced to live on for 5 years.
  1575. Some old boot loaders still use this way.
  1576. # Compressed boot loader in ROM. Yes, we really want to ask about
  1577. # TEXT and BSS so we preserve their values in the config files.
  1578. config ZBOOT_ROM_TEXT
  1579. hex "Compressed ROM boot loader base address"
  1580. default "0"
  1581. help
  1582. The physical address at which the ROM-able zImage is to be
  1583. placed in the target. Platforms which normally make use of
  1584. ROM-able zImage formats normally set this to a suitable
  1585. value in their defconfig file.
  1586. If ZBOOT_ROM is not enabled, this has no effect.
  1587. config ZBOOT_ROM_BSS
  1588. hex "Compressed ROM boot loader BSS address"
  1589. default "0"
  1590. help
  1591. The base address of an area of read/write memory in the target
  1592. for the ROM-able zImage which must be available while the
  1593. decompressor is running. It must be large enough to hold the
  1594. entire decompressed kernel plus an additional 128 KiB.
  1595. Platforms which normally make use of ROM-able zImage formats
  1596. normally set this to a suitable value in their defconfig file.
  1597. If ZBOOT_ROM is not enabled, this has no effect.
  1598. config ZBOOT_ROM
  1599. bool "Compressed boot loader in ROM/flash"
  1600. depends on ZBOOT_ROM_TEXT != ZBOOT_ROM_BSS
  1601. depends on !ARM_APPENDED_DTB && !XIP_KERNEL && !AUTO_ZRELADDR
  1602. help
  1603. Say Y here if you intend to execute your compressed kernel image
  1604. (zImage) directly from ROM or flash. If unsure, say N.
  1605. choice
  1606. prompt "Include SD/MMC loader in zImage (EXPERIMENTAL)"
  1607. depends on ZBOOT_ROM && ARCH_SH7372
  1608. default ZBOOT_ROM_NONE
  1609. help
  1610. Include experimental SD/MMC loading code in the ROM-able zImage.
  1611. With this enabled it is possible to write the ROM-able zImage
  1612. kernel image to an MMC or SD card and boot the kernel straight
  1613. from the reset vector. At reset the processor Mask ROM will load
  1614. the first part of the ROM-able zImage which in turn loads the
  1615. rest the kernel image to RAM.
  1616. config ZBOOT_ROM_NONE
  1617. bool "No SD/MMC loader in zImage (EXPERIMENTAL)"
  1618. help
  1619. Do not load image from SD or MMC
  1620. config ZBOOT_ROM_MMCIF
  1621. bool "Include MMCIF loader in zImage (EXPERIMENTAL)"
  1622. help
  1623. Load image from MMCIF hardware block.
  1624. config ZBOOT_ROM_SH_MOBILE_SDHI
  1625. bool "Include SuperH Mobile SDHI loader in zImage (EXPERIMENTAL)"
  1626. help
  1627. Load image from SDHI hardware block
  1628. endchoice
  1629. config ARM_APPENDED_DTB
  1630. bool "Use appended device tree blob to zImage (EXPERIMENTAL)"
  1631. depends on OF
  1632. help
  1633. With this option, the boot code will look for a device tree binary
  1634. (DTB) appended to zImage
  1635. (e.g. cat zImage <filename>.dtb > zImage_w_dtb).
  1636. This is meant as a backward compatibility convenience for those
  1637. systems with a bootloader that can't be upgraded to accommodate
  1638. the documented boot protocol using a device tree.
  1639. Beware that there is very little in terms of protection against
  1640. this option being confused by leftover garbage in memory that might
  1641. look like a DTB header after a reboot if no actual DTB is appended
  1642. to zImage. Do not leave this option active in a production kernel
  1643. if you don't intend to always append a DTB. Proper passing of the
  1644. location into r2 of a bootloader provided DTB is always preferable
  1645. to this option.
  1646. config ARM_ATAG_DTB_COMPAT
  1647. bool "Supplement the appended DTB with traditional ATAG information"
  1648. depends on ARM_APPENDED_DTB
  1649. help
  1650. Some old bootloaders can't be updated to a DTB capable one, yet
  1651. they provide ATAGs with memory configuration, the ramdisk address,
  1652. the kernel cmdline string, etc. Such information is dynamically
  1653. provided by the bootloader and can't always be stored in a static
  1654. DTB. To allow a device tree enabled kernel to be used with such
  1655. bootloaders, this option allows zImage to extract the information
  1656. from the ATAG list and store it at run time into the appended DTB.
  1657. choice
  1658. prompt "Kernel command line type" if ARM_ATAG_DTB_COMPAT
  1659. default ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
  1660. config ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
  1661. bool "Use bootloader kernel arguments if available"
  1662. help
  1663. Uses the command-line options passed by the boot loader instead of
  1664. the device tree bootargs property. If the boot loader doesn't provide
  1665. any, the device tree bootargs property will be used.
  1666. config ARM_ATAG_DTB_COMPAT_CMDLINE_EXTEND
  1667. bool "Extend with bootloader kernel arguments"
  1668. help
  1669. The command-line arguments provided by the boot loader will be
  1670. appended to the the device tree bootargs property.
  1671. endchoice
  1672. config CMDLINE
  1673. string "Default kernel command string"
  1674. default ""
  1675. help
  1676. On some architectures (EBSA110 and CATS), there is currently no way
  1677. for the boot loader to pass arguments to the kernel. For these
  1678. architectures, you should supply some command-line options at build
  1679. time by entering them here. As a minimum, you should specify the
  1680. memory size and the root device (e.g., mem=64M root=/dev/nfs).
  1681. choice
  1682. prompt "Kernel command line type" if CMDLINE != ""
  1683. default CMDLINE_FROM_BOOTLOADER
  1684. depends on ATAGS
  1685. config CMDLINE_FROM_BOOTLOADER
  1686. bool "Use bootloader kernel arguments if available"
  1687. help
  1688. Uses the command-line options passed by the boot loader. If
  1689. the boot loader doesn't provide any, the default kernel command
  1690. string provided in CMDLINE will be used.
  1691. config CMDLINE_EXTEND
  1692. bool "Extend bootloader kernel arguments"
  1693. help
  1694. The command-line arguments provided by the boot loader will be
  1695. appended to the default kernel command string.
  1696. config CMDLINE_FORCE
  1697. bool "Always use the default kernel command string"
  1698. help
  1699. Always use the default kernel command string, even if the boot
  1700. loader passes other arguments to the kernel.
  1701. This is useful if you cannot or don't want to change the
  1702. command-line options your boot loader passes to the kernel.
  1703. endchoice
  1704. config XIP_KERNEL
  1705. bool "Kernel Execute-In-Place from ROM"
  1706. depends on !ARM_LPAE && !ARCH_MULTIPLATFORM
  1707. help
  1708. Execute-In-Place allows the kernel to run from non-volatile storage
  1709. directly addressable by the CPU, such as NOR flash. This saves RAM
  1710. space since the text section of the kernel is not loaded from flash
  1711. to RAM. Read-write sections, such as the data section and stack,
  1712. are still copied to RAM. The XIP kernel is not compressed since
  1713. it has to run directly from flash, so it will take more space to
  1714. store it. The flash address used to link the kernel object files,
  1715. and for storing it, is configuration dependent. Therefore, if you
  1716. say Y here, you must know the proper physical address where to
  1717. store the kernel image depending on your own flash memory usage.
  1718. Also note that the make target becomes "make xipImage" rather than
  1719. "make zImage" or "make Image". The final kernel binary to put in
  1720. ROM memory will be arch/arm/boot/xipImage.
  1721. If unsure, say N.
  1722. config XIP_PHYS_ADDR
  1723. hex "XIP Kernel Physical Location"
  1724. depends on XIP_KERNEL
  1725. default "0x00080000"
  1726. help
  1727. This is the physical address in your flash memory the kernel will
  1728. be linked for and stored to. This address is dependent on your
  1729. own flash usage.
  1730. config KEXEC
  1731. bool "Kexec system call (EXPERIMENTAL)"
  1732. depends on (!SMP || PM_SLEEP_SMP)
  1733. help
  1734. kexec is a system call that implements the ability to shutdown your
  1735. current kernel, and to start another kernel. It is like a reboot
  1736. but it is independent of the system firmware. And like a reboot
  1737. you can start any kernel with it, not just Linux.
  1738. It is an ongoing process to be certain the hardware in a machine
  1739. is properly shutdown, so do not be surprised if this code does not
  1740. initially work for you.
  1741. config ATAGS_PROC
  1742. bool "Export atags in procfs"
  1743. depends on ATAGS && KEXEC
  1744. default y
  1745. help
  1746. Should the atags used to boot the kernel be exported in an "atags"
  1747. file in procfs. Useful with kexec.
  1748. config CRASH_DUMP
  1749. bool "Build kdump crash kernel (EXPERIMENTAL)"
  1750. help
  1751. Generate crash dump after being started by kexec. This should
  1752. be normally only set in special crash dump kernels which are
  1753. loaded in the main kernel with kexec-tools into a specially
  1754. reserved region and then later executed after a crash by
  1755. kdump/kexec. The crash dump kernel must be compiled to a
  1756. memory address not used by the main kernel
  1757. For more details see Documentation/kdump/kdump.txt
  1758. config AUTO_ZRELADDR
  1759. bool "Auto calculation of the decompressed kernel image address"
  1760. help
  1761. ZRELADDR is the physical address where the decompressed kernel
  1762. image will be placed. If AUTO_ZRELADDR is selected, the address
  1763. will be determined at run-time by masking the current IP with
  1764. 0xf8000000. This assumes the zImage being placed in the first 128MB
  1765. from start of memory.
  1766. endmenu
  1767. menu "CPU Power Management"
  1768. source "drivers/cpufreq/Kconfig"
  1769. source "drivers/cpuidle/Kconfig"
  1770. endmenu
  1771. menu "Floating point emulation"
  1772. comment "At least one emulation must be selected"
  1773. config FPE_NWFPE
  1774. bool "NWFPE math emulation"
  1775. depends on (!AEABI || OABI_COMPAT) && !THUMB2_KERNEL
  1776. ---help---
  1777. Say Y to include the NWFPE floating point emulator in the kernel.
  1778. This is necessary to run most binaries. Linux does not currently
  1779. support floating point hardware so you need to say Y here even if
  1780. your machine has an FPA or floating point co-processor podule.
  1781. You may say N here if you are going to load the Acorn FPEmulator
  1782. early in the bootup.
  1783. config FPE_NWFPE_XP
  1784. bool "Support extended precision"
  1785. depends on FPE_NWFPE
  1786. help
  1787. Say Y to include 80-bit support in the kernel floating-point
  1788. emulator. Otherwise, only 32 and 64-bit support is compiled in.
  1789. Note that gcc does not generate 80-bit operations by default,
  1790. so in most cases this option only enlarges the size of the
  1791. floating point emulator without any good reason.
  1792. You almost surely want to say N here.
  1793. config FPE_FASTFPE
  1794. bool "FastFPE math emulation (EXPERIMENTAL)"
  1795. depends on (!AEABI || OABI_COMPAT) && !CPU_32v3
  1796. ---help---
  1797. Say Y here to include the FAST floating point emulator in the kernel.
  1798. This is an experimental much faster emulator which now also has full
  1799. precision for the mantissa. It does not support any exceptions.
  1800. It is very simple, and approximately 3-6 times faster than NWFPE.
  1801. It should be sufficient for most programs. It may be not suitable
  1802. for scientific calculations, but you have to check this for yourself.
  1803. If you do not feel you need a faster FP emulation you should better
  1804. choose NWFPE.
  1805. config VFP
  1806. bool "VFP-format floating point maths"
  1807. depends on CPU_V6 || CPU_V6K || CPU_ARM926T || CPU_V7 || CPU_FEROCEON
  1808. help
  1809. Say Y to include VFP support code in the kernel. This is needed
  1810. if your hardware includes a VFP unit.
  1811. Please see <file:Documentation/arm/VFP/release-notes.txt> for
  1812. release notes and additional status information.
  1813. Say N if your target does not have VFP hardware.
  1814. config VFPv3
  1815. bool
  1816. depends on VFP
  1817. default y if CPU_V7
  1818. config NEON
  1819. bool "Advanced SIMD (NEON) Extension support"
  1820. depends on VFPv3 && CPU_V7
  1821. help
  1822. Say Y to include support code for NEON, the ARMv7 Advanced SIMD
  1823. Extension.
  1824. config KERNEL_MODE_NEON
  1825. bool "Support for NEON in kernel mode"
  1826. depends on NEON && AEABI
  1827. help
  1828. Say Y to include support for NEON in kernel mode.
  1829. endmenu
  1830. menu "Userspace binary formats"
  1831. source "fs/Kconfig.binfmt"
  1832. config ARTHUR
  1833. tristate "RISC OS personality"
  1834. depends on !AEABI
  1835. help
  1836. Say Y here to include the kernel code necessary if you want to run
  1837. Acorn RISC OS/Arthur binaries under Linux. This code is still very
  1838. experimental; if this sounds frightening, say N and sleep in peace.
  1839. You can also say M here to compile this support as a module (which
  1840. will be called arthur).
  1841. endmenu
  1842. menu "Power management options"
  1843. source "kernel/power/Kconfig"
  1844. config ARCH_SUSPEND_POSSIBLE
  1845. depends on !ARCH_S5PC100
  1846. depends on CPU_ARM920T || CPU_ARM926T || CPU_FEROCEON || CPU_SA1100 || \
  1847. CPU_V6 || CPU_V6K || CPU_V7 || CPU_V7M || CPU_XSC3 || CPU_XSCALE || CPU_MOHAWK
  1848. def_bool y
  1849. config ARM_CPU_SUSPEND
  1850. def_bool PM_SLEEP
  1851. config ARCH_HIBERNATION_POSSIBLE
  1852. bool
  1853. depends on MMU
  1854. default y if ARCH_SUSPEND_POSSIBLE
  1855. endmenu
  1856. source "net/Kconfig"
  1857. source "drivers/Kconfig"
  1858. source "fs/Kconfig"
  1859. source "arch/arm/Kconfig.debug"
  1860. source "security/Kconfig"
  1861. source "crypto/Kconfig"
  1862. source "lib/Kconfig"
  1863. source "arch/arm/kvm/Kconfig"