dss.c 27 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331
  1. /*
  2. * linux/drivers/video/omap2/dss/dss.c
  3. *
  4. * Copyright (C) 2009 Nokia Corporation
  5. * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com>
  6. *
  7. * Some code and ideas taken from drivers/video/omap/ driver
  8. * by Imre Deak.
  9. *
  10. * This program is free software; you can redistribute it and/or modify it
  11. * under the terms of the GNU General Public License version 2 as published by
  12. * the Free Software Foundation.
  13. *
  14. * This program is distributed in the hope that it will be useful, but WITHOUT
  15. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  16. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  17. * more details.
  18. *
  19. * You should have received a copy of the GNU General Public License along with
  20. * this program. If not, see <http://www.gnu.org/licenses/>.
  21. */
  22. #define DSS_SUBSYS_NAME "DSS"
  23. #include <linux/kernel.h>
  24. #include <linux/module.h>
  25. #include <linux/io.h>
  26. #include <linux/export.h>
  27. #include <linux/err.h>
  28. #include <linux/delay.h>
  29. #include <linux/seq_file.h>
  30. #include <linux/clk.h>
  31. #include <linux/platform_device.h>
  32. #include <linux/pm_runtime.h>
  33. #include <linux/gfp.h>
  34. #include <linux/sizes.h>
  35. #include <linux/mfd/syscon.h>
  36. #include <linux/regmap.h>
  37. #include <linux/of.h>
  38. #include <linux/regulator/consumer.h>
  39. #include <linux/suspend.h>
  40. #include <linux/component.h>
  41. #include <video/omapdss.h>
  42. #include "dss.h"
  43. #include "dss_features.h"
  44. #define DSS_SZ_REGS SZ_512
  45. struct dss_reg {
  46. u16 idx;
  47. };
  48. #define DSS_REG(idx) ((const struct dss_reg) { idx })
  49. #define DSS_REVISION DSS_REG(0x0000)
  50. #define DSS_SYSCONFIG DSS_REG(0x0010)
  51. #define DSS_SYSSTATUS DSS_REG(0x0014)
  52. #define DSS_CONTROL DSS_REG(0x0040)
  53. #define DSS_SDI_CONTROL DSS_REG(0x0044)
  54. #define DSS_PLL_CONTROL DSS_REG(0x0048)
  55. #define DSS_SDI_STATUS DSS_REG(0x005C)
  56. #define REG_GET(idx, start, end) \
  57. FLD_GET(dss_read_reg(idx), start, end)
  58. #define REG_FLD_MOD(idx, val, start, end) \
  59. dss_write_reg(idx, FLD_MOD(dss_read_reg(idx), val, start, end))
  60. struct dss_features {
  61. u8 fck_div_max;
  62. u8 dss_fck_multiplier;
  63. const char *parent_clk_name;
  64. const enum omap_display_type *ports;
  65. int num_ports;
  66. int (*dpi_select_source)(int port, enum omap_channel channel);
  67. };
  68. static struct {
  69. struct platform_device *pdev;
  70. void __iomem *base;
  71. struct regmap *syscon_pll_ctrl;
  72. u32 syscon_pll_ctrl_offset;
  73. struct clk *parent_clk;
  74. struct clk *dss_clk;
  75. unsigned long dss_clk_rate;
  76. unsigned long cache_req_pck;
  77. unsigned long cache_prate;
  78. struct dispc_clock_info cache_dispc_cinfo;
  79. enum dss_clk_source dsi_clk_source[MAX_NUM_DSI];
  80. enum dss_clk_source dispc_clk_source;
  81. enum dss_clk_source lcd_clk_source[MAX_DSS_LCD_MANAGERS];
  82. bool ctx_valid;
  83. u32 ctx[DSS_SZ_REGS / sizeof(u32)];
  84. const struct dss_features *feat;
  85. struct dss_pll *video1_pll;
  86. struct dss_pll *video2_pll;
  87. } dss;
  88. static const char * const dss_generic_clk_source_names[] = {
  89. [DSS_CLK_SRC_FCK] = "FCK",
  90. [DSS_CLK_SRC_PLL1_1] = "PLL1:1",
  91. [DSS_CLK_SRC_PLL1_2] = "PLL1:2",
  92. [DSS_CLK_SRC_PLL1_3] = "PLL1:3",
  93. [DSS_CLK_SRC_PLL2_1] = "PLL2:1",
  94. [DSS_CLK_SRC_PLL2_2] = "PLL2:2",
  95. [DSS_CLK_SRC_PLL2_3] = "PLL2:3",
  96. [DSS_CLK_SRC_HDMI_PLL] = "HDMI PLL",
  97. };
  98. static bool dss_initialized;
  99. bool omapdss_is_initialized(void)
  100. {
  101. return dss_initialized;
  102. }
  103. EXPORT_SYMBOL(omapdss_is_initialized);
  104. static inline void dss_write_reg(const struct dss_reg idx, u32 val)
  105. {
  106. __raw_writel(val, dss.base + idx.idx);
  107. }
  108. static inline u32 dss_read_reg(const struct dss_reg idx)
  109. {
  110. return __raw_readl(dss.base + idx.idx);
  111. }
  112. #define SR(reg) \
  113. dss.ctx[(DSS_##reg).idx / sizeof(u32)] = dss_read_reg(DSS_##reg)
  114. #define RR(reg) \
  115. dss_write_reg(DSS_##reg, dss.ctx[(DSS_##reg).idx / sizeof(u32)])
  116. static void dss_save_context(void)
  117. {
  118. DSSDBG("dss_save_context\n");
  119. SR(CONTROL);
  120. if (dss_feat_get_supported_displays(OMAP_DSS_CHANNEL_LCD) &
  121. OMAP_DISPLAY_TYPE_SDI) {
  122. SR(SDI_CONTROL);
  123. SR(PLL_CONTROL);
  124. }
  125. dss.ctx_valid = true;
  126. DSSDBG("context saved\n");
  127. }
  128. static void dss_restore_context(void)
  129. {
  130. DSSDBG("dss_restore_context\n");
  131. if (!dss.ctx_valid)
  132. return;
  133. RR(CONTROL);
  134. if (dss_feat_get_supported_displays(OMAP_DSS_CHANNEL_LCD) &
  135. OMAP_DISPLAY_TYPE_SDI) {
  136. RR(SDI_CONTROL);
  137. RR(PLL_CONTROL);
  138. }
  139. DSSDBG("context restored\n");
  140. }
  141. #undef SR
  142. #undef RR
  143. void dss_ctrl_pll_enable(enum dss_pll_id pll_id, bool enable)
  144. {
  145. unsigned shift;
  146. unsigned val;
  147. if (!dss.syscon_pll_ctrl)
  148. return;
  149. val = !enable;
  150. switch (pll_id) {
  151. case DSS_PLL_VIDEO1:
  152. shift = 0;
  153. break;
  154. case DSS_PLL_VIDEO2:
  155. shift = 1;
  156. break;
  157. case DSS_PLL_HDMI:
  158. shift = 2;
  159. break;
  160. default:
  161. DSSERR("illegal DSS PLL ID %d\n", pll_id);
  162. return;
  163. }
  164. regmap_update_bits(dss.syscon_pll_ctrl, dss.syscon_pll_ctrl_offset,
  165. 1 << shift, val << shift);
  166. }
  167. void dss_ctrl_pll_set_control_mux(enum dss_pll_id pll_id,
  168. enum omap_channel channel)
  169. {
  170. unsigned shift, val;
  171. if (!dss.syscon_pll_ctrl)
  172. return;
  173. switch (channel) {
  174. case OMAP_DSS_CHANNEL_LCD:
  175. shift = 3;
  176. switch (pll_id) {
  177. case DSS_PLL_VIDEO1:
  178. val = 0; break;
  179. case DSS_PLL_HDMI:
  180. val = 1; break;
  181. default:
  182. DSSERR("error in PLL mux config for LCD\n");
  183. return;
  184. }
  185. break;
  186. case OMAP_DSS_CHANNEL_LCD2:
  187. shift = 5;
  188. switch (pll_id) {
  189. case DSS_PLL_VIDEO1:
  190. val = 0; break;
  191. case DSS_PLL_VIDEO2:
  192. val = 1; break;
  193. case DSS_PLL_HDMI:
  194. val = 2; break;
  195. default:
  196. DSSERR("error in PLL mux config for LCD2\n");
  197. return;
  198. }
  199. break;
  200. case OMAP_DSS_CHANNEL_LCD3:
  201. shift = 7;
  202. switch (pll_id) {
  203. case DSS_PLL_VIDEO1:
  204. val = 1; break;
  205. case DSS_PLL_VIDEO2:
  206. val = 0; break;
  207. case DSS_PLL_HDMI:
  208. val = 2; break;
  209. default:
  210. DSSERR("error in PLL mux config for LCD3\n");
  211. return;
  212. }
  213. break;
  214. default:
  215. DSSERR("error in PLL mux config\n");
  216. return;
  217. }
  218. regmap_update_bits(dss.syscon_pll_ctrl, dss.syscon_pll_ctrl_offset,
  219. 0x3 << shift, val << shift);
  220. }
  221. void dss_sdi_init(int datapairs)
  222. {
  223. u32 l;
  224. BUG_ON(datapairs > 3 || datapairs < 1);
  225. l = dss_read_reg(DSS_SDI_CONTROL);
  226. l = FLD_MOD(l, 0xf, 19, 15); /* SDI_PDIV */
  227. l = FLD_MOD(l, datapairs-1, 3, 2); /* SDI_PRSEL */
  228. l = FLD_MOD(l, 2, 1, 0); /* SDI_BWSEL */
  229. dss_write_reg(DSS_SDI_CONTROL, l);
  230. l = dss_read_reg(DSS_PLL_CONTROL);
  231. l = FLD_MOD(l, 0x7, 25, 22); /* SDI_PLL_FREQSEL */
  232. l = FLD_MOD(l, 0xb, 16, 11); /* SDI_PLL_REGN */
  233. l = FLD_MOD(l, 0xb4, 10, 1); /* SDI_PLL_REGM */
  234. dss_write_reg(DSS_PLL_CONTROL, l);
  235. }
  236. int dss_sdi_enable(void)
  237. {
  238. unsigned long timeout;
  239. dispc_pck_free_enable(1);
  240. /* Reset SDI PLL */
  241. REG_FLD_MOD(DSS_PLL_CONTROL, 1, 18, 18); /* SDI_PLL_SYSRESET */
  242. udelay(1); /* wait 2x PCLK */
  243. /* Lock SDI PLL */
  244. REG_FLD_MOD(DSS_PLL_CONTROL, 1, 28, 28); /* SDI_PLL_GOBIT */
  245. /* Waiting for PLL lock request to complete */
  246. timeout = jiffies + msecs_to_jiffies(500);
  247. while (dss_read_reg(DSS_SDI_STATUS) & (1 << 6)) {
  248. if (time_after_eq(jiffies, timeout)) {
  249. DSSERR("PLL lock request timed out\n");
  250. goto err1;
  251. }
  252. }
  253. /* Clearing PLL_GO bit */
  254. REG_FLD_MOD(DSS_PLL_CONTROL, 0, 28, 28);
  255. /* Waiting for PLL to lock */
  256. timeout = jiffies + msecs_to_jiffies(500);
  257. while (!(dss_read_reg(DSS_SDI_STATUS) & (1 << 5))) {
  258. if (time_after_eq(jiffies, timeout)) {
  259. DSSERR("PLL lock timed out\n");
  260. goto err1;
  261. }
  262. }
  263. dispc_lcd_enable_signal(1);
  264. /* Waiting for SDI reset to complete */
  265. timeout = jiffies + msecs_to_jiffies(500);
  266. while (!(dss_read_reg(DSS_SDI_STATUS) & (1 << 2))) {
  267. if (time_after_eq(jiffies, timeout)) {
  268. DSSERR("SDI reset timed out\n");
  269. goto err2;
  270. }
  271. }
  272. return 0;
  273. err2:
  274. dispc_lcd_enable_signal(0);
  275. err1:
  276. /* Reset SDI PLL */
  277. REG_FLD_MOD(DSS_PLL_CONTROL, 0, 18, 18); /* SDI_PLL_SYSRESET */
  278. dispc_pck_free_enable(0);
  279. return -ETIMEDOUT;
  280. }
  281. void dss_sdi_disable(void)
  282. {
  283. dispc_lcd_enable_signal(0);
  284. dispc_pck_free_enable(0);
  285. /* Reset SDI PLL */
  286. REG_FLD_MOD(DSS_PLL_CONTROL, 0, 18, 18); /* SDI_PLL_SYSRESET */
  287. }
  288. const char *dss_get_clk_source_name(enum dss_clk_source clk_src)
  289. {
  290. return dss_generic_clk_source_names[clk_src];
  291. }
  292. void dss_dump_clocks(struct seq_file *s)
  293. {
  294. const char *fclk_name;
  295. unsigned long fclk_rate;
  296. if (dss_runtime_get())
  297. return;
  298. seq_printf(s, "- DSS -\n");
  299. fclk_name = dss_get_clk_source_name(DSS_CLK_SRC_FCK);
  300. fclk_rate = clk_get_rate(dss.dss_clk);
  301. seq_printf(s, "%s = %lu\n",
  302. fclk_name,
  303. fclk_rate);
  304. dss_runtime_put();
  305. }
  306. static void dss_dump_regs(struct seq_file *s)
  307. {
  308. #define DUMPREG(r) seq_printf(s, "%-35s %08x\n", #r, dss_read_reg(r))
  309. if (dss_runtime_get())
  310. return;
  311. DUMPREG(DSS_REVISION);
  312. DUMPREG(DSS_SYSCONFIG);
  313. DUMPREG(DSS_SYSSTATUS);
  314. DUMPREG(DSS_CONTROL);
  315. if (dss_feat_get_supported_displays(OMAP_DSS_CHANNEL_LCD) &
  316. OMAP_DISPLAY_TYPE_SDI) {
  317. DUMPREG(DSS_SDI_CONTROL);
  318. DUMPREG(DSS_PLL_CONTROL);
  319. DUMPREG(DSS_SDI_STATUS);
  320. }
  321. dss_runtime_put();
  322. #undef DUMPREG
  323. }
  324. static void dss_select_dispc_clk_source(enum dss_clk_source clk_src)
  325. {
  326. int b;
  327. u8 start, end;
  328. switch (clk_src) {
  329. case DSS_CLK_SRC_FCK:
  330. b = 0;
  331. break;
  332. case DSS_CLK_SRC_PLL1_1:
  333. b = 1;
  334. break;
  335. case DSS_CLK_SRC_PLL2_1:
  336. b = 2;
  337. break;
  338. default:
  339. BUG();
  340. return;
  341. }
  342. dss_feat_get_reg_field(FEAT_REG_DISPC_CLK_SWITCH, &start, &end);
  343. REG_FLD_MOD(DSS_CONTROL, b, start, end); /* DISPC_CLK_SWITCH */
  344. dss.dispc_clk_source = clk_src;
  345. }
  346. void dss_select_dsi_clk_source(int dsi_module,
  347. enum dss_clk_source clk_src)
  348. {
  349. int b, pos;
  350. switch (clk_src) {
  351. case DSS_CLK_SRC_FCK:
  352. b = 0;
  353. break;
  354. case DSS_CLK_SRC_PLL1_2:
  355. BUG_ON(dsi_module != 0);
  356. b = 1;
  357. break;
  358. case DSS_CLK_SRC_PLL2_2:
  359. BUG_ON(dsi_module != 1);
  360. b = 1;
  361. break;
  362. default:
  363. BUG();
  364. return;
  365. }
  366. pos = dsi_module == 0 ? 1 : 10;
  367. REG_FLD_MOD(DSS_CONTROL, b, pos, pos); /* DSIx_CLK_SWITCH */
  368. dss.dsi_clk_source[dsi_module] = clk_src;
  369. }
  370. void dss_select_lcd_clk_source(enum omap_channel channel,
  371. enum dss_clk_source clk_src)
  372. {
  373. int b, ix, pos;
  374. if (!dss_has_feature(FEAT_LCD_CLK_SRC)) {
  375. dss_select_dispc_clk_source(clk_src);
  376. return;
  377. }
  378. switch (clk_src) {
  379. case DSS_CLK_SRC_FCK:
  380. b = 0;
  381. break;
  382. case DSS_CLK_SRC_PLL1_1:
  383. BUG_ON(channel != OMAP_DSS_CHANNEL_LCD);
  384. b = 1;
  385. break;
  386. case DSS_CLK_SRC_PLL2_1:
  387. BUG_ON(channel != OMAP_DSS_CHANNEL_LCD2 &&
  388. channel != OMAP_DSS_CHANNEL_LCD3);
  389. b = 1;
  390. break;
  391. default:
  392. BUG();
  393. return;
  394. }
  395. pos = channel == OMAP_DSS_CHANNEL_LCD ? 0 :
  396. (channel == OMAP_DSS_CHANNEL_LCD2 ? 12 : 19);
  397. REG_FLD_MOD(DSS_CONTROL, b, pos, pos); /* LCDx_CLK_SWITCH */
  398. ix = channel == OMAP_DSS_CHANNEL_LCD ? 0 :
  399. (channel == OMAP_DSS_CHANNEL_LCD2 ? 1 : 2);
  400. dss.lcd_clk_source[ix] = clk_src;
  401. }
  402. enum dss_clk_source dss_get_dispc_clk_source(void)
  403. {
  404. return dss.dispc_clk_source;
  405. }
  406. enum dss_clk_source dss_get_dsi_clk_source(int dsi_module)
  407. {
  408. return dss.dsi_clk_source[dsi_module];
  409. }
  410. enum dss_clk_source dss_get_lcd_clk_source(enum omap_channel channel)
  411. {
  412. if (dss_has_feature(FEAT_LCD_CLK_SRC)) {
  413. int ix = channel == OMAP_DSS_CHANNEL_LCD ? 0 :
  414. (channel == OMAP_DSS_CHANNEL_LCD2 ? 1 : 2);
  415. return dss.lcd_clk_source[ix];
  416. } else {
  417. /* LCD_CLK source is the same as DISPC_FCLK source for
  418. * OMAP2 and OMAP3 */
  419. return dss.dispc_clk_source;
  420. }
  421. }
  422. bool dss_div_calc(unsigned long pck, unsigned long fck_min,
  423. dss_div_calc_func func, void *data)
  424. {
  425. int fckd, fckd_start, fckd_stop;
  426. unsigned long fck;
  427. unsigned long fck_hw_max;
  428. unsigned long fckd_hw_max;
  429. unsigned long prate;
  430. unsigned m;
  431. fck_hw_max = dss_feat_get_param_max(FEAT_PARAM_DSS_FCK);
  432. if (dss.parent_clk == NULL) {
  433. unsigned pckd;
  434. pckd = fck_hw_max / pck;
  435. fck = pck * pckd;
  436. fck = clk_round_rate(dss.dss_clk, fck);
  437. return func(fck, data);
  438. }
  439. fckd_hw_max = dss.feat->fck_div_max;
  440. m = dss.feat->dss_fck_multiplier;
  441. prate = clk_get_rate(dss.parent_clk);
  442. fck_min = fck_min ? fck_min : 1;
  443. fckd_start = min(prate * m / fck_min, fckd_hw_max);
  444. fckd_stop = max(DIV_ROUND_UP(prate * m, fck_hw_max), 1ul);
  445. for (fckd = fckd_start; fckd >= fckd_stop; --fckd) {
  446. fck = DIV_ROUND_UP(prate, fckd) * m;
  447. if (func(fck, data))
  448. return true;
  449. }
  450. return false;
  451. }
  452. int dss_set_fck_rate(unsigned long rate)
  453. {
  454. int r;
  455. DSSDBG("set fck to %lu\n", rate);
  456. r = clk_set_rate(dss.dss_clk, rate);
  457. if (r)
  458. return r;
  459. dss.dss_clk_rate = clk_get_rate(dss.dss_clk);
  460. WARN_ONCE(dss.dss_clk_rate != rate,
  461. "clk rate mismatch: %lu != %lu", dss.dss_clk_rate,
  462. rate);
  463. return 0;
  464. }
  465. unsigned long dss_get_dispc_clk_rate(void)
  466. {
  467. return dss.dss_clk_rate;
  468. }
  469. static int dss_setup_default_clock(void)
  470. {
  471. unsigned long max_dss_fck, prate;
  472. unsigned long fck;
  473. unsigned fck_div;
  474. int r;
  475. max_dss_fck = dss_feat_get_param_max(FEAT_PARAM_DSS_FCK);
  476. if (dss.parent_clk == NULL) {
  477. fck = clk_round_rate(dss.dss_clk, max_dss_fck);
  478. } else {
  479. prate = clk_get_rate(dss.parent_clk);
  480. fck_div = DIV_ROUND_UP(prate * dss.feat->dss_fck_multiplier,
  481. max_dss_fck);
  482. fck = DIV_ROUND_UP(prate, fck_div) * dss.feat->dss_fck_multiplier;
  483. }
  484. r = dss_set_fck_rate(fck);
  485. if (r)
  486. return r;
  487. return 0;
  488. }
  489. void dss_set_venc_output(enum omap_dss_venc_type type)
  490. {
  491. int l = 0;
  492. if (type == OMAP_DSS_VENC_TYPE_COMPOSITE)
  493. l = 0;
  494. else if (type == OMAP_DSS_VENC_TYPE_SVIDEO)
  495. l = 1;
  496. else
  497. BUG();
  498. /* venc out selection. 0 = comp, 1 = svideo */
  499. REG_FLD_MOD(DSS_CONTROL, l, 6, 6);
  500. }
  501. void dss_set_dac_pwrdn_bgz(bool enable)
  502. {
  503. REG_FLD_MOD(DSS_CONTROL, enable, 5, 5); /* DAC Power-Down Control */
  504. }
  505. void dss_select_hdmi_venc_clk_source(enum dss_hdmi_venc_clk_source_select src)
  506. {
  507. enum omap_display_type dp;
  508. dp = dss_feat_get_supported_displays(OMAP_DSS_CHANNEL_DIGIT);
  509. /* Complain about invalid selections */
  510. WARN_ON((src == DSS_VENC_TV_CLK) && !(dp & OMAP_DISPLAY_TYPE_VENC));
  511. WARN_ON((src == DSS_HDMI_M_PCLK) && !(dp & OMAP_DISPLAY_TYPE_HDMI));
  512. /* Select only if we have options */
  513. if ((dp & OMAP_DISPLAY_TYPE_VENC) && (dp & OMAP_DISPLAY_TYPE_HDMI))
  514. REG_FLD_MOD(DSS_CONTROL, src, 15, 15); /* VENC_HDMI_SWITCH */
  515. }
  516. enum dss_hdmi_venc_clk_source_select dss_get_hdmi_venc_clk_source(void)
  517. {
  518. enum omap_display_type displays;
  519. displays = dss_feat_get_supported_displays(OMAP_DSS_CHANNEL_DIGIT);
  520. if ((displays & OMAP_DISPLAY_TYPE_HDMI) == 0)
  521. return DSS_VENC_TV_CLK;
  522. if ((displays & OMAP_DISPLAY_TYPE_VENC) == 0)
  523. return DSS_HDMI_M_PCLK;
  524. return REG_GET(DSS_CONTROL, 15, 15);
  525. }
  526. static int dss_dpi_select_source_omap2_omap3(int port, enum omap_channel channel)
  527. {
  528. if (channel != OMAP_DSS_CHANNEL_LCD)
  529. return -EINVAL;
  530. return 0;
  531. }
  532. static int dss_dpi_select_source_omap4(int port, enum omap_channel channel)
  533. {
  534. int val;
  535. switch (channel) {
  536. case OMAP_DSS_CHANNEL_LCD2:
  537. val = 0;
  538. break;
  539. case OMAP_DSS_CHANNEL_DIGIT:
  540. val = 1;
  541. break;
  542. default:
  543. return -EINVAL;
  544. }
  545. REG_FLD_MOD(DSS_CONTROL, val, 17, 17);
  546. return 0;
  547. }
  548. static int dss_dpi_select_source_omap5(int port, enum omap_channel channel)
  549. {
  550. int val;
  551. switch (channel) {
  552. case OMAP_DSS_CHANNEL_LCD:
  553. val = 1;
  554. break;
  555. case OMAP_DSS_CHANNEL_LCD2:
  556. val = 2;
  557. break;
  558. case OMAP_DSS_CHANNEL_LCD3:
  559. val = 3;
  560. break;
  561. case OMAP_DSS_CHANNEL_DIGIT:
  562. val = 0;
  563. break;
  564. default:
  565. return -EINVAL;
  566. }
  567. REG_FLD_MOD(DSS_CONTROL, val, 17, 16);
  568. return 0;
  569. }
  570. static int dss_dpi_select_source_dra7xx(int port, enum omap_channel channel)
  571. {
  572. switch (port) {
  573. case 0:
  574. return dss_dpi_select_source_omap5(port, channel);
  575. case 1:
  576. if (channel != OMAP_DSS_CHANNEL_LCD2)
  577. return -EINVAL;
  578. break;
  579. case 2:
  580. if (channel != OMAP_DSS_CHANNEL_LCD3)
  581. return -EINVAL;
  582. break;
  583. default:
  584. return -EINVAL;
  585. }
  586. return 0;
  587. }
  588. int dss_dpi_select_source(int port, enum omap_channel channel)
  589. {
  590. return dss.feat->dpi_select_source(port, channel);
  591. }
  592. static int dss_get_clocks(void)
  593. {
  594. struct clk *clk;
  595. clk = devm_clk_get(&dss.pdev->dev, "fck");
  596. if (IS_ERR(clk)) {
  597. DSSERR("can't get clock fck\n");
  598. return PTR_ERR(clk);
  599. }
  600. dss.dss_clk = clk;
  601. if (dss.feat->parent_clk_name) {
  602. clk = clk_get(NULL, dss.feat->parent_clk_name);
  603. if (IS_ERR(clk)) {
  604. DSSERR("Failed to get %s\n", dss.feat->parent_clk_name);
  605. return PTR_ERR(clk);
  606. }
  607. } else {
  608. clk = NULL;
  609. }
  610. dss.parent_clk = clk;
  611. return 0;
  612. }
  613. static void dss_put_clocks(void)
  614. {
  615. if (dss.parent_clk)
  616. clk_put(dss.parent_clk);
  617. }
  618. int dss_runtime_get(void)
  619. {
  620. int r;
  621. DSSDBG("dss_runtime_get\n");
  622. r = pm_runtime_get_sync(&dss.pdev->dev);
  623. WARN_ON(r < 0);
  624. return r < 0 ? r : 0;
  625. }
  626. void dss_runtime_put(void)
  627. {
  628. int r;
  629. DSSDBG("dss_runtime_put\n");
  630. r = pm_runtime_put_sync(&dss.pdev->dev);
  631. WARN_ON(r < 0 && r != -ENOSYS && r != -EBUSY);
  632. }
  633. /* DEBUGFS */
  634. #if defined(CONFIG_OMAP2_DSS_DEBUGFS)
  635. void dss_debug_dump_clocks(struct seq_file *s)
  636. {
  637. dss_dump_clocks(s);
  638. dispc_dump_clocks(s);
  639. #ifdef CONFIG_OMAP2_DSS_DSI
  640. dsi_dump_clocks(s);
  641. #endif
  642. }
  643. #endif
  644. static const enum omap_display_type omap2plus_ports[] = {
  645. OMAP_DISPLAY_TYPE_DPI,
  646. };
  647. static const enum omap_display_type omap34xx_ports[] = {
  648. OMAP_DISPLAY_TYPE_DPI,
  649. OMAP_DISPLAY_TYPE_SDI,
  650. };
  651. static const enum omap_display_type dra7xx_ports[] = {
  652. OMAP_DISPLAY_TYPE_DPI,
  653. OMAP_DISPLAY_TYPE_DPI,
  654. OMAP_DISPLAY_TYPE_DPI,
  655. };
  656. static const struct dss_features omap24xx_dss_feats = {
  657. /*
  658. * fck div max is really 16, but the divider range has gaps. The range
  659. * from 1 to 6 has no gaps, so let's use that as a max.
  660. */
  661. .fck_div_max = 6,
  662. .dss_fck_multiplier = 2,
  663. .parent_clk_name = "core_ck",
  664. .dpi_select_source = &dss_dpi_select_source_omap2_omap3,
  665. .ports = omap2plus_ports,
  666. .num_ports = ARRAY_SIZE(omap2plus_ports),
  667. };
  668. static const struct dss_features omap34xx_dss_feats = {
  669. .fck_div_max = 16,
  670. .dss_fck_multiplier = 2,
  671. .parent_clk_name = "dpll4_ck",
  672. .dpi_select_source = &dss_dpi_select_source_omap2_omap3,
  673. .ports = omap34xx_ports,
  674. .num_ports = ARRAY_SIZE(omap34xx_ports),
  675. };
  676. static const struct dss_features omap3630_dss_feats = {
  677. .fck_div_max = 32,
  678. .dss_fck_multiplier = 1,
  679. .parent_clk_name = "dpll4_ck",
  680. .dpi_select_source = &dss_dpi_select_source_omap2_omap3,
  681. .ports = omap2plus_ports,
  682. .num_ports = ARRAY_SIZE(omap2plus_ports),
  683. };
  684. static const struct dss_features omap44xx_dss_feats = {
  685. .fck_div_max = 32,
  686. .dss_fck_multiplier = 1,
  687. .parent_clk_name = "dpll_per_x2_ck",
  688. .dpi_select_source = &dss_dpi_select_source_omap4,
  689. .ports = omap2plus_ports,
  690. .num_ports = ARRAY_SIZE(omap2plus_ports),
  691. };
  692. static const struct dss_features omap54xx_dss_feats = {
  693. .fck_div_max = 64,
  694. .dss_fck_multiplier = 1,
  695. .parent_clk_name = "dpll_per_x2_ck",
  696. .dpi_select_source = &dss_dpi_select_source_omap5,
  697. .ports = omap2plus_ports,
  698. .num_ports = ARRAY_SIZE(omap2plus_ports),
  699. };
  700. static const struct dss_features am43xx_dss_feats = {
  701. .fck_div_max = 0,
  702. .dss_fck_multiplier = 0,
  703. .parent_clk_name = NULL,
  704. .dpi_select_source = &dss_dpi_select_source_omap2_omap3,
  705. .ports = omap2plus_ports,
  706. .num_ports = ARRAY_SIZE(omap2plus_ports),
  707. };
  708. static const struct dss_features dra7xx_dss_feats = {
  709. .fck_div_max = 64,
  710. .dss_fck_multiplier = 1,
  711. .parent_clk_name = "dpll_per_x2_ck",
  712. .dpi_select_source = &dss_dpi_select_source_dra7xx,
  713. .ports = dra7xx_ports,
  714. .num_ports = ARRAY_SIZE(dra7xx_ports),
  715. };
  716. static int dss_init_features(struct platform_device *pdev)
  717. {
  718. const struct dss_features *src;
  719. struct dss_features *dst;
  720. dst = devm_kzalloc(&pdev->dev, sizeof(*dst), GFP_KERNEL);
  721. if (!dst) {
  722. dev_err(&pdev->dev, "Failed to allocate local DSS Features\n");
  723. return -ENOMEM;
  724. }
  725. switch (omapdss_get_version()) {
  726. case OMAPDSS_VER_OMAP24xx:
  727. src = &omap24xx_dss_feats;
  728. break;
  729. case OMAPDSS_VER_OMAP34xx_ES1:
  730. case OMAPDSS_VER_OMAP34xx_ES3:
  731. case OMAPDSS_VER_AM35xx:
  732. src = &omap34xx_dss_feats;
  733. break;
  734. case OMAPDSS_VER_OMAP3630:
  735. src = &omap3630_dss_feats;
  736. break;
  737. case OMAPDSS_VER_OMAP4430_ES1:
  738. case OMAPDSS_VER_OMAP4430_ES2:
  739. case OMAPDSS_VER_OMAP4:
  740. src = &omap44xx_dss_feats;
  741. break;
  742. case OMAPDSS_VER_OMAP5:
  743. src = &omap54xx_dss_feats;
  744. break;
  745. case OMAPDSS_VER_AM43xx:
  746. src = &am43xx_dss_feats;
  747. break;
  748. case OMAPDSS_VER_DRA7xx:
  749. src = &dra7xx_dss_feats;
  750. break;
  751. default:
  752. return -ENODEV;
  753. }
  754. memcpy(dst, src, sizeof(*dst));
  755. dss.feat = dst;
  756. return 0;
  757. }
  758. static int dss_init_ports(struct platform_device *pdev)
  759. {
  760. struct device_node *parent = pdev->dev.of_node;
  761. struct device_node *port;
  762. int r;
  763. if (parent == NULL)
  764. return 0;
  765. port = omapdss_of_get_next_port(parent, NULL);
  766. if (!port)
  767. return 0;
  768. if (dss.feat->num_ports == 0)
  769. return 0;
  770. do {
  771. enum omap_display_type port_type;
  772. u32 reg;
  773. r = of_property_read_u32(port, "reg", &reg);
  774. if (r)
  775. reg = 0;
  776. if (reg >= dss.feat->num_ports)
  777. continue;
  778. port_type = dss.feat->ports[reg];
  779. switch (port_type) {
  780. case OMAP_DISPLAY_TYPE_DPI:
  781. dpi_init_port(pdev, port);
  782. break;
  783. case OMAP_DISPLAY_TYPE_SDI:
  784. sdi_init_port(pdev, port);
  785. break;
  786. default:
  787. break;
  788. }
  789. } while ((port = omapdss_of_get_next_port(parent, port)) != NULL);
  790. return 0;
  791. }
  792. static void dss_uninit_ports(struct platform_device *pdev)
  793. {
  794. struct device_node *parent = pdev->dev.of_node;
  795. struct device_node *port;
  796. if (parent == NULL)
  797. return;
  798. port = omapdss_of_get_next_port(parent, NULL);
  799. if (!port)
  800. return;
  801. if (dss.feat->num_ports == 0)
  802. return;
  803. do {
  804. enum omap_display_type port_type;
  805. u32 reg;
  806. int r;
  807. r = of_property_read_u32(port, "reg", &reg);
  808. if (r)
  809. reg = 0;
  810. if (reg >= dss.feat->num_ports)
  811. continue;
  812. port_type = dss.feat->ports[reg];
  813. switch (port_type) {
  814. case OMAP_DISPLAY_TYPE_DPI:
  815. dpi_uninit_port(port);
  816. break;
  817. case OMAP_DISPLAY_TYPE_SDI:
  818. sdi_uninit_port(port);
  819. break;
  820. default:
  821. break;
  822. }
  823. } while ((port = omapdss_of_get_next_port(parent, port)) != NULL);
  824. }
  825. static int dss_video_pll_probe(struct platform_device *pdev)
  826. {
  827. struct device_node *np = pdev->dev.of_node;
  828. struct regulator *pll_regulator;
  829. int r;
  830. if (!np)
  831. return 0;
  832. if (of_property_read_bool(np, "syscon-pll-ctrl")) {
  833. dss.syscon_pll_ctrl = syscon_regmap_lookup_by_phandle(np,
  834. "syscon-pll-ctrl");
  835. if (IS_ERR(dss.syscon_pll_ctrl)) {
  836. dev_err(&pdev->dev,
  837. "failed to get syscon-pll-ctrl regmap\n");
  838. return PTR_ERR(dss.syscon_pll_ctrl);
  839. }
  840. if (of_property_read_u32_index(np, "syscon-pll-ctrl", 1,
  841. &dss.syscon_pll_ctrl_offset)) {
  842. dev_err(&pdev->dev,
  843. "failed to get syscon-pll-ctrl offset\n");
  844. return -EINVAL;
  845. }
  846. }
  847. pll_regulator = devm_regulator_get(&pdev->dev, "vdda_video");
  848. if (IS_ERR(pll_regulator)) {
  849. r = PTR_ERR(pll_regulator);
  850. switch (r) {
  851. case -ENOENT:
  852. pll_regulator = NULL;
  853. break;
  854. case -EPROBE_DEFER:
  855. return -EPROBE_DEFER;
  856. default:
  857. DSSERR("can't get DPLL VDDA regulator\n");
  858. return r;
  859. }
  860. }
  861. if (of_property_match_string(np, "reg-names", "pll1") >= 0) {
  862. dss.video1_pll = dss_video_pll_init(pdev, 0, pll_regulator);
  863. if (IS_ERR(dss.video1_pll))
  864. return PTR_ERR(dss.video1_pll);
  865. }
  866. if (of_property_match_string(np, "reg-names", "pll2") >= 0) {
  867. dss.video2_pll = dss_video_pll_init(pdev, 1, pll_regulator);
  868. if (IS_ERR(dss.video2_pll)) {
  869. dss_video_pll_uninit(dss.video1_pll);
  870. return PTR_ERR(dss.video2_pll);
  871. }
  872. }
  873. return 0;
  874. }
  875. /* DSS HW IP initialisation */
  876. static int dss_bind(struct device *dev)
  877. {
  878. struct platform_device *pdev = to_platform_device(dev);
  879. struct resource *dss_mem;
  880. u32 rev;
  881. int r;
  882. dss.pdev = pdev;
  883. r = dss_init_features(dss.pdev);
  884. if (r)
  885. return r;
  886. dss_mem = platform_get_resource(dss.pdev, IORESOURCE_MEM, 0);
  887. if (!dss_mem) {
  888. DSSERR("can't get IORESOURCE_MEM DSS\n");
  889. return -EINVAL;
  890. }
  891. dss.base = devm_ioremap(&pdev->dev, dss_mem->start,
  892. resource_size(dss_mem));
  893. if (!dss.base) {
  894. DSSERR("can't ioremap DSS\n");
  895. return -ENOMEM;
  896. }
  897. r = dss_get_clocks();
  898. if (r)
  899. return r;
  900. r = dss_setup_default_clock();
  901. if (r)
  902. goto err_setup_clocks;
  903. r = dss_video_pll_probe(pdev);
  904. if (r)
  905. goto err_pll_init;
  906. r = dss_init_ports(pdev);
  907. if (r)
  908. goto err_init_ports;
  909. pm_runtime_enable(&pdev->dev);
  910. r = dss_runtime_get();
  911. if (r)
  912. goto err_runtime_get;
  913. dss.dss_clk_rate = clk_get_rate(dss.dss_clk);
  914. /* Select DPLL */
  915. REG_FLD_MOD(DSS_CONTROL, 0, 0, 0);
  916. dss_select_dispc_clk_source(DSS_CLK_SRC_FCK);
  917. #ifdef CONFIG_OMAP2_DSS_VENC
  918. REG_FLD_MOD(DSS_CONTROL, 1, 4, 4); /* venc dac demen */
  919. REG_FLD_MOD(DSS_CONTROL, 1, 3, 3); /* venc clock 4x enable */
  920. REG_FLD_MOD(DSS_CONTROL, 0, 2, 2); /* venc clock mode = normal */
  921. #endif
  922. dss.dsi_clk_source[0] = DSS_CLK_SRC_FCK;
  923. dss.dsi_clk_source[1] = DSS_CLK_SRC_FCK;
  924. dss.dispc_clk_source = DSS_CLK_SRC_FCK;
  925. dss.lcd_clk_source[0] = DSS_CLK_SRC_FCK;
  926. dss.lcd_clk_source[1] = DSS_CLK_SRC_FCK;
  927. rev = dss_read_reg(DSS_REVISION);
  928. printk(KERN_INFO "OMAP DSS rev %d.%d\n",
  929. FLD_GET(rev, 7, 4), FLD_GET(rev, 3, 0));
  930. dss_runtime_put();
  931. r = component_bind_all(&pdev->dev, NULL);
  932. if (r)
  933. goto err_component;
  934. dss_debugfs_create_file("dss", dss_dump_regs);
  935. pm_set_vt_switch(0);
  936. dss_initialized = true;
  937. return 0;
  938. err_component:
  939. err_runtime_get:
  940. pm_runtime_disable(&pdev->dev);
  941. dss_uninit_ports(pdev);
  942. err_init_ports:
  943. if (dss.video1_pll)
  944. dss_video_pll_uninit(dss.video1_pll);
  945. if (dss.video2_pll)
  946. dss_video_pll_uninit(dss.video2_pll);
  947. err_pll_init:
  948. err_setup_clocks:
  949. dss_put_clocks();
  950. return r;
  951. }
  952. static void dss_unbind(struct device *dev)
  953. {
  954. struct platform_device *pdev = to_platform_device(dev);
  955. dss_initialized = false;
  956. component_unbind_all(&pdev->dev, NULL);
  957. if (dss.video1_pll)
  958. dss_video_pll_uninit(dss.video1_pll);
  959. if (dss.video2_pll)
  960. dss_video_pll_uninit(dss.video2_pll);
  961. dss_uninit_ports(pdev);
  962. pm_runtime_disable(&pdev->dev);
  963. dss_put_clocks();
  964. }
  965. static const struct component_master_ops dss_component_ops = {
  966. .bind = dss_bind,
  967. .unbind = dss_unbind,
  968. };
  969. static int dss_component_compare(struct device *dev, void *data)
  970. {
  971. struct device *child = data;
  972. return dev == child;
  973. }
  974. static int dss_add_child_component(struct device *dev, void *data)
  975. {
  976. struct component_match **match = data;
  977. /*
  978. * HACK
  979. * We don't have a working driver for rfbi, so skip it here always.
  980. * Otherwise dss will never get probed successfully, as it will wait
  981. * for rfbi to get probed.
  982. */
  983. if (strstr(dev_name(dev), "rfbi"))
  984. return 0;
  985. component_match_add(dev->parent, match, dss_component_compare, dev);
  986. return 0;
  987. }
  988. static int dss_probe(struct platform_device *pdev)
  989. {
  990. struct component_match *match = NULL;
  991. int r;
  992. /* add all the child devices as components */
  993. device_for_each_child(&pdev->dev, &match, dss_add_child_component);
  994. r = component_master_add_with_match(&pdev->dev, &dss_component_ops, match);
  995. if (r)
  996. return r;
  997. return 0;
  998. }
  999. static int dss_remove(struct platform_device *pdev)
  1000. {
  1001. component_master_del(&pdev->dev, &dss_component_ops);
  1002. return 0;
  1003. }
  1004. static int dss_runtime_suspend(struct device *dev)
  1005. {
  1006. dss_save_context();
  1007. dss_set_min_bus_tput(dev, 0);
  1008. pinctrl_pm_select_sleep_state(dev);
  1009. return 0;
  1010. }
  1011. static int dss_runtime_resume(struct device *dev)
  1012. {
  1013. int r;
  1014. pinctrl_pm_select_default_state(dev);
  1015. /*
  1016. * Set an arbitrarily high tput request to ensure OPP100.
  1017. * What we should really do is to make a request to stay in OPP100,
  1018. * without any tput requirements, but that is not currently possible
  1019. * via the PM layer.
  1020. */
  1021. r = dss_set_min_bus_tput(dev, 1000000000);
  1022. if (r)
  1023. return r;
  1024. dss_restore_context();
  1025. return 0;
  1026. }
  1027. static const struct dev_pm_ops dss_pm_ops = {
  1028. .runtime_suspend = dss_runtime_suspend,
  1029. .runtime_resume = dss_runtime_resume,
  1030. };
  1031. static const struct of_device_id dss_of_match[] = {
  1032. { .compatible = "ti,omap2-dss", },
  1033. { .compatible = "ti,omap3-dss", },
  1034. { .compatible = "ti,omap4-dss", },
  1035. { .compatible = "ti,omap5-dss", },
  1036. { .compatible = "ti,dra7-dss", },
  1037. {},
  1038. };
  1039. MODULE_DEVICE_TABLE(of, dss_of_match);
  1040. static struct platform_driver omap_dsshw_driver = {
  1041. .probe = dss_probe,
  1042. .remove = dss_remove,
  1043. .driver = {
  1044. .name = "omapdss_dss",
  1045. .pm = &dss_pm_ops,
  1046. .of_match_table = dss_of_match,
  1047. .suppress_bind_attrs = true,
  1048. },
  1049. };
  1050. int __init dss_init_platform_driver(void)
  1051. {
  1052. return platform_driver_register(&omap_dsshw_driver);
  1053. }
  1054. void dss_uninit_platform_driver(void)
  1055. {
  1056. platform_driver_unregister(&omap_dsshw_driver);
  1057. }