mlx5_ib.h 34 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223
  1. /*
  2. * Copyright (c) 2013-2015, Mellanox Technologies. All rights reserved.
  3. *
  4. * This software is available to you under a choice of one of two
  5. * licenses. You may choose to be licensed under the terms of the GNU
  6. * General Public License (GPL) Version 2, available from the file
  7. * COPYING in the main directory of this source tree, or the
  8. * OpenIB.org BSD license below:
  9. *
  10. * Redistribution and use in source and binary forms, with or
  11. * without modification, are permitted provided that the following
  12. * conditions are met:
  13. *
  14. * - Redistributions of source code must retain the above
  15. * copyright notice, this list of conditions and the following
  16. * disclaimer.
  17. *
  18. * - Redistributions in binary form must reproduce the above
  19. * copyright notice, this list of conditions and the following
  20. * disclaimer in the documentation and/or other materials
  21. * provided with the distribution.
  22. *
  23. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  24. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  25. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  26. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  27. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  28. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  29. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  30. * SOFTWARE.
  31. */
  32. #ifndef MLX5_IB_H
  33. #define MLX5_IB_H
  34. #include <linux/kernel.h>
  35. #include <linux/sched.h>
  36. #include <rdma/ib_verbs.h>
  37. #include <rdma/ib_smi.h>
  38. #include <linux/mlx5/driver.h>
  39. #include <linux/mlx5/cq.h>
  40. #include <linux/mlx5/qp.h>
  41. #include <linux/mlx5/srq.h>
  42. #include <linux/types.h>
  43. #include <linux/mlx5/transobj.h>
  44. #include <rdma/ib_user_verbs.h>
  45. #include <rdma/mlx5-abi.h>
  46. #define mlx5_ib_dbg(dev, format, arg...) \
  47. pr_debug("%s:%s:%d:(pid %d): " format, (dev)->ib_dev.name, __func__, \
  48. __LINE__, current->pid, ##arg)
  49. #define mlx5_ib_err(dev, format, arg...) \
  50. pr_err("%s:%s:%d:(pid %d): " format, (dev)->ib_dev.name, __func__, \
  51. __LINE__, current->pid, ##arg)
  52. #define mlx5_ib_warn(dev, format, arg...) \
  53. pr_warn("%s:%s:%d:(pid %d): " format, (dev)->ib_dev.name, __func__, \
  54. __LINE__, current->pid, ##arg)
  55. #define field_avail(type, fld, sz) (offsetof(type, fld) + \
  56. sizeof(((type *)0)->fld) <= (sz))
  57. #define MLX5_IB_DEFAULT_UIDX 0xffffff
  58. #define MLX5_USER_ASSIGNED_UIDX_MASK __mlx5_mask(qpc, user_index)
  59. #define MLX5_MKEY_PAGE_SHIFT_MASK __mlx5_mask(mkc, log_page_size)
  60. enum {
  61. MLX5_IB_MMAP_CMD_SHIFT = 8,
  62. MLX5_IB_MMAP_CMD_MASK = 0xff,
  63. };
  64. enum {
  65. MLX5_RES_SCAT_DATA32_CQE = 0x1,
  66. MLX5_RES_SCAT_DATA64_CQE = 0x2,
  67. MLX5_REQ_SCAT_DATA32_CQE = 0x11,
  68. MLX5_REQ_SCAT_DATA64_CQE = 0x22,
  69. };
  70. enum mlx5_ib_latency_class {
  71. MLX5_IB_LATENCY_CLASS_LOW,
  72. MLX5_IB_LATENCY_CLASS_MEDIUM,
  73. MLX5_IB_LATENCY_CLASS_HIGH,
  74. };
  75. enum mlx5_ib_mad_ifc_flags {
  76. MLX5_MAD_IFC_IGNORE_MKEY = 1,
  77. MLX5_MAD_IFC_IGNORE_BKEY = 2,
  78. MLX5_MAD_IFC_NET_VIEW = 4,
  79. };
  80. enum {
  81. MLX5_CROSS_CHANNEL_BFREG = 0,
  82. };
  83. enum {
  84. MLX5_CQE_VERSION_V0,
  85. MLX5_CQE_VERSION_V1,
  86. };
  87. enum {
  88. MLX5_TM_MAX_RNDV_MSG_SIZE = 64,
  89. MLX5_TM_MAX_SGE = 1,
  90. };
  91. enum {
  92. MLX5_IB_INVALID_UAR_INDEX = BIT(31),
  93. MLX5_IB_INVALID_BFREG = BIT(31),
  94. };
  95. struct mlx5_ib_vma_private_data {
  96. struct list_head list;
  97. struct vm_area_struct *vma;
  98. /* protect vma_private_list add/del */
  99. struct mutex *vma_private_list_mutex;
  100. };
  101. struct mlx5_ib_ucontext {
  102. struct ib_ucontext ibucontext;
  103. struct list_head db_page_list;
  104. /* protect doorbell record alloc/free
  105. */
  106. struct mutex db_page_mutex;
  107. struct mlx5_bfreg_info bfregi;
  108. u8 cqe_version;
  109. /* Transport Domain number */
  110. u32 tdn;
  111. struct list_head vma_private_list;
  112. /* protect vma_private_list add/del */
  113. struct mutex vma_private_list_mutex;
  114. unsigned long upd_xlt_page;
  115. /* protect ODP/KSM */
  116. struct mutex upd_xlt_page_mutex;
  117. u64 lib_caps;
  118. };
  119. static inline struct mlx5_ib_ucontext *to_mucontext(struct ib_ucontext *ibucontext)
  120. {
  121. return container_of(ibucontext, struct mlx5_ib_ucontext, ibucontext);
  122. }
  123. struct mlx5_ib_pd {
  124. struct ib_pd ibpd;
  125. u32 pdn;
  126. };
  127. #define MLX5_IB_FLOW_MCAST_PRIO (MLX5_BY_PASS_NUM_PRIOS - 1)
  128. #define MLX5_IB_FLOW_LAST_PRIO (MLX5_BY_PASS_NUM_REGULAR_PRIOS - 1)
  129. #if (MLX5_IB_FLOW_LAST_PRIO <= 0)
  130. #error "Invalid number of bypass priorities"
  131. #endif
  132. #define MLX5_IB_FLOW_LEFTOVERS_PRIO (MLX5_IB_FLOW_MCAST_PRIO + 1)
  133. #define MLX5_IB_NUM_FLOW_FT (MLX5_IB_FLOW_LEFTOVERS_PRIO + 1)
  134. #define MLX5_IB_NUM_SNIFFER_FTS 2
  135. struct mlx5_ib_flow_prio {
  136. struct mlx5_flow_table *flow_table;
  137. unsigned int refcount;
  138. };
  139. struct mlx5_ib_flow_handler {
  140. struct list_head list;
  141. struct ib_flow ibflow;
  142. struct mlx5_ib_flow_prio *prio;
  143. struct mlx5_flow_handle *rule;
  144. };
  145. struct mlx5_ib_flow_db {
  146. struct mlx5_ib_flow_prio prios[MLX5_IB_NUM_FLOW_FT];
  147. struct mlx5_ib_flow_prio sniffer[MLX5_IB_NUM_SNIFFER_FTS];
  148. struct mlx5_flow_table *lag_demux_ft;
  149. /* Protect flow steering bypass flow tables
  150. * when add/del flow rules.
  151. * only single add/removal of flow steering rule could be done
  152. * simultaneously.
  153. */
  154. struct mutex lock;
  155. };
  156. /* Use macros here so that don't have to duplicate
  157. * enum ib_send_flags and enum ib_qp_type for low-level driver
  158. */
  159. #define MLX5_IB_SEND_UMR_ENABLE_MR (IB_SEND_RESERVED_START << 0)
  160. #define MLX5_IB_SEND_UMR_DISABLE_MR (IB_SEND_RESERVED_START << 1)
  161. #define MLX5_IB_SEND_UMR_FAIL_IF_FREE (IB_SEND_RESERVED_START << 2)
  162. #define MLX5_IB_SEND_UMR_UPDATE_XLT (IB_SEND_RESERVED_START << 3)
  163. #define MLX5_IB_SEND_UMR_UPDATE_TRANSLATION (IB_SEND_RESERVED_START << 4)
  164. #define MLX5_IB_SEND_UMR_UPDATE_PD_ACCESS IB_SEND_RESERVED_END
  165. #define MLX5_IB_QPT_REG_UMR IB_QPT_RESERVED1
  166. /*
  167. * IB_QPT_GSI creates the software wrapper around GSI, and MLX5_IB_QPT_HW_GSI
  168. * creates the actual hardware QP.
  169. */
  170. #define MLX5_IB_QPT_HW_GSI IB_QPT_RESERVED2
  171. #define MLX5_IB_QPT_DCI IB_QPT_RESERVED3
  172. #define MLX5_IB_QPT_DCT IB_QPT_RESERVED4
  173. #define MLX5_IB_WR_UMR IB_WR_RESERVED1
  174. #define MLX5_IB_UMR_OCTOWORD 16
  175. #define MLX5_IB_UMR_XLT_ALIGNMENT 64
  176. #define MLX5_IB_UPD_XLT_ZAP BIT(0)
  177. #define MLX5_IB_UPD_XLT_ENABLE BIT(1)
  178. #define MLX5_IB_UPD_XLT_ATOMIC BIT(2)
  179. #define MLX5_IB_UPD_XLT_ADDR BIT(3)
  180. #define MLX5_IB_UPD_XLT_PD BIT(4)
  181. #define MLX5_IB_UPD_XLT_ACCESS BIT(5)
  182. #define MLX5_IB_UPD_XLT_INDIRECT BIT(6)
  183. /* Private QP creation flags to be passed in ib_qp_init_attr.create_flags.
  184. *
  185. * These flags are intended for internal use by the mlx5_ib driver, and they
  186. * rely on the range reserved for that use in the ib_qp_create_flags enum.
  187. */
  188. /* Create a UD QP whose source QP number is 1 */
  189. static inline enum ib_qp_create_flags mlx5_ib_create_qp_sqpn_qp1(void)
  190. {
  191. return IB_QP_CREATE_RESERVED_START;
  192. }
  193. struct wr_list {
  194. u16 opcode;
  195. u16 next;
  196. };
  197. enum mlx5_ib_rq_flags {
  198. MLX5_IB_RQ_CVLAN_STRIPPING = 1 << 0,
  199. MLX5_IB_RQ_PCI_WRITE_END_PADDING = 1 << 1,
  200. };
  201. struct mlx5_ib_wq {
  202. u64 *wrid;
  203. u32 *wr_data;
  204. struct wr_list *w_list;
  205. unsigned *wqe_head;
  206. u16 unsig_count;
  207. /* serialize post to the work queue
  208. */
  209. spinlock_t lock;
  210. int wqe_cnt;
  211. int max_post;
  212. int max_gs;
  213. int offset;
  214. int wqe_shift;
  215. unsigned head;
  216. unsigned tail;
  217. u16 cur_post;
  218. u16 last_poll;
  219. void *qend;
  220. };
  221. enum mlx5_ib_wq_flags {
  222. MLX5_IB_WQ_FLAGS_DELAY_DROP = 0x1,
  223. MLX5_IB_WQ_FLAGS_STRIDING_RQ = 0x2,
  224. };
  225. #define MLX5_MIN_SINGLE_WQE_LOG_NUM_STRIDES 9
  226. #define MLX5_MAX_SINGLE_WQE_LOG_NUM_STRIDES 16
  227. #define MLX5_MIN_SINGLE_STRIDE_LOG_NUM_BYTES 6
  228. #define MLX5_MAX_SINGLE_STRIDE_LOG_NUM_BYTES 13
  229. struct mlx5_ib_rwq {
  230. struct ib_wq ibwq;
  231. struct mlx5_core_qp core_qp;
  232. u32 rq_num_pas;
  233. u32 log_rq_stride;
  234. u32 log_rq_size;
  235. u32 rq_page_offset;
  236. u32 log_page_size;
  237. u32 log_num_strides;
  238. u32 two_byte_shift_en;
  239. u32 single_stride_log_num_of_bytes;
  240. struct ib_umem *umem;
  241. size_t buf_size;
  242. unsigned int page_shift;
  243. int create_type;
  244. struct mlx5_db db;
  245. u32 user_index;
  246. u32 wqe_count;
  247. u32 wqe_shift;
  248. int wq_sig;
  249. u32 create_flags; /* Use enum mlx5_ib_wq_flags */
  250. };
  251. enum {
  252. MLX5_QP_USER,
  253. MLX5_QP_KERNEL,
  254. MLX5_QP_EMPTY
  255. };
  256. enum {
  257. MLX5_WQ_USER,
  258. MLX5_WQ_KERNEL
  259. };
  260. struct mlx5_ib_rwq_ind_table {
  261. struct ib_rwq_ind_table ib_rwq_ind_tbl;
  262. u32 rqtn;
  263. };
  264. struct mlx5_ib_ubuffer {
  265. struct ib_umem *umem;
  266. int buf_size;
  267. u64 buf_addr;
  268. };
  269. struct mlx5_ib_qp_base {
  270. struct mlx5_ib_qp *container_mibqp;
  271. struct mlx5_core_qp mqp;
  272. struct mlx5_ib_ubuffer ubuffer;
  273. };
  274. struct mlx5_ib_qp_trans {
  275. struct mlx5_ib_qp_base base;
  276. u16 xrcdn;
  277. u8 alt_port;
  278. u8 atomic_rd_en;
  279. u8 resp_depth;
  280. };
  281. struct mlx5_ib_rss_qp {
  282. u32 tirn;
  283. };
  284. struct mlx5_ib_rq {
  285. struct mlx5_ib_qp_base base;
  286. struct mlx5_ib_wq *rq;
  287. struct mlx5_ib_ubuffer ubuffer;
  288. struct mlx5_db *doorbell;
  289. u32 tirn;
  290. u8 state;
  291. u32 flags;
  292. };
  293. struct mlx5_ib_sq {
  294. struct mlx5_ib_qp_base base;
  295. struct mlx5_ib_wq *sq;
  296. struct mlx5_ib_ubuffer ubuffer;
  297. struct mlx5_db *doorbell;
  298. struct mlx5_flow_handle *flow_rule;
  299. u32 tisn;
  300. u8 state;
  301. };
  302. struct mlx5_ib_raw_packet_qp {
  303. struct mlx5_ib_sq sq;
  304. struct mlx5_ib_rq rq;
  305. };
  306. struct mlx5_bf {
  307. int buf_size;
  308. unsigned long offset;
  309. struct mlx5_sq_bfreg *bfreg;
  310. };
  311. struct mlx5_ib_dct {
  312. struct mlx5_core_dct mdct;
  313. u32 *in;
  314. };
  315. struct mlx5_ib_qp {
  316. struct ib_qp ibqp;
  317. union {
  318. struct mlx5_ib_qp_trans trans_qp;
  319. struct mlx5_ib_raw_packet_qp raw_packet_qp;
  320. struct mlx5_ib_rss_qp rss_qp;
  321. struct mlx5_ib_dct dct;
  322. };
  323. struct mlx5_frag_buf buf;
  324. struct mlx5_db db;
  325. struct mlx5_ib_wq rq;
  326. u8 sq_signal_bits;
  327. u8 next_fence;
  328. struct mlx5_ib_wq sq;
  329. /* serialize qp state modifications
  330. */
  331. struct mutex mutex;
  332. u32 flags;
  333. u8 port;
  334. u8 state;
  335. int wq_sig;
  336. int scat_cqe;
  337. int max_inline_data;
  338. struct mlx5_bf bf;
  339. int has_rq;
  340. /* only for user space QPs. For kernel
  341. * we have it from the bf object
  342. */
  343. int bfregn;
  344. int create_type;
  345. /* Store signature errors */
  346. bool signature_en;
  347. struct list_head qps_list;
  348. struct list_head cq_recv_list;
  349. struct list_head cq_send_list;
  350. u32 rate_limit;
  351. u32 underlay_qpn;
  352. bool tunnel_offload_en;
  353. /* storage for qp sub type when core qp type is IB_QPT_DRIVER */
  354. enum ib_qp_type qp_sub_type;
  355. };
  356. struct mlx5_ib_cq_buf {
  357. struct mlx5_frag_buf_ctrl fbc;
  358. struct ib_umem *umem;
  359. int cqe_size;
  360. int nent;
  361. };
  362. enum mlx5_ib_qp_flags {
  363. MLX5_IB_QP_LSO = IB_QP_CREATE_IPOIB_UD_LSO,
  364. MLX5_IB_QP_BLOCK_MULTICAST_LOOPBACK = IB_QP_CREATE_BLOCK_MULTICAST_LOOPBACK,
  365. MLX5_IB_QP_CROSS_CHANNEL = IB_QP_CREATE_CROSS_CHANNEL,
  366. MLX5_IB_QP_MANAGED_SEND = IB_QP_CREATE_MANAGED_SEND,
  367. MLX5_IB_QP_MANAGED_RECV = IB_QP_CREATE_MANAGED_RECV,
  368. MLX5_IB_QP_SIGNATURE_HANDLING = 1 << 5,
  369. /* QP uses 1 as its source QP number */
  370. MLX5_IB_QP_SQPN_QP1 = 1 << 6,
  371. MLX5_IB_QP_CAP_SCATTER_FCS = 1 << 7,
  372. MLX5_IB_QP_RSS = 1 << 8,
  373. MLX5_IB_QP_CVLAN_STRIPPING = 1 << 9,
  374. MLX5_IB_QP_UNDERLAY = 1 << 10,
  375. MLX5_IB_QP_PCI_WRITE_END_PADDING = 1 << 11,
  376. MLX5_IB_QP_TUNNEL_OFFLOAD = 1 << 12,
  377. };
  378. struct mlx5_umr_wr {
  379. struct ib_send_wr wr;
  380. u64 virt_addr;
  381. u64 offset;
  382. struct ib_pd *pd;
  383. unsigned int page_shift;
  384. unsigned int xlt_size;
  385. u64 length;
  386. int access_flags;
  387. u32 mkey;
  388. };
  389. static inline struct mlx5_umr_wr *umr_wr(struct ib_send_wr *wr)
  390. {
  391. return container_of(wr, struct mlx5_umr_wr, wr);
  392. }
  393. struct mlx5_shared_mr_info {
  394. int mr_id;
  395. struct ib_umem *umem;
  396. };
  397. enum mlx5_ib_cq_pr_flags {
  398. MLX5_IB_CQ_PR_FLAGS_CQE_128_PAD = 1 << 0,
  399. };
  400. struct mlx5_ib_cq {
  401. struct ib_cq ibcq;
  402. struct mlx5_core_cq mcq;
  403. struct mlx5_ib_cq_buf buf;
  404. struct mlx5_db db;
  405. /* serialize access to the CQ
  406. */
  407. spinlock_t lock;
  408. /* protect resize cq
  409. */
  410. struct mutex resize_mutex;
  411. struct mlx5_ib_cq_buf *resize_buf;
  412. struct ib_umem *resize_umem;
  413. int cqe_size;
  414. struct list_head list_send_qp;
  415. struct list_head list_recv_qp;
  416. u32 create_flags;
  417. struct list_head wc_list;
  418. enum ib_cq_notify_flags notify_flags;
  419. struct work_struct notify_work;
  420. u16 private_flags; /* Use mlx5_ib_cq_pr_flags */
  421. };
  422. struct mlx5_ib_wc {
  423. struct ib_wc wc;
  424. struct list_head list;
  425. };
  426. struct mlx5_ib_srq {
  427. struct ib_srq ibsrq;
  428. struct mlx5_core_srq msrq;
  429. struct mlx5_frag_buf buf;
  430. struct mlx5_db db;
  431. u64 *wrid;
  432. /* protect SRQ hanlding
  433. */
  434. spinlock_t lock;
  435. int head;
  436. int tail;
  437. u16 wqe_ctr;
  438. struct ib_umem *umem;
  439. /* serialize arming a SRQ
  440. */
  441. struct mutex mutex;
  442. int wq_sig;
  443. };
  444. struct mlx5_ib_xrcd {
  445. struct ib_xrcd ibxrcd;
  446. u32 xrcdn;
  447. };
  448. enum mlx5_ib_mtt_access_flags {
  449. MLX5_IB_MTT_READ = (1 << 0),
  450. MLX5_IB_MTT_WRITE = (1 << 1),
  451. };
  452. #define MLX5_IB_MTT_PRESENT (MLX5_IB_MTT_READ | MLX5_IB_MTT_WRITE)
  453. struct mlx5_ib_mr {
  454. struct ib_mr ibmr;
  455. void *descs;
  456. dma_addr_t desc_map;
  457. int ndescs;
  458. int max_descs;
  459. int desc_size;
  460. int access_mode;
  461. struct mlx5_core_mkey mmkey;
  462. struct ib_umem *umem;
  463. struct mlx5_shared_mr_info *smr_info;
  464. struct list_head list;
  465. int order;
  466. bool allocated_from_cache;
  467. int npages;
  468. struct mlx5_ib_dev *dev;
  469. u32 out[MLX5_ST_SZ_DW(create_mkey_out)];
  470. struct mlx5_core_sig_ctx *sig;
  471. int live;
  472. void *descs_alloc;
  473. int access_flags; /* Needed for rereg MR */
  474. struct mlx5_ib_mr *parent;
  475. atomic_t num_leaf_free;
  476. wait_queue_head_t q_leaf_free;
  477. };
  478. struct mlx5_ib_mw {
  479. struct ib_mw ibmw;
  480. struct mlx5_core_mkey mmkey;
  481. int ndescs;
  482. };
  483. struct mlx5_ib_umr_context {
  484. struct ib_cqe cqe;
  485. enum ib_wc_status status;
  486. struct completion done;
  487. };
  488. struct umr_common {
  489. struct ib_pd *pd;
  490. struct ib_cq *cq;
  491. struct ib_qp *qp;
  492. /* control access to UMR QP
  493. */
  494. struct semaphore sem;
  495. };
  496. enum {
  497. MLX5_FMR_INVALID,
  498. MLX5_FMR_VALID,
  499. MLX5_FMR_BUSY,
  500. };
  501. struct mlx5_cache_ent {
  502. struct list_head head;
  503. /* sync access to the cahce entry
  504. */
  505. spinlock_t lock;
  506. struct dentry *dir;
  507. char name[4];
  508. u32 order;
  509. u32 xlt;
  510. u32 access_mode;
  511. u32 page;
  512. u32 size;
  513. u32 cur;
  514. u32 miss;
  515. u32 limit;
  516. struct dentry *fsize;
  517. struct dentry *fcur;
  518. struct dentry *fmiss;
  519. struct dentry *flimit;
  520. struct mlx5_ib_dev *dev;
  521. struct work_struct work;
  522. struct delayed_work dwork;
  523. int pending;
  524. struct completion compl;
  525. };
  526. struct mlx5_mr_cache {
  527. struct workqueue_struct *wq;
  528. struct mlx5_cache_ent ent[MAX_MR_CACHE_ENTRIES];
  529. int stopped;
  530. struct dentry *root;
  531. unsigned long last_add;
  532. };
  533. struct mlx5_ib_gsi_qp;
  534. struct mlx5_ib_port_resources {
  535. struct mlx5_ib_resources *devr;
  536. struct mlx5_ib_gsi_qp *gsi;
  537. struct work_struct pkey_change_work;
  538. };
  539. struct mlx5_ib_resources {
  540. struct ib_cq *c0;
  541. struct ib_xrcd *x0;
  542. struct ib_xrcd *x1;
  543. struct ib_pd *p0;
  544. struct ib_srq *s0;
  545. struct ib_srq *s1;
  546. struct mlx5_ib_port_resources ports[2];
  547. /* Protects changes to the port resources */
  548. struct mutex mutex;
  549. };
  550. struct mlx5_ib_counters {
  551. const char **names;
  552. size_t *offsets;
  553. u32 num_q_counters;
  554. u32 num_cong_counters;
  555. u16 set_id;
  556. bool set_id_valid;
  557. };
  558. struct mlx5_ib_multiport_info;
  559. struct mlx5_ib_multiport {
  560. struct mlx5_ib_multiport_info *mpi;
  561. /* To be held when accessing the multiport info */
  562. spinlock_t mpi_lock;
  563. };
  564. struct mlx5_ib_port {
  565. struct mlx5_ib_counters cnts;
  566. struct mlx5_ib_multiport mp;
  567. struct mlx5_ib_dbg_cc_params *dbg_cc_params;
  568. };
  569. struct mlx5_roce {
  570. /* Protect mlx5_ib_get_netdev from invoking dev_hold() with a NULL
  571. * netdev pointer
  572. */
  573. rwlock_t netdev_lock;
  574. struct net_device *netdev;
  575. struct notifier_block nb;
  576. atomic_t next_port;
  577. enum ib_port_state last_port_state;
  578. struct mlx5_ib_dev *dev;
  579. u8 native_port_num;
  580. };
  581. struct mlx5_ib_dbg_param {
  582. int offset;
  583. struct mlx5_ib_dev *dev;
  584. struct dentry *dentry;
  585. u8 port_num;
  586. };
  587. enum mlx5_ib_dbg_cc_types {
  588. MLX5_IB_DBG_CC_RP_CLAMP_TGT_RATE,
  589. MLX5_IB_DBG_CC_RP_CLAMP_TGT_RATE_ATI,
  590. MLX5_IB_DBG_CC_RP_TIME_RESET,
  591. MLX5_IB_DBG_CC_RP_BYTE_RESET,
  592. MLX5_IB_DBG_CC_RP_THRESHOLD,
  593. MLX5_IB_DBG_CC_RP_AI_RATE,
  594. MLX5_IB_DBG_CC_RP_HAI_RATE,
  595. MLX5_IB_DBG_CC_RP_MIN_DEC_FAC,
  596. MLX5_IB_DBG_CC_RP_MIN_RATE,
  597. MLX5_IB_DBG_CC_RP_RATE_TO_SET_ON_FIRST_CNP,
  598. MLX5_IB_DBG_CC_RP_DCE_TCP_G,
  599. MLX5_IB_DBG_CC_RP_DCE_TCP_RTT,
  600. MLX5_IB_DBG_CC_RP_RATE_REDUCE_MONITOR_PERIOD,
  601. MLX5_IB_DBG_CC_RP_INITIAL_ALPHA_VALUE,
  602. MLX5_IB_DBG_CC_RP_GD,
  603. MLX5_IB_DBG_CC_NP_CNP_DSCP,
  604. MLX5_IB_DBG_CC_NP_CNP_PRIO_MODE,
  605. MLX5_IB_DBG_CC_NP_CNP_PRIO,
  606. MLX5_IB_DBG_CC_MAX,
  607. };
  608. struct mlx5_ib_dbg_cc_params {
  609. struct dentry *root;
  610. struct mlx5_ib_dbg_param params[MLX5_IB_DBG_CC_MAX];
  611. };
  612. enum {
  613. MLX5_MAX_DELAY_DROP_TIMEOUT_MS = 100,
  614. };
  615. struct mlx5_ib_dbg_delay_drop {
  616. struct dentry *dir_debugfs;
  617. struct dentry *rqs_cnt_debugfs;
  618. struct dentry *events_cnt_debugfs;
  619. struct dentry *timeout_debugfs;
  620. };
  621. struct mlx5_ib_delay_drop {
  622. struct mlx5_ib_dev *dev;
  623. struct work_struct delay_drop_work;
  624. /* serialize setting of delay drop */
  625. struct mutex lock;
  626. u32 timeout;
  627. bool activate;
  628. atomic_t events_cnt;
  629. atomic_t rqs_cnt;
  630. struct mlx5_ib_dbg_delay_drop *dbg;
  631. };
  632. enum mlx5_ib_stages {
  633. MLX5_IB_STAGE_INIT,
  634. MLX5_IB_STAGE_FLOW_DB,
  635. MLX5_IB_STAGE_CAPS,
  636. MLX5_IB_STAGE_NON_DEFAULT_CB,
  637. MLX5_IB_STAGE_ROCE,
  638. MLX5_IB_STAGE_DEVICE_RESOURCES,
  639. MLX5_IB_STAGE_ODP,
  640. MLX5_IB_STAGE_COUNTERS,
  641. MLX5_IB_STAGE_CONG_DEBUGFS,
  642. MLX5_IB_STAGE_UAR,
  643. MLX5_IB_STAGE_BFREG,
  644. MLX5_IB_STAGE_IB_REG,
  645. MLX5_IB_STAGE_UMR_RESOURCES,
  646. MLX5_IB_STAGE_DELAY_DROP,
  647. MLX5_IB_STAGE_CLASS_ATTR,
  648. MLX5_IB_STAGE_REP_REG,
  649. MLX5_IB_STAGE_MAX,
  650. };
  651. struct mlx5_ib_stage {
  652. int (*init)(struct mlx5_ib_dev *dev);
  653. void (*cleanup)(struct mlx5_ib_dev *dev);
  654. };
  655. #define STAGE_CREATE(_stage, _init, _cleanup) \
  656. .stage[_stage] = {.init = _init, .cleanup = _cleanup}
  657. struct mlx5_ib_profile {
  658. struct mlx5_ib_stage stage[MLX5_IB_STAGE_MAX];
  659. };
  660. struct mlx5_ib_multiport_info {
  661. struct list_head list;
  662. struct mlx5_ib_dev *ibdev;
  663. struct mlx5_core_dev *mdev;
  664. struct completion unref_comp;
  665. u64 sys_image_guid;
  666. u32 mdev_refcnt;
  667. bool is_master;
  668. bool unaffiliate;
  669. };
  670. struct mlx5_ib_dev {
  671. struct ib_device ib_dev;
  672. struct mlx5_core_dev *mdev;
  673. struct mlx5_roce roce[MLX5_MAX_PORTS];
  674. int num_ports;
  675. /* serialize update of capability mask
  676. */
  677. struct mutex cap_mask_mutex;
  678. bool ib_active;
  679. struct umr_common umrc;
  680. /* sync used page count stats
  681. */
  682. struct mlx5_ib_resources devr;
  683. struct mlx5_mr_cache cache;
  684. struct timer_list delay_timer;
  685. /* Prevents soft lock on massive reg MRs */
  686. struct mutex slow_path_mutex;
  687. int fill_delay;
  688. #ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
  689. struct ib_odp_caps odp_caps;
  690. u64 odp_max_size;
  691. /*
  692. * Sleepable RCU that prevents destruction of MRs while they are still
  693. * being used by a page fault handler.
  694. */
  695. struct srcu_struct mr_srcu;
  696. u32 null_mkey;
  697. #endif
  698. struct mlx5_ib_flow_db *flow_db;
  699. /* protect resources needed as part of reset flow */
  700. spinlock_t reset_flow_resource_lock;
  701. struct list_head qp_list;
  702. /* Array with num_ports elements */
  703. struct mlx5_ib_port *port;
  704. struct mlx5_sq_bfreg bfreg;
  705. struct mlx5_sq_bfreg fp_bfreg;
  706. struct mlx5_ib_delay_drop delay_drop;
  707. const struct mlx5_ib_profile *profile;
  708. struct mlx5_eswitch_rep *rep;
  709. /* protect the user_td */
  710. struct mutex lb_mutex;
  711. u32 user_td;
  712. u8 umr_fence;
  713. struct list_head ib_dev_list;
  714. u64 sys_image_guid;
  715. };
  716. static inline struct mlx5_ib_cq *to_mibcq(struct mlx5_core_cq *mcq)
  717. {
  718. return container_of(mcq, struct mlx5_ib_cq, mcq);
  719. }
  720. static inline struct mlx5_ib_xrcd *to_mxrcd(struct ib_xrcd *ibxrcd)
  721. {
  722. return container_of(ibxrcd, struct mlx5_ib_xrcd, ibxrcd);
  723. }
  724. static inline struct mlx5_ib_dev *to_mdev(struct ib_device *ibdev)
  725. {
  726. return container_of(ibdev, struct mlx5_ib_dev, ib_dev);
  727. }
  728. static inline struct mlx5_ib_cq *to_mcq(struct ib_cq *ibcq)
  729. {
  730. return container_of(ibcq, struct mlx5_ib_cq, ibcq);
  731. }
  732. static inline struct mlx5_ib_qp *to_mibqp(struct mlx5_core_qp *mqp)
  733. {
  734. return container_of(mqp, struct mlx5_ib_qp_base, mqp)->container_mibqp;
  735. }
  736. static inline struct mlx5_ib_rwq *to_mibrwq(struct mlx5_core_qp *core_qp)
  737. {
  738. return container_of(core_qp, struct mlx5_ib_rwq, core_qp);
  739. }
  740. static inline struct mlx5_ib_mr *to_mibmr(struct mlx5_core_mkey *mmkey)
  741. {
  742. return container_of(mmkey, struct mlx5_ib_mr, mmkey);
  743. }
  744. static inline struct mlx5_ib_pd *to_mpd(struct ib_pd *ibpd)
  745. {
  746. return container_of(ibpd, struct mlx5_ib_pd, ibpd);
  747. }
  748. static inline struct mlx5_ib_srq *to_msrq(struct ib_srq *ibsrq)
  749. {
  750. return container_of(ibsrq, struct mlx5_ib_srq, ibsrq);
  751. }
  752. static inline struct mlx5_ib_qp *to_mqp(struct ib_qp *ibqp)
  753. {
  754. return container_of(ibqp, struct mlx5_ib_qp, ibqp);
  755. }
  756. static inline struct mlx5_ib_rwq *to_mrwq(struct ib_wq *ibwq)
  757. {
  758. return container_of(ibwq, struct mlx5_ib_rwq, ibwq);
  759. }
  760. static inline struct mlx5_ib_rwq_ind_table *to_mrwq_ind_table(struct ib_rwq_ind_table *ib_rwq_ind_tbl)
  761. {
  762. return container_of(ib_rwq_ind_tbl, struct mlx5_ib_rwq_ind_table, ib_rwq_ind_tbl);
  763. }
  764. static inline struct mlx5_ib_srq *to_mibsrq(struct mlx5_core_srq *msrq)
  765. {
  766. return container_of(msrq, struct mlx5_ib_srq, msrq);
  767. }
  768. static inline struct mlx5_ib_mr *to_mmr(struct ib_mr *ibmr)
  769. {
  770. return container_of(ibmr, struct mlx5_ib_mr, ibmr);
  771. }
  772. static inline struct mlx5_ib_mw *to_mmw(struct ib_mw *ibmw)
  773. {
  774. return container_of(ibmw, struct mlx5_ib_mw, ibmw);
  775. }
  776. int mlx5_ib_db_map_user(struct mlx5_ib_ucontext *context, unsigned long virt,
  777. struct mlx5_db *db);
  778. void mlx5_ib_db_unmap_user(struct mlx5_ib_ucontext *context, struct mlx5_db *db);
  779. void __mlx5_ib_cq_clean(struct mlx5_ib_cq *cq, u32 qpn, struct mlx5_ib_srq *srq);
  780. void mlx5_ib_cq_clean(struct mlx5_ib_cq *cq, u32 qpn, struct mlx5_ib_srq *srq);
  781. void mlx5_ib_free_srq_wqe(struct mlx5_ib_srq *srq, int wqe_index);
  782. int mlx5_MAD_IFC(struct mlx5_ib_dev *dev, int ignore_mkey, int ignore_bkey,
  783. u8 port, const struct ib_wc *in_wc, const struct ib_grh *in_grh,
  784. const void *in_mad, void *response_mad);
  785. struct ib_ah *mlx5_ib_create_ah(struct ib_pd *pd, struct rdma_ah_attr *ah_attr,
  786. struct ib_udata *udata);
  787. int mlx5_ib_query_ah(struct ib_ah *ibah, struct rdma_ah_attr *ah_attr);
  788. int mlx5_ib_destroy_ah(struct ib_ah *ah);
  789. struct ib_srq *mlx5_ib_create_srq(struct ib_pd *pd,
  790. struct ib_srq_init_attr *init_attr,
  791. struct ib_udata *udata);
  792. int mlx5_ib_modify_srq(struct ib_srq *ibsrq, struct ib_srq_attr *attr,
  793. enum ib_srq_attr_mask attr_mask, struct ib_udata *udata);
  794. int mlx5_ib_query_srq(struct ib_srq *ibsrq, struct ib_srq_attr *srq_attr);
  795. int mlx5_ib_destroy_srq(struct ib_srq *srq);
  796. int mlx5_ib_post_srq_recv(struct ib_srq *ibsrq, struct ib_recv_wr *wr,
  797. struct ib_recv_wr **bad_wr);
  798. struct ib_qp *mlx5_ib_create_qp(struct ib_pd *pd,
  799. struct ib_qp_init_attr *init_attr,
  800. struct ib_udata *udata);
  801. int mlx5_ib_modify_qp(struct ib_qp *ibqp, struct ib_qp_attr *attr,
  802. int attr_mask, struct ib_udata *udata);
  803. int mlx5_ib_query_qp(struct ib_qp *ibqp, struct ib_qp_attr *qp_attr, int qp_attr_mask,
  804. struct ib_qp_init_attr *qp_init_attr);
  805. int mlx5_ib_destroy_qp(struct ib_qp *qp);
  806. int mlx5_ib_post_send(struct ib_qp *ibqp, struct ib_send_wr *wr,
  807. struct ib_send_wr **bad_wr);
  808. int mlx5_ib_post_recv(struct ib_qp *ibqp, struct ib_recv_wr *wr,
  809. struct ib_recv_wr **bad_wr);
  810. void *mlx5_get_send_wqe(struct mlx5_ib_qp *qp, int n);
  811. int mlx5_ib_read_user_wqe(struct mlx5_ib_qp *qp, int send, int wqe_index,
  812. void *buffer, u32 length,
  813. struct mlx5_ib_qp_base *base);
  814. struct ib_cq *mlx5_ib_create_cq(struct ib_device *ibdev,
  815. const struct ib_cq_init_attr *attr,
  816. struct ib_ucontext *context,
  817. struct ib_udata *udata);
  818. int mlx5_ib_destroy_cq(struct ib_cq *cq);
  819. int mlx5_ib_poll_cq(struct ib_cq *ibcq, int num_entries, struct ib_wc *wc);
  820. int mlx5_ib_arm_cq(struct ib_cq *ibcq, enum ib_cq_notify_flags flags);
  821. int mlx5_ib_modify_cq(struct ib_cq *cq, u16 cq_count, u16 cq_period);
  822. int mlx5_ib_resize_cq(struct ib_cq *ibcq, int entries, struct ib_udata *udata);
  823. struct ib_mr *mlx5_ib_get_dma_mr(struct ib_pd *pd, int acc);
  824. struct ib_mr *mlx5_ib_reg_user_mr(struct ib_pd *pd, u64 start, u64 length,
  825. u64 virt_addr, int access_flags,
  826. struct ib_udata *udata);
  827. struct ib_mw *mlx5_ib_alloc_mw(struct ib_pd *pd, enum ib_mw_type type,
  828. struct ib_udata *udata);
  829. int mlx5_ib_dealloc_mw(struct ib_mw *mw);
  830. int mlx5_ib_update_xlt(struct mlx5_ib_mr *mr, u64 idx, int npages,
  831. int page_shift, int flags);
  832. struct mlx5_ib_mr *mlx5_ib_alloc_implicit_mr(struct mlx5_ib_pd *pd,
  833. int access_flags);
  834. void mlx5_ib_free_implicit_mr(struct mlx5_ib_mr *mr);
  835. int mlx5_ib_rereg_user_mr(struct ib_mr *ib_mr, int flags, u64 start,
  836. u64 length, u64 virt_addr, int access_flags,
  837. struct ib_pd *pd, struct ib_udata *udata);
  838. int mlx5_ib_dereg_mr(struct ib_mr *ibmr);
  839. struct ib_mr *mlx5_ib_alloc_mr(struct ib_pd *pd,
  840. enum ib_mr_type mr_type,
  841. u32 max_num_sg);
  842. int mlx5_ib_map_mr_sg(struct ib_mr *ibmr, struct scatterlist *sg, int sg_nents,
  843. unsigned int *sg_offset);
  844. int mlx5_ib_process_mad(struct ib_device *ibdev, int mad_flags, u8 port_num,
  845. const struct ib_wc *in_wc, const struct ib_grh *in_grh,
  846. const struct ib_mad_hdr *in, size_t in_mad_size,
  847. struct ib_mad_hdr *out, size_t *out_mad_size,
  848. u16 *out_mad_pkey_index);
  849. struct ib_xrcd *mlx5_ib_alloc_xrcd(struct ib_device *ibdev,
  850. struct ib_ucontext *context,
  851. struct ib_udata *udata);
  852. int mlx5_ib_dealloc_xrcd(struct ib_xrcd *xrcd);
  853. int mlx5_ib_get_buf_offset(u64 addr, int page_shift, u32 *offset);
  854. int mlx5_query_ext_port_caps(struct mlx5_ib_dev *dev, u8 port);
  855. int mlx5_query_mad_ifc_smp_attr_node_info(struct ib_device *ibdev,
  856. struct ib_smp *out_mad);
  857. int mlx5_query_mad_ifc_system_image_guid(struct ib_device *ibdev,
  858. __be64 *sys_image_guid);
  859. int mlx5_query_mad_ifc_max_pkeys(struct ib_device *ibdev,
  860. u16 *max_pkeys);
  861. int mlx5_query_mad_ifc_vendor_id(struct ib_device *ibdev,
  862. u32 *vendor_id);
  863. int mlx5_query_mad_ifc_node_desc(struct mlx5_ib_dev *dev, char *node_desc);
  864. int mlx5_query_mad_ifc_node_guid(struct mlx5_ib_dev *dev, __be64 *node_guid);
  865. int mlx5_query_mad_ifc_pkey(struct ib_device *ibdev, u8 port, u16 index,
  866. u16 *pkey);
  867. int mlx5_query_mad_ifc_gids(struct ib_device *ibdev, u8 port, int index,
  868. union ib_gid *gid);
  869. int mlx5_query_mad_ifc_port(struct ib_device *ibdev, u8 port,
  870. struct ib_port_attr *props);
  871. int mlx5_ib_query_port(struct ib_device *ibdev, u8 port,
  872. struct ib_port_attr *props);
  873. int mlx5_ib_init_fmr(struct mlx5_ib_dev *dev);
  874. void mlx5_ib_cleanup_fmr(struct mlx5_ib_dev *dev);
  875. void mlx5_ib_cont_pages(struct ib_umem *umem, u64 addr,
  876. unsigned long max_page_shift,
  877. int *count, int *shift,
  878. int *ncont, int *order);
  879. void __mlx5_ib_populate_pas(struct mlx5_ib_dev *dev, struct ib_umem *umem,
  880. int page_shift, size_t offset, size_t num_pages,
  881. __be64 *pas, int access_flags);
  882. void mlx5_ib_populate_pas(struct mlx5_ib_dev *dev, struct ib_umem *umem,
  883. int page_shift, __be64 *pas, int access_flags);
  884. void mlx5_ib_copy_pas(u64 *old, u64 *new, int step, int num);
  885. int mlx5_ib_get_cqe_size(struct mlx5_ib_dev *dev, struct ib_cq *ibcq);
  886. int mlx5_mr_cache_init(struct mlx5_ib_dev *dev);
  887. int mlx5_mr_cache_cleanup(struct mlx5_ib_dev *dev);
  888. struct mlx5_ib_mr *mlx5_mr_cache_alloc(struct mlx5_ib_dev *dev, int entry);
  889. void mlx5_mr_cache_free(struct mlx5_ib_dev *dev, struct mlx5_ib_mr *mr);
  890. int mlx5_ib_check_mr_status(struct ib_mr *ibmr, u32 check_mask,
  891. struct ib_mr_status *mr_status);
  892. struct ib_wq *mlx5_ib_create_wq(struct ib_pd *pd,
  893. struct ib_wq_init_attr *init_attr,
  894. struct ib_udata *udata);
  895. int mlx5_ib_destroy_wq(struct ib_wq *wq);
  896. int mlx5_ib_modify_wq(struct ib_wq *wq, struct ib_wq_attr *wq_attr,
  897. u32 wq_attr_mask, struct ib_udata *udata);
  898. struct ib_rwq_ind_table *mlx5_ib_create_rwq_ind_table(struct ib_device *device,
  899. struct ib_rwq_ind_table_init_attr *init_attr,
  900. struct ib_udata *udata);
  901. int mlx5_ib_destroy_rwq_ind_table(struct ib_rwq_ind_table *wq_ind_table);
  902. bool mlx5_ib_dc_atomic_is_supported(struct mlx5_ib_dev *dev);
  903. #ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
  904. void mlx5_ib_internal_fill_odp_caps(struct mlx5_ib_dev *dev);
  905. void mlx5_ib_pfault(struct mlx5_core_dev *mdev, void *context,
  906. struct mlx5_pagefault *pfault);
  907. int mlx5_ib_odp_init_one(struct mlx5_ib_dev *ibdev);
  908. int __init mlx5_ib_odp_init(void);
  909. void mlx5_ib_odp_cleanup(void);
  910. void mlx5_ib_invalidate_range(struct ib_umem *umem, unsigned long start,
  911. unsigned long end);
  912. void mlx5_odp_init_mr_cache_entry(struct mlx5_cache_ent *ent);
  913. void mlx5_odp_populate_klm(struct mlx5_klm *pklm, size_t offset,
  914. size_t nentries, struct mlx5_ib_mr *mr, int flags);
  915. #else /* CONFIG_INFINIBAND_ON_DEMAND_PAGING */
  916. static inline void mlx5_ib_internal_fill_odp_caps(struct mlx5_ib_dev *dev)
  917. {
  918. return;
  919. }
  920. static inline int mlx5_ib_odp_init_one(struct mlx5_ib_dev *ibdev) { return 0; }
  921. static inline int mlx5_ib_odp_init(void) { return 0; }
  922. static inline void mlx5_ib_odp_cleanup(void) {}
  923. static inline void mlx5_odp_init_mr_cache_entry(struct mlx5_cache_ent *ent) {}
  924. static inline void mlx5_odp_populate_klm(struct mlx5_klm *pklm, size_t offset,
  925. size_t nentries, struct mlx5_ib_mr *mr,
  926. int flags) {}
  927. #endif /* CONFIG_INFINIBAND_ON_DEMAND_PAGING */
  928. /* Needed for rep profile */
  929. int mlx5_ib_stage_init_init(struct mlx5_ib_dev *dev);
  930. void mlx5_ib_stage_init_cleanup(struct mlx5_ib_dev *dev);
  931. int mlx5_ib_stage_rep_flow_db_init(struct mlx5_ib_dev *dev);
  932. int mlx5_ib_stage_caps_init(struct mlx5_ib_dev *dev);
  933. int mlx5_ib_stage_rep_non_default_cb(struct mlx5_ib_dev *dev);
  934. int mlx5_ib_stage_rep_roce_init(struct mlx5_ib_dev *dev);
  935. void mlx5_ib_stage_rep_roce_cleanup(struct mlx5_ib_dev *dev);
  936. int mlx5_ib_stage_dev_res_init(struct mlx5_ib_dev *dev);
  937. void mlx5_ib_stage_dev_res_cleanup(struct mlx5_ib_dev *dev);
  938. int mlx5_ib_stage_counters_init(struct mlx5_ib_dev *dev);
  939. void mlx5_ib_stage_counters_cleanup(struct mlx5_ib_dev *dev);
  940. int mlx5_ib_stage_bfrag_init(struct mlx5_ib_dev *dev);
  941. void mlx5_ib_stage_bfrag_cleanup(struct mlx5_ib_dev *dev);
  942. int mlx5_ib_stage_ib_reg_init(struct mlx5_ib_dev *dev);
  943. void mlx5_ib_stage_ib_reg_cleanup(struct mlx5_ib_dev *dev);
  944. int mlx5_ib_stage_umr_res_init(struct mlx5_ib_dev *dev);
  945. void mlx5_ib_stage_umr_res_cleanup(struct mlx5_ib_dev *dev);
  946. int mlx5_ib_stage_class_attr_init(struct mlx5_ib_dev *dev);
  947. void __mlx5_ib_remove(struct mlx5_ib_dev *dev,
  948. const struct mlx5_ib_profile *profile,
  949. int stage);
  950. void *__mlx5_ib_add(struct mlx5_ib_dev *dev,
  951. const struct mlx5_ib_profile *profile);
  952. int mlx5_ib_get_vf_config(struct ib_device *device, int vf,
  953. u8 port, struct ifla_vf_info *info);
  954. int mlx5_ib_set_vf_link_state(struct ib_device *device, int vf,
  955. u8 port, int state);
  956. int mlx5_ib_get_vf_stats(struct ib_device *device, int vf,
  957. u8 port, struct ifla_vf_stats *stats);
  958. int mlx5_ib_set_vf_guid(struct ib_device *device, int vf, u8 port,
  959. u64 guid, int type);
  960. __be16 mlx5_get_roce_udp_sport(struct mlx5_ib_dev *dev, u8 port_num,
  961. int index);
  962. int mlx5_get_roce_gid_type(struct mlx5_ib_dev *dev, u8 port_num,
  963. int index, enum ib_gid_type *gid_type);
  964. void mlx5_ib_cleanup_cong_debugfs(struct mlx5_ib_dev *dev, u8 port_num);
  965. int mlx5_ib_init_cong_debugfs(struct mlx5_ib_dev *dev, u8 port_num);
  966. /* GSI QP helper functions */
  967. struct ib_qp *mlx5_ib_gsi_create_qp(struct ib_pd *pd,
  968. struct ib_qp_init_attr *init_attr);
  969. int mlx5_ib_gsi_destroy_qp(struct ib_qp *qp);
  970. int mlx5_ib_gsi_modify_qp(struct ib_qp *qp, struct ib_qp_attr *attr,
  971. int attr_mask);
  972. int mlx5_ib_gsi_query_qp(struct ib_qp *qp, struct ib_qp_attr *qp_attr,
  973. int qp_attr_mask,
  974. struct ib_qp_init_attr *qp_init_attr);
  975. int mlx5_ib_gsi_post_send(struct ib_qp *qp, struct ib_send_wr *wr,
  976. struct ib_send_wr **bad_wr);
  977. int mlx5_ib_gsi_post_recv(struct ib_qp *qp, struct ib_recv_wr *wr,
  978. struct ib_recv_wr **bad_wr);
  979. void mlx5_ib_gsi_pkey_change(struct mlx5_ib_gsi_qp *gsi);
  980. int mlx5_ib_generate_wc(struct ib_cq *ibcq, struct ib_wc *wc);
  981. void mlx5_ib_free_bfreg(struct mlx5_ib_dev *dev, struct mlx5_bfreg_info *bfregi,
  982. int bfregn);
  983. struct mlx5_ib_dev *mlx5_ib_get_ibdev_from_mpi(struct mlx5_ib_multiport_info *mpi);
  984. struct mlx5_core_dev *mlx5_ib_get_native_port_mdev(struct mlx5_ib_dev *dev,
  985. u8 ib_port_num,
  986. u8 *native_port_num);
  987. void mlx5_ib_put_native_port_mdev(struct mlx5_ib_dev *dev,
  988. u8 port_num);
  989. static inline void init_query_mad(struct ib_smp *mad)
  990. {
  991. mad->base_version = 1;
  992. mad->mgmt_class = IB_MGMT_CLASS_SUBN_LID_ROUTED;
  993. mad->class_version = 1;
  994. mad->method = IB_MGMT_METHOD_GET;
  995. }
  996. static inline u8 convert_access(int acc)
  997. {
  998. return (acc & IB_ACCESS_REMOTE_ATOMIC ? MLX5_PERM_ATOMIC : 0) |
  999. (acc & IB_ACCESS_REMOTE_WRITE ? MLX5_PERM_REMOTE_WRITE : 0) |
  1000. (acc & IB_ACCESS_REMOTE_READ ? MLX5_PERM_REMOTE_READ : 0) |
  1001. (acc & IB_ACCESS_LOCAL_WRITE ? MLX5_PERM_LOCAL_WRITE : 0) |
  1002. MLX5_PERM_LOCAL_READ;
  1003. }
  1004. static inline int is_qp1(enum ib_qp_type qp_type)
  1005. {
  1006. return qp_type == MLX5_IB_QPT_HW_GSI;
  1007. }
  1008. #define MLX5_MAX_UMR_SHIFT 16
  1009. #define MLX5_MAX_UMR_PAGES (1 << MLX5_MAX_UMR_SHIFT)
  1010. static inline u32 check_cq_create_flags(u32 flags)
  1011. {
  1012. /*
  1013. * It returns non-zero value for unsupported CQ
  1014. * create flags, otherwise it returns zero.
  1015. */
  1016. return (flags & ~(IB_UVERBS_CQ_FLAGS_IGNORE_OVERRUN |
  1017. IB_UVERBS_CQ_FLAGS_TIMESTAMP_COMPLETION));
  1018. }
  1019. static inline int verify_assign_uidx(u8 cqe_version, u32 cmd_uidx,
  1020. u32 *user_index)
  1021. {
  1022. if (cqe_version) {
  1023. if ((cmd_uidx == MLX5_IB_DEFAULT_UIDX) ||
  1024. (cmd_uidx & ~MLX5_USER_ASSIGNED_UIDX_MASK))
  1025. return -EINVAL;
  1026. *user_index = cmd_uidx;
  1027. } else {
  1028. *user_index = MLX5_IB_DEFAULT_UIDX;
  1029. }
  1030. return 0;
  1031. }
  1032. static inline int get_qp_user_index(struct mlx5_ib_ucontext *ucontext,
  1033. struct mlx5_ib_create_qp *ucmd,
  1034. int inlen,
  1035. u32 *user_index)
  1036. {
  1037. u8 cqe_version = ucontext->cqe_version;
  1038. if (field_avail(struct mlx5_ib_create_qp, uidx, inlen) &&
  1039. !cqe_version && (ucmd->uidx == MLX5_IB_DEFAULT_UIDX))
  1040. return 0;
  1041. if (!!(field_avail(struct mlx5_ib_create_qp, uidx, inlen) !=
  1042. !!cqe_version))
  1043. return -EINVAL;
  1044. return verify_assign_uidx(cqe_version, ucmd->uidx, user_index);
  1045. }
  1046. static inline int get_srq_user_index(struct mlx5_ib_ucontext *ucontext,
  1047. struct mlx5_ib_create_srq *ucmd,
  1048. int inlen,
  1049. u32 *user_index)
  1050. {
  1051. u8 cqe_version = ucontext->cqe_version;
  1052. if (field_avail(struct mlx5_ib_create_srq, uidx, inlen) &&
  1053. !cqe_version && (ucmd->uidx == MLX5_IB_DEFAULT_UIDX))
  1054. return 0;
  1055. if (!!(field_avail(struct mlx5_ib_create_srq, uidx, inlen) !=
  1056. !!cqe_version))
  1057. return -EINVAL;
  1058. return verify_assign_uidx(cqe_version, ucmd->uidx, user_index);
  1059. }
  1060. static inline int get_uars_per_sys_page(struct mlx5_ib_dev *dev, bool lib_support)
  1061. {
  1062. return lib_support && MLX5_CAP_GEN(dev->mdev, uar_4k) ?
  1063. MLX5_UARS_IN_PAGE : 1;
  1064. }
  1065. static inline int get_num_static_uars(struct mlx5_ib_dev *dev,
  1066. struct mlx5_bfreg_info *bfregi)
  1067. {
  1068. return get_uars_per_sys_page(dev, bfregi->lib_uar_4k) * bfregi->num_static_sys_pages;
  1069. }
  1070. #endif /* MLX5_IB_H */