r8169.c 65 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629
  1. /*
  2. =========================================================================
  3. r8169.c: A RealTek RTL-8169 Gigabit Ethernet driver for Linux kernel 2.4.x.
  4. --------------------------------------------------------------------
  5. History:
  6. Feb 4 2002 - created initially by ShuChen <shuchen@realtek.com.tw>.
  7. May 20 2002 - Add link status force-mode and TBI mode support.
  8. 2004 - Massive updates. See kernel SCM system for details.
  9. =========================================================================
  10. 1. [DEPRECATED: use ethtool instead] The media can be forced in 5 modes.
  11. Command: 'insmod r8169 media = SET_MEDIA'
  12. Ex: 'insmod r8169 media = 0x04' will force PHY to operate in 100Mpbs Half-duplex.
  13. SET_MEDIA can be:
  14. _10_Half = 0x01
  15. _10_Full = 0x02
  16. _100_Half = 0x04
  17. _100_Full = 0x08
  18. _1000_Full = 0x10
  19. 2. Support TBI mode.
  20. =========================================================================
  21. VERSION 1.1 <2002/10/4>
  22. The bit4:0 of MII register 4 is called "selector field", and have to be
  23. 00001b to indicate support of IEEE std 802.3 during NWay process of
  24. exchanging Link Code Word (FLP).
  25. VERSION 1.2 <2002/11/30>
  26. - Large style cleanup
  27. - Use ether_crc in stock kernel (linux/crc32.h)
  28. - Copy mc_filter setup code from 8139cp
  29. (includes an optimization, and avoids set_bit use)
  30. VERSION 1.6LK <2004/04/14>
  31. - Merge of Realtek's version 1.6
  32. - Conversion to DMA API
  33. - Suspend/resume
  34. - Endianness
  35. - Misc Rx/Tx bugs
  36. VERSION 2.2LK <2005/01/25>
  37. - RX csum, TX csum/SG, TSO
  38. - VLAN
  39. - baby (< 7200) Jumbo frames support
  40. - Merge of Realtek's version 2.2 (new phy)
  41. */
  42. #include <linux/module.h>
  43. #include <linux/moduleparam.h>
  44. #include <linux/pci.h>
  45. #include <linux/netdevice.h>
  46. #include <linux/etherdevice.h>
  47. #include <linux/delay.h>
  48. #include <linux/ethtool.h>
  49. #include <linux/mii.h>
  50. #include <linux/if_vlan.h>
  51. #include <linux/crc32.h>
  52. #include <linux/in.h>
  53. #include <linux/ip.h>
  54. #include <linux/tcp.h>
  55. #include <linux/init.h>
  56. #include <linux/dma-mapping.h>
  57. #include <asm/io.h>
  58. #include <asm/irq.h>
  59. #ifdef CONFIG_R8169_NAPI
  60. #define NAPI_SUFFIX "-NAPI"
  61. #else
  62. #define NAPI_SUFFIX ""
  63. #endif
  64. #define RTL8169_VERSION "2.2LK" NAPI_SUFFIX
  65. #define MODULENAME "r8169"
  66. #define PFX MODULENAME ": "
  67. #ifdef RTL8169_DEBUG
  68. #define assert(expr) \
  69. if(!(expr)) { \
  70. printk( "Assertion failed! %s,%s,%s,line=%d\n", \
  71. #expr,__FILE__,__FUNCTION__,__LINE__); \
  72. }
  73. #define dprintk(fmt, args...) do { printk(PFX fmt, ## args); } while (0)
  74. #else
  75. #define assert(expr) do {} while (0)
  76. #define dprintk(fmt, args...) do {} while (0)
  77. #endif /* RTL8169_DEBUG */
  78. #define R8169_MSG_DEFAULT \
  79. (NETIF_MSG_DRV | NETIF_MSG_PROBE | NETIF_MSG_LINK | NETIF_MSG_IFUP | \
  80. NETIF_MSG_IFDOWN)
  81. #define TX_BUFFS_AVAIL(tp) \
  82. (tp->dirty_tx + NUM_TX_DESC - tp->cur_tx - 1)
  83. #ifdef CONFIG_R8169_NAPI
  84. #define rtl8169_rx_skb netif_receive_skb
  85. #define rtl8169_rx_hwaccel_skb vlan_hwaccel_rx
  86. #define rtl8169_rx_quota(count, quota) min(count, quota)
  87. #else
  88. #define rtl8169_rx_skb netif_rx
  89. #define rtl8169_rx_hwaccel_skb vlan_hwaccel_receive_skb
  90. #define rtl8169_rx_quota(count, quota) count
  91. #endif
  92. /* media options */
  93. #define MAX_UNITS 8
  94. static int media[MAX_UNITS] = { -1, -1, -1, -1, -1, -1, -1, -1 };
  95. static int num_media = 0;
  96. /* Maximum events (Rx packets, etc.) to handle at each interrupt. */
  97. static int max_interrupt_work = 20;
  98. /* Maximum number of multicast addresses to filter (vs. Rx-all-multicast).
  99. The RTL chips use a 64 element hash table based on the Ethernet CRC. */
  100. static int multicast_filter_limit = 32;
  101. /* MAC address length */
  102. #define MAC_ADDR_LEN 6
  103. #define RX_FIFO_THRESH 7 /* 7 means NO threshold, Rx buffer level before first PCI xfer. */
  104. #define RX_DMA_BURST 6 /* Maximum PCI burst, '6' is 1024 */
  105. #define TX_DMA_BURST 6 /* Maximum PCI burst, '6' is 1024 */
  106. #define EarlyTxThld 0x3F /* 0x3F means NO early transmit */
  107. #define RxPacketMaxSize 0x3FE8 /* 16K - 1 - ETH_HLEN - VLAN - CRC... */
  108. #define SafeMtu 0x1c20 /* ... actually life sucks beyond ~7k */
  109. #define InterFrameGap 0x03 /* 3 means InterFrameGap = the shortest one */
  110. #define R8169_REGS_SIZE 256
  111. #define R8169_NAPI_WEIGHT 64
  112. #define NUM_TX_DESC 64 /* Number of Tx descriptor registers */
  113. #define NUM_RX_DESC 256 /* Number of Rx descriptor registers */
  114. #define RX_BUF_SIZE 1536 /* Rx Buffer size */
  115. #define R8169_TX_RING_BYTES (NUM_TX_DESC * sizeof(struct TxDesc))
  116. #define R8169_RX_RING_BYTES (NUM_RX_DESC * sizeof(struct RxDesc))
  117. #define RTL8169_TX_TIMEOUT (6*HZ)
  118. #define RTL8169_PHY_TIMEOUT (10*HZ)
  119. /* write/read MMIO register */
  120. #define RTL_W8(reg, val8) writeb ((val8), ioaddr + (reg))
  121. #define RTL_W16(reg, val16) writew ((val16), ioaddr + (reg))
  122. #define RTL_W32(reg, val32) writel ((val32), ioaddr + (reg))
  123. #define RTL_R8(reg) readb (ioaddr + (reg))
  124. #define RTL_R16(reg) readw (ioaddr + (reg))
  125. #define RTL_R32(reg) ((unsigned long) readl (ioaddr + (reg)))
  126. enum mac_version {
  127. RTL_GIGA_MAC_VER_B = 0x00,
  128. /* RTL_GIGA_MAC_VER_C = 0x03, */
  129. RTL_GIGA_MAC_VER_D = 0x01,
  130. RTL_GIGA_MAC_VER_E = 0x02,
  131. RTL_GIGA_MAC_VER_X = 0x04 /* Greater than RTL_GIGA_MAC_VER_E */
  132. };
  133. enum phy_version {
  134. RTL_GIGA_PHY_VER_C = 0x03, /* PHY Reg 0x03 bit0-3 == 0x0000 */
  135. RTL_GIGA_PHY_VER_D = 0x04, /* PHY Reg 0x03 bit0-3 == 0x0000 */
  136. RTL_GIGA_PHY_VER_E = 0x05, /* PHY Reg 0x03 bit0-3 == 0x0000 */
  137. RTL_GIGA_PHY_VER_F = 0x06, /* PHY Reg 0x03 bit0-3 == 0x0001 */
  138. RTL_GIGA_PHY_VER_G = 0x07, /* PHY Reg 0x03 bit0-3 == 0x0002 */
  139. RTL_GIGA_PHY_VER_H = 0x08, /* PHY Reg 0x03 bit0-3 == 0x0003 */
  140. };
  141. #define _R(NAME,MAC,MASK) \
  142. { .name = NAME, .mac_version = MAC, .RxConfigMask = MASK }
  143. const static struct {
  144. const char *name;
  145. u8 mac_version;
  146. u32 RxConfigMask; /* Clears the bits supported by this chip */
  147. } rtl_chip_info[] = {
  148. _R("RTL8169", RTL_GIGA_MAC_VER_B, 0xff7e1880),
  149. _R("RTL8169s/8110s", RTL_GIGA_MAC_VER_D, 0xff7e1880),
  150. _R("RTL8169s/8110s", RTL_GIGA_MAC_VER_E, 0xff7e1880),
  151. _R("RTL8169s/8110s", RTL_GIGA_MAC_VER_X, 0xff7e1880),
  152. };
  153. #undef _R
  154. static struct pci_device_id rtl8169_pci_tbl[] = {
  155. { PCI_DEVICE(PCI_VENDOR_ID_REALTEK, 0x8169), },
  156. { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4300), },
  157. { PCI_DEVICE(0x16ec, 0x0116), },
  158. {0,},
  159. };
  160. MODULE_DEVICE_TABLE(pci, rtl8169_pci_tbl);
  161. static int rx_copybreak = 200;
  162. static int use_dac;
  163. static struct {
  164. u32 msg_enable;
  165. } debug = { -1 };
  166. enum RTL8169_registers {
  167. MAC0 = 0, /* Ethernet hardware address. */
  168. MAR0 = 8, /* Multicast filter. */
  169. TxDescStartAddrLow = 0x20,
  170. TxDescStartAddrHigh = 0x24,
  171. TxHDescStartAddrLow = 0x28,
  172. TxHDescStartAddrHigh = 0x2c,
  173. FLASH = 0x30,
  174. ERSR = 0x36,
  175. ChipCmd = 0x37,
  176. TxPoll = 0x38,
  177. IntrMask = 0x3C,
  178. IntrStatus = 0x3E,
  179. TxConfig = 0x40,
  180. RxConfig = 0x44,
  181. RxMissed = 0x4C,
  182. Cfg9346 = 0x50,
  183. Config0 = 0x51,
  184. Config1 = 0x52,
  185. Config2 = 0x53,
  186. Config3 = 0x54,
  187. Config4 = 0x55,
  188. Config5 = 0x56,
  189. MultiIntr = 0x5C,
  190. PHYAR = 0x60,
  191. TBICSR = 0x64,
  192. TBI_ANAR = 0x68,
  193. TBI_LPAR = 0x6A,
  194. PHYstatus = 0x6C,
  195. RxMaxSize = 0xDA,
  196. CPlusCmd = 0xE0,
  197. IntrMitigate = 0xE2,
  198. RxDescAddrLow = 0xE4,
  199. RxDescAddrHigh = 0xE8,
  200. EarlyTxThres = 0xEC,
  201. FuncEvent = 0xF0,
  202. FuncEventMask = 0xF4,
  203. FuncPresetState = 0xF8,
  204. FuncForceEvent = 0xFC,
  205. };
  206. enum RTL8169_register_content {
  207. /* InterruptStatusBits */
  208. SYSErr = 0x8000,
  209. PCSTimeout = 0x4000,
  210. SWInt = 0x0100,
  211. TxDescUnavail = 0x80,
  212. RxFIFOOver = 0x40,
  213. LinkChg = 0x20,
  214. RxOverflow = 0x10,
  215. TxErr = 0x08,
  216. TxOK = 0x04,
  217. RxErr = 0x02,
  218. RxOK = 0x01,
  219. /* RxStatusDesc */
  220. RxRES = 0x00200000,
  221. RxCRC = 0x00080000,
  222. RxRUNT = 0x00100000,
  223. RxRWT = 0x00400000,
  224. /* ChipCmdBits */
  225. CmdReset = 0x10,
  226. CmdRxEnb = 0x08,
  227. CmdTxEnb = 0x04,
  228. RxBufEmpty = 0x01,
  229. /* Cfg9346Bits */
  230. Cfg9346_Lock = 0x00,
  231. Cfg9346_Unlock = 0xC0,
  232. /* rx_mode_bits */
  233. AcceptErr = 0x20,
  234. AcceptRunt = 0x10,
  235. AcceptBroadcast = 0x08,
  236. AcceptMulticast = 0x04,
  237. AcceptMyPhys = 0x02,
  238. AcceptAllPhys = 0x01,
  239. /* RxConfigBits */
  240. RxCfgFIFOShift = 13,
  241. RxCfgDMAShift = 8,
  242. /* TxConfigBits */
  243. TxInterFrameGapShift = 24,
  244. TxDMAShift = 8, /* DMA burst value (0-7) is shift this many bits */
  245. /* TBICSR p.28 */
  246. TBIReset = 0x80000000,
  247. TBILoopback = 0x40000000,
  248. TBINwEnable = 0x20000000,
  249. TBINwRestart = 0x10000000,
  250. TBILinkOk = 0x02000000,
  251. TBINwComplete = 0x01000000,
  252. /* CPlusCmd p.31 */
  253. RxVlan = (1 << 6),
  254. RxChkSum = (1 << 5),
  255. PCIDAC = (1 << 4),
  256. PCIMulRW = (1 << 3),
  257. /* rtl8169_PHYstatus */
  258. TBI_Enable = 0x80,
  259. TxFlowCtrl = 0x40,
  260. RxFlowCtrl = 0x20,
  261. _1000bpsF = 0x10,
  262. _100bps = 0x08,
  263. _10bps = 0x04,
  264. LinkStatus = 0x02,
  265. FullDup = 0x01,
  266. /* GIGABIT_PHY_registers */
  267. PHY_CTRL_REG = 0,
  268. PHY_STAT_REG = 1,
  269. PHY_AUTO_NEGO_REG = 4,
  270. PHY_1000_CTRL_REG = 9,
  271. /* GIGABIT_PHY_REG_BIT */
  272. PHY_Restart_Auto_Nego = 0x0200,
  273. PHY_Enable_Auto_Nego = 0x1000,
  274. /* PHY_STAT_REG = 1 */
  275. PHY_Auto_Neco_Comp = 0x0020,
  276. /* PHY_AUTO_NEGO_REG = 4 */
  277. PHY_Cap_10_Half = 0x0020,
  278. PHY_Cap_10_Full = 0x0040,
  279. PHY_Cap_100_Half = 0x0080,
  280. PHY_Cap_100_Full = 0x0100,
  281. /* PHY_1000_CTRL_REG = 9 */
  282. PHY_Cap_1000_Full = 0x0200,
  283. PHY_Cap_Null = 0x0,
  284. /* _MediaType */
  285. _10_Half = 0x01,
  286. _10_Full = 0x02,
  287. _100_Half = 0x04,
  288. _100_Full = 0x08,
  289. _1000_Full = 0x10,
  290. /* _TBICSRBit */
  291. TBILinkOK = 0x02000000,
  292. };
  293. enum _DescStatusBit {
  294. DescOwn = (1 << 31), /* Descriptor is owned by NIC */
  295. RingEnd = (1 << 30), /* End of descriptor ring */
  296. FirstFrag = (1 << 29), /* First segment of a packet */
  297. LastFrag = (1 << 28), /* Final segment of a packet */
  298. /* Tx private */
  299. LargeSend = (1 << 27), /* TCP Large Send Offload (TSO) */
  300. MSSShift = 16, /* MSS value position */
  301. MSSMask = 0xfff, /* MSS value + LargeSend bit: 12 bits */
  302. IPCS = (1 << 18), /* Calculate IP checksum */
  303. UDPCS = (1 << 17), /* Calculate UDP/IP checksum */
  304. TCPCS = (1 << 16), /* Calculate TCP/IP checksum */
  305. TxVlanTag = (1 << 17), /* Add VLAN tag */
  306. /* Rx private */
  307. PID1 = (1 << 18), /* Protocol ID bit 1/2 */
  308. PID0 = (1 << 17), /* Protocol ID bit 2/2 */
  309. #define RxProtoUDP (PID1)
  310. #define RxProtoTCP (PID0)
  311. #define RxProtoIP (PID1 | PID0)
  312. #define RxProtoMask RxProtoIP
  313. IPFail = (1 << 16), /* IP checksum failed */
  314. UDPFail = (1 << 15), /* UDP/IP checksum failed */
  315. TCPFail = (1 << 14), /* TCP/IP checksum failed */
  316. RxVlanTag = (1 << 16), /* VLAN tag available */
  317. };
  318. #define RsvdMask 0x3fffc000
  319. struct TxDesc {
  320. u32 opts1;
  321. u32 opts2;
  322. u64 addr;
  323. };
  324. struct RxDesc {
  325. u32 opts1;
  326. u32 opts2;
  327. u64 addr;
  328. };
  329. struct ring_info {
  330. struct sk_buff *skb;
  331. u32 len;
  332. u8 __pad[sizeof(void *) - sizeof(u32)];
  333. };
  334. struct rtl8169_private {
  335. void __iomem *mmio_addr; /* memory map physical address */
  336. struct pci_dev *pci_dev; /* Index of PCI device */
  337. struct net_device_stats stats; /* statistics of net device */
  338. spinlock_t lock; /* spin lock flag */
  339. u32 msg_enable;
  340. int chipset;
  341. int mac_version;
  342. int phy_version;
  343. u32 cur_rx; /* Index into the Rx descriptor buffer of next Rx pkt. */
  344. u32 cur_tx; /* Index into the Tx descriptor buffer of next Rx pkt. */
  345. u32 dirty_rx;
  346. u32 dirty_tx;
  347. struct TxDesc *TxDescArray; /* 256-aligned Tx descriptor ring */
  348. struct RxDesc *RxDescArray; /* 256-aligned Rx descriptor ring */
  349. dma_addr_t TxPhyAddr;
  350. dma_addr_t RxPhyAddr;
  351. struct sk_buff *Rx_skbuff[NUM_RX_DESC]; /* Rx data buffers */
  352. struct ring_info tx_skb[NUM_TX_DESC]; /* Tx data buffers */
  353. unsigned rx_buf_sz;
  354. struct timer_list timer;
  355. u16 cp_cmd;
  356. u16 intr_mask;
  357. int phy_auto_nego_reg;
  358. int phy_1000_ctrl_reg;
  359. #ifdef CONFIG_R8169_VLAN
  360. struct vlan_group *vlgrp;
  361. #endif
  362. int (*set_speed)(struct net_device *, u8 autoneg, u16 speed, u8 duplex);
  363. void (*get_settings)(struct net_device *, struct ethtool_cmd *);
  364. void (*phy_reset_enable)(void __iomem *);
  365. unsigned int (*phy_reset_pending)(void __iomem *);
  366. unsigned int (*link_ok)(void __iomem *);
  367. struct work_struct task;
  368. };
  369. MODULE_AUTHOR("Realtek and the Linux r8169 crew <netdev@oss.sgi.com>");
  370. MODULE_DESCRIPTION("RealTek RTL-8169 Gigabit Ethernet driver");
  371. module_param_array(media, int, &num_media, 0);
  372. MODULE_PARM_DESC(media, "force phy operation. Deprecated by ethtool (8).");
  373. module_param(rx_copybreak, int, 0);
  374. MODULE_PARM_DESC(rx_copybreak, "Copy breakpoint for copy-only-tiny-frames");
  375. module_param(use_dac, int, 0);
  376. MODULE_PARM_DESC(use_dac, "Enable PCI DAC. Unsafe on 32 bit PCI slot.");
  377. module_param_named(debug, debug.msg_enable, int, 0);
  378. MODULE_PARM_DESC(debug, "Debug verbosity level (0=none, ..., 16=all)");
  379. MODULE_LICENSE("GPL");
  380. MODULE_VERSION(RTL8169_VERSION);
  381. static int rtl8169_open(struct net_device *dev);
  382. static int rtl8169_start_xmit(struct sk_buff *skb, struct net_device *dev);
  383. static irqreturn_t rtl8169_interrupt(int irq, void *dev_instance,
  384. struct pt_regs *regs);
  385. static int rtl8169_init_ring(struct net_device *dev);
  386. static void rtl8169_hw_start(struct net_device *dev);
  387. static int rtl8169_close(struct net_device *dev);
  388. static void rtl8169_set_rx_mode(struct net_device *dev);
  389. static void rtl8169_tx_timeout(struct net_device *dev);
  390. static struct net_device_stats *rtl8169_get_stats(struct net_device *netdev);
  391. static int rtl8169_rx_interrupt(struct net_device *, struct rtl8169_private *,
  392. void __iomem *);
  393. static int rtl8169_change_mtu(struct net_device *netdev, int new_mtu);
  394. static void rtl8169_down(struct net_device *dev);
  395. #ifdef CONFIG_R8169_NAPI
  396. static int rtl8169_poll(struct net_device *dev, int *budget);
  397. #endif
  398. static const u16 rtl8169_intr_mask =
  399. SYSErr | LinkChg | RxOverflow | RxFIFOOver | TxErr | TxOK | RxErr | RxOK;
  400. static const u16 rtl8169_napi_event =
  401. RxOK | RxOverflow | RxFIFOOver | TxOK | TxErr;
  402. static const unsigned int rtl8169_rx_config =
  403. (RX_FIFO_THRESH << RxCfgFIFOShift) | (RX_DMA_BURST << RxCfgDMAShift);
  404. #define PHY_Cap_10_Half_Or_Less PHY_Cap_10_Half
  405. #define PHY_Cap_10_Full_Or_Less PHY_Cap_10_Full | PHY_Cap_10_Half_Or_Less
  406. #define PHY_Cap_100_Half_Or_Less PHY_Cap_100_Half | PHY_Cap_10_Full_Or_Less
  407. #define PHY_Cap_100_Full_Or_Less PHY_Cap_100_Full | PHY_Cap_100_Half_Or_Less
  408. static void mdio_write(void __iomem *ioaddr, int RegAddr, int value)
  409. {
  410. int i;
  411. RTL_W32(PHYAR, 0x80000000 | (RegAddr & 0xFF) << 16 | value);
  412. udelay(1000);
  413. for (i = 2000; i > 0; i--) {
  414. /* Check if the RTL8169 has completed writing to the specified MII register */
  415. if (!(RTL_R32(PHYAR) & 0x80000000))
  416. break;
  417. udelay(100);
  418. }
  419. }
  420. static int mdio_read(void __iomem *ioaddr, int RegAddr)
  421. {
  422. int i, value = -1;
  423. RTL_W32(PHYAR, 0x0 | (RegAddr & 0xFF) << 16);
  424. udelay(1000);
  425. for (i = 2000; i > 0; i--) {
  426. /* Check if the RTL8169 has completed retrieving data from the specified MII register */
  427. if (RTL_R32(PHYAR) & 0x80000000) {
  428. value = (int) (RTL_R32(PHYAR) & 0xFFFF);
  429. break;
  430. }
  431. udelay(100);
  432. }
  433. return value;
  434. }
  435. static void rtl8169_irq_mask_and_ack(void __iomem *ioaddr)
  436. {
  437. RTL_W16(IntrMask, 0x0000);
  438. RTL_W16(IntrStatus, 0xffff);
  439. }
  440. static void rtl8169_asic_down(void __iomem *ioaddr)
  441. {
  442. RTL_W8(ChipCmd, 0x00);
  443. rtl8169_irq_mask_and_ack(ioaddr);
  444. RTL_R16(CPlusCmd);
  445. }
  446. static unsigned int rtl8169_tbi_reset_pending(void __iomem *ioaddr)
  447. {
  448. return RTL_R32(TBICSR) & TBIReset;
  449. }
  450. static unsigned int rtl8169_xmii_reset_pending(void __iomem *ioaddr)
  451. {
  452. return mdio_read(ioaddr, 0) & 0x8000;
  453. }
  454. static unsigned int rtl8169_tbi_link_ok(void __iomem *ioaddr)
  455. {
  456. return RTL_R32(TBICSR) & TBILinkOk;
  457. }
  458. static unsigned int rtl8169_xmii_link_ok(void __iomem *ioaddr)
  459. {
  460. return RTL_R8(PHYstatus) & LinkStatus;
  461. }
  462. static void rtl8169_tbi_reset_enable(void __iomem *ioaddr)
  463. {
  464. RTL_W32(TBICSR, RTL_R32(TBICSR) | TBIReset);
  465. }
  466. static void rtl8169_xmii_reset_enable(void __iomem *ioaddr)
  467. {
  468. unsigned int val;
  469. val = (mdio_read(ioaddr, PHY_CTRL_REG) | 0x8000) & 0xffff;
  470. mdio_write(ioaddr, PHY_CTRL_REG, val);
  471. }
  472. static void rtl8169_check_link_status(struct net_device *dev,
  473. struct rtl8169_private *tp, void __iomem *ioaddr)
  474. {
  475. unsigned long flags;
  476. spin_lock_irqsave(&tp->lock, flags);
  477. if (tp->link_ok(ioaddr)) {
  478. netif_carrier_on(dev);
  479. if (netif_msg_ifup(tp))
  480. printk(KERN_INFO PFX "%s: link up\n", dev->name);
  481. } else {
  482. if (netif_msg_ifdown(tp))
  483. printk(KERN_INFO PFX "%s: link down\n", dev->name);
  484. netif_carrier_off(dev);
  485. }
  486. spin_unlock_irqrestore(&tp->lock, flags);
  487. }
  488. static void rtl8169_link_option(int idx, u8 *autoneg, u16 *speed, u8 *duplex)
  489. {
  490. struct {
  491. u16 speed;
  492. u8 duplex;
  493. u8 autoneg;
  494. u8 media;
  495. } link_settings[] = {
  496. { SPEED_10, DUPLEX_HALF, AUTONEG_DISABLE, _10_Half },
  497. { SPEED_10, DUPLEX_FULL, AUTONEG_DISABLE, _10_Full },
  498. { SPEED_100, DUPLEX_HALF, AUTONEG_DISABLE, _100_Half },
  499. { SPEED_100, DUPLEX_FULL, AUTONEG_DISABLE, _100_Full },
  500. { SPEED_1000, DUPLEX_FULL, AUTONEG_DISABLE, _1000_Full },
  501. /* Make TBI happy */
  502. { SPEED_1000, DUPLEX_FULL, AUTONEG_ENABLE, 0xff }
  503. }, *p;
  504. unsigned char option;
  505. option = ((idx < MAX_UNITS) && (idx >= 0)) ? media[idx] : 0xff;
  506. if ((option != 0xff) && !idx && netif_msg_drv(&debug))
  507. printk(KERN_WARNING PFX "media option is deprecated.\n");
  508. for (p = link_settings; p->media != 0xff; p++) {
  509. if (p->media == option)
  510. break;
  511. }
  512. *autoneg = p->autoneg;
  513. *speed = p->speed;
  514. *duplex = p->duplex;
  515. }
  516. static void rtl8169_get_drvinfo(struct net_device *dev,
  517. struct ethtool_drvinfo *info)
  518. {
  519. struct rtl8169_private *tp = netdev_priv(dev);
  520. strcpy(info->driver, MODULENAME);
  521. strcpy(info->version, RTL8169_VERSION);
  522. strcpy(info->bus_info, pci_name(tp->pci_dev));
  523. }
  524. static int rtl8169_get_regs_len(struct net_device *dev)
  525. {
  526. return R8169_REGS_SIZE;
  527. }
  528. static int rtl8169_set_speed_tbi(struct net_device *dev,
  529. u8 autoneg, u16 speed, u8 duplex)
  530. {
  531. struct rtl8169_private *tp = netdev_priv(dev);
  532. void __iomem *ioaddr = tp->mmio_addr;
  533. int ret = 0;
  534. u32 reg;
  535. reg = RTL_R32(TBICSR);
  536. if ((autoneg == AUTONEG_DISABLE) && (speed == SPEED_1000) &&
  537. (duplex == DUPLEX_FULL)) {
  538. RTL_W32(TBICSR, reg & ~(TBINwEnable | TBINwRestart));
  539. } else if (autoneg == AUTONEG_ENABLE)
  540. RTL_W32(TBICSR, reg | TBINwEnable | TBINwRestart);
  541. else {
  542. if (netif_msg_link(tp)) {
  543. printk(KERN_WARNING "%s: "
  544. "incorrect speed setting refused in TBI mode\n",
  545. dev->name);
  546. }
  547. ret = -EOPNOTSUPP;
  548. }
  549. return ret;
  550. }
  551. static int rtl8169_set_speed_xmii(struct net_device *dev,
  552. u8 autoneg, u16 speed, u8 duplex)
  553. {
  554. struct rtl8169_private *tp = netdev_priv(dev);
  555. void __iomem *ioaddr = tp->mmio_addr;
  556. int auto_nego, giga_ctrl;
  557. auto_nego = mdio_read(ioaddr, PHY_AUTO_NEGO_REG);
  558. auto_nego &= ~(PHY_Cap_10_Half | PHY_Cap_10_Full |
  559. PHY_Cap_100_Half | PHY_Cap_100_Full);
  560. giga_ctrl = mdio_read(ioaddr, PHY_1000_CTRL_REG);
  561. giga_ctrl &= ~(PHY_Cap_1000_Full | PHY_Cap_Null);
  562. if (autoneg == AUTONEG_ENABLE) {
  563. auto_nego |= (PHY_Cap_10_Half | PHY_Cap_10_Full |
  564. PHY_Cap_100_Half | PHY_Cap_100_Full);
  565. giga_ctrl |= PHY_Cap_1000_Full;
  566. } else {
  567. if (speed == SPEED_10)
  568. auto_nego |= PHY_Cap_10_Half | PHY_Cap_10_Full;
  569. else if (speed == SPEED_100)
  570. auto_nego |= PHY_Cap_100_Half | PHY_Cap_100_Full;
  571. else if (speed == SPEED_1000)
  572. giga_ctrl |= PHY_Cap_1000_Full;
  573. if (duplex == DUPLEX_HALF)
  574. auto_nego &= ~(PHY_Cap_10_Full | PHY_Cap_100_Full);
  575. }
  576. tp->phy_auto_nego_reg = auto_nego;
  577. tp->phy_1000_ctrl_reg = giga_ctrl;
  578. mdio_write(ioaddr, PHY_AUTO_NEGO_REG, auto_nego);
  579. mdio_write(ioaddr, PHY_1000_CTRL_REG, giga_ctrl);
  580. mdio_write(ioaddr, PHY_CTRL_REG, PHY_Enable_Auto_Nego |
  581. PHY_Restart_Auto_Nego);
  582. return 0;
  583. }
  584. static int rtl8169_set_speed(struct net_device *dev,
  585. u8 autoneg, u16 speed, u8 duplex)
  586. {
  587. struct rtl8169_private *tp = netdev_priv(dev);
  588. int ret;
  589. ret = tp->set_speed(dev, autoneg, speed, duplex);
  590. if (netif_running(dev) && (tp->phy_1000_ctrl_reg & PHY_Cap_1000_Full))
  591. mod_timer(&tp->timer, jiffies + RTL8169_PHY_TIMEOUT);
  592. return ret;
  593. }
  594. static int rtl8169_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  595. {
  596. struct rtl8169_private *tp = netdev_priv(dev);
  597. unsigned long flags;
  598. int ret;
  599. spin_lock_irqsave(&tp->lock, flags);
  600. ret = rtl8169_set_speed(dev, cmd->autoneg, cmd->speed, cmd->duplex);
  601. spin_unlock_irqrestore(&tp->lock, flags);
  602. return ret;
  603. }
  604. static u32 rtl8169_get_rx_csum(struct net_device *dev)
  605. {
  606. struct rtl8169_private *tp = netdev_priv(dev);
  607. return tp->cp_cmd & RxChkSum;
  608. }
  609. static int rtl8169_set_rx_csum(struct net_device *dev, u32 data)
  610. {
  611. struct rtl8169_private *tp = netdev_priv(dev);
  612. void __iomem *ioaddr = tp->mmio_addr;
  613. unsigned long flags;
  614. spin_lock_irqsave(&tp->lock, flags);
  615. if (data)
  616. tp->cp_cmd |= RxChkSum;
  617. else
  618. tp->cp_cmd &= ~RxChkSum;
  619. RTL_W16(CPlusCmd, tp->cp_cmd);
  620. RTL_R16(CPlusCmd);
  621. spin_unlock_irqrestore(&tp->lock, flags);
  622. return 0;
  623. }
  624. #ifdef CONFIG_R8169_VLAN
  625. static inline u32 rtl8169_tx_vlan_tag(struct rtl8169_private *tp,
  626. struct sk_buff *skb)
  627. {
  628. return (tp->vlgrp && vlan_tx_tag_present(skb)) ?
  629. TxVlanTag | swab16(vlan_tx_tag_get(skb)) : 0x00;
  630. }
  631. static void rtl8169_vlan_rx_register(struct net_device *dev,
  632. struct vlan_group *grp)
  633. {
  634. struct rtl8169_private *tp = netdev_priv(dev);
  635. void __iomem *ioaddr = tp->mmio_addr;
  636. unsigned long flags;
  637. spin_lock_irqsave(&tp->lock, flags);
  638. tp->vlgrp = grp;
  639. if (tp->vlgrp)
  640. tp->cp_cmd |= RxVlan;
  641. else
  642. tp->cp_cmd &= ~RxVlan;
  643. RTL_W16(CPlusCmd, tp->cp_cmd);
  644. RTL_R16(CPlusCmd);
  645. spin_unlock_irqrestore(&tp->lock, flags);
  646. }
  647. static void rtl8169_vlan_rx_kill_vid(struct net_device *dev, unsigned short vid)
  648. {
  649. struct rtl8169_private *tp = netdev_priv(dev);
  650. unsigned long flags;
  651. spin_lock_irqsave(&tp->lock, flags);
  652. if (tp->vlgrp)
  653. tp->vlgrp->vlan_devices[vid] = NULL;
  654. spin_unlock_irqrestore(&tp->lock, flags);
  655. }
  656. static int rtl8169_rx_vlan_skb(struct rtl8169_private *tp, struct RxDesc *desc,
  657. struct sk_buff *skb)
  658. {
  659. u32 opts2 = le32_to_cpu(desc->opts2);
  660. int ret;
  661. if (tp->vlgrp && (opts2 & RxVlanTag)) {
  662. rtl8169_rx_hwaccel_skb(skb, tp->vlgrp,
  663. swab16(opts2 & 0xffff));
  664. ret = 0;
  665. } else
  666. ret = -1;
  667. desc->opts2 = 0;
  668. return ret;
  669. }
  670. #else /* !CONFIG_R8169_VLAN */
  671. static inline u32 rtl8169_tx_vlan_tag(struct rtl8169_private *tp,
  672. struct sk_buff *skb)
  673. {
  674. return 0;
  675. }
  676. static int rtl8169_rx_vlan_skb(struct rtl8169_private *tp, struct RxDesc *desc,
  677. struct sk_buff *skb)
  678. {
  679. return -1;
  680. }
  681. #endif
  682. static void rtl8169_gset_tbi(struct net_device *dev, struct ethtool_cmd *cmd)
  683. {
  684. struct rtl8169_private *tp = netdev_priv(dev);
  685. void __iomem *ioaddr = tp->mmio_addr;
  686. u32 status;
  687. cmd->supported =
  688. SUPPORTED_1000baseT_Full | SUPPORTED_Autoneg | SUPPORTED_FIBRE;
  689. cmd->port = PORT_FIBRE;
  690. cmd->transceiver = XCVR_INTERNAL;
  691. status = RTL_R32(TBICSR);
  692. cmd->advertising = (status & TBINwEnable) ? ADVERTISED_Autoneg : 0;
  693. cmd->autoneg = !!(status & TBINwEnable);
  694. cmd->speed = SPEED_1000;
  695. cmd->duplex = DUPLEX_FULL; /* Always set */
  696. }
  697. static void rtl8169_gset_xmii(struct net_device *dev, struct ethtool_cmd *cmd)
  698. {
  699. struct rtl8169_private *tp = netdev_priv(dev);
  700. void __iomem *ioaddr = tp->mmio_addr;
  701. u8 status;
  702. cmd->supported = SUPPORTED_10baseT_Half |
  703. SUPPORTED_10baseT_Full |
  704. SUPPORTED_100baseT_Half |
  705. SUPPORTED_100baseT_Full |
  706. SUPPORTED_1000baseT_Full |
  707. SUPPORTED_Autoneg |
  708. SUPPORTED_TP;
  709. cmd->autoneg = 1;
  710. cmd->advertising = ADVERTISED_TP | ADVERTISED_Autoneg;
  711. if (tp->phy_auto_nego_reg & PHY_Cap_10_Half)
  712. cmd->advertising |= ADVERTISED_10baseT_Half;
  713. if (tp->phy_auto_nego_reg & PHY_Cap_10_Full)
  714. cmd->advertising |= ADVERTISED_10baseT_Full;
  715. if (tp->phy_auto_nego_reg & PHY_Cap_100_Half)
  716. cmd->advertising |= ADVERTISED_100baseT_Half;
  717. if (tp->phy_auto_nego_reg & PHY_Cap_100_Full)
  718. cmd->advertising |= ADVERTISED_100baseT_Full;
  719. if (tp->phy_1000_ctrl_reg & PHY_Cap_1000_Full)
  720. cmd->advertising |= ADVERTISED_1000baseT_Full;
  721. status = RTL_R8(PHYstatus);
  722. if (status & _1000bpsF)
  723. cmd->speed = SPEED_1000;
  724. else if (status & _100bps)
  725. cmd->speed = SPEED_100;
  726. else if (status & _10bps)
  727. cmd->speed = SPEED_10;
  728. cmd->duplex = ((status & _1000bpsF) || (status & FullDup)) ?
  729. DUPLEX_FULL : DUPLEX_HALF;
  730. }
  731. static int rtl8169_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  732. {
  733. struct rtl8169_private *tp = netdev_priv(dev);
  734. unsigned long flags;
  735. spin_lock_irqsave(&tp->lock, flags);
  736. tp->get_settings(dev, cmd);
  737. spin_unlock_irqrestore(&tp->lock, flags);
  738. return 0;
  739. }
  740. static void rtl8169_get_regs(struct net_device *dev, struct ethtool_regs *regs,
  741. void *p)
  742. {
  743. struct rtl8169_private *tp = netdev_priv(dev);
  744. unsigned long flags;
  745. if (regs->len > R8169_REGS_SIZE)
  746. regs->len = R8169_REGS_SIZE;
  747. spin_lock_irqsave(&tp->lock, flags);
  748. memcpy_fromio(p, tp->mmio_addr, regs->len);
  749. spin_unlock_irqrestore(&tp->lock, flags);
  750. }
  751. static u32 rtl8169_get_msglevel(struct net_device *dev)
  752. {
  753. struct rtl8169_private *tp = netdev_priv(dev);
  754. return tp->msg_enable;
  755. }
  756. static void rtl8169_set_msglevel(struct net_device *dev, u32 value)
  757. {
  758. struct rtl8169_private *tp = netdev_priv(dev);
  759. tp->msg_enable = value;
  760. }
  761. static struct ethtool_ops rtl8169_ethtool_ops = {
  762. .get_drvinfo = rtl8169_get_drvinfo,
  763. .get_regs_len = rtl8169_get_regs_len,
  764. .get_link = ethtool_op_get_link,
  765. .get_settings = rtl8169_get_settings,
  766. .set_settings = rtl8169_set_settings,
  767. .get_msglevel = rtl8169_get_msglevel,
  768. .set_msglevel = rtl8169_set_msglevel,
  769. .get_rx_csum = rtl8169_get_rx_csum,
  770. .set_rx_csum = rtl8169_set_rx_csum,
  771. .get_tx_csum = ethtool_op_get_tx_csum,
  772. .set_tx_csum = ethtool_op_set_tx_csum,
  773. .get_sg = ethtool_op_get_sg,
  774. .set_sg = ethtool_op_set_sg,
  775. .get_tso = ethtool_op_get_tso,
  776. .set_tso = ethtool_op_set_tso,
  777. .get_regs = rtl8169_get_regs,
  778. };
  779. static void rtl8169_write_gmii_reg_bit(void __iomem *ioaddr, int reg, int bitnum,
  780. int bitval)
  781. {
  782. int val;
  783. val = mdio_read(ioaddr, reg);
  784. val = (bitval == 1) ?
  785. val | (bitval << bitnum) : val & ~(0x0001 << bitnum);
  786. mdio_write(ioaddr, reg, val & 0xffff);
  787. }
  788. static void rtl8169_get_mac_version(struct rtl8169_private *tp, void __iomem *ioaddr)
  789. {
  790. const struct {
  791. u32 mask;
  792. int mac_version;
  793. } mac_info[] = {
  794. { 0x1 << 28, RTL_GIGA_MAC_VER_X },
  795. { 0x1 << 26, RTL_GIGA_MAC_VER_E },
  796. { 0x1 << 23, RTL_GIGA_MAC_VER_D },
  797. { 0x00000000, RTL_GIGA_MAC_VER_B } /* Catch-all */
  798. }, *p = mac_info;
  799. u32 reg;
  800. reg = RTL_R32(TxConfig) & 0x7c800000;
  801. while ((reg & p->mask) != p->mask)
  802. p++;
  803. tp->mac_version = p->mac_version;
  804. }
  805. static void rtl8169_print_mac_version(struct rtl8169_private *tp)
  806. {
  807. struct {
  808. int version;
  809. char *msg;
  810. } mac_print[] = {
  811. { RTL_GIGA_MAC_VER_E, "RTL_GIGA_MAC_VER_E" },
  812. { RTL_GIGA_MAC_VER_D, "RTL_GIGA_MAC_VER_D" },
  813. { RTL_GIGA_MAC_VER_B, "RTL_GIGA_MAC_VER_B" },
  814. { 0, NULL }
  815. }, *p;
  816. for (p = mac_print; p->msg; p++) {
  817. if (tp->mac_version == p->version) {
  818. dprintk("mac_version == %s (%04d)\n", p->msg,
  819. p->version);
  820. return;
  821. }
  822. }
  823. dprintk("mac_version == Unknown\n");
  824. }
  825. static void rtl8169_get_phy_version(struct rtl8169_private *tp, void __iomem *ioaddr)
  826. {
  827. const struct {
  828. u16 mask;
  829. u16 set;
  830. int phy_version;
  831. } phy_info[] = {
  832. { 0x000f, 0x0002, RTL_GIGA_PHY_VER_G },
  833. { 0x000f, 0x0001, RTL_GIGA_PHY_VER_F },
  834. { 0x000f, 0x0000, RTL_GIGA_PHY_VER_E },
  835. { 0x0000, 0x0000, RTL_GIGA_PHY_VER_D } /* Catch-all */
  836. }, *p = phy_info;
  837. u16 reg;
  838. reg = mdio_read(ioaddr, 3) & 0xffff;
  839. while ((reg & p->mask) != p->set)
  840. p++;
  841. tp->phy_version = p->phy_version;
  842. }
  843. static void rtl8169_print_phy_version(struct rtl8169_private *tp)
  844. {
  845. struct {
  846. int version;
  847. char *msg;
  848. u32 reg;
  849. } phy_print[] = {
  850. { RTL_GIGA_PHY_VER_G, "RTL_GIGA_PHY_VER_G", 0x0002 },
  851. { RTL_GIGA_PHY_VER_F, "RTL_GIGA_PHY_VER_F", 0x0001 },
  852. { RTL_GIGA_PHY_VER_E, "RTL_GIGA_PHY_VER_E", 0x0000 },
  853. { RTL_GIGA_PHY_VER_D, "RTL_GIGA_PHY_VER_D", 0x0000 },
  854. { 0, NULL, 0x0000 }
  855. }, *p;
  856. for (p = phy_print; p->msg; p++) {
  857. if (tp->phy_version == p->version) {
  858. dprintk("phy_version == %s (%04x)\n", p->msg, p->reg);
  859. return;
  860. }
  861. }
  862. dprintk("phy_version == Unknown\n");
  863. }
  864. static void rtl8169_hw_phy_config(struct net_device *dev)
  865. {
  866. struct rtl8169_private *tp = netdev_priv(dev);
  867. void __iomem *ioaddr = tp->mmio_addr;
  868. struct {
  869. u16 regs[5]; /* Beware of bit-sign propagation */
  870. } phy_magic[5] = { {
  871. { 0x0000, //w 4 15 12 0
  872. 0x00a1, //w 3 15 0 00a1
  873. 0x0008, //w 2 15 0 0008
  874. 0x1020, //w 1 15 0 1020
  875. 0x1000 } },{ //w 0 15 0 1000
  876. { 0x7000, //w 4 15 12 7
  877. 0xff41, //w 3 15 0 ff41
  878. 0xde60, //w 2 15 0 de60
  879. 0x0140, //w 1 15 0 0140
  880. 0x0077 } },{ //w 0 15 0 0077
  881. { 0xa000, //w 4 15 12 a
  882. 0xdf01, //w 3 15 0 df01
  883. 0xdf20, //w 2 15 0 df20
  884. 0xff95, //w 1 15 0 ff95
  885. 0xfa00 } },{ //w 0 15 0 fa00
  886. { 0xb000, //w 4 15 12 b
  887. 0xff41, //w 3 15 0 ff41
  888. 0xde20, //w 2 15 0 de20
  889. 0x0140, //w 1 15 0 0140
  890. 0x00bb } },{ //w 0 15 0 00bb
  891. { 0xf000, //w 4 15 12 f
  892. 0xdf01, //w 3 15 0 df01
  893. 0xdf20, //w 2 15 0 df20
  894. 0xff95, //w 1 15 0 ff95
  895. 0xbf00 } //w 0 15 0 bf00
  896. }
  897. }, *p = phy_magic;
  898. int i;
  899. rtl8169_print_mac_version(tp);
  900. rtl8169_print_phy_version(tp);
  901. if (tp->mac_version <= RTL_GIGA_MAC_VER_B)
  902. return;
  903. if (tp->phy_version >= RTL_GIGA_PHY_VER_H)
  904. return;
  905. dprintk("MAC version != 0 && PHY version == 0 or 1\n");
  906. dprintk("Do final_reg2.cfg\n");
  907. /* Shazam ! */
  908. if (tp->mac_version == RTL_GIGA_MAC_VER_X) {
  909. mdio_write(ioaddr, 31, 0x0001);
  910. mdio_write(ioaddr, 9, 0x273a);
  911. mdio_write(ioaddr, 14, 0x7bfb);
  912. mdio_write(ioaddr, 27, 0x841e);
  913. mdio_write(ioaddr, 31, 0x0002);
  914. mdio_write(ioaddr, 1, 0x90d0);
  915. mdio_write(ioaddr, 31, 0x0000);
  916. return;
  917. }
  918. /* phy config for RTL8169s mac_version C chip */
  919. mdio_write(ioaddr, 31, 0x0001); //w 31 2 0 1
  920. mdio_write(ioaddr, 21, 0x1000); //w 21 15 0 1000
  921. mdio_write(ioaddr, 24, 0x65c7); //w 24 15 0 65c7
  922. rtl8169_write_gmii_reg_bit(ioaddr, 4, 11, 0); //w 4 11 11 0
  923. for (i = 0; i < ARRAY_SIZE(phy_magic); i++, p++) {
  924. int val, pos = 4;
  925. val = (mdio_read(ioaddr, pos) & 0x0fff) | (p->regs[0] & 0xffff);
  926. mdio_write(ioaddr, pos, val);
  927. while (--pos >= 0)
  928. mdio_write(ioaddr, pos, p->regs[4 - pos] & 0xffff);
  929. rtl8169_write_gmii_reg_bit(ioaddr, 4, 11, 1); //w 4 11 11 1
  930. rtl8169_write_gmii_reg_bit(ioaddr, 4, 11, 0); //w 4 11 11 0
  931. }
  932. mdio_write(ioaddr, 31, 0x0000); //w 31 2 0 0
  933. }
  934. static void rtl8169_phy_timer(unsigned long __opaque)
  935. {
  936. struct net_device *dev = (struct net_device *)__opaque;
  937. struct rtl8169_private *tp = netdev_priv(dev);
  938. struct timer_list *timer = &tp->timer;
  939. void __iomem *ioaddr = tp->mmio_addr;
  940. unsigned long timeout = RTL8169_PHY_TIMEOUT;
  941. assert(tp->mac_version > RTL_GIGA_MAC_VER_B);
  942. assert(tp->phy_version < RTL_GIGA_PHY_VER_H);
  943. if (!(tp->phy_1000_ctrl_reg & PHY_Cap_1000_Full))
  944. return;
  945. spin_lock_irq(&tp->lock);
  946. if (tp->phy_reset_pending(ioaddr)) {
  947. /*
  948. * A busy loop could burn quite a few cycles on nowadays CPU.
  949. * Let's delay the execution of the timer for a few ticks.
  950. */
  951. timeout = HZ/10;
  952. goto out_mod_timer;
  953. }
  954. if (tp->link_ok(ioaddr))
  955. goto out_unlock;
  956. if (netif_msg_link(tp))
  957. printk(KERN_WARNING "%s: PHY reset until link up\n", dev->name);
  958. tp->phy_reset_enable(ioaddr);
  959. out_mod_timer:
  960. mod_timer(timer, jiffies + timeout);
  961. out_unlock:
  962. spin_unlock_irq(&tp->lock);
  963. }
  964. static inline void rtl8169_delete_timer(struct net_device *dev)
  965. {
  966. struct rtl8169_private *tp = netdev_priv(dev);
  967. struct timer_list *timer = &tp->timer;
  968. if ((tp->mac_version <= RTL_GIGA_MAC_VER_B) ||
  969. (tp->phy_version >= RTL_GIGA_PHY_VER_H))
  970. return;
  971. del_timer_sync(timer);
  972. }
  973. static inline void rtl8169_request_timer(struct net_device *dev)
  974. {
  975. struct rtl8169_private *tp = netdev_priv(dev);
  976. struct timer_list *timer = &tp->timer;
  977. if ((tp->mac_version <= RTL_GIGA_MAC_VER_B) ||
  978. (tp->phy_version >= RTL_GIGA_PHY_VER_H))
  979. return;
  980. init_timer(timer);
  981. timer->expires = jiffies + RTL8169_PHY_TIMEOUT;
  982. timer->data = (unsigned long)(dev);
  983. timer->function = rtl8169_phy_timer;
  984. add_timer(timer);
  985. }
  986. #ifdef CONFIG_NET_POLL_CONTROLLER
  987. /*
  988. * Polling 'interrupt' - used by things like netconsole to send skbs
  989. * without having to re-enable interrupts. It's not called while
  990. * the interrupt routine is executing.
  991. */
  992. static void rtl8169_netpoll(struct net_device *dev)
  993. {
  994. struct rtl8169_private *tp = netdev_priv(dev);
  995. struct pci_dev *pdev = tp->pci_dev;
  996. disable_irq(pdev->irq);
  997. rtl8169_interrupt(pdev->irq, dev, NULL);
  998. enable_irq(pdev->irq);
  999. }
  1000. #endif
  1001. static void rtl8169_release_board(struct pci_dev *pdev, struct net_device *dev,
  1002. void __iomem *ioaddr)
  1003. {
  1004. iounmap(ioaddr);
  1005. pci_release_regions(pdev);
  1006. pci_disable_device(pdev);
  1007. free_netdev(dev);
  1008. }
  1009. static int __devinit
  1010. rtl8169_init_board(struct pci_dev *pdev, struct net_device **dev_out,
  1011. void __iomem **ioaddr_out)
  1012. {
  1013. void __iomem *ioaddr;
  1014. struct net_device *dev;
  1015. struct rtl8169_private *tp;
  1016. int rc = -ENOMEM, i, acpi_idle_state = 0, pm_cap;
  1017. assert(ioaddr_out != NULL);
  1018. /* dev zeroed in alloc_etherdev */
  1019. dev = alloc_etherdev(sizeof (*tp));
  1020. if (dev == NULL) {
  1021. if (netif_msg_drv(&debug))
  1022. printk(KERN_ERR PFX "unable to alloc new ethernet\n");
  1023. goto err_out;
  1024. }
  1025. SET_MODULE_OWNER(dev);
  1026. SET_NETDEV_DEV(dev, &pdev->dev);
  1027. tp = netdev_priv(dev);
  1028. tp->msg_enable = netif_msg_init(debug.msg_enable, R8169_MSG_DEFAULT);
  1029. /* enable device (incl. PCI PM wakeup and hotplug setup) */
  1030. rc = pci_enable_device(pdev);
  1031. if (rc < 0) {
  1032. if (netif_msg_probe(tp)) {
  1033. printk(KERN_ERR PFX "%s: enable failure\n",
  1034. pci_name(pdev));
  1035. }
  1036. goto err_out_free_dev;
  1037. }
  1038. rc = pci_set_mwi(pdev);
  1039. if (rc < 0)
  1040. goto err_out_disable;
  1041. /* save power state before pci_enable_device overwrites it */
  1042. pm_cap = pci_find_capability(pdev, PCI_CAP_ID_PM);
  1043. if (pm_cap) {
  1044. u16 pwr_command;
  1045. pci_read_config_word(pdev, pm_cap + PCI_PM_CTRL, &pwr_command);
  1046. acpi_idle_state = pwr_command & PCI_PM_CTRL_STATE_MASK;
  1047. } else {
  1048. if (netif_msg_probe(tp)) {
  1049. printk(KERN_ERR PFX
  1050. "Cannot find PowerManagement capability. "
  1051. "Aborting.\n");
  1052. }
  1053. goto err_out_mwi;
  1054. }
  1055. /* make sure PCI base addr 1 is MMIO */
  1056. if (!(pci_resource_flags(pdev, 1) & IORESOURCE_MEM)) {
  1057. if (netif_msg_probe(tp)) {
  1058. printk(KERN_ERR PFX
  1059. "region #1 not an MMIO resource, aborting\n");
  1060. }
  1061. rc = -ENODEV;
  1062. goto err_out_mwi;
  1063. }
  1064. /* check for weird/broken PCI region reporting */
  1065. if (pci_resource_len(pdev, 1) < R8169_REGS_SIZE) {
  1066. if (netif_msg_probe(tp)) {
  1067. printk(KERN_ERR PFX
  1068. "Invalid PCI region size(s), aborting\n");
  1069. }
  1070. rc = -ENODEV;
  1071. goto err_out_mwi;
  1072. }
  1073. rc = pci_request_regions(pdev, MODULENAME);
  1074. if (rc < 0) {
  1075. if (netif_msg_probe(tp)) {
  1076. printk(KERN_ERR PFX "%s: could not request regions.\n",
  1077. pci_name(pdev));
  1078. }
  1079. goto err_out_mwi;
  1080. }
  1081. tp->cp_cmd = PCIMulRW | RxChkSum;
  1082. if ((sizeof(dma_addr_t) > 4) &&
  1083. !pci_set_dma_mask(pdev, DMA_64BIT_MASK) && use_dac) {
  1084. tp->cp_cmd |= PCIDAC;
  1085. dev->features |= NETIF_F_HIGHDMA;
  1086. } else {
  1087. rc = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
  1088. if (rc < 0) {
  1089. if (netif_msg_probe(tp)) {
  1090. printk(KERN_ERR PFX
  1091. "DMA configuration failed.\n");
  1092. }
  1093. goto err_out_free_res;
  1094. }
  1095. }
  1096. pci_set_master(pdev);
  1097. /* ioremap MMIO region */
  1098. ioaddr = ioremap(pci_resource_start(pdev, 1), R8169_REGS_SIZE);
  1099. if (ioaddr == NULL) {
  1100. if (netif_msg_probe(tp))
  1101. printk(KERN_ERR PFX "cannot remap MMIO, aborting\n");
  1102. rc = -EIO;
  1103. goto err_out_free_res;
  1104. }
  1105. /* Unneeded ? Don't mess with Mrs. Murphy. */
  1106. rtl8169_irq_mask_and_ack(ioaddr);
  1107. /* Soft reset the chip. */
  1108. RTL_W8(ChipCmd, CmdReset);
  1109. /* Check that the chip has finished the reset. */
  1110. for (i = 1000; i > 0; i--) {
  1111. if ((RTL_R8(ChipCmd) & CmdReset) == 0)
  1112. break;
  1113. udelay(10);
  1114. }
  1115. /* Identify chip attached to board */
  1116. rtl8169_get_mac_version(tp, ioaddr);
  1117. rtl8169_get_phy_version(tp, ioaddr);
  1118. rtl8169_print_mac_version(tp);
  1119. rtl8169_print_phy_version(tp);
  1120. for (i = ARRAY_SIZE(rtl_chip_info) - 1; i >= 0; i--) {
  1121. if (tp->mac_version == rtl_chip_info[i].mac_version)
  1122. break;
  1123. }
  1124. if (i < 0) {
  1125. /* Unknown chip: assume array element #0, original RTL-8169 */
  1126. if (netif_msg_probe(tp)) {
  1127. printk(KERN_DEBUG PFX "PCI device %s: "
  1128. "unknown chip version, assuming %s\n",
  1129. pci_name(pdev), rtl_chip_info[0].name);
  1130. }
  1131. i++;
  1132. }
  1133. tp->chipset = i;
  1134. *ioaddr_out = ioaddr;
  1135. *dev_out = dev;
  1136. out:
  1137. return rc;
  1138. err_out_free_res:
  1139. pci_release_regions(pdev);
  1140. err_out_mwi:
  1141. pci_clear_mwi(pdev);
  1142. err_out_disable:
  1143. pci_disable_device(pdev);
  1144. err_out_free_dev:
  1145. free_netdev(dev);
  1146. err_out:
  1147. *ioaddr_out = NULL;
  1148. *dev_out = NULL;
  1149. goto out;
  1150. }
  1151. static int __devinit
  1152. rtl8169_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
  1153. {
  1154. struct net_device *dev = NULL;
  1155. struct rtl8169_private *tp;
  1156. void __iomem *ioaddr = NULL;
  1157. static int board_idx = -1;
  1158. u8 autoneg, duplex;
  1159. u16 speed;
  1160. int i, rc;
  1161. assert(pdev != NULL);
  1162. assert(ent != NULL);
  1163. board_idx++;
  1164. if (netif_msg_drv(&debug)) {
  1165. printk(KERN_INFO "%s Gigabit Ethernet driver %s loaded\n",
  1166. MODULENAME, RTL8169_VERSION);
  1167. }
  1168. rc = rtl8169_init_board(pdev, &dev, &ioaddr);
  1169. if (rc)
  1170. return rc;
  1171. tp = netdev_priv(dev);
  1172. assert(ioaddr != NULL);
  1173. if (RTL_R8(PHYstatus) & TBI_Enable) {
  1174. tp->set_speed = rtl8169_set_speed_tbi;
  1175. tp->get_settings = rtl8169_gset_tbi;
  1176. tp->phy_reset_enable = rtl8169_tbi_reset_enable;
  1177. tp->phy_reset_pending = rtl8169_tbi_reset_pending;
  1178. tp->link_ok = rtl8169_tbi_link_ok;
  1179. tp->phy_1000_ctrl_reg = PHY_Cap_1000_Full; /* Implied by TBI */
  1180. } else {
  1181. tp->set_speed = rtl8169_set_speed_xmii;
  1182. tp->get_settings = rtl8169_gset_xmii;
  1183. tp->phy_reset_enable = rtl8169_xmii_reset_enable;
  1184. tp->phy_reset_pending = rtl8169_xmii_reset_pending;
  1185. tp->link_ok = rtl8169_xmii_link_ok;
  1186. }
  1187. /* Get MAC address. FIXME: read EEPROM */
  1188. for (i = 0; i < MAC_ADDR_LEN; i++)
  1189. dev->dev_addr[i] = RTL_R8(MAC0 + i);
  1190. dev->open = rtl8169_open;
  1191. dev->hard_start_xmit = rtl8169_start_xmit;
  1192. dev->get_stats = rtl8169_get_stats;
  1193. SET_ETHTOOL_OPS(dev, &rtl8169_ethtool_ops);
  1194. dev->stop = rtl8169_close;
  1195. dev->tx_timeout = rtl8169_tx_timeout;
  1196. dev->set_multicast_list = rtl8169_set_rx_mode;
  1197. dev->watchdog_timeo = RTL8169_TX_TIMEOUT;
  1198. dev->irq = pdev->irq;
  1199. dev->base_addr = (unsigned long) ioaddr;
  1200. dev->change_mtu = rtl8169_change_mtu;
  1201. #ifdef CONFIG_R8169_NAPI
  1202. dev->poll = rtl8169_poll;
  1203. dev->weight = R8169_NAPI_WEIGHT;
  1204. #endif
  1205. #ifdef CONFIG_R8169_VLAN
  1206. dev->features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
  1207. dev->vlan_rx_register = rtl8169_vlan_rx_register;
  1208. dev->vlan_rx_kill_vid = rtl8169_vlan_rx_kill_vid;
  1209. #endif
  1210. #ifdef CONFIG_NET_POLL_CONTROLLER
  1211. dev->poll_controller = rtl8169_netpoll;
  1212. #endif
  1213. tp->intr_mask = 0xffff;
  1214. tp->pci_dev = pdev;
  1215. tp->mmio_addr = ioaddr;
  1216. spin_lock_init(&tp->lock);
  1217. rc = register_netdev(dev);
  1218. if (rc) {
  1219. rtl8169_release_board(pdev, dev, ioaddr);
  1220. return rc;
  1221. }
  1222. if (netif_msg_probe(tp)) {
  1223. printk(KERN_DEBUG "%s: Identified chip type is '%s'.\n",
  1224. dev->name, rtl_chip_info[tp->chipset].name);
  1225. }
  1226. pci_set_drvdata(pdev, dev);
  1227. if (netif_msg_probe(tp)) {
  1228. printk(KERN_INFO "%s: %s at 0x%lx, "
  1229. "%2.2x:%2.2x:%2.2x:%2.2x:%2.2x:%2.2x, "
  1230. "IRQ %d\n",
  1231. dev->name,
  1232. rtl_chip_info[ent->driver_data].name,
  1233. dev->base_addr,
  1234. dev->dev_addr[0], dev->dev_addr[1],
  1235. dev->dev_addr[2], dev->dev_addr[3],
  1236. dev->dev_addr[4], dev->dev_addr[5], dev->irq);
  1237. }
  1238. rtl8169_hw_phy_config(dev);
  1239. dprintk("Set MAC Reg C+CR Offset 0x82h = 0x01h\n");
  1240. RTL_W8(0x82, 0x01);
  1241. if (tp->mac_version < RTL_GIGA_MAC_VER_E) {
  1242. dprintk("Set PCI Latency=0x40\n");
  1243. pci_write_config_byte(pdev, PCI_LATENCY_TIMER, 0x40);
  1244. }
  1245. if (tp->mac_version == RTL_GIGA_MAC_VER_D) {
  1246. dprintk("Set MAC Reg C+CR Offset 0x82h = 0x01h\n");
  1247. RTL_W8(0x82, 0x01);
  1248. dprintk("Set PHY Reg 0x0bh = 0x00h\n");
  1249. mdio_write(ioaddr, 0x0b, 0x0000); //w 0x0b 15 0 0
  1250. }
  1251. rtl8169_link_option(board_idx, &autoneg, &speed, &duplex);
  1252. rtl8169_set_speed(dev, autoneg, speed, duplex);
  1253. if ((RTL_R8(PHYstatus) & TBI_Enable) && netif_msg_link(tp))
  1254. printk(KERN_INFO PFX "%s: TBI auto-negotiating\n", dev->name);
  1255. return 0;
  1256. }
  1257. static void __devexit
  1258. rtl8169_remove_one(struct pci_dev *pdev)
  1259. {
  1260. struct net_device *dev = pci_get_drvdata(pdev);
  1261. struct rtl8169_private *tp = netdev_priv(dev);
  1262. assert(dev != NULL);
  1263. assert(tp != NULL);
  1264. unregister_netdev(dev);
  1265. rtl8169_release_board(pdev, dev, tp->mmio_addr);
  1266. pci_set_drvdata(pdev, NULL);
  1267. }
  1268. #ifdef CONFIG_PM
  1269. static int rtl8169_suspend(struct pci_dev *pdev, pm_message_t state)
  1270. {
  1271. struct net_device *dev = pci_get_drvdata(pdev);
  1272. struct rtl8169_private *tp = netdev_priv(dev);
  1273. void __iomem *ioaddr = tp->mmio_addr;
  1274. unsigned long flags;
  1275. if (!netif_running(dev))
  1276. return 0;
  1277. netif_device_detach(dev);
  1278. netif_stop_queue(dev);
  1279. spin_lock_irqsave(&tp->lock, flags);
  1280. /* Disable interrupts, stop Rx and Tx */
  1281. RTL_W16(IntrMask, 0);
  1282. RTL_W8(ChipCmd, 0);
  1283. /* Update the error counts. */
  1284. tp->stats.rx_missed_errors += RTL_R32(RxMissed);
  1285. RTL_W32(RxMissed, 0);
  1286. spin_unlock_irqrestore(&tp->lock, flags);
  1287. return 0;
  1288. }
  1289. static int rtl8169_resume(struct pci_dev *pdev)
  1290. {
  1291. struct net_device *dev = pci_get_drvdata(pdev);
  1292. if (!netif_running(dev))
  1293. return 0;
  1294. netif_device_attach(dev);
  1295. rtl8169_hw_start(dev);
  1296. return 0;
  1297. }
  1298. #endif /* CONFIG_PM */
  1299. static void rtl8169_set_rxbufsize(struct rtl8169_private *tp,
  1300. struct net_device *dev)
  1301. {
  1302. unsigned int mtu = dev->mtu;
  1303. tp->rx_buf_sz = (mtu > RX_BUF_SIZE) ? mtu + ETH_HLEN + 8 : RX_BUF_SIZE;
  1304. }
  1305. static int rtl8169_open(struct net_device *dev)
  1306. {
  1307. struct rtl8169_private *tp = netdev_priv(dev);
  1308. struct pci_dev *pdev = tp->pci_dev;
  1309. int retval;
  1310. rtl8169_set_rxbufsize(tp, dev);
  1311. retval =
  1312. request_irq(dev->irq, rtl8169_interrupt, SA_SHIRQ, dev->name, dev);
  1313. if (retval < 0)
  1314. goto out;
  1315. retval = -ENOMEM;
  1316. /*
  1317. * Rx and Tx desscriptors needs 256 bytes alignment.
  1318. * pci_alloc_consistent provides more.
  1319. */
  1320. tp->TxDescArray = pci_alloc_consistent(pdev, R8169_TX_RING_BYTES,
  1321. &tp->TxPhyAddr);
  1322. if (!tp->TxDescArray)
  1323. goto err_free_irq;
  1324. tp->RxDescArray = pci_alloc_consistent(pdev, R8169_RX_RING_BYTES,
  1325. &tp->RxPhyAddr);
  1326. if (!tp->RxDescArray)
  1327. goto err_free_tx;
  1328. retval = rtl8169_init_ring(dev);
  1329. if (retval < 0)
  1330. goto err_free_rx;
  1331. INIT_WORK(&tp->task, NULL, dev);
  1332. rtl8169_hw_start(dev);
  1333. rtl8169_request_timer(dev);
  1334. rtl8169_check_link_status(dev, tp, tp->mmio_addr);
  1335. out:
  1336. return retval;
  1337. err_free_rx:
  1338. pci_free_consistent(pdev, R8169_RX_RING_BYTES, tp->RxDescArray,
  1339. tp->RxPhyAddr);
  1340. err_free_tx:
  1341. pci_free_consistent(pdev, R8169_TX_RING_BYTES, tp->TxDescArray,
  1342. tp->TxPhyAddr);
  1343. err_free_irq:
  1344. free_irq(dev->irq, dev);
  1345. goto out;
  1346. }
  1347. static void rtl8169_hw_reset(void __iomem *ioaddr)
  1348. {
  1349. /* Disable interrupts */
  1350. rtl8169_irq_mask_and_ack(ioaddr);
  1351. /* Reset the chipset */
  1352. RTL_W8(ChipCmd, CmdReset);
  1353. /* PCI commit */
  1354. RTL_R8(ChipCmd);
  1355. }
  1356. static void
  1357. rtl8169_hw_start(struct net_device *dev)
  1358. {
  1359. struct rtl8169_private *tp = netdev_priv(dev);
  1360. void __iomem *ioaddr = tp->mmio_addr;
  1361. u32 i;
  1362. /* Soft reset the chip. */
  1363. RTL_W8(ChipCmd, CmdReset);
  1364. /* Check that the chip has finished the reset. */
  1365. for (i = 1000; i > 0; i--) {
  1366. if ((RTL_R8(ChipCmd) & CmdReset) == 0)
  1367. break;
  1368. udelay(10);
  1369. }
  1370. RTL_W8(Cfg9346, Cfg9346_Unlock);
  1371. RTL_W8(ChipCmd, CmdTxEnb | CmdRxEnb);
  1372. RTL_W8(EarlyTxThres, EarlyTxThld);
  1373. /* Low hurts. Let's disable the filtering. */
  1374. RTL_W16(RxMaxSize, 16383);
  1375. /* Set Rx Config register */
  1376. i = rtl8169_rx_config |
  1377. (RTL_R32(RxConfig) & rtl_chip_info[tp->chipset].RxConfigMask);
  1378. RTL_W32(RxConfig, i);
  1379. /* Set DMA burst size and Interframe Gap Time */
  1380. RTL_W32(TxConfig,
  1381. (TX_DMA_BURST << TxDMAShift) | (InterFrameGap <<
  1382. TxInterFrameGapShift));
  1383. tp->cp_cmd |= RTL_R16(CPlusCmd);
  1384. RTL_W16(CPlusCmd, tp->cp_cmd);
  1385. if ((tp->mac_version == RTL_GIGA_MAC_VER_D) ||
  1386. (tp->mac_version == RTL_GIGA_MAC_VER_E)) {
  1387. dprintk(KERN_INFO PFX "Set MAC Reg C+CR Offset 0xE0. "
  1388. "Bit-3 and bit-14 MUST be 1\n");
  1389. tp->cp_cmd |= (1 << 14) | PCIMulRW;
  1390. RTL_W16(CPlusCmd, tp->cp_cmd);
  1391. }
  1392. /*
  1393. * Undocumented corner. Supposedly:
  1394. * (TxTimer << 12) | (TxPackets << 8) | (RxTimer << 4) | RxPackets
  1395. */
  1396. RTL_W16(IntrMitigate, 0x0000);
  1397. RTL_W32(TxDescStartAddrLow, ((u64) tp->TxPhyAddr & DMA_32BIT_MASK));
  1398. RTL_W32(TxDescStartAddrHigh, ((u64) tp->TxPhyAddr >> 32));
  1399. RTL_W32(RxDescAddrLow, ((u64) tp->RxPhyAddr & DMA_32BIT_MASK));
  1400. RTL_W32(RxDescAddrHigh, ((u64) tp->RxPhyAddr >> 32));
  1401. RTL_W8(Cfg9346, Cfg9346_Lock);
  1402. udelay(10);
  1403. RTL_W32(RxMissed, 0);
  1404. rtl8169_set_rx_mode(dev);
  1405. /* no early-rx interrupts */
  1406. RTL_W16(MultiIntr, RTL_R16(MultiIntr) & 0xF000);
  1407. /* Enable all known interrupts by setting the interrupt mask. */
  1408. RTL_W16(IntrMask, rtl8169_intr_mask);
  1409. netif_start_queue(dev);
  1410. }
  1411. static int rtl8169_change_mtu(struct net_device *dev, int new_mtu)
  1412. {
  1413. struct rtl8169_private *tp = netdev_priv(dev);
  1414. int ret = 0;
  1415. if (new_mtu < ETH_ZLEN || new_mtu > SafeMtu)
  1416. return -EINVAL;
  1417. dev->mtu = new_mtu;
  1418. if (!netif_running(dev))
  1419. goto out;
  1420. rtl8169_down(dev);
  1421. rtl8169_set_rxbufsize(tp, dev);
  1422. ret = rtl8169_init_ring(dev);
  1423. if (ret < 0)
  1424. goto out;
  1425. netif_poll_enable(dev);
  1426. rtl8169_hw_start(dev);
  1427. rtl8169_request_timer(dev);
  1428. out:
  1429. return ret;
  1430. }
  1431. static inline void rtl8169_make_unusable_by_asic(struct RxDesc *desc)
  1432. {
  1433. desc->addr = 0x0badbadbadbadbadull;
  1434. desc->opts1 &= ~cpu_to_le32(DescOwn | RsvdMask);
  1435. }
  1436. static void rtl8169_free_rx_skb(struct rtl8169_private *tp,
  1437. struct sk_buff **sk_buff, struct RxDesc *desc)
  1438. {
  1439. struct pci_dev *pdev = tp->pci_dev;
  1440. pci_unmap_single(pdev, le64_to_cpu(desc->addr), tp->rx_buf_sz,
  1441. PCI_DMA_FROMDEVICE);
  1442. dev_kfree_skb(*sk_buff);
  1443. *sk_buff = NULL;
  1444. rtl8169_make_unusable_by_asic(desc);
  1445. }
  1446. static inline void rtl8169_mark_to_asic(struct RxDesc *desc, u32 rx_buf_sz)
  1447. {
  1448. u32 eor = le32_to_cpu(desc->opts1) & RingEnd;
  1449. desc->opts1 = cpu_to_le32(DescOwn | eor | rx_buf_sz);
  1450. }
  1451. static inline void rtl8169_map_to_asic(struct RxDesc *desc, dma_addr_t mapping,
  1452. u32 rx_buf_sz)
  1453. {
  1454. desc->addr = cpu_to_le64(mapping);
  1455. wmb();
  1456. rtl8169_mark_to_asic(desc, rx_buf_sz);
  1457. }
  1458. static int rtl8169_alloc_rx_skb(struct pci_dev *pdev, struct sk_buff **sk_buff,
  1459. struct RxDesc *desc, int rx_buf_sz)
  1460. {
  1461. struct sk_buff *skb;
  1462. dma_addr_t mapping;
  1463. int ret = 0;
  1464. skb = dev_alloc_skb(rx_buf_sz + NET_IP_ALIGN);
  1465. if (!skb)
  1466. goto err_out;
  1467. skb_reserve(skb, NET_IP_ALIGN);
  1468. *sk_buff = skb;
  1469. mapping = pci_map_single(pdev, skb->tail, rx_buf_sz,
  1470. PCI_DMA_FROMDEVICE);
  1471. rtl8169_map_to_asic(desc, mapping, rx_buf_sz);
  1472. out:
  1473. return ret;
  1474. err_out:
  1475. ret = -ENOMEM;
  1476. rtl8169_make_unusable_by_asic(desc);
  1477. goto out;
  1478. }
  1479. static void rtl8169_rx_clear(struct rtl8169_private *tp)
  1480. {
  1481. int i;
  1482. for (i = 0; i < NUM_RX_DESC; i++) {
  1483. if (tp->Rx_skbuff[i]) {
  1484. rtl8169_free_rx_skb(tp, tp->Rx_skbuff + i,
  1485. tp->RxDescArray + i);
  1486. }
  1487. }
  1488. }
  1489. static u32 rtl8169_rx_fill(struct rtl8169_private *tp, struct net_device *dev,
  1490. u32 start, u32 end)
  1491. {
  1492. u32 cur;
  1493. for (cur = start; end - cur > 0; cur++) {
  1494. int ret, i = cur % NUM_RX_DESC;
  1495. if (tp->Rx_skbuff[i])
  1496. continue;
  1497. ret = rtl8169_alloc_rx_skb(tp->pci_dev, tp->Rx_skbuff + i,
  1498. tp->RxDescArray + i, tp->rx_buf_sz);
  1499. if (ret < 0)
  1500. break;
  1501. }
  1502. return cur - start;
  1503. }
  1504. static inline void rtl8169_mark_as_last_descriptor(struct RxDesc *desc)
  1505. {
  1506. desc->opts1 |= cpu_to_le32(RingEnd);
  1507. }
  1508. static void rtl8169_init_ring_indexes(struct rtl8169_private *tp)
  1509. {
  1510. tp->dirty_tx = tp->dirty_rx = tp->cur_tx = tp->cur_rx = 0;
  1511. }
  1512. static int rtl8169_init_ring(struct net_device *dev)
  1513. {
  1514. struct rtl8169_private *tp = netdev_priv(dev);
  1515. rtl8169_init_ring_indexes(tp);
  1516. memset(tp->tx_skb, 0x0, NUM_TX_DESC * sizeof(struct ring_info));
  1517. memset(tp->Rx_skbuff, 0x0, NUM_RX_DESC * sizeof(struct sk_buff *));
  1518. if (rtl8169_rx_fill(tp, dev, 0, NUM_RX_DESC) != NUM_RX_DESC)
  1519. goto err_out;
  1520. rtl8169_mark_as_last_descriptor(tp->RxDescArray + NUM_RX_DESC - 1);
  1521. return 0;
  1522. err_out:
  1523. rtl8169_rx_clear(tp);
  1524. return -ENOMEM;
  1525. }
  1526. static void rtl8169_unmap_tx_skb(struct pci_dev *pdev, struct ring_info *tx_skb,
  1527. struct TxDesc *desc)
  1528. {
  1529. unsigned int len = tx_skb->len;
  1530. pci_unmap_single(pdev, le64_to_cpu(desc->addr), len, PCI_DMA_TODEVICE);
  1531. desc->opts1 = 0x00;
  1532. desc->opts2 = 0x00;
  1533. desc->addr = 0x00;
  1534. tx_skb->len = 0;
  1535. }
  1536. static void rtl8169_tx_clear(struct rtl8169_private *tp)
  1537. {
  1538. unsigned int i;
  1539. for (i = tp->dirty_tx; i < tp->dirty_tx + NUM_TX_DESC; i++) {
  1540. unsigned int entry = i % NUM_TX_DESC;
  1541. struct ring_info *tx_skb = tp->tx_skb + entry;
  1542. unsigned int len = tx_skb->len;
  1543. if (len) {
  1544. struct sk_buff *skb = tx_skb->skb;
  1545. rtl8169_unmap_tx_skb(tp->pci_dev, tx_skb,
  1546. tp->TxDescArray + entry);
  1547. if (skb) {
  1548. dev_kfree_skb(skb);
  1549. tx_skb->skb = NULL;
  1550. }
  1551. tp->stats.tx_dropped++;
  1552. }
  1553. }
  1554. tp->cur_tx = tp->dirty_tx = 0;
  1555. }
  1556. static void rtl8169_schedule_work(struct net_device *dev, void (*task)(void *))
  1557. {
  1558. struct rtl8169_private *tp = netdev_priv(dev);
  1559. PREPARE_WORK(&tp->task, task, dev);
  1560. schedule_delayed_work(&tp->task, 4);
  1561. }
  1562. static void rtl8169_wait_for_quiescence(struct net_device *dev)
  1563. {
  1564. struct rtl8169_private *tp = netdev_priv(dev);
  1565. void __iomem *ioaddr = tp->mmio_addr;
  1566. synchronize_irq(dev->irq);
  1567. /* Wait for any pending NAPI task to complete */
  1568. netif_poll_disable(dev);
  1569. rtl8169_irq_mask_and_ack(ioaddr);
  1570. netif_poll_enable(dev);
  1571. }
  1572. static void rtl8169_reinit_task(void *_data)
  1573. {
  1574. struct net_device *dev = _data;
  1575. int ret;
  1576. if (netif_running(dev)) {
  1577. rtl8169_wait_for_quiescence(dev);
  1578. rtl8169_close(dev);
  1579. }
  1580. ret = rtl8169_open(dev);
  1581. if (unlikely(ret < 0)) {
  1582. if (net_ratelimit()) {
  1583. struct rtl8169_private *tp = netdev_priv(dev);
  1584. if (netif_msg_drv(tp)) {
  1585. printk(PFX KERN_ERR
  1586. "%s: reinit failure (status = %d)."
  1587. " Rescheduling.\n", dev->name, ret);
  1588. }
  1589. }
  1590. rtl8169_schedule_work(dev, rtl8169_reinit_task);
  1591. }
  1592. }
  1593. static void rtl8169_reset_task(void *_data)
  1594. {
  1595. struct net_device *dev = _data;
  1596. struct rtl8169_private *tp = netdev_priv(dev);
  1597. if (!netif_running(dev))
  1598. return;
  1599. rtl8169_wait_for_quiescence(dev);
  1600. rtl8169_rx_interrupt(dev, tp, tp->mmio_addr);
  1601. rtl8169_tx_clear(tp);
  1602. if (tp->dirty_rx == tp->cur_rx) {
  1603. rtl8169_init_ring_indexes(tp);
  1604. rtl8169_hw_start(dev);
  1605. netif_wake_queue(dev);
  1606. } else {
  1607. if (net_ratelimit()) {
  1608. struct rtl8169_private *tp = netdev_priv(dev);
  1609. if (netif_msg_intr(tp)) {
  1610. printk(PFX KERN_EMERG
  1611. "%s: Rx buffers shortage\n", dev->name);
  1612. }
  1613. }
  1614. rtl8169_schedule_work(dev, rtl8169_reset_task);
  1615. }
  1616. }
  1617. static void rtl8169_tx_timeout(struct net_device *dev)
  1618. {
  1619. struct rtl8169_private *tp = netdev_priv(dev);
  1620. rtl8169_hw_reset(tp->mmio_addr);
  1621. /* Let's wait a bit while any (async) irq lands on */
  1622. rtl8169_schedule_work(dev, rtl8169_reset_task);
  1623. }
  1624. static int rtl8169_xmit_frags(struct rtl8169_private *tp, struct sk_buff *skb,
  1625. u32 opts1)
  1626. {
  1627. struct skb_shared_info *info = skb_shinfo(skb);
  1628. unsigned int cur_frag, entry;
  1629. struct TxDesc *txd;
  1630. entry = tp->cur_tx;
  1631. for (cur_frag = 0; cur_frag < info->nr_frags; cur_frag++) {
  1632. skb_frag_t *frag = info->frags + cur_frag;
  1633. dma_addr_t mapping;
  1634. u32 status, len;
  1635. void *addr;
  1636. entry = (entry + 1) % NUM_TX_DESC;
  1637. txd = tp->TxDescArray + entry;
  1638. len = frag->size;
  1639. addr = ((void *) page_address(frag->page)) + frag->page_offset;
  1640. mapping = pci_map_single(tp->pci_dev, addr, len, PCI_DMA_TODEVICE);
  1641. /* anti gcc 2.95.3 bugware (sic) */
  1642. status = opts1 | len | (RingEnd * !((entry + 1) % NUM_TX_DESC));
  1643. txd->opts1 = cpu_to_le32(status);
  1644. txd->addr = cpu_to_le64(mapping);
  1645. tp->tx_skb[entry].len = len;
  1646. }
  1647. if (cur_frag) {
  1648. tp->tx_skb[entry].skb = skb;
  1649. txd->opts1 |= cpu_to_le32(LastFrag);
  1650. }
  1651. return cur_frag;
  1652. }
  1653. static inline u32 rtl8169_tso_csum(struct sk_buff *skb, struct net_device *dev)
  1654. {
  1655. if (dev->features & NETIF_F_TSO) {
  1656. u32 mss = skb_shinfo(skb)->tso_size;
  1657. if (mss)
  1658. return LargeSend | ((mss & MSSMask) << MSSShift);
  1659. }
  1660. if (skb->ip_summed == CHECKSUM_HW) {
  1661. const struct iphdr *ip = skb->nh.iph;
  1662. if (ip->protocol == IPPROTO_TCP)
  1663. return IPCS | TCPCS;
  1664. else if (ip->protocol == IPPROTO_UDP)
  1665. return IPCS | UDPCS;
  1666. WARN_ON(1); /* we need a WARN() */
  1667. }
  1668. return 0;
  1669. }
  1670. static int rtl8169_start_xmit(struct sk_buff *skb, struct net_device *dev)
  1671. {
  1672. struct rtl8169_private *tp = netdev_priv(dev);
  1673. unsigned int frags, entry = tp->cur_tx % NUM_TX_DESC;
  1674. struct TxDesc *txd = tp->TxDescArray + entry;
  1675. void __iomem *ioaddr = tp->mmio_addr;
  1676. dma_addr_t mapping;
  1677. u32 status, len;
  1678. u32 opts1;
  1679. int ret = 0;
  1680. if (unlikely(TX_BUFFS_AVAIL(tp) < skb_shinfo(skb)->nr_frags)) {
  1681. if (netif_msg_drv(tp)) {
  1682. printk(KERN_ERR
  1683. "%s: BUG! Tx Ring full when queue awake!\n",
  1684. dev->name);
  1685. }
  1686. goto err_stop;
  1687. }
  1688. if (unlikely(le32_to_cpu(txd->opts1) & DescOwn))
  1689. goto err_stop;
  1690. opts1 = DescOwn | rtl8169_tso_csum(skb, dev);
  1691. frags = rtl8169_xmit_frags(tp, skb, opts1);
  1692. if (frags) {
  1693. len = skb_headlen(skb);
  1694. opts1 |= FirstFrag;
  1695. } else {
  1696. len = skb->len;
  1697. if (unlikely(len < ETH_ZLEN)) {
  1698. skb = skb_padto(skb, ETH_ZLEN);
  1699. if (!skb)
  1700. goto err_update_stats;
  1701. len = ETH_ZLEN;
  1702. }
  1703. opts1 |= FirstFrag | LastFrag;
  1704. tp->tx_skb[entry].skb = skb;
  1705. }
  1706. mapping = pci_map_single(tp->pci_dev, skb->data, len, PCI_DMA_TODEVICE);
  1707. tp->tx_skb[entry].len = len;
  1708. txd->addr = cpu_to_le64(mapping);
  1709. txd->opts2 = cpu_to_le32(rtl8169_tx_vlan_tag(tp, skb));
  1710. wmb();
  1711. /* anti gcc 2.95.3 bugware (sic) */
  1712. status = opts1 | len | (RingEnd * !((entry + 1) % NUM_TX_DESC));
  1713. txd->opts1 = cpu_to_le32(status);
  1714. dev->trans_start = jiffies;
  1715. tp->cur_tx += frags + 1;
  1716. smp_wmb();
  1717. RTL_W8(TxPoll, 0x40); /* set polling bit */
  1718. if (TX_BUFFS_AVAIL(tp) < MAX_SKB_FRAGS) {
  1719. netif_stop_queue(dev);
  1720. smp_rmb();
  1721. if (TX_BUFFS_AVAIL(tp) >= MAX_SKB_FRAGS)
  1722. netif_wake_queue(dev);
  1723. }
  1724. out:
  1725. return ret;
  1726. err_stop:
  1727. netif_stop_queue(dev);
  1728. ret = 1;
  1729. err_update_stats:
  1730. tp->stats.tx_dropped++;
  1731. goto out;
  1732. }
  1733. static void rtl8169_pcierr_interrupt(struct net_device *dev)
  1734. {
  1735. struct rtl8169_private *tp = netdev_priv(dev);
  1736. struct pci_dev *pdev = tp->pci_dev;
  1737. void __iomem *ioaddr = tp->mmio_addr;
  1738. u16 pci_status, pci_cmd;
  1739. pci_read_config_word(pdev, PCI_COMMAND, &pci_cmd);
  1740. pci_read_config_word(pdev, PCI_STATUS, &pci_status);
  1741. if (netif_msg_intr(tp)) {
  1742. printk(KERN_ERR
  1743. "%s: PCI error (cmd = 0x%04x, status = 0x%04x).\n",
  1744. dev->name, pci_cmd, pci_status);
  1745. }
  1746. /*
  1747. * The recovery sequence below admits a very elaborated explanation:
  1748. * - it seems to work;
  1749. * - I did not see what else could be done.
  1750. *
  1751. * Feel free to adjust to your needs.
  1752. */
  1753. pci_write_config_word(pdev, PCI_COMMAND,
  1754. pci_cmd | PCI_COMMAND_SERR | PCI_COMMAND_PARITY);
  1755. pci_write_config_word(pdev, PCI_STATUS,
  1756. pci_status & (PCI_STATUS_DETECTED_PARITY |
  1757. PCI_STATUS_SIG_SYSTEM_ERROR | PCI_STATUS_REC_MASTER_ABORT |
  1758. PCI_STATUS_REC_TARGET_ABORT | PCI_STATUS_SIG_TARGET_ABORT));
  1759. /* The infamous DAC f*ckup only happens at boot time */
  1760. if ((tp->cp_cmd & PCIDAC) && !tp->dirty_rx && !tp->cur_rx) {
  1761. if (netif_msg_intr(tp))
  1762. printk(KERN_INFO "%s: disabling PCI DAC.\n", dev->name);
  1763. tp->cp_cmd &= ~PCIDAC;
  1764. RTL_W16(CPlusCmd, tp->cp_cmd);
  1765. dev->features &= ~NETIF_F_HIGHDMA;
  1766. rtl8169_schedule_work(dev, rtl8169_reinit_task);
  1767. }
  1768. rtl8169_hw_reset(ioaddr);
  1769. }
  1770. static void
  1771. rtl8169_tx_interrupt(struct net_device *dev, struct rtl8169_private *tp,
  1772. void __iomem *ioaddr)
  1773. {
  1774. unsigned int dirty_tx, tx_left;
  1775. assert(dev != NULL);
  1776. assert(tp != NULL);
  1777. assert(ioaddr != NULL);
  1778. dirty_tx = tp->dirty_tx;
  1779. smp_rmb();
  1780. tx_left = tp->cur_tx - dirty_tx;
  1781. while (tx_left > 0) {
  1782. unsigned int entry = dirty_tx % NUM_TX_DESC;
  1783. struct ring_info *tx_skb = tp->tx_skb + entry;
  1784. u32 len = tx_skb->len;
  1785. u32 status;
  1786. rmb();
  1787. status = le32_to_cpu(tp->TxDescArray[entry].opts1);
  1788. if (status & DescOwn)
  1789. break;
  1790. tp->stats.tx_bytes += len;
  1791. tp->stats.tx_packets++;
  1792. rtl8169_unmap_tx_skb(tp->pci_dev, tx_skb, tp->TxDescArray + entry);
  1793. if (status & LastFrag) {
  1794. dev_kfree_skb_irq(tx_skb->skb);
  1795. tx_skb->skb = NULL;
  1796. }
  1797. dirty_tx++;
  1798. tx_left--;
  1799. }
  1800. if (tp->dirty_tx != dirty_tx) {
  1801. tp->dirty_tx = dirty_tx;
  1802. smp_wmb();
  1803. if (netif_queue_stopped(dev) &&
  1804. (TX_BUFFS_AVAIL(tp) >= MAX_SKB_FRAGS)) {
  1805. netif_wake_queue(dev);
  1806. }
  1807. }
  1808. }
  1809. static inline int rtl8169_fragmented_frame(u32 status)
  1810. {
  1811. return (status & (FirstFrag | LastFrag)) != (FirstFrag | LastFrag);
  1812. }
  1813. static inline void rtl8169_rx_csum(struct sk_buff *skb, struct RxDesc *desc)
  1814. {
  1815. u32 opts1 = le32_to_cpu(desc->opts1);
  1816. u32 status = opts1 & RxProtoMask;
  1817. if (((status == RxProtoTCP) && !(opts1 & TCPFail)) ||
  1818. ((status == RxProtoUDP) && !(opts1 & UDPFail)) ||
  1819. ((status == RxProtoIP) && !(opts1 & IPFail)))
  1820. skb->ip_summed = CHECKSUM_UNNECESSARY;
  1821. else
  1822. skb->ip_summed = CHECKSUM_NONE;
  1823. }
  1824. static inline int rtl8169_try_rx_copy(struct sk_buff **sk_buff, int pkt_size,
  1825. struct RxDesc *desc, int rx_buf_sz)
  1826. {
  1827. int ret = -1;
  1828. if (pkt_size < rx_copybreak) {
  1829. struct sk_buff *skb;
  1830. skb = dev_alloc_skb(pkt_size + NET_IP_ALIGN);
  1831. if (skb) {
  1832. skb_reserve(skb, NET_IP_ALIGN);
  1833. eth_copy_and_sum(skb, sk_buff[0]->tail, pkt_size, 0);
  1834. *sk_buff = skb;
  1835. rtl8169_mark_to_asic(desc, rx_buf_sz);
  1836. ret = 0;
  1837. }
  1838. }
  1839. return ret;
  1840. }
  1841. static int
  1842. rtl8169_rx_interrupt(struct net_device *dev, struct rtl8169_private *tp,
  1843. void __iomem *ioaddr)
  1844. {
  1845. unsigned int cur_rx, rx_left;
  1846. unsigned int delta, count;
  1847. assert(dev != NULL);
  1848. assert(tp != NULL);
  1849. assert(ioaddr != NULL);
  1850. cur_rx = tp->cur_rx;
  1851. rx_left = NUM_RX_DESC + tp->dirty_rx - cur_rx;
  1852. rx_left = rtl8169_rx_quota(rx_left, (u32) dev->quota);
  1853. while (rx_left > 0) {
  1854. unsigned int entry = cur_rx % NUM_RX_DESC;
  1855. struct RxDesc *desc = tp->RxDescArray + entry;
  1856. u32 status;
  1857. rmb();
  1858. status = le32_to_cpu(desc->opts1);
  1859. if (status & DescOwn)
  1860. break;
  1861. if (status & RxRES) {
  1862. if (netif_msg_rx_err(tp)) {
  1863. printk(KERN_INFO
  1864. "%s: Rx ERROR. status = %08x\n",
  1865. dev->name, status);
  1866. }
  1867. tp->stats.rx_errors++;
  1868. if (status & (RxRWT | RxRUNT))
  1869. tp->stats.rx_length_errors++;
  1870. if (status & RxCRC)
  1871. tp->stats.rx_crc_errors++;
  1872. rtl8169_mark_to_asic(desc, tp->rx_buf_sz);
  1873. } else {
  1874. struct sk_buff *skb = tp->Rx_skbuff[entry];
  1875. int pkt_size = (status & 0x00001FFF) - 4;
  1876. void (*pci_action)(struct pci_dev *, dma_addr_t,
  1877. size_t, int) = pci_dma_sync_single_for_device;
  1878. /*
  1879. * The driver does not support incoming fragmented
  1880. * frames. They are seen as a symptom of over-mtu
  1881. * sized frames.
  1882. */
  1883. if (unlikely(rtl8169_fragmented_frame(status))) {
  1884. tp->stats.rx_dropped++;
  1885. tp->stats.rx_length_errors++;
  1886. rtl8169_mark_to_asic(desc, tp->rx_buf_sz);
  1887. goto move_on;
  1888. }
  1889. rtl8169_rx_csum(skb, desc);
  1890. pci_dma_sync_single_for_cpu(tp->pci_dev,
  1891. le64_to_cpu(desc->addr), tp->rx_buf_sz,
  1892. PCI_DMA_FROMDEVICE);
  1893. if (rtl8169_try_rx_copy(&skb, pkt_size, desc,
  1894. tp->rx_buf_sz)) {
  1895. pci_action = pci_unmap_single;
  1896. tp->Rx_skbuff[entry] = NULL;
  1897. }
  1898. pci_action(tp->pci_dev, le64_to_cpu(desc->addr),
  1899. tp->rx_buf_sz, PCI_DMA_FROMDEVICE);
  1900. skb->dev = dev;
  1901. skb_put(skb, pkt_size);
  1902. skb->protocol = eth_type_trans(skb, dev);
  1903. if (rtl8169_rx_vlan_skb(tp, desc, skb) < 0)
  1904. rtl8169_rx_skb(skb);
  1905. dev->last_rx = jiffies;
  1906. tp->stats.rx_bytes += pkt_size;
  1907. tp->stats.rx_packets++;
  1908. }
  1909. move_on:
  1910. cur_rx++;
  1911. rx_left--;
  1912. }
  1913. count = cur_rx - tp->cur_rx;
  1914. tp->cur_rx = cur_rx;
  1915. delta = rtl8169_rx_fill(tp, dev, tp->dirty_rx, tp->cur_rx);
  1916. if (!delta && count && netif_msg_intr(tp))
  1917. printk(KERN_INFO "%s: no Rx buffer allocated\n", dev->name);
  1918. tp->dirty_rx += delta;
  1919. /*
  1920. * FIXME: until there is periodic timer to try and refill the ring,
  1921. * a temporary shortage may definitely kill the Rx process.
  1922. * - disable the asic to try and avoid an overflow and kick it again
  1923. * after refill ?
  1924. * - how do others driver handle this condition (Uh oh...).
  1925. */
  1926. if ((tp->dirty_rx + NUM_RX_DESC == tp->cur_rx) && netif_msg_intr(tp))
  1927. printk(KERN_EMERG "%s: Rx buffers exhausted\n", dev->name);
  1928. return count;
  1929. }
  1930. /* The interrupt handler does all of the Rx thread work and cleans up after the Tx thread. */
  1931. static irqreturn_t
  1932. rtl8169_interrupt(int irq, void *dev_instance, struct pt_regs *regs)
  1933. {
  1934. struct net_device *dev = (struct net_device *) dev_instance;
  1935. struct rtl8169_private *tp = netdev_priv(dev);
  1936. int boguscnt = max_interrupt_work;
  1937. void __iomem *ioaddr = tp->mmio_addr;
  1938. int status;
  1939. int handled = 0;
  1940. do {
  1941. status = RTL_R16(IntrStatus);
  1942. /* hotplug/major error/no more work/shared irq */
  1943. if ((status == 0xFFFF) || !status)
  1944. break;
  1945. handled = 1;
  1946. if (unlikely(!netif_running(dev))) {
  1947. rtl8169_asic_down(ioaddr);
  1948. goto out;
  1949. }
  1950. status &= tp->intr_mask;
  1951. RTL_W16(IntrStatus,
  1952. (status & RxFIFOOver) ? (status | RxOverflow) : status);
  1953. if (!(status & rtl8169_intr_mask))
  1954. break;
  1955. if (unlikely(status & SYSErr)) {
  1956. rtl8169_pcierr_interrupt(dev);
  1957. break;
  1958. }
  1959. if (status & LinkChg)
  1960. rtl8169_check_link_status(dev, tp, ioaddr);
  1961. #ifdef CONFIG_R8169_NAPI
  1962. RTL_W16(IntrMask, rtl8169_intr_mask & ~rtl8169_napi_event);
  1963. tp->intr_mask = ~rtl8169_napi_event;
  1964. if (likely(netif_rx_schedule_prep(dev)))
  1965. __netif_rx_schedule(dev);
  1966. else if (netif_msg_intr(tp)) {
  1967. printk(KERN_INFO "%s: interrupt %04x taken in poll\n",
  1968. dev->name, status);
  1969. }
  1970. break;
  1971. #else
  1972. /* Rx interrupt */
  1973. if (status & (RxOK | RxOverflow | RxFIFOOver)) {
  1974. rtl8169_rx_interrupt(dev, tp, ioaddr);
  1975. }
  1976. /* Tx interrupt */
  1977. if (status & (TxOK | TxErr))
  1978. rtl8169_tx_interrupt(dev, tp, ioaddr);
  1979. #endif
  1980. boguscnt--;
  1981. } while (boguscnt > 0);
  1982. if (boguscnt <= 0) {
  1983. if (net_ratelimit() && netif_msg_intr(tp)) {
  1984. printk(KERN_WARNING
  1985. "%s: Too much work at interrupt!\n", dev->name);
  1986. }
  1987. /* Clear all interrupt sources. */
  1988. RTL_W16(IntrStatus, 0xffff);
  1989. }
  1990. out:
  1991. return IRQ_RETVAL(handled);
  1992. }
  1993. #ifdef CONFIG_R8169_NAPI
  1994. static int rtl8169_poll(struct net_device *dev, int *budget)
  1995. {
  1996. unsigned int work_done, work_to_do = min(*budget, dev->quota);
  1997. struct rtl8169_private *tp = netdev_priv(dev);
  1998. void __iomem *ioaddr = tp->mmio_addr;
  1999. work_done = rtl8169_rx_interrupt(dev, tp, ioaddr);
  2000. rtl8169_tx_interrupt(dev, tp, ioaddr);
  2001. *budget -= work_done;
  2002. dev->quota -= work_done;
  2003. if (work_done < work_to_do) {
  2004. netif_rx_complete(dev);
  2005. tp->intr_mask = 0xffff;
  2006. /*
  2007. * 20040426: the barrier is not strictly required but the
  2008. * behavior of the irq handler could be less predictable
  2009. * without it. Btw, the lack of flush for the posted pci
  2010. * write is safe - FR
  2011. */
  2012. smp_wmb();
  2013. RTL_W16(IntrMask, rtl8169_intr_mask);
  2014. }
  2015. return (work_done >= work_to_do);
  2016. }
  2017. #endif
  2018. static void rtl8169_down(struct net_device *dev)
  2019. {
  2020. struct rtl8169_private *tp = netdev_priv(dev);
  2021. void __iomem *ioaddr = tp->mmio_addr;
  2022. unsigned int poll_locked = 0;
  2023. rtl8169_delete_timer(dev);
  2024. netif_stop_queue(dev);
  2025. flush_scheduled_work();
  2026. core_down:
  2027. spin_lock_irq(&tp->lock);
  2028. rtl8169_asic_down(ioaddr);
  2029. /* Update the error counts. */
  2030. tp->stats.rx_missed_errors += RTL_R32(RxMissed);
  2031. RTL_W32(RxMissed, 0);
  2032. spin_unlock_irq(&tp->lock);
  2033. synchronize_irq(dev->irq);
  2034. if (!poll_locked) {
  2035. netif_poll_disable(dev);
  2036. poll_locked++;
  2037. }
  2038. /* Give a racing hard_start_xmit a few cycles to complete. */
  2039. synchronize_sched(); /* FIXME: should this be synchronize_irq()? */
  2040. /*
  2041. * And now for the 50k$ question: are IRQ disabled or not ?
  2042. *
  2043. * Two paths lead here:
  2044. * 1) dev->close
  2045. * -> netif_running() is available to sync the current code and the
  2046. * IRQ handler. See rtl8169_interrupt for details.
  2047. * 2) dev->change_mtu
  2048. * -> rtl8169_poll can not be issued again and re-enable the
  2049. * interruptions. Let's simply issue the IRQ down sequence again.
  2050. */
  2051. if (RTL_R16(IntrMask))
  2052. goto core_down;
  2053. rtl8169_tx_clear(tp);
  2054. rtl8169_rx_clear(tp);
  2055. }
  2056. static int rtl8169_close(struct net_device *dev)
  2057. {
  2058. struct rtl8169_private *tp = netdev_priv(dev);
  2059. struct pci_dev *pdev = tp->pci_dev;
  2060. rtl8169_down(dev);
  2061. free_irq(dev->irq, dev);
  2062. netif_poll_enable(dev);
  2063. pci_free_consistent(pdev, R8169_RX_RING_BYTES, tp->RxDescArray,
  2064. tp->RxPhyAddr);
  2065. pci_free_consistent(pdev, R8169_TX_RING_BYTES, tp->TxDescArray,
  2066. tp->TxPhyAddr);
  2067. tp->TxDescArray = NULL;
  2068. tp->RxDescArray = NULL;
  2069. return 0;
  2070. }
  2071. static void
  2072. rtl8169_set_rx_mode(struct net_device *dev)
  2073. {
  2074. struct rtl8169_private *tp = netdev_priv(dev);
  2075. void __iomem *ioaddr = tp->mmio_addr;
  2076. unsigned long flags;
  2077. u32 mc_filter[2]; /* Multicast hash filter */
  2078. int i, rx_mode;
  2079. u32 tmp = 0;
  2080. if (dev->flags & IFF_PROMISC) {
  2081. /* Unconditionally log net taps. */
  2082. if (netif_msg_link(tp)) {
  2083. printk(KERN_NOTICE "%s: Promiscuous mode enabled.\n",
  2084. dev->name);
  2085. }
  2086. rx_mode =
  2087. AcceptBroadcast | AcceptMulticast | AcceptMyPhys |
  2088. AcceptAllPhys;
  2089. mc_filter[1] = mc_filter[0] = 0xffffffff;
  2090. } else if ((dev->mc_count > multicast_filter_limit)
  2091. || (dev->flags & IFF_ALLMULTI)) {
  2092. /* Too many to filter perfectly -- accept all multicasts. */
  2093. rx_mode = AcceptBroadcast | AcceptMulticast | AcceptMyPhys;
  2094. mc_filter[1] = mc_filter[0] = 0xffffffff;
  2095. } else {
  2096. struct dev_mc_list *mclist;
  2097. rx_mode = AcceptBroadcast | AcceptMyPhys;
  2098. mc_filter[1] = mc_filter[0] = 0;
  2099. for (i = 0, mclist = dev->mc_list; mclist && i < dev->mc_count;
  2100. i++, mclist = mclist->next) {
  2101. int bit_nr = ether_crc(ETH_ALEN, mclist->dmi_addr) >> 26;
  2102. mc_filter[bit_nr >> 5] |= 1 << (bit_nr & 31);
  2103. rx_mode |= AcceptMulticast;
  2104. }
  2105. }
  2106. spin_lock_irqsave(&tp->lock, flags);
  2107. tmp = rtl8169_rx_config | rx_mode |
  2108. (RTL_R32(RxConfig) & rtl_chip_info[tp->chipset].RxConfigMask);
  2109. RTL_W32(RxConfig, tmp);
  2110. RTL_W32(MAR0 + 0, mc_filter[0]);
  2111. RTL_W32(MAR0 + 4, mc_filter[1]);
  2112. spin_unlock_irqrestore(&tp->lock, flags);
  2113. }
  2114. /**
  2115. * rtl8169_get_stats - Get rtl8169 read/write statistics
  2116. * @dev: The Ethernet Device to get statistics for
  2117. *
  2118. * Get TX/RX statistics for rtl8169
  2119. */
  2120. static struct net_device_stats *rtl8169_get_stats(struct net_device *dev)
  2121. {
  2122. struct rtl8169_private *tp = netdev_priv(dev);
  2123. void __iomem *ioaddr = tp->mmio_addr;
  2124. unsigned long flags;
  2125. if (netif_running(dev)) {
  2126. spin_lock_irqsave(&tp->lock, flags);
  2127. tp->stats.rx_missed_errors += RTL_R32(RxMissed);
  2128. RTL_W32(RxMissed, 0);
  2129. spin_unlock_irqrestore(&tp->lock, flags);
  2130. }
  2131. return &tp->stats;
  2132. }
  2133. static struct pci_driver rtl8169_pci_driver = {
  2134. .name = MODULENAME,
  2135. .id_table = rtl8169_pci_tbl,
  2136. .probe = rtl8169_init_one,
  2137. .remove = __devexit_p(rtl8169_remove_one),
  2138. #ifdef CONFIG_PM
  2139. .suspend = rtl8169_suspend,
  2140. .resume = rtl8169_resume,
  2141. #endif
  2142. };
  2143. static int __init
  2144. rtl8169_init_module(void)
  2145. {
  2146. return pci_module_init(&rtl8169_pci_driver);
  2147. }
  2148. static void __exit
  2149. rtl8169_cleanup_module(void)
  2150. {
  2151. pci_unregister_driver(&rtl8169_pci_driver);
  2152. }
  2153. module_init(rtl8169_init_module);
  2154. module_exit(rtl8169_cleanup_module);