processor.h 24 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957
  1. #ifndef _ASM_X86_PROCESSOR_H
  2. #define _ASM_X86_PROCESSOR_H
  3. #include <asm/processor-flags.h>
  4. /* Forward declaration, a strange C thing */
  5. struct task_struct;
  6. struct mm_struct;
  7. struct vm86;
  8. #include <asm/math_emu.h>
  9. #include <asm/segment.h>
  10. #include <asm/types.h>
  11. #include <uapi/asm/sigcontext.h>
  12. #include <asm/current.h>
  13. #include <asm/cpufeatures.h>
  14. #include <asm/page.h>
  15. #include <asm/pgtable_types.h>
  16. #include <asm/percpu.h>
  17. #include <asm/msr.h>
  18. #include <asm/desc_defs.h>
  19. #include <asm/nops.h>
  20. #include <asm/special_insns.h>
  21. #include <asm/fpu/types.h>
  22. #include <linux/personality.h>
  23. #include <linux/cache.h>
  24. #include <linux/threads.h>
  25. #include <linux/math64.h>
  26. #include <linux/err.h>
  27. #include <linux/irqflags.h>
  28. #include <linux/mem_encrypt.h>
  29. /*
  30. * We handle most unaligned accesses in hardware. On the other hand
  31. * unaligned DMA can be quite expensive on some Nehalem processors.
  32. *
  33. * Based on this we disable the IP header alignment in network drivers.
  34. */
  35. #define NET_IP_ALIGN 0
  36. #define HBP_NUM 4
  37. /*
  38. * Default implementation of macro that returns current
  39. * instruction pointer ("program counter").
  40. */
  41. static inline void *current_text_addr(void)
  42. {
  43. void *pc;
  44. asm volatile("mov $1f, %0; 1:":"=r" (pc));
  45. return pc;
  46. }
  47. /*
  48. * These alignment constraints are for performance in the vSMP case,
  49. * but in the task_struct case we must also meet hardware imposed
  50. * alignment requirements of the FPU state:
  51. */
  52. #ifdef CONFIG_X86_VSMP
  53. # define ARCH_MIN_TASKALIGN (1 << INTERNODE_CACHE_SHIFT)
  54. # define ARCH_MIN_MMSTRUCT_ALIGN (1 << INTERNODE_CACHE_SHIFT)
  55. #else
  56. # define ARCH_MIN_TASKALIGN __alignof__(union fpregs_state)
  57. # define ARCH_MIN_MMSTRUCT_ALIGN 0
  58. #endif
  59. enum tlb_infos {
  60. ENTRIES,
  61. NR_INFO
  62. };
  63. extern u16 __read_mostly tlb_lli_4k[NR_INFO];
  64. extern u16 __read_mostly tlb_lli_2m[NR_INFO];
  65. extern u16 __read_mostly tlb_lli_4m[NR_INFO];
  66. extern u16 __read_mostly tlb_lld_4k[NR_INFO];
  67. extern u16 __read_mostly tlb_lld_2m[NR_INFO];
  68. extern u16 __read_mostly tlb_lld_4m[NR_INFO];
  69. extern u16 __read_mostly tlb_lld_1g[NR_INFO];
  70. /*
  71. * CPU type and hardware bug flags. Kept separately for each CPU.
  72. * Members of this structure are referenced in head_32.S, so think twice
  73. * before touching them. [mj]
  74. */
  75. struct cpuinfo_x86 {
  76. __u8 x86; /* CPU family */
  77. __u8 x86_vendor; /* CPU vendor */
  78. __u8 x86_model;
  79. __u8 x86_mask;
  80. #ifdef CONFIG_X86_64
  81. /* Number of 4K pages in DTLB/ITLB combined(in pages): */
  82. int x86_tlbsize;
  83. #endif
  84. __u8 x86_virt_bits;
  85. __u8 x86_phys_bits;
  86. /* CPUID returned core id bits: */
  87. __u8 x86_coreid_bits;
  88. __u8 cu_id;
  89. /* Max extended CPUID function supported: */
  90. __u32 extended_cpuid_level;
  91. /* Maximum supported CPUID level, -1=no CPUID: */
  92. int cpuid_level;
  93. __u32 x86_capability[NCAPINTS + NBUGINTS];
  94. char x86_vendor_id[16];
  95. char x86_model_id[64];
  96. /* in KB - valid for CPUS which support this call: */
  97. int x86_cache_size;
  98. int x86_cache_alignment; /* In bytes */
  99. /* Cache QoS architectural values: */
  100. int x86_cache_max_rmid; /* max index */
  101. int x86_cache_occ_scale; /* scale to bytes */
  102. int x86_power;
  103. unsigned long loops_per_jiffy;
  104. /* cpuid returned max cores value: */
  105. u16 x86_max_cores;
  106. u16 apicid;
  107. u16 initial_apicid;
  108. u16 x86_clflush_size;
  109. /* number of cores as seen by the OS: */
  110. u16 booted_cores;
  111. /* Physical processor id: */
  112. u16 phys_proc_id;
  113. /* Logical processor id: */
  114. u16 logical_proc_id;
  115. /* Core id: */
  116. u16 cpu_core_id;
  117. /* Index into per_cpu list: */
  118. u16 cpu_index;
  119. u32 microcode;
  120. };
  121. struct cpuid_regs {
  122. u32 eax, ebx, ecx, edx;
  123. };
  124. enum cpuid_regs_idx {
  125. CPUID_EAX = 0,
  126. CPUID_EBX,
  127. CPUID_ECX,
  128. CPUID_EDX,
  129. };
  130. #define X86_VENDOR_INTEL 0
  131. #define X86_VENDOR_CYRIX 1
  132. #define X86_VENDOR_AMD 2
  133. #define X86_VENDOR_UMC 3
  134. #define X86_VENDOR_CENTAUR 5
  135. #define X86_VENDOR_TRANSMETA 7
  136. #define X86_VENDOR_NSC 8
  137. #define X86_VENDOR_NUM 9
  138. #define X86_VENDOR_UNKNOWN 0xff
  139. /*
  140. * capabilities of CPUs
  141. */
  142. extern struct cpuinfo_x86 boot_cpu_data;
  143. extern struct cpuinfo_x86 new_cpu_data;
  144. extern struct tss_struct doublefault_tss;
  145. extern __u32 cpu_caps_cleared[NCAPINTS];
  146. extern __u32 cpu_caps_set[NCAPINTS];
  147. #ifdef CONFIG_SMP
  148. DECLARE_PER_CPU_READ_MOSTLY(struct cpuinfo_x86, cpu_info);
  149. #define cpu_data(cpu) per_cpu(cpu_info, cpu)
  150. #else
  151. #define cpu_info boot_cpu_data
  152. #define cpu_data(cpu) boot_cpu_data
  153. #endif
  154. extern const struct seq_operations cpuinfo_op;
  155. #define cache_line_size() (boot_cpu_data.x86_cache_alignment)
  156. extern void cpu_detect(struct cpuinfo_x86 *c);
  157. extern void early_cpu_init(void);
  158. extern void identify_boot_cpu(void);
  159. extern void identify_secondary_cpu(struct cpuinfo_x86 *);
  160. extern void print_cpu_info(struct cpuinfo_x86 *);
  161. void print_cpu_msr(struct cpuinfo_x86 *);
  162. extern void init_scattered_cpuid_features(struct cpuinfo_x86 *c);
  163. extern u32 get_scattered_cpuid_leaf(unsigned int level,
  164. unsigned int sub_leaf,
  165. enum cpuid_regs_idx reg);
  166. extern unsigned int init_intel_cacheinfo(struct cpuinfo_x86 *c);
  167. extern void init_amd_cacheinfo(struct cpuinfo_x86 *c);
  168. extern void detect_extended_topology(struct cpuinfo_x86 *c);
  169. extern void detect_ht(struct cpuinfo_x86 *c);
  170. #ifdef CONFIG_X86_32
  171. extern int have_cpuid_p(void);
  172. #else
  173. static inline int have_cpuid_p(void)
  174. {
  175. return 1;
  176. }
  177. #endif
  178. static inline void native_cpuid(unsigned int *eax, unsigned int *ebx,
  179. unsigned int *ecx, unsigned int *edx)
  180. {
  181. /* ecx is often an input as well as an output. */
  182. asm volatile("cpuid"
  183. : "=a" (*eax),
  184. "=b" (*ebx),
  185. "=c" (*ecx),
  186. "=d" (*edx)
  187. : "0" (*eax), "2" (*ecx)
  188. : "memory");
  189. }
  190. #define native_cpuid_reg(reg) \
  191. static inline unsigned int native_cpuid_##reg(unsigned int op) \
  192. { \
  193. unsigned int eax = op, ebx, ecx = 0, edx; \
  194. \
  195. native_cpuid(&eax, &ebx, &ecx, &edx); \
  196. \
  197. return reg; \
  198. }
  199. /*
  200. * Native CPUID functions returning a single datum.
  201. */
  202. native_cpuid_reg(eax)
  203. native_cpuid_reg(ebx)
  204. native_cpuid_reg(ecx)
  205. native_cpuid_reg(edx)
  206. /*
  207. * Friendlier CR3 helpers.
  208. */
  209. static inline unsigned long read_cr3_pa(void)
  210. {
  211. return __read_cr3() & CR3_ADDR_MASK;
  212. }
  213. static inline unsigned long native_read_cr3_pa(void)
  214. {
  215. return __native_read_cr3() & CR3_ADDR_MASK;
  216. }
  217. static inline void load_cr3(pgd_t *pgdir)
  218. {
  219. write_cr3(__sme_pa(pgdir));
  220. }
  221. #ifdef CONFIG_X86_32
  222. /* This is the TSS defined by the hardware. */
  223. struct x86_hw_tss {
  224. unsigned short back_link, __blh;
  225. unsigned long sp0;
  226. unsigned short ss0, __ss0h;
  227. unsigned long sp1;
  228. /*
  229. * We don't use ring 1, so ss1 is a convenient scratch space in
  230. * the same cacheline as sp0. We use ss1 to cache the value in
  231. * MSR_IA32_SYSENTER_CS. When we context switch
  232. * MSR_IA32_SYSENTER_CS, we first check if the new value being
  233. * written matches ss1, and, if it's not, then we wrmsr the new
  234. * value and update ss1.
  235. *
  236. * The only reason we context switch MSR_IA32_SYSENTER_CS is
  237. * that we set it to zero in vm86 tasks to avoid corrupting the
  238. * stack if we were to go through the sysenter path from vm86
  239. * mode.
  240. */
  241. unsigned short ss1; /* MSR_IA32_SYSENTER_CS */
  242. unsigned short __ss1h;
  243. unsigned long sp2;
  244. unsigned short ss2, __ss2h;
  245. unsigned long __cr3;
  246. unsigned long ip;
  247. unsigned long flags;
  248. unsigned long ax;
  249. unsigned long cx;
  250. unsigned long dx;
  251. unsigned long bx;
  252. unsigned long sp;
  253. unsigned long bp;
  254. unsigned long si;
  255. unsigned long di;
  256. unsigned short es, __esh;
  257. unsigned short cs, __csh;
  258. unsigned short ss, __ssh;
  259. unsigned short ds, __dsh;
  260. unsigned short fs, __fsh;
  261. unsigned short gs, __gsh;
  262. unsigned short ldt, __ldth;
  263. unsigned short trace;
  264. unsigned short io_bitmap_base;
  265. } __attribute__((packed));
  266. #else
  267. struct x86_hw_tss {
  268. u32 reserved1;
  269. u64 sp0;
  270. u64 sp1;
  271. u64 sp2;
  272. u64 reserved2;
  273. u64 ist[7];
  274. u32 reserved3;
  275. u32 reserved4;
  276. u16 reserved5;
  277. u16 io_bitmap_base;
  278. } __attribute__((packed));
  279. #endif
  280. /*
  281. * IO-bitmap sizes:
  282. */
  283. #define IO_BITMAP_BITS 65536
  284. #define IO_BITMAP_BYTES (IO_BITMAP_BITS/8)
  285. #define IO_BITMAP_LONGS (IO_BITMAP_BYTES/sizeof(long))
  286. #define IO_BITMAP_OFFSET offsetof(struct tss_struct, io_bitmap)
  287. #define INVALID_IO_BITMAP_OFFSET 0x8000
  288. struct tss_struct {
  289. /*
  290. * The hardware state:
  291. */
  292. struct x86_hw_tss x86_tss;
  293. /*
  294. * The extra 1 is there because the CPU will access an
  295. * additional byte beyond the end of the IO permission
  296. * bitmap. The extra byte must be all 1 bits, and must
  297. * be within the limit.
  298. */
  299. unsigned long io_bitmap[IO_BITMAP_LONGS + 1];
  300. #ifdef CONFIG_X86_32
  301. /*
  302. * Space for the temporary SYSENTER stack.
  303. */
  304. unsigned long SYSENTER_stack_canary;
  305. unsigned long SYSENTER_stack[64];
  306. #endif
  307. } ____cacheline_aligned;
  308. DECLARE_PER_CPU_SHARED_ALIGNED(struct tss_struct, cpu_tss);
  309. /*
  310. * sizeof(unsigned long) coming from an extra "long" at the end
  311. * of the iobitmap.
  312. *
  313. * -1? seg base+limit should be pointing to the address of the
  314. * last valid byte
  315. */
  316. #define __KERNEL_TSS_LIMIT \
  317. (IO_BITMAP_OFFSET + IO_BITMAP_BYTES + sizeof(unsigned long) - 1)
  318. #ifdef CONFIG_X86_32
  319. DECLARE_PER_CPU(unsigned long, cpu_current_top_of_stack);
  320. #endif
  321. /*
  322. * Save the original ist values for checking stack pointers during debugging
  323. */
  324. struct orig_ist {
  325. unsigned long ist[7];
  326. };
  327. #ifdef CONFIG_X86_64
  328. DECLARE_PER_CPU(struct orig_ist, orig_ist);
  329. union irq_stack_union {
  330. char irq_stack[IRQ_STACK_SIZE];
  331. /*
  332. * GCC hardcodes the stack canary as %gs:40. Since the
  333. * irq_stack is the object at %gs:0, we reserve the bottom
  334. * 48 bytes of the irq stack for the canary.
  335. */
  336. struct {
  337. char gs_base[40];
  338. unsigned long stack_canary;
  339. };
  340. };
  341. DECLARE_PER_CPU_FIRST(union irq_stack_union, irq_stack_union) __visible;
  342. DECLARE_INIT_PER_CPU(irq_stack_union);
  343. DECLARE_PER_CPU(char *, irq_stack_ptr);
  344. DECLARE_PER_CPU(unsigned int, irq_count);
  345. extern asmlinkage void ignore_sysret(void);
  346. #else /* X86_64 */
  347. #ifdef CONFIG_CC_STACKPROTECTOR
  348. /*
  349. * Make sure stack canary segment base is cached-aligned:
  350. * "For Intel Atom processors, avoid non zero segment base address
  351. * that is not aligned to cache line boundary at all cost."
  352. * (Optim Ref Manual Assembly/Compiler Coding Rule 15.)
  353. */
  354. struct stack_canary {
  355. char __pad[20]; /* canary at %gs:20 */
  356. unsigned long canary;
  357. };
  358. DECLARE_PER_CPU_ALIGNED(struct stack_canary, stack_canary);
  359. #endif
  360. /*
  361. * per-CPU IRQ handling stacks
  362. */
  363. struct irq_stack {
  364. u32 stack[THREAD_SIZE/sizeof(u32)];
  365. } __aligned(THREAD_SIZE);
  366. DECLARE_PER_CPU(struct irq_stack *, hardirq_stack);
  367. DECLARE_PER_CPU(struct irq_stack *, softirq_stack);
  368. #endif /* X86_64 */
  369. extern unsigned int fpu_kernel_xstate_size;
  370. extern unsigned int fpu_user_xstate_size;
  371. struct perf_event;
  372. typedef struct {
  373. unsigned long seg;
  374. } mm_segment_t;
  375. struct thread_struct {
  376. /* Cached TLS descriptors: */
  377. struct desc_struct tls_array[GDT_ENTRY_TLS_ENTRIES];
  378. unsigned long sp0;
  379. unsigned long sp;
  380. #ifdef CONFIG_X86_32
  381. unsigned long sysenter_cs;
  382. #else
  383. unsigned short es;
  384. unsigned short ds;
  385. unsigned short fsindex;
  386. unsigned short gsindex;
  387. #endif
  388. u32 status; /* thread synchronous flags */
  389. #ifdef CONFIG_X86_64
  390. unsigned long fsbase;
  391. unsigned long gsbase;
  392. #else
  393. /*
  394. * XXX: this could presumably be unsigned short. Alternatively,
  395. * 32-bit kernels could be taught to use fsindex instead.
  396. */
  397. unsigned long fs;
  398. unsigned long gs;
  399. #endif
  400. /* Save middle states of ptrace breakpoints */
  401. struct perf_event *ptrace_bps[HBP_NUM];
  402. /* Debug status used for traps, single steps, etc... */
  403. unsigned long debugreg6;
  404. /* Keep track of the exact dr7 value set by the user */
  405. unsigned long ptrace_dr7;
  406. /* Fault info: */
  407. unsigned long cr2;
  408. unsigned long trap_nr;
  409. unsigned long error_code;
  410. #ifdef CONFIG_VM86
  411. /* Virtual 86 mode info */
  412. struct vm86 *vm86;
  413. #endif
  414. /* IO permissions: */
  415. unsigned long *io_bitmap_ptr;
  416. unsigned long iopl;
  417. /* Max allowed port in the bitmap, in bytes: */
  418. unsigned io_bitmap_max;
  419. mm_segment_t addr_limit;
  420. unsigned int sig_on_uaccess_err:1;
  421. unsigned int uaccess_err:1; /* uaccess failed */
  422. /* Floating point and extended processor state */
  423. struct fpu fpu;
  424. /*
  425. * WARNING: 'fpu' is dynamically-sized. It *MUST* be at
  426. * the end.
  427. */
  428. };
  429. /*
  430. * Thread-synchronous status.
  431. *
  432. * This is different from the flags in that nobody else
  433. * ever touches our thread-synchronous status, so we don't
  434. * have to worry about atomic accesses.
  435. */
  436. #define TS_COMPAT 0x0002 /* 32bit syscall active (64BIT)*/
  437. /*
  438. * Set IOPL bits in EFLAGS from given mask
  439. */
  440. static inline void native_set_iopl_mask(unsigned mask)
  441. {
  442. #ifdef CONFIG_X86_32
  443. unsigned int reg;
  444. asm volatile ("pushfl;"
  445. "popl %0;"
  446. "andl %1, %0;"
  447. "orl %2, %0;"
  448. "pushl %0;"
  449. "popfl"
  450. : "=&r" (reg)
  451. : "i" (~X86_EFLAGS_IOPL), "r" (mask));
  452. #endif
  453. }
  454. static inline void
  455. native_load_sp0(struct tss_struct *tss, struct thread_struct *thread)
  456. {
  457. tss->x86_tss.sp0 = thread->sp0;
  458. #ifdef CONFIG_X86_32
  459. /* Only happens when SEP is enabled, no need to test "SEP"arately: */
  460. if (unlikely(tss->x86_tss.ss1 != thread->sysenter_cs)) {
  461. tss->x86_tss.ss1 = thread->sysenter_cs;
  462. wrmsr(MSR_IA32_SYSENTER_CS, thread->sysenter_cs, 0);
  463. }
  464. #endif
  465. }
  466. static inline void native_swapgs(void)
  467. {
  468. #ifdef CONFIG_X86_64
  469. asm volatile("swapgs" ::: "memory");
  470. #endif
  471. }
  472. static inline unsigned long current_top_of_stack(void)
  473. {
  474. #ifdef CONFIG_X86_64
  475. return this_cpu_read_stable(cpu_tss.x86_tss.sp0);
  476. #else
  477. /* sp0 on x86_32 is special in and around vm86 mode. */
  478. return this_cpu_read_stable(cpu_current_top_of_stack);
  479. #endif
  480. }
  481. #ifdef CONFIG_PARAVIRT
  482. #include <asm/paravirt.h>
  483. #else
  484. #define __cpuid native_cpuid
  485. static inline void load_sp0(struct tss_struct *tss,
  486. struct thread_struct *thread)
  487. {
  488. native_load_sp0(tss, thread);
  489. }
  490. #define set_iopl_mask native_set_iopl_mask
  491. #endif /* CONFIG_PARAVIRT */
  492. /* Free all resources held by a thread. */
  493. extern void release_thread(struct task_struct *);
  494. unsigned long get_wchan(struct task_struct *p);
  495. /*
  496. * Generic CPUID function
  497. * clear %ecx since some cpus (Cyrix MII) do not set or clear %ecx
  498. * resulting in stale register contents being returned.
  499. */
  500. static inline void cpuid(unsigned int op,
  501. unsigned int *eax, unsigned int *ebx,
  502. unsigned int *ecx, unsigned int *edx)
  503. {
  504. *eax = op;
  505. *ecx = 0;
  506. __cpuid(eax, ebx, ecx, edx);
  507. }
  508. /* Some CPUID calls want 'count' to be placed in ecx */
  509. static inline void cpuid_count(unsigned int op, int count,
  510. unsigned int *eax, unsigned int *ebx,
  511. unsigned int *ecx, unsigned int *edx)
  512. {
  513. *eax = op;
  514. *ecx = count;
  515. __cpuid(eax, ebx, ecx, edx);
  516. }
  517. /*
  518. * CPUID functions returning a single datum
  519. */
  520. static inline unsigned int cpuid_eax(unsigned int op)
  521. {
  522. unsigned int eax, ebx, ecx, edx;
  523. cpuid(op, &eax, &ebx, &ecx, &edx);
  524. return eax;
  525. }
  526. static inline unsigned int cpuid_ebx(unsigned int op)
  527. {
  528. unsigned int eax, ebx, ecx, edx;
  529. cpuid(op, &eax, &ebx, &ecx, &edx);
  530. return ebx;
  531. }
  532. static inline unsigned int cpuid_ecx(unsigned int op)
  533. {
  534. unsigned int eax, ebx, ecx, edx;
  535. cpuid(op, &eax, &ebx, &ecx, &edx);
  536. return ecx;
  537. }
  538. static inline unsigned int cpuid_edx(unsigned int op)
  539. {
  540. unsigned int eax, ebx, ecx, edx;
  541. cpuid(op, &eax, &ebx, &ecx, &edx);
  542. return edx;
  543. }
  544. /* REP NOP (PAUSE) is a good thing to insert into busy-wait loops. */
  545. static __always_inline void rep_nop(void)
  546. {
  547. asm volatile("rep; nop" ::: "memory");
  548. }
  549. static __always_inline void cpu_relax(void)
  550. {
  551. rep_nop();
  552. }
  553. /*
  554. * This function forces the icache and prefetched instruction stream to
  555. * catch up with reality in two very specific cases:
  556. *
  557. * a) Text was modified using one virtual address and is about to be executed
  558. * from the same physical page at a different virtual address.
  559. *
  560. * b) Text was modified on a different CPU, may subsequently be
  561. * executed on this CPU, and you want to make sure the new version
  562. * gets executed. This generally means you're calling this in a IPI.
  563. *
  564. * If you're calling this for a different reason, you're probably doing
  565. * it wrong.
  566. */
  567. static inline void sync_core(void)
  568. {
  569. /*
  570. * There are quite a few ways to do this. IRET-to-self is nice
  571. * because it works on every CPU, at any CPL (so it's compatible
  572. * with paravirtualization), and it never exits to a hypervisor.
  573. * The only down sides are that it's a bit slow (it seems to be
  574. * a bit more than 2x slower than the fastest options) and that
  575. * it unmasks NMIs. The "push %cs" is needed because, in
  576. * paravirtual environments, __KERNEL_CS may not be a valid CS
  577. * value when we do IRET directly.
  578. *
  579. * In case NMI unmasking or performance ever becomes a problem,
  580. * the next best option appears to be MOV-to-CR2 and an
  581. * unconditional jump. That sequence also works on all CPUs,
  582. * but it will fault at CPL3 (i.e. Xen PV and lguest).
  583. *
  584. * CPUID is the conventional way, but it's nasty: it doesn't
  585. * exist on some 486-like CPUs, and it usually exits to a
  586. * hypervisor.
  587. *
  588. * Like all of Linux's memory ordering operations, this is a
  589. * compiler barrier as well.
  590. */
  591. register void *__sp asm(_ASM_SP);
  592. #ifdef CONFIG_X86_32
  593. asm volatile (
  594. "pushfl\n\t"
  595. "pushl %%cs\n\t"
  596. "pushl $1f\n\t"
  597. "iret\n\t"
  598. "1:"
  599. : "+r" (__sp) : : "memory");
  600. #else
  601. unsigned int tmp;
  602. asm volatile (
  603. "mov %%ss, %0\n\t"
  604. "pushq %q0\n\t"
  605. "pushq %%rsp\n\t"
  606. "addq $8, (%%rsp)\n\t"
  607. "pushfq\n\t"
  608. "mov %%cs, %0\n\t"
  609. "pushq %q0\n\t"
  610. "pushq $1f\n\t"
  611. "iretq\n\t"
  612. "1:"
  613. : "=&r" (tmp), "+r" (__sp) : : "cc", "memory");
  614. #endif
  615. }
  616. extern void select_idle_routine(const struct cpuinfo_x86 *c);
  617. extern void amd_e400_c1e_apic_setup(void);
  618. extern unsigned long boot_option_idle_override;
  619. enum idle_boot_override {IDLE_NO_OVERRIDE=0, IDLE_HALT, IDLE_NOMWAIT,
  620. IDLE_POLL};
  621. extern void enable_sep_cpu(void);
  622. extern int sysenter_setup(void);
  623. extern void early_trap_init(void);
  624. void early_trap_pf_init(void);
  625. /* Defined in head.S */
  626. extern struct desc_ptr early_gdt_descr;
  627. extern void cpu_set_gdt(int);
  628. extern void switch_to_new_gdt(int);
  629. extern void load_direct_gdt(int);
  630. extern void load_fixmap_gdt(int);
  631. extern void load_percpu_segment(int);
  632. extern void cpu_init(void);
  633. static inline unsigned long get_debugctlmsr(void)
  634. {
  635. unsigned long debugctlmsr = 0;
  636. #ifndef CONFIG_X86_DEBUGCTLMSR
  637. if (boot_cpu_data.x86 < 6)
  638. return 0;
  639. #endif
  640. rdmsrl(MSR_IA32_DEBUGCTLMSR, debugctlmsr);
  641. return debugctlmsr;
  642. }
  643. static inline void update_debugctlmsr(unsigned long debugctlmsr)
  644. {
  645. #ifndef CONFIG_X86_DEBUGCTLMSR
  646. if (boot_cpu_data.x86 < 6)
  647. return;
  648. #endif
  649. wrmsrl(MSR_IA32_DEBUGCTLMSR, debugctlmsr);
  650. }
  651. extern void set_task_blockstep(struct task_struct *task, bool on);
  652. /* Boot loader type from the setup header: */
  653. extern int bootloader_type;
  654. extern int bootloader_version;
  655. extern char ignore_fpu_irq;
  656. #define HAVE_ARCH_PICK_MMAP_LAYOUT 1
  657. #define ARCH_HAS_PREFETCHW
  658. #define ARCH_HAS_SPINLOCK_PREFETCH
  659. #ifdef CONFIG_X86_32
  660. # define BASE_PREFETCH ""
  661. # define ARCH_HAS_PREFETCH
  662. #else
  663. # define BASE_PREFETCH "prefetcht0 %P1"
  664. #endif
  665. /*
  666. * Prefetch instructions for Pentium III (+) and AMD Athlon (+)
  667. *
  668. * It's not worth to care about 3dnow prefetches for the K6
  669. * because they are microcoded there and very slow.
  670. */
  671. static inline void prefetch(const void *x)
  672. {
  673. alternative_input(BASE_PREFETCH, "prefetchnta %P1",
  674. X86_FEATURE_XMM,
  675. "m" (*(const char *)x));
  676. }
  677. /*
  678. * 3dnow prefetch to get an exclusive cache line.
  679. * Useful for spinlocks to avoid one state transition in the
  680. * cache coherency protocol:
  681. */
  682. static inline void prefetchw(const void *x)
  683. {
  684. alternative_input(BASE_PREFETCH, "prefetchw %P1",
  685. X86_FEATURE_3DNOWPREFETCH,
  686. "m" (*(const char *)x));
  687. }
  688. static inline void spin_lock_prefetch(const void *x)
  689. {
  690. prefetchw(x);
  691. }
  692. #define TOP_OF_INIT_STACK ((unsigned long)&init_stack + sizeof(init_stack) - \
  693. TOP_OF_KERNEL_STACK_PADDING)
  694. #ifdef CONFIG_X86_32
  695. /*
  696. * User space process size: 3GB (default).
  697. */
  698. #define IA32_PAGE_OFFSET PAGE_OFFSET
  699. #define TASK_SIZE PAGE_OFFSET
  700. #define TASK_SIZE_LOW TASK_SIZE
  701. #define TASK_SIZE_MAX TASK_SIZE
  702. #define DEFAULT_MAP_WINDOW TASK_SIZE
  703. #define STACK_TOP TASK_SIZE
  704. #define STACK_TOP_MAX STACK_TOP
  705. #define INIT_THREAD { \
  706. .sp0 = TOP_OF_INIT_STACK, \
  707. .sysenter_cs = __KERNEL_CS, \
  708. .io_bitmap_ptr = NULL, \
  709. .addr_limit = KERNEL_DS, \
  710. }
  711. /*
  712. * TOP_OF_KERNEL_STACK_PADDING reserves 8 bytes on top of the ring0 stack.
  713. * This is necessary to guarantee that the entire "struct pt_regs"
  714. * is accessible even if the CPU haven't stored the SS/ESP registers
  715. * on the stack (interrupt gate does not save these registers
  716. * when switching to the same priv ring).
  717. * Therefore beware: accessing the ss/esp fields of the
  718. * "struct pt_regs" is possible, but they may contain the
  719. * completely wrong values.
  720. */
  721. #define task_pt_regs(task) \
  722. ({ \
  723. unsigned long __ptr = (unsigned long)task_stack_page(task); \
  724. __ptr += THREAD_SIZE - TOP_OF_KERNEL_STACK_PADDING; \
  725. ((struct pt_regs *)__ptr) - 1; \
  726. })
  727. #define KSTK_ESP(task) (task_pt_regs(task)->sp)
  728. #else
  729. /*
  730. * User space process size. 47bits minus one guard page. The guard
  731. * page is necessary on Intel CPUs: if a SYSCALL instruction is at
  732. * the highest possible canonical userspace address, then that
  733. * syscall will enter the kernel with a non-canonical return
  734. * address, and SYSRET will explode dangerously. We avoid this
  735. * particular problem by preventing anything from being mapped
  736. * at the maximum canonical address.
  737. */
  738. #define TASK_SIZE_MAX ((1UL << 47) - PAGE_SIZE)
  739. #define DEFAULT_MAP_WINDOW TASK_SIZE_MAX
  740. /* This decides where the kernel will search for a free chunk of vm
  741. * space during mmap's.
  742. */
  743. #define IA32_PAGE_OFFSET ((current->personality & ADDR_LIMIT_3GB) ? \
  744. 0xc0000000 : 0xFFFFe000)
  745. #define TASK_SIZE_LOW (test_thread_flag(TIF_ADDR32) ? \
  746. IA32_PAGE_OFFSET : DEFAULT_MAP_WINDOW)
  747. #define TASK_SIZE (test_thread_flag(TIF_ADDR32) ? \
  748. IA32_PAGE_OFFSET : TASK_SIZE_MAX)
  749. #define TASK_SIZE_OF(child) ((test_tsk_thread_flag(child, TIF_ADDR32)) ? \
  750. IA32_PAGE_OFFSET : TASK_SIZE_MAX)
  751. #define STACK_TOP TASK_SIZE_LOW
  752. #define STACK_TOP_MAX TASK_SIZE_MAX
  753. #define INIT_THREAD { \
  754. .sp0 = TOP_OF_INIT_STACK, \
  755. .addr_limit = KERNEL_DS, \
  756. }
  757. #define task_pt_regs(tsk) ((struct pt_regs *)(tsk)->thread.sp0 - 1)
  758. extern unsigned long KSTK_ESP(struct task_struct *task);
  759. #endif /* CONFIG_X86_64 */
  760. extern void start_thread(struct pt_regs *regs, unsigned long new_ip,
  761. unsigned long new_sp);
  762. /*
  763. * This decides where the kernel will search for a free chunk of vm
  764. * space during mmap's.
  765. */
  766. #define __TASK_UNMAPPED_BASE(task_size) (PAGE_ALIGN(task_size / 3))
  767. #define TASK_UNMAPPED_BASE __TASK_UNMAPPED_BASE(TASK_SIZE_LOW)
  768. #define KSTK_EIP(task) (task_pt_regs(task)->ip)
  769. /* Get/set a process' ability to use the timestamp counter instruction */
  770. #define GET_TSC_CTL(adr) get_tsc_mode((adr))
  771. #define SET_TSC_CTL(val) set_tsc_mode((val))
  772. extern int get_tsc_mode(unsigned long adr);
  773. extern int set_tsc_mode(unsigned int val);
  774. DECLARE_PER_CPU(u64, msr_misc_features_shadow);
  775. /* Register/unregister a process' MPX related resource */
  776. #define MPX_ENABLE_MANAGEMENT() mpx_enable_management()
  777. #define MPX_DISABLE_MANAGEMENT() mpx_disable_management()
  778. #ifdef CONFIG_X86_INTEL_MPX
  779. extern int mpx_enable_management(void);
  780. extern int mpx_disable_management(void);
  781. #else
  782. static inline int mpx_enable_management(void)
  783. {
  784. return -EINVAL;
  785. }
  786. static inline int mpx_disable_management(void)
  787. {
  788. return -EINVAL;
  789. }
  790. #endif /* CONFIG_X86_INTEL_MPX */
  791. #ifdef CONFIG_CPU_SUP_AMD
  792. extern u16 amd_get_nb_id(int cpu);
  793. extern u32 amd_get_nodes_per_socket(void);
  794. #else
  795. static inline u16 amd_get_nb_id(int cpu) { return 0; }
  796. static inline u32 amd_get_nodes_per_socket(void) { return 0; }
  797. #endif
  798. static inline uint32_t hypervisor_cpuid_base(const char *sig, uint32_t leaves)
  799. {
  800. uint32_t base, eax, signature[3];
  801. for (base = 0x40000000; base < 0x40010000; base += 0x100) {
  802. cpuid(base, &eax, &signature[0], &signature[1], &signature[2]);
  803. if (!memcmp(sig, signature, 12) &&
  804. (leaves == 0 || ((eax - base) >= leaves)))
  805. return base;
  806. }
  807. return 0;
  808. }
  809. extern unsigned long arch_align_stack(unsigned long sp);
  810. extern void free_init_pages(char *what, unsigned long begin, unsigned long end);
  811. void default_idle(void);
  812. #ifdef CONFIG_XEN
  813. bool xen_set_default_idle(void);
  814. #else
  815. #define xen_set_default_idle 0
  816. #endif
  817. void stop_this_cpu(void *dummy);
  818. void df_debug(struct pt_regs *regs, long error_code);
  819. #endif /* _ASM_X86_PROCESSOR_H */