intel_hdmi.c 59 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026
  1. /*
  2. * Copyright 2006 Dave Airlie <airlied@linux.ie>
  3. * Copyright © 2006-2009 Intel Corporation
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the "Software"),
  7. * to deal in the Software without restriction, including without limitation
  8. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  9. * and/or sell copies of the Software, and to permit persons to whom the
  10. * Software is furnished to do so, subject to the following conditions:
  11. *
  12. * The above copyright notice and this permission notice (including the next
  13. * paragraph) shall be included in all copies or substantial portions of the
  14. * Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  20. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  21. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
  22. * DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors:
  25. * Eric Anholt <eric@anholt.net>
  26. * Jesse Barnes <jesse.barnes@intel.com>
  27. */
  28. #include <linux/i2c.h>
  29. #include <linux/slab.h>
  30. #include <linux/delay.h>
  31. #include <linux/hdmi.h>
  32. #include <drm/drmP.h>
  33. #include <drm/drm_atomic_helper.h>
  34. #include <drm/drm_crtc.h>
  35. #include <drm/drm_edid.h>
  36. #include "intel_drv.h"
  37. #include <drm/i915_drm.h>
  38. #include <drm/intel_lpe_audio.h>
  39. #include "i915_drv.h"
  40. static struct drm_device *intel_hdmi_to_dev(struct intel_hdmi *intel_hdmi)
  41. {
  42. return hdmi_to_dig_port(intel_hdmi)->base.base.dev;
  43. }
  44. static void
  45. assert_hdmi_port_disabled(struct intel_hdmi *intel_hdmi)
  46. {
  47. struct drm_device *dev = intel_hdmi_to_dev(intel_hdmi);
  48. struct drm_i915_private *dev_priv = to_i915(dev);
  49. uint32_t enabled_bits;
  50. enabled_bits = HAS_DDI(dev_priv) ? DDI_BUF_CTL_ENABLE : SDVO_ENABLE;
  51. WARN(I915_READ(intel_hdmi->hdmi_reg) & enabled_bits,
  52. "HDMI port enabled, expecting disabled\n");
  53. }
  54. struct intel_hdmi *enc_to_intel_hdmi(struct drm_encoder *encoder)
  55. {
  56. struct intel_digital_port *intel_dig_port =
  57. container_of(encoder, struct intel_digital_port, base.base);
  58. return &intel_dig_port->hdmi;
  59. }
  60. static struct intel_hdmi *intel_attached_hdmi(struct drm_connector *connector)
  61. {
  62. return enc_to_intel_hdmi(&intel_attached_encoder(connector)->base);
  63. }
  64. static u32 g4x_infoframe_index(enum hdmi_infoframe_type type)
  65. {
  66. switch (type) {
  67. case HDMI_INFOFRAME_TYPE_AVI:
  68. return VIDEO_DIP_SELECT_AVI;
  69. case HDMI_INFOFRAME_TYPE_SPD:
  70. return VIDEO_DIP_SELECT_SPD;
  71. case HDMI_INFOFRAME_TYPE_VENDOR:
  72. return VIDEO_DIP_SELECT_VENDOR;
  73. default:
  74. MISSING_CASE(type);
  75. return 0;
  76. }
  77. }
  78. static u32 g4x_infoframe_enable(enum hdmi_infoframe_type type)
  79. {
  80. switch (type) {
  81. case HDMI_INFOFRAME_TYPE_AVI:
  82. return VIDEO_DIP_ENABLE_AVI;
  83. case HDMI_INFOFRAME_TYPE_SPD:
  84. return VIDEO_DIP_ENABLE_SPD;
  85. case HDMI_INFOFRAME_TYPE_VENDOR:
  86. return VIDEO_DIP_ENABLE_VENDOR;
  87. default:
  88. MISSING_CASE(type);
  89. return 0;
  90. }
  91. }
  92. static u32 hsw_infoframe_enable(enum hdmi_infoframe_type type)
  93. {
  94. switch (type) {
  95. case HDMI_INFOFRAME_TYPE_AVI:
  96. return VIDEO_DIP_ENABLE_AVI_HSW;
  97. case HDMI_INFOFRAME_TYPE_SPD:
  98. return VIDEO_DIP_ENABLE_SPD_HSW;
  99. case HDMI_INFOFRAME_TYPE_VENDOR:
  100. return VIDEO_DIP_ENABLE_VS_HSW;
  101. default:
  102. MISSING_CASE(type);
  103. return 0;
  104. }
  105. }
  106. static i915_reg_t
  107. hsw_dip_data_reg(struct drm_i915_private *dev_priv,
  108. enum transcoder cpu_transcoder,
  109. enum hdmi_infoframe_type type,
  110. int i)
  111. {
  112. switch (type) {
  113. case HDMI_INFOFRAME_TYPE_AVI:
  114. return HSW_TVIDEO_DIP_AVI_DATA(cpu_transcoder, i);
  115. case HDMI_INFOFRAME_TYPE_SPD:
  116. return HSW_TVIDEO_DIP_SPD_DATA(cpu_transcoder, i);
  117. case HDMI_INFOFRAME_TYPE_VENDOR:
  118. return HSW_TVIDEO_DIP_VS_DATA(cpu_transcoder, i);
  119. default:
  120. MISSING_CASE(type);
  121. return INVALID_MMIO_REG;
  122. }
  123. }
  124. static void g4x_write_infoframe(struct drm_encoder *encoder,
  125. const struct intel_crtc_state *crtc_state,
  126. enum hdmi_infoframe_type type,
  127. const void *frame, ssize_t len)
  128. {
  129. const uint32_t *data = frame;
  130. struct drm_device *dev = encoder->dev;
  131. struct drm_i915_private *dev_priv = to_i915(dev);
  132. u32 val = I915_READ(VIDEO_DIP_CTL);
  133. int i;
  134. WARN(!(val & VIDEO_DIP_ENABLE), "Writing DIP with CTL reg disabled\n");
  135. val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */
  136. val |= g4x_infoframe_index(type);
  137. val &= ~g4x_infoframe_enable(type);
  138. I915_WRITE(VIDEO_DIP_CTL, val);
  139. mmiowb();
  140. for (i = 0; i < len; i += 4) {
  141. I915_WRITE(VIDEO_DIP_DATA, *data);
  142. data++;
  143. }
  144. /* Write every possible data byte to force correct ECC calculation. */
  145. for (; i < VIDEO_DIP_DATA_SIZE; i += 4)
  146. I915_WRITE(VIDEO_DIP_DATA, 0);
  147. mmiowb();
  148. val |= g4x_infoframe_enable(type);
  149. val &= ~VIDEO_DIP_FREQ_MASK;
  150. val |= VIDEO_DIP_FREQ_VSYNC;
  151. I915_WRITE(VIDEO_DIP_CTL, val);
  152. POSTING_READ(VIDEO_DIP_CTL);
  153. }
  154. static bool g4x_infoframe_enabled(struct drm_encoder *encoder,
  155. const struct intel_crtc_state *pipe_config)
  156. {
  157. struct drm_i915_private *dev_priv = to_i915(encoder->dev);
  158. struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
  159. u32 val = I915_READ(VIDEO_DIP_CTL);
  160. if ((val & VIDEO_DIP_ENABLE) == 0)
  161. return false;
  162. if ((val & VIDEO_DIP_PORT_MASK) != VIDEO_DIP_PORT(intel_dig_port->port))
  163. return false;
  164. return val & (VIDEO_DIP_ENABLE_AVI |
  165. VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_SPD);
  166. }
  167. static void ibx_write_infoframe(struct drm_encoder *encoder,
  168. const struct intel_crtc_state *crtc_state,
  169. enum hdmi_infoframe_type type,
  170. const void *frame, ssize_t len)
  171. {
  172. const uint32_t *data = frame;
  173. struct drm_device *dev = encoder->dev;
  174. struct drm_i915_private *dev_priv = to_i915(dev);
  175. struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
  176. i915_reg_t reg = TVIDEO_DIP_CTL(intel_crtc->pipe);
  177. u32 val = I915_READ(reg);
  178. int i;
  179. WARN(!(val & VIDEO_DIP_ENABLE), "Writing DIP with CTL reg disabled\n");
  180. val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */
  181. val |= g4x_infoframe_index(type);
  182. val &= ~g4x_infoframe_enable(type);
  183. I915_WRITE(reg, val);
  184. mmiowb();
  185. for (i = 0; i < len; i += 4) {
  186. I915_WRITE(TVIDEO_DIP_DATA(intel_crtc->pipe), *data);
  187. data++;
  188. }
  189. /* Write every possible data byte to force correct ECC calculation. */
  190. for (; i < VIDEO_DIP_DATA_SIZE; i += 4)
  191. I915_WRITE(TVIDEO_DIP_DATA(intel_crtc->pipe), 0);
  192. mmiowb();
  193. val |= g4x_infoframe_enable(type);
  194. val &= ~VIDEO_DIP_FREQ_MASK;
  195. val |= VIDEO_DIP_FREQ_VSYNC;
  196. I915_WRITE(reg, val);
  197. POSTING_READ(reg);
  198. }
  199. static bool ibx_infoframe_enabled(struct drm_encoder *encoder,
  200. const struct intel_crtc_state *pipe_config)
  201. {
  202. struct drm_i915_private *dev_priv = to_i915(encoder->dev);
  203. struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
  204. enum pipe pipe = to_intel_crtc(pipe_config->base.crtc)->pipe;
  205. i915_reg_t reg = TVIDEO_DIP_CTL(pipe);
  206. u32 val = I915_READ(reg);
  207. if ((val & VIDEO_DIP_ENABLE) == 0)
  208. return false;
  209. if ((val & VIDEO_DIP_PORT_MASK) != VIDEO_DIP_PORT(intel_dig_port->port))
  210. return false;
  211. return val & (VIDEO_DIP_ENABLE_AVI |
  212. VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
  213. VIDEO_DIP_ENABLE_SPD | VIDEO_DIP_ENABLE_GCP);
  214. }
  215. static void cpt_write_infoframe(struct drm_encoder *encoder,
  216. const struct intel_crtc_state *crtc_state,
  217. enum hdmi_infoframe_type type,
  218. const void *frame, ssize_t len)
  219. {
  220. const uint32_t *data = frame;
  221. struct drm_device *dev = encoder->dev;
  222. struct drm_i915_private *dev_priv = to_i915(dev);
  223. struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
  224. i915_reg_t reg = TVIDEO_DIP_CTL(intel_crtc->pipe);
  225. u32 val = I915_READ(reg);
  226. int i;
  227. WARN(!(val & VIDEO_DIP_ENABLE), "Writing DIP with CTL reg disabled\n");
  228. val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */
  229. val |= g4x_infoframe_index(type);
  230. /* The DIP control register spec says that we need to update the AVI
  231. * infoframe without clearing its enable bit */
  232. if (type != HDMI_INFOFRAME_TYPE_AVI)
  233. val &= ~g4x_infoframe_enable(type);
  234. I915_WRITE(reg, val);
  235. mmiowb();
  236. for (i = 0; i < len; i += 4) {
  237. I915_WRITE(TVIDEO_DIP_DATA(intel_crtc->pipe), *data);
  238. data++;
  239. }
  240. /* Write every possible data byte to force correct ECC calculation. */
  241. for (; i < VIDEO_DIP_DATA_SIZE; i += 4)
  242. I915_WRITE(TVIDEO_DIP_DATA(intel_crtc->pipe), 0);
  243. mmiowb();
  244. val |= g4x_infoframe_enable(type);
  245. val &= ~VIDEO_DIP_FREQ_MASK;
  246. val |= VIDEO_DIP_FREQ_VSYNC;
  247. I915_WRITE(reg, val);
  248. POSTING_READ(reg);
  249. }
  250. static bool cpt_infoframe_enabled(struct drm_encoder *encoder,
  251. const struct intel_crtc_state *pipe_config)
  252. {
  253. struct drm_i915_private *dev_priv = to_i915(encoder->dev);
  254. enum pipe pipe = to_intel_crtc(pipe_config->base.crtc)->pipe;
  255. u32 val = I915_READ(TVIDEO_DIP_CTL(pipe));
  256. if ((val & VIDEO_DIP_ENABLE) == 0)
  257. return false;
  258. return val & (VIDEO_DIP_ENABLE_AVI |
  259. VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
  260. VIDEO_DIP_ENABLE_SPD | VIDEO_DIP_ENABLE_GCP);
  261. }
  262. static void vlv_write_infoframe(struct drm_encoder *encoder,
  263. const struct intel_crtc_state *crtc_state,
  264. enum hdmi_infoframe_type type,
  265. const void *frame, ssize_t len)
  266. {
  267. const uint32_t *data = frame;
  268. struct drm_device *dev = encoder->dev;
  269. struct drm_i915_private *dev_priv = to_i915(dev);
  270. struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
  271. i915_reg_t reg = VLV_TVIDEO_DIP_CTL(intel_crtc->pipe);
  272. u32 val = I915_READ(reg);
  273. int i;
  274. WARN(!(val & VIDEO_DIP_ENABLE), "Writing DIP with CTL reg disabled\n");
  275. val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */
  276. val |= g4x_infoframe_index(type);
  277. val &= ~g4x_infoframe_enable(type);
  278. I915_WRITE(reg, val);
  279. mmiowb();
  280. for (i = 0; i < len; i += 4) {
  281. I915_WRITE(VLV_TVIDEO_DIP_DATA(intel_crtc->pipe), *data);
  282. data++;
  283. }
  284. /* Write every possible data byte to force correct ECC calculation. */
  285. for (; i < VIDEO_DIP_DATA_SIZE; i += 4)
  286. I915_WRITE(VLV_TVIDEO_DIP_DATA(intel_crtc->pipe), 0);
  287. mmiowb();
  288. val |= g4x_infoframe_enable(type);
  289. val &= ~VIDEO_DIP_FREQ_MASK;
  290. val |= VIDEO_DIP_FREQ_VSYNC;
  291. I915_WRITE(reg, val);
  292. POSTING_READ(reg);
  293. }
  294. static bool vlv_infoframe_enabled(struct drm_encoder *encoder,
  295. const struct intel_crtc_state *pipe_config)
  296. {
  297. struct drm_i915_private *dev_priv = to_i915(encoder->dev);
  298. struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
  299. enum pipe pipe = to_intel_crtc(pipe_config->base.crtc)->pipe;
  300. u32 val = I915_READ(VLV_TVIDEO_DIP_CTL(pipe));
  301. if ((val & VIDEO_DIP_ENABLE) == 0)
  302. return false;
  303. if ((val & VIDEO_DIP_PORT_MASK) != VIDEO_DIP_PORT(intel_dig_port->port))
  304. return false;
  305. return val & (VIDEO_DIP_ENABLE_AVI |
  306. VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
  307. VIDEO_DIP_ENABLE_SPD | VIDEO_DIP_ENABLE_GCP);
  308. }
  309. static void hsw_write_infoframe(struct drm_encoder *encoder,
  310. const struct intel_crtc_state *crtc_state,
  311. enum hdmi_infoframe_type type,
  312. const void *frame, ssize_t len)
  313. {
  314. const uint32_t *data = frame;
  315. struct drm_device *dev = encoder->dev;
  316. struct drm_i915_private *dev_priv = to_i915(dev);
  317. enum transcoder cpu_transcoder = crtc_state->cpu_transcoder;
  318. i915_reg_t ctl_reg = HSW_TVIDEO_DIP_CTL(cpu_transcoder);
  319. i915_reg_t data_reg;
  320. int i;
  321. u32 val = I915_READ(ctl_reg);
  322. data_reg = hsw_dip_data_reg(dev_priv, cpu_transcoder, type, 0);
  323. val &= ~hsw_infoframe_enable(type);
  324. I915_WRITE(ctl_reg, val);
  325. mmiowb();
  326. for (i = 0; i < len; i += 4) {
  327. I915_WRITE(hsw_dip_data_reg(dev_priv, cpu_transcoder,
  328. type, i >> 2), *data);
  329. data++;
  330. }
  331. /* Write every possible data byte to force correct ECC calculation. */
  332. for (; i < VIDEO_DIP_DATA_SIZE; i += 4)
  333. I915_WRITE(hsw_dip_data_reg(dev_priv, cpu_transcoder,
  334. type, i >> 2), 0);
  335. mmiowb();
  336. val |= hsw_infoframe_enable(type);
  337. I915_WRITE(ctl_reg, val);
  338. POSTING_READ(ctl_reg);
  339. }
  340. static bool hsw_infoframe_enabled(struct drm_encoder *encoder,
  341. const struct intel_crtc_state *pipe_config)
  342. {
  343. struct drm_i915_private *dev_priv = to_i915(encoder->dev);
  344. u32 val = I915_READ(HSW_TVIDEO_DIP_CTL(pipe_config->cpu_transcoder));
  345. return val & (VIDEO_DIP_ENABLE_VSC_HSW | VIDEO_DIP_ENABLE_AVI_HSW |
  346. VIDEO_DIP_ENABLE_GCP_HSW | VIDEO_DIP_ENABLE_VS_HSW |
  347. VIDEO_DIP_ENABLE_GMP_HSW | VIDEO_DIP_ENABLE_SPD_HSW);
  348. }
  349. /*
  350. * The data we write to the DIP data buffer registers is 1 byte bigger than the
  351. * HDMI infoframe size because of an ECC/reserved byte at position 3 (starting
  352. * at 0). It's also a byte used by DisplayPort so the same DIP registers can be
  353. * used for both technologies.
  354. *
  355. * DW0: Reserved/ECC/DP | HB2 | HB1 | HB0
  356. * DW1: DB3 | DB2 | DB1 | DB0
  357. * DW2: DB7 | DB6 | DB5 | DB4
  358. * DW3: ...
  359. *
  360. * (HB is Header Byte, DB is Data Byte)
  361. *
  362. * The hdmi pack() functions don't know about that hardware specific hole so we
  363. * trick them by giving an offset into the buffer and moving back the header
  364. * bytes by one.
  365. */
  366. static void intel_write_infoframe(struct drm_encoder *encoder,
  367. const struct intel_crtc_state *crtc_state,
  368. union hdmi_infoframe *frame)
  369. {
  370. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
  371. uint8_t buffer[VIDEO_DIP_DATA_SIZE];
  372. ssize_t len;
  373. /* see comment above for the reason for this offset */
  374. len = hdmi_infoframe_pack(frame, buffer + 1, sizeof(buffer) - 1);
  375. if (len < 0)
  376. return;
  377. /* Insert the 'hole' (see big comment above) at position 3 */
  378. buffer[0] = buffer[1];
  379. buffer[1] = buffer[2];
  380. buffer[2] = buffer[3];
  381. buffer[3] = 0;
  382. len++;
  383. intel_hdmi->write_infoframe(encoder, crtc_state, frame->any.type, buffer, len);
  384. }
  385. static void intel_hdmi_set_avi_infoframe(struct drm_encoder *encoder,
  386. const struct intel_crtc_state *crtc_state)
  387. {
  388. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
  389. const struct drm_display_mode *adjusted_mode =
  390. &crtc_state->base.adjusted_mode;
  391. union hdmi_infoframe frame;
  392. int ret;
  393. ret = drm_hdmi_avi_infoframe_from_display_mode(&frame.avi,
  394. adjusted_mode);
  395. if (ret < 0) {
  396. DRM_ERROR("couldn't fill AVI infoframe\n");
  397. return;
  398. }
  399. drm_hdmi_avi_infoframe_quant_range(&frame.avi, adjusted_mode,
  400. crtc_state->limited_color_range ?
  401. HDMI_QUANTIZATION_RANGE_LIMITED :
  402. HDMI_QUANTIZATION_RANGE_FULL,
  403. intel_hdmi->rgb_quant_range_selectable);
  404. intel_write_infoframe(encoder, crtc_state, &frame);
  405. }
  406. static void intel_hdmi_set_spd_infoframe(struct drm_encoder *encoder,
  407. const struct intel_crtc_state *crtc_state)
  408. {
  409. union hdmi_infoframe frame;
  410. int ret;
  411. ret = hdmi_spd_infoframe_init(&frame.spd, "Intel", "Integrated gfx");
  412. if (ret < 0) {
  413. DRM_ERROR("couldn't fill SPD infoframe\n");
  414. return;
  415. }
  416. frame.spd.sdi = HDMI_SPD_SDI_PC;
  417. intel_write_infoframe(encoder, crtc_state, &frame);
  418. }
  419. static void
  420. intel_hdmi_set_hdmi_infoframe(struct drm_encoder *encoder,
  421. const struct intel_crtc_state *crtc_state)
  422. {
  423. union hdmi_infoframe frame;
  424. int ret;
  425. ret = drm_hdmi_vendor_infoframe_from_display_mode(&frame.vendor.hdmi,
  426. &crtc_state->base.adjusted_mode);
  427. if (ret < 0)
  428. return;
  429. intel_write_infoframe(encoder, crtc_state, &frame);
  430. }
  431. static void g4x_set_infoframes(struct drm_encoder *encoder,
  432. bool enable,
  433. const struct intel_crtc_state *crtc_state,
  434. const struct drm_connector_state *conn_state)
  435. {
  436. struct drm_i915_private *dev_priv = to_i915(encoder->dev);
  437. struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
  438. struct intel_hdmi *intel_hdmi = &intel_dig_port->hdmi;
  439. i915_reg_t reg = VIDEO_DIP_CTL;
  440. u32 val = I915_READ(reg);
  441. u32 port = VIDEO_DIP_PORT(intel_dig_port->port);
  442. assert_hdmi_port_disabled(intel_hdmi);
  443. /* If the registers were not initialized yet, they might be zeroes,
  444. * which means we're selecting the AVI DIP and we're setting its
  445. * frequency to once. This seems to really confuse the HW and make
  446. * things stop working (the register spec says the AVI always needs to
  447. * be sent every VSync). So here we avoid writing to the register more
  448. * than we need and also explicitly select the AVI DIP and explicitly
  449. * set its frequency to every VSync. Avoiding to write it twice seems to
  450. * be enough to solve the problem, but being defensive shouldn't hurt us
  451. * either. */
  452. val |= VIDEO_DIP_SELECT_AVI | VIDEO_DIP_FREQ_VSYNC;
  453. if (!enable) {
  454. if (!(val & VIDEO_DIP_ENABLE))
  455. return;
  456. if (port != (val & VIDEO_DIP_PORT_MASK)) {
  457. DRM_DEBUG_KMS("video DIP still enabled on port %c\n",
  458. (val & VIDEO_DIP_PORT_MASK) >> 29);
  459. return;
  460. }
  461. val &= ~(VIDEO_DIP_ENABLE | VIDEO_DIP_ENABLE_AVI |
  462. VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_SPD);
  463. I915_WRITE(reg, val);
  464. POSTING_READ(reg);
  465. return;
  466. }
  467. if (port != (val & VIDEO_DIP_PORT_MASK)) {
  468. if (val & VIDEO_DIP_ENABLE) {
  469. DRM_DEBUG_KMS("video DIP already enabled on port %c\n",
  470. (val & VIDEO_DIP_PORT_MASK) >> 29);
  471. return;
  472. }
  473. val &= ~VIDEO_DIP_PORT_MASK;
  474. val |= port;
  475. }
  476. val |= VIDEO_DIP_ENABLE;
  477. val &= ~(VIDEO_DIP_ENABLE_AVI |
  478. VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_SPD);
  479. I915_WRITE(reg, val);
  480. POSTING_READ(reg);
  481. intel_hdmi_set_avi_infoframe(encoder, crtc_state);
  482. intel_hdmi_set_spd_infoframe(encoder, crtc_state);
  483. intel_hdmi_set_hdmi_infoframe(encoder, crtc_state);
  484. }
  485. static bool hdmi_sink_is_deep_color(const struct drm_connector_state *conn_state)
  486. {
  487. struct drm_connector *connector = conn_state->connector;
  488. /*
  489. * HDMI cloning is only supported on g4x which doesn't
  490. * support deep color or GCP infoframes anyway so no
  491. * need to worry about multiple HDMI sinks here.
  492. */
  493. return connector->display_info.bpc > 8;
  494. }
  495. /*
  496. * Determine if default_phase=1 can be indicated in the GCP infoframe.
  497. *
  498. * From HDMI specification 1.4a:
  499. * - The first pixel of each Video Data Period shall always have a pixel packing phase of 0
  500. * - The first pixel following each Video Data Period shall have a pixel packing phase of 0
  501. * - The PP bits shall be constant for all GCPs and will be equal to the last packing phase
  502. * - The first pixel following every transition of HSYNC or VSYNC shall have a pixel packing
  503. * phase of 0
  504. */
  505. static bool gcp_default_phase_possible(int pipe_bpp,
  506. const struct drm_display_mode *mode)
  507. {
  508. unsigned int pixels_per_group;
  509. switch (pipe_bpp) {
  510. case 30:
  511. /* 4 pixels in 5 clocks */
  512. pixels_per_group = 4;
  513. break;
  514. case 36:
  515. /* 2 pixels in 3 clocks */
  516. pixels_per_group = 2;
  517. break;
  518. case 48:
  519. /* 1 pixel in 2 clocks */
  520. pixels_per_group = 1;
  521. break;
  522. default:
  523. /* phase information not relevant for 8bpc */
  524. return false;
  525. }
  526. return mode->crtc_hdisplay % pixels_per_group == 0 &&
  527. mode->crtc_htotal % pixels_per_group == 0 &&
  528. mode->crtc_hblank_start % pixels_per_group == 0 &&
  529. mode->crtc_hblank_end % pixels_per_group == 0 &&
  530. mode->crtc_hsync_start % pixels_per_group == 0 &&
  531. mode->crtc_hsync_end % pixels_per_group == 0 &&
  532. ((mode->flags & DRM_MODE_FLAG_INTERLACE) == 0 ||
  533. mode->crtc_htotal/2 % pixels_per_group == 0);
  534. }
  535. static bool intel_hdmi_set_gcp_infoframe(struct drm_encoder *encoder,
  536. const struct intel_crtc_state *crtc_state,
  537. const struct drm_connector_state *conn_state)
  538. {
  539. struct drm_i915_private *dev_priv = to_i915(encoder->dev);
  540. struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
  541. i915_reg_t reg;
  542. u32 val = 0;
  543. if (HAS_DDI(dev_priv))
  544. reg = HSW_TVIDEO_DIP_GCP(crtc_state->cpu_transcoder);
  545. else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
  546. reg = VLV_TVIDEO_DIP_GCP(crtc->pipe);
  547. else if (HAS_PCH_SPLIT(dev_priv))
  548. reg = TVIDEO_DIP_GCP(crtc->pipe);
  549. else
  550. return false;
  551. /* Indicate color depth whenever the sink supports deep color */
  552. if (hdmi_sink_is_deep_color(conn_state))
  553. val |= GCP_COLOR_INDICATION;
  554. /* Enable default_phase whenever the display mode is suitably aligned */
  555. if (gcp_default_phase_possible(crtc_state->pipe_bpp,
  556. &crtc_state->base.adjusted_mode))
  557. val |= GCP_DEFAULT_PHASE_ENABLE;
  558. I915_WRITE(reg, val);
  559. return val != 0;
  560. }
  561. static void ibx_set_infoframes(struct drm_encoder *encoder,
  562. bool enable,
  563. const struct intel_crtc_state *crtc_state,
  564. const struct drm_connector_state *conn_state)
  565. {
  566. struct drm_i915_private *dev_priv = to_i915(encoder->dev);
  567. struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
  568. struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
  569. struct intel_hdmi *intel_hdmi = &intel_dig_port->hdmi;
  570. i915_reg_t reg = TVIDEO_DIP_CTL(intel_crtc->pipe);
  571. u32 val = I915_READ(reg);
  572. u32 port = VIDEO_DIP_PORT(intel_dig_port->port);
  573. assert_hdmi_port_disabled(intel_hdmi);
  574. /* See the big comment in g4x_set_infoframes() */
  575. val |= VIDEO_DIP_SELECT_AVI | VIDEO_DIP_FREQ_VSYNC;
  576. if (!enable) {
  577. if (!(val & VIDEO_DIP_ENABLE))
  578. return;
  579. val &= ~(VIDEO_DIP_ENABLE | VIDEO_DIP_ENABLE_AVI |
  580. VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
  581. VIDEO_DIP_ENABLE_SPD | VIDEO_DIP_ENABLE_GCP);
  582. I915_WRITE(reg, val);
  583. POSTING_READ(reg);
  584. return;
  585. }
  586. if (port != (val & VIDEO_DIP_PORT_MASK)) {
  587. WARN(val & VIDEO_DIP_ENABLE,
  588. "DIP already enabled on port %c\n",
  589. (val & VIDEO_DIP_PORT_MASK) >> 29);
  590. val &= ~VIDEO_DIP_PORT_MASK;
  591. val |= port;
  592. }
  593. val |= VIDEO_DIP_ENABLE;
  594. val &= ~(VIDEO_DIP_ENABLE_AVI |
  595. VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
  596. VIDEO_DIP_ENABLE_SPD | VIDEO_DIP_ENABLE_GCP);
  597. if (intel_hdmi_set_gcp_infoframe(encoder, crtc_state, conn_state))
  598. val |= VIDEO_DIP_ENABLE_GCP;
  599. I915_WRITE(reg, val);
  600. POSTING_READ(reg);
  601. intel_hdmi_set_avi_infoframe(encoder, crtc_state);
  602. intel_hdmi_set_spd_infoframe(encoder, crtc_state);
  603. intel_hdmi_set_hdmi_infoframe(encoder, crtc_state);
  604. }
  605. static void cpt_set_infoframes(struct drm_encoder *encoder,
  606. bool enable,
  607. const struct intel_crtc_state *crtc_state,
  608. const struct drm_connector_state *conn_state)
  609. {
  610. struct drm_i915_private *dev_priv = to_i915(encoder->dev);
  611. struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
  612. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
  613. i915_reg_t reg = TVIDEO_DIP_CTL(intel_crtc->pipe);
  614. u32 val = I915_READ(reg);
  615. assert_hdmi_port_disabled(intel_hdmi);
  616. /* See the big comment in g4x_set_infoframes() */
  617. val |= VIDEO_DIP_SELECT_AVI | VIDEO_DIP_FREQ_VSYNC;
  618. if (!enable) {
  619. if (!(val & VIDEO_DIP_ENABLE))
  620. return;
  621. val &= ~(VIDEO_DIP_ENABLE | VIDEO_DIP_ENABLE_AVI |
  622. VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
  623. VIDEO_DIP_ENABLE_SPD | VIDEO_DIP_ENABLE_GCP);
  624. I915_WRITE(reg, val);
  625. POSTING_READ(reg);
  626. return;
  627. }
  628. /* Set both together, unset both together: see the spec. */
  629. val |= VIDEO_DIP_ENABLE | VIDEO_DIP_ENABLE_AVI;
  630. val &= ~(VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
  631. VIDEO_DIP_ENABLE_SPD | VIDEO_DIP_ENABLE_GCP);
  632. if (intel_hdmi_set_gcp_infoframe(encoder, crtc_state, conn_state))
  633. val |= VIDEO_DIP_ENABLE_GCP;
  634. I915_WRITE(reg, val);
  635. POSTING_READ(reg);
  636. intel_hdmi_set_avi_infoframe(encoder, crtc_state);
  637. intel_hdmi_set_spd_infoframe(encoder, crtc_state);
  638. intel_hdmi_set_hdmi_infoframe(encoder, crtc_state);
  639. }
  640. static void vlv_set_infoframes(struct drm_encoder *encoder,
  641. bool enable,
  642. const struct intel_crtc_state *crtc_state,
  643. const struct drm_connector_state *conn_state)
  644. {
  645. struct drm_i915_private *dev_priv = to_i915(encoder->dev);
  646. struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
  647. struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
  648. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
  649. i915_reg_t reg = VLV_TVIDEO_DIP_CTL(intel_crtc->pipe);
  650. u32 val = I915_READ(reg);
  651. u32 port = VIDEO_DIP_PORT(intel_dig_port->port);
  652. assert_hdmi_port_disabled(intel_hdmi);
  653. /* See the big comment in g4x_set_infoframes() */
  654. val |= VIDEO_DIP_SELECT_AVI | VIDEO_DIP_FREQ_VSYNC;
  655. if (!enable) {
  656. if (!(val & VIDEO_DIP_ENABLE))
  657. return;
  658. val &= ~(VIDEO_DIP_ENABLE | VIDEO_DIP_ENABLE_AVI |
  659. VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
  660. VIDEO_DIP_ENABLE_SPD | VIDEO_DIP_ENABLE_GCP);
  661. I915_WRITE(reg, val);
  662. POSTING_READ(reg);
  663. return;
  664. }
  665. if (port != (val & VIDEO_DIP_PORT_MASK)) {
  666. WARN(val & VIDEO_DIP_ENABLE,
  667. "DIP already enabled on port %c\n",
  668. (val & VIDEO_DIP_PORT_MASK) >> 29);
  669. val &= ~VIDEO_DIP_PORT_MASK;
  670. val |= port;
  671. }
  672. val |= VIDEO_DIP_ENABLE;
  673. val &= ~(VIDEO_DIP_ENABLE_AVI |
  674. VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
  675. VIDEO_DIP_ENABLE_SPD | VIDEO_DIP_ENABLE_GCP);
  676. if (intel_hdmi_set_gcp_infoframe(encoder, crtc_state, conn_state))
  677. val |= VIDEO_DIP_ENABLE_GCP;
  678. I915_WRITE(reg, val);
  679. POSTING_READ(reg);
  680. intel_hdmi_set_avi_infoframe(encoder, crtc_state);
  681. intel_hdmi_set_spd_infoframe(encoder, crtc_state);
  682. intel_hdmi_set_hdmi_infoframe(encoder, crtc_state);
  683. }
  684. static void hsw_set_infoframes(struct drm_encoder *encoder,
  685. bool enable,
  686. const struct intel_crtc_state *crtc_state,
  687. const struct drm_connector_state *conn_state)
  688. {
  689. struct drm_i915_private *dev_priv = to_i915(encoder->dev);
  690. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
  691. i915_reg_t reg = HSW_TVIDEO_DIP_CTL(crtc_state->cpu_transcoder);
  692. u32 val = I915_READ(reg);
  693. assert_hdmi_port_disabled(intel_hdmi);
  694. val &= ~(VIDEO_DIP_ENABLE_VSC_HSW | VIDEO_DIP_ENABLE_AVI_HSW |
  695. VIDEO_DIP_ENABLE_GCP_HSW | VIDEO_DIP_ENABLE_VS_HSW |
  696. VIDEO_DIP_ENABLE_GMP_HSW | VIDEO_DIP_ENABLE_SPD_HSW);
  697. if (!enable) {
  698. I915_WRITE(reg, val);
  699. POSTING_READ(reg);
  700. return;
  701. }
  702. if (intel_hdmi_set_gcp_infoframe(encoder, crtc_state, conn_state))
  703. val |= VIDEO_DIP_ENABLE_GCP_HSW;
  704. I915_WRITE(reg, val);
  705. POSTING_READ(reg);
  706. intel_hdmi_set_avi_infoframe(encoder, crtc_state);
  707. intel_hdmi_set_spd_infoframe(encoder, crtc_state);
  708. intel_hdmi_set_hdmi_infoframe(encoder, crtc_state);
  709. }
  710. void intel_dp_dual_mode_set_tmds_output(struct intel_hdmi *hdmi, bool enable)
  711. {
  712. struct drm_i915_private *dev_priv = to_i915(intel_hdmi_to_dev(hdmi));
  713. struct i2c_adapter *adapter =
  714. intel_gmbus_get_adapter(dev_priv, hdmi->ddc_bus);
  715. if (hdmi->dp_dual_mode.type < DRM_DP_DUAL_MODE_TYPE2_DVI)
  716. return;
  717. DRM_DEBUG_KMS("%s DP dual mode adaptor TMDS output\n",
  718. enable ? "Enabling" : "Disabling");
  719. drm_dp_dual_mode_set_tmds_output(hdmi->dp_dual_mode.type,
  720. adapter, enable);
  721. }
  722. static void intel_hdmi_prepare(struct intel_encoder *encoder,
  723. const struct intel_crtc_state *crtc_state)
  724. {
  725. struct drm_device *dev = encoder->base.dev;
  726. struct drm_i915_private *dev_priv = to_i915(dev);
  727. struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
  728. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
  729. const struct drm_display_mode *adjusted_mode = &crtc_state->base.adjusted_mode;
  730. u32 hdmi_val;
  731. intel_dp_dual_mode_set_tmds_output(intel_hdmi, true);
  732. hdmi_val = SDVO_ENCODING_HDMI;
  733. if (!HAS_PCH_SPLIT(dev_priv) && crtc_state->limited_color_range)
  734. hdmi_val |= HDMI_COLOR_RANGE_16_235;
  735. if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
  736. hdmi_val |= SDVO_VSYNC_ACTIVE_HIGH;
  737. if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
  738. hdmi_val |= SDVO_HSYNC_ACTIVE_HIGH;
  739. if (crtc_state->pipe_bpp > 24)
  740. hdmi_val |= HDMI_COLOR_FORMAT_12bpc;
  741. else
  742. hdmi_val |= SDVO_COLOR_FORMAT_8bpc;
  743. if (crtc_state->has_hdmi_sink)
  744. hdmi_val |= HDMI_MODE_SELECT_HDMI;
  745. if (HAS_PCH_CPT(dev_priv))
  746. hdmi_val |= SDVO_PIPE_SEL_CPT(crtc->pipe);
  747. else if (IS_CHERRYVIEW(dev_priv))
  748. hdmi_val |= SDVO_PIPE_SEL_CHV(crtc->pipe);
  749. else
  750. hdmi_val |= SDVO_PIPE_SEL(crtc->pipe);
  751. I915_WRITE(intel_hdmi->hdmi_reg, hdmi_val);
  752. POSTING_READ(intel_hdmi->hdmi_reg);
  753. }
  754. static bool intel_hdmi_get_hw_state(struct intel_encoder *encoder,
  755. enum pipe *pipe)
  756. {
  757. struct drm_device *dev = encoder->base.dev;
  758. struct drm_i915_private *dev_priv = to_i915(dev);
  759. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
  760. u32 tmp;
  761. bool ret;
  762. if (!intel_display_power_get_if_enabled(dev_priv,
  763. encoder->power_domain))
  764. return false;
  765. ret = false;
  766. tmp = I915_READ(intel_hdmi->hdmi_reg);
  767. if (!(tmp & SDVO_ENABLE))
  768. goto out;
  769. if (HAS_PCH_CPT(dev_priv))
  770. *pipe = PORT_TO_PIPE_CPT(tmp);
  771. else if (IS_CHERRYVIEW(dev_priv))
  772. *pipe = SDVO_PORT_TO_PIPE_CHV(tmp);
  773. else
  774. *pipe = PORT_TO_PIPE(tmp);
  775. ret = true;
  776. out:
  777. intel_display_power_put(dev_priv, encoder->power_domain);
  778. return ret;
  779. }
  780. static void intel_hdmi_get_config(struct intel_encoder *encoder,
  781. struct intel_crtc_state *pipe_config)
  782. {
  783. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
  784. struct drm_device *dev = encoder->base.dev;
  785. struct drm_i915_private *dev_priv = to_i915(dev);
  786. u32 tmp, flags = 0;
  787. int dotclock;
  788. tmp = I915_READ(intel_hdmi->hdmi_reg);
  789. if (tmp & SDVO_HSYNC_ACTIVE_HIGH)
  790. flags |= DRM_MODE_FLAG_PHSYNC;
  791. else
  792. flags |= DRM_MODE_FLAG_NHSYNC;
  793. if (tmp & SDVO_VSYNC_ACTIVE_HIGH)
  794. flags |= DRM_MODE_FLAG_PVSYNC;
  795. else
  796. flags |= DRM_MODE_FLAG_NVSYNC;
  797. if (tmp & HDMI_MODE_SELECT_HDMI)
  798. pipe_config->has_hdmi_sink = true;
  799. if (intel_hdmi->infoframe_enabled(&encoder->base, pipe_config))
  800. pipe_config->has_infoframe = true;
  801. if (tmp & SDVO_AUDIO_ENABLE)
  802. pipe_config->has_audio = true;
  803. if (!HAS_PCH_SPLIT(dev_priv) &&
  804. tmp & HDMI_COLOR_RANGE_16_235)
  805. pipe_config->limited_color_range = true;
  806. pipe_config->base.adjusted_mode.flags |= flags;
  807. if ((tmp & SDVO_COLOR_FORMAT_MASK) == HDMI_COLOR_FORMAT_12bpc)
  808. dotclock = pipe_config->port_clock * 2 / 3;
  809. else
  810. dotclock = pipe_config->port_clock;
  811. if (pipe_config->pixel_multiplier)
  812. dotclock /= pipe_config->pixel_multiplier;
  813. pipe_config->base.adjusted_mode.crtc_clock = dotclock;
  814. pipe_config->lane_count = 4;
  815. }
  816. static void intel_enable_hdmi_audio(struct intel_encoder *encoder,
  817. struct intel_crtc_state *pipe_config,
  818. struct drm_connector_state *conn_state)
  819. {
  820. struct intel_crtc *crtc = to_intel_crtc(pipe_config->base.crtc);
  821. WARN_ON(!pipe_config->has_hdmi_sink);
  822. DRM_DEBUG_DRIVER("Enabling HDMI audio on pipe %c\n",
  823. pipe_name(crtc->pipe));
  824. intel_audio_codec_enable(encoder, pipe_config, conn_state);
  825. }
  826. static void g4x_enable_hdmi(struct intel_encoder *encoder,
  827. struct intel_crtc_state *pipe_config,
  828. struct drm_connector_state *conn_state)
  829. {
  830. struct drm_device *dev = encoder->base.dev;
  831. struct drm_i915_private *dev_priv = to_i915(dev);
  832. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
  833. u32 temp;
  834. temp = I915_READ(intel_hdmi->hdmi_reg);
  835. temp |= SDVO_ENABLE;
  836. if (pipe_config->has_audio)
  837. temp |= SDVO_AUDIO_ENABLE;
  838. I915_WRITE(intel_hdmi->hdmi_reg, temp);
  839. POSTING_READ(intel_hdmi->hdmi_reg);
  840. if (pipe_config->has_audio)
  841. intel_enable_hdmi_audio(encoder, pipe_config, conn_state);
  842. }
  843. static void ibx_enable_hdmi(struct intel_encoder *encoder,
  844. struct intel_crtc_state *pipe_config,
  845. struct drm_connector_state *conn_state)
  846. {
  847. struct drm_device *dev = encoder->base.dev;
  848. struct drm_i915_private *dev_priv = to_i915(dev);
  849. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
  850. u32 temp;
  851. temp = I915_READ(intel_hdmi->hdmi_reg);
  852. temp |= SDVO_ENABLE;
  853. if (pipe_config->has_audio)
  854. temp |= SDVO_AUDIO_ENABLE;
  855. /*
  856. * HW workaround, need to write this twice for issue
  857. * that may result in first write getting masked.
  858. */
  859. I915_WRITE(intel_hdmi->hdmi_reg, temp);
  860. POSTING_READ(intel_hdmi->hdmi_reg);
  861. I915_WRITE(intel_hdmi->hdmi_reg, temp);
  862. POSTING_READ(intel_hdmi->hdmi_reg);
  863. /*
  864. * HW workaround, need to toggle enable bit off and on
  865. * for 12bpc with pixel repeat.
  866. *
  867. * FIXME: BSpec says this should be done at the end of
  868. * of the modeset sequence, so not sure if this isn't too soon.
  869. */
  870. if (pipe_config->pipe_bpp > 24 &&
  871. pipe_config->pixel_multiplier > 1) {
  872. I915_WRITE(intel_hdmi->hdmi_reg, temp & ~SDVO_ENABLE);
  873. POSTING_READ(intel_hdmi->hdmi_reg);
  874. /*
  875. * HW workaround, need to write this twice for issue
  876. * that may result in first write getting masked.
  877. */
  878. I915_WRITE(intel_hdmi->hdmi_reg, temp);
  879. POSTING_READ(intel_hdmi->hdmi_reg);
  880. I915_WRITE(intel_hdmi->hdmi_reg, temp);
  881. POSTING_READ(intel_hdmi->hdmi_reg);
  882. }
  883. if (pipe_config->has_audio)
  884. intel_enable_hdmi_audio(encoder, pipe_config, conn_state);
  885. }
  886. static void cpt_enable_hdmi(struct intel_encoder *encoder,
  887. struct intel_crtc_state *pipe_config,
  888. struct drm_connector_state *conn_state)
  889. {
  890. struct drm_device *dev = encoder->base.dev;
  891. struct drm_i915_private *dev_priv = to_i915(dev);
  892. struct intel_crtc *crtc = to_intel_crtc(pipe_config->base.crtc);
  893. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
  894. enum pipe pipe = crtc->pipe;
  895. u32 temp;
  896. temp = I915_READ(intel_hdmi->hdmi_reg);
  897. temp |= SDVO_ENABLE;
  898. if (pipe_config->has_audio)
  899. temp |= SDVO_AUDIO_ENABLE;
  900. /*
  901. * WaEnableHDMI8bpcBefore12bpc:snb,ivb
  902. *
  903. * The procedure for 12bpc is as follows:
  904. * 1. disable HDMI clock gating
  905. * 2. enable HDMI with 8bpc
  906. * 3. enable HDMI with 12bpc
  907. * 4. enable HDMI clock gating
  908. */
  909. if (pipe_config->pipe_bpp > 24) {
  910. I915_WRITE(TRANS_CHICKEN1(pipe),
  911. I915_READ(TRANS_CHICKEN1(pipe)) |
  912. TRANS_CHICKEN1_HDMIUNIT_GC_DISABLE);
  913. temp &= ~SDVO_COLOR_FORMAT_MASK;
  914. temp |= SDVO_COLOR_FORMAT_8bpc;
  915. }
  916. I915_WRITE(intel_hdmi->hdmi_reg, temp);
  917. POSTING_READ(intel_hdmi->hdmi_reg);
  918. if (pipe_config->pipe_bpp > 24) {
  919. temp &= ~SDVO_COLOR_FORMAT_MASK;
  920. temp |= HDMI_COLOR_FORMAT_12bpc;
  921. I915_WRITE(intel_hdmi->hdmi_reg, temp);
  922. POSTING_READ(intel_hdmi->hdmi_reg);
  923. I915_WRITE(TRANS_CHICKEN1(pipe),
  924. I915_READ(TRANS_CHICKEN1(pipe)) &
  925. ~TRANS_CHICKEN1_HDMIUNIT_GC_DISABLE);
  926. }
  927. if (pipe_config->has_audio)
  928. intel_enable_hdmi_audio(encoder, pipe_config, conn_state);
  929. }
  930. static void vlv_enable_hdmi(struct intel_encoder *encoder,
  931. struct intel_crtc_state *pipe_config,
  932. struct drm_connector_state *conn_state)
  933. {
  934. }
  935. static void intel_disable_hdmi(struct intel_encoder *encoder,
  936. struct intel_crtc_state *old_crtc_state,
  937. struct drm_connector_state *old_conn_state)
  938. {
  939. struct drm_device *dev = encoder->base.dev;
  940. struct drm_i915_private *dev_priv = to_i915(dev);
  941. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
  942. struct intel_crtc *crtc = to_intel_crtc(old_crtc_state->base.crtc);
  943. u32 temp;
  944. temp = I915_READ(intel_hdmi->hdmi_reg);
  945. temp &= ~(SDVO_ENABLE | SDVO_AUDIO_ENABLE);
  946. I915_WRITE(intel_hdmi->hdmi_reg, temp);
  947. POSTING_READ(intel_hdmi->hdmi_reg);
  948. /*
  949. * HW workaround for IBX, we need to move the port
  950. * to transcoder A after disabling it to allow the
  951. * matching DP port to be enabled on transcoder A.
  952. */
  953. if (HAS_PCH_IBX(dev_priv) && crtc->pipe == PIPE_B) {
  954. /*
  955. * We get CPU/PCH FIFO underruns on the other pipe when
  956. * doing the workaround. Sweep them under the rug.
  957. */
  958. intel_set_cpu_fifo_underrun_reporting(dev_priv, PIPE_A, false);
  959. intel_set_pch_fifo_underrun_reporting(dev_priv, PIPE_A, false);
  960. temp &= ~SDVO_PIPE_B_SELECT;
  961. temp |= SDVO_ENABLE;
  962. /*
  963. * HW workaround, need to write this twice for issue
  964. * that may result in first write getting masked.
  965. */
  966. I915_WRITE(intel_hdmi->hdmi_reg, temp);
  967. POSTING_READ(intel_hdmi->hdmi_reg);
  968. I915_WRITE(intel_hdmi->hdmi_reg, temp);
  969. POSTING_READ(intel_hdmi->hdmi_reg);
  970. temp &= ~SDVO_ENABLE;
  971. I915_WRITE(intel_hdmi->hdmi_reg, temp);
  972. POSTING_READ(intel_hdmi->hdmi_reg);
  973. intel_wait_for_vblank_if_active(dev_priv, PIPE_A);
  974. intel_set_cpu_fifo_underrun_reporting(dev_priv, PIPE_A, true);
  975. intel_set_pch_fifo_underrun_reporting(dev_priv, PIPE_A, true);
  976. }
  977. intel_hdmi->set_infoframes(&encoder->base, false, old_crtc_state, old_conn_state);
  978. intel_dp_dual_mode_set_tmds_output(intel_hdmi, false);
  979. }
  980. static void g4x_disable_hdmi(struct intel_encoder *encoder,
  981. struct intel_crtc_state *old_crtc_state,
  982. struct drm_connector_state *old_conn_state)
  983. {
  984. if (old_crtc_state->has_audio)
  985. intel_audio_codec_disable(encoder);
  986. intel_disable_hdmi(encoder, old_crtc_state, old_conn_state);
  987. }
  988. static void pch_disable_hdmi(struct intel_encoder *encoder,
  989. struct intel_crtc_state *old_crtc_state,
  990. struct drm_connector_state *old_conn_state)
  991. {
  992. if (old_crtc_state->has_audio)
  993. intel_audio_codec_disable(encoder);
  994. }
  995. static void pch_post_disable_hdmi(struct intel_encoder *encoder,
  996. struct intel_crtc_state *old_crtc_state,
  997. struct drm_connector_state *old_conn_state)
  998. {
  999. intel_disable_hdmi(encoder, old_crtc_state, old_conn_state);
  1000. }
  1001. static int intel_hdmi_source_max_tmds_clock(struct drm_i915_private *dev_priv)
  1002. {
  1003. if (IS_G4X(dev_priv))
  1004. return 165000;
  1005. else if (IS_HASWELL(dev_priv) || INTEL_INFO(dev_priv)->gen >= 8)
  1006. return 300000;
  1007. else
  1008. return 225000;
  1009. }
  1010. static int hdmi_port_clock_limit(struct intel_hdmi *hdmi,
  1011. bool respect_downstream_limits)
  1012. {
  1013. struct drm_device *dev = intel_hdmi_to_dev(hdmi);
  1014. int max_tmds_clock = intel_hdmi_source_max_tmds_clock(to_i915(dev));
  1015. if (respect_downstream_limits) {
  1016. struct intel_connector *connector = hdmi->attached_connector;
  1017. const struct drm_display_info *info = &connector->base.display_info;
  1018. if (hdmi->dp_dual_mode.max_tmds_clock)
  1019. max_tmds_clock = min(max_tmds_clock,
  1020. hdmi->dp_dual_mode.max_tmds_clock);
  1021. if (info->max_tmds_clock)
  1022. max_tmds_clock = min(max_tmds_clock,
  1023. info->max_tmds_clock);
  1024. else if (!hdmi->has_hdmi_sink)
  1025. max_tmds_clock = min(max_tmds_clock, 165000);
  1026. }
  1027. return max_tmds_clock;
  1028. }
  1029. static enum drm_mode_status
  1030. hdmi_port_clock_valid(struct intel_hdmi *hdmi,
  1031. int clock, bool respect_downstream_limits)
  1032. {
  1033. struct drm_i915_private *dev_priv = to_i915(intel_hdmi_to_dev(hdmi));
  1034. if (clock < 25000)
  1035. return MODE_CLOCK_LOW;
  1036. if (clock > hdmi_port_clock_limit(hdmi, respect_downstream_limits))
  1037. return MODE_CLOCK_HIGH;
  1038. /* BXT DPLL can't generate 223-240 MHz */
  1039. if (IS_GEN9_LP(dev_priv) && clock > 223333 && clock < 240000)
  1040. return MODE_CLOCK_RANGE;
  1041. /* CHV DPLL can't generate 216-240 MHz */
  1042. if (IS_CHERRYVIEW(dev_priv) && clock > 216000 && clock < 240000)
  1043. return MODE_CLOCK_RANGE;
  1044. return MODE_OK;
  1045. }
  1046. static enum drm_mode_status
  1047. intel_hdmi_mode_valid(struct drm_connector *connector,
  1048. struct drm_display_mode *mode)
  1049. {
  1050. struct intel_hdmi *hdmi = intel_attached_hdmi(connector);
  1051. struct drm_device *dev = intel_hdmi_to_dev(hdmi);
  1052. struct drm_i915_private *dev_priv = to_i915(dev);
  1053. enum drm_mode_status status;
  1054. int clock;
  1055. int max_dotclk = to_i915(connector->dev)->max_dotclk_freq;
  1056. if (mode->flags & DRM_MODE_FLAG_DBLSCAN)
  1057. return MODE_NO_DBLESCAN;
  1058. clock = mode->clock;
  1059. if ((mode->flags & DRM_MODE_FLAG_3D_MASK) == DRM_MODE_FLAG_3D_FRAME_PACKING)
  1060. clock *= 2;
  1061. if (clock > max_dotclk)
  1062. return MODE_CLOCK_HIGH;
  1063. if (mode->flags & DRM_MODE_FLAG_DBLCLK)
  1064. clock *= 2;
  1065. /* check if we can do 8bpc */
  1066. status = hdmi_port_clock_valid(hdmi, clock, true);
  1067. /* if we can't do 8bpc we may still be able to do 12bpc */
  1068. if (!HAS_GMCH_DISPLAY(dev_priv) && status != MODE_OK)
  1069. status = hdmi_port_clock_valid(hdmi, clock * 3 / 2, true);
  1070. return status;
  1071. }
  1072. static bool hdmi_12bpc_possible(struct intel_crtc_state *crtc_state)
  1073. {
  1074. struct drm_i915_private *dev_priv =
  1075. to_i915(crtc_state->base.crtc->dev);
  1076. struct drm_atomic_state *state = crtc_state->base.state;
  1077. struct drm_connector_state *connector_state;
  1078. struct drm_connector *connector;
  1079. int i;
  1080. if (HAS_GMCH_DISPLAY(dev_priv))
  1081. return false;
  1082. /*
  1083. * HDMI 12bpc affects the clocks, so it's only possible
  1084. * when not cloning with other encoder types.
  1085. */
  1086. if (crtc_state->output_types != 1 << INTEL_OUTPUT_HDMI)
  1087. return false;
  1088. for_each_connector_in_state(state, connector, connector_state, i) {
  1089. const struct drm_display_info *info = &connector->display_info;
  1090. if (connector_state->crtc != crtc_state->base.crtc)
  1091. continue;
  1092. if ((info->edid_hdmi_dc_modes & DRM_EDID_HDMI_DC_36) == 0)
  1093. return false;
  1094. }
  1095. return true;
  1096. }
  1097. bool intel_hdmi_compute_config(struct intel_encoder *encoder,
  1098. struct intel_crtc_state *pipe_config,
  1099. struct drm_connector_state *conn_state)
  1100. {
  1101. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
  1102. struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
  1103. struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
  1104. int clock_8bpc = pipe_config->base.adjusted_mode.crtc_clock;
  1105. int clock_12bpc = clock_8bpc * 3 / 2;
  1106. int desired_bpp;
  1107. pipe_config->has_hdmi_sink = intel_hdmi->has_hdmi_sink;
  1108. if (pipe_config->has_hdmi_sink)
  1109. pipe_config->has_infoframe = true;
  1110. if (intel_hdmi->color_range_auto) {
  1111. /* See CEA-861-E - 5.1 Default Encoding Parameters */
  1112. pipe_config->limited_color_range =
  1113. pipe_config->has_hdmi_sink &&
  1114. drm_default_rgb_quant_range(adjusted_mode) ==
  1115. HDMI_QUANTIZATION_RANGE_LIMITED;
  1116. } else {
  1117. pipe_config->limited_color_range =
  1118. intel_hdmi->limited_color_range;
  1119. }
  1120. if (adjusted_mode->flags & DRM_MODE_FLAG_DBLCLK) {
  1121. pipe_config->pixel_multiplier = 2;
  1122. clock_8bpc *= 2;
  1123. clock_12bpc *= 2;
  1124. }
  1125. if (HAS_PCH_SPLIT(dev_priv) && !HAS_DDI(dev_priv))
  1126. pipe_config->has_pch_encoder = true;
  1127. if (pipe_config->has_hdmi_sink && intel_hdmi->has_audio)
  1128. pipe_config->has_audio = true;
  1129. /*
  1130. * HDMI is either 12 or 8, so if the display lets 10bpc sneak
  1131. * through, clamp it down. Note that g4x/vlv don't support 12bpc hdmi
  1132. * outputs. We also need to check that the higher clock still fits
  1133. * within limits.
  1134. */
  1135. if (pipe_config->pipe_bpp > 8*3 && pipe_config->has_hdmi_sink &&
  1136. hdmi_port_clock_valid(intel_hdmi, clock_12bpc, true) == MODE_OK &&
  1137. hdmi_12bpc_possible(pipe_config)) {
  1138. DRM_DEBUG_KMS("picking bpc to 12 for HDMI output\n");
  1139. desired_bpp = 12*3;
  1140. /* Need to adjust the port link by 1.5x for 12bpc. */
  1141. pipe_config->port_clock = clock_12bpc;
  1142. } else {
  1143. DRM_DEBUG_KMS("picking bpc to 8 for HDMI output\n");
  1144. desired_bpp = 8*3;
  1145. pipe_config->port_clock = clock_8bpc;
  1146. }
  1147. if (!pipe_config->bw_constrained) {
  1148. DRM_DEBUG_KMS("forcing pipe bpc to %i for HDMI\n", desired_bpp);
  1149. pipe_config->pipe_bpp = desired_bpp;
  1150. }
  1151. if (hdmi_port_clock_valid(intel_hdmi, pipe_config->port_clock,
  1152. false) != MODE_OK) {
  1153. DRM_DEBUG_KMS("unsupported HDMI clock, rejecting mode\n");
  1154. return false;
  1155. }
  1156. /* Set user selected PAR to incoming mode's member */
  1157. adjusted_mode->picture_aspect_ratio = intel_hdmi->aspect_ratio;
  1158. pipe_config->lane_count = 4;
  1159. return true;
  1160. }
  1161. static void
  1162. intel_hdmi_unset_edid(struct drm_connector *connector)
  1163. {
  1164. struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);
  1165. intel_hdmi->has_hdmi_sink = false;
  1166. intel_hdmi->has_audio = false;
  1167. intel_hdmi->rgb_quant_range_selectable = false;
  1168. intel_hdmi->dp_dual_mode.type = DRM_DP_DUAL_MODE_NONE;
  1169. intel_hdmi->dp_dual_mode.max_tmds_clock = 0;
  1170. kfree(to_intel_connector(connector)->detect_edid);
  1171. to_intel_connector(connector)->detect_edid = NULL;
  1172. }
  1173. static void
  1174. intel_hdmi_dp_dual_mode_detect(struct drm_connector *connector, bool has_edid)
  1175. {
  1176. struct drm_i915_private *dev_priv = to_i915(connector->dev);
  1177. struct intel_hdmi *hdmi = intel_attached_hdmi(connector);
  1178. enum port port = hdmi_to_dig_port(hdmi)->port;
  1179. struct i2c_adapter *adapter =
  1180. intel_gmbus_get_adapter(dev_priv, hdmi->ddc_bus);
  1181. enum drm_dp_dual_mode_type type = drm_dp_dual_mode_detect(adapter);
  1182. /*
  1183. * Type 1 DVI adaptors are not required to implement any
  1184. * registers, so we can't always detect their presence.
  1185. * Ideally we should be able to check the state of the
  1186. * CONFIG1 pin, but no such luck on our hardware.
  1187. *
  1188. * The only method left to us is to check the VBT to see
  1189. * if the port is a dual mode capable DP port. But let's
  1190. * only do that when we sucesfully read the EDID, to avoid
  1191. * confusing log messages about DP dual mode adaptors when
  1192. * there's nothing connected to the port.
  1193. */
  1194. if (type == DRM_DP_DUAL_MODE_UNKNOWN) {
  1195. if (has_edid &&
  1196. intel_bios_is_port_dp_dual_mode(dev_priv, port)) {
  1197. DRM_DEBUG_KMS("Assuming DP dual mode adaptor presence based on VBT\n");
  1198. type = DRM_DP_DUAL_MODE_TYPE1_DVI;
  1199. } else {
  1200. type = DRM_DP_DUAL_MODE_NONE;
  1201. }
  1202. }
  1203. if (type == DRM_DP_DUAL_MODE_NONE)
  1204. return;
  1205. hdmi->dp_dual_mode.type = type;
  1206. hdmi->dp_dual_mode.max_tmds_clock =
  1207. drm_dp_dual_mode_max_tmds_clock(type, adapter);
  1208. DRM_DEBUG_KMS("DP dual mode adaptor (%s) detected (max TMDS clock: %d kHz)\n",
  1209. drm_dp_get_dual_mode_type_name(type),
  1210. hdmi->dp_dual_mode.max_tmds_clock);
  1211. }
  1212. static bool
  1213. intel_hdmi_set_edid(struct drm_connector *connector)
  1214. {
  1215. struct drm_i915_private *dev_priv = to_i915(connector->dev);
  1216. struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);
  1217. struct edid *edid;
  1218. bool connected = false;
  1219. intel_display_power_get(dev_priv, POWER_DOMAIN_GMBUS);
  1220. edid = drm_get_edid(connector,
  1221. intel_gmbus_get_adapter(dev_priv,
  1222. intel_hdmi->ddc_bus));
  1223. intel_hdmi_dp_dual_mode_detect(connector, edid != NULL);
  1224. intel_display_power_put(dev_priv, POWER_DOMAIN_GMBUS);
  1225. to_intel_connector(connector)->detect_edid = edid;
  1226. if (edid && edid->input & DRM_EDID_INPUT_DIGITAL) {
  1227. intel_hdmi->rgb_quant_range_selectable =
  1228. drm_rgb_quant_range_selectable(edid);
  1229. intel_hdmi->has_audio = drm_detect_monitor_audio(edid);
  1230. if (intel_hdmi->force_audio != HDMI_AUDIO_AUTO)
  1231. intel_hdmi->has_audio =
  1232. intel_hdmi->force_audio == HDMI_AUDIO_ON;
  1233. if (intel_hdmi->force_audio != HDMI_AUDIO_OFF_DVI)
  1234. intel_hdmi->has_hdmi_sink =
  1235. drm_detect_hdmi_monitor(edid);
  1236. connected = true;
  1237. }
  1238. return connected;
  1239. }
  1240. static enum drm_connector_status
  1241. intel_hdmi_detect(struct drm_connector *connector, bool force)
  1242. {
  1243. enum drm_connector_status status;
  1244. struct drm_i915_private *dev_priv = to_i915(connector->dev);
  1245. DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
  1246. connector->base.id, connector->name);
  1247. intel_display_power_get(dev_priv, POWER_DOMAIN_GMBUS);
  1248. intel_hdmi_unset_edid(connector);
  1249. if (intel_hdmi_set_edid(connector)) {
  1250. struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);
  1251. hdmi_to_dig_port(intel_hdmi)->base.type = INTEL_OUTPUT_HDMI;
  1252. status = connector_status_connected;
  1253. } else
  1254. status = connector_status_disconnected;
  1255. intel_display_power_put(dev_priv, POWER_DOMAIN_GMBUS);
  1256. return status;
  1257. }
  1258. static void
  1259. intel_hdmi_force(struct drm_connector *connector)
  1260. {
  1261. struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);
  1262. DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
  1263. connector->base.id, connector->name);
  1264. intel_hdmi_unset_edid(connector);
  1265. if (connector->status != connector_status_connected)
  1266. return;
  1267. intel_hdmi_set_edid(connector);
  1268. hdmi_to_dig_port(intel_hdmi)->base.type = INTEL_OUTPUT_HDMI;
  1269. }
  1270. static int intel_hdmi_get_modes(struct drm_connector *connector)
  1271. {
  1272. struct edid *edid;
  1273. edid = to_intel_connector(connector)->detect_edid;
  1274. if (edid == NULL)
  1275. return 0;
  1276. return intel_connector_update_modes(connector, edid);
  1277. }
  1278. static bool
  1279. intel_hdmi_detect_audio(struct drm_connector *connector)
  1280. {
  1281. bool has_audio = false;
  1282. struct edid *edid;
  1283. edid = to_intel_connector(connector)->detect_edid;
  1284. if (edid && edid->input & DRM_EDID_INPUT_DIGITAL)
  1285. has_audio = drm_detect_monitor_audio(edid);
  1286. return has_audio;
  1287. }
  1288. static int
  1289. intel_hdmi_set_property(struct drm_connector *connector,
  1290. struct drm_property *property,
  1291. uint64_t val)
  1292. {
  1293. struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);
  1294. struct intel_digital_port *intel_dig_port =
  1295. hdmi_to_dig_port(intel_hdmi);
  1296. struct drm_i915_private *dev_priv = to_i915(connector->dev);
  1297. int ret;
  1298. ret = drm_object_property_set_value(&connector->base, property, val);
  1299. if (ret)
  1300. return ret;
  1301. if (property == dev_priv->force_audio_property) {
  1302. enum hdmi_force_audio i = val;
  1303. bool has_audio;
  1304. if (i == intel_hdmi->force_audio)
  1305. return 0;
  1306. intel_hdmi->force_audio = i;
  1307. if (i == HDMI_AUDIO_AUTO)
  1308. has_audio = intel_hdmi_detect_audio(connector);
  1309. else
  1310. has_audio = (i == HDMI_AUDIO_ON);
  1311. if (i == HDMI_AUDIO_OFF_DVI)
  1312. intel_hdmi->has_hdmi_sink = 0;
  1313. intel_hdmi->has_audio = has_audio;
  1314. goto done;
  1315. }
  1316. if (property == dev_priv->broadcast_rgb_property) {
  1317. bool old_auto = intel_hdmi->color_range_auto;
  1318. bool old_range = intel_hdmi->limited_color_range;
  1319. switch (val) {
  1320. case INTEL_BROADCAST_RGB_AUTO:
  1321. intel_hdmi->color_range_auto = true;
  1322. break;
  1323. case INTEL_BROADCAST_RGB_FULL:
  1324. intel_hdmi->color_range_auto = false;
  1325. intel_hdmi->limited_color_range = false;
  1326. break;
  1327. case INTEL_BROADCAST_RGB_LIMITED:
  1328. intel_hdmi->color_range_auto = false;
  1329. intel_hdmi->limited_color_range = true;
  1330. break;
  1331. default:
  1332. return -EINVAL;
  1333. }
  1334. if (old_auto == intel_hdmi->color_range_auto &&
  1335. old_range == intel_hdmi->limited_color_range)
  1336. return 0;
  1337. goto done;
  1338. }
  1339. if (property == connector->dev->mode_config.aspect_ratio_property) {
  1340. switch (val) {
  1341. case DRM_MODE_PICTURE_ASPECT_NONE:
  1342. intel_hdmi->aspect_ratio = HDMI_PICTURE_ASPECT_NONE;
  1343. break;
  1344. case DRM_MODE_PICTURE_ASPECT_4_3:
  1345. intel_hdmi->aspect_ratio = HDMI_PICTURE_ASPECT_4_3;
  1346. break;
  1347. case DRM_MODE_PICTURE_ASPECT_16_9:
  1348. intel_hdmi->aspect_ratio = HDMI_PICTURE_ASPECT_16_9;
  1349. break;
  1350. default:
  1351. return -EINVAL;
  1352. }
  1353. goto done;
  1354. }
  1355. return -EINVAL;
  1356. done:
  1357. if (intel_dig_port->base.base.crtc)
  1358. intel_crtc_restore_mode(intel_dig_port->base.base.crtc);
  1359. return 0;
  1360. }
  1361. static void intel_hdmi_pre_enable(struct intel_encoder *encoder,
  1362. struct intel_crtc_state *pipe_config,
  1363. struct drm_connector_state *conn_state)
  1364. {
  1365. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
  1366. intel_hdmi_prepare(encoder, pipe_config);
  1367. intel_hdmi->set_infoframes(&encoder->base,
  1368. pipe_config->has_hdmi_sink,
  1369. pipe_config, conn_state);
  1370. }
  1371. static void vlv_hdmi_pre_enable(struct intel_encoder *encoder,
  1372. struct intel_crtc_state *pipe_config,
  1373. struct drm_connector_state *conn_state)
  1374. {
  1375. struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
  1376. struct intel_hdmi *intel_hdmi = &dport->hdmi;
  1377. struct drm_device *dev = encoder->base.dev;
  1378. struct drm_i915_private *dev_priv = to_i915(dev);
  1379. vlv_phy_pre_encoder_enable(encoder);
  1380. /* HDMI 1.0V-2dB */
  1381. vlv_set_phy_signal_level(encoder, 0x2b245f5f, 0x00002000, 0x5578b83a,
  1382. 0x2b247878);
  1383. intel_hdmi->set_infoframes(&encoder->base,
  1384. pipe_config->has_hdmi_sink,
  1385. pipe_config, conn_state);
  1386. g4x_enable_hdmi(encoder, pipe_config, conn_state);
  1387. vlv_wait_port_ready(dev_priv, dport, 0x0);
  1388. }
  1389. static void vlv_hdmi_pre_pll_enable(struct intel_encoder *encoder,
  1390. struct intel_crtc_state *pipe_config,
  1391. struct drm_connector_state *conn_state)
  1392. {
  1393. intel_hdmi_prepare(encoder, pipe_config);
  1394. vlv_phy_pre_pll_enable(encoder);
  1395. }
  1396. static void chv_hdmi_pre_pll_enable(struct intel_encoder *encoder,
  1397. struct intel_crtc_state *pipe_config,
  1398. struct drm_connector_state *conn_state)
  1399. {
  1400. intel_hdmi_prepare(encoder, pipe_config);
  1401. chv_phy_pre_pll_enable(encoder);
  1402. }
  1403. static void chv_hdmi_post_pll_disable(struct intel_encoder *encoder,
  1404. struct intel_crtc_state *old_crtc_state,
  1405. struct drm_connector_state *old_conn_state)
  1406. {
  1407. chv_phy_post_pll_disable(encoder);
  1408. }
  1409. static void vlv_hdmi_post_disable(struct intel_encoder *encoder,
  1410. struct intel_crtc_state *old_crtc_state,
  1411. struct drm_connector_state *old_conn_state)
  1412. {
  1413. /* Reset lanes to avoid HDMI flicker (VLV w/a) */
  1414. vlv_phy_reset_lanes(encoder);
  1415. }
  1416. static void chv_hdmi_post_disable(struct intel_encoder *encoder,
  1417. struct intel_crtc_state *old_crtc_state,
  1418. struct drm_connector_state *old_conn_state)
  1419. {
  1420. struct drm_device *dev = encoder->base.dev;
  1421. struct drm_i915_private *dev_priv = to_i915(dev);
  1422. mutex_lock(&dev_priv->sb_lock);
  1423. /* Assert data lane reset */
  1424. chv_data_lane_soft_reset(encoder, true);
  1425. mutex_unlock(&dev_priv->sb_lock);
  1426. }
  1427. static void chv_hdmi_pre_enable(struct intel_encoder *encoder,
  1428. struct intel_crtc_state *pipe_config,
  1429. struct drm_connector_state *conn_state)
  1430. {
  1431. struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
  1432. struct intel_hdmi *intel_hdmi = &dport->hdmi;
  1433. struct drm_device *dev = encoder->base.dev;
  1434. struct drm_i915_private *dev_priv = to_i915(dev);
  1435. chv_phy_pre_encoder_enable(encoder);
  1436. /* FIXME: Program the support xxx V-dB */
  1437. /* Use 800mV-0dB */
  1438. chv_set_phy_signal_level(encoder, 128, 102, false);
  1439. intel_hdmi->set_infoframes(&encoder->base,
  1440. pipe_config->has_hdmi_sink,
  1441. pipe_config, conn_state);
  1442. g4x_enable_hdmi(encoder, pipe_config, conn_state);
  1443. vlv_wait_port_ready(dev_priv, dport, 0x0);
  1444. /* Second common lane will stay alive on its own now */
  1445. chv_phy_release_cl2_override(encoder);
  1446. }
  1447. static void intel_hdmi_destroy(struct drm_connector *connector)
  1448. {
  1449. kfree(to_intel_connector(connector)->detect_edid);
  1450. drm_connector_cleanup(connector);
  1451. kfree(connector);
  1452. }
  1453. static const struct drm_connector_funcs intel_hdmi_connector_funcs = {
  1454. .dpms = drm_atomic_helper_connector_dpms,
  1455. .detect = intel_hdmi_detect,
  1456. .force = intel_hdmi_force,
  1457. .fill_modes = drm_helper_probe_single_connector_modes,
  1458. .set_property = intel_hdmi_set_property,
  1459. .atomic_get_property = intel_connector_atomic_get_property,
  1460. .late_register = intel_connector_register,
  1461. .early_unregister = intel_connector_unregister,
  1462. .destroy = intel_hdmi_destroy,
  1463. .atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
  1464. .atomic_duplicate_state = drm_atomic_helper_connector_duplicate_state,
  1465. };
  1466. static const struct drm_connector_helper_funcs intel_hdmi_connector_helper_funcs = {
  1467. .get_modes = intel_hdmi_get_modes,
  1468. .mode_valid = intel_hdmi_mode_valid,
  1469. };
  1470. static const struct drm_encoder_funcs intel_hdmi_enc_funcs = {
  1471. .destroy = intel_encoder_destroy,
  1472. };
  1473. static void
  1474. intel_hdmi_add_properties(struct intel_hdmi *intel_hdmi, struct drm_connector *connector)
  1475. {
  1476. intel_attach_force_audio_property(connector);
  1477. intel_attach_broadcast_rgb_property(connector);
  1478. intel_hdmi->color_range_auto = true;
  1479. intel_attach_aspect_ratio_property(connector);
  1480. intel_hdmi->aspect_ratio = HDMI_PICTURE_ASPECT_NONE;
  1481. }
  1482. static u8 intel_hdmi_ddc_pin(struct drm_i915_private *dev_priv,
  1483. enum port port)
  1484. {
  1485. const struct ddi_vbt_port_info *info =
  1486. &dev_priv->vbt.ddi_port_info[port];
  1487. u8 ddc_pin;
  1488. if (info->alternate_ddc_pin) {
  1489. DRM_DEBUG_KMS("Using DDC pin 0x%x for port %c (VBT)\n",
  1490. info->alternate_ddc_pin, port_name(port));
  1491. return info->alternate_ddc_pin;
  1492. }
  1493. switch (port) {
  1494. case PORT_B:
  1495. if (IS_GEN9_LP(dev_priv))
  1496. ddc_pin = GMBUS_PIN_1_BXT;
  1497. else
  1498. ddc_pin = GMBUS_PIN_DPB;
  1499. break;
  1500. case PORT_C:
  1501. if (IS_GEN9_LP(dev_priv))
  1502. ddc_pin = GMBUS_PIN_2_BXT;
  1503. else
  1504. ddc_pin = GMBUS_PIN_DPC;
  1505. break;
  1506. case PORT_D:
  1507. if (IS_CHERRYVIEW(dev_priv))
  1508. ddc_pin = GMBUS_PIN_DPD_CHV;
  1509. else
  1510. ddc_pin = GMBUS_PIN_DPD;
  1511. break;
  1512. default:
  1513. MISSING_CASE(port);
  1514. ddc_pin = GMBUS_PIN_DPB;
  1515. break;
  1516. }
  1517. DRM_DEBUG_KMS("Using DDC pin 0x%x for port %c (platform default)\n",
  1518. ddc_pin, port_name(port));
  1519. return ddc_pin;
  1520. }
  1521. void intel_hdmi_init_connector(struct intel_digital_port *intel_dig_port,
  1522. struct intel_connector *intel_connector)
  1523. {
  1524. struct drm_connector *connector = &intel_connector->base;
  1525. struct intel_hdmi *intel_hdmi = &intel_dig_port->hdmi;
  1526. struct intel_encoder *intel_encoder = &intel_dig_port->base;
  1527. struct drm_device *dev = intel_encoder->base.dev;
  1528. struct drm_i915_private *dev_priv = to_i915(dev);
  1529. enum port port = intel_dig_port->port;
  1530. DRM_DEBUG_KMS("Adding HDMI connector on port %c\n",
  1531. port_name(port));
  1532. if (WARN(intel_dig_port->max_lanes < 4,
  1533. "Not enough lanes (%d) for HDMI on port %c\n",
  1534. intel_dig_port->max_lanes, port_name(port)))
  1535. return;
  1536. drm_connector_init(dev, connector, &intel_hdmi_connector_funcs,
  1537. DRM_MODE_CONNECTOR_HDMIA);
  1538. drm_connector_helper_add(connector, &intel_hdmi_connector_helper_funcs);
  1539. connector->interlace_allowed = 1;
  1540. connector->doublescan_allowed = 0;
  1541. connector->stereo_allowed = 1;
  1542. intel_hdmi->ddc_bus = intel_hdmi_ddc_pin(dev_priv, port);
  1543. switch (port) {
  1544. case PORT_B:
  1545. intel_encoder->hpd_pin = HPD_PORT_B;
  1546. break;
  1547. case PORT_C:
  1548. intel_encoder->hpd_pin = HPD_PORT_C;
  1549. break;
  1550. case PORT_D:
  1551. intel_encoder->hpd_pin = HPD_PORT_D;
  1552. break;
  1553. case PORT_E:
  1554. intel_encoder->hpd_pin = HPD_PORT_E;
  1555. break;
  1556. default:
  1557. MISSING_CASE(port);
  1558. return;
  1559. }
  1560. if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
  1561. intel_hdmi->write_infoframe = vlv_write_infoframe;
  1562. intel_hdmi->set_infoframes = vlv_set_infoframes;
  1563. intel_hdmi->infoframe_enabled = vlv_infoframe_enabled;
  1564. } else if (IS_G4X(dev_priv)) {
  1565. intel_hdmi->write_infoframe = g4x_write_infoframe;
  1566. intel_hdmi->set_infoframes = g4x_set_infoframes;
  1567. intel_hdmi->infoframe_enabled = g4x_infoframe_enabled;
  1568. } else if (HAS_DDI(dev_priv)) {
  1569. intel_hdmi->write_infoframe = hsw_write_infoframe;
  1570. intel_hdmi->set_infoframes = hsw_set_infoframes;
  1571. intel_hdmi->infoframe_enabled = hsw_infoframe_enabled;
  1572. } else if (HAS_PCH_IBX(dev_priv)) {
  1573. intel_hdmi->write_infoframe = ibx_write_infoframe;
  1574. intel_hdmi->set_infoframes = ibx_set_infoframes;
  1575. intel_hdmi->infoframe_enabled = ibx_infoframe_enabled;
  1576. } else {
  1577. intel_hdmi->write_infoframe = cpt_write_infoframe;
  1578. intel_hdmi->set_infoframes = cpt_set_infoframes;
  1579. intel_hdmi->infoframe_enabled = cpt_infoframe_enabled;
  1580. }
  1581. if (HAS_DDI(dev_priv))
  1582. intel_connector->get_hw_state = intel_ddi_connector_get_hw_state;
  1583. else
  1584. intel_connector->get_hw_state = intel_connector_get_hw_state;
  1585. intel_hdmi_add_properties(intel_hdmi, connector);
  1586. intel_connector_attach_encoder(intel_connector, intel_encoder);
  1587. intel_hdmi->attached_connector = intel_connector;
  1588. /* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
  1589. * 0xd. Failure to do so will result in spurious interrupts being
  1590. * generated on the port when a cable is not attached.
  1591. */
  1592. if (IS_G4X(dev_priv) && !IS_GM45(dev_priv)) {
  1593. u32 temp = I915_READ(PEG_BAND_GAP_DATA);
  1594. I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd);
  1595. }
  1596. }
  1597. void intel_hdmi_init(struct drm_i915_private *dev_priv,
  1598. i915_reg_t hdmi_reg, enum port port)
  1599. {
  1600. struct intel_digital_port *intel_dig_port;
  1601. struct intel_encoder *intel_encoder;
  1602. struct intel_connector *intel_connector;
  1603. intel_dig_port = kzalloc(sizeof(*intel_dig_port), GFP_KERNEL);
  1604. if (!intel_dig_port)
  1605. return;
  1606. intel_connector = intel_connector_alloc();
  1607. if (!intel_connector) {
  1608. kfree(intel_dig_port);
  1609. return;
  1610. }
  1611. intel_encoder = &intel_dig_port->base;
  1612. drm_encoder_init(&dev_priv->drm, &intel_encoder->base,
  1613. &intel_hdmi_enc_funcs, DRM_MODE_ENCODER_TMDS,
  1614. "HDMI %c", port_name(port));
  1615. intel_encoder->compute_config = intel_hdmi_compute_config;
  1616. if (HAS_PCH_SPLIT(dev_priv)) {
  1617. intel_encoder->disable = pch_disable_hdmi;
  1618. intel_encoder->post_disable = pch_post_disable_hdmi;
  1619. } else {
  1620. intel_encoder->disable = g4x_disable_hdmi;
  1621. }
  1622. intel_encoder->get_hw_state = intel_hdmi_get_hw_state;
  1623. intel_encoder->get_config = intel_hdmi_get_config;
  1624. if (IS_CHERRYVIEW(dev_priv)) {
  1625. intel_encoder->pre_pll_enable = chv_hdmi_pre_pll_enable;
  1626. intel_encoder->pre_enable = chv_hdmi_pre_enable;
  1627. intel_encoder->enable = vlv_enable_hdmi;
  1628. intel_encoder->post_disable = chv_hdmi_post_disable;
  1629. intel_encoder->post_pll_disable = chv_hdmi_post_pll_disable;
  1630. } else if (IS_VALLEYVIEW(dev_priv)) {
  1631. intel_encoder->pre_pll_enable = vlv_hdmi_pre_pll_enable;
  1632. intel_encoder->pre_enable = vlv_hdmi_pre_enable;
  1633. intel_encoder->enable = vlv_enable_hdmi;
  1634. intel_encoder->post_disable = vlv_hdmi_post_disable;
  1635. } else {
  1636. intel_encoder->pre_enable = intel_hdmi_pre_enable;
  1637. if (HAS_PCH_CPT(dev_priv))
  1638. intel_encoder->enable = cpt_enable_hdmi;
  1639. else if (HAS_PCH_IBX(dev_priv))
  1640. intel_encoder->enable = ibx_enable_hdmi;
  1641. else
  1642. intel_encoder->enable = g4x_enable_hdmi;
  1643. }
  1644. intel_encoder->type = INTEL_OUTPUT_HDMI;
  1645. intel_encoder->power_domain = intel_port_to_power_domain(port);
  1646. intel_encoder->port = port;
  1647. if (IS_CHERRYVIEW(dev_priv)) {
  1648. if (port == PORT_D)
  1649. intel_encoder->crtc_mask = 1 << 2;
  1650. else
  1651. intel_encoder->crtc_mask = (1 << 0) | (1 << 1);
  1652. } else {
  1653. intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
  1654. }
  1655. intel_encoder->cloneable = 1 << INTEL_OUTPUT_ANALOG;
  1656. /*
  1657. * BSpec is unclear about HDMI+HDMI cloning on g4x, but it seems
  1658. * to work on real hardware. And since g4x can send infoframes to
  1659. * only one port anyway, nothing is lost by allowing it.
  1660. */
  1661. if (IS_G4X(dev_priv))
  1662. intel_encoder->cloneable |= 1 << INTEL_OUTPUT_HDMI;
  1663. intel_dig_port->port = port;
  1664. intel_dig_port->hdmi.hdmi_reg = hdmi_reg;
  1665. intel_dig_port->dp.output_reg = INVALID_MMIO_REG;
  1666. intel_dig_port->max_lanes = 4;
  1667. intel_hdmi_init_connector(intel_dig_port, intel_connector);
  1668. }