i915_debugfs.c 138 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796479747984799480048014802480348044805480648074808480948104811481248134814481548164817481848194820482148224823482448254826482748284829483048314832483348344835483648374838483948404841484248434844484548464847484848494850485148524853485448554856485748584859486048614862486348644865486648674868486948704871487248734874487548764877487848794880488148824883488448854886488748884889489048914892489348944895489648974898489949004901490249034904490549064907490849094910491149124913491449154916491749184919492049214922492349244925492649274928492949304931493249334934493549364937493849394940494149424943494449454946494749484949495049514952495349544955495649574958495949604961496249634964496549664967496849694970497149724973497449754976497749784979498049814982498349844985498649874988498949904991499249934994499549964997499849995000500150025003500450055006500750085009
  1. /*
  2. * Copyright © 2008 Intel Corporation
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
  21. * IN THE SOFTWARE.
  22. *
  23. * Authors:
  24. * Eric Anholt <eric@anholt.net>
  25. * Keith Packard <keithp@keithp.com>
  26. *
  27. */
  28. #include <linux/debugfs.h>
  29. #include <linux/sort.h>
  30. #include "intel_drv.h"
  31. static inline struct drm_i915_private *node_to_i915(struct drm_info_node *node)
  32. {
  33. return to_i915(node->minor->dev);
  34. }
  35. static __always_inline void seq_print_param(struct seq_file *m,
  36. const char *name,
  37. const char *type,
  38. const void *x)
  39. {
  40. if (!__builtin_strcmp(type, "bool"))
  41. seq_printf(m, "i915.%s=%s\n", name, yesno(*(const bool *)x));
  42. else if (!__builtin_strcmp(type, "int"))
  43. seq_printf(m, "i915.%s=%d\n", name, *(const int *)x);
  44. else if (!__builtin_strcmp(type, "unsigned int"))
  45. seq_printf(m, "i915.%s=%u\n", name, *(const unsigned int *)x);
  46. else if (!__builtin_strcmp(type, "char *"))
  47. seq_printf(m, "i915.%s=%s\n", name, *(const char **)x);
  48. else
  49. BUILD_BUG();
  50. }
  51. static int i915_capabilities(struct seq_file *m, void *data)
  52. {
  53. struct drm_i915_private *dev_priv = node_to_i915(m->private);
  54. const struct intel_device_info *info = INTEL_INFO(dev_priv);
  55. seq_printf(m, "gen: %d\n", INTEL_GEN(dev_priv));
  56. seq_printf(m, "platform: %s\n", intel_platform_name(info->platform));
  57. seq_printf(m, "pch: %d\n", INTEL_PCH_TYPE(dev_priv));
  58. #define PRINT_FLAG(x) seq_printf(m, #x ": %s\n", yesno(info->x))
  59. DEV_INFO_FOR_EACH_FLAG(PRINT_FLAG);
  60. #undef PRINT_FLAG
  61. kernel_param_lock(THIS_MODULE);
  62. #define PRINT_PARAM(T, x) seq_print_param(m, #x, #T, &i915.x);
  63. I915_PARAMS_FOR_EACH(PRINT_PARAM);
  64. #undef PRINT_PARAM
  65. kernel_param_unlock(THIS_MODULE);
  66. return 0;
  67. }
  68. static char get_active_flag(struct drm_i915_gem_object *obj)
  69. {
  70. return i915_gem_object_is_active(obj) ? '*' : ' ';
  71. }
  72. static char get_pin_flag(struct drm_i915_gem_object *obj)
  73. {
  74. return obj->pin_display ? 'p' : ' ';
  75. }
  76. static char get_tiling_flag(struct drm_i915_gem_object *obj)
  77. {
  78. switch (i915_gem_object_get_tiling(obj)) {
  79. default:
  80. case I915_TILING_NONE: return ' ';
  81. case I915_TILING_X: return 'X';
  82. case I915_TILING_Y: return 'Y';
  83. }
  84. }
  85. static char get_global_flag(struct drm_i915_gem_object *obj)
  86. {
  87. return !list_empty(&obj->userfault_link) ? 'g' : ' ';
  88. }
  89. static char get_pin_mapped_flag(struct drm_i915_gem_object *obj)
  90. {
  91. return obj->mm.mapping ? 'M' : ' ';
  92. }
  93. static u64 i915_gem_obj_total_ggtt_size(struct drm_i915_gem_object *obj)
  94. {
  95. u64 size = 0;
  96. struct i915_vma *vma;
  97. list_for_each_entry(vma, &obj->vma_list, obj_link) {
  98. if (i915_vma_is_ggtt(vma) && drm_mm_node_allocated(&vma->node))
  99. size += vma->node.size;
  100. }
  101. return size;
  102. }
  103. static void
  104. describe_obj(struct seq_file *m, struct drm_i915_gem_object *obj)
  105. {
  106. struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
  107. struct intel_engine_cs *engine;
  108. struct i915_vma *vma;
  109. unsigned int frontbuffer_bits;
  110. int pin_count = 0;
  111. lockdep_assert_held(&obj->base.dev->struct_mutex);
  112. seq_printf(m, "%pK: %c%c%c%c%c %8zdKiB %02x %02x %s%s%s",
  113. &obj->base,
  114. get_active_flag(obj),
  115. get_pin_flag(obj),
  116. get_tiling_flag(obj),
  117. get_global_flag(obj),
  118. get_pin_mapped_flag(obj),
  119. obj->base.size / 1024,
  120. obj->base.read_domains,
  121. obj->base.write_domain,
  122. i915_cache_level_str(dev_priv, obj->cache_level),
  123. obj->mm.dirty ? " dirty" : "",
  124. obj->mm.madv == I915_MADV_DONTNEED ? " purgeable" : "");
  125. if (obj->base.name)
  126. seq_printf(m, " (name: %d)", obj->base.name);
  127. list_for_each_entry(vma, &obj->vma_list, obj_link) {
  128. if (i915_vma_is_pinned(vma))
  129. pin_count++;
  130. }
  131. seq_printf(m, " (pinned x %d)", pin_count);
  132. if (obj->pin_display)
  133. seq_printf(m, " (display)");
  134. list_for_each_entry(vma, &obj->vma_list, obj_link) {
  135. if (!drm_mm_node_allocated(&vma->node))
  136. continue;
  137. seq_printf(m, " (%sgtt offset: %08llx, size: %08llx",
  138. i915_vma_is_ggtt(vma) ? "g" : "pp",
  139. vma->node.start, vma->node.size);
  140. if (i915_vma_is_ggtt(vma)) {
  141. switch (vma->ggtt_view.type) {
  142. case I915_GGTT_VIEW_NORMAL:
  143. seq_puts(m, ", normal");
  144. break;
  145. case I915_GGTT_VIEW_PARTIAL:
  146. seq_printf(m, ", partial [%08llx+%x]",
  147. vma->ggtt_view.partial.offset << PAGE_SHIFT,
  148. vma->ggtt_view.partial.size << PAGE_SHIFT);
  149. break;
  150. case I915_GGTT_VIEW_ROTATED:
  151. seq_printf(m, ", rotated [(%ux%u, stride=%u, offset=%u), (%ux%u, stride=%u, offset=%u)]",
  152. vma->ggtt_view.rotated.plane[0].width,
  153. vma->ggtt_view.rotated.plane[0].height,
  154. vma->ggtt_view.rotated.plane[0].stride,
  155. vma->ggtt_view.rotated.plane[0].offset,
  156. vma->ggtt_view.rotated.plane[1].width,
  157. vma->ggtt_view.rotated.plane[1].height,
  158. vma->ggtt_view.rotated.plane[1].stride,
  159. vma->ggtt_view.rotated.plane[1].offset);
  160. break;
  161. default:
  162. MISSING_CASE(vma->ggtt_view.type);
  163. break;
  164. }
  165. }
  166. if (vma->fence)
  167. seq_printf(m, " , fence: %d%s",
  168. vma->fence->id,
  169. i915_gem_active_isset(&vma->last_fence) ? "*" : "");
  170. seq_puts(m, ")");
  171. }
  172. if (obj->stolen)
  173. seq_printf(m, " (stolen: %08llx)", obj->stolen->start);
  174. engine = i915_gem_object_last_write_engine(obj);
  175. if (engine)
  176. seq_printf(m, " (%s)", engine->name);
  177. frontbuffer_bits = atomic_read(&obj->frontbuffer_bits);
  178. if (frontbuffer_bits)
  179. seq_printf(m, " (frontbuffer: 0x%03x)", frontbuffer_bits);
  180. }
  181. static int obj_rank_by_stolen(const void *A, const void *B)
  182. {
  183. const struct drm_i915_gem_object *a =
  184. *(const struct drm_i915_gem_object **)A;
  185. const struct drm_i915_gem_object *b =
  186. *(const struct drm_i915_gem_object **)B;
  187. if (a->stolen->start < b->stolen->start)
  188. return -1;
  189. if (a->stolen->start > b->stolen->start)
  190. return 1;
  191. return 0;
  192. }
  193. static int i915_gem_stolen_list_info(struct seq_file *m, void *data)
  194. {
  195. struct drm_i915_private *dev_priv = node_to_i915(m->private);
  196. struct drm_device *dev = &dev_priv->drm;
  197. struct drm_i915_gem_object **objects;
  198. struct drm_i915_gem_object *obj;
  199. u64 total_obj_size, total_gtt_size;
  200. unsigned long total, count, n;
  201. int ret;
  202. total = READ_ONCE(dev_priv->mm.object_count);
  203. objects = drm_malloc_ab(total, sizeof(*objects));
  204. if (!objects)
  205. return -ENOMEM;
  206. ret = mutex_lock_interruptible(&dev->struct_mutex);
  207. if (ret)
  208. goto out;
  209. total_obj_size = total_gtt_size = count = 0;
  210. list_for_each_entry(obj, &dev_priv->mm.bound_list, global_link) {
  211. if (count == total)
  212. break;
  213. if (obj->stolen == NULL)
  214. continue;
  215. objects[count++] = obj;
  216. total_obj_size += obj->base.size;
  217. total_gtt_size += i915_gem_obj_total_ggtt_size(obj);
  218. }
  219. list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_link) {
  220. if (count == total)
  221. break;
  222. if (obj->stolen == NULL)
  223. continue;
  224. objects[count++] = obj;
  225. total_obj_size += obj->base.size;
  226. }
  227. sort(objects, count, sizeof(*objects), obj_rank_by_stolen, NULL);
  228. seq_puts(m, "Stolen:\n");
  229. for (n = 0; n < count; n++) {
  230. seq_puts(m, " ");
  231. describe_obj(m, objects[n]);
  232. seq_putc(m, '\n');
  233. }
  234. seq_printf(m, "Total %lu objects, %llu bytes, %llu GTT size\n",
  235. count, total_obj_size, total_gtt_size);
  236. mutex_unlock(&dev->struct_mutex);
  237. out:
  238. drm_free_large(objects);
  239. return ret;
  240. }
  241. struct file_stats {
  242. struct drm_i915_file_private *file_priv;
  243. unsigned long count;
  244. u64 total, unbound;
  245. u64 global, shared;
  246. u64 active, inactive;
  247. };
  248. static int per_file_stats(int id, void *ptr, void *data)
  249. {
  250. struct drm_i915_gem_object *obj = ptr;
  251. struct file_stats *stats = data;
  252. struct i915_vma *vma;
  253. stats->count++;
  254. stats->total += obj->base.size;
  255. if (!obj->bind_count)
  256. stats->unbound += obj->base.size;
  257. if (obj->base.name || obj->base.dma_buf)
  258. stats->shared += obj->base.size;
  259. list_for_each_entry(vma, &obj->vma_list, obj_link) {
  260. if (!drm_mm_node_allocated(&vma->node))
  261. continue;
  262. if (i915_vma_is_ggtt(vma)) {
  263. stats->global += vma->node.size;
  264. } else {
  265. struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vma->vm);
  266. if (ppgtt->base.file != stats->file_priv)
  267. continue;
  268. }
  269. if (i915_vma_is_active(vma))
  270. stats->active += vma->node.size;
  271. else
  272. stats->inactive += vma->node.size;
  273. }
  274. return 0;
  275. }
  276. #define print_file_stats(m, name, stats) do { \
  277. if (stats.count) \
  278. seq_printf(m, "%s: %lu objects, %llu bytes (%llu active, %llu inactive, %llu global, %llu shared, %llu unbound)\n", \
  279. name, \
  280. stats.count, \
  281. stats.total, \
  282. stats.active, \
  283. stats.inactive, \
  284. stats.global, \
  285. stats.shared, \
  286. stats.unbound); \
  287. } while (0)
  288. static void print_batch_pool_stats(struct seq_file *m,
  289. struct drm_i915_private *dev_priv)
  290. {
  291. struct drm_i915_gem_object *obj;
  292. struct file_stats stats;
  293. struct intel_engine_cs *engine;
  294. enum intel_engine_id id;
  295. int j;
  296. memset(&stats, 0, sizeof(stats));
  297. for_each_engine(engine, dev_priv, id) {
  298. for (j = 0; j < ARRAY_SIZE(engine->batch_pool.cache_list); j++) {
  299. list_for_each_entry(obj,
  300. &engine->batch_pool.cache_list[j],
  301. batch_pool_link)
  302. per_file_stats(0, obj, &stats);
  303. }
  304. }
  305. print_file_stats(m, "[k]batch pool", stats);
  306. }
  307. static int per_file_ctx_stats(int id, void *ptr, void *data)
  308. {
  309. struct i915_gem_context *ctx = ptr;
  310. int n;
  311. for (n = 0; n < ARRAY_SIZE(ctx->engine); n++) {
  312. if (ctx->engine[n].state)
  313. per_file_stats(0, ctx->engine[n].state->obj, data);
  314. if (ctx->engine[n].ring)
  315. per_file_stats(0, ctx->engine[n].ring->vma->obj, data);
  316. }
  317. return 0;
  318. }
  319. static void print_context_stats(struct seq_file *m,
  320. struct drm_i915_private *dev_priv)
  321. {
  322. struct drm_device *dev = &dev_priv->drm;
  323. struct file_stats stats;
  324. struct drm_file *file;
  325. memset(&stats, 0, sizeof(stats));
  326. mutex_lock(&dev->struct_mutex);
  327. if (dev_priv->kernel_context)
  328. per_file_ctx_stats(0, dev_priv->kernel_context, &stats);
  329. list_for_each_entry(file, &dev->filelist, lhead) {
  330. struct drm_i915_file_private *fpriv = file->driver_priv;
  331. idr_for_each(&fpriv->context_idr, per_file_ctx_stats, &stats);
  332. }
  333. mutex_unlock(&dev->struct_mutex);
  334. print_file_stats(m, "[k]contexts", stats);
  335. }
  336. static int i915_gem_object_info(struct seq_file *m, void *data)
  337. {
  338. struct drm_i915_private *dev_priv = node_to_i915(m->private);
  339. struct drm_device *dev = &dev_priv->drm;
  340. struct i915_ggtt *ggtt = &dev_priv->ggtt;
  341. u32 count, mapped_count, purgeable_count, dpy_count;
  342. u64 size, mapped_size, purgeable_size, dpy_size;
  343. struct drm_i915_gem_object *obj;
  344. struct drm_file *file;
  345. int ret;
  346. ret = mutex_lock_interruptible(&dev->struct_mutex);
  347. if (ret)
  348. return ret;
  349. seq_printf(m, "%u objects, %llu bytes\n",
  350. dev_priv->mm.object_count,
  351. dev_priv->mm.object_memory);
  352. size = count = 0;
  353. mapped_size = mapped_count = 0;
  354. purgeable_size = purgeable_count = 0;
  355. list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_link) {
  356. size += obj->base.size;
  357. ++count;
  358. if (obj->mm.madv == I915_MADV_DONTNEED) {
  359. purgeable_size += obj->base.size;
  360. ++purgeable_count;
  361. }
  362. if (obj->mm.mapping) {
  363. mapped_count++;
  364. mapped_size += obj->base.size;
  365. }
  366. }
  367. seq_printf(m, "%u unbound objects, %llu bytes\n", count, size);
  368. size = count = dpy_size = dpy_count = 0;
  369. list_for_each_entry(obj, &dev_priv->mm.bound_list, global_link) {
  370. size += obj->base.size;
  371. ++count;
  372. if (obj->pin_display) {
  373. dpy_size += obj->base.size;
  374. ++dpy_count;
  375. }
  376. if (obj->mm.madv == I915_MADV_DONTNEED) {
  377. purgeable_size += obj->base.size;
  378. ++purgeable_count;
  379. }
  380. if (obj->mm.mapping) {
  381. mapped_count++;
  382. mapped_size += obj->base.size;
  383. }
  384. }
  385. seq_printf(m, "%u bound objects, %llu bytes\n",
  386. count, size);
  387. seq_printf(m, "%u purgeable objects, %llu bytes\n",
  388. purgeable_count, purgeable_size);
  389. seq_printf(m, "%u mapped objects, %llu bytes\n",
  390. mapped_count, mapped_size);
  391. seq_printf(m, "%u display objects (pinned), %llu bytes\n",
  392. dpy_count, dpy_size);
  393. seq_printf(m, "%llu [%llu] gtt total\n",
  394. ggtt->base.total, ggtt->mappable_end);
  395. seq_putc(m, '\n');
  396. print_batch_pool_stats(m, dev_priv);
  397. mutex_unlock(&dev->struct_mutex);
  398. mutex_lock(&dev->filelist_mutex);
  399. print_context_stats(m, dev_priv);
  400. list_for_each_entry_reverse(file, &dev->filelist, lhead) {
  401. struct file_stats stats;
  402. struct drm_i915_file_private *file_priv = file->driver_priv;
  403. struct drm_i915_gem_request *request;
  404. struct task_struct *task;
  405. memset(&stats, 0, sizeof(stats));
  406. stats.file_priv = file->driver_priv;
  407. spin_lock(&file->table_lock);
  408. idr_for_each(&file->object_idr, per_file_stats, &stats);
  409. spin_unlock(&file->table_lock);
  410. /*
  411. * Although we have a valid reference on file->pid, that does
  412. * not guarantee that the task_struct who called get_pid() is
  413. * still alive (e.g. get_pid(current) => fork() => exit()).
  414. * Therefore, we need to protect this ->comm access using RCU.
  415. */
  416. mutex_lock(&dev->struct_mutex);
  417. request = list_first_entry_or_null(&file_priv->mm.request_list,
  418. struct drm_i915_gem_request,
  419. client_link);
  420. rcu_read_lock();
  421. task = pid_task(request && request->ctx->pid ?
  422. request->ctx->pid : file->pid,
  423. PIDTYPE_PID);
  424. print_file_stats(m, task ? task->comm : "<unknown>", stats);
  425. rcu_read_unlock();
  426. mutex_unlock(&dev->struct_mutex);
  427. }
  428. mutex_unlock(&dev->filelist_mutex);
  429. return 0;
  430. }
  431. static int i915_gem_gtt_info(struct seq_file *m, void *data)
  432. {
  433. struct drm_info_node *node = m->private;
  434. struct drm_i915_private *dev_priv = node_to_i915(node);
  435. struct drm_device *dev = &dev_priv->drm;
  436. bool show_pin_display_only = !!node->info_ent->data;
  437. struct drm_i915_gem_object *obj;
  438. u64 total_obj_size, total_gtt_size;
  439. int count, ret;
  440. ret = mutex_lock_interruptible(&dev->struct_mutex);
  441. if (ret)
  442. return ret;
  443. total_obj_size = total_gtt_size = count = 0;
  444. list_for_each_entry(obj, &dev_priv->mm.bound_list, global_link) {
  445. if (show_pin_display_only && !obj->pin_display)
  446. continue;
  447. seq_puts(m, " ");
  448. describe_obj(m, obj);
  449. seq_putc(m, '\n');
  450. total_obj_size += obj->base.size;
  451. total_gtt_size += i915_gem_obj_total_ggtt_size(obj);
  452. count++;
  453. }
  454. mutex_unlock(&dev->struct_mutex);
  455. seq_printf(m, "Total %d objects, %llu bytes, %llu GTT size\n",
  456. count, total_obj_size, total_gtt_size);
  457. return 0;
  458. }
  459. static int i915_gem_pageflip_info(struct seq_file *m, void *data)
  460. {
  461. struct drm_i915_private *dev_priv = node_to_i915(m->private);
  462. struct drm_device *dev = &dev_priv->drm;
  463. struct intel_crtc *crtc;
  464. int ret;
  465. ret = mutex_lock_interruptible(&dev->struct_mutex);
  466. if (ret)
  467. return ret;
  468. for_each_intel_crtc(dev, crtc) {
  469. const char pipe = pipe_name(crtc->pipe);
  470. const char plane = plane_name(crtc->plane);
  471. struct intel_flip_work *work;
  472. spin_lock_irq(&dev->event_lock);
  473. work = crtc->flip_work;
  474. if (work == NULL) {
  475. seq_printf(m, "No flip due on pipe %c (plane %c)\n",
  476. pipe, plane);
  477. } else {
  478. u32 pending;
  479. u32 addr;
  480. pending = atomic_read(&work->pending);
  481. if (pending) {
  482. seq_printf(m, "Flip ioctl preparing on pipe %c (plane %c)\n",
  483. pipe, plane);
  484. } else {
  485. seq_printf(m, "Flip pending (waiting for vsync) on pipe %c (plane %c)\n",
  486. pipe, plane);
  487. }
  488. if (work->flip_queued_req) {
  489. struct intel_engine_cs *engine = work->flip_queued_req->engine;
  490. seq_printf(m, "Flip queued on %s at seqno %x, last submitted seqno %x [current breadcrumb %x], completed? %d\n",
  491. engine->name,
  492. work->flip_queued_req->global_seqno,
  493. intel_engine_last_submit(engine),
  494. intel_engine_get_seqno(engine),
  495. i915_gem_request_completed(work->flip_queued_req));
  496. } else
  497. seq_printf(m, "Flip not associated with any ring\n");
  498. seq_printf(m, "Flip queued on frame %d, (was ready on frame %d), now %d\n",
  499. work->flip_queued_vblank,
  500. work->flip_ready_vblank,
  501. intel_crtc_get_vblank_counter(crtc));
  502. seq_printf(m, "%d prepares\n", atomic_read(&work->pending));
  503. if (INTEL_GEN(dev_priv) >= 4)
  504. addr = I915_HI_DISPBASE(I915_READ(DSPSURF(crtc->plane)));
  505. else
  506. addr = I915_READ(DSPADDR(crtc->plane));
  507. seq_printf(m, "Current scanout address 0x%08x\n", addr);
  508. if (work->pending_flip_obj) {
  509. seq_printf(m, "New framebuffer address 0x%08lx\n", (long)work->gtt_offset);
  510. seq_printf(m, "MMIO update completed? %d\n", addr == work->gtt_offset);
  511. }
  512. }
  513. spin_unlock_irq(&dev->event_lock);
  514. }
  515. mutex_unlock(&dev->struct_mutex);
  516. return 0;
  517. }
  518. static int i915_gem_batch_pool_info(struct seq_file *m, void *data)
  519. {
  520. struct drm_i915_private *dev_priv = node_to_i915(m->private);
  521. struct drm_device *dev = &dev_priv->drm;
  522. struct drm_i915_gem_object *obj;
  523. struct intel_engine_cs *engine;
  524. enum intel_engine_id id;
  525. int total = 0;
  526. int ret, j;
  527. ret = mutex_lock_interruptible(&dev->struct_mutex);
  528. if (ret)
  529. return ret;
  530. for_each_engine(engine, dev_priv, id) {
  531. for (j = 0; j < ARRAY_SIZE(engine->batch_pool.cache_list); j++) {
  532. int count;
  533. count = 0;
  534. list_for_each_entry(obj,
  535. &engine->batch_pool.cache_list[j],
  536. batch_pool_link)
  537. count++;
  538. seq_printf(m, "%s cache[%d]: %d objects\n",
  539. engine->name, j, count);
  540. list_for_each_entry(obj,
  541. &engine->batch_pool.cache_list[j],
  542. batch_pool_link) {
  543. seq_puts(m, " ");
  544. describe_obj(m, obj);
  545. seq_putc(m, '\n');
  546. }
  547. total += count;
  548. }
  549. }
  550. seq_printf(m, "total: %d\n", total);
  551. mutex_unlock(&dev->struct_mutex);
  552. return 0;
  553. }
  554. static void print_request(struct seq_file *m,
  555. struct drm_i915_gem_request *rq,
  556. const char *prefix)
  557. {
  558. seq_printf(m, "%s%x [%x:%x] prio=%d @ %dms: %s\n", prefix,
  559. rq->global_seqno, rq->ctx->hw_id, rq->fence.seqno,
  560. rq->priotree.priority,
  561. jiffies_to_msecs(jiffies - rq->emitted_jiffies),
  562. rq->timeline->common->name);
  563. }
  564. static int i915_gem_request_info(struct seq_file *m, void *data)
  565. {
  566. struct drm_i915_private *dev_priv = node_to_i915(m->private);
  567. struct drm_device *dev = &dev_priv->drm;
  568. struct drm_i915_gem_request *req;
  569. struct intel_engine_cs *engine;
  570. enum intel_engine_id id;
  571. int ret, any;
  572. ret = mutex_lock_interruptible(&dev->struct_mutex);
  573. if (ret)
  574. return ret;
  575. any = 0;
  576. for_each_engine(engine, dev_priv, id) {
  577. int count;
  578. count = 0;
  579. list_for_each_entry(req, &engine->timeline->requests, link)
  580. count++;
  581. if (count == 0)
  582. continue;
  583. seq_printf(m, "%s requests: %d\n", engine->name, count);
  584. list_for_each_entry(req, &engine->timeline->requests, link)
  585. print_request(m, req, " ");
  586. any++;
  587. }
  588. mutex_unlock(&dev->struct_mutex);
  589. if (any == 0)
  590. seq_puts(m, "No requests\n");
  591. return 0;
  592. }
  593. static void i915_ring_seqno_info(struct seq_file *m,
  594. struct intel_engine_cs *engine)
  595. {
  596. struct intel_breadcrumbs *b = &engine->breadcrumbs;
  597. struct rb_node *rb;
  598. seq_printf(m, "Current sequence (%s): %x\n",
  599. engine->name, intel_engine_get_seqno(engine));
  600. spin_lock_irq(&b->rb_lock);
  601. for (rb = rb_first(&b->waiters); rb; rb = rb_next(rb)) {
  602. struct intel_wait *w = rb_entry(rb, typeof(*w), node);
  603. seq_printf(m, "Waiting (%s): %s [%d] on %x\n",
  604. engine->name, w->tsk->comm, w->tsk->pid, w->seqno);
  605. }
  606. spin_unlock_irq(&b->rb_lock);
  607. }
  608. static int i915_gem_seqno_info(struct seq_file *m, void *data)
  609. {
  610. struct drm_i915_private *dev_priv = node_to_i915(m->private);
  611. struct intel_engine_cs *engine;
  612. enum intel_engine_id id;
  613. for_each_engine(engine, dev_priv, id)
  614. i915_ring_seqno_info(m, engine);
  615. return 0;
  616. }
  617. static int i915_interrupt_info(struct seq_file *m, void *data)
  618. {
  619. struct drm_i915_private *dev_priv = node_to_i915(m->private);
  620. struct intel_engine_cs *engine;
  621. enum intel_engine_id id;
  622. int i, pipe;
  623. intel_runtime_pm_get(dev_priv);
  624. if (IS_CHERRYVIEW(dev_priv)) {
  625. seq_printf(m, "Master Interrupt Control:\t%08x\n",
  626. I915_READ(GEN8_MASTER_IRQ));
  627. seq_printf(m, "Display IER:\t%08x\n",
  628. I915_READ(VLV_IER));
  629. seq_printf(m, "Display IIR:\t%08x\n",
  630. I915_READ(VLV_IIR));
  631. seq_printf(m, "Display IIR_RW:\t%08x\n",
  632. I915_READ(VLV_IIR_RW));
  633. seq_printf(m, "Display IMR:\t%08x\n",
  634. I915_READ(VLV_IMR));
  635. for_each_pipe(dev_priv, pipe) {
  636. enum intel_display_power_domain power_domain;
  637. power_domain = POWER_DOMAIN_PIPE(pipe);
  638. if (!intel_display_power_get_if_enabled(dev_priv,
  639. power_domain)) {
  640. seq_printf(m, "Pipe %c power disabled\n",
  641. pipe_name(pipe));
  642. continue;
  643. }
  644. seq_printf(m, "Pipe %c stat:\t%08x\n",
  645. pipe_name(pipe),
  646. I915_READ(PIPESTAT(pipe)));
  647. intel_display_power_put(dev_priv, power_domain);
  648. }
  649. intel_display_power_get(dev_priv, POWER_DOMAIN_INIT);
  650. seq_printf(m, "Port hotplug:\t%08x\n",
  651. I915_READ(PORT_HOTPLUG_EN));
  652. seq_printf(m, "DPFLIPSTAT:\t%08x\n",
  653. I915_READ(VLV_DPFLIPSTAT));
  654. seq_printf(m, "DPINVGTT:\t%08x\n",
  655. I915_READ(DPINVGTT));
  656. intel_display_power_put(dev_priv, POWER_DOMAIN_INIT);
  657. for (i = 0; i < 4; i++) {
  658. seq_printf(m, "GT Interrupt IMR %d:\t%08x\n",
  659. i, I915_READ(GEN8_GT_IMR(i)));
  660. seq_printf(m, "GT Interrupt IIR %d:\t%08x\n",
  661. i, I915_READ(GEN8_GT_IIR(i)));
  662. seq_printf(m, "GT Interrupt IER %d:\t%08x\n",
  663. i, I915_READ(GEN8_GT_IER(i)));
  664. }
  665. seq_printf(m, "PCU interrupt mask:\t%08x\n",
  666. I915_READ(GEN8_PCU_IMR));
  667. seq_printf(m, "PCU interrupt identity:\t%08x\n",
  668. I915_READ(GEN8_PCU_IIR));
  669. seq_printf(m, "PCU interrupt enable:\t%08x\n",
  670. I915_READ(GEN8_PCU_IER));
  671. } else if (INTEL_GEN(dev_priv) >= 8) {
  672. seq_printf(m, "Master Interrupt Control:\t%08x\n",
  673. I915_READ(GEN8_MASTER_IRQ));
  674. for (i = 0; i < 4; i++) {
  675. seq_printf(m, "GT Interrupt IMR %d:\t%08x\n",
  676. i, I915_READ(GEN8_GT_IMR(i)));
  677. seq_printf(m, "GT Interrupt IIR %d:\t%08x\n",
  678. i, I915_READ(GEN8_GT_IIR(i)));
  679. seq_printf(m, "GT Interrupt IER %d:\t%08x\n",
  680. i, I915_READ(GEN8_GT_IER(i)));
  681. }
  682. for_each_pipe(dev_priv, pipe) {
  683. enum intel_display_power_domain power_domain;
  684. power_domain = POWER_DOMAIN_PIPE(pipe);
  685. if (!intel_display_power_get_if_enabled(dev_priv,
  686. power_domain)) {
  687. seq_printf(m, "Pipe %c power disabled\n",
  688. pipe_name(pipe));
  689. continue;
  690. }
  691. seq_printf(m, "Pipe %c IMR:\t%08x\n",
  692. pipe_name(pipe),
  693. I915_READ(GEN8_DE_PIPE_IMR(pipe)));
  694. seq_printf(m, "Pipe %c IIR:\t%08x\n",
  695. pipe_name(pipe),
  696. I915_READ(GEN8_DE_PIPE_IIR(pipe)));
  697. seq_printf(m, "Pipe %c IER:\t%08x\n",
  698. pipe_name(pipe),
  699. I915_READ(GEN8_DE_PIPE_IER(pipe)));
  700. intel_display_power_put(dev_priv, power_domain);
  701. }
  702. seq_printf(m, "Display Engine port interrupt mask:\t%08x\n",
  703. I915_READ(GEN8_DE_PORT_IMR));
  704. seq_printf(m, "Display Engine port interrupt identity:\t%08x\n",
  705. I915_READ(GEN8_DE_PORT_IIR));
  706. seq_printf(m, "Display Engine port interrupt enable:\t%08x\n",
  707. I915_READ(GEN8_DE_PORT_IER));
  708. seq_printf(m, "Display Engine misc interrupt mask:\t%08x\n",
  709. I915_READ(GEN8_DE_MISC_IMR));
  710. seq_printf(m, "Display Engine misc interrupt identity:\t%08x\n",
  711. I915_READ(GEN8_DE_MISC_IIR));
  712. seq_printf(m, "Display Engine misc interrupt enable:\t%08x\n",
  713. I915_READ(GEN8_DE_MISC_IER));
  714. seq_printf(m, "PCU interrupt mask:\t%08x\n",
  715. I915_READ(GEN8_PCU_IMR));
  716. seq_printf(m, "PCU interrupt identity:\t%08x\n",
  717. I915_READ(GEN8_PCU_IIR));
  718. seq_printf(m, "PCU interrupt enable:\t%08x\n",
  719. I915_READ(GEN8_PCU_IER));
  720. } else if (IS_VALLEYVIEW(dev_priv)) {
  721. seq_printf(m, "Display IER:\t%08x\n",
  722. I915_READ(VLV_IER));
  723. seq_printf(m, "Display IIR:\t%08x\n",
  724. I915_READ(VLV_IIR));
  725. seq_printf(m, "Display IIR_RW:\t%08x\n",
  726. I915_READ(VLV_IIR_RW));
  727. seq_printf(m, "Display IMR:\t%08x\n",
  728. I915_READ(VLV_IMR));
  729. for_each_pipe(dev_priv, pipe) {
  730. enum intel_display_power_domain power_domain;
  731. power_domain = POWER_DOMAIN_PIPE(pipe);
  732. if (!intel_display_power_get_if_enabled(dev_priv,
  733. power_domain)) {
  734. seq_printf(m, "Pipe %c power disabled\n",
  735. pipe_name(pipe));
  736. continue;
  737. }
  738. seq_printf(m, "Pipe %c stat:\t%08x\n",
  739. pipe_name(pipe),
  740. I915_READ(PIPESTAT(pipe)));
  741. intel_display_power_put(dev_priv, power_domain);
  742. }
  743. seq_printf(m, "Master IER:\t%08x\n",
  744. I915_READ(VLV_MASTER_IER));
  745. seq_printf(m, "Render IER:\t%08x\n",
  746. I915_READ(GTIER));
  747. seq_printf(m, "Render IIR:\t%08x\n",
  748. I915_READ(GTIIR));
  749. seq_printf(m, "Render IMR:\t%08x\n",
  750. I915_READ(GTIMR));
  751. seq_printf(m, "PM IER:\t\t%08x\n",
  752. I915_READ(GEN6_PMIER));
  753. seq_printf(m, "PM IIR:\t\t%08x\n",
  754. I915_READ(GEN6_PMIIR));
  755. seq_printf(m, "PM IMR:\t\t%08x\n",
  756. I915_READ(GEN6_PMIMR));
  757. seq_printf(m, "Port hotplug:\t%08x\n",
  758. I915_READ(PORT_HOTPLUG_EN));
  759. seq_printf(m, "DPFLIPSTAT:\t%08x\n",
  760. I915_READ(VLV_DPFLIPSTAT));
  761. seq_printf(m, "DPINVGTT:\t%08x\n",
  762. I915_READ(DPINVGTT));
  763. } else if (!HAS_PCH_SPLIT(dev_priv)) {
  764. seq_printf(m, "Interrupt enable: %08x\n",
  765. I915_READ(IER));
  766. seq_printf(m, "Interrupt identity: %08x\n",
  767. I915_READ(IIR));
  768. seq_printf(m, "Interrupt mask: %08x\n",
  769. I915_READ(IMR));
  770. for_each_pipe(dev_priv, pipe)
  771. seq_printf(m, "Pipe %c stat: %08x\n",
  772. pipe_name(pipe),
  773. I915_READ(PIPESTAT(pipe)));
  774. } else {
  775. seq_printf(m, "North Display Interrupt enable: %08x\n",
  776. I915_READ(DEIER));
  777. seq_printf(m, "North Display Interrupt identity: %08x\n",
  778. I915_READ(DEIIR));
  779. seq_printf(m, "North Display Interrupt mask: %08x\n",
  780. I915_READ(DEIMR));
  781. seq_printf(m, "South Display Interrupt enable: %08x\n",
  782. I915_READ(SDEIER));
  783. seq_printf(m, "South Display Interrupt identity: %08x\n",
  784. I915_READ(SDEIIR));
  785. seq_printf(m, "South Display Interrupt mask: %08x\n",
  786. I915_READ(SDEIMR));
  787. seq_printf(m, "Graphics Interrupt enable: %08x\n",
  788. I915_READ(GTIER));
  789. seq_printf(m, "Graphics Interrupt identity: %08x\n",
  790. I915_READ(GTIIR));
  791. seq_printf(m, "Graphics Interrupt mask: %08x\n",
  792. I915_READ(GTIMR));
  793. }
  794. for_each_engine(engine, dev_priv, id) {
  795. if (INTEL_GEN(dev_priv) >= 6) {
  796. seq_printf(m,
  797. "Graphics Interrupt mask (%s): %08x\n",
  798. engine->name, I915_READ_IMR(engine));
  799. }
  800. i915_ring_seqno_info(m, engine);
  801. }
  802. intel_runtime_pm_put(dev_priv);
  803. return 0;
  804. }
  805. static int i915_gem_fence_regs_info(struct seq_file *m, void *data)
  806. {
  807. struct drm_i915_private *dev_priv = node_to_i915(m->private);
  808. struct drm_device *dev = &dev_priv->drm;
  809. int i, ret;
  810. ret = mutex_lock_interruptible(&dev->struct_mutex);
  811. if (ret)
  812. return ret;
  813. seq_printf(m, "Total fences = %d\n", dev_priv->num_fence_regs);
  814. for (i = 0; i < dev_priv->num_fence_regs; i++) {
  815. struct i915_vma *vma = dev_priv->fence_regs[i].vma;
  816. seq_printf(m, "Fence %d, pin count = %d, object = ",
  817. i, dev_priv->fence_regs[i].pin_count);
  818. if (!vma)
  819. seq_puts(m, "unused");
  820. else
  821. describe_obj(m, vma->obj);
  822. seq_putc(m, '\n');
  823. }
  824. mutex_unlock(&dev->struct_mutex);
  825. return 0;
  826. }
  827. #if IS_ENABLED(CONFIG_DRM_I915_CAPTURE_ERROR)
  828. static ssize_t gpu_state_read(struct file *file, char __user *ubuf,
  829. size_t count, loff_t *pos)
  830. {
  831. struct i915_gpu_state *error = file->private_data;
  832. struct drm_i915_error_state_buf str;
  833. ssize_t ret;
  834. loff_t tmp;
  835. if (!error)
  836. return 0;
  837. ret = i915_error_state_buf_init(&str, error->i915, count, *pos);
  838. if (ret)
  839. return ret;
  840. ret = i915_error_state_to_str(&str, error);
  841. if (ret)
  842. goto out;
  843. tmp = 0;
  844. ret = simple_read_from_buffer(ubuf, count, &tmp, str.buf, str.bytes);
  845. if (ret < 0)
  846. goto out;
  847. *pos = str.start + ret;
  848. out:
  849. i915_error_state_buf_release(&str);
  850. return ret;
  851. }
  852. static int gpu_state_release(struct inode *inode, struct file *file)
  853. {
  854. i915_gpu_state_put(file->private_data);
  855. return 0;
  856. }
  857. static int i915_gpu_info_open(struct inode *inode, struct file *file)
  858. {
  859. struct i915_gpu_state *gpu;
  860. gpu = i915_capture_gpu_state(inode->i_private);
  861. if (!gpu)
  862. return -ENOMEM;
  863. file->private_data = gpu;
  864. return 0;
  865. }
  866. static const struct file_operations i915_gpu_info_fops = {
  867. .owner = THIS_MODULE,
  868. .open = i915_gpu_info_open,
  869. .read = gpu_state_read,
  870. .llseek = default_llseek,
  871. .release = gpu_state_release,
  872. };
  873. static ssize_t
  874. i915_error_state_write(struct file *filp,
  875. const char __user *ubuf,
  876. size_t cnt,
  877. loff_t *ppos)
  878. {
  879. struct i915_gpu_state *error = filp->private_data;
  880. if (!error)
  881. return 0;
  882. DRM_DEBUG_DRIVER("Resetting error state\n");
  883. i915_reset_error_state(error->i915);
  884. return cnt;
  885. }
  886. static int i915_error_state_open(struct inode *inode, struct file *file)
  887. {
  888. file->private_data = i915_first_error_state(inode->i_private);
  889. return 0;
  890. }
  891. static const struct file_operations i915_error_state_fops = {
  892. .owner = THIS_MODULE,
  893. .open = i915_error_state_open,
  894. .read = gpu_state_read,
  895. .write = i915_error_state_write,
  896. .llseek = default_llseek,
  897. .release = gpu_state_release,
  898. };
  899. #endif
  900. static int
  901. i915_next_seqno_set(void *data, u64 val)
  902. {
  903. struct drm_i915_private *dev_priv = data;
  904. struct drm_device *dev = &dev_priv->drm;
  905. int ret;
  906. ret = mutex_lock_interruptible(&dev->struct_mutex);
  907. if (ret)
  908. return ret;
  909. ret = i915_gem_set_global_seqno(dev, val);
  910. mutex_unlock(&dev->struct_mutex);
  911. return ret;
  912. }
  913. DEFINE_SIMPLE_ATTRIBUTE(i915_next_seqno_fops,
  914. NULL, i915_next_seqno_set,
  915. "0x%llx\n");
  916. static int i915_frequency_info(struct seq_file *m, void *unused)
  917. {
  918. struct drm_i915_private *dev_priv = node_to_i915(m->private);
  919. int ret = 0;
  920. intel_runtime_pm_get(dev_priv);
  921. if (IS_GEN5(dev_priv)) {
  922. u16 rgvswctl = I915_READ16(MEMSWCTL);
  923. u16 rgvstat = I915_READ16(MEMSTAT_ILK);
  924. seq_printf(m, "Requested P-state: %d\n", (rgvswctl >> 8) & 0xf);
  925. seq_printf(m, "Requested VID: %d\n", rgvswctl & 0x3f);
  926. seq_printf(m, "Current VID: %d\n", (rgvstat & MEMSTAT_VID_MASK) >>
  927. MEMSTAT_VID_SHIFT);
  928. seq_printf(m, "Current P-state: %d\n",
  929. (rgvstat & MEMSTAT_PSTATE_MASK) >> MEMSTAT_PSTATE_SHIFT);
  930. } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
  931. u32 freq_sts;
  932. mutex_lock(&dev_priv->rps.hw_lock);
  933. freq_sts = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
  934. seq_printf(m, "PUNIT_REG_GPU_FREQ_STS: 0x%08x\n", freq_sts);
  935. seq_printf(m, "DDR freq: %d MHz\n", dev_priv->mem_freq);
  936. seq_printf(m, "actual GPU freq: %d MHz\n",
  937. intel_gpu_freq(dev_priv, (freq_sts >> 8) & 0xff));
  938. seq_printf(m, "current GPU freq: %d MHz\n",
  939. intel_gpu_freq(dev_priv, dev_priv->rps.cur_freq));
  940. seq_printf(m, "max GPU freq: %d MHz\n",
  941. intel_gpu_freq(dev_priv, dev_priv->rps.max_freq));
  942. seq_printf(m, "min GPU freq: %d MHz\n",
  943. intel_gpu_freq(dev_priv, dev_priv->rps.min_freq));
  944. seq_printf(m, "idle GPU freq: %d MHz\n",
  945. intel_gpu_freq(dev_priv, dev_priv->rps.idle_freq));
  946. seq_printf(m,
  947. "efficient (RPe) frequency: %d MHz\n",
  948. intel_gpu_freq(dev_priv, dev_priv->rps.efficient_freq));
  949. mutex_unlock(&dev_priv->rps.hw_lock);
  950. } else if (INTEL_GEN(dev_priv) >= 6) {
  951. u32 rp_state_limits;
  952. u32 gt_perf_status;
  953. u32 rp_state_cap;
  954. u32 rpmodectl, rpinclimit, rpdeclimit;
  955. u32 rpstat, cagf, reqf;
  956. u32 rpupei, rpcurup, rpprevup;
  957. u32 rpdownei, rpcurdown, rpprevdown;
  958. u32 pm_ier, pm_imr, pm_isr, pm_iir, pm_mask;
  959. int max_freq;
  960. rp_state_limits = I915_READ(GEN6_RP_STATE_LIMITS);
  961. if (IS_GEN9_LP(dev_priv)) {
  962. rp_state_cap = I915_READ(BXT_RP_STATE_CAP);
  963. gt_perf_status = I915_READ(BXT_GT_PERF_STATUS);
  964. } else {
  965. rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
  966. gt_perf_status = I915_READ(GEN6_GT_PERF_STATUS);
  967. }
  968. /* RPSTAT1 is in the GT power well */
  969. intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
  970. reqf = I915_READ(GEN6_RPNSWREQ);
  971. if (IS_GEN9(dev_priv))
  972. reqf >>= 23;
  973. else {
  974. reqf &= ~GEN6_TURBO_DISABLE;
  975. if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
  976. reqf >>= 24;
  977. else
  978. reqf >>= 25;
  979. }
  980. reqf = intel_gpu_freq(dev_priv, reqf);
  981. rpmodectl = I915_READ(GEN6_RP_CONTROL);
  982. rpinclimit = I915_READ(GEN6_RP_UP_THRESHOLD);
  983. rpdeclimit = I915_READ(GEN6_RP_DOWN_THRESHOLD);
  984. rpstat = I915_READ(GEN6_RPSTAT1);
  985. rpupei = I915_READ(GEN6_RP_CUR_UP_EI) & GEN6_CURICONT_MASK;
  986. rpcurup = I915_READ(GEN6_RP_CUR_UP) & GEN6_CURBSYTAVG_MASK;
  987. rpprevup = I915_READ(GEN6_RP_PREV_UP) & GEN6_CURBSYTAVG_MASK;
  988. rpdownei = I915_READ(GEN6_RP_CUR_DOWN_EI) & GEN6_CURIAVG_MASK;
  989. rpcurdown = I915_READ(GEN6_RP_CUR_DOWN) & GEN6_CURBSYTAVG_MASK;
  990. rpprevdown = I915_READ(GEN6_RP_PREV_DOWN) & GEN6_CURBSYTAVG_MASK;
  991. if (IS_GEN9(dev_priv))
  992. cagf = (rpstat & GEN9_CAGF_MASK) >> GEN9_CAGF_SHIFT;
  993. else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
  994. cagf = (rpstat & HSW_CAGF_MASK) >> HSW_CAGF_SHIFT;
  995. else
  996. cagf = (rpstat & GEN6_CAGF_MASK) >> GEN6_CAGF_SHIFT;
  997. cagf = intel_gpu_freq(dev_priv, cagf);
  998. intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
  999. if (IS_GEN6(dev_priv) || IS_GEN7(dev_priv)) {
  1000. pm_ier = I915_READ(GEN6_PMIER);
  1001. pm_imr = I915_READ(GEN6_PMIMR);
  1002. pm_isr = I915_READ(GEN6_PMISR);
  1003. pm_iir = I915_READ(GEN6_PMIIR);
  1004. pm_mask = I915_READ(GEN6_PMINTRMSK);
  1005. } else {
  1006. pm_ier = I915_READ(GEN8_GT_IER(2));
  1007. pm_imr = I915_READ(GEN8_GT_IMR(2));
  1008. pm_isr = I915_READ(GEN8_GT_ISR(2));
  1009. pm_iir = I915_READ(GEN8_GT_IIR(2));
  1010. pm_mask = I915_READ(GEN6_PMINTRMSK);
  1011. }
  1012. seq_printf(m, "PM IER=0x%08x IMR=0x%08x ISR=0x%08x IIR=0x%08x, MASK=0x%08x\n",
  1013. pm_ier, pm_imr, pm_isr, pm_iir, pm_mask);
  1014. seq_printf(m, "pm_intrmsk_mbz: 0x%08x\n",
  1015. dev_priv->rps.pm_intrmsk_mbz);
  1016. seq_printf(m, "GT_PERF_STATUS: 0x%08x\n", gt_perf_status);
  1017. seq_printf(m, "Render p-state ratio: %d\n",
  1018. (gt_perf_status & (IS_GEN9(dev_priv) ? 0x1ff00 : 0xff00)) >> 8);
  1019. seq_printf(m, "Render p-state VID: %d\n",
  1020. gt_perf_status & 0xff);
  1021. seq_printf(m, "Render p-state limit: %d\n",
  1022. rp_state_limits & 0xff);
  1023. seq_printf(m, "RPSTAT1: 0x%08x\n", rpstat);
  1024. seq_printf(m, "RPMODECTL: 0x%08x\n", rpmodectl);
  1025. seq_printf(m, "RPINCLIMIT: 0x%08x\n", rpinclimit);
  1026. seq_printf(m, "RPDECLIMIT: 0x%08x\n", rpdeclimit);
  1027. seq_printf(m, "RPNSWREQ: %dMHz\n", reqf);
  1028. seq_printf(m, "CAGF: %dMHz\n", cagf);
  1029. seq_printf(m, "RP CUR UP EI: %d (%dus)\n",
  1030. rpupei, GT_PM_INTERVAL_TO_US(dev_priv, rpupei));
  1031. seq_printf(m, "RP CUR UP: %d (%dus)\n",
  1032. rpcurup, GT_PM_INTERVAL_TO_US(dev_priv, rpcurup));
  1033. seq_printf(m, "RP PREV UP: %d (%dus)\n",
  1034. rpprevup, GT_PM_INTERVAL_TO_US(dev_priv, rpprevup));
  1035. seq_printf(m, "Up threshold: %d%%\n",
  1036. dev_priv->rps.up_threshold);
  1037. seq_printf(m, "RP CUR DOWN EI: %d (%dus)\n",
  1038. rpdownei, GT_PM_INTERVAL_TO_US(dev_priv, rpdownei));
  1039. seq_printf(m, "RP CUR DOWN: %d (%dus)\n",
  1040. rpcurdown, GT_PM_INTERVAL_TO_US(dev_priv, rpcurdown));
  1041. seq_printf(m, "RP PREV DOWN: %d (%dus)\n",
  1042. rpprevdown, GT_PM_INTERVAL_TO_US(dev_priv, rpprevdown));
  1043. seq_printf(m, "Down threshold: %d%%\n",
  1044. dev_priv->rps.down_threshold);
  1045. max_freq = (IS_GEN9_LP(dev_priv) ? rp_state_cap >> 0 :
  1046. rp_state_cap >> 16) & 0xff;
  1047. max_freq *= (IS_GEN9_BC(dev_priv) ? GEN9_FREQ_SCALER : 1);
  1048. seq_printf(m, "Lowest (RPN) frequency: %dMHz\n",
  1049. intel_gpu_freq(dev_priv, max_freq));
  1050. max_freq = (rp_state_cap & 0xff00) >> 8;
  1051. max_freq *= (IS_GEN9_BC(dev_priv) ? GEN9_FREQ_SCALER : 1);
  1052. seq_printf(m, "Nominal (RP1) frequency: %dMHz\n",
  1053. intel_gpu_freq(dev_priv, max_freq));
  1054. max_freq = (IS_GEN9_LP(dev_priv) ? rp_state_cap >> 16 :
  1055. rp_state_cap >> 0) & 0xff;
  1056. max_freq *= (IS_GEN9_BC(dev_priv) ? GEN9_FREQ_SCALER : 1);
  1057. seq_printf(m, "Max non-overclocked (RP0) frequency: %dMHz\n",
  1058. intel_gpu_freq(dev_priv, max_freq));
  1059. seq_printf(m, "Max overclocked frequency: %dMHz\n",
  1060. intel_gpu_freq(dev_priv, dev_priv->rps.max_freq));
  1061. seq_printf(m, "Current freq: %d MHz\n",
  1062. intel_gpu_freq(dev_priv, dev_priv->rps.cur_freq));
  1063. seq_printf(m, "Actual freq: %d MHz\n", cagf);
  1064. seq_printf(m, "Idle freq: %d MHz\n",
  1065. intel_gpu_freq(dev_priv, dev_priv->rps.idle_freq));
  1066. seq_printf(m, "Min freq: %d MHz\n",
  1067. intel_gpu_freq(dev_priv, dev_priv->rps.min_freq));
  1068. seq_printf(m, "Boost freq: %d MHz\n",
  1069. intel_gpu_freq(dev_priv, dev_priv->rps.boost_freq));
  1070. seq_printf(m, "Max freq: %d MHz\n",
  1071. intel_gpu_freq(dev_priv, dev_priv->rps.max_freq));
  1072. seq_printf(m,
  1073. "efficient (RPe) frequency: %d MHz\n",
  1074. intel_gpu_freq(dev_priv, dev_priv->rps.efficient_freq));
  1075. } else {
  1076. seq_puts(m, "no P-state info available\n");
  1077. }
  1078. seq_printf(m, "Current CD clock frequency: %d kHz\n", dev_priv->cdclk.hw.cdclk);
  1079. seq_printf(m, "Max CD clock frequency: %d kHz\n", dev_priv->max_cdclk_freq);
  1080. seq_printf(m, "Max pixel clock frequency: %d kHz\n", dev_priv->max_dotclk_freq);
  1081. intel_runtime_pm_put(dev_priv);
  1082. return ret;
  1083. }
  1084. static void i915_instdone_info(struct drm_i915_private *dev_priv,
  1085. struct seq_file *m,
  1086. struct intel_instdone *instdone)
  1087. {
  1088. int slice;
  1089. int subslice;
  1090. seq_printf(m, "\t\tINSTDONE: 0x%08x\n",
  1091. instdone->instdone);
  1092. if (INTEL_GEN(dev_priv) <= 3)
  1093. return;
  1094. seq_printf(m, "\t\tSC_INSTDONE: 0x%08x\n",
  1095. instdone->slice_common);
  1096. if (INTEL_GEN(dev_priv) <= 6)
  1097. return;
  1098. for_each_instdone_slice_subslice(dev_priv, slice, subslice)
  1099. seq_printf(m, "\t\tSAMPLER_INSTDONE[%d][%d]: 0x%08x\n",
  1100. slice, subslice, instdone->sampler[slice][subslice]);
  1101. for_each_instdone_slice_subslice(dev_priv, slice, subslice)
  1102. seq_printf(m, "\t\tROW_INSTDONE[%d][%d]: 0x%08x\n",
  1103. slice, subslice, instdone->row[slice][subslice]);
  1104. }
  1105. static int i915_hangcheck_info(struct seq_file *m, void *unused)
  1106. {
  1107. struct drm_i915_private *dev_priv = node_to_i915(m->private);
  1108. struct intel_engine_cs *engine;
  1109. u64 acthd[I915_NUM_ENGINES];
  1110. u32 seqno[I915_NUM_ENGINES];
  1111. struct intel_instdone instdone;
  1112. enum intel_engine_id id;
  1113. if (test_bit(I915_WEDGED, &dev_priv->gpu_error.flags))
  1114. seq_puts(m, "Wedged\n");
  1115. if (test_bit(I915_RESET_BACKOFF, &dev_priv->gpu_error.flags))
  1116. seq_puts(m, "Reset in progress: struct_mutex backoff\n");
  1117. if (test_bit(I915_RESET_HANDOFF, &dev_priv->gpu_error.flags))
  1118. seq_puts(m, "Reset in progress: reset handoff to waiter\n");
  1119. if (waitqueue_active(&dev_priv->gpu_error.wait_queue))
  1120. seq_puts(m, "Waiter holding struct mutex\n");
  1121. if (waitqueue_active(&dev_priv->gpu_error.reset_queue))
  1122. seq_puts(m, "struct_mutex blocked for reset\n");
  1123. if (!i915.enable_hangcheck) {
  1124. seq_puts(m, "Hangcheck disabled\n");
  1125. return 0;
  1126. }
  1127. intel_runtime_pm_get(dev_priv);
  1128. for_each_engine(engine, dev_priv, id) {
  1129. acthd[id] = intel_engine_get_active_head(engine);
  1130. seqno[id] = intel_engine_get_seqno(engine);
  1131. }
  1132. intel_engine_get_instdone(dev_priv->engine[RCS], &instdone);
  1133. intel_runtime_pm_put(dev_priv);
  1134. if (timer_pending(&dev_priv->gpu_error.hangcheck_work.timer))
  1135. seq_printf(m, "Hangcheck active, timer fires in %dms\n",
  1136. jiffies_to_msecs(dev_priv->gpu_error.hangcheck_work.timer.expires -
  1137. jiffies));
  1138. else if (delayed_work_pending(&dev_priv->gpu_error.hangcheck_work))
  1139. seq_puts(m, "Hangcheck active, work pending\n");
  1140. else
  1141. seq_puts(m, "Hangcheck inactive\n");
  1142. seq_printf(m, "GT active? %s\n", yesno(dev_priv->gt.awake));
  1143. for_each_engine(engine, dev_priv, id) {
  1144. struct intel_breadcrumbs *b = &engine->breadcrumbs;
  1145. struct rb_node *rb;
  1146. seq_printf(m, "%s:\n", engine->name);
  1147. seq_printf(m, "\tseqno = %x [current %x, last %x], inflight %d\n",
  1148. engine->hangcheck.seqno, seqno[id],
  1149. intel_engine_last_submit(engine),
  1150. engine->timeline->inflight_seqnos);
  1151. seq_printf(m, "\twaiters? %s, fake irq active? %s, stalled? %s\n",
  1152. yesno(intel_engine_has_waiter(engine)),
  1153. yesno(test_bit(engine->id,
  1154. &dev_priv->gpu_error.missed_irq_rings)),
  1155. yesno(engine->hangcheck.stalled));
  1156. spin_lock_irq(&b->rb_lock);
  1157. for (rb = rb_first(&b->waiters); rb; rb = rb_next(rb)) {
  1158. struct intel_wait *w = rb_entry(rb, typeof(*w), node);
  1159. seq_printf(m, "\t%s [%d] waiting for %x\n",
  1160. w->tsk->comm, w->tsk->pid, w->seqno);
  1161. }
  1162. spin_unlock_irq(&b->rb_lock);
  1163. seq_printf(m, "\tACTHD = 0x%08llx [current 0x%08llx]\n",
  1164. (long long)engine->hangcheck.acthd,
  1165. (long long)acthd[id]);
  1166. seq_printf(m, "\taction = %s(%d) %d ms ago\n",
  1167. hangcheck_action_to_str(engine->hangcheck.action),
  1168. engine->hangcheck.action,
  1169. jiffies_to_msecs(jiffies -
  1170. engine->hangcheck.action_timestamp));
  1171. if (engine->id == RCS) {
  1172. seq_puts(m, "\tinstdone read =\n");
  1173. i915_instdone_info(dev_priv, m, &instdone);
  1174. seq_puts(m, "\tinstdone accu =\n");
  1175. i915_instdone_info(dev_priv, m,
  1176. &engine->hangcheck.instdone);
  1177. }
  1178. }
  1179. return 0;
  1180. }
  1181. static int ironlake_drpc_info(struct seq_file *m)
  1182. {
  1183. struct drm_i915_private *dev_priv = node_to_i915(m->private);
  1184. u32 rgvmodectl, rstdbyctl;
  1185. u16 crstandvid;
  1186. rgvmodectl = I915_READ(MEMMODECTL);
  1187. rstdbyctl = I915_READ(RSTDBYCTL);
  1188. crstandvid = I915_READ16(CRSTANDVID);
  1189. seq_printf(m, "HD boost: %s\n", yesno(rgvmodectl & MEMMODE_BOOST_EN));
  1190. seq_printf(m, "Boost freq: %d\n",
  1191. (rgvmodectl & MEMMODE_BOOST_FREQ_MASK) >>
  1192. MEMMODE_BOOST_FREQ_SHIFT);
  1193. seq_printf(m, "HW control enabled: %s\n",
  1194. yesno(rgvmodectl & MEMMODE_HWIDLE_EN));
  1195. seq_printf(m, "SW control enabled: %s\n",
  1196. yesno(rgvmodectl & MEMMODE_SWMODE_EN));
  1197. seq_printf(m, "Gated voltage change: %s\n",
  1198. yesno(rgvmodectl & MEMMODE_RCLK_GATE));
  1199. seq_printf(m, "Starting frequency: P%d\n",
  1200. (rgvmodectl & MEMMODE_FSTART_MASK) >> MEMMODE_FSTART_SHIFT);
  1201. seq_printf(m, "Max P-state: P%d\n",
  1202. (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT);
  1203. seq_printf(m, "Min P-state: P%d\n", (rgvmodectl & MEMMODE_FMIN_MASK));
  1204. seq_printf(m, "RS1 VID: %d\n", (crstandvid & 0x3f));
  1205. seq_printf(m, "RS2 VID: %d\n", ((crstandvid >> 8) & 0x3f));
  1206. seq_printf(m, "Render standby enabled: %s\n",
  1207. yesno(!(rstdbyctl & RCX_SW_EXIT)));
  1208. seq_puts(m, "Current RS state: ");
  1209. switch (rstdbyctl & RSX_STATUS_MASK) {
  1210. case RSX_STATUS_ON:
  1211. seq_puts(m, "on\n");
  1212. break;
  1213. case RSX_STATUS_RC1:
  1214. seq_puts(m, "RC1\n");
  1215. break;
  1216. case RSX_STATUS_RC1E:
  1217. seq_puts(m, "RC1E\n");
  1218. break;
  1219. case RSX_STATUS_RS1:
  1220. seq_puts(m, "RS1\n");
  1221. break;
  1222. case RSX_STATUS_RS2:
  1223. seq_puts(m, "RS2 (RC6)\n");
  1224. break;
  1225. case RSX_STATUS_RS3:
  1226. seq_puts(m, "RC3 (RC6+)\n");
  1227. break;
  1228. default:
  1229. seq_puts(m, "unknown\n");
  1230. break;
  1231. }
  1232. return 0;
  1233. }
  1234. static int i915_forcewake_domains(struct seq_file *m, void *data)
  1235. {
  1236. struct drm_i915_private *dev_priv = node_to_i915(m->private);
  1237. struct intel_uncore_forcewake_domain *fw_domain;
  1238. spin_lock_irq(&dev_priv->uncore.lock);
  1239. for_each_fw_domain(fw_domain, dev_priv) {
  1240. seq_printf(m, "%s.wake_count = %u\n",
  1241. intel_uncore_forcewake_domain_to_str(fw_domain->id),
  1242. fw_domain->wake_count);
  1243. }
  1244. spin_unlock_irq(&dev_priv->uncore.lock);
  1245. return 0;
  1246. }
  1247. static void print_rc6_res(struct seq_file *m,
  1248. const char *title,
  1249. const i915_reg_t reg)
  1250. {
  1251. struct drm_i915_private *dev_priv = node_to_i915(m->private);
  1252. seq_printf(m, "%s %u (%llu us)\n",
  1253. title, I915_READ(reg),
  1254. intel_rc6_residency_us(dev_priv, reg));
  1255. }
  1256. static int vlv_drpc_info(struct seq_file *m)
  1257. {
  1258. struct drm_i915_private *dev_priv = node_to_i915(m->private);
  1259. u32 rpmodectl1, rcctl1, pw_status;
  1260. pw_status = I915_READ(VLV_GTLC_PW_STATUS);
  1261. rpmodectl1 = I915_READ(GEN6_RP_CONTROL);
  1262. rcctl1 = I915_READ(GEN6_RC_CONTROL);
  1263. seq_printf(m, "Video Turbo Mode: %s\n",
  1264. yesno(rpmodectl1 & GEN6_RP_MEDIA_TURBO));
  1265. seq_printf(m, "Turbo enabled: %s\n",
  1266. yesno(rpmodectl1 & GEN6_RP_ENABLE));
  1267. seq_printf(m, "HW control enabled: %s\n",
  1268. yesno(rpmodectl1 & GEN6_RP_ENABLE));
  1269. seq_printf(m, "SW control enabled: %s\n",
  1270. yesno((rpmodectl1 & GEN6_RP_MEDIA_MODE_MASK) ==
  1271. GEN6_RP_MEDIA_SW_MODE));
  1272. seq_printf(m, "RC6 Enabled: %s\n",
  1273. yesno(rcctl1 & (GEN7_RC_CTL_TO_MODE |
  1274. GEN6_RC_CTL_EI_MODE(1))));
  1275. seq_printf(m, "Render Power Well: %s\n",
  1276. (pw_status & VLV_GTLC_PW_RENDER_STATUS_MASK) ? "Up" : "Down");
  1277. seq_printf(m, "Media Power Well: %s\n",
  1278. (pw_status & VLV_GTLC_PW_MEDIA_STATUS_MASK) ? "Up" : "Down");
  1279. print_rc6_res(m, "Render RC6 residency since boot:", VLV_GT_RENDER_RC6);
  1280. print_rc6_res(m, "Media RC6 residency since boot:", VLV_GT_MEDIA_RC6);
  1281. return i915_forcewake_domains(m, NULL);
  1282. }
  1283. static int gen6_drpc_info(struct seq_file *m)
  1284. {
  1285. struct drm_i915_private *dev_priv = node_to_i915(m->private);
  1286. u32 rpmodectl1, gt_core_status, rcctl1, rc6vids = 0;
  1287. u32 gen9_powergate_enable = 0, gen9_powergate_status = 0;
  1288. unsigned forcewake_count;
  1289. int count = 0;
  1290. forcewake_count = READ_ONCE(dev_priv->uncore.fw_domain[FW_DOMAIN_ID_RENDER].wake_count);
  1291. if (forcewake_count) {
  1292. seq_puts(m, "RC information inaccurate because somebody "
  1293. "holds a forcewake reference \n");
  1294. } else {
  1295. /* NB: we cannot use forcewake, else we read the wrong values */
  1296. while (count++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_ACK) & 1))
  1297. udelay(10);
  1298. seq_printf(m, "RC information accurate: %s\n", yesno(count < 51));
  1299. }
  1300. gt_core_status = I915_READ_FW(GEN6_GT_CORE_STATUS);
  1301. trace_i915_reg_rw(false, GEN6_GT_CORE_STATUS, gt_core_status, 4, true);
  1302. rpmodectl1 = I915_READ(GEN6_RP_CONTROL);
  1303. rcctl1 = I915_READ(GEN6_RC_CONTROL);
  1304. if (INTEL_GEN(dev_priv) >= 9) {
  1305. gen9_powergate_enable = I915_READ(GEN9_PG_ENABLE);
  1306. gen9_powergate_status = I915_READ(GEN9_PWRGT_DOMAIN_STATUS);
  1307. }
  1308. mutex_lock(&dev_priv->rps.hw_lock);
  1309. sandybridge_pcode_read(dev_priv, GEN6_PCODE_READ_RC6VIDS, &rc6vids);
  1310. mutex_unlock(&dev_priv->rps.hw_lock);
  1311. seq_printf(m, "Video Turbo Mode: %s\n",
  1312. yesno(rpmodectl1 & GEN6_RP_MEDIA_TURBO));
  1313. seq_printf(m, "HW control enabled: %s\n",
  1314. yesno(rpmodectl1 & GEN6_RP_ENABLE));
  1315. seq_printf(m, "SW control enabled: %s\n",
  1316. yesno((rpmodectl1 & GEN6_RP_MEDIA_MODE_MASK) ==
  1317. GEN6_RP_MEDIA_SW_MODE));
  1318. seq_printf(m, "RC1e Enabled: %s\n",
  1319. yesno(rcctl1 & GEN6_RC_CTL_RC1e_ENABLE));
  1320. seq_printf(m, "RC6 Enabled: %s\n",
  1321. yesno(rcctl1 & GEN6_RC_CTL_RC6_ENABLE));
  1322. if (INTEL_GEN(dev_priv) >= 9) {
  1323. seq_printf(m, "Render Well Gating Enabled: %s\n",
  1324. yesno(gen9_powergate_enable & GEN9_RENDER_PG_ENABLE));
  1325. seq_printf(m, "Media Well Gating Enabled: %s\n",
  1326. yesno(gen9_powergate_enable & GEN9_MEDIA_PG_ENABLE));
  1327. }
  1328. seq_printf(m, "Deep RC6 Enabled: %s\n",
  1329. yesno(rcctl1 & GEN6_RC_CTL_RC6p_ENABLE));
  1330. seq_printf(m, "Deepest RC6 Enabled: %s\n",
  1331. yesno(rcctl1 & GEN6_RC_CTL_RC6pp_ENABLE));
  1332. seq_puts(m, "Current RC state: ");
  1333. switch (gt_core_status & GEN6_RCn_MASK) {
  1334. case GEN6_RC0:
  1335. if (gt_core_status & GEN6_CORE_CPD_STATE_MASK)
  1336. seq_puts(m, "Core Power Down\n");
  1337. else
  1338. seq_puts(m, "on\n");
  1339. break;
  1340. case GEN6_RC3:
  1341. seq_puts(m, "RC3\n");
  1342. break;
  1343. case GEN6_RC6:
  1344. seq_puts(m, "RC6\n");
  1345. break;
  1346. case GEN6_RC7:
  1347. seq_puts(m, "RC7\n");
  1348. break;
  1349. default:
  1350. seq_puts(m, "Unknown\n");
  1351. break;
  1352. }
  1353. seq_printf(m, "Core Power Down: %s\n",
  1354. yesno(gt_core_status & GEN6_CORE_CPD_STATE_MASK));
  1355. if (INTEL_GEN(dev_priv) >= 9) {
  1356. seq_printf(m, "Render Power Well: %s\n",
  1357. (gen9_powergate_status &
  1358. GEN9_PWRGT_RENDER_STATUS_MASK) ? "Up" : "Down");
  1359. seq_printf(m, "Media Power Well: %s\n",
  1360. (gen9_powergate_status &
  1361. GEN9_PWRGT_MEDIA_STATUS_MASK) ? "Up" : "Down");
  1362. }
  1363. /* Not exactly sure what this is */
  1364. print_rc6_res(m, "RC6 \"Locked to RPn\" residency since boot:",
  1365. GEN6_GT_GFX_RC6_LOCKED);
  1366. print_rc6_res(m, "RC6 residency since boot:", GEN6_GT_GFX_RC6);
  1367. print_rc6_res(m, "RC6+ residency since boot:", GEN6_GT_GFX_RC6p);
  1368. print_rc6_res(m, "RC6++ residency since boot:", GEN6_GT_GFX_RC6pp);
  1369. seq_printf(m, "RC6 voltage: %dmV\n",
  1370. GEN6_DECODE_RC6_VID(((rc6vids >> 0) & 0xff)));
  1371. seq_printf(m, "RC6+ voltage: %dmV\n",
  1372. GEN6_DECODE_RC6_VID(((rc6vids >> 8) & 0xff)));
  1373. seq_printf(m, "RC6++ voltage: %dmV\n",
  1374. GEN6_DECODE_RC6_VID(((rc6vids >> 16) & 0xff)));
  1375. return i915_forcewake_domains(m, NULL);
  1376. }
  1377. static int i915_drpc_info(struct seq_file *m, void *unused)
  1378. {
  1379. struct drm_i915_private *dev_priv = node_to_i915(m->private);
  1380. int err;
  1381. intel_runtime_pm_get(dev_priv);
  1382. if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
  1383. err = vlv_drpc_info(m);
  1384. else if (INTEL_GEN(dev_priv) >= 6)
  1385. err = gen6_drpc_info(m);
  1386. else
  1387. err = ironlake_drpc_info(m);
  1388. intel_runtime_pm_put(dev_priv);
  1389. return err;
  1390. }
  1391. static int i915_frontbuffer_tracking(struct seq_file *m, void *unused)
  1392. {
  1393. struct drm_i915_private *dev_priv = node_to_i915(m->private);
  1394. seq_printf(m, "FB tracking busy bits: 0x%08x\n",
  1395. dev_priv->fb_tracking.busy_bits);
  1396. seq_printf(m, "FB tracking flip bits: 0x%08x\n",
  1397. dev_priv->fb_tracking.flip_bits);
  1398. return 0;
  1399. }
  1400. static int i915_fbc_status(struct seq_file *m, void *unused)
  1401. {
  1402. struct drm_i915_private *dev_priv = node_to_i915(m->private);
  1403. if (!HAS_FBC(dev_priv)) {
  1404. seq_puts(m, "FBC unsupported on this chipset\n");
  1405. return 0;
  1406. }
  1407. intel_runtime_pm_get(dev_priv);
  1408. mutex_lock(&dev_priv->fbc.lock);
  1409. if (intel_fbc_is_active(dev_priv))
  1410. seq_puts(m, "FBC enabled\n");
  1411. else
  1412. seq_printf(m, "FBC disabled: %s\n",
  1413. dev_priv->fbc.no_fbc_reason);
  1414. if (intel_fbc_is_active(dev_priv) && INTEL_GEN(dev_priv) >= 7) {
  1415. uint32_t mask = INTEL_GEN(dev_priv) >= 8 ?
  1416. BDW_FBC_COMPRESSION_MASK :
  1417. IVB_FBC_COMPRESSION_MASK;
  1418. seq_printf(m, "Compressing: %s\n",
  1419. yesno(I915_READ(FBC_STATUS2) & mask));
  1420. }
  1421. mutex_unlock(&dev_priv->fbc.lock);
  1422. intel_runtime_pm_put(dev_priv);
  1423. return 0;
  1424. }
  1425. static int i915_fbc_fc_get(void *data, u64 *val)
  1426. {
  1427. struct drm_i915_private *dev_priv = data;
  1428. if (INTEL_GEN(dev_priv) < 7 || !HAS_FBC(dev_priv))
  1429. return -ENODEV;
  1430. *val = dev_priv->fbc.false_color;
  1431. return 0;
  1432. }
  1433. static int i915_fbc_fc_set(void *data, u64 val)
  1434. {
  1435. struct drm_i915_private *dev_priv = data;
  1436. u32 reg;
  1437. if (INTEL_GEN(dev_priv) < 7 || !HAS_FBC(dev_priv))
  1438. return -ENODEV;
  1439. mutex_lock(&dev_priv->fbc.lock);
  1440. reg = I915_READ(ILK_DPFC_CONTROL);
  1441. dev_priv->fbc.false_color = val;
  1442. I915_WRITE(ILK_DPFC_CONTROL, val ?
  1443. (reg | FBC_CTL_FALSE_COLOR) :
  1444. (reg & ~FBC_CTL_FALSE_COLOR));
  1445. mutex_unlock(&dev_priv->fbc.lock);
  1446. return 0;
  1447. }
  1448. DEFINE_SIMPLE_ATTRIBUTE(i915_fbc_fc_fops,
  1449. i915_fbc_fc_get, i915_fbc_fc_set,
  1450. "%llu\n");
  1451. static int i915_ips_status(struct seq_file *m, void *unused)
  1452. {
  1453. struct drm_i915_private *dev_priv = node_to_i915(m->private);
  1454. if (!HAS_IPS(dev_priv)) {
  1455. seq_puts(m, "not supported\n");
  1456. return 0;
  1457. }
  1458. intel_runtime_pm_get(dev_priv);
  1459. seq_printf(m, "Enabled by kernel parameter: %s\n",
  1460. yesno(i915.enable_ips));
  1461. if (INTEL_GEN(dev_priv) >= 8) {
  1462. seq_puts(m, "Currently: unknown\n");
  1463. } else {
  1464. if (I915_READ(IPS_CTL) & IPS_ENABLE)
  1465. seq_puts(m, "Currently: enabled\n");
  1466. else
  1467. seq_puts(m, "Currently: disabled\n");
  1468. }
  1469. intel_runtime_pm_put(dev_priv);
  1470. return 0;
  1471. }
  1472. static int i915_sr_status(struct seq_file *m, void *unused)
  1473. {
  1474. struct drm_i915_private *dev_priv = node_to_i915(m->private);
  1475. bool sr_enabled = false;
  1476. intel_runtime_pm_get(dev_priv);
  1477. intel_display_power_get(dev_priv, POWER_DOMAIN_INIT);
  1478. if (INTEL_GEN(dev_priv) >= 9)
  1479. /* no global SR status; inspect per-plane WM */;
  1480. else if (HAS_PCH_SPLIT(dev_priv))
  1481. sr_enabled = I915_READ(WM1_LP_ILK) & WM1_LP_SR_EN;
  1482. else if (IS_I965GM(dev_priv) || IS_G4X(dev_priv) ||
  1483. IS_I945G(dev_priv) || IS_I945GM(dev_priv))
  1484. sr_enabled = I915_READ(FW_BLC_SELF) & FW_BLC_SELF_EN;
  1485. else if (IS_I915GM(dev_priv))
  1486. sr_enabled = I915_READ(INSTPM) & INSTPM_SELF_EN;
  1487. else if (IS_PINEVIEW(dev_priv))
  1488. sr_enabled = I915_READ(DSPFW3) & PINEVIEW_SELF_REFRESH_EN;
  1489. else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
  1490. sr_enabled = I915_READ(FW_BLC_SELF_VLV) & FW_CSPWRDWNEN;
  1491. intel_display_power_put(dev_priv, POWER_DOMAIN_INIT);
  1492. intel_runtime_pm_put(dev_priv);
  1493. seq_printf(m, "self-refresh: %s\n", enableddisabled(sr_enabled));
  1494. return 0;
  1495. }
  1496. static int i915_emon_status(struct seq_file *m, void *unused)
  1497. {
  1498. struct drm_i915_private *dev_priv = node_to_i915(m->private);
  1499. struct drm_device *dev = &dev_priv->drm;
  1500. unsigned long temp, chipset, gfx;
  1501. int ret;
  1502. if (!IS_GEN5(dev_priv))
  1503. return -ENODEV;
  1504. ret = mutex_lock_interruptible(&dev->struct_mutex);
  1505. if (ret)
  1506. return ret;
  1507. temp = i915_mch_val(dev_priv);
  1508. chipset = i915_chipset_val(dev_priv);
  1509. gfx = i915_gfx_val(dev_priv);
  1510. mutex_unlock(&dev->struct_mutex);
  1511. seq_printf(m, "GMCH temp: %ld\n", temp);
  1512. seq_printf(m, "Chipset power: %ld\n", chipset);
  1513. seq_printf(m, "GFX power: %ld\n", gfx);
  1514. seq_printf(m, "Total power: %ld\n", chipset + gfx);
  1515. return 0;
  1516. }
  1517. static int i915_ring_freq_table(struct seq_file *m, void *unused)
  1518. {
  1519. struct drm_i915_private *dev_priv = node_to_i915(m->private);
  1520. int ret = 0;
  1521. int gpu_freq, ia_freq;
  1522. unsigned int max_gpu_freq, min_gpu_freq;
  1523. if (!HAS_LLC(dev_priv)) {
  1524. seq_puts(m, "unsupported on this chipset\n");
  1525. return 0;
  1526. }
  1527. intel_runtime_pm_get(dev_priv);
  1528. ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
  1529. if (ret)
  1530. goto out;
  1531. if (IS_GEN9_BC(dev_priv)) {
  1532. /* Convert GT frequency to 50 HZ units */
  1533. min_gpu_freq =
  1534. dev_priv->rps.min_freq_softlimit / GEN9_FREQ_SCALER;
  1535. max_gpu_freq =
  1536. dev_priv->rps.max_freq_softlimit / GEN9_FREQ_SCALER;
  1537. } else {
  1538. min_gpu_freq = dev_priv->rps.min_freq_softlimit;
  1539. max_gpu_freq = dev_priv->rps.max_freq_softlimit;
  1540. }
  1541. seq_puts(m, "GPU freq (MHz)\tEffective CPU freq (MHz)\tEffective Ring freq (MHz)\n");
  1542. for (gpu_freq = min_gpu_freq; gpu_freq <= max_gpu_freq; gpu_freq++) {
  1543. ia_freq = gpu_freq;
  1544. sandybridge_pcode_read(dev_priv,
  1545. GEN6_PCODE_READ_MIN_FREQ_TABLE,
  1546. &ia_freq);
  1547. seq_printf(m, "%d\t\t%d\t\t\t\t%d\n",
  1548. intel_gpu_freq(dev_priv, (gpu_freq *
  1549. (IS_GEN9_BC(dev_priv) ?
  1550. GEN9_FREQ_SCALER : 1))),
  1551. ((ia_freq >> 0) & 0xff) * 100,
  1552. ((ia_freq >> 8) & 0xff) * 100);
  1553. }
  1554. mutex_unlock(&dev_priv->rps.hw_lock);
  1555. out:
  1556. intel_runtime_pm_put(dev_priv);
  1557. return ret;
  1558. }
  1559. static int i915_opregion(struct seq_file *m, void *unused)
  1560. {
  1561. struct drm_i915_private *dev_priv = node_to_i915(m->private);
  1562. struct drm_device *dev = &dev_priv->drm;
  1563. struct intel_opregion *opregion = &dev_priv->opregion;
  1564. int ret;
  1565. ret = mutex_lock_interruptible(&dev->struct_mutex);
  1566. if (ret)
  1567. goto out;
  1568. if (opregion->header)
  1569. seq_write(m, opregion->header, OPREGION_SIZE);
  1570. mutex_unlock(&dev->struct_mutex);
  1571. out:
  1572. return 0;
  1573. }
  1574. static int i915_vbt(struct seq_file *m, void *unused)
  1575. {
  1576. struct intel_opregion *opregion = &node_to_i915(m->private)->opregion;
  1577. if (opregion->vbt)
  1578. seq_write(m, opregion->vbt, opregion->vbt_size);
  1579. return 0;
  1580. }
  1581. static int i915_gem_framebuffer_info(struct seq_file *m, void *data)
  1582. {
  1583. struct drm_i915_private *dev_priv = node_to_i915(m->private);
  1584. struct drm_device *dev = &dev_priv->drm;
  1585. struct intel_framebuffer *fbdev_fb = NULL;
  1586. struct drm_framebuffer *drm_fb;
  1587. int ret;
  1588. ret = mutex_lock_interruptible(&dev->struct_mutex);
  1589. if (ret)
  1590. return ret;
  1591. #ifdef CONFIG_DRM_FBDEV_EMULATION
  1592. if (dev_priv->fbdev) {
  1593. fbdev_fb = to_intel_framebuffer(dev_priv->fbdev->helper.fb);
  1594. seq_printf(m, "fbcon size: %d x %d, depth %d, %d bpp, modifier 0x%llx, refcount %d, obj ",
  1595. fbdev_fb->base.width,
  1596. fbdev_fb->base.height,
  1597. fbdev_fb->base.format->depth,
  1598. fbdev_fb->base.format->cpp[0] * 8,
  1599. fbdev_fb->base.modifier,
  1600. drm_framebuffer_read_refcount(&fbdev_fb->base));
  1601. describe_obj(m, fbdev_fb->obj);
  1602. seq_putc(m, '\n');
  1603. }
  1604. #endif
  1605. mutex_lock(&dev->mode_config.fb_lock);
  1606. drm_for_each_fb(drm_fb, dev) {
  1607. struct intel_framebuffer *fb = to_intel_framebuffer(drm_fb);
  1608. if (fb == fbdev_fb)
  1609. continue;
  1610. seq_printf(m, "user size: %d x %d, depth %d, %d bpp, modifier 0x%llx, refcount %d, obj ",
  1611. fb->base.width,
  1612. fb->base.height,
  1613. fb->base.format->depth,
  1614. fb->base.format->cpp[0] * 8,
  1615. fb->base.modifier,
  1616. drm_framebuffer_read_refcount(&fb->base));
  1617. describe_obj(m, fb->obj);
  1618. seq_putc(m, '\n');
  1619. }
  1620. mutex_unlock(&dev->mode_config.fb_lock);
  1621. mutex_unlock(&dev->struct_mutex);
  1622. return 0;
  1623. }
  1624. static void describe_ctx_ring(struct seq_file *m, struct intel_ring *ring)
  1625. {
  1626. seq_printf(m, " (ringbuffer, space: %d, head: %u, tail: %u, last head: %d)",
  1627. ring->space, ring->head, ring->tail,
  1628. ring->last_retired_head);
  1629. }
  1630. static int i915_context_status(struct seq_file *m, void *unused)
  1631. {
  1632. struct drm_i915_private *dev_priv = node_to_i915(m->private);
  1633. struct drm_device *dev = &dev_priv->drm;
  1634. struct intel_engine_cs *engine;
  1635. struct i915_gem_context *ctx;
  1636. enum intel_engine_id id;
  1637. int ret;
  1638. ret = mutex_lock_interruptible(&dev->struct_mutex);
  1639. if (ret)
  1640. return ret;
  1641. list_for_each_entry(ctx, &dev_priv->context_list, link) {
  1642. seq_printf(m, "HW context %u ", ctx->hw_id);
  1643. if (ctx->pid) {
  1644. struct task_struct *task;
  1645. task = get_pid_task(ctx->pid, PIDTYPE_PID);
  1646. if (task) {
  1647. seq_printf(m, "(%s [%d]) ",
  1648. task->comm, task->pid);
  1649. put_task_struct(task);
  1650. }
  1651. } else if (IS_ERR(ctx->file_priv)) {
  1652. seq_puts(m, "(deleted) ");
  1653. } else {
  1654. seq_puts(m, "(kernel) ");
  1655. }
  1656. seq_putc(m, ctx->remap_slice ? 'R' : 'r');
  1657. seq_putc(m, '\n');
  1658. for_each_engine(engine, dev_priv, id) {
  1659. struct intel_context *ce = &ctx->engine[engine->id];
  1660. seq_printf(m, "%s: ", engine->name);
  1661. seq_putc(m, ce->initialised ? 'I' : 'i');
  1662. if (ce->state)
  1663. describe_obj(m, ce->state->obj);
  1664. if (ce->ring)
  1665. describe_ctx_ring(m, ce->ring);
  1666. seq_putc(m, '\n');
  1667. }
  1668. seq_putc(m, '\n');
  1669. }
  1670. mutex_unlock(&dev->struct_mutex);
  1671. return 0;
  1672. }
  1673. static void i915_dump_lrc_obj(struct seq_file *m,
  1674. struct i915_gem_context *ctx,
  1675. struct intel_engine_cs *engine)
  1676. {
  1677. struct i915_vma *vma = ctx->engine[engine->id].state;
  1678. struct page *page;
  1679. int j;
  1680. seq_printf(m, "CONTEXT: %s %u\n", engine->name, ctx->hw_id);
  1681. if (!vma) {
  1682. seq_puts(m, "\tFake context\n");
  1683. return;
  1684. }
  1685. if (vma->flags & I915_VMA_GLOBAL_BIND)
  1686. seq_printf(m, "\tBound in GGTT at 0x%08x\n",
  1687. i915_ggtt_offset(vma));
  1688. if (i915_gem_object_pin_pages(vma->obj)) {
  1689. seq_puts(m, "\tFailed to get pages for context object\n\n");
  1690. return;
  1691. }
  1692. page = i915_gem_object_get_page(vma->obj, LRC_STATE_PN);
  1693. if (page) {
  1694. u32 *reg_state = kmap_atomic(page);
  1695. for (j = 0; j < 0x600 / sizeof(u32) / 4; j += 4) {
  1696. seq_printf(m,
  1697. "\t[0x%04x] 0x%08x 0x%08x 0x%08x 0x%08x\n",
  1698. j * 4,
  1699. reg_state[j], reg_state[j + 1],
  1700. reg_state[j + 2], reg_state[j + 3]);
  1701. }
  1702. kunmap_atomic(reg_state);
  1703. }
  1704. i915_gem_object_unpin_pages(vma->obj);
  1705. seq_putc(m, '\n');
  1706. }
  1707. static int i915_dump_lrc(struct seq_file *m, void *unused)
  1708. {
  1709. struct drm_i915_private *dev_priv = node_to_i915(m->private);
  1710. struct drm_device *dev = &dev_priv->drm;
  1711. struct intel_engine_cs *engine;
  1712. struct i915_gem_context *ctx;
  1713. enum intel_engine_id id;
  1714. int ret;
  1715. if (!i915.enable_execlists) {
  1716. seq_printf(m, "Logical Ring Contexts are disabled\n");
  1717. return 0;
  1718. }
  1719. ret = mutex_lock_interruptible(&dev->struct_mutex);
  1720. if (ret)
  1721. return ret;
  1722. list_for_each_entry(ctx, &dev_priv->context_list, link)
  1723. for_each_engine(engine, dev_priv, id)
  1724. i915_dump_lrc_obj(m, ctx, engine);
  1725. mutex_unlock(&dev->struct_mutex);
  1726. return 0;
  1727. }
  1728. static const char *swizzle_string(unsigned swizzle)
  1729. {
  1730. switch (swizzle) {
  1731. case I915_BIT_6_SWIZZLE_NONE:
  1732. return "none";
  1733. case I915_BIT_6_SWIZZLE_9:
  1734. return "bit9";
  1735. case I915_BIT_6_SWIZZLE_9_10:
  1736. return "bit9/bit10";
  1737. case I915_BIT_6_SWIZZLE_9_11:
  1738. return "bit9/bit11";
  1739. case I915_BIT_6_SWIZZLE_9_10_11:
  1740. return "bit9/bit10/bit11";
  1741. case I915_BIT_6_SWIZZLE_9_17:
  1742. return "bit9/bit17";
  1743. case I915_BIT_6_SWIZZLE_9_10_17:
  1744. return "bit9/bit10/bit17";
  1745. case I915_BIT_6_SWIZZLE_UNKNOWN:
  1746. return "unknown";
  1747. }
  1748. return "bug";
  1749. }
  1750. static int i915_swizzle_info(struct seq_file *m, void *data)
  1751. {
  1752. struct drm_i915_private *dev_priv = node_to_i915(m->private);
  1753. intel_runtime_pm_get(dev_priv);
  1754. seq_printf(m, "bit6 swizzle for X-tiling = %s\n",
  1755. swizzle_string(dev_priv->mm.bit_6_swizzle_x));
  1756. seq_printf(m, "bit6 swizzle for Y-tiling = %s\n",
  1757. swizzle_string(dev_priv->mm.bit_6_swizzle_y));
  1758. if (IS_GEN3(dev_priv) || IS_GEN4(dev_priv)) {
  1759. seq_printf(m, "DDC = 0x%08x\n",
  1760. I915_READ(DCC));
  1761. seq_printf(m, "DDC2 = 0x%08x\n",
  1762. I915_READ(DCC2));
  1763. seq_printf(m, "C0DRB3 = 0x%04x\n",
  1764. I915_READ16(C0DRB3));
  1765. seq_printf(m, "C1DRB3 = 0x%04x\n",
  1766. I915_READ16(C1DRB3));
  1767. } else if (INTEL_GEN(dev_priv) >= 6) {
  1768. seq_printf(m, "MAD_DIMM_C0 = 0x%08x\n",
  1769. I915_READ(MAD_DIMM_C0));
  1770. seq_printf(m, "MAD_DIMM_C1 = 0x%08x\n",
  1771. I915_READ(MAD_DIMM_C1));
  1772. seq_printf(m, "MAD_DIMM_C2 = 0x%08x\n",
  1773. I915_READ(MAD_DIMM_C2));
  1774. seq_printf(m, "TILECTL = 0x%08x\n",
  1775. I915_READ(TILECTL));
  1776. if (INTEL_GEN(dev_priv) >= 8)
  1777. seq_printf(m, "GAMTARBMODE = 0x%08x\n",
  1778. I915_READ(GAMTARBMODE));
  1779. else
  1780. seq_printf(m, "ARB_MODE = 0x%08x\n",
  1781. I915_READ(ARB_MODE));
  1782. seq_printf(m, "DISP_ARB_CTL = 0x%08x\n",
  1783. I915_READ(DISP_ARB_CTL));
  1784. }
  1785. if (dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES)
  1786. seq_puts(m, "L-shaped memory detected\n");
  1787. intel_runtime_pm_put(dev_priv);
  1788. return 0;
  1789. }
  1790. static int per_file_ctx(int id, void *ptr, void *data)
  1791. {
  1792. struct i915_gem_context *ctx = ptr;
  1793. struct seq_file *m = data;
  1794. struct i915_hw_ppgtt *ppgtt = ctx->ppgtt;
  1795. if (!ppgtt) {
  1796. seq_printf(m, " no ppgtt for context %d\n",
  1797. ctx->user_handle);
  1798. return 0;
  1799. }
  1800. if (i915_gem_context_is_default(ctx))
  1801. seq_puts(m, " default context:\n");
  1802. else
  1803. seq_printf(m, " context %d:\n", ctx->user_handle);
  1804. ppgtt->debug_dump(ppgtt, m);
  1805. return 0;
  1806. }
  1807. static void gen8_ppgtt_info(struct seq_file *m,
  1808. struct drm_i915_private *dev_priv)
  1809. {
  1810. struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
  1811. struct intel_engine_cs *engine;
  1812. enum intel_engine_id id;
  1813. int i;
  1814. if (!ppgtt)
  1815. return;
  1816. for_each_engine(engine, dev_priv, id) {
  1817. seq_printf(m, "%s\n", engine->name);
  1818. for (i = 0; i < 4; i++) {
  1819. u64 pdp = I915_READ(GEN8_RING_PDP_UDW(engine, i));
  1820. pdp <<= 32;
  1821. pdp |= I915_READ(GEN8_RING_PDP_LDW(engine, i));
  1822. seq_printf(m, "\tPDP%d 0x%016llx\n", i, pdp);
  1823. }
  1824. }
  1825. }
  1826. static void gen6_ppgtt_info(struct seq_file *m,
  1827. struct drm_i915_private *dev_priv)
  1828. {
  1829. struct intel_engine_cs *engine;
  1830. enum intel_engine_id id;
  1831. if (IS_GEN6(dev_priv))
  1832. seq_printf(m, "GFX_MODE: 0x%08x\n", I915_READ(GFX_MODE));
  1833. for_each_engine(engine, dev_priv, id) {
  1834. seq_printf(m, "%s\n", engine->name);
  1835. if (IS_GEN7(dev_priv))
  1836. seq_printf(m, "GFX_MODE: 0x%08x\n",
  1837. I915_READ(RING_MODE_GEN7(engine)));
  1838. seq_printf(m, "PP_DIR_BASE: 0x%08x\n",
  1839. I915_READ(RING_PP_DIR_BASE(engine)));
  1840. seq_printf(m, "PP_DIR_BASE_READ: 0x%08x\n",
  1841. I915_READ(RING_PP_DIR_BASE_READ(engine)));
  1842. seq_printf(m, "PP_DIR_DCLV: 0x%08x\n",
  1843. I915_READ(RING_PP_DIR_DCLV(engine)));
  1844. }
  1845. if (dev_priv->mm.aliasing_ppgtt) {
  1846. struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
  1847. seq_puts(m, "aliasing PPGTT:\n");
  1848. seq_printf(m, "pd gtt offset: 0x%08x\n", ppgtt->pd.base.ggtt_offset);
  1849. ppgtt->debug_dump(ppgtt, m);
  1850. }
  1851. seq_printf(m, "ECOCHK: 0x%08x\n", I915_READ(GAM_ECOCHK));
  1852. }
  1853. static int i915_ppgtt_info(struct seq_file *m, void *data)
  1854. {
  1855. struct drm_i915_private *dev_priv = node_to_i915(m->private);
  1856. struct drm_device *dev = &dev_priv->drm;
  1857. struct drm_file *file;
  1858. int ret;
  1859. mutex_lock(&dev->filelist_mutex);
  1860. ret = mutex_lock_interruptible(&dev->struct_mutex);
  1861. if (ret)
  1862. goto out_unlock;
  1863. intel_runtime_pm_get(dev_priv);
  1864. if (INTEL_GEN(dev_priv) >= 8)
  1865. gen8_ppgtt_info(m, dev_priv);
  1866. else if (INTEL_GEN(dev_priv) >= 6)
  1867. gen6_ppgtt_info(m, dev_priv);
  1868. list_for_each_entry_reverse(file, &dev->filelist, lhead) {
  1869. struct drm_i915_file_private *file_priv = file->driver_priv;
  1870. struct task_struct *task;
  1871. task = get_pid_task(file->pid, PIDTYPE_PID);
  1872. if (!task) {
  1873. ret = -ESRCH;
  1874. goto out_rpm;
  1875. }
  1876. seq_printf(m, "\nproc: %s\n", task->comm);
  1877. put_task_struct(task);
  1878. idr_for_each(&file_priv->context_idr, per_file_ctx,
  1879. (void *)(unsigned long)m);
  1880. }
  1881. out_rpm:
  1882. intel_runtime_pm_put(dev_priv);
  1883. mutex_unlock(&dev->struct_mutex);
  1884. out_unlock:
  1885. mutex_unlock(&dev->filelist_mutex);
  1886. return ret;
  1887. }
  1888. static int count_irq_waiters(struct drm_i915_private *i915)
  1889. {
  1890. struct intel_engine_cs *engine;
  1891. enum intel_engine_id id;
  1892. int count = 0;
  1893. for_each_engine(engine, i915, id)
  1894. count += intel_engine_has_waiter(engine);
  1895. return count;
  1896. }
  1897. static const char *rps_power_to_str(unsigned int power)
  1898. {
  1899. static const char * const strings[] = {
  1900. [LOW_POWER] = "low power",
  1901. [BETWEEN] = "mixed",
  1902. [HIGH_POWER] = "high power",
  1903. };
  1904. if (power >= ARRAY_SIZE(strings) || !strings[power])
  1905. return "unknown";
  1906. return strings[power];
  1907. }
  1908. static int i915_rps_boost_info(struct seq_file *m, void *data)
  1909. {
  1910. struct drm_i915_private *dev_priv = node_to_i915(m->private);
  1911. struct drm_device *dev = &dev_priv->drm;
  1912. struct drm_file *file;
  1913. seq_printf(m, "RPS enabled? %d\n", dev_priv->rps.enabled);
  1914. seq_printf(m, "GPU busy? %s [%d requests]\n",
  1915. yesno(dev_priv->gt.awake), dev_priv->gt.active_requests);
  1916. seq_printf(m, "CPU waiting? %d\n", count_irq_waiters(dev_priv));
  1917. seq_printf(m, "Frequency requested %d\n",
  1918. intel_gpu_freq(dev_priv, dev_priv->rps.cur_freq));
  1919. seq_printf(m, " min hard:%d, soft:%d; max soft:%d, hard:%d\n",
  1920. intel_gpu_freq(dev_priv, dev_priv->rps.min_freq),
  1921. intel_gpu_freq(dev_priv, dev_priv->rps.min_freq_softlimit),
  1922. intel_gpu_freq(dev_priv, dev_priv->rps.max_freq_softlimit),
  1923. intel_gpu_freq(dev_priv, dev_priv->rps.max_freq));
  1924. seq_printf(m, " idle:%d, efficient:%d, boost:%d\n",
  1925. intel_gpu_freq(dev_priv, dev_priv->rps.idle_freq),
  1926. intel_gpu_freq(dev_priv, dev_priv->rps.efficient_freq),
  1927. intel_gpu_freq(dev_priv, dev_priv->rps.boost_freq));
  1928. mutex_lock(&dev->filelist_mutex);
  1929. spin_lock(&dev_priv->rps.client_lock);
  1930. list_for_each_entry_reverse(file, &dev->filelist, lhead) {
  1931. struct drm_i915_file_private *file_priv = file->driver_priv;
  1932. struct task_struct *task;
  1933. rcu_read_lock();
  1934. task = pid_task(file->pid, PIDTYPE_PID);
  1935. seq_printf(m, "%s [%d]: %d boosts%s\n",
  1936. task ? task->comm : "<unknown>",
  1937. task ? task->pid : -1,
  1938. file_priv->rps.boosts,
  1939. list_empty(&file_priv->rps.link) ? "" : ", active");
  1940. rcu_read_unlock();
  1941. }
  1942. seq_printf(m, "Kernel (anonymous) boosts: %d\n", dev_priv->rps.boosts);
  1943. spin_unlock(&dev_priv->rps.client_lock);
  1944. mutex_unlock(&dev->filelist_mutex);
  1945. if (INTEL_GEN(dev_priv) >= 6 &&
  1946. dev_priv->rps.enabled &&
  1947. dev_priv->gt.active_requests) {
  1948. u32 rpup, rpupei;
  1949. u32 rpdown, rpdownei;
  1950. intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
  1951. rpup = I915_READ_FW(GEN6_RP_CUR_UP) & GEN6_RP_EI_MASK;
  1952. rpupei = I915_READ_FW(GEN6_RP_CUR_UP_EI) & GEN6_RP_EI_MASK;
  1953. rpdown = I915_READ_FW(GEN6_RP_CUR_DOWN) & GEN6_RP_EI_MASK;
  1954. rpdownei = I915_READ_FW(GEN6_RP_CUR_DOWN_EI) & GEN6_RP_EI_MASK;
  1955. intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
  1956. seq_printf(m, "\nRPS Autotuning (current \"%s\" window):\n",
  1957. rps_power_to_str(dev_priv->rps.power));
  1958. seq_printf(m, " Avg. up: %d%% [above threshold? %d%%]\n",
  1959. rpup && rpupei ? 100 * rpup / rpupei : 0,
  1960. dev_priv->rps.up_threshold);
  1961. seq_printf(m, " Avg. down: %d%% [below threshold? %d%%]\n",
  1962. rpdown && rpdownei ? 100 * rpdown / rpdownei : 0,
  1963. dev_priv->rps.down_threshold);
  1964. } else {
  1965. seq_puts(m, "\nRPS Autotuning inactive\n");
  1966. }
  1967. return 0;
  1968. }
  1969. static int i915_llc(struct seq_file *m, void *data)
  1970. {
  1971. struct drm_i915_private *dev_priv = node_to_i915(m->private);
  1972. const bool edram = INTEL_GEN(dev_priv) > 8;
  1973. seq_printf(m, "LLC: %s\n", yesno(HAS_LLC(dev_priv)));
  1974. seq_printf(m, "%s: %lluMB\n", edram ? "eDRAM" : "eLLC",
  1975. intel_uncore_edram_size(dev_priv)/1024/1024);
  1976. return 0;
  1977. }
  1978. static int i915_huc_load_status_info(struct seq_file *m, void *data)
  1979. {
  1980. struct drm_i915_private *dev_priv = node_to_i915(m->private);
  1981. struct intel_uc_fw *huc_fw = &dev_priv->huc.fw;
  1982. if (!HAS_HUC_UCODE(dev_priv))
  1983. return 0;
  1984. seq_puts(m, "HuC firmware status:\n");
  1985. seq_printf(m, "\tpath: %s\n", huc_fw->path);
  1986. seq_printf(m, "\tfetch: %s\n",
  1987. intel_uc_fw_status_repr(huc_fw->fetch_status));
  1988. seq_printf(m, "\tload: %s\n",
  1989. intel_uc_fw_status_repr(huc_fw->load_status));
  1990. seq_printf(m, "\tversion wanted: %d.%d\n",
  1991. huc_fw->major_ver_wanted, huc_fw->minor_ver_wanted);
  1992. seq_printf(m, "\tversion found: %d.%d\n",
  1993. huc_fw->major_ver_found, huc_fw->minor_ver_found);
  1994. seq_printf(m, "\theader: offset is %d; size = %d\n",
  1995. huc_fw->header_offset, huc_fw->header_size);
  1996. seq_printf(m, "\tuCode: offset is %d; size = %d\n",
  1997. huc_fw->ucode_offset, huc_fw->ucode_size);
  1998. seq_printf(m, "\tRSA: offset is %d; size = %d\n",
  1999. huc_fw->rsa_offset, huc_fw->rsa_size);
  2000. intel_runtime_pm_get(dev_priv);
  2001. seq_printf(m, "\nHuC status 0x%08x:\n", I915_READ(HUC_STATUS2));
  2002. intel_runtime_pm_put(dev_priv);
  2003. return 0;
  2004. }
  2005. static int i915_guc_load_status_info(struct seq_file *m, void *data)
  2006. {
  2007. struct drm_i915_private *dev_priv = node_to_i915(m->private);
  2008. struct intel_uc_fw *guc_fw = &dev_priv->guc.fw;
  2009. u32 tmp, i;
  2010. if (!HAS_GUC_UCODE(dev_priv))
  2011. return 0;
  2012. seq_printf(m, "GuC firmware status:\n");
  2013. seq_printf(m, "\tpath: %s\n",
  2014. guc_fw->path);
  2015. seq_printf(m, "\tfetch: %s\n",
  2016. intel_uc_fw_status_repr(guc_fw->fetch_status));
  2017. seq_printf(m, "\tload: %s\n",
  2018. intel_uc_fw_status_repr(guc_fw->load_status));
  2019. seq_printf(m, "\tversion wanted: %d.%d\n",
  2020. guc_fw->major_ver_wanted, guc_fw->minor_ver_wanted);
  2021. seq_printf(m, "\tversion found: %d.%d\n",
  2022. guc_fw->major_ver_found, guc_fw->minor_ver_found);
  2023. seq_printf(m, "\theader: offset is %d; size = %d\n",
  2024. guc_fw->header_offset, guc_fw->header_size);
  2025. seq_printf(m, "\tuCode: offset is %d; size = %d\n",
  2026. guc_fw->ucode_offset, guc_fw->ucode_size);
  2027. seq_printf(m, "\tRSA: offset is %d; size = %d\n",
  2028. guc_fw->rsa_offset, guc_fw->rsa_size);
  2029. intel_runtime_pm_get(dev_priv);
  2030. tmp = I915_READ(GUC_STATUS);
  2031. seq_printf(m, "\nGuC status 0x%08x:\n", tmp);
  2032. seq_printf(m, "\tBootrom status = 0x%x\n",
  2033. (tmp & GS_BOOTROM_MASK) >> GS_BOOTROM_SHIFT);
  2034. seq_printf(m, "\tuKernel status = 0x%x\n",
  2035. (tmp & GS_UKERNEL_MASK) >> GS_UKERNEL_SHIFT);
  2036. seq_printf(m, "\tMIA Core status = 0x%x\n",
  2037. (tmp & GS_MIA_MASK) >> GS_MIA_SHIFT);
  2038. seq_puts(m, "\nScratch registers:\n");
  2039. for (i = 0; i < 16; i++)
  2040. seq_printf(m, "\t%2d: \t0x%x\n", i, I915_READ(SOFT_SCRATCH(i)));
  2041. intel_runtime_pm_put(dev_priv);
  2042. return 0;
  2043. }
  2044. static void i915_guc_log_info(struct seq_file *m,
  2045. struct drm_i915_private *dev_priv)
  2046. {
  2047. struct intel_guc *guc = &dev_priv->guc;
  2048. seq_puts(m, "\nGuC logging stats:\n");
  2049. seq_printf(m, "\tISR: flush count %10u, overflow count %10u\n",
  2050. guc->log.flush_count[GUC_ISR_LOG_BUFFER],
  2051. guc->log.total_overflow_count[GUC_ISR_LOG_BUFFER]);
  2052. seq_printf(m, "\tDPC: flush count %10u, overflow count %10u\n",
  2053. guc->log.flush_count[GUC_DPC_LOG_BUFFER],
  2054. guc->log.total_overflow_count[GUC_DPC_LOG_BUFFER]);
  2055. seq_printf(m, "\tCRASH: flush count %10u, overflow count %10u\n",
  2056. guc->log.flush_count[GUC_CRASH_DUMP_LOG_BUFFER],
  2057. guc->log.total_overflow_count[GUC_CRASH_DUMP_LOG_BUFFER]);
  2058. seq_printf(m, "\tTotal flush interrupt count: %u\n",
  2059. guc->log.flush_interrupt_count);
  2060. seq_printf(m, "\tCapture miss count: %u\n",
  2061. guc->log.capture_miss_count);
  2062. }
  2063. static void i915_guc_client_info(struct seq_file *m,
  2064. struct drm_i915_private *dev_priv,
  2065. struct i915_guc_client *client)
  2066. {
  2067. struct intel_engine_cs *engine;
  2068. enum intel_engine_id id;
  2069. uint64_t tot = 0;
  2070. seq_printf(m, "\tPriority %d, GuC ctx index: %u, PD offset 0x%x\n",
  2071. client->priority, client->ctx_index, client->proc_desc_offset);
  2072. seq_printf(m, "\tDoorbell id %d, offset: 0x%x, cookie 0x%x\n",
  2073. client->doorbell_id, client->doorbell_offset, client->doorbell_cookie);
  2074. seq_printf(m, "\tWQ size %d, offset: 0x%x, tail %d\n",
  2075. client->wq_size, client->wq_offset, client->wq_tail);
  2076. seq_printf(m, "\tWork queue full: %u\n", client->no_wq_space);
  2077. seq_printf(m, "\tFailed doorbell: %u\n", client->b_fail);
  2078. seq_printf(m, "\tLast submission result: %d\n", client->retcode);
  2079. for_each_engine(engine, dev_priv, id) {
  2080. u64 submissions = client->submissions[id];
  2081. tot += submissions;
  2082. seq_printf(m, "\tSubmissions: %llu %s\n",
  2083. submissions, engine->name);
  2084. }
  2085. seq_printf(m, "\tTotal: %llu\n", tot);
  2086. }
  2087. static int i915_guc_info(struct seq_file *m, void *data)
  2088. {
  2089. struct drm_i915_private *dev_priv = node_to_i915(m->private);
  2090. const struct intel_guc *guc = &dev_priv->guc;
  2091. struct intel_engine_cs *engine;
  2092. enum intel_engine_id id;
  2093. u64 total;
  2094. if (!guc->execbuf_client) {
  2095. seq_printf(m, "GuC submission %s\n",
  2096. HAS_GUC_SCHED(dev_priv) ?
  2097. "disabled" :
  2098. "not supported");
  2099. return 0;
  2100. }
  2101. seq_printf(m, "Doorbell map:\n");
  2102. seq_printf(m, "\t%*pb\n", GUC_MAX_DOORBELLS, guc->doorbell_bitmap);
  2103. seq_printf(m, "Doorbell next cacheline: 0x%x\n\n", guc->db_cacheline);
  2104. seq_printf(m, "GuC total action count: %llu\n", guc->action_count);
  2105. seq_printf(m, "GuC action failure count: %u\n", guc->action_fail);
  2106. seq_printf(m, "GuC last action command: 0x%x\n", guc->action_cmd);
  2107. seq_printf(m, "GuC last action status: 0x%x\n", guc->action_status);
  2108. seq_printf(m, "GuC last action error code: %d\n", guc->action_err);
  2109. total = 0;
  2110. seq_printf(m, "\nGuC submissions:\n");
  2111. for_each_engine(engine, dev_priv, id) {
  2112. u64 submissions = guc->submissions[id];
  2113. total += submissions;
  2114. seq_printf(m, "\t%-24s: %10llu, last seqno 0x%08x\n",
  2115. engine->name, submissions, guc->last_seqno[id]);
  2116. }
  2117. seq_printf(m, "\t%s: %llu\n", "Total", total);
  2118. seq_printf(m, "\nGuC execbuf client @ %p:\n", guc->execbuf_client);
  2119. i915_guc_client_info(m, dev_priv, guc->execbuf_client);
  2120. i915_guc_log_info(m, dev_priv);
  2121. /* Add more as required ... */
  2122. return 0;
  2123. }
  2124. static int i915_guc_log_dump(struct seq_file *m, void *data)
  2125. {
  2126. struct drm_i915_private *dev_priv = node_to_i915(m->private);
  2127. struct drm_i915_gem_object *obj;
  2128. int i = 0, pg;
  2129. if (!dev_priv->guc.log.vma)
  2130. return 0;
  2131. obj = dev_priv->guc.log.vma->obj;
  2132. for (pg = 0; pg < obj->base.size / PAGE_SIZE; pg++) {
  2133. u32 *log = kmap_atomic(i915_gem_object_get_page(obj, pg));
  2134. for (i = 0; i < PAGE_SIZE / sizeof(u32); i += 4)
  2135. seq_printf(m, "0x%08x 0x%08x 0x%08x 0x%08x\n",
  2136. *(log + i), *(log + i + 1),
  2137. *(log + i + 2), *(log + i + 3));
  2138. kunmap_atomic(log);
  2139. }
  2140. seq_putc(m, '\n');
  2141. return 0;
  2142. }
  2143. static int i915_guc_log_control_get(void *data, u64 *val)
  2144. {
  2145. struct drm_device *dev = data;
  2146. struct drm_i915_private *dev_priv = to_i915(dev);
  2147. if (!dev_priv->guc.log.vma)
  2148. return -EINVAL;
  2149. *val = i915.guc_log_level;
  2150. return 0;
  2151. }
  2152. static int i915_guc_log_control_set(void *data, u64 val)
  2153. {
  2154. struct drm_device *dev = data;
  2155. struct drm_i915_private *dev_priv = to_i915(dev);
  2156. int ret;
  2157. if (!dev_priv->guc.log.vma)
  2158. return -EINVAL;
  2159. ret = mutex_lock_interruptible(&dev->struct_mutex);
  2160. if (ret)
  2161. return ret;
  2162. intel_runtime_pm_get(dev_priv);
  2163. ret = i915_guc_log_control(dev_priv, val);
  2164. intel_runtime_pm_put(dev_priv);
  2165. mutex_unlock(&dev->struct_mutex);
  2166. return ret;
  2167. }
  2168. DEFINE_SIMPLE_ATTRIBUTE(i915_guc_log_control_fops,
  2169. i915_guc_log_control_get, i915_guc_log_control_set,
  2170. "%lld\n");
  2171. static const char *psr2_live_status(u32 val)
  2172. {
  2173. static const char * const live_status[] = {
  2174. "IDLE",
  2175. "CAPTURE",
  2176. "CAPTURE_FS",
  2177. "SLEEP",
  2178. "BUFON_FW",
  2179. "ML_UP",
  2180. "SU_STANDBY",
  2181. "FAST_SLEEP",
  2182. "DEEP_SLEEP",
  2183. "BUF_ON",
  2184. "TG_ON"
  2185. };
  2186. val = (val & EDP_PSR2_STATUS_STATE_MASK) >> EDP_PSR2_STATUS_STATE_SHIFT;
  2187. if (val < ARRAY_SIZE(live_status))
  2188. return live_status[val];
  2189. return "unknown";
  2190. }
  2191. static int i915_edp_psr_status(struct seq_file *m, void *data)
  2192. {
  2193. struct drm_i915_private *dev_priv = node_to_i915(m->private);
  2194. u32 psrperf = 0;
  2195. u32 stat[3];
  2196. enum pipe pipe;
  2197. bool enabled = false;
  2198. if (!HAS_PSR(dev_priv)) {
  2199. seq_puts(m, "PSR not supported\n");
  2200. return 0;
  2201. }
  2202. intel_runtime_pm_get(dev_priv);
  2203. mutex_lock(&dev_priv->psr.lock);
  2204. seq_printf(m, "Sink_Support: %s\n", yesno(dev_priv->psr.sink_support));
  2205. seq_printf(m, "Source_OK: %s\n", yesno(dev_priv->psr.source_ok));
  2206. seq_printf(m, "Enabled: %s\n", yesno((bool)dev_priv->psr.enabled));
  2207. seq_printf(m, "Active: %s\n", yesno(dev_priv->psr.active));
  2208. seq_printf(m, "Busy frontbuffer bits: 0x%03x\n",
  2209. dev_priv->psr.busy_frontbuffer_bits);
  2210. seq_printf(m, "Re-enable work scheduled: %s\n",
  2211. yesno(work_busy(&dev_priv->psr.work.work)));
  2212. if (HAS_DDI(dev_priv)) {
  2213. if (dev_priv->psr.psr2_support)
  2214. enabled = I915_READ(EDP_PSR2_CTL) & EDP_PSR2_ENABLE;
  2215. else
  2216. enabled = I915_READ(EDP_PSR_CTL) & EDP_PSR_ENABLE;
  2217. } else {
  2218. for_each_pipe(dev_priv, pipe) {
  2219. enum transcoder cpu_transcoder =
  2220. intel_pipe_to_cpu_transcoder(dev_priv, pipe);
  2221. enum intel_display_power_domain power_domain;
  2222. power_domain = POWER_DOMAIN_TRANSCODER(cpu_transcoder);
  2223. if (!intel_display_power_get_if_enabled(dev_priv,
  2224. power_domain))
  2225. continue;
  2226. stat[pipe] = I915_READ(VLV_PSRSTAT(pipe)) &
  2227. VLV_EDP_PSR_CURR_STATE_MASK;
  2228. if ((stat[pipe] == VLV_EDP_PSR_ACTIVE_NORFB_UP) ||
  2229. (stat[pipe] == VLV_EDP_PSR_ACTIVE_SF_UPDATE))
  2230. enabled = true;
  2231. intel_display_power_put(dev_priv, power_domain);
  2232. }
  2233. }
  2234. seq_printf(m, "Main link in standby mode: %s\n",
  2235. yesno(dev_priv->psr.link_standby));
  2236. seq_printf(m, "HW Enabled & Active bit: %s", yesno(enabled));
  2237. if (!HAS_DDI(dev_priv))
  2238. for_each_pipe(dev_priv, pipe) {
  2239. if ((stat[pipe] == VLV_EDP_PSR_ACTIVE_NORFB_UP) ||
  2240. (stat[pipe] == VLV_EDP_PSR_ACTIVE_SF_UPDATE))
  2241. seq_printf(m, " pipe %c", pipe_name(pipe));
  2242. }
  2243. seq_puts(m, "\n");
  2244. /*
  2245. * VLV/CHV PSR has no kind of performance counter
  2246. * SKL+ Perf counter is reset to 0 everytime DC state is entered
  2247. */
  2248. if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
  2249. psrperf = I915_READ(EDP_PSR_PERF_CNT) &
  2250. EDP_PSR_PERF_CNT_MASK;
  2251. seq_printf(m, "Performance_Counter: %u\n", psrperf);
  2252. }
  2253. if (dev_priv->psr.psr2_support) {
  2254. u32 psr2 = I915_READ(EDP_PSR2_STATUS_CTL);
  2255. seq_printf(m, "EDP_PSR2_STATUS_CTL: %x [%s]\n",
  2256. psr2, psr2_live_status(psr2));
  2257. }
  2258. mutex_unlock(&dev_priv->psr.lock);
  2259. intel_runtime_pm_put(dev_priv);
  2260. return 0;
  2261. }
  2262. static int i915_sink_crc(struct seq_file *m, void *data)
  2263. {
  2264. struct drm_i915_private *dev_priv = node_to_i915(m->private);
  2265. struct drm_device *dev = &dev_priv->drm;
  2266. struct intel_connector *connector;
  2267. struct drm_connector_list_iter conn_iter;
  2268. struct intel_dp *intel_dp = NULL;
  2269. int ret;
  2270. u8 crc[6];
  2271. drm_modeset_lock_all(dev);
  2272. drm_connector_list_iter_begin(dev, &conn_iter);
  2273. for_each_intel_connector_iter(connector, &conn_iter) {
  2274. struct drm_crtc *crtc;
  2275. if (!connector->base.state->best_encoder)
  2276. continue;
  2277. crtc = connector->base.state->crtc;
  2278. if (!crtc->state->active)
  2279. continue;
  2280. if (connector->base.connector_type != DRM_MODE_CONNECTOR_eDP)
  2281. continue;
  2282. intel_dp = enc_to_intel_dp(connector->base.state->best_encoder);
  2283. ret = intel_dp_sink_crc(intel_dp, crc);
  2284. if (ret)
  2285. goto out;
  2286. seq_printf(m, "%02x%02x%02x%02x%02x%02x\n",
  2287. crc[0], crc[1], crc[2],
  2288. crc[3], crc[4], crc[5]);
  2289. goto out;
  2290. }
  2291. ret = -ENODEV;
  2292. out:
  2293. drm_connector_list_iter_end(&conn_iter);
  2294. drm_modeset_unlock_all(dev);
  2295. return ret;
  2296. }
  2297. static int i915_energy_uJ(struct seq_file *m, void *data)
  2298. {
  2299. struct drm_i915_private *dev_priv = node_to_i915(m->private);
  2300. u64 power;
  2301. u32 units;
  2302. if (INTEL_GEN(dev_priv) < 6)
  2303. return -ENODEV;
  2304. intel_runtime_pm_get(dev_priv);
  2305. rdmsrl(MSR_RAPL_POWER_UNIT, power);
  2306. power = (power & 0x1f00) >> 8;
  2307. units = 1000000 / (1 << power); /* convert to uJ */
  2308. power = I915_READ(MCH_SECP_NRG_STTS);
  2309. power *= units;
  2310. intel_runtime_pm_put(dev_priv);
  2311. seq_printf(m, "%llu", (long long unsigned)power);
  2312. return 0;
  2313. }
  2314. static int i915_runtime_pm_status(struct seq_file *m, void *unused)
  2315. {
  2316. struct drm_i915_private *dev_priv = node_to_i915(m->private);
  2317. struct pci_dev *pdev = dev_priv->drm.pdev;
  2318. if (!HAS_RUNTIME_PM(dev_priv))
  2319. seq_puts(m, "Runtime power management not supported\n");
  2320. seq_printf(m, "GPU idle: %s\n", yesno(!dev_priv->gt.awake));
  2321. seq_printf(m, "IRQs disabled: %s\n",
  2322. yesno(!intel_irqs_enabled(dev_priv)));
  2323. #ifdef CONFIG_PM
  2324. seq_printf(m, "Usage count: %d\n",
  2325. atomic_read(&dev_priv->drm.dev->power.usage_count));
  2326. #else
  2327. seq_printf(m, "Device Power Management (CONFIG_PM) disabled\n");
  2328. #endif
  2329. seq_printf(m, "PCI device power state: %s [%d]\n",
  2330. pci_power_name(pdev->current_state),
  2331. pdev->current_state);
  2332. return 0;
  2333. }
  2334. static int i915_power_domain_info(struct seq_file *m, void *unused)
  2335. {
  2336. struct drm_i915_private *dev_priv = node_to_i915(m->private);
  2337. struct i915_power_domains *power_domains = &dev_priv->power_domains;
  2338. int i;
  2339. mutex_lock(&power_domains->lock);
  2340. seq_printf(m, "%-25s %s\n", "Power well/domain", "Use count");
  2341. for (i = 0; i < power_domains->power_well_count; i++) {
  2342. struct i915_power_well *power_well;
  2343. enum intel_display_power_domain power_domain;
  2344. power_well = &power_domains->power_wells[i];
  2345. seq_printf(m, "%-25s %d\n", power_well->name,
  2346. power_well->count);
  2347. for_each_power_domain(power_domain, power_well->domains)
  2348. seq_printf(m, " %-23s %d\n",
  2349. intel_display_power_domain_str(power_domain),
  2350. power_domains->domain_use_count[power_domain]);
  2351. }
  2352. mutex_unlock(&power_domains->lock);
  2353. return 0;
  2354. }
  2355. static int i915_dmc_info(struct seq_file *m, void *unused)
  2356. {
  2357. struct drm_i915_private *dev_priv = node_to_i915(m->private);
  2358. struct intel_csr *csr;
  2359. if (!HAS_CSR(dev_priv)) {
  2360. seq_puts(m, "not supported\n");
  2361. return 0;
  2362. }
  2363. csr = &dev_priv->csr;
  2364. intel_runtime_pm_get(dev_priv);
  2365. seq_printf(m, "fw loaded: %s\n", yesno(csr->dmc_payload != NULL));
  2366. seq_printf(m, "path: %s\n", csr->fw_path);
  2367. if (!csr->dmc_payload)
  2368. goto out;
  2369. seq_printf(m, "version: %d.%d\n", CSR_VERSION_MAJOR(csr->version),
  2370. CSR_VERSION_MINOR(csr->version));
  2371. if (IS_SKYLAKE(dev_priv) && csr->version >= CSR_VERSION(1, 6)) {
  2372. seq_printf(m, "DC3 -> DC5 count: %d\n",
  2373. I915_READ(SKL_CSR_DC3_DC5_COUNT));
  2374. seq_printf(m, "DC5 -> DC6 count: %d\n",
  2375. I915_READ(SKL_CSR_DC5_DC6_COUNT));
  2376. } else if (IS_BROXTON(dev_priv) && csr->version >= CSR_VERSION(1, 4)) {
  2377. seq_printf(m, "DC3 -> DC5 count: %d\n",
  2378. I915_READ(BXT_CSR_DC3_DC5_COUNT));
  2379. }
  2380. out:
  2381. seq_printf(m, "program base: 0x%08x\n", I915_READ(CSR_PROGRAM(0)));
  2382. seq_printf(m, "ssp base: 0x%08x\n", I915_READ(CSR_SSP_BASE));
  2383. seq_printf(m, "htp: 0x%08x\n", I915_READ(CSR_HTP_SKL));
  2384. intel_runtime_pm_put(dev_priv);
  2385. return 0;
  2386. }
  2387. static void intel_seq_print_mode(struct seq_file *m, int tabs,
  2388. struct drm_display_mode *mode)
  2389. {
  2390. int i;
  2391. for (i = 0; i < tabs; i++)
  2392. seq_putc(m, '\t');
  2393. seq_printf(m, "id %d:\"%s\" freq %d clock %d hdisp %d hss %d hse %d htot %d vdisp %d vss %d vse %d vtot %d type 0x%x flags 0x%x\n",
  2394. mode->base.id, mode->name,
  2395. mode->vrefresh, mode->clock,
  2396. mode->hdisplay, mode->hsync_start,
  2397. mode->hsync_end, mode->htotal,
  2398. mode->vdisplay, mode->vsync_start,
  2399. mode->vsync_end, mode->vtotal,
  2400. mode->type, mode->flags);
  2401. }
  2402. static void intel_encoder_info(struct seq_file *m,
  2403. struct intel_crtc *intel_crtc,
  2404. struct intel_encoder *intel_encoder)
  2405. {
  2406. struct drm_i915_private *dev_priv = node_to_i915(m->private);
  2407. struct drm_device *dev = &dev_priv->drm;
  2408. struct drm_crtc *crtc = &intel_crtc->base;
  2409. struct intel_connector *intel_connector;
  2410. struct drm_encoder *encoder;
  2411. encoder = &intel_encoder->base;
  2412. seq_printf(m, "\tencoder %d: type: %s, connectors:\n",
  2413. encoder->base.id, encoder->name);
  2414. for_each_connector_on_encoder(dev, encoder, intel_connector) {
  2415. struct drm_connector *connector = &intel_connector->base;
  2416. seq_printf(m, "\t\tconnector %d: type: %s, status: %s",
  2417. connector->base.id,
  2418. connector->name,
  2419. drm_get_connector_status_name(connector->status));
  2420. if (connector->status == connector_status_connected) {
  2421. struct drm_display_mode *mode = &crtc->mode;
  2422. seq_printf(m, ", mode:\n");
  2423. intel_seq_print_mode(m, 2, mode);
  2424. } else {
  2425. seq_putc(m, '\n');
  2426. }
  2427. }
  2428. }
  2429. static void intel_crtc_info(struct seq_file *m, struct intel_crtc *intel_crtc)
  2430. {
  2431. struct drm_i915_private *dev_priv = node_to_i915(m->private);
  2432. struct drm_device *dev = &dev_priv->drm;
  2433. struct drm_crtc *crtc = &intel_crtc->base;
  2434. struct intel_encoder *intel_encoder;
  2435. struct drm_plane_state *plane_state = crtc->primary->state;
  2436. struct drm_framebuffer *fb = plane_state->fb;
  2437. if (fb)
  2438. seq_printf(m, "\tfb: %d, pos: %dx%d, size: %dx%d\n",
  2439. fb->base.id, plane_state->src_x >> 16,
  2440. plane_state->src_y >> 16, fb->width, fb->height);
  2441. else
  2442. seq_puts(m, "\tprimary plane disabled\n");
  2443. for_each_encoder_on_crtc(dev, crtc, intel_encoder)
  2444. intel_encoder_info(m, intel_crtc, intel_encoder);
  2445. }
  2446. static void intel_panel_info(struct seq_file *m, struct intel_panel *panel)
  2447. {
  2448. struct drm_display_mode *mode = panel->fixed_mode;
  2449. seq_printf(m, "\tfixed mode:\n");
  2450. intel_seq_print_mode(m, 2, mode);
  2451. }
  2452. static void intel_dp_info(struct seq_file *m,
  2453. struct intel_connector *intel_connector)
  2454. {
  2455. struct intel_encoder *intel_encoder = intel_connector->encoder;
  2456. struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
  2457. seq_printf(m, "\tDPCD rev: %x\n", intel_dp->dpcd[DP_DPCD_REV]);
  2458. seq_printf(m, "\taudio support: %s\n", yesno(intel_dp->has_audio));
  2459. if (intel_connector->base.connector_type == DRM_MODE_CONNECTOR_eDP)
  2460. intel_panel_info(m, &intel_connector->panel);
  2461. drm_dp_downstream_debug(m, intel_dp->dpcd, intel_dp->downstream_ports,
  2462. &intel_dp->aux);
  2463. }
  2464. static void intel_dp_mst_info(struct seq_file *m,
  2465. struct intel_connector *intel_connector)
  2466. {
  2467. struct intel_encoder *intel_encoder = intel_connector->encoder;
  2468. struct intel_dp_mst_encoder *intel_mst =
  2469. enc_to_mst(&intel_encoder->base);
  2470. struct intel_digital_port *intel_dig_port = intel_mst->primary;
  2471. struct intel_dp *intel_dp = &intel_dig_port->dp;
  2472. bool has_audio = drm_dp_mst_port_has_audio(&intel_dp->mst_mgr,
  2473. intel_connector->port);
  2474. seq_printf(m, "\taudio support: %s\n", yesno(has_audio));
  2475. }
  2476. static void intel_hdmi_info(struct seq_file *m,
  2477. struct intel_connector *intel_connector)
  2478. {
  2479. struct intel_encoder *intel_encoder = intel_connector->encoder;
  2480. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&intel_encoder->base);
  2481. seq_printf(m, "\taudio support: %s\n", yesno(intel_hdmi->has_audio));
  2482. }
  2483. static void intel_lvds_info(struct seq_file *m,
  2484. struct intel_connector *intel_connector)
  2485. {
  2486. intel_panel_info(m, &intel_connector->panel);
  2487. }
  2488. static void intel_connector_info(struct seq_file *m,
  2489. struct drm_connector *connector)
  2490. {
  2491. struct intel_connector *intel_connector = to_intel_connector(connector);
  2492. struct intel_encoder *intel_encoder = intel_connector->encoder;
  2493. struct drm_display_mode *mode;
  2494. seq_printf(m, "connector %d: type %s, status: %s\n",
  2495. connector->base.id, connector->name,
  2496. drm_get_connector_status_name(connector->status));
  2497. if (connector->status == connector_status_connected) {
  2498. seq_printf(m, "\tname: %s\n", connector->display_info.name);
  2499. seq_printf(m, "\tphysical dimensions: %dx%dmm\n",
  2500. connector->display_info.width_mm,
  2501. connector->display_info.height_mm);
  2502. seq_printf(m, "\tsubpixel order: %s\n",
  2503. drm_get_subpixel_order_name(connector->display_info.subpixel_order));
  2504. seq_printf(m, "\tCEA rev: %d\n",
  2505. connector->display_info.cea_rev);
  2506. }
  2507. if (!intel_encoder || intel_encoder->type == INTEL_OUTPUT_DP_MST)
  2508. return;
  2509. switch (connector->connector_type) {
  2510. case DRM_MODE_CONNECTOR_DisplayPort:
  2511. case DRM_MODE_CONNECTOR_eDP:
  2512. if (intel_encoder->type == INTEL_OUTPUT_DP_MST)
  2513. intel_dp_mst_info(m, intel_connector);
  2514. else
  2515. intel_dp_info(m, intel_connector);
  2516. break;
  2517. case DRM_MODE_CONNECTOR_LVDS:
  2518. if (intel_encoder->type == INTEL_OUTPUT_LVDS)
  2519. intel_lvds_info(m, intel_connector);
  2520. break;
  2521. case DRM_MODE_CONNECTOR_HDMIA:
  2522. if (intel_encoder->type == INTEL_OUTPUT_HDMI ||
  2523. intel_encoder->type == INTEL_OUTPUT_UNKNOWN)
  2524. intel_hdmi_info(m, intel_connector);
  2525. break;
  2526. default:
  2527. break;
  2528. }
  2529. seq_printf(m, "\tmodes:\n");
  2530. list_for_each_entry(mode, &connector->modes, head)
  2531. intel_seq_print_mode(m, 2, mode);
  2532. }
  2533. static bool cursor_active(struct drm_i915_private *dev_priv, int pipe)
  2534. {
  2535. u32 state;
  2536. if (IS_I845G(dev_priv) || IS_I865G(dev_priv))
  2537. state = I915_READ(CURCNTR(PIPE_A)) & CURSOR_ENABLE;
  2538. else
  2539. state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
  2540. return state;
  2541. }
  2542. static bool cursor_position(struct drm_i915_private *dev_priv,
  2543. int pipe, int *x, int *y)
  2544. {
  2545. u32 pos;
  2546. pos = I915_READ(CURPOS(pipe));
  2547. *x = (pos >> CURSOR_X_SHIFT) & CURSOR_POS_MASK;
  2548. if (pos & (CURSOR_POS_SIGN << CURSOR_X_SHIFT))
  2549. *x = -*x;
  2550. *y = (pos >> CURSOR_Y_SHIFT) & CURSOR_POS_MASK;
  2551. if (pos & (CURSOR_POS_SIGN << CURSOR_Y_SHIFT))
  2552. *y = -*y;
  2553. return cursor_active(dev_priv, pipe);
  2554. }
  2555. static const char *plane_type(enum drm_plane_type type)
  2556. {
  2557. switch (type) {
  2558. case DRM_PLANE_TYPE_OVERLAY:
  2559. return "OVL";
  2560. case DRM_PLANE_TYPE_PRIMARY:
  2561. return "PRI";
  2562. case DRM_PLANE_TYPE_CURSOR:
  2563. return "CUR";
  2564. /*
  2565. * Deliberately omitting default: to generate compiler warnings
  2566. * when a new drm_plane_type gets added.
  2567. */
  2568. }
  2569. return "unknown";
  2570. }
  2571. static const char *plane_rotation(unsigned int rotation)
  2572. {
  2573. static char buf[48];
  2574. /*
  2575. * According to doc only one DRM_ROTATE_ is allowed but this
  2576. * will print them all to visualize if the values are misused
  2577. */
  2578. snprintf(buf, sizeof(buf),
  2579. "%s%s%s%s%s%s(0x%08x)",
  2580. (rotation & DRM_ROTATE_0) ? "0 " : "",
  2581. (rotation & DRM_ROTATE_90) ? "90 " : "",
  2582. (rotation & DRM_ROTATE_180) ? "180 " : "",
  2583. (rotation & DRM_ROTATE_270) ? "270 " : "",
  2584. (rotation & DRM_REFLECT_X) ? "FLIPX " : "",
  2585. (rotation & DRM_REFLECT_Y) ? "FLIPY " : "",
  2586. rotation);
  2587. return buf;
  2588. }
  2589. static void intel_plane_info(struct seq_file *m, struct intel_crtc *intel_crtc)
  2590. {
  2591. struct drm_i915_private *dev_priv = node_to_i915(m->private);
  2592. struct drm_device *dev = &dev_priv->drm;
  2593. struct intel_plane *intel_plane;
  2594. for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) {
  2595. struct drm_plane_state *state;
  2596. struct drm_plane *plane = &intel_plane->base;
  2597. struct drm_format_name_buf format_name;
  2598. if (!plane->state) {
  2599. seq_puts(m, "plane->state is NULL!\n");
  2600. continue;
  2601. }
  2602. state = plane->state;
  2603. if (state->fb) {
  2604. drm_get_format_name(state->fb->format->format,
  2605. &format_name);
  2606. } else {
  2607. sprintf(format_name.str, "N/A");
  2608. }
  2609. seq_printf(m, "\t--Plane id %d: type=%s, crtc_pos=%4dx%4d, crtc_size=%4dx%4d, src_pos=%d.%04ux%d.%04u, src_size=%d.%04ux%d.%04u, format=%s, rotation=%s\n",
  2610. plane->base.id,
  2611. plane_type(intel_plane->base.type),
  2612. state->crtc_x, state->crtc_y,
  2613. state->crtc_w, state->crtc_h,
  2614. (state->src_x >> 16),
  2615. ((state->src_x & 0xffff) * 15625) >> 10,
  2616. (state->src_y >> 16),
  2617. ((state->src_y & 0xffff) * 15625) >> 10,
  2618. (state->src_w >> 16),
  2619. ((state->src_w & 0xffff) * 15625) >> 10,
  2620. (state->src_h >> 16),
  2621. ((state->src_h & 0xffff) * 15625) >> 10,
  2622. format_name.str,
  2623. plane_rotation(state->rotation));
  2624. }
  2625. }
  2626. static void intel_scaler_info(struct seq_file *m, struct intel_crtc *intel_crtc)
  2627. {
  2628. struct intel_crtc_state *pipe_config;
  2629. int num_scalers = intel_crtc->num_scalers;
  2630. int i;
  2631. pipe_config = to_intel_crtc_state(intel_crtc->base.state);
  2632. /* Not all platformas have a scaler */
  2633. if (num_scalers) {
  2634. seq_printf(m, "\tnum_scalers=%d, scaler_users=%x scaler_id=%d",
  2635. num_scalers,
  2636. pipe_config->scaler_state.scaler_users,
  2637. pipe_config->scaler_state.scaler_id);
  2638. for (i = 0; i < num_scalers; i++) {
  2639. struct intel_scaler *sc =
  2640. &pipe_config->scaler_state.scalers[i];
  2641. seq_printf(m, ", scalers[%d]: use=%s, mode=%x",
  2642. i, yesno(sc->in_use), sc->mode);
  2643. }
  2644. seq_puts(m, "\n");
  2645. } else {
  2646. seq_puts(m, "\tNo scalers available on this platform\n");
  2647. }
  2648. }
  2649. static int i915_display_info(struct seq_file *m, void *unused)
  2650. {
  2651. struct drm_i915_private *dev_priv = node_to_i915(m->private);
  2652. struct drm_device *dev = &dev_priv->drm;
  2653. struct intel_crtc *crtc;
  2654. struct drm_connector *connector;
  2655. struct drm_connector_list_iter conn_iter;
  2656. intel_runtime_pm_get(dev_priv);
  2657. seq_printf(m, "CRTC info\n");
  2658. seq_printf(m, "---------\n");
  2659. for_each_intel_crtc(dev, crtc) {
  2660. bool active;
  2661. struct intel_crtc_state *pipe_config;
  2662. int x, y;
  2663. drm_modeset_lock(&crtc->base.mutex, NULL);
  2664. pipe_config = to_intel_crtc_state(crtc->base.state);
  2665. seq_printf(m, "CRTC %d: pipe: %c, active=%s, (size=%dx%d), dither=%s, bpp=%d\n",
  2666. crtc->base.base.id, pipe_name(crtc->pipe),
  2667. yesno(pipe_config->base.active),
  2668. pipe_config->pipe_src_w, pipe_config->pipe_src_h,
  2669. yesno(pipe_config->dither), pipe_config->pipe_bpp);
  2670. if (pipe_config->base.active) {
  2671. intel_crtc_info(m, crtc);
  2672. active = cursor_position(dev_priv, crtc->pipe, &x, &y);
  2673. seq_printf(m, "\tcursor visible? %s, position (%d, %d), size %dx%d, addr 0x%08x, active? %s\n",
  2674. yesno(crtc->cursor_base),
  2675. x, y, crtc->base.cursor->state->crtc_w,
  2676. crtc->base.cursor->state->crtc_h,
  2677. crtc->cursor_addr, yesno(active));
  2678. intel_scaler_info(m, crtc);
  2679. intel_plane_info(m, crtc);
  2680. }
  2681. seq_printf(m, "\tunderrun reporting: cpu=%s pch=%s \n",
  2682. yesno(!crtc->cpu_fifo_underrun_disabled),
  2683. yesno(!crtc->pch_fifo_underrun_disabled));
  2684. drm_modeset_unlock(&crtc->base.mutex);
  2685. }
  2686. seq_printf(m, "\n");
  2687. seq_printf(m, "Connector info\n");
  2688. seq_printf(m, "--------------\n");
  2689. mutex_lock(&dev->mode_config.mutex);
  2690. drm_connector_list_iter_begin(dev, &conn_iter);
  2691. drm_for_each_connector_iter(connector, &conn_iter)
  2692. intel_connector_info(m, connector);
  2693. drm_connector_list_iter_end(&conn_iter);
  2694. mutex_unlock(&dev->mode_config.mutex);
  2695. intel_runtime_pm_put(dev_priv);
  2696. return 0;
  2697. }
  2698. static int i915_engine_info(struct seq_file *m, void *unused)
  2699. {
  2700. struct drm_i915_private *dev_priv = node_to_i915(m->private);
  2701. struct intel_engine_cs *engine;
  2702. enum intel_engine_id id;
  2703. intel_runtime_pm_get(dev_priv);
  2704. seq_printf(m, "GT awake? %s\n",
  2705. yesno(dev_priv->gt.awake));
  2706. seq_printf(m, "Global active requests: %d\n",
  2707. dev_priv->gt.active_requests);
  2708. for_each_engine(engine, dev_priv, id) {
  2709. struct intel_breadcrumbs *b = &engine->breadcrumbs;
  2710. struct drm_i915_gem_request *rq;
  2711. struct rb_node *rb;
  2712. u64 addr;
  2713. seq_printf(m, "%s\n", engine->name);
  2714. seq_printf(m, "\tcurrent seqno %x, last %x, hangcheck %x [%d ms], inflight %d\n",
  2715. intel_engine_get_seqno(engine),
  2716. intel_engine_last_submit(engine),
  2717. engine->hangcheck.seqno,
  2718. jiffies_to_msecs(jiffies - engine->hangcheck.action_timestamp),
  2719. engine->timeline->inflight_seqnos);
  2720. rcu_read_lock();
  2721. seq_printf(m, "\tRequests:\n");
  2722. rq = list_first_entry(&engine->timeline->requests,
  2723. struct drm_i915_gem_request, link);
  2724. if (&rq->link != &engine->timeline->requests)
  2725. print_request(m, rq, "\t\tfirst ");
  2726. rq = list_last_entry(&engine->timeline->requests,
  2727. struct drm_i915_gem_request, link);
  2728. if (&rq->link != &engine->timeline->requests)
  2729. print_request(m, rq, "\t\tlast ");
  2730. rq = i915_gem_find_active_request(engine);
  2731. if (rq) {
  2732. print_request(m, rq, "\t\tactive ");
  2733. seq_printf(m,
  2734. "\t\t[head %04x, postfix %04x, tail %04x, batch 0x%08x_%08x]\n",
  2735. rq->head, rq->postfix, rq->tail,
  2736. rq->batch ? upper_32_bits(rq->batch->node.start) : ~0u,
  2737. rq->batch ? lower_32_bits(rq->batch->node.start) : ~0u);
  2738. }
  2739. seq_printf(m, "\tRING_START: 0x%08x [0x%08x]\n",
  2740. I915_READ(RING_START(engine->mmio_base)),
  2741. rq ? i915_ggtt_offset(rq->ring->vma) : 0);
  2742. seq_printf(m, "\tRING_HEAD: 0x%08x [0x%08x]\n",
  2743. I915_READ(RING_HEAD(engine->mmio_base)) & HEAD_ADDR,
  2744. rq ? rq->ring->head : 0);
  2745. seq_printf(m, "\tRING_TAIL: 0x%08x [0x%08x]\n",
  2746. I915_READ(RING_TAIL(engine->mmio_base)) & TAIL_ADDR,
  2747. rq ? rq->ring->tail : 0);
  2748. seq_printf(m, "\tRING_CTL: 0x%08x [%s]\n",
  2749. I915_READ(RING_CTL(engine->mmio_base)),
  2750. I915_READ(RING_CTL(engine->mmio_base)) & (RING_WAIT | RING_WAIT_SEMAPHORE) ? "waiting" : "");
  2751. rcu_read_unlock();
  2752. addr = intel_engine_get_active_head(engine);
  2753. seq_printf(m, "\tACTHD: 0x%08x_%08x\n",
  2754. upper_32_bits(addr), lower_32_bits(addr));
  2755. addr = intel_engine_get_last_batch_head(engine);
  2756. seq_printf(m, "\tBBADDR: 0x%08x_%08x\n",
  2757. upper_32_bits(addr), lower_32_bits(addr));
  2758. if (i915.enable_execlists) {
  2759. u32 ptr, read, write;
  2760. struct rb_node *rb;
  2761. seq_printf(m, "\tExeclist status: 0x%08x %08x\n",
  2762. I915_READ(RING_EXECLIST_STATUS_LO(engine)),
  2763. I915_READ(RING_EXECLIST_STATUS_HI(engine)));
  2764. ptr = I915_READ(RING_CONTEXT_STATUS_PTR(engine));
  2765. read = GEN8_CSB_READ_PTR(ptr);
  2766. write = GEN8_CSB_WRITE_PTR(ptr);
  2767. seq_printf(m, "\tExeclist CSB read %d, write %d\n",
  2768. read, write);
  2769. if (read >= GEN8_CSB_ENTRIES)
  2770. read = 0;
  2771. if (write >= GEN8_CSB_ENTRIES)
  2772. write = 0;
  2773. if (read > write)
  2774. write += GEN8_CSB_ENTRIES;
  2775. while (read < write) {
  2776. unsigned int idx = ++read % GEN8_CSB_ENTRIES;
  2777. seq_printf(m, "\tExeclist CSB[%d]: 0x%08x, context: %d\n",
  2778. idx,
  2779. I915_READ(RING_CONTEXT_STATUS_BUF_LO(engine, idx)),
  2780. I915_READ(RING_CONTEXT_STATUS_BUF_HI(engine, idx)));
  2781. }
  2782. rcu_read_lock();
  2783. rq = READ_ONCE(engine->execlist_port[0].request);
  2784. if (rq) {
  2785. seq_printf(m, "\t\tELSP[0] count=%d, ",
  2786. engine->execlist_port[0].count);
  2787. print_request(m, rq, "rq: ");
  2788. } else {
  2789. seq_printf(m, "\t\tELSP[0] idle\n");
  2790. }
  2791. rq = READ_ONCE(engine->execlist_port[1].request);
  2792. if (rq) {
  2793. seq_printf(m, "\t\tELSP[1] count=%d, ",
  2794. engine->execlist_port[1].count);
  2795. print_request(m, rq, "rq: ");
  2796. } else {
  2797. seq_printf(m, "\t\tELSP[1] idle\n");
  2798. }
  2799. rcu_read_unlock();
  2800. spin_lock_irq(&engine->timeline->lock);
  2801. for (rb = engine->execlist_first; rb; rb = rb_next(rb)) {
  2802. rq = rb_entry(rb, typeof(*rq), priotree.node);
  2803. print_request(m, rq, "\t\tQ ");
  2804. }
  2805. spin_unlock_irq(&engine->timeline->lock);
  2806. } else if (INTEL_GEN(dev_priv) > 6) {
  2807. seq_printf(m, "\tPP_DIR_BASE: 0x%08x\n",
  2808. I915_READ(RING_PP_DIR_BASE(engine)));
  2809. seq_printf(m, "\tPP_DIR_BASE_READ: 0x%08x\n",
  2810. I915_READ(RING_PP_DIR_BASE_READ(engine)));
  2811. seq_printf(m, "\tPP_DIR_DCLV: 0x%08x\n",
  2812. I915_READ(RING_PP_DIR_DCLV(engine)));
  2813. }
  2814. spin_lock_irq(&b->rb_lock);
  2815. for (rb = rb_first(&b->waiters); rb; rb = rb_next(rb)) {
  2816. struct intel_wait *w = rb_entry(rb, typeof(*w), node);
  2817. seq_printf(m, "\t%s [%d] waiting for %x\n",
  2818. w->tsk->comm, w->tsk->pid, w->seqno);
  2819. }
  2820. spin_unlock_irq(&b->rb_lock);
  2821. seq_puts(m, "\n");
  2822. }
  2823. intel_runtime_pm_put(dev_priv);
  2824. return 0;
  2825. }
  2826. static int i915_semaphore_status(struct seq_file *m, void *unused)
  2827. {
  2828. struct drm_i915_private *dev_priv = node_to_i915(m->private);
  2829. struct drm_device *dev = &dev_priv->drm;
  2830. struct intel_engine_cs *engine;
  2831. int num_rings = INTEL_INFO(dev_priv)->num_rings;
  2832. enum intel_engine_id id;
  2833. int j, ret;
  2834. if (!i915.semaphores) {
  2835. seq_puts(m, "Semaphores are disabled\n");
  2836. return 0;
  2837. }
  2838. ret = mutex_lock_interruptible(&dev->struct_mutex);
  2839. if (ret)
  2840. return ret;
  2841. intel_runtime_pm_get(dev_priv);
  2842. if (IS_BROADWELL(dev_priv)) {
  2843. struct page *page;
  2844. uint64_t *seqno;
  2845. page = i915_gem_object_get_page(dev_priv->semaphore->obj, 0);
  2846. seqno = (uint64_t *)kmap_atomic(page);
  2847. for_each_engine(engine, dev_priv, id) {
  2848. uint64_t offset;
  2849. seq_printf(m, "%s\n", engine->name);
  2850. seq_puts(m, " Last signal:");
  2851. for (j = 0; j < num_rings; j++) {
  2852. offset = id * I915_NUM_ENGINES + j;
  2853. seq_printf(m, "0x%08llx (0x%02llx) ",
  2854. seqno[offset], offset * 8);
  2855. }
  2856. seq_putc(m, '\n');
  2857. seq_puts(m, " Last wait: ");
  2858. for (j = 0; j < num_rings; j++) {
  2859. offset = id + (j * I915_NUM_ENGINES);
  2860. seq_printf(m, "0x%08llx (0x%02llx) ",
  2861. seqno[offset], offset * 8);
  2862. }
  2863. seq_putc(m, '\n');
  2864. }
  2865. kunmap_atomic(seqno);
  2866. } else {
  2867. seq_puts(m, " Last signal:");
  2868. for_each_engine(engine, dev_priv, id)
  2869. for (j = 0; j < num_rings; j++)
  2870. seq_printf(m, "0x%08x\n",
  2871. I915_READ(engine->semaphore.mbox.signal[j]));
  2872. seq_putc(m, '\n');
  2873. }
  2874. intel_runtime_pm_put(dev_priv);
  2875. mutex_unlock(&dev->struct_mutex);
  2876. return 0;
  2877. }
  2878. static int i915_shared_dplls_info(struct seq_file *m, void *unused)
  2879. {
  2880. struct drm_i915_private *dev_priv = node_to_i915(m->private);
  2881. struct drm_device *dev = &dev_priv->drm;
  2882. int i;
  2883. drm_modeset_lock_all(dev);
  2884. for (i = 0; i < dev_priv->num_shared_dpll; i++) {
  2885. struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
  2886. seq_printf(m, "DPLL%i: %s, id: %i\n", i, pll->name, pll->id);
  2887. seq_printf(m, " crtc_mask: 0x%08x, active: 0x%x, on: %s\n",
  2888. pll->state.crtc_mask, pll->active_mask, yesno(pll->on));
  2889. seq_printf(m, " tracked hardware state:\n");
  2890. seq_printf(m, " dpll: 0x%08x\n", pll->state.hw_state.dpll);
  2891. seq_printf(m, " dpll_md: 0x%08x\n",
  2892. pll->state.hw_state.dpll_md);
  2893. seq_printf(m, " fp0: 0x%08x\n", pll->state.hw_state.fp0);
  2894. seq_printf(m, " fp1: 0x%08x\n", pll->state.hw_state.fp1);
  2895. seq_printf(m, " wrpll: 0x%08x\n", pll->state.hw_state.wrpll);
  2896. }
  2897. drm_modeset_unlock_all(dev);
  2898. return 0;
  2899. }
  2900. static int i915_wa_registers(struct seq_file *m, void *unused)
  2901. {
  2902. int i;
  2903. int ret;
  2904. struct intel_engine_cs *engine;
  2905. struct drm_i915_private *dev_priv = node_to_i915(m->private);
  2906. struct drm_device *dev = &dev_priv->drm;
  2907. struct i915_workarounds *workarounds = &dev_priv->workarounds;
  2908. enum intel_engine_id id;
  2909. ret = mutex_lock_interruptible(&dev->struct_mutex);
  2910. if (ret)
  2911. return ret;
  2912. intel_runtime_pm_get(dev_priv);
  2913. seq_printf(m, "Workarounds applied: %d\n", workarounds->count);
  2914. for_each_engine(engine, dev_priv, id)
  2915. seq_printf(m, "HW whitelist count for %s: %d\n",
  2916. engine->name, workarounds->hw_whitelist_count[id]);
  2917. for (i = 0; i < workarounds->count; ++i) {
  2918. i915_reg_t addr;
  2919. u32 mask, value, read;
  2920. bool ok;
  2921. addr = workarounds->reg[i].addr;
  2922. mask = workarounds->reg[i].mask;
  2923. value = workarounds->reg[i].value;
  2924. read = I915_READ(addr);
  2925. ok = (value & mask) == (read & mask);
  2926. seq_printf(m, "0x%X: 0x%08X, mask: 0x%08X, read: 0x%08x, status: %s\n",
  2927. i915_mmio_reg_offset(addr), value, mask, read, ok ? "OK" : "FAIL");
  2928. }
  2929. intel_runtime_pm_put(dev_priv);
  2930. mutex_unlock(&dev->struct_mutex);
  2931. return 0;
  2932. }
  2933. static int i915_ddb_info(struct seq_file *m, void *unused)
  2934. {
  2935. struct drm_i915_private *dev_priv = node_to_i915(m->private);
  2936. struct drm_device *dev = &dev_priv->drm;
  2937. struct skl_ddb_allocation *ddb;
  2938. struct skl_ddb_entry *entry;
  2939. enum pipe pipe;
  2940. int plane;
  2941. if (INTEL_GEN(dev_priv) < 9)
  2942. return 0;
  2943. drm_modeset_lock_all(dev);
  2944. ddb = &dev_priv->wm.skl_hw.ddb;
  2945. seq_printf(m, "%-15s%8s%8s%8s\n", "", "Start", "End", "Size");
  2946. for_each_pipe(dev_priv, pipe) {
  2947. seq_printf(m, "Pipe %c\n", pipe_name(pipe));
  2948. for_each_universal_plane(dev_priv, pipe, plane) {
  2949. entry = &ddb->plane[pipe][plane];
  2950. seq_printf(m, " Plane%-8d%8u%8u%8u\n", plane + 1,
  2951. entry->start, entry->end,
  2952. skl_ddb_entry_size(entry));
  2953. }
  2954. entry = &ddb->plane[pipe][PLANE_CURSOR];
  2955. seq_printf(m, " %-13s%8u%8u%8u\n", "Cursor", entry->start,
  2956. entry->end, skl_ddb_entry_size(entry));
  2957. }
  2958. drm_modeset_unlock_all(dev);
  2959. return 0;
  2960. }
  2961. static void drrs_status_per_crtc(struct seq_file *m,
  2962. struct drm_device *dev,
  2963. struct intel_crtc *intel_crtc)
  2964. {
  2965. struct drm_i915_private *dev_priv = to_i915(dev);
  2966. struct i915_drrs *drrs = &dev_priv->drrs;
  2967. int vrefresh = 0;
  2968. struct drm_connector *connector;
  2969. struct drm_connector_list_iter conn_iter;
  2970. drm_connector_list_iter_begin(dev, &conn_iter);
  2971. drm_for_each_connector_iter(connector, &conn_iter) {
  2972. if (connector->state->crtc != &intel_crtc->base)
  2973. continue;
  2974. seq_printf(m, "%s:\n", connector->name);
  2975. }
  2976. drm_connector_list_iter_end(&conn_iter);
  2977. if (dev_priv->vbt.drrs_type == STATIC_DRRS_SUPPORT)
  2978. seq_puts(m, "\tVBT: DRRS_type: Static");
  2979. else if (dev_priv->vbt.drrs_type == SEAMLESS_DRRS_SUPPORT)
  2980. seq_puts(m, "\tVBT: DRRS_type: Seamless");
  2981. else if (dev_priv->vbt.drrs_type == DRRS_NOT_SUPPORTED)
  2982. seq_puts(m, "\tVBT: DRRS_type: None");
  2983. else
  2984. seq_puts(m, "\tVBT: DRRS_type: FIXME: Unrecognized Value");
  2985. seq_puts(m, "\n\n");
  2986. if (to_intel_crtc_state(intel_crtc->base.state)->has_drrs) {
  2987. struct intel_panel *panel;
  2988. mutex_lock(&drrs->mutex);
  2989. /* DRRS Supported */
  2990. seq_puts(m, "\tDRRS Supported: Yes\n");
  2991. /* disable_drrs() will make drrs->dp NULL */
  2992. if (!drrs->dp) {
  2993. seq_puts(m, "Idleness DRRS: Disabled");
  2994. mutex_unlock(&drrs->mutex);
  2995. return;
  2996. }
  2997. panel = &drrs->dp->attached_connector->panel;
  2998. seq_printf(m, "\t\tBusy_frontbuffer_bits: 0x%X",
  2999. drrs->busy_frontbuffer_bits);
  3000. seq_puts(m, "\n\t\t");
  3001. if (drrs->refresh_rate_type == DRRS_HIGH_RR) {
  3002. seq_puts(m, "DRRS_State: DRRS_HIGH_RR\n");
  3003. vrefresh = panel->fixed_mode->vrefresh;
  3004. } else if (drrs->refresh_rate_type == DRRS_LOW_RR) {
  3005. seq_puts(m, "DRRS_State: DRRS_LOW_RR\n");
  3006. vrefresh = panel->downclock_mode->vrefresh;
  3007. } else {
  3008. seq_printf(m, "DRRS_State: Unknown(%d)\n",
  3009. drrs->refresh_rate_type);
  3010. mutex_unlock(&drrs->mutex);
  3011. return;
  3012. }
  3013. seq_printf(m, "\t\tVrefresh: %d", vrefresh);
  3014. seq_puts(m, "\n\t\t");
  3015. mutex_unlock(&drrs->mutex);
  3016. } else {
  3017. /* DRRS not supported. Print the VBT parameter*/
  3018. seq_puts(m, "\tDRRS Supported : No");
  3019. }
  3020. seq_puts(m, "\n");
  3021. }
  3022. static int i915_drrs_status(struct seq_file *m, void *unused)
  3023. {
  3024. struct drm_i915_private *dev_priv = node_to_i915(m->private);
  3025. struct drm_device *dev = &dev_priv->drm;
  3026. struct intel_crtc *intel_crtc;
  3027. int active_crtc_cnt = 0;
  3028. drm_modeset_lock_all(dev);
  3029. for_each_intel_crtc(dev, intel_crtc) {
  3030. if (intel_crtc->base.state->active) {
  3031. active_crtc_cnt++;
  3032. seq_printf(m, "\nCRTC %d: ", active_crtc_cnt);
  3033. drrs_status_per_crtc(m, dev, intel_crtc);
  3034. }
  3035. }
  3036. drm_modeset_unlock_all(dev);
  3037. if (!active_crtc_cnt)
  3038. seq_puts(m, "No active crtc found\n");
  3039. return 0;
  3040. }
  3041. static int i915_dp_mst_info(struct seq_file *m, void *unused)
  3042. {
  3043. struct drm_i915_private *dev_priv = node_to_i915(m->private);
  3044. struct drm_device *dev = &dev_priv->drm;
  3045. struct intel_encoder *intel_encoder;
  3046. struct intel_digital_port *intel_dig_port;
  3047. struct drm_connector *connector;
  3048. struct drm_connector_list_iter conn_iter;
  3049. drm_connector_list_iter_begin(dev, &conn_iter);
  3050. drm_for_each_connector_iter(connector, &conn_iter) {
  3051. if (connector->connector_type != DRM_MODE_CONNECTOR_DisplayPort)
  3052. continue;
  3053. intel_encoder = intel_attached_encoder(connector);
  3054. if (!intel_encoder || intel_encoder->type == INTEL_OUTPUT_DP_MST)
  3055. continue;
  3056. intel_dig_port = enc_to_dig_port(&intel_encoder->base);
  3057. if (!intel_dig_port->dp.can_mst)
  3058. continue;
  3059. seq_printf(m, "MST Source Port %c\n",
  3060. port_name(intel_dig_port->port));
  3061. drm_dp_mst_dump_topology(m, &intel_dig_port->dp.mst_mgr);
  3062. }
  3063. drm_connector_list_iter_end(&conn_iter);
  3064. return 0;
  3065. }
  3066. static ssize_t i915_displayport_test_active_write(struct file *file,
  3067. const char __user *ubuf,
  3068. size_t len, loff_t *offp)
  3069. {
  3070. char *input_buffer;
  3071. int status = 0;
  3072. struct drm_device *dev;
  3073. struct drm_connector *connector;
  3074. struct drm_connector_list_iter conn_iter;
  3075. struct intel_dp *intel_dp;
  3076. int val = 0;
  3077. dev = ((struct seq_file *)file->private_data)->private;
  3078. if (len == 0)
  3079. return 0;
  3080. input_buffer = kmalloc(len + 1, GFP_KERNEL);
  3081. if (!input_buffer)
  3082. return -ENOMEM;
  3083. if (copy_from_user(input_buffer, ubuf, len)) {
  3084. status = -EFAULT;
  3085. goto out;
  3086. }
  3087. input_buffer[len] = '\0';
  3088. DRM_DEBUG_DRIVER("Copied %d bytes from user\n", (unsigned int)len);
  3089. drm_connector_list_iter_begin(dev, &conn_iter);
  3090. drm_for_each_connector_iter(connector, &conn_iter) {
  3091. if (connector->connector_type !=
  3092. DRM_MODE_CONNECTOR_DisplayPort)
  3093. continue;
  3094. if (connector->status == connector_status_connected &&
  3095. connector->encoder != NULL) {
  3096. intel_dp = enc_to_intel_dp(connector->encoder);
  3097. status = kstrtoint(input_buffer, 10, &val);
  3098. if (status < 0)
  3099. break;
  3100. DRM_DEBUG_DRIVER("Got %d for test active\n", val);
  3101. /* To prevent erroneous activation of the compliance
  3102. * testing code, only accept an actual value of 1 here
  3103. */
  3104. if (val == 1)
  3105. intel_dp->compliance.test_active = 1;
  3106. else
  3107. intel_dp->compliance.test_active = 0;
  3108. }
  3109. }
  3110. drm_connector_list_iter_end(&conn_iter);
  3111. out:
  3112. kfree(input_buffer);
  3113. if (status < 0)
  3114. return status;
  3115. *offp += len;
  3116. return len;
  3117. }
  3118. static int i915_displayport_test_active_show(struct seq_file *m, void *data)
  3119. {
  3120. struct drm_device *dev = m->private;
  3121. struct drm_connector *connector;
  3122. struct drm_connector_list_iter conn_iter;
  3123. struct intel_dp *intel_dp;
  3124. drm_connector_list_iter_begin(dev, &conn_iter);
  3125. drm_for_each_connector_iter(connector, &conn_iter) {
  3126. if (connector->connector_type !=
  3127. DRM_MODE_CONNECTOR_DisplayPort)
  3128. continue;
  3129. if (connector->status == connector_status_connected &&
  3130. connector->encoder != NULL) {
  3131. intel_dp = enc_to_intel_dp(connector->encoder);
  3132. if (intel_dp->compliance.test_active)
  3133. seq_puts(m, "1");
  3134. else
  3135. seq_puts(m, "0");
  3136. } else
  3137. seq_puts(m, "0");
  3138. }
  3139. drm_connector_list_iter_end(&conn_iter);
  3140. return 0;
  3141. }
  3142. static int i915_displayport_test_active_open(struct inode *inode,
  3143. struct file *file)
  3144. {
  3145. struct drm_i915_private *dev_priv = inode->i_private;
  3146. return single_open(file, i915_displayport_test_active_show,
  3147. &dev_priv->drm);
  3148. }
  3149. static const struct file_operations i915_displayport_test_active_fops = {
  3150. .owner = THIS_MODULE,
  3151. .open = i915_displayport_test_active_open,
  3152. .read = seq_read,
  3153. .llseek = seq_lseek,
  3154. .release = single_release,
  3155. .write = i915_displayport_test_active_write
  3156. };
  3157. static int i915_displayport_test_data_show(struct seq_file *m, void *data)
  3158. {
  3159. struct drm_device *dev = m->private;
  3160. struct drm_connector *connector;
  3161. struct drm_connector_list_iter conn_iter;
  3162. struct intel_dp *intel_dp;
  3163. drm_connector_list_iter_begin(dev, &conn_iter);
  3164. drm_for_each_connector_iter(connector, &conn_iter) {
  3165. if (connector->connector_type !=
  3166. DRM_MODE_CONNECTOR_DisplayPort)
  3167. continue;
  3168. if (connector->status == connector_status_connected &&
  3169. connector->encoder != NULL) {
  3170. intel_dp = enc_to_intel_dp(connector->encoder);
  3171. if (intel_dp->compliance.test_type ==
  3172. DP_TEST_LINK_EDID_READ)
  3173. seq_printf(m, "%lx",
  3174. intel_dp->compliance.test_data.edid);
  3175. else if (intel_dp->compliance.test_type ==
  3176. DP_TEST_LINK_VIDEO_PATTERN) {
  3177. seq_printf(m, "hdisplay: %d\n",
  3178. intel_dp->compliance.test_data.hdisplay);
  3179. seq_printf(m, "vdisplay: %d\n",
  3180. intel_dp->compliance.test_data.vdisplay);
  3181. seq_printf(m, "bpc: %u\n",
  3182. intel_dp->compliance.test_data.bpc);
  3183. }
  3184. } else
  3185. seq_puts(m, "0");
  3186. }
  3187. drm_connector_list_iter_end(&conn_iter);
  3188. return 0;
  3189. }
  3190. static int i915_displayport_test_data_open(struct inode *inode,
  3191. struct file *file)
  3192. {
  3193. struct drm_i915_private *dev_priv = inode->i_private;
  3194. return single_open(file, i915_displayport_test_data_show,
  3195. &dev_priv->drm);
  3196. }
  3197. static const struct file_operations i915_displayport_test_data_fops = {
  3198. .owner = THIS_MODULE,
  3199. .open = i915_displayport_test_data_open,
  3200. .read = seq_read,
  3201. .llseek = seq_lseek,
  3202. .release = single_release
  3203. };
  3204. static int i915_displayport_test_type_show(struct seq_file *m, void *data)
  3205. {
  3206. struct drm_device *dev = m->private;
  3207. struct drm_connector *connector;
  3208. struct drm_connector_list_iter conn_iter;
  3209. struct intel_dp *intel_dp;
  3210. drm_connector_list_iter_begin(dev, &conn_iter);
  3211. drm_for_each_connector_iter(connector, &conn_iter) {
  3212. if (connector->connector_type !=
  3213. DRM_MODE_CONNECTOR_DisplayPort)
  3214. continue;
  3215. if (connector->status == connector_status_connected &&
  3216. connector->encoder != NULL) {
  3217. intel_dp = enc_to_intel_dp(connector->encoder);
  3218. seq_printf(m, "%02lx", intel_dp->compliance.test_type);
  3219. } else
  3220. seq_puts(m, "0");
  3221. }
  3222. drm_connector_list_iter_end(&conn_iter);
  3223. return 0;
  3224. }
  3225. static int i915_displayport_test_type_open(struct inode *inode,
  3226. struct file *file)
  3227. {
  3228. struct drm_i915_private *dev_priv = inode->i_private;
  3229. return single_open(file, i915_displayport_test_type_show,
  3230. &dev_priv->drm);
  3231. }
  3232. static const struct file_operations i915_displayport_test_type_fops = {
  3233. .owner = THIS_MODULE,
  3234. .open = i915_displayport_test_type_open,
  3235. .read = seq_read,
  3236. .llseek = seq_lseek,
  3237. .release = single_release
  3238. };
  3239. static void wm_latency_show(struct seq_file *m, const uint16_t wm[8])
  3240. {
  3241. struct drm_i915_private *dev_priv = m->private;
  3242. struct drm_device *dev = &dev_priv->drm;
  3243. int level;
  3244. int num_levels;
  3245. if (IS_CHERRYVIEW(dev_priv))
  3246. num_levels = 3;
  3247. else if (IS_VALLEYVIEW(dev_priv))
  3248. num_levels = 1;
  3249. else
  3250. num_levels = ilk_wm_max_level(dev_priv) + 1;
  3251. drm_modeset_lock_all(dev);
  3252. for (level = 0; level < num_levels; level++) {
  3253. unsigned int latency = wm[level];
  3254. /*
  3255. * - WM1+ latency values in 0.5us units
  3256. * - latencies are in us on gen9/vlv/chv
  3257. */
  3258. if (INTEL_GEN(dev_priv) >= 9 || IS_VALLEYVIEW(dev_priv) ||
  3259. IS_CHERRYVIEW(dev_priv))
  3260. latency *= 10;
  3261. else if (level > 0)
  3262. latency *= 5;
  3263. seq_printf(m, "WM%d %u (%u.%u usec)\n",
  3264. level, wm[level], latency / 10, latency % 10);
  3265. }
  3266. drm_modeset_unlock_all(dev);
  3267. }
  3268. static int pri_wm_latency_show(struct seq_file *m, void *data)
  3269. {
  3270. struct drm_i915_private *dev_priv = m->private;
  3271. const uint16_t *latencies;
  3272. if (INTEL_GEN(dev_priv) >= 9)
  3273. latencies = dev_priv->wm.skl_latency;
  3274. else
  3275. latencies = dev_priv->wm.pri_latency;
  3276. wm_latency_show(m, latencies);
  3277. return 0;
  3278. }
  3279. static int spr_wm_latency_show(struct seq_file *m, void *data)
  3280. {
  3281. struct drm_i915_private *dev_priv = m->private;
  3282. const uint16_t *latencies;
  3283. if (INTEL_GEN(dev_priv) >= 9)
  3284. latencies = dev_priv->wm.skl_latency;
  3285. else
  3286. latencies = dev_priv->wm.spr_latency;
  3287. wm_latency_show(m, latencies);
  3288. return 0;
  3289. }
  3290. static int cur_wm_latency_show(struct seq_file *m, void *data)
  3291. {
  3292. struct drm_i915_private *dev_priv = m->private;
  3293. const uint16_t *latencies;
  3294. if (INTEL_GEN(dev_priv) >= 9)
  3295. latencies = dev_priv->wm.skl_latency;
  3296. else
  3297. latencies = dev_priv->wm.cur_latency;
  3298. wm_latency_show(m, latencies);
  3299. return 0;
  3300. }
  3301. static int pri_wm_latency_open(struct inode *inode, struct file *file)
  3302. {
  3303. struct drm_i915_private *dev_priv = inode->i_private;
  3304. if (INTEL_GEN(dev_priv) < 5)
  3305. return -ENODEV;
  3306. return single_open(file, pri_wm_latency_show, dev_priv);
  3307. }
  3308. static int spr_wm_latency_open(struct inode *inode, struct file *file)
  3309. {
  3310. struct drm_i915_private *dev_priv = inode->i_private;
  3311. if (HAS_GMCH_DISPLAY(dev_priv))
  3312. return -ENODEV;
  3313. return single_open(file, spr_wm_latency_show, dev_priv);
  3314. }
  3315. static int cur_wm_latency_open(struct inode *inode, struct file *file)
  3316. {
  3317. struct drm_i915_private *dev_priv = inode->i_private;
  3318. if (HAS_GMCH_DISPLAY(dev_priv))
  3319. return -ENODEV;
  3320. return single_open(file, cur_wm_latency_show, dev_priv);
  3321. }
  3322. static ssize_t wm_latency_write(struct file *file, const char __user *ubuf,
  3323. size_t len, loff_t *offp, uint16_t wm[8])
  3324. {
  3325. struct seq_file *m = file->private_data;
  3326. struct drm_i915_private *dev_priv = m->private;
  3327. struct drm_device *dev = &dev_priv->drm;
  3328. uint16_t new[8] = { 0 };
  3329. int num_levels;
  3330. int level;
  3331. int ret;
  3332. char tmp[32];
  3333. if (IS_CHERRYVIEW(dev_priv))
  3334. num_levels = 3;
  3335. else if (IS_VALLEYVIEW(dev_priv))
  3336. num_levels = 1;
  3337. else
  3338. num_levels = ilk_wm_max_level(dev_priv) + 1;
  3339. if (len >= sizeof(tmp))
  3340. return -EINVAL;
  3341. if (copy_from_user(tmp, ubuf, len))
  3342. return -EFAULT;
  3343. tmp[len] = '\0';
  3344. ret = sscanf(tmp, "%hu %hu %hu %hu %hu %hu %hu %hu",
  3345. &new[0], &new[1], &new[2], &new[3],
  3346. &new[4], &new[5], &new[6], &new[7]);
  3347. if (ret != num_levels)
  3348. return -EINVAL;
  3349. drm_modeset_lock_all(dev);
  3350. for (level = 0; level < num_levels; level++)
  3351. wm[level] = new[level];
  3352. drm_modeset_unlock_all(dev);
  3353. return len;
  3354. }
  3355. static ssize_t pri_wm_latency_write(struct file *file, const char __user *ubuf,
  3356. size_t len, loff_t *offp)
  3357. {
  3358. struct seq_file *m = file->private_data;
  3359. struct drm_i915_private *dev_priv = m->private;
  3360. uint16_t *latencies;
  3361. if (INTEL_GEN(dev_priv) >= 9)
  3362. latencies = dev_priv->wm.skl_latency;
  3363. else
  3364. latencies = dev_priv->wm.pri_latency;
  3365. return wm_latency_write(file, ubuf, len, offp, latencies);
  3366. }
  3367. static ssize_t spr_wm_latency_write(struct file *file, const char __user *ubuf,
  3368. size_t len, loff_t *offp)
  3369. {
  3370. struct seq_file *m = file->private_data;
  3371. struct drm_i915_private *dev_priv = m->private;
  3372. uint16_t *latencies;
  3373. if (INTEL_GEN(dev_priv) >= 9)
  3374. latencies = dev_priv->wm.skl_latency;
  3375. else
  3376. latencies = dev_priv->wm.spr_latency;
  3377. return wm_latency_write(file, ubuf, len, offp, latencies);
  3378. }
  3379. static ssize_t cur_wm_latency_write(struct file *file, const char __user *ubuf,
  3380. size_t len, loff_t *offp)
  3381. {
  3382. struct seq_file *m = file->private_data;
  3383. struct drm_i915_private *dev_priv = m->private;
  3384. uint16_t *latencies;
  3385. if (INTEL_GEN(dev_priv) >= 9)
  3386. latencies = dev_priv->wm.skl_latency;
  3387. else
  3388. latencies = dev_priv->wm.cur_latency;
  3389. return wm_latency_write(file, ubuf, len, offp, latencies);
  3390. }
  3391. static const struct file_operations i915_pri_wm_latency_fops = {
  3392. .owner = THIS_MODULE,
  3393. .open = pri_wm_latency_open,
  3394. .read = seq_read,
  3395. .llseek = seq_lseek,
  3396. .release = single_release,
  3397. .write = pri_wm_latency_write
  3398. };
  3399. static const struct file_operations i915_spr_wm_latency_fops = {
  3400. .owner = THIS_MODULE,
  3401. .open = spr_wm_latency_open,
  3402. .read = seq_read,
  3403. .llseek = seq_lseek,
  3404. .release = single_release,
  3405. .write = spr_wm_latency_write
  3406. };
  3407. static const struct file_operations i915_cur_wm_latency_fops = {
  3408. .owner = THIS_MODULE,
  3409. .open = cur_wm_latency_open,
  3410. .read = seq_read,
  3411. .llseek = seq_lseek,
  3412. .release = single_release,
  3413. .write = cur_wm_latency_write
  3414. };
  3415. static int
  3416. i915_wedged_get(void *data, u64 *val)
  3417. {
  3418. struct drm_i915_private *dev_priv = data;
  3419. *val = i915_terminally_wedged(&dev_priv->gpu_error);
  3420. return 0;
  3421. }
  3422. static int
  3423. i915_wedged_set(void *data, u64 val)
  3424. {
  3425. struct drm_i915_private *dev_priv = data;
  3426. /*
  3427. * There is no safeguard against this debugfs entry colliding
  3428. * with the hangcheck calling same i915_handle_error() in
  3429. * parallel, causing an explosion. For now we assume that the
  3430. * test harness is responsible enough not to inject gpu hangs
  3431. * while it is writing to 'i915_wedged'
  3432. */
  3433. if (i915_reset_backoff(&dev_priv->gpu_error))
  3434. return -EAGAIN;
  3435. i915_handle_error(dev_priv, val,
  3436. "Manually setting wedged to %llu", val);
  3437. wait_on_bit(&dev_priv->gpu_error.flags,
  3438. I915_RESET_HANDOFF,
  3439. TASK_UNINTERRUPTIBLE);
  3440. return 0;
  3441. }
  3442. DEFINE_SIMPLE_ATTRIBUTE(i915_wedged_fops,
  3443. i915_wedged_get, i915_wedged_set,
  3444. "%llu\n");
  3445. static int
  3446. fault_irq_set(struct drm_i915_private *i915,
  3447. unsigned long *irq,
  3448. unsigned long val)
  3449. {
  3450. int err;
  3451. err = mutex_lock_interruptible(&i915->drm.struct_mutex);
  3452. if (err)
  3453. return err;
  3454. err = i915_gem_wait_for_idle(i915,
  3455. I915_WAIT_LOCKED |
  3456. I915_WAIT_INTERRUPTIBLE);
  3457. if (err)
  3458. goto err_unlock;
  3459. /* Retire to kick idle work */
  3460. i915_gem_retire_requests(i915);
  3461. GEM_BUG_ON(i915->gt.active_requests);
  3462. *irq = val;
  3463. mutex_unlock(&i915->drm.struct_mutex);
  3464. /* Flush idle worker to disarm irq */
  3465. while (flush_delayed_work(&i915->gt.idle_work))
  3466. ;
  3467. return 0;
  3468. err_unlock:
  3469. mutex_unlock(&i915->drm.struct_mutex);
  3470. return err;
  3471. }
  3472. static int
  3473. i915_ring_missed_irq_get(void *data, u64 *val)
  3474. {
  3475. struct drm_i915_private *dev_priv = data;
  3476. *val = dev_priv->gpu_error.missed_irq_rings;
  3477. return 0;
  3478. }
  3479. static int
  3480. i915_ring_missed_irq_set(void *data, u64 val)
  3481. {
  3482. struct drm_i915_private *i915 = data;
  3483. return fault_irq_set(i915, &i915->gpu_error.missed_irq_rings, val);
  3484. }
  3485. DEFINE_SIMPLE_ATTRIBUTE(i915_ring_missed_irq_fops,
  3486. i915_ring_missed_irq_get, i915_ring_missed_irq_set,
  3487. "0x%08llx\n");
  3488. static int
  3489. i915_ring_test_irq_get(void *data, u64 *val)
  3490. {
  3491. struct drm_i915_private *dev_priv = data;
  3492. *val = dev_priv->gpu_error.test_irq_rings;
  3493. return 0;
  3494. }
  3495. static int
  3496. i915_ring_test_irq_set(void *data, u64 val)
  3497. {
  3498. struct drm_i915_private *i915 = data;
  3499. val &= INTEL_INFO(i915)->ring_mask;
  3500. DRM_DEBUG_DRIVER("Masking interrupts on rings 0x%08llx\n", val);
  3501. return fault_irq_set(i915, &i915->gpu_error.test_irq_rings, val);
  3502. }
  3503. DEFINE_SIMPLE_ATTRIBUTE(i915_ring_test_irq_fops,
  3504. i915_ring_test_irq_get, i915_ring_test_irq_set,
  3505. "0x%08llx\n");
  3506. #define DROP_UNBOUND 0x1
  3507. #define DROP_BOUND 0x2
  3508. #define DROP_RETIRE 0x4
  3509. #define DROP_ACTIVE 0x8
  3510. #define DROP_FREED 0x10
  3511. #define DROP_SHRINK_ALL 0x20
  3512. #define DROP_ALL (DROP_UNBOUND | \
  3513. DROP_BOUND | \
  3514. DROP_RETIRE | \
  3515. DROP_ACTIVE | \
  3516. DROP_FREED | \
  3517. DROP_SHRINK_ALL)
  3518. static int
  3519. i915_drop_caches_get(void *data, u64 *val)
  3520. {
  3521. *val = DROP_ALL;
  3522. return 0;
  3523. }
  3524. static int
  3525. i915_drop_caches_set(void *data, u64 val)
  3526. {
  3527. struct drm_i915_private *dev_priv = data;
  3528. struct drm_device *dev = &dev_priv->drm;
  3529. int ret;
  3530. DRM_DEBUG("Dropping caches: 0x%08llx\n", val);
  3531. /* No need to check and wait for gpu resets, only libdrm auto-restarts
  3532. * on ioctls on -EAGAIN. */
  3533. ret = mutex_lock_interruptible(&dev->struct_mutex);
  3534. if (ret)
  3535. return ret;
  3536. if (val & DROP_ACTIVE) {
  3537. ret = i915_gem_wait_for_idle(dev_priv,
  3538. I915_WAIT_INTERRUPTIBLE |
  3539. I915_WAIT_LOCKED);
  3540. if (ret)
  3541. goto unlock;
  3542. }
  3543. if (val & (DROP_RETIRE | DROP_ACTIVE))
  3544. i915_gem_retire_requests(dev_priv);
  3545. lockdep_set_current_reclaim_state(GFP_KERNEL);
  3546. if (val & DROP_BOUND)
  3547. i915_gem_shrink(dev_priv, LONG_MAX, I915_SHRINK_BOUND);
  3548. if (val & DROP_UNBOUND)
  3549. i915_gem_shrink(dev_priv, LONG_MAX, I915_SHRINK_UNBOUND);
  3550. if (val & DROP_SHRINK_ALL)
  3551. i915_gem_shrink_all(dev_priv);
  3552. lockdep_clear_current_reclaim_state();
  3553. unlock:
  3554. mutex_unlock(&dev->struct_mutex);
  3555. if (val & DROP_FREED) {
  3556. synchronize_rcu();
  3557. i915_gem_drain_freed_objects(dev_priv);
  3558. }
  3559. return ret;
  3560. }
  3561. DEFINE_SIMPLE_ATTRIBUTE(i915_drop_caches_fops,
  3562. i915_drop_caches_get, i915_drop_caches_set,
  3563. "0x%08llx\n");
  3564. static int
  3565. i915_max_freq_get(void *data, u64 *val)
  3566. {
  3567. struct drm_i915_private *dev_priv = data;
  3568. if (INTEL_GEN(dev_priv) < 6)
  3569. return -ENODEV;
  3570. *val = intel_gpu_freq(dev_priv, dev_priv->rps.max_freq_softlimit);
  3571. return 0;
  3572. }
  3573. static int
  3574. i915_max_freq_set(void *data, u64 val)
  3575. {
  3576. struct drm_i915_private *dev_priv = data;
  3577. u32 hw_max, hw_min;
  3578. int ret;
  3579. if (INTEL_GEN(dev_priv) < 6)
  3580. return -ENODEV;
  3581. DRM_DEBUG_DRIVER("Manually setting max freq to %llu\n", val);
  3582. ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
  3583. if (ret)
  3584. return ret;
  3585. /*
  3586. * Turbo will still be enabled, but won't go above the set value.
  3587. */
  3588. val = intel_freq_opcode(dev_priv, val);
  3589. hw_max = dev_priv->rps.max_freq;
  3590. hw_min = dev_priv->rps.min_freq;
  3591. if (val < hw_min || val > hw_max || val < dev_priv->rps.min_freq_softlimit) {
  3592. mutex_unlock(&dev_priv->rps.hw_lock);
  3593. return -EINVAL;
  3594. }
  3595. dev_priv->rps.max_freq_softlimit = val;
  3596. if (intel_set_rps(dev_priv, val))
  3597. DRM_DEBUG_DRIVER("failed to update RPS to new softlimit\n");
  3598. mutex_unlock(&dev_priv->rps.hw_lock);
  3599. return 0;
  3600. }
  3601. DEFINE_SIMPLE_ATTRIBUTE(i915_max_freq_fops,
  3602. i915_max_freq_get, i915_max_freq_set,
  3603. "%llu\n");
  3604. static int
  3605. i915_min_freq_get(void *data, u64 *val)
  3606. {
  3607. struct drm_i915_private *dev_priv = data;
  3608. if (INTEL_GEN(dev_priv) < 6)
  3609. return -ENODEV;
  3610. *val = intel_gpu_freq(dev_priv, dev_priv->rps.min_freq_softlimit);
  3611. return 0;
  3612. }
  3613. static int
  3614. i915_min_freq_set(void *data, u64 val)
  3615. {
  3616. struct drm_i915_private *dev_priv = data;
  3617. u32 hw_max, hw_min;
  3618. int ret;
  3619. if (INTEL_GEN(dev_priv) < 6)
  3620. return -ENODEV;
  3621. DRM_DEBUG_DRIVER("Manually setting min freq to %llu\n", val);
  3622. ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
  3623. if (ret)
  3624. return ret;
  3625. /*
  3626. * Turbo will still be enabled, but won't go below the set value.
  3627. */
  3628. val = intel_freq_opcode(dev_priv, val);
  3629. hw_max = dev_priv->rps.max_freq;
  3630. hw_min = dev_priv->rps.min_freq;
  3631. if (val < hw_min ||
  3632. val > hw_max || val > dev_priv->rps.max_freq_softlimit) {
  3633. mutex_unlock(&dev_priv->rps.hw_lock);
  3634. return -EINVAL;
  3635. }
  3636. dev_priv->rps.min_freq_softlimit = val;
  3637. if (intel_set_rps(dev_priv, val))
  3638. DRM_DEBUG_DRIVER("failed to update RPS to new softlimit\n");
  3639. mutex_unlock(&dev_priv->rps.hw_lock);
  3640. return 0;
  3641. }
  3642. DEFINE_SIMPLE_ATTRIBUTE(i915_min_freq_fops,
  3643. i915_min_freq_get, i915_min_freq_set,
  3644. "%llu\n");
  3645. static int
  3646. i915_cache_sharing_get(void *data, u64 *val)
  3647. {
  3648. struct drm_i915_private *dev_priv = data;
  3649. u32 snpcr;
  3650. if (!(IS_GEN6(dev_priv) || IS_GEN7(dev_priv)))
  3651. return -ENODEV;
  3652. intel_runtime_pm_get(dev_priv);
  3653. snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
  3654. intel_runtime_pm_put(dev_priv);
  3655. *val = (snpcr & GEN6_MBC_SNPCR_MASK) >> GEN6_MBC_SNPCR_SHIFT;
  3656. return 0;
  3657. }
  3658. static int
  3659. i915_cache_sharing_set(void *data, u64 val)
  3660. {
  3661. struct drm_i915_private *dev_priv = data;
  3662. u32 snpcr;
  3663. if (!(IS_GEN6(dev_priv) || IS_GEN7(dev_priv)))
  3664. return -ENODEV;
  3665. if (val > 3)
  3666. return -EINVAL;
  3667. intel_runtime_pm_get(dev_priv);
  3668. DRM_DEBUG_DRIVER("Manually setting uncore sharing to %llu\n", val);
  3669. /* Update the cache sharing policy here as well */
  3670. snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
  3671. snpcr &= ~GEN6_MBC_SNPCR_MASK;
  3672. snpcr |= (val << GEN6_MBC_SNPCR_SHIFT);
  3673. I915_WRITE(GEN6_MBCUNIT_SNPCR, snpcr);
  3674. intel_runtime_pm_put(dev_priv);
  3675. return 0;
  3676. }
  3677. DEFINE_SIMPLE_ATTRIBUTE(i915_cache_sharing_fops,
  3678. i915_cache_sharing_get, i915_cache_sharing_set,
  3679. "%llu\n");
  3680. static void cherryview_sseu_device_status(struct drm_i915_private *dev_priv,
  3681. struct sseu_dev_info *sseu)
  3682. {
  3683. int ss_max = 2;
  3684. int ss;
  3685. u32 sig1[ss_max], sig2[ss_max];
  3686. sig1[0] = I915_READ(CHV_POWER_SS0_SIG1);
  3687. sig1[1] = I915_READ(CHV_POWER_SS1_SIG1);
  3688. sig2[0] = I915_READ(CHV_POWER_SS0_SIG2);
  3689. sig2[1] = I915_READ(CHV_POWER_SS1_SIG2);
  3690. for (ss = 0; ss < ss_max; ss++) {
  3691. unsigned int eu_cnt;
  3692. if (sig1[ss] & CHV_SS_PG_ENABLE)
  3693. /* skip disabled subslice */
  3694. continue;
  3695. sseu->slice_mask = BIT(0);
  3696. sseu->subslice_mask |= BIT(ss);
  3697. eu_cnt = ((sig1[ss] & CHV_EU08_PG_ENABLE) ? 0 : 2) +
  3698. ((sig1[ss] & CHV_EU19_PG_ENABLE) ? 0 : 2) +
  3699. ((sig1[ss] & CHV_EU210_PG_ENABLE) ? 0 : 2) +
  3700. ((sig2[ss] & CHV_EU311_PG_ENABLE) ? 0 : 2);
  3701. sseu->eu_total += eu_cnt;
  3702. sseu->eu_per_subslice = max_t(unsigned int,
  3703. sseu->eu_per_subslice, eu_cnt);
  3704. }
  3705. }
  3706. static void gen9_sseu_device_status(struct drm_i915_private *dev_priv,
  3707. struct sseu_dev_info *sseu)
  3708. {
  3709. int s_max = 3, ss_max = 4;
  3710. int s, ss;
  3711. u32 s_reg[s_max], eu_reg[2*s_max], eu_mask[2];
  3712. /* BXT has a single slice and at most 3 subslices. */
  3713. if (IS_GEN9_LP(dev_priv)) {
  3714. s_max = 1;
  3715. ss_max = 3;
  3716. }
  3717. for (s = 0; s < s_max; s++) {
  3718. s_reg[s] = I915_READ(GEN9_SLICE_PGCTL_ACK(s));
  3719. eu_reg[2*s] = I915_READ(GEN9_SS01_EU_PGCTL_ACK(s));
  3720. eu_reg[2*s + 1] = I915_READ(GEN9_SS23_EU_PGCTL_ACK(s));
  3721. }
  3722. eu_mask[0] = GEN9_PGCTL_SSA_EU08_ACK |
  3723. GEN9_PGCTL_SSA_EU19_ACK |
  3724. GEN9_PGCTL_SSA_EU210_ACK |
  3725. GEN9_PGCTL_SSA_EU311_ACK;
  3726. eu_mask[1] = GEN9_PGCTL_SSB_EU08_ACK |
  3727. GEN9_PGCTL_SSB_EU19_ACK |
  3728. GEN9_PGCTL_SSB_EU210_ACK |
  3729. GEN9_PGCTL_SSB_EU311_ACK;
  3730. for (s = 0; s < s_max; s++) {
  3731. if ((s_reg[s] & GEN9_PGCTL_SLICE_ACK) == 0)
  3732. /* skip disabled slice */
  3733. continue;
  3734. sseu->slice_mask |= BIT(s);
  3735. if (IS_GEN9_BC(dev_priv))
  3736. sseu->subslice_mask =
  3737. INTEL_INFO(dev_priv)->sseu.subslice_mask;
  3738. for (ss = 0; ss < ss_max; ss++) {
  3739. unsigned int eu_cnt;
  3740. if (IS_GEN9_LP(dev_priv)) {
  3741. if (!(s_reg[s] & (GEN9_PGCTL_SS_ACK(ss))))
  3742. /* skip disabled subslice */
  3743. continue;
  3744. sseu->subslice_mask |= BIT(ss);
  3745. }
  3746. eu_cnt = 2 * hweight32(eu_reg[2*s + ss/2] &
  3747. eu_mask[ss%2]);
  3748. sseu->eu_total += eu_cnt;
  3749. sseu->eu_per_subslice = max_t(unsigned int,
  3750. sseu->eu_per_subslice,
  3751. eu_cnt);
  3752. }
  3753. }
  3754. }
  3755. static void broadwell_sseu_device_status(struct drm_i915_private *dev_priv,
  3756. struct sseu_dev_info *sseu)
  3757. {
  3758. u32 slice_info = I915_READ(GEN8_GT_SLICE_INFO);
  3759. int s;
  3760. sseu->slice_mask = slice_info & GEN8_LSLICESTAT_MASK;
  3761. if (sseu->slice_mask) {
  3762. sseu->subslice_mask = INTEL_INFO(dev_priv)->sseu.subslice_mask;
  3763. sseu->eu_per_subslice =
  3764. INTEL_INFO(dev_priv)->sseu.eu_per_subslice;
  3765. sseu->eu_total = sseu->eu_per_subslice *
  3766. sseu_subslice_total(sseu);
  3767. /* subtract fused off EU(s) from enabled slice(s) */
  3768. for (s = 0; s < fls(sseu->slice_mask); s++) {
  3769. u8 subslice_7eu =
  3770. INTEL_INFO(dev_priv)->sseu.subslice_7eu[s];
  3771. sseu->eu_total -= hweight8(subslice_7eu);
  3772. }
  3773. }
  3774. }
  3775. static void i915_print_sseu_info(struct seq_file *m, bool is_available_info,
  3776. const struct sseu_dev_info *sseu)
  3777. {
  3778. struct drm_i915_private *dev_priv = node_to_i915(m->private);
  3779. const char *type = is_available_info ? "Available" : "Enabled";
  3780. seq_printf(m, " %s Slice Mask: %04x\n", type,
  3781. sseu->slice_mask);
  3782. seq_printf(m, " %s Slice Total: %u\n", type,
  3783. hweight8(sseu->slice_mask));
  3784. seq_printf(m, " %s Subslice Total: %u\n", type,
  3785. sseu_subslice_total(sseu));
  3786. seq_printf(m, " %s Subslice Mask: %04x\n", type,
  3787. sseu->subslice_mask);
  3788. seq_printf(m, " %s Subslice Per Slice: %u\n", type,
  3789. hweight8(sseu->subslice_mask));
  3790. seq_printf(m, " %s EU Total: %u\n", type,
  3791. sseu->eu_total);
  3792. seq_printf(m, " %s EU Per Subslice: %u\n", type,
  3793. sseu->eu_per_subslice);
  3794. if (!is_available_info)
  3795. return;
  3796. seq_printf(m, " Has Pooled EU: %s\n", yesno(HAS_POOLED_EU(dev_priv)));
  3797. if (HAS_POOLED_EU(dev_priv))
  3798. seq_printf(m, " Min EU in pool: %u\n", sseu->min_eu_in_pool);
  3799. seq_printf(m, " Has Slice Power Gating: %s\n",
  3800. yesno(sseu->has_slice_pg));
  3801. seq_printf(m, " Has Subslice Power Gating: %s\n",
  3802. yesno(sseu->has_subslice_pg));
  3803. seq_printf(m, " Has EU Power Gating: %s\n",
  3804. yesno(sseu->has_eu_pg));
  3805. }
  3806. static int i915_sseu_status(struct seq_file *m, void *unused)
  3807. {
  3808. struct drm_i915_private *dev_priv = node_to_i915(m->private);
  3809. struct sseu_dev_info sseu;
  3810. if (INTEL_GEN(dev_priv) < 8)
  3811. return -ENODEV;
  3812. seq_puts(m, "SSEU Device Info\n");
  3813. i915_print_sseu_info(m, true, &INTEL_INFO(dev_priv)->sseu);
  3814. seq_puts(m, "SSEU Device Status\n");
  3815. memset(&sseu, 0, sizeof(sseu));
  3816. intel_runtime_pm_get(dev_priv);
  3817. if (IS_CHERRYVIEW(dev_priv)) {
  3818. cherryview_sseu_device_status(dev_priv, &sseu);
  3819. } else if (IS_BROADWELL(dev_priv)) {
  3820. broadwell_sseu_device_status(dev_priv, &sseu);
  3821. } else if (INTEL_GEN(dev_priv) >= 9) {
  3822. gen9_sseu_device_status(dev_priv, &sseu);
  3823. }
  3824. intel_runtime_pm_put(dev_priv);
  3825. i915_print_sseu_info(m, false, &sseu);
  3826. return 0;
  3827. }
  3828. static int i915_forcewake_open(struct inode *inode, struct file *file)
  3829. {
  3830. struct drm_i915_private *dev_priv = inode->i_private;
  3831. if (INTEL_GEN(dev_priv) < 6)
  3832. return 0;
  3833. intel_runtime_pm_get(dev_priv);
  3834. intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
  3835. return 0;
  3836. }
  3837. static int i915_forcewake_release(struct inode *inode, struct file *file)
  3838. {
  3839. struct drm_i915_private *dev_priv = inode->i_private;
  3840. if (INTEL_GEN(dev_priv) < 6)
  3841. return 0;
  3842. intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
  3843. intel_runtime_pm_put(dev_priv);
  3844. return 0;
  3845. }
  3846. static const struct file_operations i915_forcewake_fops = {
  3847. .owner = THIS_MODULE,
  3848. .open = i915_forcewake_open,
  3849. .release = i915_forcewake_release,
  3850. };
  3851. static int i915_hpd_storm_ctl_show(struct seq_file *m, void *data)
  3852. {
  3853. struct drm_i915_private *dev_priv = m->private;
  3854. struct i915_hotplug *hotplug = &dev_priv->hotplug;
  3855. seq_printf(m, "Threshold: %d\n", hotplug->hpd_storm_threshold);
  3856. seq_printf(m, "Detected: %s\n",
  3857. yesno(delayed_work_pending(&hotplug->reenable_work)));
  3858. return 0;
  3859. }
  3860. static ssize_t i915_hpd_storm_ctl_write(struct file *file,
  3861. const char __user *ubuf, size_t len,
  3862. loff_t *offp)
  3863. {
  3864. struct seq_file *m = file->private_data;
  3865. struct drm_i915_private *dev_priv = m->private;
  3866. struct i915_hotplug *hotplug = &dev_priv->hotplug;
  3867. unsigned int new_threshold;
  3868. int i;
  3869. char *newline;
  3870. char tmp[16];
  3871. if (len >= sizeof(tmp))
  3872. return -EINVAL;
  3873. if (copy_from_user(tmp, ubuf, len))
  3874. return -EFAULT;
  3875. tmp[len] = '\0';
  3876. /* Strip newline, if any */
  3877. newline = strchr(tmp, '\n');
  3878. if (newline)
  3879. *newline = '\0';
  3880. if (strcmp(tmp, "reset") == 0)
  3881. new_threshold = HPD_STORM_DEFAULT_THRESHOLD;
  3882. else if (kstrtouint(tmp, 10, &new_threshold) != 0)
  3883. return -EINVAL;
  3884. if (new_threshold > 0)
  3885. DRM_DEBUG_KMS("Setting HPD storm detection threshold to %d\n",
  3886. new_threshold);
  3887. else
  3888. DRM_DEBUG_KMS("Disabling HPD storm detection\n");
  3889. spin_lock_irq(&dev_priv->irq_lock);
  3890. hotplug->hpd_storm_threshold = new_threshold;
  3891. /* Reset the HPD storm stats so we don't accidentally trigger a storm */
  3892. for_each_hpd_pin(i)
  3893. hotplug->stats[i].count = 0;
  3894. spin_unlock_irq(&dev_priv->irq_lock);
  3895. /* Re-enable hpd immediately if we were in an irq storm */
  3896. flush_delayed_work(&dev_priv->hotplug.reenable_work);
  3897. return len;
  3898. }
  3899. static int i915_hpd_storm_ctl_open(struct inode *inode, struct file *file)
  3900. {
  3901. return single_open(file, i915_hpd_storm_ctl_show, inode->i_private);
  3902. }
  3903. static const struct file_operations i915_hpd_storm_ctl_fops = {
  3904. .owner = THIS_MODULE,
  3905. .open = i915_hpd_storm_ctl_open,
  3906. .read = seq_read,
  3907. .llseek = seq_lseek,
  3908. .release = single_release,
  3909. .write = i915_hpd_storm_ctl_write
  3910. };
  3911. static const struct drm_info_list i915_debugfs_list[] = {
  3912. {"i915_capabilities", i915_capabilities, 0},
  3913. {"i915_gem_objects", i915_gem_object_info, 0},
  3914. {"i915_gem_gtt", i915_gem_gtt_info, 0},
  3915. {"i915_gem_pin_display", i915_gem_gtt_info, 0, (void *)1},
  3916. {"i915_gem_stolen", i915_gem_stolen_list_info },
  3917. {"i915_gem_pageflip", i915_gem_pageflip_info, 0},
  3918. {"i915_gem_request", i915_gem_request_info, 0},
  3919. {"i915_gem_seqno", i915_gem_seqno_info, 0},
  3920. {"i915_gem_fence_regs", i915_gem_fence_regs_info, 0},
  3921. {"i915_gem_interrupt", i915_interrupt_info, 0},
  3922. {"i915_gem_batch_pool", i915_gem_batch_pool_info, 0},
  3923. {"i915_guc_info", i915_guc_info, 0},
  3924. {"i915_guc_load_status", i915_guc_load_status_info, 0},
  3925. {"i915_guc_log_dump", i915_guc_log_dump, 0},
  3926. {"i915_huc_load_status", i915_huc_load_status_info, 0},
  3927. {"i915_frequency_info", i915_frequency_info, 0},
  3928. {"i915_hangcheck_info", i915_hangcheck_info, 0},
  3929. {"i915_drpc_info", i915_drpc_info, 0},
  3930. {"i915_emon_status", i915_emon_status, 0},
  3931. {"i915_ring_freq_table", i915_ring_freq_table, 0},
  3932. {"i915_frontbuffer_tracking", i915_frontbuffer_tracking, 0},
  3933. {"i915_fbc_status", i915_fbc_status, 0},
  3934. {"i915_ips_status", i915_ips_status, 0},
  3935. {"i915_sr_status", i915_sr_status, 0},
  3936. {"i915_opregion", i915_opregion, 0},
  3937. {"i915_vbt", i915_vbt, 0},
  3938. {"i915_gem_framebuffer", i915_gem_framebuffer_info, 0},
  3939. {"i915_context_status", i915_context_status, 0},
  3940. {"i915_dump_lrc", i915_dump_lrc, 0},
  3941. {"i915_forcewake_domains", i915_forcewake_domains, 0},
  3942. {"i915_swizzle_info", i915_swizzle_info, 0},
  3943. {"i915_ppgtt_info", i915_ppgtt_info, 0},
  3944. {"i915_llc", i915_llc, 0},
  3945. {"i915_edp_psr_status", i915_edp_psr_status, 0},
  3946. {"i915_sink_crc_eDP1", i915_sink_crc, 0},
  3947. {"i915_energy_uJ", i915_energy_uJ, 0},
  3948. {"i915_runtime_pm_status", i915_runtime_pm_status, 0},
  3949. {"i915_power_domain_info", i915_power_domain_info, 0},
  3950. {"i915_dmc_info", i915_dmc_info, 0},
  3951. {"i915_display_info", i915_display_info, 0},
  3952. {"i915_engine_info", i915_engine_info, 0},
  3953. {"i915_semaphore_status", i915_semaphore_status, 0},
  3954. {"i915_shared_dplls_info", i915_shared_dplls_info, 0},
  3955. {"i915_dp_mst_info", i915_dp_mst_info, 0},
  3956. {"i915_wa_registers", i915_wa_registers, 0},
  3957. {"i915_ddb_info", i915_ddb_info, 0},
  3958. {"i915_sseu_status", i915_sseu_status, 0},
  3959. {"i915_drrs_status", i915_drrs_status, 0},
  3960. {"i915_rps_boost_info", i915_rps_boost_info, 0},
  3961. };
  3962. #define I915_DEBUGFS_ENTRIES ARRAY_SIZE(i915_debugfs_list)
  3963. static const struct i915_debugfs_files {
  3964. const char *name;
  3965. const struct file_operations *fops;
  3966. } i915_debugfs_files[] = {
  3967. {"i915_wedged", &i915_wedged_fops},
  3968. {"i915_max_freq", &i915_max_freq_fops},
  3969. {"i915_min_freq", &i915_min_freq_fops},
  3970. {"i915_cache_sharing", &i915_cache_sharing_fops},
  3971. {"i915_ring_missed_irq", &i915_ring_missed_irq_fops},
  3972. {"i915_ring_test_irq", &i915_ring_test_irq_fops},
  3973. {"i915_gem_drop_caches", &i915_drop_caches_fops},
  3974. #if IS_ENABLED(CONFIG_DRM_I915_CAPTURE_ERROR)
  3975. {"i915_error_state", &i915_error_state_fops},
  3976. {"i915_gpu_info", &i915_gpu_info_fops},
  3977. #endif
  3978. {"i915_next_seqno", &i915_next_seqno_fops},
  3979. {"i915_display_crc_ctl", &i915_display_crc_ctl_fops},
  3980. {"i915_pri_wm_latency", &i915_pri_wm_latency_fops},
  3981. {"i915_spr_wm_latency", &i915_spr_wm_latency_fops},
  3982. {"i915_cur_wm_latency", &i915_cur_wm_latency_fops},
  3983. {"i915_fbc_false_color", &i915_fbc_fc_fops},
  3984. {"i915_dp_test_data", &i915_displayport_test_data_fops},
  3985. {"i915_dp_test_type", &i915_displayport_test_type_fops},
  3986. {"i915_dp_test_active", &i915_displayport_test_active_fops},
  3987. {"i915_guc_log_control", &i915_guc_log_control_fops},
  3988. {"i915_hpd_storm_ctl", &i915_hpd_storm_ctl_fops}
  3989. };
  3990. int i915_debugfs_register(struct drm_i915_private *dev_priv)
  3991. {
  3992. struct drm_minor *minor = dev_priv->drm.primary;
  3993. struct dentry *ent;
  3994. int ret, i;
  3995. ent = debugfs_create_file("i915_forcewake_user", S_IRUSR,
  3996. minor->debugfs_root, to_i915(minor->dev),
  3997. &i915_forcewake_fops);
  3998. if (!ent)
  3999. return -ENOMEM;
  4000. ret = intel_pipe_crc_create(minor);
  4001. if (ret)
  4002. return ret;
  4003. for (i = 0; i < ARRAY_SIZE(i915_debugfs_files); i++) {
  4004. ent = debugfs_create_file(i915_debugfs_files[i].name,
  4005. S_IRUGO | S_IWUSR,
  4006. minor->debugfs_root,
  4007. to_i915(minor->dev),
  4008. i915_debugfs_files[i].fops);
  4009. if (!ent)
  4010. return -ENOMEM;
  4011. }
  4012. return drm_debugfs_create_files(i915_debugfs_list,
  4013. I915_DEBUGFS_ENTRIES,
  4014. minor->debugfs_root, minor);
  4015. }
  4016. struct dpcd_block {
  4017. /* DPCD dump start address. */
  4018. unsigned int offset;
  4019. /* DPCD dump end address, inclusive. If unset, .size will be used. */
  4020. unsigned int end;
  4021. /* DPCD dump size. Used if .end is unset. If unset, defaults to 1. */
  4022. size_t size;
  4023. /* Only valid for eDP. */
  4024. bool edp;
  4025. };
  4026. static const struct dpcd_block i915_dpcd_debug[] = {
  4027. { .offset = DP_DPCD_REV, .size = DP_RECEIVER_CAP_SIZE },
  4028. { .offset = DP_PSR_SUPPORT, .end = DP_PSR_CAPS },
  4029. { .offset = DP_DOWNSTREAM_PORT_0, .size = 16 },
  4030. { .offset = DP_LINK_BW_SET, .end = DP_EDP_CONFIGURATION_SET },
  4031. { .offset = DP_SINK_COUNT, .end = DP_ADJUST_REQUEST_LANE2_3 },
  4032. { .offset = DP_SET_POWER },
  4033. { .offset = DP_EDP_DPCD_REV },
  4034. { .offset = DP_EDP_GENERAL_CAP_1, .end = DP_EDP_GENERAL_CAP_3 },
  4035. { .offset = DP_EDP_DISPLAY_CONTROL_REGISTER, .end = DP_EDP_BACKLIGHT_FREQ_CAP_MAX_LSB },
  4036. { .offset = DP_EDP_DBC_MINIMUM_BRIGHTNESS_SET, .end = DP_EDP_DBC_MAXIMUM_BRIGHTNESS_SET },
  4037. };
  4038. static int i915_dpcd_show(struct seq_file *m, void *data)
  4039. {
  4040. struct drm_connector *connector = m->private;
  4041. struct intel_dp *intel_dp =
  4042. enc_to_intel_dp(&intel_attached_encoder(connector)->base);
  4043. uint8_t buf[16];
  4044. ssize_t err;
  4045. int i;
  4046. if (connector->status != connector_status_connected)
  4047. return -ENODEV;
  4048. for (i = 0; i < ARRAY_SIZE(i915_dpcd_debug); i++) {
  4049. const struct dpcd_block *b = &i915_dpcd_debug[i];
  4050. size_t size = b->end ? b->end - b->offset + 1 : (b->size ?: 1);
  4051. if (b->edp &&
  4052. connector->connector_type != DRM_MODE_CONNECTOR_eDP)
  4053. continue;
  4054. /* low tech for now */
  4055. if (WARN_ON(size > sizeof(buf)))
  4056. continue;
  4057. err = drm_dp_dpcd_read(&intel_dp->aux, b->offset, buf, size);
  4058. if (err <= 0) {
  4059. DRM_ERROR("dpcd read (%zu bytes at %u) failed (%zd)\n",
  4060. size, b->offset, err);
  4061. continue;
  4062. }
  4063. seq_printf(m, "%04x: %*ph\n", b->offset, (int) size, buf);
  4064. }
  4065. return 0;
  4066. }
  4067. static int i915_dpcd_open(struct inode *inode, struct file *file)
  4068. {
  4069. return single_open(file, i915_dpcd_show, inode->i_private);
  4070. }
  4071. static const struct file_operations i915_dpcd_fops = {
  4072. .owner = THIS_MODULE,
  4073. .open = i915_dpcd_open,
  4074. .read = seq_read,
  4075. .llseek = seq_lseek,
  4076. .release = single_release,
  4077. };
  4078. static int i915_panel_show(struct seq_file *m, void *data)
  4079. {
  4080. struct drm_connector *connector = m->private;
  4081. struct intel_dp *intel_dp =
  4082. enc_to_intel_dp(&intel_attached_encoder(connector)->base);
  4083. if (connector->status != connector_status_connected)
  4084. return -ENODEV;
  4085. seq_printf(m, "Panel power up delay: %d\n",
  4086. intel_dp->panel_power_up_delay);
  4087. seq_printf(m, "Panel power down delay: %d\n",
  4088. intel_dp->panel_power_down_delay);
  4089. seq_printf(m, "Backlight on delay: %d\n",
  4090. intel_dp->backlight_on_delay);
  4091. seq_printf(m, "Backlight off delay: %d\n",
  4092. intel_dp->backlight_off_delay);
  4093. return 0;
  4094. }
  4095. static int i915_panel_open(struct inode *inode, struct file *file)
  4096. {
  4097. return single_open(file, i915_panel_show, inode->i_private);
  4098. }
  4099. static const struct file_operations i915_panel_fops = {
  4100. .owner = THIS_MODULE,
  4101. .open = i915_panel_open,
  4102. .read = seq_read,
  4103. .llseek = seq_lseek,
  4104. .release = single_release,
  4105. };
  4106. /**
  4107. * i915_debugfs_connector_add - add i915 specific connector debugfs files
  4108. * @connector: pointer to a registered drm_connector
  4109. *
  4110. * Cleanup will be done by drm_connector_unregister() through a call to
  4111. * drm_debugfs_connector_remove().
  4112. *
  4113. * Returns 0 on success, negative error codes on error.
  4114. */
  4115. int i915_debugfs_connector_add(struct drm_connector *connector)
  4116. {
  4117. struct dentry *root = connector->debugfs_entry;
  4118. /* The connector must have been registered beforehands. */
  4119. if (!root)
  4120. return -ENODEV;
  4121. if (connector->connector_type == DRM_MODE_CONNECTOR_DisplayPort ||
  4122. connector->connector_type == DRM_MODE_CONNECTOR_eDP)
  4123. debugfs_create_file("i915_dpcd", S_IRUGO, root,
  4124. connector, &i915_dpcd_fops);
  4125. if (connector->connector_type == DRM_MODE_CONNECTOR_eDP)
  4126. debugfs_create_file("i915_panel_timings", S_IRUGO, root,
  4127. connector, &i915_panel_fops);
  4128. return 0;
  4129. }