gmc_v7_0.c 37 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349
  1. /*
  2. * Copyright 2014 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #include <linux/firmware.h>
  24. #include <drm/drmP.h>
  25. #include <drm/drm_cache.h>
  26. #include "amdgpu.h"
  27. #include "cikd.h"
  28. #include "cik.h"
  29. #include "gmc_v7_0.h"
  30. #include "amdgpu_ucode.h"
  31. #include "bif/bif_4_1_d.h"
  32. #include "bif/bif_4_1_sh_mask.h"
  33. #include "gmc/gmc_7_1_d.h"
  34. #include "gmc/gmc_7_1_sh_mask.h"
  35. #include "oss/oss_2_0_d.h"
  36. #include "oss/oss_2_0_sh_mask.h"
  37. #include "dce/dce_8_0_d.h"
  38. #include "dce/dce_8_0_sh_mask.h"
  39. #include "amdgpu_atombios.h"
  40. static void gmc_v7_0_set_gart_funcs(struct amdgpu_device *adev);
  41. static void gmc_v7_0_set_irq_funcs(struct amdgpu_device *adev);
  42. static int gmc_v7_0_wait_for_idle(void *handle);
  43. MODULE_FIRMWARE("radeon/bonaire_mc.bin");
  44. MODULE_FIRMWARE("radeon/hawaii_mc.bin");
  45. MODULE_FIRMWARE("amdgpu/topaz_mc.bin");
  46. static const u32 golden_settings_iceland_a11[] =
  47. {
  48. mmVM_PRT_APERTURE0_LOW_ADDR, 0x0fffffff, 0x0fffffff,
  49. mmVM_PRT_APERTURE1_LOW_ADDR, 0x0fffffff, 0x0fffffff,
  50. mmVM_PRT_APERTURE2_LOW_ADDR, 0x0fffffff, 0x0fffffff,
  51. mmVM_PRT_APERTURE3_LOW_ADDR, 0x0fffffff, 0x0fffffff
  52. };
  53. static const u32 iceland_mgcg_cgcg_init[] =
  54. {
  55. mmMC_MEM_POWER_LS, 0xffffffff, 0x00000104
  56. };
  57. static void gmc_v7_0_init_golden_registers(struct amdgpu_device *adev)
  58. {
  59. switch (adev->asic_type) {
  60. case CHIP_TOPAZ:
  61. amdgpu_device_program_register_sequence(adev,
  62. iceland_mgcg_cgcg_init,
  63. ARRAY_SIZE(iceland_mgcg_cgcg_init));
  64. amdgpu_device_program_register_sequence(adev,
  65. golden_settings_iceland_a11,
  66. ARRAY_SIZE(golden_settings_iceland_a11));
  67. break;
  68. default:
  69. break;
  70. }
  71. }
  72. static void gmc_v7_0_mc_stop(struct amdgpu_device *adev)
  73. {
  74. u32 blackout;
  75. gmc_v7_0_wait_for_idle((void *)adev);
  76. blackout = RREG32(mmMC_SHARED_BLACKOUT_CNTL);
  77. if (REG_GET_FIELD(blackout, MC_SHARED_BLACKOUT_CNTL, BLACKOUT_MODE) != 1) {
  78. /* Block CPU access */
  79. WREG32(mmBIF_FB_EN, 0);
  80. /* blackout the MC */
  81. blackout = REG_SET_FIELD(blackout,
  82. MC_SHARED_BLACKOUT_CNTL, BLACKOUT_MODE, 0);
  83. WREG32(mmMC_SHARED_BLACKOUT_CNTL, blackout | 1);
  84. }
  85. /* wait for the MC to settle */
  86. udelay(100);
  87. }
  88. static void gmc_v7_0_mc_resume(struct amdgpu_device *adev)
  89. {
  90. u32 tmp;
  91. /* unblackout the MC */
  92. tmp = RREG32(mmMC_SHARED_BLACKOUT_CNTL);
  93. tmp = REG_SET_FIELD(tmp, MC_SHARED_BLACKOUT_CNTL, BLACKOUT_MODE, 0);
  94. WREG32(mmMC_SHARED_BLACKOUT_CNTL, tmp);
  95. /* allow CPU access */
  96. tmp = REG_SET_FIELD(0, BIF_FB_EN, FB_READ_EN, 1);
  97. tmp = REG_SET_FIELD(tmp, BIF_FB_EN, FB_WRITE_EN, 1);
  98. WREG32(mmBIF_FB_EN, tmp);
  99. }
  100. /**
  101. * gmc_v7_0_init_microcode - load ucode images from disk
  102. *
  103. * @adev: amdgpu_device pointer
  104. *
  105. * Use the firmware interface to load the ucode images into
  106. * the driver (not loaded into hw).
  107. * Returns 0 on success, error on failure.
  108. */
  109. static int gmc_v7_0_init_microcode(struct amdgpu_device *adev)
  110. {
  111. const char *chip_name;
  112. char fw_name[30];
  113. int err;
  114. DRM_DEBUG("\n");
  115. switch (adev->asic_type) {
  116. case CHIP_BONAIRE:
  117. chip_name = "bonaire";
  118. break;
  119. case CHIP_HAWAII:
  120. chip_name = "hawaii";
  121. break;
  122. case CHIP_TOPAZ:
  123. chip_name = "topaz";
  124. break;
  125. case CHIP_KAVERI:
  126. case CHIP_KABINI:
  127. case CHIP_MULLINS:
  128. return 0;
  129. default: BUG();
  130. }
  131. if (adev->asic_type == CHIP_TOPAZ)
  132. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_mc.bin", chip_name);
  133. else
  134. snprintf(fw_name, sizeof(fw_name), "radeon/%s_mc.bin", chip_name);
  135. err = request_firmware(&adev->mc.fw, fw_name, adev->dev);
  136. if (err)
  137. goto out;
  138. err = amdgpu_ucode_validate(adev->mc.fw);
  139. out:
  140. if (err) {
  141. pr_err("cik_mc: Failed to load firmware \"%s\"\n", fw_name);
  142. release_firmware(adev->mc.fw);
  143. adev->mc.fw = NULL;
  144. }
  145. return err;
  146. }
  147. /**
  148. * gmc_v7_0_mc_load_microcode - load MC ucode into the hw
  149. *
  150. * @adev: amdgpu_device pointer
  151. *
  152. * Load the GDDR MC ucode into the hw (CIK).
  153. * Returns 0 on success, error on failure.
  154. */
  155. static int gmc_v7_0_mc_load_microcode(struct amdgpu_device *adev)
  156. {
  157. const struct mc_firmware_header_v1_0 *hdr;
  158. const __le32 *fw_data = NULL;
  159. const __le32 *io_mc_regs = NULL;
  160. u32 running;
  161. int i, ucode_size, regs_size;
  162. if (!adev->mc.fw)
  163. return -EINVAL;
  164. hdr = (const struct mc_firmware_header_v1_0 *)adev->mc.fw->data;
  165. amdgpu_ucode_print_mc_hdr(&hdr->header);
  166. adev->mc.fw_version = le32_to_cpu(hdr->header.ucode_version);
  167. regs_size = le32_to_cpu(hdr->io_debug_size_bytes) / (4 * 2);
  168. io_mc_regs = (const __le32 *)
  169. (adev->mc.fw->data + le32_to_cpu(hdr->io_debug_array_offset_bytes));
  170. ucode_size = le32_to_cpu(hdr->header.ucode_size_bytes) / 4;
  171. fw_data = (const __le32 *)
  172. (adev->mc.fw->data + le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  173. running = REG_GET_FIELD(RREG32(mmMC_SEQ_SUP_CNTL), MC_SEQ_SUP_CNTL, RUN);
  174. if (running == 0) {
  175. /* reset the engine and set to writable */
  176. WREG32(mmMC_SEQ_SUP_CNTL, 0x00000008);
  177. WREG32(mmMC_SEQ_SUP_CNTL, 0x00000010);
  178. /* load mc io regs */
  179. for (i = 0; i < regs_size; i++) {
  180. WREG32(mmMC_SEQ_IO_DEBUG_INDEX, le32_to_cpup(io_mc_regs++));
  181. WREG32(mmMC_SEQ_IO_DEBUG_DATA, le32_to_cpup(io_mc_regs++));
  182. }
  183. /* load the MC ucode */
  184. for (i = 0; i < ucode_size; i++)
  185. WREG32(mmMC_SEQ_SUP_PGM, le32_to_cpup(fw_data++));
  186. /* put the engine back into the active state */
  187. WREG32(mmMC_SEQ_SUP_CNTL, 0x00000008);
  188. WREG32(mmMC_SEQ_SUP_CNTL, 0x00000004);
  189. WREG32(mmMC_SEQ_SUP_CNTL, 0x00000001);
  190. /* wait for training to complete */
  191. for (i = 0; i < adev->usec_timeout; i++) {
  192. if (REG_GET_FIELD(RREG32(mmMC_SEQ_TRAIN_WAKEUP_CNTL),
  193. MC_SEQ_TRAIN_WAKEUP_CNTL, TRAIN_DONE_D0))
  194. break;
  195. udelay(1);
  196. }
  197. for (i = 0; i < adev->usec_timeout; i++) {
  198. if (REG_GET_FIELD(RREG32(mmMC_SEQ_TRAIN_WAKEUP_CNTL),
  199. MC_SEQ_TRAIN_WAKEUP_CNTL, TRAIN_DONE_D1))
  200. break;
  201. udelay(1);
  202. }
  203. }
  204. return 0;
  205. }
  206. static void gmc_v7_0_vram_gtt_location(struct amdgpu_device *adev,
  207. struct amdgpu_mc *mc)
  208. {
  209. u64 base = RREG32(mmMC_VM_FB_LOCATION) & 0xFFFF;
  210. base <<= 24;
  211. amdgpu_device_vram_location(adev, &adev->mc, base);
  212. amdgpu_device_gart_location(adev, mc);
  213. }
  214. /**
  215. * gmc_v7_0_mc_program - program the GPU memory controller
  216. *
  217. * @adev: amdgpu_device pointer
  218. *
  219. * Set the location of vram, gart, and AGP in the GPU's
  220. * physical address space (CIK).
  221. */
  222. static void gmc_v7_0_mc_program(struct amdgpu_device *adev)
  223. {
  224. u32 tmp;
  225. int i, j;
  226. /* Initialize HDP */
  227. for (i = 0, j = 0; i < 32; i++, j += 0x6) {
  228. WREG32((0xb05 + j), 0x00000000);
  229. WREG32((0xb06 + j), 0x00000000);
  230. WREG32((0xb07 + j), 0x00000000);
  231. WREG32((0xb08 + j), 0x00000000);
  232. WREG32((0xb09 + j), 0x00000000);
  233. }
  234. WREG32(mmHDP_REG_COHERENCY_FLUSH_CNTL, 0);
  235. if (gmc_v7_0_wait_for_idle((void *)adev)) {
  236. dev_warn(adev->dev, "Wait for MC idle timedout !\n");
  237. }
  238. if (adev->mode_info.num_crtc) {
  239. /* Lockout access through VGA aperture*/
  240. tmp = RREG32(mmVGA_HDP_CONTROL);
  241. tmp = REG_SET_FIELD(tmp, VGA_HDP_CONTROL, VGA_MEMORY_DISABLE, 1);
  242. WREG32(mmVGA_HDP_CONTROL, tmp);
  243. /* disable VGA render */
  244. tmp = RREG32(mmVGA_RENDER_CONTROL);
  245. tmp = REG_SET_FIELD(tmp, VGA_RENDER_CONTROL, VGA_VSTATUS_CNTL, 0);
  246. WREG32(mmVGA_RENDER_CONTROL, tmp);
  247. }
  248. /* Update configuration */
  249. WREG32(mmMC_VM_SYSTEM_APERTURE_LOW_ADDR,
  250. adev->mc.vram_start >> 12);
  251. WREG32(mmMC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  252. adev->mc.vram_end >> 12);
  253. WREG32(mmMC_VM_SYSTEM_APERTURE_DEFAULT_ADDR,
  254. adev->vram_scratch.gpu_addr >> 12);
  255. WREG32(mmMC_VM_AGP_BASE, 0);
  256. WREG32(mmMC_VM_AGP_TOP, 0x0FFFFFFF);
  257. WREG32(mmMC_VM_AGP_BOT, 0x0FFFFFFF);
  258. if (gmc_v7_0_wait_for_idle((void *)adev)) {
  259. dev_warn(adev->dev, "Wait for MC idle timedout !\n");
  260. }
  261. WREG32(mmBIF_FB_EN, BIF_FB_EN__FB_READ_EN_MASK | BIF_FB_EN__FB_WRITE_EN_MASK);
  262. tmp = RREG32(mmHDP_MISC_CNTL);
  263. tmp = REG_SET_FIELD(tmp, HDP_MISC_CNTL, FLUSH_INVALIDATE_CACHE, 0);
  264. WREG32(mmHDP_MISC_CNTL, tmp);
  265. tmp = RREG32(mmHDP_HOST_PATH_CNTL);
  266. WREG32(mmHDP_HOST_PATH_CNTL, tmp);
  267. }
  268. /**
  269. * gmc_v7_0_mc_init - initialize the memory controller driver params
  270. *
  271. * @adev: amdgpu_device pointer
  272. *
  273. * Look up the amount of vram, vram width, and decide how to place
  274. * vram and gart within the GPU's physical address space (CIK).
  275. * Returns 0 for success.
  276. */
  277. static int gmc_v7_0_mc_init(struct amdgpu_device *adev)
  278. {
  279. int r;
  280. adev->mc.vram_width = amdgpu_atombios_get_vram_width(adev);
  281. if (!adev->mc.vram_width) {
  282. u32 tmp;
  283. int chansize, numchan;
  284. /* Get VRAM informations */
  285. tmp = RREG32(mmMC_ARB_RAMCFG);
  286. if (REG_GET_FIELD(tmp, MC_ARB_RAMCFG, CHANSIZE)) {
  287. chansize = 64;
  288. } else {
  289. chansize = 32;
  290. }
  291. tmp = RREG32(mmMC_SHARED_CHMAP);
  292. switch (REG_GET_FIELD(tmp, MC_SHARED_CHMAP, NOOFCHAN)) {
  293. case 0:
  294. default:
  295. numchan = 1;
  296. break;
  297. case 1:
  298. numchan = 2;
  299. break;
  300. case 2:
  301. numchan = 4;
  302. break;
  303. case 3:
  304. numchan = 8;
  305. break;
  306. case 4:
  307. numchan = 3;
  308. break;
  309. case 5:
  310. numchan = 6;
  311. break;
  312. case 6:
  313. numchan = 10;
  314. break;
  315. case 7:
  316. numchan = 12;
  317. break;
  318. case 8:
  319. numchan = 16;
  320. break;
  321. }
  322. adev->mc.vram_width = numchan * chansize;
  323. }
  324. /* size in MB on si */
  325. adev->mc.mc_vram_size = RREG32(mmCONFIG_MEMSIZE) * 1024ULL * 1024ULL;
  326. adev->mc.real_vram_size = RREG32(mmCONFIG_MEMSIZE) * 1024ULL * 1024ULL;
  327. if (!(adev->flags & AMD_IS_APU)) {
  328. r = amdgpu_device_resize_fb_bar(adev);
  329. if (r)
  330. return r;
  331. }
  332. adev->mc.aper_base = pci_resource_start(adev->pdev, 0);
  333. adev->mc.aper_size = pci_resource_len(adev->pdev, 0);
  334. #ifdef CONFIG_X86_64
  335. if (adev->flags & AMD_IS_APU) {
  336. adev->mc.aper_base = ((u64)RREG32(mmMC_VM_FB_OFFSET)) << 22;
  337. adev->mc.aper_size = adev->mc.real_vram_size;
  338. }
  339. #endif
  340. /* In case the PCI BAR is larger than the actual amount of vram */
  341. adev->mc.visible_vram_size = adev->mc.aper_size;
  342. if (adev->mc.visible_vram_size > adev->mc.real_vram_size)
  343. adev->mc.visible_vram_size = adev->mc.real_vram_size;
  344. /* set the gart size */
  345. if (amdgpu_gart_size == -1) {
  346. switch (adev->asic_type) {
  347. case CHIP_TOPAZ: /* no MM engines */
  348. default:
  349. adev->mc.gart_size = 256ULL << 20;
  350. break;
  351. #ifdef CONFIG_DRM_AMDGPU_CIK
  352. case CHIP_BONAIRE: /* UVD, VCE do not support GPUVM */
  353. case CHIP_HAWAII: /* UVD, VCE do not support GPUVM */
  354. case CHIP_KAVERI: /* UVD, VCE do not support GPUVM */
  355. case CHIP_KABINI: /* UVD, VCE do not support GPUVM */
  356. case CHIP_MULLINS: /* UVD, VCE do not support GPUVM */
  357. adev->mc.gart_size = 1024ULL << 20;
  358. break;
  359. #endif
  360. }
  361. } else {
  362. adev->mc.gart_size = (u64)amdgpu_gart_size << 20;
  363. }
  364. gmc_v7_0_vram_gtt_location(adev, &adev->mc);
  365. return 0;
  366. }
  367. /*
  368. * GART
  369. * VMID 0 is the physical GPU addresses as used by the kernel.
  370. * VMIDs 1-15 are used for userspace clients and are handled
  371. * by the amdgpu vm/hsa code.
  372. */
  373. /**
  374. * gmc_v7_0_gart_flush_gpu_tlb - gart tlb flush callback
  375. *
  376. * @adev: amdgpu_device pointer
  377. * @vmid: vm instance to flush
  378. *
  379. * Flush the TLB for the requested page table (CIK).
  380. */
  381. static void gmc_v7_0_gart_flush_gpu_tlb(struct amdgpu_device *adev,
  382. uint32_t vmid)
  383. {
  384. /* bits 0-15 are the VM contexts0-15 */
  385. WREG32(mmVM_INVALIDATE_REQUEST, 1 << vmid);
  386. }
  387. /**
  388. * gmc_v7_0_gart_set_pte_pde - update the page tables using MMIO
  389. *
  390. * @adev: amdgpu_device pointer
  391. * @cpu_pt_addr: cpu address of the page table
  392. * @gpu_page_idx: entry in the page table to update
  393. * @addr: dst addr to write into pte/pde
  394. * @flags: access flags
  395. *
  396. * Update the page tables using the CPU.
  397. */
  398. static int gmc_v7_0_gart_set_pte_pde(struct amdgpu_device *adev,
  399. void *cpu_pt_addr,
  400. uint32_t gpu_page_idx,
  401. uint64_t addr,
  402. uint64_t flags)
  403. {
  404. void __iomem *ptr = (void *)cpu_pt_addr;
  405. uint64_t value;
  406. value = addr & 0xFFFFFFFFFFFFF000ULL;
  407. value |= flags;
  408. writeq(value, ptr + (gpu_page_idx * 8));
  409. return 0;
  410. }
  411. static uint64_t gmc_v7_0_get_vm_pte_flags(struct amdgpu_device *adev,
  412. uint32_t flags)
  413. {
  414. uint64_t pte_flag = 0;
  415. if (flags & AMDGPU_VM_PAGE_READABLE)
  416. pte_flag |= AMDGPU_PTE_READABLE;
  417. if (flags & AMDGPU_VM_PAGE_WRITEABLE)
  418. pte_flag |= AMDGPU_PTE_WRITEABLE;
  419. if (flags & AMDGPU_VM_PAGE_PRT)
  420. pte_flag |= AMDGPU_PTE_PRT;
  421. return pte_flag;
  422. }
  423. static void gmc_v7_0_get_vm_pde(struct amdgpu_device *adev, int level,
  424. uint64_t *addr, uint64_t *flags)
  425. {
  426. BUG_ON(*addr & 0xFFFFFF0000000FFFULL);
  427. }
  428. /**
  429. * gmc_v8_0_set_fault_enable_default - update VM fault handling
  430. *
  431. * @adev: amdgpu_device pointer
  432. * @value: true redirects VM faults to the default page
  433. */
  434. static void gmc_v7_0_set_fault_enable_default(struct amdgpu_device *adev,
  435. bool value)
  436. {
  437. u32 tmp;
  438. tmp = RREG32(mmVM_CONTEXT1_CNTL);
  439. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  440. RANGE_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  441. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  442. DUMMY_PAGE_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  443. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  444. PDE0_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  445. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  446. VALID_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  447. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  448. READ_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  449. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  450. WRITE_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  451. WREG32(mmVM_CONTEXT1_CNTL, tmp);
  452. }
  453. /**
  454. * gmc_v7_0_set_prt - set PRT VM fault
  455. *
  456. * @adev: amdgpu_device pointer
  457. * @enable: enable/disable VM fault handling for PRT
  458. */
  459. static void gmc_v7_0_set_prt(struct amdgpu_device *adev, bool enable)
  460. {
  461. uint32_t tmp;
  462. if (enable && !adev->mc.prt_warning) {
  463. dev_warn(adev->dev, "Disabling VM faults because of PRT request!\n");
  464. adev->mc.prt_warning = true;
  465. }
  466. tmp = RREG32(mmVM_PRT_CNTL);
  467. tmp = REG_SET_FIELD(tmp, VM_PRT_CNTL,
  468. CB_DISABLE_READ_FAULT_ON_UNMAPPED_ACCESS, enable);
  469. tmp = REG_SET_FIELD(tmp, VM_PRT_CNTL,
  470. CB_DISABLE_WRITE_FAULT_ON_UNMAPPED_ACCESS, enable);
  471. tmp = REG_SET_FIELD(tmp, VM_PRT_CNTL,
  472. TC_DISABLE_READ_FAULT_ON_UNMAPPED_ACCESS, enable);
  473. tmp = REG_SET_FIELD(tmp, VM_PRT_CNTL,
  474. TC_DISABLE_WRITE_FAULT_ON_UNMAPPED_ACCESS, enable);
  475. tmp = REG_SET_FIELD(tmp, VM_PRT_CNTL,
  476. L2_CACHE_STORE_INVALID_ENTRIES, enable);
  477. tmp = REG_SET_FIELD(tmp, VM_PRT_CNTL,
  478. L1_TLB_STORE_INVALID_ENTRIES, enable);
  479. tmp = REG_SET_FIELD(tmp, VM_PRT_CNTL,
  480. MASK_PDE0_FAULT, enable);
  481. WREG32(mmVM_PRT_CNTL, tmp);
  482. if (enable) {
  483. uint32_t low = AMDGPU_VA_RESERVED_SIZE >> AMDGPU_GPU_PAGE_SHIFT;
  484. uint32_t high = adev->vm_manager.max_pfn;
  485. WREG32(mmVM_PRT_APERTURE0_LOW_ADDR, low);
  486. WREG32(mmVM_PRT_APERTURE1_LOW_ADDR, low);
  487. WREG32(mmVM_PRT_APERTURE2_LOW_ADDR, low);
  488. WREG32(mmVM_PRT_APERTURE3_LOW_ADDR, low);
  489. WREG32(mmVM_PRT_APERTURE0_HIGH_ADDR, high);
  490. WREG32(mmVM_PRT_APERTURE1_HIGH_ADDR, high);
  491. WREG32(mmVM_PRT_APERTURE2_HIGH_ADDR, high);
  492. WREG32(mmVM_PRT_APERTURE3_HIGH_ADDR, high);
  493. } else {
  494. WREG32(mmVM_PRT_APERTURE0_LOW_ADDR, 0xfffffff);
  495. WREG32(mmVM_PRT_APERTURE1_LOW_ADDR, 0xfffffff);
  496. WREG32(mmVM_PRT_APERTURE2_LOW_ADDR, 0xfffffff);
  497. WREG32(mmVM_PRT_APERTURE3_LOW_ADDR, 0xfffffff);
  498. WREG32(mmVM_PRT_APERTURE0_HIGH_ADDR, 0x0);
  499. WREG32(mmVM_PRT_APERTURE1_HIGH_ADDR, 0x0);
  500. WREG32(mmVM_PRT_APERTURE2_HIGH_ADDR, 0x0);
  501. WREG32(mmVM_PRT_APERTURE3_HIGH_ADDR, 0x0);
  502. }
  503. }
  504. /**
  505. * gmc_v7_0_gart_enable - gart enable
  506. *
  507. * @adev: amdgpu_device pointer
  508. *
  509. * This sets up the TLBs, programs the page tables for VMID0,
  510. * sets up the hw for VMIDs 1-15 which are allocated on
  511. * demand, and sets up the global locations for the LDS, GDS,
  512. * and GPUVM for FSA64 clients (CIK).
  513. * Returns 0 for success, errors for failure.
  514. */
  515. static int gmc_v7_0_gart_enable(struct amdgpu_device *adev)
  516. {
  517. int r, i;
  518. u32 tmp, field;
  519. if (adev->gart.robj == NULL) {
  520. dev_err(adev->dev, "No VRAM object for PCIE GART.\n");
  521. return -EINVAL;
  522. }
  523. r = amdgpu_gart_table_vram_pin(adev);
  524. if (r)
  525. return r;
  526. /* Setup TLB control */
  527. tmp = RREG32(mmMC_VM_MX_L1_TLB_CNTL);
  528. tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL, ENABLE_L1_TLB, 1);
  529. tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL, ENABLE_L1_FRAGMENT_PROCESSING, 1);
  530. tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL, SYSTEM_ACCESS_MODE, 3);
  531. tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL, ENABLE_ADVANCED_DRIVER_MODEL, 1);
  532. tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL, SYSTEM_APERTURE_UNMAPPED_ACCESS, 0);
  533. WREG32(mmMC_VM_MX_L1_TLB_CNTL, tmp);
  534. /* Setup L2 cache */
  535. tmp = RREG32(mmVM_L2_CNTL);
  536. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, ENABLE_L2_CACHE, 1);
  537. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, ENABLE_L2_FRAGMENT_PROCESSING, 1);
  538. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE, 1);
  539. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, ENABLE_L2_PDE0_CACHE_LRU_UPDATE_BY_WRITE, 1);
  540. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, EFFECTIVE_L2_QUEUE_SIZE, 7);
  541. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, CONTEXT1_IDENTITY_ACCESS_MODE, 1);
  542. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, ENABLE_DEFAULT_PAGE_OUT_TO_SYSTEM_MEMORY, 1);
  543. WREG32(mmVM_L2_CNTL, tmp);
  544. tmp = REG_SET_FIELD(0, VM_L2_CNTL2, INVALIDATE_ALL_L1_TLBS, 1);
  545. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL2, INVALIDATE_L2_CACHE, 1);
  546. WREG32(mmVM_L2_CNTL2, tmp);
  547. field = adev->vm_manager.fragment_size;
  548. tmp = RREG32(mmVM_L2_CNTL3);
  549. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL3, L2_CACHE_BIGK_ASSOCIATIVITY, 1);
  550. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL3, BANK_SELECT, field);
  551. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL3, L2_CACHE_BIGK_FRAGMENT_SIZE, field);
  552. WREG32(mmVM_L2_CNTL3, tmp);
  553. /* setup context0 */
  554. WREG32(mmVM_CONTEXT0_PAGE_TABLE_START_ADDR, adev->mc.gart_start >> 12);
  555. WREG32(mmVM_CONTEXT0_PAGE_TABLE_END_ADDR, adev->mc.gart_end >> 12);
  556. WREG32(mmVM_CONTEXT0_PAGE_TABLE_BASE_ADDR, adev->gart.table_addr >> 12);
  557. WREG32(mmVM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR,
  558. (u32)(adev->dummy_page.addr >> 12));
  559. WREG32(mmVM_CONTEXT0_CNTL2, 0);
  560. tmp = RREG32(mmVM_CONTEXT0_CNTL);
  561. tmp = REG_SET_FIELD(tmp, VM_CONTEXT0_CNTL, ENABLE_CONTEXT, 1);
  562. tmp = REG_SET_FIELD(tmp, VM_CONTEXT0_CNTL, PAGE_TABLE_DEPTH, 0);
  563. tmp = REG_SET_FIELD(tmp, VM_CONTEXT0_CNTL, RANGE_PROTECTION_FAULT_ENABLE_DEFAULT, 1);
  564. WREG32(mmVM_CONTEXT0_CNTL, tmp);
  565. WREG32(0x575, 0);
  566. WREG32(0x576, 0);
  567. WREG32(0x577, 0);
  568. /* empty context1-15 */
  569. /* FIXME start with 4G, once using 2 level pt switch to full
  570. * vm size space
  571. */
  572. /* set vm size, must be a multiple of 4 */
  573. WREG32(mmVM_CONTEXT1_PAGE_TABLE_START_ADDR, 0);
  574. WREG32(mmVM_CONTEXT1_PAGE_TABLE_END_ADDR, adev->vm_manager.max_pfn - 1);
  575. for (i = 1; i < 16; i++) {
  576. if (i < 8)
  577. WREG32(mmVM_CONTEXT0_PAGE_TABLE_BASE_ADDR + i,
  578. adev->gart.table_addr >> 12);
  579. else
  580. WREG32(mmVM_CONTEXT8_PAGE_TABLE_BASE_ADDR + i - 8,
  581. adev->gart.table_addr >> 12);
  582. }
  583. /* enable context1-15 */
  584. WREG32(mmVM_CONTEXT1_PROTECTION_FAULT_DEFAULT_ADDR,
  585. (u32)(adev->dummy_page.addr >> 12));
  586. WREG32(mmVM_CONTEXT1_CNTL2, 4);
  587. tmp = RREG32(mmVM_CONTEXT1_CNTL);
  588. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL, ENABLE_CONTEXT, 1);
  589. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL, PAGE_TABLE_DEPTH, 1);
  590. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL, PAGE_TABLE_BLOCK_SIZE,
  591. adev->vm_manager.block_size - 9);
  592. WREG32(mmVM_CONTEXT1_CNTL, tmp);
  593. if (amdgpu_vm_fault_stop == AMDGPU_VM_FAULT_STOP_ALWAYS)
  594. gmc_v7_0_set_fault_enable_default(adev, false);
  595. else
  596. gmc_v7_0_set_fault_enable_default(adev, true);
  597. if (adev->asic_type == CHIP_KAVERI) {
  598. tmp = RREG32(mmCHUB_CONTROL);
  599. tmp &= ~BYPASS_VM;
  600. WREG32(mmCHUB_CONTROL, tmp);
  601. }
  602. gmc_v7_0_gart_flush_gpu_tlb(adev, 0);
  603. DRM_INFO("PCIE GART of %uM enabled (table at 0x%016llX).\n",
  604. (unsigned)(adev->mc.gart_size >> 20),
  605. (unsigned long long)adev->gart.table_addr);
  606. adev->gart.ready = true;
  607. return 0;
  608. }
  609. static int gmc_v7_0_gart_init(struct amdgpu_device *adev)
  610. {
  611. int r;
  612. if (adev->gart.robj) {
  613. WARN(1, "R600 PCIE GART already initialized\n");
  614. return 0;
  615. }
  616. /* Initialize common gart structure */
  617. r = amdgpu_gart_init(adev);
  618. if (r)
  619. return r;
  620. adev->gart.table_size = adev->gart.num_gpu_pages * 8;
  621. adev->gart.gart_pte_flags = 0;
  622. return amdgpu_gart_table_vram_alloc(adev);
  623. }
  624. /**
  625. * gmc_v7_0_gart_disable - gart disable
  626. *
  627. * @adev: amdgpu_device pointer
  628. *
  629. * This disables all VM page table (CIK).
  630. */
  631. static void gmc_v7_0_gart_disable(struct amdgpu_device *adev)
  632. {
  633. u32 tmp;
  634. /* Disable all tables */
  635. WREG32(mmVM_CONTEXT0_CNTL, 0);
  636. WREG32(mmVM_CONTEXT1_CNTL, 0);
  637. /* Setup TLB control */
  638. tmp = RREG32(mmMC_VM_MX_L1_TLB_CNTL);
  639. tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL, ENABLE_L1_TLB, 0);
  640. tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL, ENABLE_L1_FRAGMENT_PROCESSING, 0);
  641. tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL, ENABLE_ADVANCED_DRIVER_MODEL, 0);
  642. WREG32(mmMC_VM_MX_L1_TLB_CNTL, tmp);
  643. /* Setup L2 cache */
  644. tmp = RREG32(mmVM_L2_CNTL);
  645. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, ENABLE_L2_CACHE, 0);
  646. WREG32(mmVM_L2_CNTL, tmp);
  647. WREG32(mmVM_L2_CNTL2, 0);
  648. amdgpu_gart_table_vram_unpin(adev);
  649. }
  650. /**
  651. * gmc_v7_0_gart_fini - vm fini callback
  652. *
  653. * @adev: amdgpu_device pointer
  654. *
  655. * Tears down the driver GART/VM setup (CIK).
  656. */
  657. static void gmc_v7_0_gart_fini(struct amdgpu_device *adev)
  658. {
  659. amdgpu_gart_table_vram_free(adev);
  660. amdgpu_gart_fini(adev);
  661. }
  662. /**
  663. * gmc_v7_0_vm_decode_fault - print human readable fault info
  664. *
  665. * @adev: amdgpu_device pointer
  666. * @status: VM_CONTEXT1_PROTECTION_FAULT_STATUS register value
  667. * @addr: VM_CONTEXT1_PROTECTION_FAULT_ADDR register value
  668. *
  669. * Print human readable fault information (CIK).
  670. */
  671. static void gmc_v7_0_vm_decode_fault(struct amdgpu_device *adev,
  672. u32 status, u32 addr, u32 mc_client)
  673. {
  674. u32 mc_id;
  675. u32 vmid = REG_GET_FIELD(status, VM_CONTEXT1_PROTECTION_FAULT_STATUS, VMID);
  676. u32 protections = REG_GET_FIELD(status, VM_CONTEXT1_PROTECTION_FAULT_STATUS,
  677. PROTECTIONS);
  678. char block[5] = { mc_client >> 24, (mc_client >> 16) & 0xff,
  679. (mc_client >> 8) & 0xff, mc_client & 0xff, 0 };
  680. mc_id = REG_GET_FIELD(status, VM_CONTEXT1_PROTECTION_FAULT_STATUS,
  681. MEMORY_CLIENT_ID);
  682. dev_err(adev->dev, "VM fault (0x%02x, vmid %d) at page %u, %s from '%s' (0x%08x) (%d)\n",
  683. protections, vmid, addr,
  684. REG_GET_FIELD(status, VM_CONTEXT1_PROTECTION_FAULT_STATUS,
  685. MEMORY_CLIENT_RW) ?
  686. "write" : "read", block, mc_client, mc_id);
  687. }
  688. static const u32 mc_cg_registers[] = {
  689. mmMC_HUB_MISC_HUB_CG,
  690. mmMC_HUB_MISC_SIP_CG,
  691. mmMC_HUB_MISC_VM_CG,
  692. mmMC_XPB_CLK_GAT,
  693. mmATC_MISC_CG,
  694. mmMC_CITF_MISC_WR_CG,
  695. mmMC_CITF_MISC_RD_CG,
  696. mmMC_CITF_MISC_VM_CG,
  697. mmVM_L2_CG,
  698. };
  699. static const u32 mc_cg_ls_en[] = {
  700. MC_HUB_MISC_HUB_CG__MEM_LS_ENABLE_MASK,
  701. MC_HUB_MISC_SIP_CG__MEM_LS_ENABLE_MASK,
  702. MC_HUB_MISC_VM_CG__MEM_LS_ENABLE_MASK,
  703. MC_XPB_CLK_GAT__MEM_LS_ENABLE_MASK,
  704. ATC_MISC_CG__MEM_LS_ENABLE_MASK,
  705. MC_CITF_MISC_WR_CG__MEM_LS_ENABLE_MASK,
  706. MC_CITF_MISC_RD_CG__MEM_LS_ENABLE_MASK,
  707. MC_CITF_MISC_VM_CG__MEM_LS_ENABLE_MASK,
  708. VM_L2_CG__MEM_LS_ENABLE_MASK,
  709. };
  710. static const u32 mc_cg_en[] = {
  711. MC_HUB_MISC_HUB_CG__ENABLE_MASK,
  712. MC_HUB_MISC_SIP_CG__ENABLE_MASK,
  713. MC_HUB_MISC_VM_CG__ENABLE_MASK,
  714. MC_XPB_CLK_GAT__ENABLE_MASK,
  715. ATC_MISC_CG__ENABLE_MASK,
  716. MC_CITF_MISC_WR_CG__ENABLE_MASK,
  717. MC_CITF_MISC_RD_CG__ENABLE_MASK,
  718. MC_CITF_MISC_VM_CG__ENABLE_MASK,
  719. VM_L2_CG__ENABLE_MASK,
  720. };
  721. static void gmc_v7_0_enable_mc_ls(struct amdgpu_device *adev,
  722. bool enable)
  723. {
  724. int i;
  725. u32 orig, data;
  726. for (i = 0; i < ARRAY_SIZE(mc_cg_registers); i++) {
  727. orig = data = RREG32(mc_cg_registers[i]);
  728. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_MC_LS))
  729. data |= mc_cg_ls_en[i];
  730. else
  731. data &= ~mc_cg_ls_en[i];
  732. if (data != orig)
  733. WREG32(mc_cg_registers[i], data);
  734. }
  735. }
  736. static void gmc_v7_0_enable_mc_mgcg(struct amdgpu_device *adev,
  737. bool enable)
  738. {
  739. int i;
  740. u32 orig, data;
  741. for (i = 0; i < ARRAY_SIZE(mc_cg_registers); i++) {
  742. orig = data = RREG32(mc_cg_registers[i]);
  743. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_MC_MGCG))
  744. data |= mc_cg_en[i];
  745. else
  746. data &= ~mc_cg_en[i];
  747. if (data != orig)
  748. WREG32(mc_cg_registers[i], data);
  749. }
  750. }
  751. static void gmc_v7_0_enable_bif_mgls(struct amdgpu_device *adev,
  752. bool enable)
  753. {
  754. u32 orig, data;
  755. orig = data = RREG32_PCIE(ixPCIE_CNTL2);
  756. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_BIF_LS)) {
  757. data = REG_SET_FIELD(data, PCIE_CNTL2, SLV_MEM_LS_EN, 1);
  758. data = REG_SET_FIELD(data, PCIE_CNTL2, MST_MEM_LS_EN, 1);
  759. data = REG_SET_FIELD(data, PCIE_CNTL2, REPLAY_MEM_LS_EN, 1);
  760. data = REG_SET_FIELD(data, PCIE_CNTL2, SLV_MEM_AGGRESSIVE_LS_EN, 1);
  761. } else {
  762. data = REG_SET_FIELD(data, PCIE_CNTL2, SLV_MEM_LS_EN, 0);
  763. data = REG_SET_FIELD(data, PCIE_CNTL2, MST_MEM_LS_EN, 0);
  764. data = REG_SET_FIELD(data, PCIE_CNTL2, REPLAY_MEM_LS_EN, 0);
  765. data = REG_SET_FIELD(data, PCIE_CNTL2, SLV_MEM_AGGRESSIVE_LS_EN, 0);
  766. }
  767. if (orig != data)
  768. WREG32_PCIE(ixPCIE_CNTL2, data);
  769. }
  770. static void gmc_v7_0_enable_hdp_mgcg(struct amdgpu_device *adev,
  771. bool enable)
  772. {
  773. u32 orig, data;
  774. orig = data = RREG32(mmHDP_HOST_PATH_CNTL);
  775. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_HDP_MGCG))
  776. data = REG_SET_FIELD(data, HDP_HOST_PATH_CNTL, CLOCK_GATING_DIS, 0);
  777. else
  778. data = REG_SET_FIELD(data, HDP_HOST_PATH_CNTL, CLOCK_GATING_DIS, 1);
  779. if (orig != data)
  780. WREG32(mmHDP_HOST_PATH_CNTL, data);
  781. }
  782. static void gmc_v7_0_enable_hdp_ls(struct amdgpu_device *adev,
  783. bool enable)
  784. {
  785. u32 orig, data;
  786. orig = data = RREG32(mmHDP_MEM_POWER_LS);
  787. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_HDP_LS))
  788. data = REG_SET_FIELD(data, HDP_MEM_POWER_LS, LS_ENABLE, 1);
  789. else
  790. data = REG_SET_FIELD(data, HDP_MEM_POWER_LS, LS_ENABLE, 0);
  791. if (orig != data)
  792. WREG32(mmHDP_MEM_POWER_LS, data);
  793. }
  794. static int gmc_v7_0_convert_vram_type(int mc_seq_vram_type)
  795. {
  796. switch (mc_seq_vram_type) {
  797. case MC_SEQ_MISC0__MT__GDDR1:
  798. return AMDGPU_VRAM_TYPE_GDDR1;
  799. case MC_SEQ_MISC0__MT__DDR2:
  800. return AMDGPU_VRAM_TYPE_DDR2;
  801. case MC_SEQ_MISC0__MT__GDDR3:
  802. return AMDGPU_VRAM_TYPE_GDDR3;
  803. case MC_SEQ_MISC0__MT__GDDR4:
  804. return AMDGPU_VRAM_TYPE_GDDR4;
  805. case MC_SEQ_MISC0__MT__GDDR5:
  806. return AMDGPU_VRAM_TYPE_GDDR5;
  807. case MC_SEQ_MISC0__MT__HBM:
  808. return AMDGPU_VRAM_TYPE_HBM;
  809. case MC_SEQ_MISC0__MT__DDR3:
  810. return AMDGPU_VRAM_TYPE_DDR3;
  811. default:
  812. return AMDGPU_VRAM_TYPE_UNKNOWN;
  813. }
  814. }
  815. static int gmc_v7_0_early_init(void *handle)
  816. {
  817. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  818. gmc_v7_0_set_gart_funcs(adev);
  819. gmc_v7_0_set_irq_funcs(adev);
  820. adev->mc.shared_aperture_start = 0x2000000000000000ULL;
  821. adev->mc.shared_aperture_end =
  822. adev->mc.shared_aperture_start + (4ULL << 30) - 1;
  823. adev->mc.private_aperture_start =
  824. adev->mc.shared_aperture_end + 1;
  825. adev->mc.private_aperture_end =
  826. adev->mc.private_aperture_start + (4ULL << 30) - 1;
  827. return 0;
  828. }
  829. static int gmc_v7_0_late_init(void *handle)
  830. {
  831. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  832. if (amdgpu_vm_fault_stop != AMDGPU_VM_FAULT_STOP_ALWAYS)
  833. return amdgpu_irq_get(adev, &adev->mc.vm_fault, 0);
  834. else
  835. return 0;
  836. }
  837. static int gmc_v7_0_sw_init(void *handle)
  838. {
  839. int r;
  840. int dma_bits;
  841. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  842. if (adev->flags & AMD_IS_APU) {
  843. adev->mc.vram_type = AMDGPU_VRAM_TYPE_UNKNOWN;
  844. } else {
  845. u32 tmp = RREG32(mmMC_SEQ_MISC0);
  846. tmp &= MC_SEQ_MISC0__MT__MASK;
  847. adev->mc.vram_type = gmc_v7_0_convert_vram_type(tmp);
  848. }
  849. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_LEGACY, 146, &adev->mc.vm_fault);
  850. if (r)
  851. return r;
  852. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_LEGACY, 147, &adev->mc.vm_fault);
  853. if (r)
  854. return r;
  855. /* Adjust VM size here.
  856. * Currently set to 4GB ((1 << 20) 4k pages).
  857. * Max GPUVM size for cayman and SI is 40 bits.
  858. */
  859. amdgpu_vm_adjust_size(adev, 64, 9, 1, 40);
  860. /* Set the internal MC address mask
  861. * This is the max address of the GPU's
  862. * internal address space.
  863. */
  864. adev->mc.mc_mask = 0xffffffffffULL; /* 40 bit MC */
  865. adev->mc.stolen_size = 256 * 1024;
  866. /* set DMA mask + need_dma32 flags.
  867. * PCIE - can handle 40-bits.
  868. * IGP - can handle 40-bits
  869. * PCI - dma32 for legacy pci gart, 40 bits on newer asics
  870. */
  871. adev->need_dma32 = false;
  872. dma_bits = adev->need_dma32 ? 32 : 40;
  873. r = pci_set_dma_mask(adev->pdev, DMA_BIT_MASK(dma_bits));
  874. if (r) {
  875. adev->need_dma32 = true;
  876. dma_bits = 32;
  877. pr_warn("amdgpu: No suitable DMA available\n");
  878. }
  879. r = pci_set_consistent_dma_mask(adev->pdev, DMA_BIT_MASK(dma_bits));
  880. if (r) {
  881. pci_set_consistent_dma_mask(adev->pdev, DMA_BIT_MASK(32));
  882. pr_warn("amdgpu: No coherent DMA available\n");
  883. }
  884. adev->need_swiotlb = drm_get_max_iomem() > ((u64)1 << dma_bits);
  885. r = gmc_v7_0_init_microcode(adev);
  886. if (r) {
  887. DRM_ERROR("Failed to load mc firmware!\n");
  888. return r;
  889. }
  890. r = gmc_v7_0_mc_init(adev);
  891. if (r)
  892. return r;
  893. /* Memory manager */
  894. r = amdgpu_bo_init(adev);
  895. if (r)
  896. return r;
  897. r = gmc_v7_0_gart_init(adev);
  898. if (r)
  899. return r;
  900. /*
  901. * number of VMs
  902. * VMID 0 is reserved for System
  903. * amdgpu graphics/compute will use VMIDs 1-7
  904. * amdkfd will use VMIDs 8-15
  905. */
  906. adev->vm_manager.id_mgr[0].num_ids = AMDGPU_NUM_OF_VMIDS;
  907. amdgpu_vm_manager_init(adev);
  908. /* base offset of vram pages */
  909. if (adev->flags & AMD_IS_APU) {
  910. u64 tmp = RREG32(mmMC_VM_FB_OFFSET);
  911. tmp <<= 22;
  912. adev->vm_manager.vram_base_offset = tmp;
  913. } else {
  914. adev->vm_manager.vram_base_offset = 0;
  915. }
  916. return 0;
  917. }
  918. static int gmc_v7_0_sw_fini(void *handle)
  919. {
  920. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  921. amdgpu_gem_force_release(adev);
  922. amdgpu_vm_manager_fini(adev);
  923. gmc_v7_0_gart_fini(adev);
  924. amdgpu_bo_fini(adev);
  925. release_firmware(adev->mc.fw);
  926. adev->mc.fw = NULL;
  927. return 0;
  928. }
  929. static int gmc_v7_0_hw_init(void *handle)
  930. {
  931. int r;
  932. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  933. gmc_v7_0_init_golden_registers(adev);
  934. gmc_v7_0_mc_program(adev);
  935. if (!(adev->flags & AMD_IS_APU)) {
  936. r = gmc_v7_0_mc_load_microcode(adev);
  937. if (r) {
  938. DRM_ERROR("Failed to load MC firmware!\n");
  939. return r;
  940. }
  941. }
  942. r = gmc_v7_0_gart_enable(adev);
  943. if (r)
  944. return r;
  945. return r;
  946. }
  947. static int gmc_v7_0_hw_fini(void *handle)
  948. {
  949. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  950. amdgpu_irq_put(adev, &adev->mc.vm_fault, 0);
  951. gmc_v7_0_gart_disable(adev);
  952. return 0;
  953. }
  954. static int gmc_v7_0_suspend(void *handle)
  955. {
  956. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  957. gmc_v7_0_hw_fini(adev);
  958. return 0;
  959. }
  960. static int gmc_v7_0_resume(void *handle)
  961. {
  962. int r;
  963. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  964. r = gmc_v7_0_hw_init(adev);
  965. if (r)
  966. return r;
  967. amdgpu_vmid_reset_all(adev);
  968. return 0;
  969. }
  970. static bool gmc_v7_0_is_idle(void *handle)
  971. {
  972. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  973. u32 tmp = RREG32(mmSRBM_STATUS);
  974. if (tmp & (SRBM_STATUS__MCB_BUSY_MASK | SRBM_STATUS__MCB_NON_DISPLAY_BUSY_MASK |
  975. SRBM_STATUS__MCC_BUSY_MASK | SRBM_STATUS__MCD_BUSY_MASK | SRBM_STATUS__VMC_BUSY_MASK))
  976. return false;
  977. return true;
  978. }
  979. static int gmc_v7_0_wait_for_idle(void *handle)
  980. {
  981. unsigned i;
  982. u32 tmp;
  983. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  984. for (i = 0; i < adev->usec_timeout; i++) {
  985. /* read MC_STATUS */
  986. tmp = RREG32(mmSRBM_STATUS) & (SRBM_STATUS__MCB_BUSY_MASK |
  987. SRBM_STATUS__MCB_NON_DISPLAY_BUSY_MASK |
  988. SRBM_STATUS__MCC_BUSY_MASK |
  989. SRBM_STATUS__MCD_BUSY_MASK |
  990. SRBM_STATUS__VMC_BUSY_MASK);
  991. if (!tmp)
  992. return 0;
  993. udelay(1);
  994. }
  995. return -ETIMEDOUT;
  996. }
  997. static int gmc_v7_0_soft_reset(void *handle)
  998. {
  999. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1000. u32 srbm_soft_reset = 0;
  1001. u32 tmp = RREG32(mmSRBM_STATUS);
  1002. if (tmp & SRBM_STATUS__VMC_BUSY_MASK)
  1003. srbm_soft_reset = REG_SET_FIELD(srbm_soft_reset,
  1004. SRBM_SOFT_RESET, SOFT_RESET_VMC, 1);
  1005. if (tmp & (SRBM_STATUS__MCB_BUSY_MASK | SRBM_STATUS__MCB_NON_DISPLAY_BUSY_MASK |
  1006. SRBM_STATUS__MCC_BUSY_MASK | SRBM_STATUS__MCD_BUSY_MASK)) {
  1007. if (!(adev->flags & AMD_IS_APU))
  1008. srbm_soft_reset = REG_SET_FIELD(srbm_soft_reset,
  1009. SRBM_SOFT_RESET, SOFT_RESET_MC, 1);
  1010. }
  1011. if (srbm_soft_reset) {
  1012. gmc_v7_0_mc_stop(adev);
  1013. if (gmc_v7_0_wait_for_idle((void *)adev)) {
  1014. dev_warn(adev->dev, "Wait for GMC idle timed out !\n");
  1015. }
  1016. tmp = RREG32(mmSRBM_SOFT_RESET);
  1017. tmp |= srbm_soft_reset;
  1018. dev_info(adev->dev, "SRBM_SOFT_RESET=0x%08X\n", tmp);
  1019. WREG32(mmSRBM_SOFT_RESET, tmp);
  1020. tmp = RREG32(mmSRBM_SOFT_RESET);
  1021. udelay(50);
  1022. tmp &= ~srbm_soft_reset;
  1023. WREG32(mmSRBM_SOFT_RESET, tmp);
  1024. tmp = RREG32(mmSRBM_SOFT_RESET);
  1025. /* Wait a little for things to settle down */
  1026. udelay(50);
  1027. gmc_v7_0_mc_resume(adev);
  1028. udelay(50);
  1029. }
  1030. return 0;
  1031. }
  1032. static int gmc_v7_0_vm_fault_interrupt_state(struct amdgpu_device *adev,
  1033. struct amdgpu_irq_src *src,
  1034. unsigned type,
  1035. enum amdgpu_interrupt_state state)
  1036. {
  1037. u32 tmp;
  1038. u32 bits = (VM_CONTEXT1_CNTL__RANGE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK |
  1039. VM_CONTEXT1_CNTL__DUMMY_PAGE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK |
  1040. VM_CONTEXT1_CNTL__PDE0_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK |
  1041. VM_CONTEXT1_CNTL__VALID_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK |
  1042. VM_CONTEXT1_CNTL__READ_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK |
  1043. VM_CONTEXT1_CNTL__WRITE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK);
  1044. switch (state) {
  1045. case AMDGPU_IRQ_STATE_DISABLE:
  1046. /* system context */
  1047. tmp = RREG32(mmVM_CONTEXT0_CNTL);
  1048. tmp &= ~bits;
  1049. WREG32(mmVM_CONTEXT0_CNTL, tmp);
  1050. /* VMs */
  1051. tmp = RREG32(mmVM_CONTEXT1_CNTL);
  1052. tmp &= ~bits;
  1053. WREG32(mmVM_CONTEXT1_CNTL, tmp);
  1054. break;
  1055. case AMDGPU_IRQ_STATE_ENABLE:
  1056. /* system context */
  1057. tmp = RREG32(mmVM_CONTEXT0_CNTL);
  1058. tmp |= bits;
  1059. WREG32(mmVM_CONTEXT0_CNTL, tmp);
  1060. /* VMs */
  1061. tmp = RREG32(mmVM_CONTEXT1_CNTL);
  1062. tmp |= bits;
  1063. WREG32(mmVM_CONTEXT1_CNTL, tmp);
  1064. break;
  1065. default:
  1066. break;
  1067. }
  1068. return 0;
  1069. }
  1070. static int gmc_v7_0_process_interrupt(struct amdgpu_device *adev,
  1071. struct amdgpu_irq_src *source,
  1072. struct amdgpu_iv_entry *entry)
  1073. {
  1074. u32 addr, status, mc_client;
  1075. addr = RREG32(mmVM_CONTEXT1_PROTECTION_FAULT_ADDR);
  1076. status = RREG32(mmVM_CONTEXT1_PROTECTION_FAULT_STATUS);
  1077. mc_client = RREG32(mmVM_CONTEXT1_PROTECTION_FAULT_MCCLIENT);
  1078. /* reset addr and status */
  1079. WREG32_P(mmVM_CONTEXT1_CNTL2, 1, ~1);
  1080. if (!addr && !status)
  1081. return 0;
  1082. if (amdgpu_vm_fault_stop == AMDGPU_VM_FAULT_STOP_FIRST)
  1083. gmc_v7_0_set_fault_enable_default(adev, false);
  1084. if (printk_ratelimit()) {
  1085. dev_err(adev->dev, "GPU fault detected: %d 0x%08x\n",
  1086. entry->src_id, entry->src_data[0]);
  1087. dev_err(adev->dev, " VM_CONTEXT1_PROTECTION_FAULT_ADDR 0x%08X\n",
  1088. addr);
  1089. dev_err(adev->dev, " VM_CONTEXT1_PROTECTION_FAULT_STATUS 0x%08X\n",
  1090. status);
  1091. gmc_v7_0_vm_decode_fault(adev, status, addr, mc_client);
  1092. }
  1093. return 0;
  1094. }
  1095. static int gmc_v7_0_set_clockgating_state(void *handle,
  1096. enum amd_clockgating_state state)
  1097. {
  1098. bool gate = false;
  1099. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1100. if (state == AMD_CG_STATE_GATE)
  1101. gate = true;
  1102. if (!(adev->flags & AMD_IS_APU)) {
  1103. gmc_v7_0_enable_mc_mgcg(adev, gate);
  1104. gmc_v7_0_enable_mc_ls(adev, gate);
  1105. }
  1106. gmc_v7_0_enable_bif_mgls(adev, gate);
  1107. gmc_v7_0_enable_hdp_mgcg(adev, gate);
  1108. gmc_v7_0_enable_hdp_ls(adev, gate);
  1109. return 0;
  1110. }
  1111. static int gmc_v7_0_set_powergating_state(void *handle,
  1112. enum amd_powergating_state state)
  1113. {
  1114. return 0;
  1115. }
  1116. static const struct amd_ip_funcs gmc_v7_0_ip_funcs = {
  1117. .name = "gmc_v7_0",
  1118. .early_init = gmc_v7_0_early_init,
  1119. .late_init = gmc_v7_0_late_init,
  1120. .sw_init = gmc_v7_0_sw_init,
  1121. .sw_fini = gmc_v7_0_sw_fini,
  1122. .hw_init = gmc_v7_0_hw_init,
  1123. .hw_fini = gmc_v7_0_hw_fini,
  1124. .suspend = gmc_v7_0_suspend,
  1125. .resume = gmc_v7_0_resume,
  1126. .is_idle = gmc_v7_0_is_idle,
  1127. .wait_for_idle = gmc_v7_0_wait_for_idle,
  1128. .soft_reset = gmc_v7_0_soft_reset,
  1129. .set_clockgating_state = gmc_v7_0_set_clockgating_state,
  1130. .set_powergating_state = gmc_v7_0_set_powergating_state,
  1131. };
  1132. static const struct amdgpu_gart_funcs gmc_v7_0_gart_funcs = {
  1133. .flush_gpu_tlb = gmc_v7_0_gart_flush_gpu_tlb,
  1134. .set_pte_pde = gmc_v7_0_gart_set_pte_pde,
  1135. .set_prt = gmc_v7_0_set_prt,
  1136. .get_vm_pte_flags = gmc_v7_0_get_vm_pte_flags,
  1137. .get_vm_pde = gmc_v7_0_get_vm_pde
  1138. };
  1139. static const struct amdgpu_irq_src_funcs gmc_v7_0_irq_funcs = {
  1140. .set = gmc_v7_0_vm_fault_interrupt_state,
  1141. .process = gmc_v7_0_process_interrupt,
  1142. };
  1143. static void gmc_v7_0_set_gart_funcs(struct amdgpu_device *adev)
  1144. {
  1145. if (adev->gart.gart_funcs == NULL)
  1146. adev->gart.gart_funcs = &gmc_v7_0_gart_funcs;
  1147. }
  1148. static void gmc_v7_0_set_irq_funcs(struct amdgpu_device *adev)
  1149. {
  1150. adev->mc.vm_fault.num_types = 1;
  1151. adev->mc.vm_fault.funcs = &gmc_v7_0_irq_funcs;
  1152. }
  1153. const struct amdgpu_ip_block_version gmc_v7_0_ip_block =
  1154. {
  1155. .type = AMD_IP_BLOCK_TYPE_GMC,
  1156. .major = 7,
  1157. .minor = 0,
  1158. .rev = 0,
  1159. .funcs = &gmc_v7_0_ip_funcs,
  1160. };
  1161. const struct amdgpu_ip_block_version gmc_v7_4_ip_block =
  1162. {
  1163. .type = AMD_IP_BLOCK_TYPE_GMC,
  1164. .major = 7,
  1165. .minor = 4,
  1166. .rev = 0,
  1167. .funcs = &gmc_v7_0_ip_funcs,
  1168. };