gpio.c 48 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906
  1. /*
  2. * linux/arch/arm/plat-omap/gpio.c
  3. *
  4. * Support functions for OMAP GPIO
  5. *
  6. * Copyright (C) 2003-2005 Nokia Corporation
  7. * Written by Juha Yrjölä <juha.yrjola@nokia.com>
  8. *
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License version 2 as
  11. * published by the Free Software Foundation.
  12. */
  13. #include <linux/init.h>
  14. #include <linux/module.h>
  15. #include <linux/interrupt.h>
  16. #include <linux/sysdev.h>
  17. #include <linux/err.h>
  18. #include <linux/clk.h>
  19. #include <asm/hardware.h>
  20. #include <asm/irq.h>
  21. #include <asm/arch/irqs.h>
  22. #include <asm/arch/gpio.h>
  23. #include <asm/mach/irq.h>
  24. #include <asm/io.h>
  25. /*
  26. * OMAP1510 GPIO registers
  27. */
  28. #define OMAP1510_GPIO_BASE (void __iomem *)0xfffce000
  29. #define OMAP1510_GPIO_DATA_INPUT 0x00
  30. #define OMAP1510_GPIO_DATA_OUTPUT 0x04
  31. #define OMAP1510_GPIO_DIR_CONTROL 0x08
  32. #define OMAP1510_GPIO_INT_CONTROL 0x0c
  33. #define OMAP1510_GPIO_INT_MASK 0x10
  34. #define OMAP1510_GPIO_INT_STATUS 0x14
  35. #define OMAP1510_GPIO_PIN_CONTROL 0x18
  36. #define OMAP1510_IH_GPIO_BASE 64
  37. /*
  38. * OMAP1610 specific GPIO registers
  39. */
  40. #define OMAP1610_GPIO1_BASE (void __iomem *)0xfffbe400
  41. #define OMAP1610_GPIO2_BASE (void __iomem *)0xfffbec00
  42. #define OMAP1610_GPIO3_BASE (void __iomem *)0xfffbb400
  43. #define OMAP1610_GPIO4_BASE (void __iomem *)0xfffbbc00
  44. #define OMAP1610_GPIO_REVISION 0x0000
  45. #define OMAP1610_GPIO_SYSCONFIG 0x0010
  46. #define OMAP1610_GPIO_SYSSTATUS 0x0014
  47. #define OMAP1610_GPIO_IRQSTATUS1 0x0018
  48. #define OMAP1610_GPIO_IRQENABLE1 0x001c
  49. #define OMAP1610_GPIO_WAKEUPENABLE 0x0028
  50. #define OMAP1610_GPIO_DATAIN 0x002c
  51. #define OMAP1610_GPIO_DATAOUT 0x0030
  52. #define OMAP1610_GPIO_DIRECTION 0x0034
  53. #define OMAP1610_GPIO_EDGE_CTRL1 0x0038
  54. #define OMAP1610_GPIO_EDGE_CTRL2 0x003c
  55. #define OMAP1610_GPIO_CLEAR_IRQENABLE1 0x009c
  56. #define OMAP1610_GPIO_CLEAR_WAKEUPENA 0x00a8
  57. #define OMAP1610_GPIO_CLEAR_DATAOUT 0x00b0
  58. #define OMAP1610_GPIO_SET_IRQENABLE1 0x00dc
  59. #define OMAP1610_GPIO_SET_WAKEUPENA 0x00e8
  60. #define OMAP1610_GPIO_SET_DATAOUT 0x00f0
  61. /*
  62. * OMAP730 specific GPIO registers
  63. */
  64. #define OMAP730_GPIO1_BASE (void __iomem *)0xfffbc000
  65. #define OMAP730_GPIO2_BASE (void __iomem *)0xfffbc800
  66. #define OMAP730_GPIO3_BASE (void __iomem *)0xfffbd000
  67. #define OMAP730_GPIO4_BASE (void __iomem *)0xfffbd800
  68. #define OMAP730_GPIO5_BASE (void __iomem *)0xfffbe000
  69. #define OMAP730_GPIO6_BASE (void __iomem *)0xfffbe800
  70. #define OMAP730_GPIO_DATA_INPUT 0x00
  71. #define OMAP730_GPIO_DATA_OUTPUT 0x04
  72. #define OMAP730_GPIO_DIR_CONTROL 0x08
  73. #define OMAP730_GPIO_INT_CONTROL 0x0c
  74. #define OMAP730_GPIO_INT_MASK 0x10
  75. #define OMAP730_GPIO_INT_STATUS 0x14
  76. /*
  77. * omap24xx specific GPIO registers
  78. */
  79. #define OMAP242X_GPIO1_BASE (void __iomem *)0x48018000
  80. #define OMAP242X_GPIO2_BASE (void __iomem *)0x4801a000
  81. #define OMAP242X_GPIO3_BASE (void __iomem *)0x4801c000
  82. #define OMAP242X_GPIO4_BASE (void __iomem *)0x4801e000
  83. #define OMAP243X_GPIO1_BASE (void __iomem *)0x4900C000
  84. #define OMAP243X_GPIO2_BASE (void __iomem *)0x4900E000
  85. #define OMAP243X_GPIO3_BASE (void __iomem *)0x49010000
  86. #define OMAP243X_GPIO4_BASE (void __iomem *)0x49012000
  87. #define OMAP243X_GPIO5_BASE (void __iomem *)0x480B6000
  88. #define OMAP24XX_GPIO_REVISION 0x0000
  89. #define OMAP24XX_GPIO_SYSCONFIG 0x0010
  90. #define OMAP24XX_GPIO_SYSSTATUS 0x0014
  91. #define OMAP24XX_GPIO_IRQSTATUS1 0x0018
  92. #define OMAP24XX_GPIO_IRQSTATUS2 0x0028
  93. #define OMAP24XX_GPIO_IRQENABLE2 0x002c
  94. #define OMAP24XX_GPIO_IRQENABLE1 0x001c
  95. #define OMAP24XX_GPIO_CTRL 0x0030
  96. #define OMAP24XX_GPIO_OE 0x0034
  97. #define OMAP24XX_GPIO_DATAIN 0x0038
  98. #define OMAP24XX_GPIO_DATAOUT 0x003c
  99. #define OMAP24XX_GPIO_LEVELDETECT0 0x0040
  100. #define OMAP24XX_GPIO_LEVELDETECT1 0x0044
  101. #define OMAP24XX_GPIO_RISINGDETECT 0x0048
  102. #define OMAP24XX_GPIO_FALLINGDETECT 0x004c
  103. #define OMAP24XX_GPIO_DEBOUNCE_EN 0x0050
  104. #define OMAP24XX_GPIO_DEBOUNCE_VAL 0x0054
  105. #define OMAP24XX_GPIO_CLEARIRQENABLE1 0x0060
  106. #define OMAP24XX_GPIO_SETIRQENABLE1 0x0064
  107. #define OMAP24XX_GPIO_CLEARWKUENA 0x0080
  108. #define OMAP24XX_GPIO_SETWKUENA 0x0084
  109. #define OMAP24XX_GPIO_CLEARDATAOUT 0x0090
  110. #define OMAP24XX_GPIO_SETDATAOUT 0x0094
  111. /*
  112. * omap34xx specific GPIO registers
  113. */
  114. #define OMAP34XX_GPIO1_BASE (void __iomem *)0x48310000
  115. #define OMAP34XX_GPIO2_BASE (void __iomem *)0x49050000
  116. #define OMAP34XX_GPIO3_BASE (void __iomem *)0x49052000
  117. #define OMAP34XX_GPIO4_BASE (void __iomem *)0x49054000
  118. #define OMAP34XX_GPIO5_BASE (void __iomem *)0x49056000
  119. #define OMAP34XX_GPIO6_BASE (void __iomem *)0x49058000
  120. struct gpio_bank {
  121. void __iomem *base;
  122. u16 irq;
  123. u16 virtual_irq_start;
  124. int method;
  125. #if defined(CONFIG_ARCH_OMAP16XX) || defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  126. u32 suspend_wakeup;
  127. u32 saved_wakeup;
  128. #endif
  129. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  130. u32 non_wakeup_gpios;
  131. u32 enabled_non_wakeup_gpios;
  132. u32 saved_datain;
  133. u32 saved_fallingdetect;
  134. u32 saved_risingdetect;
  135. #endif
  136. u32 level_mask;
  137. spinlock_t lock;
  138. struct gpio_chip chip;
  139. };
  140. #define METHOD_MPUIO 0
  141. #define METHOD_GPIO_1510 1
  142. #define METHOD_GPIO_1610 2
  143. #define METHOD_GPIO_730 3
  144. #define METHOD_GPIO_24XX 4
  145. #ifdef CONFIG_ARCH_OMAP16XX
  146. static struct gpio_bank gpio_bank_1610[5] = {
  147. { OMAP_MPUIO_BASE, INT_MPUIO, IH_MPUIO_BASE, METHOD_MPUIO},
  148. { OMAP1610_GPIO1_BASE, INT_GPIO_BANK1, IH_GPIO_BASE, METHOD_GPIO_1610 },
  149. { OMAP1610_GPIO2_BASE, INT_1610_GPIO_BANK2, IH_GPIO_BASE + 16, METHOD_GPIO_1610 },
  150. { OMAP1610_GPIO3_BASE, INT_1610_GPIO_BANK3, IH_GPIO_BASE + 32, METHOD_GPIO_1610 },
  151. { OMAP1610_GPIO4_BASE, INT_1610_GPIO_BANK4, IH_GPIO_BASE + 48, METHOD_GPIO_1610 },
  152. };
  153. #endif
  154. #ifdef CONFIG_ARCH_OMAP15XX
  155. static struct gpio_bank gpio_bank_1510[2] = {
  156. { OMAP_MPUIO_BASE, INT_MPUIO, IH_MPUIO_BASE, METHOD_MPUIO },
  157. { OMAP1510_GPIO_BASE, INT_GPIO_BANK1, IH_GPIO_BASE, METHOD_GPIO_1510 }
  158. };
  159. #endif
  160. #ifdef CONFIG_ARCH_OMAP730
  161. static struct gpio_bank gpio_bank_730[7] = {
  162. { OMAP_MPUIO_BASE, INT_730_MPUIO, IH_MPUIO_BASE, METHOD_MPUIO },
  163. { OMAP730_GPIO1_BASE, INT_730_GPIO_BANK1, IH_GPIO_BASE, METHOD_GPIO_730 },
  164. { OMAP730_GPIO2_BASE, INT_730_GPIO_BANK2, IH_GPIO_BASE + 32, METHOD_GPIO_730 },
  165. { OMAP730_GPIO3_BASE, INT_730_GPIO_BANK3, IH_GPIO_BASE + 64, METHOD_GPIO_730 },
  166. { OMAP730_GPIO4_BASE, INT_730_GPIO_BANK4, IH_GPIO_BASE + 96, METHOD_GPIO_730 },
  167. { OMAP730_GPIO5_BASE, INT_730_GPIO_BANK5, IH_GPIO_BASE + 128, METHOD_GPIO_730 },
  168. { OMAP730_GPIO6_BASE, INT_730_GPIO_BANK6, IH_GPIO_BASE + 160, METHOD_GPIO_730 },
  169. };
  170. #endif
  171. #ifdef CONFIG_ARCH_OMAP24XX
  172. static struct gpio_bank gpio_bank_242x[4] = {
  173. { OMAP242X_GPIO1_BASE, INT_24XX_GPIO_BANK1, IH_GPIO_BASE, METHOD_GPIO_24XX },
  174. { OMAP242X_GPIO2_BASE, INT_24XX_GPIO_BANK2, IH_GPIO_BASE + 32, METHOD_GPIO_24XX },
  175. { OMAP242X_GPIO3_BASE, INT_24XX_GPIO_BANK3, IH_GPIO_BASE + 64, METHOD_GPIO_24XX },
  176. { OMAP242X_GPIO4_BASE, INT_24XX_GPIO_BANK4, IH_GPIO_BASE + 96, METHOD_GPIO_24XX },
  177. };
  178. static struct gpio_bank gpio_bank_243x[5] = {
  179. { OMAP243X_GPIO1_BASE, INT_24XX_GPIO_BANK1, IH_GPIO_BASE, METHOD_GPIO_24XX },
  180. { OMAP243X_GPIO2_BASE, INT_24XX_GPIO_BANK2, IH_GPIO_BASE + 32, METHOD_GPIO_24XX },
  181. { OMAP243X_GPIO3_BASE, INT_24XX_GPIO_BANK3, IH_GPIO_BASE + 64, METHOD_GPIO_24XX },
  182. { OMAP243X_GPIO4_BASE, INT_24XX_GPIO_BANK4, IH_GPIO_BASE + 96, METHOD_GPIO_24XX },
  183. { OMAP243X_GPIO5_BASE, INT_24XX_GPIO_BANK5, IH_GPIO_BASE + 128, METHOD_GPIO_24XX },
  184. };
  185. #endif
  186. #ifdef CONFIG_ARCH_OMAP34XX
  187. static struct gpio_bank gpio_bank_34xx[6] = {
  188. { OMAP34XX_GPIO1_BASE, INT_34XX_GPIO_BANK1, IH_GPIO_BASE, METHOD_GPIO_24XX },
  189. { OMAP34XX_GPIO2_BASE, INT_34XX_GPIO_BANK2, IH_GPIO_BASE + 32, METHOD_GPIO_24XX },
  190. { OMAP34XX_GPIO3_BASE, INT_34XX_GPIO_BANK3, IH_GPIO_BASE + 64, METHOD_GPIO_24XX },
  191. { OMAP34XX_GPIO4_BASE, INT_34XX_GPIO_BANK4, IH_GPIO_BASE + 96, METHOD_GPIO_24XX },
  192. { OMAP34XX_GPIO5_BASE, INT_34XX_GPIO_BANK5, IH_GPIO_BASE + 128, METHOD_GPIO_24XX },
  193. { OMAP34XX_GPIO6_BASE, INT_34XX_GPIO_BANK6, IH_GPIO_BASE + 160, METHOD_GPIO_24XX },
  194. };
  195. #endif
  196. static struct gpio_bank *gpio_bank;
  197. static int gpio_bank_count;
  198. static inline struct gpio_bank *get_gpio_bank(int gpio)
  199. {
  200. if (cpu_is_omap15xx()) {
  201. if (OMAP_GPIO_IS_MPUIO(gpio))
  202. return &gpio_bank[0];
  203. return &gpio_bank[1];
  204. }
  205. if (cpu_is_omap16xx()) {
  206. if (OMAP_GPIO_IS_MPUIO(gpio))
  207. return &gpio_bank[0];
  208. return &gpio_bank[1 + (gpio >> 4)];
  209. }
  210. if (cpu_is_omap730()) {
  211. if (OMAP_GPIO_IS_MPUIO(gpio))
  212. return &gpio_bank[0];
  213. return &gpio_bank[1 + (gpio >> 5)];
  214. }
  215. if (cpu_is_omap24xx())
  216. return &gpio_bank[gpio >> 5];
  217. if (cpu_is_omap34xx())
  218. return &gpio_bank[gpio >> 5];
  219. }
  220. static inline int get_gpio_index(int gpio)
  221. {
  222. if (cpu_is_omap730())
  223. return gpio & 0x1f;
  224. if (cpu_is_omap24xx())
  225. return gpio & 0x1f;
  226. if (cpu_is_omap34xx())
  227. return gpio & 0x1f;
  228. return gpio & 0x0f;
  229. }
  230. static inline int gpio_valid(int gpio)
  231. {
  232. if (gpio < 0)
  233. return -1;
  234. if (cpu_class_is_omap1() && OMAP_GPIO_IS_MPUIO(gpio)) {
  235. if (gpio >= OMAP_MAX_GPIO_LINES + 16)
  236. return -1;
  237. return 0;
  238. }
  239. if (cpu_is_omap15xx() && gpio < 16)
  240. return 0;
  241. if ((cpu_is_omap16xx()) && gpio < 64)
  242. return 0;
  243. if (cpu_is_omap730() && gpio < 192)
  244. return 0;
  245. if (cpu_is_omap24xx() && gpio < 128)
  246. return 0;
  247. if (cpu_is_omap34xx() && gpio < 160)
  248. return 0;
  249. return -1;
  250. }
  251. static int check_gpio(int gpio)
  252. {
  253. if (unlikely(gpio_valid(gpio)) < 0) {
  254. printk(KERN_ERR "omap-gpio: invalid GPIO %d\n", gpio);
  255. dump_stack();
  256. return -1;
  257. }
  258. return 0;
  259. }
  260. static void _set_gpio_direction(struct gpio_bank *bank, int gpio, int is_input)
  261. {
  262. void __iomem *reg = bank->base;
  263. u32 l;
  264. switch (bank->method) {
  265. #ifdef CONFIG_ARCH_OMAP1
  266. case METHOD_MPUIO:
  267. reg += OMAP_MPUIO_IO_CNTL;
  268. break;
  269. #endif
  270. #ifdef CONFIG_ARCH_OMAP15XX
  271. case METHOD_GPIO_1510:
  272. reg += OMAP1510_GPIO_DIR_CONTROL;
  273. break;
  274. #endif
  275. #ifdef CONFIG_ARCH_OMAP16XX
  276. case METHOD_GPIO_1610:
  277. reg += OMAP1610_GPIO_DIRECTION;
  278. break;
  279. #endif
  280. #ifdef CONFIG_ARCH_OMAP730
  281. case METHOD_GPIO_730:
  282. reg += OMAP730_GPIO_DIR_CONTROL;
  283. break;
  284. #endif
  285. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  286. case METHOD_GPIO_24XX:
  287. reg += OMAP24XX_GPIO_OE;
  288. break;
  289. #endif
  290. default:
  291. WARN_ON(1);
  292. return;
  293. }
  294. l = __raw_readl(reg);
  295. if (is_input)
  296. l |= 1 << gpio;
  297. else
  298. l &= ~(1 << gpio);
  299. __raw_writel(l, reg);
  300. }
  301. void omap_set_gpio_direction(int gpio, int is_input)
  302. {
  303. struct gpio_bank *bank;
  304. unsigned long flags;
  305. if (check_gpio(gpio) < 0)
  306. return;
  307. bank = get_gpio_bank(gpio);
  308. spin_lock_irqsave(&bank->lock, flags);
  309. _set_gpio_direction(bank, get_gpio_index(gpio), is_input);
  310. spin_unlock_irqrestore(&bank->lock, flags);
  311. }
  312. static void _set_gpio_dataout(struct gpio_bank *bank, int gpio, int enable)
  313. {
  314. void __iomem *reg = bank->base;
  315. u32 l = 0;
  316. switch (bank->method) {
  317. #ifdef CONFIG_ARCH_OMAP1
  318. case METHOD_MPUIO:
  319. reg += OMAP_MPUIO_OUTPUT;
  320. l = __raw_readl(reg);
  321. if (enable)
  322. l |= 1 << gpio;
  323. else
  324. l &= ~(1 << gpio);
  325. break;
  326. #endif
  327. #ifdef CONFIG_ARCH_OMAP15XX
  328. case METHOD_GPIO_1510:
  329. reg += OMAP1510_GPIO_DATA_OUTPUT;
  330. l = __raw_readl(reg);
  331. if (enable)
  332. l |= 1 << gpio;
  333. else
  334. l &= ~(1 << gpio);
  335. break;
  336. #endif
  337. #ifdef CONFIG_ARCH_OMAP16XX
  338. case METHOD_GPIO_1610:
  339. if (enable)
  340. reg += OMAP1610_GPIO_SET_DATAOUT;
  341. else
  342. reg += OMAP1610_GPIO_CLEAR_DATAOUT;
  343. l = 1 << gpio;
  344. break;
  345. #endif
  346. #ifdef CONFIG_ARCH_OMAP730
  347. case METHOD_GPIO_730:
  348. reg += OMAP730_GPIO_DATA_OUTPUT;
  349. l = __raw_readl(reg);
  350. if (enable)
  351. l |= 1 << gpio;
  352. else
  353. l &= ~(1 << gpio);
  354. break;
  355. #endif
  356. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  357. case METHOD_GPIO_24XX:
  358. if (enable)
  359. reg += OMAP24XX_GPIO_SETDATAOUT;
  360. else
  361. reg += OMAP24XX_GPIO_CLEARDATAOUT;
  362. l = 1 << gpio;
  363. break;
  364. #endif
  365. default:
  366. WARN_ON(1);
  367. return;
  368. }
  369. __raw_writel(l, reg);
  370. }
  371. void omap_set_gpio_dataout(int gpio, int enable)
  372. {
  373. struct gpio_bank *bank;
  374. unsigned long flags;
  375. if (check_gpio(gpio) < 0)
  376. return;
  377. bank = get_gpio_bank(gpio);
  378. spin_lock_irqsave(&bank->lock, flags);
  379. _set_gpio_dataout(bank, get_gpio_index(gpio), enable);
  380. spin_unlock_irqrestore(&bank->lock, flags);
  381. }
  382. int omap_get_gpio_datain(int gpio)
  383. {
  384. struct gpio_bank *bank;
  385. void __iomem *reg;
  386. if (check_gpio(gpio) < 0)
  387. return -EINVAL;
  388. bank = get_gpio_bank(gpio);
  389. reg = bank->base;
  390. switch (bank->method) {
  391. #ifdef CONFIG_ARCH_OMAP1
  392. case METHOD_MPUIO:
  393. reg += OMAP_MPUIO_INPUT_LATCH;
  394. break;
  395. #endif
  396. #ifdef CONFIG_ARCH_OMAP15XX
  397. case METHOD_GPIO_1510:
  398. reg += OMAP1510_GPIO_DATA_INPUT;
  399. break;
  400. #endif
  401. #ifdef CONFIG_ARCH_OMAP16XX
  402. case METHOD_GPIO_1610:
  403. reg += OMAP1610_GPIO_DATAIN;
  404. break;
  405. #endif
  406. #ifdef CONFIG_ARCH_OMAP730
  407. case METHOD_GPIO_730:
  408. reg += OMAP730_GPIO_DATA_INPUT;
  409. break;
  410. #endif
  411. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  412. case METHOD_GPIO_24XX:
  413. reg += OMAP24XX_GPIO_DATAIN;
  414. break;
  415. #endif
  416. default:
  417. return -EINVAL;
  418. }
  419. return (__raw_readl(reg)
  420. & (1 << get_gpio_index(gpio))) != 0;
  421. }
  422. #define MOD_REG_BIT(reg, bit_mask, set) \
  423. do { \
  424. int l = __raw_readl(base + reg); \
  425. if (set) l |= bit_mask; \
  426. else l &= ~bit_mask; \
  427. __raw_writel(l, base + reg); \
  428. } while(0)
  429. void omap_set_gpio_debounce(int gpio, int enable)
  430. {
  431. struct gpio_bank *bank;
  432. void __iomem *reg;
  433. u32 val, l = 1 << get_gpio_index(gpio);
  434. if (cpu_class_is_omap1())
  435. return;
  436. bank = get_gpio_bank(gpio);
  437. reg = bank->base;
  438. reg += OMAP24XX_GPIO_DEBOUNCE_EN;
  439. val = __raw_readl(reg);
  440. if (enable)
  441. val |= l;
  442. else
  443. val &= ~l;
  444. __raw_writel(val, reg);
  445. }
  446. EXPORT_SYMBOL(omap_set_gpio_debounce);
  447. void omap_set_gpio_debounce_time(int gpio, int enc_time)
  448. {
  449. struct gpio_bank *bank;
  450. void __iomem *reg;
  451. if (cpu_class_is_omap1())
  452. return;
  453. bank = get_gpio_bank(gpio);
  454. reg = bank->base;
  455. enc_time &= 0xff;
  456. reg += OMAP24XX_GPIO_DEBOUNCE_VAL;
  457. __raw_writel(enc_time, reg);
  458. }
  459. EXPORT_SYMBOL(omap_set_gpio_debounce_time);
  460. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  461. static inline void set_24xx_gpio_triggering(struct gpio_bank *bank, int gpio,
  462. int trigger)
  463. {
  464. void __iomem *base = bank->base;
  465. u32 gpio_bit = 1 << gpio;
  466. MOD_REG_BIT(OMAP24XX_GPIO_LEVELDETECT0, gpio_bit,
  467. trigger & __IRQT_LOWLVL);
  468. MOD_REG_BIT(OMAP24XX_GPIO_LEVELDETECT1, gpio_bit,
  469. trigger & __IRQT_HIGHLVL);
  470. MOD_REG_BIT(OMAP24XX_GPIO_RISINGDETECT, gpio_bit,
  471. trigger & __IRQT_RISEDGE);
  472. MOD_REG_BIT(OMAP24XX_GPIO_FALLINGDETECT, gpio_bit,
  473. trigger & __IRQT_FALEDGE);
  474. if (likely(!(bank->non_wakeup_gpios & gpio_bit))) {
  475. if (trigger != 0)
  476. __raw_writel(1 << gpio, bank->base
  477. + OMAP24XX_GPIO_SETWKUENA);
  478. else
  479. __raw_writel(1 << gpio, bank->base
  480. + OMAP24XX_GPIO_CLEARWKUENA);
  481. } else {
  482. if (trigger != 0)
  483. bank->enabled_non_wakeup_gpios |= gpio_bit;
  484. else
  485. bank->enabled_non_wakeup_gpios &= ~gpio_bit;
  486. }
  487. bank->level_mask =
  488. __raw_readl(bank->base + OMAP24XX_GPIO_LEVELDETECT0) |
  489. __raw_readl(bank->base + OMAP24XX_GPIO_LEVELDETECT1);
  490. /*
  491. * FIXME: Possibly do 'set_irq_handler(j, handle_level_irq)' if only
  492. * level triggering requested.
  493. */
  494. }
  495. #endif
  496. static int _set_gpio_triggering(struct gpio_bank *bank, int gpio, int trigger)
  497. {
  498. void __iomem *reg = bank->base;
  499. u32 l = 0;
  500. switch (bank->method) {
  501. #ifdef CONFIG_ARCH_OMAP1
  502. case METHOD_MPUIO:
  503. reg += OMAP_MPUIO_GPIO_INT_EDGE;
  504. l = __raw_readl(reg);
  505. if (trigger & __IRQT_RISEDGE)
  506. l |= 1 << gpio;
  507. else if (trigger & __IRQT_FALEDGE)
  508. l &= ~(1 << gpio);
  509. else
  510. goto bad;
  511. break;
  512. #endif
  513. #ifdef CONFIG_ARCH_OMAP15XX
  514. case METHOD_GPIO_1510:
  515. reg += OMAP1510_GPIO_INT_CONTROL;
  516. l = __raw_readl(reg);
  517. if (trigger & __IRQT_RISEDGE)
  518. l |= 1 << gpio;
  519. else if (trigger & __IRQT_FALEDGE)
  520. l &= ~(1 << gpio);
  521. else
  522. goto bad;
  523. break;
  524. #endif
  525. #ifdef CONFIG_ARCH_OMAP16XX
  526. case METHOD_GPIO_1610:
  527. if (gpio & 0x08)
  528. reg += OMAP1610_GPIO_EDGE_CTRL2;
  529. else
  530. reg += OMAP1610_GPIO_EDGE_CTRL1;
  531. gpio &= 0x07;
  532. l = __raw_readl(reg);
  533. l &= ~(3 << (gpio << 1));
  534. if (trigger & __IRQT_RISEDGE)
  535. l |= 2 << (gpio << 1);
  536. if (trigger & __IRQT_FALEDGE)
  537. l |= 1 << (gpio << 1);
  538. if (trigger)
  539. /* Enable wake-up during idle for dynamic tick */
  540. __raw_writel(1 << gpio, bank->base + OMAP1610_GPIO_SET_WAKEUPENA);
  541. else
  542. __raw_writel(1 << gpio, bank->base + OMAP1610_GPIO_CLEAR_WAKEUPENA);
  543. break;
  544. #endif
  545. #ifdef CONFIG_ARCH_OMAP730
  546. case METHOD_GPIO_730:
  547. reg += OMAP730_GPIO_INT_CONTROL;
  548. l = __raw_readl(reg);
  549. if (trigger & __IRQT_RISEDGE)
  550. l |= 1 << gpio;
  551. else if (trigger & __IRQT_FALEDGE)
  552. l &= ~(1 << gpio);
  553. else
  554. goto bad;
  555. break;
  556. #endif
  557. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  558. case METHOD_GPIO_24XX:
  559. set_24xx_gpio_triggering(bank, gpio, trigger);
  560. break;
  561. #endif
  562. default:
  563. goto bad;
  564. }
  565. __raw_writel(l, reg);
  566. return 0;
  567. bad:
  568. return -EINVAL;
  569. }
  570. static int gpio_irq_type(unsigned irq, unsigned type)
  571. {
  572. struct gpio_bank *bank;
  573. unsigned gpio;
  574. int retval;
  575. unsigned long flags;
  576. if (!cpu_class_is_omap2() && irq > IH_MPUIO_BASE)
  577. gpio = OMAP_MPUIO(irq - IH_MPUIO_BASE);
  578. else
  579. gpio = irq - IH_GPIO_BASE;
  580. if (check_gpio(gpio) < 0)
  581. return -EINVAL;
  582. if (type & ~IRQ_TYPE_SENSE_MASK)
  583. return -EINVAL;
  584. /* OMAP1 allows only only edge triggering */
  585. if (!cpu_class_is_omap2()
  586. && (type & (IRQ_TYPE_LEVEL_LOW|IRQ_TYPE_LEVEL_HIGH)))
  587. return -EINVAL;
  588. bank = get_irq_chip_data(irq);
  589. spin_lock_irqsave(&bank->lock, flags);
  590. retval = _set_gpio_triggering(bank, get_gpio_index(gpio), type);
  591. if (retval == 0) {
  592. irq_desc[irq].status &= ~IRQ_TYPE_SENSE_MASK;
  593. irq_desc[irq].status |= type;
  594. }
  595. spin_unlock_irqrestore(&bank->lock, flags);
  596. return retval;
  597. }
  598. static void _clear_gpio_irqbank(struct gpio_bank *bank, int gpio_mask)
  599. {
  600. void __iomem *reg = bank->base;
  601. switch (bank->method) {
  602. #ifdef CONFIG_ARCH_OMAP1
  603. case METHOD_MPUIO:
  604. /* MPUIO irqstatus is reset by reading the status register,
  605. * so do nothing here */
  606. return;
  607. #endif
  608. #ifdef CONFIG_ARCH_OMAP15XX
  609. case METHOD_GPIO_1510:
  610. reg += OMAP1510_GPIO_INT_STATUS;
  611. break;
  612. #endif
  613. #ifdef CONFIG_ARCH_OMAP16XX
  614. case METHOD_GPIO_1610:
  615. reg += OMAP1610_GPIO_IRQSTATUS1;
  616. break;
  617. #endif
  618. #ifdef CONFIG_ARCH_OMAP730
  619. case METHOD_GPIO_730:
  620. reg += OMAP730_GPIO_INT_STATUS;
  621. break;
  622. #endif
  623. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  624. case METHOD_GPIO_24XX:
  625. reg += OMAP24XX_GPIO_IRQSTATUS1;
  626. break;
  627. #endif
  628. default:
  629. WARN_ON(1);
  630. return;
  631. }
  632. __raw_writel(gpio_mask, reg);
  633. /* Workaround for clearing DSP GPIO interrupts to allow retention */
  634. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  635. if (cpu_is_omap24xx() || cpu_is_omap34xx())
  636. __raw_writel(gpio_mask, bank->base + OMAP24XX_GPIO_IRQSTATUS2);
  637. #endif
  638. }
  639. static inline void _clear_gpio_irqstatus(struct gpio_bank *bank, int gpio)
  640. {
  641. _clear_gpio_irqbank(bank, 1 << get_gpio_index(gpio));
  642. }
  643. static u32 _get_gpio_irqbank_mask(struct gpio_bank *bank)
  644. {
  645. void __iomem *reg = bank->base;
  646. int inv = 0;
  647. u32 l;
  648. u32 mask;
  649. switch (bank->method) {
  650. #ifdef CONFIG_ARCH_OMAP1
  651. case METHOD_MPUIO:
  652. reg += OMAP_MPUIO_GPIO_MASKIT;
  653. mask = 0xffff;
  654. inv = 1;
  655. break;
  656. #endif
  657. #ifdef CONFIG_ARCH_OMAP15XX
  658. case METHOD_GPIO_1510:
  659. reg += OMAP1510_GPIO_INT_MASK;
  660. mask = 0xffff;
  661. inv = 1;
  662. break;
  663. #endif
  664. #ifdef CONFIG_ARCH_OMAP16XX
  665. case METHOD_GPIO_1610:
  666. reg += OMAP1610_GPIO_IRQENABLE1;
  667. mask = 0xffff;
  668. break;
  669. #endif
  670. #ifdef CONFIG_ARCH_OMAP730
  671. case METHOD_GPIO_730:
  672. reg += OMAP730_GPIO_INT_MASK;
  673. mask = 0xffffffff;
  674. inv = 1;
  675. break;
  676. #endif
  677. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  678. case METHOD_GPIO_24XX:
  679. reg += OMAP24XX_GPIO_IRQENABLE1;
  680. mask = 0xffffffff;
  681. break;
  682. #endif
  683. default:
  684. WARN_ON(1);
  685. return 0;
  686. }
  687. l = __raw_readl(reg);
  688. if (inv)
  689. l = ~l;
  690. l &= mask;
  691. return l;
  692. }
  693. static void _enable_gpio_irqbank(struct gpio_bank *bank, int gpio_mask, int enable)
  694. {
  695. void __iomem *reg = bank->base;
  696. u32 l;
  697. switch (bank->method) {
  698. #ifdef CONFIG_ARCH_OMAP1
  699. case METHOD_MPUIO:
  700. reg += OMAP_MPUIO_GPIO_MASKIT;
  701. l = __raw_readl(reg);
  702. if (enable)
  703. l &= ~(gpio_mask);
  704. else
  705. l |= gpio_mask;
  706. break;
  707. #endif
  708. #ifdef CONFIG_ARCH_OMAP15XX
  709. case METHOD_GPIO_1510:
  710. reg += OMAP1510_GPIO_INT_MASK;
  711. l = __raw_readl(reg);
  712. if (enable)
  713. l &= ~(gpio_mask);
  714. else
  715. l |= gpio_mask;
  716. break;
  717. #endif
  718. #ifdef CONFIG_ARCH_OMAP16XX
  719. case METHOD_GPIO_1610:
  720. if (enable)
  721. reg += OMAP1610_GPIO_SET_IRQENABLE1;
  722. else
  723. reg += OMAP1610_GPIO_CLEAR_IRQENABLE1;
  724. l = gpio_mask;
  725. break;
  726. #endif
  727. #ifdef CONFIG_ARCH_OMAP730
  728. case METHOD_GPIO_730:
  729. reg += OMAP730_GPIO_INT_MASK;
  730. l = __raw_readl(reg);
  731. if (enable)
  732. l &= ~(gpio_mask);
  733. else
  734. l |= gpio_mask;
  735. break;
  736. #endif
  737. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  738. case METHOD_GPIO_24XX:
  739. if (enable)
  740. reg += OMAP24XX_GPIO_SETIRQENABLE1;
  741. else
  742. reg += OMAP24XX_GPIO_CLEARIRQENABLE1;
  743. l = gpio_mask;
  744. break;
  745. #endif
  746. default:
  747. WARN_ON(1);
  748. return;
  749. }
  750. __raw_writel(l, reg);
  751. }
  752. static inline void _set_gpio_irqenable(struct gpio_bank *bank, int gpio, int enable)
  753. {
  754. _enable_gpio_irqbank(bank, 1 << get_gpio_index(gpio), enable);
  755. }
  756. /*
  757. * Note that ENAWAKEUP needs to be enabled in GPIO_SYSCONFIG register.
  758. * 1510 does not seem to have a wake-up register. If JTAG is connected
  759. * to the target, system will wake up always on GPIO events. While
  760. * system is running all registered GPIO interrupts need to have wake-up
  761. * enabled. When system is suspended, only selected GPIO interrupts need
  762. * to have wake-up enabled.
  763. */
  764. static int _set_gpio_wakeup(struct gpio_bank *bank, int gpio, int enable)
  765. {
  766. unsigned long flags;
  767. switch (bank->method) {
  768. #ifdef CONFIG_ARCH_OMAP16XX
  769. case METHOD_MPUIO:
  770. case METHOD_GPIO_1610:
  771. spin_lock_irqsave(&bank->lock, flags);
  772. if (enable) {
  773. bank->suspend_wakeup |= (1 << gpio);
  774. enable_irq_wake(bank->irq);
  775. } else {
  776. disable_irq_wake(bank->irq);
  777. bank->suspend_wakeup &= ~(1 << gpio);
  778. }
  779. spin_unlock_irqrestore(&bank->lock, flags);
  780. return 0;
  781. #endif
  782. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  783. case METHOD_GPIO_24XX:
  784. if (bank->non_wakeup_gpios & (1 << gpio)) {
  785. printk(KERN_ERR "Unable to modify wakeup on "
  786. "non-wakeup GPIO%d\n",
  787. (bank - gpio_bank) * 32 + gpio);
  788. return -EINVAL;
  789. }
  790. spin_lock_irqsave(&bank->lock, flags);
  791. if (enable) {
  792. bank->suspend_wakeup |= (1 << gpio);
  793. enable_irq_wake(bank->irq);
  794. } else {
  795. disable_irq_wake(bank->irq);
  796. bank->suspend_wakeup &= ~(1 << gpio);
  797. }
  798. spin_unlock_irqrestore(&bank->lock, flags);
  799. return 0;
  800. #endif
  801. default:
  802. printk(KERN_ERR "Can't enable GPIO wakeup for method %i\n",
  803. bank->method);
  804. return -EINVAL;
  805. }
  806. }
  807. static void _reset_gpio(struct gpio_bank *bank, int gpio)
  808. {
  809. _set_gpio_direction(bank, get_gpio_index(gpio), 1);
  810. _set_gpio_irqenable(bank, gpio, 0);
  811. _clear_gpio_irqstatus(bank, gpio);
  812. _set_gpio_triggering(bank, get_gpio_index(gpio), IRQT_NOEDGE);
  813. }
  814. /* Use disable_irq_wake() and enable_irq_wake() functions from drivers */
  815. static int gpio_wake_enable(unsigned int irq, unsigned int enable)
  816. {
  817. unsigned int gpio = irq - IH_GPIO_BASE;
  818. struct gpio_bank *bank;
  819. int retval;
  820. if (check_gpio(gpio) < 0)
  821. return -ENODEV;
  822. bank = get_irq_chip_data(irq);
  823. retval = _set_gpio_wakeup(bank, get_gpio_index(gpio), enable);
  824. return retval;
  825. }
  826. int omap_request_gpio(int gpio)
  827. {
  828. struct gpio_bank *bank;
  829. unsigned long flags;
  830. int status;
  831. if (check_gpio(gpio) < 0)
  832. return -EINVAL;
  833. status = gpio_request(gpio, NULL);
  834. if (status < 0)
  835. return status;
  836. bank = get_gpio_bank(gpio);
  837. spin_lock_irqsave(&bank->lock, flags);
  838. /* Set trigger to none. You need to enable the desired trigger with
  839. * request_irq() or set_irq_type().
  840. */
  841. _set_gpio_triggering(bank, get_gpio_index(gpio), IRQT_NOEDGE);
  842. #ifdef CONFIG_ARCH_OMAP15XX
  843. if (bank->method == METHOD_GPIO_1510) {
  844. void __iomem *reg;
  845. /* Claim the pin for MPU */
  846. reg = bank->base + OMAP1510_GPIO_PIN_CONTROL;
  847. __raw_writel(__raw_readl(reg) | (1 << get_gpio_index(gpio)), reg);
  848. }
  849. #endif
  850. spin_unlock_irqrestore(&bank->lock, flags);
  851. return 0;
  852. }
  853. void omap_free_gpio(int gpio)
  854. {
  855. struct gpio_bank *bank;
  856. unsigned long flags;
  857. if (check_gpio(gpio) < 0)
  858. return;
  859. bank = get_gpio_bank(gpio);
  860. spin_lock_irqsave(&bank->lock, flags);
  861. if (unlikely(!gpiochip_is_requested(&bank->chip,
  862. get_gpio_index(gpio)))) {
  863. spin_unlock_irqrestore(&bank->lock, flags);
  864. printk(KERN_ERR "omap-gpio: GPIO %d wasn't reserved!\n", gpio);
  865. dump_stack();
  866. return;
  867. }
  868. #ifdef CONFIG_ARCH_OMAP16XX
  869. if (bank->method == METHOD_GPIO_1610) {
  870. /* Disable wake-up during idle for dynamic tick */
  871. void __iomem *reg = bank->base + OMAP1610_GPIO_CLEAR_WAKEUPENA;
  872. __raw_writel(1 << get_gpio_index(gpio), reg);
  873. }
  874. #endif
  875. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  876. if (bank->method == METHOD_GPIO_24XX) {
  877. /* Disable wake-up during idle for dynamic tick */
  878. void __iomem *reg = bank->base + OMAP24XX_GPIO_CLEARWKUENA;
  879. __raw_writel(1 << get_gpio_index(gpio), reg);
  880. }
  881. #endif
  882. _reset_gpio(bank, gpio);
  883. spin_unlock_irqrestore(&bank->lock, flags);
  884. gpio_free(gpio);
  885. }
  886. /*
  887. * We need to unmask the GPIO bank interrupt as soon as possible to
  888. * avoid missing GPIO interrupts for other lines in the bank.
  889. * Then we need to mask-read-clear-unmask the triggered GPIO lines
  890. * in the bank to avoid missing nested interrupts for a GPIO line.
  891. * If we wait to unmask individual GPIO lines in the bank after the
  892. * line's interrupt handler has been run, we may miss some nested
  893. * interrupts.
  894. */
  895. static void gpio_irq_handler(unsigned int irq, struct irq_desc *desc)
  896. {
  897. void __iomem *isr_reg = NULL;
  898. u32 isr;
  899. unsigned int gpio_irq;
  900. struct gpio_bank *bank;
  901. u32 retrigger = 0;
  902. int unmasked = 0;
  903. desc->chip->ack(irq);
  904. bank = get_irq_data(irq);
  905. #ifdef CONFIG_ARCH_OMAP1
  906. if (bank->method == METHOD_MPUIO)
  907. isr_reg = bank->base + OMAP_MPUIO_GPIO_INT;
  908. #endif
  909. #ifdef CONFIG_ARCH_OMAP15XX
  910. if (bank->method == METHOD_GPIO_1510)
  911. isr_reg = bank->base + OMAP1510_GPIO_INT_STATUS;
  912. #endif
  913. #if defined(CONFIG_ARCH_OMAP16XX)
  914. if (bank->method == METHOD_GPIO_1610)
  915. isr_reg = bank->base + OMAP1610_GPIO_IRQSTATUS1;
  916. #endif
  917. #ifdef CONFIG_ARCH_OMAP730
  918. if (bank->method == METHOD_GPIO_730)
  919. isr_reg = bank->base + OMAP730_GPIO_INT_STATUS;
  920. #endif
  921. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  922. if (bank->method == METHOD_GPIO_24XX)
  923. isr_reg = bank->base + OMAP24XX_GPIO_IRQSTATUS1;
  924. #endif
  925. while(1) {
  926. u32 isr_saved, level_mask = 0;
  927. u32 enabled;
  928. enabled = _get_gpio_irqbank_mask(bank);
  929. isr_saved = isr = __raw_readl(isr_reg) & enabled;
  930. if (cpu_is_omap15xx() && (bank->method == METHOD_MPUIO))
  931. isr &= 0x0000ffff;
  932. if (cpu_class_is_omap2()) {
  933. level_mask = bank->level_mask & enabled;
  934. }
  935. /* clear edge sensitive interrupts before handler(s) are
  936. called so that we don't miss any interrupt occurred while
  937. executing them */
  938. _enable_gpio_irqbank(bank, isr_saved & ~level_mask, 0);
  939. _clear_gpio_irqbank(bank, isr_saved & ~level_mask);
  940. _enable_gpio_irqbank(bank, isr_saved & ~level_mask, 1);
  941. /* if there is only edge sensitive GPIO pin interrupts
  942. configured, we could unmask GPIO bank interrupt immediately */
  943. if (!level_mask && !unmasked) {
  944. unmasked = 1;
  945. desc->chip->unmask(irq);
  946. }
  947. isr |= retrigger;
  948. retrigger = 0;
  949. if (!isr)
  950. break;
  951. gpio_irq = bank->virtual_irq_start;
  952. for (; isr != 0; isr >>= 1, gpio_irq++) {
  953. struct irq_desc *d;
  954. int irq_mask;
  955. if (!(isr & 1))
  956. continue;
  957. d = irq_desc + gpio_irq;
  958. /* Don't run the handler if it's already running
  959. * or was disabled lazely.
  960. */
  961. if (unlikely((d->depth ||
  962. (d->status & IRQ_INPROGRESS)))) {
  963. irq_mask = 1 <<
  964. (gpio_irq - bank->virtual_irq_start);
  965. /* The unmasking will be done by
  966. * enable_irq in case it is disabled or
  967. * after returning from the handler if
  968. * it's already running.
  969. */
  970. _enable_gpio_irqbank(bank, irq_mask, 0);
  971. if (!d->depth) {
  972. /* Level triggered interrupts
  973. * won't ever be reentered
  974. */
  975. BUG_ON(level_mask & irq_mask);
  976. d->status |= IRQ_PENDING;
  977. }
  978. continue;
  979. }
  980. desc_handle_irq(gpio_irq, d);
  981. if (unlikely((d->status & IRQ_PENDING) && !d->depth)) {
  982. irq_mask = 1 <<
  983. (gpio_irq - bank->virtual_irq_start);
  984. d->status &= ~IRQ_PENDING;
  985. _enable_gpio_irqbank(bank, irq_mask, 1);
  986. retrigger |= irq_mask;
  987. }
  988. }
  989. }
  990. /* if bank has any level sensitive GPIO pin interrupt
  991. configured, we must unmask the bank interrupt only after
  992. handler(s) are executed in order to avoid spurious bank
  993. interrupt */
  994. if (!unmasked)
  995. desc->chip->unmask(irq);
  996. }
  997. static void gpio_irq_shutdown(unsigned int irq)
  998. {
  999. unsigned int gpio = irq - IH_GPIO_BASE;
  1000. struct gpio_bank *bank = get_irq_chip_data(irq);
  1001. _reset_gpio(bank, gpio);
  1002. }
  1003. static void gpio_ack_irq(unsigned int irq)
  1004. {
  1005. unsigned int gpio = irq - IH_GPIO_BASE;
  1006. struct gpio_bank *bank = get_irq_chip_data(irq);
  1007. _clear_gpio_irqstatus(bank, gpio);
  1008. }
  1009. static void gpio_mask_irq(unsigned int irq)
  1010. {
  1011. unsigned int gpio = irq - IH_GPIO_BASE;
  1012. struct gpio_bank *bank = get_irq_chip_data(irq);
  1013. _set_gpio_irqenable(bank, gpio, 0);
  1014. }
  1015. static void gpio_unmask_irq(unsigned int irq)
  1016. {
  1017. unsigned int gpio = irq - IH_GPIO_BASE;
  1018. struct gpio_bank *bank = get_irq_chip_data(irq);
  1019. unsigned int irq_mask = 1 << get_gpio_index(gpio);
  1020. /* For level-triggered GPIOs, the clearing must be done after
  1021. * the HW source is cleared, thus after the handler has run */
  1022. if (bank->level_mask & irq_mask) {
  1023. _set_gpio_irqenable(bank, gpio, 0);
  1024. _clear_gpio_irqstatus(bank, gpio);
  1025. }
  1026. _set_gpio_irqenable(bank, gpio, 1);
  1027. }
  1028. static struct irq_chip gpio_irq_chip = {
  1029. .name = "GPIO",
  1030. .shutdown = gpio_irq_shutdown,
  1031. .ack = gpio_ack_irq,
  1032. .mask = gpio_mask_irq,
  1033. .unmask = gpio_unmask_irq,
  1034. .set_type = gpio_irq_type,
  1035. .set_wake = gpio_wake_enable,
  1036. };
  1037. /*---------------------------------------------------------------------*/
  1038. #ifdef CONFIG_ARCH_OMAP1
  1039. /* MPUIO uses the always-on 32k clock */
  1040. static void mpuio_ack_irq(unsigned int irq)
  1041. {
  1042. /* The ISR is reset automatically, so do nothing here. */
  1043. }
  1044. static void mpuio_mask_irq(unsigned int irq)
  1045. {
  1046. unsigned int gpio = OMAP_MPUIO(irq - IH_MPUIO_BASE);
  1047. struct gpio_bank *bank = get_irq_chip_data(irq);
  1048. _set_gpio_irqenable(bank, gpio, 0);
  1049. }
  1050. static void mpuio_unmask_irq(unsigned int irq)
  1051. {
  1052. unsigned int gpio = OMAP_MPUIO(irq - IH_MPUIO_BASE);
  1053. struct gpio_bank *bank = get_irq_chip_data(irq);
  1054. _set_gpio_irqenable(bank, gpio, 1);
  1055. }
  1056. static struct irq_chip mpuio_irq_chip = {
  1057. .name = "MPUIO",
  1058. .ack = mpuio_ack_irq,
  1059. .mask = mpuio_mask_irq,
  1060. .unmask = mpuio_unmask_irq,
  1061. .set_type = gpio_irq_type,
  1062. #ifdef CONFIG_ARCH_OMAP16XX
  1063. /* REVISIT: assuming only 16xx supports MPUIO wake events */
  1064. .set_wake = gpio_wake_enable,
  1065. #endif
  1066. };
  1067. #define bank_is_mpuio(bank) ((bank)->method == METHOD_MPUIO)
  1068. #ifdef CONFIG_ARCH_OMAP16XX
  1069. #include <linux/platform_device.h>
  1070. static int omap_mpuio_suspend_late(struct platform_device *pdev, pm_message_t mesg)
  1071. {
  1072. struct gpio_bank *bank = platform_get_drvdata(pdev);
  1073. void __iomem *mask_reg = bank->base + OMAP_MPUIO_GPIO_MASKIT;
  1074. unsigned long flags;
  1075. spin_lock_irqsave(&bank->lock, flags);
  1076. bank->saved_wakeup = __raw_readl(mask_reg);
  1077. __raw_writel(0xffff & ~bank->suspend_wakeup, mask_reg);
  1078. spin_unlock_irqrestore(&bank->lock, flags);
  1079. return 0;
  1080. }
  1081. static int omap_mpuio_resume_early(struct platform_device *pdev)
  1082. {
  1083. struct gpio_bank *bank = platform_get_drvdata(pdev);
  1084. void __iomem *mask_reg = bank->base + OMAP_MPUIO_GPIO_MASKIT;
  1085. unsigned long flags;
  1086. spin_lock_irqsave(&bank->lock, flags);
  1087. __raw_writel(bank->saved_wakeup, mask_reg);
  1088. spin_unlock_irqrestore(&bank->lock, flags);
  1089. return 0;
  1090. }
  1091. /* use platform_driver for this, now that there's no longer any
  1092. * point to sys_device (other than not disturbing old code).
  1093. */
  1094. static struct platform_driver omap_mpuio_driver = {
  1095. .suspend_late = omap_mpuio_suspend_late,
  1096. .resume_early = omap_mpuio_resume_early,
  1097. .driver = {
  1098. .name = "mpuio",
  1099. },
  1100. };
  1101. static struct platform_device omap_mpuio_device = {
  1102. .name = "mpuio",
  1103. .id = -1,
  1104. .dev = {
  1105. .driver = &omap_mpuio_driver.driver,
  1106. }
  1107. /* could list the /proc/iomem resources */
  1108. };
  1109. static inline void mpuio_init(void)
  1110. {
  1111. platform_set_drvdata(&omap_mpuio_device, &gpio_bank_1610[0]);
  1112. if (platform_driver_register(&omap_mpuio_driver) == 0)
  1113. (void) platform_device_register(&omap_mpuio_device);
  1114. }
  1115. #else
  1116. static inline void mpuio_init(void) {}
  1117. #endif /* 16xx */
  1118. #else
  1119. extern struct irq_chip mpuio_irq_chip;
  1120. #define bank_is_mpuio(bank) 0
  1121. static inline void mpuio_init(void) {}
  1122. #endif
  1123. /*---------------------------------------------------------------------*/
  1124. /* REVISIT these are stupid implementations! replace by ones that
  1125. * don't switch on METHOD_* and which mostly avoid spinlocks
  1126. */
  1127. static int gpio_input(struct gpio_chip *chip, unsigned offset)
  1128. {
  1129. struct gpio_bank *bank;
  1130. unsigned long flags;
  1131. bank = container_of(chip, struct gpio_bank, chip);
  1132. spin_lock_irqsave(&bank->lock, flags);
  1133. _set_gpio_direction(bank, offset, 1);
  1134. spin_unlock_irqrestore(&bank->lock, flags);
  1135. return 0;
  1136. }
  1137. static int gpio_get(struct gpio_chip *chip, unsigned offset)
  1138. {
  1139. return omap_get_gpio_datain(chip->base + offset);
  1140. }
  1141. static int gpio_output(struct gpio_chip *chip, unsigned offset, int value)
  1142. {
  1143. struct gpio_bank *bank;
  1144. unsigned long flags;
  1145. bank = container_of(chip, struct gpio_bank, chip);
  1146. spin_lock_irqsave(&bank->lock, flags);
  1147. _set_gpio_dataout(bank, offset, value);
  1148. _set_gpio_direction(bank, offset, 0);
  1149. spin_unlock_irqrestore(&bank->lock, flags);
  1150. return 0;
  1151. }
  1152. static void gpio_set(struct gpio_chip *chip, unsigned offset, int value)
  1153. {
  1154. struct gpio_bank *bank;
  1155. unsigned long flags;
  1156. bank = container_of(chip, struct gpio_bank, chip);
  1157. spin_lock_irqsave(&bank->lock, flags);
  1158. _set_gpio_dataout(bank, offset, value);
  1159. spin_unlock_irqrestore(&bank->lock, flags);
  1160. }
  1161. /*---------------------------------------------------------------------*/
  1162. static int initialized;
  1163. #if !defined(CONFIG_ARCH_OMAP3)
  1164. static struct clk * gpio_ick;
  1165. #endif
  1166. #if defined(CONFIG_ARCH_OMAP2)
  1167. static struct clk * gpio_fck;
  1168. #endif
  1169. #if defined(CONFIG_ARCH_OMAP2430)
  1170. static struct clk * gpio5_ick;
  1171. static struct clk * gpio5_fck;
  1172. #endif
  1173. #if defined(CONFIG_ARCH_OMAP3)
  1174. static struct clk *gpio_fclks[OMAP34XX_NR_GPIOS];
  1175. static struct clk *gpio_iclks[OMAP34XX_NR_GPIOS];
  1176. #endif
  1177. /* This lock class tells lockdep that GPIO irqs are in a different
  1178. * category than their parents, so it won't report false recursion.
  1179. */
  1180. static struct lock_class_key gpio_lock_class;
  1181. static int __init _omap_gpio_init(void)
  1182. {
  1183. int i;
  1184. int gpio = 0;
  1185. struct gpio_bank *bank;
  1186. #if defined(CONFIG_ARCH_OMAP3)
  1187. char clk_name[11];
  1188. #endif
  1189. initialized = 1;
  1190. #if defined(CONFIG_ARCH_OMAP1)
  1191. if (cpu_is_omap15xx()) {
  1192. gpio_ick = clk_get(NULL, "arm_gpio_ck");
  1193. if (IS_ERR(gpio_ick))
  1194. printk("Could not get arm_gpio_ck\n");
  1195. else
  1196. clk_enable(gpio_ick);
  1197. }
  1198. #endif
  1199. #if defined(CONFIG_ARCH_OMAP2)
  1200. if (cpu_class_is_omap2()) {
  1201. gpio_ick = clk_get(NULL, "gpios_ick");
  1202. if (IS_ERR(gpio_ick))
  1203. printk("Could not get gpios_ick\n");
  1204. else
  1205. clk_enable(gpio_ick);
  1206. gpio_fck = clk_get(NULL, "gpios_fck");
  1207. if (IS_ERR(gpio_fck))
  1208. printk("Could not get gpios_fck\n");
  1209. else
  1210. clk_enable(gpio_fck);
  1211. /*
  1212. * On 2430 & 3430 GPIO 5 uses CORE L4 ICLK
  1213. */
  1214. #if defined(CONFIG_ARCH_OMAP2430)
  1215. if (cpu_is_omap2430()) {
  1216. gpio5_ick = clk_get(NULL, "gpio5_ick");
  1217. if (IS_ERR(gpio5_ick))
  1218. printk("Could not get gpio5_ick\n");
  1219. else
  1220. clk_enable(gpio5_ick);
  1221. gpio5_fck = clk_get(NULL, "gpio5_fck");
  1222. if (IS_ERR(gpio5_fck))
  1223. printk("Could not get gpio5_fck\n");
  1224. else
  1225. clk_enable(gpio5_fck);
  1226. }
  1227. #endif
  1228. }
  1229. #endif
  1230. #if defined(CONFIG_ARCH_OMAP3)
  1231. if (cpu_is_omap34xx()) {
  1232. for (i = 0; i < OMAP34XX_NR_GPIOS; i++) {
  1233. sprintf(clk_name, "gpio%d_ick", i + 1);
  1234. gpio_iclks[i] = clk_get(NULL, clk_name);
  1235. if (IS_ERR(gpio_iclks[i]))
  1236. printk(KERN_ERR "Could not get %s\n", clk_name);
  1237. else
  1238. clk_enable(gpio_iclks[i]);
  1239. sprintf(clk_name, "gpio%d_fck", i + 1);
  1240. gpio_fclks[i] = clk_get(NULL, clk_name);
  1241. if (IS_ERR(gpio_fclks[i]))
  1242. printk(KERN_ERR "Could not get %s\n", clk_name);
  1243. else
  1244. clk_enable(gpio_fclks[i]);
  1245. }
  1246. }
  1247. #endif
  1248. #ifdef CONFIG_ARCH_OMAP15XX
  1249. if (cpu_is_omap15xx()) {
  1250. printk(KERN_INFO "OMAP1510 GPIO hardware\n");
  1251. gpio_bank_count = 2;
  1252. gpio_bank = gpio_bank_1510;
  1253. }
  1254. #endif
  1255. #if defined(CONFIG_ARCH_OMAP16XX)
  1256. if (cpu_is_omap16xx()) {
  1257. u32 rev;
  1258. gpio_bank_count = 5;
  1259. gpio_bank = gpio_bank_1610;
  1260. rev = omap_readw(gpio_bank[1].base + OMAP1610_GPIO_REVISION);
  1261. printk(KERN_INFO "OMAP GPIO hardware version %d.%d\n",
  1262. (rev >> 4) & 0x0f, rev & 0x0f);
  1263. }
  1264. #endif
  1265. #ifdef CONFIG_ARCH_OMAP730
  1266. if (cpu_is_omap730()) {
  1267. printk(KERN_INFO "OMAP730 GPIO hardware\n");
  1268. gpio_bank_count = 7;
  1269. gpio_bank = gpio_bank_730;
  1270. }
  1271. #endif
  1272. #ifdef CONFIG_ARCH_OMAP24XX
  1273. if (cpu_is_omap242x()) {
  1274. int rev;
  1275. gpio_bank_count = 4;
  1276. gpio_bank = gpio_bank_242x;
  1277. rev = omap_readl(gpio_bank[0].base + OMAP24XX_GPIO_REVISION);
  1278. printk(KERN_INFO "OMAP242x GPIO hardware version %d.%d\n",
  1279. (rev >> 4) & 0x0f, rev & 0x0f);
  1280. }
  1281. if (cpu_is_omap243x()) {
  1282. int rev;
  1283. gpio_bank_count = 5;
  1284. gpio_bank = gpio_bank_243x;
  1285. rev = omap_readl(gpio_bank[0].base + OMAP24XX_GPIO_REVISION);
  1286. printk(KERN_INFO "OMAP243x GPIO hardware version %d.%d\n",
  1287. (rev >> 4) & 0x0f, rev & 0x0f);
  1288. }
  1289. #endif
  1290. #ifdef CONFIG_ARCH_OMAP34XX
  1291. if (cpu_is_omap34xx()) {
  1292. int rev;
  1293. gpio_bank_count = OMAP34XX_NR_GPIOS;
  1294. gpio_bank = gpio_bank_34xx;
  1295. rev = omap_readl(gpio_bank[0].base + OMAP24XX_GPIO_REVISION);
  1296. printk(KERN_INFO "OMAP34xx GPIO hardware version %d.%d\n",
  1297. (rev >> 4) & 0x0f, rev & 0x0f);
  1298. }
  1299. #endif
  1300. for (i = 0; i < gpio_bank_count; i++) {
  1301. int j, gpio_count = 16;
  1302. bank = &gpio_bank[i];
  1303. bank->base = IO_ADDRESS(bank->base);
  1304. spin_lock_init(&bank->lock);
  1305. if (bank_is_mpuio(bank))
  1306. omap_writew(0xFFFF, OMAP_MPUIO_BASE + OMAP_MPUIO_GPIO_MASKIT);
  1307. if (cpu_is_omap15xx() && bank->method == METHOD_GPIO_1510) {
  1308. __raw_writew(0xffff, bank->base + OMAP1510_GPIO_INT_MASK);
  1309. __raw_writew(0x0000, bank->base + OMAP1510_GPIO_INT_STATUS);
  1310. }
  1311. if (cpu_is_omap16xx() && bank->method == METHOD_GPIO_1610) {
  1312. __raw_writew(0x0000, bank->base + OMAP1610_GPIO_IRQENABLE1);
  1313. __raw_writew(0xffff, bank->base + OMAP1610_GPIO_IRQSTATUS1);
  1314. __raw_writew(0x0014, bank->base + OMAP1610_GPIO_SYSCONFIG);
  1315. }
  1316. if (cpu_is_omap730() && bank->method == METHOD_GPIO_730) {
  1317. __raw_writel(0xffffffff, bank->base + OMAP730_GPIO_INT_MASK);
  1318. __raw_writel(0x00000000, bank->base + OMAP730_GPIO_INT_STATUS);
  1319. gpio_count = 32; /* 730 has 32-bit GPIOs */
  1320. }
  1321. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  1322. if (bank->method == METHOD_GPIO_24XX) {
  1323. static const u32 non_wakeup_gpios[] = {
  1324. 0xe203ffc0, 0x08700040
  1325. };
  1326. __raw_writel(0x00000000, bank->base + OMAP24XX_GPIO_IRQENABLE1);
  1327. __raw_writel(0xffffffff, bank->base + OMAP24XX_GPIO_IRQSTATUS1);
  1328. __raw_writew(0x0015, bank->base + OMAP24XX_GPIO_SYSCONFIG);
  1329. /* Initialize interface clock ungated, module enabled */
  1330. __raw_writel(0, bank->base + OMAP24XX_GPIO_CTRL);
  1331. if (i < ARRAY_SIZE(non_wakeup_gpios))
  1332. bank->non_wakeup_gpios = non_wakeup_gpios[i];
  1333. gpio_count = 32;
  1334. }
  1335. #endif
  1336. /* REVISIT eventually switch from OMAP-specific gpio structs
  1337. * over to the generic ones
  1338. */
  1339. bank->chip.direction_input = gpio_input;
  1340. bank->chip.get = gpio_get;
  1341. bank->chip.direction_output = gpio_output;
  1342. bank->chip.set = gpio_set;
  1343. if (bank_is_mpuio(bank)) {
  1344. bank->chip.label = "mpuio";
  1345. bank->chip.base = OMAP_MPUIO(0);
  1346. } else {
  1347. bank->chip.label = "gpio";
  1348. bank->chip.base = gpio;
  1349. gpio += gpio_count;
  1350. }
  1351. bank->chip.ngpio = gpio_count;
  1352. gpiochip_add(&bank->chip);
  1353. for (j = bank->virtual_irq_start;
  1354. j < bank->virtual_irq_start + gpio_count; j++) {
  1355. lockdep_set_class(&irq_desc[j].lock, &gpio_lock_class);
  1356. set_irq_chip_data(j, bank);
  1357. if (bank_is_mpuio(bank))
  1358. set_irq_chip(j, &mpuio_irq_chip);
  1359. else
  1360. set_irq_chip(j, &gpio_irq_chip);
  1361. set_irq_handler(j, handle_simple_irq);
  1362. set_irq_flags(j, IRQF_VALID);
  1363. }
  1364. set_irq_chained_handler(bank->irq, gpio_irq_handler);
  1365. set_irq_data(bank->irq, bank);
  1366. }
  1367. /* Enable system clock for GPIO module.
  1368. * The CAM_CLK_CTRL *is* really the right place. */
  1369. if (cpu_is_omap16xx())
  1370. omap_writel(omap_readl(ULPD_CAM_CLK_CTRL) | 0x04, ULPD_CAM_CLK_CTRL);
  1371. /* Enable autoidle for the OCP interface */
  1372. if (cpu_is_omap24xx())
  1373. omap_writel(1 << 0, 0x48019010);
  1374. if (cpu_is_omap34xx())
  1375. omap_writel(1 << 0, 0x48306814);
  1376. return 0;
  1377. }
  1378. #if defined(CONFIG_ARCH_OMAP16XX) || defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  1379. static int omap_gpio_suspend(struct sys_device *dev, pm_message_t mesg)
  1380. {
  1381. int i;
  1382. if (!cpu_class_is_omap2() && !cpu_is_omap16xx())
  1383. return 0;
  1384. for (i = 0; i < gpio_bank_count; i++) {
  1385. struct gpio_bank *bank = &gpio_bank[i];
  1386. void __iomem *wake_status;
  1387. void __iomem *wake_clear;
  1388. void __iomem *wake_set;
  1389. unsigned long flags;
  1390. switch (bank->method) {
  1391. #ifdef CONFIG_ARCH_OMAP16XX
  1392. case METHOD_GPIO_1610:
  1393. wake_status = bank->base + OMAP1610_GPIO_WAKEUPENABLE;
  1394. wake_clear = bank->base + OMAP1610_GPIO_CLEAR_WAKEUPENA;
  1395. wake_set = bank->base + OMAP1610_GPIO_SET_WAKEUPENA;
  1396. break;
  1397. #endif
  1398. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  1399. case METHOD_GPIO_24XX:
  1400. wake_status = bank->base + OMAP24XX_GPIO_SETWKUENA;
  1401. wake_clear = bank->base + OMAP24XX_GPIO_CLEARWKUENA;
  1402. wake_set = bank->base + OMAP24XX_GPIO_SETWKUENA;
  1403. break;
  1404. #endif
  1405. default:
  1406. continue;
  1407. }
  1408. spin_lock_irqsave(&bank->lock, flags);
  1409. bank->saved_wakeup = __raw_readl(wake_status);
  1410. __raw_writel(0xffffffff, wake_clear);
  1411. __raw_writel(bank->suspend_wakeup, wake_set);
  1412. spin_unlock_irqrestore(&bank->lock, flags);
  1413. }
  1414. return 0;
  1415. }
  1416. static int omap_gpio_resume(struct sys_device *dev)
  1417. {
  1418. int i;
  1419. if (!cpu_is_omap24xx() && !cpu_is_omap16xx())
  1420. return 0;
  1421. for (i = 0; i < gpio_bank_count; i++) {
  1422. struct gpio_bank *bank = &gpio_bank[i];
  1423. void __iomem *wake_clear;
  1424. void __iomem *wake_set;
  1425. unsigned long flags;
  1426. switch (bank->method) {
  1427. #ifdef CONFIG_ARCH_OMAP16XX
  1428. case METHOD_GPIO_1610:
  1429. wake_clear = bank->base + OMAP1610_GPIO_CLEAR_WAKEUPENA;
  1430. wake_set = bank->base + OMAP1610_GPIO_SET_WAKEUPENA;
  1431. break;
  1432. #endif
  1433. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  1434. case METHOD_GPIO_24XX:
  1435. wake_clear = bank->base + OMAP24XX_GPIO_CLEARWKUENA;
  1436. wake_set = bank->base + OMAP24XX_GPIO_SETWKUENA;
  1437. break;
  1438. #endif
  1439. default:
  1440. continue;
  1441. }
  1442. spin_lock_irqsave(&bank->lock, flags);
  1443. __raw_writel(0xffffffff, wake_clear);
  1444. __raw_writel(bank->saved_wakeup, wake_set);
  1445. spin_unlock_irqrestore(&bank->lock, flags);
  1446. }
  1447. return 0;
  1448. }
  1449. static struct sysdev_class omap_gpio_sysclass = {
  1450. .name = "gpio",
  1451. .suspend = omap_gpio_suspend,
  1452. .resume = omap_gpio_resume,
  1453. };
  1454. static struct sys_device omap_gpio_device = {
  1455. .id = 0,
  1456. .cls = &omap_gpio_sysclass,
  1457. };
  1458. #endif
  1459. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  1460. static int workaround_enabled;
  1461. void omap2_gpio_prepare_for_retention(void)
  1462. {
  1463. int i, c = 0;
  1464. /* Remove triggering for all non-wakeup GPIOs. Otherwise spurious
  1465. * IRQs will be generated. See OMAP2420 Errata item 1.101. */
  1466. for (i = 0; i < gpio_bank_count; i++) {
  1467. struct gpio_bank *bank = &gpio_bank[i];
  1468. u32 l1, l2;
  1469. if (!(bank->enabled_non_wakeup_gpios))
  1470. continue;
  1471. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  1472. bank->saved_datain = __raw_readl(bank->base + OMAP24XX_GPIO_DATAIN);
  1473. l1 = __raw_readl(bank->base + OMAP24XX_GPIO_FALLINGDETECT);
  1474. l2 = __raw_readl(bank->base + OMAP24XX_GPIO_RISINGDETECT);
  1475. #endif
  1476. bank->saved_fallingdetect = l1;
  1477. bank->saved_risingdetect = l2;
  1478. l1 &= ~bank->enabled_non_wakeup_gpios;
  1479. l2 &= ~bank->enabled_non_wakeup_gpios;
  1480. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  1481. __raw_writel(l1, bank->base + OMAP24XX_GPIO_FALLINGDETECT);
  1482. __raw_writel(l2, bank->base + OMAP24XX_GPIO_RISINGDETECT);
  1483. #endif
  1484. c++;
  1485. }
  1486. if (!c) {
  1487. workaround_enabled = 0;
  1488. return;
  1489. }
  1490. workaround_enabled = 1;
  1491. }
  1492. void omap2_gpio_resume_after_retention(void)
  1493. {
  1494. int i;
  1495. if (!workaround_enabled)
  1496. return;
  1497. for (i = 0; i < gpio_bank_count; i++) {
  1498. struct gpio_bank *bank = &gpio_bank[i];
  1499. u32 l;
  1500. if (!(bank->enabled_non_wakeup_gpios))
  1501. continue;
  1502. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  1503. __raw_writel(bank->saved_fallingdetect,
  1504. bank->base + OMAP24XX_GPIO_FALLINGDETECT);
  1505. __raw_writel(bank->saved_risingdetect,
  1506. bank->base + OMAP24XX_GPIO_RISINGDETECT);
  1507. #endif
  1508. /* Check if any of the non-wakeup interrupt GPIOs have changed
  1509. * state. If so, generate an IRQ by software. This is
  1510. * horribly racy, but it's the best we can do to work around
  1511. * this silicon bug. */
  1512. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  1513. l = __raw_readl(bank->base + OMAP24XX_GPIO_DATAIN);
  1514. #endif
  1515. l ^= bank->saved_datain;
  1516. l &= bank->non_wakeup_gpios;
  1517. if (l) {
  1518. u32 old0, old1;
  1519. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  1520. old0 = __raw_readl(bank->base + OMAP24XX_GPIO_LEVELDETECT0);
  1521. old1 = __raw_readl(bank->base + OMAP24XX_GPIO_LEVELDETECT1);
  1522. __raw_writel(old0 | l, bank->base + OMAP24XX_GPIO_LEVELDETECT0);
  1523. __raw_writel(old1 | l, bank->base + OMAP24XX_GPIO_LEVELDETECT1);
  1524. __raw_writel(old0, bank->base + OMAP24XX_GPIO_LEVELDETECT0);
  1525. __raw_writel(old1, bank->base + OMAP24XX_GPIO_LEVELDETECT1);
  1526. #endif
  1527. }
  1528. }
  1529. }
  1530. #endif
  1531. /*
  1532. * This may get called early from board specific init
  1533. * for boards that have interrupts routed via FPGA.
  1534. */
  1535. int __init omap_gpio_init(void)
  1536. {
  1537. if (!initialized)
  1538. return _omap_gpio_init();
  1539. else
  1540. return 0;
  1541. }
  1542. static int __init omap_gpio_sysinit(void)
  1543. {
  1544. int ret = 0;
  1545. if (!initialized)
  1546. ret = _omap_gpio_init();
  1547. mpuio_init();
  1548. #if defined(CONFIG_ARCH_OMAP16XX) || defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  1549. if (cpu_is_omap16xx() || cpu_class_is_omap2()) {
  1550. if (ret == 0) {
  1551. ret = sysdev_class_register(&omap_gpio_sysclass);
  1552. if (ret == 0)
  1553. ret = sysdev_register(&omap_gpio_device);
  1554. }
  1555. }
  1556. #endif
  1557. return ret;
  1558. }
  1559. EXPORT_SYMBOL(omap_request_gpio);
  1560. EXPORT_SYMBOL(omap_free_gpio);
  1561. EXPORT_SYMBOL(omap_set_gpio_direction);
  1562. EXPORT_SYMBOL(omap_set_gpio_dataout);
  1563. EXPORT_SYMBOL(omap_get_gpio_datain);
  1564. arch_initcall(omap_gpio_sysinit);
  1565. #ifdef CONFIG_DEBUG_FS
  1566. #include <linux/debugfs.h>
  1567. #include <linux/seq_file.h>
  1568. static int gpio_is_input(struct gpio_bank *bank, int mask)
  1569. {
  1570. void __iomem *reg = bank->base;
  1571. switch (bank->method) {
  1572. case METHOD_MPUIO:
  1573. reg += OMAP_MPUIO_IO_CNTL;
  1574. break;
  1575. case METHOD_GPIO_1510:
  1576. reg += OMAP1510_GPIO_DIR_CONTROL;
  1577. break;
  1578. case METHOD_GPIO_1610:
  1579. reg += OMAP1610_GPIO_DIRECTION;
  1580. break;
  1581. case METHOD_GPIO_730:
  1582. reg += OMAP730_GPIO_DIR_CONTROL;
  1583. break;
  1584. case METHOD_GPIO_24XX:
  1585. reg += OMAP24XX_GPIO_OE;
  1586. break;
  1587. }
  1588. return __raw_readl(reg) & mask;
  1589. }
  1590. static int dbg_gpio_show(struct seq_file *s, void *unused)
  1591. {
  1592. unsigned i, j, gpio;
  1593. for (i = 0, gpio = 0; i < gpio_bank_count; i++) {
  1594. struct gpio_bank *bank = gpio_bank + i;
  1595. unsigned bankwidth = 16;
  1596. u32 mask = 1;
  1597. if (bank_is_mpuio(bank))
  1598. gpio = OMAP_MPUIO(0);
  1599. else if (cpu_class_is_omap2() || cpu_is_omap730())
  1600. bankwidth = 32;
  1601. for (j = 0; j < bankwidth; j++, gpio++, mask <<= 1) {
  1602. unsigned irq, value, is_in, irqstat;
  1603. const char *label;
  1604. label = gpiochip_is_requested(&bank->chip, j);
  1605. if (!label)
  1606. continue;
  1607. irq = bank->virtual_irq_start + j;
  1608. value = omap_get_gpio_datain(gpio);
  1609. is_in = gpio_is_input(bank, mask);
  1610. if (bank_is_mpuio(bank))
  1611. seq_printf(s, "MPUIO %2d ", j);
  1612. else
  1613. seq_printf(s, "GPIO %3d ", gpio);
  1614. seq_printf(s, "(%10s): %s %s",
  1615. label,
  1616. is_in ? "in " : "out",
  1617. value ? "hi" : "lo");
  1618. /* FIXME for at least omap2, show pullup/pulldown state */
  1619. irqstat = irq_desc[irq].status;
  1620. if (is_in && ((bank->suspend_wakeup & mask)
  1621. || irqstat & IRQ_TYPE_SENSE_MASK)) {
  1622. char *trigger = NULL;
  1623. switch (irqstat & IRQ_TYPE_SENSE_MASK) {
  1624. case IRQ_TYPE_EDGE_FALLING:
  1625. trigger = "falling";
  1626. break;
  1627. case IRQ_TYPE_EDGE_RISING:
  1628. trigger = "rising";
  1629. break;
  1630. case IRQ_TYPE_EDGE_BOTH:
  1631. trigger = "bothedge";
  1632. break;
  1633. case IRQ_TYPE_LEVEL_LOW:
  1634. trigger = "low";
  1635. break;
  1636. case IRQ_TYPE_LEVEL_HIGH:
  1637. trigger = "high";
  1638. break;
  1639. case IRQ_TYPE_NONE:
  1640. trigger = "(?)";
  1641. break;
  1642. }
  1643. seq_printf(s, ", irq-%d %-8s%s",
  1644. irq, trigger,
  1645. (bank->suspend_wakeup & mask)
  1646. ? " wakeup" : "");
  1647. }
  1648. seq_printf(s, "\n");
  1649. }
  1650. if (bank_is_mpuio(bank)) {
  1651. seq_printf(s, "\n");
  1652. gpio = 0;
  1653. }
  1654. }
  1655. return 0;
  1656. }
  1657. static int dbg_gpio_open(struct inode *inode, struct file *file)
  1658. {
  1659. return single_open(file, dbg_gpio_show, &inode->i_private);
  1660. }
  1661. static const struct file_operations debug_fops = {
  1662. .open = dbg_gpio_open,
  1663. .read = seq_read,
  1664. .llseek = seq_lseek,
  1665. .release = single_release,
  1666. };
  1667. static int __init omap_gpio_debuginit(void)
  1668. {
  1669. (void) debugfs_create_file("omap_gpio", S_IRUGO,
  1670. NULL, NULL, &debug_fops);
  1671. return 0;
  1672. }
  1673. late_initcall(omap_gpio_debuginit);
  1674. #endif