bcm_sf2.c 23 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906
  1. /*
  2. * Broadcom Starfighter 2 DSA switch driver
  3. *
  4. * Copyright (C) 2014, Broadcom Corporation
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License as published by
  8. * the Free Software Foundation; either version 2 of the License, or
  9. * (at your option) any later version.
  10. */
  11. #include <linux/list.h>
  12. #include <linux/module.h>
  13. #include <linux/netdevice.h>
  14. #include <linux/interrupt.h>
  15. #include <linux/platform_device.h>
  16. #include <linux/of.h>
  17. #include <linux/phy.h>
  18. #include <linux/phy_fixed.h>
  19. #include <linux/mii.h>
  20. #include <linux/of.h>
  21. #include <linux/of_irq.h>
  22. #include <linux/of_address.h>
  23. #include <net/dsa.h>
  24. #include <linux/ethtool.h>
  25. #include "bcm_sf2.h"
  26. #include "bcm_sf2_regs.h"
  27. /* String, offset, and register size in bytes if different from 4 bytes */
  28. static const struct bcm_sf2_hw_stats bcm_sf2_mib[] = {
  29. { "TxOctets", 0x000, 8 },
  30. { "TxDropPkts", 0x020 },
  31. { "TxQPKTQ0", 0x030 },
  32. { "TxBroadcastPkts", 0x040 },
  33. { "TxMulticastPkts", 0x050 },
  34. { "TxUnicastPKts", 0x060 },
  35. { "TxCollisions", 0x070 },
  36. { "TxSingleCollision", 0x080 },
  37. { "TxMultipleCollision", 0x090 },
  38. { "TxDeferredCollision", 0x0a0 },
  39. { "TxLateCollision", 0x0b0 },
  40. { "TxExcessiveCollision", 0x0c0 },
  41. { "TxFrameInDisc", 0x0d0 },
  42. { "TxPausePkts", 0x0e0 },
  43. { "TxQPKTQ1", 0x0f0 },
  44. { "TxQPKTQ2", 0x100 },
  45. { "TxQPKTQ3", 0x110 },
  46. { "TxQPKTQ4", 0x120 },
  47. { "TxQPKTQ5", 0x130 },
  48. { "RxOctets", 0x140, 8 },
  49. { "RxUndersizePkts", 0x160 },
  50. { "RxPausePkts", 0x170 },
  51. { "RxPkts64Octets", 0x180 },
  52. { "RxPkts65to127Octets", 0x190 },
  53. { "RxPkts128to255Octets", 0x1a0 },
  54. { "RxPkts256to511Octets", 0x1b0 },
  55. { "RxPkts512to1023Octets", 0x1c0 },
  56. { "RxPkts1024toMaxPktsOctets", 0x1d0 },
  57. { "RxOversizePkts", 0x1e0 },
  58. { "RxJabbers", 0x1f0 },
  59. { "RxAlignmentErrors", 0x200 },
  60. { "RxFCSErrors", 0x210 },
  61. { "RxGoodOctets", 0x220, 8 },
  62. { "RxDropPkts", 0x240 },
  63. { "RxUnicastPkts", 0x250 },
  64. { "RxMulticastPkts", 0x260 },
  65. { "RxBroadcastPkts", 0x270 },
  66. { "RxSAChanges", 0x280 },
  67. { "RxFragments", 0x290 },
  68. { "RxJumboPkt", 0x2a0 },
  69. { "RxSymblErr", 0x2b0 },
  70. { "InRangeErrCount", 0x2c0 },
  71. { "OutRangeErrCount", 0x2d0 },
  72. { "EEELpiEvent", 0x2e0 },
  73. { "EEELpiDuration", 0x2f0 },
  74. { "RxDiscard", 0x300, 8 },
  75. { "TxQPKTQ6", 0x320 },
  76. { "TxQPKTQ7", 0x330 },
  77. { "TxPkts64Octets", 0x340 },
  78. { "TxPkts65to127Octets", 0x350 },
  79. { "TxPkts128to255Octets", 0x360 },
  80. { "TxPkts256to511Ocets", 0x370 },
  81. { "TxPkts512to1023Ocets", 0x380 },
  82. { "TxPkts1024toMaxPktOcets", 0x390 },
  83. };
  84. #define BCM_SF2_STATS_SIZE ARRAY_SIZE(bcm_sf2_mib)
  85. static void bcm_sf2_sw_get_strings(struct dsa_switch *ds,
  86. int port, uint8_t *data)
  87. {
  88. unsigned int i;
  89. for (i = 0; i < BCM_SF2_STATS_SIZE; i++)
  90. memcpy(data + i * ETH_GSTRING_LEN,
  91. bcm_sf2_mib[i].string, ETH_GSTRING_LEN);
  92. }
  93. static void bcm_sf2_sw_get_ethtool_stats(struct dsa_switch *ds,
  94. int port, uint64_t *data)
  95. {
  96. struct bcm_sf2_priv *priv = ds_to_priv(ds);
  97. const struct bcm_sf2_hw_stats *s;
  98. unsigned int i;
  99. u64 val = 0;
  100. u32 offset;
  101. mutex_lock(&priv->stats_mutex);
  102. /* Now fetch the per-port counters */
  103. for (i = 0; i < BCM_SF2_STATS_SIZE; i++) {
  104. s = &bcm_sf2_mib[i];
  105. /* Do a latched 64-bit read if needed */
  106. offset = s->reg + CORE_P_MIB_OFFSET(port);
  107. if (s->sizeof_stat == 8)
  108. val = core_readq(priv, offset);
  109. else
  110. val = core_readl(priv, offset);
  111. data[i] = (u64)val;
  112. }
  113. mutex_unlock(&priv->stats_mutex);
  114. }
  115. static int bcm_sf2_sw_get_sset_count(struct dsa_switch *ds)
  116. {
  117. return BCM_SF2_STATS_SIZE;
  118. }
  119. static char *bcm_sf2_sw_probe(struct device *host_dev, int sw_addr)
  120. {
  121. return "Broadcom Starfighter 2";
  122. }
  123. static void bcm_sf2_imp_vlan_setup(struct dsa_switch *ds, int cpu_port)
  124. {
  125. struct bcm_sf2_priv *priv = ds_to_priv(ds);
  126. unsigned int i;
  127. u32 reg;
  128. /* Enable the IMP Port to be in the same VLAN as the other ports
  129. * on a per-port basis such that we only have Port i and IMP in
  130. * the same VLAN.
  131. */
  132. for (i = 0; i < priv->hw_params.num_ports; i++) {
  133. if (!((1 << i) & ds->phys_port_mask))
  134. continue;
  135. reg = core_readl(priv, CORE_PORT_VLAN_CTL_PORT(i));
  136. reg |= (1 << cpu_port);
  137. core_writel(priv, reg, CORE_PORT_VLAN_CTL_PORT(i));
  138. }
  139. }
  140. static void bcm_sf2_imp_setup(struct dsa_switch *ds, int port)
  141. {
  142. struct bcm_sf2_priv *priv = ds_to_priv(ds);
  143. u32 reg, val;
  144. /* Enable the port memories */
  145. reg = core_readl(priv, CORE_MEM_PSM_VDD_CTRL);
  146. reg &= ~P_TXQ_PSM_VDD(port);
  147. core_writel(priv, reg, CORE_MEM_PSM_VDD_CTRL);
  148. /* Enable Broadcast, Multicast, Unicast forwarding to IMP port */
  149. reg = core_readl(priv, CORE_IMP_CTL);
  150. reg |= (RX_BCST_EN | RX_MCST_EN | RX_UCST_EN);
  151. reg &= ~(RX_DIS | TX_DIS);
  152. core_writel(priv, reg, CORE_IMP_CTL);
  153. /* Enable forwarding */
  154. core_writel(priv, SW_FWDG_EN, CORE_SWMODE);
  155. /* Enable IMP port in dumb mode */
  156. reg = core_readl(priv, CORE_SWITCH_CTRL);
  157. reg |= MII_DUMB_FWDG_EN;
  158. core_writel(priv, reg, CORE_SWITCH_CTRL);
  159. /* Resolve which bit controls the Broadcom tag */
  160. switch (port) {
  161. case 8:
  162. val = BRCM_HDR_EN_P8;
  163. break;
  164. case 7:
  165. val = BRCM_HDR_EN_P7;
  166. break;
  167. case 5:
  168. val = BRCM_HDR_EN_P5;
  169. break;
  170. default:
  171. val = 0;
  172. break;
  173. }
  174. /* Enable Broadcom tags for IMP port */
  175. reg = core_readl(priv, CORE_BRCM_HDR_CTRL);
  176. reg |= val;
  177. core_writel(priv, reg, CORE_BRCM_HDR_CTRL);
  178. /* Enable reception Broadcom tag for CPU TX (switch RX) to
  179. * allow us to tag outgoing frames
  180. */
  181. reg = core_readl(priv, CORE_BRCM_HDR_RX_DIS);
  182. reg &= ~(1 << port);
  183. core_writel(priv, reg, CORE_BRCM_HDR_RX_DIS);
  184. /* Enable transmission of Broadcom tags from the switch (CPU RX) to
  185. * allow delivering frames to the per-port net_devices
  186. */
  187. reg = core_readl(priv, CORE_BRCM_HDR_TX_DIS);
  188. reg &= ~(1 << port);
  189. core_writel(priv, reg, CORE_BRCM_HDR_TX_DIS);
  190. /* Force link status for IMP port */
  191. reg = core_readl(priv, CORE_STS_OVERRIDE_IMP);
  192. reg |= (MII_SW_OR | LINK_STS);
  193. core_writel(priv, reg, CORE_STS_OVERRIDE_IMP);
  194. }
  195. static void bcm_sf2_eee_enable_set(struct dsa_switch *ds, int port, bool enable)
  196. {
  197. struct bcm_sf2_priv *priv = ds_to_priv(ds);
  198. u32 reg;
  199. reg = core_readl(priv, CORE_EEE_EN_CTRL);
  200. if (enable)
  201. reg |= 1 << port;
  202. else
  203. reg &= ~(1 << port);
  204. core_writel(priv, reg, CORE_EEE_EN_CTRL);
  205. }
  206. static void bcm_sf2_gphy_enable_set(struct dsa_switch *ds, bool enable)
  207. {
  208. struct bcm_sf2_priv *priv = ds_to_priv(ds);
  209. u32 reg;
  210. if (!enable)
  211. return;
  212. reg = reg_readl(priv, REG_SPHY_CNTRL);
  213. reg |= PHY_RESET;
  214. reg &= ~(EXT_PWR_DOWN | IDDQ_BIAS);
  215. reg_writel(priv, reg, REG_SPHY_CNTRL);
  216. udelay(21);
  217. reg = reg_readl(priv, REG_SPHY_CNTRL);
  218. reg &= ~PHY_RESET;
  219. reg_writel(priv, reg, REG_SPHY_CNTRL);
  220. }
  221. static int bcm_sf2_port_setup(struct dsa_switch *ds, int port,
  222. struct phy_device *phy)
  223. {
  224. struct bcm_sf2_priv *priv = ds_to_priv(ds);
  225. s8 cpu_port = ds->dst[ds->index].cpu_port;
  226. u32 reg;
  227. /* Clear the memory power down */
  228. reg = core_readl(priv, CORE_MEM_PSM_VDD_CTRL);
  229. reg &= ~P_TXQ_PSM_VDD(port);
  230. core_writel(priv, reg, CORE_MEM_PSM_VDD_CTRL);
  231. /* Clear the Rx and Tx disable bits and set to no spanning tree */
  232. core_writel(priv, 0, CORE_G_PCTL_PORT(port));
  233. /* Enable port 7 interrupts to get notified */
  234. if (port == 7)
  235. intrl2_1_mask_clear(priv, P_IRQ_MASK(P7_IRQ_OFF));
  236. /* Set this port, and only this one to be in the default VLAN */
  237. reg = core_readl(priv, CORE_PORT_VLAN_CTL_PORT(port));
  238. reg &= ~PORT_VLAN_CTRL_MASK;
  239. reg |= (1 << port);
  240. core_writel(priv, reg, CORE_PORT_VLAN_CTL_PORT(port));
  241. bcm_sf2_imp_vlan_setup(ds, cpu_port);
  242. /* If EEE was enabled, restore it */
  243. if (priv->port_sts[port].eee.eee_enabled)
  244. bcm_sf2_eee_enable_set(ds, port, true);
  245. return 0;
  246. }
  247. static void bcm_sf2_port_disable(struct dsa_switch *ds, int port,
  248. struct phy_device *phy)
  249. {
  250. struct bcm_sf2_priv *priv = ds_to_priv(ds);
  251. u32 off, reg;
  252. if (priv->wol_ports_mask & (1 << port))
  253. return;
  254. if (port == 7) {
  255. intrl2_1_mask_set(priv, P_IRQ_MASK(P7_IRQ_OFF));
  256. intrl2_1_writel(priv, P_IRQ_MASK(P7_IRQ_OFF), INTRL2_CPU_CLEAR);
  257. }
  258. if (dsa_is_cpu_port(ds, port))
  259. off = CORE_IMP_CTL;
  260. else
  261. off = CORE_G_PCTL_PORT(port);
  262. reg = core_readl(priv, off);
  263. reg |= RX_DIS | TX_DIS;
  264. core_writel(priv, reg, off);
  265. /* Power down the port memory */
  266. reg = core_readl(priv, CORE_MEM_PSM_VDD_CTRL);
  267. reg |= P_TXQ_PSM_VDD(port);
  268. core_writel(priv, reg, CORE_MEM_PSM_VDD_CTRL);
  269. }
  270. /* Returns 0 if EEE was not enabled, or 1 otherwise
  271. */
  272. static int bcm_sf2_eee_init(struct dsa_switch *ds, int port,
  273. struct phy_device *phy)
  274. {
  275. struct bcm_sf2_priv *priv = ds_to_priv(ds);
  276. struct ethtool_eee *p = &priv->port_sts[port].eee;
  277. int ret;
  278. p->supported = (SUPPORTED_1000baseT_Full | SUPPORTED_100baseT_Full);
  279. ret = phy_init_eee(phy, 0);
  280. if (ret)
  281. return 0;
  282. bcm_sf2_eee_enable_set(ds, port, true);
  283. return 1;
  284. }
  285. static int bcm_sf2_sw_get_eee(struct dsa_switch *ds, int port,
  286. struct ethtool_eee *e)
  287. {
  288. struct bcm_sf2_priv *priv = ds_to_priv(ds);
  289. struct ethtool_eee *p = &priv->port_sts[port].eee;
  290. u32 reg;
  291. reg = core_readl(priv, CORE_EEE_LPI_INDICATE);
  292. e->eee_enabled = p->eee_enabled;
  293. e->eee_active = !!(reg & (1 << port));
  294. return 0;
  295. }
  296. static int bcm_sf2_sw_set_eee(struct dsa_switch *ds, int port,
  297. struct phy_device *phydev,
  298. struct ethtool_eee *e)
  299. {
  300. struct bcm_sf2_priv *priv = ds_to_priv(ds);
  301. struct ethtool_eee *p = &priv->port_sts[port].eee;
  302. p->eee_enabled = e->eee_enabled;
  303. if (!p->eee_enabled) {
  304. bcm_sf2_eee_enable_set(ds, port, false);
  305. } else {
  306. p->eee_enabled = bcm_sf2_eee_init(ds, port, phydev);
  307. if (!p->eee_enabled)
  308. return -EOPNOTSUPP;
  309. }
  310. return 0;
  311. }
  312. static irqreturn_t bcm_sf2_switch_0_isr(int irq, void *dev_id)
  313. {
  314. struct bcm_sf2_priv *priv = dev_id;
  315. priv->irq0_stat = intrl2_0_readl(priv, INTRL2_CPU_STATUS) &
  316. ~priv->irq0_mask;
  317. intrl2_0_writel(priv, priv->irq0_stat, INTRL2_CPU_CLEAR);
  318. return IRQ_HANDLED;
  319. }
  320. static irqreturn_t bcm_sf2_switch_1_isr(int irq, void *dev_id)
  321. {
  322. struct bcm_sf2_priv *priv = dev_id;
  323. priv->irq1_stat = intrl2_1_readl(priv, INTRL2_CPU_STATUS) &
  324. ~priv->irq1_mask;
  325. intrl2_1_writel(priv, priv->irq1_stat, INTRL2_CPU_CLEAR);
  326. if (priv->irq1_stat & P_LINK_UP_IRQ(P7_IRQ_OFF))
  327. priv->port_sts[7].link = 1;
  328. if (priv->irq1_stat & P_LINK_DOWN_IRQ(P7_IRQ_OFF))
  329. priv->port_sts[7].link = 0;
  330. return IRQ_HANDLED;
  331. }
  332. static int bcm_sf2_sw_rst(struct bcm_sf2_priv *priv)
  333. {
  334. unsigned int timeout = 1000;
  335. u32 reg;
  336. reg = core_readl(priv, CORE_WATCHDOG_CTRL);
  337. reg |= SOFTWARE_RESET | EN_CHIP_RST | EN_SW_RESET;
  338. core_writel(priv, reg, CORE_WATCHDOG_CTRL);
  339. do {
  340. reg = core_readl(priv, CORE_WATCHDOG_CTRL);
  341. if (!(reg & SOFTWARE_RESET))
  342. break;
  343. usleep_range(1000, 2000);
  344. } while (timeout-- > 0);
  345. if (timeout == 0)
  346. return -ETIMEDOUT;
  347. return 0;
  348. }
  349. static void bcm_sf2_intr_disable(struct bcm_sf2_priv *priv)
  350. {
  351. intrl2_0_writel(priv, 0xffffffff, INTRL2_CPU_MASK_SET);
  352. intrl2_0_writel(priv, 0xffffffff, INTRL2_CPU_CLEAR);
  353. intrl2_0_writel(priv, 0, INTRL2_CPU_MASK_CLEAR);
  354. intrl2_1_writel(priv, 0xffffffff, INTRL2_CPU_MASK_SET);
  355. intrl2_1_writel(priv, 0xffffffff, INTRL2_CPU_CLEAR);
  356. intrl2_1_writel(priv, 0, INTRL2_CPU_MASK_CLEAR);
  357. }
  358. static int bcm_sf2_sw_setup(struct dsa_switch *ds)
  359. {
  360. const char *reg_names[BCM_SF2_REGS_NUM] = BCM_SF2_REGS_NAME;
  361. struct bcm_sf2_priv *priv = ds_to_priv(ds);
  362. struct device_node *dn;
  363. void __iomem **base;
  364. unsigned int port;
  365. unsigned int i;
  366. u32 reg, rev;
  367. int ret;
  368. spin_lock_init(&priv->indir_lock);
  369. mutex_init(&priv->stats_mutex);
  370. /* All the interesting properties are at the parent device_node
  371. * level
  372. */
  373. dn = ds->pd->of_node->parent;
  374. priv->irq0 = irq_of_parse_and_map(dn, 0);
  375. priv->irq1 = irq_of_parse_and_map(dn, 1);
  376. base = &priv->core;
  377. for (i = 0; i < BCM_SF2_REGS_NUM; i++) {
  378. *base = of_iomap(dn, i);
  379. if (*base == NULL) {
  380. pr_err("unable to find register: %s\n", reg_names[i]);
  381. ret = -ENOMEM;
  382. goto out_unmap;
  383. }
  384. base++;
  385. }
  386. ret = bcm_sf2_sw_rst(priv);
  387. if (ret) {
  388. pr_err("unable to software reset switch: %d\n", ret);
  389. goto out_unmap;
  390. }
  391. /* Disable all interrupts and request them */
  392. bcm_sf2_intr_disable(priv);
  393. ret = request_irq(priv->irq0, bcm_sf2_switch_0_isr, 0,
  394. "switch_0", priv);
  395. if (ret < 0) {
  396. pr_err("failed to request switch_0 IRQ\n");
  397. goto out_unmap;
  398. }
  399. ret = request_irq(priv->irq1, bcm_sf2_switch_1_isr, 0,
  400. "switch_1", priv);
  401. if (ret < 0) {
  402. pr_err("failed to request switch_1 IRQ\n");
  403. goto out_free_irq0;
  404. }
  405. /* Reset the MIB counters */
  406. reg = core_readl(priv, CORE_GMNCFGCFG);
  407. reg |= RST_MIB_CNT;
  408. core_writel(priv, reg, CORE_GMNCFGCFG);
  409. reg &= ~RST_MIB_CNT;
  410. core_writel(priv, reg, CORE_GMNCFGCFG);
  411. /* Get the maximum number of ports for this switch */
  412. priv->hw_params.num_ports = core_readl(priv, CORE_IMP0_PRT_ID) + 1;
  413. if (priv->hw_params.num_ports > DSA_MAX_PORTS)
  414. priv->hw_params.num_ports = DSA_MAX_PORTS;
  415. /* Assume a single GPHY setup if we can't read that property */
  416. if (of_property_read_u32(dn, "brcm,num-gphy",
  417. &priv->hw_params.num_gphy))
  418. priv->hw_params.num_gphy = 1;
  419. /* Enable all valid ports and disable those unused */
  420. for (port = 0; port < priv->hw_params.num_ports; port++) {
  421. /* IMP port receives special treatment */
  422. if ((1 << port) & ds->phys_port_mask)
  423. bcm_sf2_port_setup(ds, port, NULL);
  424. else if (dsa_is_cpu_port(ds, port))
  425. bcm_sf2_imp_setup(ds, port);
  426. else
  427. bcm_sf2_port_disable(ds, port, NULL);
  428. }
  429. /* Include the pseudo-PHY address and the broadcast PHY address to
  430. * divert reads towards our workaround
  431. */
  432. ds->phys_mii_mask |= ((1 << 30) | (1 << 0));
  433. rev = reg_readl(priv, REG_SWITCH_REVISION);
  434. priv->hw_params.top_rev = (rev >> SWITCH_TOP_REV_SHIFT) &
  435. SWITCH_TOP_REV_MASK;
  436. priv->hw_params.core_rev = (rev & SF2_REV_MASK);
  437. rev = reg_readl(priv, REG_PHY_REVISION);
  438. priv->hw_params.gphy_rev = rev & PHY_REVISION_MASK;
  439. pr_info("Starfighter 2 top: %x.%02x, core: %x.%02x base: 0x%p, IRQs: %d, %d\n",
  440. priv->hw_params.top_rev >> 8, priv->hw_params.top_rev & 0xff,
  441. priv->hw_params.core_rev >> 8, priv->hw_params.core_rev & 0xff,
  442. priv->core, priv->irq0, priv->irq1);
  443. return 0;
  444. out_free_irq0:
  445. free_irq(priv->irq0, priv);
  446. out_unmap:
  447. base = &priv->core;
  448. for (i = 0; i < BCM_SF2_REGS_NUM; i++) {
  449. if (*base)
  450. iounmap(*base);
  451. base++;
  452. }
  453. return ret;
  454. }
  455. static int bcm_sf2_sw_set_addr(struct dsa_switch *ds, u8 *addr)
  456. {
  457. return 0;
  458. }
  459. static u32 bcm_sf2_sw_get_phy_flags(struct dsa_switch *ds, int port)
  460. {
  461. struct bcm_sf2_priv *priv = ds_to_priv(ds);
  462. /* The BCM7xxx PHY driver expects to find the integrated PHY revision
  463. * in bits 15:8 and the patch level in bits 7:0 which is exactly what
  464. * the REG_PHY_REVISION register layout is.
  465. */
  466. return priv->hw_params.gphy_rev;
  467. }
  468. static int bcm_sf2_sw_indir_rw(struct dsa_switch *ds, int op, int addr,
  469. int regnum, u16 val)
  470. {
  471. struct bcm_sf2_priv *priv = ds_to_priv(ds);
  472. int ret = 0;
  473. u32 reg;
  474. reg = reg_readl(priv, REG_SWITCH_CNTRL);
  475. reg |= MDIO_MASTER_SEL;
  476. reg_writel(priv, reg, REG_SWITCH_CNTRL);
  477. /* Page << 8 | offset */
  478. reg = 0x70;
  479. reg <<= 2;
  480. core_writel(priv, addr, reg);
  481. /* Page << 8 | offset */
  482. reg = 0x80 << 8 | regnum << 1;
  483. reg <<= 2;
  484. if (op)
  485. ret = core_readl(priv, reg);
  486. else
  487. core_writel(priv, val, reg);
  488. reg = reg_readl(priv, REG_SWITCH_CNTRL);
  489. reg &= ~MDIO_MASTER_SEL;
  490. reg_writel(priv, reg, REG_SWITCH_CNTRL);
  491. return ret & 0xffff;
  492. }
  493. static int bcm_sf2_sw_phy_read(struct dsa_switch *ds, int addr, int regnum)
  494. {
  495. /* Intercept reads from the MDIO broadcast address or Broadcom
  496. * pseudo-PHY address
  497. */
  498. switch (addr) {
  499. case 0:
  500. case 30:
  501. return bcm_sf2_sw_indir_rw(ds, 1, addr, regnum, 0);
  502. default:
  503. return 0xffff;
  504. }
  505. }
  506. static int bcm_sf2_sw_phy_write(struct dsa_switch *ds, int addr, int regnum,
  507. u16 val)
  508. {
  509. /* Intercept writes to the MDIO broadcast address or Broadcom
  510. * pseudo-PHY address
  511. */
  512. switch (addr) {
  513. case 0:
  514. case 30:
  515. bcm_sf2_sw_indir_rw(ds, 0, addr, regnum, val);
  516. break;
  517. }
  518. return 0;
  519. }
  520. static void bcm_sf2_sw_adjust_link(struct dsa_switch *ds, int port,
  521. struct phy_device *phydev)
  522. {
  523. struct bcm_sf2_priv *priv = ds_to_priv(ds);
  524. u32 id_mode_dis = 0, port_mode;
  525. const char *str = NULL;
  526. u32 reg;
  527. switch (phydev->interface) {
  528. case PHY_INTERFACE_MODE_RGMII:
  529. str = "RGMII (no delay)";
  530. id_mode_dis = 1;
  531. case PHY_INTERFACE_MODE_RGMII_TXID:
  532. if (!str)
  533. str = "RGMII (TX delay)";
  534. port_mode = EXT_GPHY;
  535. break;
  536. case PHY_INTERFACE_MODE_MII:
  537. str = "MII";
  538. port_mode = EXT_EPHY;
  539. break;
  540. case PHY_INTERFACE_MODE_REVMII:
  541. str = "Reverse MII";
  542. port_mode = EXT_REVMII;
  543. break;
  544. default:
  545. /* All other PHYs: internal and MoCA */
  546. goto force_link;
  547. }
  548. /* If the link is down, just disable the interface to conserve power */
  549. if (!phydev->link) {
  550. reg = reg_readl(priv, REG_RGMII_CNTRL_P(port));
  551. reg &= ~RGMII_MODE_EN;
  552. reg_writel(priv, reg, REG_RGMII_CNTRL_P(port));
  553. goto force_link;
  554. }
  555. /* Clear id_mode_dis bit, and the existing port mode, but
  556. * make sure we enable the RGMII block for data to pass
  557. */
  558. reg = reg_readl(priv, REG_RGMII_CNTRL_P(port));
  559. reg &= ~ID_MODE_DIS;
  560. reg &= ~(PORT_MODE_MASK << PORT_MODE_SHIFT);
  561. reg &= ~(RX_PAUSE_EN | TX_PAUSE_EN);
  562. reg |= port_mode | RGMII_MODE_EN;
  563. if (id_mode_dis)
  564. reg |= ID_MODE_DIS;
  565. if (phydev->pause) {
  566. if (phydev->asym_pause)
  567. reg |= TX_PAUSE_EN;
  568. reg |= RX_PAUSE_EN;
  569. }
  570. reg_writel(priv, reg, REG_RGMII_CNTRL_P(port));
  571. pr_info("Port %d configured for %s\n", port, str);
  572. force_link:
  573. /* Force link settings detected from the PHY */
  574. reg = SW_OVERRIDE;
  575. switch (phydev->speed) {
  576. case SPEED_1000:
  577. reg |= SPDSTS_1000 << SPEED_SHIFT;
  578. break;
  579. case SPEED_100:
  580. reg |= SPDSTS_100 << SPEED_SHIFT;
  581. break;
  582. }
  583. if (phydev->link)
  584. reg |= LINK_STS;
  585. if (phydev->duplex == DUPLEX_FULL)
  586. reg |= DUPLX_MODE;
  587. core_writel(priv, reg, CORE_STS_OVERRIDE_GMIIP_PORT(port));
  588. }
  589. static void bcm_sf2_sw_fixed_link_update(struct dsa_switch *ds, int port,
  590. struct fixed_phy_status *status)
  591. {
  592. struct bcm_sf2_priv *priv = ds_to_priv(ds);
  593. u32 duplex, pause, speed;
  594. u32 reg;
  595. duplex = core_readl(priv, CORE_DUPSTS);
  596. pause = core_readl(priv, CORE_PAUSESTS);
  597. speed = core_readl(priv, CORE_SPDSTS);
  598. speed >>= (port * SPDSTS_SHIFT);
  599. speed &= SPDSTS_MASK;
  600. status->link = 0;
  601. /* Port 7 is special as we do not get link status from CORE_LNKSTS,
  602. * which means that we need to force the link at the port override
  603. * level to get the data to flow. We do use what the interrupt handler
  604. * did determine before.
  605. *
  606. * For the other ports, we just force the link status, since this is
  607. * a fixed PHY device.
  608. */
  609. if (port == 7) {
  610. status->link = priv->port_sts[port].link;
  611. status->duplex = 1;
  612. } else {
  613. status->link = 1;
  614. status->duplex = !!(duplex & (1 << port));
  615. }
  616. reg = core_readl(priv, CORE_STS_OVERRIDE_GMIIP_PORT(port));
  617. reg |= SW_OVERRIDE;
  618. if (status->link)
  619. reg |= LINK_STS;
  620. else
  621. reg &= ~LINK_STS;
  622. core_writel(priv, reg, CORE_STS_OVERRIDE_GMIIP_PORT(port));
  623. switch (speed) {
  624. case SPDSTS_10:
  625. status->speed = SPEED_10;
  626. break;
  627. case SPDSTS_100:
  628. status->speed = SPEED_100;
  629. break;
  630. case SPDSTS_1000:
  631. status->speed = SPEED_1000;
  632. break;
  633. }
  634. if ((pause & (1 << port)) &&
  635. (pause & (1 << (port + PAUSESTS_TX_PAUSE_SHIFT)))) {
  636. status->asym_pause = 1;
  637. status->pause = 1;
  638. }
  639. if (pause & (1 << port))
  640. status->pause = 1;
  641. }
  642. static int bcm_sf2_sw_suspend(struct dsa_switch *ds)
  643. {
  644. struct bcm_sf2_priv *priv = ds_to_priv(ds);
  645. unsigned int port;
  646. bcm_sf2_intr_disable(priv);
  647. /* Disable all ports physically present including the IMP
  648. * port, the other ones have already been disabled during
  649. * bcm_sf2_sw_setup
  650. */
  651. for (port = 0; port < DSA_MAX_PORTS; port++) {
  652. if ((1 << port) & ds->phys_port_mask ||
  653. dsa_is_cpu_port(ds, port))
  654. bcm_sf2_port_disable(ds, port, NULL);
  655. }
  656. return 0;
  657. }
  658. static int bcm_sf2_sw_resume(struct dsa_switch *ds)
  659. {
  660. struct bcm_sf2_priv *priv = ds_to_priv(ds);
  661. unsigned int port;
  662. int ret;
  663. ret = bcm_sf2_sw_rst(priv);
  664. if (ret) {
  665. pr_err("%s: failed to software reset switch\n", __func__);
  666. return ret;
  667. }
  668. if (priv->hw_params.num_gphy == 1)
  669. bcm_sf2_gphy_enable_set(ds, true);
  670. for (port = 0; port < DSA_MAX_PORTS; port++) {
  671. if ((1 << port) & ds->phys_port_mask)
  672. bcm_sf2_port_setup(ds, port, NULL);
  673. else if (dsa_is_cpu_port(ds, port))
  674. bcm_sf2_imp_setup(ds, port);
  675. }
  676. return 0;
  677. }
  678. static void bcm_sf2_sw_get_wol(struct dsa_switch *ds, int port,
  679. struct ethtool_wolinfo *wol)
  680. {
  681. struct net_device *p = ds->dst[ds->index].master_netdev;
  682. struct bcm_sf2_priv *priv = ds_to_priv(ds);
  683. struct ethtool_wolinfo pwol;
  684. /* Get the parent device WoL settings */
  685. p->ethtool_ops->get_wol(p, &pwol);
  686. /* Advertise the parent device supported settings */
  687. wol->supported = pwol.supported;
  688. memset(&wol->sopass, 0, sizeof(wol->sopass));
  689. if (pwol.wolopts & WAKE_MAGICSECURE)
  690. memcpy(&wol->sopass, pwol.sopass, sizeof(wol->sopass));
  691. if (priv->wol_ports_mask & (1 << port))
  692. wol->wolopts = pwol.wolopts;
  693. else
  694. wol->wolopts = 0;
  695. }
  696. static int bcm_sf2_sw_set_wol(struct dsa_switch *ds, int port,
  697. struct ethtool_wolinfo *wol)
  698. {
  699. struct net_device *p = ds->dst[ds->index].master_netdev;
  700. struct bcm_sf2_priv *priv = ds_to_priv(ds);
  701. s8 cpu_port = ds->dst[ds->index].cpu_port;
  702. struct ethtool_wolinfo pwol;
  703. p->ethtool_ops->get_wol(p, &pwol);
  704. if (wol->wolopts & ~pwol.supported)
  705. return -EINVAL;
  706. if (wol->wolopts)
  707. priv->wol_ports_mask |= (1 << port);
  708. else
  709. priv->wol_ports_mask &= ~(1 << port);
  710. /* If we have at least one port enabled, make sure the CPU port
  711. * is also enabled. If the CPU port is the last one enabled, we disable
  712. * it since this configuration does not make sense.
  713. */
  714. if (priv->wol_ports_mask && priv->wol_ports_mask != (1 << cpu_port))
  715. priv->wol_ports_mask |= (1 << cpu_port);
  716. else
  717. priv->wol_ports_mask &= ~(1 << cpu_port);
  718. return p->ethtool_ops->set_wol(p, wol);
  719. }
  720. static struct dsa_switch_driver bcm_sf2_switch_driver = {
  721. .tag_protocol = DSA_TAG_PROTO_BRCM,
  722. .priv_size = sizeof(struct bcm_sf2_priv),
  723. .probe = bcm_sf2_sw_probe,
  724. .setup = bcm_sf2_sw_setup,
  725. .set_addr = bcm_sf2_sw_set_addr,
  726. .get_phy_flags = bcm_sf2_sw_get_phy_flags,
  727. .phy_read = bcm_sf2_sw_phy_read,
  728. .phy_write = bcm_sf2_sw_phy_write,
  729. .get_strings = bcm_sf2_sw_get_strings,
  730. .get_ethtool_stats = bcm_sf2_sw_get_ethtool_stats,
  731. .get_sset_count = bcm_sf2_sw_get_sset_count,
  732. .adjust_link = bcm_sf2_sw_adjust_link,
  733. .fixed_link_update = bcm_sf2_sw_fixed_link_update,
  734. .suspend = bcm_sf2_sw_suspend,
  735. .resume = bcm_sf2_sw_resume,
  736. .get_wol = bcm_sf2_sw_get_wol,
  737. .set_wol = bcm_sf2_sw_set_wol,
  738. .port_enable = bcm_sf2_port_setup,
  739. .port_disable = bcm_sf2_port_disable,
  740. .get_eee = bcm_sf2_sw_get_eee,
  741. .set_eee = bcm_sf2_sw_set_eee,
  742. };
  743. static int __init bcm_sf2_init(void)
  744. {
  745. register_switch_driver(&bcm_sf2_switch_driver);
  746. return 0;
  747. }
  748. module_init(bcm_sf2_init);
  749. static void __exit bcm_sf2_exit(void)
  750. {
  751. unregister_switch_driver(&bcm_sf2_switch_driver);
  752. }
  753. module_exit(bcm_sf2_exit);
  754. MODULE_AUTHOR("Broadcom Corporation");
  755. MODULE_DESCRIPTION("Driver for Broadcom Starfighter 2 ethernet switch chip");
  756. MODULE_LICENSE("GPL");
  757. MODULE_ALIAS("platform:brcm-sf2");