amdgpu_ib.c 8.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. * Christian König
  28. */
  29. #include <linux/seq_file.h>
  30. #include <linux/slab.h>
  31. #include <drm/drmP.h>
  32. #include <drm/amdgpu_drm.h>
  33. #include "amdgpu.h"
  34. #include "atom.h"
  35. /*
  36. * IB
  37. * IBs (Indirect Buffers) and areas of GPU accessible memory where
  38. * commands are stored. You can put a pointer to the IB in the
  39. * command ring and the hw will fetch the commands from the IB
  40. * and execute them. Generally userspace acceleration drivers
  41. * produce command buffers which are send to the kernel and
  42. * put in IBs for execution by the requested ring.
  43. */
  44. static int amdgpu_debugfs_sa_init(struct amdgpu_device *adev);
  45. /**
  46. * amdgpu_ib_get - request an IB (Indirect Buffer)
  47. *
  48. * @ring: ring index the IB is associated with
  49. * @size: requested IB size
  50. * @ib: IB object returned
  51. *
  52. * Request an IB (all asics). IBs are allocated using the
  53. * suballocator.
  54. * Returns 0 on success, error on failure.
  55. */
  56. int amdgpu_ib_get(struct amdgpu_device *adev, struct amdgpu_vm *vm,
  57. unsigned size, struct amdgpu_ib *ib)
  58. {
  59. int r;
  60. if (size) {
  61. r = amdgpu_sa_bo_new(&adev->ring_tmp_bo,
  62. &ib->sa_bo, size, 256);
  63. if (r) {
  64. dev_err(adev->dev, "failed to get a new IB (%d)\n", r);
  65. return r;
  66. }
  67. ib->ptr = amdgpu_sa_bo_cpu_addr(ib->sa_bo);
  68. if (!vm)
  69. ib->gpu_addr = amdgpu_sa_bo_gpu_addr(ib->sa_bo);
  70. }
  71. amdgpu_sync_create(&ib->sync);
  72. ib->vm = vm;
  73. return 0;
  74. }
  75. /**
  76. * amdgpu_ib_free - free an IB (Indirect Buffer)
  77. *
  78. * @adev: amdgpu_device pointer
  79. * @ib: IB object to free
  80. *
  81. * Free an IB (all asics).
  82. */
  83. void amdgpu_ib_free(struct amdgpu_device *adev, struct amdgpu_ib *ib)
  84. {
  85. amdgpu_sync_free(&ib->sync);
  86. amdgpu_sa_bo_free(adev, &ib->sa_bo, &ib->fence->base);
  87. if (ib->fence)
  88. fence_put(&ib->fence->base);
  89. }
  90. /**
  91. * amdgpu_ib_schedule - schedule an IB (Indirect Buffer) on the ring
  92. *
  93. * @adev: amdgpu_device pointer
  94. * @num_ibs: number of IBs to schedule
  95. * @ibs: IB objects to schedule
  96. * @owner: owner for creating the fences
  97. *
  98. * Schedule an IB on the associated ring (all asics).
  99. * Returns 0 on success, error on failure.
  100. *
  101. * On SI, there are two parallel engines fed from the primary ring,
  102. * the CE (Constant Engine) and the DE (Drawing Engine). Since
  103. * resource descriptors have moved to memory, the CE allows you to
  104. * prime the caches while the DE is updating register state so that
  105. * the resource descriptors will be already in cache when the draw is
  106. * processed. To accomplish this, the userspace driver submits two
  107. * IBs, one for the CE and one for the DE. If there is a CE IB (called
  108. * a CONST_IB), it will be put on the ring prior to the DE IB. Prior
  109. * to SI there was just a DE IB.
  110. */
  111. int amdgpu_ib_schedule(struct amdgpu_ring *ring, unsigned num_ibs,
  112. struct amdgpu_ib *ibs, void *owner)
  113. {
  114. struct amdgpu_device *adev = ring->adev;
  115. struct amdgpu_ib *ib = &ibs[0];
  116. struct amdgpu_ctx *ctx, *old_ctx;
  117. struct amdgpu_vm *vm;
  118. unsigned i;
  119. int r = 0;
  120. if (num_ibs == 0)
  121. return -EINVAL;
  122. ctx = ibs->ctx;
  123. vm = ibs->vm;
  124. if (!ring->ready) {
  125. dev_err(adev->dev, "couldn't schedule ib\n");
  126. return -EINVAL;
  127. }
  128. if (vm && !ibs->grabbed_vmid) {
  129. dev_err(adev->dev, "VM IB without ID\n");
  130. return -EINVAL;
  131. }
  132. r = amdgpu_ring_alloc(ring, 256 * num_ibs);
  133. if (r) {
  134. dev_err(adev->dev, "scheduling IB failed (%d).\n", r);
  135. return r;
  136. }
  137. r = amdgpu_sync_wait(&ibs->sync);
  138. if (r) {
  139. amdgpu_ring_undo(ring);
  140. dev_err(adev->dev, "failed to sync wait (%d)\n", r);
  141. return r;
  142. }
  143. if (vm) {
  144. /* do context switch */
  145. amdgpu_vm_flush(ring, vm, ib->sync.last_vm_update);
  146. if (ring->funcs->emit_gds_switch)
  147. amdgpu_ring_emit_gds_switch(ring, ib->vm->ids[ring->idx].id,
  148. ib->gds_base, ib->gds_size,
  149. ib->gws_base, ib->gws_size,
  150. ib->oa_base, ib->oa_size);
  151. if (ring->funcs->emit_hdp_flush)
  152. amdgpu_ring_emit_hdp_flush(ring);
  153. }
  154. old_ctx = ring->current_ctx;
  155. for (i = 0; i < num_ibs; ++i) {
  156. ib = &ibs[i];
  157. if (ib->ctx != ctx || ib->vm != vm) {
  158. ring->current_ctx = old_ctx;
  159. amdgpu_ring_undo(ring);
  160. return -EINVAL;
  161. }
  162. amdgpu_ring_emit_ib(ring, ib);
  163. ring->current_ctx = ctx;
  164. }
  165. r = amdgpu_fence_emit(ring, owner, &ib->fence);
  166. if (r) {
  167. dev_err(adev->dev, "failed to emit fence (%d)\n", r);
  168. ring->current_ctx = old_ctx;
  169. amdgpu_ring_undo(ring);
  170. return r;
  171. }
  172. /* wrap the last IB with fence */
  173. if (ib->user) {
  174. uint64_t addr = amdgpu_bo_gpu_offset(ib->user->bo);
  175. addr += ib->user->offset;
  176. amdgpu_ring_emit_fence(ring, addr, ib->sequence,
  177. AMDGPU_FENCE_FLAG_64BIT);
  178. }
  179. amdgpu_ring_commit(ring);
  180. return 0;
  181. }
  182. /**
  183. * amdgpu_ib_pool_init - Init the IB (Indirect Buffer) pool
  184. *
  185. * @adev: amdgpu_device pointer
  186. *
  187. * Initialize the suballocator to manage a pool of memory
  188. * for use as IBs (all asics).
  189. * Returns 0 on success, error on failure.
  190. */
  191. int amdgpu_ib_pool_init(struct amdgpu_device *adev)
  192. {
  193. int r;
  194. if (adev->ib_pool_ready) {
  195. return 0;
  196. }
  197. r = amdgpu_sa_bo_manager_init(adev, &adev->ring_tmp_bo,
  198. AMDGPU_IB_POOL_SIZE*64*1024,
  199. AMDGPU_GPU_PAGE_SIZE,
  200. AMDGPU_GEM_DOMAIN_GTT);
  201. if (r) {
  202. return r;
  203. }
  204. r = amdgpu_sa_bo_manager_start(adev, &adev->ring_tmp_bo);
  205. if (r) {
  206. return r;
  207. }
  208. adev->ib_pool_ready = true;
  209. if (amdgpu_debugfs_sa_init(adev)) {
  210. dev_err(adev->dev, "failed to register debugfs file for SA\n");
  211. }
  212. return 0;
  213. }
  214. /**
  215. * amdgpu_ib_pool_fini - Free the IB (Indirect Buffer) pool
  216. *
  217. * @adev: amdgpu_device pointer
  218. *
  219. * Tear down the suballocator managing the pool of memory
  220. * for use as IBs (all asics).
  221. */
  222. void amdgpu_ib_pool_fini(struct amdgpu_device *adev)
  223. {
  224. if (adev->ib_pool_ready) {
  225. amdgpu_sa_bo_manager_suspend(adev, &adev->ring_tmp_bo);
  226. amdgpu_sa_bo_manager_fini(adev, &adev->ring_tmp_bo);
  227. adev->ib_pool_ready = false;
  228. }
  229. }
  230. /**
  231. * amdgpu_ib_ring_tests - test IBs on the rings
  232. *
  233. * @adev: amdgpu_device pointer
  234. *
  235. * Test an IB (Indirect Buffer) on each ring.
  236. * If the test fails, disable the ring.
  237. * Returns 0 on success, error if the primary GFX ring
  238. * IB test fails.
  239. */
  240. int amdgpu_ib_ring_tests(struct amdgpu_device *adev)
  241. {
  242. unsigned i;
  243. int r;
  244. for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
  245. struct amdgpu_ring *ring = adev->rings[i];
  246. if (!ring || !ring->ready)
  247. continue;
  248. r = amdgpu_ring_test_ib(ring);
  249. if (r) {
  250. ring->ready = false;
  251. if (ring == &adev->gfx.gfx_ring[0]) {
  252. /* oh, oh, that's really bad */
  253. DRM_ERROR("amdgpu: failed testing IB on GFX ring (%d).\n", r);
  254. adev->accel_working = false;
  255. return r;
  256. } else {
  257. /* still not good, but we can live with it */
  258. DRM_ERROR("amdgpu: failed testing IB on ring %d (%d).\n", i, r);
  259. }
  260. }
  261. }
  262. return 0;
  263. }
  264. /*
  265. * Debugfs info
  266. */
  267. #if defined(CONFIG_DEBUG_FS)
  268. static int amdgpu_debugfs_sa_info(struct seq_file *m, void *data)
  269. {
  270. struct drm_info_node *node = (struct drm_info_node *) m->private;
  271. struct drm_device *dev = node->minor->dev;
  272. struct amdgpu_device *adev = dev->dev_private;
  273. amdgpu_sa_bo_dump_debug_info(&adev->ring_tmp_bo, m);
  274. return 0;
  275. }
  276. static struct drm_info_list amdgpu_debugfs_sa_list[] = {
  277. {"amdgpu_sa_info", &amdgpu_debugfs_sa_info, 0, NULL},
  278. };
  279. #endif
  280. static int amdgpu_debugfs_sa_init(struct amdgpu_device *adev)
  281. {
  282. #if defined(CONFIG_DEBUG_FS)
  283. return amdgpu_debugfs_add_files(adev, amdgpu_debugfs_sa_list, 1);
  284. #else
  285. return 0;
  286. #endif
  287. }