processor.h 9.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361
  1. /*
  2. * S390 version
  3. * Copyright IBM Corp. 1999
  4. * Author(s): Hartmut Penner (hp@de.ibm.com),
  5. * Martin Schwidefsky (schwidefsky@de.ibm.com)
  6. *
  7. * Derived from "include/asm-i386/processor.h"
  8. * Copyright (C) 1994, Linus Torvalds
  9. */
  10. #ifndef __ASM_S390_PROCESSOR_H
  11. #define __ASM_S390_PROCESSOR_H
  12. #include <linux/const.h>
  13. #define CIF_MCCK_PENDING 0 /* machine check handling is pending */
  14. #define CIF_ASCE 1 /* user asce needs fixup / uaccess */
  15. #define CIF_NOHZ_DELAY 2 /* delay HZ disable for a tick */
  16. #define CIF_FPU 3 /* restore FPU registers */
  17. #define CIF_IGNORE_IRQ 4 /* ignore interrupt (for udelay) */
  18. #define _CIF_MCCK_PENDING _BITUL(CIF_MCCK_PENDING)
  19. #define _CIF_ASCE _BITUL(CIF_ASCE)
  20. #define _CIF_NOHZ_DELAY _BITUL(CIF_NOHZ_DELAY)
  21. #define _CIF_FPU _BITUL(CIF_FPU)
  22. #define _CIF_IGNORE_IRQ _BITUL(CIF_IGNORE_IRQ)
  23. #ifndef __ASSEMBLY__
  24. #include <linux/linkage.h>
  25. #include <linux/irqflags.h>
  26. #include <asm/cpu.h>
  27. #include <asm/page.h>
  28. #include <asm/ptrace.h>
  29. #include <asm/setup.h>
  30. #include <asm/runtime_instr.h>
  31. #include <asm/fpu/types.h>
  32. #include <asm/fpu/internal.h>
  33. static inline void set_cpu_flag(int flag)
  34. {
  35. S390_lowcore.cpu_flags |= (1UL << flag);
  36. }
  37. static inline void clear_cpu_flag(int flag)
  38. {
  39. S390_lowcore.cpu_flags &= ~(1UL << flag);
  40. }
  41. static inline int test_cpu_flag(int flag)
  42. {
  43. return !!(S390_lowcore.cpu_flags & (1UL << flag));
  44. }
  45. #define arch_needs_cpu() test_cpu_flag(CIF_NOHZ_DELAY)
  46. /*
  47. * Default implementation of macro that returns current
  48. * instruction pointer ("program counter").
  49. */
  50. #define current_text_addr() ({ void *pc; asm("basr %0,0" : "=a" (pc)); pc; })
  51. static inline void get_cpu_id(struct cpuid *ptr)
  52. {
  53. asm volatile("stidp %0" : "=Q" (*ptr));
  54. }
  55. extern void s390_adjust_jiffies(void);
  56. extern const struct seq_operations cpuinfo_op;
  57. extern int sysctl_ieee_emulation_warnings;
  58. extern void execve_tail(void);
  59. /*
  60. * User space process size: 2GB for 31 bit, 4TB or 8PT for 64 bit.
  61. */
  62. #define TASK_SIZE_OF(tsk) ((tsk)->mm->context.asce_limit)
  63. #define TASK_UNMAPPED_BASE (test_thread_flag(TIF_31BIT) ? \
  64. (1UL << 30) : (1UL << 41))
  65. #define TASK_SIZE TASK_SIZE_OF(current)
  66. #define TASK_MAX_SIZE (1UL << 53)
  67. #define STACK_TOP (1UL << (test_thread_flag(TIF_31BIT) ? 31:42))
  68. #define STACK_TOP_MAX (1UL << 42)
  69. #define HAVE_ARCH_PICK_MMAP_LAYOUT
  70. typedef struct {
  71. __u32 ar4;
  72. } mm_segment_t;
  73. /*
  74. * Thread structure
  75. */
  76. struct thread_struct {
  77. struct fpu fpu; /* FP and VX register save area */
  78. unsigned int acrs[NUM_ACRS];
  79. unsigned long ksp; /* kernel stack pointer */
  80. mm_segment_t mm_segment;
  81. unsigned long gmap_addr; /* address of last gmap fault. */
  82. unsigned int gmap_pfault; /* signal of a pending guest pfault */
  83. struct per_regs per_user; /* User specified PER registers */
  84. struct per_event per_event; /* Cause of the last PER trap */
  85. unsigned long per_flags; /* Flags to control debug behavior */
  86. /* pfault_wait is used to block the process on a pfault event */
  87. unsigned long pfault_wait;
  88. struct list_head list;
  89. /* cpu runtime instrumentation */
  90. struct runtime_instr_cb *ri_cb;
  91. int ri_signum;
  92. unsigned char trap_tdb[256]; /* Transaction abort diagnose block */
  93. };
  94. /* Flag to disable transactions. */
  95. #define PER_FLAG_NO_TE 1UL
  96. /* Flag to enable random transaction aborts. */
  97. #define PER_FLAG_TE_ABORT_RAND 2UL
  98. /* Flag to specify random transaction abort mode:
  99. * - abort each transaction at a random instruction before TEND if set.
  100. * - abort random transactions at a random instruction if cleared.
  101. */
  102. #define PER_FLAG_TE_ABORT_RAND_TEND 4UL
  103. typedef struct thread_struct thread_struct;
  104. /*
  105. * Stack layout of a C stack frame.
  106. */
  107. #ifndef __PACK_STACK
  108. struct stack_frame {
  109. unsigned long back_chain;
  110. unsigned long empty1[5];
  111. unsigned long gprs[10];
  112. unsigned int empty2[8];
  113. };
  114. #else
  115. struct stack_frame {
  116. unsigned long empty1[5];
  117. unsigned int empty2[8];
  118. unsigned long gprs[10];
  119. unsigned long back_chain;
  120. };
  121. #endif
  122. #define ARCH_MIN_TASKALIGN 8
  123. extern __vector128 init_task_fpu_regs[__NUM_VXRS];
  124. #define INIT_THREAD { \
  125. .ksp = sizeof(init_stack) + (unsigned long) &init_stack, \
  126. .fpu.regs = (void *)&init_task_fpu_regs, \
  127. }
  128. /*
  129. * Do necessary setup to start up a new thread.
  130. */
  131. #define start_thread(regs, new_psw, new_stackp) do { \
  132. regs->psw.mask = PSW_USER_BITS | PSW_MASK_EA | PSW_MASK_BA; \
  133. regs->psw.addr = new_psw | PSW_ADDR_AMODE; \
  134. regs->gprs[15] = new_stackp; \
  135. execve_tail(); \
  136. } while (0)
  137. #define start_thread31(regs, new_psw, new_stackp) do { \
  138. regs->psw.mask = PSW_USER_BITS | PSW_MASK_BA; \
  139. regs->psw.addr = new_psw | PSW_ADDR_AMODE; \
  140. regs->gprs[15] = new_stackp; \
  141. crst_table_downgrade(current->mm, 1UL << 31); \
  142. execve_tail(); \
  143. } while (0)
  144. /* Forward declaration, a strange C thing */
  145. struct task_struct;
  146. struct mm_struct;
  147. struct seq_file;
  148. void show_cacheinfo(struct seq_file *m);
  149. /* Free all resources held by a thread. */
  150. extern void release_thread(struct task_struct *);
  151. /*
  152. * Return saved PC of a blocked thread.
  153. */
  154. extern unsigned long thread_saved_pc(struct task_struct *t);
  155. unsigned long get_wchan(struct task_struct *p);
  156. #define task_pt_regs(tsk) ((struct pt_regs *) \
  157. (task_stack_page(tsk) + THREAD_SIZE) - 1)
  158. #define KSTK_EIP(tsk) (task_pt_regs(tsk)->psw.addr)
  159. #define KSTK_ESP(tsk) (task_pt_regs(tsk)->gprs[15])
  160. /* Has task runtime instrumentation enabled ? */
  161. #define is_ri_task(tsk) (!!(tsk)->thread.ri_cb)
  162. static inline unsigned short stap(void)
  163. {
  164. unsigned short cpu_address;
  165. asm volatile("stap %0" : "=m" (cpu_address));
  166. return cpu_address;
  167. }
  168. /*
  169. * Give up the time slice of the virtual PU.
  170. */
  171. void cpu_relax(void);
  172. #define cpu_relax_lowlatency() barrier()
  173. static inline void psw_set_key(unsigned int key)
  174. {
  175. asm volatile("spka 0(%0)" : : "d" (key));
  176. }
  177. /*
  178. * Set PSW to specified value.
  179. */
  180. static inline void __load_psw(psw_t psw)
  181. {
  182. asm volatile("lpswe %0" : : "Q" (psw) : "cc");
  183. }
  184. /*
  185. * Set PSW mask to specified value, while leaving the
  186. * PSW addr pointing to the next instruction.
  187. */
  188. static inline void __load_psw_mask (unsigned long mask)
  189. {
  190. unsigned long addr;
  191. psw_t psw;
  192. psw.mask = mask;
  193. asm volatile(
  194. " larl %0,1f\n"
  195. " stg %0,%O1+8(%R1)\n"
  196. " lpswe %1\n"
  197. "1:"
  198. : "=&d" (addr), "=Q" (psw) : "Q" (psw) : "memory", "cc");
  199. }
  200. /*
  201. * Extract current PSW mask
  202. */
  203. static inline unsigned long __extract_psw(void)
  204. {
  205. unsigned int reg1, reg2;
  206. asm volatile("epsw %0,%1" : "=d" (reg1), "=a" (reg2));
  207. return (((unsigned long) reg1) << 32) | ((unsigned long) reg2);
  208. }
  209. /*
  210. * Rewind PSW instruction address by specified number of bytes.
  211. */
  212. static inline unsigned long __rewind_psw(psw_t psw, unsigned long ilc)
  213. {
  214. unsigned long mask;
  215. mask = (psw.mask & PSW_MASK_EA) ? -1UL :
  216. (psw.mask & PSW_MASK_BA) ? (1UL << 31) - 1 :
  217. (1UL << 24) - 1;
  218. return (psw.addr - ilc) & mask;
  219. }
  220. /*
  221. * Function to stop a processor until the next interrupt occurs
  222. */
  223. void enabled_wait(void);
  224. /*
  225. * Function to drop a processor into disabled wait state
  226. */
  227. static inline void __noreturn disabled_wait(unsigned long code)
  228. {
  229. unsigned long ctl_buf;
  230. psw_t dw_psw;
  231. dw_psw.mask = PSW_MASK_BASE | PSW_MASK_WAIT | PSW_MASK_BA | PSW_MASK_EA;
  232. dw_psw.addr = code;
  233. /*
  234. * Store status and then load disabled wait psw,
  235. * the processor is dead afterwards
  236. */
  237. asm volatile(
  238. " stctg 0,0,0(%2)\n"
  239. " ni 4(%2),0xef\n" /* switch off protection */
  240. " lctlg 0,0,0(%2)\n"
  241. " lghi 1,0x1000\n"
  242. " stpt 0x328(1)\n" /* store timer */
  243. " stckc 0x330(1)\n" /* store clock comparator */
  244. " stpx 0x318(1)\n" /* store prefix register */
  245. " stam 0,15,0x340(1)\n"/* store access registers */
  246. " stfpc 0x31c(1)\n" /* store fpu control */
  247. " std 0,0x200(1)\n" /* store f0 */
  248. " std 1,0x208(1)\n" /* store f1 */
  249. " std 2,0x210(1)\n" /* store f2 */
  250. " std 3,0x218(1)\n" /* store f3 */
  251. " std 4,0x220(1)\n" /* store f4 */
  252. " std 5,0x228(1)\n" /* store f5 */
  253. " std 6,0x230(1)\n" /* store f6 */
  254. " std 7,0x238(1)\n" /* store f7 */
  255. " std 8,0x240(1)\n" /* store f8 */
  256. " std 9,0x248(1)\n" /* store f9 */
  257. " std 10,0x250(1)\n" /* store f10 */
  258. " std 11,0x258(1)\n" /* store f11 */
  259. " std 12,0x260(1)\n" /* store f12 */
  260. " std 13,0x268(1)\n" /* store f13 */
  261. " std 14,0x270(1)\n" /* store f14 */
  262. " std 15,0x278(1)\n" /* store f15 */
  263. " stmg 0,15,0x280(1)\n"/* store general registers */
  264. " stctg 0,15,0x380(1)\n"/* store control registers */
  265. " oi 0x384(1),0x10\n"/* fake protection bit */
  266. " lpswe 0(%1)"
  267. : "=m" (ctl_buf)
  268. : "a" (&dw_psw), "a" (&ctl_buf), "m" (dw_psw) : "cc", "0", "1");
  269. while (1);
  270. }
  271. /*
  272. * Use to set psw mask except for the first byte which
  273. * won't be changed by this function.
  274. */
  275. static inline void
  276. __set_psw_mask(unsigned long mask)
  277. {
  278. __load_psw_mask(mask | (arch_local_save_flags() & ~(-1UL >> 8)));
  279. }
  280. #define local_mcck_enable() \
  281. __set_psw_mask(PSW_KERNEL_BITS | PSW_MASK_DAT | PSW_MASK_MCHECK)
  282. #define local_mcck_disable() \
  283. __set_psw_mask(PSW_KERNEL_BITS | PSW_MASK_DAT)
  284. /*
  285. * Basic Machine Check/Program Check Handler.
  286. */
  287. extern void s390_base_mcck_handler(void);
  288. extern void s390_base_pgm_handler(void);
  289. extern void s390_base_ext_handler(void);
  290. extern void (*s390_base_mcck_handler_fn)(void);
  291. extern void (*s390_base_pgm_handler_fn)(void);
  292. extern void (*s390_base_ext_handler_fn)(void);
  293. #define ARCH_LOW_ADDRESS_LIMIT 0x7fffffffUL
  294. extern int memcpy_real(void *, void *, size_t);
  295. extern void memcpy_absolute(void *, void *, size_t);
  296. #define mem_assign_absolute(dest, val) { \
  297. __typeof__(dest) __tmp = (val); \
  298. \
  299. BUILD_BUG_ON(sizeof(__tmp) != sizeof(val)); \
  300. memcpy_absolute(&(dest), &__tmp, sizeof(__tmp)); \
  301. }
  302. #endif /* __ASSEMBLY__ */
  303. #endif /* __ASM_S390_PROCESSOR_H */