qcom_scm.h 4.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104
  1. /* Copyright (c) 2010-2015, The Linux Foundation. All rights reserved.
  2. * Copyright (C) 2015 Linaro Ltd.
  3. *
  4. * This program is free software; you can redistribute it and/or modify
  5. * it under the terms of the GNU General Public License version 2 and
  6. * only version 2 as published by the Free Software Foundation.
  7. *
  8. * This program is distributed in the hope that it will be useful,
  9. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  10. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  11. * GNU General Public License for more details.
  12. */
  13. #ifndef __QCOM_SCM_H
  14. #define __QCOM_SCM_H
  15. #include <linux/types.h>
  16. #include <linux/cpumask.h>
  17. #define QCOM_SCM_VERSION(major, minor) (((major) << 16) | ((minor) & 0xFF))
  18. #define QCOM_SCM_CPU_PWR_DOWN_L2_ON 0x0
  19. #define QCOM_SCM_CPU_PWR_DOWN_L2_OFF 0x1
  20. #define QCOM_SCM_HDCP_MAX_REQ_CNT 5
  21. struct qcom_scm_hdcp_req {
  22. u32 addr;
  23. u32 val;
  24. };
  25. struct qcom_scm_vmperm {
  26. int vmid;
  27. int perm;
  28. };
  29. #define QCOM_SCM_VMID_HLOS 0x3
  30. #define QCOM_SCM_VMID_MSS_MSA 0xF
  31. #define QCOM_SCM_PERM_READ 0x4
  32. #define QCOM_SCM_PERM_WRITE 0x2
  33. #define QCOM_SCM_PERM_EXEC 0x1
  34. #define QCOM_SCM_PERM_RW (QCOM_SCM_PERM_READ | QCOM_SCM_PERM_WRITE)
  35. #define QCOM_SCM_PERM_RWX (QCOM_SCM_PERM_RW | QCOM_SCM_PERM_EXEC)
  36. #if IS_ENABLED(CONFIG_QCOM_SCM)
  37. extern int qcom_scm_set_cold_boot_addr(void *entry, const cpumask_t *cpus);
  38. extern int qcom_scm_set_warm_boot_addr(void *entry, const cpumask_t *cpus);
  39. extern bool qcom_scm_is_available(void);
  40. extern bool qcom_scm_hdcp_available(void);
  41. extern int qcom_scm_hdcp_req(struct qcom_scm_hdcp_req *req, u32 req_cnt,
  42. u32 *resp);
  43. extern bool qcom_scm_pas_supported(u32 peripheral);
  44. extern int qcom_scm_pas_init_image(u32 peripheral, const void *metadata,
  45. size_t size);
  46. extern int qcom_scm_pas_mem_setup(u32 peripheral, phys_addr_t addr,
  47. phys_addr_t size);
  48. extern int qcom_scm_pas_auth_and_reset(u32 peripheral);
  49. extern int qcom_scm_pas_shutdown(u32 peripheral);
  50. extern int qcom_scm_assign_mem(phys_addr_t mem_addr, size_t mem_sz,
  51. unsigned int *src, struct qcom_scm_vmperm *newvm,
  52. int dest_cnt);
  53. extern void qcom_scm_cpu_power_down(u32 flags);
  54. extern u32 qcom_scm_get_version(void);
  55. extern int qcom_scm_set_remote_state(u32 state, u32 id);
  56. extern int qcom_scm_restore_sec_cfg(u32 device_id, u32 spare);
  57. extern int qcom_scm_iommu_secure_ptbl_size(u32 spare, size_t *size);
  58. extern int qcom_scm_iommu_secure_ptbl_init(u64 addr, u32 size, u32 spare);
  59. extern int qcom_scm_io_readl(phys_addr_t addr, unsigned int *val);
  60. extern int qcom_scm_io_writel(phys_addr_t addr, unsigned int val);
  61. #else
  62. static inline
  63. int qcom_scm_set_cold_boot_addr(void *entry, const cpumask_t *cpus)
  64. {
  65. return -ENODEV;
  66. }
  67. static inline
  68. int qcom_scm_set_warm_boot_addr(void *entry, const cpumask_t *cpus)
  69. {
  70. return -ENODEV;
  71. }
  72. static inline bool qcom_scm_is_available(void) { return false; }
  73. static inline bool qcom_scm_hdcp_available(void) { return false; }
  74. static inline int qcom_scm_hdcp_req(struct qcom_scm_hdcp_req *req, u32 req_cnt,
  75. u32 *resp) { return -ENODEV; }
  76. static inline bool qcom_scm_pas_supported(u32 peripheral) { return false; }
  77. static inline int qcom_scm_pas_init_image(u32 peripheral, const void *metadata,
  78. size_t size) { return -ENODEV; }
  79. static inline int qcom_scm_pas_mem_setup(u32 peripheral, phys_addr_t addr,
  80. phys_addr_t size) { return -ENODEV; }
  81. static inline int
  82. qcom_scm_pas_auth_and_reset(u32 peripheral) { return -ENODEV; }
  83. static inline int qcom_scm_pas_shutdown(u32 peripheral) { return -ENODEV; }
  84. static inline int qcom_scm_assign_mem(phys_addr_t mem_addr, size_t mem_sz,
  85. unsigned int *src,
  86. struct qcom_scm_vmperm *newvm,
  87. int dest_cnt) { return -ENODEV; }
  88. static inline void qcom_scm_cpu_power_down(u32 flags) {}
  89. static inline u32 qcom_scm_get_version(void) { return 0; }
  90. static inline u32
  91. qcom_scm_set_remote_state(u32 state,u32 id) { return -ENODEV; }
  92. static inline int qcom_scm_restore_sec_cfg(u32 device_id, u32 spare) { return -ENODEV; }
  93. static inline int qcom_scm_iommu_secure_ptbl_size(u32 spare, size_t *size) { return -ENODEV; }
  94. static inline int qcom_scm_iommu_secure_ptbl_init(u64 addr, u32 size, u32 spare) { return -ENODEV; }
  95. static inline int qcom_scm_io_readl(phys_addr_t addr, unsigned int *val) { return -ENODEV; }
  96. static inline int qcom_scm_io_writel(phys_addr_t addr, unsigned int val) { return -ENODEV; }
  97. #endif
  98. #endif