main.c 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769
  1. /* QLogic qedr NIC Driver
  2. * Copyright (c) 2015-2016 QLogic Corporation
  3. *
  4. * This software is available to you under a choice of one of two
  5. * licenses. You may choose to be licensed under the terms of the GNU
  6. * General Public License (GPL) Version 2, available from the file
  7. * COPYING in the main directory of this source tree, or the
  8. * OpenIB.org BSD license below:
  9. *
  10. * Redistribution and use in source and binary forms, with or
  11. * without modification, are permitted provided that the following
  12. * conditions are met:
  13. *
  14. * - Redistributions of source code must retain the above
  15. * copyright notice, this list of conditions and the following
  16. * disclaimer.
  17. *
  18. * - Redistributions in binary form must reproduce the above
  19. * copyright notice, this list of conditions and the following
  20. * disclaimer in the documentation and /or other materials
  21. * provided with the distribution.
  22. *
  23. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  24. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  25. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  26. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  27. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  28. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  29. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  30. * SOFTWARE.
  31. */
  32. #include <linux/module.h>
  33. #include <rdma/ib_verbs.h>
  34. #include <rdma/ib_addr.h>
  35. #include <rdma/ib_user_verbs.h>
  36. #include <linux/netdevice.h>
  37. #include <linux/iommu.h>
  38. #include <net/addrconf.h>
  39. #include <linux/qed/qede_roce.h>
  40. #include <linux/qed/qed_chain.h>
  41. #include <linux/qed/qed_if.h>
  42. #include "qedr.h"
  43. #include "verbs.h"
  44. #include <rdma/qedr-abi.h>
  45. MODULE_DESCRIPTION("QLogic 40G/100G ROCE Driver");
  46. MODULE_AUTHOR("QLogic Corporation");
  47. MODULE_LICENSE("Dual BSD/GPL");
  48. MODULE_VERSION(QEDR_MODULE_VERSION);
  49. #define QEDR_WQ_MULTIPLIER_DFT (3)
  50. void qedr_ib_dispatch_event(struct qedr_dev *dev, u8 port_num,
  51. enum ib_event_type type)
  52. {
  53. struct ib_event ibev;
  54. ibev.device = &dev->ibdev;
  55. ibev.element.port_num = port_num;
  56. ibev.event = type;
  57. ib_dispatch_event(&ibev);
  58. }
  59. static enum rdma_link_layer qedr_link_layer(struct ib_device *device,
  60. u8 port_num)
  61. {
  62. return IB_LINK_LAYER_ETHERNET;
  63. }
  64. static void qedr_get_dev_fw_str(struct ib_device *ibdev, char *str,
  65. size_t str_len)
  66. {
  67. struct qedr_dev *qedr = get_qedr_dev(ibdev);
  68. u32 fw_ver = (u32)qedr->attr.fw_ver;
  69. snprintf(str, str_len, "%d. %d. %d. %d",
  70. (fw_ver >> 24) & 0xFF, (fw_ver >> 16) & 0xFF,
  71. (fw_ver >> 8) & 0xFF, fw_ver & 0xFF);
  72. }
  73. static int qedr_register_device(struct qedr_dev *dev)
  74. {
  75. strlcpy(dev->ibdev.name, "qedr%d", IB_DEVICE_NAME_MAX);
  76. memcpy(dev->ibdev.node_desc, QEDR_NODE_DESC, sizeof(QEDR_NODE_DESC));
  77. dev->ibdev.owner = THIS_MODULE;
  78. dev->ibdev.uverbs_abi_ver = QEDR_ABI_VERSION;
  79. dev->ibdev.uverbs_cmd_mask = QEDR_UVERBS(GET_CONTEXT) |
  80. QEDR_UVERBS(QUERY_DEVICE) |
  81. QEDR_UVERBS(QUERY_PORT) |
  82. QEDR_UVERBS(ALLOC_PD) |
  83. QEDR_UVERBS(DEALLOC_PD) |
  84. QEDR_UVERBS(CREATE_COMP_CHANNEL) |
  85. QEDR_UVERBS(CREATE_CQ) |
  86. QEDR_UVERBS(RESIZE_CQ) |
  87. QEDR_UVERBS(DESTROY_CQ) |
  88. QEDR_UVERBS(REQ_NOTIFY_CQ) |
  89. QEDR_UVERBS(CREATE_QP) |
  90. QEDR_UVERBS(MODIFY_QP) |
  91. QEDR_UVERBS(QUERY_QP) |
  92. QEDR_UVERBS(DESTROY_QP) |
  93. QEDR_UVERBS(REG_MR) |
  94. QEDR_UVERBS(DEREG_MR) |
  95. QEDR_UVERBS(POLL_CQ) |
  96. QEDR_UVERBS(POST_SEND) |
  97. QEDR_UVERBS(POST_RECV);
  98. dev->ibdev.phys_port_cnt = 1;
  99. dev->ibdev.num_comp_vectors = dev->num_cnq;
  100. dev->ibdev.node_type = RDMA_NODE_IB_CA;
  101. dev->ibdev.query_device = qedr_query_device;
  102. dev->ibdev.query_port = qedr_query_port;
  103. dev->ibdev.modify_port = qedr_modify_port;
  104. dev->ibdev.query_gid = qedr_query_gid;
  105. dev->ibdev.add_gid = qedr_add_gid;
  106. dev->ibdev.del_gid = qedr_del_gid;
  107. dev->ibdev.alloc_ucontext = qedr_alloc_ucontext;
  108. dev->ibdev.dealloc_ucontext = qedr_dealloc_ucontext;
  109. dev->ibdev.mmap = qedr_mmap;
  110. dev->ibdev.alloc_pd = qedr_alloc_pd;
  111. dev->ibdev.dealloc_pd = qedr_dealloc_pd;
  112. dev->ibdev.create_cq = qedr_create_cq;
  113. dev->ibdev.destroy_cq = qedr_destroy_cq;
  114. dev->ibdev.resize_cq = qedr_resize_cq;
  115. dev->ibdev.req_notify_cq = qedr_arm_cq;
  116. dev->ibdev.create_qp = qedr_create_qp;
  117. dev->ibdev.modify_qp = qedr_modify_qp;
  118. dev->ibdev.query_qp = qedr_query_qp;
  119. dev->ibdev.destroy_qp = qedr_destroy_qp;
  120. dev->ibdev.query_pkey = qedr_query_pkey;
  121. dev->ibdev.get_dma_mr = qedr_get_dma_mr;
  122. dev->ibdev.dereg_mr = qedr_dereg_mr;
  123. dev->ibdev.reg_user_mr = qedr_reg_user_mr;
  124. dev->ibdev.alloc_mr = qedr_alloc_mr;
  125. dev->ibdev.map_mr_sg = qedr_map_mr_sg;
  126. dev->ibdev.poll_cq = qedr_poll_cq;
  127. dev->ibdev.post_send = qedr_post_send;
  128. dev->ibdev.post_recv = qedr_post_recv;
  129. dev->ibdev.dma_device = &dev->pdev->dev;
  130. dev->ibdev.get_link_layer = qedr_link_layer;
  131. dev->ibdev.get_dev_fw_str = qedr_get_dev_fw_str;
  132. return 0;
  133. }
  134. /* This function allocates fast-path status block memory */
  135. static int qedr_alloc_mem_sb(struct qedr_dev *dev,
  136. struct qed_sb_info *sb_info, u16 sb_id)
  137. {
  138. struct status_block *sb_virt;
  139. dma_addr_t sb_phys;
  140. int rc;
  141. sb_virt = dma_alloc_coherent(&dev->pdev->dev,
  142. sizeof(*sb_virt), &sb_phys, GFP_KERNEL);
  143. if (!sb_virt)
  144. return -ENOMEM;
  145. rc = dev->ops->common->sb_init(dev->cdev, sb_info,
  146. sb_virt, sb_phys, sb_id,
  147. QED_SB_TYPE_CNQ);
  148. if (rc) {
  149. pr_err("Status block initialization failed\n");
  150. dma_free_coherent(&dev->pdev->dev, sizeof(*sb_virt),
  151. sb_virt, sb_phys);
  152. return rc;
  153. }
  154. return 0;
  155. }
  156. static void qedr_free_mem_sb(struct qedr_dev *dev,
  157. struct qed_sb_info *sb_info, int sb_id)
  158. {
  159. if (sb_info->sb_virt) {
  160. dev->ops->common->sb_release(dev->cdev, sb_info, sb_id);
  161. dma_free_coherent(&dev->pdev->dev, sizeof(*sb_info->sb_virt),
  162. (void *)sb_info->sb_virt, sb_info->sb_phys);
  163. }
  164. }
  165. static void qedr_free_resources(struct qedr_dev *dev)
  166. {
  167. int i;
  168. for (i = 0; i < dev->num_cnq; i++) {
  169. qedr_free_mem_sb(dev, &dev->sb_array[i], dev->sb_start + i);
  170. dev->ops->common->chain_free(dev->cdev, &dev->cnq_array[i].pbl);
  171. }
  172. kfree(dev->cnq_array);
  173. kfree(dev->sb_array);
  174. kfree(dev->sgid_tbl);
  175. }
  176. static int qedr_alloc_resources(struct qedr_dev *dev)
  177. {
  178. struct qedr_cnq *cnq;
  179. __le16 *cons_pi;
  180. u16 n_entries;
  181. int i, rc;
  182. dev->sgid_tbl = kzalloc(sizeof(union ib_gid) *
  183. QEDR_MAX_SGID, GFP_KERNEL);
  184. if (!dev->sgid_tbl)
  185. return -ENOMEM;
  186. spin_lock_init(&dev->sgid_lock);
  187. /* Allocate Status blocks for CNQ */
  188. dev->sb_array = kcalloc(dev->num_cnq, sizeof(*dev->sb_array),
  189. GFP_KERNEL);
  190. if (!dev->sb_array) {
  191. rc = -ENOMEM;
  192. goto err1;
  193. }
  194. dev->cnq_array = kcalloc(dev->num_cnq,
  195. sizeof(*dev->cnq_array), GFP_KERNEL);
  196. if (!dev->cnq_array) {
  197. rc = -ENOMEM;
  198. goto err2;
  199. }
  200. dev->sb_start = dev->ops->rdma_get_start_sb(dev->cdev);
  201. /* Allocate CNQ PBLs */
  202. n_entries = min_t(u32, QED_RDMA_MAX_CNQ_SIZE, QEDR_ROCE_MAX_CNQ_SIZE);
  203. for (i = 0; i < dev->num_cnq; i++) {
  204. cnq = &dev->cnq_array[i];
  205. rc = qedr_alloc_mem_sb(dev, &dev->sb_array[i],
  206. dev->sb_start + i);
  207. if (rc)
  208. goto err3;
  209. rc = dev->ops->common->chain_alloc(dev->cdev,
  210. QED_CHAIN_USE_TO_CONSUME,
  211. QED_CHAIN_MODE_PBL,
  212. QED_CHAIN_CNT_TYPE_U16,
  213. n_entries,
  214. sizeof(struct regpair *),
  215. &cnq->pbl);
  216. if (rc)
  217. goto err4;
  218. cnq->dev = dev;
  219. cnq->sb = &dev->sb_array[i];
  220. cons_pi = dev->sb_array[i].sb_virt->pi_array;
  221. cnq->hw_cons_ptr = &cons_pi[QED_ROCE_PROTOCOL_INDEX];
  222. cnq->index = i;
  223. sprintf(cnq->name, "qedr%d@pci:%s", i, pci_name(dev->pdev));
  224. DP_DEBUG(dev, QEDR_MSG_INIT, "cnq[%d].cons=%d\n",
  225. i, qed_chain_get_cons_idx(&cnq->pbl));
  226. }
  227. return 0;
  228. err4:
  229. qedr_free_mem_sb(dev, &dev->sb_array[i], dev->sb_start + i);
  230. err3:
  231. for (--i; i >= 0; i--) {
  232. dev->ops->common->chain_free(dev->cdev, &dev->cnq_array[i].pbl);
  233. qedr_free_mem_sb(dev, &dev->sb_array[i], dev->sb_start + i);
  234. }
  235. kfree(dev->cnq_array);
  236. err2:
  237. kfree(dev->sb_array);
  238. err1:
  239. kfree(dev->sgid_tbl);
  240. return rc;
  241. }
  242. /* QEDR sysfs interface */
  243. static ssize_t show_rev(struct device *device, struct device_attribute *attr,
  244. char *buf)
  245. {
  246. struct qedr_dev *dev = dev_get_drvdata(device);
  247. return scnprintf(buf, PAGE_SIZE, "0x%x\n", dev->pdev->vendor);
  248. }
  249. static ssize_t show_hca_type(struct device *device,
  250. struct device_attribute *attr, char *buf)
  251. {
  252. return scnprintf(buf, PAGE_SIZE, "%s\n", "HCA_TYPE_TO_SET");
  253. }
  254. static DEVICE_ATTR(hw_rev, S_IRUGO, show_rev, NULL);
  255. static DEVICE_ATTR(hca_type, S_IRUGO, show_hca_type, NULL);
  256. static struct device_attribute *qedr_attributes[] = {
  257. &dev_attr_hw_rev,
  258. &dev_attr_hca_type
  259. };
  260. static void qedr_remove_sysfiles(struct qedr_dev *dev)
  261. {
  262. int i;
  263. for (i = 0; i < ARRAY_SIZE(qedr_attributes); i++)
  264. device_remove_file(&dev->ibdev.dev, qedr_attributes[i]);
  265. }
  266. static void qedr_pci_set_atomic(struct qedr_dev *dev, struct pci_dev *pdev)
  267. {
  268. struct pci_dev *bridge;
  269. u32 val;
  270. dev->atomic_cap = IB_ATOMIC_NONE;
  271. bridge = pdev->bus->self;
  272. if (!bridge)
  273. return;
  274. /* Check whether we are connected directly or via a switch */
  275. while (bridge && bridge->bus->parent) {
  276. DP_DEBUG(dev, QEDR_MSG_INIT,
  277. "Device is not connected directly to root. bridge->bus->number=%d primary=%d\n",
  278. bridge->bus->number, bridge->bus->primary);
  279. /* Need to check Atomic Op Routing Supported all the way to
  280. * root complex.
  281. */
  282. pcie_capability_read_dword(bridge, PCI_EXP_DEVCAP2, &val);
  283. if (!(val & PCI_EXP_DEVCAP2_ATOMIC_ROUTE)) {
  284. pcie_capability_clear_word(pdev,
  285. PCI_EXP_DEVCTL2,
  286. PCI_EXP_DEVCTL2_ATOMIC_REQ);
  287. return;
  288. }
  289. bridge = bridge->bus->parent->self;
  290. }
  291. bridge = pdev->bus->self;
  292. /* according to bridge capability */
  293. pcie_capability_read_dword(bridge, PCI_EXP_DEVCAP2, &val);
  294. if (val & PCI_EXP_DEVCAP2_ATOMIC_COMP64) {
  295. pcie_capability_set_word(pdev, PCI_EXP_DEVCTL2,
  296. PCI_EXP_DEVCTL2_ATOMIC_REQ);
  297. dev->atomic_cap = IB_ATOMIC_GLOB;
  298. } else {
  299. pcie_capability_clear_word(pdev, PCI_EXP_DEVCTL2,
  300. PCI_EXP_DEVCTL2_ATOMIC_REQ);
  301. }
  302. }
  303. static const struct qed_rdma_ops *qed_ops;
  304. #define HILO_U64(hi, lo) ((((u64)(hi)) << 32) + (lo))
  305. static irqreturn_t qedr_irq_handler(int irq, void *handle)
  306. {
  307. u16 hw_comp_cons, sw_comp_cons;
  308. struct qedr_cnq *cnq = handle;
  309. struct regpair *cq_handle;
  310. struct qedr_cq *cq;
  311. qed_sb_ack(cnq->sb, IGU_INT_DISABLE, 0);
  312. qed_sb_update_sb_idx(cnq->sb);
  313. hw_comp_cons = le16_to_cpu(*cnq->hw_cons_ptr);
  314. sw_comp_cons = qed_chain_get_cons_idx(&cnq->pbl);
  315. /* Align protocol-index and chain reads */
  316. rmb();
  317. while (sw_comp_cons != hw_comp_cons) {
  318. cq_handle = (struct regpair *)qed_chain_consume(&cnq->pbl);
  319. cq = (struct qedr_cq *)(uintptr_t)HILO_U64(cq_handle->hi,
  320. cq_handle->lo);
  321. if (cq == NULL) {
  322. DP_ERR(cnq->dev,
  323. "Received NULL CQ cq_handle->hi=%d cq_handle->lo=%d sw_comp_cons=%d hw_comp_cons=%d\n",
  324. cq_handle->hi, cq_handle->lo, sw_comp_cons,
  325. hw_comp_cons);
  326. break;
  327. }
  328. if (cq->sig != QEDR_CQ_MAGIC_NUMBER) {
  329. DP_ERR(cnq->dev,
  330. "Problem with cq signature, cq_handle->hi=%d ch_handle->lo=%d cq=%p\n",
  331. cq_handle->hi, cq_handle->lo, cq);
  332. break;
  333. }
  334. cq->arm_flags = 0;
  335. if (cq->ibcq.comp_handler)
  336. (*cq->ibcq.comp_handler)
  337. (&cq->ibcq, cq->ibcq.cq_context);
  338. sw_comp_cons = qed_chain_get_cons_idx(&cnq->pbl);
  339. cnq->n_comp++;
  340. }
  341. qed_ops->rdma_cnq_prod_update(cnq->dev->rdma_ctx, cnq->index,
  342. sw_comp_cons);
  343. qed_sb_ack(cnq->sb, IGU_INT_ENABLE, 1);
  344. return IRQ_HANDLED;
  345. }
  346. static void qedr_sync_free_irqs(struct qedr_dev *dev)
  347. {
  348. u32 vector;
  349. int i;
  350. for (i = 0; i < dev->int_info.used_cnt; i++) {
  351. if (dev->int_info.msix_cnt) {
  352. vector = dev->int_info.msix[i * dev->num_hwfns].vector;
  353. synchronize_irq(vector);
  354. free_irq(vector, &dev->cnq_array[i]);
  355. }
  356. }
  357. dev->int_info.used_cnt = 0;
  358. }
  359. static int qedr_req_msix_irqs(struct qedr_dev *dev)
  360. {
  361. int i, rc = 0;
  362. if (dev->num_cnq > dev->int_info.msix_cnt) {
  363. DP_ERR(dev,
  364. "Interrupt mismatch: %d CNQ queues > %d MSI-x vectors\n",
  365. dev->num_cnq, dev->int_info.msix_cnt);
  366. return -EINVAL;
  367. }
  368. for (i = 0; i < dev->num_cnq; i++) {
  369. rc = request_irq(dev->int_info.msix[i * dev->num_hwfns].vector,
  370. qedr_irq_handler, 0, dev->cnq_array[i].name,
  371. &dev->cnq_array[i]);
  372. if (rc) {
  373. DP_ERR(dev, "Request cnq %d irq failed\n", i);
  374. qedr_sync_free_irqs(dev);
  375. } else {
  376. DP_DEBUG(dev, QEDR_MSG_INIT,
  377. "Requested cnq irq for %s [entry %d]. Cookie is at %p\n",
  378. dev->cnq_array[i].name, i,
  379. &dev->cnq_array[i]);
  380. dev->int_info.used_cnt++;
  381. }
  382. }
  383. return rc;
  384. }
  385. static int qedr_setup_irqs(struct qedr_dev *dev)
  386. {
  387. int rc;
  388. DP_DEBUG(dev, QEDR_MSG_INIT, "qedr_setup_irqs\n");
  389. /* Learn Interrupt configuration */
  390. rc = dev->ops->rdma_set_rdma_int(dev->cdev, dev->num_cnq);
  391. if (rc < 0)
  392. return rc;
  393. rc = dev->ops->rdma_get_rdma_int(dev->cdev, &dev->int_info);
  394. if (rc) {
  395. DP_DEBUG(dev, QEDR_MSG_INIT, "get_rdma_int failed\n");
  396. return rc;
  397. }
  398. if (dev->int_info.msix_cnt) {
  399. DP_DEBUG(dev, QEDR_MSG_INIT, "rdma msix_cnt = %d\n",
  400. dev->int_info.msix_cnt);
  401. rc = qedr_req_msix_irqs(dev);
  402. if (rc)
  403. return rc;
  404. }
  405. DP_DEBUG(dev, QEDR_MSG_INIT, "qedr_setup_irqs succeeded\n");
  406. return 0;
  407. }
  408. static int qedr_set_device_attr(struct qedr_dev *dev)
  409. {
  410. struct qed_rdma_device *qed_attr;
  411. struct qedr_device_attr *attr;
  412. u32 page_size;
  413. /* Part 1 - query core capabilities */
  414. qed_attr = dev->ops->rdma_query_device(dev->rdma_ctx);
  415. /* Part 2 - check capabilities */
  416. page_size = ~dev->attr.page_size_caps + 1;
  417. if (page_size > PAGE_SIZE) {
  418. DP_ERR(dev,
  419. "Kernel PAGE_SIZE is %ld which is smaller than minimum page size (%d) required by qedr\n",
  420. PAGE_SIZE, page_size);
  421. return -ENODEV;
  422. }
  423. /* Part 3 - copy and update capabilities */
  424. attr = &dev->attr;
  425. attr->vendor_id = qed_attr->vendor_id;
  426. attr->vendor_part_id = qed_attr->vendor_part_id;
  427. attr->hw_ver = qed_attr->hw_ver;
  428. attr->fw_ver = qed_attr->fw_ver;
  429. attr->node_guid = qed_attr->node_guid;
  430. attr->sys_image_guid = qed_attr->sys_image_guid;
  431. attr->max_cnq = qed_attr->max_cnq;
  432. attr->max_sge = qed_attr->max_sge;
  433. attr->max_inline = qed_attr->max_inline;
  434. attr->max_sqe = min_t(u32, qed_attr->max_wqe, QEDR_MAX_SQE);
  435. attr->max_rqe = min_t(u32, qed_attr->max_wqe, QEDR_MAX_RQE);
  436. attr->max_qp_resp_rd_atomic_resc = qed_attr->max_qp_resp_rd_atomic_resc;
  437. attr->max_qp_req_rd_atomic_resc = qed_attr->max_qp_req_rd_atomic_resc;
  438. attr->max_dev_resp_rd_atomic_resc =
  439. qed_attr->max_dev_resp_rd_atomic_resc;
  440. attr->max_cq = qed_attr->max_cq;
  441. attr->max_qp = qed_attr->max_qp;
  442. attr->max_mr = qed_attr->max_mr;
  443. attr->max_mr_size = qed_attr->max_mr_size;
  444. attr->max_cqe = min_t(u64, qed_attr->max_cqe, QEDR_MAX_CQES);
  445. attr->max_mw = qed_attr->max_mw;
  446. attr->max_fmr = qed_attr->max_fmr;
  447. attr->max_mr_mw_fmr_pbl = qed_attr->max_mr_mw_fmr_pbl;
  448. attr->max_mr_mw_fmr_size = qed_attr->max_mr_mw_fmr_size;
  449. attr->max_pd = qed_attr->max_pd;
  450. attr->max_ah = qed_attr->max_ah;
  451. attr->max_pkey = qed_attr->max_pkey;
  452. attr->max_srq = qed_attr->max_srq;
  453. attr->max_srq_wr = qed_attr->max_srq_wr;
  454. attr->dev_caps = qed_attr->dev_caps;
  455. attr->page_size_caps = qed_attr->page_size_caps;
  456. attr->dev_ack_delay = qed_attr->dev_ack_delay;
  457. attr->reserved_lkey = qed_attr->reserved_lkey;
  458. attr->bad_pkey_counter = qed_attr->bad_pkey_counter;
  459. attr->max_stats_queues = qed_attr->max_stats_queues;
  460. return 0;
  461. }
  462. static int qedr_init_hw(struct qedr_dev *dev)
  463. {
  464. struct qed_rdma_add_user_out_params out_params;
  465. struct qed_rdma_start_in_params *in_params;
  466. struct qed_rdma_cnq_params *cur_pbl;
  467. struct qed_rdma_events events;
  468. dma_addr_t p_phys_table;
  469. u32 page_cnt;
  470. int rc = 0;
  471. int i;
  472. in_params = kzalloc(sizeof(*in_params), GFP_KERNEL);
  473. if (!in_params) {
  474. rc = -ENOMEM;
  475. goto out;
  476. }
  477. in_params->desired_cnq = dev->num_cnq;
  478. for (i = 0; i < dev->num_cnq; i++) {
  479. cur_pbl = &in_params->cnq_pbl_list[i];
  480. page_cnt = qed_chain_get_page_cnt(&dev->cnq_array[i].pbl);
  481. cur_pbl->num_pbl_pages = page_cnt;
  482. p_phys_table = qed_chain_get_pbl_phys(&dev->cnq_array[i].pbl);
  483. cur_pbl->pbl_ptr = (u64)p_phys_table;
  484. }
  485. events.context = dev;
  486. in_params->events = &events;
  487. in_params->cq_mode = QED_RDMA_CQ_MODE_32_BITS;
  488. in_params->max_mtu = dev->ndev->mtu;
  489. ether_addr_copy(&in_params->mac_addr[0], dev->ndev->dev_addr);
  490. rc = dev->ops->rdma_init(dev->cdev, in_params);
  491. if (rc)
  492. goto out;
  493. rc = dev->ops->rdma_add_user(dev->rdma_ctx, &out_params);
  494. if (rc)
  495. goto out;
  496. dev->db_addr = (void *)(uintptr_t)out_params.dpi_addr;
  497. dev->db_phys_addr = out_params.dpi_phys_addr;
  498. dev->db_size = out_params.dpi_size;
  499. dev->dpi = out_params.dpi;
  500. rc = qedr_set_device_attr(dev);
  501. out:
  502. kfree(in_params);
  503. if (rc)
  504. DP_ERR(dev, "Init HW Failed rc = %d\n", rc);
  505. return rc;
  506. }
  507. void qedr_stop_hw(struct qedr_dev *dev)
  508. {
  509. dev->ops->rdma_remove_user(dev->rdma_ctx, dev->dpi);
  510. dev->ops->rdma_stop(dev->rdma_ctx);
  511. }
  512. static struct qedr_dev *qedr_add(struct qed_dev *cdev, struct pci_dev *pdev,
  513. struct net_device *ndev)
  514. {
  515. struct qed_dev_rdma_info dev_info;
  516. struct qedr_dev *dev;
  517. int rc = 0, i;
  518. dev = (struct qedr_dev *)ib_alloc_device(sizeof(*dev));
  519. if (!dev) {
  520. pr_err("Unable to allocate ib device\n");
  521. return NULL;
  522. }
  523. DP_DEBUG(dev, QEDR_MSG_INIT, "qedr add device called\n");
  524. dev->pdev = pdev;
  525. dev->ndev = ndev;
  526. dev->cdev = cdev;
  527. qed_ops = qed_get_rdma_ops();
  528. if (!qed_ops) {
  529. DP_ERR(dev, "Failed to get qed roce operations\n");
  530. goto init_err;
  531. }
  532. dev->ops = qed_ops;
  533. rc = qed_ops->fill_dev_info(cdev, &dev_info);
  534. if (rc)
  535. goto init_err;
  536. dev->num_hwfns = dev_info.common.num_hwfns;
  537. dev->rdma_ctx = dev->ops->rdma_get_rdma_ctx(cdev);
  538. dev->num_cnq = dev->ops->rdma_get_min_cnq_msix(cdev);
  539. if (!dev->num_cnq) {
  540. DP_ERR(dev, "not enough CNQ resources.\n");
  541. goto init_err;
  542. }
  543. dev->wq_multiplier = QEDR_WQ_MULTIPLIER_DFT;
  544. qedr_pci_set_atomic(dev, pdev);
  545. rc = qedr_alloc_resources(dev);
  546. if (rc)
  547. goto init_err;
  548. rc = qedr_init_hw(dev);
  549. if (rc)
  550. goto alloc_err;
  551. rc = qedr_setup_irqs(dev);
  552. if (rc)
  553. goto irq_err;
  554. rc = qedr_register_device(dev);
  555. if (rc) {
  556. DP_ERR(dev, "Unable to allocate register device\n");
  557. goto reg_err;
  558. }
  559. for (i = 0; i < ARRAY_SIZE(qedr_attributes); i++)
  560. if (device_create_file(&dev->ibdev.dev, qedr_attributes[i]))
  561. goto reg_err;
  562. DP_DEBUG(dev, QEDR_MSG_INIT, "qedr driver loaded successfully\n");
  563. return dev;
  564. reg_err:
  565. qedr_sync_free_irqs(dev);
  566. irq_err:
  567. qedr_stop_hw(dev);
  568. alloc_err:
  569. qedr_free_resources(dev);
  570. init_err:
  571. ib_dealloc_device(&dev->ibdev);
  572. DP_ERR(dev, "qedr driver load failed rc=%d\n", rc);
  573. return NULL;
  574. }
  575. static void qedr_remove(struct qedr_dev *dev)
  576. {
  577. /* First unregister with stack to stop all the active traffic
  578. * of the registered clients.
  579. */
  580. qedr_remove_sysfiles(dev);
  581. qedr_stop_hw(dev);
  582. qedr_sync_free_irqs(dev);
  583. qedr_free_resources(dev);
  584. ib_dealloc_device(&dev->ibdev);
  585. }
  586. static int qedr_close(struct qedr_dev *dev)
  587. {
  588. qedr_ib_dispatch_event(dev, 1, IB_EVENT_PORT_ERR);
  589. return 0;
  590. }
  591. static void qedr_shutdown(struct qedr_dev *dev)
  592. {
  593. qedr_close(dev);
  594. qedr_remove(dev);
  595. }
  596. /* event handling via NIC driver ensures that all the NIC specific
  597. * initialization done before RoCE driver notifies
  598. * event to stack.
  599. */
  600. static void qedr_notify(struct qedr_dev *dev, enum qede_roce_event event)
  601. {
  602. switch (event) {
  603. case QEDE_UP:
  604. qedr_ib_dispatch_event(dev, 1, IB_EVENT_PORT_ACTIVE);
  605. break;
  606. case QEDE_DOWN:
  607. qedr_close(dev);
  608. break;
  609. case QEDE_CLOSE:
  610. qedr_shutdown(dev);
  611. break;
  612. case QEDE_CHANGE_ADDR:
  613. qedr_ib_dispatch_event(dev, 1, IB_EVENT_GID_CHANGE);
  614. break;
  615. default:
  616. pr_err("Event not supported\n");
  617. }
  618. }
  619. static struct qedr_driver qedr_drv = {
  620. .name = "qedr_driver",
  621. .add = qedr_add,
  622. .remove = qedr_remove,
  623. .notify = qedr_notify,
  624. };
  625. static int __init qedr_init_module(void)
  626. {
  627. return qede_roce_register_driver(&qedr_drv);
  628. }
  629. static void __exit qedr_exit_module(void)
  630. {
  631. qede_roce_unregister_driver(&qedr_drv);
  632. }
  633. module_init(qedr_init_module);
  634. module_exit(qedr_exit_module);