quirks.c 139 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010
  1. /*
  2. * This file contains work-arounds for many known PCI hardware
  3. * bugs. Devices present only on certain architectures (host
  4. * bridges et cetera) should be handled in arch-specific code.
  5. *
  6. * Note: any quirks for hotpluggable devices must _NOT_ be declared __init.
  7. *
  8. * Copyright (c) 1999 Martin Mares <mj@ucw.cz>
  9. *
  10. * Init/reset quirks for USB host controllers should be in the
  11. * USB quirks file, where their drivers can access reuse it.
  12. */
  13. #include <linux/types.h>
  14. #include <linux/kernel.h>
  15. #include <linux/export.h>
  16. #include <linux/pci.h>
  17. #include <linux/init.h>
  18. #include <linux/delay.h>
  19. #include <linux/acpi.h>
  20. #include <linux/kallsyms.h>
  21. #include <linux/dmi.h>
  22. #include <linux/pci-aspm.h>
  23. #include <linux/ioport.h>
  24. #include <linux/sched.h>
  25. #include <linux/ktime.h>
  26. #include <linux/mm.h>
  27. #include <asm/dma.h> /* isa_dma_bridge_buggy */
  28. #include "pci.h"
  29. /*
  30. * Decoding should be disabled for a PCI device during BAR sizing to avoid
  31. * conflict. But doing so may cause problems on host bridge and perhaps other
  32. * key system devices. For devices that need to have mmio decoding always-on,
  33. * we need to set the dev->mmio_always_on bit.
  34. */
  35. static void quirk_mmio_always_on(struct pci_dev *dev)
  36. {
  37. dev->mmio_always_on = 1;
  38. }
  39. DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_ANY_ID, PCI_ANY_ID,
  40. PCI_CLASS_BRIDGE_HOST, 8, quirk_mmio_always_on);
  41. /* The Mellanox Tavor device gives false positive parity errors
  42. * Mark this device with a broken_parity_status, to allow
  43. * PCI scanning code to "skip" this now blacklisted device.
  44. */
  45. static void quirk_mellanox_tavor(struct pci_dev *dev)
  46. {
  47. dev->broken_parity_status = 1; /* This device gives false positives */
  48. }
  49. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_MELLANOX, PCI_DEVICE_ID_MELLANOX_TAVOR, quirk_mellanox_tavor);
  50. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_MELLANOX, PCI_DEVICE_ID_MELLANOX_TAVOR_BRIDGE, quirk_mellanox_tavor);
  51. /* Deal with broken BIOSes that neglect to enable passive release,
  52. which can cause problems in combination with the 82441FX/PPro MTRRs */
  53. static void quirk_passive_release(struct pci_dev *dev)
  54. {
  55. struct pci_dev *d = NULL;
  56. unsigned char dlc;
  57. /* We have to make sure a particular bit is set in the PIIX3
  58. ISA bridge, so we have to go out and find it. */
  59. while ((d = pci_get_device(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371SB_0, d))) {
  60. pci_read_config_byte(d, 0x82, &dlc);
  61. if (!(dlc & 1<<1)) {
  62. dev_info(&d->dev, "PIIX3: Enabling Passive Release\n");
  63. dlc |= 1<<1;
  64. pci_write_config_byte(d, 0x82, dlc);
  65. }
  66. }
  67. }
  68. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82441, quirk_passive_release);
  69. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82441, quirk_passive_release);
  70. /* The VIA VP2/VP3/MVP3 seem to have some 'features'. There may be a workaround
  71. but VIA don't answer queries. If you happen to have good contacts at VIA
  72. ask them for me please -- Alan
  73. This appears to be BIOS not version dependent. So presumably there is a
  74. chipset level fix */
  75. static void quirk_isa_dma_hangs(struct pci_dev *dev)
  76. {
  77. if (!isa_dma_bridge_buggy) {
  78. isa_dma_bridge_buggy = 1;
  79. dev_info(&dev->dev, "Activating ISA DMA hang workarounds\n");
  80. }
  81. }
  82. /*
  83. * Its not totally clear which chipsets are the problematic ones
  84. * We know 82C586 and 82C596 variants are affected.
  85. */
  86. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C586_0, quirk_isa_dma_hangs);
  87. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C596, quirk_isa_dma_hangs);
  88. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371SB_0, quirk_isa_dma_hangs);
  89. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL, PCI_DEVICE_ID_AL_M1533, quirk_isa_dma_hangs);
  90. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NEC, PCI_DEVICE_ID_NEC_CBUS_1, quirk_isa_dma_hangs);
  91. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NEC, PCI_DEVICE_ID_NEC_CBUS_2, quirk_isa_dma_hangs);
  92. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NEC, PCI_DEVICE_ID_NEC_CBUS_3, quirk_isa_dma_hangs);
  93. /*
  94. * Intel NM10 "TigerPoint" LPC PM1a_STS.BM_STS must be clear
  95. * for some HT machines to use C4 w/o hanging.
  96. */
  97. static void quirk_tigerpoint_bm_sts(struct pci_dev *dev)
  98. {
  99. u32 pmbase;
  100. u16 pm1a;
  101. pci_read_config_dword(dev, 0x40, &pmbase);
  102. pmbase = pmbase & 0xff80;
  103. pm1a = inw(pmbase);
  104. if (pm1a & 0x10) {
  105. dev_info(&dev->dev, FW_BUG "TigerPoint LPC.BM_STS cleared\n");
  106. outw(0x10, pmbase);
  107. }
  108. }
  109. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_TGP_LPC, quirk_tigerpoint_bm_sts);
  110. /*
  111. * Chipsets where PCI->PCI transfers vanish or hang
  112. */
  113. static void quirk_nopcipci(struct pci_dev *dev)
  114. {
  115. if ((pci_pci_problems & PCIPCI_FAIL) == 0) {
  116. dev_info(&dev->dev, "Disabling direct PCI/PCI transfers\n");
  117. pci_pci_problems |= PCIPCI_FAIL;
  118. }
  119. }
  120. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_5597, quirk_nopcipci);
  121. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_496, quirk_nopcipci);
  122. static void quirk_nopciamd(struct pci_dev *dev)
  123. {
  124. u8 rev;
  125. pci_read_config_byte(dev, 0x08, &rev);
  126. if (rev == 0x13) {
  127. /* Erratum 24 */
  128. dev_info(&dev->dev, "Chipset erratum: Disabling direct PCI/AGP transfers\n");
  129. pci_pci_problems |= PCIAGP_FAIL;
  130. }
  131. }
  132. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8151_0, quirk_nopciamd);
  133. /*
  134. * Triton requires workarounds to be used by the drivers
  135. */
  136. static void quirk_triton(struct pci_dev *dev)
  137. {
  138. if ((pci_pci_problems&PCIPCI_TRITON) == 0) {
  139. dev_info(&dev->dev, "Limiting direct PCI/PCI transfers\n");
  140. pci_pci_problems |= PCIPCI_TRITON;
  141. }
  142. }
  143. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82437, quirk_triton);
  144. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82437VX, quirk_triton);
  145. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82439, quirk_triton);
  146. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82439TX, quirk_triton);
  147. /*
  148. * VIA Apollo KT133 needs PCI latency patch
  149. * Made according to a windows driver based patch by George E. Breese
  150. * see PCI Latency Adjust on http://www.viahardware.com/download/viatweak.shtm
  151. * and http://www.georgebreese.com/net/software/#PCI
  152. * Also see http://www.au-ja.org/review-kt133a-1-en.phtml for
  153. * the info on which Mr Breese based his work.
  154. *
  155. * Updated based on further information from the site and also on
  156. * information provided by VIA
  157. */
  158. static void quirk_vialatency(struct pci_dev *dev)
  159. {
  160. struct pci_dev *p;
  161. u8 busarb;
  162. /* Ok we have a potential problem chipset here. Now see if we have
  163. a buggy southbridge */
  164. p = pci_get_device(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686, NULL);
  165. if (p != NULL) {
  166. /* 0x40 - 0x4f == 686B, 0x10 - 0x2f == 686A; thanks Dan Hollis */
  167. /* Check for buggy part revisions */
  168. if (p->revision < 0x40 || p->revision > 0x42)
  169. goto exit;
  170. } else {
  171. p = pci_get_device(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8231, NULL);
  172. if (p == NULL) /* No problem parts */
  173. goto exit;
  174. /* Check for buggy part revisions */
  175. if (p->revision < 0x10 || p->revision > 0x12)
  176. goto exit;
  177. }
  178. /*
  179. * Ok we have the problem. Now set the PCI master grant to
  180. * occur every master grant. The apparent bug is that under high
  181. * PCI load (quite common in Linux of course) you can get data
  182. * loss when the CPU is held off the bus for 3 bus master requests
  183. * This happens to include the IDE controllers....
  184. *
  185. * VIA only apply this fix when an SB Live! is present but under
  186. * both Linux and Windows this isn't enough, and we have seen
  187. * corruption without SB Live! but with things like 3 UDMA IDE
  188. * controllers. So we ignore that bit of the VIA recommendation..
  189. */
  190. pci_read_config_byte(dev, 0x76, &busarb);
  191. /* Set bit 4 and bi 5 of byte 76 to 0x01
  192. "Master priority rotation on every PCI master grant */
  193. busarb &= ~(1<<5);
  194. busarb |= (1<<4);
  195. pci_write_config_byte(dev, 0x76, busarb);
  196. dev_info(&dev->dev, "Applying VIA southbridge workaround\n");
  197. exit:
  198. pci_dev_put(p);
  199. }
  200. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8363_0, quirk_vialatency);
  201. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8371_1, quirk_vialatency);
  202. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8361, quirk_vialatency);
  203. /* Must restore this on a resume from RAM */
  204. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8363_0, quirk_vialatency);
  205. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8371_1, quirk_vialatency);
  206. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8361, quirk_vialatency);
  207. /*
  208. * VIA Apollo VP3 needs ETBF on BT848/878
  209. */
  210. static void quirk_viaetbf(struct pci_dev *dev)
  211. {
  212. if ((pci_pci_problems&PCIPCI_VIAETBF) == 0) {
  213. dev_info(&dev->dev, "Limiting direct PCI/PCI transfers\n");
  214. pci_pci_problems |= PCIPCI_VIAETBF;
  215. }
  216. }
  217. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C597_0, quirk_viaetbf);
  218. static void quirk_vsfx(struct pci_dev *dev)
  219. {
  220. if ((pci_pci_problems&PCIPCI_VSFX) == 0) {
  221. dev_info(&dev->dev, "Limiting direct PCI/PCI transfers\n");
  222. pci_pci_problems |= PCIPCI_VSFX;
  223. }
  224. }
  225. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C576, quirk_vsfx);
  226. /*
  227. * Ali Magik requires workarounds to be used by the drivers
  228. * that DMA to AGP space. Latency must be set to 0xA and triton
  229. * workaround applied too
  230. * [Info kindly provided by ALi]
  231. */
  232. static void quirk_alimagik(struct pci_dev *dev)
  233. {
  234. if ((pci_pci_problems&PCIPCI_ALIMAGIK) == 0) {
  235. dev_info(&dev->dev, "Limiting direct PCI/PCI transfers\n");
  236. pci_pci_problems |= PCIPCI_ALIMAGIK|PCIPCI_TRITON;
  237. }
  238. }
  239. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL, PCI_DEVICE_ID_AL_M1647, quirk_alimagik);
  240. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL, PCI_DEVICE_ID_AL_M1651, quirk_alimagik);
  241. /*
  242. * Natoma has some interesting boundary conditions with Zoran stuff
  243. * at least
  244. */
  245. static void quirk_natoma(struct pci_dev *dev)
  246. {
  247. if ((pci_pci_problems&PCIPCI_NATOMA) == 0) {
  248. dev_info(&dev->dev, "Limiting direct PCI/PCI transfers\n");
  249. pci_pci_problems |= PCIPCI_NATOMA;
  250. }
  251. }
  252. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82441, quirk_natoma);
  253. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443LX_0, quirk_natoma);
  254. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443LX_1, quirk_natoma);
  255. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443BX_0, quirk_natoma);
  256. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443BX_1, quirk_natoma);
  257. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443BX_2, quirk_natoma);
  258. /*
  259. * This chip can cause PCI parity errors if config register 0xA0 is read
  260. * while DMAs are occurring.
  261. */
  262. static void quirk_citrine(struct pci_dev *dev)
  263. {
  264. dev->cfg_size = 0xA0;
  265. }
  266. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_IBM, PCI_DEVICE_ID_IBM_CITRINE, quirk_citrine);
  267. /* On IBM Crocodile ipr SAS adapters, expand BAR to system page size */
  268. static void quirk_extend_bar_to_page(struct pci_dev *dev)
  269. {
  270. int i;
  271. for (i = 0; i < PCI_STD_RESOURCE_END; i++) {
  272. struct resource *r = &dev->resource[i];
  273. if (r->flags & IORESOURCE_MEM && resource_size(r) < PAGE_SIZE) {
  274. r->end = PAGE_SIZE - 1;
  275. r->start = 0;
  276. r->flags |= IORESOURCE_UNSET;
  277. dev_info(&dev->dev, "expanded BAR %d to page size: %pR\n",
  278. i, r);
  279. }
  280. }
  281. }
  282. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_IBM, 0x034a, quirk_extend_bar_to_page);
  283. /*
  284. * S3 868 and 968 chips report region size equal to 32M, but they decode 64M.
  285. * If it's needed, re-allocate the region.
  286. */
  287. static void quirk_s3_64M(struct pci_dev *dev)
  288. {
  289. struct resource *r = &dev->resource[0];
  290. if ((r->start & 0x3ffffff) || r->end != r->start + 0x3ffffff) {
  291. r->flags |= IORESOURCE_UNSET;
  292. r->start = 0;
  293. r->end = 0x3ffffff;
  294. }
  295. }
  296. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_S3, PCI_DEVICE_ID_S3_868, quirk_s3_64M);
  297. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_S3, PCI_DEVICE_ID_S3_968, quirk_s3_64M);
  298. static void quirk_io(struct pci_dev *dev, int pos, unsigned size,
  299. const char *name)
  300. {
  301. u32 region;
  302. struct pci_bus_region bus_region;
  303. struct resource *res = dev->resource + pos;
  304. pci_read_config_dword(dev, PCI_BASE_ADDRESS_0 + (pos << 2), &region);
  305. if (!region)
  306. return;
  307. res->name = pci_name(dev);
  308. res->flags = region & ~PCI_BASE_ADDRESS_IO_MASK;
  309. res->flags |=
  310. (IORESOURCE_IO | IORESOURCE_PCI_FIXED | IORESOURCE_SIZEALIGN);
  311. region &= ~(size - 1);
  312. /* Convert from PCI bus to resource space */
  313. bus_region.start = region;
  314. bus_region.end = region + size - 1;
  315. pcibios_bus_to_resource(dev->bus, res, &bus_region);
  316. dev_info(&dev->dev, FW_BUG "%s quirk: reg 0x%x: %pR\n",
  317. name, PCI_BASE_ADDRESS_0 + (pos << 2), res);
  318. }
  319. /*
  320. * Some CS5536 BIOSes (for example, the Soekris NET5501 board w/ comBIOS
  321. * ver. 1.33 20070103) don't set the correct ISA PCI region header info.
  322. * BAR0 should be 8 bytes; instead, it may be set to something like 8k
  323. * (which conflicts w/ BAR1's memory range).
  324. *
  325. * CS553x's ISA PCI BARs may also be read-only (ref:
  326. * https://bugzilla.kernel.org/show_bug.cgi?id=85991 - Comment #4 forward).
  327. */
  328. static void quirk_cs5536_vsa(struct pci_dev *dev)
  329. {
  330. static char *name = "CS5536 ISA bridge";
  331. if (pci_resource_len(dev, 0) != 8) {
  332. quirk_io(dev, 0, 8, name); /* SMB */
  333. quirk_io(dev, 1, 256, name); /* GPIO */
  334. quirk_io(dev, 2, 64, name); /* MFGPT */
  335. dev_info(&dev->dev, "%s bug detected (incorrect header); workaround applied\n",
  336. name);
  337. }
  338. }
  339. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_CS5536_ISA, quirk_cs5536_vsa);
  340. static void quirk_io_region(struct pci_dev *dev, int port,
  341. unsigned size, int nr, const char *name)
  342. {
  343. u16 region;
  344. struct pci_bus_region bus_region;
  345. struct resource *res = dev->resource + nr;
  346. pci_read_config_word(dev, port, &region);
  347. region &= ~(size - 1);
  348. if (!region)
  349. return;
  350. res->name = pci_name(dev);
  351. res->flags = IORESOURCE_IO;
  352. /* Convert from PCI bus to resource space */
  353. bus_region.start = region;
  354. bus_region.end = region + size - 1;
  355. pcibios_bus_to_resource(dev->bus, res, &bus_region);
  356. if (!pci_claim_resource(dev, nr))
  357. dev_info(&dev->dev, "quirk: %pR claimed by %s\n", res, name);
  358. }
  359. /*
  360. * ATI Northbridge setups MCE the processor if you even
  361. * read somewhere between 0x3b0->0x3bb or read 0x3d3
  362. */
  363. static void quirk_ati_exploding_mce(struct pci_dev *dev)
  364. {
  365. dev_info(&dev->dev, "ATI Northbridge, reserving I/O ports 0x3b0 to 0x3bb\n");
  366. /* Mae rhaid i ni beidio ag edrych ar y lleoliadiau I/O hyn */
  367. request_region(0x3b0, 0x0C, "RadeonIGP");
  368. request_region(0x3d3, 0x01, "RadeonIGP");
  369. }
  370. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_RS100, quirk_ati_exploding_mce);
  371. /*
  372. * In the AMD NL platform, this device ([1022:7912]) has a class code of
  373. * PCI_CLASS_SERIAL_USB_XHCI (0x0c0330), which means the xhci driver will
  374. * claim it.
  375. * But the dwc3 driver is a more specific driver for this device, and we'd
  376. * prefer to use it instead of xhci. To prevent xhci from claiming the
  377. * device, change the class code to 0x0c03fe, which the PCI r3.0 spec
  378. * defines as "USB device (not host controller)". The dwc3 driver can then
  379. * claim it based on its Vendor and Device ID.
  380. */
  381. static void quirk_amd_nl_class(struct pci_dev *pdev)
  382. {
  383. /*
  384. * Use 'USB Device' (0x0c03fe) instead of PCI header provided
  385. */
  386. pdev->class = 0x0c03fe;
  387. }
  388. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_NL_USB,
  389. quirk_amd_nl_class);
  390. /*
  391. * Let's make the southbridge information explicit instead
  392. * of having to worry about people probing the ACPI areas,
  393. * for example.. (Yes, it happens, and if you read the wrong
  394. * ACPI register it will put the machine to sleep with no
  395. * way of waking it up again. Bummer).
  396. *
  397. * ALI M7101: Two IO regions pointed to by words at
  398. * 0xE0 (64 bytes of ACPI registers)
  399. * 0xE2 (32 bytes of SMB registers)
  400. */
  401. static void quirk_ali7101_acpi(struct pci_dev *dev)
  402. {
  403. quirk_io_region(dev, 0xE0, 64, PCI_BRIDGE_RESOURCES, "ali7101 ACPI");
  404. quirk_io_region(dev, 0xE2, 32, PCI_BRIDGE_RESOURCES+1, "ali7101 SMB");
  405. }
  406. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AL, PCI_DEVICE_ID_AL_M7101, quirk_ali7101_acpi);
  407. static void piix4_io_quirk(struct pci_dev *dev, const char *name, unsigned int port, unsigned int enable)
  408. {
  409. u32 devres;
  410. u32 mask, size, base;
  411. pci_read_config_dword(dev, port, &devres);
  412. if ((devres & enable) != enable)
  413. return;
  414. mask = (devres >> 16) & 15;
  415. base = devres & 0xffff;
  416. size = 16;
  417. for (;;) {
  418. unsigned bit = size >> 1;
  419. if ((bit & mask) == bit)
  420. break;
  421. size = bit;
  422. }
  423. /*
  424. * For now we only print it out. Eventually we'll want to
  425. * reserve it (at least if it's in the 0x1000+ range), but
  426. * let's get enough confirmation reports first.
  427. */
  428. base &= -size;
  429. dev_info(&dev->dev, "%s PIO at %04x-%04x\n", name, base,
  430. base + size - 1);
  431. }
  432. static void piix4_mem_quirk(struct pci_dev *dev, const char *name, unsigned int port, unsigned int enable)
  433. {
  434. u32 devres;
  435. u32 mask, size, base;
  436. pci_read_config_dword(dev, port, &devres);
  437. if ((devres & enable) != enable)
  438. return;
  439. base = devres & 0xffff0000;
  440. mask = (devres & 0x3f) << 16;
  441. size = 128 << 16;
  442. for (;;) {
  443. unsigned bit = size >> 1;
  444. if ((bit & mask) == bit)
  445. break;
  446. size = bit;
  447. }
  448. /*
  449. * For now we only print it out. Eventually we'll want to
  450. * reserve it, but let's get enough confirmation reports first.
  451. */
  452. base &= -size;
  453. dev_info(&dev->dev, "%s MMIO at %04x-%04x\n", name, base,
  454. base + size - 1);
  455. }
  456. /*
  457. * PIIX4 ACPI: Two IO regions pointed to by longwords at
  458. * 0x40 (64 bytes of ACPI registers)
  459. * 0x90 (16 bytes of SMB registers)
  460. * and a few strange programmable PIIX4 device resources.
  461. */
  462. static void quirk_piix4_acpi(struct pci_dev *dev)
  463. {
  464. u32 res_a;
  465. quirk_io_region(dev, 0x40, 64, PCI_BRIDGE_RESOURCES, "PIIX4 ACPI");
  466. quirk_io_region(dev, 0x90, 16, PCI_BRIDGE_RESOURCES+1, "PIIX4 SMB");
  467. /* Device resource A has enables for some of the other ones */
  468. pci_read_config_dword(dev, 0x5c, &res_a);
  469. piix4_io_quirk(dev, "PIIX4 devres B", 0x60, 3 << 21);
  470. piix4_io_quirk(dev, "PIIX4 devres C", 0x64, 3 << 21);
  471. /* Device resource D is just bitfields for static resources */
  472. /* Device 12 enabled? */
  473. if (res_a & (1 << 29)) {
  474. piix4_io_quirk(dev, "PIIX4 devres E", 0x68, 1 << 20);
  475. piix4_mem_quirk(dev, "PIIX4 devres F", 0x6c, 1 << 7);
  476. }
  477. /* Device 13 enabled? */
  478. if (res_a & (1 << 30)) {
  479. piix4_io_quirk(dev, "PIIX4 devres G", 0x70, 1 << 20);
  480. piix4_mem_quirk(dev, "PIIX4 devres H", 0x74, 1 << 7);
  481. }
  482. piix4_io_quirk(dev, "PIIX4 devres I", 0x78, 1 << 20);
  483. piix4_io_quirk(dev, "PIIX4 devres J", 0x7c, 1 << 20);
  484. }
  485. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371AB_3, quirk_piix4_acpi);
  486. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443MX_3, quirk_piix4_acpi);
  487. #define ICH_PMBASE 0x40
  488. #define ICH_ACPI_CNTL 0x44
  489. #define ICH4_ACPI_EN 0x10
  490. #define ICH6_ACPI_EN 0x80
  491. #define ICH4_GPIOBASE 0x58
  492. #define ICH4_GPIO_CNTL 0x5c
  493. #define ICH4_GPIO_EN 0x10
  494. #define ICH6_GPIOBASE 0x48
  495. #define ICH6_GPIO_CNTL 0x4c
  496. #define ICH6_GPIO_EN 0x10
  497. /*
  498. * ICH4, ICH4-M, ICH5, ICH5-M ACPI: Three IO regions pointed to by longwords at
  499. * 0x40 (128 bytes of ACPI, GPIO & TCO registers)
  500. * 0x58 (64 bytes of GPIO I/O space)
  501. */
  502. static void quirk_ich4_lpc_acpi(struct pci_dev *dev)
  503. {
  504. u8 enable;
  505. /*
  506. * The check for PCIBIOS_MIN_IO is to ensure we won't create a conflict
  507. * with low legacy (and fixed) ports. We don't know the decoding
  508. * priority and can't tell whether the legacy device or the one created
  509. * here is really at that address. This happens on boards with broken
  510. * BIOSes.
  511. */
  512. pci_read_config_byte(dev, ICH_ACPI_CNTL, &enable);
  513. if (enable & ICH4_ACPI_EN)
  514. quirk_io_region(dev, ICH_PMBASE, 128, PCI_BRIDGE_RESOURCES,
  515. "ICH4 ACPI/GPIO/TCO");
  516. pci_read_config_byte(dev, ICH4_GPIO_CNTL, &enable);
  517. if (enable & ICH4_GPIO_EN)
  518. quirk_io_region(dev, ICH4_GPIOBASE, 64, PCI_BRIDGE_RESOURCES+1,
  519. "ICH4 GPIO");
  520. }
  521. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_0, quirk_ich4_lpc_acpi);
  522. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AB_0, quirk_ich4_lpc_acpi);
  523. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_0, quirk_ich4_lpc_acpi);
  524. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_10, quirk_ich4_lpc_acpi);
  525. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_0, quirk_ich4_lpc_acpi);
  526. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_12, quirk_ich4_lpc_acpi);
  527. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_0, quirk_ich4_lpc_acpi);
  528. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_12, quirk_ich4_lpc_acpi);
  529. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801EB_0, quirk_ich4_lpc_acpi);
  530. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB_1, quirk_ich4_lpc_acpi);
  531. static void ich6_lpc_acpi_gpio(struct pci_dev *dev)
  532. {
  533. u8 enable;
  534. pci_read_config_byte(dev, ICH_ACPI_CNTL, &enable);
  535. if (enable & ICH6_ACPI_EN)
  536. quirk_io_region(dev, ICH_PMBASE, 128, PCI_BRIDGE_RESOURCES,
  537. "ICH6 ACPI/GPIO/TCO");
  538. pci_read_config_byte(dev, ICH6_GPIO_CNTL, &enable);
  539. if (enable & ICH6_GPIO_EN)
  540. quirk_io_region(dev, ICH6_GPIOBASE, 64, PCI_BRIDGE_RESOURCES+1,
  541. "ICH6 GPIO");
  542. }
  543. static void ich6_lpc_generic_decode(struct pci_dev *dev, unsigned reg, const char *name, int dynsize)
  544. {
  545. u32 val;
  546. u32 size, base;
  547. pci_read_config_dword(dev, reg, &val);
  548. /* Enabled? */
  549. if (!(val & 1))
  550. return;
  551. base = val & 0xfffc;
  552. if (dynsize) {
  553. /*
  554. * This is not correct. It is 16, 32 or 64 bytes depending on
  555. * register D31:F0:ADh bits 5:4.
  556. *
  557. * But this gets us at least _part_ of it.
  558. */
  559. size = 16;
  560. } else {
  561. size = 128;
  562. }
  563. base &= ~(size-1);
  564. /* Just print it out for now. We should reserve it after more debugging */
  565. dev_info(&dev->dev, "%s PIO at %04x-%04x\n", name, base, base+size-1);
  566. }
  567. static void quirk_ich6_lpc(struct pci_dev *dev)
  568. {
  569. /* Shared ACPI/GPIO decode with all ICH6+ */
  570. ich6_lpc_acpi_gpio(dev);
  571. /* ICH6-specific generic IO decode */
  572. ich6_lpc_generic_decode(dev, 0x84, "LPC Generic IO decode 1", 0);
  573. ich6_lpc_generic_decode(dev, 0x88, "LPC Generic IO decode 2", 1);
  574. }
  575. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_0, quirk_ich6_lpc);
  576. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, quirk_ich6_lpc);
  577. static void ich7_lpc_generic_decode(struct pci_dev *dev, unsigned reg, const char *name)
  578. {
  579. u32 val;
  580. u32 mask, base;
  581. pci_read_config_dword(dev, reg, &val);
  582. /* Enabled? */
  583. if (!(val & 1))
  584. return;
  585. /*
  586. * IO base in bits 15:2, mask in bits 23:18, both
  587. * are dword-based
  588. */
  589. base = val & 0xfffc;
  590. mask = (val >> 16) & 0xfc;
  591. mask |= 3;
  592. /* Just print it out for now. We should reserve it after more debugging */
  593. dev_info(&dev->dev, "%s PIO at %04x (mask %04x)\n", name, base, mask);
  594. }
  595. /* ICH7-10 has the same common LPC generic IO decode registers */
  596. static void quirk_ich7_lpc(struct pci_dev *dev)
  597. {
  598. /* We share the common ACPI/GPIO decode with ICH6 */
  599. ich6_lpc_acpi_gpio(dev);
  600. /* And have 4 ICH7+ generic decodes */
  601. ich7_lpc_generic_decode(dev, 0x84, "ICH7 LPC Generic IO decode 1");
  602. ich7_lpc_generic_decode(dev, 0x88, "ICH7 LPC Generic IO decode 2");
  603. ich7_lpc_generic_decode(dev, 0x8c, "ICH7 LPC Generic IO decode 3");
  604. ich7_lpc_generic_decode(dev, 0x90, "ICH7 LPC Generic IO decode 4");
  605. }
  606. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH7_0, quirk_ich7_lpc);
  607. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH7_1, quirk_ich7_lpc);
  608. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH7_31, quirk_ich7_lpc);
  609. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_0, quirk_ich7_lpc);
  610. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_2, quirk_ich7_lpc);
  611. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_3, quirk_ich7_lpc);
  612. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_1, quirk_ich7_lpc);
  613. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_4, quirk_ich7_lpc);
  614. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH9_2, quirk_ich7_lpc);
  615. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH9_4, quirk_ich7_lpc);
  616. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH9_7, quirk_ich7_lpc);
  617. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH9_8, quirk_ich7_lpc);
  618. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH10_1, quirk_ich7_lpc);
  619. /*
  620. * VIA ACPI: One IO region pointed to by longword at
  621. * 0x48 or 0x20 (256 bytes of ACPI registers)
  622. */
  623. static void quirk_vt82c586_acpi(struct pci_dev *dev)
  624. {
  625. if (dev->revision & 0x10)
  626. quirk_io_region(dev, 0x48, 256, PCI_BRIDGE_RESOURCES,
  627. "vt82c586 ACPI");
  628. }
  629. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C586_3, quirk_vt82c586_acpi);
  630. /*
  631. * VIA VT82C686 ACPI: Three IO region pointed to by (long)words at
  632. * 0x48 (256 bytes of ACPI registers)
  633. * 0x70 (128 bytes of hardware monitoring register)
  634. * 0x90 (16 bytes of SMB registers)
  635. */
  636. static void quirk_vt82c686_acpi(struct pci_dev *dev)
  637. {
  638. quirk_vt82c586_acpi(dev);
  639. quirk_io_region(dev, 0x70, 128, PCI_BRIDGE_RESOURCES+1,
  640. "vt82c686 HW-mon");
  641. quirk_io_region(dev, 0x90, 16, PCI_BRIDGE_RESOURCES+2, "vt82c686 SMB");
  642. }
  643. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686_4, quirk_vt82c686_acpi);
  644. /*
  645. * VIA VT8235 ISA Bridge: Two IO regions pointed to by words at
  646. * 0x88 (128 bytes of power management registers)
  647. * 0xd0 (16 bytes of SMB registers)
  648. */
  649. static void quirk_vt8235_acpi(struct pci_dev *dev)
  650. {
  651. quirk_io_region(dev, 0x88, 128, PCI_BRIDGE_RESOURCES, "vt8235 PM");
  652. quirk_io_region(dev, 0xd0, 16, PCI_BRIDGE_RESOURCES+1, "vt8235 SMB");
  653. }
  654. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8235, quirk_vt8235_acpi);
  655. /*
  656. * TI XIO2000a PCIe-PCI Bridge erroneously reports it supports fast back-to-back:
  657. * Disable fast back-to-back on the secondary bus segment
  658. */
  659. static void quirk_xio2000a(struct pci_dev *dev)
  660. {
  661. struct pci_dev *pdev;
  662. u16 command;
  663. dev_warn(&dev->dev, "TI XIO2000a quirk detected; secondary bus fast back-to-back transfers disabled\n");
  664. list_for_each_entry(pdev, &dev->subordinate->devices, bus_list) {
  665. pci_read_config_word(pdev, PCI_COMMAND, &command);
  666. if (command & PCI_COMMAND_FAST_BACK)
  667. pci_write_config_word(pdev, PCI_COMMAND, command & ~PCI_COMMAND_FAST_BACK);
  668. }
  669. }
  670. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_TI, PCI_DEVICE_ID_TI_XIO2000A,
  671. quirk_xio2000a);
  672. #ifdef CONFIG_X86_IO_APIC
  673. #include <asm/io_apic.h>
  674. /*
  675. * VIA 686A/B: If an IO-APIC is active, we need to route all on-chip
  676. * devices to the external APIC.
  677. *
  678. * TODO: When we have device-specific interrupt routers,
  679. * this code will go away from quirks.
  680. */
  681. static void quirk_via_ioapic(struct pci_dev *dev)
  682. {
  683. u8 tmp;
  684. if (nr_ioapics < 1)
  685. tmp = 0; /* nothing routed to external APIC */
  686. else
  687. tmp = 0x1f; /* all known bits (4-0) routed to external APIC */
  688. dev_info(&dev->dev, "%sbling VIA external APIC routing\n",
  689. tmp == 0 ? "Disa" : "Ena");
  690. /* Offset 0x58: External APIC IRQ output control */
  691. pci_write_config_byte(dev, 0x58, tmp);
  692. }
  693. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686, quirk_via_ioapic);
  694. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686, quirk_via_ioapic);
  695. /*
  696. * VIA 8237: Some BIOSes don't set the 'Bypass APIC De-Assert Message' Bit.
  697. * This leads to doubled level interrupt rates.
  698. * Set this bit to get rid of cycle wastage.
  699. * Otherwise uncritical.
  700. */
  701. static void quirk_via_vt8237_bypass_apic_deassert(struct pci_dev *dev)
  702. {
  703. u8 misc_control2;
  704. #define BYPASS_APIC_DEASSERT 8
  705. pci_read_config_byte(dev, 0x5B, &misc_control2);
  706. if (!(misc_control2 & BYPASS_APIC_DEASSERT)) {
  707. dev_info(&dev->dev, "Bypassing VIA 8237 APIC De-Assert Message\n");
  708. pci_write_config_byte(dev, 0x5B, misc_control2|BYPASS_APIC_DEASSERT);
  709. }
  710. }
  711. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, quirk_via_vt8237_bypass_apic_deassert);
  712. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, quirk_via_vt8237_bypass_apic_deassert);
  713. /*
  714. * The AMD io apic can hang the box when an apic irq is masked.
  715. * We check all revs >= B0 (yet not in the pre production!) as the bug
  716. * is currently marked NoFix
  717. *
  718. * We have multiple reports of hangs with this chipset that went away with
  719. * noapic specified. For the moment we assume it's the erratum. We may be wrong
  720. * of course. However the advice is demonstrably good even if so..
  721. */
  722. static void quirk_amd_ioapic(struct pci_dev *dev)
  723. {
  724. if (dev->revision >= 0x02) {
  725. dev_warn(&dev->dev, "I/O APIC: AMD Erratum #22 may be present. In the event of instability try\n");
  726. dev_warn(&dev->dev, " : booting with the \"noapic\" option\n");
  727. }
  728. }
  729. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_VIPER_7410, quirk_amd_ioapic);
  730. #endif /* CONFIG_X86_IO_APIC */
  731. /*
  732. * Some settings of MMRBC can lead to data corruption so block changes.
  733. * See AMD 8131 HyperTransport PCI-X Tunnel Revision Guide
  734. */
  735. static void quirk_amd_8131_mmrbc(struct pci_dev *dev)
  736. {
  737. if (dev->subordinate && dev->revision <= 0x12) {
  738. dev_info(&dev->dev, "AMD8131 rev %x detected; disabling PCI-X MMRBC\n",
  739. dev->revision);
  740. dev->subordinate->bus_flags |= PCI_BUS_FLAGS_NO_MMRBC;
  741. }
  742. }
  743. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE, quirk_amd_8131_mmrbc);
  744. /*
  745. * FIXME: it is questionable that quirk_via_acpi
  746. * is needed. It shows up as an ISA bridge, and does not
  747. * support the PCI_INTERRUPT_LINE register at all. Therefore
  748. * it seems like setting the pci_dev's 'irq' to the
  749. * value of the ACPI SCI interrupt is only done for convenience.
  750. * -jgarzik
  751. */
  752. static void quirk_via_acpi(struct pci_dev *d)
  753. {
  754. /*
  755. * VIA ACPI device: SCI IRQ line in PCI config byte 0x42
  756. */
  757. u8 irq;
  758. pci_read_config_byte(d, 0x42, &irq);
  759. irq &= 0xf;
  760. if (irq && (irq != 2))
  761. d->irq = irq;
  762. }
  763. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C586_3, quirk_via_acpi);
  764. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686_4, quirk_via_acpi);
  765. /*
  766. * VIA bridges which have VLink
  767. */
  768. static int via_vlink_dev_lo = -1, via_vlink_dev_hi = 18;
  769. static void quirk_via_bridge(struct pci_dev *dev)
  770. {
  771. /* See what bridge we have and find the device ranges */
  772. switch (dev->device) {
  773. case PCI_DEVICE_ID_VIA_82C686:
  774. /* The VT82C686 is special, it attaches to PCI and can have
  775. any device number. All its subdevices are functions of
  776. that single device. */
  777. via_vlink_dev_lo = PCI_SLOT(dev->devfn);
  778. via_vlink_dev_hi = PCI_SLOT(dev->devfn);
  779. break;
  780. case PCI_DEVICE_ID_VIA_8237:
  781. case PCI_DEVICE_ID_VIA_8237A:
  782. via_vlink_dev_lo = 15;
  783. break;
  784. case PCI_DEVICE_ID_VIA_8235:
  785. via_vlink_dev_lo = 16;
  786. break;
  787. case PCI_DEVICE_ID_VIA_8231:
  788. case PCI_DEVICE_ID_VIA_8233_0:
  789. case PCI_DEVICE_ID_VIA_8233A:
  790. case PCI_DEVICE_ID_VIA_8233C_0:
  791. via_vlink_dev_lo = 17;
  792. break;
  793. }
  794. }
  795. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686, quirk_via_bridge);
  796. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8231, quirk_via_bridge);
  797. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8233_0, quirk_via_bridge);
  798. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8233A, quirk_via_bridge);
  799. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8233C_0, quirk_via_bridge);
  800. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8235, quirk_via_bridge);
  801. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, quirk_via_bridge);
  802. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237A, quirk_via_bridge);
  803. /**
  804. * quirk_via_vlink - VIA VLink IRQ number update
  805. * @dev: PCI device
  806. *
  807. * If the device we are dealing with is on a PIC IRQ we need to
  808. * ensure that the IRQ line register which usually is not relevant
  809. * for PCI cards, is actually written so that interrupts get sent
  810. * to the right place.
  811. * We only do this on systems where a VIA south bridge was detected,
  812. * and only for VIA devices on the motherboard (see quirk_via_bridge
  813. * above).
  814. */
  815. static void quirk_via_vlink(struct pci_dev *dev)
  816. {
  817. u8 irq, new_irq;
  818. /* Check if we have VLink at all */
  819. if (via_vlink_dev_lo == -1)
  820. return;
  821. new_irq = dev->irq;
  822. /* Don't quirk interrupts outside the legacy IRQ range */
  823. if (!new_irq || new_irq > 15)
  824. return;
  825. /* Internal device ? */
  826. if (dev->bus->number != 0 || PCI_SLOT(dev->devfn) > via_vlink_dev_hi ||
  827. PCI_SLOT(dev->devfn) < via_vlink_dev_lo)
  828. return;
  829. /* This is an internal VLink device on a PIC interrupt. The BIOS
  830. ought to have set this but may not have, so we redo it */
  831. pci_read_config_byte(dev, PCI_INTERRUPT_LINE, &irq);
  832. if (new_irq != irq) {
  833. dev_info(&dev->dev, "VIA VLink IRQ fixup, from %d to %d\n",
  834. irq, new_irq);
  835. udelay(15); /* unknown if delay really needed */
  836. pci_write_config_byte(dev, PCI_INTERRUPT_LINE, new_irq);
  837. }
  838. }
  839. DECLARE_PCI_FIXUP_ENABLE(PCI_VENDOR_ID_VIA, PCI_ANY_ID, quirk_via_vlink);
  840. /*
  841. * VIA VT82C598 has its device ID settable and many BIOSes
  842. * set it to the ID of VT82C597 for backward compatibility.
  843. * We need to switch it off to be able to recognize the real
  844. * type of the chip.
  845. */
  846. static void quirk_vt82c598_id(struct pci_dev *dev)
  847. {
  848. pci_write_config_byte(dev, 0xfc, 0);
  849. pci_read_config_word(dev, PCI_DEVICE_ID, &dev->device);
  850. }
  851. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C597_0, quirk_vt82c598_id);
  852. /*
  853. * CardBus controllers have a legacy base address that enables them
  854. * to respond as i82365 pcmcia controllers. We don't want them to
  855. * do this even if the Linux CardBus driver is not loaded, because
  856. * the Linux i82365 driver does not (and should not) handle CardBus.
  857. */
  858. static void quirk_cardbus_legacy(struct pci_dev *dev)
  859. {
  860. pci_write_config_dword(dev, PCI_CB_LEGACY_MODE_BASE, 0);
  861. }
  862. DECLARE_PCI_FIXUP_CLASS_FINAL(PCI_ANY_ID, PCI_ANY_ID,
  863. PCI_CLASS_BRIDGE_CARDBUS, 8, quirk_cardbus_legacy);
  864. DECLARE_PCI_FIXUP_CLASS_RESUME_EARLY(PCI_ANY_ID, PCI_ANY_ID,
  865. PCI_CLASS_BRIDGE_CARDBUS, 8, quirk_cardbus_legacy);
  866. /*
  867. * Following the PCI ordering rules is optional on the AMD762. I'm not
  868. * sure what the designers were smoking but let's not inhale...
  869. *
  870. * To be fair to AMD, it follows the spec by default, its BIOS people
  871. * who turn it off!
  872. */
  873. static void quirk_amd_ordering(struct pci_dev *dev)
  874. {
  875. u32 pcic;
  876. pci_read_config_dword(dev, 0x4C, &pcic);
  877. if ((pcic & 6) != 6) {
  878. pcic |= 6;
  879. dev_warn(&dev->dev, "BIOS failed to enable PCI standards compliance; fixing this error\n");
  880. pci_write_config_dword(dev, 0x4C, pcic);
  881. pci_read_config_dword(dev, 0x84, &pcic);
  882. pcic |= (1 << 23); /* Required in this mode */
  883. pci_write_config_dword(dev, 0x84, pcic);
  884. }
  885. }
  886. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_FE_GATE_700C, quirk_amd_ordering);
  887. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_FE_GATE_700C, quirk_amd_ordering);
  888. /*
  889. * DreamWorks provided workaround for Dunord I-3000 problem
  890. *
  891. * This card decodes and responds to addresses not apparently
  892. * assigned to it. We force a larger allocation to ensure that
  893. * nothing gets put too close to it.
  894. */
  895. static void quirk_dunord(struct pci_dev *dev)
  896. {
  897. struct resource *r = &dev->resource[1];
  898. r->flags |= IORESOURCE_UNSET;
  899. r->start = 0;
  900. r->end = 0xffffff;
  901. }
  902. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_DUNORD, PCI_DEVICE_ID_DUNORD_I3000, quirk_dunord);
  903. /*
  904. * i82380FB mobile docking controller: its PCI-to-PCI bridge
  905. * is subtractive decoding (transparent), and does indicate this
  906. * in the ProgIf. Unfortunately, the ProgIf value is wrong - 0x80
  907. * instead of 0x01.
  908. */
  909. static void quirk_transparent_bridge(struct pci_dev *dev)
  910. {
  911. dev->transparent = 1;
  912. }
  913. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82380FB, quirk_transparent_bridge);
  914. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_TOSHIBA, 0x605, quirk_transparent_bridge);
  915. /*
  916. * Common misconfiguration of the MediaGX/Geode PCI master that will
  917. * reduce PCI bandwidth from 70MB/s to 25MB/s. See the GXM/GXLV/GX1
  918. * datasheets found at http://www.national.com/analog for info on what
  919. * these bits do. <christer@weinigel.se>
  920. */
  921. static void quirk_mediagx_master(struct pci_dev *dev)
  922. {
  923. u8 reg;
  924. pci_read_config_byte(dev, 0x41, &reg);
  925. if (reg & 2) {
  926. reg &= ~2;
  927. dev_info(&dev->dev, "Fixup for MediaGX/Geode Slave Disconnect Boundary (0x41=0x%02x)\n",
  928. reg);
  929. pci_write_config_byte(dev, 0x41, reg);
  930. }
  931. }
  932. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_CYRIX, PCI_DEVICE_ID_CYRIX_PCI_MASTER, quirk_mediagx_master);
  933. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_CYRIX, PCI_DEVICE_ID_CYRIX_PCI_MASTER, quirk_mediagx_master);
  934. /*
  935. * Ensure C0 rev restreaming is off. This is normally done by
  936. * the BIOS but in the odd case it is not the results are corruption
  937. * hence the presence of a Linux check
  938. */
  939. static void quirk_disable_pxb(struct pci_dev *pdev)
  940. {
  941. u16 config;
  942. if (pdev->revision != 0x04) /* Only C0 requires this */
  943. return;
  944. pci_read_config_word(pdev, 0x40, &config);
  945. if (config & (1<<6)) {
  946. config &= ~(1<<6);
  947. pci_write_config_word(pdev, 0x40, config);
  948. dev_info(&pdev->dev, "C0 revision 450NX. Disabling PCI restreaming\n");
  949. }
  950. }
  951. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82454NX, quirk_disable_pxb);
  952. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82454NX, quirk_disable_pxb);
  953. static void quirk_amd_ide_mode(struct pci_dev *pdev)
  954. {
  955. /* set SBX00/Hudson-2 SATA in IDE mode to AHCI mode */
  956. u8 tmp;
  957. pci_read_config_byte(pdev, PCI_CLASS_DEVICE, &tmp);
  958. if (tmp == 0x01) {
  959. pci_read_config_byte(pdev, 0x40, &tmp);
  960. pci_write_config_byte(pdev, 0x40, tmp|1);
  961. pci_write_config_byte(pdev, 0x9, 1);
  962. pci_write_config_byte(pdev, 0xa, 6);
  963. pci_write_config_byte(pdev, 0x40, tmp);
  964. pdev->class = PCI_CLASS_STORAGE_SATA_AHCI;
  965. dev_info(&pdev->dev, "set SATA to AHCI mode\n");
  966. }
  967. }
  968. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_IXP600_SATA, quirk_amd_ide_mode);
  969. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_IXP600_SATA, quirk_amd_ide_mode);
  970. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_IXP700_SATA, quirk_amd_ide_mode);
  971. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_IXP700_SATA, quirk_amd_ide_mode);
  972. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_HUDSON2_SATA_IDE, quirk_amd_ide_mode);
  973. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_HUDSON2_SATA_IDE, quirk_amd_ide_mode);
  974. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AMD, 0x7900, quirk_amd_ide_mode);
  975. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_AMD, 0x7900, quirk_amd_ide_mode);
  976. /*
  977. * Serverworks CSB5 IDE does not fully support native mode
  978. */
  979. static void quirk_svwks_csb5ide(struct pci_dev *pdev)
  980. {
  981. u8 prog;
  982. pci_read_config_byte(pdev, PCI_CLASS_PROG, &prog);
  983. if (prog & 5) {
  984. prog &= ~5;
  985. pdev->class &= ~5;
  986. pci_write_config_byte(pdev, PCI_CLASS_PROG, prog);
  987. /* PCI layer will sort out resources */
  988. }
  989. }
  990. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_CSB5IDE, quirk_svwks_csb5ide);
  991. /*
  992. * Intel 82801CAM ICH3-M datasheet says IDE modes must be the same
  993. */
  994. static void quirk_ide_samemode(struct pci_dev *pdev)
  995. {
  996. u8 prog;
  997. pci_read_config_byte(pdev, PCI_CLASS_PROG, &prog);
  998. if (((prog & 1) && !(prog & 4)) || ((prog & 4) && !(prog & 1))) {
  999. dev_info(&pdev->dev, "IDE mode mismatch; forcing legacy mode\n");
  1000. prog &= ~5;
  1001. pdev->class &= ~5;
  1002. pci_write_config_byte(pdev, PCI_CLASS_PROG, prog);
  1003. }
  1004. }
  1005. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_10, quirk_ide_samemode);
  1006. /*
  1007. * Some ATA devices break if put into D3
  1008. */
  1009. static void quirk_no_ata_d3(struct pci_dev *pdev)
  1010. {
  1011. pdev->dev_flags |= PCI_DEV_FLAGS_NO_D3;
  1012. }
  1013. /* Quirk the legacy ATA devices only. The AHCI ones are ok */
  1014. DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_SERVERWORKS, PCI_ANY_ID,
  1015. PCI_CLASS_STORAGE_IDE, 8, quirk_no_ata_d3);
  1016. DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_ATI, PCI_ANY_ID,
  1017. PCI_CLASS_STORAGE_IDE, 8, quirk_no_ata_d3);
  1018. /* ALi loses some register settings that we cannot then restore */
  1019. DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_AL, PCI_ANY_ID,
  1020. PCI_CLASS_STORAGE_IDE, 8, quirk_no_ata_d3);
  1021. /* VIA comes back fine but we need to keep it alive or ACPI GTM failures
  1022. occur when mode detecting */
  1023. DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_VIA, PCI_ANY_ID,
  1024. PCI_CLASS_STORAGE_IDE, 8, quirk_no_ata_d3);
  1025. /* This was originally an Alpha specific thing, but it really fits here.
  1026. * The i82375 PCI/EISA bridge appears as non-classified. Fix that.
  1027. */
  1028. static void quirk_eisa_bridge(struct pci_dev *dev)
  1029. {
  1030. dev->class = PCI_CLASS_BRIDGE_EISA << 8;
  1031. }
  1032. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82375, quirk_eisa_bridge);
  1033. /*
  1034. * On ASUS P4B boards, the SMBus PCI Device within the ICH2/4 southbridge
  1035. * is not activated. The myth is that Asus said that they do not want the
  1036. * users to be irritated by just another PCI Device in the Win98 device
  1037. * manager. (see the file prog/hotplug/README.p4b in the lm_sensors
  1038. * package 2.7.0 for details)
  1039. *
  1040. * The SMBus PCI Device can be activated by setting a bit in the ICH LPC
  1041. * bridge. Unfortunately, this device has no subvendor/subdevice ID. So it
  1042. * becomes necessary to do this tweak in two steps -- the chosen trigger
  1043. * is either the Host bridge (preferred) or on-board VGA controller.
  1044. *
  1045. * Note that we used to unhide the SMBus that way on Toshiba laptops
  1046. * (Satellite A40 and Tecra M2) but then found that the thermal management
  1047. * was done by SMM code, which could cause unsynchronized concurrent
  1048. * accesses to the SMBus registers, with potentially bad effects. Thus you
  1049. * should be very careful when adding new entries: if SMM is accessing the
  1050. * Intel SMBus, this is a very good reason to leave it hidden.
  1051. *
  1052. * Likewise, many recent laptops use ACPI for thermal management. If the
  1053. * ACPI DSDT code accesses the SMBus, then Linux should not access it
  1054. * natively, and keeping the SMBus hidden is the right thing to do. If you
  1055. * are about to add an entry in the table below, please first disassemble
  1056. * the DSDT and double-check that there is no code accessing the SMBus.
  1057. */
  1058. static int asus_hides_smbus;
  1059. static void asus_hides_smbus_hostbridge(struct pci_dev *dev)
  1060. {
  1061. if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_ASUSTEK)) {
  1062. if (dev->device == PCI_DEVICE_ID_INTEL_82845_HB)
  1063. switch (dev->subsystem_device) {
  1064. case 0x8025: /* P4B-LX */
  1065. case 0x8070: /* P4B */
  1066. case 0x8088: /* P4B533 */
  1067. case 0x1626: /* L3C notebook */
  1068. asus_hides_smbus = 1;
  1069. }
  1070. else if (dev->device == PCI_DEVICE_ID_INTEL_82845G_HB)
  1071. switch (dev->subsystem_device) {
  1072. case 0x80b1: /* P4GE-V */
  1073. case 0x80b2: /* P4PE */
  1074. case 0x8093: /* P4B533-V */
  1075. asus_hides_smbus = 1;
  1076. }
  1077. else if (dev->device == PCI_DEVICE_ID_INTEL_82850_HB)
  1078. switch (dev->subsystem_device) {
  1079. case 0x8030: /* P4T533 */
  1080. asus_hides_smbus = 1;
  1081. }
  1082. else if (dev->device == PCI_DEVICE_ID_INTEL_7205_0)
  1083. switch (dev->subsystem_device) {
  1084. case 0x8070: /* P4G8X Deluxe */
  1085. asus_hides_smbus = 1;
  1086. }
  1087. else if (dev->device == PCI_DEVICE_ID_INTEL_E7501_MCH)
  1088. switch (dev->subsystem_device) {
  1089. case 0x80c9: /* PU-DLS */
  1090. asus_hides_smbus = 1;
  1091. }
  1092. else if (dev->device == PCI_DEVICE_ID_INTEL_82855GM_HB)
  1093. switch (dev->subsystem_device) {
  1094. case 0x1751: /* M2N notebook */
  1095. case 0x1821: /* M5N notebook */
  1096. case 0x1897: /* A6L notebook */
  1097. asus_hides_smbus = 1;
  1098. }
  1099. else if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB)
  1100. switch (dev->subsystem_device) {
  1101. case 0x184b: /* W1N notebook */
  1102. case 0x186a: /* M6Ne notebook */
  1103. asus_hides_smbus = 1;
  1104. }
  1105. else if (dev->device == PCI_DEVICE_ID_INTEL_82865_HB)
  1106. switch (dev->subsystem_device) {
  1107. case 0x80f2: /* P4P800-X */
  1108. asus_hides_smbus = 1;
  1109. }
  1110. else if (dev->device == PCI_DEVICE_ID_INTEL_82915GM_HB)
  1111. switch (dev->subsystem_device) {
  1112. case 0x1882: /* M6V notebook */
  1113. case 0x1977: /* A6VA notebook */
  1114. asus_hides_smbus = 1;
  1115. }
  1116. } else if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_HP)) {
  1117. if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB)
  1118. switch (dev->subsystem_device) {
  1119. case 0x088C: /* HP Compaq nc8000 */
  1120. case 0x0890: /* HP Compaq nc6000 */
  1121. asus_hides_smbus = 1;
  1122. }
  1123. else if (dev->device == PCI_DEVICE_ID_INTEL_82865_HB)
  1124. switch (dev->subsystem_device) {
  1125. case 0x12bc: /* HP D330L */
  1126. case 0x12bd: /* HP D530 */
  1127. case 0x006a: /* HP Compaq nx9500 */
  1128. asus_hides_smbus = 1;
  1129. }
  1130. else if (dev->device == PCI_DEVICE_ID_INTEL_82875_HB)
  1131. switch (dev->subsystem_device) {
  1132. case 0x12bf: /* HP xw4100 */
  1133. asus_hides_smbus = 1;
  1134. }
  1135. } else if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_SAMSUNG)) {
  1136. if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB)
  1137. switch (dev->subsystem_device) {
  1138. case 0xC00C: /* Samsung P35 notebook */
  1139. asus_hides_smbus = 1;
  1140. }
  1141. } else if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_COMPAQ)) {
  1142. if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB)
  1143. switch (dev->subsystem_device) {
  1144. case 0x0058: /* Compaq Evo N620c */
  1145. asus_hides_smbus = 1;
  1146. }
  1147. else if (dev->device == PCI_DEVICE_ID_INTEL_82810_IG3)
  1148. switch (dev->subsystem_device) {
  1149. case 0xB16C: /* Compaq Deskpro EP 401963-001 (PCA# 010174) */
  1150. /* Motherboard doesn't have Host bridge
  1151. * subvendor/subdevice IDs, therefore checking
  1152. * its on-board VGA controller */
  1153. asus_hides_smbus = 1;
  1154. }
  1155. else if (dev->device == PCI_DEVICE_ID_INTEL_82801DB_2)
  1156. switch (dev->subsystem_device) {
  1157. case 0x00b8: /* Compaq Evo D510 CMT */
  1158. case 0x00b9: /* Compaq Evo D510 SFF */
  1159. case 0x00ba: /* Compaq Evo D510 USDT */
  1160. /* Motherboard doesn't have Host bridge
  1161. * subvendor/subdevice IDs and on-board VGA
  1162. * controller is disabled if an AGP card is
  1163. * inserted, therefore checking USB UHCI
  1164. * Controller #1 */
  1165. asus_hides_smbus = 1;
  1166. }
  1167. else if (dev->device == PCI_DEVICE_ID_INTEL_82815_CGC)
  1168. switch (dev->subsystem_device) {
  1169. case 0x001A: /* Compaq Deskpro EN SSF P667 815E */
  1170. /* Motherboard doesn't have host bridge
  1171. * subvendor/subdevice IDs, therefore checking
  1172. * its on-board VGA controller */
  1173. asus_hides_smbus = 1;
  1174. }
  1175. }
  1176. }
  1177. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82845_HB, asus_hides_smbus_hostbridge);
  1178. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82845G_HB, asus_hides_smbus_hostbridge);
  1179. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82850_HB, asus_hides_smbus_hostbridge);
  1180. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82865_HB, asus_hides_smbus_hostbridge);
  1181. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82875_HB, asus_hides_smbus_hostbridge);
  1182. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_7205_0, asus_hides_smbus_hostbridge);
  1183. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7501_MCH, asus_hides_smbus_hostbridge);
  1184. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82855PM_HB, asus_hides_smbus_hostbridge);
  1185. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82855GM_HB, asus_hides_smbus_hostbridge);
  1186. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82915GM_HB, asus_hides_smbus_hostbridge);
  1187. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82810_IG3, asus_hides_smbus_hostbridge);
  1188. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_2, asus_hides_smbus_hostbridge);
  1189. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82815_CGC, asus_hides_smbus_hostbridge);
  1190. static void asus_hides_smbus_lpc(struct pci_dev *dev)
  1191. {
  1192. u16 val;
  1193. if (likely(!asus_hides_smbus))
  1194. return;
  1195. pci_read_config_word(dev, 0xF2, &val);
  1196. if (val & 0x8) {
  1197. pci_write_config_word(dev, 0xF2, val & (~0x8));
  1198. pci_read_config_word(dev, 0xF2, &val);
  1199. if (val & 0x8)
  1200. dev_info(&dev->dev, "i801 SMBus device continues to play 'hide and seek'! 0x%x\n",
  1201. val);
  1202. else
  1203. dev_info(&dev->dev, "Enabled i801 SMBus device\n");
  1204. }
  1205. }
  1206. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_0, asus_hides_smbus_lpc);
  1207. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_0, asus_hides_smbus_lpc);
  1208. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_0, asus_hides_smbus_lpc);
  1209. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_0, asus_hides_smbus_lpc);
  1210. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_12, asus_hides_smbus_lpc);
  1211. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_12, asus_hides_smbus_lpc);
  1212. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801EB_0, asus_hides_smbus_lpc);
  1213. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_0, asus_hides_smbus_lpc);
  1214. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_0, asus_hides_smbus_lpc);
  1215. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_0, asus_hides_smbus_lpc);
  1216. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_0, asus_hides_smbus_lpc);
  1217. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_12, asus_hides_smbus_lpc);
  1218. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_12, asus_hides_smbus_lpc);
  1219. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801EB_0, asus_hides_smbus_lpc);
  1220. /* It appears we just have one such device. If not, we have a warning */
  1221. static void __iomem *asus_rcba_base;
  1222. static void asus_hides_smbus_lpc_ich6_suspend(struct pci_dev *dev)
  1223. {
  1224. u32 rcba;
  1225. if (likely(!asus_hides_smbus))
  1226. return;
  1227. WARN_ON(asus_rcba_base);
  1228. pci_read_config_dword(dev, 0xF0, &rcba);
  1229. /* use bits 31:14, 16 kB aligned */
  1230. asus_rcba_base = ioremap_nocache(rcba & 0xFFFFC000, 0x4000);
  1231. if (asus_rcba_base == NULL)
  1232. return;
  1233. }
  1234. static void asus_hides_smbus_lpc_ich6_resume_early(struct pci_dev *dev)
  1235. {
  1236. u32 val;
  1237. if (likely(!asus_hides_smbus || !asus_rcba_base))
  1238. return;
  1239. /* read the Function Disable register, dword mode only */
  1240. val = readl(asus_rcba_base + 0x3418);
  1241. writel(val & 0xFFFFFFF7, asus_rcba_base + 0x3418); /* enable the SMBus device */
  1242. }
  1243. static void asus_hides_smbus_lpc_ich6_resume(struct pci_dev *dev)
  1244. {
  1245. if (likely(!asus_hides_smbus || !asus_rcba_base))
  1246. return;
  1247. iounmap(asus_rcba_base);
  1248. asus_rcba_base = NULL;
  1249. dev_info(&dev->dev, "Enabled ICH6/i801 SMBus device\n");
  1250. }
  1251. static void asus_hides_smbus_lpc_ich6(struct pci_dev *dev)
  1252. {
  1253. asus_hides_smbus_lpc_ich6_suspend(dev);
  1254. asus_hides_smbus_lpc_ich6_resume_early(dev);
  1255. asus_hides_smbus_lpc_ich6_resume(dev);
  1256. }
  1257. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, asus_hides_smbus_lpc_ich6);
  1258. DECLARE_PCI_FIXUP_SUSPEND(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, asus_hides_smbus_lpc_ich6_suspend);
  1259. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, asus_hides_smbus_lpc_ich6_resume);
  1260. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, asus_hides_smbus_lpc_ich6_resume_early);
  1261. /*
  1262. * SiS 96x south bridge: BIOS typically hides SMBus device...
  1263. */
  1264. static void quirk_sis_96x_smbus(struct pci_dev *dev)
  1265. {
  1266. u8 val = 0;
  1267. pci_read_config_byte(dev, 0x77, &val);
  1268. if (val & 0x10) {
  1269. dev_info(&dev->dev, "Enabling SiS 96x SMBus\n");
  1270. pci_write_config_byte(dev, 0x77, val & ~0x10);
  1271. }
  1272. }
  1273. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_961, quirk_sis_96x_smbus);
  1274. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_962, quirk_sis_96x_smbus);
  1275. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_963, quirk_sis_96x_smbus);
  1276. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_LPC, quirk_sis_96x_smbus);
  1277. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_961, quirk_sis_96x_smbus);
  1278. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_962, quirk_sis_96x_smbus);
  1279. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_963, quirk_sis_96x_smbus);
  1280. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_LPC, quirk_sis_96x_smbus);
  1281. /*
  1282. * ... This is further complicated by the fact that some SiS96x south
  1283. * bridges pretend to be 85C503/5513 instead. In that case see if we
  1284. * spotted a compatible north bridge to make sure.
  1285. * (pci_find_device doesn't work yet)
  1286. *
  1287. * We can also enable the sis96x bit in the discovery register..
  1288. */
  1289. #define SIS_DETECT_REGISTER 0x40
  1290. static void quirk_sis_503(struct pci_dev *dev)
  1291. {
  1292. u8 reg;
  1293. u16 devid;
  1294. pci_read_config_byte(dev, SIS_DETECT_REGISTER, &reg);
  1295. pci_write_config_byte(dev, SIS_DETECT_REGISTER, reg | (1 << 6));
  1296. pci_read_config_word(dev, PCI_DEVICE_ID, &devid);
  1297. if (((devid & 0xfff0) != 0x0960) && (devid != 0x0018)) {
  1298. pci_write_config_byte(dev, SIS_DETECT_REGISTER, reg);
  1299. return;
  1300. }
  1301. /*
  1302. * Ok, it now shows up as a 96x.. run the 96x quirk by
  1303. * hand in case it has already been processed.
  1304. * (depends on link order, which is apparently not guaranteed)
  1305. */
  1306. dev->device = devid;
  1307. quirk_sis_96x_smbus(dev);
  1308. }
  1309. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_503, quirk_sis_503);
  1310. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_503, quirk_sis_503);
  1311. /*
  1312. * On ASUS A8V and A8V Deluxe boards, the onboard AC97 audio controller
  1313. * and MC97 modem controller are disabled when a second PCI soundcard is
  1314. * present. This patch, tweaking the VT8237 ISA bridge, enables them.
  1315. * -- bjd
  1316. */
  1317. static void asus_hides_ac97_lpc(struct pci_dev *dev)
  1318. {
  1319. u8 val;
  1320. int asus_hides_ac97 = 0;
  1321. if (likely(dev->subsystem_vendor == PCI_VENDOR_ID_ASUSTEK)) {
  1322. if (dev->device == PCI_DEVICE_ID_VIA_8237)
  1323. asus_hides_ac97 = 1;
  1324. }
  1325. if (!asus_hides_ac97)
  1326. return;
  1327. pci_read_config_byte(dev, 0x50, &val);
  1328. if (val & 0xc0) {
  1329. pci_write_config_byte(dev, 0x50, val & (~0xc0));
  1330. pci_read_config_byte(dev, 0x50, &val);
  1331. if (val & 0xc0)
  1332. dev_info(&dev->dev, "Onboard AC97/MC97 devices continue to play 'hide and seek'! 0x%x\n",
  1333. val);
  1334. else
  1335. dev_info(&dev->dev, "Enabled onboard AC97/MC97 devices\n");
  1336. }
  1337. }
  1338. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, asus_hides_ac97_lpc);
  1339. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, asus_hides_ac97_lpc);
  1340. #if defined(CONFIG_ATA) || defined(CONFIG_ATA_MODULE)
  1341. /*
  1342. * If we are using libata we can drive this chip properly but must
  1343. * do this early on to make the additional device appear during
  1344. * the PCI scanning.
  1345. */
  1346. static void quirk_jmicron_ata(struct pci_dev *pdev)
  1347. {
  1348. u32 conf1, conf5, class;
  1349. u8 hdr;
  1350. /* Only poke fn 0 */
  1351. if (PCI_FUNC(pdev->devfn))
  1352. return;
  1353. pci_read_config_dword(pdev, 0x40, &conf1);
  1354. pci_read_config_dword(pdev, 0x80, &conf5);
  1355. conf1 &= ~0x00CFF302; /* Clear bit 1, 8, 9, 12-19, 22, 23 */
  1356. conf5 &= ~(1 << 24); /* Clear bit 24 */
  1357. switch (pdev->device) {
  1358. case PCI_DEVICE_ID_JMICRON_JMB360: /* SATA single port */
  1359. case PCI_DEVICE_ID_JMICRON_JMB362: /* SATA dual ports */
  1360. case PCI_DEVICE_ID_JMICRON_JMB364: /* SATA dual ports */
  1361. /* The controller should be in single function ahci mode */
  1362. conf1 |= 0x0002A100; /* Set 8, 13, 15, 17 */
  1363. break;
  1364. case PCI_DEVICE_ID_JMICRON_JMB365:
  1365. case PCI_DEVICE_ID_JMICRON_JMB366:
  1366. /* Redirect IDE second PATA port to the right spot */
  1367. conf5 |= (1 << 24);
  1368. /* Fall through */
  1369. case PCI_DEVICE_ID_JMICRON_JMB361:
  1370. case PCI_DEVICE_ID_JMICRON_JMB363:
  1371. case PCI_DEVICE_ID_JMICRON_JMB369:
  1372. /* Enable dual function mode, AHCI on fn 0, IDE fn1 */
  1373. /* Set the class codes correctly and then direct IDE 0 */
  1374. conf1 |= 0x00C2A1B3; /* Set 0, 1, 4, 5, 7, 8, 13, 15, 17, 22, 23 */
  1375. break;
  1376. case PCI_DEVICE_ID_JMICRON_JMB368:
  1377. /* The controller should be in single function IDE mode */
  1378. conf1 |= 0x00C00000; /* Set 22, 23 */
  1379. break;
  1380. }
  1381. pci_write_config_dword(pdev, 0x40, conf1);
  1382. pci_write_config_dword(pdev, 0x80, conf5);
  1383. /* Update pdev accordingly */
  1384. pci_read_config_byte(pdev, PCI_HEADER_TYPE, &hdr);
  1385. pdev->hdr_type = hdr & 0x7f;
  1386. pdev->multifunction = !!(hdr & 0x80);
  1387. pci_read_config_dword(pdev, PCI_CLASS_REVISION, &class);
  1388. pdev->class = class >> 8;
  1389. }
  1390. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB360, quirk_jmicron_ata);
  1391. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB361, quirk_jmicron_ata);
  1392. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB362, quirk_jmicron_ata);
  1393. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB363, quirk_jmicron_ata);
  1394. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB364, quirk_jmicron_ata);
  1395. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB365, quirk_jmicron_ata);
  1396. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB366, quirk_jmicron_ata);
  1397. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB368, quirk_jmicron_ata);
  1398. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB369, quirk_jmicron_ata);
  1399. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB360, quirk_jmicron_ata);
  1400. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB361, quirk_jmicron_ata);
  1401. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB362, quirk_jmicron_ata);
  1402. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB363, quirk_jmicron_ata);
  1403. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB364, quirk_jmicron_ata);
  1404. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB365, quirk_jmicron_ata);
  1405. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB366, quirk_jmicron_ata);
  1406. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB368, quirk_jmicron_ata);
  1407. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB369, quirk_jmicron_ata);
  1408. #endif
  1409. #ifdef CONFIG_X86_IO_APIC
  1410. static void quirk_alder_ioapic(struct pci_dev *pdev)
  1411. {
  1412. int i;
  1413. if ((pdev->class >> 8) != 0xff00)
  1414. return;
  1415. /* the first BAR is the location of the IO APIC...we must
  1416. * not touch this (and it's already covered by the fixmap), so
  1417. * forcibly insert it into the resource tree */
  1418. if (pci_resource_start(pdev, 0) && pci_resource_len(pdev, 0))
  1419. insert_resource(&iomem_resource, &pdev->resource[0]);
  1420. /* The next five BARs all seem to be rubbish, so just clean
  1421. * them out */
  1422. for (i = 1; i < 6; i++)
  1423. memset(&pdev->resource[i], 0, sizeof(pdev->resource[i]));
  1424. }
  1425. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_EESSC, quirk_alder_ioapic);
  1426. #endif
  1427. static void quirk_pcie_mch(struct pci_dev *pdev)
  1428. {
  1429. pdev->no_msi = 1;
  1430. }
  1431. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7520_MCH, quirk_pcie_mch);
  1432. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7320_MCH, quirk_pcie_mch);
  1433. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7525_MCH, quirk_pcie_mch);
  1434. /*
  1435. * It's possible for the MSI to get corrupted if shpc and acpi
  1436. * are used together on certain PXH-based systems.
  1437. */
  1438. static void quirk_pcie_pxh(struct pci_dev *dev)
  1439. {
  1440. dev->no_msi = 1;
  1441. dev_warn(&dev->dev, "PXH quirk detected; SHPC device MSI disabled\n");
  1442. }
  1443. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHD_0, quirk_pcie_pxh);
  1444. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHD_1, quirk_pcie_pxh);
  1445. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0, quirk_pcie_pxh);
  1446. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1, quirk_pcie_pxh);
  1447. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHV, quirk_pcie_pxh);
  1448. /*
  1449. * Some Intel PCI Express chipsets have trouble with downstream
  1450. * device power management.
  1451. */
  1452. static void quirk_intel_pcie_pm(struct pci_dev *dev)
  1453. {
  1454. pci_pm_d3_delay = 120;
  1455. dev->no_d1d2 = 1;
  1456. }
  1457. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e2, quirk_intel_pcie_pm);
  1458. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e3, quirk_intel_pcie_pm);
  1459. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e4, quirk_intel_pcie_pm);
  1460. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e5, quirk_intel_pcie_pm);
  1461. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e6, quirk_intel_pcie_pm);
  1462. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e7, quirk_intel_pcie_pm);
  1463. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25f7, quirk_intel_pcie_pm);
  1464. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25f8, quirk_intel_pcie_pm);
  1465. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25f9, quirk_intel_pcie_pm);
  1466. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25fa, quirk_intel_pcie_pm);
  1467. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2601, quirk_intel_pcie_pm);
  1468. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2602, quirk_intel_pcie_pm);
  1469. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2603, quirk_intel_pcie_pm);
  1470. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2604, quirk_intel_pcie_pm);
  1471. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2605, quirk_intel_pcie_pm);
  1472. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2606, quirk_intel_pcie_pm);
  1473. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2607, quirk_intel_pcie_pm);
  1474. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2608, quirk_intel_pcie_pm);
  1475. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2609, quirk_intel_pcie_pm);
  1476. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x260a, quirk_intel_pcie_pm);
  1477. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x260b, quirk_intel_pcie_pm);
  1478. #ifdef CONFIG_X86_IO_APIC
  1479. /*
  1480. * Boot interrupts on some chipsets cannot be turned off. For these chipsets,
  1481. * remap the original interrupt in the linux kernel to the boot interrupt, so
  1482. * that a PCI device's interrupt handler is installed on the boot interrupt
  1483. * line instead.
  1484. */
  1485. static void quirk_reroute_to_boot_interrupts_intel(struct pci_dev *dev)
  1486. {
  1487. if (noioapicquirk || noioapicreroute)
  1488. return;
  1489. dev->irq_reroute_variant = INTEL_IRQ_REROUTE_VARIANT;
  1490. dev_info(&dev->dev, "rerouting interrupts for [%04x:%04x]\n",
  1491. dev->vendor, dev->device);
  1492. }
  1493. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80333_0, quirk_reroute_to_boot_interrupts_intel);
  1494. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80333_1, quirk_reroute_to_boot_interrupts_intel);
  1495. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB2_0, quirk_reroute_to_boot_interrupts_intel);
  1496. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0, quirk_reroute_to_boot_interrupts_intel);
  1497. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1, quirk_reroute_to_boot_interrupts_intel);
  1498. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHV, quirk_reroute_to_boot_interrupts_intel);
  1499. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80332_0, quirk_reroute_to_boot_interrupts_intel);
  1500. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80332_1, quirk_reroute_to_boot_interrupts_intel);
  1501. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80333_0, quirk_reroute_to_boot_interrupts_intel);
  1502. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80333_1, quirk_reroute_to_boot_interrupts_intel);
  1503. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB2_0, quirk_reroute_to_boot_interrupts_intel);
  1504. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0, quirk_reroute_to_boot_interrupts_intel);
  1505. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1, quirk_reroute_to_boot_interrupts_intel);
  1506. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHV, quirk_reroute_to_boot_interrupts_intel);
  1507. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80332_0, quirk_reroute_to_boot_interrupts_intel);
  1508. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80332_1, quirk_reroute_to_boot_interrupts_intel);
  1509. /*
  1510. * On some chipsets we can disable the generation of legacy INTx boot
  1511. * interrupts.
  1512. */
  1513. /*
  1514. * IO-APIC1 on 6300ESB generates boot interrupts, see intel order no
  1515. * 300641-004US, section 5.7.3.
  1516. */
  1517. #define INTEL_6300_IOAPIC_ABAR 0x40
  1518. #define INTEL_6300_DISABLE_BOOT_IRQ (1<<14)
  1519. static void quirk_disable_intel_boot_interrupt(struct pci_dev *dev)
  1520. {
  1521. u16 pci_config_word;
  1522. if (noioapicquirk)
  1523. return;
  1524. pci_read_config_word(dev, INTEL_6300_IOAPIC_ABAR, &pci_config_word);
  1525. pci_config_word |= INTEL_6300_DISABLE_BOOT_IRQ;
  1526. pci_write_config_word(dev, INTEL_6300_IOAPIC_ABAR, pci_config_word);
  1527. dev_info(&dev->dev, "disabled boot interrupts on device [%04x:%04x]\n",
  1528. dev->vendor, dev->device);
  1529. }
  1530. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB_10, quirk_disable_intel_boot_interrupt);
  1531. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB_10, quirk_disable_intel_boot_interrupt);
  1532. /*
  1533. * disable boot interrupts on HT-1000
  1534. */
  1535. #define BC_HT1000_FEATURE_REG 0x64
  1536. #define BC_HT1000_PIC_REGS_ENABLE (1<<0)
  1537. #define BC_HT1000_MAP_IDX 0xC00
  1538. #define BC_HT1000_MAP_DATA 0xC01
  1539. static void quirk_disable_broadcom_boot_interrupt(struct pci_dev *dev)
  1540. {
  1541. u32 pci_config_dword;
  1542. u8 irq;
  1543. if (noioapicquirk)
  1544. return;
  1545. pci_read_config_dword(dev, BC_HT1000_FEATURE_REG, &pci_config_dword);
  1546. pci_write_config_dword(dev, BC_HT1000_FEATURE_REG, pci_config_dword |
  1547. BC_HT1000_PIC_REGS_ENABLE);
  1548. for (irq = 0x10; irq < 0x10 + 32; irq++) {
  1549. outb(irq, BC_HT1000_MAP_IDX);
  1550. outb(0x00, BC_HT1000_MAP_DATA);
  1551. }
  1552. pci_write_config_dword(dev, BC_HT1000_FEATURE_REG, pci_config_dword);
  1553. dev_info(&dev->dev, "disabled boot interrupts on device [%04x:%04x]\n",
  1554. dev->vendor, dev->device);
  1555. }
  1556. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_HT1000SB, quirk_disable_broadcom_boot_interrupt);
  1557. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_HT1000SB, quirk_disable_broadcom_boot_interrupt);
  1558. /*
  1559. * disable boot interrupts on AMD and ATI chipsets
  1560. */
  1561. /*
  1562. * NOIOAMODE needs to be disabled to disable "boot interrupts". For AMD 8131
  1563. * rev. A0 and B0, NOIOAMODE needs to be disabled anyway to fix IO-APIC mode
  1564. * (due to an erratum).
  1565. */
  1566. #define AMD_813X_MISC 0x40
  1567. #define AMD_813X_NOIOAMODE (1<<0)
  1568. #define AMD_813X_REV_B1 0x12
  1569. #define AMD_813X_REV_B2 0x13
  1570. static void quirk_disable_amd_813x_boot_interrupt(struct pci_dev *dev)
  1571. {
  1572. u32 pci_config_dword;
  1573. if (noioapicquirk)
  1574. return;
  1575. if ((dev->revision == AMD_813X_REV_B1) ||
  1576. (dev->revision == AMD_813X_REV_B2))
  1577. return;
  1578. pci_read_config_dword(dev, AMD_813X_MISC, &pci_config_dword);
  1579. pci_config_dword &= ~AMD_813X_NOIOAMODE;
  1580. pci_write_config_dword(dev, AMD_813X_MISC, pci_config_dword);
  1581. dev_info(&dev->dev, "disabled boot interrupts on device [%04x:%04x]\n",
  1582. dev->vendor, dev->device);
  1583. }
  1584. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE, quirk_disable_amd_813x_boot_interrupt);
  1585. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE, quirk_disable_amd_813x_boot_interrupt);
  1586. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8132_BRIDGE, quirk_disable_amd_813x_boot_interrupt);
  1587. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8132_BRIDGE, quirk_disable_amd_813x_boot_interrupt);
  1588. #define AMD_8111_PCI_IRQ_ROUTING 0x56
  1589. static void quirk_disable_amd_8111_boot_interrupt(struct pci_dev *dev)
  1590. {
  1591. u16 pci_config_word;
  1592. if (noioapicquirk)
  1593. return;
  1594. pci_read_config_word(dev, AMD_8111_PCI_IRQ_ROUTING, &pci_config_word);
  1595. if (!pci_config_word) {
  1596. dev_info(&dev->dev, "boot interrupts on device [%04x:%04x] already disabled\n",
  1597. dev->vendor, dev->device);
  1598. return;
  1599. }
  1600. pci_write_config_word(dev, AMD_8111_PCI_IRQ_ROUTING, 0);
  1601. dev_info(&dev->dev, "disabled boot interrupts on device [%04x:%04x]\n",
  1602. dev->vendor, dev->device);
  1603. }
  1604. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8111_SMBUS, quirk_disable_amd_8111_boot_interrupt);
  1605. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8111_SMBUS, quirk_disable_amd_8111_boot_interrupt);
  1606. #endif /* CONFIG_X86_IO_APIC */
  1607. /*
  1608. * Toshiba TC86C001 IDE controller reports the standard 8-byte BAR0 size
  1609. * but the PIO transfers won't work if BAR0 falls at the odd 8 bytes.
  1610. * Re-allocate the region if needed...
  1611. */
  1612. static void quirk_tc86c001_ide(struct pci_dev *dev)
  1613. {
  1614. struct resource *r = &dev->resource[0];
  1615. if (r->start & 0x8) {
  1616. r->flags |= IORESOURCE_UNSET;
  1617. r->start = 0;
  1618. r->end = 0xf;
  1619. }
  1620. }
  1621. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_TOSHIBA_2,
  1622. PCI_DEVICE_ID_TOSHIBA_TC86C001_IDE,
  1623. quirk_tc86c001_ide);
  1624. /*
  1625. * PLX PCI 9050 PCI Target bridge controller has an errata that prevents the
  1626. * local configuration registers accessible via BAR0 (memory) or BAR1 (i/o)
  1627. * being read correctly if bit 7 of the base address is set.
  1628. * The BAR0 or BAR1 region may be disabled (size 0) or enabled (size 128).
  1629. * Re-allocate the regions to a 256-byte boundary if necessary.
  1630. */
  1631. static void quirk_plx_pci9050(struct pci_dev *dev)
  1632. {
  1633. unsigned int bar;
  1634. /* Fixed in revision 2 (PCI 9052). */
  1635. if (dev->revision >= 2)
  1636. return;
  1637. for (bar = 0; bar <= 1; bar++)
  1638. if (pci_resource_len(dev, bar) == 0x80 &&
  1639. (pci_resource_start(dev, bar) & 0x80)) {
  1640. struct resource *r = &dev->resource[bar];
  1641. dev_info(&dev->dev, "Re-allocating PLX PCI 9050 BAR %u to length 256 to avoid bit 7 bug\n",
  1642. bar);
  1643. r->flags |= IORESOURCE_UNSET;
  1644. r->start = 0;
  1645. r->end = 0xff;
  1646. }
  1647. }
  1648. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
  1649. quirk_plx_pci9050);
  1650. /*
  1651. * The following Meilhaus (vendor ID 0x1402) device IDs (amongst others)
  1652. * may be using the PLX PCI 9050: 0x0630, 0x0940, 0x0950, 0x0960, 0x100b,
  1653. * 0x1400, 0x140a, 0x140b, 0x14e0, 0x14ea, 0x14eb, 0x1604, 0x1608, 0x160c,
  1654. * 0x168f, 0x2000, 0x2600, 0x3000, 0x810a, 0x810b.
  1655. *
  1656. * Currently, device IDs 0x2000 and 0x2600 are used by the Comedi "me_daq"
  1657. * driver.
  1658. */
  1659. DECLARE_PCI_FIXUP_HEADER(0x1402, 0x2000, quirk_plx_pci9050);
  1660. DECLARE_PCI_FIXUP_HEADER(0x1402, 0x2600, quirk_plx_pci9050);
  1661. static void quirk_netmos(struct pci_dev *dev)
  1662. {
  1663. unsigned int num_parallel = (dev->subsystem_device & 0xf0) >> 4;
  1664. unsigned int num_serial = dev->subsystem_device & 0xf;
  1665. /*
  1666. * These Netmos parts are multiport serial devices with optional
  1667. * parallel ports. Even when parallel ports are present, they
  1668. * are identified as class SERIAL, which means the serial driver
  1669. * will claim them. To prevent this, mark them as class OTHER.
  1670. * These combo devices should be claimed by parport_serial.
  1671. *
  1672. * The subdevice ID is of the form 0x00PS, where <P> is the number
  1673. * of parallel ports and <S> is the number of serial ports.
  1674. */
  1675. switch (dev->device) {
  1676. case PCI_DEVICE_ID_NETMOS_9835:
  1677. /* Well, this rule doesn't hold for the following 9835 device */
  1678. if (dev->subsystem_vendor == PCI_VENDOR_ID_IBM &&
  1679. dev->subsystem_device == 0x0299)
  1680. return;
  1681. case PCI_DEVICE_ID_NETMOS_9735:
  1682. case PCI_DEVICE_ID_NETMOS_9745:
  1683. case PCI_DEVICE_ID_NETMOS_9845:
  1684. case PCI_DEVICE_ID_NETMOS_9855:
  1685. if (num_parallel) {
  1686. dev_info(&dev->dev, "Netmos %04x (%u parallel, %u serial); changing class SERIAL to OTHER (use parport_serial)\n",
  1687. dev->device, num_parallel, num_serial);
  1688. dev->class = (PCI_CLASS_COMMUNICATION_OTHER << 8) |
  1689. (dev->class & 0xff);
  1690. }
  1691. }
  1692. }
  1693. DECLARE_PCI_FIXUP_CLASS_HEADER(PCI_VENDOR_ID_NETMOS, PCI_ANY_ID,
  1694. PCI_CLASS_COMMUNICATION_SERIAL, 8, quirk_netmos);
  1695. static void quirk_e100_interrupt(struct pci_dev *dev)
  1696. {
  1697. u16 command, pmcsr;
  1698. u8 __iomem *csr;
  1699. u8 cmd_hi;
  1700. switch (dev->device) {
  1701. /* PCI IDs taken from drivers/net/e100.c */
  1702. case 0x1029:
  1703. case 0x1030 ... 0x1034:
  1704. case 0x1038 ... 0x103E:
  1705. case 0x1050 ... 0x1057:
  1706. case 0x1059:
  1707. case 0x1064 ... 0x106B:
  1708. case 0x1091 ... 0x1095:
  1709. case 0x1209:
  1710. case 0x1229:
  1711. case 0x2449:
  1712. case 0x2459:
  1713. case 0x245D:
  1714. case 0x27DC:
  1715. break;
  1716. default:
  1717. return;
  1718. }
  1719. /*
  1720. * Some firmware hands off the e100 with interrupts enabled,
  1721. * which can cause a flood of interrupts if packets are
  1722. * received before the driver attaches to the device. So
  1723. * disable all e100 interrupts here. The driver will
  1724. * re-enable them when it's ready.
  1725. */
  1726. pci_read_config_word(dev, PCI_COMMAND, &command);
  1727. if (!(command & PCI_COMMAND_MEMORY) || !pci_resource_start(dev, 0))
  1728. return;
  1729. /*
  1730. * Check that the device is in the D0 power state. If it's not,
  1731. * there is no point to look any further.
  1732. */
  1733. if (dev->pm_cap) {
  1734. pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
  1735. if ((pmcsr & PCI_PM_CTRL_STATE_MASK) != PCI_D0)
  1736. return;
  1737. }
  1738. /* Convert from PCI bus to resource space. */
  1739. csr = ioremap(pci_resource_start(dev, 0), 8);
  1740. if (!csr) {
  1741. dev_warn(&dev->dev, "Can't map e100 registers\n");
  1742. return;
  1743. }
  1744. cmd_hi = readb(csr + 3);
  1745. if (cmd_hi == 0) {
  1746. dev_warn(&dev->dev, "Firmware left e100 interrupts enabled; disabling\n");
  1747. writeb(1, csr + 3);
  1748. }
  1749. iounmap(csr);
  1750. }
  1751. DECLARE_PCI_FIXUP_CLASS_FINAL(PCI_VENDOR_ID_INTEL, PCI_ANY_ID,
  1752. PCI_CLASS_NETWORK_ETHERNET, 8, quirk_e100_interrupt);
  1753. /*
  1754. * The 82575 and 82598 may experience data corruption issues when transitioning
  1755. * out of L0S. To prevent this we need to disable L0S on the pci-e link
  1756. */
  1757. static void quirk_disable_aspm_l0s(struct pci_dev *dev)
  1758. {
  1759. dev_info(&dev->dev, "Disabling L0s\n");
  1760. pci_disable_link_state(dev, PCIE_LINK_STATE_L0S);
  1761. }
  1762. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10a7, quirk_disable_aspm_l0s);
  1763. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10a9, quirk_disable_aspm_l0s);
  1764. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10b6, quirk_disable_aspm_l0s);
  1765. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10c6, quirk_disable_aspm_l0s);
  1766. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10c7, quirk_disable_aspm_l0s);
  1767. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10c8, quirk_disable_aspm_l0s);
  1768. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10d6, quirk_disable_aspm_l0s);
  1769. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10db, quirk_disable_aspm_l0s);
  1770. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10dd, quirk_disable_aspm_l0s);
  1771. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10e1, quirk_disable_aspm_l0s);
  1772. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10ec, quirk_disable_aspm_l0s);
  1773. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10f1, quirk_disable_aspm_l0s);
  1774. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10f4, quirk_disable_aspm_l0s);
  1775. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1508, quirk_disable_aspm_l0s);
  1776. static void fixup_rev1_53c810(struct pci_dev *dev)
  1777. {
  1778. /* rev 1 ncr53c810 chips don't set the class at all which means
  1779. * they don't get their resources remapped. Fix that here.
  1780. */
  1781. if (dev->class == PCI_CLASS_NOT_DEFINED) {
  1782. dev_info(&dev->dev, "NCR 53c810 rev 1 detected; setting PCI class\n");
  1783. dev->class = PCI_CLASS_STORAGE_SCSI;
  1784. }
  1785. }
  1786. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_NCR, PCI_DEVICE_ID_NCR_53C810, fixup_rev1_53c810);
  1787. /* Enable 1k I/O space granularity on the Intel P64H2 */
  1788. static void quirk_p64h2_1k_io(struct pci_dev *dev)
  1789. {
  1790. u16 en1k;
  1791. pci_read_config_word(dev, 0x40, &en1k);
  1792. if (en1k & 0x200) {
  1793. dev_info(&dev->dev, "Enable I/O Space to 1KB granularity\n");
  1794. dev->io_window_1k = 1;
  1795. }
  1796. }
  1797. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x1460, quirk_p64h2_1k_io);
  1798. /* Under some circumstances, AER is not linked with extended capabilities.
  1799. * Force it to be linked by setting the corresponding control bit in the
  1800. * config space.
  1801. */
  1802. static void quirk_nvidia_ck804_pcie_aer_ext_cap(struct pci_dev *dev)
  1803. {
  1804. uint8_t b;
  1805. if (pci_read_config_byte(dev, 0xf41, &b) == 0) {
  1806. if (!(b & 0x20)) {
  1807. pci_write_config_byte(dev, 0xf41, b | 0x20);
  1808. dev_info(&dev->dev, "Linking AER extended capability\n");
  1809. }
  1810. }
  1811. }
  1812. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_CK804_PCIE,
  1813. quirk_nvidia_ck804_pcie_aer_ext_cap);
  1814. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_CK804_PCIE,
  1815. quirk_nvidia_ck804_pcie_aer_ext_cap);
  1816. static void quirk_via_cx700_pci_parking_caching(struct pci_dev *dev)
  1817. {
  1818. /*
  1819. * Disable PCI Bus Parking and PCI Master read caching on CX700
  1820. * which causes unspecified timing errors with a VT6212L on the PCI
  1821. * bus leading to USB2.0 packet loss.
  1822. *
  1823. * This quirk is only enabled if a second (on the external PCI bus)
  1824. * VT6212L is found -- the CX700 core itself also contains a USB
  1825. * host controller with the same PCI ID as the VT6212L.
  1826. */
  1827. /* Count VT6212L instances */
  1828. struct pci_dev *p = pci_get_device(PCI_VENDOR_ID_VIA,
  1829. PCI_DEVICE_ID_VIA_8235_USB_2, NULL);
  1830. uint8_t b;
  1831. /* p should contain the first (internal) VT6212L -- see if we have
  1832. an external one by searching again */
  1833. p = pci_get_device(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8235_USB_2, p);
  1834. if (!p)
  1835. return;
  1836. pci_dev_put(p);
  1837. if (pci_read_config_byte(dev, 0x76, &b) == 0) {
  1838. if (b & 0x40) {
  1839. /* Turn off PCI Bus Parking */
  1840. pci_write_config_byte(dev, 0x76, b ^ 0x40);
  1841. dev_info(&dev->dev, "Disabling VIA CX700 PCI parking\n");
  1842. }
  1843. }
  1844. if (pci_read_config_byte(dev, 0x72, &b) == 0) {
  1845. if (b != 0) {
  1846. /* Turn off PCI Master read caching */
  1847. pci_write_config_byte(dev, 0x72, 0x0);
  1848. /* Set PCI Master Bus time-out to "1x16 PCLK" */
  1849. pci_write_config_byte(dev, 0x75, 0x1);
  1850. /* Disable "Read FIFO Timer" */
  1851. pci_write_config_byte(dev, 0x77, 0x0);
  1852. dev_info(&dev->dev, "Disabling VIA CX700 PCI caching\n");
  1853. }
  1854. }
  1855. }
  1856. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, 0x324e, quirk_via_cx700_pci_parking_caching);
  1857. /*
  1858. * For Broadcom 5706, 5708, 5709 rev. A nics, any read beyond the
  1859. * VPD end tag will hang the device. This problem was initially
  1860. * observed when a vpd entry was created in sysfs
  1861. * ('/sys/bus/pci/devices/<id>/vpd'). A read to this sysfs entry
  1862. * will dump 32k of data. Reading a full 32k will cause an access
  1863. * beyond the VPD end tag causing the device to hang. Once the device
  1864. * is hung, the bnx2 driver will not be able to reset the device.
  1865. * We believe that it is legal to read beyond the end tag and
  1866. * therefore the solution is to limit the read/write length.
  1867. */
  1868. static void quirk_brcm_570x_limit_vpd(struct pci_dev *dev)
  1869. {
  1870. /*
  1871. * Only disable the VPD capability for 5706, 5706S, 5708,
  1872. * 5708S and 5709 rev. A
  1873. */
  1874. if ((dev->device == PCI_DEVICE_ID_NX2_5706) ||
  1875. (dev->device == PCI_DEVICE_ID_NX2_5706S) ||
  1876. (dev->device == PCI_DEVICE_ID_NX2_5708) ||
  1877. (dev->device == PCI_DEVICE_ID_NX2_5708S) ||
  1878. ((dev->device == PCI_DEVICE_ID_NX2_5709) &&
  1879. (dev->revision & 0xf0) == 0x0)) {
  1880. if (dev->vpd)
  1881. dev->vpd->len = 0x80;
  1882. }
  1883. }
  1884. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
  1885. PCI_DEVICE_ID_NX2_5706,
  1886. quirk_brcm_570x_limit_vpd);
  1887. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
  1888. PCI_DEVICE_ID_NX2_5706S,
  1889. quirk_brcm_570x_limit_vpd);
  1890. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
  1891. PCI_DEVICE_ID_NX2_5708,
  1892. quirk_brcm_570x_limit_vpd);
  1893. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
  1894. PCI_DEVICE_ID_NX2_5708S,
  1895. quirk_brcm_570x_limit_vpd);
  1896. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
  1897. PCI_DEVICE_ID_NX2_5709,
  1898. quirk_brcm_570x_limit_vpd);
  1899. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
  1900. PCI_DEVICE_ID_NX2_5709S,
  1901. quirk_brcm_570x_limit_vpd);
  1902. static void quirk_brcm_5719_limit_mrrs(struct pci_dev *dev)
  1903. {
  1904. u32 rev;
  1905. pci_read_config_dword(dev, 0xf4, &rev);
  1906. /* Only CAP the MRRS if the device is a 5719 A0 */
  1907. if (rev == 0x05719000) {
  1908. int readrq = pcie_get_readrq(dev);
  1909. if (readrq > 2048)
  1910. pcie_set_readrq(dev, 2048);
  1911. }
  1912. }
  1913. DECLARE_PCI_FIXUP_ENABLE(PCI_VENDOR_ID_BROADCOM,
  1914. PCI_DEVICE_ID_TIGON3_5719,
  1915. quirk_brcm_5719_limit_mrrs);
  1916. /* Originally in EDAC sources for i82875P:
  1917. * Intel tells BIOS developers to hide device 6 which
  1918. * configures the overflow device access containing
  1919. * the DRBs - this is where we expose device 6.
  1920. * http://www.x86-secret.com/articles/tweak/pat/patsecrets-2.htm
  1921. */
  1922. static void quirk_unhide_mch_dev6(struct pci_dev *dev)
  1923. {
  1924. u8 reg;
  1925. if (pci_read_config_byte(dev, 0xF4, &reg) == 0 && !(reg & 0x02)) {
  1926. dev_info(&dev->dev, "Enabling MCH 'Overflow' Device\n");
  1927. pci_write_config_byte(dev, 0xF4, reg | 0x02);
  1928. }
  1929. }
  1930. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82865_HB,
  1931. quirk_unhide_mch_dev6);
  1932. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82875_HB,
  1933. quirk_unhide_mch_dev6);
  1934. #ifdef CONFIG_TILEPRO
  1935. /*
  1936. * The Tilera TILEmpower tilepro platform needs to set the link speed
  1937. * to 2.5GT(Giga-Transfers)/s (Gen 1). The default link speed
  1938. * setting is 5GT/s (Gen 2). 0x98 is the Link Control2 PCIe
  1939. * capability register of the PEX8624 PCIe switch. The switch
  1940. * supports link speed auto negotiation, but falsely sets
  1941. * the link speed to 5GT/s.
  1942. */
  1943. static void quirk_tile_plx_gen1(struct pci_dev *dev)
  1944. {
  1945. if (tile_plx_gen1) {
  1946. pci_write_config_dword(dev, 0x98, 0x1);
  1947. mdelay(50);
  1948. }
  1949. }
  1950. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_PLX, 0x8624, quirk_tile_plx_gen1);
  1951. #endif /* CONFIG_TILEPRO */
  1952. #ifdef CONFIG_PCI_MSI
  1953. /* Some chipsets do not support MSI. We cannot easily rely on setting
  1954. * PCI_BUS_FLAGS_NO_MSI in its bus flags because there are actually
  1955. * some other buses controlled by the chipset even if Linux is not
  1956. * aware of it. Instead of setting the flag on all buses in the
  1957. * machine, simply disable MSI globally.
  1958. */
  1959. static void quirk_disable_all_msi(struct pci_dev *dev)
  1960. {
  1961. pci_no_msi();
  1962. dev_warn(&dev->dev, "MSI quirk detected; MSI disabled\n");
  1963. }
  1964. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_GCNB_LE, quirk_disable_all_msi);
  1965. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_RS400_200, quirk_disable_all_msi);
  1966. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_RS480, quirk_disable_all_msi);
  1967. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_VT3336, quirk_disable_all_msi);
  1968. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_VT3351, quirk_disable_all_msi);
  1969. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_VT3364, quirk_disable_all_msi);
  1970. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8380_0, quirk_disable_all_msi);
  1971. /* Disable MSI on chipsets that are known to not support it */
  1972. static void quirk_disable_msi(struct pci_dev *dev)
  1973. {
  1974. if (dev->subordinate) {
  1975. dev_warn(&dev->dev, "MSI quirk detected; subordinate MSI disabled\n");
  1976. dev->subordinate->bus_flags |= PCI_BUS_FLAGS_NO_MSI;
  1977. }
  1978. }
  1979. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE, quirk_disable_msi);
  1980. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, 0xa238, quirk_disable_msi);
  1981. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x5a3f, quirk_disable_msi);
  1982. /*
  1983. * The APC bridge device in AMD 780 family northbridges has some random
  1984. * OEM subsystem ID in its vendor ID register (erratum 18), so instead
  1985. * we use the possible vendor/device IDs of the host bridge for the
  1986. * declared quirk, and search for the APC bridge by slot number.
  1987. */
  1988. static void quirk_amd_780_apc_msi(struct pci_dev *host_bridge)
  1989. {
  1990. struct pci_dev *apc_bridge;
  1991. apc_bridge = pci_get_slot(host_bridge->bus, PCI_DEVFN(1, 0));
  1992. if (apc_bridge) {
  1993. if (apc_bridge->device == 0x9602)
  1994. quirk_disable_msi(apc_bridge);
  1995. pci_dev_put(apc_bridge);
  1996. }
  1997. }
  1998. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, 0x9600, quirk_amd_780_apc_msi);
  1999. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, 0x9601, quirk_amd_780_apc_msi);
  2000. /* Go through the list of Hypertransport capabilities and
  2001. * return 1 if a HT MSI capability is found and enabled */
  2002. static int msi_ht_cap_enabled(struct pci_dev *dev)
  2003. {
  2004. int pos, ttl = 48;
  2005. pos = pci_find_ht_capability(dev, HT_CAPTYPE_MSI_MAPPING);
  2006. while (pos && ttl--) {
  2007. u8 flags;
  2008. if (pci_read_config_byte(dev, pos + HT_MSI_FLAGS,
  2009. &flags) == 0) {
  2010. dev_info(&dev->dev, "Found %s HT MSI Mapping\n",
  2011. flags & HT_MSI_FLAGS_ENABLE ?
  2012. "enabled" : "disabled");
  2013. return (flags & HT_MSI_FLAGS_ENABLE) != 0;
  2014. }
  2015. pos = pci_find_next_ht_capability(dev, pos,
  2016. HT_CAPTYPE_MSI_MAPPING);
  2017. }
  2018. return 0;
  2019. }
  2020. /* Check the hypertransport MSI mapping to know whether MSI is enabled or not */
  2021. static void quirk_msi_ht_cap(struct pci_dev *dev)
  2022. {
  2023. if (dev->subordinate && !msi_ht_cap_enabled(dev)) {
  2024. dev_warn(&dev->dev, "MSI quirk detected; subordinate MSI disabled\n");
  2025. dev->subordinate->bus_flags |= PCI_BUS_FLAGS_NO_MSI;
  2026. }
  2027. }
  2028. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_HT2000_PCIE,
  2029. quirk_msi_ht_cap);
  2030. /* The nVidia CK804 chipset may have 2 HT MSI mappings.
  2031. * MSI are supported if the MSI capability set in any of these mappings.
  2032. */
  2033. static void quirk_nvidia_ck804_msi_ht_cap(struct pci_dev *dev)
  2034. {
  2035. struct pci_dev *pdev;
  2036. if (!dev->subordinate)
  2037. return;
  2038. /* check HT MSI cap on this chipset and the root one.
  2039. * a single one having MSI is enough to be sure that MSI are supported.
  2040. */
  2041. pdev = pci_get_slot(dev->bus, 0);
  2042. if (!pdev)
  2043. return;
  2044. if (!msi_ht_cap_enabled(dev) && !msi_ht_cap_enabled(pdev)) {
  2045. dev_warn(&dev->dev, "MSI quirk detected; subordinate MSI disabled\n");
  2046. dev->subordinate->bus_flags |= PCI_BUS_FLAGS_NO_MSI;
  2047. }
  2048. pci_dev_put(pdev);
  2049. }
  2050. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_CK804_PCIE,
  2051. quirk_nvidia_ck804_msi_ht_cap);
  2052. /* Force enable MSI mapping capability on HT bridges */
  2053. static void ht_enable_msi_mapping(struct pci_dev *dev)
  2054. {
  2055. int pos, ttl = 48;
  2056. pos = pci_find_ht_capability(dev, HT_CAPTYPE_MSI_MAPPING);
  2057. while (pos && ttl--) {
  2058. u8 flags;
  2059. if (pci_read_config_byte(dev, pos + HT_MSI_FLAGS,
  2060. &flags) == 0) {
  2061. dev_info(&dev->dev, "Enabling HT MSI Mapping\n");
  2062. pci_write_config_byte(dev, pos + HT_MSI_FLAGS,
  2063. flags | HT_MSI_FLAGS_ENABLE);
  2064. }
  2065. pos = pci_find_next_ht_capability(dev, pos,
  2066. HT_CAPTYPE_MSI_MAPPING);
  2067. }
  2068. }
  2069. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SERVERWORKS,
  2070. PCI_DEVICE_ID_SERVERWORKS_HT1000_PXB,
  2071. ht_enable_msi_mapping);
  2072. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8132_BRIDGE,
  2073. ht_enable_msi_mapping);
  2074. /* The P5N32-SLI motherboards from Asus have a problem with msi
  2075. * for the MCP55 NIC. It is not yet determined whether the msi problem
  2076. * also affects other devices. As for now, turn off msi for this device.
  2077. */
  2078. static void nvenet_msi_disable(struct pci_dev *dev)
  2079. {
  2080. const char *board_name = dmi_get_system_info(DMI_BOARD_NAME);
  2081. if (board_name &&
  2082. (strstr(board_name, "P5N32-SLI PREMIUM") ||
  2083. strstr(board_name, "P5N32-E SLI"))) {
  2084. dev_info(&dev->dev, "Disabling msi for MCP55 NIC on P5N32-SLI\n");
  2085. dev->no_msi = 1;
  2086. }
  2087. }
  2088. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_NVIDIA,
  2089. PCI_DEVICE_ID_NVIDIA_NVENET_15,
  2090. nvenet_msi_disable);
  2091. /*
  2092. * Some versions of the MCP55 bridge from Nvidia have a legacy IRQ routing
  2093. * config register. This register controls the routing of legacy
  2094. * interrupts from devices that route through the MCP55. If this register
  2095. * is misprogrammed, interrupts are only sent to the BSP, unlike
  2096. * conventional systems where the IRQ is broadcast to all online CPUs. Not
  2097. * having this register set properly prevents kdump from booting up
  2098. * properly, so let's make sure that we have it set correctly.
  2099. * Note that this is an undocumented register.
  2100. */
  2101. static void nvbridge_check_legacy_irq_routing(struct pci_dev *dev)
  2102. {
  2103. u32 cfg;
  2104. if (!pci_find_capability(dev, PCI_CAP_ID_HT))
  2105. return;
  2106. pci_read_config_dword(dev, 0x74, &cfg);
  2107. if (cfg & ((1 << 2) | (1 << 15))) {
  2108. printk(KERN_INFO "Rewriting irq routing register on MCP55\n");
  2109. cfg &= ~((1 << 2) | (1 << 15));
  2110. pci_write_config_dword(dev, 0x74, cfg);
  2111. }
  2112. }
  2113. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_NVIDIA,
  2114. PCI_DEVICE_ID_NVIDIA_MCP55_BRIDGE_V0,
  2115. nvbridge_check_legacy_irq_routing);
  2116. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_NVIDIA,
  2117. PCI_DEVICE_ID_NVIDIA_MCP55_BRIDGE_V4,
  2118. nvbridge_check_legacy_irq_routing);
  2119. static int ht_check_msi_mapping(struct pci_dev *dev)
  2120. {
  2121. int pos, ttl = 48;
  2122. int found = 0;
  2123. /* check if there is HT MSI cap or enabled on this device */
  2124. pos = pci_find_ht_capability(dev, HT_CAPTYPE_MSI_MAPPING);
  2125. while (pos && ttl--) {
  2126. u8 flags;
  2127. if (found < 1)
  2128. found = 1;
  2129. if (pci_read_config_byte(dev, pos + HT_MSI_FLAGS,
  2130. &flags) == 0) {
  2131. if (flags & HT_MSI_FLAGS_ENABLE) {
  2132. if (found < 2) {
  2133. found = 2;
  2134. break;
  2135. }
  2136. }
  2137. }
  2138. pos = pci_find_next_ht_capability(dev, pos,
  2139. HT_CAPTYPE_MSI_MAPPING);
  2140. }
  2141. return found;
  2142. }
  2143. static int host_bridge_with_leaf(struct pci_dev *host_bridge)
  2144. {
  2145. struct pci_dev *dev;
  2146. int pos;
  2147. int i, dev_no;
  2148. int found = 0;
  2149. dev_no = host_bridge->devfn >> 3;
  2150. for (i = dev_no + 1; i < 0x20; i++) {
  2151. dev = pci_get_slot(host_bridge->bus, PCI_DEVFN(i, 0));
  2152. if (!dev)
  2153. continue;
  2154. /* found next host bridge ?*/
  2155. pos = pci_find_ht_capability(dev, HT_CAPTYPE_SLAVE);
  2156. if (pos != 0) {
  2157. pci_dev_put(dev);
  2158. break;
  2159. }
  2160. if (ht_check_msi_mapping(dev)) {
  2161. found = 1;
  2162. pci_dev_put(dev);
  2163. break;
  2164. }
  2165. pci_dev_put(dev);
  2166. }
  2167. return found;
  2168. }
  2169. #define PCI_HT_CAP_SLAVE_CTRL0 4 /* link control */
  2170. #define PCI_HT_CAP_SLAVE_CTRL1 8 /* link control to */
  2171. static int is_end_of_ht_chain(struct pci_dev *dev)
  2172. {
  2173. int pos, ctrl_off;
  2174. int end = 0;
  2175. u16 flags, ctrl;
  2176. pos = pci_find_ht_capability(dev, HT_CAPTYPE_SLAVE);
  2177. if (!pos)
  2178. goto out;
  2179. pci_read_config_word(dev, pos + PCI_CAP_FLAGS, &flags);
  2180. ctrl_off = ((flags >> 10) & 1) ?
  2181. PCI_HT_CAP_SLAVE_CTRL0 : PCI_HT_CAP_SLAVE_CTRL1;
  2182. pci_read_config_word(dev, pos + ctrl_off, &ctrl);
  2183. if (ctrl & (1 << 6))
  2184. end = 1;
  2185. out:
  2186. return end;
  2187. }
  2188. static void nv_ht_enable_msi_mapping(struct pci_dev *dev)
  2189. {
  2190. struct pci_dev *host_bridge;
  2191. int pos;
  2192. int i, dev_no;
  2193. int found = 0;
  2194. dev_no = dev->devfn >> 3;
  2195. for (i = dev_no; i >= 0; i--) {
  2196. host_bridge = pci_get_slot(dev->bus, PCI_DEVFN(i, 0));
  2197. if (!host_bridge)
  2198. continue;
  2199. pos = pci_find_ht_capability(host_bridge, HT_CAPTYPE_SLAVE);
  2200. if (pos != 0) {
  2201. found = 1;
  2202. break;
  2203. }
  2204. pci_dev_put(host_bridge);
  2205. }
  2206. if (!found)
  2207. return;
  2208. /* don't enable end_device/host_bridge with leaf directly here */
  2209. if (host_bridge == dev && is_end_of_ht_chain(host_bridge) &&
  2210. host_bridge_with_leaf(host_bridge))
  2211. goto out;
  2212. /* root did that ! */
  2213. if (msi_ht_cap_enabled(host_bridge))
  2214. goto out;
  2215. ht_enable_msi_mapping(dev);
  2216. out:
  2217. pci_dev_put(host_bridge);
  2218. }
  2219. static void ht_disable_msi_mapping(struct pci_dev *dev)
  2220. {
  2221. int pos, ttl = 48;
  2222. pos = pci_find_ht_capability(dev, HT_CAPTYPE_MSI_MAPPING);
  2223. while (pos && ttl--) {
  2224. u8 flags;
  2225. if (pci_read_config_byte(dev, pos + HT_MSI_FLAGS,
  2226. &flags) == 0) {
  2227. dev_info(&dev->dev, "Disabling HT MSI Mapping\n");
  2228. pci_write_config_byte(dev, pos + HT_MSI_FLAGS,
  2229. flags & ~HT_MSI_FLAGS_ENABLE);
  2230. }
  2231. pos = pci_find_next_ht_capability(dev, pos,
  2232. HT_CAPTYPE_MSI_MAPPING);
  2233. }
  2234. }
  2235. static void __nv_msi_ht_cap_quirk(struct pci_dev *dev, int all)
  2236. {
  2237. struct pci_dev *host_bridge;
  2238. int pos;
  2239. int found;
  2240. if (!pci_msi_enabled())
  2241. return;
  2242. /* check if there is HT MSI cap or enabled on this device */
  2243. found = ht_check_msi_mapping(dev);
  2244. /* no HT MSI CAP */
  2245. if (found == 0)
  2246. return;
  2247. /*
  2248. * HT MSI mapping should be disabled on devices that are below
  2249. * a non-Hypertransport host bridge. Locate the host bridge...
  2250. */
  2251. host_bridge = pci_get_bus_and_slot(0, PCI_DEVFN(0, 0));
  2252. if (host_bridge == NULL) {
  2253. dev_warn(&dev->dev, "nv_msi_ht_cap_quirk didn't locate host bridge\n");
  2254. return;
  2255. }
  2256. pos = pci_find_ht_capability(host_bridge, HT_CAPTYPE_SLAVE);
  2257. if (pos != 0) {
  2258. /* Host bridge is to HT */
  2259. if (found == 1) {
  2260. /* it is not enabled, try to enable it */
  2261. if (all)
  2262. ht_enable_msi_mapping(dev);
  2263. else
  2264. nv_ht_enable_msi_mapping(dev);
  2265. }
  2266. goto out;
  2267. }
  2268. /* HT MSI is not enabled */
  2269. if (found == 1)
  2270. goto out;
  2271. /* Host bridge is not to HT, disable HT MSI mapping on this device */
  2272. ht_disable_msi_mapping(dev);
  2273. out:
  2274. pci_dev_put(host_bridge);
  2275. }
  2276. static void nv_msi_ht_cap_quirk_all(struct pci_dev *dev)
  2277. {
  2278. return __nv_msi_ht_cap_quirk(dev, 1);
  2279. }
  2280. static void nv_msi_ht_cap_quirk_leaf(struct pci_dev *dev)
  2281. {
  2282. return __nv_msi_ht_cap_quirk(dev, 0);
  2283. }
  2284. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NVIDIA, PCI_ANY_ID, nv_msi_ht_cap_quirk_leaf);
  2285. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_NVIDIA, PCI_ANY_ID, nv_msi_ht_cap_quirk_leaf);
  2286. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL, PCI_ANY_ID, nv_msi_ht_cap_quirk_all);
  2287. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_AL, PCI_ANY_ID, nv_msi_ht_cap_quirk_all);
  2288. static void quirk_msi_intx_disable_bug(struct pci_dev *dev)
  2289. {
  2290. dev->dev_flags |= PCI_DEV_FLAGS_MSI_INTX_DISABLE_BUG;
  2291. }
  2292. static void quirk_msi_intx_disable_ati_bug(struct pci_dev *dev)
  2293. {
  2294. struct pci_dev *p;
  2295. /* SB700 MSI issue will be fixed at HW level from revision A21,
  2296. * we need check PCI REVISION ID of SMBus controller to get SB700
  2297. * revision.
  2298. */
  2299. p = pci_get_device(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_SBX00_SMBUS,
  2300. NULL);
  2301. if (!p)
  2302. return;
  2303. if ((p->revision < 0x3B) && (p->revision >= 0x30))
  2304. dev->dev_flags |= PCI_DEV_FLAGS_MSI_INTX_DISABLE_BUG;
  2305. pci_dev_put(p);
  2306. }
  2307. static void quirk_msi_intx_disable_qca_bug(struct pci_dev *dev)
  2308. {
  2309. /* AR816X/AR817X/E210X MSI is fixed at HW level from revision 0x18 */
  2310. if (dev->revision < 0x18) {
  2311. dev_info(&dev->dev, "set MSI_INTX_DISABLE_BUG flag\n");
  2312. dev->dev_flags |= PCI_DEV_FLAGS_MSI_INTX_DISABLE_BUG;
  2313. }
  2314. }
  2315. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
  2316. PCI_DEVICE_ID_TIGON3_5780,
  2317. quirk_msi_intx_disable_bug);
  2318. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
  2319. PCI_DEVICE_ID_TIGON3_5780S,
  2320. quirk_msi_intx_disable_bug);
  2321. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
  2322. PCI_DEVICE_ID_TIGON3_5714,
  2323. quirk_msi_intx_disable_bug);
  2324. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
  2325. PCI_DEVICE_ID_TIGON3_5714S,
  2326. quirk_msi_intx_disable_bug);
  2327. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
  2328. PCI_DEVICE_ID_TIGON3_5715,
  2329. quirk_msi_intx_disable_bug);
  2330. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
  2331. PCI_DEVICE_ID_TIGON3_5715S,
  2332. quirk_msi_intx_disable_bug);
  2333. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4390,
  2334. quirk_msi_intx_disable_ati_bug);
  2335. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4391,
  2336. quirk_msi_intx_disable_ati_bug);
  2337. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4392,
  2338. quirk_msi_intx_disable_ati_bug);
  2339. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4393,
  2340. quirk_msi_intx_disable_ati_bug);
  2341. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4394,
  2342. quirk_msi_intx_disable_ati_bug);
  2343. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4373,
  2344. quirk_msi_intx_disable_bug);
  2345. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4374,
  2346. quirk_msi_intx_disable_bug);
  2347. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4375,
  2348. quirk_msi_intx_disable_bug);
  2349. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x1062,
  2350. quirk_msi_intx_disable_bug);
  2351. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x1063,
  2352. quirk_msi_intx_disable_bug);
  2353. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x2060,
  2354. quirk_msi_intx_disable_bug);
  2355. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x2062,
  2356. quirk_msi_intx_disable_bug);
  2357. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x1073,
  2358. quirk_msi_intx_disable_bug);
  2359. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x1083,
  2360. quirk_msi_intx_disable_bug);
  2361. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x1090,
  2362. quirk_msi_intx_disable_qca_bug);
  2363. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x1091,
  2364. quirk_msi_intx_disable_qca_bug);
  2365. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x10a0,
  2366. quirk_msi_intx_disable_qca_bug);
  2367. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x10a1,
  2368. quirk_msi_intx_disable_qca_bug);
  2369. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0xe091,
  2370. quirk_msi_intx_disable_qca_bug);
  2371. #endif /* CONFIG_PCI_MSI */
  2372. /* Allow manual resource allocation for PCI hotplug bridges
  2373. * via pci=hpmemsize=nnM and pci=hpiosize=nnM parameters. For
  2374. * some PCI-PCI hotplug bridges, like PLX 6254 (former HINT HB6),
  2375. * kernel fails to allocate resources when hotplug device is
  2376. * inserted and PCI bus is rescanned.
  2377. */
  2378. static void quirk_hotplug_bridge(struct pci_dev *dev)
  2379. {
  2380. dev->is_hotplug_bridge = 1;
  2381. }
  2382. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_HINT, 0x0020, quirk_hotplug_bridge);
  2383. /*
  2384. * This is a quirk for the Ricoh MMC controller found as a part of
  2385. * some mulifunction chips.
  2386. * This is very similar and based on the ricoh_mmc driver written by
  2387. * Philip Langdale. Thank you for these magic sequences.
  2388. *
  2389. * These chips implement the four main memory card controllers (SD, MMC, MS, xD)
  2390. * and one or both of cardbus or firewire.
  2391. *
  2392. * It happens that they implement SD and MMC
  2393. * support as separate controllers (and PCI functions). The linux SDHCI
  2394. * driver supports MMC cards but the chip detects MMC cards in hardware
  2395. * and directs them to the MMC controller - so the SDHCI driver never sees
  2396. * them.
  2397. *
  2398. * To get around this, we must disable the useless MMC controller.
  2399. * At that point, the SDHCI controller will start seeing them
  2400. * It seems to be the case that the relevant PCI registers to deactivate the
  2401. * MMC controller live on PCI function 0, which might be the cardbus controller
  2402. * or the firewire controller, depending on the particular chip in question
  2403. *
  2404. * This has to be done early, because as soon as we disable the MMC controller
  2405. * other pci functions shift up one level, e.g. function #2 becomes function
  2406. * #1, and this will confuse the pci core.
  2407. */
  2408. #ifdef CONFIG_MMC_RICOH_MMC
  2409. static void ricoh_mmc_fixup_rl5c476(struct pci_dev *dev)
  2410. {
  2411. /* disable via cardbus interface */
  2412. u8 write_enable;
  2413. u8 write_target;
  2414. u8 disable;
  2415. /* disable must be done via function #0 */
  2416. if (PCI_FUNC(dev->devfn))
  2417. return;
  2418. pci_read_config_byte(dev, 0xB7, &disable);
  2419. if (disable & 0x02)
  2420. return;
  2421. pci_read_config_byte(dev, 0x8E, &write_enable);
  2422. pci_write_config_byte(dev, 0x8E, 0xAA);
  2423. pci_read_config_byte(dev, 0x8D, &write_target);
  2424. pci_write_config_byte(dev, 0x8D, 0xB7);
  2425. pci_write_config_byte(dev, 0xB7, disable | 0x02);
  2426. pci_write_config_byte(dev, 0x8E, write_enable);
  2427. pci_write_config_byte(dev, 0x8D, write_target);
  2428. dev_notice(&dev->dev, "proprietary Ricoh MMC controller disabled (via cardbus function)\n");
  2429. dev_notice(&dev->dev, "MMC cards are now supported by standard SDHCI controller\n");
  2430. }
  2431. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_RL5C476, ricoh_mmc_fixup_rl5c476);
  2432. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_RL5C476, ricoh_mmc_fixup_rl5c476);
  2433. static void ricoh_mmc_fixup_r5c832(struct pci_dev *dev)
  2434. {
  2435. /* disable via firewire interface */
  2436. u8 write_enable;
  2437. u8 disable;
  2438. /* disable must be done via function #0 */
  2439. if (PCI_FUNC(dev->devfn))
  2440. return;
  2441. /*
  2442. * RICOH 0xe822 and 0xe823 SD/MMC card readers fail to recognize
  2443. * certain types of SD/MMC cards. Lowering the SD base
  2444. * clock frequency from 200Mhz to 50Mhz fixes this issue.
  2445. *
  2446. * 0x150 - SD2.0 mode enable for changing base clock
  2447. * frequency to 50Mhz
  2448. * 0xe1 - Base clock frequency
  2449. * 0x32 - 50Mhz new clock frequency
  2450. * 0xf9 - Key register for 0x150
  2451. * 0xfc - key register for 0xe1
  2452. */
  2453. if (dev->device == PCI_DEVICE_ID_RICOH_R5CE822 ||
  2454. dev->device == PCI_DEVICE_ID_RICOH_R5CE823) {
  2455. pci_write_config_byte(dev, 0xf9, 0xfc);
  2456. pci_write_config_byte(dev, 0x150, 0x10);
  2457. pci_write_config_byte(dev, 0xf9, 0x00);
  2458. pci_write_config_byte(dev, 0xfc, 0x01);
  2459. pci_write_config_byte(dev, 0xe1, 0x32);
  2460. pci_write_config_byte(dev, 0xfc, 0x00);
  2461. dev_notice(&dev->dev, "MMC controller base frequency changed to 50Mhz.\n");
  2462. }
  2463. pci_read_config_byte(dev, 0xCB, &disable);
  2464. if (disable & 0x02)
  2465. return;
  2466. pci_read_config_byte(dev, 0xCA, &write_enable);
  2467. pci_write_config_byte(dev, 0xCA, 0x57);
  2468. pci_write_config_byte(dev, 0xCB, disable | 0x02);
  2469. pci_write_config_byte(dev, 0xCA, write_enable);
  2470. dev_notice(&dev->dev, "proprietary Ricoh MMC controller disabled (via firewire function)\n");
  2471. dev_notice(&dev->dev, "MMC cards are now supported by standard SDHCI controller\n");
  2472. }
  2473. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_R5C832, ricoh_mmc_fixup_r5c832);
  2474. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_R5C832, ricoh_mmc_fixup_r5c832);
  2475. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_R5CE822, ricoh_mmc_fixup_r5c832);
  2476. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_R5CE822, ricoh_mmc_fixup_r5c832);
  2477. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_R5CE823, ricoh_mmc_fixup_r5c832);
  2478. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_R5CE823, ricoh_mmc_fixup_r5c832);
  2479. #endif /*CONFIG_MMC_RICOH_MMC*/
  2480. #ifdef CONFIG_DMAR_TABLE
  2481. #define VTUNCERRMSK_REG 0x1ac
  2482. #define VTD_MSK_SPEC_ERRORS (1 << 31)
  2483. /*
  2484. * This is a quirk for masking vt-d spec defined errors to platform error
  2485. * handling logic. With out this, platforms using Intel 7500, 5500 chipsets
  2486. * (and the derivative chipsets like X58 etc) seem to generate NMI/SMI (based
  2487. * on the RAS config settings of the platform) when a vt-d fault happens.
  2488. * The resulting SMI caused the system to hang.
  2489. *
  2490. * VT-d spec related errors are already handled by the VT-d OS code, so no
  2491. * need to report the same error through other channels.
  2492. */
  2493. static void vtd_mask_spec_errors(struct pci_dev *dev)
  2494. {
  2495. u32 word;
  2496. pci_read_config_dword(dev, VTUNCERRMSK_REG, &word);
  2497. pci_write_config_dword(dev, VTUNCERRMSK_REG, word | VTD_MSK_SPEC_ERRORS);
  2498. }
  2499. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, 0x342e, vtd_mask_spec_errors);
  2500. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, 0x3c28, vtd_mask_spec_errors);
  2501. #endif
  2502. static void fixup_ti816x_class(struct pci_dev *dev)
  2503. {
  2504. /* TI 816x devices do not have class code set when in PCIe boot mode */
  2505. dev_info(&dev->dev, "Setting PCI class for 816x PCIe device\n");
  2506. dev->class = PCI_CLASS_MULTIMEDIA_VIDEO;
  2507. }
  2508. DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_TI, 0xb800,
  2509. PCI_CLASS_NOT_DEFINED, 0, fixup_ti816x_class);
  2510. /* Some PCIe devices do not work reliably with the claimed maximum
  2511. * payload size supported.
  2512. */
  2513. static void fixup_mpss_256(struct pci_dev *dev)
  2514. {
  2515. dev->pcie_mpss = 1; /* 256 bytes */
  2516. }
  2517. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SOLARFLARE,
  2518. PCI_DEVICE_ID_SOLARFLARE_SFC4000A_0, fixup_mpss_256);
  2519. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SOLARFLARE,
  2520. PCI_DEVICE_ID_SOLARFLARE_SFC4000A_1, fixup_mpss_256);
  2521. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SOLARFLARE,
  2522. PCI_DEVICE_ID_SOLARFLARE_SFC4000B, fixup_mpss_256);
  2523. /* Intel 5000 and 5100 Memory controllers have an errata with read completion
  2524. * coalescing (which is enabled by default on some BIOSes) and MPS of 256B.
  2525. * Since there is no way of knowing what the PCIE MPS on each fabric will be
  2526. * until all of the devices are discovered and buses walked, read completion
  2527. * coalescing must be disabled. Unfortunately, it cannot be re-enabled because
  2528. * it is possible to hotplug a device with MPS of 256B.
  2529. */
  2530. static void quirk_intel_mc_errata(struct pci_dev *dev)
  2531. {
  2532. int err;
  2533. u16 rcc;
  2534. if (pcie_bus_config == PCIE_BUS_TUNE_OFF)
  2535. return;
  2536. /* Intel errata specifies bits to change but does not say what they are.
  2537. * Keeping them magical until such time as the registers and values can
  2538. * be explained.
  2539. */
  2540. err = pci_read_config_word(dev, 0x48, &rcc);
  2541. if (err) {
  2542. dev_err(&dev->dev, "Error attempting to read the read completion coalescing register\n");
  2543. return;
  2544. }
  2545. if (!(rcc & (1 << 10)))
  2546. return;
  2547. rcc &= ~(1 << 10);
  2548. err = pci_write_config_word(dev, 0x48, rcc);
  2549. if (err) {
  2550. dev_err(&dev->dev, "Error attempting to write the read completion coalescing register\n");
  2551. return;
  2552. }
  2553. pr_info_once("Read completion coalescing disabled due to hardware errata relating to 256B MPS\n");
  2554. }
  2555. /* Intel 5000 series memory controllers and ports 2-7 */
  2556. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25c0, quirk_intel_mc_errata);
  2557. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25d0, quirk_intel_mc_errata);
  2558. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25d4, quirk_intel_mc_errata);
  2559. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25d8, quirk_intel_mc_errata);
  2560. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25e2, quirk_intel_mc_errata);
  2561. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25e3, quirk_intel_mc_errata);
  2562. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25e4, quirk_intel_mc_errata);
  2563. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25e5, quirk_intel_mc_errata);
  2564. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25e6, quirk_intel_mc_errata);
  2565. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25e7, quirk_intel_mc_errata);
  2566. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25f7, quirk_intel_mc_errata);
  2567. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25f8, quirk_intel_mc_errata);
  2568. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25f9, quirk_intel_mc_errata);
  2569. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25fa, quirk_intel_mc_errata);
  2570. /* Intel 5100 series memory controllers and ports 2-7 */
  2571. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65c0, quirk_intel_mc_errata);
  2572. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65e2, quirk_intel_mc_errata);
  2573. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65e3, quirk_intel_mc_errata);
  2574. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65e4, quirk_intel_mc_errata);
  2575. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65e5, quirk_intel_mc_errata);
  2576. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65e6, quirk_intel_mc_errata);
  2577. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65e7, quirk_intel_mc_errata);
  2578. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65f7, quirk_intel_mc_errata);
  2579. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65f8, quirk_intel_mc_errata);
  2580. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65f9, quirk_intel_mc_errata);
  2581. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65fa, quirk_intel_mc_errata);
  2582. /*
  2583. * Ivytown NTB BAR sizes are misreported by the hardware due to an erratum. To
  2584. * work around this, query the size it should be configured to by the device and
  2585. * modify the resource end to correspond to this new size.
  2586. */
  2587. static void quirk_intel_ntb(struct pci_dev *dev)
  2588. {
  2589. int rc;
  2590. u8 val;
  2591. rc = pci_read_config_byte(dev, 0x00D0, &val);
  2592. if (rc)
  2593. return;
  2594. dev->resource[2].end = dev->resource[2].start + ((u64) 1 << val) - 1;
  2595. rc = pci_read_config_byte(dev, 0x00D1, &val);
  2596. if (rc)
  2597. return;
  2598. dev->resource[4].end = dev->resource[4].start + ((u64) 1 << val) - 1;
  2599. }
  2600. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x0e08, quirk_intel_ntb);
  2601. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x0e0d, quirk_intel_ntb);
  2602. static ktime_t fixup_debug_start(struct pci_dev *dev,
  2603. void (*fn)(struct pci_dev *dev))
  2604. {
  2605. ktime_t calltime = ktime_set(0, 0);
  2606. dev_dbg(&dev->dev, "calling %pF\n", fn);
  2607. if (initcall_debug) {
  2608. pr_debug("calling %pF @ %i for %s\n",
  2609. fn, task_pid_nr(current), dev_name(&dev->dev));
  2610. calltime = ktime_get();
  2611. }
  2612. return calltime;
  2613. }
  2614. static void fixup_debug_report(struct pci_dev *dev, ktime_t calltime,
  2615. void (*fn)(struct pci_dev *dev))
  2616. {
  2617. ktime_t delta, rettime;
  2618. unsigned long long duration;
  2619. if (initcall_debug) {
  2620. rettime = ktime_get();
  2621. delta = ktime_sub(rettime, calltime);
  2622. duration = (unsigned long long) ktime_to_ns(delta) >> 10;
  2623. pr_debug("pci fixup %pF returned after %lld usecs for %s\n",
  2624. fn, duration, dev_name(&dev->dev));
  2625. }
  2626. }
  2627. /*
  2628. * Some BIOS implementations leave the Intel GPU interrupts enabled,
  2629. * even though no one is handling them (f.e. i915 driver is never loaded).
  2630. * Additionally the interrupt destination is not set up properly
  2631. * and the interrupt ends up -somewhere-.
  2632. *
  2633. * These spurious interrupts are "sticky" and the kernel disables
  2634. * the (shared) interrupt line after 100.000+ generated interrupts.
  2635. *
  2636. * Fix it by disabling the still enabled interrupts.
  2637. * This resolves crashes often seen on monitor unplug.
  2638. */
  2639. #define I915_DEIER_REG 0x4400c
  2640. static void disable_igfx_irq(struct pci_dev *dev)
  2641. {
  2642. void __iomem *regs = pci_iomap(dev, 0, 0);
  2643. if (regs == NULL) {
  2644. dev_warn(&dev->dev, "igfx quirk: Can't iomap PCI device\n");
  2645. return;
  2646. }
  2647. /* Check if any interrupt line is still enabled */
  2648. if (readl(regs + I915_DEIER_REG) != 0) {
  2649. dev_warn(&dev->dev, "BIOS left Intel GPU interrupts enabled; disabling\n");
  2650. writel(0, regs + I915_DEIER_REG);
  2651. }
  2652. pci_iounmap(dev, regs);
  2653. }
  2654. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x0102, disable_igfx_irq);
  2655. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x010a, disable_igfx_irq);
  2656. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x0152, disable_igfx_irq);
  2657. /*
  2658. * PCI devices which are on Intel chips can skip the 10ms delay
  2659. * before entering D3 mode.
  2660. */
  2661. static void quirk_remove_d3_delay(struct pci_dev *dev)
  2662. {
  2663. dev->d3_delay = 0;
  2664. }
  2665. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x0c00, quirk_remove_d3_delay);
  2666. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x0412, quirk_remove_d3_delay);
  2667. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x0c0c, quirk_remove_d3_delay);
  2668. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c31, quirk_remove_d3_delay);
  2669. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c3a, quirk_remove_d3_delay);
  2670. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c3d, quirk_remove_d3_delay);
  2671. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c2d, quirk_remove_d3_delay);
  2672. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c20, quirk_remove_d3_delay);
  2673. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c18, quirk_remove_d3_delay);
  2674. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c1c, quirk_remove_d3_delay);
  2675. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c26, quirk_remove_d3_delay);
  2676. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c4e, quirk_remove_d3_delay);
  2677. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c02, quirk_remove_d3_delay);
  2678. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c22, quirk_remove_d3_delay);
  2679. /*
  2680. * Some devices may pass our check in pci_intx_mask_supported if
  2681. * PCI_COMMAND_INTX_DISABLE works though they actually do not properly
  2682. * support this feature.
  2683. */
  2684. static void quirk_broken_intx_masking(struct pci_dev *dev)
  2685. {
  2686. dev->broken_intx_masking = 1;
  2687. }
  2688. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_CHELSIO, 0x0030,
  2689. quirk_broken_intx_masking);
  2690. DECLARE_PCI_FIXUP_HEADER(0x1814, 0x0601, /* Ralink RT2800 802.11n PCI */
  2691. quirk_broken_intx_masking);
  2692. /*
  2693. * Realtek RTL8169 PCI Gigabit Ethernet Controller (rev 10)
  2694. * Subsystem: Realtek RTL8169/8110 Family PCI Gigabit Ethernet NIC
  2695. *
  2696. * RTL8110SC - Fails under PCI device assignment using DisINTx masking.
  2697. */
  2698. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_REALTEK, 0x8169,
  2699. quirk_broken_intx_masking);
  2700. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MELLANOX, PCI_ANY_ID,
  2701. quirk_broken_intx_masking);
  2702. static void quirk_no_bus_reset(struct pci_dev *dev)
  2703. {
  2704. dev->dev_flags |= PCI_DEV_FLAGS_NO_BUS_RESET;
  2705. }
  2706. /*
  2707. * Atheros AR93xx chips do not behave after a bus reset. The device will
  2708. * throw a Link Down error on AER-capable systems and regardless of AER,
  2709. * config space of the device is never accessible again and typically
  2710. * causes the system to hang or reset when access is attempted.
  2711. * http://www.spinics.net/lists/linux-pci/msg34797.html
  2712. */
  2713. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ATHEROS, 0x0030, quirk_no_bus_reset);
  2714. static void quirk_no_pm_reset(struct pci_dev *dev)
  2715. {
  2716. /*
  2717. * We can't do a bus reset on root bus devices, but an ineffective
  2718. * PM reset may be better than nothing.
  2719. */
  2720. if (!pci_is_root_bus(dev->bus))
  2721. dev->dev_flags |= PCI_DEV_FLAGS_NO_PM_RESET;
  2722. }
  2723. /*
  2724. * Some AMD/ATI GPUS (HD8570 - Oland) report that a D3hot->D0 transition
  2725. * causes a reset (i.e., they advertise NoSoftRst-). This transition seems
  2726. * to have no effect on the device: it retains the framebuffer contents and
  2727. * monitor sync. Advertising this support makes other layers, like VFIO,
  2728. * assume pci_reset_function() is viable for this device. Mark it as
  2729. * unavailable to skip it when testing reset methods.
  2730. */
  2731. DECLARE_PCI_FIXUP_CLASS_HEADER(PCI_VENDOR_ID_ATI, PCI_ANY_ID,
  2732. PCI_CLASS_DISPLAY_VGA, 8, quirk_no_pm_reset);
  2733. #ifdef CONFIG_ACPI
  2734. /*
  2735. * Apple: Shutdown Cactus Ridge Thunderbolt controller.
  2736. *
  2737. * On Apple hardware the Cactus Ridge Thunderbolt controller needs to be
  2738. * shutdown before suspend. Otherwise the native host interface (NHI) will not
  2739. * be present after resume if a device was plugged in before suspend.
  2740. *
  2741. * The thunderbolt controller consists of a pcie switch with downstream
  2742. * bridges leading to the NHI and to the tunnel pci bridges.
  2743. *
  2744. * This quirk cuts power to the whole chip. Therefore we have to apply it
  2745. * during suspend_noirq of the upstream bridge.
  2746. *
  2747. * Power is automagically restored before resume. No action is needed.
  2748. */
  2749. static void quirk_apple_poweroff_thunderbolt(struct pci_dev *dev)
  2750. {
  2751. acpi_handle bridge, SXIO, SXFP, SXLV;
  2752. if (!dmi_match(DMI_BOARD_VENDOR, "Apple Inc."))
  2753. return;
  2754. if (pci_pcie_type(dev) != PCI_EXP_TYPE_UPSTREAM)
  2755. return;
  2756. bridge = ACPI_HANDLE(&dev->dev);
  2757. if (!bridge)
  2758. return;
  2759. /*
  2760. * SXIO and SXLV are present only on machines requiring this quirk.
  2761. * TB bridges in external devices might have the same device id as those
  2762. * on the host, but they will not have the associated ACPI methods. This
  2763. * implicitly checks that we are at the right bridge.
  2764. */
  2765. if (ACPI_FAILURE(acpi_get_handle(bridge, "DSB0.NHI0.SXIO", &SXIO))
  2766. || ACPI_FAILURE(acpi_get_handle(bridge, "DSB0.NHI0.SXFP", &SXFP))
  2767. || ACPI_FAILURE(acpi_get_handle(bridge, "DSB0.NHI0.SXLV", &SXLV)))
  2768. return;
  2769. dev_info(&dev->dev, "quirk: cutting power to thunderbolt controller...\n");
  2770. /* magic sequence */
  2771. acpi_execute_simple_method(SXIO, NULL, 1);
  2772. acpi_execute_simple_method(SXFP, NULL, 0);
  2773. msleep(300);
  2774. acpi_execute_simple_method(SXLV, NULL, 0);
  2775. acpi_execute_simple_method(SXIO, NULL, 0);
  2776. acpi_execute_simple_method(SXLV, NULL, 0);
  2777. }
  2778. DECLARE_PCI_FIXUP_SUSPEND_LATE(PCI_VENDOR_ID_INTEL, 0x1547,
  2779. quirk_apple_poweroff_thunderbolt);
  2780. /*
  2781. * Apple: Wait for the thunderbolt controller to reestablish pci tunnels.
  2782. *
  2783. * During suspend the thunderbolt controller is reset and all pci
  2784. * tunnels are lost. The NHI driver will try to reestablish all tunnels
  2785. * during resume. We have to manually wait for the NHI since there is
  2786. * no parent child relationship between the NHI and the tunneled
  2787. * bridges.
  2788. */
  2789. static void quirk_apple_wait_for_thunderbolt(struct pci_dev *dev)
  2790. {
  2791. struct pci_dev *sibling = NULL;
  2792. struct pci_dev *nhi = NULL;
  2793. if (!dmi_match(DMI_BOARD_VENDOR, "Apple Inc."))
  2794. return;
  2795. if (pci_pcie_type(dev) != PCI_EXP_TYPE_DOWNSTREAM)
  2796. return;
  2797. /*
  2798. * Find the NHI and confirm that we are a bridge on the tb host
  2799. * controller and not on a tb endpoint.
  2800. */
  2801. sibling = pci_get_slot(dev->bus, 0x0);
  2802. if (sibling == dev)
  2803. goto out; /* we are the downstream bridge to the NHI */
  2804. if (!sibling || !sibling->subordinate)
  2805. goto out;
  2806. nhi = pci_get_slot(sibling->subordinate, 0x0);
  2807. if (!nhi)
  2808. goto out;
  2809. if (nhi->vendor != PCI_VENDOR_ID_INTEL
  2810. || (nhi->device != 0x1547 && nhi->device != 0x156c)
  2811. || nhi->subsystem_vendor != 0x2222
  2812. || nhi->subsystem_device != 0x1111)
  2813. goto out;
  2814. dev_info(&dev->dev, "quirk: waiting for thunderbolt to reestablish PCI tunnels...\n");
  2815. device_pm_wait_for_dev(&dev->dev, &nhi->dev);
  2816. out:
  2817. pci_dev_put(nhi);
  2818. pci_dev_put(sibling);
  2819. }
  2820. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, 0x1547,
  2821. quirk_apple_wait_for_thunderbolt);
  2822. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, 0x156d,
  2823. quirk_apple_wait_for_thunderbolt);
  2824. #endif
  2825. static void pci_do_fixups(struct pci_dev *dev, struct pci_fixup *f,
  2826. struct pci_fixup *end)
  2827. {
  2828. ktime_t calltime;
  2829. for (; f < end; f++)
  2830. if ((f->class == (u32) (dev->class >> f->class_shift) ||
  2831. f->class == (u32) PCI_ANY_ID) &&
  2832. (f->vendor == dev->vendor ||
  2833. f->vendor == (u16) PCI_ANY_ID) &&
  2834. (f->device == dev->device ||
  2835. f->device == (u16) PCI_ANY_ID)) {
  2836. calltime = fixup_debug_start(dev, f->hook);
  2837. f->hook(dev);
  2838. fixup_debug_report(dev, calltime, f->hook);
  2839. }
  2840. }
  2841. extern struct pci_fixup __start_pci_fixups_early[];
  2842. extern struct pci_fixup __end_pci_fixups_early[];
  2843. extern struct pci_fixup __start_pci_fixups_header[];
  2844. extern struct pci_fixup __end_pci_fixups_header[];
  2845. extern struct pci_fixup __start_pci_fixups_final[];
  2846. extern struct pci_fixup __end_pci_fixups_final[];
  2847. extern struct pci_fixup __start_pci_fixups_enable[];
  2848. extern struct pci_fixup __end_pci_fixups_enable[];
  2849. extern struct pci_fixup __start_pci_fixups_resume[];
  2850. extern struct pci_fixup __end_pci_fixups_resume[];
  2851. extern struct pci_fixup __start_pci_fixups_resume_early[];
  2852. extern struct pci_fixup __end_pci_fixups_resume_early[];
  2853. extern struct pci_fixup __start_pci_fixups_suspend[];
  2854. extern struct pci_fixup __end_pci_fixups_suspend[];
  2855. extern struct pci_fixup __start_pci_fixups_suspend_late[];
  2856. extern struct pci_fixup __end_pci_fixups_suspend_late[];
  2857. static bool pci_apply_fixup_final_quirks;
  2858. void pci_fixup_device(enum pci_fixup_pass pass, struct pci_dev *dev)
  2859. {
  2860. struct pci_fixup *start, *end;
  2861. switch (pass) {
  2862. case pci_fixup_early:
  2863. start = __start_pci_fixups_early;
  2864. end = __end_pci_fixups_early;
  2865. break;
  2866. case pci_fixup_header:
  2867. start = __start_pci_fixups_header;
  2868. end = __end_pci_fixups_header;
  2869. break;
  2870. case pci_fixup_final:
  2871. if (!pci_apply_fixup_final_quirks)
  2872. return;
  2873. start = __start_pci_fixups_final;
  2874. end = __end_pci_fixups_final;
  2875. break;
  2876. case pci_fixup_enable:
  2877. start = __start_pci_fixups_enable;
  2878. end = __end_pci_fixups_enable;
  2879. break;
  2880. case pci_fixup_resume:
  2881. start = __start_pci_fixups_resume;
  2882. end = __end_pci_fixups_resume;
  2883. break;
  2884. case pci_fixup_resume_early:
  2885. start = __start_pci_fixups_resume_early;
  2886. end = __end_pci_fixups_resume_early;
  2887. break;
  2888. case pci_fixup_suspend:
  2889. start = __start_pci_fixups_suspend;
  2890. end = __end_pci_fixups_suspend;
  2891. break;
  2892. case pci_fixup_suspend_late:
  2893. start = __start_pci_fixups_suspend_late;
  2894. end = __end_pci_fixups_suspend_late;
  2895. break;
  2896. default:
  2897. /* stupid compiler warning, you would think with an enum... */
  2898. return;
  2899. }
  2900. pci_do_fixups(dev, start, end);
  2901. }
  2902. EXPORT_SYMBOL(pci_fixup_device);
  2903. static int __init pci_apply_final_quirks(void)
  2904. {
  2905. struct pci_dev *dev = NULL;
  2906. u8 cls = 0;
  2907. u8 tmp;
  2908. if (pci_cache_line_size)
  2909. printk(KERN_DEBUG "PCI: CLS %u bytes\n",
  2910. pci_cache_line_size << 2);
  2911. pci_apply_fixup_final_quirks = true;
  2912. for_each_pci_dev(dev) {
  2913. pci_fixup_device(pci_fixup_final, dev);
  2914. /*
  2915. * If arch hasn't set it explicitly yet, use the CLS
  2916. * value shared by all PCI devices. If there's a
  2917. * mismatch, fall back to the default value.
  2918. */
  2919. if (!pci_cache_line_size) {
  2920. pci_read_config_byte(dev, PCI_CACHE_LINE_SIZE, &tmp);
  2921. if (!cls)
  2922. cls = tmp;
  2923. if (!tmp || cls == tmp)
  2924. continue;
  2925. printk(KERN_DEBUG "PCI: CLS mismatch (%u != %u), using %u bytes\n",
  2926. cls << 2, tmp << 2,
  2927. pci_dfl_cache_line_size << 2);
  2928. pci_cache_line_size = pci_dfl_cache_line_size;
  2929. }
  2930. }
  2931. if (!pci_cache_line_size) {
  2932. printk(KERN_DEBUG "PCI: CLS %u bytes, default %u\n",
  2933. cls << 2, pci_dfl_cache_line_size << 2);
  2934. pci_cache_line_size = cls ? cls : pci_dfl_cache_line_size;
  2935. }
  2936. return 0;
  2937. }
  2938. fs_initcall_sync(pci_apply_final_quirks);
  2939. /*
  2940. * Followings are device-specific reset methods which can be used to
  2941. * reset a single function if other methods (e.g. FLR, PM D0->D3) are
  2942. * not available.
  2943. */
  2944. static int reset_intel_generic_dev(struct pci_dev *dev, int probe)
  2945. {
  2946. int pos;
  2947. /* only implement PCI_CLASS_SERIAL_USB at present */
  2948. if (dev->class == PCI_CLASS_SERIAL_USB) {
  2949. pos = pci_find_capability(dev, PCI_CAP_ID_VNDR);
  2950. if (!pos)
  2951. return -ENOTTY;
  2952. if (probe)
  2953. return 0;
  2954. pci_write_config_byte(dev, pos + 0x4, 1);
  2955. msleep(100);
  2956. return 0;
  2957. } else {
  2958. return -ENOTTY;
  2959. }
  2960. }
  2961. static int reset_intel_82599_sfp_virtfn(struct pci_dev *dev, int probe)
  2962. {
  2963. /*
  2964. * http://www.intel.com/content/dam/doc/datasheet/82599-10-gbe-controller-datasheet.pdf
  2965. *
  2966. * The 82599 supports FLR on VFs, but FLR support is reported only
  2967. * in the PF DEVCAP (sec 9.3.10.4), not in the VF DEVCAP (sec 9.5).
  2968. * Therefore, we can't use pcie_flr(), which checks the VF DEVCAP.
  2969. */
  2970. if (probe)
  2971. return 0;
  2972. if (!pci_wait_for_pending_transaction(dev))
  2973. dev_err(&dev->dev, "transaction is not cleared; proceeding with reset anyway\n");
  2974. pcie_capability_set_word(dev, PCI_EXP_DEVCTL, PCI_EXP_DEVCTL_BCR_FLR);
  2975. msleep(100);
  2976. return 0;
  2977. }
  2978. #include "../gpu/drm/i915/i915_reg.h"
  2979. #define MSG_CTL 0x45010
  2980. #define NSDE_PWR_STATE 0xd0100
  2981. #define IGD_OPERATION_TIMEOUT 10000 /* set timeout 10 seconds */
  2982. static int reset_ivb_igd(struct pci_dev *dev, int probe)
  2983. {
  2984. void __iomem *mmio_base;
  2985. unsigned long timeout;
  2986. u32 val;
  2987. if (probe)
  2988. return 0;
  2989. mmio_base = pci_iomap(dev, 0, 0);
  2990. if (!mmio_base)
  2991. return -ENOMEM;
  2992. iowrite32(0x00000002, mmio_base + MSG_CTL);
  2993. /*
  2994. * Clobbering SOUTH_CHICKEN2 register is fine only if the next
  2995. * driver loaded sets the right bits. However, this's a reset and
  2996. * the bits have been set by i915 previously, so we clobber
  2997. * SOUTH_CHICKEN2 register directly here.
  2998. */
  2999. iowrite32(0x00000005, mmio_base + SOUTH_CHICKEN2);
  3000. val = ioread32(mmio_base + PCH_PP_CONTROL) & 0xfffffffe;
  3001. iowrite32(val, mmio_base + PCH_PP_CONTROL);
  3002. timeout = jiffies + msecs_to_jiffies(IGD_OPERATION_TIMEOUT);
  3003. do {
  3004. val = ioread32(mmio_base + PCH_PP_STATUS);
  3005. if ((val & 0xb0000000) == 0)
  3006. goto reset_complete;
  3007. msleep(10);
  3008. } while (time_before(jiffies, timeout));
  3009. dev_warn(&dev->dev, "timeout during reset\n");
  3010. reset_complete:
  3011. iowrite32(0x00000002, mmio_base + NSDE_PWR_STATE);
  3012. pci_iounmap(dev, mmio_base);
  3013. return 0;
  3014. }
  3015. /*
  3016. * Device-specific reset method for Chelsio T4-based adapters.
  3017. */
  3018. static int reset_chelsio_generic_dev(struct pci_dev *dev, int probe)
  3019. {
  3020. u16 old_command;
  3021. u16 msix_flags;
  3022. /*
  3023. * If this isn't a Chelsio T4-based device, return -ENOTTY indicating
  3024. * that we have no device-specific reset method.
  3025. */
  3026. if ((dev->device & 0xf000) != 0x4000)
  3027. return -ENOTTY;
  3028. /*
  3029. * If this is the "probe" phase, return 0 indicating that we can
  3030. * reset this device.
  3031. */
  3032. if (probe)
  3033. return 0;
  3034. /*
  3035. * T4 can wedge if there are DMAs in flight within the chip and Bus
  3036. * Master has been disabled. We need to have it on till the Function
  3037. * Level Reset completes. (BUS_MASTER is disabled in
  3038. * pci_reset_function()).
  3039. */
  3040. pci_read_config_word(dev, PCI_COMMAND, &old_command);
  3041. pci_write_config_word(dev, PCI_COMMAND,
  3042. old_command | PCI_COMMAND_MASTER);
  3043. /*
  3044. * Perform the actual device function reset, saving and restoring
  3045. * configuration information around the reset.
  3046. */
  3047. pci_save_state(dev);
  3048. /*
  3049. * T4 also suffers a Head-Of-Line blocking problem if MSI-X interrupts
  3050. * are disabled when an MSI-X interrupt message needs to be delivered.
  3051. * So we briefly re-enable MSI-X interrupts for the duration of the
  3052. * FLR. The pci_restore_state() below will restore the original
  3053. * MSI-X state.
  3054. */
  3055. pci_read_config_word(dev, dev->msix_cap+PCI_MSIX_FLAGS, &msix_flags);
  3056. if ((msix_flags & PCI_MSIX_FLAGS_ENABLE) == 0)
  3057. pci_write_config_word(dev, dev->msix_cap+PCI_MSIX_FLAGS,
  3058. msix_flags |
  3059. PCI_MSIX_FLAGS_ENABLE |
  3060. PCI_MSIX_FLAGS_MASKALL);
  3061. /*
  3062. * Start of pcie_flr() code sequence. This reset code is a copy of
  3063. * the guts of pcie_flr() because that's not an exported function.
  3064. */
  3065. if (!pci_wait_for_pending_transaction(dev))
  3066. dev_err(&dev->dev, "transaction is not cleared; proceeding with reset anyway\n");
  3067. pcie_capability_set_word(dev, PCI_EXP_DEVCTL, PCI_EXP_DEVCTL_BCR_FLR);
  3068. msleep(100);
  3069. /*
  3070. * End of pcie_flr() code sequence.
  3071. */
  3072. /*
  3073. * Restore the configuration information (BAR values, etc.) including
  3074. * the original PCI Configuration Space Command word, and return
  3075. * success.
  3076. */
  3077. pci_restore_state(dev);
  3078. pci_write_config_word(dev, PCI_COMMAND, old_command);
  3079. return 0;
  3080. }
  3081. #define PCI_DEVICE_ID_INTEL_82599_SFP_VF 0x10ed
  3082. #define PCI_DEVICE_ID_INTEL_IVB_M_VGA 0x0156
  3083. #define PCI_DEVICE_ID_INTEL_IVB_M2_VGA 0x0166
  3084. static const struct pci_dev_reset_methods pci_dev_reset_methods[] = {
  3085. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82599_SFP_VF,
  3086. reset_intel_82599_sfp_virtfn },
  3087. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_IVB_M_VGA,
  3088. reset_ivb_igd },
  3089. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_IVB_M2_VGA,
  3090. reset_ivb_igd },
  3091. { PCI_VENDOR_ID_INTEL, PCI_ANY_ID,
  3092. reset_intel_generic_dev },
  3093. { PCI_VENDOR_ID_CHELSIO, PCI_ANY_ID,
  3094. reset_chelsio_generic_dev },
  3095. { 0 }
  3096. };
  3097. /*
  3098. * These device-specific reset methods are here rather than in a driver
  3099. * because when a host assigns a device to a guest VM, the host may need
  3100. * to reset the device but probably doesn't have a driver for it.
  3101. */
  3102. int pci_dev_specific_reset(struct pci_dev *dev, int probe)
  3103. {
  3104. const struct pci_dev_reset_methods *i;
  3105. for (i = pci_dev_reset_methods; i->reset; i++) {
  3106. if ((i->vendor == dev->vendor ||
  3107. i->vendor == (u16)PCI_ANY_ID) &&
  3108. (i->device == dev->device ||
  3109. i->device == (u16)PCI_ANY_ID))
  3110. return i->reset(dev, probe);
  3111. }
  3112. return -ENOTTY;
  3113. }
  3114. static void quirk_dma_func0_alias(struct pci_dev *dev)
  3115. {
  3116. if (PCI_FUNC(dev->devfn) != 0) {
  3117. dev->dma_alias_devfn = PCI_DEVFN(PCI_SLOT(dev->devfn), 0);
  3118. dev->dev_flags |= PCI_DEV_FLAGS_DMA_ALIAS_DEVFN;
  3119. }
  3120. }
  3121. /*
  3122. * https://bugzilla.redhat.com/show_bug.cgi?id=605888
  3123. *
  3124. * Some Ricoh devices use function 0 as the PCIe requester ID for DMA.
  3125. */
  3126. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_RICOH, 0xe832, quirk_dma_func0_alias);
  3127. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_RICOH, 0xe476, quirk_dma_func0_alias);
  3128. static void quirk_dma_func1_alias(struct pci_dev *dev)
  3129. {
  3130. if (PCI_FUNC(dev->devfn) != 1) {
  3131. dev->dma_alias_devfn = PCI_DEVFN(PCI_SLOT(dev->devfn), 1);
  3132. dev->dev_flags |= PCI_DEV_FLAGS_DMA_ALIAS_DEVFN;
  3133. }
  3134. }
  3135. /*
  3136. * Marvell 88SE9123 uses function 1 as the requester ID for DMA. In some
  3137. * SKUs function 1 is present and is a legacy IDE controller, in other
  3138. * SKUs this function is not present, making this a ghost requester.
  3139. * https://bugzilla.kernel.org/show_bug.cgi?id=42679
  3140. */
  3141. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x9120,
  3142. quirk_dma_func1_alias);
  3143. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x9123,
  3144. quirk_dma_func1_alias);
  3145. /* https://bugzilla.kernel.org/show_bug.cgi?id=42679#c14 */
  3146. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x9130,
  3147. quirk_dma_func1_alias);
  3148. /* https://bugzilla.kernel.org/show_bug.cgi?id=42679#c47 + c57 */
  3149. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x9172,
  3150. quirk_dma_func1_alias);
  3151. /* https://bugzilla.kernel.org/show_bug.cgi?id=42679#c59 */
  3152. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x917a,
  3153. quirk_dma_func1_alias);
  3154. /* https://bugzilla.kernel.org/show_bug.cgi?id=42679#c46 */
  3155. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x91a0,
  3156. quirk_dma_func1_alias);
  3157. /* https://bugzilla.kernel.org/show_bug.cgi?id=42679#c49 */
  3158. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x9230,
  3159. quirk_dma_func1_alias);
  3160. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_TTI, 0x0642,
  3161. quirk_dma_func1_alias);
  3162. /* https://bugs.gentoo.org/show_bug.cgi?id=497630 */
  3163. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_JMICRON,
  3164. PCI_DEVICE_ID_JMICRON_JMB388_ESD,
  3165. quirk_dma_func1_alias);
  3166. /*
  3167. * Some devices DMA with the wrong devfn, not just the wrong function.
  3168. * quirk_fixed_dma_alias() uses this table to create fixed aliases, where
  3169. * the alias is "fixed" and independent of the device devfn.
  3170. *
  3171. * For example, the Adaptec 3405 is a PCIe card with an Intel 80333 I/O
  3172. * processor. To software, this appears as a PCIe-to-PCI/X bridge with a
  3173. * single device on the secondary bus. In reality, the single exposed
  3174. * device at 0e.0 is the Address Translation Unit (ATU) of the controller
  3175. * that provides a bridge to the internal bus of the I/O processor. The
  3176. * controller supports private devices, which can be hidden from PCI config
  3177. * space. In the case of the Adaptec 3405, a private device at 01.0
  3178. * appears to be the DMA engine, which therefore needs to become a DMA
  3179. * alias for the device.
  3180. */
  3181. static const struct pci_device_id fixed_dma_alias_tbl[] = {
  3182. { PCI_DEVICE_SUB(PCI_VENDOR_ID_ADAPTEC2, 0x0285,
  3183. PCI_VENDOR_ID_ADAPTEC2, 0x02bb), /* Adaptec 3405 */
  3184. .driver_data = PCI_DEVFN(1, 0) },
  3185. { 0 }
  3186. };
  3187. static void quirk_fixed_dma_alias(struct pci_dev *dev)
  3188. {
  3189. const struct pci_device_id *id;
  3190. id = pci_match_id(fixed_dma_alias_tbl, dev);
  3191. if (id) {
  3192. dev->dma_alias_devfn = id->driver_data;
  3193. dev->dev_flags |= PCI_DEV_FLAGS_DMA_ALIAS_DEVFN;
  3194. dev_info(&dev->dev, "Enabling fixed DMA alias to %02x.%d\n",
  3195. PCI_SLOT(dev->dma_alias_devfn),
  3196. PCI_FUNC(dev->dma_alias_devfn));
  3197. }
  3198. }
  3199. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ADAPTEC2, 0x0285, quirk_fixed_dma_alias);
  3200. /*
  3201. * A few PCIe-to-PCI bridges fail to expose a PCIe capability, resulting in
  3202. * using the wrong DMA alias for the device. Some of these devices can be
  3203. * used as either forward or reverse bridges, so we need to test whether the
  3204. * device is operating in the correct mode. We could probably apply this
  3205. * quirk to PCI_ANY_ID, but for now we'll just use known offenders. The test
  3206. * is for a non-root, non-PCIe bridge where the upstream device is PCIe and
  3207. * is not a PCIe-to-PCI bridge, then @pdev is actually a PCIe-to-PCI bridge.
  3208. */
  3209. static void quirk_use_pcie_bridge_dma_alias(struct pci_dev *pdev)
  3210. {
  3211. if (!pci_is_root_bus(pdev->bus) &&
  3212. pdev->hdr_type == PCI_HEADER_TYPE_BRIDGE &&
  3213. !pci_is_pcie(pdev) && pci_is_pcie(pdev->bus->self) &&
  3214. pci_pcie_type(pdev->bus->self) != PCI_EXP_TYPE_PCI_BRIDGE)
  3215. pdev->dev_flags |= PCI_DEV_FLAG_PCIE_BRIDGE_ALIAS;
  3216. }
  3217. /* ASM1083/1085, https://bugzilla.kernel.org/show_bug.cgi?id=44881#c46 */
  3218. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ASMEDIA, 0x1080,
  3219. quirk_use_pcie_bridge_dma_alias);
  3220. /* Tundra 8113, https://bugzilla.kernel.org/show_bug.cgi?id=44881#c43 */
  3221. DECLARE_PCI_FIXUP_HEADER(0x10e3, 0x8113, quirk_use_pcie_bridge_dma_alias);
  3222. /* ITE 8892, https://bugzilla.kernel.org/show_bug.cgi?id=73551 */
  3223. DECLARE_PCI_FIXUP_HEADER(0x1283, 0x8892, quirk_use_pcie_bridge_dma_alias);
  3224. /* Intel 82801, https://bugzilla.kernel.org/show_bug.cgi?id=44881#c49 */
  3225. DECLARE_PCI_FIXUP_HEADER(0x8086, 0x244e, quirk_use_pcie_bridge_dma_alias);
  3226. /*
  3227. * AMD has indicated that the devices below do not support peer-to-peer
  3228. * in any system where they are found in the southbridge with an AMD
  3229. * IOMMU in the system. Multifunction devices that do not support
  3230. * peer-to-peer between functions can claim to support a subset of ACS.
  3231. * Such devices effectively enable request redirect (RR) and completion
  3232. * redirect (CR) since all transactions are redirected to the upstream
  3233. * root complex.
  3234. *
  3235. * http://permalink.gmane.org/gmane.comp.emulators.kvm.devel/94086
  3236. * http://permalink.gmane.org/gmane.comp.emulators.kvm.devel/94102
  3237. * http://permalink.gmane.org/gmane.comp.emulators.kvm.devel/99402
  3238. *
  3239. * 1002:4385 SBx00 SMBus Controller
  3240. * 1002:439c SB7x0/SB8x0/SB9x0 IDE Controller
  3241. * 1002:4383 SBx00 Azalia (Intel HDA)
  3242. * 1002:439d SB7x0/SB8x0/SB9x0 LPC host controller
  3243. * 1002:4384 SBx00 PCI to PCI Bridge
  3244. * 1002:4399 SB7x0/SB8x0/SB9x0 USB OHCI2 Controller
  3245. *
  3246. * https://bugzilla.kernel.org/show_bug.cgi?id=81841#c15
  3247. *
  3248. * 1022:780f [AMD] FCH PCI Bridge
  3249. * 1022:7809 [AMD] FCH USB OHCI Controller
  3250. */
  3251. static int pci_quirk_amd_sb_acs(struct pci_dev *dev, u16 acs_flags)
  3252. {
  3253. #ifdef CONFIG_ACPI
  3254. struct acpi_table_header *header = NULL;
  3255. acpi_status status;
  3256. /* Targeting multifunction devices on the SB (appears on root bus) */
  3257. if (!dev->multifunction || !pci_is_root_bus(dev->bus))
  3258. return -ENODEV;
  3259. /* The IVRS table describes the AMD IOMMU */
  3260. status = acpi_get_table("IVRS", 0, &header);
  3261. if (ACPI_FAILURE(status))
  3262. return -ENODEV;
  3263. /* Filter out flags not applicable to multifunction */
  3264. acs_flags &= (PCI_ACS_RR | PCI_ACS_CR | PCI_ACS_EC | PCI_ACS_DT);
  3265. return acs_flags & ~(PCI_ACS_RR | PCI_ACS_CR) ? 0 : 1;
  3266. #else
  3267. return -ENODEV;
  3268. #endif
  3269. }
  3270. /*
  3271. * Many Intel PCH root ports do provide ACS-like features to disable peer
  3272. * transactions and validate bus numbers in requests, but do not provide an
  3273. * actual PCIe ACS capability. This is the list of device IDs known to fall
  3274. * into that category as provided by Intel in Red Hat bugzilla 1037684.
  3275. */
  3276. static const u16 pci_quirk_intel_pch_acs_ids[] = {
  3277. /* Ibexpeak PCH */
  3278. 0x3b42, 0x3b43, 0x3b44, 0x3b45, 0x3b46, 0x3b47, 0x3b48, 0x3b49,
  3279. 0x3b4a, 0x3b4b, 0x3b4c, 0x3b4d, 0x3b4e, 0x3b4f, 0x3b50, 0x3b51,
  3280. /* Cougarpoint PCH */
  3281. 0x1c10, 0x1c11, 0x1c12, 0x1c13, 0x1c14, 0x1c15, 0x1c16, 0x1c17,
  3282. 0x1c18, 0x1c19, 0x1c1a, 0x1c1b, 0x1c1c, 0x1c1d, 0x1c1e, 0x1c1f,
  3283. /* Pantherpoint PCH */
  3284. 0x1e10, 0x1e11, 0x1e12, 0x1e13, 0x1e14, 0x1e15, 0x1e16, 0x1e17,
  3285. 0x1e18, 0x1e19, 0x1e1a, 0x1e1b, 0x1e1c, 0x1e1d, 0x1e1e, 0x1e1f,
  3286. /* Lynxpoint-H PCH */
  3287. 0x8c10, 0x8c11, 0x8c12, 0x8c13, 0x8c14, 0x8c15, 0x8c16, 0x8c17,
  3288. 0x8c18, 0x8c19, 0x8c1a, 0x8c1b, 0x8c1c, 0x8c1d, 0x8c1e, 0x8c1f,
  3289. /* Lynxpoint-LP PCH */
  3290. 0x9c10, 0x9c11, 0x9c12, 0x9c13, 0x9c14, 0x9c15, 0x9c16, 0x9c17,
  3291. 0x9c18, 0x9c19, 0x9c1a, 0x9c1b,
  3292. /* Wildcat PCH */
  3293. 0x9c90, 0x9c91, 0x9c92, 0x9c93, 0x9c94, 0x9c95, 0x9c96, 0x9c97,
  3294. 0x9c98, 0x9c99, 0x9c9a, 0x9c9b,
  3295. /* Patsburg (X79) PCH */
  3296. 0x1d10, 0x1d12, 0x1d14, 0x1d16, 0x1d18, 0x1d1a, 0x1d1c, 0x1d1e,
  3297. /* Wellsburg (X99) PCH */
  3298. 0x8d10, 0x8d11, 0x8d12, 0x8d13, 0x8d14, 0x8d15, 0x8d16, 0x8d17,
  3299. 0x8d18, 0x8d19, 0x8d1a, 0x8d1b, 0x8d1c, 0x8d1d, 0x8d1e,
  3300. /* Lynx Point (9 series) PCH */
  3301. 0x8c90, 0x8c92, 0x8c94, 0x8c96, 0x8c98, 0x8c9a, 0x8c9c, 0x8c9e,
  3302. };
  3303. static bool pci_quirk_intel_pch_acs_match(struct pci_dev *dev)
  3304. {
  3305. int i;
  3306. /* Filter out a few obvious non-matches first */
  3307. if (!pci_is_pcie(dev) || pci_pcie_type(dev) != PCI_EXP_TYPE_ROOT_PORT)
  3308. return false;
  3309. for (i = 0; i < ARRAY_SIZE(pci_quirk_intel_pch_acs_ids); i++)
  3310. if (pci_quirk_intel_pch_acs_ids[i] == dev->device)
  3311. return true;
  3312. return false;
  3313. }
  3314. #define INTEL_PCH_ACS_FLAGS (PCI_ACS_RR | PCI_ACS_CR | PCI_ACS_UF | PCI_ACS_SV)
  3315. static int pci_quirk_intel_pch_acs(struct pci_dev *dev, u16 acs_flags)
  3316. {
  3317. u16 flags = dev->dev_flags & PCI_DEV_FLAGS_ACS_ENABLED_QUIRK ?
  3318. INTEL_PCH_ACS_FLAGS : 0;
  3319. if (!pci_quirk_intel_pch_acs_match(dev))
  3320. return -ENOTTY;
  3321. return acs_flags & ~flags ? 0 : 1;
  3322. }
  3323. static int pci_quirk_mf_endpoint_acs(struct pci_dev *dev, u16 acs_flags)
  3324. {
  3325. /*
  3326. * SV, TB, and UF are not relevant to multifunction endpoints.
  3327. *
  3328. * Multifunction devices are only required to implement RR, CR, and DT
  3329. * in their ACS capability if they support peer-to-peer transactions.
  3330. * Devices matching this quirk have been verified by the vendor to not
  3331. * perform peer-to-peer with other functions, allowing us to mask out
  3332. * these bits as if they were unimplemented in the ACS capability.
  3333. */
  3334. acs_flags &= ~(PCI_ACS_SV | PCI_ACS_TB | PCI_ACS_RR |
  3335. PCI_ACS_CR | PCI_ACS_UF | PCI_ACS_DT);
  3336. return acs_flags ? 0 : 1;
  3337. }
  3338. static const struct pci_dev_acs_enabled {
  3339. u16 vendor;
  3340. u16 device;
  3341. int (*acs_enabled)(struct pci_dev *dev, u16 acs_flags);
  3342. } pci_dev_acs_enabled[] = {
  3343. { PCI_VENDOR_ID_ATI, 0x4385, pci_quirk_amd_sb_acs },
  3344. { PCI_VENDOR_ID_ATI, 0x439c, pci_quirk_amd_sb_acs },
  3345. { PCI_VENDOR_ID_ATI, 0x4383, pci_quirk_amd_sb_acs },
  3346. { PCI_VENDOR_ID_ATI, 0x439d, pci_quirk_amd_sb_acs },
  3347. { PCI_VENDOR_ID_ATI, 0x4384, pci_quirk_amd_sb_acs },
  3348. { PCI_VENDOR_ID_ATI, 0x4399, pci_quirk_amd_sb_acs },
  3349. { PCI_VENDOR_ID_AMD, 0x780f, pci_quirk_amd_sb_acs },
  3350. { PCI_VENDOR_ID_AMD, 0x7809, pci_quirk_amd_sb_acs },
  3351. { PCI_VENDOR_ID_SOLARFLARE, 0x0903, pci_quirk_mf_endpoint_acs },
  3352. { PCI_VENDOR_ID_SOLARFLARE, 0x0923, pci_quirk_mf_endpoint_acs },
  3353. { PCI_VENDOR_ID_INTEL, 0x10C6, pci_quirk_mf_endpoint_acs },
  3354. { PCI_VENDOR_ID_INTEL, 0x10DB, pci_quirk_mf_endpoint_acs },
  3355. { PCI_VENDOR_ID_INTEL, 0x10DD, pci_quirk_mf_endpoint_acs },
  3356. { PCI_VENDOR_ID_INTEL, 0x10E1, pci_quirk_mf_endpoint_acs },
  3357. { PCI_VENDOR_ID_INTEL, 0x10F1, pci_quirk_mf_endpoint_acs },
  3358. { PCI_VENDOR_ID_INTEL, 0x10F7, pci_quirk_mf_endpoint_acs },
  3359. { PCI_VENDOR_ID_INTEL, 0x10F8, pci_quirk_mf_endpoint_acs },
  3360. { PCI_VENDOR_ID_INTEL, 0x10F9, pci_quirk_mf_endpoint_acs },
  3361. { PCI_VENDOR_ID_INTEL, 0x10FA, pci_quirk_mf_endpoint_acs },
  3362. { PCI_VENDOR_ID_INTEL, 0x10FB, pci_quirk_mf_endpoint_acs },
  3363. { PCI_VENDOR_ID_INTEL, 0x10FC, pci_quirk_mf_endpoint_acs },
  3364. { PCI_VENDOR_ID_INTEL, 0x1507, pci_quirk_mf_endpoint_acs },
  3365. { PCI_VENDOR_ID_INTEL, 0x1514, pci_quirk_mf_endpoint_acs },
  3366. { PCI_VENDOR_ID_INTEL, 0x151C, pci_quirk_mf_endpoint_acs },
  3367. { PCI_VENDOR_ID_INTEL, 0x1529, pci_quirk_mf_endpoint_acs },
  3368. { PCI_VENDOR_ID_INTEL, 0x152A, pci_quirk_mf_endpoint_acs },
  3369. { PCI_VENDOR_ID_INTEL, 0x154D, pci_quirk_mf_endpoint_acs },
  3370. { PCI_VENDOR_ID_INTEL, 0x154F, pci_quirk_mf_endpoint_acs },
  3371. { PCI_VENDOR_ID_INTEL, 0x1551, pci_quirk_mf_endpoint_acs },
  3372. { PCI_VENDOR_ID_INTEL, 0x1558, pci_quirk_mf_endpoint_acs },
  3373. /* 82580 */
  3374. { PCI_VENDOR_ID_INTEL, 0x1509, pci_quirk_mf_endpoint_acs },
  3375. { PCI_VENDOR_ID_INTEL, 0x150E, pci_quirk_mf_endpoint_acs },
  3376. { PCI_VENDOR_ID_INTEL, 0x150F, pci_quirk_mf_endpoint_acs },
  3377. { PCI_VENDOR_ID_INTEL, 0x1510, pci_quirk_mf_endpoint_acs },
  3378. { PCI_VENDOR_ID_INTEL, 0x1511, pci_quirk_mf_endpoint_acs },
  3379. { PCI_VENDOR_ID_INTEL, 0x1516, pci_quirk_mf_endpoint_acs },
  3380. { PCI_VENDOR_ID_INTEL, 0x1527, pci_quirk_mf_endpoint_acs },
  3381. /* 82576 */
  3382. { PCI_VENDOR_ID_INTEL, 0x10C9, pci_quirk_mf_endpoint_acs },
  3383. { PCI_VENDOR_ID_INTEL, 0x10E6, pci_quirk_mf_endpoint_acs },
  3384. { PCI_VENDOR_ID_INTEL, 0x10E7, pci_quirk_mf_endpoint_acs },
  3385. { PCI_VENDOR_ID_INTEL, 0x10E8, pci_quirk_mf_endpoint_acs },
  3386. { PCI_VENDOR_ID_INTEL, 0x150A, pci_quirk_mf_endpoint_acs },
  3387. { PCI_VENDOR_ID_INTEL, 0x150D, pci_quirk_mf_endpoint_acs },
  3388. { PCI_VENDOR_ID_INTEL, 0x1518, pci_quirk_mf_endpoint_acs },
  3389. { PCI_VENDOR_ID_INTEL, 0x1526, pci_quirk_mf_endpoint_acs },
  3390. /* 82575 */
  3391. { PCI_VENDOR_ID_INTEL, 0x10A7, pci_quirk_mf_endpoint_acs },
  3392. { PCI_VENDOR_ID_INTEL, 0x10A9, pci_quirk_mf_endpoint_acs },
  3393. { PCI_VENDOR_ID_INTEL, 0x10D6, pci_quirk_mf_endpoint_acs },
  3394. /* I350 */
  3395. { PCI_VENDOR_ID_INTEL, 0x1521, pci_quirk_mf_endpoint_acs },
  3396. { PCI_VENDOR_ID_INTEL, 0x1522, pci_quirk_mf_endpoint_acs },
  3397. { PCI_VENDOR_ID_INTEL, 0x1523, pci_quirk_mf_endpoint_acs },
  3398. { PCI_VENDOR_ID_INTEL, 0x1524, pci_quirk_mf_endpoint_acs },
  3399. /* 82571 (Quads omitted due to non-ACS switch) */
  3400. { PCI_VENDOR_ID_INTEL, 0x105E, pci_quirk_mf_endpoint_acs },
  3401. { PCI_VENDOR_ID_INTEL, 0x105F, pci_quirk_mf_endpoint_acs },
  3402. { PCI_VENDOR_ID_INTEL, 0x1060, pci_quirk_mf_endpoint_acs },
  3403. { PCI_VENDOR_ID_INTEL, 0x10D9, pci_quirk_mf_endpoint_acs },
  3404. /* Intel PCH root ports */
  3405. { PCI_VENDOR_ID_INTEL, PCI_ANY_ID, pci_quirk_intel_pch_acs },
  3406. { 0x19a2, 0x710, pci_quirk_mf_endpoint_acs }, /* Emulex BE3-R */
  3407. { 0x10df, 0x720, pci_quirk_mf_endpoint_acs }, /* Emulex Skyhawk-R */
  3408. { 0 }
  3409. };
  3410. int pci_dev_specific_acs_enabled(struct pci_dev *dev, u16 acs_flags)
  3411. {
  3412. const struct pci_dev_acs_enabled *i;
  3413. int ret;
  3414. /*
  3415. * Allow devices that do not expose standard PCIe ACS capabilities
  3416. * or control to indicate their support here. Multi-function express
  3417. * devices which do not allow internal peer-to-peer between functions,
  3418. * but do not implement PCIe ACS may wish to return true here.
  3419. */
  3420. for (i = pci_dev_acs_enabled; i->acs_enabled; i++) {
  3421. if ((i->vendor == dev->vendor ||
  3422. i->vendor == (u16)PCI_ANY_ID) &&
  3423. (i->device == dev->device ||
  3424. i->device == (u16)PCI_ANY_ID)) {
  3425. ret = i->acs_enabled(dev, acs_flags);
  3426. if (ret >= 0)
  3427. return ret;
  3428. }
  3429. }
  3430. return -ENOTTY;
  3431. }
  3432. /* Config space offset of Root Complex Base Address register */
  3433. #define INTEL_LPC_RCBA_REG 0xf0
  3434. /* 31:14 RCBA address */
  3435. #define INTEL_LPC_RCBA_MASK 0xffffc000
  3436. /* RCBA Enable */
  3437. #define INTEL_LPC_RCBA_ENABLE (1 << 0)
  3438. /* Backbone Scratch Pad Register */
  3439. #define INTEL_BSPR_REG 0x1104
  3440. /* Backbone Peer Non-Posted Disable */
  3441. #define INTEL_BSPR_REG_BPNPD (1 << 8)
  3442. /* Backbone Peer Posted Disable */
  3443. #define INTEL_BSPR_REG_BPPD (1 << 9)
  3444. /* Upstream Peer Decode Configuration Register */
  3445. #define INTEL_UPDCR_REG 0x1114
  3446. /* 5:0 Peer Decode Enable bits */
  3447. #define INTEL_UPDCR_REG_MASK 0x3f
  3448. static int pci_quirk_enable_intel_lpc_acs(struct pci_dev *dev)
  3449. {
  3450. u32 rcba, bspr, updcr;
  3451. void __iomem *rcba_mem;
  3452. /*
  3453. * Read the RCBA register from the LPC (D31:F0). PCH root ports
  3454. * are D28:F* and therefore get probed before LPC, thus we can't
  3455. * use pci_get_slot/pci_read_config_dword here.
  3456. */
  3457. pci_bus_read_config_dword(dev->bus, PCI_DEVFN(31, 0),
  3458. INTEL_LPC_RCBA_REG, &rcba);
  3459. if (!(rcba & INTEL_LPC_RCBA_ENABLE))
  3460. return -EINVAL;
  3461. rcba_mem = ioremap_nocache(rcba & INTEL_LPC_RCBA_MASK,
  3462. PAGE_ALIGN(INTEL_UPDCR_REG));
  3463. if (!rcba_mem)
  3464. return -ENOMEM;
  3465. /*
  3466. * The BSPR can disallow peer cycles, but it's set by soft strap and
  3467. * therefore read-only. If both posted and non-posted peer cycles are
  3468. * disallowed, we're ok. If either are allowed, then we need to use
  3469. * the UPDCR to disable peer decodes for each port. This provides the
  3470. * PCIe ACS equivalent of PCI_ACS_RR | PCI_ACS_CR | PCI_ACS_UF
  3471. */
  3472. bspr = readl(rcba_mem + INTEL_BSPR_REG);
  3473. bspr &= INTEL_BSPR_REG_BPNPD | INTEL_BSPR_REG_BPPD;
  3474. if (bspr != (INTEL_BSPR_REG_BPNPD | INTEL_BSPR_REG_BPPD)) {
  3475. updcr = readl(rcba_mem + INTEL_UPDCR_REG);
  3476. if (updcr & INTEL_UPDCR_REG_MASK) {
  3477. dev_info(&dev->dev, "Disabling UPDCR peer decodes\n");
  3478. updcr &= ~INTEL_UPDCR_REG_MASK;
  3479. writel(updcr, rcba_mem + INTEL_UPDCR_REG);
  3480. }
  3481. }
  3482. iounmap(rcba_mem);
  3483. return 0;
  3484. }
  3485. /* Miscellaneous Port Configuration register */
  3486. #define INTEL_MPC_REG 0xd8
  3487. /* MPC: Invalid Receive Bus Number Check Enable */
  3488. #define INTEL_MPC_REG_IRBNCE (1 << 26)
  3489. static void pci_quirk_enable_intel_rp_mpc_acs(struct pci_dev *dev)
  3490. {
  3491. u32 mpc;
  3492. /*
  3493. * When enabled, the IRBNCE bit of the MPC register enables the
  3494. * equivalent of PCI ACS Source Validation (PCI_ACS_SV), which
  3495. * ensures that requester IDs fall within the bus number range
  3496. * of the bridge. Enable if not already.
  3497. */
  3498. pci_read_config_dword(dev, INTEL_MPC_REG, &mpc);
  3499. if (!(mpc & INTEL_MPC_REG_IRBNCE)) {
  3500. dev_info(&dev->dev, "Enabling MPC IRBNCE\n");
  3501. mpc |= INTEL_MPC_REG_IRBNCE;
  3502. pci_write_config_word(dev, INTEL_MPC_REG, mpc);
  3503. }
  3504. }
  3505. static int pci_quirk_enable_intel_pch_acs(struct pci_dev *dev)
  3506. {
  3507. if (!pci_quirk_intel_pch_acs_match(dev))
  3508. return -ENOTTY;
  3509. if (pci_quirk_enable_intel_lpc_acs(dev)) {
  3510. dev_warn(&dev->dev, "Failed to enable Intel PCH ACS quirk\n");
  3511. return 0;
  3512. }
  3513. pci_quirk_enable_intel_rp_mpc_acs(dev);
  3514. dev->dev_flags |= PCI_DEV_FLAGS_ACS_ENABLED_QUIRK;
  3515. dev_info(&dev->dev, "Intel PCH root port ACS workaround enabled\n");
  3516. return 0;
  3517. }
  3518. static const struct pci_dev_enable_acs {
  3519. u16 vendor;
  3520. u16 device;
  3521. int (*enable_acs)(struct pci_dev *dev);
  3522. } pci_dev_enable_acs[] = {
  3523. { PCI_VENDOR_ID_INTEL, PCI_ANY_ID, pci_quirk_enable_intel_pch_acs },
  3524. { 0 }
  3525. };
  3526. void pci_dev_specific_enable_acs(struct pci_dev *dev)
  3527. {
  3528. const struct pci_dev_enable_acs *i;
  3529. int ret;
  3530. for (i = pci_dev_enable_acs; i->enable_acs; i++) {
  3531. if ((i->vendor == dev->vendor ||
  3532. i->vendor == (u16)PCI_ANY_ID) &&
  3533. (i->device == dev->device ||
  3534. i->device == (u16)PCI_ANY_ID)) {
  3535. ret = i->enable_acs(dev);
  3536. if (ret >= 0)
  3537. return;
  3538. }
  3539. }
  3540. }