gfx_v8_0.c 141 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382
  1. /*
  2. * Copyright 2014 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #include <linux/firmware.h>
  24. #include "drmP.h"
  25. #include "amdgpu.h"
  26. #include "amdgpu_gfx.h"
  27. #include "vi.h"
  28. #include "vid.h"
  29. #include "amdgpu_ucode.h"
  30. #include "clearstate_vi.h"
  31. #include "gmc/gmc_8_2_d.h"
  32. #include "gmc/gmc_8_2_sh_mask.h"
  33. #include "oss/oss_3_0_d.h"
  34. #include "oss/oss_3_0_sh_mask.h"
  35. #include "bif/bif_5_0_d.h"
  36. #include "bif/bif_5_0_sh_mask.h"
  37. #include "gca/gfx_8_0_d.h"
  38. #include "gca/gfx_8_0_enum.h"
  39. #include "gca/gfx_8_0_sh_mask.h"
  40. #include "gca/gfx_8_0_enum.h"
  41. #include "uvd/uvd_5_0_d.h"
  42. #include "uvd/uvd_5_0_sh_mask.h"
  43. #include "dce/dce_10_0_d.h"
  44. #include "dce/dce_10_0_sh_mask.h"
  45. #define GFX8_NUM_GFX_RINGS 1
  46. #define GFX8_NUM_COMPUTE_RINGS 8
  47. #define TOPAZ_GB_ADDR_CONFIG_GOLDEN 0x22010001
  48. #define CARRIZO_GB_ADDR_CONFIG_GOLDEN 0x22010001
  49. #define TONGA_GB_ADDR_CONFIG_GOLDEN 0x22011003
  50. #define ARRAY_MODE(x) ((x) << GB_TILE_MODE0__ARRAY_MODE__SHIFT)
  51. #define PIPE_CONFIG(x) ((x) << GB_TILE_MODE0__PIPE_CONFIG__SHIFT)
  52. #define TILE_SPLIT(x) ((x) << GB_TILE_MODE0__TILE_SPLIT__SHIFT)
  53. #define MICRO_TILE_MODE_NEW(x) ((x) << GB_TILE_MODE0__MICRO_TILE_MODE_NEW__SHIFT)
  54. #define SAMPLE_SPLIT(x) ((x) << GB_TILE_MODE0__SAMPLE_SPLIT__SHIFT)
  55. #define BANK_WIDTH(x) ((x) << GB_MACROTILE_MODE0__BANK_WIDTH__SHIFT)
  56. #define BANK_HEIGHT(x) ((x) << GB_MACROTILE_MODE0__BANK_HEIGHT__SHIFT)
  57. #define MACRO_TILE_ASPECT(x) ((x) << GB_MACROTILE_MODE0__MACRO_TILE_ASPECT__SHIFT)
  58. #define NUM_BANKS(x) ((x) << GB_MACROTILE_MODE0__NUM_BANKS__SHIFT)
  59. MODULE_FIRMWARE("amdgpu/carrizo_ce.bin");
  60. MODULE_FIRMWARE("amdgpu/carrizo_pfp.bin");
  61. MODULE_FIRMWARE("amdgpu/carrizo_me.bin");
  62. MODULE_FIRMWARE("amdgpu/carrizo_mec.bin");
  63. MODULE_FIRMWARE("amdgpu/carrizo_mec2.bin");
  64. MODULE_FIRMWARE("amdgpu/carrizo_rlc.bin");
  65. MODULE_FIRMWARE("amdgpu/tonga_ce.bin");
  66. MODULE_FIRMWARE("amdgpu/tonga_pfp.bin");
  67. MODULE_FIRMWARE("amdgpu/tonga_me.bin");
  68. MODULE_FIRMWARE("amdgpu/tonga_mec.bin");
  69. MODULE_FIRMWARE("amdgpu/tonga_mec2.bin");
  70. MODULE_FIRMWARE("amdgpu/tonga_rlc.bin");
  71. MODULE_FIRMWARE("amdgpu/topaz_ce.bin");
  72. MODULE_FIRMWARE("amdgpu/topaz_pfp.bin");
  73. MODULE_FIRMWARE("amdgpu/topaz_me.bin");
  74. MODULE_FIRMWARE("amdgpu/topaz_mec.bin");
  75. MODULE_FIRMWARE("amdgpu/topaz_mec2.bin");
  76. MODULE_FIRMWARE("amdgpu/topaz_rlc.bin");
  77. static const struct amdgpu_gds_reg_offset amdgpu_gds_reg_offset[] =
  78. {
  79. {mmGDS_VMID0_BASE, mmGDS_VMID0_SIZE, mmGDS_GWS_VMID0, mmGDS_OA_VMID0},
  80. {mmGDS_VMID1_BASE, mmGDS_VMID1_SIZE, mmGDS_GWS_VMID1, mmGDS_OA_VMID1},
  81. {mmGDS_VMID2_BASE, mmGDS_VMID2_SIZE, mmGDS_GWS_VMID2, mmGDS_OA_VMID2},
  82. {mmGDS_VMID3_BASE, mmGDS_VMID3_SIZE, mmGDS_GWS_VMID3, mmGDS_OA_VMID3},
  83. {mmGDS_VMID4_BASE, mmGDS_VMID4_SIZE, mmGDS_GWS_VMID4, mmGDS_OA_VMID4},
  84. {mmGDS_VMID5_BASE, mmGDS_VMID5_SIZE, mmGDS_GWS_VMID5, mmGDS_OA_VMID5},
  85. {mmGDS_VMID6_BASE, mmGDS_VMID6_SIZE, mmGDS_GWS_VMID6, mmGDS_OA_VMID6},
  86. {mmGDS_VMID7_BASE, mmGDS_VMID7_SIZE, mmGDS_GWS_VMID7, mmGDS_OA_VMID7},
  87. {mmGDS_VMID8_BASE, mmGDS_VMID8_SIZE, mmGDS_GWS_VMID8, mmGDS_OA_VMID8},
  88. {mmGDS_VMID9_BASE, mmGDS_VMID9_SIZE, mmGDS_GWS_VMID9, mmGDS_OA_VMID9},
  89. {mmGDS_VMID10_BASE, mmGDS_VMID10_SIZE, mmGDS_GWS_VMID10, mmGDS_OA_VMID10},
  90. {mmGDS_VMID11_BASE, mmGDS_VMID11_SIZE, mmGDS_GWS_VMID11, mmGDS_OA_VMID11},
  91. {mmGDS_VMID12_BASE, mmGDS_VMID12_SIZE, mmGDS_GWS_VMID12, mmGDS_OA_VMID12},
  92. {mmGDS_VMID13_BASE, mmGDS_VMID13_SIZE, mmGDS_GWS_VMID13, mmGDS_OA_VMID13},
  93. {mmGDS_VMID14_BASE, mmGDS_VMID14_SIZE, mmGDS_GWS_VMID14, mmGDS_OA_VMID14},
  94. {mmGDS_VMID15_BASE, mmGDS_VMID15_SIZE, mmGDS_GWS_VMID15, mmGDS_OA_VMID15}
  95. };
  96. static const u32 golden_settings_tonga_a11[] =
  97. {
  98. mmCB_HW_CONTROL, 0xfffdf3cf, 0x00007208,
  99. mmCB_HW_CONTROL_3, 0x00000040, 0x00000040,
  100. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  101. mmGB_GPU_ID, 0x0000000f, 0x00000000,
  102. mmPA_SC_ENHANCE, 0xffffffff, 0x20000001,
  103. mmPA_SC_FIFO_DEPTH_CNTL, 0x000003ff, 0x000000fc,
  104. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  105. mmSQ_RANDOM_WAVE_PRI, 0x001fffff, 0x000006fd,
  106. mmTA_CNTL_AUX, 0x000f000f, 0x000b0000,
  107. mmTCC_CTRL, 0x00100000, 0xf31fff7f,
  108. mmTCC_EXE_DISABLE, 0x00000002, 0x00000002,
  109. mmTCP_ADDR_CONFIG, 0x000003ff, 0x000002fb,
  110. mmTCP_CHAN_STEER_HI, 0xffffffff, 0x0000543b,
  111. mmTCP_CHAN_STEER_LO, 0xffffffff, 0xa9210876,
  112. mmVGT_RESET_DEBUG, 0x00000004, 0x00000004,
  113. };
  114. static const u32 tonga_golden_common_all[] =
  115. {
  116. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  117. mmPA_SC_RASTER_CONFIG, 0xffffffff, 0x16000012,
  118. mmPA_SC_RASTER_CONFIG_1, 0xffffffff, 0x0000002A,
  119. mmGB_ADDR_CONFIG, 0xffffffff, 0x22011003,
  120. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  121. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  122. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00007FBF,
  123. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00007FAF
  124. };
  125. static const u32 tonga_mgcg_cgcg_init[] =
  126. {
  127. mmRLC_CGTT_MGCG_OVERRIDE, 0xffffffff, 0xffffffff,
  128. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  129. mmCB_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  130. mmCGTT_BCI_CLK_CTRL, 0xffffffff, 0x00000100,
  131. mmCGTT_CP_CLK_CTRL, 0xffffffff, 0x00000100,
  132. mmCGTT_CPC_CLK_CTRL, 0xffffffff, 0x00000100,
  133. mmCGTT_CPF_CLK_CTRL, 0xffffffff, 0x40000100,
  134. mmCGTT_GDS_CLK_CTRL, 0xffffffff, 0x00000100,
  135. mmCGTT_IA_CLK_CTRL, 0xffffffff, 0x06000100,
  136. mmCGTT_PA_CLK_CTRL, 0xffffffff, 0x00000100,
  137. mmCGTT_WD_CLK_CTRL, 0xffffffff, 0x06000100,
  138. mmCGTT_PC_CLK_CTRL, 0xffffffff, 0x00000100,
  139. mmCGTT_RLC_CLK_CTRL, 0xffffffff, 0x00000100,
  140. mmCGTT_SC_CLK_CTRL, 0xffffffff, 0x00000100,
  141. mmCGTT_SPI_CLK_CTRL, 0xffffffff, 0x00000100,
  142. mmCGTT_SQ_CLK_CTRL, 0xffffffff, 0x00000100,
  143. mmCGTT_SQG_CLK_CTRL, 0xffffffff, 0x00000100,
  144. mmCGTT_SX_CLK_CTRL0, 0xffffffff, 0x00000100,
  145. mmCGTT_SX_CLK_CTRL1, 0xffffffff, 0x00000100,
  146. mmCGTT_SX_CLK_CTRL2, 0xffffffff, 0x00000100,
  147. mmCGTT_SX_CLK_CTRL3, 0xffffffff, 0x00000100,
  148. mmCGTT_SX_CLK_CTRL4, 0xffffffff, 0x00000100,
  149. mmCGTT_TCI_CLK_CTRL, 0xffffffff, 0x00000100,
  150. mmCGTT_TCP_CLK_CTRL, 0xffffffff, 0x00000100,
  151. mmCGTT_VGT_CLK_CTRL, 0xffffffff, 0x06000100,
  152. mmDB_CGTT_CLK_CTRL_0, 0xffffffff, 0x00000100,
  153. mmTA_CGTT_CTRL, 0xffffffff, 0x00000100,
  154. mmTCA_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  155. mmTCC_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  156. mmTD_CGTT_CTRL, 0xffffffff, 0x00000100,
  157. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  158. mmCGTS_CU0_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  159. mmCGTS_CU0_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  160. mmCGTS_CU0_TA_SQC_CTRL_REG, 0xffffffff, 0x00040007,
  161. mmCGTS_CU0_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  162. mmCGTS_CU0_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  163. mmCGTS_CU1_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  164. mmCGTS_CU1_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  165. mmCGTS_CU1_TA_CTRL_REG, 0xffffffff, 0x00040007,
  166. mmCGTS_CU1_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  167. mmCGTS_CU1_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  168. mmCGTS_CU2_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  169. mmCGTS_CU2_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  170. mmCGTS_CU2_TA_CTRL_REG, 0xffffffff, 0x00040007,
  171. mmCGTS_CU2_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  172. mmCGTS_CU2_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  173. mmCGTS_CU3_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  174. mmCGTS_CU3_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  175. mmCGTS_CU3_TA_CTRL_REG, 0xffffffff, 0x00040007,
  176. mmCGTS_CU3_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  177. mmCGTS_CU3_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  178. mmCGTS_CU4_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  179. mmCGTS_CU4_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  180. mmCGTS_CU4_TA_SQC_CTRL_REG, 0xffffffff, 0x00040007,
  181. mmCGTS_CU4_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  182. mmCGTS_CU4_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  183. mmCGTS_CU5_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  184. mmCGTS_CU5_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  185. mmCGTS_CU5_TA_CTRL_REG, 0xffffffff, 0x00040007,
  186. mmCGTS_CU5_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  187. mmCGTS_CU5_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  188. mmCGTS_CU6_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  189. mmCGTS_CU6_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  190. mmCGTS_CU6_TA_CTRL_REG, 0xffffffff, 0x00040007,
  191. mmCGTS_CU6_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  192. mmCGTS_CU6_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  193. mmCGTS_CU7_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  194. mmCGTS_CU7_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  195. mmCGTS_CU7_TA_CTRL_REG, 0xffffffff, 0x00040007,
  196. mmCGTS_CU7_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  197. mmCGTS_CU7_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  198. mmCGTS_SM_CTRL_REG, 0xffffffff, 0x96e00200,
  199. mmCP_RB_WPTR_POLL_CNTL, 0xffffffff, 0x00900100,
  200. mmRLC_CGCG_CGLS_CTRL, 0xffffffff, 0x0020003c,
  201. mmCP_MEM_SLP_CNTL, 0x00000001, 0x00000001,
  202. };
  203. static const u32 golden_settings_iceland_a11[] =
  204. {
  205. mmCB_HW_CONTROL_3, 0x00000040, 0x00000040,
  206. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  207. mmDB_DEBUG3, 0xc0000000, 0xc0000000,
  208. mmGB_GPU_ID, 0x0000000f, 0x00000000,
  209. mmPA_SC_ENHANCE, 0xffffffff, 0x20000001,
  210. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  211. mmPA_SC_RASTER_CONFIG, 0x3f3fffff, 0x00000002,
  212. mmPA_SC_RASTER_CONFIG_1, 0x0000003f, 0x00000000,
  213. mmSQ_RANDOM_WAVE_PRI, 0x001fffff, 0x000006fd,
  214. mmTA_CNTL_AUX, 0x000f000f, 0x000b0000,
  215. mmTCC_CTRL, 0x00100000, 0xf31fff7f,
  216. mmTCC_EXE_DISABLE, 0x00000002, 0x00000002,
  217. mmTCP_ADDR_CONFIG, 0x000003ff, 0x000000f1,
  218. mmTCP_CHAN_STEER_HI, 0xffffffff, 0x00000000,
  219. mmTCP_CHAN_STEER_LO, 0xffffffff, 0x00000010,
  220. };
  221. static const u32 iceland_golden_common_all[] =
  222. {
  223. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  224. mmPA_SC_RASTER_CONFIG, 0xffffffff, 0x00000002,
  225. mmPA_SC_RASTER_CONFIG_1, 0xffffffff, 0x00000000,
  226. mmGB_ADDR_CONFIG, 0xffffffff, 0x22010001,
  227. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  228. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  229. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00007FBF,
  230. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00007FAF
  231. };
  232. static const u32 iceland_mgcg_cgcg_init[] =
  233. {
  234. mmRLC_CGTT_MGCG_OVERRIDE, 0xffffffff, 0xffffffff,
  235. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  236. mmCB_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  237. mmCGTT_BCI_CLK_CTRL, 0xffffffff, 0x00000100,
  238. mmCGTT_CP_CLK_CTRL, 0xffffffff, 0xc0000100,
  239. mmCGTT_CPC_CLK_CTRL, 0xffffffff, 0xc0000100,
  240. mmCGTT_CPF_CLK_CTRL, 0xffffffff, 0xc0000100,
  241. mmCGTT_GDS_CLK_CTRL, 0xffffffff, 0x00000100,
  242. mmCGTT_IA_CLK_CTRL, 0xffffffff, 0x06000100,
  243. mmCGTT_PA_CLK_CTRL, 0xffffffff, 0x00000100,
  244. mmCGTT_WD_CLK_CTRL, 0xffffffff, 0x06000100,
  245. mmCGTT_PC_CLK_CTRL, 0xffffffff, 0x00000100,
  246. mmCGTT_RLC_CLK_CTRL, 0xffffffff, 0x00000100,
  247. mmCGTT_SC_CLK_CTRL, 0xffffffff, 0x00000100,
  248. mmCGTT_SPI_CLK_CTRL, 0xffffffff, 0x00000100,
  249. mmCGTT_SQ_CLK_CTRL, 0xffffffff, 0x00000100,
  250. mmCGTT_SQG_CLK_CTRL, 0xffffffff, 0x00000100,
  251. mmCGTT_SX_CLK_CTRL0, 0xffffffff, 0x00000100,
  252. mmCGTT_SX_CLK_CTRL1, 0xffffffff, 0x00000100,
  253. mmCGTT_SX_CLK_CTRL2, 0xffffffff, 0x00000100,
  254. mmCGTT_SX_CLK_CTRL3, 0xffffffff, 0x00000100,
  255. mmCGTT_SX_CLK_CTRL4, 0xffffffff, 0x00000100,
  256. mmCGTT_TCI_CLK_CTRL, 0xffffffff, 0xff000100,
  257. mmCGTT_TCP_CLK_CTRL, 0xffffffff, 0x00000100,
  258. mmCGTT_VGT_CLK_CTRL, 0xffffffff, 0x06000100,
  259. mmDB_CGTT_CLK_CTRL_0, 0xffffffff, 0x00000100,
  260. mmTA_CGTT_CTRL, 0xffffffff, 0x00000100,
  261. mmTCA_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  262. mmTCC_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  263. mmTD_CGTT_CTRL, 0xffffffff, 0x00000100,
  264. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  265. mmCGTS_CU0_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  266. mmCGTS_CU0_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  267. mmCGTS_CU0_TA_SQC_CTRL_REG, 0xffffffff, 0x0f840f87,
  268. mmCGTS_CU0_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  269. mmCGTS_CU0_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  270. mmCGTS_CU1_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  271. mmCGTS_CU1_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  272. mmCGTS_CU1_TA_CTRL_REG, 0xffffffff, 0x00040007,
  273. mmCGTS_CU1_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  274. mmCGTS_CU1_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  275. mmCGTS_CU2_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  276. mmCGTS_CU2_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  277. mmCGTS_CU2_TA_CTRL_REG, 0xffffffff, 0x00040007,
  278. mmCGTS_CU2_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  279. mmCGTS_CU2_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  280. mmCGTS_CU3_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  281. mmCGTS_CU3_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  282. mmCGTS_CU3_TA_CTRL_REG, 0xffffffff, 0x00040007,
  283. mmCGTS_CU3_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  284. mmCGTS_CU3_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  285. mmCGTS_CU4_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  286. mmCGTS_CU4_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  287. mmCGTS_CU4_TA_SQC_CTRL_REG, 0xffffffff, 0x0f840f87,
  288. mmCGTS_CU4_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  289. mmCGTS_CU4_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  290. mmCGTS_CU5_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  291. mmCGTS_CU5_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  292. mmCGTS_CU5_TA_CTRL_REG, 0xffffffff, 0x00040007,
  293. mmCGTS_CU5_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  294. mmCGTS_CU5_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  295. mmCGTS_SM_CTRL_REG, 0xffffffff, 0x96e00200,
  296. mmCP_RB_WPTR_POLL_CNTL, 0xffffffff, 0x00900100,
  297. mmRLC_CGCG_CGLS_CTRL, 0xffffffff, 0x0020003c,
  298. };
  299. static const u32 cz_golden_settings_a11[] =
  300. {
  301. mmCB_HW_CONTROL_3, 0x00000040, 0x00000040,
  302. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  303. mmGB_GPU_ID, 0x0000000f, 0x00000000,
  304. mmPA_SC_ENHANCE, 0xffffffff, 0x00000001,
  305. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  306. mmSQ_RANDOM_WAVE_PRI, 0x001fffff, 0x000006fd,
  307. mmTA_CNTL_AUX, 0x000f000f, 0x00010000,
  308. mmTCC_EXE_DISABLE, 0x00000002, 0x00000002,
  309. mmTCP_ADDR_CONFIG, 0x0000000f, 0x000000f3,
  310. mmTCP_CHAN_STEER_LO, 0xffffffff, 0x00001302
  311. };
  312. static const u32 cz_golden_common_all[] =
  313. {
  314. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  315. mmPA_SC_RASTER_CONFIG, 0xffffffff, 0x00000002,
  316. mmPA_SC_RASTER_CONFIG_1, 0xffffffff, 0x00000000,
  317. mmGB_ADDR_CONFIG, 0xffffffff, 0x22010001,
  318. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  319. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  320. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00007FBF,
  321. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00007FAF
  322. };
  323. static const u32 cz_mgcg_cgcg_init[] =
  324. {
  325. mmRLC_CGTT_MGCG_OVERRIDE, 0xffffffff, 0xffffffff,
  326. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  327. mmCB_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  328. mmCGTT_BCI_CLK_CTRL, 0xffffffff, 0x00000100,
  329. mmCGTT_CP_CLK_CTRL, 0xffffffff, 0x00000100,
  330. mmCGTT_CPC_CLK_CTRL, 0xffffffff, 0x00000100,
  331. mmCGTT_CPF_CLK_CTRL, 0xffffffff, 0x00000100,
  332. mmCGTT_GDS_CLK_CTRL, 0xffffffff, 0x00000100,
  333. mmCGTT_IA_CLK_CTRL, 0xffffffff, 0x06000100,
  334. mmCGTT_PA_CLK_CTRL, 0xffffffff, 0x00000100,
  335. mmCGTT_WD_CLK_CTRL, 0xffffffff, 0x06000100,
  336. mmCGTT_PC_CLK_CTRL, 0xffffffff, 0x00000100,
  337. mmCGTT_RLC_CLK_CTRL, 0xffffffff, 0x00000100,
  338. mmCGTT_SC_CLK_CTRL, 0xffffffff, 0x00000100,
  339. mmCGTT_SPI_CLK_CTRL, 0xffffffff, 0x00000100,
  340. mmCGTT_SQ_CLK_CTRL, 0xffffffff, 0x00000100,
  341. mmCGTT_SQG_CLK_CTRL, 0xffffffff, 0x00000100,
  342. mmCGTT_SX_CLK_CTRL0, 0xffffffff, 0x00000100,
  343. mmCGTT_SX_CLK_CTRL1, 0xffffffff, 0x00000100,
  344. mmCGTT_SX_CLK_CTRL2, 0xffffffff, 0x00000100,
  345. mmCGTT_SX_CLK_CTRL3, 0xffffffff, 0x00000100,
  346. mmCGTT_SX_CLK_CTRL4, 0xffffffff, 0x00000100,
  347. mmCGTT_TCI_CLK_CTRL, 0xffffffff, 0x00000100,
  348. mmCGTT_TCP_CLK_CTRL, 0xffffffff, 0x00000100,
  349. mmCGTT_VGT_CLK_CTRL, 0xffffffff, 0x06000100,
  350. mmDB_CGTT_CLK_CTRL_0, 0xffffffff, 0x00000100,
  351. mmTA_CGTT_CTRL, 0xffffffff, 0x00000100,
  352. mmTCA_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  353. mmTCC_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  354. mmTD_CGTT_CTRL, 0xffffffff, 0x00000100,
  355. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  356. mmCGTS_CU0_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  357. mmCGTS_CU0_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  358. mmCGTS_CU0_TA_SQC_CTRL_REG, 0xffffffff, 0x00040007,
  359. mmCGTS_CU0_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  360. mmCGTS_CU0_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  361. mmCGTS_CU1_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  362. mmCGTS_CU1_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  363. mmCGTS_CU1_TA_CTRL_REG, 0xffffffff, 0x00040007,
  364. mmCGTS_CU1_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  365. mmCGTS_CU1_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  366. mmCGTS_CU2_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  367. mmCGTS_CU2_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  368. mmCGTS_CU2_TA_CTRL_REG, 0xffffffff, 0x00040007,
  369. mmCGTS_CU2_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  370. mmCGTS_CU2_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  371. mmCGTS_CU3_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  372. mmCGTS_CU3_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  373. mmCGTS_CU3_TA_CTRL_REG, 0xffffffff, 0x00040007,
  374. mmCGTS_CU3_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  375. mmCGTS_CU3_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  376. mmCGTS_CU4_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  377. mmCGTS_CU4_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  378. mmCGTS_CU4_TA_SQC_CTRL_REG, 0xffffffff, 0x00040007,
  379. mmCGTS_CU4_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  380. mmCGTS_CU4_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  381. mmCGTS_CU5_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  382. mmCGTS_CU5_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  383. mmCGTS_CU5_TA_CTRL_REG, 0xffffffff, 0x00040007,
  384. mmCGTS_CU5_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  385. mmCGTS_CU5_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  386. mmCGTS_CU6_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  387. mmCGTS_CU6_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  388. mmCGTS_CU6_TA_CTRL_REG, 0xffffffff, 0x00040007,
  389. mmCGTS_CU6_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  390. mmCGTS_CU6_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  391. mmCGTS_CU7_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  392. mmCGTS_CU7_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  393. mmCGTS_CU7_TA_CTRL_REG, 0xffffffff, 0x00040007,
  394. mmCGTS_CU7_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  395. mmCGTS_CU7_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  396. mmCGTS_SM_CTRL_REG, 0xffffffff, 0x96e00200,
  397. mmCP_RB_WPTR_POLL_CNTL, 0xffffffff, 0x00900100,
  398. mmRLC_CGCG_CGLS_CTRL, 0xffffffff, 0x0020003f,
  399. mmCP_MEM_SLP_CNTL, 0x00000001, 0x00000001,
  400. };
  401. static void gfx_v8_0_set_ring_funcs(struct amdgpu_device *adev);
  402. static void gfx_v8_0_set_irq_funcs(struct amdgpu_device *adev);
  403. static void gfx_v8_0_set_gds_init(struct amdgpu_device *adev);
  404. static void gfx_v8_0_init_golden_registers(struct amdgpu_device *adev)
  405. {
  406. switch (adev->asic_type) {
  407. case CHIP_TOPAZ:
  408. amdgpu_program_register_sequence(adev,
  409. iceland_mgcg_cgcg_init,
  410. (const u32)ARRAY_SIZE(iceland_mgcg_cgcg_init));
  411. amdgpu_program_register_sequence(adev,
  412. golden_settings_iceland_a11,
  413. (const u32)ARRAY_SIZE(golden_settings_iceland_a11));
  414. amdgpu_program_register_sequence(adev,
  415. iceland_golden_common_all,
  416. (const u32)ARRAY_SIZE(iceland_golden_common_all));
  417. break;
  418. case CHIP_TONGA:
  419. amdgpu_program_register_sequence(adev,
  420. tonga_mgcg_cgcg_init,
  421. (const u32)ARRAY_SIZE(tonga_mgcg_cgcg_init));
  422. amdgpu_program_register_sequence(adev,
  423. golden_settings_tonga_a11,
  424. (const u32)ARRAY_SIZE(golden_settings_tonga_a11));
  425. amdgpu_program_register_sequence(adev,
  426. tonga_golden_common_all,
  427. (const u32)ARRAY_SIZE(tonga_golden_common_all));
  428. break;
  429. case CHIP_CARRIZO:
  430. amdgpu_program_register_sequence(adev,
  431. cz_mgcg_cgcg_init,
  432. (const u32)ARRAY_SIZE(cz_mgcg_cgcg_init));
  433. amdgpu_program_register_sequence(adev,
  434. cz_golden_settings_a11,
  435. (const u32)ARRAY_SIZE(cz_golden_settings_a11));
  436. amdgpu_program_register_sequence(adev,
  437. cz_golden_common_all,
  438. (const u32)ARRAY_SIZE(cz_golden_common_all));
  439. break;
  440. default:
  441. break;
  442. }
  443. }
  444. static void gfx_v8_0_scratch_init(struct amdgpu_device *adev)
  445. {
  446. int i;
  447. adev->gfx.scratch.num_reg = 7;
  448. adev->gfx.scratch.reg_base = mmSCRATCH_REG0;
  449. for (i = 0; i < adev->gfx.scratch.num_reg; i++) {
  450. adev->gfx.scratch.free[i] = true;
  451. adev->gfx.scratch.reg[i] = adev->gfx.scratch.reg_base + i;
  452. }
  453. }
  454. static int gfx_v8_0_ring_test_ring(struct amdgpu_ring *ring)
  455. {
  456. struct amdgpu_device *adev = ring->adev;
  457. uint32_t scratch;
  458. uint32_t tmp = 0;
  459. unsigned i;
  460. int r;
  461. r = amdgpu_gfx_scratch_get(adev, &scratch);
  462. if (r) {
  463. DRM_ERROR("amdgpu: cp failed to get scratch reg (%d).\n", r);
  464. return r;
  465. }
  466. WREG32(scratch, 0xCAFEDEAD);
  467. r = amdgpu_ring_lock(ring, 3);
  468. if (r) {
  469. DRM_ERROR("amdgpu: cp failed to lock ring %d (%d).\n",
  470. ring->idx, r);
  471. amdgpu_gfx_scratch_free(adev, scratch);
  472. return r;
  473. }
  474. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_UCONFIG_REG, 1));
  475. amdgpu_ring_write(ring, (scratch - PACKET3_SET_UCONFIG_REG_START));
  476. amdgpu_ring_write(ring, 0xDEADBEEF);
  477. amdgpu_ring_unlock_commit(ring);
  478. for (i = 0; i < adev->usec_timeout; i++) {
  479. tmp = RREG32(scratch);
  480. if (tmp == 0xDEADBEEF)
  481. break;
  482. DRM_UDELAY(1);
  483. }
  484. if (i < adev->usec_timeout) {
  485. DRM_INFO("ring test on %d succeeded in %d usecs\n",
  486. ring->idx, i);
  487. } else {
  488. DRM_ERROR("amdgpu: ring %d test failed (scratch(0x%04X)=0x%08X)\n",
  489. ring->idx, scratch, tmp);
  490. r = -EINVAL;
  491. }
  492. amdgpu_gfx_scratch_free(adev, scratch);
  493. return r;
  494. }
  495. static int gfx_v8_0_ring_test_ib(struct amdgpu_ring *ring)
  496. {
  497. struct amdgpu_device *adev = ring->adev;
  498. struct amdgpu_ib ib;
  499. uint32_t scratch;
  500. uint32_t tmp = 0;
  501. unsigned i;
  502. int r;
  503. r = amdgpu_gfx_scratch_get(adev, &scratch);
  504. if (r) {
  505. DRM_ERROR("amdgpu: failed to get scratch reg (%d).\n", r);
  506. return r;
  507. }
  508. WREG32(scratch, 0xCAFEDEAD);
  509. r = amdgpu_ib_get(ring, NULL, 256, &ib);
  510. if (r) {
  511. DRM_ERROR("amdgpu: failed to get ib (%d).\n", r);
  512. amdgpu_gfx_scratch_free(adev, scratch);
  513. return r;
  514. }
  515. ib.ptr[0] = PACKET3(PACKET3_SET_UCONFIG_REG, 1);
  516. ib.ptr[1] = ((scratch - PACKET3_SET_UCONFIG_REG_START));
  517. ib.ptr[2] = 0xDEADBEEF;
  518. ib.length_dw = 3;
  519. r = amdgpu_ib_schedule(adev, 1, &ib, AMDGPU_FENCE_OWNER_UNDEFINED);
  520. if (r) {
  521. amdgpu_gfx_scratch_free(adev, scratch);
  522. amdgpu_ib_free(adev, &ib);
  523. DRM_ERROR("amdgpu: failed to schedule ib (%d).\n", r);
  524. return r;
  525. }
  526. r = amdgpu_fence_wait(ib.fence, false);
  527. if (r) {
  528. DRM_ERROR("amdgpu: fence wait failed (%d).\n", r);
  529. amdgpu_gfx_scratch_free(adev, scratch);
  530. amdgpu_ib_free(adev, &ib);
  531. return r;
  532. }
  533. for (i = 0; i < adev->usec_timeout; i++) {
  534. tmp = RREG32(scratch);
  535. if (tmp == 0xDEADBEEF)
  536. break;
  537. DRM_UDELAY(1);
  538. }
  539. if (i < adev->usec_timeout) {
  540. DRM_INFO("ib test on ring %d succeeded in %u usecs\n",
  541. ib.fence->ring->idx, i);
  542. } else {
  543. DRM_ERROR("amdgpu: ib test failed (scratch(0x%04X)=0x%08X)\n",
  544. scratch, tmp);
  545. r = -EINVAL;
  546. }
  547. amdgpu_gfx_scratch_free(adev, scratch);
  548. amdgpu_ib_free(adev, &ib);
  549. return r;
  550. }
  551. static int gfx_v8_0_init_microcode(struct amdgpu_device *adev)
  552. {
  553. const char *chip_name;
  554. char fw_name[30];
  555. int err;
  556. struct amdgpu_firmware_info *info = NULL;
  557. const struct common_firmware_header *header = NULL;
  558. DRM_DEBUG("\n");
  559. switch (adev->asic_type) {
  560. case CHIP_TOPAZ:
  561. chip_name = "topaz";
  562. break;
  563. case CHIP_TONGA:
  564. chip_name = "tonga";
  565. break;
  566. case CHIP_CARRIZO:
  567. chip_name = "carrizo";
  568. break;
  569. default:
  570. BUG();
  571. }
  572. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_pfp.bin", chip_name);
  573. err = request_firmware(&adev->gfx.pfp_fw, fw_name, adev->dev);
  574. if (err)
  575. goto out;
  576. err = amdgpu_ucode_validate(adev->gfx.pfp_fw);
  577. if (err)
  578. goto out;
  579. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_me.bin", chip_name);
  580. err = request_firmware(&adev->gfx.me_fw, fw_name, adev->dev);
  581. if (err)
  582. goto out;
  583. err = amdgpu_ucode_validate(adev->gfx.me_fw);
  584. if (err)
  585. goto out;
  586. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_ce.bin", chip_name);
  587. err = request_firmware(&adev->gfx.ce_fw, fw_name, adev->dev);
  588. if (err)
  589. goto out;
  590. err = amdgpu_ucode_validate(adev->gfx.ce_fw);
  591. if (err)
  592. goto out;
  593. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_rlc.bin", chip_name);
  594. err = request_firmware(&adev->gfx.rlc_fw, fw_name, adev->dev);
  595. if (err)
  596. goto out;
  597. err = amdgpu_ucode_validate(adev->gfx.rlc_fw);
  598. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_mec.bin", chip_name);
  599. err = request_firmware(&adev->gfx.mec_fw, fw_name, adev->dev);
  600. if (err)
  601. goto out;
  602. err = amdgpu_ucode_validate(adev->gfx.mec_fw);
  603. if (err)
  604. goto out;
  605. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_mec2.bin", chip_name);
  606. err = request_firmware(&adev->gfx.mec2_fw, fw_name, adev->dev);
  607. if (!err) {
  608. err = amdgpu_ucode_validate(adev->gfx.mec2_fw);
  609. if (err)
  610. goto out;
  611. } else {
  612. err = 0;
  613. adev->gfx.mec2_fw = NULL;
  614. }
  615. if (adev->firmware.smu_load) {
  616. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_PFP];
  617. info->ucode_id = AMDGPU_UCODE_ID_CP_PFP;
  618. info->fw = adev->gfx.pfp_fw;
  619. header = (const struct common_firmware_header *)info->fw->data;
  620. adev->firmware.fw_size +=
  621. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  622. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_ME];
  623. info->ucode_id = AMDGPU_UCODE_ID_CP_ME;
  624. info->fw = adev->gfx.me_fw;
  625. header = (const struct common_firmware_header *)info->fw->data;
  626. adev->firmware.fw_size +=
  627. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  628. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_CE];
  629. info->ucode_id = AMDGPU_UCODE_ID_CP_CE;
  630. info->fw = adev->gfx.ce_fw;
  631. header = (const struct common_firmware_header *)info->fw->data;
  632. adev->firmware.fw_size +=
  633. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  634. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_RLC_G];
  635. info->ucode_id = AMDGPU_UCODE_ID_RLC_G;
  636. info->fw = adev->gfx.rlc_fw;
  637. header = (const struct common_firmware_header *)info->fw->data;
  638. adev->firmware.fw_size +=
  639. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  640. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_MEC1];
  641. info->ucode_id = AMDGPU_UCODE_ID_CP_MEC1;
  642. info->fw = adev->gfx.mec_fw;
  643. header = (const struct common_firmware_header *)info->fw->data;
  644. adev->firmware.fw_size +=
  645. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  646. if (adev->gfx.mec2_fw) {
  647. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_MEC2];
  648. info->ucode_id = AMDGPU_UCODE_ID_CP_MEC2;
  649. info->fw = adev->gfx.mec2_fw;
  650. header = (const struct common_firmware_header *)info->fw->data;
  651. adev->firmware.fw_size +=
  652. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  653. }
  654. }
  655. out:
  656. if (err) {
  657. dev_err(adev->dev,
  658. "gfx8: Failed to load firmware \"%s\"\n",
  659. fw_name);
  660. release_firmware(adev->gfx.pfp_fw);
  661. adev->gfx.pfp_fw = NULL;
  662. release_firmware(adev->gfx.me_fw);
  663. adev->gfx.me_fw = NULL;
  664. release_firmware(adev->gfx.ce_fw);
  665. adev->gfx.ce_fw = NULL;
  666. release_firmware(adev->gfx.rlc_fw);
  667. adev->gfx.rlc_fw = NULL;
  668. release_firmware(adev->gfx.mec_fw);
  669. adev->gfx.mec_fw = NULL;
  670. release_firmware(adev->gfx.mec2_fw);
  671. adev->gfx.mec2_fw = NULL;
  672. }
  673. return err;
  674. }
  675. static void gfx_v8_0_mec_fini(struct amdgpu_device *adev)
  676. {
  677. int r;
  678. if (adev->gfx.mec.hpd_eop_obj) {
  679. r = amdgpu_bo_reserve(adev->gfx.mec.hpd_eop_obj, false);
  680. if (unlikely(r != 0))
  681. dev_warn(adev->dev, "(%d) reserve HPD EOP bo failed\n", r);
  682. amdgpu_bo_unpin(adev->gfx.mec.hpd_eop_obj);
  683. amdgpu_bo_unreserve(adev->gfx.mec.hpd_eop_obj);
  684. amdgpu_bo_unref(&adev->gfx.mec.hpd_eop_obj);
  685. adev->gfx.mec.hpd_eop_obj = NULL;
  686. }
  687. }
  688. #define MEC_HPD_SIZE 2048
  689. static int gfx_v8_0_mec_init(struct amdgpu_device *adev)
  690. {
  691. int r;
  692. u32 *hpd;
  693. /*
  694. * we assign only 1 pipe because all other pipes will
  695. * be handled by KFD
  696. */
  697. adev->gfx.mec.num_mec = 1;
  698. adev->gfx.mec.num_pipe = 1;
  699. adev->gfx.mec.num_queue = adev->gfx.mec.num_mec * adev->gfx.mec.num_pipe * 8;
  700. if (adev->gfx.mec.hpd_eop_obj == NULL) {
  701. r = amdgpu_bo_create(adev,
  702. adev->gfx.mec.num_mec *adev->gfx.mec.num_pipe * MEC_HPD_SIZE * 2,
  703. PAGE_SIZE, true,
  704. AMDGPU_GEM_DOMAIN_GTT, 0, NULL,
  705. &adev->gfx.mec.hpd_eop_obj);
  706. if (r) {
  707. dev_warn(adev->dev, "(%d) create HDP EOP bo failed\n", r);
  708. return r;
  709. }
  710. }
  711. r = amdgpu_bo_reserve(adev->gfx.mec.hpd_eop_obj, false);
  712. if (unlikely(r != 0)) {
  713. gfx_v8_0_mec_fini(adev);
  714. return r;
  715. }
  716. r = amdgpu_bo_pin(adev->gfx.mec.hpd_eop_obj, AMDGPU_GEM_DOMAIN_GTT,
  717. &adev->gfx.mec.hpd_eop_gpu_addr);
  718. if (r) {
  719. dev_warn(adev->dev, "(%d) pin HDP EOP bo failed\n", r);
  720. gfx_v8_0_mec_fini(adev);
  721. return r;
  722. }
  723. r = amdgpu_bo_kmap(adev->gfx.mec.hpd_eop_obj, (void **)&hpd);
  724. if (r) {
  725. dev_warn(adev->dev, "(%d) map HDP EOP bo failed\n", r);
  726. gfx_v8_0_mec_fini(adev);
  727. return r;
  728. }
  729. memset(hpd, 0, adev->gfx.mec.num_mec *adev->gfx.mec.num_pipe * MEC_HPD_SIZE * 2);
  730. amdgpu_bo_kunmap(adev->gfx.mec.hpd_eop_obj);
  731. amdgpu_bo_unreserve(adev->gfx.mec.hpd_eop_obj);
  732. return 0;
  733. }
  734. static int gfx_v8_0_sw_init(void *handle)
  735. {
  736. int i, r;
  737. struct amdgpu_ring *ring;
  738. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  739. /* EOP Event */
  740. r = amdgpu_irq_add_id(adev, 181, &adev->gfx.eop_irq);
  741. if (r)
  742. return r;
  743. /* Privileged reg */
  744. r = amdgpu_irq_add_id(adev, 184, &adev->gfx.priv_reg_irq);
  745. if (r)
  746. return r;
  747. /* Privileged inst */
  748. r = amdgpu_irq_add_id(adev, 185, &adev->gfx.priv_inst_irq);
  749. if (r)
  750. return r;
  751. adev->gfx.gfx_current_status = AMDGPU_GFX_NORMAL_MODE;
  752. gfx_v8_0_scratch_init(adev);
  753. r = gfx_v8_0_init_microcode(adev);
  754. if (r) {
  755. DRM_ERROR("Failed to load gfx firmware!\n");
  756. return r;
  757. }
  758. r = gfx_v8_0_mec_init(adev);
  759. if (r) {
  760. DRM_ERROR("Failed to init MEC BOs!\n");
  761. return r;
  762. }
  763. r = amdgpu_wb_get(adev, &adev->gfx.ce_sync_offs);
  764. if (r) {
  765. DRM_ERROR("(%d) gfx.ce_sync_offs wb alloc failed\n", r);
  766. return r;
  767. }
  768. /* set up the gfx ring */
  769. for (i = 0; i < adev->gfx.num_gfx_rings; i++) {
  770. ring = &adev->gfx.gfx_ring[i];
  771. ring->ring_obj = NULL;
  772. sprintf(ring->name, "gfx");
  773. /* no gfx doorbells on iceland */
  774. if (adev->asic_type != CHIP_TOPAZ) {
  775. ring->use_doorbell = true;
  776. ring->doorbell_index = AMDGPU_DOORBELL_GFX_RING0;
  777. }
  778. r = amdgpu_ring_init(adev, ring, 1024 * 1024,
  779. PACKET3(PACKET3_NOP, 0x3FFF), 0xf,
  780. &adev->gfx.eop_irq, AMDGPU_CP_IRQ_GFX_EOP,
  781. AMDGPU_RING_TYPE_GFX);
  782. if (r)
  783. return r;
  784. }
  785. /* set up the compute queues */
  786. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  787. unsigned irq_type;
  788. /* max 32 queues per MEC */
  789. if ((i >= 32) || (i >= AMDGPU_MAX_COMPUTE_RINGS)) {
  790. DRM_ERROR("Too many (%d) compute rings!\n", i);
  791. break;
  792. }
  793. ring = &adev->gfx.compute_ring[i];
  794. ring->ring_obj = NULL;
  795. ring->use_doorbell = true;
  796. ring->doorbell_index = AMDGPU_DOORBELL_MEC_RING0 + i;
  797. ring->me = 1; /* first MEC */
  798. ring->pipe = i / 8;
  799. ring->queue = i % 8;
  800. sprintf(ring->name, "comp %d.%d.%d", ring->me, ring->pipe, ring->queue);
  801. irq_type = AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE0_EOP + ring->pipe;
  802. /* type-2 packets are deprecated on MEC, use type-3 instead */
  803. r = amdgpu_ring_init(adev, ring, 1024 * 1024,
  804. PACKET3(PACKET3_NOP, 0x3FFF), 0xf,
  805. &adev->gfx.eop_irq, irq_type,
  806. AMDGPU_RING_TYPE_COMPUTE);
  807. if (r)
  808. return r;
  809. }
  810. /* reserve GDS, GWS and OA resource for gfx */
  811. r = amdgpu_bo_create(adev, adev->gds.mem.gfx_partition_size,
  812. PAGE_SIZE, true,
  813. AMDGPU_GEM_DOMAIN_GDS, 0,
  814. NULL, &adev->gds.gds_gfx_bo);
  815. if (r)
  816. return r;
  817. r = amdgpu_bo_create(adev, adev->gds.gws.gfx_partition_size,
  818. PAGE_SIZE, true,
  819. AMDGPU_GEM_DOMAIN_GWS, 0,
  820. NULL, &adev->gds.gws_gfx_bo);
  821. if (r)
  822. return r;
  823. r = amdgpu_bo_create(adev, adev->gds.oa.gfx_partition_size,
  824. PAGE_SIZE, true,
  825. AMDGPU_GEM_DOMAIN_OA, 0,
  826. NULL, &adev->gds.oa_gfx_bo);
  827. if (r)
  828. return r;
  829. adev->gfx.ce_ram_size = 0x8000;
  830. return 0;
  831. }
  832. static int gfx_v8_0_sw_fini(void *handle)
  833. {
  834. int i;
  835. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  836. amdgpu_bo_unref(&adev->gds.oa_gfx_bo);
  837. amdgpu_bo_unref(&adev->gds.gws_gfx_bo);
  838. amdgpu_bo_unref(&adev->gds.gds_gfx_bo);
  839. for (i = 0; i < adev->gfx.num_gfx_rings; i++)
  840. amdgpu_ring_fini(&adev->gfx.gfx_ring[i]);
  841. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  842. amdgpu_ring_fini(&adev->gfx.compute_ring[i]);
  843. amdgpu_wb_free(adev, adev->gfx.ce_sync_offs);
  844. gfx_v8_0_mec_fini(adev);
  845. return 0;
  846. }
  847. static void gfx_v8_0_tiling_mode_table_init(struct amdgpu_device *adev)
  848. {
  849. const u32 num_tile_mode_states = 32;
  850. const u32 num_secondary_tile_mode_states = 16;
  851. u32 reg_offset, gb_tile_moden, split_equal_to_row_size;
  852. switch (adev->gfx.config.mem_row_size_in_kb) {
  853. case 1:
  854. split_equal_to_row_size = ADDR_SURF_TILE_SPLIT_1KB;
  855. break;
  856. case 2:
  857. default:
  858. split_equal_to_row_size = ADDR_SURF_TILE_SPLIT_2KB;
  859. break;
  860. case 4:
  861. split_equal_to_row_size = ADDR_SURF_TILE_SPLIT_4KB;
  862. break;
  863. }
  864. switch (adev->asic_type) {
  865. case CHIP_TOPAZ:
  866. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++) {
  867. switch (reg_offset) {
  868. case 0:
  869. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  870. PIPE_CONFIG(ADDR_SURF_P2) |
  871. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  872. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  873. break;
  874. case 1:
  875. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  876. PIPE_CONFIG(ADDR_SURF_P2) |
  877. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  878. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  879. break;
  880. case 2:
  881. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  882. PIPE_CONFIG(ADDR_SURF_P2) |
  883. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  884. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  885. break;
  886. case 3:
  887. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  888. PIPE_CONFIG(ADDR_SURF_P2) |
  889. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  890. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  891. break;
  892. case 4:
  893. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  894. PIPE_CONFIG(ADDR_SURF_P2) |
  895. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  896. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  897. break;
  898. case 5:
  899. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  900. PIPE_CONFIG(ADDR_SURF_P2) |
  901. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  902. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  903. break;
  904. case 6:
  905. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  906. PIPE_CONFIG(ADDR_SURF_P2) |
  907. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  908. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  909. break;
  910. case 8:
  911. gb_tile_moden = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  912. PIPE_CONFIG(ADDR_SURF_P2));
  913. break;
  914. case 9:
  915. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  916. PIPE_CONFIG(ADDR_SURF_P2) |
  917. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  918. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  919. break;
  920. case 10:
  921. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  922. PIPE_CONFIG(ADDR_SURF_P2) |
  923. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  924. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  925. break;
  926. case 11:
  927. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  928. PIPE_CONFIG(ADDR_SURF_P2) |
  929. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  930. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  931. break;
  932. case 13:
  933. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  934. PIPE_CONFIG(ADDR_SURF_P2) |
  935. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  936. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  937. break;
  938. case 14:
  939. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  940. PIPE_CONFIG(ADDR_SURF_P2) |
  941. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  942. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  943. break;
  944. case 15:
  945. gb_tile_moden = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  946. PIPE_CONFIG(ADDR_SURF_P2) |
  947. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  948. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  949. break;
  950. case 16:
  951. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  952. PIPE_CONFIG(ADDR_SURF_P2) |
  953. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  954. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  955. break;
  956. case 18:
  957. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  958. PIPE_CONFIG(ADDR_SURF_P2) |
  959. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  960. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  961. break;
  962. case 19:
  963. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  964. PIPE_CONFIG(ADDR_SURF_P2) |
  965. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  966. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  967. break;
  968. case 20:
  969. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  970. PIPE_CONFIG(ADDR_SURF_P2) |
  971. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  972. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  973. break;
  974. case 21:
  975. gb_tile_moden = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  976. PIPE_CONFIG(ADDR_SURF_P2) |
  977. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  978. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  979. break;
  980. case 22:
  981. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  982. PIPE_CONFIG(ADDR_SURF_P2) |
  983. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  984. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  985. break;
  986. case 24:
  987. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  988. PIPE_CONFIG(ADDR_SURF_P2) |
  989. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  990. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  991. break;
  992. case 25:
  993. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  994. PIPE_CONFIG(ADDR_SURF_P2) |
  995. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  996. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  997. break;
  998. case 26:
  999. gb_tile_moden = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  1000. PIPE_CONFIG(ADDR_SURF_P2) |
  1001. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1002. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1003. break;
  1004. case 27:
  1005. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1006. PIPE_CONFIG(ADDR_SURF_P2) |
  1007. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  1008. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1009. break;
  1010. case 28:
  1011. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1012. PIPE_CONFIG(ADDR_SURF_P2) |
  1013. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  1014. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1015. break;
  1016. case 29:
  1017. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1018. PIPE_CONFIG(ADDR_SURF_P2) |
  1019. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  1020. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1021. break;
  1022. case 7:
  1023. case 12:
  1024. case 17:
  1025. case 23:
  1026. /* unused idx */
  1027. continue;
  1028. default:
  1029. gb_tile_moden = 0;
  1030. break;
  1031. };
  1032. adev->gfx.config.tile_mode_array[reg_offset] = gb_tile_moden;
  1033. WREG32(mmGB_TILE_MODE0 + reg_offset, gb_tile_moden);
  1034. }
  1035. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++) {
  1036. switch (reg_offset) {
  1037. case 0:
  1038. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  1039. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1040. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1041. NUM_BANKS(ADDR_SURF_8_BANK));
  1042. break;
  1043. case 1:
  1044. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  1045. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1046. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1047. NUM_BANKS(ADDR_SURF_8_BANK));
  1048. break;
  1049. case 2:
  1050. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  1051. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1052. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1053. NUM_BANKS(ADDR_SURF_8_BANK));
  1054. break;
  1055. case 3:
  1056. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1057. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1058. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1059. NUM_BANKS(ADDR_SURF_8_BANK));
  1060. break;
  1061. case 4:
  1062. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1063. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1064. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1065. NUM_BANKS(ADDR_SURF_8_BANK));
  1066. break;
  1067. case 5:
  1068. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1069. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1070. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1071. NUM_BANKS(ADDR_SURF_8_BANK));
  1072. break;
  1073. case 6:
  1074. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1075. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1076. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1077. NUM_BANKS(ADDR_SURF_8_BANK));
  1078. break;
  1079. case 8:
  1080. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  1081. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  1082. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1083. NUM_BANKS(ADDR_SURF_16_BANK));
  1084. break;
  1085. case 9:
  1086. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  1087. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1088. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1089. NUM_BANKS(ADDR_SURF_16_BANK));
  1090. break;
  1091. case 10:
  1092. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  1093. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1094. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1095. NUM_BANKS(ADDR_SURF_16_BANK));
  1096. break;
  1097. case 11:
  1098. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  1099. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1100. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1101. NUM_BANKS(ADDR_SURF_16_BANK));
  1102. break;
  1103. case 12:
  1104. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1105. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1106. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1107. NUM_BANKS(ADDR_SURF_16_BANK));
  1108. break;
  1109. case 13:
  1110. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1111. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1112. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1113. NUM_BANKS(ADDR_SURF_16_BANK));
  1114. break;
  1115. case 14:
  1116. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1117. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1118. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1119. NUM_BANKS(ADDR_SURF_8_BANK));
  1120. break;
  1121. case 7:
  1122. /* unused idx */
  1123. continue;
  1124. default:
  1125. gb_tile_moden = 0;
  1126. break;
  1127. };
  1128. adev->gfx.config.macrotile_mode_array[reg_offset] = gb_tile_moden;
  1129. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, gb_tile_moden);
  1130. }
  1131. case CHIP_TONGA:
  1132. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++) {
  1133. switch (reg_offset) {
  1134. case 0:
  1135. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1136. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1137. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  1138. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1139. break;
  1140. case 1:
  1141. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1142. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1143. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  1144. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1145. break;
  1146. case 2:
  1147. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1148. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1149. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  1150. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1151. break;
  1152. case 3:
  1153. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1154. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1155. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  1156. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1157. break;
  1158. case 4:
  1159. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1160. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1161. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  1162. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1163. break;
  1164. case 5:
  1165. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1166. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1167. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  1168. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1169. break;
  1170. case 6:
  1171. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1172. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1173. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  1174. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1175. break;
  1176. case 7:
  1177. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1178. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1179. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  1180. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1181. break;
  1182. case 8:
  1183. gb_tile_moden = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  1184. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16));
  1185. break;
  1186. case 9:
  1187. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1188. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1189. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1190. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1191. break;
  1192. case 10:
  1193. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1194. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1195. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1196. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1197. break;
  1198. case 11:
  1199. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1200. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1201. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1202. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1203. break;
  1204. case 12:
  1205. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1206. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1207. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1208. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1209. break;
  1210. case 13:
  1211. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1212. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1213. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1214. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1215. break;
  1216. case 14:
  1217. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1218. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1219. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1220. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1221. break;
  1222. case 15:
  1223. gb_tile_moden = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  1224. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1225. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1226. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1227. break;
  1228. case 16:
  1229. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1230. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1231. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1232. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1233. break;
  1234. case 17:
  1235. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1236. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1237. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1238. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1239. break;
  1240. case 18:
  1241. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  1242. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1243. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1244. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1245. break;
  1246. case 19:
  1247. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  1248. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1249. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1250. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1251. break;
  1252. case 20:
  1253. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  1254. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1255. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1256. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1257. break;
  1258. case 21:
  1259. gb_tile_moden = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  1260. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1261. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1262. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1263. break;
  1264. case 22:
  1265. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  1266. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1267. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1268. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1269. break;
  1270. case 23:
  1271. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  1272. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1273. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1274. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1275. break;
  1276. case 24:
  1277. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  1278. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1279. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1280. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1281. break;
  1282. case 25:
  1283. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  1284. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1285. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1286. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1287. break;
  1288. case 26:
  1289. gb_tile_moden = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  1290. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1291. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1292. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1293. break;
  1294. case 27:
  1295. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1296. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1297. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  1298. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1299. break;
  1300. case 28:
  1301. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1302. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1303. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  1304. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1305. break;
  1306. case 29:
  1307. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1308. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1309. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  1310. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1311. break;
  1312. case 30:
  1313. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1314. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1315. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  1316. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1317. break;
  1318. default:
  1319. gb_tile_moden = 0;
  1320. break;
  1321. };
  1322. adev->gfx.config.tile_mode_array[reg_offset] = gb_tile_moden;
  1323. WREG32(mmGB_TILE_MODE0 + reg_offset, gb_tile_moden);
  1324. }
  1325. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++) {
  1326. switch (reg_offset) {
  1327. case 0:
  1328. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1329. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1330. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1331. NUM_BANKS(ADDR_SURF_16_BANK));
  1332. break;
  1333. case 1:
  1334. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1335. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1336. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1337. NUM_BANKS(ADDR_SURF_16_BANK));
  1338. break;
  1339. case 2:
  1340. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1341. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1342. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1343. NUM_BANKS(ADDR_SURF_16_BANK));
  1344. break;
  1345. case 3:
  1346. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1347. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1348. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1349. NUM_BANKS(ADDR_SURF_16_BANK));
  1350. break;
  1351. case 4:
  1352. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1353. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1354. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1355. NUM_BANKS(ADDR_SURF_16_BANK));
  1356. break;
  1357. case 5:
  1358. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1359. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1360. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  1361. NUM_BANKS(ADDR_SURF_16_BANK));
  1362. break;
  1363. case 6:
  1364. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1365. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1366. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  1367. NUM_BANKS(ADDR_SURF_16_BANK));
  1368. break;
  1369. case 8:
  1370. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1371. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  1372. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1373. NUM_BANKS(ADDR_SURF_16_BANK));
  1374. break;
  1375. case 9:
  1376. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1377. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1378. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1379. NUM_BANKS(ADDR_SURF_16_BANK));
  1380. break;
  1381. case 10:
  1382. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1383. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1384. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1385. NUM_BANKS(ADDR_SURF_16_BANK));
  1386. break;
  1387. case 11:
  1388. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1389. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1390. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1391. NUM_BANKS(ADDR_SURF_16_BANK));
  1392. break;
  1393. case 12:
  1394. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1395. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1396. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  1397. NUM_BANKS(ADDR_SURF_8_BANK));
  1398. break;
  1399. case 13:
  1400. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1401. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1402. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  1403. NUM_BANKS(ADDR_SURF_4_BANK));
  1404. break;
  1405. case 14:
  1406. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1407. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1408. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  1409. NUM_BANKS(ADDR_SURF_4_BANK));
  1410. break;
  1411. case 7:
  1412. /* unused idx */
  1413. continue;
  1414. default:
  1415. gb_tile_moden = 0;
  1416. break;
  1417. };
  1418. adev->gfx.config.macrotile_mode_array[reg_offset] = gb_tile_moden;
  1419. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, gb_tile_moden);
  1420. }
  1421. break;
  1422. case CHIP_CARRIZO:
  1423. default:
  1424. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++) {
  1425. switch (reg_offset) {
  1426. case 0:
  1427. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1428. PIPE_CONFIG(ADDR_SURF_P2) |
  1429. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  1430. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1431. break;
  1432. case 1:
  1433. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1434. PIPE_CONFIG(ADDR_SURF_P2) |
  1435. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  1436. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1437. break;
  1438. case 2:
  1439. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1440. PIPE_CONFIG(ADDR_SURF_P2) |
  1441. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  1442. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1443. break;
  1444. case 3:
  1445. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1446. PIPE_CONFIG(ADDR_SURF_P2) |
  1447. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  1448. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1449. break;
  1450. case 4:
  1451. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1452. PIPE_CONFIG(ADDR_SURF_P2) |
  1453. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  1454. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1455. break;
  1456. case 5:
  1457. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1458. PIPE_CONFIG(ADDR_SURF_P2) |
  1459. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  1460. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1461. break;
  1462. case 6:
  1463. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1464. PIPE_CONFIG(ADDR_SURF_P2) |
  1465. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  1466. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1467. break;
  1468. case 8:
  1469. gb_tile_moden = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  1470. PIPE_CONFIG(ADDR_SURF_P2));
  1471. break;
  1472. case 9:
  1473. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1474. PIPE_CONFIG(ADDR_SURF_P2) |
  1475. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1476. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1477. break;
  1478. case 10:
  1479. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1480. PIPE_CONFIG(ADDR_SURF_P2) |
  1481. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1482. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1483. break;
  1484. case 11:
  1485. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1486. PIPE_CONFIG(ADDR_SURF_P2) |
  1487. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1488. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1489. break;
  1490. case 13:
  1491. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1492. PIPE_CONFIG(ADDR_SURF_P2) |
  1493. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1494. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1495. break;
  1496. case 14:
  1497. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1498. PIPE_CONFIG(ADDR_SURF_P2) |
  1499. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1500. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1501. break;
  1502. case 15:
  1503. gb_tile_moden = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  1504. PIPE_CONFIG(ADDR_SURF_P2) |
  1505. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1506. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1507. break;
  1508. case 16:
  1509. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1510. PIPE_CONFIG(ADDR_SURF_P2) |
  1511. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1512. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1513. break;
  1514. case 18:
  1515. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  1516. PIPE_CONFIG(ADDR_SURF_P2) |
  1517. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1518. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1519. break;
  1520. case 19:
  1521. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  1522. PIPE_CONFIG(ADDR_SURF_P2) |
  1523. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1524. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1525. break;
  1526. case 20:
  1527. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  1528. PIPE_CONFIG(ADDR_SURF_P2) |
  1529. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1530. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1531. break;
  1532. case 21:
  1533. gb_tile_moden = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  1534. PIPE_CONFIG(ADDR_SURF_P2) |
  1535. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1536. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1537. break;
  1538. case 22:
  1539. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  1540. PIPE_CONFIG(ADDR_SURF_P2) |
  1541. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1542. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1543. break;
  1544. case 24:
  1545. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  1546. PIPE_CONFIG(ADDR_SURF_P2) |
  1547. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1548. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1549. break;
  1550. case 25:
  1551. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  1552. PIPE_CONFIG(ADDR_SURF_P2) |
  1553. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1554. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1555. break;
  1556. case 26:
  1557. gb_tile_moden = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  1558. PIPE_CONFIG(ADDR_SURF_P2) |
  1559. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1560. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1561. break;
  1562. case 27:
  1563. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1564. PIPE_CONFIG(ADDR_SURF_P2) |
  1565. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  1566. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1567. break;
  1568. case 28:
  1569. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1570. PIPE_CONFIG(ADDR_SURF_P2) |
  1571. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  1572. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1573. break;
  1574. case 29:
  1575. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1576. PIPE_CONFIG(ADDR_SURF_P2) |
  1577. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  1578. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1579. break;
  1580. case 7:
  1581. case 12:
  1582. case 17:
  1583. case 23:
  1584. /* unused idx */
  1585. continue;
  1586. default:
  1587. gb_tile_moden = 0;
  1588. break;
  1589. };
  1590. adev->gfx.config.tile_mode_array[reg_offset] = gb_tile_moden;
  1591. WREG32(mmGB_TILE_MODE0 + reg_offset, gb_tile_moden);
  1592. }
  1593. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++) {
  1594. switch (reg_offset) {
  1595. case 0:
  1596. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1597. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1598. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1599. NUM_BANKS(ADDR_SURF_8_BANK));
  1600. break;
  1601. case 1:
  1602. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1603. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1604. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1605. NUM_BANKS(ADDR_SURF_8_BANK));
  1606. break;
  1607. case 2:
  1608. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1609. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1610. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1611. NUM_BANKS(ADDR_SURF_8_BANK));
  1612. break;
  1613. case 3:
  1614. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1615. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1616. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1617. NUM_BANKS(ADDR_SURF_8_BANK));
  1618. break;
  1619. case 4:
  1620. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1621. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1622. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1623. NUM_BANKS(ADDR_SURF_8_BANK));
  1624. break;
  1625. case 5:
  1626. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1627. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1628. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1629. NUM_BANKS(ADDR_SURF_8_BANK));
  1630. break;
  1631. case 6:
  1632. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1633. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1634. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1635. NUM_BANKS(ADDR_SURF_8_BANK));
  1636. break;
  1637. case 8:
  1638. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  1639. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  1640. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1641. NUM_BANKS(ADDR_SURF_16_BANK));
  1642. break;
  1643. case 9:
  1644. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  1645. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1646. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1647. NUM_BANKS(ADDR_SURF_16_BANK));
  1648. break;
  1649. case 10:
  1650. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  1651. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1652. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1653. NUM_BANKS(ADDR_SURF_16_BANK));
  1654. break;
  1655. case 11:
  1656. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  1657. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1658. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1659. NUM_BANKS(ADDR_SURF_16_BANK));
  1660. break;
  1661. case 12:
  1662. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1663. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1664. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1665. NUM_BANKS(ADDR_SURF_16_BANK));
  1666. break;
  1667. case 13:
  1668. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1669. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1670. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1671. NUM_BANKS(ADDR_SURF_16_BANK));
  1672. break;
  1673. case 14:
  1674. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1675. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1676. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1677. NUM_BANKS(ADDR_SURF_8_BANK));
  1678. break;
  1679. case 7:
  1680. /* unused idx */
  1681. continue;
  1682. default:
  1683. gb_tile_moden = 0;
  1684. break;
  1685. };
  1686. adev->gfx.config.macrotile_mode_array[reg_offset] = gb_tile_moden;
  1687. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, gb_tile_moden);
  1688. }
  1689. }
  1690. }
  1691. static u32 gfx_v8_0_create_bitmask(u32 bit_width)
  1692. {
  1693. u32 i, mask = 0;
  1694. for (i = 0; i < bit_width; i++) {
  1695. mask <<= 1;
  1696. mask |= 1;
  1697. }
  1698. return mask;
  1699. }
  1700. void gfx_v8_0_select_se_sh(struct amdgpu_device *adev, u32 se_num, u32 sh_num)
  1701. {
  1702. u32 data = REG_SET_FIELD(0, GRBM_GFX_INDEX, INSTANCE_BROADCAST_WRITES, 1);
  1703. if ((se_num == 0xffffffff) && (sh_num == 0xffffffff)) {
  1704. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SH_BROADCAST_WRITES, 1);
  1705. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SE_BROADCAST_WRITES, 1);
  1706. } else if (se_num == 0xffffffff) {
  1707. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SH_INDEX, sh_num);
  1708. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SE_BROADCAST_WRITES, 1);
  1709. } else if (sh_num == 0xffffffff) {
  1710. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SH_BROADCAST_WRITES, 1);
  1711. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SE_INDEX, se_num);
  1712. } else {
  1713. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SH_INDEX, sh_num);
  1714. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SE_INDEX, se_num);
  1715. }
  1716. WREG32(mmGRBM_GFX_INDEX, data);
  1717. }
  1718. static u32 gfx_v8_0_get_rb_disabled(struct amdgpu_device *adev,
  1719. u32 max_rb_num_per_se,
  1720. u32 sh_per_se)
  1721. {
  1722. u32 data, mask;
  1723. data = RREG32(mmCC_RB_BACKEND_DISABLE);
  1724. if (data & 1)
  1725. data &= CC_RB_BACKEND_DISABLE__BACKEND_DISABLE_MASK;
  1726. else
  1727. data = 0;
  1728. data |= RREG32(mmGC_USER_RB_BACKEND_DISABLE);
  1729. data >>= GC_USER_RB_BACKEND_DISABLE__BACKEND_DISABLE__SHIFT;
  1730. mask = gfx_v8_0_create_bitmask(max_rb_num_per_se / sh_per_se);
  1731. return data & mask;
  1732. }
  1733. static void gfx_v8_0_setup_rb(struct amdgpu_device *adev,
  1734. u32 se_num, u32 sh_per_se,
  1735. u32 max_rb_num_per_se)
  1736. {
  1737. int i, j;
  1738. u32 data, mask;
  1739. u32 disabled_rbs = 0;
  1740. u32 enabled_rbs = 0;
  1741. mutex_lock(&adev->grbm_idx_mutex);
  1742. for (i = 0; i < se_num; i++) {
  1743. for (j = 0; j < sh_per_se; j++) {
  1744. gfx_v8_0_select_se_sh(adev, i, j);
  1745. data = gfx_v8_0_get_rb_disabled(adev,
  1746. max_rb_num_per_se, sh_per_se);
  1747. disabled_rbs |= data << ((i * sh_per_se + j) *
  1748. RB_BITMAP_WIDTH_PER_SH);
  1749. }
  1750. }
  1751. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff);
  1752. mutex_unlock(&adev->grbm_idx_mutex);
  1753. mask = 1;
  1754. for (i = 0; i < max_rb_num_per_se * se_num; i++) {
  1755. if (!(disabled_rbs & mask))
  1756. enabled_rbs |= mask;
  1757. mask <<= 1;
  1758. }
  1759. adev->gfx.config.backend_enable_mask = enabled_rbs;
  1760. mutex_lock(&adev->grbm_idx_mutex);
  1761. for (i = 0; i < se_num; i++) {
  1762. gfx_v8_0_select_se_sh(adev, i, 0xffffffff);
  1763. data = 0;
  1764. for (j = 0; j < sh_per_se; j++) {
  1765. switch (enabled_rbs & 3) {
  1766. case 0:
  1767. if (j == 0)
  1768. data |= (RASTER_CONFIG_RB_MAP_3 <<
  1769. PA_SC_RASTER_CONFIG__PKR_MAP__SHIFT);
  1770. else
  1771. data |= (RASTER_CONFIG_RB_MAP_0 <<
  1772. PA_SC_RASTER_CONFIG__PKR_MAP__SHIFT);
  1773. break;
  1774. case 1:
  1775. data |= (RASTER_CONFIG_RB_MAP_0 <<
  1776. (i * sh_per_se + j) * 2);
  1777. break;
  1778. case 2:
  1779. data |= (RASTER_CONFIG_RB_MAP_3 <<
  1780. (i * sh_per_se + j) * 2);
  1781. break;
  1782. case 3:
  1783. default:
  1784. data |= (RASTER_CONFIG_RB_MAP_2 <<
  1785. (i * sh_per_se + j) * 2);
  1786. break;
  1787. }
  1788. enabled_rbs >>= 2;
  1789. }
  1790. WREG32(mmPA_SC_RASTER_CONFIG, data);
  1791. }
  1792. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff);
  1793. mutex_unlock(&adev->grbm_idx_mutex);
  1794. }
  1795. /**
  1796. * gmc_v8_0_init_compute_vmid - gart enable
  1797. *
  1798. * @rdev: amdgpu_device pointer
  1799. *
  1800. * Initialize compute vmid sh_mem registers
  1801. *
  1802. */
  1803. #define DEFAULT_SH_MEM_BASES (0x6000)
  1804. #define FIRST_COMPUTE_VMID (8)
  1805. #define LAST_COMPUTE_VMID (16)
  1806. static void gmc_v8_0_init_compute_vmid(struct amdgpu_device *adev)
  1807. {
  1808. int i;
  1809. uint32_t sh_mem_config;
  1810. uint32_t sh_mem_bases;
  1811. /*
  1812. * Configure apertures:
  1813. * LDS: 0x60000000'00000000 - 0x60000001'00000000 (4GB)
  1814. * Scratch: 0x60000001'00000000 - 0x60000002'00000000 (4GB)
  1815. * GPUVM: 0x60010000'00000000 - 0x60020000'00000000 (1TB)
  1816. */
  1817. sh_mem_bases = DEFAULT_SH_MEM_BASES | (DEFAULT_SH_MEM_BASES << 16);
  1818. sh_mem_config = SH_MEM_ADDRESS_MODE_HSA64 <<
  1819. SH_MEM_CONFIG__ADDRESS_MODE__SHIFT |
  1820. SH_MEM_ALIGNMENT_MODE_UNALIGNED <<
  1821. SH_MEM_CONFIG__ALIGNMENT_MODE__SHIFT |
  1822. MTYPE_CC << SH_MEM_CONFIG__DEFAULT_MTYPE__SHIFT |
  1823. SH_MEM_CONFIG__PRIVATE_ATC_MASK;
  1824. mutex_lock(&adev->srbm_mutex);
  1825. for (i = FIRST_COMPUTE_VMID; i < LAST_COMPUTE_VMID; i++) {
  1826. vi_srbm_select(adev, 0, 0, 0, i);
  1827. /* CP and shaders */
  1828. WREG32(mmSH_MEM_CONFIG, sh_mem_config);
  1829. WREG32(mmSH_MEM_APE1_BASE, 1);
  1830. WREG32(mmSH_MEM_APE1_LIMIT, 0);
  1831. WREG32(mmSH_MEM_BASES, sh_mem_bases);
  1832. }
  1833. vi_srbm_select(adev, 0, 0, 0, 0);
  1834. mutex_unlock(&adev->srbm_mutex);
  1835. }
  1836. static void gfx_v8_0_gpu_init(struct amdgpu_device *adev)
  1837. {
  1838. u32 gb_addr_config;
  1839. u32 mc_shared_chmap, mc_arb_ramcfg;
  1840. u32 dimm00_addr_map, dimm01_addr_map, dimm10_addr_map, dimm11_addr_map;
  1841. u32 tmp;
  1842. int i;
  1843. switch (adev->asic_type) {
  1844. case CHIP_TOPAZ:
  1845. adev->gfx.config.max_shader_engines = 1;
  1846. adev->gfx.config.max_tile_pipes = 2;
  1847. adev->gfx.config.max_cu_per_sh = 6;
  1848. adev->gfx.config.max_sh_per_se = 1;
  1849. adev->gfx.config.max_backends_per_se = 2;
  1850. adev->gfx.config.max_texture_channel_caches = 2;
  1851. adev->gfx.config.max_gprs = 256;
  1852. adev->gfx.config.max_gs_threads = 32;
  1853. adev->gfx.config.max_hw_contexts = 8;
  1854. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1855. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1856. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1857. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1858. gb_addr_config = TOPAZ_GB_ADDR_CONFIG_GOLDEN;
  1859. break;
  1860. case CHIP_TONGA:
  1861. adev->gfx.config.max_shader_engines = 4;
  1862. adev->gfx.config.max_tile_pipes = 8;
  1863. adev->gfx.config.max_cu_per_sh = 8;
  1864. adev->gfx.config.max_sh_per_se = 1;
  1865. adev->gfx.config.max_backends_per_se = 2;
  1866. adev->gfx.config.max_texture_channel_caches = 8;
  1867. adev->gfx.config.max_gprs = 256;
  1868. adev->gfx.config.max_gs_threads = 32;
  1869. adev->gfx.config.max_hw_contexts = 8;
  1870. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1871. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1872. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1873. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1874. gb_addr_config = TONGA_GB_ADDR_CONFIG_GOLDEN;
  1875. break;
  1876. case CHIP_CARRIZO:
  1877. adev->gfx.config.max_shader_engines = 1;
  1878. adev->gfx.config.max_tile_pipes = 2;
  1879. adev->gfx.config.max_sh_per_se = 1;
  1880. switch (adev->pdev->revision) {
  1881. case 0xc4:
  1882. case 0x84:
  1883. case 0xc8:
  1884. case 0xcc:
  1885. /* B10 */
  1886. adev->gfx.config.max_cu_per_sh = 8;
  1887. adev->gfx.config.max_backends_per_se = 2;
  1888. break;
  1889. case 0xc5:
  1890. case 0x81:
  1891. case 0x85:
  1892. case 0xc9:
  1893. case 0xcd:
  1894. /* B8 */
  1895. adev->gfx.config.max_cu_per_sh = 6;
  1896. adev->gfx.config.max_backends_per_se = 2;
  1897. break;
  1898. case 0xc6:
  1899. case 0xca:
  1900. case 0xce:
  1901. /* B6 */
  1902. adev->gfx.config.max_cu_per_sh = 6;
  1903. adev->gfx.config.max_backends_per_se = 2;
  1904. break;
  1905. case 0xc7:
  1906. case 0x87:
  1907. case 0xcb:
  1908. default:
  1909. /* B4 */
  1910. adev->gfx.config.max_cu_per_sh = 4;
  1911. adev->gfx.config.max_backends_per_se = 1;
  1912. break;
  1913. }
  1914. adev->gfx.config.max_texture_channel_caches = 2;
  1915. adev->gfx.config.max_gprs = 256;
  1916. adev->gfx.config.max_gs_threads = 32;
  1917. adev->gfx.config.max_hw_contexts = 8;
  1918. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1919. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1920. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1921. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1922. gb_addr_config = CARRIZO_GB_ADDR_CONFIG_GOLDEN;
  1923. break;
  1924. default:
  1925. adev->gfx.config.max_shader_engines = 2;
  1926. adev->gfx.config.max_tile_pipes = 4;
  1927. adev->gfx.config.max_cu_per_sh = 2;
  1928. adev->gfx.config.max_sh_per_se = 1;
  1929. adev->gfx.config.max_backends_per_se = 2;
  1930. adev->gfx.config.max_texture_channel_caches = 4;
  1931. adev->gfx.config.max_gprs = 256;
  1932. adev->gfx.config.max_gs_threads = 32;
  1933. adev->gfx.config.max_hw_contexts = 8;
  1934. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1935. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1936. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1937. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1938. gb_addr_config = TONGA_GB_ADDR_CONFIG_GOLDEN;
  1939. break;
  1940. }
  1941. tmp = RREG32(mmGRBM_CNTL);
  1942. tmp = REG_SET_FIELD(tmp, GRBM_CNTL, READ_TIMEOUT, 0xff);
  1943. WREG32(mmGRBM_CNTL, tmp);
  1944. mc_shared_chmap = RREG32(mmMC_SHARED_CHMAP);
  1945. adev->gfx.config.mc_arb_ramcfg = RREG32(mmMC_ARB_RAMCFG);
  1946. mc_arb_ramcfg = adev->gfx.config.mc_arb_ramcfg;
  1947. adev->gfx.config.num_tile_pipes = adev->gfx.config.max_tile_pipes;
  1948. adev->gfx.config.mem_max_burst_length_bytes = 256;
  1949. if (adev->flags & AMDGPU_IS_APU) {
  1950. /* Get memory bank mapping mode. */
  1951. tmp = RREG32(mmMC_FUS_DRAM0_BANK_ADDR_MAPPING);
  1952. dimm00_addr_map = REG_GET_FIELD(tmp, MC_FUS_DRAM0_BANK_ADDR_MAPPING, DIMM0ADDRMAP);
  1953. dimm01_addr_map = REG_GET_FIELD(tmp, MC_FUS_DRAM0_BANK_ADDR_MAPPING, DIMM1ADDRMAP);
  1954. tmp = RREG32(mmMC_FUS_DRAM1_BANK_ADDR_MAPPING);
  1955. dimm10_addr_map = REG_GET_FIELD(tmp, MC_FUS_DRAM1_BANK_ADDR_MAPPING, DIMM0ADDRMAP);
  1956. dimm11_addr_map = REG_GET_FIELD(tmp, MC_FUS_DRAM1_BANK_ADDR_MAPPING, DIMM1ADDRMAP);
  1957. /* Validate settings in case only one DIMM installed. */
  1958. if ((dimm00_addr_map == 0) || (dimm00_addr_map == 3) || (dimm00_addr_map == 4) || (dimm00_addr_map > 12))
  1959. dimm00_addr_map = 0;
  1960. if ((dimm01_addr_map == 0) || (dimm01_addr_map == 3) || (dimm01_addr_map == 4) || (dimm01_addr_map > 12))
  1961. dimm01_addr_map = 0;
  1962. if ((dimm10_addr_map == 0) || (dimm10_addr_map == 3) || (dimm10_addr_map == 4) || (dimm10_addr_map > 12))
  1963. dimm10_addr_map = 0;
  1964. if ((dimm11_addr_map == 0) || (dimm11_addr_map == 3) || (dimm11_addr_map == 4) || (dimm11_addr_map > 12))
  1965. dimm11_addr_map = 0;
  1966. /* If DIMM Addr map is 8GB, ROW size should be 2KB. Otherwise 1KB. */
  1967. /* If ROW size(DIMM1) != ROW size(DMIMM0), ROW size should be larger one. */
  1968. if ((dimm00_addr_map == 11) || (dimm01_addr_map == 11) || (dimm10_addr_map == 11) || (dimm11_addr_map == 11))
  1969. adev->gfx.config.mem_row_size_in_kb = 2;
  1970. else
  1971. adev->gfx.config.mem_row_size_in_kb = 1;
  1972. } else {
  1973. tmp = REG_GET_FIELD(mc_arb_ramcfg, MC_ARB_RAMCFG, NOOFCOLS);
  1974. adev->gfx.config.mem_row_size_in_kb = (4 * (1 << (8 + tmp))) / 1024;
  1975. if (adev->gfx.config.mem_row_size_in_kb > 4)
  1976. adev->gfx.config.mem_row_size_in_kb = 4;
  1977. }
  1978. adev->gfx.config.shader_engine_tile_size = 32;
  1979. adev->gfx.config.num_gpus = 1;
  1980. adev->gfx.config.multi_gpu_tile_size = 64;
  1981. /* fix up row size */
  1982. switch (adev->gfx.config.mem_row_size_in_kb) {
  1983. case 1:
  1984. default:
  1985. gb_addr_config = REG_SET_FIELD(gb_addr_config, GB_ADDR_CONFIG, ROW_SIZE, 0);
  1986. break;
  1987. case 2:
  1988. gb_addr_config = REG_SET_FIELD(gb_addr_config, GB_ADDR_CONFIG, ROW_SIZE, 1);
  1989. break;
  1990. case 4:
  1991. gb_addr_config = REG_SET_FIELD(gb_addr_config, GB_ADDR_CONFIG, ROW_SIZE, 2);
  1992. break;
  1993. }
  1994. adev->gfx.config.gb_addr_config = gb_addr_config;
  1995. WREG32(mmGB_ADDR_CONFIG, gb_addr_config);
  1996. WREG32(mmHDP_ADDR_CONFIG, gb_addr_config);
  1997. WREG32(mmDMIF_ADDR_CALC, gb_addr_config);
  1998. WREG32(mmSDMA0_TILING_CONFIG + SDMA0_REGISTER_OFFSET,
  1999. gb_addr_config & 0x70);
  2000. WREG32(mmSDMA0_TILING_CONFIG + SDMA1_REGISTER_OFFSET,
  2001. gb_addr_config & 0x70);
  2002. WREG32(mmUVD_UDEC_ADDR_CONFIG, gb_addr_config);
  2003. WREG32(mmUVD_UDEC_DB_ADDR_CONFIG, gb_addr_config);
  2004. WREG32(mmUVD_UDEC_DBW_ADDR_CONFIG, gb_addr_config);
  2005. gfx_v8_0_tiling_mode_table_init(adev);
  2006. gfx_v8_0_setup_rb(adev, adev->gfx.config.max_shader_engines,
  2007. adev->gfx.config.max_sh_per_se,
  2008. adev->gfx.config.max_backends_per_se);
  2009. /* XXX SH_MEM regs */
  2010. /* where to put LDS, scratch, GPUVM in FSA64 space */
  2011. mutex_lock(&adev->srbm_mutex);
  2012. for (i = 0; i < 16; i++) {
  2013. vi_srbm_select(adev, 0, 0, 0, i);
  2014. /* CP and shaders */
  2015. if (i == 0) {
  2016. tmp = REG_SET_FIELD(0, SH_MEM_CONFIG, DEFAULT_MTYPE, MTYPE_UC);
  2017. tmp = REG_SET_FIELD(tmp, SH_MEM_CONFIG, APE1_MTYPE, MTYPE_UC);
  2018. tmp = REG_SET_FIELD(tmp, SH_MEM_CONFIG, ALIGNMENT_MODE,
  2019. SH_MEM_ALIGNMENT_MODE_UNALIGNED);
  2020. WREG32(mmSH_MEM_CONFIG, tmp);
  2021. } else {
  2022. tmp = REG_SET_FIELD(0, SH_MEM_CONFIG, DEFAULT_MTYPE, MTYPE_NC);
  2023. tmp = REG_SET_FIELD(tmp, SH_MEM_CONFIG, APE1_MTYPE, MTYPE_NC);
  2024. tmp = REG_SET_FIELD(tmp, SH_MEM_CONFIG, ALIGNMENT_MODE,
  2025. SH_MEM_ALIGNMENT_MODE_UNALIGNED);
  2026. WREG32(mmSH_MEM_CONFIG, tmp);
  2027. }
  2028. WREG32(mmSH_MEM_APE1_BASE, 1);
  2029. WREG32(mmSH_MEM_APE1_LIMIT, 0);
  2030. WREG32(mmSH_MEM_BASES, 0);
  2031. }
  2032. vi_srbm_select(adev, 0, 0, 0, 0);
  2033. mutex_unlock(&adev->srbm_mutex);
  2034. gmc_v8_0_init_compute_vmid(adev);
  2035. mutex_lock(&adev->grbm_idx_mutex);
  2036. /*
  2037. * making sure that the following register writes will be broadcasted
  2038. * to all the shaders
  2039. */
  2040. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff);
  2041. WREG32(mmPA_SC_FIFO_SIZE,
  2042. (adev->gfx.config.sc_prim_fifo_size_frontend <<
  2043. PA_SC_FIFO_SIZE__SC_FRONTEND_PRIM_FIFO_SIZE__SHIFT) |
  2044. (adev->gfx.config.sc_prim_fifo_size_backend <<
  2045. PA_SC_FIFO_SIZE__SC_BACKEND_PRIM_FIFO_SIZE__SHIFT) |
  2046. (adev->gfx.config.sc_hiz_tile_fifo_size <<
  2047. PA_SC_FIFO_SIZE__SC_HIZ_TILE_FIFO_SIZE__SHIFT) |
  2048. (adev->gfx.config.sc_earlyz_tile_fifo_size <<
  2049. PA_SC_FIFO_SIZE__SC_EARLYZ_TILE_FIFO_SIZE__SHIFT));
  2050. mutex_unlock(&adev->grbm_idx_mutex);
  2051. }
  2052. static void gfx_v8_0_wait_for_rlc_serdes(struct amdgpu_device *adev)
  2053. {
  2054. u32 i, j, k;
  2055. u32 mask;
  2056. mutex_lock(&adev->grbm_idx_mutex);
  2057. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  2058. for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
  2059. gfx_v8_0_select_se_sh(adev, i, j);
  2060. for (k = 0; k < adev->usec_timeout; k++) {
  2061. if (RREG32(mmRLC_SERDES_CU_MASTER_BUSY) == 0)
  2062. break;
  2063. udelay(1);
  2064. }
  2065. }
  2066. }
  2067. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff);
  2068. mutex_unlock(&adev->grbm_idx_mutex);
  2069. mask = RLC_SERDES_NONCU_MASTER_BUSY__SE_MASTER_BUSY_MASK |
  2070. RLC_SERDES_NONCU_MASTER_BUSY__GC_MASTER_BUSY_MASK |
  2071. RLC_SERDES_NONCU_MASTER_BUSY__TC0_MASTER_BUSY_MASK |
  2072. RLC_SERDES_NONCU_MASTER_BUSY__TC1_MASTER_BUSY_MASK;
  2073. for (k = 0; k < adev->usec_timeout; k++) {
  2074. if ((RREG32(mmRLC_SERDES_NONCU_MASTER_BUSY) & mask) == 0)
  2075. break;
  2076. udelay(1);
  2077. }
  2078. }
  2079. static void gfx_v8_0_enable_gui_idle_interrupt(struct amdgpu_device *adev,
  2080. bool enable)
  2081. {
  2082. u32 tmp = RREG32(mmCP_INT_CNTL_RING0);
  2083. if (enable) {
  2084. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, CNTX_BUSY_INT_ENABLE, 1);
  2085. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, CNTX_EMPTY_INT_ENABLE, 1);
  2086. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, CMP_BUSY_INT_ENABLE, 1);
  2087. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, GFX_IDLE_INT_ENABLE, 1);
  2088. } else {
  2089. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, CNTX_BUSY_INT_ENABLE, 0);
  2090. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, CNTX_EMPTY_INT_ENABLE, 0);
  2091. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, CMP_BUSY_INT_ENABLE, 0);
  2092. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, GFX_IDLE_INT_ENABLE, 0);
  2093. }
  2094. WREG32(mmCP_INT_CNTL_RING0, tmp);
  2095. }
  2096. void gfx_v8_0_rlc_stop(struct amdgpu_device *adev)
  2097. {
  2098. u32 tmp = RREG32(mmRLC_CNTL);
  2099. tmp = REG_SET_FIELD(tmp, RLC_CNTL, RLC_ENABLE_F32, 0);
  2100. WREG32(mmRLC_CNTL, tmp);
  2101. gfx_v8_0_enable_gui_idle_interrupt(adev, false);
  2102. gfx_v8_0_wait_for_rlc_serdes(adev);
  2103. }
  2104. static void gfx_v8_0_rlc_reset(struct amdgpu_device *adev)
  2105. {
  2106. u32 tmp = RREG32(mmGRBM_SOFT_RESET);
  2107. tmp = REG_SET_FIELD(tmp, GRBM_SOFT_RESET, SOFT_RESET_RLC, 1);
  2108. WREG32(mmGRBM_SOFT_RESET, tmp);
  2109. udelay(50);
  2110. tmp = REG_SET_FIELD(tmp, GRBM_SOFT_RESET, SOFT_RESET_RLC, 0);
  2111. WREG32(mmGRBM_SOFT_RESET, tmp);
  2112. udelay(50);
  2113. }
  2114. static void gfx_v8_0_rlc_start(struct amdgpu_device *adev)
  2115. {
  2116. u32 tmp = RREG32(mmRLC_CNTL);
  2117. tmp = REG_SET_FIELD(tmp, RLC_CNTL, RLC_ENABLE_F32, 1);
  2118. WREG32(mmRLC_CNTL, tmp);
  2119. /* carrizo do enable cp interrupt after cp inited */
  2120. if (adev->asic_type != CHIP_CARRIZO)
  2121. gfx_v8_0_enable_gui_idle_interrupt(adev, true);
  2122. udelay(50);
  2123. }
  2124. static int gfx_v8_0_rlc_load_microcode(struct amdgpu_device *adev)
  2125. {
  2126. const struct rlc_firmware_header_v2_0 *hdr;
  2127. const __le32 *fw_data;
  2128. unsigned i, fw_size;
  2129. if (!adev->gfx.rlc_fw)
  2130. return -EINVAL;
  2131. hdr = (const struct rlc_firmware_header_v2_0 *)adev->gfx.rlc_fw->data;
  2132. amdgpu_ucode_print_rlc_hdr(&hdr->header);
  2133. adev->gfx.rlc_fw_version = le32_to_cpu(hdr->header.ucode_version);
  2134. fw_data = (const __le32 *)(adev->gfx.rlc_fw->data +
  2135. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  2136. fw_size = le32_to_cpu(hdr->header.ucode_size_bytes) / 4;
  2137. WREG32(mmRLC_GPM_UCODE_ADDR, 0);
  2138. for (i = 0; i < fw_size; i++)
  2139. WREG32(mmRLC_GPM_UCODE_DATA, le32_to_cpup(fw_data++));
  2140. WREG32(mmRLC_GPM_UCODE_ADDR, adev->gfx.rlc_fw_version);
  2141. return 0;
  2142. }
  2143. static int gfx_v8_0_rlc_resume(struct amdgpu_device *adev)
  2144. {
  2145. int r;
  2146. gfx_v8_0_rlc_stop(adev);
  2147. /* disable CG */
  2148. WREG32(mmRLC_CGCG_CGLS_CTRL, 0);
  2149. /* disable PG */
  2150. WREG32(mmRLC_PG_CNTL, 0);
  2151. gfx_v8_0_rlc_reset(adev);
  2152. if (!adev->firmware.smu_load) {
  2153. /* legacy rlc firmware loading */
  2154. r = gfx_v8_0_rlc_load_microcode(adev);
  2155. if (r)
  2156. return r;
  2157. } else {
  2158. r = adev->smu.smumgr_funcs->check_fw_load_finish(adev,
  2159. AMDGPU_UCODE_ID_RLC_G);
  2160. if (r)
  2161. return -EINVAL;
  2162. }
  2163. gfx_v8_0_rlc_start(adev);
  2164. return 0;
  2165. }
  2166. static void gfx_v8_0_cp_gfx_enable(struct amdgpu_device *adev, bool enable)
  2167. {
  2168. int i;
  2169. u32 tmp = RREG32(mmCP_ME_CNTL);
  2170. if (enable) {
  2171. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, ME_HALT, 0);
  2172. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, PFP_HALT, 0);
  2173. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, CE_HALT, 0);
  2174. } else {
  2175. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, ME_HALT, 1);
  2176. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, PFP_HALT, 1);
  2177. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, CE_HALT, 1);
  2178. for (i = 0; i < adev->gfx.num_gfx_rings; i++)
  2179. adev->gfx.gfx_ring[i].ready = false;
  2180. }
  2181. WREG32(mmCP_ME_CNTL, tmp);
  2182. udelay(50);
  2183. }
  2184. static int gfx_v8_0_cp_gfx_load_microcode(struct amdgpu_device *adev)
  2185. {
  2186. const struct gfx_firmware_header_v1_0 *pfp_hdr;
  2187. const struct gfx_firmware_header_v1_0 *ce_hdr;
  2188. const struct gfx_firmware_header_v1_0 *me_hdr;
  2189. const __le32 *fw_data;
  2190. unsigned i, fw_size;
  2191. if (!adev->gfx.me_fw || !adev->gfx.pfp_fw || !adev->gfx.ce_fw)
  2192. return -EINVAL;
  2193. pfp_hdr = (const struct gfx_firmware_header_v1_0 *)
  2194. adev->gfx.pfp_fw->data;
  2195. ce_hdr = (const struct gfx_firmware_header_v1_0 *)
  2196. adev->gfx.ce_fw->data;
  2197. me_hdr = (const struct gfx_firmware_header_v1_0 *)
  2198. adev->gfx.me_fw->data;
  2199. amdgpu_ucode_print_gfx_hdr(&pfp_hdr->header);
  2200. amdgpu_ucode_print_gfx_hdr(&ce_hdr->header);
  2201. amdgpu_ucode_print_gfx_hdr(&me_hdr->header);
  2202. adev->gfx.pfp_fw_version = le32_to_cpu(pfp_hdr->header.ucode_version);
  2203. adev->gfx.ce_fw_version = le32_to_cpu(ce_hdr->header.ucode_version);
  2204. adev->gfx.me_fw_version = le32_to_cpu(me_hdr->header.ucode_version);
  2205. adev->gfx.me_feature_version = le32_to_cpu(me_hdr->ucode_feature_version);
  2206. adev->gfx.ce_feature_version = le32_to_cpu(ce_hdr->ucode_feature_version);
  2207. adev->gfx.pfp_feature_version = le32_to_cpu(pfp_hdr->ucode_feature_version);
  2208. gfx_v8_0_cp_gfx_enable(adev, false);
  2209. /* PFP */
  2210. fw_data = (const __le32 *)
  2211. (adev->gfx.pfp_fw->data +
  2212. le32_to_cpu(pfp_hdr->header.ucode_array_offset_bytes));
  2213. fw_size = le32_to_cpu(pfp_hdr->header.ucode_size_bytes) / 4;
  2214. WREG32(mmCP_PFP_UCODE_ADDR, 0);
  2215. for (i = 0; i < fw_size; i++)
  2216. WREG32(mmCP_PFP_UCODE_DATA, le32_to_cpup(fw_data++));
  2217. WREG32(mmCP_PFP_UCODE_ADDR, adev->gfx.pfp_fw_version);
  2218. /* CE */
  2219. fw_data = (const __le32 *)
  2220. (adev->gfx.ce_fw->data +
  2221. le32_to_cpu(ce_hdr->header.ucode_array_offset_bytes));
  2222. fw_size = le32_to_cpu(ce_hdr->header.ucode_size_bytes) / 4;
  2223. WREG32(mmCP_CE_UCODE_ADDR, 0);
  2224. for (i = 0; i < fw_size; i++)
  2225. WREG32(mmCP_CE_UCODE_DATA, le32_to_cpup(fw_data++));
  2226. WREG32(mmCP_CE_UCODE_ADDR, adev->gfx.ce_fw_version);
  2227. /* ME */
  2228. fw_data = (const __le32 *)
  2229. (adev->gfx.me_fw->data +
  2230. le32_to_cpu(me_hdr->header.ucode_array_offset_bytes));
  2231. fw_size = le32_to_cpu(me_hdr->header.ucode_size_bytes) / 4;
  2232. WREG32(mmCP_ME_RAM_WADDR, 0);
  2233. for (i = 0; i < fw_size; i++)
  2234. WREG32(mmCP_ME_RAM_DATA, le32_to_cpup(fw_data++));
  2235. WREG32(mmCP_ME_RAM_WADDR, adev->gfx.me_fw_version);
  2236. return 0;
  2237. }
  2238. static u32 gfx_v8_0_get_csb_size(struct amdgpu_device *adev)
  2239. {
  2240. u32 count = 0;
  2241. const struct cs_section_def *sect = NULL;
  2242. const struct cs_extent_def *ext = NULL;
  2243. /* begin clear state */
  2244. count += 2;
  2245. /* context control state */
  2246. count += 3;
  2247. for (sect = vi_cs_data; sect->section != NULL; ++sect) {
  2248. for (ext = sect->section; ext->extent != NULL; ++ext) {
  2249. if (sect->id == SECT_CONTEXT)
  2250. count += 2 + ext->reg_count;
  2251. else
  2252. return 0;
  2253. }
  2254. }
  2255. /* pa_sc_raster_config/pa_sc_raster_config1 */
  2256. count += 4;
  2257. /* end clear state */
  2258. count += 2;
  2259. /* clear state */
  2260. count += 2;
  2261. return count;
  2262. }
  2263. static int gfx_v8_0_cp_gfx_start(struct amdgpu_device *adev)
  2264. {
  2265. struct amdgpu_ring *ring = &adev->gfx.gfx_ring[0];
  2266. const struct cs_section_def *sect = NULL;
  2267. const struct cs_extent_def *ext = NULL;
  2268. int r, i;
  2269. /* init the CP */
  2270. WREG32(mmCP_MAX_CONTEXT, adev->gfx.config.max_hw_contexts - 1);
  2271. WREG32(mmCP_ENDIAN_SWAP, 0);
  2272. WREG32(mmCP_DEVICE_ID, 1);
  2273. gfx_v8_0_cp_gfx_enable(adev, true);
  2274. r = amdgpu_ring_lock(ring, gfx_v8_0_get_csb_size(adev) + 4);
  2275. if (r) {
  2276. DRM_ERROR("amdgpu: cp failed to lock ring (%d).\n", r);
  2277. return r;
  2278. }
  2279. /* clear state buffer */
  2280. amdgpu_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  2281. amdgpu_ring_write(ring, PACKET3_PREAMBLE_BEGIN_CLEAR_STATE);
  2282. amdgpu_ring_write(ring, PACKET3(PACKET3_CONTEXT_CONTROL, 1));
  2283. amdgpu_ring_write(ring, 0x80000000);
  2284. amdgpu_ring_write(ring, 0x80000000);
  2285. for (sect = vi_cs_data; sect->section != NULL; ++sect) {
  2286. for (ext = sect->section; ext->extent != NULL; ++ext) {
  2287. if (sect->id == SECT_CONTEXT) {
  2288. amdgpu_ring_write(ring,
  2289. PACKET3(PACKET3_SET_CONTEXT_REG,
  2290. ext->reg_count));
  2291. amdgpu_ring_write(ring,
  2292. ext->reg_index - PACKET3_SET_CONTEXT_REG_START);
  2293. for (i = 0; i < ext->reg_count; i++)
  2294. amdgpu_ring_write(ring, ext->extent[i]);
  2295. }
  2296. }
  2297. }
  2298. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_CONTEXT_REG, 2));
  2299. amdgpu_ring_write(ring, mmPA_SC_RASTER_CONFIG - PACKET3_SET_CONTEXT_REG_START);
  2300. switch (adev->asic_type) {
  2301. case CHIP_TONGA:
  2302. amdgpu_ring_write(ring, 0x16000012);
  2303. amdgpu_ring_write(ring, 0x0000002A);
  2304. break;
  2305. case CHIP_TOPAZ:
  2306. case CHIP_CARRIZO:
  2307. amdgpu_ring_write(ring, 0x00000002);
  2308. amdgpu_ring_write(ring, 0x00000000);
  2309. break;
  2310. default:
  2311. BUG();
  2312. }
  2313. amdgpu_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  2314. amdgpu_ring_write(ring, PACKET3_PREAMBLE_END_CLEAR_STATE);
  2315. amdgpu_ring_write(ring, PACKET3(PACKET3_CLEAR_STATE, 0));
  2316. amdgpu_ring_write(ring, 0);
  2317. /* init the CE partitions */
  2318. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_BASE, 2));
  2319. amdgpu_ring_write(ring, PACKET3_BASE_INDEX(CE_PARTITION_BASE));
  2320. amdgpu_ring_write(ring, 0x8000);
  2321. amdgpu_ring_write(ring, 0x8000);
  2322. amdgpu_ring_unlock_commit(ring);
  2323. return 0;
  2324. }
  2325. static int gfx_v8_0_cp_gfx_resume(struct amdgpu_device *adev)
  2326. {
  2327. struct amdgpu_ring *ring;
  2328. u32 tmp;
  2329. u32 rb_bufsz;
  2330. u64 rb_addr, rptr_addr;
  2331. int r;
  2332. /* Set the write pointer delay */
  2333. WREG32(mmCP_RB_WPTR_DELAY, 0);
  2334. /* set the RB to use vmid 0 */
  2335. WREG32(mmCP_RB_VMID, 0);
  2336. /* Set ring buffer size */
  2337. ring = &adev->gfx.gfx_ring[0];
  2338. rb_bufsz = order_base_2(ring->ring_size / 8);
  2339. tmp = REG_SET_FIELD(0, CP_RB0_CNTL, RB_BUFSZ, rb_bufsz);
  2340. tmp = REG_SET_FIELD(tmp, CP_RB0_CNTL, RB_BLKSZ, rb_bufsz - 2);
  2341. tmp = REG_SET_FIELD(tmp, CP_RB0_CNTL, MTYPE, 3);
  2342. tmp = REG_SET_FIELD(tmp, CP_RB0_CNTL, MIN_IB_AVAILSZ, 1);
  2343. #ifdef __BIG_ENDIAN
  2344. tmp = REG_SET_FIELD(tmp, CP_RB0_CNTL, BUF_SWAP, 1);
  2345. #endif
  2346. WREG32(mmCP_RB0_CNTL, tmp);
  2347. /* Initialize the ring buffer's read and write pointers */
  2348. WREG32(mmCP_RB0_CNTL, tmp | CP_RB0_CNTL__RB_RPTR_WR_ENA_MASK);
  2349. ring->wptr = 0;
  2350. WREG32(mmCP_RB0_WPTR, ring->wptr);
  2351. /* set the wb address wether it's enabled or not */
  2352. rptr_addr = adev->wb.gpu_addr + (ring->rptr_offs * 4);
  2353. WREG32(mmCP_RB0_RPTR_ADDR, lower_32_bits(rptr_addr));
  2354. WREG32(mmCP_RB0_RPTR_ADDR_HI, upper_32_bits(rptr_addr) & 0xFF);
  2355. mdelay(1);
  2356. WREG32(mmCP_RB0_CNTL, tmp);
  2357. rb_addr = ring->gpu_addr >> 8;
  2358. WREG32(mmCP_RB0_BASE, rb_addr);
  2359. WREG32(mmCP_RB0_BASE_HI, upper_32_bits(rb_addr));
  2360. /* no gfx doorbells on iceland */
  2361. if (adev->asic_type != CHIP_TOPAZ) {
  2362. tmp = RREG32(mmCP_RB_DOORBELL_CONTROL);
  2363. if (ring->use_doorbell) {
  2364. tmp = REG_SET_FIELD(tmp, CP_RB_DOORBELL_CONTROL,
  2365. DOORBELL_OFFSET, ring->doorbell_index);
  2366. tmp = REG_SET_FIELD(tmp, CP_RB_DOORBELL_CONTROL,
  2367. DOORBELL_EN, 1);
  2368. } else {
  2369. tmp = REG_SET_FIELD(tmp, CP_RB_DOORBELL_CONTROL,
  2370. DOORBELL_EN, 0);
  2371. }
  2372. WREG32(mmCP_RB_DOORBELL_CONTROL, tmp);
  2373. if (adev->asic_type == CHIP_TONGA) {
  2374. tmp = REG_SET_FIELD(0, CP_RB_DOORBELL_RANGE_LOWER,
  2375. DOORBELL_RANGE_LOWER,
  2376. AMDGPU_DOORBELL_GFX_RING0);
  2377. WREG32(mmCP_RB_DOORBELL_RANGE_LOWER, tmp);
  2378. WREG32(mmCP_RB_DOORBELL_RANGE_UPPER,
  2379. CP_RB_DOORBELL_RANGE_UPPER__DOORBELL_RANGE_UPPER_MASK);
  2380. }
  2381. }
  2382. /* start the ring */
  2383. gfx_v8_0_cp_gfx_start(adev);
  2384. ring->ready = true;
  2385. r = amdgpu_ring_test_ring(ring);
  2386. if (r) {
  2387. ring->ready = false;
  2388. return r;
  2389. }
  2390. return 0;
  2391. }
  2392. static void gfx_v8_0_cp_compute_enable(struct amdgpu_device *adev, bool enable)
  2393. {
  2394. int i;
  2395. if (enable) {
  2396. WREG32(mmCP_MEC_CNTL, 0);
  2397. } else {
  2398. WREG32(mmCP_MEC_CNTL, (CP_MEC_CNTL__MEC_ME1_HALT_MASK | CP_MEC_CNTL__MEC_ME2_HALT_MASK));
  2399. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  2400. adev->gfx.compute_ring[i].ready = false;
  2401. }
  2402. udelay(50);
  2403. }
  2404. static int gfx_v8_0_cp_compute_start(struct amdgpu_device *adev)
  2405. {
  2406. gfx_v8_0_cp_compute_enable(adev, true);
  2407. return 0;
  2408. }
  2409. static int gfx_v8_0_cp_compute_load_microcode(struct amdgpu_device *adev)
  2410. {
  2411. const struct gfx_firmware_header_v1_0 *mec_hdr;
  2412. const __le32 *fw_data;
  2413. unsigned i, fw_size;
  2414. if (!adev->gfx.mec_fw)
  2415. return -EINVAL;
  2416. gfx_v8_0_cp_compute_enable(adev, false);
  2417. mec_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec_fw->data;
  2418. amdgpu_ucode_print_gfx_hdr(&mec_hdr->header);
  2419. adev->gfx.mec_fw_version = le32_to_cpu(mec_hdr->header.ucode_version);
  2420. fw_data = (const __le32 *)
  2421. (adev->gfx.mec_fw->data +
  2422. le32_to_cpu(mec_hdr->header.ucode_array_offset_bytes));
  2423. fw_size = le32_to_cpu(mec_hdr->header.ucode_size_bytes) / 4;
  2424. /* MEC1 */
  2425. WREG32(mmCP_MEC_ME1_UCODE_ADDR, 0);
  2426. for (i = 0; i < fw_size; i++)
  2427. WREG32(mmCP_MEC_ME1_UCODE_DATA, le32_to_cpup(fw_data+i));
  2428. WREG32(mmCP_MEC_ME1_UCODE_ADDR, adev->gfx.mec_fw_version);
  2429. /* Loading MEC2 firmware is only necessary if MEC2 should run different microcode than MEC1. */
  2430. if (adev->gfx.mec2_fw) {
  2431. const struct gfx_firmware_header_v1_0 *mec2_hdr;
  2432. mec2_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec2_fw->data;
  2433. amdgpu_ucode_print_gfx_hdr(&mec2_hdr->header);
  2434. adev->gfx.mec2_fw_version = le32_to_cpu(mec2_hdr->header.ucode_version);
  2435. fw_data = (const __le32 *)
  2436. (adev->gfx.mec2_fw->data +
  2437. le32_to_cpu(mec2_hdr->header.ucode_array_offset_bytes));
  2438. fw_size = le32_to_cpu(mec2_hdr->header.ucode_size_bytes) / 4;
  2439. WREG32(mmCP_MEC_ME2_UCODE_ADDR, 0);
  2440. for (i = 0; i < fw_size; i++)
  2441. WREG32(mmCP_MEC_ME2_UCODE_DATA, le32_to_cpup(fw_data+i));
  2442. WREG32(mmCP_MEC_ME2_UCODE_ADDR, adev->gfx.mec2_fw_version);
  2443. }
  2444. return 0;
  2445. }
  2446. struct vi_mqd {
  2447. uint32_t header; /* ordinal0 */
  2448. uint32_t compute_dispatch_initiator; /* ordinal1 */
  2449. uint32_t compute_dim_x; /* ordinal2 */
  2450. uint32_t compute_dim_y; /* ordinal3 */
  2451. uint32_t compute_dim_z; /* ordinal4 */
  2452. uint32_t compute_start_x; /* ordinal5 */
  2453. uint32_t compute_start_y; /* ordinal6 */
  2454. uint32_t compute_start_z; /* ordinal7 */
  2455. uint32_t compute_num_thread_x; /* ordinal8 */
  2456. uint32_t compute_num_thread_y; /* ordinal9 */
  2457. uint32_t compute_num_thread_z; /* ordinal10 */
  2458. uint32_t compute_pipelinestat_enable; /* ordinal11 */
  2459. uint32_t compute_perfcount_enable; /* ordinal12 */
  2460. uint32_t compute_pgm_lo; /* ordinal13 */
  2461. uint32_t compute_pgm_hi; /* ordinal14 */
  2462. uint32_t compute_tba_lo; /* ordinal15 */
  2463. uint32_t compute_tba_hi; /* ordinal16 */
  2464. uint32_t compute_tma_lo; /* ordinal17 */
  2465. uint32_t compute_tma_hi; /* ordinal18 */
  2466. uint32_t compute_pgm_rsrc1; /* ordinal19 */
  2467. uint32_t compute_pgm_rsrc2; /* ordinal20 */
  2468. uint32_t compute_vmid; /* ordinal21 */
  2469. uint32_t compute_resource_limits; /* ordinal22 */
  2470. uint32_t compute_static_thread_mgmt_se0; /* ordinal23 */
  2471. uint32_t compute_static_thread_mgmt_se1; /* ordinal24 */
  2472. uint32_t compute_tmpring_size; /* ordinal25 */
  2473. uint32_t compute_static_thread_mgmt_se2; /* ordinal26 */
  2474. uint32_t compute_static_thread_mgmt_se3; /* ordinal27 */
  2475. uint32_t compute_restart_x; /* ordinal28 */
  2476. uint32_t compute_restart_y; /* ordinal29 */
  2477. uint32_t compute_restart_z; /* ordinal30 */
  2478. uint32_t compute_thread_trace_enable; /* ordinal31 */
  2479. uint32_t compute_misc_reserved; /* ordinal32 */
  2480. uint32_t compute_dispatch_id; /* ordinal33 */
  2481. uint32_t compute_threadgroup_id; /* ordinal34 */
  2482. uint32_t compute_relaunch; /* ordinal35 */
  2483. uint32_t compute_wave_restore_addr_lo; /* ordinal36 */
  2484. uint32_t compute_wave_restore_addr_hi; /* ordinal37 */
  2485. uint32_t compute_wave_restore_control; /* ordinal38 */
  2486. uint32_t reserved9; /* ordinal39 */
  2487. uint32_t reserved10; /* ordinal40 */
  2488. uint32_t reserved11; /* ordinal41 */
  2489. uint32_t reserved12; /* ordinal42 */
  2490. uint32_t reserved13; /* ordinal43 */
  2491. uint32_t reserved14; /* ordinal44 */
  2492. uint32_t reserved15; /* ordinal45 */
  2493. uint32_t reserved16; /* ordinal46 */
  2494. uint32_t reserved17; /* ordinal47 */
  2495. uint32_t reserved18; /* ordinal48 */
  2496. uint32_t reserved19; /* ordinal49 */
  2497. uint32_t reserved20; /* ordinal50 */
  2498. uint32_t reserved21; /* ordinal51 */
  2499. uint32_t reserved22; /* ordinal52 */
  2500. uint32_t reserved23; /* ordinal53 */
  2501. uint32_t reserved24; /* ordinal54 */
  2502. uint32_t reserved25; /* ordinal55 */
  2503. uint32_t reserved26; /* ordinal56 */
  2504. uint32_t reserved27; /* ordinal57 */
  2505. uint32_t reserved28; /* ordinal58 */
  2506. uint32_t reserved29; /* ordinal59 */
  2507. uint32_t reserved30; /* ordinal60 */
  2508. uint32_t reserved31; /* ordinal61 */
  2509. uint32_t reserved32; /* ordinal62 */
  2510. uint32_t reserved33; /* ordinal63 */
  2511. uint32_t reserved34; /* ordinal64 */
  2512. uint32_t compute_user_data_0; /* ordinal65 */
  2513. uint32_t compute_user_data_1; /* ordinal66 */
  2514. uint32_t compute_user_data_2; /* ordinal67 */
  2515. uint32_t compute_user_data_3; /* ordinal68 */
  2516. uint32_t compute_user_data_4; /* ordinal69 */
  2517. uint32_t compute_user_data_5; /* ordinal70 */
  2518. uint32_t compute_user_data_6; /* ordinal71 */
  2519. uint32_t compute_user_data_7; /* ordinal72 */
  2520. uint32_t compute_user_data_8; /* ordinal73 */
  2521. uint32_t compute_user_data_9; /* ordinal74 */
  2522. uint32_t compute_user_data_10; /* ordinal75 */
  2523. uint32_t compute_user_data_11; /* ordinal76 */
  2524. uint32_t compute_user_data_12; /* ordinal77 */
  2525. uint32_t compute_user_data_13; /* ordinal78 */
  2526. uint32_t compute_user_data_14; /* ordinal79 */
  2527. uint32_t compute_user_data_15; /* ordinal80 */
  2528. uint32_t cp_compute_csinvoc_count_lo; /* ordinal81 */
  2529. uint32_t cp_compute_csinvoc_count_hi; /* ordinal82 */
  2530. uint32_t reserved35; /* ordinal83 */
  2531. uint32_t reserved36; /* ordinal84 */
  2532. uint32_t reserved37; /* ordinal85 */
  2533. uint32_t cp_mqd_query_time_lo; /* ordinal86 */
  2534. uint32_t cp_mqd_query_time_hi; /* ordinal87 */
  2535. uint32_t cp_mqd_connect_start_time_lo; /* ordinal88 */
  2536. uint32_t cp_mqd_connect_start_time_hi; /* ordinal89 */
  2537. uint32_t cp_mqd_connect_end_time_lo; /* ordinal90 */
  2538. uint32_t cp_mqd_connect_end_time_hi; /* ordinal91 */
  2539. uint32_t cp_mqd_connect_end_wf_count; /* ordinal92 */
  2540. uint32_t cp_mqd_connect_end_pq_rptr; /* ordinal93 */
  2541. uint32_t cp_mqd_connect_end_pq_wptr; /* ordinal94 */
  2542. uint32_t cp_mqd_connect_end_ib_rptr; /* ordinal95 */
  2543. uint32_t reserved38; /* ordinal96 */
  2544. uint32_t reserved39; /* ordinal97 */
  2545. uint32_t cp_mqd_save_start_time_lo; /* ordinal98 */
  2546. uint32_t cp_mqd_save_start_time_hi; /* ordinal99 */
  2547. uint32_t cp_mqd_save_end_time_lo; /* ordinal100 */
  2548. uint32_t cp_mqd_save_end_time_hi; /* ordinal101 */
  2549. uint32_t cp_mqd_restore_start_time_lo; /* ordinal102 */
  2550. uint32_t cp_mqd_restore_start_time_hi; /* ordinal103 */
  2551. uint32_t cp_mqd_restore_end_time_lo; /* ordinal104 */
  2552. uint32_t cp_mqd_restore_end_time_hi; /* ordinal105 */
  2553. uint32_t reserved40; /* ordinal106 */
  2554. uint32_t reserved41; /* ordinal107 */
  2555. uint32_t gds_cs_ctxsw_cnt0; /* ordinal108 */
  2556. uint32_t gds_cs_ctxsw_cnt1; /* ordinal109 */
  2557. uint32_t gds_cs_ctxsw_cnt2; /* ordinal110 */
  2558. uint32_t gds_cs_ctxsw_cnt3; /* ordinal111 */
  2559. uint32_t reserved42; /* ordinal112 */
  2560. uint32_t reserved43; /* ordinal113 */
  2561. uint32_t cp_pq_exe_status_lo; /* ordinal114 */
  2562. uint32_t cp_pq_exe_status_hi; /* ordinal115 */
  2563. uint32_t cp_packet_id_lo; /* ordinal116 */
  2564. uint32_t cp_packet_id_hi; /* ordinal117 */
  2565. uint32_t cp_packet_exe_status_lo; /* ordinal118 */
  2566. uint32_t cp_packet_exe_status_hi; /* ordinal119 */
  2567. uint32_t gds_save_base_addr_lo; /* ordinal120 */
  2568. uint32_t gds_save_base_addr_hi; /* ordinal121 */
  2569. uint32_t gds_save_mask_lo; /* ordinal122 */
  2570. uint32_t gds_save_mask_hi; /* ordinal123 */
  2571. uint32_t ctx_save_base_addr_lo; /* ordinal124 */
  2572. uint32_t ctx_save_base_addr_hi; /* ordinal125 */
  2573. uint32_t reserved44; /* ordinal126 */
  2574. uint32_t reserved45; /* ordinal127 */
  2575. uint32_t cp_mqd_base_addr_lo; /* ordinal128 */
  2576. uint32_t cp_mqd_base_addr_hi; /* ordinal129 */
  2577. uint32_t cp_hqd_active; /* ordinal130 */
  2578. uint32_t cp_hqd_vmid; /* ordinal131 */
  2579. uint32_t cp_hqd_persistent_state; /* ordinal132 */
  2580. uint32_t cp_hqd_pipe_priority; /* ordinal133 */
  2581. uint32_t cp_hqd_queue_priority; /* ordinal134 */
  2582. uint32_t cp_hqd_quantum; /* ordinal135 */
  2583. uint32_t cp_hqd_pq_base_lo; /* ordinal136 */
  2584. uint32_t cp_hqd_pq_base_hi; /* ordinal137 */
  2585. uint32_t cp_hqd_pq_rptr; /* ordinal138 */
  2586. uint32_t cp_hqd_pq_rptr_report_addr_lo; /* ordinal139 */
  2587. uint32_t cp_hqd_pq_rptr_report_addr_hi; /* ordinal140 */
  2588. uint32_t cp_hqd_pq_wptr_poll_addr; /* ordinal141 */
  2589. uint32_t cp_hqd_pq_wptr_poll_addr_hi; /* ordinal142 */
  2590. uint32_t cp_hqd_pq_doorbell_control; /* ordinal143 */
  2591. uint32_t cp_hqd_pq_wptr; /* ordinal144 */
  2592. uint32_t cp_hqd_pq_control; /* ordinal145 */
  2593. uint32_t cp_hqd_ib_base_addr_lo; /* ordinal146 */
  2594. uint32_t cp_hqd_ib_base_addr_hi; /* ordinal147 */
  2595. uint32_t cp_hqd_ib_rptr; /* ordinal148 */
  2596. uint32_t cp_hqd_ib_control; /* ordinal149 */
  2597. uint32_t cp_hqd_iq_timer; /* ordinal150 */
  2598. uint32_t cp_hqd_iq_rptr; /* ordinal151 */
  2599. uint32_t cp_hqd_dequeue_request; /* ordinal152 */
  2600. uint32_t cp_hqd_dma_offload; /* ordinal153 */
  2601. uint32_t cp_hqd_sema_cmd; /* ordinal154 */
  2602. uint32_t cp_hqd_msg_type; /* ordinal155 */
  2603. uint32_t cp_hqd_atomic0_preop_lo; /* ordinal156 */
  2604. uint32_t cp_hqd_atomic0_preop_hi; /* ordinal157 */
  2605. uint32_t cp_hqd_atomic1_preop_lo; /* ordinal158 */
  2606. uint32_t cp_hqd_atomic1_preop_hi; /* ordinal159 */
  2607. uint32_t cp_hqd_hq_status0; /* ordinal160 */
  2608. uint32_t cp_hqd_hq_control0; /* ordinal161 */
  2609. uint32_t cp_mqd_control; /* ordinal162 */
  2610. uint32_t cp_hqd_hq_status1; /* ordinal163 */
  2611. uint32_t cp_hqd_hq_control1; /* ordinal164 */
  2612. uint32_t cp_hqd_eop_base_addr_lo; /* ordinal165 */
  2613. uint32_t cp_hqd_eop_base_addr_hi; /* ordinal166 */
  2614. uint32_t cp_hqd_eop_control; /* ordinal167 */
  2615. uint32_t cp_hqd_eop_rptr; /* ordinal168 */
  2616. uint32_t cp_hqd_eop_wptr; /* ordinal169 */
  2617. uint32_t cp_hqd_eop_done_events; /* ordinal170 */
  2618. uint32_t cp_hqd_ctx_save_base_addr_lo; /* ordinal171 */
  2619. uint32_t cp_hqd_ctx_save_base_addr_hi; /* ordinal172 */
  2620. uint32_t cp_hqd_ctx_save_control; /* ordinal173 */
  2621. uint32_t cp_hqd_cntl_stack_offset; /* ordinal174 */
  2622. uint32_t cp_hqd_cntl_stack_size; /* ordinal175 */
  2623. uint32_t cp_hqd_wg_state_offset; /* ordinal176 */
  2624. uint32_t cp_hqd_ctx_save_size; /* ordinal177 */
  2625. uint32_t cp_hqd_gds_resource_state; /* ordinal178 */
  2626. uint32_t cp_hqd_error; /* ordinal179 */
  2627. uint32_t cp_hqd_eop_wptr_mem; /* ordinal180 */
  2628. uint32_t cp_hqd_eop_dones; /* ordinal181 */
  2629. uint32_t reserved46; /* ordinal182 */
  2630. uint32_t reserved47; /* ordinal183 */
  2631. uint32_t reserved48; /* ordinal184 */
  2632. uint32_t reserved49; /* ordinal185 */
  2633. uint32_t reserved50; /* ordinal186 */
  2634. uint32_t reserved51; /* ordinal187 */
  2635. uint32_t reserved52; /* ordinal188 */
  2636. uint32_t reserved53; /* ordinal189 */
  2637. uint32_t reserved54; /* ordinal190 */
  2638. uint32_t reserved55; /* ordinal191 */
  2639. uint32_t iqtimer_pkt_header; /* ordinal192 */
  2640. uint32_t iqtimer_pkt_dw0; /* ordinal193 */
  2641. uint32_t iqtimer_pkt_dw1; /* ordinal194 */
  2642. uint32_t iqtimer_pkt_dw2; /* ordinal195 */
  2643. uint32_t iqtimer_pkt_dw3; /* ordinal196 */
  2644. uint32_t iqtimer_pkt_dw4; /* ordinal197 */
  2645. uint32_t iqtimer_pkt_dw5; /* ordinal198 */
  2646. uint32_t iqtimer_pkt_dw6; /* ordinal199 */
  2647. uint32_t iqtimer_pkt_dw7; /* ordinal200 */
  2648. uint32_t iqtimer_pkt_dw8; /* ordinal201 */
  2649. uint32_t iqtimer_pkt_dw9; /* ordinal202 */
  2650. uint32_t iqtimer_pkt_dw10; /* ordinal203 */
  2651. uint32_t iqtimer_pkt_dw11; /* ordinal204 */
  2652. uint32_t iqtimer_pkt_dw12; /* ordinal205 */
  2653. uint32_t iqtimer_pkt_dw13; /* ordinal206 */
  2654. uint32_t iqtimer_pkt_dw14; /* ordinal207 */
  2655. uint32_t iqtimer_pkt_dw15; /* ordinal208 */
  2656. uint32_t iqtimer_pkt_dw16; /* ordinal209 */
  2657. uint32_t iqtimer_pkt_dw17; /* ordinal210 */
  2658. uint32_t iqtimer_pkt_dw18; /* ordinal211 */
  2659. uint32_t iqtimer_pkt_dw19; /* ordinal212 */
  2660. uint32_t iqtimer_pkt_dw20; /* ordinal213 */
  2661. uint32_t iqtimer_pkt_dw21; /* ordinal214 */
  2662. uint32_t iqtimer_pkt_dw22; /* ordinal215 */
  2663. uint32_t iqtimer_pkt_dw23; /* ordinal216 */
  2664. uint32_t iqtimer_pkt_dw24; /* ordinal217 */
  2665. uint32_t iqtimer_pkt_dw25; /* ordinal218 */
  2666. uint32_t iqtimer_pkt_dw26; /* ordinal219 */
  2667. uint32_t iqtimer_pkt_dw27; /* ordinal220 */
  2668. uint32_t iqtimer_pkt_dw28; /* ordinal221 */
  2669. uint32_t iqtimer_pkt_dw29; /* ordinal222 */
  2670. uint32_t iqtimer_pkt_dw30; /* ordinal223 */
  2671. uint32_t iqtimer_pkt_dw31; /* ordinal224 */
  2672. uint32_t reserved56; /* ordinal225 */
  2673. uint32_t reserved57; /* ordinal226 */
  2674. uint32_t reserved58; /* ordinal227 */
  2675. uint32_t set_resources_header; /* ordinal228 */
  2676. uint32_t set_resources_dw1; /* ordinal229 */
  2677. uint32_t set_resources_dw2; /* ordinal230 */
  2678. uint32_t set_resources_dw3; /* ordinal231 */
  2679. uint32_t set_resources_dw4; /* ordinal232 */
  2680. uint32_t set_resources_dw5; /* ordinal233 */
  2681. uint32_t set_resources_dw6; /* ordinal234 */
  2682. uint32_t set_resources_dw7; /* ordinal235 */
  2683. uint32_t reserved59; /* ordinal236 */
  2684. uint32_t reserved60; /* ordinal237 */
  2685. uint32_t reserved61; /* ordinal238 */
  2686. uint32_t reserved62; /* ordinal239 */
  2687. uint32_t reserved63; /* ordinal240 */
  2688. uint32_t reserved64; /* ordinal241 */
  2689. uint32_t reserved65; /* ordinal242 */
  2690. uint32_t reserved66; /* ordinal243 */
  2691. uint32_t reserved67; /* ordinal244 */
  2692. uint32_t reserved68; /* ordinal245 */
  2693. uint32_t reserved69; /* ordinal246 */
  2694. uint32_t reserved70; /* ordinal247 */
  2695. uint32_t reserved71; /* ordinal248 */
  2696. uint32_t reserved72; /* ordinal249 */
  2697. uint32_t reserved73; /* ordinal250 */
  2698. uint32_t reserved74; /* ordinal251 */
  2699. uint32_t reserved75; /* ordinal252 */
  2700. uint32_t reserved76; /* ordinal253 */
  2701. uint32_t reserved77; /* ordinal254 */
  2702. uint32_t reserved78; /* ordinal255 */
  2703. uint32_t reserved_t[256]; /* Reserve 256 dword buffer used by ucode */
  2704. };
  2705. static void gfx_v8_0_cp_compute_fini(struct amdgpu_device *adev)
  2706. {
  2707. int i, r;
  2708. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  2709. struct amdgpu_ring *ring = &adev->gfx.compute_ring[i];
  2710. if (ring->mqd_obj) {
  2711. r = amdgpu_bo_reserve(ring->mqd_obj, false);
  2712. if (unlikely(r != 0))
  2713. dev_warn(adev->dev, "(%d) reserve MQD bo failed\n", r);
  2714. amdgpu_bo_unpin(ring->mqd_obj);
  2715. amdgpu_bo_unreserve(ring->mqd_obj);
  2716. amdgpu_bo_unref(&ring->mqd_obj);
  2717. ring->mqd_obj = NULL;
  2718. }
  2719. }
  2720. }
  2721. static int gfx_v8_0_cp_compute_resume(struct amdgpu_device *adev)
  2722. {
  2723. int r, i, j;
  2724. u32 tmp;
  2725. bool use_doorbell = true;
  2726. u64 hqd_gpu_addr;
  2727. u64 mqd_gpu_addr;
  2728. u64 eop_gpu_addr;
  2729. u64 wb_gpu_addr;
  2730. u32 *buf;
  2731. struct vi_mqd *mqd;
  2732. /* init the pipes */
  2733. mutex_lock(&adev->srbm_mutex);
  2734. for (i = 0; i < (adev->gfx.mec.num_pipe * adev->gfx.mec.num_mec); i++) {
  2735. int me = (i < 4) ? 1 : 2;
  2736. int pipe = (i < 4) ? i : (i - 4);
  2737. eop_gpu_addr = adev->gfx.mec.hpd_eop_gpu_addr + (i * MEC_HPD_SIZE);
  2738. eop_gpu_addr >>= 8;
  2739. vi_srbm_select(adev, me, pipe, 0, 0);
  2740. /* write the EOP addr */
  2741. WREG32(mmCP_HQD_EOP_BASE_ADDR, eop_gpu_addr);
  2742. WREG32(mmCP_HQD_EOP_BASE_ADDR_HI, upper_32_bits(eop_gpu_addr));
  2743. /* set the VMID assigned */
  2744. WREG32(mmCP_HQD_VMID, 0);
  2745. /* set the EOP size, register value is 2^(EOP_SIZE+1) dwords */
  2746. tmp = RREG32(mmCP_HQD_EOP_CONTROL);
  2747. tmp = REG_SET_FIELD(tmp, CP_HQD_EOP_CONTROL, EOP_SIZE,
  2748. (order_base_2(MEC_HPD_SIZE / 4) - 1));
  2749. WREG32(mmCP_HQD_EOP_CONTROL, tmp);
  2750. }
  2751. vi_srbm_select(adev, 0, 0, 0, 0);
  2752. mutex_unlock(&adev->srbm_mutex);
  2753. /* init the queues. Just two for now. */
  2754. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  2755. struct amdgpu_ring *ring = &adev->gfx.compute_ring[i];
  2756. if (ring->mqd_obj == NULL) {
  2757. r = amdgpu_bo_create(adev,
  2758. sizeof(struct vi_mqd),
  2759. PAGE_SIZE, true,
  2760. AMDGPU_GEM_DOMAIN_GTT, 0, NULL,
  2761. &ring->mqd_obj);
  2762. if (r) {
  2763. dev_warn(adev->dev, "(%d) create MQD bo failed\n", r);
  2764. return r;
  2765. }
  2766. }
  2767. r = amdgpu_bo_reserve(ring->mqd_obj, false);
  2768. if (unlikely(r != 0)) {
  2769. gfx_v8_0_cp_compute_fini(adev);
  2770. return r;
  2771. }
  2772. r = amdgpu_bo_pin(ring->mqd_obj, AMDGPU_GEM_DOMAIN_GTT,
  2773. &mqd_gpu_addr);
  2774. if (r) {
  2775. dev_warn(adev->dev, "(%d) pin MQD bo failed\n", r);
  2776. gfx_v8_0_cp_compute_fini(adev);
  2777. return r;
  2778. }
  2779. r = amdgpu_bo_kmap(ring->mqd_obj, (void **)&buf);
  2780. if (r) {
  2781. dev_warn(adev->dev, "(%d) map MQD bo failed\n", r);
  2782. gfx_v8_0_cp_compute_fini(adev);
  2783. return r;
  2784. }
  2785. /* init the mqd struct */
  2786. memset(buf, 0, sizeof(struct vi_mqd));
  2787. mqd = (struct vi_mqd *)buf;
  2788. mqd->header = 0xC0310800;
  2789. mqd->compute_pipelinestat_enable = 0x00000001;
  2790. mqd->compute_static_thread_mgmt_se0 = 0xffffffff;
  2791. mqd->compute_static_thread_mgmt_se1 = 0xffffffff;
  2792. mqd->compute_static_thread_mgmt_se2 = 0xffffffff;
  2793. mqd->compute_static_thread_mgmt_se3 = 0xffffffff;
  2794. mqd->compute_misc_reserved = 0x00000003;
  2795. mutex_lock(&adev->srbm_mutex);
  2796. vi_srbm_select(adev, ring->me,
  2797. ring->pipe,
  2798. ring->queue, 0);
  2799. /* disable wptr polling */
  2800. tmp = RREG32(mmCP_PQ_WPTR_POLL_CNTL);
  2801. tmp = REG_SET_FIELD(tmp, CP_PQ_WPTR_POLL_CNTL, EN, 0);
  2802. WREG32(mmCP_PQ_WPTR_POLL_CNTL, tmp);
  2803. mqd->cp_hqd_eop_base_addr_lo =
  2804. RREG32(mmCP_HQD_EOP_BASE_ADDR);
  2805. mqd->cp_hqd_eop_base_addr_hi =
  2806. RREG32(mmCP_HQD_EOP_BASE_ADDR_HI);
  2807. /* enable doorbell? */
  2808. tmp = RREG32(mmCP_HQD_PQ_DOORBELL_CONTROL);
  2809. if (use_doorbell) {
  2810. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL, DOORBELL_EN, 1);
  2811. } else {
  2812. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL, DOORBELL_EN, 0);
  2813. }
  2814. WREG32(mmCP_HQD_PQ_DOORBELL_CONTROL, tmp);
  2815. mqd->cp_hqd_pq_doorbell_control = tmp;
  2816. /* disable the queue if it's active */
  2817. mqd->cp_hqd_dequeue_request = 0;
  2818. mqd->cp_hqd_pq_rptr = 0;
  2819. mqd->cp_hqd_pq_wptr= 0;
  2820. if (RREG32(mmCP_HQD_ACTIVE) & 1) {
  2821. WREG32(mmCP_HQD_DEQUEUE_REQUEST, 1);
  2822. for (j = 0; j < adev->usec_timeout; j++) {
  2823. if (!(RREG32(mmCP_HQD_ACTIVE) & 1))
  2824. break;
  2825. udelay(1);
  2826. }
  2827. WREG32(mmCP_HQD_DEQUEUE_REQUEST, mqd->cp_hqd_dequeue_request);
  2828. WREG32(mmCP_HQD_PQ_RPTR, mqd->cp_hqd_pq_rptr);
  2829. WREG32(mmCP_HQD_PQ_WPTR, mqd->cp_hqd_pq_wptr);
  2830. }
  2831. /* set the pointer to the MQD */
  2832. mqd->cp_mqd_base_addr_lo = mqd_gpu_addr & 0xfffffffc;
  2833. mqd->cp_mqd_base_addr_hi = upper_32_bits(mqd_gpu_addr);
  2834. WREG32(mmCP_MQD_BASE_ADDR, mqd->cp_mqd_base_addr_lo);
  2835. WREG32(mmCP_MQD_BASE_ADDR_HI, mqd->cp_mqd_base_addr_hi);
  2836. /* set MQD vmid to 0 */
  2837. tmp = RREG32(mmCP_MQD_CONTROL);
  2838. tmp = REG_SET_FIELD(tmp, CP_MQD_CONTROL, VMID, 0);
  2839. WREG32(mmCP_MQD_CONTROL, tmp);
  2840. mqd->cp_mqd_control = tmp;
  2841. /* set the pointer to the HQD, this is similar CP_RB0_BASE/_HI */
  2842. hqd_gpu_addr = ring->gpu_addr >> 8;
  2843. mqd->cp_hqd_pq_base_lo = hqd_gpu_addr;
  2844. mqd->cp_hqd_pq_base_hi = upper_32_bits(hqd_gpu_addr);
  2845. WREG32(mmCP_HQD_PQ_BASE, mqd->cp_hqd_pq_base_lo);
  2846. WREG32(mmCP_HQD_PQ_BASE_HI, mqd->cp_hqd_pq_base_hi);
  2847. /* set up the HQD, this is similar to CP_RB0_CNTL */
  2848. tmp = RREG32(mmCP_HQD_PQ_CONTROL);
  2849. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, QUEUE_SIZE,
  2850. (order_base_2(ring->ring_size / 4) - 1));
  2851. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, RPTR_BLOCK_SIZE,
  2852. ((order_base_2(AMDGPU_GPU_PAGE_SIZE / 4) - 1) << 8));
  2853. #ifdef __BIG_ENDIAN
  2854. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, ENDIAN_SWAP, 1);
  2855. #endif
  2856. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, UNORD_DISPATCH, 0);
  2857. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, ROQ_PQ_IB_FLIP, 0);
  2858. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, PRIV_STATE, 1);
  2859. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, KMD_QUEUE, 1);
  2860. WREG32(mmCP_HQD_PQ_CONTROL, tmp);
  2861. mqd->cp_hqd_pq_control = tmp;
  2862. /* set the wb address wether it's enabled or not */
  2863. wb_gpu_addr = adev->wb.gpu_addr + (ring->rptr_offs * 4);
  2864. mqd->cp_hqd_pq_rptr_report_addr_lo = wb_gpu_addr & 0xfffffffc;
  2865. mqd->cp_hqd_pq_rptr_report_addr_hi =
  2866. upper_32_bits(wb_gpu_addr) & 0xffff;
  2867. WREG32(mmCP_HQD_PQ_RPTR_REPORT_ADDR,
  2868. mqd->cp_hqd_pq_rptr_report_addr_lo);
  2869. WREG32(mmCP_HQD_PQ_RPTR_REPORT_ADDR_HI,
  2870. mqd->cp_hqd_pq_rptr_report_addr_hi);
  2871. /* only used if CP_PQ_WPTR_POLL_CNTL.CP_PQ_WPTR_POLL_CNTL__EN_MASK=1 */
  2872. wb_gpu_addr = adev->wb.gpu_addr + (ring->wptr_offs * 4);
  2873. mqd->cp_hqd_pq_wptr_poll_addr = wb_gpu_addr & 0xfffffffc;
  2874. mqd->cp_hqd_pq_wptr_poll_addr_hi = upper_32_bits(wb_gpu_addr) & 0xffff;
  2875. WREG32(mmCP_HQD_PQ_WPTR_POLL_ADDR, mqd->cp_hqd_pq_wptr_poll_addr);
  2876. WREG32(mmCP_HQD_PQ_WPTR_POLL_ADDR_HI,
  2877. mqd->cp_hqd_pq_wptr_poll_addr_hi);
  2878. /* enable the doorbell if requested */
  2879. if (use_doorbell) {
  2880. if (adev->asic_type == CHIP_CARRIZO) {
  2881. WREG32(mmCP_MEC_DOORBELL_RANGE_LOWER,
  2882. AMDGPU_DOORBELL_KIQ << 2);
  2883. WREG32(mmCP_MEC_DOORBELL_RANGE_UPPER,
  2884. 0x7FFFF << 2);
  2885. }
  2886. tmp = RREG32(mmCP_HQD_PQ_DOORBELL_CONTROL);
  2887. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  2888. DOORBELL_OFFSET, ring->doorbell_index);
  2889. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL, DOORBELL_EN, 1);
  2890. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL, DOORBELL_SOURCE, 0);
  2891. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL, DOORBELL_HIT, 0);
  2892. mqd->cp_hqd_pq_doorbell_control = tmp;
  2893. } else {
  2894. mqd->cp_hqd_pq_doorbell_control = 0;
  2895. }
  2896. WREG32(mmCP_HQD_PQ_DOORBELL_CONTROL,
  2897. mqd->cp_hqd_pq_doorbell_control);
  2898. /* reset read and write pointers, similar to CP_RB0_WPTR/_RPTR */
  2899. ring->wptr = 0;
  2900. mqd->cp_hqd_pq_wptr = ring->wptr;
  2901. WREG32(mmCP_HQD_PQ_WPTR, mqd->cp_hqd_pq_wptr);
  2902. mqd->cp_hqd_pq_rptr = RREG32(mmCP_HQD_PQ_RPTR);
  2903. /* set the vmid for the queue */
  2904. mqd->cp_hqd_vmid = 0;
  2905. WREG32(mmCP_HQD_VMID, mqd->cp_hqd_vmid);
  2906. tmp = RREG32(mmCP_HQD_PERSISTENT_STATE);
  2907. tmp = REG_SET_FIELD(tmp, CP_HQD_PERSISTENT_STATE, PRELOAD_SIZE, 0x53);
  2908. WREG32(mmCP_HQD_PERSISTENT_STATE, tmp);
  2909. mqd->cp_hqd_persistent_state = tmp;
  2910. /* activate the queue */
  2911. mqd->cp_hqd_active = 1;
  2912. WREG32(mmCP_HQD_ACTIVE, mqd->cp_hqd_active);
  2913. vi_srbm_select(adev, 0, 0, 0, 0);
  2914. mutex_unlock(&adev->srbm_mutex);
  2915. amdgpu_bo_kunmap(ring->mqd_obj);
  2916. amdgpu_bo_unreserve(ring->mqd_obj);
  2917. }
  2918. if (use_doorbell) {
  2919. tmp = RREG32(mmCP_PQ_STATUS);
  2920. tmp = REG_SET_FIELD(tmp, CP_PQ_STATUS, DOORBELL_ENABLE, 1);
  2921. WREG32(mmCP_PQ_STATUS, tmp);
  2922. }
  2923. r = gfx_v8_0_cp_compute_start(adev);
  2924. if (r)
  2925. return r;
  2926. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  2927. struct amdgpu_ring *ring = &adev->gfx.compute_ring[i];
  2928. ring->ready = true;
  2929. r = amdgpu_ring_test_ring(ring);
  2930. if (r)
  2931. ring->ready = false;
  2932. }
  2933. return 0;
  2934. }
  2935. static int gfx_v8_0_cp_resume(struct amdgpu_device *adev)
  2936. {
  2937. int r;
  2938. if (adev->asic_type != CHIP_CARRIZO)
  2939. gfx_v8_0_enable_gui_idle_interrupt(adev, false);
  2940. if (!adev->firmware.smu_load) {
  2941. /* legacy firmware loading */
  2942. r = gfx_v8_0_cp_gfx_load_microcode(adev);
  2943. if (r)
  2944. return r;
  2945. r = gfx_v8_0_cp_compute_load_microcode(adev);
  2946. if (r)
  2947. return r;
  2948. } else {
  2949. r = adev->smu.smumgr_funcs->check_fw_load_finish(adev,
  2950. AMDGPU_UCODE_ID_CP_CE);
  2951. if (r)
  2952. return -EINVAL;
  2953. r = adev->smu.smumgr_funcs->check_fw_load_finish(adev,
  2954. AMDGPU_UCODE_ID_CP_PFP);
  2955. if (r)
  2956. return -EINVAL;
  2957. r = adev->smu.smumgr_funcs->check_fw_load_finish(adev,
  2958. AMDGPU_UCODE_ID_CP_ME);
  2959. if (r)
  2960. return -EINVAL;
  2961. r = adev->smu.smumgr_funcs->check_fw_load_finish(adev,
  2962. AMDGPU_UCODE_ID_CP_MEC1);
  2963. if (r)
  2964. return -EINVAL;
  2965. }
  2966. r = gfx_v8_0_cp_gfx_resume(adev);
  2967. if (r)
  2968. return r;
  2969. r = gfx_v8_0_cp_compute_resume(adev);
  2970. if (r)
  2971. return r;
  2972. gfx_v8_0_enable_gui_idle_interrupt(adev, true);
  2973. return 0;
  2974. }
  2975. static void gfx_v8_0_cp_enable(struct amdgpu_device *adev, bool enable)
  2976. {
  2977. gfx_v8_0_cp_gfx_enable(adev, enable);
  2978. gfx_v8_0_cp_compute_enable(adev, enable);
  2979. }
  2980. static int gfx_v8_0_hw_init(void *handle)
  2981. {
  2982. int r;
  2983. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2984. gfx_v8_0_init_golden_registers(adev);
  2985. gfx_v8_0_gpu_init(adev);
  2986. r = gfx_v8_0_rlc_resume(adev);
  2987. if (r)
  2988. return r;
  2989. r = gfx_v8_0_cp_resume(adev);
  2990. if (r)
  2991. return r;
  2992. return r;
  2993. }
  2994. static int gfx_v8_0_hw_fini(void *handle)
  2995. {
  2996. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2997. gfx_v8_0_cp_enable(adev, false);
  2998. gfx_v8_0_rlc_stop(adev);
  2999. gfx_v8_0_cp_compute_fini(adev);
  3000. return 0;
  3001. }
  3002. static int gfx_v8_0_suspend(void *handle)
  3003. {
  3004. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  3005. return gfx_v8_0_hw_fini(adev);
  3006. }
  3007. static int gfx_v8_0_resume(void *handle)
  3008. {
  3009. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  3010. return gfx_v8_0_hw_init(adev);
  3011. }
  3012. static bool gfx_v8_0_is_idle(void *handle)
  3013. {
  3014. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  3015. if (REG_GET_FIELD(RREG32(mmGRBM_STATUS), GRBM_STATUS, GUI_ACTIVE))
  3016. return false;
  3017. else
  3018. return true;
  3019. }
  3020. static int gfx_v8_0_wait_for_idle(void *handle)
  3021. {
  3022. unsigned i;
  3023. u32 tmp;
  3024. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  3025. for (i = 0; i < adev->usec_timeout; i++) {
  3026. /* read MC_STATUS */
  3027. tmp = RREG32(mmGRBM_STATUS) & GRBM_STATUS__GUI_ACTIVE_MASK;
  3028. if (!REG_GET_FIELD(tmp, GRBM_STATUS, GUI_ACTIVE))
  3029. return 0;
  3030. udelay(1);
  3031. }
  3032. return -ETIMEDOUT;
  3033. }
  3034. static void gfx_v8_0_print_status(void *handle)
  3035. {
  3036. int i;
  3037. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  3038. dev_info(adev->dev, "GFX 8.x registers\n");
  3039. dev_info(adev->dev, " GRBM_STATUS=0x%08X\n",
  3040. RREG32(mmGRBM_STATUS));
  3041. dev_info(adev->dev, " GRBM_STATUS2=0x%08X\n",
  3042. RREG32(mmGRBM_STATUS2));
  3043. dev_info(adev->dev, " GRBM_STATUS_SE0=0x%08X\n",
  3044. RREG32(mmGRBM_STATUS_SE0));
  3045. dev_info(adev->dev, " GRBM_STATUS_SE1=0x%08X\n",
  3046. RREG32(mmGRBM_STATUS_SE1));
  3047. dev_info(adev->dev, " GRBM_STATUS_SE2=0x%08X\n",
  3048. RREG32(mmGRBM_STATUS_SE2));
  3049. dev_info(adev->dev, " GRBM_STATUS_SE3=0x%08X\n",
  3050. RREG32(mmGRBM_STATUS_SE3));
  3051. dev_info(adev->dev, " CP_STAT = 0x%08x\n", RREG32(mmCP_STAT));
  3052. dev_info(adev->dev, " CP_STALLED_STAT1 = 0x%08x\n",
  3053. RREG32(mmCP_STALLED_STAT1));
  3054. dev_info(adev->dev, " CP_STALLED_STAT2 = 0x%08x\n",
  3055. RREG32(mmCP_STALLED_STAT2));
  3056. dev_info(adev->dev, " CP_STALLED_STAT3 = 0x%08x\n",
  3057. RREG32(mmCP_STALLED_STAT3));
  3058. dev_info(adev->dev, " CP_CPF_BUSY_STAT = 0x%08x\n",
  3059. RREG32(mmCP_CPF_BUSY_STAT));
  3060. dev_info(adev->dev, " CP_CPF_STALLED_STAT1 = 0x%08x\n",
  3061. RREG32(mmCP_CPF_STALLED_STAT1));
  3062. dev_info(adev->dev, " CP_CPF_STATUS = 0x%08x\n", RREG32(mmCP_CPF_STATUS));
  3063. dev_info(adev->dev, " CP_CPC_BUSY_STAT = 0x%08x\n", RREG32(mmCP_CPC_BUSY_STAT));
  3064. dev_info(adev->dev, " CP_CPC_STALLED_STAT1 = 0x%08x\n",
  3065. RREG32(mmCP_CPC_STALLED_STAT1));
  3066. dev_info(adev->dev, " CP_CPC_STATUS = 0x%08x\n", RREG32(mmCP_CPC_STATUS));
  3067. for (i = 0; i < 32; i++) {
  3068. dev_info(adev->dev, " GB_TILE_MODE%d=0x%08X\n",
  3069. i, RREG32(mmGB_TILE_MODE0 + (i * 4)));
  3070. }
  3071. for (i = 0; i < 16; i++) {
  3072. dev_info(adev->dev, " GB_MACROTILE_MODE%d=0x%08X\n",
  3073. i, RREG32(mmGB_MACROTILE_MODE0 + (i * 4)));
  3074. }
  3075. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  3076. dev_info(adev->dev, " se: %d\n", i);
  3077. gfx_v8_0_select_se_sh(adev, i, 0xffffffff);
  3078. dev_info(adev->dev, " PA_SC_RASTER_CONFIG=0x%08X\n",
  3079. RREG32(mmPA_SC_RASTER_CONFIG));
  3080. dev_info(adev->dev, " PA_SC_RASTER_CONFIG_1=0x%08X\n",
  3081. RREG32(mmPA_SC_RASTER_CONFIG_1));
  3082. }
  3083. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff);
  3084. dev_info(adev->dev, " GB_ADDR_CONFIG=0x%08X\n",
  3085. RREG32(mmGB_ADDR_CONFIG));
  3086. dev_info(adev->dev, " HDP_ADDR_CONFIG=0x%08X\n",
  3087. RREG32(mmHDP_ADDR_CONFIG));
  3088. dev_info(adev->dev, " DMIF_ADDR_CALC=0x%08X\n",
  3089. RREG32(mmDMIF_ADDR_CALC));
  3090. dev_info(adev->dev, " SDMA0_TILING_CONFIG=0x%08X\n",
  3091. RREG32(mmSDMA0_TILING_CONFIG + SDMA0_REGISTER_OFFSET));
  3092. dev_info(adev->dev, " SDMA1_TILING_CONFIG=0x%08X\n",
  3093. RREG32(mmSDMA0_TILING_CONFIG + SDMA1_REGISTER_OFFSET));
  3094. dev_info(adev->dev, " UVD_UDEC_ADDR_CONFIG=0x%08X\n",
  3095. RREG32(mmUVD_UDEC_ADDR_CONFIG));
  3096. dev_info(adev->dev, " UVD_UDEC_DB_ADDR_CONFIG=0x%08X\n",
  3097. RREG32(mmUVD_UDEC_DB_ADDR_CONFIG));
  3098. dev_info(adev->dev, " UVD_UDEC_DBW_ADDR_CONFIG=0x%08X\n",
  3099. RREG32(mmUVD_UDEC_DBW_ADDR_CONFIG));
  3100. dev_info(adev->dev, " CP_MEQ_THRESHOLDS=0x%08X\n",
  3101. RREG32(mmCP_MEQ_THRESHOLDS));
  3102. dev_info(adev->dev, " SX_DEBUG_1=0x%08X\n",
  3103. RREG32(mmSX_DEBUG_1));
  3104. dev_info(adev->dev, " TA_CNTL_AUX=0x%08X\n",
  3105. RREG32(mmTA_CNTL_AUX));
  3106. dev_info(adev->dev, " SPI_CONFIG_CNTL=0x%08X\n",
  3107. RREG32(mmSPI_CONFIG_CNTL));
  3108. dev_info(adev->dev, " SQ_CONFIG=0x%08X\n",
  3109. RREG32(mmSQ_CONFIG));
  3110. dev_info(adev->dev, " DB_DEBUG=0x%08X\n",
  3111. RREG32(mmDB_DEBUG));
  3112. dev_info(adev->dev, " DB_DEBUG2=0x%08X\n",
  3113. RREG32(mmDB_DEBUG2));
  3114. dev_info(adev->dev, " DB_DEBUG3=0x%08X\n",
  3115. RREG32(mmDB_DEBUG3));
  3116. dev_info(adev->dev, " CB_HW_CONTROL=0x%08X\n",
  3117. RREG32(mmCB_HW_CONTROL));
  3118. dev_info(adev->dev, " SPI_CONFIG_CNTL_1=0x%08X\n",
  3119. RREG32(mmSPI_CONFIG_CNTL_1));
  3120. dev_info(adev->dev, " PA_SC_FIFO_SIZE=0x%08X\n",
  3121. RREG32(mmPA_SC_FIFO_SIZE));
  3122. dev_info(adev->dev, " VGT_NUM_INSTANCES=0x%08X\n",
  3123. RREG32(mmVGT_NUM_INSTANCES));
  3124. dev_info(adev->dev, " CP_PERFMON_CNTL=0x%08X\n",
  3125. RREG32(mmCP_PERFMON_CNTL));
  3126. dev_info(adev->dev, " PA_SC_FORCE_EOV_MAX_CNTS=0x%08X\n",
  3127. RREG32(mmPA_SC_FORCE_EOV_MAX_CNTS));
  3128. dev_info(adev->dev, " VGT_CACHE_INVALIDATION=0x%08X\n",
  3129. RREG32(mmVGT_CACHE_INVALIDATION));
  3130. dev_info(adev->dev, " VGT_GS_VERTEX_REUSE=0x%08X\n",
  3131. RREG32(mmVGT_GS_VERTEX_REUSE));
  3132. dev_info(adev->dev, " PA_SC_LINE_STIPPLE_STATE=0x%08X\n",
  3133. RREG32(mmPA_SC_LINE_STIPPLE_STATE));
  3134. dev_info(adev->dev, " PA_CL_ENHANCE=0x%08X\n",
  3135. RREG32(mmPA_CL_ENHANCE));
  3136. dev_info(adev->dev, " PA_SC_ENHANCE=0x%08X\n",
  3137. RREG32(mmPA_SC_ENHANCE));
  3138. dev_info(adev->dev, " CP_ME_CNTL=0x%08X\n",
  3139. RREG32(mmCP_ME_CNTL));
  3140. dev_info(adev->dev, " CP_MAX_CONTEXT=0x%08X\n",
  3141. RREG32(mmCP_MAX_CONTEXT));
  3142. dev_info(adev->dev, " CP_ENDIAN_SWAP=0x%08X\n",
  3143. RREG32(mmCP_ENDIAN_SWAP));
  3144. dev_info(adev->dev, " CP_DEVICE_ID=0x%08X\n",
  3145. RREG32(mmCP_DEVICE_ID));
  3146. dev_info(adev->dev, " CP_SEM_WAIT_TIMER=0x%08X\n",
  3147. RREG32(mmCP_SEM_WAIT_TIMER));
  3148. dev_info(adev->dev, " CP_RB_WPTR_DELAY=0x%08X\n",
  3149. RREG32(mmCP_RB_WPTR_DELAY));
  3150. dev_info(adev->dev, " CP_RB_VMID=0x%08X\n",
  3151. RREG32(mmCP_RB_VMID));
  3152. dev_info(adev->dev, " CP_RB0_CNTL=0x%08X\n",
  3153. RREG32(mmCP_RB0_CNTL));
  3154. dev_info(adev->dev, " CP_RB0_WPTR=0x%08X\n",
  3155. RREG32(mmCP_RB0_WPTR));
  3156. dev_info(adev->dev, " CP_RB0_RPTR_ADDR=0x%08X\n",
  3157. RREG32(mmCP_RB0_RPTR_ADDR));
  3158. dev_info(adev->dev, " CP_RB0_RPTR_ADDR_HI=0x%08X\n",
  3159. RREG32(mmCP_RB0_RPTR_ADDR_HI));
  3160. dev_info(adev->dev, " CP_RB0_CNTL=0x%08X\n",
  3161. RREG32(mmCP_RB0_CNTL));
  3162. dev_info(adev->dev, " CP_RB0_BASE=0x%08X\n",
  3163. RREG32(mmCP_RB0_BASE));
  3164. dev_info(adev->dev, " CP_RB0_BASE_HI=0x%08X\n",
  3165. RREG32(mmCP_RB0_BASE_HI));
  3166. dev_info(adev->dev, " CP_MEC_CNTL=0x%08X\n",
  3167. RREG32(mmCP_MEC_CNTL));
  3168. dev_info(adev->dev, " CP_CPF_DEBUG=0x%08X\n",
  3169. RREG32(mmCP_CPF_DEBUG));
  3170. dev_info(adev->dev, " SCRATCH_ADDR=0x%08X\n",
  3171. RREG32(mmSCRATCH_ADDR));
  3172. dev_info(adev->dev, " SCRATCH_UMSK=0x%08X\n",
  3173. RREG32(mmSCRATCH_UMSK));
  3174. dev_info(adev->dev, " CP_INT_CNTL_RING0=0x%08X\n",
  3175. RREG32(mmCP_INT_CNTL_RING0));
  3176. dev_info(adev->dev, " RLC_LB_CNTL=0x%08X\n",
  3177. RREG32(mmRLC_LB_CNTL));
  3178. dev_info(adev->dev, " RLC_CNTL=0x%08X\n",
  3179. RREG32(mmRLC_CNTL));
  3180. dev_info(adev->dev, " RLC_CGCG_CGLS_CTRL=0x%08X\n",
  3181. RREG32(mmRLC_CGCG_CGLS_CTRL));
  3182. dev_info(adev->dev, " RLC_LB_CNTR_INIT=0x%08X\n",
  3183. RREG32(mmRLC_LB_CNTR_INIT));
  3184. dev_info(adev->dev, " RLC_LB_CNTR_MAX=0x%08X\n",
  3185. RREG32(mmRLC_LB_CNTR_MAX));
  3186. dev_info(adev->dev, " RLC_LB_INIT_CU_MASK=0x%08X\n",
  3187. RREG32(mmRLC_LB_INIT_CU_MASK));
  3188. dev_info(adev->dev, " RLC_LB_PARAMS=0x%08X\n",
  3189. RREG32(mmRLC_LB_PARAMS));
  3190. dev_info(adev->dev, " RLC_LB_CNTL=0x%08X\n",
  3191. RREG32(mmRLC_LB_CNTL));
  3192. dev_info(adev->dev, " RLC_MC_CNTL=0x%08X\n",
  3193. RREG32(mmRLC_MC_CNTL));
  3194. dev_info(adev->dev, " RLC_UCODE_CNTL=0x%08X\n",
  3195. RREG32(mmRLC_UCODE_CNTL));
  3196. mutex_lock(&adev->srbm_mutex);
  3197. for (i = 0; i < 16; i++) {
  3198. vi_srbm_select(adev, 0, 0, 0, i);
  3199. dev_info(adev->dev, " VM %d:\n", i);
  3200. dev_info(adev->dev, " SH_MEM_CONFIG=0x%08X\n",
  3201. RREG32(mmSH_MEM_CONFIG));
  3202. dev_info(adev->dev, " SH_MEM_APE1_BASE=0x%08X\n",
  3203. RREG32(mmSH_MEM_APE1_BASE));
  3204. dev_info(adev->dev, " SH_MEM_APE1_LIMIT=0x%08X\n",
  3205. RREG32(mmSH_MEM_APE1_LIMIT));
  3206. dev_info(adev->dev, " SH_MEM_BASES=0x%08X\n",
  3207. RREG32(mmSH_MEM_BASES));
  3208. }
  3209. vi_srbm_select(adev, 0, 0, 0, 0);
  3210. mutex_unlock(&adev->srbm_mutex);
  3211. }
  3212. static int gfx_v8_0_soft_reset(void *handle)
  3213. {
  3214. u32 grbm_soft_reset = 0, srbm_soft_reset = 0;
  3215. u32 tmp;
  3216. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  3217. /* GRBM_STATUS */
  3218. tmp = RREG32(mmGRBM_STATUS);
  3219. if (tmp & (GRBM_STATUS__PA_BUSY_MASK | GRBM_STATUS__SC_BUSY_MASK |
  3220. GRBM_STATUS__BCI_BUSY_MASK | GRBM_STATUS__SX_BUSY_MASK |
  3221. GRBM_STATUS__TA_BUSY_MASK | GRBM_STATUS__VGT_BUSY_MASK |
  3222. GRBM_STATUS__DB_BUSY_MASK | GRBM_STATUS__CB_BUSY_MASK |
  3223. GRBM_STATUS__GDS_BUSY_MASK | GRBM_STATUS__SPI_BUSY_MASK |
  3224. GRBM_STATUS__IA_BUSY_MASK | GRBM_STATUS__IA_BUSY_NO_DMA_MASK)) {
  3225. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset,
  3226. GRBM_SOFT_RESET, SOFT_RESET_CP, 1);
  3227. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset,
  3228. GRBM_SOFT_RESET, SOFT_RESET_GFX, 1);
  3229. }
  3230. if (tmp & (GRBM_STATUS__CP_BUSY_MASK | GRBM_STATUS__CP_COHERENCY_BUSY_MASK)) {
  3231. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset,
  3232. GRBM_SOFT_RESET, SOFT_RESET_CP, 1);
  3233. srbm_soft_reset = REG_SET_FIELD(srbm_soft_reset,
  3234. SRBM_SOFT_RESET, SOFT_RESET_GRBM, 1);
  3235. }
  3236. /* GRBM_STATUS2 */
  3237. tmp = RREG32(mmGRBM_STATUS2);
  3238. if (REG_GET_FIELD(tmp, GRBM_STATUS2, RLC_BUSY))
  3239. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset,
  3240. GRBM_SOFT_RESET, SOFT_RESET_RLC, 1);
  3241. /* SRBM_STATUS */
  3242. tmp = RREG32(mmSRBM_STATUS);
  3243. if (REG_GET_FIELD(tmp, SRBM_STATUS, GRBM_RQ_PENDING))
  3244. srbm_soft_reset = REG_SET_FIELD(srbm_soft_reset,
  3245. SRBM_SOFT_RESET, SOFT_RESET_GRBM, 1);
  3246. if (grbm_soft_reset || srbm_soft_reset) {
  3247. gfx_v8_0_print_status((void *)adev);
  3248. /* stop the rlc */
  3249. gfx_v8_0_rlc_stop(adev);
  3250. /* Disable GFX parsing/prefetching */
  3251. gfx_v8_0_cp_gfx_enable(adev, false);
  3252. /* Disable MEC parsing/prefetching */
  3253. /* XXX todo */
  3254. if (grbm_soft_reset) {
  3255. tmp = RREG32(mmGRBM_SOFT_RESET);
  3256. tmp |= grbm_soft_reset;
  3257. dev_info(adev->dev, "GRBM_SOFT_RESET=0x%08X\n", tmp);
  3258. WREG32(mmGRBM_SOFT_RESET, tmp);
  3259. tmp = RREG32(mmGRBM_SOFT_RESET);
  3260. udelay(50);
  3261. tmp &= ~grbm_soft_reset;
  3262. WREG32(mmGRBM_SOFT_RESET, tmp);
  3263. tmp = RREG32(mmGRBM_SOFT_RESET);
  3264. }
  3265. if (srbm_soft_reset) {
  3266. tmp = RREG32(mmSRBM_SOFT_RESET);
  3267. tmp |= srbm_soft_reset;
  3268. dev_info(adev->dev, "SRBM_SOFT_RESET=0x%08X\n", tmp);
  3269. WREG32(mmSRBM_SOFT_RESET, tmp);
  3270. tmp = RREG32(mmSRBM_SOFT_RESET);
  3271. udelay(50);
  3272. tmp &= ~srbm_soft_reset;
  3273. WREG32(mmSRBM_SOFT_RESET, tmp);
  3274. tmp = RREG32(mmSRBM_SOFT_RESET);
  3275. }
  3276. /* Wait a little for things to settle down */
  3277. udelay(50);
  3278. gfx_v8_0_print_status((void *)adev);
  3279. }
  3280. return 0;
  3281. }
  3282. /**
  3283. * gfx_v8_0_get_gpu_clock_counter - return GPU clock counter snapshot
  3284. *
  3285. * @adev: amdgpu_device pointer
  3286. *
  3287. * Fetches a GPU clock counter snapshot.
  3288. * Returns the 64 bit clock counter snapshot.
  3289. */
  3290. uint64_t gfx_v8_0_get_gpu_clock_counter(struct amdgpu_device *adev)
  3291. {
  3292. uint64_t clock;
  3293. mutex_lock(&adev->gfx.gpu_clock_mutex);
  3294. WREG32(mmRLC_CAPTURE_GPU_CLOCK_COUNT, 1);
  3295. clock = (uint64_t)RREG32(mmRLC_GPU_CLOCK_COUNT_LSB) |
  3296. ((uint64_t)RREG32(mmRLC_GPU_CLOCK_COUNT_MSB) << 32ULL);
  3297. mutex_unlock(&adev->gfx.gpu_clock_mutex);
  3298. return clock;
  3299. }
  3300. static void gfx_v8_0_ring_emit_gds_switch(struct amdgpu_ring *ring,
  3301. uint32_t vmid,
  3302. uint32_t gds_base, uint32_t gds_size,
  3303. uint32_t gws_base, uint32_t gws_size,
  3304. uint32_t oa_base, uint32_t oa_size)
  3305. {
  3306. gds_base = gds_base >> AMDGPU_GDS_SHIFT;
  3307. gds_size = gds_size >> AMDGPU_GDS_SHIFT;
  3308. gws_base = gws_base >> AMDGPU_GWS_SHIFT;
  3309. gws_size = gws_size >> AMDGPU_GWS_SHIFT;
  3310. oa_base = oa_base >> AMDGPU_OA_SHIFT;
  3311. oa_size = oa_size >> AMDGPU_OA_SHIFT;
  3312. /* GDS Base */
  3313. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  3314. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  3315. WRITE_DATA_DST_SEL(0)));
  3316. amdgpu_ring_write(ring, amdgpu_gds_reg_offset[vmid].mem_base);
  3317. amdgpu_ring_write(ring, 0);
  3318. amdgpu_ring_write(ring, gds_base);
  3319. /* GDS Size */
  3320. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  3321. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  3322. WRITE_DATA_DST_SEL(0)));
  3323. amdgpu_ring_write(ring, amdgpu_gds_reg_offset[vmid].mem_size);
  3324. amdgpu_ring_write(ring, 0);
  3325. amdgpu_ring_write(ring, gds_size);
  3326. /* GWS */
  3327. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  3328. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  3329. WRITE_DATA_DST_SEL(0)));
  3330. amdgpu_ring_write(ring, amdgpu_gds_reg_offset[vmid].gws);
  3331. amdgpu_ring_write(ring, 0);
  3332. amdgpu_ring_write(ring, gws_size << GDS_GWS_VMID0__SIZE__SHIFT | gws_base);
  3333. /* OA */
  3334. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  3335. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  3336. WRITE_DATA_DST_SEL(0)));
  3337. amdgpu_ring_write(ring, amdgpu_gds_reg_offset[vmid].oa);
  3338. amdgpu_ring_write(ring, 0);
  3339. amdgpu_ring_write(ring, (1 << (oa_size + oa_base)) - (1 << oa_base));
  3340. }
  3341. static int gfx_v8_0_early_init(void *handle)
  3342. {
  3343. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  3344. adev->gfx.num_gfx_rings = GFX8_NUM_GFX_RINGS;
  3345. adev->gfx.num_compute_rings = GFX8_NUM_COMPUTE_RINGS;
  3346. gfx_v8_0_set_ring_funcs(adev);
  3347. gfx_v8_0_set_irq_funcs(adev);
  3348. gfx_v8_0_set_gds_init(adev);
  3349. return 0;
  3350. }
  3351. static int gfx_v8_0_set_powergating_state(void *handle,
  3352. enum amd_powergating_state state)
  3353. {
  3354. return 0;
  3355. }
  3356. static int gfx_v8_0_set_clockgating_state(void *handle,
  3357. enum amd_clockgating_state state)
  3358. {
  3359. return 0;
  3360. }
  3361. static u32 gfx_v8_0_ring_get_rptr_gfx(struct amdgpu_ring *ring)
  3362. {
  3363. u32 rptr;
  3364. rptr = ring->adev->wb.wb[ring->rptr_offs];
  3365. return rptr;
  3366. }
  3367. static u32 gfx_v8_0_ring_get_wptr_gfx(struct amdgpu_ring *ring)
  3368. {
  3369. struct amdgpu_device *adev = ring->adev;
  3370. u32 wptr;
  3371. if (ring->use_doorbell)
  3372. /* XXX check if swapping is necessary on BE */
  3373. wptr = ring->adev->wb.wb[ring->wptr_offs];
  3374. else
  3375. wptr = RREG32(mmCP_RB0_WPTR);
  3376. return wptr;
  3377. }
  3378. static void gfx_v8_0_ring_set_wptr_gfx(struct amdgpu_ring *ring)
  3379. {
  3380. struct amdgpu_device *adev = ring->adev;
  3381. if (ring->use_doorbell) {
  3382. /* XXX check if swapping is necessary on BE */
  3383. adev->wb.wb[ring->wptr_offs] = ring->wptr;
  3384. WDOORBELL32(ring->doorbell_index, ring->wptr);
  3385. } else {
  3386. WREG32(mmCP_RB0_WPTR, ring->wptr);
  3387. (void)RREG32(mmCP_RB0_WPTR);
  3388. }
  3389. }
  3390. static void gfx_v8_0_ring_emit_hdp_flush(struct amdgpu_ring *ring)
  3391. {
  3392. u32 ref_and_mask, reg_mem_engine;
  3393. if (ring->type == AMDGPU_RING_TYPE_COMPUTE) {
  3394. switch (ring->me) {
  3395. case 1:
  3396. ref_and_mask = GPU_HDP_FLUSH_DONE__CP2_MASK << ring->pipe;
  3397. break;
  3398. case 2:
  3399. ref_and_mask = GPU_HDP_FLUSH_DONE__CP6_MASK << ring->pipe;
  3400. break;
  3401. default:
  3402. return;
  3403. }
  3404. reg_mem_engine = 0;
  3405. } else {
  3406. ref_and_mask = GPU_HDP_FLUSH_DONE__CP0_MASK;
  3407. reg_mem_engine = WAIT_REG_MEM_ENGINE(1); /* pfp */
  3408. }
  3409. amdgpu_ring_write(ring, PACKET3(PACKET3_WAIT_REG_MEM, 5));
  3410. amdgpu_ring_write(ring, (WAIT_REG_MEM_OPERATION(1) | /* write, wait, write */
  3411. WAIT_REG_MEM_FUNCTION(3) | /* == */
  3412. reg_mem_engine));
  3413. amdgpu_ring_write(ring, mmGPU_HDP_FLUSH_REQ);
  3414. amdgpu_ring_write(ring, mmGPU_HDP_FLUSH_DONE);
  3415. amdgpu_ring_write(ring, ref_and_mask);
  3416. amdgpu_ring_write(ring, ref_and_mask);
  3417. amdgpu_ring_write(ring, 0x20); /* poll interval */
  3418. }
  3419. static void gfx_v8_0_ring_emit_ib(struct amdgpu_ring *ring,
  3420. struct amdgpu_ib *ib)
  3421. {
  3422. bool need_ctx_switch = ring->current_ctx != ib->ctx;
  3423. u32 header, control = 0;
  3424. u32 next_rptr = ring->wptr + 5;
  3425. /* drop the CE preamble IB for the same context */
  3426. if ((ring->type == AMDGPU_RING_TYPE_GFX) &&
  3427. (ib->flags & AMDGPU_IB_FLAG_PREAMBLE) &&
  3428. !need_ctx_switch)
  3429. return;
  3430. if (ring->type == AMDGPU_RING_TYPE_COMPUTE)
  3431. control |= INDIRECT_BUFFER_VALID;
  3432. if (need_ctx_switch && ring->type == AMDGPU_RING_TYPE_GFX)
  3433. next_rptr += 2;
  3434. next_rptr += 4;
  3435. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  3436. amdgpu_ring_write(ring, WRITE_DATA_DST_SEL(5) | WR_CONFIRM);
  3437. amdgpu_ring_write(ring, ring->next_rptr_gpu_addr & 0xfffffffc);
  3438. amdgpu_ring_write(ring, upper_32_bits(ring->next_rptr_gpu_addr) & 0xffffffff);
  3439. amdgpu_ring_write(ring, next_rptr);
  3440. /* insert SWITCH_BUFFER packet before first IB in the ring frame */
  3441. if (need_ctx_switch && ring->type == AMDGPU_RING_TYPE_GFX) {
  3442. amdgpu_ring_write(ring, PACKET3(PACKET3_SWITCH_BUFFER, 0));
  3443. amdgpu_ring_write(ring, 0);
  3444. }
  3445. if (ib->flags & AMDGPU_IB_FLAG_CE)
  3446. header = PACKET3(PACKET3_INDIRECT_BUFFER_CONST, 2);
  3447. else
  3448. header = PACKET3(PACKET3_INDIRECT_BUFFER, 2);
  3449. control |= ib->length_dw |
  3450. (ib->vm ? (ib->vm->ids[ring->idx].id << 24) : 0);
  3451. amdgpu_ring_write(ring, header);
  3452. amdgpu_ring_write(ring,
  3453. #ifdef __BIG_ENDIAN
  3454. (2 << 0) |
  3455. #endif
  3456. (ib->gpu_addr & 0xFFFFFFFC));
  3457. amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr) & 0xFFFF);
  3458. amdgpu_ring_write(ring, control);
  3459. }
  3460. static void gfx_v8_0_ring_emit_fence_gfx(struct amdgpu_ring *ring, u64 addr,
  3461. u64 seq, unsigned flags)
  3462. {
  3463. bool write64bit = flags & AMDGPU_FENCE_FLAG_64BIT;
  3464. bool int_sel = flags & AMDGPU_FENCE_FLAG_INT;
  3465. /* EVENT_WRITE_EOP - flush caches, send int */
  3466. amdgpu_ring_write(ring, PACKET3(PACKET3_EVENT_WRITE_EOP, 4));
  3467. amdgpu_ring_write(ring, (EOP_TCL1_ACTION_EN |
  3468. EOP_TC_ACTION_EN |
  3469. EVENT_TYPE(CACHE_FLUSH_AND_INV_TS_EVENT) |
  3470. EVENT_INDEX(5)));
  3471. amdgpu_ring_write(ring, addr & 0xfffffffc);
  3472. amdgpu_ring_write(ring, (upper_32_bits(addr) & 0xffff) |
  3473. DATA_SEL(write64bit ? 2 : 1) | INT_SEL(int_sel ? 2 : 0));
  3474. amdgpu_ring_write(ring, lower_32_bits(seq));
  3475. amdgpu_ring_write(ring, upper_32_bits(seq));
  3476. }
  3477. /**
  3478. * gfx_v8_0_ring_emit_semaphore - emit a semaphore on the CP ring
  3479. *
  3480. * @ring: amdgpu ring buffer object
  3481. * @semaphore: amdgpu semaphore object
  3482. * @emit_wait: Is this a sempahore wait?
  3483. *
  3484. * Emits a semaphore signal/wait packet to the CP ring and prevents the PFP
  3485. * from running ahead of semaphore waits.
  3486. */
  3487. static bool gfx_v8_0_ring_emit_semaphore(struct amdgpu_ring *ring,
  3488. struct amdgpu_semaphore *semaphore,
  3489. bool emit_wait)
  3490. {
  3491. uint64_t addr = semaphore->gpu_addr;
  3492. unsigned sel = emit_wait ? PACKET3_SEM_SEL_WAIT : PACKET3_SEM_SEL_SIGNAL;
  3493. if (ring->adev->asic_type == CHIP_TOPAZ ||
  3494. ring->adev->asic_type == CHIP_TONGA)
  3495. /* we got a hw semaphore bug in VI TONGA, return false to switch back to sw fence wait */
  3496. return false;
  3497. else {
  3498. amdgpu_ring_write(ring, PACKET3(PACKET3_MEM_SEMAPHORE, 2));
  3499. amdgpu_ring_write(ring, lower_32_bits(addr));
  3500. amdgpu_ring_write(ring, upper_32_bits(addr));
  3501. amdgpu_ring_write(ring, sel);
  3502. }
  3503. if (emit_wait && (ring->type == AMDGPU_RING_TYPE_GFX)) {
  3504. /* Prevent the PFP from running ahead of the semaphore wait */
  3505. amdgpu_ring_write(ring, PACKET3(PACKET3_PFP_SYNC_ME, 0));
  3506. amdgpu_ring_write(ring, 0x0);
  3507. }
  3508. return true;
  3509. }
  3510. static void gfx_v8_0_ce_sync_me(struct amdgpu_ring *ring)
  3511. {
  3512. struct amdgpu_device *adev = ring->adev;
  3513. u64 gpu_addr = adev->wb.gpu_addr + adev->gfx.ce_sync_offs * 4;
  3514. /* instruct DE to set a magic number */
  3515. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  3516. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  3517. WRITE_DATA_DST_SEL(5)));
  3518. amdgpu_ring_write(ring, gpu_addr & 0xfffffffc);
  3519. amdgpu_ring_write(ring, upper_32_bits(gpu_addr) & 0xffffffff);
  3520. amdgpu_ring_write(ring, 1);
  3521. /* let CE wait till condition satisfied */
  3522. amdgpu_ring_write(ring, PACKET3(PACKET3_WAIT_REG_MEM, 5));
  3523. amdgpu_ring_write(ring, (WAIT_REG_MEM_OPERATION(0) | /* wait */
  3524. WAIT_REG_MEM_MEM_SPACE(1) | /* memory */
  3525. WAIT_REG_MEM_FUNCTION(3) | /* == */
  3526. WAIT_REG_MEM_ENGINE(2))); /* ce */
  3527. amdgpu_ring_write(ring, gpu_addr & 0xfffffffc);
  3528. amdgpu_ring_write(ring, upper_32_bits(gpu_addr) & 0xffffffff);
  3529. amdgpu_ring_write(ring, 1);
  3530. amdgpu_ring_write(ring, 0xffffffff);
  3531. amdgpu_ring_write(ring, 4); /* poll interval */
  3532. /* instruct CE to reset wb of ce_sync to zero */
  3533. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  3534. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(2) |
  3535. WRITE_DATA_DST_SEL(5) |
  3536. WR_CONFIRM));
  3537. amdgpu_ring_write(ring, gpu_addr & 0xfffffffc);
  3538. amdgpu_ring_write(ring, upper_32_bits(gpu_addr) & 0xffffffff);
  3539. amdgpu_ring_write(ring, 0);
  3540. }
  3541. static void gfx_v8_0_ring_emit_vm_flush(struct amdgpu_ring *ring,
  3542. unsigned vm_id, uint64_t pd_addr)
  3543. {
  3544. int usepfp = (ring->type == AMDGPU_RING_TYPE_GFX);
  3545. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  3546. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(usepfp) |
  3547. WRITE_DATA_DST_SEL(0)));
  3548. if (vm_id < 8) {
  3549. amdgpu_ring_write(ring,
  3550. (mmVM_CONTEXT0_PAGE_TABLE_BASE_ADDR + vm_id));
  3551. } else {
  3552. amdgpu_ring_write(ring,
  3553. (mmVM_CONTEXT8_PAGE_TABLE_BASE_ADDR + vm_id - 8));
  3554. }
  3555. amdgpu_ring_write(ring, 0);
  3556. amdgpu_ring_write(ring, pd_addr >> 12);
  3557. /* bits 0-15 are the VM contexts0-15 */
  3558. /* invalidate the cache */
  3559. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  3560. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  3561. WRITE_DATA_DST_SEL(0)));
  3562. amdgpu_ring_write(ring, mmVM_INVALIDATE_REQUEST);
  3563. amdgpu_ring_write(ring, 0);
  3564. amdgpu_ring_write(ring, 1 << vm_id);
  3565. /* wait for the invalidate to complete */
  3566. amdgpu_ring_write(ring, PACKET3(PACKET3_WAIT_REG_MEM, 5));
  3567. amdgpu_ring_write(ring, (WAIT_REG_MEM_OPERATION(0) | /* wait */
  3568. WAIT_REG_MEM_FUNCTION(0) | /* always */
  3569. WAIT_REG_MEM_ENGINE(0))); /* me */
  3570. amdgpu_ring_write(ring, mmVM_INVALIDATE_REQUEST);
  3571. amdgpu_ring_write(ring, 0);
  3572. amdgpu_ring_write(ring, 0); /* ref */
  3573. amdgpu_ring_write(ring, 0); /* mask */
  3574. amdgpu_ring_write(ring, 0x20); /* poll interval */
  3575. /* compute doesn't have PFP */
  3576. if (usepfp) {
  3577. /* sync PFP to ME, otherwise we might get invalid PFP reads */
  3578. amdgpu_ring_write(ring, PACKET3(PACKET3_PFP_SYNC_ME, 0));
  3579. amdgpu_ring_write(ring, 0x0);
  3580. /* synce CE with ME to prevent CE fetch CEIB before context switch done */
  3581. gfx_v8_0_ce_sync_me(ring);
  3582. }
  3583. }
  3584. static bool gfx_v8_0_ring_is_lockup(struct amdgpu_ring *ring)
  3585. {
  3586. if (gfx_v8_0_is_idle(ring->adev)) {
  3587. amdgpu_ring_lockup_update(ring);
  3588. return false;
  3589. }
  3590. return amdgpu_ring_test_lockup(ring);
  3591. }
  3592. static u32 gfx_v8_0_ring_get_rptr_compute(struct amdgpu_ring *ring)
  3593. {
  3594. return ring->adev->wb.wb[ring->rptr_offs];
  3595. }
  3596. static u32 gfx_v8_0_ring_get_wptr_compute(struct amdgpu_ring *ring)
  3597. {
  3598. return ring->adev->wb.wb[ring->wptr_offs];
  3599. }
  3600. static void gfx_v8_0_ring_set_wptr_compute(struct amdgpu_ring *ring)
  3601. {
  3602. struct amdgpu_device *adev = ring->adev;
  3603. /* XXX check if swapping is necessary on BE */
  3604. adev->wb.wb[ring->wptr_offs] = ring->wptr;
  3605. WDOORBELL32(ring->doorbell_index, ring->wptr);
  3606. }
  3607. static void gfx_v8_0_ring_emit_fence_compute(struct amdgpu_ring *ring,
  3608. u64 addr, u64 seq,
  3609. unsigned flags)
  3610. {
  3611. bool write64bit = flags & AMDGPU_FENCE_FLAG_64BIT;
  3612. bool int_sel = flags & AMDGPU_FENCE_FLAG_INT;
  3613. /* RELEASE_MEM - flush caches, send int */
  3614. amdgpu_ring_write(ring, PACKET3(PACKET3_RELEASE_MEM, 5));
  3615. amdgpu_ring_write(ring, (EOP_TCL1_ACTION_EN |
  3616. EOP_TC_ACTION_EN |
  3617. EVENT_TYPE(CACHE_FLUSH_AND_INV_TS_EVENT) |
  3618. EVENT_INDEX(5)));
  3619. amdgpu_ring_write(ring, DATA_SEL(write64bit ? 2 : 1) | INT_SEL(int_sel ? 2 : 0));
  3620. amdgpu_ring_write(ring, addr & 0xfffffffc);
  3621. amdgpu_ring_write(ring, upper_32_bits(addr));
  3622. amdgpu_ring_write(ring, lower_32_bits(seq));
  3623. amdgpu_ring_write(ring, upper_32_bits(seq));
  3624. }
  3625. static void gfx_v8_0_set_gfx_eop_interrupt_state(struct amdgpu_device *adev,
  3626. enum amdgpu_interrupt_state state)
  3627. {
  3628. u32 cp_int_cntl;
  3629. switch (state) {
  3630. case AMDGPU_IRQ_STATE_DISABLE:
  3631. cp_int_cntl = RREG32(mmCP_INT_CNTL_RING0);
  3632. cp_int_cntl = REG_SET_FIELD(cp_int_cntl, CP_INT_CNTL_RING0,
  3633. TIME_STAMP_INT_ENABLE, 0);
  3634. WREG32(mmCP_INT_CNTL_RING0, cp_int_cntl);
  3635. break;
  3636. case AMDGPU_IRQ_STATE_ENABLE:
  3637. cp_int_cntl = RREG32(mmCP_INT_CNTL_RING0);
  3638. cp_int_cntl =
  3639. REG_SET_FIELD(cp_int_cntl, CP_INT_CNTL_RING0,
  3640. TIME_STAMP_INT_ENABLE, 1);
  3641. WREG32(mmCP_INT_CNTL_RING0, cp_int_cntl);
  3642. break;
  3643. default:
  3644. break;
  3645. }
  3646. }
  3647. static void gfx_v8_0_set_compute_eop_interrupt_state(struct amdgpu_device *adev,
  3648. int me, int pipe,
  3649. enum amdgpu_interrupt_state state)
  3650. {
  3651. u32 mec_int_cntl, mec_int_cntl_reg;
  3652. /*
  3653. * amdgpu controls only pipe 0 of MEC1. That's why this function only
  3654. * handles the setting of interrupts for this specific pipe. All other
  3655. * pipes' interrupts are set by amdkfd.
  3656. */
  3657. if (me == 1) {
  3658. switch (pipe) {
  3659. case 0:
  3660. mec_int_cntl_reg = mmCP_ME1_PIPE0_INT_CNTL;
  3661. break;
  3662. default:
  3663. DRM_DEBUG("invalid pipe %d\n", pipe);
  3664. return;
  3665. }
  3666. } else {
  3667. DRM_DEBUG("invalid me %d\n", me);
  3668. return;
  3669. }
  3670. switch (state) {
  3671. case AMDGPU_IRQ_STATE_DISABLE:
  3672. mec_int_cntl = RREG32(mec_int_cntl_reg);
  3673. mec_int_cntl = REG_SET_FIELD(mec_int_cntl, CP_ME1_PIPE0_INT_CNTL,
  3674. TIME_STAMP_INT_ENABLE, 0);
  3675. WREG32(mec_int_cntl_reg, mec_int_cntl);
  3676. break;
  3677. case AMDGPU_IRQ_STATE_ENABLE:
  3678. mec_int_cntl = RREG32(mec_int_cntl_reg);
  3679. mec_int_cntl = REG_SET_FIELD(mec_int_cntl, CP_ME1_PIPE0_INT_CNTL,
  3680. TIME_STAMP_INT_ENABLE, 1);
  3681. WREG32(mec_int_cntl_reg, mec_int_cntl);
  3682. break;
  3683. default:
  3684. break;
  3685. }
  3686. }
  3687. static int gfx_v8_0_set_priv_reg_fault_state(struct amdgpu_device *adev,
  3688. struct amdgpu_irq_src *source,
  3689. unsigned type,
  3690. enum amdgpu_interrupt_state state)
  3691. {
  3692. u32 cp_int_cntl;
  3693. switch (state) {
  3694. case AMDGPU_IRQ_STATE_DISABLE:
  3695. cp_int_cntl = RREG32(mmCP_INT_CNTL_RING0);
  3696. cp_int_cntl = REG_SET_FIELD(cp_int_cntl, CP_INT_CNTL_RING0,
  3697. PRIV_REG_INT_ENABLE, 0);
  3698. WREG32(mmCP_INT_CNTL_RING0, cp_int_cntl);
  3699. break;
  3700. case AMDGPU_IRQ_STATE_ENABLE:
  3701. cp_int_cntl = RREG32(mmCP_INT_CNTL_RING0);
  3702. cp_int_cntl = REG_SET_FIELD(cp_int_cntl, CP_INT_CNTL_RING0,
  3703. PRIV_REG_INT_ENABLE, 0);
  3704. WREG32(mmCP_INT_CNTL_RING0, cp_int_cntl);
  3705. break;
  3706. default:
  3707. break;
  3708. }
  3709. return 0;
  3710. }
  3711. static int gfx_v8_0_set_priv_inst_fault_state(struct amdgpu_device *adev,
  3712. struct amdgpu_irq_src *source,
  3713. unsigned type,
  3714. enum amdgpu_interrupt_state state)
  3715. {
  3716. u32 cp_int_cntl;
  3717. switch (state) {
  3718. case AMDGPU_IRQ_STATE_DISABLE:
  3719. cp_int_cntl = RREG32(mmCP_INT_CNTL_RING0);
  3720. cp_int_cntl = REG_SET_FIELD(cp_int_cntl, CP_INT_CNTL_RING0,
  3721. PRIV_INSTR_INT_ENABLE, 0);
  3722. WREG32(mmCP_INT_CNTL_RING0, cp_int_cntl);
  3723. break;
  3724. case AMDGPU_IRQ_STATE_ENABLE:
  3725. cp_int_cntl = RREG32(mmCP_INT_CNTL_RING0);
  3726. cp_int_cntl = REG_SET_FIELD(cp_int_cntl, CP_INT_CNTL_RING0,
  3727. PRIV_INSTR_INT_ENABLE, 1);
  3728. WREG32(mmCP_INT_CNTL_RING0, cp_int_cntl);
  3729. break;
  3730. default:
  3731. break;
  3732. }
  3733. return 0;
  3734. }
  3735. static int gfx_v8_0_set_eop_interrupt_state(struct amdgpu_device *adev,
  3736. struct amdgpu_irq_src *src,
  3737. unsigned type,
  3738. enum amdgpu_interrupt_state state)
  3739. {
  3740. switch (type) {
  3741. case AMDGPU_CP_IRQ_GFX_EOP:
  3742. gfx_v8_0_set_gfx_eop_interrupt_state(adev, state);
  3743. break;
  3744. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE0_EOP:
  3745. gfx_v8_0_set_compute_eop_interrupt_state(adev, 1, 0, state);
  3746. break;
  3747. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE1_EOP:
  3748. gfx_v8_0_set_compute_eop_interrupt_state(adev, 1, 1, state);
  3749. break;
  3750. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE2_EOP:
  3751. gfx_v8_0_set_compute_eop_interrupt_state(adev, 1, 2, state);
  3752. break;
  3753. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE3_EOP:
  3754. gfx_v8_0_set_compute_eop_interrupt_state(adev, 1, 3, state);
  3755. break;
  3756. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE0_EOP:
  3757. gfx_v8_0_set_compute_eop_interrupt_state(adev, 2, 0, state);
  3758. break;
  3759. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE1_EOP:
  3760. gfx_v8_0_set_compute_eop_interrupt_state(adev, 2, 1, state);
  3761. break;
  3762. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE2_EOP:
  3763. gfx_v8_0_set_compute_eop_interrupt_state(adev, 2, 2, state);
  3764. break;
  3765. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE3_EOP:
  3766. gfx_v8_0_set_compute_eop_interrupt_state(adev, 2, 3, state);
  3767. break;
  3768. default:
  3769. break;
  3770. }
  3771. return 0;
  3772. }
  3773. static int gfx_v8_0_eop_irq(struct amdgpu_device *adev,
  3774. struct amdgpu_irq_src *source,
  3775. struct amdgpu_iv_entry *entry)
  3776. {
  3777. int i;
  3778. u8 me_id, pipe_id, queue_id;
  3779. struct amdgpu_ring *ring;
  3780. DRM_DEBUG("IH: CP EOP\n");
  3781. me_id = (entry->ring_id & 0x0c) >> 2;
  3782. pipe_id = (entry->ring_id & 0x03) >> 0;
  3783. queue_id = (entry->ring_id & 0x70) >> 4;
  3784. switch (me_id) {
  3785. case 0:
  3786. amdgpu_fence_process(&adev->gfx.gfx_ring[0]);
  3787. break;
  3788. case 1:
  3789. case 2:
  3790. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  3791. ring = &adev->gfx.compute_ring[i];
  3792. /* Per-queue interrupt is supported for MEC starting from VI.
  3793. * The interrupt can only be enabled/disabled per pipe instead of per queue.
  3794. */
  3795. if ((ring->me == me_id) && (ring->pipe == pipe_id) && (ring->queue == queue_id))
  3796. amdgpu_fence_process(ring);
  3797. }
  3798. break;
  3799. }
  3800. return 0;
  3801. }
  3802. static int gfx_v8_0_priv_reg_irq(struct amdgpu_device *adev,
  3803. struct amdgpu_irq_src *source,
  3804. struct amdgpu_iv_entry *entry)
  3805. {
  3806. DRM_ERROR("Illegal register access in command stream\n");
  3807. schedule_work(&adev->reset_work);
  3808. return 0;
  3809. }
  3810. static int gfx_v8_0_priv_inst_irq(struct amdgpu_device *adev,
  3811. struct amdgpu_irq_src *source,
  3812. struct amdgpu_iv_entry *entry)
  3813. {
  3814. DRM_ERROR("Illegal instruction in command stream\n");
  3815. schedule_work(&adev->reset_work);
  3816. return 0;
  3817. }
  3818. const struct amd_ip_funcs gfx_v8_0_ip_funcs = {
  3819. .early_init = gfx_v8_0_early_init,
  3820. .late_init = NULL,
  3821. .sw_init = gfx_v8_0_sw_init,
  3822. .sw_fini = gfx_v8_0_sw_fini,
  3823. .hw_init = gfx_v8_0_hw_init,
  3824. .hw_fini = gfx_v8_0_hw_fini,
  3825. .suspend = gfx_v8_0_suspend,
  3826. .resume = gfx_v8_0_resume,
  3827. .is_idle = gfx_v8_0_is_idle,
  3828. .wait_for_idle = gfx_v8_0_wait_for_idle,
  3829. .soft_reset = gfx_v8_0_soft_reset,
  3830. .print_status = gfx_v8_0_print_status,
  3831. .set_clockgating_state = gfx_v8_0_set_clockgating_state,
  3832. .set_powergating_state = gfx_v8_0_set_powergating_state,
  3833. };
  3834. static const struct amdgpu_ring_funcs gfx_v8_0_ring_funcs_gfx = {
  3835. .get_rptr = gfx_v8_0_ring_get_rptr_gfx,
  3836. .get_wptr = gfx_v8_0_ring_get_wptr_gfx,
  3837. .set_wptr = gfx_v8_0_ring_set_wptr_gfx,
  3838. .parse_cs = NULL,
  3839. .emit_ib = gfx_v8_0_ring_emit_ib,
  3840. .emit_fence = gfx_v8_0_ring_emit_fence_gfx,
  3841. .emit_semaphore = gfx_v8_0_ring_emit_semaphore,
  3842. .emit_vm_flush = gfx_v8_0_ring_emit_vm_flush,
  3843. .emit_gds_switch = gfx_v8_0_ring_emit_gds_switch,
  3844. .emit_hdp_flush = gfx_v8_0_ring_emit_hdp_flush,
  3845. .test_ring = gfx_v8_0_ring_test_ring,
  3846. .test_ib = gfx_v8_0_ring_test_ib,
  3847. .is_lockup = gfx_v8_0_ring_is_lockup,
  3848. };
  3849. static const struct amdgpu_ring_funcs gfx_v8_0_ring_funcs_compute = {
  3850. .get_rptr = gfx_v8_0_ring_get_rptr_compute,
  3851. .get_wptr = gfx_v8_0_ring_get_wptr_compute,
  3852. .set_wptr = gfx_v8_0_ring_set_wptr_compute,
  3853. .parse_cs = NULL,
  3854. .emit_ib = gfx_v8_0_ring_emit_ib,
  3855. .emit_fence = gfx_v8_0_ring_emit_fence_compute,
  3856. .emit_semaphore = gfx_v8_0_ring_emit_semaphore,
  3857. .emit_vm_flush = gfx_v8_0_ring_emit_vm_flush,
  3858. .emit_gds_switch = gfx_v8_0_ring_emit_gds_switch,
  3859. .emit_hdp_flush = gfx_v8_0_ring_emit_hdp_flush,
  3860. .test_ring = gfx_v8_0_ring_test_ring,
  3861. .test_ib = gfx_v8_0_ring_test_ib,
  3862. .is_lockup = gfx_v8_0_ring_is_lockup,
  3863. };
  3864. static void gfx_v8_0_set_ring_funcs(struct amdgpu_device *adev)
  3865. {
  3866. int i;
  3867. for (i = 0; i < adev->gfx.num_gfx_rings; i++)
  3868. adev->gfx.gfx_ring[i].funcs = &gfx_v8_0_ring_funcs_gfx;
  3869. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  3870. adev->gfx.compute_ring[i].funcs = &gfx_v8_0_ring_funcs_compute;
  3871. }
  3872. static const struct amdgpu_irq_src_funcs gfx_v8_0_eop_irq_funcs = {
  3873. .set = gfx_v8_0_set_eop_interrupt_state,
  3874. .process = gfx_v8_0_eop_irq,
  3875. };
  3876. static const struct amdgpu_irq_src_funcs gfx_v8_0_priv_reg_irq_funcs = {
  3877. .set = gfx_v8_0_set_priv_reg_fault_state,
  3878. .process = gfx_v8_0_priv_reg_irq,
  3879. };
  3880. static const struct amdgpu_irq_src_funcs gfx_v8_0_priv_inst_irq_funcs = {
  3881. .set = gfx_v8_0_set_priv_inst_fault_state,
  3882. .process = gfx_v8_0_priv_inst_irq,
  3883. };
  3884. static void gfx_v8_0_set_irq_funcs(struct amdgpu_device *adev)
  3885. {
  3886. adev->gfx.eop_irq.num_types = AMDGPU_CP_IRQ_LAST;
  3887. adev->gfx.eop_irq.funcs = &gfx_v8_0_eop_irq_funcs;
  3888. adev->gfx.priv_reg_irq.num_types = 1;
  3889. adev->gfx.priv_reg_irq.funcs = &gfx_v8_0_priv_reg_irq_funcs;
  3890. adev->gfx.priv_inst_irq.num_types = 1;
  3891. adev->gfx.priv_inst_irq.funcs = &gfx_v8_0_priv_inst_irq_funcs;
  3892. }
  3893. static void gfx_v8_0_set_gds_init(struct amdgpu_device *adev)
  3894. {
  3895. /* init asci gds info */
  3896. adev->gds.mem.total_size = RREG32(mmGDS_VMID0_SIZE);
  3897. adev->gds.gws.total_size = 64;
  3898. adev->gds.oa.total_size = 16;
  3899. if (adev->gds.mem.total_size == 64 * 1024) {
  3900. adev->gds.mem.gfx_partition_size = 4096;
  3901. adev->gds.mem.cs_partition_size = 4096;
  3902. adev->gds.gws.gfx_partition_size = 4;
  3903. adev->gds.gws.cs_partition_size = 4;
  3904. adev->gds.oa.gfx_partition_size = 4;
  3905. adev->gds.oa.cs_partition_size = 1;
  3906. } else {
  3907. adev->gds.mem.gfx_partition_size = 1024;
  3908. adev->gds.mem.cs_partition_size = 1024;
  3909. adev->gds.gws.gfx_partition_size = 16;
  3910. adev->gds.gws.cs_partition_size = 16;
  3911. adev->gds.oa.gfx_partition_size = 4;
  3912. adev->gds.oa.cs_partition_size = 4;
  3913. }
  3914. }
  3915. static u32 gfx_v8_0_get_cu_active_bitmap(struct amdgpu_device *adev,
  3916. u32 se, u32 sh)
  3917. {
  3918. u32 mask = 0, tmp, tmp1;
  3919. int i;
  3920. gfx_v8_0_select_se_sh(adev, se, sh);
  3921. tmp = RREG32(mmCC_GC_SHADER_ARRAY_CONFIG);
  3922. tmp1 = RREG32(mmGC_USER_SHADER_ARRAY_CONFIG);
  3923. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff);
  3924. tmp &= 0xffff0000;
  3925. tmp |= tmp1;
  3926. tmp >>= 16;
  3927. for (i = 0; i < adev->gfx.config.max_cu_per_sh; i ++) {
  3928. mask <<= 1;
  3929. mask |= 1;
  3930. }
  3931. return (~tmp) & mask;
  3932. }
  3933. int gfx_v8_0_get_cu_info(struct amdgpu_device *adev,
  3934. struct amdgpu_cu_info *cu_info)
  3935. {
  3936. int i, j, k, counter, active_cu_number = 0;
  3937. u32 mask, bitmap, ao_bitmap, ao_cu_mask = 0;
  3938. if (!adev || !cu_info)
  3939. return -EINVAL;
  3940. mutex_lock(&adev->grbm_idx_mutex);
  3941. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  3942. for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
  3943. mask = 1;
  3944. ao_bitmap = 0;
  3945. counter = 0;
  3946. bitmap = gfx_v8_0_get_cu_active_bitmap(adev, i, j);
  3947. cu_info->bitmap[i][j] = bitmap;
  3948. for (k = 0; k < adev->gfx.config.max_cu_per_sh; k ++) {
  3949. if (bitmap & mask) {
  3950. if (counter < 2)
  3951. ao_bitmap |= mask;
  3952. counter ++;
  3953. }
  3954. mask <<= 1;
  3955. }
  3956. active_cu_number += counter;
  3957. ao_cu_mask |= (ao_bitmap << (i * 16 + j * 8));
  3958. }
  3959. }
  3960. cu_info->number = active_cu_number;
  3961. cu_info->ao_cu_mask = ao_cu_mask;
  3962. mutex_unlock(&adev->grbm_idx_mutex);
  3963. return 0;
  3964. }