timer-ti-dm.c 23 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973
  1. /*
  2. * linux/arch/arm/plat-omap/dmtimer.c
  3. *
  4. * OMAP Dual-Mode Timers
  5. *
  6. * Copyright (C) 2010 Texas Instruments Incorporated - http://www.ti.com/
  7. * Tarun Kanti DebBarma <tarun.kanti@ti.com>
  8. * Thara Gopinath <thara@ti.com>
  9. *
  10. * dmtimer adaptation to platform_driver.
  11. *
  12. * Copyright (C) 2005 Nokia Corporation
  13. * OMAP2 support by Juha Yrjola
  14. * API improvements and OMAP2 clock framework support by Timo Teras
  15. *
  16. * Copyright (C) 2009 Texas Instruments
  17. * Added OMAP4 support - Santosh Shilimkar <santosh.shilimkar@ti.com>
  18. *
  19. * This program is free software; you can redistribute it and/or modify it
  20. * under the terms of the GNU General Public License as published by the
  21. * Free Software Foundation; either version 2 of the License, or (at your
  22. * option) any later version.
  23. *
  24. * THIS SOFTWARE IS PROVIDED ``AS IS'' AND ANY EXPRESS OR IMPLIED
  25. * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
  26. * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN
  27. * NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
  28. * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
  29. * ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
  30. * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
  31. * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  32. *
  33. * You should have received a copy of the GNU General Public License along
  34. * with this program; if not, write to the Free Software Foundation, Inc.,
  35. * 675 Mass Ave, Cambridge, MA 02139, USA.
  36. */
  37. #include <linux/clk.h>
  38. #include <linux/clk-provider.h>
  39. #include <linux/module.h>
  40. #include <linux/io.h>
  41. #include <linux/device.h>
  42. #include <linux/err.h>
  43. #include <linux/pm_runtime.h>
  44. #include <linux/of.h>
  45. #include <linux/of_device.h>
  46. #include <linux/platform_device.h>
  47. #include <linux/platform_data/dmtimer-omap.h>
  48. #include <clocksource/timer-ti-dm.h>
  49. static u32 omap_reserved_systimers;
  50. static LIST_HEAD(omap_timer_list);
  51. static DEFINE_SPINLOCK(dm_timer_lock);
  52. enum {
  53. REQUEST_ANY = 0,
  54. REQUEST_BY_ID,
  55. REQUEST_BY_CAP,
  56. REQUEST_BY_NODE,
  57. };
  58. /**
  59. * omap_dm_timer_read_reg - read timer registers in posted and non-posted mode
  60. * @timer: timer pointer over which read operation to perform
  61. * @reg: lowest byte holds the register offset
  62. *
  63. * The posted mode bit is encoded in reg. Note that in posted mode write
  64. * pending bit must be checked. Otherwise a read of a non completed write
  65. * will produce an error.
  66. */
  67. static inline u32 omap_dm_timer_read_reg(struct omap_dm_timer *timer, u32 reg)
  68. {
  69. WARN_ON((reg & 0xff) < _OMAP_TIMER_WAKEUP_EN_OFFSET);
  70. return __omap_dm_timer_read(timer, reg, timer->posted);
  71. }
  72. /**
  73. * omap_dm_timer_write_reg - write timer registers in posted and non-posted mode
  74. * @timer: timer pointer over which write operation is to perform
  75. * @reg: lowest byte holds the register offset
  76. * @value: data to write into the register
  77. *
  78. * The posted mode bit is encoded in reg. Note that in posted mode the write
  79. * pending bit must be checked. Otherwise a write on a register which has a
  80. * pending write will be lost.
  81. */
  82. static void omap_dm_timer_write_reg(struct omap_dm_timer *timer, u32 reg,
  83. u32 value)
  84. {
  85. WARN_ON((reg & 0xff) < _OMAP_TIMER_WAKEUP_EN_OFFSET);
  86. __omap_dm_timer_write(timer, reg, value, timer->posted);
  87. }
  88. static void omap_timer_restore_context(struct omap_dm_timer *timer)
  89. {
  90. omap_dm_timer_write_reg(timer, OMAP_TIMER_WAKEUP_EN_REG,
  91. timer->context.twer);
  92. omap_dm_timer_write_reg(timer, OMAP_TIMER_COUNTER_REG,
  93. timer->context.tcrr);
  94. omap_dm_timer_write_reg(timer, OMAP_TIMER_LOAD_REG,
  95. timer->context.tldr);
  96. omap_dm_timer_write_reg(timer, OMAP_TIMER_MATCH_REG,
  97. timer->context.tmar);
  98. omap_dm_timer_write_reg(timer, OMAP_TIMER_IF_CTRL_REG,
  99. timer->context.tsicr);
  100. writel_relaxed(timer->context.tier, timer->irq_ena);
  101. omap_dm_timer_write_reg(timer, OMAP_TIMER_CTRL_REG,
  102. timer->context.tclr);
  103. }
  104. static int omap_dm_timer_reset(struct omap_dm_timer *timer)
  105. {
  106. u32 l, timeout = 100000;
  107. if (timer->revision != 1)
  108. return -EINVAL;
  109. omap_dm_timer_write_reg(timer, OMAP_TIMER_IF_CTRL_REG, 0x06);
  110. do {
  111. l = __omap_dm_timer_read(timer,
  112. OMAP_TIMER_V1_SYS_STAT_OFFSET, 0);
  113. } while (!l && timeout--);
  114. if (!timeout) {
  115. dev_err(&timer->pdev->dev, "Timer failed to reset\n");
  116. return -ETIMEDOUT;
  117. }
  118. /* Configure timer for smart-idle mode */
  119. l = __omap_dm_timer_read(timer, OMAP_TIMER_OCP_CFG_OFFSET, 0);
  120. l |= 0x2 << 0x3;
  121. __omap_dm_timer_write(timer, OMAP_TIMER_OCP_CFG_OFFSET, l, 0);
  122. timer->posted = 0;
  123. return 0;
  124. }
  125. static int omap_dm_timer_of_set_source(struct omap_dm_timer *timer)
  126. {
  127. int ret;
  128. struct clk *parent;
  129. /*
  130. * FIXME: OMAP1 devices do not use the clock framework for dmtimers so
  131. * do not call clk_get() for these devices.
  132. */
  133. if (!timer->fclk)
  134. return -ENODEV;
  135. parent = clk_get(&timer->pdev->dev, NULL);
  136. if (IS_ERR(parent))
  137. return -ENODEV;
  138. ret = clk_set_parent(timer->fclk, parent);
  139. if (ret < 0)
  140. pr_err("%s: failed to set parent\n", __func__);
  141. clk_put(parent);
  142. return ret;
  143. }
  144. static int omap_dm_timer_prepare(struct omap_dm_timer *timer)
  145. {
  146. int rc;
  147. /*
  148. * FIXME: OMAP1 devices do not use the clock framework for dmtimers so
  149. * do not call clk_get() for these devices.
  150. */
  151. if (!(timer->capability & OMAP_TIMER_NEEDS_RESET)) {
  152. timer->fclk = clk_get(&timer->pdev->dev, "fck");
  153. if (WARN_ON_ONCE(IS_ERR(timer->fclk))) {
  154. dev_err(&timer->pdev->dev, ": No fclk handle.\n");
  155. return -EINVAL;
  156. }
  157. }
  158. omap_dm_timer_enable(timer);
  159. if (timer->capability & OMAP_TIMER_NEEDS_RESET) {
  160. rc = omap_dm_timer_reset(timer);
  161. if (rc) {
  162. omap_dm_timer_disable(timer);
  163. return rc;
  164. }
  165. }
  166. __omap_dm_timer_enable_posted(timer);
  167. omap_dm_timer_disable(timer);
  168. rc = omap_dm_timer_of_set_source(timer);
  169. if (rc == -ENODEV)
  170. return omap_dm_timer_set_source(timer, OMAP_TIMER_SRC_32_KHZ);
  171. return rc;
  172. }
  173. static inline u32 omap_dm_timer_reserved_systimer(int id)
  174. {
  175. return (omap_reserved_systimers & (1 << (id - 1))) ? 1 : 0;
  176. }
  177. int omap_dm_timer_reserve_systimer(int id)
  178. {
  179. if (omap_dm_timer_reserved_systimer(id))
  180. return -ENODEV;
  181. omap_reserved_systimers |= (1 << (id - 1));
  182. return 0;
  183. }
  184. static struct omap_dm_timer *_omap_dm_timer_request(int req_type, void *data)
  185. {
  186. struct omap_dm_timer *timer = NULL, *t;
  187. struct device_node *np = NULL;
  188. unsigned long flags;
  189. u32 cap = 0;
  190. int id = 0;
  191. switch (req_type) {
  192. case REQUEST_BY_ID:
  193. id = *(int *)data;
  194. break;
  195. case REQUEST_BY_CAP:
  196. cap = *(u32 *)data;
  197. break;
  198. case REQUEST_BY_NODE:
  199. np = (struct device_node *)data;
  200. break;
  201. default:
  202. /* REQUEST_ANY */
  203. break;
  204. }
  205. spin_lock_irqsave(&dm_timer_lock, flags);
  206. list_for_each_entry(t, &omap_timer_list, node) {
  207. if (t->reserved)
  208. continue;
  209. switch (req_type) {
  210. case REQUEST_BY_ID:
  211. if (id == t->pdev->id) {
  212. timer = t;
  213. timer->reserved = 1;
  214. goto found;
  215. }
  216. break;
  217. case REQUEST_BY_CAP:
  218. if (cap == (t->capability & cap)) {
  219. /*
  220. * If timer is not NULL, we have already found
  221. * one timer. But it was not an exact match
  222. * because it had more capabilities than what
  223. * was required. Therefore, unreserve the last
  224. * timer found and see if this one is a better
  225. * match.
  226. */
  227. if (timer)
  228. timer->reserved = 0;
  229. timer = t;
  230. timer->reserved = 1;
  231. /* Exit loop early if we find an exact match */
  232. if (t->capability == cap)
  233. goto found;
  234. }
  235. break;
  236. case REQUEST_BY_NODE:
  237. if (np == t->pdev->dev.of_node) {
  238. timer = t;
  239. timer->reserved = 1;
  240. goto found;
  241. }
  242. break;
  243. default:
  244. /* REQUEST_ANY */
  245. timer = t;
  246. timer->reserved = 1;
  247. goto found;
  248. }
  249. }
  250. found:
  251. spin_unlock_irqrestore(&dm_timer_lock, flags);
  252. if (timer && omap_dm_timer_prepare(timer)) {
  253. timer->reserved = 0;
  254. timer = NULL;
  255. }
  256. if (!timer)
  257. pr_debug("%s: timer request failed!\n", __func__);
  258. return timer;
  259. }
  260. struct omap_dm_timer *omap_dm_timer_request(void)
  261. {
  262. return _omap_dm_timer_request(REQUEST_ANY, NULL);
  263. }
  264. struct omap_dm_timer *omap_dm_timer_request_specific(int id)
  265. {
  266. /* Requesting timer by ID is not supported when device tree is used */
  267. if (of_have_populated_dt()) {
  268. pr_warn("%s: Please use omap_dm_timer_request_by_cap/node()\n",
  269. __func__);
  270. return NULL;
  271. }
  272. return _omap_dm_timer_request(REQUEST_BY_ID, &id);
  273. }
  274. /**
  275. * omap_dm_timer_request_by_cap - Request a timer by capability
  276. * @cap: Bit mask of capabilities to match
  277. *
  278. * Find a timer based upon capabilities bit mask. Callers of this function
  279. * should use the definitions found in the plat/dmtimer.h file under the
  280. * comment "timer capabilities used in hwmod database". Returns pointer to
  281. * timer handle on success and a NULL pointer on failure.
  282. */
  283. struct omap_dm_timer *omap_dm_timer_request_by_cap(u32 cap)
  284. {
  285. return _omap_dm_timer_request(REQUEST_BY_CAP, &cap);
  286. }
  287. /**
  288. * omap_dm_timer_request_by_node - Request a timer by device-tree node
  289. * @np: Pointer to device-tree timer node
  290. *
  291. * Request a timer based upon a device node pointer. Returns pointer to
  292. * timer handle on success and a NULL pointer on failure.
  293. */
  294. struct omap_dm_timer *omap_dm_timer_request_by_node(struct device_node *np)
  295. {
  296. if (!np)
  297. return NULL;
  298. return _omap_dm_timer_request(REQUEST_BY_NODE, np);
  299. }
  300. int omap_dm_timer_free(struct omap_dm_timer *timer)
  301. {
  302. if (unlikely(!timer))
  303. return -EINVAL;
  304. clk_put(timer->fclk);
  305. WARN_ON(!timer->reserved);
  306. timer->reserved = 0;
  307. return 0;
  308. }
  309. void omap_dm_timer_enable(struct omap_dm_timer *timer)
  310. {
  311. int c;
  312. pm_runtime_get_sync(&timer->pdev->dev);
  313. if (!(timer->capability & OMAP_TIMER_ALWON)) {
  314. if (timer->get_context_loss_count) {
  315. c = timer->get_context_loss_count(&timer->pdev->dev);
  316. if (c != timer->ctx_loss_count) {
  317. omap_timer_restore_context(timer);
  318. timer->ctx_loss_count = c;
  319. }
  320. } else {
  321. omap_timer_restore_context(timer);
  322. }
  323. }
  324. }
  325. void omap_dm_timer_disable(struct omap_dm_timer *timer)
  326. {
  327. pm_runtime_put_sync(&timer->pdev->dev);
  328. }
  329. int omap_dm_timer_get_irq(struct omap_dm_timer *timer)
  330. {
  331. if (timer)
  332. return timer->irq;
  333. return -EINVAL;
  334. }
  335. #if defined(CONFIG_ARCH_OMAP1)
  336. #include <mach/hardware.h>
  337. /**
  338. * omap_dm_timer_modify_idlect_mask - Check if any running timers use ARMXOR
  339. * @inputmask: current value of idlect mask
  340. */
  341. __u32 omap_dm_timer_modify_idlect_mask(__u32 inputmask)
  342. {
  343. int i = 0;
  344. struct omap_dm_timer *timer = NULL;
  345. unsigned long flags;
  346. /* If ARMXOR cannot be idled this function call is unnecessary */
  347. if (!(inputmask & (1 << 1)))
  348. return inputmask;
  349. /* If any active timer is using ARMXOR return modified mask */
  350. spin_lock_irqsave(&dm_timer_lock, flags);
  351. list_for_each_entry(timer, &omap_timer_list, node) {
  352. u32 l;
  353. l = omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG);
  354. if (l & OMAP_TIMER_CTRL_ST) {
  355. if (((omap_readl(MOD_CONF_CTRL_1) >> (i * 2)) & 0x03) == 0)
  356. inputmask &= ~(1 << 1);
  357. else
  358. inputmask &= ~(1 << 2);
  359. }
  360. i++;
  361. }
  362. spin_unlock_irqrestore(&dm_timer_lock, flags);
  363. return inputmask;
  364. }
  365. #else
  366. struct clk *omap_dm_timer_get_fclk(struct omap_dm_timer *timer)
  367. {
  368. if (timer && !IS_ERR(timer->fclk))
  369. return timer->fclk;
  370. return NULL;
  371. }
  372. __u32 omap_dm_timer_modify_idlect_mask(__u32 inputmask)
  373. {
  374. BUG();
  375. return 0;
  376. }
  377. #endif
  378. int omap_dm_timer_trigger(struct omap_dm_timer *timer)
  379. {
  380. if (unlikely(!timer || pm_runtime_suspended(&timer->pdev->dev))) {
  381. pr_err("%s: timer not available or enabled.\n", __func__);
  382. return -EINVAL;
  383. }
  384. omap_dm_timer_write_reg(timer, OMAP_TIMER_TRIGGER_REG, 0);
  385. return 0;
  386. }
  387. int omap_dm_timer_start(struct omap_dm_timer *timer)
  388. {
  389. u32 l;
  390. if (unlikely(!timer))
  391. return -EINVAL;
  392. omap_dm_timer_enable(timer);
  393. l = omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG);
  394. if (!(l & OMAP_TIMER_CTRL_ST)) {
  395. l |= OMAP_TIMER_CTRL_ST;
  396. omap_dm_timer_write_reg(timer, OMAP_TIMER_CTRL_REG, l);
  397. }
  398. /* Save the context */
  399. timer->context.tclr = l;
  400. return 0;
  401. }
  402. int omap_dm_timer_stop(struct omap_dm_timer *timer)
  403. {
  404. unsigned long rate = 0;
  405. if (unlikely(!timer))
  406. return -EINVAL;
  407. if (!(timer->capability & OMAP_TIMER_NEEDS_RESET))
  408. rate = clk_get_rate(timer->fclk);
  409. __omap_dm_timer_stop(timer, timer->posted, rate);
  410. /*
  411. * Since the register values are computed and written within
  412. * __omap_dm_timer_stop, we need to use read to retrieve the
  413. * context.
  414. */
  415. timer->context.tclr =
  416. omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG);
  417. omap_dm_timer_disable(timer);
  418. return 0;
  419. }
  420. int omap_dm_timer_set_source(struct omap_dm_timer *timer, int source)
  421. {
  422. int ret;
  423. char *parent_name = NULL;
  424. struct clk *parent;
  425. struct dmtimer_platform_data *pdata;
  426. if (unlikely(!timer))
  427. return -EINVAL;
  428. pdata = timer->pdev->dev.platform_data;
  429. if (source < 0 || source >= 3)
  430. return -EINVAL;
  431. /*
  432. * FIXME: Used for OMAP1 devices only because they do not currently
  433. * use the clock framework to set the parent clock. To be removed
  434. * once OMAP1 migrated to using clock framework for dmtimers
  435. */
  436. if (pdata && pdata->set_timer_src)
  437. return pdata->set_timer_src(timer->pdev, source);
  438. if (IS_ERR(timer->fclk))
  439. return -EINVAL;
  440. #if defined(CONFIG_COMMON_CLK)
  441. /* Check if the clock has configurable parents */
  442. if (clk_hw_get_num_parents(__clk_get_hw(timer->fclk)) < 2)
  443. return 0;
  444. #endif
  445. switch (source) {
  446. case OMAP_TIMER_SRC_SYS_CLK:
  447. parent_name = "timer_sys_ck";
  448. break;
  449. case OMAP_TIMER_SRC_32_KHZ:
  450. parent_name = "timer_32k_ck";
  451. break;
  452. case OMAP_TIMER_SRC_EXT_CLK:
  453. parent_name = "timer_ext_ck";
  454. break;
  455. }
  456. parent = clk_get(&timer->pdev->dev, parent_name);
  457. if (IS_ERR(parent)) {
  458. pr_err("%s: %s not found\n", __func__, parent_name);
  459. return -EINVAL;
  460. }
  461. ret = clk_set_parent(timer->fclk, parent);
  462. if (ret < 0)
  463. pr_err("%s: failed to set %s as parent\n", __func__,
  464. parent_name);
  465. clk_put(parent);
  466. return ret;
  467. }
  468. int omap_dm_timer_set_load(struct omap_dm_timer *timer, int autoreload,
  469. unsigned int load)
  470. {
  471. u32 l;
  472. if (unlikely(!timer))
  473. return -EINVAL;
  474. omap_dm_timer_enable(timer);
  475. l = omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG);
  476. if (autoreload)
  477. l |= OMAP_TIMER_CTRL_AR;
  478. else
  479. l &= ~OMAP_TIMER_CTRL_AR;
  480. omap_dm_timer_write_reg(timer, OMAP_TIMER_CTRL_REG, l);
  481. omap_dm_timer_write_reg(timer, OMAP_TIMER_LOAD_REG, load);
  482. omap_dm_timer_write_reg(timer, OMAP_TIMER_TRIGGER_REG, 0);
  483. /* Save the context */
  484. timer->context.tclr = l;
  485. timer->context.tldr = load;
  486. omap_dm_timer_disable(timer);
  487. return 0;
  488. }
  489. /* Optimized set_load which removes costly spin wait in timer_start */
  490. int omap_dm_timer_set_load_start(struct omap_dm_timer *timer, int autoreload,
  491. unsigned int load)
  492. {
  493. u32 l;
  494. if (unlikely(!timer))
  495. return -EINVAL;
  496. omap_dm_timer_enable(timer);
  497. l = omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG);
  498. if (autoreload) {
  499. l |= OMAP_TIMER_CTRL_AR;
  500. omap_dm_timer_write_reg(timer, OMAP_TIMER_LOAD_REG, load);
  501. } else {
  502. l &= ~OMAP_TIMER_CTRL_AR;
  503. }
  504. l |= OMAP_TIMER_CTRL_ST;
  505. __omap_dm_timer_load_start(timer, l, load, timer->posted);
  506. /* Save the context */
  507. timer->context.tclr = l;
  508. timer->context.tldr = load;
  509. timer->context.tcrr = load;
  510. return 0;
  511. }
  512. int omap_dm_timer_set_match(struct omap_dm_timer *timer, int enable,
  513. unsigned int match)
  514. {
  515. u32 l;
  516. if (unlikely(!timer))
  517. return -EINVAL;
  518. omap_dm_timer_enable(timer);
  519. l = omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG);
  520. if (enable)
  521. l |= OMAP_TIMER_CTRL_CE;
  522. else
  523. l &= ~OMAP_TIMER_CTRL_CE;
  524. omap_dm_timer_write_reg(timer, OMAP_TIMER_MATCH_REG, match);
  525. omap_dm_timer_write_reg(timer, OMAP_TIMER_CTRL_REG, l);
  526. /* Save the context */
  527. timer->context.tclr = l;
  528. timer->context.tmar = match;
  529. omap_dm_timer_disable(timer);
  530. return 0;
  531. }
  532. int omap_dm_timer_set_pwm(struct omap_dm_timer *timer, int def_on,
  533. int toggle, int trigger)
  534. {
  535. u32 l;
  536. if (unlikely(!timer))
  537. return -EINVAL;
  538. omap_dm_timer_enable(timer);
  539. l = omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG);
  540. l &= ~(OMAP_TIMER_CTRL_GPOCFG | OMAP_TIMER_CTRL_SCPWM |
  541. OMAP_TIMER_CTRL_PT | (0x03 << 10));
  542. if (def_on)
  543. l |= OMAP_TIMER_CTRL_SCPWM;
  544. if (toggle)
  545. l |= OMAP_TIMER_CTRL_PT;
  546. l |= trigger << 10;
  547. omap_dm_timer_write_reg(timer, OMAP_TIMER_CTRL_REG, l);
  548. /* Save the context */
  549. timer->context.tclr = l;
  550. omap_dm_timer_disable(timer);
  551. return 0;
  552. }
  553. int omap_dm_timer_set_prescaler(struct omap_dm_timer *timer, int prescaler)
  554. {
  555. u32 l;
  556. if (unlikely(!timer))
  557. return -EINVAL;
  558. omap_dm_timer_enable(timer);
  559. l = omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG);
  560. l &= ~(OMAP_TIMER_CTRL_PRE | (0x07 << 2));
  561. if (prescaler >= 0x00 && prescaler <= 0x07) {
  562. l |= OMAP_TIMER_CTRL_PRE;
  563. l |= prescaler << 2;
  564. }
  565. omap_dm_timer_write_reg(timer, OMAP_TIMER_CTRL_REG, l);
  566. /* Save the context */
  567. timer->context.tclr = l;
  568. omap_dm_timer_disable(timer);
  569. return 0;
  570. }
  571. int omap_dm_timer_set_int_enable(struct omap_dm_timer *timer,
  572. unsigned int value)
  573. {
  574. if (unlikely(!timer))
  575. return -EINVAL;
  576. omap_dm_timer_enable(timer);
  577. __omap_dm_timer_int_enable(timer, value);
  578. /* Save the context */
  579. timer->context.tier = value;
  580. timer->context.twer = value;
  581. omap_dm_timer_disable(timer);
  582. return 0;
  583. }
  584. /**
  585. * omap_dm_timer_set_int_disable - disable timer interrupts
  586. * @timer: pointer to timer handle
  587. * @mask: bit mask of interrupts to be disabled
  588. *
  589. * Disables the specified timer interrupts for a timer.
  590. */
  591. int omap_dm_timer_set_int_disable(struct omap_dm_timer *timer, u32 mask)
  592. {
  593. u32 l = mask;
  594. if (unlikely(!timer))
  595. return -EINVAL;
  596. omap_dm_timer_enable(timer);
  597. if (timer->revision == 1)
  598. l = readl_relaxed(timer->irq_ena) & ~mask;
  599. writel_relaxed(l, timer->irq_dis);
  600. l = omap_dm_timer_read_reg(timer, OMAP_TIMER_WAKEUP_EN_REG) & ~mask;
  601. omap_dm_timer_write_reg(timer, OMAP_TIMER_WAKEUP_EN_REG, l);
  602. /* Save the context */
  603. timer->context.tier &= ~mask;
  604. timer->context.twer &= ~mask;
  605. omap_dm_timer_disable(timer);
  606. return 0;
  607. }
  608. unsigned int omap_dm_timer_read_status(struct omap_dm_timer *timer)
  609. {
  610. unsigned int l;
  611. if (unlikely(!timer || pm_runtime_suspended(&timer->pdev->dev))) {
  612. pr_err("%s: timer not available or enabled.\n", __func__);
  613. return 0;
  614. }
  615. l = readl_relaxed(timer->irq_stat);
  616. return l;
  617. }
  618. int omap_dm_timer_write_status(struct omap_dm_timer *timer, unsigned int value)
  619. {
  620. if (unlikely(!timer || pm_runtime_suspended(&timer->pdev->dev)))
  621. return -EINVAL;
  622. __omap_dm_timer_write_status(timer, value);
  623. return 0;
  624. }
  625. unsigned int omap_dm_timer_read_counter(struct omap_dm_timer *timer)
  626. {
  627. if (unlikely(!timer || pm_runtime_suspended(&timer->pdev->dev))) {
  628. pr_err("%s: timer not iavailable or enabled.\n", __func__);
  629. return 0;
  630. }
  631. return __omap_dm_timer_read_counter(timer, timer->posted);
  632. }
  633. int omap_dm_timer_write_counter(struct omap_dm_timer *timer, unsigned int value)
  634. {
  635. if (unlikely(!timer || pm_runtime_suspended(&timer->pdev->dev))) {
  636. pr_err("%s: timer not available or enabled.\n", __func__);
  637. return -EINVAL;
  638. }
  639. omap_dm_timer_write_reg(timer, OMAP_TIMER_COUNTER_REG, value);
  640. /* Save the context */
  641. timer->context.tcrr = value;
  642. return 0;
  643. }
  644. int omap_dm_timers_active(void)
  645. {
  646. struct omap_dm_timer *timer;
  647. list_for_each_entry(timer, &omap_timer_list, node) {
  648. if (!timer->reserved)
  649. continue;
  650. if (omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG) &
  651. OMAP_TIMER_CTRL_ST) {
  652. return 1;
  653. }
  654. }
  655. return 0;
  656. }
  657. static const struct of_device_id omap_timer_match[];
  658. /**
  659. * omap_dm_timer_probe - probe function called for every registered device
  660. * @pdev: pointer to current timer platform device
  661. *
  662. * Called by driver framework at the end of device registration for all
  663. * timer devices.
  664. */
  665. static int omap_dm_timer_probe(struct platform_device *pdev)
  666. {
  667. unsigned long flags;
  668. struct omap_dm_timer *timer;
  669. struct resource *mem, *irq;
  670. struct device *dev = &pdev->dev;
  671. const struct of_device_id *match;
  672. const struct dmtimer_platform_data *pdata;
  673. int ret;
  674. match = of_match_device(of_match_ptr(omap_timer_match), dev);
  675. pdata = match ? match->data : dev->platform_data;
  676. if (!pdata && !dev->of_node) {
  677. dev_err(dev, "%s: no platform data.\n", __func__);
  678. return -ENODEV;
  679. }
  680. irq = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
  681. if (unlikely(!irq)) {
  682. dev_err(dev, "%s: no IRQ resource.\n", __func__);
  683. return -ENODEV;
  684. }
  685. mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  686. if (unlikely(!mem)) {
  687. dev_err(dev, "%s: no memory resource.\n", __func__);
  688. return -ENODEV;
  689. }
  690. timer = devm_kzalloc(dev, sizeof(*timer), GFP_KERNEL);
  691. if (!timer)
  692. return -ENOMEM;
  693. timer->fclk = ERR_PTR(-ENODEV);
  694. timer->io_base = devm_ioremap_resource(dev, mem);
  695. if (IS_ERR(timer->io_base))
  696. return PTR_ERR(timer->io_base);
  697. if (dev->of_node) {
  698. if (of_find_property(dev->of_node, "ti,timer-alwon", NULL))
  699. timer->capability |= OMAP_TIMER_ALWON;
  700. if (of_find_property(dev->of_node, "ti,timer-dsp", NULL))
  701. timer->capability |= OMAP_TIMER_HAS_DSP_IRQ;
  702. if (of_find_property(dev->of_node, "ti,timer-pwm", NULL))
  703. timer->capability |= OMAP_TIMER_HAS_PWM;
  704. if (of_find_property(dev->of_node, "ti,timer-secure", NULL))
  705. timer->capability |= OMAP_TIMER_SECURE;
  706. } else {
  707. timer->id = pdev->id;
  708. timer->capability = pdata->timer_capability;
  709. timer->reserved = omap_dm_timer_reserved_systimer(timer->id);
  710. timer->get_context_loss_count = pdata->get_context_loss_count;
  711. }
  712. if (pdata)
  713. timer->errata = pdata->timer_errata;
  714. timer->irq = irq->start;
  715. timer->pdev = pdev;
  716. pm_runtime_enable(dev);
  717. pm_runtime_irq_safe(dev);
  718. if (!timer->reserved) {
  719. ret = pm_runtime_get_sync(dev);
  720. if (ret < 0) {
  721. dev_err(dev, "%s: pm_runtime_get_sync failed!\n",
  722. __func__);
  723. goto err_get_sync;
  724. }
  725. __omap_dm_timer_init_regs(timer);
  726. pm_runtime_put(dev);
  727. }
  728. /* add the timer element to the list */
  729. spin_lock_irqsave(&dm_timer_lock, flags);
  730. list_add_tail(&timer->node, &omap_timer_list);
  731. spin_unlock_irqrestore(&dm_timer_lock, flags);
  732. dev_dbg(dev, "Device Probed.\n");
  733. return 0;
  734. err_get_sync:
  735. pm_runtime_put_noidle(dev);
  736. pm_runtime_disable(dev);
  737. return ret;
  738. }
  739. /**
  740. * omap_dm_timer_remove - cleanup a registered timer device
  741. * @pdev: pointer to current timer platform device
  742. *
  743. * Called by driver framework whenever a timer device is unregistered.
  744. * In addition to freeing platform resources it also deletes the timer
  745. * entry from the local list.
  746. */
  747. static int omap_dm_timer_remove(struct platform_device *pdev)
  748. {
  749. struct omap_dm_timer *timer;
  750. unsigned long flags;
  751. int ret = -EINVAL;
  752. spin_lock_irqsave(&dm_timer_lock, flags);
  753. list_for_each_entry(timer, &omap_timer_list, node)
  754. if (!strcmp(dev_name(&timer->pdev->dev),
  755. dev_name(&pdev->dev))) {
  756. list_del(&timer->node);
  757. ret = 0;
  758. break;
  759. }
  760. spin_unlock_irqrestore(&dm_timer_lock, flags);
  761. pm_runtime_disable(&pdev->dev);
  762. return ret;
  763. }
  764. static const struct dmtimer_platform_data omap3plus_pdata = {
  765. .timer_errata = OMAP_TIMER_ERRATA_I103_I767,
  766. };
  767. static const struct of_device_id omap_timer_match[] = {
  768. {
  769. .compatible = "ti,omap2420-timer",
  770. },
  771. {
  772. .compatible = "ti,omap3430-timer",
  773. .data = &omap3plus_pdata,
  774. },
  775. {
  776. .compatible = "ti,omap4430-timer",
  777. .data = &omap3plus_pdata,
  778. },
  779. {
  780. .compatible = "ti,omap5430-timer",
  781. .data = &omap3plus_pdata,
  782. },
  783. {
  784. .compatible = "ti,am335x-timer",
  785. .data = &omap3plus_pdata,
  786. },
  787. {
  788. .compatible = "ti,am335x-timer-1ms",
  789. .data = &omap3plus_pdata,
  790. },
  791. {
  792. .compatible = "ti,dm816-timer",
  793. .data = &omap3plus_pdata,
  794. },
  795. {},
  796. };
  797. MODULE_DEVICE_TABLE(of, omap_timer_match);
  798. static struct platform_driver omap_dm_timer_driver = {
  799. .probe = omap_dm_timer_probe,
  800. .remove = omap_dm_timer_remove,
  801. .driver = {
  802. .name = "omap_timer",
  803. .of_match_table = of_match_ptr(omap_timer_match),
  804. },
  805. };
  806. early_platform_init("earlytimer", &omap_dm_timer_driver);
  807. module_platform_driver(omap_dm_timer_driver);
  808. MODULE_DESCRIPTION("OMAP Dual-Mode Timer Driver");
  809. MODULE_LICENSE("GPL");
  810. MODULE_ALIAS("platform:" DRIVER_NAME);
  811. MODULE_AUTHOR("Texas Instruments Inc");