intel_runtime_pm.c 56 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911
  1. /*
  2. * Copyright © 2012-2014 Intel Corporation
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
  21. * IN THE SOFTWARE.
  22. *
  23. * Authors:
  24. * Eugeni Dodonov <eugeni.dodonov@intel.com>
  25. * Daniel Vetter <daniel.vetter@ffwll.ch>
  26. *
  27. */
  28. #include <linux/pm_runtime.h>
  29. #include <linux/vgaarb.h>
  30. #include "i915_drv.h"
  31. #include "intel_drv.h"
  32. /**
  33. * DOC: runtime pm
  34. *
  35. * The i915 driver supports dynamic enabling and disabling of entire hardware
  36. * blocks at runtime. This is especially important on the display side where
  37. * software is supposed to control many power gates manually on recent hardware,
  38. * since on the GT side a lot of the power management is done by the hardware.
  39. * But even there some manual control at the device level is required.
  40. *
  41. * Since i915 supports a diverse set of platforms with a unified codebase and
  42. * hardware engineers just love to shuffle functionality around between power
  43. * domains there's a sizeable amount of indirection required. This file provides
  44. * generic functions to the driver for grabbing and releasing references for
  45. * abstract power domains. It then maps those to the actual power wells
  46. * present for a given platform.
  47. */
  48. #define GEN9_ENABLE_DC5(dev) 0
  49. #define SKL_ENABLE_DC6(dev) IS_SKYLAKE(dev)
  50. #define for_each_power_well(i, power_well, domain_mask, power_domains) \
  51. for (i = 0; \
  52. i < (power_domains)->power_well_count && \
  53. ((power_well) = &(power_domains)->power_wells[i]); \
  54. i++) \
  55. if ((power_well)->domains & (domain_mask))
  56. #define for_each_power_well_rev(i, power_well, domain_mask, power_domains) \
  57. for (i = (power_domains)->power_well_count - 1; \
  58. i >= 0 && ((power_well) = &(power_domains)->power_wells[i]);\
  59. i--) \
  60. if ((power_well)->domains & (domain_mask))
  61. bool intel_display_power_well_is_enabled(struct drm_i915_private *dev_priv,
  62. int power_well_id);
  63. /*
  64. * We should only use the power well if we explicitly asked the hardware to
  65. * enable it, so check if it's enabled and also check if we've requested it to
  66. * be enabled.
  67. */
  68. static bool hsw_power_well_enabled(struct drm_i915_private *dev_priv,
  69. struct i915_power_well *power_well)
  70. {
  71. return I915_READ(HSW_PWR_WELL_DRIVER) ==
  72. (HSW_PWR_WELL_ENABLE_REQUEST | HSW_PWR_WELL_STATE_ENABLED);
  73. }
  74. /**
  75. * __intel_display_power_is_enabled - unlocked check for a power domain
  76. * @dev_priv: i915 device instance
  77. * @domain: power domain to check
  78. *
  79. * This is the unlocked version of intel_display_power_is_enabled() and should
  80. * only be used from error capture and recovery code where deadlocks are
  81. * possible.
  82. *
  83. * Returns:
  84. * True when the power domain is enabled, false otherwise.
  85. */
  86. bool __intel_display_power_is_enabled(struct drm_i915_private *dev_priv,
  87. enum intel_display_power_domain domain)
  88. {
  89. struct i915_power_domains *power_domains;
  90. struct i915_power_well *power_well;
  91. bool is_enabled;
  92. int i;
  93. if (dev_priv->pm.suspended)
  94. return false;
  95. power_domains = &dev_priv->power_domains;
  96. is_enabled = true;
  97. for_each_power_well_rev(i, power_well, BIT(domain), power_domains) {
  98. if (power_well->always_on)
  99. continue;
  100. if (!power_well->hw_enabled) {
  101. is_enabled = false;
  102. break;
  103. }
  104. }
  105. return is_enabled;
  106. }
  107. /**
  108. * intel_display_power_is_enabled - check for a power domain
  109. * @dev_priv: i915 device instance
  110. * @domain: power domain to check
  111. *
  112. * This function can be used to check the hw power domain state. It is mostly
  113. * used in hardware state readout functions. Everywhere else code should rely
  114. * upon explicit power domain reference counting to ensure that the hardware
  115. * block is powered up before accessing it.
  116. *
  117. * Callers must hold the relevant modesetting locks to ensure that concurrent
  118. * threads can't disable the power well while the caller tries to read a few
  119. * registers.
  120. *
  121. * Returns:
  122. * True when the power domain is enabled, false otherwise.
  123. */
  124. bool intel_display_power_is_enabled(struct drm_i915_private *dev_priv,
  125. enum intel_display_power_domain domain)
  126. {
  127. struct i915_power_domains *power_domains;
  128. bool ret;
  129. power_domains = &dev_priv->power_domains;
  130. mutex_lock(&power_domains->lock);
  131. ret = __intel_display_power_is_enabled(dev_priv, domain);
  132. mutex_unlock(&power_domains->lock);
  133. return ret;
  134. }
  135. /**
  136. * intel_display_set_init_power - set the initial power domain state
  137. * @dev_priv: i915 device instance
  138. * @enable: whether to enable or disable the initial power domain state
  139. *
  140. * For simplicity our driver load/unload and system suspend/resume code assumes
  141. * that all power domains are always enabled. This functions controls the state
  142. * of this little hack. While the initial power domain state is enabled runtime
  143. * pm is effectively disabled.
  144. */
  145. void intel_display_set_init_power(struct drm_i915_private *dev_priv,
  146. bool enable)
  147. {
  148. if (dev_priv->power_domains.init_power_on == enable)
  149. return;
  150. if (enable)
  151. intel_display_power_get(dev_priv, POWER_DOMAIN_INIT);
  152. else
  153. intel_display_power_put(dev_priv, POWER_DOMAIN_INIT);
  154. dev_priv->power_domains.init_power_on = enable;
  155. }
  156. /*
  157. * Starting with Haswell, we have a "Power Down Well" that can be turned off
  158. * when not needed anymore. We have 4 registers that can request the power well
  159. * to be enabled, and it will only be disabled if none of the registers is
  160. * requesting it to be enabled.
  161. */
  162. static void hsw_power_well_post_enable(struct drm_i915_private *dev_priv)
  163. {
  164. struct drm_device *dev = dev_priv->dev;
  165. /*
  166. * After we re-enable the power well, if we touch VGA register 0x3d5
  167. * we'll get unclaimed register interrupts. This stops after we write
  168. * anything to the VGA MSR register. The vgacon module uses this
  169. * register all the time, so if we unbind our driver and, as a
  170. * consequence, bind vgacon, we'll get stuck in an infinite loop at
  171. * console_unlock(). So make here we touch the VGA MSR register, making
  172. * sure vgacon can keep working normally without triggering interrupts
  173. * and error messages.
  174. */
  175. vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
  176. outb(inb(VGA_MSR_READ), VGA_MSR_WRITE);
  177. vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
  178. if (IS_BROADWELL(dev))
  179. gen8_irq_power_well_post_enable(dev_priv,
  180. 1 << PIPE_C | 1 << PIPE_B);
  181. }
  182. static void skl_power_well_post_enable(struct drm_i915_private *dev_priv,
  183. struct i915_power_well *power_well)
  184. {
  185. struct drm_device *dev = dev_priv->dev;
  186. /*
  187. * After we re-enable the power well, if we touch VGA register 0x3d5
  188. * we'll get unclaimed register interrupts. This stops after we write
  189. * anything to the VGA MSR register. The vgacon module uses this
  190. * register all the time, so if we unbind our driver and, as a
  191. * consequence, bind vgacon, we'll get stuck in an infinite loop at
  192. * console_unlock(). So make here we touch the VGA MSR register, making
  193. * sure vgacon can keep working normally without triggering interrupts
  194. * and error messages.
  195. */
  196. if (power_well->data == SKL_DISP_PW_2) {
  197. vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
  198. outb(inb(VGA_MSR_READ), VGA_MSR_WRITE);
  199. vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
  200. gen8_irq_power_well_post_enable(dev_priv,
  201. 1 << PIPE_C | 1 << PIPE_B);
  202. }
  203. if (power_well->data == SKL_DISP_PW_1) {
  204. intel_prepare_ddi(dev);
  205. gen8_irq_power_well_post_enable(dev_priv, 1 << PIPE_A);
  206. }
  207. }
  208. static void hsw_set_power_well(struct drm_i915_private *dev_priv,
  209. struct i915_power_well *power_well, bool enable)
  210. {
  211. bool is_enabled, enable_requested;
  212. uint32_t tmp;
  213. tmp = I915_READ(HSW_PWR_WELL_DRIVER);
  214. is_enabled = tmp & HSW_PWR_WELL_STATE_ENABLED;
  215. enable_requested = tmp & HSW_PWR_WELL_ENABLE_REQUEST;
  216. if (enable) {
  217. if (!enable_requested)
  218. I915_WRITE(HSW_PWR_WELL_DRIVER,
  219. HSW_PWR_WELL_ENABLE_REQUEST);
  220. if (!is_enabled) {
  221. DRM_DEBUG_KMS("Enabling power well\n");
  222. if (wait_for((I915_READ(HSW_PWR_WELL_DRIVER) &
  223. HSW_PWR_WELL_STATE_ENABLED), 20))
  224. DRM_ERROR("Timeout enabling power well\n");
  225. hsw_power_well_post_enable(dev_priv);
  226. }
  227. } else {
  228. if (enable_requested) {
  229. I915_WRITE(HSW_PWR_WELL_DRIVER, 0);
  230. POSTING_READ(HSW_PWR_WELL_DRIVER);
  231. DRM_DEBUG_KMS("Requesting to disable the power well\n");
  232. }
  233. }
  234. }
  235. #define SKL_DISPLAY_POWERWELL_2_POWER_DOMAINS ( \
  236. BIT(POWER_DOMAIN_TRANSCODER_A) | \
  237. BIT(POWER_DOMAIN_PIPE_B) | \
  238. BIT(POWER_DOMAIN_TRANSCODER_B) | \
  239. BIT(POWER_DOMAIN_PIPE_C) | \
  240. BIT(POWER_DOMAIN_TRANSCODER_C) | \
  241. BIT(POWER_DOMAIN_PIPE_B_PANEL_FITTER) | \
  242. BIT(POWER_DOMAIN_PIPE_C_PANEL_FITTER) | \
  243. BIT(POWER_DOMAIN_PORT_DDI_B_2_LANES) | \
  244. BIT(POWER_DOMAIN_PORT_DDI_B_4_LANES) | \
  245. BIT(POWER_DOMAIN_PORT_DDI_C_2_LANES) | \
  246. BIT(POWER_DOMAIN_PORT_DDI_C_4_LANES) | \
  247. BIT(POWER_DOMAIN_PORT_DDI_D_2_LANES) | \
  248. BIT(POWER_DOMAIN_PORT_DDI_D_4_LANES) | \
  249. BIT(POWER_DOMAIN_AUX_B) | \
  250. BIT(POWER_DOMAIN_AUX_C) | \
  251. BIT(POWER_DOMAIN_AUX_D) | \
  252. BIT(POWER_DOMAIN_AUDIO) | \
  253. BIT(POWER_DOMAIN_VGA) | \
  254. BIT(POWER_DOMAIN_INIT))
  255. #define SKL_DISPLAY_POWERWELL_1_POWER_DOMAINS ( \
  256. SKL_DISPLAY_POWERWELL_2_POWER_DOMAINS | \
  257. BIT(POWER_DOMAIN_PLLS) | \
  258. BIT(POWER_DOMAIN_PIPE_A) | \
  259. BIT(POWER_DOMAIN_TRANSCODER_EDP) | \
  260. BIT(POWER_DOMAIN_PIPE_A_PANEL_FITTER) | \
  261. BIT(POWER_DOMAIN_PORT_DDI_A_2_LANES) | \
  262. BIT(POWER_DOMAIN_PORT_DDI_A_4_LANES) | \
  263. BIT(POWER_DOMAIN_AUX_A) | \
  264. BIT(POWER_DOMAIN_INIT))
  265. #define SKL_DISPLAY_DDI_A_E_POWER_DOMAINS ( \
  266. BIT(POWER_DOMAIN_PORT_DDI_A_2_LANES) | \
  267. BIT(POWER_DOMAIN_PORT_DDI_A_4_LANES) | \
  268. BIT(POWER_DOMAIN_INIT))
  269. #define SKL_DISPLAY_DDI_B_POWER_DOMAINS ( \
  270. BIT(POWER_DOMAIN_PORT_DDI_B_2_LANES) | \
  271. BIT(POWER_DOMAIN_PORT_DDI_B_4_LANES) | \
  272. BIT(POWER_DOMAIN_INIT))
  273. #define SKL_DISPLAY_DDI_C_POWER_DOMAINS ( \
  274. BIT(POWER_DOMAIN_PORT_DDI_C_2_LANES) | \
  275. BIT(POWER_DOMAIN_PORT_DDI_C_4_LANES) | \
  276. BIT(POWER_DOMAIN_INIT))
  277. #define SKL_DISPLAY_DDI_D_POWER_DOMAINS ( \
  278. BIT(POWER_DOMAIN_PORT_DDI_D_2_LANES) | \
  279. BIT(POWER_DOMAIN_PORT_DDI_D_4_LANES) | \
  280. BIT(POWER_DOMAIN_INIT))
  281. #define SKL_DISPLAY_MISC_IO_POWER_DOMAINS ( \
  282. SKL_DISPLAY_POWERWELL_1_POWER_DOMAINS | \
  283. BIT(POWER_DOMAIN_INIT))
  284. #define SKL_DISPLAY_ALWAYS_ON_POWER_DOMAINS ( \
  285. (POWER_DOMAIN_MASK & ~(SKL_DISPLAY_POWERWELL_1_POWER_DOMAINS | \
  286. SKL_DISPLAY_POWERWELL_2_POWER_DOMAINS | \
  287. SKL_DISPLAY_DDI_A_E_POWER_DOMAINS | \
  288. SKL_DISPLAY_DDI_B_POWER_DOMAINS | \
  289. SKL_DISPLAY_DDI_C_POWER_DOMAINS | \
  290. SKL_DISPLAY_DDI_D_POWER_DOMAINS | \
  291. SKL_DISPLAY_MISC_IO_POWER_DOMAINS)) | \
  292. BIT(POWER_DOMAIN_INIT))
  293. #define BXT_DISPLAY_POWERWELL_2_POWER_DOMAINS ( \
  294. BIT(POWER_DOMAIN_TRANSCODER_A) | \
  295. BIT(POWER_DOMAIN_PIPE_B) | \
  296. BIT(POWER_DOMAIN_TRANSCODER_B) | \
  297. BIT(POWER_DOMAIN_PIPE_C) | \
  298. BIT(POWER_DOMAIN_TRANSCODER_C) | \
  299. BIT(POWER_DOMAIN_PIPE_B_PANEL_FITTER) | \
  300. BIT(POWER_DOMAIN_PIPE_C_PANEL_FITTER) | \
  301. BIT(POWER_DOMAIN_PORT_DDI_B_2_LANES) | \
  302. BIT(POWER_DOMAIN_PORT_DDI_B_4_LANES) | \
  303. BIT(POWER_DOMAIN_PORT_DDI_C_2_LANES) | \
  304. BIT(POWER_DOMAIN_PORT_DDI_C_4_LANES) | \
  305. BIT(POWER_DOMAIN_AUX_B) | \
  306. BIT(POWER_DOMAIN_AUX_C) | \
  307. BIT(POWER_DOMAIN_AUDIO) | \
  308. BIT(POWER_DOMAIN_VGA) | \
  309. BIT(POWER_DOMAIN_INIT))
  310. #define BXT_DISPLAY_POWERWELL_1_POWER_DOMAINS ( \
  311. BXT_DISPLAY_POWERWELL_2_POWER_DOMAINS | \
  312. BIT(POWER_DOMAIN_PIPE_A) | \
  313. BIT(POWER_DOMAIN_TRANSCODER_EDP) | \
  314. BIT(POWER_DOMAIN_PIPE_A_PANEL_FITTER) | \
  315. BIT(POWER_DOMAIN_PORT_DDI_A_2_LANES) | \
  316. BIT(POWER_DOMAIN_PORT_DDI_A_4_LANES) | \
  317. BIT(POWER_DOMAIN_AUX_A) | \
  318. BIT(POWER_DOMAIN_PLLS) | \
  319. BIT(POWER_DOMAIN_INIT))
  320. #define BXT_DISPLAY_ALWAYS_ON_POWER_DOMAINS ( \
  321. (POWER_DOMAIN_MASK & ~(BXT_DISPLAY_POWERWELL_1_POWER_DOMAINS | \
  322. BXT_DISPLAY_POWERWELL_2_POWER_DOMAINS)) | \
  323. BIT(POWER_DOMAIN_INIT))
  324. static void assert_can_enable_dc9(struct drm_i915_private *dev_priv)
  325. {
  326. struct drm_device *dev = dev_priv->dev;
  327. WARN(!IS_BROXTON(dev), "Platform doesn't support DC9.\n");
  328. WARN((I915_READ(DC_STATE_EN) & DC_STATE_EN_DC9),
  329. "DC9 already programmed to be enabled.\n");
  330. WARN(I915_READ(DC_STATE_EN) & DC_STATE_EN_UPTO_DC5,
  331. "DC5 still not disabled to enable DC9.\n");
  332. WARN(I915_READ(HSW_PWR_WELL_DRIVER), "Power well on.\n");
  333. WARN(intel_irqs_enabled(dev_priv), "Interrupts not disabled yet.\n");
  334. /*
  335. * TODO: check for the following to verify the conditions to enter DC9
  336. * state are satisfied:
  337. * 1] Check relevant display engine registers to verify if mode set
  338. * disable sequence was followed.
  339. * 2] Check if display uninitialize sequence is initialized.
  340. */
  341. }
  342. static void assert_can_disable_dc9(struct drm_i915_private *dev_priv)
  343. {
  344. WARN(intel_irqs_enabled(dev_priv), "Interrupts not disabled yet.\n");
  345. WARN(!(I915_READ(DC_STATE_EN) & DC_STATE_EN_DC9),
  346. "DC9 already programmed to be disabled.\n");
  347. WARN(I915_READ(DC_STATE_EN) & DC_STATE_EN_UPTO_DC5,
  348. "DC5 still not disabled.\n");
  349. /*
  350. * TODO: check for the following to verify DC9 state was indeed
  351. * entered before programming to disable it:
  352. * 1] Check relevant display engine registers to verify if mode
  353. * set disable sequence was followed.
  354. * 2] Check if display uninitialize sequence is initialized.
  355. */
  356. }
  357. void bxt_enable_dc9(struct drm_i915_private *dev_priv)
  358. {
  359. uint32_t val;
  360. assert_can_enable_dc9(dev_priv);
  361. DRM_DEBUG_KMS("Enabling DC9\n");
  362. val = I915_READ(DC_STATE_EN);
  363. val |= DC_STATE_EN_DC9;
  364. I915_WRITE(DC_STATE_EN, val);
  365. POSTING_READ(DC_STATE_EN);
  366. }
  367. void bxt_disable_dc9(struct drm_i915_private *dev_priv)
  368. {
  369. uint32_t val;
  370. assert_can_disable_dc9(dev_priv);
  371. DRM_DEBUG_KMS("Disabling DC9\n");
  372. val = I915_READ(DC_STATE_EN);
  373. val &= ~DC_STATE_EN_DC9;
  374. I915_WRITE(DC_STATE_EN, val);
  375. POSTING_READ(DC_STATE_EN);
  376. }
  377. static void gen9_set_dc_state_debugmask_memory_up(
  378. struct drm_i915_private *dev_priv)
  379. {
  380. uint32_t val;
  381. /* The below bit doesn't need to be cleared ever afterwards */
  382. val = I915_READ(DC_STATE_DEBUG);
  383. if (!(val & DC_STATE_DEBUG_MASK_MEMORY_UP)) {
  384. val |= DC_STATE_DEBUG_MASK_MEMORY_UP;
  385. I915_WRITE(DC_STATE_DEBUG, val);
  386. POSTING_READ(DC_STATE_DEBUG);
  387. }
  388. }
  389. static void assert_can_enable_dc5(struct drm_i915_private *dev_priv)
  390. {
  391. struct drm_device *dev = dev_priv->dev;
  392. bool pg2_enabled = intel_display_power_well_is_enabled(dev_priv,
  393. SKL_DISP_PW_2);
  394. WARN(!IS_SKYLAKE(dev), "Platform doesn't support DC5.\n");
  395. WARN(!HAS_RUNTIME_PM(dev), "Runtime PM not enabled.\n");
  396. WARN(pg2_enabled, "PG2 not disabled to enable DC5.\n");
  397. WARN((I915_READ(DC_STATE_EN) & DC_STATE_EN_UPTO_DC5),
  398. "DC5 already programmed to be enabled.\n");
  399. WARN(dev_priv->pm.suspended,
  400. "DC5 cannot be enabled, if platform is runtime-suspended.\n");
  401. assert_csr_loaded(dev_priv);
  402. }
  403. static void assert_can_disable_dc5(struct drm_i915_private *dev_priv)
  404. {
  405. bool pg2_enabled = intel_display_power_well_is_enabled(dev_priv,
  406. SKL_DISP_PW_2);
  407. /*
  408. * During initialization, the firmware may not be loaded yet.
  409. * We still want to make sure that the DC enabling flag is cleared.
  410. */
  411. if (dev_priv->power_domains.initializing)
  412. return;
  413. WARN(!pg2_enabled, "PG2 not enabled to disable DC5.\n");
  414. WARN(dev_priv->pm.suspended,
  415. "Disabling of DC5 while platform is runtime-suspended should never happen.\n");
  416. }
  417. static void gen9_enable_dc5(struct drm_i915_private *dev_priv)
  418. {
  419. uint32_t val;
  420. assert_can_enable_dc5(dev_priv);
  421. DRM_DEBUG_KMS("Enabling DC5\n");
  422. gen9_set_dc_state_debugmask_memory_up(dev_priv);
  423. val = I915_READ(DC_STATE_EN);
  424. val &= ~DC_STATE_EN_UPTO_DC5_DC6_MASK;
  425. val |= DC_STATE_EN_UPTO_DC5;
  426. I915_WRITE(DC_STATE_EN, val);
  427. POSTING_READ(DC_STATE_EN);
  428. }
  429. static void gen9_disable_dc5(struct drm_i915_private *dev_priv)
  430. {
  431. uint32_t val;
  432. assert_can_disable_dc5(dev_priv);
  433. DRM_DEBUG_KMS("Disabling DC5\n");
  434. val = I915_READ(DC_STATE_EN);
  435. val &= ~DC_STATE_EN_UPTO_DC5;
  436. I915_WRITE(DC_STATE_EN, val);
  437. POSTING_READ(DC_STATE_EN);
  438. }
  439. static void assert_can_enable_dc6(struct drm_i915_private *dev_priv)
  440. {
  441. struct drm_device *dev = dev_priv->dev;
  442. WARN(!IS_SKYLAKE(dev), "Platform doesn't support DC6.\n");
  443. WARN(!HAS_RUNTIME_PM(dev), "Runtime PM not enabled.\n");
  444. WARN(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
  445. "Backlight is not disabled.\n");
  446. WARN((I915_READ(DC_STATE_EN) & DC_STATE_EN_UPTO_DC6),
  447. "DC6 already programmed to be enabled.\n");
  448. assert_csr_loaded(dev_priv);
  449. }
  450. static void assert_can_disable_dc6(struct drm_i915_private *dev_priv)
  451. {
  452. /*
  453. * During initialization, the firmware may not be loaded yet.
  454. * We still want to make sure that the DC enabling flag is cleared.
  455. */
  456. if (dev_priv->power_domains.initializing)
  457. return;
  458. assert_csr_loaded(dev_priv);
  459. WARN(!(I915_READ(DC_STATE_EN) & DC_STATE_EN_UPTO_DC6),
  460. "DC6 already programmed to be disabled.\n");
  461. }
  462. static void skl_enable_dc6(struct drm_i915_private *dev_priv)
  463. {
  464. uint32_t val;
  465. assert_can_enable_dc6(dev_priv);
  466. DRM_DEBUG_KMS("Enabling DC6\n");
  467. gen9_set_dc_state_debugmask_memory_up(dev_priv);
  468. val = I915_READ(DC_STATE_EN);
  469. val &= ~DC_STATE_EN_UPTO_DC5_DC6_MASK;
  470. val |= DC_STATE_EN_UPTO_DC6;
  471. I915_WRITE(DC_STATE_EN, val);
  472. POSTING_READ(DC_STATE_EN);
  473. }
  474. static void skl_disable_dc6(struct drm_i915_private *dev_priv)
  475. {
  476. uint32_t val;
  477. assert_can_disable_dc6(dev_priv);
  478. DRM_DEBUG_KMS("Disabling DC6\n");
  479. val = I915_READ(DC_STATE_EN);
  480. val &= ~DC_STATE_EN_UPTO_DC6;
  481. I915_WRITE(DC_STATE_EN, val);
  482. POSTING_READ(DC_STATE_EN);
  483. }
  484. static void skl_set_power_well(struct drm_i915_private *dev_priv,
  485. struct i915_power_well *power_well, bool enable)
  486. {
  487. struct drm_device *dev = dev_priv->dev;
  488. uint32_t tmp, fuse_status;
  489. uint32_t req_mask, state_mask;
  490. bool is_enabled, enable_requested, check_fuse_status = false;
  491. tmp = I915_READ(HSW_PWR_WELL_DRIVER);
  492. fuse_status = I915_READ(SKL_FUSE_STATUS);
  493. switch (power_well->data) {
  494. case SKL_DISP_PW_1:
  495. if (wait_for((I915_READ(SKL_FUSE_STATUS) &
  496. SKL_FUSE_PG0_DIST_STATUS), 1)) {
  497. DRM_ERROR("PG0 not enabled\n");
  498. return;
  499. }
  500. break;
  501. case SKL_DISP_PW_2:
  502. if (!(fuse_status & SKL_FUSE_PG1_DIST_STATUS)) {
  503. DRM_ERROR("PG1 in disabled state\n");
  504. return;
  505. }
  506. break;
  507. case SKL_DISP_PW_DDI_A_E:
  508. case SKL_DISP_PW_DDI_B:
  509. case SKL_DISP_PW_DDI_C:
  510. case SKL_DISP_PW_DDI_D:
  511. case SKL_DISP_PW_MISC_IO:
  512. break;
  513. default:
  514. WARN(1, "Unknown power well %lu\n", power_well->data);
  515. return;
  516. }
  517. req_mask = SKL_POWER_WELL_REQ(power_well->data);
  518. enable_requested = tmp & req_mask;
  519. state_mask = SKL_POWER_WELL_STATE(power_well->data);
  520. is_enabled = tmp & state_mask;
  521. if (enable) {
  522. if (!enable_requested) {
  523. WARN((tmp & state_mask) &&
  524. !I915_READ(HSW_PWR_WELL_BIOS),
  525. "Invalid for power well status to be enabled, unless done by the BIOS, \
  526. when request is to disable!\n");
  527. if ((GEN9_ENABLE_DC5(dev) || SKL_ENABLE_DC6(dev)) &&
  528. power_well->data == SKL_DISP_PW_2) {
  529. if (SKL_ENABLE_DC6(dev)) {
  530. skl_disable_dc6(dev_priv);
  531. /*
  532. * DDI buffer programming unnecessary during driver-load/resume
  533. * as it's already done during modeset initialization then.
  534. * It's also invalid here as encoder list is still uninitialized.
  535. */
  536. if (!dev_priv->power_domains.initializing)
  537. intel_prepare_ddi(dev);
  538. } else {
  539. gen9_disable_dc5(dev_priv);
  540. }
  541. }
  542. I915_WRITE(HSW_PWR_WELL_DRIVER, tmp | req_mask);
  543. }
  544. if (!is_enabled) {
  545. DRM_DEBUG_KMS("Enabling %s\n", power_well->name);
  546. if (wait_for((I915_READ(HSW_PWR_WELL_DRIVER) &
  547. state_mask), 1))
  548. DRM_ERROR("%s enable timeout\n",
  549. power_well->name);
  550. check_fuse_status = true;
  551. }
  552. } else {
  553. if (enable_requested) {
  554. I915_WRITE(HSW_PWR_WELL_DRIVER, tmp & ~req_mask);
  555. POSTING_READ(HSW_PWR_WELL_DRIVER);
  556. DRM_DEBUG_KMS("Disabling %s\n", power_well->name);
  557. if ((GEN9_ENABLE_DC5(dev) || SKL_ENABLE_DC6(dev)) &&
  558. power_well->data == SKL_DISP_PW_2) {
  559. enum csr_state state;
  560. /* TODO: wait for a completion event or
  561. * similar here instead of busy
  562. * waiting using wait_for function.
  563. */
  564. wait_for((state = intel_csr_load_status_get(dev_priv)) !=
  565. FW_UNINITIALIZED, 1000);
  566. if (state != FW_LOADED)
  567. DRM_ERROR("CSR firmware not ready (%d)\n",
  568. state);
  569. else
  570. if (SKL_ENABLE_DC6(dev))
  571. skl_enable_dc6(dev_priv);
  572. else
  573. gen9_enable_dc5(dev_priv);
  574. }
  575. }
  576. }
  577. if (check_fuse_status) {
  578. if (power_well->data == SKL_DISP_PW_1) {
  579. if (wait_for((I915_READ(SKL_FUSE_STATUS) &
  580. SKL_FUSE_PG1_DIST_STATUS), 1))
  581. DRM_ERROR("PG1 distributing status timeout\n");
  582. } else if (power_well->data == SKL_DISP_PW_2) {
  583. if (wait_for((I915_READ(SKL_FUSE_STATUS) &
  584. SKL_FUSE_PG2_DIST_STATUS), 1))
  585. DRM_ERROR("PG2 distributing status timeout\n");
  586. }
  587. }
  588. if (enable && !is_enabled)
  589. skl_power_well_post_enable(dev_priv, power_well);
  590. }
  591. static void hsw_power_well_sync_hw(struct drm_i915_private *dev_priv,
  592. struct i915_power_well *power_well)
  593. {
  594. hsw_set_power_well(dev_priv, power_well, power_well->count > 0);
  595. /*
  596. * We're taking over the BIOS, so clear any requests made by it since
  597. * the driver is in charge now.
  598. */
  599. if (I915_READ(HSW_PWR_WELL_BIOS) & HSW_PWR_WELL_ENABLE_REQUEST)
  600. I915_WRITE(HSW_PWR_WELL_BIOS, 0);
  601. }
  602. static void hsw_power_well_enable(struct drm_i915_private *dev_priv,
  603. struct i915_power_well *power_well)
  604. {
  605. hsw_set_power_well(dev_priv, power_well, true);
  606. }
  607. static void hsw_power_well_disable(struct drm_i915_private *dev_priv,
  608. struct i915_power_well *power_well)
  609. {
  610. hsw_set_power_well(dev_priv, power_well, false);
  611. }
  612. static bool skl_power_well_enabled(struct drm_i915_private *dev_priv,
  613. struct i915_power_well *power_well)
  614. {
  615. uint32_t mask = SKL_POWER_WELL_REQ(power_well->data) |
  616. SKL_POWER_WELL_STATE(power_well->data);
  617. return (I915_READ(HSW_PWR_WELL_DRIVER) & mask) == mask;
  618. }
  619. static void skl_power_well_sync_hw(struct drm_i915_private *dev_priv,
  620. struct i915_power_well *power_well)
  621. {
  622. skl_set_power_well(dev_priv, power_well, power_well->count > 0);
  623. /* Clear any request made by BIOS as driver is taking over */
  624. I915_WRITE(HSW_PWR_WELL_BIOS, 0);
  625. }
  626. static void skl_power_well_enable(struct drm_i915_private *dev_priv,
  627. struct i915_power_well *power_well)
  628. {
  629. skl_set_power_well(dev_priv, power_well, true);
  630. }
  631. static void skl_power_well_disable(struct drm_i915_private *dev_priv,
  632. struct i915_power_well *power_well)
  633. {
  634. skl_set_power_well(dev_priv, power_well, false);
  635. }
  636. static void i9xx_always_on_power_well_noop(struct drm_i915_private *dev_priv,
  637. struct i915_power_well *power_well)
  638. {
  639. }
  640. static bool i9xx_always_on_power_well_enabled(struct drm_i915_private *dev_priv,
  641. struct i915_power_well *power_well)
  642. {
  643. return true;
  644. }
  645. static void vlv_set_power_well(struct drm_i915_private *dev_priv,
  646. struct i915_power_well *power_well, bool enable)
  647. {
  648. enum punit_power_well power_well_id = power_well->data;
  649. u32 mask;
  650. u32 state;
  651. u32 ctrl;
  652. mask = PUNIT_PWRGT_MASK(power_well_id);
  653. state = enable ? PUNIT_PWRGT_PWR_ON(power_well_id) :
  654. PUNIT_PWRGT_PWR_GATE(power_well_id);
  655. mutex_lock(&dev_priv->rps.hw_lock);
  656. #define COND \
  657. ((vlv_punit_read(dev_priv, PUNIT_REG_PWRGT_STATUS) & mask) == state)
  658. if (COND)
  659. goto out;
  660. ctrl = vlv_punit_read(dev_priv, PUNIT_REG_PWRGT_CTRL);
  661. ctrl &= ~mask;
  662. ctrl |= state;
  663. vlv_punit_write(dev_priv, PUNIT_REG_PWRGT_CTRL, ctrl);
  664. if (wait_for(COND, 100))
  665. DRM_ERROR("timout setting power well state %08x (%08x)\n",
  666. state,
  667. vlv_punit_read(dev_priv, PUNIT_REG_PWRGT_CTRL));
  668. #undef COND
  669. out:
  670. mutex_unlock(&dev_priv->rps.hw_lock);
  671. }
  672. static void vlv_power_well_sync_hw(struct drm_i915_private *dev_priv,
  673. struct i915_power_well *power_well)
  674. {
  675. vlv_set_power_well(dev_priv, power_well, power_well->count > 0);
  676. }
  677. static void vlv_power_well_enable(struct drm_i915_private *dev_priv,
  678. struct i915_power_well *power_well)
  679. {
  680. vlv_set_power_well(dev_priv, power_well, true);
  681. }
  682. static void vlv_power_well_disable(struct drm_i915_private *dev_priv,
  683. struct i915_power_well *power_well)
  684. {
  685. vlv_set_power_well(dev_priv, power_well, false);
  686. }
  687. static bool vlv_power_well_enabled(struct drm_i915_private *dev_priv,
  688. struct i915_power_well *power_well)
  689. {
  690. int power_well_id = power_well->data;
  691. bool enabled = false;
  692. u32 mask;
  693. u32 state;
  694. u32 ctrl;
  695. mask = PUNIT_PWRGT_MASK(power_well_id);
  696. ctrl = PUNIT_PWRGT_PWR_ON(power_well_id);
  697. mutex_lock(&dev_priv->rps.hw_lock);
  698. state = vlv_punit_read(dev_priv, PUNIT_REG_PWRGT_STATUS) & mask;
  699. /*
  700. * We only ever set the power-on and power-gate states, anything
  701. * else is unexpected.
  702. */
  703. WARN_ON(state != PUNIT_PWRGT_PWR_ON(power_well_id) &&
  704. state != PUNIT_PWRGT_PWR_GATE(power_well_id));
  705. if (state == ctrl)
  706. enabled = true;
  707. /*
  708. * A transient state at this point would mean some unexpected party
  709. * is poking at the power controls too.
  710. */
  711. ctrl = vlv_punit_read(dev_priv, PUNIT_REG_PWRGT_CTRL) & mask;
  712. WARN_ON(ctrl != state);
  713. mutex_unlock(&dev_priv->rps.hw_lock);
  714. return enabled;
  715. }
  716. static void vlv_display_power_well_enable(struct drm_i915_private *dev_priv,
  717. struct i915_power_well *power_well)
  718. {
  719. WARN_ON_ONCE(power_well->data != PUNIT_POWER_WELL_DISP2D);
  720. vlv_set_power_well(dev_priv, power_well, true);
  721. spin_lock_irq(&dev_priv->irq_lock);
  722. valleyview_enable_display_irqs(dev_priv);
  723. spin_unlock_irq(&dev_priv->irq_lock);
  724. /*
  725. * During driver initialization/resume we can avoid restoring the
  726. * part of the HW/SW state that will be inited anyway explicitly.
  727. */
  728. if (dev_priv->power_domains.initializing)
  729. return;
  730. intel_hpd_init(dev_priv);
  731. i915_redisable_vga_power_on(dev_priv->dev);
  732. }
  733. static void vlv_display_power_well_disable(struct drm_i915_private *dev_priv,
  734. struct i915_power_well *power_well)
  735. {
  736. WARN_ON_ONCE(power_well->data != PUNIT_POWER_WELL_DISP2D);
  737. spin_lock_irq(&dev_priv->irq_lock);
  738. valleyview_disable_display_irqs(dev_priv);
  739. spin_unlock_irq(&dev_priv->irq_lock);
  740. vlv_set_power_well(dev_priv, power_well, false);
  741. vlv_power_sequencer_reset(dev_priv);
  742. }
  743. static void vlv_dpio_cmn_power_well_enable(struct drm_i915_private *dev_priv,
  744. struct i915_power_well *power_well)
  745. {
  746. WARN_ON_ONCE(power_well->data != PUNIT_POWER_WELL_DPIO_CMN_BC);
  747. /*
  748. * Enable the CRI clock source so we can get at the
  749. * display and the reference clock for VGA
  750. * hotplug / manual detection.
  751. */
  752. I915_WRITE(DPLL(PIPE_B), I915_READ(DPLL(PIPE_B)) |
  753. DPLL_REFA_CLK_ENABLE_VLV | DPLL_INTEGRATED_CRI_CLK_VLV);
  754. udelay(1); /* >10ns for cmnreset, >0ns for sidereset */
  755. vlv_set_power_well(dev_priv, power_well, true);
  756. /*
  757. * From VLV2A0_DP_eDP_DPIO_driver_vbios_notes_10.docx -
  758. * 6. De-assert cmn_reset/side_reset. Same as VLV X0.
  759. * a. GUnit 0x2110 bit[0] set to 1 (def 0)
  760. * b. The other bits such as sfr settings / modesel may all
  761. * be set to 0.
  762. *
  763. * This should only be done on init and resume from S3 with
  764. * both PLLs disabled, or we risk losing DPIO and PLL
  765. * synchronization.
  766. */
  767. I915_WRITE(DPIO_CTL, I915_READ(DPIO_CTL) | DPIO_CMNRST);
  768. }
  769. static void vlv_dpio_cmn_power_well_disable(struct drm_i915_private *dev_priv,
  770. struct i915_power_well *power_well)
  771. {
  772. enum pipe pipe;
  773. WARN_ON_ONCE(power_well->data != PUNIT_POWER_WELL_DPIO_CMN_BC);
  774. for_each_pipe(dev_priv, pipe)
  775. assert_pll_disabled(dev_priv, pipe);
  776. /* Assert common reset */
  777. I915_WRITE(DPIO_CTL, I915_READ(DPIO_CTL) & ~DPIO_CMNRST);
  778. vlv_set_power_well(dev_priv, power_well, false);
  779. }
  780. static void chv_dpio_cmn_power_well_enable(struct drm_i915_private *dev_priv,
  781. struct i915_power_well *power_well)
  782. {
  783. enum dpio_phy phy;
  784. WARN_ON_ONCE(power_well->data != PUNIT_POWER_WELL_DPIO_CMN_BC &&
  785. power_well->data != PUNIT_POWER_WELL_DPIO_CMN_D);
  786. /*
  787. * Enable the CRI clock source so we can get at the
  788. * display and the reference clock for VGA
  789. * hotplug / manual detection.
  790. */
  791. if (power_well->data == PUNIT_POWER_WELL_DPIO_CMN_BC) {
  792. phy = DPIO_PHY0;
  793. I915_WRITE(DPLL(PIPE_B), I915_READ(DPLL(PIPE_B)) |
  794. DPLL_REFA_CLK_ENABLE_VLV);
  795. I915_WRITE(DPLL(PIPE_B), I915_READ(DPLL(PIPE_B)) |
  796. DPLL_REFA_CLK_ENABLE_VLV | DPLL_INTEGRATED_CRI_CLK_VLV);
  797. } else {
  798. phy = DPIO_PHY1;
  799. I915_WRITE(DPLL(PIPE_C), I915_READ(DPLL(PIPE_C)) |
  800. DPLL_REFA_CLK_ENABLE_VLV | DPLL_INTEGRATED_CRI_CLK_VLV);
  801. }
  802. udelay(1); /* >10ns for cmnreset, >0ns for sidereset */
  803. vlv_set_power_well(dev_priv, power_well, true);
  804. /* Poll for phypwrgood signal */
  805. if (wait_for(I915_READ(DISPLAY_PHY_STATUS) & PHY_POWERGOOD(phy), 1))
  806. DRM_ERROR("Display PHY %d is not power up\n", phy);
  807. I915_WRITE(DISPLAY_PHY_CONTROL, I915_READ(DISPLAY_PHY_CONTROL) |
  808. PHY_COM_LANE_RESET_DEASSERT(phy));
  809. }
  810. static void chv_dpio_cmn_power_well_disable(struct drm_i915_private *dev_priv,
  811. struct i915_power_well *power_well)
  812. {
  813. enum dpio_phy phy;
  814. WARN_ON_ONCE(power_well->data != PUNIT_POWER_WELL_DPIO_CMN_BC &&
  815. power_well->data != PUNIT_POWER_WELL_DPIO_CMN_D);
  816. if (power_well->data == PUNIT_POWER_WELL_DPIO_CMN_BC) {
  817. phy = DPIO_PHY0;
  818. assert_pll_disabled(dev_priv, PIPE_A);
  819. assert_pll_disabled(dev_priv, PIPE_B);
  820. } else {
  821. phy = DPIO_PHY1;
  822. assert_pll_disabled(dev_priv, PIPE_C);
  823. }
  824. I915_WRITE(DISPLAY_PHY_CONTROL, I915_READ(DISPLAY_PHY_CONTROL) &
  825. ~PHY_COM_LANE_RESET_DEASSERT(phy));
  826. vlv_set_power_well(dev_priv, power_well, false);
  827. }
  828. static bool chv_pipe_power_well_enabled(struct drm_i915_private *dev_priv,
  829. struct i915_power_well *power_well)
  830. {
  831. enum pipe pipe = power_well->data;
  832. bool enabled;
  833. u32 state, ctrl;
  834. mutex_lock(&dev_priv->rps.hw_lock);
  835. state = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) & DP_SSS_MASK(pipe);
  836. /*
  837. * We only ever set the power-on and power-gate states, anything
  838. * else is unexpected.
  839. */
  840. WARN_ON(state != DP_SSS_PWR_ON(pipe) && state != DP_SSS_PWR_GATE(pipe));
  841. enabled = state == DP_SSS_PWR_ON(pipe);
  842. /*
  843. * A transient state at this point would mean some unexpected party
  844. * is poking at the power controls too.
  845. */
  846. ctrl = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) & DP_SSC_MASK(pipe);
  847. WARN_ON(ctrl << 16 != state);
  848. mutex_unlock(&dev_priv->rps.hw_lock);
  849. return enabled;
  850. }
  851. static void chv_set_pipe_power_well(struct drm_i915_private *dev_priv,
  852. struct i915_power_well *power_well,
  853. bool enable)
  854. {
  855. enum pipe pipe = power_well->data;
  856. u32 state;
  857. u32 ctrl;
  858. state = enable ? DP_SSS_PWR_ON(pipe) : DP_SSS_PWR_GATE(pipe);
  859. mutex_lock(&dev_priv->rps.hw_lock);
  860. #define COND \
  861. ((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) & DP_SSS_MASK(pipe)) == state)
  862. if (COND)
  863. goto out;
  864. ctrl = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
  865. ctrl &= ~DP_SSC_MASK(pipe);
  866. ctrl |= enable ? DP_SSC_PWR_ON(pipe) : DP_SSC_PWR_GATE(pipe);
  867. vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, ctrl);
  868. if (wait_for(COND, 100))
  869. DRM_ERROR("timout setting power well state %08x (%08x)\n",
  870. state,
  871. vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ));
  872. #undef COND
  873. out:
  874. mutex_unlock(&dev_priv->rps.hw_lock);
  875. }
  876. static void chv_pipe_power_well_sync_hw(struct drm_i915_private *dev_priv,
  877. struct i915_power_well *power_well)
  878. {
  879. chv_set_pipe_power_well(dev_priv, power_well, power_well->count > 0);
  880. }
  881. static void chv_pipe_power_well_enable(struct drm_i915_private *dev_priv,
  882. struct i915_power_well *power_well)
  883. {
  884. WARN_ON_ONCE(power_well->data != PIPE_A &&
  885. power_well->data != PIPE_B &&
  886. power_well->data != PIPE_C);
  887. chv_set_pipe_power_well(dev_priv, power_well, true);
  888. if (power_well->data == PIPE_A) {
  889. spin_lock_irq(&dev_priv->irq_lock);
  890. valleyview_enable_display_irqs(dev_priv);
  891. spin_unlock_irq(&dev_priv->irq_lock);
  892. /*
  893. * During driver initialization/resume we can avoid restoring the
  894. * part of the HW/SW state that will be inited anyway explicitly.
  895. */
  896. if (dev_priv->power_domains.initializing)
  897. return;
  898. intel_hpd_init(dev_priv);
  899. i915_redisable_vga_power_on(dev_priv->dev);
  900. }
  901. }
  902. static void chv_pipe_power_well_disable(struct drm_i915_private *dev_priv,
  903. struct i915_power_well *power_well)
  904. {
  905. WARN_ON_ONCE(power_well->data != PIPE_A &&
  906. power_well->data != PIPE_B &&
  907. power_well->data != PIPE_C);
  908. if (power_well->data == PIPE_A) {
  909. spin_lock_irq(&dev_priv->irq_lock);
  910. valleyview_disable_display_irqs(dev_priv);
  911. spin_unlock_irq(&dev_priv->irq_lock);
  912. }
  913. chv_set_pipe_power_well(dev_priv, power_well, false);
  914. if (power_well->data == PIPE_A)
  915. vlv_power_sequencer_reset(dev_priv);
  916. }
  917. /**
  918. * intel_display_power_get - grab a power domain reference
  919. * @dev_priv: i915 device instance
  920. * @domain: power domain to reference
  921. *
  922. * This function grabs a power domain reference for @domain and ensures that the
  923. * power domain and all its parents are powered up. Therefore users should only
  924. * grab a reference to the innermost power domain they need.
  925. *
  926. * Any power domain reference obtained by this function must have a symmetric
  927. * call to intel_display_power_put() to release the reference again.
  928. */
  929. void intel_display_power_get(struct drm_i915_private *dev_priv,
  930. enum intel_display_power_domain domain)
  931. {
  932. struct i915_power_domains *power_domains;
  933. struct i915_power_well *power_well;
  934. int i;
  935. intel_runtime_pm_get(dev_priv);
  936. power_domains = &dev_priv->power_domains;
  937. mutex_lock(&power_domains->lock);
  938. for_each_power_well(i, power_well, BIT(domain), power_domains) {
  939. if (!power_well->count++) {
  940. DRM_DEBUG_KMS("enabling %s\n", power_well->name);
  941. power_well->ops->enable(dev_priv, power_well);
  942. power_well->hw_enabled = true;
  943. }
  944. }
  945. power_domains->domain_use_count[domain]++;
  946. mutex_unlock(&power_domains->lock);
  947. }
  948. /**
  949. * intel_display_power_put - release a power domain reference
  950. * @dev_priv: i915 device instance
  951. * @domain: power domain to reference
  952. *
  953. * This function drops the power domain reference obtained by
  954. * intel_display_power_get() and might power down the corresponding hardware
  955. * block right away if this is the last reference.
  956. */
  957. void intel_display_power_put(struct drm_i915_private *dev_priv,
  958. enum intel_display_power_domain domain)
  959. {
  960. struct i915_power_domains *power_domains;
  961. struct i915_power_well *power_well;
  962. int i;
  963. power_domains = &dev_priv->power_domains;
  964. mutex_lock(&power_domains->lock);
  965. WARN_ON(!power_domains->domain_use_count[domain]);
  966. power_domains->domain_use_count[domain]--;
  967. for_each_power_well_rev(i, power_well, BIT(domain), power_domains) {
  968. WARN_ON(!power_well->count);
  969. if (!--power_well->count && i915.disable_power_well) {
  970. DRM_DEBUG_KMS("disabling %s\n", power_well->name);
  971. power_well->hw_enabled = false;
  972. power_well->ops->disable(dev_priv, power_well);
  973. }
  974. }
  975. mutex_unlock(&power_domains->lock);
  976. intel_runtime_pm_put(dev_priv);
  977. }
  978. #define POWER_DOMAIN_MASK (BIT(POWER_DOMAIN_NUM) - 1)
  979. #define HSW_ALWAYS_ON_POWER_DOMAINS ( \
  980. BIT(POWER_DOMAIN_PIPE_A) | \
  981. BIT(POWER_DOMAIN_TRANSCODER_EDP) | \
  982. BIT(POWER_DOMAIN_PORT_DDI_A_2_LANES) | \
  983. BIT(POWER_DOMAIN_PORT_DDI_A_4_LANES) | \
  984. BIT(POWER_DOMAIN_PORT_DDI_B_2_LANES) | \
  985. BIT(POWER_DOMAIN_PORT_DDI_B_4_LANES) | \
  986. BIT(POWER_DOMAIN_PORT_DDI_C_2_LANES) | \
  987. BIT(POWER_DOMAIN_PORT_DDI_C_4_LANES) | \
  988. BIT(POWER_DOMAIN_PORT_DDI_D_2_LANES) | \
  989. BIT(POWER_DOMAIN_PORT_DDI_D_4_LANES) | \
  990. BIT(POWER_DOMAIN_PORT_CRT) | \
  991. BIT(POWER_DOMAIN_PLLS) | \
  992. BIT(POWER_DOMAIN_AUX_A) | \
  993. BIT(POWER_DOMAIN_AUX_B) | \
  994. BIT(POWER_DOMAIN_AUX_C) | \
  995. BIT(POWER_DOMAIN_AUX_D) | \
  996. BIT(POWER_DOMAIN_INIT))
  997. #define HSW_DISPLAY_POWER_DOMAINS ( \
  998. (POWER_DOMAIN_MASK & ~HSW_ALWAYS_ON_POWER_DOMAINS) | \
  999. BIT(POWER_DOMAIN_INIT))
  1000. #define BDW_ALWAYS_ON_POWER_DOMAINS ( \
  1001. HSW_ALWAYS_ON_POWER_DOMAINS | \
  1002. BIT(POWER_DOMAIN_PIPE_A_PANEL_FITTER))
  1003. #define BDW_DISPLAY_POWER_DOMAINS ( \
  1004. (POWER_DOMAIN_MASK & ~BDW_ALWAYS_ON_POWER_DOMAINS) | \
  1005. BIT(POWER_DOMAIN_INIT))
  1006. #define VLV_ALWAYS_ON_POWER_DOMAINS BIT(POWER_DOMAIN_INIT)
  1007. #define VLV_DISPLAY_POWER_DOMAINS POWER_DOMAIN_MASK
  1008. #define VLV_DPIO_CMN_BC_POWER_DOMAINS ( \
  1009. BIT(POWER_DOMAIN_PORT_DDI_B_2_LANES) | \
  1010. BIT(POWER_DOMAIN_PORT_DDI_B_4_LANES) | \
  1011. BIT(POWER_DOMAIN_PORT_DDI_C_2_LANES) | \
  1012. BIT(POWER_DOMAIN_PORT_DDI_C_4_LANES) | \
  1013. BIT(POWER_DOMAIN_PORT_CRT) | \
  1014. BIT(POWER_DOMAIN_AUX_B) | \
  1015. BIT(POWER_DOMAIN_AUX_C) | \
  1016. BIT(POWER_DOMAIN_INIT))
  1017. #define VLV_DPIO_TX_B_LANES_01_POWER_DOMAINS ( \
  1018. BIT(POWER_DOMAIN_PORT_DDI_B_2_LANES) | \
  1019. BIT(POWER_DOMAIN_PORT_DDI_B_4_LANES) | \
  1020. BIT(POWER_DOMAIN_AUX_B) | \
  1021. BIT(POWER_DOMAIN_INIT))
  1022. #define VLV_DPIO_TX_B_LANES_23_POWER_DOMAINS ( \
  1023. BIT(POWER_DOMAIN_PORT_DDI_B_4_LANES) | \
  1024. BIT(POWER_DOMAIN_AUX_B) | \
  1025. BIT(POWER_DOMAIN_INIT))
  1026. #define VLV_DPIO_TX_C_LANES_01_POWER_DOMAINS ( \
  1027. BIT(POWER_DOMAIN_PORT_DDI_C_2_LANES) | \
  1028. BIT(POWER_DOMAIN_PORT_DDI_C_4_LANES) | \
  1029. BIT(POWER_DOMAIN_AUX_C) | \
  1030. BIT(POWER_DOMAIN_INIT))
  1031. #define VLV_DPIO_TX_C_LANES_23_POWER_DOMAINS ( \
  1032. BIT(POWER_DOMAIN_PORT_DDI_C_4_LANES) | \
  1033. BIT(POWER_DOMAIN_AUX_C) | \
  1034. BIT(POWER_DOMAIN_INIT))
  1035. #define CHV_PIPE_A_POWER_DOMAINS ( \
  1036. BIT(POWER_DOMAIN_PIPE_A) | \
  1037. BIT(POWER_DOMAIN_INIT))
  1038. #define CHV_PIPE_B_POWER_DOMAINS ( \
  1039. BIT(POWER_DOMAIN_PIPE_B) | \
  1040. BIT(POWER_DOMAIN_INIT))
  1041. #define CHV_PIPE_C_POWER_DOMAINS ( \
  1042. BIT(POWER_DOMAIN_PIPE_C) | \
  1043. BIT(POWER_DOMAIN_INIT))
  1044. #define CHV_DPIO_CMN_BC_POWER_DOMAINS ( \
  1045. BIT(POWER_DOMAIN_PORT_DDI_B_2_LANES) | \
  1046. BIT(POWER_DOMAIN_PORT_DDI_B_4_LANES) | \
  1047. BIT(POWER_DOMAIN_PORT_DDI_C_2_LANES) | \
  1048. BIT(POWER_DOMAIN_PORT_DDI_C_4_LANES) | \
  1049. BIT(POWER_DOMAIN_AUX_B) | \
  1050. BIT(POWER_DOMAIN_AUX_C) | \
  1051. BIT(POWER_DOMAIN_INIT))
  1052. #define CHV_DPIO_CMN_D_POWER_DOMAINS ( \
  1053. BIT(POWER_DOMAIN_PORT_DDI_D_2_LANES) | \
  1054. BIT(POWER_DOMAIN_PORT_DDI_D_4_LANES) | \
  1055. BIT(POWER_DOMAIN_AUX_D) | \
  1056. BIT(POWER_DOMAIN_INIT))
  1057. #define CHV_DPIO_TX_D_LANES_01_POWER_DOMAINS ( \
  1058. BIT(POWER_DOMAIN_PORT_DDI_D_2_LANES) | \
  1059. BIT(POWER_DOMAIN_PORT_DDI_D_4_LANES) | \
  1060. BIT(POWER_DOMAIN_AUX_D) | \
  1061. BIT(POWER_DOMAIN_INIT))
  1062. #define CHV_DPIO_TX_D_LANES_23_POWER_DOMAINS ( \
  1063. BIT(POWER_DOMAIN_PORT_DDI_D_4_LANES) | \
  1064. BIT(POWER_DOMAIN_AUX_D) | \
  1065. BIT(POWER_DOMAIN_INIT))
  1066. static const struct i915_power_well_ops i9xx_always_on_power_well_ops = {
  1067. .sync_hw = i9xx_always_on_power_well_noop,
  1068. .enable = i9xx_always_on_power_well_noop,
  1069. .disable = i9xx_always_on_power_well_noop,
  1070. .is_enabled = i9xx_always_on_power_well_enabled,
  1071. };
  1072. static const struct i915_power_well_ops chv_pipe_power_well_ops = {
  1073. .sync_hw = chv_pipe_power_well_sync_hw,
  1074. .enable = chv_pipe_power_well_enable,
  1075. .disable = chv_pipe_power_well_disable,
  1076. .is_enabled = chv_pipe_power_well_enabled,
  1077. };
  1078. static const struct i915_power_well_ops chv_dpio_cmn_power_well_ops = {
  1079. .sync_hw = vlv_power_well_sync_hw,
  1080. .enable = chv_dpio_cmn_power_well_enable,
  1081. .disable = chv_dpio_cmn_power_well_disable,
  1082. .is_enabled = vlv_power_well_enabled,
  1083. };
  1084. static struct i915_power_well i9xx_always_on_power_well[] = {
  1085. {
  1086. .name = "always-on",
  1087. .always_on = 1,
  1088. .domains = POWER_DOMAIN_MASK,
  1089. .ops = &i9xx_always_on_power_well_ops,
  1090. },
  1091. };
  1092. static const struct i915_power_well_ops hsw_power_well_ops = {
  1093. .sync_hw = hsw_power_well_sync_hw,
  1094. .enable = hsw_power_well_enable,
  1095. .disable = hsw_power_well_disable,
  1096. .is_enabled = hsw_power_well_enabled,
  1097. };
  1098. static const struct i915_power_well_ops skl_power_well_ops = {
  1099. .sync_hw = skl_power_well_sync_hw,
  1100. .enable = skl_power_well_enable,
  1101. .disable = skl_power_well_disable,
  1102. .is_enabled = skl_power_well_enabled,
  1103. };
  1104. static struct i915_power_well hsw_power_wells[] = {
  1105. {
  1106. .name = "always-on",
  1107. .always_on = 1,
  1108. .domains = HSW_ALWAYS_ON_POWER_DOMAINS,
  1109. .ops = &i9xx_always_on_power_well_ops,
  1110. },
  1111. {
  1112. .name = "display",
  1113. .domains = HSW_DISPLAY_POWER_DOMAINS,
  1114. .ops = &hsw_power_well_ops,
  1115. },
  1116. };
  1117. static struct i915_power_well bdw_power_wells[] = {
  1118. {
  1119. .name = "always-on",
  1120. .always_on = 1,
  1121. .domains = BDW_ALWAYS_ON_POWER_DOMAINS,
  1122. .ops = &i9xx_always_on_power_well_ops,
  1123. },
  1124. {
  1125. .name = "display",
  1126. .domains = BDW_DISPLAY_POWER_DOMAINS,
  1127. .ops = &hsw_power_well_ops,
  1128. },
  1129. };
  1130. static const struct i915_power_well_ops vlv_display_power_well_ops = {
  1131. .sync_hw = vlv_power_well_sync_hw,
  1132. .enable = vlv_display_power_well_enable,
  1133. .disable = vlv_display_power_well_disable,
  1134. .is_enabled = vlv_power_well_enabled,
  1135. };
  1136. static const struct i915_power_well_ops vlv_dpio_cmn_power_well_ops = {
  1137. .sync_hw = vlv_power_well_sync_hw,
  1138. .enable = vlv_dpio_cmn_power_well_enable,
  1139. .disable = vlv_dpio_cmn_power_well_disable,
  1140. .is_enabled = vlv_power_well_enabled,
  1141. };
  1142. static const struct i915_power_well_ops vlv_dpio_power_well_ops = {
  1143. .sync_hw = vlv_power_well_sync_hw,
  1144. .enable = vlv_power_well_enable,
  1145. .disable = vlv_power_well_disable,
  1146. .is_enabled = vlv_power_well_enabled,
  1147. };
  1148. static struct i915_power_well vlv_power_wells[] = {
  1149. {
  1150. .name = "always-on",
  1151. .always_on = 1,
  1152. .domains = VLV_ALWAYS_ON_POWER_DOMAINS,
  1153. .ops = &i9xx_always_on_power_well_ops,
  1154. },
  1155. {
  1156. .name = "display",
  1157. .domains = VLV_DISPLAY_POWER_DOMAINS,
  1158. .data = PUNIT_POWER_WELL_DISP2D,
  1159. .ops = &vlv_display_power_well_ops,
  1160. },
  1161. {
  1162. .name = "dpio-tx-b-01",
  1163. .domains = VLV_DPIO_TX_B_LANES_01_POWER_DOMAINS |
  1164. VLV_DPIO_TX_B_LANES_23_POWER_DOMAINS |
  1165. VLV_DPIO_TX_C_LANES_01_POWER_DOMAINS |
  1166. VLV_DPIO_TX_C_LANES_23_POWER_DOMAINS,
  1167. .ops = &vlv_dpio_power_well_ops,
  1168. .data = PUNIT_POWER_WELL_DPIO_TX_B_LANES_01,
  1169. },
  1170. {
  1171. .name = "dpio-tx-b-23",
  1172. .domains = VLV_DPIO_TX_B_LANES_01_POWER_DOMAINS |
  1173. VLV_DPIO_TX_B_LANES_23_POWER_DOMAINS |
  1174. VLV_DPIO_TX_C_LANES_01_POWER_DOMAINS |
  1175. VLV_DPIO_TX_C_LANES_23_POWER_DOMAINS,
  1176. .ops = &vlv_dpio_power_well_ops,
  1177. .data = PUNIT_POWER_WELL_DPIO_TX_B_LANES_23,
  1178. },
  1179. {
  1180. .name = "dpio-tx-c-01",
  1181. .domains = VLV_DPIO_TX_B_LANES_01_POWER_DOMAINS |
  1182. VLV_DPIO_TX_B_LANES_23_POWER_DOMAINS |
  1183. VLV_DPIO_TX_C_LANES_01_POWER_DOMAINS |
  1184. VLV_DPIO_TX_C_LANES_23_POWER_DOMAINS,
  1185. .ops = &vlv_dpio_power_well_ops,
  1186. .data = PUNIT_POWER_WELL_DPIO_TX_C_LANES_01,
  1187. },
  1188. {
  1189. .name = "dpio-tx-c-23",
  1190. .domains = VLV_DPIO_TX_B_LANES_01_POWER_DOMAINS |
  1191. VLV_DPIO_TX_B_LANES_23_POWER_DOMAINS |
  1192. VLV_DPIO_TX_C_LANES_01_POWER_DOMAINS |
  1193. VLV_DPIO_TX_C_LANES_23_POWER_DOMAINS,
  1194. .ops = &vlv_dpio_power_well_ops,
  1195. .data = PUNIT_POWER_WELL_DPIO_TX_C_LANES_23,
  1196. },
  1197. {
  1198. .name = "dpio-common",
  1199. .domains = VLV_DPIO_CMN_BC_POWER_DOMAINS,
  1200. .data = PUNIT_POWER_WELL_DPIO_CMN_BC,
  1201. .ops = &vlv_dpio_cmn_power_well_ops,
  1202. },
  1203. };
  1204. static struct i915_power_well chv_power_wells[] = {
  1205. {
  1206. .name = "always-on",
  1207. .always_on = 1,
  1208. .domains = VLV_ALWAYS_ON_POWER_DOMAINS,
  1209. .ops = &i9xx_always_on_power_well_ops,
  1210. },
  1211. #if 0
  1212. {
  1213. .name = "display",
  1214. .domains = VLV_DISPLAY_POWER_DOMAINS,
  1215. .data = PUNIT_POWER_WELL_DISP2D,
  1216. .ops = &vlv_display_power_well_ops,
  1217. },
  1218. #endif
  1219. {
  1220. .name = "pipe-a",
  1221. /*
  1222. * FIXME: pipe A power well seems to be the new disp2d well.
  1223. * At least all registers seem to be housed there. Figure
  1224. * out if this a a temporary situation in pre-production
  1225. * hardware or a permanent state of affairs.
  1226. */
  1227. .domains = CHV_PIPE_A_POWER_DOMAINS | VLV_DISPLAY_POWER_DOMAINS,
  1228. .data = PIPE_A,
  1229. .ops = &chv_pipe_power_well_ops,
  1230. },
  1231. #if 0
  1232. {
  1233. .name = "pipe-b",
  1234. .domains = CHV_PIPE_B_POWER_DOMAINS,
  1235. .data = PIPE_B,
  1236. .ops = &chv_pipe_power_well_ops,
  1237. },
  1238. {
  1239. .name = "pipe-c",
  1240. .domains = CHV_PIPE_C_POWER_DOMAINS,
  1241. .data = PIPE_C,
  1242. .ops = &chv_pipe_power_well_ops,
  1243. },
  1244. #endif
  1245. {
  1246. .name = "dpio-common-bc",
  1247. /*
  1248. * XXX: cmnreset for one PHY seems to disturb the other.
  1249. * As a workaround keep both powered on at the same
  1250. * time for now.
  1251. */
  1252. .domains = CHV_DPIO_CMN_BC_POWER_DOMAINS | CHV_DPIO_CMN_D_POWER_DOMAINS,
  1253. .data = PUNIT_POWER_WELL_DPIO_CMN_BC,
  1254. .ops = &chv_dpio_cmn_power_well_ops,
  1255. },
  1256. {
  1257. .name = "dpio-common-d",
  1258. /*
  1259. * XXX: cmnreset for one PHY seems to disturb the other.
  1260. * As a workaround keep both powered on at the same
  1261. * time for now.
  1262. */
  1263. .domains = CHV_DPIO_CMN_BC_POWER_DOMAINS | CHV_DPIO_CMN_D_POWER_DOMAINS,
  1264. .data = PUNIT_POWER_WELL_DPIO_CMN_D,
  1265. .ops = &chv_dpio_cmn_power_well_ops,
  1266. },
  1267. #if 0
  1268. {
  1269. .name = "dpio-tx-b-01",
  1270. .domains = VLV_DPIO_TX_B_LANES_01_POWER_DOMAINS |
  1271. VLV_DPIO_TX_B_LANES_23_POWER_DOMAINS,
  1272. .ops = &vlv_dpio_power_well_ops,
  1273. .data = PUNIT_POWER_WELL_DPIO_TX_B_LANES_01,
  1274. },
  1275. {
  1276. .name = "dpio-tx-b-23",
  1277. .domains = VLV_DPIO_TX_B_LANES_01_POWER_DOMAINS |
  1278. VLV_DPIO_TX_B_LANES_23_POWER_DOMAINS,
  1279. .ops = &vlv_dpio_power_well_ops,
  1280. .data = PUNIT_POWER_WELL_DPIO_TX_B_LANES_23,
  1281. },
  1282. {
  1283. .name = "dpio-tx-c-01",
  1284. .domains = VLV_DPIO_TX_C_LANES_01_POWER_DOMAINS |
  1285. VLV_DPIO_TX_C_LANES_23_POWER_DOMAINS,
  1286. .ops = &vlv_dpio_power_well_ops,
  1287. .data = PUNIT_POWER_WELL_DPIO_TX_C_LANES_01,
  1288. },
  1289. {
  1290. .name = "dpio-tx-c-23",
  1291. .domains = VLV_DPIO_TX_C_LANES_01_POWER_DOMAINS |
  1292. VLV_DPIO_TX_C_LANES_23_POWER_DOMAINS,
  1293. .ops = &vlv_dpio_power_well_ops,
  1294. .data = PUNIT_POWER_WELL_DPIO_TX_C_LANES_23,
  1295. },
  1296. {
  1297. .name = "dpio-tx-d-01",
  1298. .domains = CHV_DPIO_TX_D_LANES_01_POWER_DOMAINS |
  1299. CHV_DPIO_TX_D_LANES_23_POWER_DOMAINS,
  1300. .ops = &vlv_dpio_power_well_ops,
  1301. .data = PUNIT_POWER_WELL_DPIO_TX_D_LANES_01,
  1302. },
  1303. {
  1304. .name = "dpio-tx-d-23",
  1305. .domains = CHV_DPIO_TX_D_LANES_01_POWER_DOMAINS |
  1306. CHV_DPIO_TX_D_LANES_23_POWER_DOMAINS,
  1307. .ops = &vlv_dpio_power_well_ops,
  1308. .data = PUNIT_POWER_WELL_DPIO_TX_D_LANES_23,
  1309. },
  1310. #endif
  1311. };
  1312. static struct i915_power_well *lookup_power_well(struct drm_i915_private *dev_priv,
  1313. int power_well_id)
  1314. {
  1315. struct i915_power_domains *power_domains = &dev_priv->power_domains;
  1316. struct i915_power_well *power_well;
  1317. int i;
  1318. for_each_power_well(i, power_well, POWER_DOMAIN_MASK, power_domains) {
  1319. if (power_well->data == power_well_id)
  1320. return power_well;
  1321. }
  1322. return NULL;
  1323. }
  1324. bool intel_display_power_well_is_enabled(struct drm_i915_private *dev_priv,
  1325. int power_well_id)
  1326. {
  1327. struct i915_power_well *power_well;
  1328. bool ret;
  1329. power_well = lookup_power_well(dev_priv, power_well_id);
  1330. ret = power_well->ops->is_enabled(dev_priv, power_well);
  1331. return ret;
  1332. }
  1333. static struct i915_power_well skl_power_wells[] = {
  1334. {
  1335. .name = "always-on",
  1336. .always_on = 1,
  1337. .domains = SKL_DISPLAY_ALWAYS_ON_POWER_DOMAINS,
  1338. .ops = &i9xx_always_on_power_well_ops,
  1339. },
  1340. {
  1341. .name = "power well 1",
  1342. .domains = SKL_DISPLAY_POWERWELL_1_POWER_DOMAINS,
  1343. .ops = &skl_power_well_ops,
  1344. .data = SKL_DISP_PW_1,
  1345. },
  1346. {
  1347. .name = "MISC IO power well",
  1348. .domains = SKL_DISPLAY_MISC_IO_POWER_DOMAINS,
  1349. .ops = &skl_power_well_ops,
  1350. .data = SKL_DISP_PW_MISC_IO,
  1351. },
  1352. {
  1353. .name = "power well 2",
  1354. .domains = SKL_DISPLAY_POWERWELL_2_POWER_DOMAINS,
  1355. .ops = &skl_power_well_ops,
  1356. .data = SKL_DISP_PW_2,
  1357. },
  1358. {
  1359. .name = "DDI A/E power well",
  1360. .domains = SKL_DISPLAY_DDI_A_E_POWER_DOMAINS,
  1361. .ops = &skl_power_well_ops,
  1362. .data = SKL_DISP_PW_DDI_A_E,
  1363. },
  1364. {
  1365. .name = "DDI B power well",
  1366. .domains = SKL_DISPLAY_DDI_B_POWER_DOMAINS,
  1367. .ops = &skl_power_well_ops,
  1368. .data = SKL_DISP_PW_DDI_B,
  1369. },
  1370. {
  1371. .name = "DDI C power well",
  1372. .domains = SKL_DISPLAY_DDI_C_POWER_DOMAINS,
  1373. .ops = &skl_power_well_ops,
  1374. .data = SKL_DISP_PW_DDI_C,
  1375. },
  1376. {
  1377. .name = "DDI D power well",
  1378. .domains = SKL_DISPLAY_DDI_D_POWER_DOMAINS,
  1379. .ops = &skl_power_well_ops,
  1380. .data = SKL_DISP_PW_DDI_D,
  1381. },
  1382. };
  1383. static struct i915_power_well bxt_power_wells[] = {
  1384. {
  1385. .name = "always-on",
  1386. .always_on = 1,
  1387. .domains = BXT_DISPLAY_ALWAYS_ON_POWER_DOMAINS,
  1388. .ops = &i9xx_always_on_power_well_ops,
  1389. },
  1390. {
  1391. .name = "power well 1",
  1392. .domains = BXT_DISPLAY_POWERWELL_1_POWER_DOMAINS,
  1393. .ops = &skl_power_well_ops,
  1394. .data = SKL_DISP_PW_1,
  1395. },
  1396. {
  1397. .name = "power well 2",
  1398. .domains = BXT_DISPLAY_POWERWELL_2_POWER_DOMAINS,
  1399. .ops = &skl_power_well_ops,
  1400. .data = SKL_DISP_PW_2,
  1401. }
  1402. };
  1403. #define set_power_wells(power_domains, __power_wells) ({ \
  1404. (power_domains)->power_wells = (__power_wells); \
  1405. (power_domains)->power_well_count = ARRAY_SIZE(__power_wells); \
  1406. })
  1407. /**
  1408. * intel_power_domains_init - initializes the power domain structures
  1409. * @dev_priv: i915 device instance
  1410. *
  1411. * Initializes the power domain structures for @dev_priv depending upon the
  1412. * supported platform.
  1413. */
  1414. int intel_power_domains_init(struct drm_i915_private *dev_priv)
  1415. {
  1416. struct i915_power_domains *power_domains = &dev_priv->power_domains;
  1417. mutex_init(&power_domains->lock);
  1418. /*
  1419. * The enabling order will be from lower to higher indexed wells,
  1420. * the disabling order is reversed.
  1421. */
  1422. if (IS_HASWELL(dev_priv->dev)) {
  1423. set_power_wells(power_domains, hsw_power_wells);
  1424. } else if (IS_BROADWELL(dev_priv->dev)) {
  1425. set_power_wells(power_domains, bdw_power_wells);
  1426. } else if (IS_SKYLAKE(dev_priv->dev)) {
  1427. set_power_wells(power_domains, skl_power_wells);
  1428. } else if (IS_BROXTON(dev_priv->dev)) {
  1429. set_power_wells(power_domains, bxt_power_wells);
  1430. } else if (IS_CHERRYVIEW(dev_priv->dev)) {
  1431. set_power_wells(power_domains, chv_power_wells);
  1432. } else if (IS_VALLEYVIEW(dev_priv->dev)) {
  1433. set_power_wells(power_domains, vlv_power_wells);
  1434. } else {
  1435. set_power_wells(power_domains, i9xx_always_on_power_well);
  1436. }
  1437. return 0;
  1438. }
  1439. static void intel_runtime_pm_disable(struct drm_i915_private *dev_priv)
  1440. {
  1441. struct drm_device *dev = dev_priv->dev;
  1442. struct device *device = &dev->pdev->dev;
  1443. if (!HAS_RUNTIME_PM(dev))
  1444. return;
  1445. if (!intel_enable_rc6(dev))
  1446. return;
  1447. /* Make sure we're not suspended first. */
  1448. pm_runtime_get_sync(device);
  1449. pm_runtime_disable(device);
  1450. }
  1451. /**
  1452. * intel_power_domains_fini - finalizes the power domain structures
  1453. * @dev_priv: i915 device instance
  1454. *
  1455. * Finalizes the power domain structures for @dev_priv depending upon the
  1456. * supported platform. This function also disables runtime pm and ensures that
  1457. * the device stays powered up so that the driver can be reloaded.
  1458. */
  1459. void intel_power_domains_fini(struct drm_i915_private *dev_priv)
  1460. {
  1461. intel_runtime_pm_disable(dev_priv);
  1462. /* The i915.ko module is still not prepared to be loaded when
  1463. * the power well is not enabled, so just enable it in case
  1464. * we're going to unload/reload. */
  1465. intel_display_set_init_power(dev_priv, true);
  1466. }
  1467. static void intel_power_domains_resume(struct drm_i915_private *dev_priv)
  1468. {
  1469. struct i915_power_domains *power_domains = &dev_priv->power_domains;
  1470. struct i915_power_well *power_well;
  1471. int i;
  1472. mutex_lock(&power_domains->lock);
  1473. for_each_power_well(i, power_well, POWER_DOMAIN_MASK, power_domains) {
  1474. power_well->ops->sync_hw(dev_priv, power_well);
  1475. power_well->hw_enabled = power_well->ops->is_enabled(dev_priv,
  1476. power_well);
  1477. }
  1478. mutex_unlock(&power_domains->lock);
  1479. }
  1480. static void vlv_cmnlane_wa(struct drm_i915_private *dev_priv)
  1481. {
  1482. struct i915_power_well *cmn =
  1483. lookup_power_well(dev_priv, PUNIT_POWER_WELL_DPIO_CMN_BC);
  1484. struct i915_power_well *disp2d =
  1485. lookup_power_well(dev_priv, PUNIT_POWER_WELL_DISP2D);
  1486. /* If the display might be already active skip this */
  1487. if (cmn->ops->is_enabled(dev_priv, cmn) &&
  1488. disp2d->ops->is_enabled(dev_priv, disp2d) &&
  1489. I915_READ(DPIO_CTL) & DPIO_CMNRST)
  1490. return;
  1491. DRM_DEBUG_KMS("toggling display PHY side reset\n");
  1492. /* cmnlane needs DPLL registers */
  1493. disp2d->ops->enable(dev_priv, disp2d);
  1494. /*
  1495. * From VLV2A0_DP_eDP_HDMI_DPIO_driver_vbios_notes_11.docx:
  1496. * Need to assert and de-assert PHY SB reset by gating the
  1497. * common lane power, then un-gating it.
  1498. * Simply ungating isn't enough to reset the PHY enough to get
  1499. * ports and lanes running.
  1500. */
  1501. cmn->ops->disable(dev_priv, cmn);
  1502. }
  1503. /**
  1504. * intel_power_domains_init_hw - initialize hardware power domain state
  1505. * @dev_priv: i915 device instance
  1506. *
  1507. * This function initializes the hardware power domain state and enables all
  1508. * power domains using intel_display_set_init_power().
  1509. */
  1510. void intel_power_domains_init_hw(struct drm_i915_private *dev_priv)
  1511. {
  1512. struct drm_device *dev = dev_priv->dev;
  1513. struct i915_power_domains *power_domains = &dev_priv->power_domains;
  1514. power_domains->initializing = true;
  1515. if (IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev)) {
  1516. mutex_lock(&power_domains->lock);
  1517. vlv_cmnlane_wa(dev_priv);
  1518. mutex_unlock(&power_domains->lock);
  1519. }
  1520. /* For now, we need the power well to be always enabled. */
  1521. intel_display_set_init_power(dev_priv, true);
  1522. intel_power_domains_resume(dev_priv);
  1523. power_domains->initializing = false;
  1524. }
  1525. /**
  1526. * intel_aux_display_runtime_get - grab an auxiliary power domain reference
  1527. * @dev_priv: i915 device instance
  1528. *
  1529. * This function grabs a power domain reference for the auxiliary power domain
  1530. * (for access to the GMBUS and DP AUX blocks) and ensures that it and all its
  1531. * parents are powered up. Therefore users should only grab a reference to the
  1532. * innermost power domain they need.
  1533. *
  1534. * Any power domain reference obtained by this function must have a symmetric
  1535. * call to intel_aux_display_runtime_put() to release the reference again.
  1536. */
  1537. void intel_aux_display_runtime_get(struct drm_i915_private *dev_priv)
  1538. {
  1539. intel_runtime_pm_get(dev_priv);
  1540. }
  1541. /**
  1542. * intel_aux_display_runtime_put - release an auxiliary power domain reference
  1543. * @dev_priv: i915 device instance
  1544. *
  1545. * This function drops the auxiliary power domain reference obtained by
  1546. * intel_aux_display_runtime_get() and might power down the corresponding
  1547. * hardware block right away if this is the last reference.
  1548. */
  1549. void intel_aux_display_runtime_put(struct drm_i915_private *dev_priv)
  1550. {
  1551. intel_runtime_pm_put(dev_priv);
  1552. }
  1553. /**
  1554. * intel_runtime_pm_get - grab a runtime pm reference
  1555. * @dev_priv: i915 device instance
  1556. *
  1557. * This function grabs a device-level runtime pm reference (mostly used for GEM
  1558. * code to ensure the GTT or GT is on) and ensures that it is powered up.
  1559. *
  1560. * Any runtime pm reference obtained by this function must have a symmetric
  1561. * call to intel_runtime_pm_put() to release the reference again.
  1562. */
  1563. void intel_runtime_pm_get(struct drm_i915_private *dev_priv)
  1564. {
  1565. struct drm_device *dev = dev_priv->dev;
  1566. struct device *device = &dev->pdev->dev;
  1567. if (!HAS_RUNTIME_PM(dev))
  1568. return;
  1569. pm_runtime_get_sync(device);
  1570. WARN(dev_priv->pm.suspended, "Device still suspended.\n");
  1571. }
  1572. /**
  1573. * intel_runtime_pm_get_noresume - grab a runtime pm reference
  1574. * @dev_priv: i915 device instance
  1575. *
  1576. * This function grabs a device-level runtime pm reference (mostly used for GEM
  1577. * code to ensure the GTT or GT is on).
  1578. *
  1579. * It will _not_ power up the device but instead only check that it's powered
  1580. * on. Therefore it is only valid to call this functions from contexts where
  1581. * the device is known to be powered up and where trying to power it up would
  1582. * result in hilarity and deadlocks. That pretty much means only the system
  1583. * suspend/resume code where this is used to grab runtime pm references for
  1584. * delayed setup down in work items.
  1585. *
  1586. * Any runtime pm reference obtained by this function must have a symmetric
  1587. * call to intel_runtime_pm_put() to release the reference again.
  1588. */
  1589. void intel_runtime_pm_get_noresume(struct drm_i915_private *dev_priv)
  1590. {
  1591. struct drm_device *dev = dev_priv->dev;
  1592. struct device *device = &dev->pdev->dev;
  1593. if (!HAS_RUNTIME_PM(dev))
  1594. return;
  1595. WARN(dev_priv->pm.suspended, "Getting nosync-ref while suspended.\n");
  1596. pm_runtime_get_noresume(device);
  1597. }
  1598. /**
  1599. * intel_runtime_pm_put - release a runtime pm reference
  1600. * @dev_priv: i915 device instance
  1601. *
  1602. * This function drops the device-level runtime pm reference obtained by
  1603. * intel_runtime_pm_get() and might power down the corresponding
  1604. * hardware block right away if this is the last reference.
  1605. */
  1606. void intel_runtime_pm_put(struct drm_i915_private *dev_priv)
  1607. {
  1608. struct drm_device *dev = dev_priv->dev;
  1609. struct device *device = &dev->pdev->dev;
  1610. if (!HAS_RUNTIME_PM(dev))
  1611. return;
  1612. pm_runtime_mark_last_busy(device);
  1613. pm_runtime_put_autosuspend(device);
  1614. }
  1615. /**
  1616. * intel_runtime_pm_enable - enable runtime pm
  1617. * @dev_priv: i915 device instance
  1618. *
  1619. * This function enables runtime pm at the end of the driver load sequence.
  1620. *
  1621. * Note that this function does currently not enable runtime pm for the
  1622. * subordinate display power domains. That is only done on the first modeset
  1623. * using intel_display_set_init_power().
  1624. */
  1625. void intel_runtime_pm_enable(struct drm_i915_private *dev_priv)
  1626. {
  1627. struct drm_device *dev = dev_priv->dev;
  1628. struct device *device = &dev->pdev->dev;
  1629. if (!HAS_RUNTIME_PM(dev))
  1630. return;
  1631. pm_runtime_set_active(device);
  1632. /*
  1633. * RPM depends on RC6 to save restore the GT HW context, so make RC6 a
  1634. * requirement.
  1635. */
  1636. if (!intel_enable_rc6(dev)) {
  1637. DRM_INFO("RC6 disabled, disabling runtime PM support\n");
  1638. return;
  1639. }
  1640. pm_runtime_set_autosuspend_delay(device, 10000); /* 10s */
  1641. pm_runtime_mark_last_busy(device);
  1642. pm_runtime_use_autosuspend(device);
  1643. pm_runtime_put_autosuspend(device);
  1644. }