clock.c 25 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104
  1. /*
  2. * linux/arch/arm/mach-omap2/clock.c
  3. *
  4. * Copyright (C) 2005 Texas Instruments Inc.
  5. * Richard Woodruff <r-woodruff2@ti.com>
  6. * Created for OMAP2.
  7. *
  8. * Cleaned up and modified to use omap shared clock framework by
  9. * Tony Lindgren <tony@atomide.com>
  10. *
  11. * Based on omap1 clock.c, Copyright (C) 2004 - 2005 Nokia corporation
  12. * Written by Tuukka Tikkanen <tuukka.tikkanen@elektrobit.com>
  13. *
  14. * This program is free software; you can redistribute it and/or modify
  15. * it under the terms of the GNU General Public License version 2 as
  16. * published by the Free Software Foundation.
  17. */
  18. #include <linux/module.h>
  19. #include <linux/kernel.h>
  20. #include <linux/device.h>
  21. #include <linux/list.h>
  22. #include <linux/errno.h>
  23. #include <linux/delay.h>
  24. #include <linux/clk.h>
  25. #include <asm/io.h>
  26. #include <asm/arch/clock.h>
  27. #include <asm/arch/sram.h>
  28. #include "prcm-regs.h"
  29. #include "memory.h"
  30. #include "clock.h"
  31. //#define DOWN_VARIABLE_DPLL 1 /* Experimental */
  32. static struct prcm_config *curr_prcm_set;
  33. static u32 curr_perf_level = PRCM_FULL_SPEED;
  34. static struct clk *vclk;
  35. static struct clk *sclk;
  36. /*-------------------------------------------------------------------------
  37. * Omap2 specific clock functions
  38. *-------------------------------------------------------------------------*/
  39. /* Recalculate SYST_CLK */
  40. static void omap2_sys_clk_recalc(struct clk * clk)
  41. {
  42. u32 div = PRCM_CLKSRC_CTRL;
  43. div &= (1 << 7) | (1 << 6); /* Test if ext clk divided by 1 or 2 */
  44. div >>= clk->rate_offset;
  45. clk->rate = (clk->parent->rate / div);
  46. propagate_rate(clk);
  47. }
  48. static u32 omap2_get_dpll_rate(struct clk * tclk)
  49. {
  50. long long dpll_clk;
  51. int dpll_mult, dpll_div, amult;
  52. dpll_mult = (CM_CLKSEL1_PLL >> 12) & 0x03ff; /* 10 bits */
  53. dpll_div = (CM_CLKSEL1_PLL >> 8) & 0x0f; /* 4 bits */
  54. dpll_clk = (long long)tclk->parent->rate * dpll_mult;
  55. do_div(dpll_clk, dpll_div + 1);
  56. amult = CM_CLKSEL2_PLL & 0x3;
  57. dpll_clk *= amult;
  58. return dpll_clk;
  59. }
  60. static void omap2_followparent_recalc(struct clk *clk)
  61. {
  62. followparent_recalc(clk);
  63. }
  64. static void omap2_propagate_rate(struct clk * clk)
  65. {
  66. if (!(clk->flags & RATE_FIXED))
  67. clk->rate = clk->parent->rate;
  68. propagate_rate(clk);
  69. }
  70. /* Enable an APLL if off */
  71. static void omap2_clk_fixed_enable(struct clk *clk)
  72. {
  73. u32 cval, i=0;
  74. if (clk->enable_bit == 0xff) /* Parent will do it */
  75. return;
  76. cval = CM_CLKEN_PLL;
  77. if ((cval & (0x3 << clk->enable_bit)) == (0x3 << clk->enable_bit))
  78. return;
  79. cval &= ~(0x3 << clk->enable_bit);
  80. cval |= (0x3 << clk->enable_bit);
  81. CM_CLKEN_PLL = cval;
  82. if (clk == &apll96_ck)
  83. cval = (1 << 8);
  84. else if (clk == &apll54_ck)
  85. cval = (1 << 6);
  86. while (!CM_IDLEST_CKGEN & cval) { /* Wait for lock */
  87. ++i;
  88. udelay(1);
  89. if (i == 100000)
  90. break;
  91. }
  92. }
  93. /* Enables clock without considering parent dependencies or use count
  94. * REVISIT: Maybe change this to use clk->enable like on omap1?
  95. */
  96. static int _omap2_clk_enable(struct clk * clk)
  97. {
  98. u32 regval32;
  99. if (clk->flags & ALWAYS_ENABLED)
  100. return 0;
  101. if (unlikely(clk->enable_reg == 0)) {
  102. printk(KERN_ERR "clock.c: Enable for %s without enable code\n",
  103. clk->name);
  104. return 0;
  105. }
  106. if (clk->enable_reg == (void __iomem *)&CM_CLKEN_PLL) {
  107. omap2_clk_fixed_enable(clk);
  108. return 0;
  109. }
  110. regval32 = __raw_readl(clk->enable_reg);
  111. regval32 |= (1 << clk->enable_bit);
  112. __raw_writel(regval32, clk->enable_reg);
  113. return 0;
  114. }
  115. /* Stop APLL */
  116. static void omap2_clk_fixed_disable(struct clk *clk)
  117. {
  118. u32 cval;
  119. if(clk->enable_bit == 0xff) /* let parent off do it */
  120. return;
  121. cval = CM_CLKEN_PLL;
  122. cval &= ~(0x3 << clk->enable_bit);
  123. CM_CLKEN_PLL = cval;
  124. }
  125. /* Disables clock without considering parent dependencies or use count */
  126. static void _omap2_clk_disable(struct clk *clk)
  127. {
  128. u32 regval32;
  129. if (clk->enable_reg == 0)
  130. return;
  131. if (clk->enable_reg == (void __iomem *)&CM_CLKEN_PLL) {
  132. omap2_clk_fixed_disable(clk);
  133. return;
  134. }
  135. regval32 = __raw_readl(clk->enable_reg);
  136. regval32 &= ~(1 << clk->enable_bit);
  137. __raw_writel(regval32, clk->enable_reg);
  138. }
  139. static int omap2_clk_enable(struct clk *clk)
  140. {
  141. int ret = 0;
  142. if (clk->usecount++ == 0) {
  143. if (likely((u32)clk->parent))
  144. ret = omap2_clk_enable(clk->parent);
  145. if (unlikely(ret != 0)) {
  146. clk->usecount--;
  147. return ret;
  148. }
  149. ret = _omap2_clk_enable(clk);
  150. if (unlikely(ret != 0) && clk->parent) {
  151. omap2_clk_disable(clk->parent);
  152. clk->usecount--;
  153. }
  154. }
  155. return ret;
  156. }
  157. static void omap2_clk_disable(struct clk *clk)
  158. {
  159. if (clk->usecount > 0 && !(--clk->usecount)) {
  160. _omap2_clk_disable(clk);
  161. if (likely((u32)clk->parent))
  162. omap2_clk_disable(clk->parent);
  163. }
  164. }
  165. /*
  166. * Uses the current prcm set to tell if a rate is valid.
  167. * You can go slower, but not faster within a given rate set.
  168. */
  169. static u32 omap2_dpll_round_rate(unsigned long target_rate)
  170. {
  171. u32 high, low;
  172. if ((CM_CLKSEL2_PLL & 0x3) == 1) { /* DPLL clockout */
  173. high = curr_prcm_set->dpll_speed * 2;
  174. low = curr_prcm_set->dpll_speed;
  175. } else { /* DPLL clockout x 2 */
  176. high = curr_prcm_set->dpll_speed;
  177. low = curr_prcm_set->dpll_speed / 2;
  178. }
  179. #ifdef DOWN_VARIABLE_DPLL
  180. if (target_rate > high)
  181. return high;
  182. else
  183. return target_rate;
  184. #else
  185. if (target_rate > low)
  186. return high;
  187. else
  188. return low;
  189. #endif
  190. }
  191. /*
  192. * Used for clocks that are part of CLKSEL_xyz governed clocks.
  193. * REVISIT: Maybe change to use clk->enable() functions like on omap1?
  194. */
  195. static void omap2_clksel_recalc(struct clk * clk)
  196. {
  197. u32 fixed = 0, div = 0;
  198. if (clk == &dpll_ck) {
  199. clk->rate = omap2_get_dpll_rate(clk);
  200. fixed = 1;
  201. div = 0;
  202. }
  203. if (clk == &iva1_mpu_int_ifck) {
  204. div = 2;
  205. fixed = 1;
  206. }
  207. if ((clk == &dss1_fck) && ((CM_CLKSEL1_CORE & (0x1f << 8)) == 0)) {
  208. clk->rate = sys_ck.rate;
  209. return;
  210. }
  211. if (!fixed) {
  212. div = omap2_clksel_get_divisor(clk);
  213. if (div == 0)
  214. return;
  215. }
  216. if (div != 0) {
  217. if (unlikely(clk->rate == clk->parent->rate / div))
  218. return;
  219. clk->rate = clk->parent->rate / div;
  220. }
  221. if (unlikely(clk->flags & RATE_PROPAGATES))
  222. propagate_rate(clk);
  223. }
  224. /*
  225. * Finds best divider value in an array based on the source and target
  226. * rates. The divider array must be sorted with smallest divider first.
  227. */
  228. static inline u32 omap2_divider_from_table(u32 size, u32 *div_array,
  229. u32 src_rate, u32 tgt_rate)
  230. {
  231. int i, test_rate;
  232. if (div_array == NULL)
  233. return ~1;
  234. for (i=0; i < size; i++) {
  235. test_rate = src_rate / *div_array;
  236. if (test_rate <= tgt_rate)
  237. return *div_array;
  238. ++div_array;
  239. }
  240. return ~0; /* No acceptable divider */
  241. }
  242. /*
  243. * Find divisor for the given clock and target rate.
  244. *
  245. * Note that this will not work for clocks which are part of CONFIG_PARTICIPANT,
  246. * they are only settable as part of virtual_prcm set.
  247. */
  248. static u32 omap2_clksel_round_rate(struct clk *tclk, u32 target_rate,
  249. u32 *new_div)
  250. {
  251. u32 gfx_div[] = {2, 3, 4};
  252. u32 sysclkout_div[] = {1, 2, 4, 8, 16};
  253. u32 dss1_div[] = {1, 2, 3, 4, 5, 6, 8, 9, 12, 16};
  254. u32 vylnq_div[] = {1, 2, 3, 4, 6, 8, 9, 12, 16, 18};
  255. u32 best_div = ~0, asize = 0;
  256. u32 *div_array = NULL;
  257. switch (tclk->flags & SRC_RATE_SEL_MASK) {
  258. case CM_GFX_SEL1:
  259. asize = 3;
  260. div_array = gfx_div;
  261. break;
  262. case CM_PLL_SEL1:
  263. return omap2_dpll_round_rate(target_rate);
  264. case CM_SYSCLKOUT_SEL1:
  265. asize = 5;
  266. div_array = sysclkout_div;
  267. break;
  268. case CM_CORE_SEL1:
  269. if(tclk == &dss1_fck){
  270. if(tclk->parent == &core_ck){
  271. asize = 10;
  272. div_array = dss1_div;
  273. } else {
  274. *new_div = 0; /* fixed clk */
  275. return(tclk->parent->rate);
  276. }
  277. } else if((tclk == &vlynq_fck) && cpu_is_omap2420()){
  278. if(tclk->parent == &core_ck){
  279. asize = 10;
  280. div_array = vylnq_div;
  281. } else {
  282. *new_div = 0; /* fixed clk */
  283. return(tclk->parent->rate);
  284. }
  285. }
  286. break;
  287. }
  288. best_div = omap2_divider_from_table(asize, div_array,
  289. tclk->parent->rate, target_rate);
  290. if (best_div == ~0){
  291. *new_div = 1;
  292. return best_div; /* signal error */
  293. }
  294. *new_div = best_div;
  295. return (tclk->parent->rate / best_div);
  296. }
  297. /* Given a clock and a rate apply a clock specific rounding function */
  298. static long omap2_clk_round_rate(struct clk *clk, unsigned long rate)
  299. {
  300. u32 new_div = 0;
  301. int valid_rate;
  302. if (clk->flags & RATE_FIXED)
  303. return clk->rate;
  304. if (clk->flags & RATE_CKCTL) {
  305. valid_rate = omap2_clksel_round_rate(clk, rate, &new_div);
  306. return valid_rate;
  307. }
  308. if (clk->round_rate != 0)
  309. return clk->round_rate(clk, rate);
  310. return clk->rate;
  311. }
  312. /*
  313. * Check the DLL lock state, and return tue if running in unlock mode.
  314. * This is needed to compenste for the shifted DLL value in unlock mode.
  315. */
  316. static u32 omap2_dll_force_needed(void)
  317. {
  318. u32 dll_state = SDRC_DLLA_CTRL; /* dlla and dllb are a set */
  319. if ((dll_state & (1 << 2)) == (1 << 2))
  320. return 1;
  321. else
  322. return 0;
  323. }
  324. static u32 omap2_reprogram_sdrc(u32 level, u32 force)
  325. {
  326. u32 slow_dll_ctrl, fast_dll_ctrl, m_type;
  327. u32 prev = curr_perf_level, flags;
  328. if ((curr_perf_level == level) && !force)
  329. return prev;
  330. m_type = omap2_memory_get_type();
  331. slow_dll_ctrl = omap2_memory_get_slow_dll_ctrl();
  332. fast_dll_ctrl = omap2_memory_get_fast_dll_ctrl();
  333. if (level == PRCM_HALF_SPEED) {
  334. local_irq_save(flags);
  335. PRCM_VOLTSETUP = 0xffff;
  336. omap2_sram_reprogram_sdrc(PRCM_HALF_SPEED,
  337. slow_dll_ctrl, m_type);
  338. curr_perf_level = PRCM_HALF_SPEED;
  339. local_irq_restore(flags);
  340. }
  341. if (level == PRCM_FULL_SPEED) {
  342. local_irq_save(flags);
  343. PRCM_VOLTSETUP = 0xffff;
  344. omap2_sram_reprogram_sdrc(PRCM_FULL_SPEED,
  345. fast_dll_ctrl, m_type);
  346. curr_perf_level = PRCM_FULL_SPEED;
  347. local_irq_restore(flags);
  348. }
  349. return prev;
  350. }
  351. static int omap2_reprogram_dpll(struct clk * clk, unsigned long rate)
  352. {
  353. u32 flags, cur_rate, low, mult, div, valid_rate, done_rate;
  354. u32 bypass = 0;
  355. struct prcm_config tmpset;
  356. int ret = -EINVAL;
  357. local_irq_save(flags);
  358. cur_rate = omap2_get_dpll_rate(&dpll_ck);
  359. mult = CM_CLKSEL2_PLL & 0x3;
  360. if ((rate == (cur_rate / 2)) && (mult == 2)) {
  361. omap2_reprogram_sdrc(PRCM_HALF_SPEED, 1);
  362. } else if ((rate == (cur_rate * 2)) && (mult == 1)) {
  363. omap2_reprogram_sdrc(PRCM_FULL_SPEED, 1);
  364. } else if (rate != cur_rate) {
  365. valid_rate = omap2_dpll_round_rate(rate);
  366. if (valid_rate != rate)
  367. goto dpll_exit;
  368. if ((CM_CLKSEL2_PLL & 0x3) == 1)
  369. low = curr_prcm_set->dpll_speed;
  370. else
  371. low = curr_prcm_set->dpll_speed / 2;
  372. tmpset.cm_clksel1_pll = CM_CLKSEL1_PLL;
  373. tmpset.cm_clksel1_pll &= ~(0x3FFF << 8);
  374. div = ((curr_prcm_set->xtal_speed / 1000000) - 1);
  375. tmpset.cm_clksel2_pll = CM_CLKSEL2_PLL;
  376. tmpset.cm_clksel2_pll &= ~0x3;
  377. if (rate > low) {
  378. tmpset.cm_clksel2_pll |= 0x2;
  379. mult = ((rate / 2) / 1000000);
  380. done_rate = PRCM_FULL_SPEED;
  381. } else {
  382. tmpset.cm_clksel2_pll |= 0x1;
  383. mult = (rate / 1000000);
  384. done_rate = PRCM_HALF_SPEED;
  385. }
  386. tmpset.cm_clksel1_pll |= ((div << 8) | (mult << 12));
  387. /* Worst case */
  388. tmpset.base_sdrc_rfr = V24XX_SDRC_RFR_CTRL_BYPASS;
  389. if (rate == curr_prcm_set->xtal_speed) /* If asking for 1-1 */
  390. bypass = 1;
  391. omap2_reprogram_sdrc(PRCM_FULL_SPEED, 1); /* For init_mem */
  392. /* Force dll lock mode */
  393. omap2_set_prcm(tmpset.cm_clksel1_pll, tmpset.base_sdrc_rfr,
  394. bypass);
  395. /* Errata: ret dll entry state */
  396. omap2_init_memory_params(omap2_dll_force_needed());
  397. omap2_reprogram_sdrc(done_rate, 0);
  398. }
  399. omap2_clksel_recalc(&dpll_ck);
  400. ret = 0;
  401. dpll_exit:
  402. local_irq_restore(flags);
  403. return(ret);
  404. }
  405. /* Just return the MPU speed */
  406. static void omap2_mpu_recalc(struct clk * clk)
  407. {
  408. clk->rate = curr_prcm_set->mpu_speed;
  409. }
  410. /*
  411. * Look for a rate equal or less than the target rate given a configuration set.
  412. *
  413. * What's not entirely clear is "which" field represents the key field.
  414. * Some might argue L3-DDR, others ARM, others IVA. This code is simple and
  415. * just uses the ARM rates.
  416. */
  417. static long omap2_round_to_table_rate(struct clk * clk, unsigned long rate)
  418. {
  419. struct prcm_config * ptr;
  420. long highest_rate;
  421. if (clk != &virt_prcm_set)
  422. return -EINVAL;
  423. highest_rate = -EINVAL;
  424. for (ptr = rate_table; ptr->mpu_speed; ptr++) {
  425. if (ptr->xtal_speed != sys_ck.rate)
  426. continue;
  427. highest_rate = ptr->mpu_speed;
  428. /* Can check only after xtal frequency check */
  429. if (ptr->mpu_speed <= rate)
  430. break;
  431. }
  432. return highest_rate;
  433. }
  434. /*
  435. * omap2_convert_field_to_div() - turn field value into integer divider
  436. */
  437. static u32 omap2_clksel_to_divisor(u32 div_sel, u32 field_val)
  438. {
  439. u32 i;
  440. u32 clkout_array[] = {1, 2, 4, 8, 16};
  441. if ((div_sel & SRC_RATE_SEL_MASK) == CM_SYSCLKOUT_SEL1) {
  442. for (i = 0; i < 5; i++) {
  443. if (field_val == i)
  444. return clkout_array[i];
  445. }
  446. return ~0;
  447. } else
  448. return field_val;
  449. }
  450. /*
  451. * Returns the CLKSEL divider register value
  452. * REVISIT: This should be cleaned up to work nicely with void __iomem *
  453. */
  454. static u32 omap2_get_clksel(u32 *div_sel, u32 *field_mask,
  455. struct clk *clk)
  456. {
  457. int ret = ~0;
  458. u32 reg_val, div_off;
  459. u32 div_addr = 0;
  460. u32 mask = ~0;
  461. div_off = clk->rate_offset;
  462. switch ((*div_sel & SRC_RATE_SEL_MASK)) {
  463. case CM_MPU_SEL1:
  464. div_addr = (u32)&CM_CLKSEL_MPU;
  465. mask = 0x1f;
  466. break;
  467. case CM_DSP_SEL1:
  468. div_addr = (u32)&CM_CLKSEL_DSP;
  469. if (cpu_is_omap2420()) {
  470. if ((div_off == 0) || (div_off == 8))
  471. mask = 0x1f;
  472. else if (div_off == 5)
  473. mask = 0x3;
  474. } else if (cpu_is_omap2430()) {
  475. if (div_off == 0)
  476. mask = 0x1f;
  477. else if (div_off == 5)
  478. mask = 0x3;
  479. }
  480. break;
  481. case CM_GFX_SEL1:
  482. div_addr = (u32)&CM_CLKSEL_GFX;
  483. if (div_off == 0)
  484. mask = 0x7;
  485. break;
  486. case CM_MODEM_SEL1:
  487. div_addr = (u32)&CM_CLKSEL_MDM;
  488. if (div_off == 0)
  489. mask = 0xf;
  490. break;
  491. case CM_SYSCLKOUT_SEL1:
  492. div_addr = (u32)&PRCM_CLKOUT_CTRL;
  493. if ((div_off == 3) || (div_off = 11))
  494. mask= 0x3;
  495. break;
  496. case CM_CORE_SEL1:
  497. div_addr = (u32)&CM_CLKSEL1_CORE;
  498. switch (div_off) {
  499. case 0: /* l3 */
  500. case 8: /* dss1 */
  501. case 15: /* vylnc-2420 */
  502. case 20: /* ssi */
  503. mask = 0x1f; break;
  504. case 5: /* l4 */
  505. mask = 0x3; break;
  506. case 13: /* dss2 */
  507. mask = 0x1; break;
  508. case 25: /* usb */
  509. mask = 0x7; break;
  510. }
  511. }
  512. *field_mask = mask;
  513. if (unlikely(mask == ~0))
  514. div_addr = 0;
  515. *div_sel = div_addr;
  516. if (unlikely(div_addr == 0))
  517. return ret;
  518. /* Isolate field */
  519. reg_val = __raw_readl((void __iomem *)div_addr) & (mask << div_off);
  520. /* Normalize back to divider value */
  521. reg_val >>= div_off;
  522. return reg_val;
  523. }
  524. /*
  525. * Return divider to be applied to parent clock.
  526. * Return 0 on error.
  527. */
  528. static u32 omap2_clksel_get_divisor(struct clk *clk)
  529. {
  530. int ret = 0;
  531. u32 div, div_sel, div_off, field_mask, field_val;
  532. /* isolate control register */
  533. div_sel = (SRC_RATE_SEL_MASK & clk->flags);
  534. div_off = clk->rate_offset;
  535. field_val = omap2_get_clksel(&div_sel, &field_mask, clk);
  536. if (div_sel == 0)
  537. return ret;
  538. div_sel = (SRC_RATE_SEL_MASK & clk->flags);
  539. div = omap2_clksel_to_divisor(div_sel, field_val);
  540. return div;
  541. }
  542. /* Set the clock rate for a clock source */
  543. static int omap2_clk_set_rate(struct clk *clk, unsigned long rate)
  544. {
  545. int ret = -EINVAL;
  546. void __iomem * reg;
  547. u32 div_sel, div_off, field_mask, field_val, reg_val, validrate;
  548. u32 new_div = 0;
  549. if (!(clk->flags & CONFIG_PARTICIPANT) && (clk->flags & RATE_CKCTL)) {
  550. if (clk == &dpll_ck)
  551. return omap2_reprogram_dpll(clk, rate);
  552. /* Isolate control register */
  553. div_sel = (SRC_RATE_SEL_MASK & clk->flags);
  554. div_off = clk->rate_offset;
  555. validrate = omap2_clksel_round_rate(clk, rate, &new_div);
  556. if (validrate != rate)
  557. return(ret);
  558. field_val = omap2_get_clksel(&div_sel, &field_mask, clk);
  559. if (div_sel == 0)
  560. return ret;
  561. if (clk->flags & CM_SYSCLKOUT_SEL1) {
  562. switch (new_div) {
  563. case 16:
  564. field_val = 4;
  565. break;
  566. case 8:
  567. field_val = 3;
  568. break;
  569. case 4:
  570. field_val = 2;
  571. break;
  572. case 2:
  573. field_val = 1;
  574. break;
  575. case 1:
  576. field_val = 0;
  577. break;
  578. }
  579. } else
  580. field_val = new_div;
  581. reg = (void __iomem *)div_sel;
  582. reg_val = __raw_readl(reg);
  583. reg_val &= ~(field_mask << div_off);
  584. reg_val |= (field_val << div_off);
  585. __raw_writel(reg_val, reg);
  586. clk->rate = clk->parent->rate / field_val;
  587. if (clk->flags & DELAYED_APP)
  588. __raw_writel(0x1, (void __iomem *)&PRCM_CLKCFG_CTRL);
  589. ret = 0;
  590. } else if (clk->set_rate != 0)
  591. ret = clk->set_rate(clk, rate);
  592. if (unlikely(ret == 0 && (clk->flags & RATE_PROPAGATES)))
  593. propagate_rate(clk);
  594. return ret;
  595. }
  596. /* Converts encoded control register address into a full address */
  597. static u32 omap2_get_src_field(u32 *type_to_addr, u32 reg_offset,
  598. struct clk *src_clk, u32 *field_mask)
  599. {
  600. u32 val = ~0, src_reg_addr = 0, mask = 0;
  601. /* Find target control register.*/
  602. switch ((*type_to_addr & SRC_RATE_SEL_MASK)) {
  603. case CM_CORE_SEL1:
  604. src_reg_addr = (u32)&CM_CLKSEL1_CORE;
  605. if (reg_offset == 13) { /* DSS2_fclk */
  606. mask = 0x1;
  607. if (src_clk == &sys_ck)
  608. val = 0;
  609. if (src_clk == &func_48m_ck)
  610. val = 1;
  611. } else if (reg_offset == 8) { /* DSS1_fclk */
  612. mask = 0x1f;
  613. if (src_clk == &sys_ck)
  614. val = 0;
  615. else if (src_clk == &core_ck) /* divided clock */
  616. val = 0x10; /* rate needs fixing */
  617. } else if ((reg_offset == 15) && cpu_is_omap2420()){ /*vlnyq*/
  618. mask = 0x1F;
  619. if(src_clk == &func_96m_ck)
  620. val = 0;
  621. else if (src_clk == &core_ck)
  622. val = 0x10;
  623. }
  624. break;
  625. case CM_CORE_SEL2:
  626. src_reg_addr = (u32)&CM_CLKSEL2_CORE;
  627. mask = 0x3;
  628. if (src_clk == &func_32k_ck)
  629. val = 0x0;
  630. if (src_clk == &sys_ck)
  631. val = 0x1;
  632. if (src_clk == &alt_ck)
  633. val = 0x2;
  634. break;
  635. case CM_WKUP_SEL1:
  636. src_reg_addr = (u32)&CM_CLKSEL_WKUP;
  637. mask = 0x3;
  638. if (src_clk == &func_32k_ck)
  639. val = 0x0;
  640. if (src_clk == &sys_ck)
  641. val = 0x1;
  642. if (src_clk == &alt_ck)
  643. val = 0x2;
  644. break;
  645. case CM_PLL_SEL1:
  646. src_reg_addr = (u32)&CM_CLKSEL1_PLL;
  647. mask = 0x1;
  648. if (reg_offset == 0x3) {
  649. if (src_clk == &apll96_ck)
  650. val = 0;
  651. if (src_clk == &alt_ck)
  652. val = 1;
  653. }
  654. else if (reg_offset == 0x5) {
  655. if (src_clk == &apll54_ck)
  656. val = 0;
  657. if (src_clk == &alt_ck)
  658. val = 1;
  659. }
  660. break;
  661. case CM_PLL_SEL2:
  662. src_reg_addr = (u32)&CM_CLKSEL2_PLL;
  663. mask = 0x3;
  664. if (src_clk == &func_32k_ck)
  665. val = 0x0;
  666. if (src_clk == &dpll_ck)
  667. val = 0x2;
  668. break;
  669. case CM_SYSCLKOUT_SEL1:
  670. src_reg_addr = (u32)&PRCM_CLKOUT_CTRL;
  671. mask = 0x3;
  672. if (src_clk == &dpll_ck)
  673. val = 0;
  674. if (src_clk == &sys_ck)
  675. val = 1;
  676. if (src_clk == &func_96m_ck)
  677. val = 2;
  678. if (src_clk == &func_54m_ck)
  679. val = 3;
  680. break;
  681. }
  682. if (val == ~0) /* Catch errors in offset */
  683. *type_to_addr = 0;
  684. else
  685. *type_to_addr = src_reg_addr;
  686. *field_mask = mask;
  687. return val;
  688. }
  689. static int omap2_clk_set_parent(struct clk *clk, struct clk *new_parent)
  690. {
  691. void __iomem * reg;
  692. u32 src_sel, src_off, field_val, field_mask, reg_val, rate;
  693. int ret = -EINVAL;
  694. if (unlikely(clk->flags & CONFIG_PARTICIPANT))
  695. return ret;
  696. if (clk->flags & SRC_SEL_MASK) { /* On-chip SEL collection */
  697. src_sel = (SRC_RATE_SEL_MASK & clk->flags);
  698. src_off = clk->src_offset;
  699. if (src_sel == 0)
  700. goto set_parent_error;
  701. field_val = omap2_get_src_field(&src_sel, src_off, new_parent,
  702. &field_mask);
  703. reg = (void __iomem *)src_sel;
  704. if (clk->usecount > 0)
  705. _omap2_clk_disable(clk);
  706. /* Set new source value (previous dividers if any in effect) */
  707. reg_val = __raw_readl(reg) & ~(field_mask << src_off);
  708. reg_val |= (field_val << src_off);
  709. __raw_writel(reg_val, reg);
  710. if (clk->flags & DELAYED_APP)
  711. __raw_writel(0x1, (void __iomem *)&PRCM_CLKCFG_CTRL);
  712. if (clk->usecount > 0)
  713. _omap2_clk_enable(clk);
  714. clk->parent = new_parent;
  715. /* SRC_RATE_SEL_MASK clocks follow their parents rates.*/
  716. if ((new_parent == &core_ck) && (clk == &dss1_fck))
  717. clk->rate = new_parent->rate / 0x10;
  718. else
  719. clk->rate = new_parent->rate;
  720. if (unlikely(clk->flags & RATE_PROPAGATES))
  721. propagate_rate(clk);
  722. return 0;
  723. } else {
  724. clk->parent = new_parent;
  725. rate = new_parent->rate;
  726. omap2_clk_set_rate(clk, rate);
  727. ret = 0;
  728. }
  729. set_parent_error:
  730. return ret;
  731. }
  732. /* Sets basic clocks based on the specified rate */
  733. static int omap2_select_table_rate(struct clk * clk, unsigned long rate)
  734. {
  735. u32 flags, cur_rate, done_rate, bypass = 0;
  736. u8 cpu_mask = 0;
  737. struct prcm_config *prcm;
  738. unsigned long found_speed = 0;
  739. if (clk != &virt_prcm_set)
  740. return -EINVAL;
  741. /* FIXME: Change cpu_is_omap2420() to cpu_is_omap242x() */
  742. if (cpu_is_omap2420())
  743. cpu_mask = RATE_IN_242X;
  744. else if (cpu_is_omap2430())
  745. cpu_mask = RATE_IN_243X;
  746. for (prcm = rate_table; prcm->mpu_speed; prcm++) {
  747. if (!(prcm->flags & cpu_mask))
  748. continue;
  749. if (prcm->xtal_speed != sys_ck.rate)
  750. continue;
  751. if (prcm->mpu_speed <= rate) {
  752. found_speed = prcm->mpu_speed;
  753. break;
  754. }
  755. }
  756. if (!found_speed) {
  757. printk(KERN_INFO "Could not set MPU rate to %luMHz\n",
  758. rate / 1000000);
  759. return -EINVAL;
  760. }
  761. curr_prcm_set = prcm;
  762. cur_rate = omap2_get_dpll_rate(&dpll_ck);
  763. if (prcm->dpll_speed == cur_rate / 2) {
  764. omap2_reprogram_sdrc(PRCM_HALF_SPEED, 1);
  765. } else if (prcm->dpll_speed == cur_rate * 2) {
  766. omap2_reprogram_sdrc(PRCM_FULL_SPEED, 1);
  767. } else if (prcm->dpll_speed != cur_rate) {
  768. local_irq_save(flags);
  769. if (prcm->dpll_speed == prcm->xtal_speed)
  770. bypass = 1;
  771. if ((prcm->cm_clksel2_pll & 0x3) == 2)
  772. done_rate = PRCM_FULL_SPEED;
  773. else
  774. done_rate = PRCM_HALF_SPEED;
  775. /* MPU divider */
  776. CM_CLKSEL_MPU = prcm->cm_clksel_mpu;
  777. /* dsp + iva1 div(2420), iva2.1(2430) */
  778. CM_CLKSEL_DSP = prcm->cm_clksel_dsp;
  779. CM_CLKSEL_GFX = prcm->cm_clksel_gfx;
  780. /* Major subsystem dividers */
  781. CM_CLKSEL1_CORE = prcm->cm_clksel1_core;
  782. if (cpu_is_omap2430())
  783. CM_CLKSEL_MDM = prcm->cm_clksel_mdm;
  784. /* x2 to enter init_mem */
  785. omap2_reprogram_sdrc(PRCM_FULL_SPEED, 1);
  786. omap2_set_prcm(prcm->cm_clksel1_pll, prcm->base_sdrc_rfr,
  787. bypass);
  788. omap2_init_memory_params(omap2_dll_force_needed());
  789. omap2_reprogram_sdrc(done_rate, 0);
  790. local_irq_restore(flags);
  791. }
  792. omap2_clksel_recalc(&dpll_ck);
  793. return 0;
  794. }
  795. /*-------------------------------------------------------------------------
  796. * Omap2 clock reset and init functions
  797. *-------------------------------------------------------------------------*/
  798. static struct clk_functions omap2_clk_functions = {
  799. .clk_enable = omap2_clk_enable,
  800. .clk_disable = omap2_clk_disable,
  801. .clk_round_rate = omap2_clk_round_rate,
  802. .clk_set_rate = omap2_clk_set_rate,
  803. .clk_set_parent = omap2_clk_set_parent,
  804. };
  805. static void __init omap2_get_crystal_rate(struct clk *osc, struct clk *sys)
  806. {
  807. u32 div, aplls, sclk = 13000000;
  808. aplls = CM_CLKSEL1_PLL;
  809. aplls &= ((1 << 23) | (1 << 24) | (1 << 25));
  810. aplls >>= 23; /* Isolate field, 0,2,3 */
  811. if (aplls == 0)
  812. sclk = 19200000;
  813. else if (aplls == 2)
  814. sclk = 13000000;
  815. else if (aplls == 3)
  816. sclk = 12000000;
  817. div = PRCM_CLKSRC_CTRL;
  818. div &= ((1 << 7) | (1 << 6));
  819. div >>= sys->rate_offset;
  820. osc->rate = sclk * div;
  821. sys->rate = sclk;
  822. }
  823. /*
  824. * Set clocks for bypass mode for reboot to work.
  825. */
  826. void omap2_clk_prepare_for_reboot(void)
  827. {
  828. u32 rate;
  829. if (vclk == NULL || sclk == NULL)
  830. return;
  831. rate = clk_get_rate(sclk);
  832. clk_set_rate(vclk, rate);
  833. }
  834. #ifdef CONFIG_OMAP_RESET_CLOCKS
  835. static void __init omap2_disable_unused_clocks(void)
  836. {
  837. struct clk *ck;
  838. u32 regval32;
  839. list_for_each_entry(ck, &clocks, node) {
  840. if (ck->usecount > 0 || (ck->flags & ALWAYS_ENABLED) ||
  841. ck->enable_reg == 0)
  842. continue;
  843. regval32 = __raw_readl(ck->enable_reg);
  844. if ((regval32 & (1 << ck->enable_bit)) == 0)
  845. continue;
  846. printk(KERN_INFO "Disabling unused clock \"%s\"\n", ck->name);
  847. _omap2_clk_disable(ck);
  848. }
  849. }
  850. late_initcall(omap2_disable_unused_clocks);
  851. #endif
  852. /*
  853. * Switch the MPU rate if specified on cmdline.
  854. * We cannot do this early until cmdline is parsed.
  855. */
  856. static int __init omap2_clk_arch_init(void)
  857. {
  858. if (!mpurate)
  859. return -EINVAL;
  860. if (omap2_select_table_rate(&virt_prcm_set, mpurate))
  861. printk(KERN_ERR "Could not find matching MPU rate\n");
  862. propagate_rate(&osc_ck); /* update main root fast */
  863. propagate_rate(&func_32k_ck); /* update main root slow */
  864. printk(KERN_INFO "Switched to new clocking rate (Crystal/DPLL/MPU): "
  865. "%ld.%01ld/%ld/%ld MHz\n",
  866. (sys_ck.rate / 1000000), (sys_ck.rate / 100000) % 10,
  867. (dpll_ck.rate / 1000000), (mpu_ck.rate / 1000000)) ;
  868. return 0;
  869. }
  870. arch_initcall(omap2_clk_arch_init);
  871. int __init omap2_clk_init(void)
  872. {
  873. struct prcm_config *prcm;
  874. struct clk ** clkp;
  875. u32 clkrate;
  876. clk_init(&omap2_clk_functions);
  877. omap2_get_crystal_rate(&osc_ck, &sys_ck);
  878. for (clkp = onchip_clks; clkp < onchip_clks + ARRAY_SIZE(onchip_clks);
  879. clkp++) {
  880. if ((*clkp)->flags & CLOCK_IN_OMAP242X && cpu_is_omap2420()) {
  881. clk_register(*clkp);
  882. continue;
  883. }
  884. if ((*clkp)->flags & CLOCK_IN_OMAP243X && cpu_is_omap2430()) {
  885. clk_register(*clkp);
  886. continue;
  887. }
  888. }
  889. /* Check the MPU rate set by bootloader */
  890. clkrate = omap2_get_dpll_rate(&dpll_ck);
  891. for (prcm = rate_table; prcm->mpu_speed; prcm++) {
  892. if (prcm->xtal_speed != sys_ck.rate)
  893. continue;
  894. if (prcm->dpll_speed <= clkrate)
  895. break;
  896. }
  897. curr_prcm_set = prcm;
  898. propagate_rate(&osc_ck); /* update main root fast */
  899. propagate_rate(&func_32k_ck); /* update main root slow */
  900. printk(KERN_INFO "Clocking rate (Crystal/DPLL/MPU): "
  901. "%ld.%01ld/%ld/%ld MHz\n",
  902. (sys_ck.rate / 1000000), (sys_ck.rate / 100000) % 10,
  903. (dpll_ck.rate / 1000000), (mpu_ck.rate / 1000000)) ;
  904. /*
  905. * Only enable those clocks we will need, let the drivers
  906. * enable other clocks as necessary
  907. */
  908. clk_enable(&sync_32k_ick);
  909. clk_enable(&omapctrl_ick);
  910. if (cpu_is_omap2430())
  911. clk_enable(&sdrc_ick);
  912. /* Avoid sleeping sleeping during omap2_clk_prepare_for_reboot() */
  913. vclk = clk_get(NULL, "virt_prcm_set");
  914. sclk = clk_get(NULL, "sys_ck");
  915. return 0;
  916. }