halbtcoutsrc.h 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550
  1. /******************************************************************************
  2. *
  3. * Copyright(c) 2009-2012 Realtek Corporation.
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms of version 2 of the GNU General Public License as
  7. * published by the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope that it will be useful, but WITHOUT
  10. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  11. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  12. * more details.
  13. *
  14. * The full GNU General Public License is included in this distribution in the
  15. * file called LICENSE.
  16. *
  17. * Contact Information:
  18. * wlanfae <wlanfae@realtek.com>
  19. * Realtek Corporation, No. 2, Innovation Road II, Hsinchu Science Park,
  20. * Hsinchu 300, Taiwan.
  21. *
  22. * Larry Finger <Larry.Finger@lwfinger.net>
  23. *
  24. *****************************************************************************/
  25. #ifndef __HALBTC_OUT_SRC_H__
  26. #define __HALBTC_OUT_SRC_H__
  27. #include "../wifi.h"
  28. #define NORMAL_EXEC false
  29. #define FORCE_EXEC true
  30. #define BTC_RF_A RF90_PATH_A
  31. #define BTC_RF_B RF90_PATH_B
  32. #define BTC_RF_C RF90_PATH_C
  33. #define BTC_RF_D RF90_PATH_D
  34. #define BTC_SMSP SINGLEMAC_SINGLEPHY
  35. #define BTC_DMDP DUALMAC_DUALPHY
  36. #define BTC_DMSP DUALMAC_SINGLEPHY
  37. #define BTC_MP_UNKNOWN 0xff
  38. #define IN
  39. #define OUT
  40. #define BT_TMP_BUF_SIZE 100
  41. #define BT_COEX_ANT_TYPE_PG 0
  42. #define BT_COEX_ANT_TYPE_ANTDIV 1
  43. #define BT_COEX_ANT_TYPE_DETECTED 2
  44. #define BTC_MIMO_PS_STATIC 0
  45. #define BTC_MIMO_PS_DYNAMIC 1
  46. #define BTC_RATE_DISABLE 0
  47. #define BTC_RATE_ENABLE 1
  48. /* single Antenna definition */
  49. #define BTC_ANT_PATH_WIFI 0
  50. #define BTC_ANT_PATH_BT 1
  51. #define BTC_ANT_PATH_PTA 2
  52. /* dual Antenna definition */
  53. #define BTC_ANT_WIFI_AT_MAIN 0
  54. #define BTC_ANT_WIFI_AT_AUX 1
  55. /* coupler Antenna definition */
  56. #define BTC_ANT_WIFI_AT_CPL_MAIN 0
  57. #define BTC_ANT_WIFI_AT_CPL_AUX 1
  58. enum btc_chip_interface {
  59. BTC_INTF_UNKNOWN = 0,
  60. BTC_INTF_PCI = 1,
  61. BTC_INTF_USB = 2,
  62. BTC_INTF_SDIO = 3,
  63. BTC_INTF_GSPI = 4,
  64. BTC_INTF_MAX
  65. };
  66. enum btc_chip_type {
  67. BTC_CHIP_UNDEF = 0,
  68. BTC_CHIP_CSR_BC4 = 1,
  69. BTC_CHIP_CSR_BC8 = 2,
  70. BTC_CHIP_RTL8723A = 3,
  71. BTC_CHIP_RTL8821 = 4,
  72. BTC_CHIP_RTL8723B = 5,
  73. BTC_CHIP_MAX
  74. };
  75. enum btc_msg_type {
  76. BTC_MSG_INTERFACE = 0x0,
  77. BTC_MSG_ALGORITHM = 0x1,
  78. BTC_MSG_MAX
  79. };
  80. extern u32 btc_dbg_type[];
  81. /* following is for BTC_MSG_INTERFACE */
  82. #define INTF_INIT BIT0
  83. #define INTF_NOTIFY BIT2
  84. /* following is for BTC_ALGORITHM */
  85. #define ALGO_BT_RSSI_STATE BIT0
  86. #define ALGO_WIFI_RSSI_STATE BIT1
  87. #define ALGO_BT_MONITOR BIT2
  88. #define ALGO_TRACE BIT3
  89. #define ALGO_TRACE_FW BIT4
  90. #define ALGO_TRACE_FW_DETAIL BIT5
  91. #define ALGO_TRACE_FW_EXEC BIT6
  92. #define ALGO_TRACE_SW BIT7
  93. #define ALGO_TRACE_SW_DETAIL BIT8
  94. #define ALGO_TRACE_SW_EXEC BIT9
  95. /* following is for wifi link status */
  96. #define WIFI_STA_CONNECTED BIT0
  97. #define WIFI_AP_CONNECTED BIT1
  98. #define WIFI_HS_CONNECTED BIT2
  99. #define WIFI_P2P_GO_CONNECTED BIT3
  100. #define WIFI_P2P_GC_CONNECTED BIT4
  101. #define btc_alg_dbg(dbgflag, fmt, ...) \
  102. do { \
  103. if (unlikely(btc_dbg_type[BTC_MSG_ALGORITHM] & dbgflag)) \
  104. printk(KERN_DEBUG fmt, ##__VA_ARGS__); \
  105. } while (0)
  106. #define btc_iface_dbg(dbgflag, fmt, ...) \
  107. do { \
  108. if (unlikely(btc_dbg_type[BTC_MSG_INTERFACE] & dbgflag)) \
  109. printk(KERN_DEBUG fmt, ##__VA_ARGS__); \
  110. } while (0)
  111. #define BTC_RSSI_HIGH(_rssi_) \
  112. ((_rssi_ == BTC_RSSI_STATE_HIGH || \
  113. _rssi_ == BTC_RSSI_STATE_STAY_HIGH) ? true : false)
  114. #define BTC_RSSI_MEDIUM(_rssi_) \
  115. ((_rssi_ == BTC_RSSI_STATE_MEDIUM || \
  116. _rssi_ == BTC_RSSI_STATE_STAY_MEDIUM) ? true : false)
  117. #define BTC_RSSI_LOW(_rssi_) \
  118. ((_rssi_ == BTC_RSSI_STATE_LOW || \
  119. _rssi_ == BTC_RSSI_STATE_STAY_LOW) ? true : false)
  120. enum btc_power_save_type {
  121. BTC_PS_WIFI_NATIVE = 0,
  122. BTC_PS_LPS_ON = 1,
  123. BTC_PS_LPS_OFF = 2,
  124. BTC_PS_LPS_MAX
  125. };
  126. struct btc_board_info {
  127. /* The following is some board information */
  128. u8 bt_chip_type;
  129. u8 pg_ant_num; /* pg ant number */
  130. u8 btdm_ant_num; /* ant number for btdm */
  131. u8 btdm_ant_pos;
  132. bool bt_exist;
  133. };
  134. enum btc_dbg_opcode {
  135. BTC_DBG_SET_COEX_NORMAL = 0x0,
  136. BTC_DBG_SET_COEX_WIFI_ONLY = 0x1,
  137. BTC_DBG_SET_COEX_BT_ONLY = 0x2,
  138. BTC_DBG_MAX
  139. };
  140. enum btc_rssi_state {
  141. BTC_RSSI_STATE_HIGH = 0x0,
  142. BTC_RSSI_STATE_MEDIUM = 0x1,
  143. BTC_RSSI_STATE_LOW = 0x2,
  144. BTC_RSSI_STATE_STAY_HIGH = 0x3,
  145. BTC_RSSI_STATE_STAY_MEDIUM = 0x4,
  146. BTC_RSSI_STATE_STAY_LOW = 0x5,
  147. BTC_RSSI_MAX
  148. };
  149. enum btc_wifi_role {
  150. BTC_ROLE_STATION = 0x0,
  151. BTC_ROLE_AP = 0x1,
  152. BTC_ROLE_IBSS = 0x2,
  153. BTC_ROLE_HS_MODE = 0x3,
  154. BTC_ROLE_MAX
  155. };
  156. enum btc_wifi_bw_mode {
  157. BTC_WIFI_BW_LEGACY = 0x0,
  158. BTC_WIFI_BW_HT20 = 0x1,
  159. BTC_WIFI_BW_HT40 = 0x2,
  160. BTC_WIFI_BW_MAX
  161. };
  162. enum btc_wifi_traffic_dir {
  163. BTC_WIFI_TRAFFIC_TX = 0x0,
  164. BTC_WIFI_TRAFFIC_RX = 0x1,
  165. BTC_WIFI_TRAFFIC_MAX
  166. };
  167. enum btc_wifi_pnp {
  168. BTC_WIFI_PNP_WAKE_UP = 0x0,
  169. BTC_WIFI_PNP_SLEEP = 0x1,
  170. BTC_WIFI_PNP_MAX
  171. };
  172. enum btc_get_type {
  173. /* type bool */
  174. BTC_GET_BL_HS_OPERATION,
  175. BTC_GET_BL_HS_CONNECTING,
  176. BTC_GET_BL_WIFI_CONNECTED,
  177. BTC_GET_BL_WIFI_BUSY,
  178. BTC_GET_BL_WIFI_SCAN,
  179. BTC_GET_BL_WIFI_LINK,
  180. BTC_GET_BL_WIFI_DHCP,
  181. BTC_GET_BL_WIFI_SOFTAP_IDLE,
  182. BTC_GET_BL_WIFI_SOFTAP_LINKING,
  183. BTC_GET_BL_WIFI_IN_EARLY_SUSPEND,
  184. BTC_GET_BL_WIFI_ROAM,
  185. BTC_GET_BL_WIFI_4_WAY_PROGRESS,
  186. BTC_GET_BL_WIFI_UNDER_5G,
  187. BTC_GET_BL_WIFI_AP_MODE_ENABLE,
  188. BTC_GET_BL_WIFI_ENABLE_ENCRYPTION,
  189. BTC_GET_BL_WIFI_UNDER_B_MODE,
  190. BTC_GET_BL_EXT_SWITCH,
  191. /* type s4Byte */
  192. BTC_GET_S4_WIFI_RSSI,
  193. BTC_GET_S4_HS_RSSI,
  194. /* type u32 */
  195. BTC_GET_U4_WIFI_BW,
  196. BTC_GET_U4_WIFI_TRAFFIC_DIRECTION,
  197. BTC_GET_U4_WIFI_FW_VER,
  198. BTC_GET_U4_WIFI_LINK_STATUS,
  199. BTC_GET_U4_BT_PATCH_VER,
  200. /* type u1Byte */
  201. BTC_GET_U1_WIFI_DOT11_CHNL,
  202. BTC_GET_U1_WIFI_CENTRAL_CHNL,
  203. BTC_GET_U1_WIFI_HS_CHNL,
  204. BTC_GET_U1_MAC_PHY_MODE,
  205. BTC_GET_U1_AP_NUM,
  206. /* for 1Ant */
  207. BTC_GET_U1_LPS_MODE,
  208. BTC_GET_BL_BT_SCO_BUSY,
  209. /* for test mode */
  210. BTC_GET_DRIVER_TEST_CFG,
  211. BTC_GET_MAX
  212. };
  213. enum btc_set_type {
  214. /* type bool */
  215. BTC_SET_BL_BT_DISABLE,
  216. BTC_SET_BL_BT_TRAFFIC_BUSY,
  217. BTC_SET_BL_BT_LIMITED_DIG,
  218. BTC_SET_BL_FORCE_TO_ROAM,
  219. BTC_SET_BL_TO_REJ_AP_AGG_PKT,
  220. BTC_SET_BL_BT_CTRL_AGG_SIZE,
  221. BTC_SET_BL_INC_SCAN_DEV_NUM,
  222. /* type u1Byte */
  223. BTC_SET_U1_RSSI_ADJ_VAL_FOR_AGC_TABLE_ON,
  224. BTC_SET_UI_SCAN_SIG_COMPENSATION,
  225. BTC_SET_U1_AGG_BUF_SIZE,
  226. /* type trigger some action */
  227. BTC_SET_ACT_GET_BT_RSSI,
  228. BTC_SET_ACT_AGGREGATE_CTRL,
  229. /********* for 1Ant **********/
  230. /* type bool */
  231. BTC_SET_BL_BT_SCO_BUSY,
  232. /* type u1Byte */
  233. BTC_SET_U1_RSSI_ADJ_VAL_FOR_1ANT_COEX_TYPE,
  234. BTC_SET_U1_LPS_VAL,
  235. BTC_SET_U1_RPWM_VAL,
  236. BTC_SET_U1_1ANT_LPS,
  237. BTC_SET_U1_1ANT_RPWM,
  238. /* type trigger some action */
  239. BTC_SET_ACT_LEAVE_LPS,
  240. BTC_SET_ACT_ENTER_LPS,
  241. BTC_SET_ACT_NORMAL_LPS,
  242. BTC_SET_ACT_INC_FORCE_EXEC_PWR_CMD_CNT,
  243. BTC_SET_ACT_DISABLE_LOW_POWER,
  244. BTC_SET_ACT_UPDATE_ra_mask,
  245. BTC_SET_ACT_SEND_MIMO_PS,
  246. /* BT Coex related */
  247. BTC_SET_ACT_CTRL_BT_INFO,
  248. BTC_SET_ACT_CTRL_BT_COEX,
  249. /***************************/
  250. BTC_SET_MAX
  251. };
  252. enum btc_dbg_disp_type {
  253. BTC_DBG_DISP_COEX_STATISTICS = 0x0,
  254. BTC_DBG_DISP_BT_LINK_INFO = 0x1,
  255. BTC_DBG_DISP_BT_FW_VER = 0x2,
  256. BTC_DBG_DISP_FW_PWR_MODE_CMD = 0x3,
  257. BTC_DBG_DISP_MAX
  258. };
  259. enum btc_notify_type_ips {
  260. BTC_IPS_LEAVE = 0x0,
  261. BTC_IPS_ENTER = 0x1,
  262. BTC_IPS_MAX
  263. };
  264. enum btc_notify_type_lps {
  265. BTC_LPS_DISABLE = 0x0,
  266. BTC_LPS_ENABLE = 0x1,
  267. BTC_LPS_MAX
  268. };
  269. enum btc_notify_type_scan {
  270. BTC_SCAN_FINISH = 0x0,
  271. BTC_SCAN_START = 0x1,
  272. BTC_SCAN_MAX
  273. };
  274. enum btc_notify_type_associate {
  275. BTC_ASSOCIATE_FINISH = 0x0,
  276. BTC_ASSOCIATE_START = 0x1,
  277. BTC_ASSOCIATE_MAX
  278. };
  279. enum btc_notify_type_media_status {
  280. BTC_MEDIA_DISCONNECT = 0x0,
  281. BTC_MEDIA_CONNECT = 0x1,
  282. BTC_MEDIA_MAX
  283. };
  284. enum btc_notify_type_special_packet {
  285. BTC_PACKET_UNKNOWN = 0x0,
  286. BTC_PACKET_DHCP = 0x1,
  287. BTC_PACKET_ARP = 0x2,
  288. BTC_PACKET_EAPOL = 0x3,
  289. BTC_PACKET_MAX
  290. };
  291. enum hci_ext_bt_operation {
  292. HCI_BT_OP_NONE = 0x0,
  293. HCI_BT_OP_INQUIRY_START = 0x1,
  294. HCI_BT_OP_INQUIRY_FINISH = 0x2,
  295. HCI_BT_OP_PAGING_START = 0x3,
  296. HCI_BT_OP_PAGING_SUCCESS = 0x4,
  297. HCI_BT_OP_PAGING_UNSUCCESS = 0x5,
  298. HCI_BT_OP_PAIRING_START = 0x6,
  299. HCI_BT_OP_PAIRING_FINISH = 0x7,
  300. HCI_BT_OP_BT_DEV_ENABLE = 0x8,
  301. HCI_BT_OP_BT_DEV_DISABLE = 0x9,
  302. HCI_BT_OP_MAX
  303. };
  304. enum btc_notify_type_stack_operation {
  305. BTC_STACK_OP_NONE = 0x0,
  306. BTC_STACK_OP_INQ_PAGE_PAIR_START = 0x1,
  307. BTC_STACK_OP_INQ_PAGE_PAIR_FINISH = 0x2,
  308. BTC_STACK_OP_MAX
  309. };
  310. typedef u8 (*bfp_btc_r1)(void *btc_context, u32 reg_addr);
  311. typedef u16 (*bfp_btc_r2)(void *btc_context, u32 reg_addr);
  312. typedef u32 (*bfp_btc_r4)(void *btc_context, u32 reg_addr);
  313. typedef void (*bfp_btc_w1)(void *btc_context, u32 reg_addr, u32 data);
  314. typedef void (*bfp_btc_w1_bit_mak)(void *btc_context, u32 reg_addr,
  315. u32 bit_mask, u8 data1b);
  316. typedef void (*bfp_btc_w2)(void *btc_context, u32 reg_addr, u16 data);
  317. typedef void (*bfp_btc_w4)(void *btc_context, u32 reg_addr, u32 data);
  318. typedef void (*bfp_btc_wr_1byte_bit_mask)(void *btc_context, u32 reg_addr,
  319. u8 bit_mask, u8 data);
  320. typedef void (*bfp_btc_set_bb_reg)(void *btc_context, u32 reg_addr,
  321. u32 bit_mask, u32 data);
  322. typedef u32 (*bfp_btc_get_bb_reg)(void *btc_context, u32 reg_addr,
  323. u32 bit_mask);
  324. typedef void (*bfp_btc_set_rf_reg)(void *btc_context, u8 rf_path, u32 reg_addr,
  325. u32 bit_mask, u32 data);
  326. typedef u32 (*bfp_btc_get_rf_reg)(void *btc_context, u8 rf_path,
  327. u32 reg_addr, u32 bit_mask);
  328. typedef void (*bfp_btc_fill_h2c)(void *btc_context, u8 element_id,
  329. u32 cmd_len, u8 *cmd_buffer);
  330. typedef bool (*bfp_btc_get)(void *btcoexist, u8 get_type, void *out_buf);
  331. typedef bool (*bfp_btc_set)(void *btcoexist, u8 set_type, void *in_buf);
  332. typedef void (*bfp_btc_disp_dbg_msg)(void *btcoexist, u8 disp_type);
  333. struct btc_bt_info {
  334. bool bt_disabled;
  335. u8 rssi_adjust_for_agc_table_on;
  336. u8 rssi_adjust_for_1ant_coex_type;
  337. bool bt_busy;
  338. u8 agg_buf_size;
  339. bool limited_dig;
  340. bool reject_agg_pkt;
  341. bool bt_ctrl_buf_size;
  342. bool increase_scan_dev_num;
  343. u16 bt_hci_ver;
  344. u16 bt_real_fw_ver;
  345. u8 bt_fw_ver;
  346. bool bt_disable_low_pwr;
  347. /* the following is for 1Ant solution */
  348. bool bt_ctrl_lps;
  349. bool bt_pwr_save_mode;
  350. bool bt_lps_on;
  351. bool force_to_roam;
  352. u8 force_exec_pwr_cmd_cnt;
  353. u8 lps_val;
  354. u8 rpwm_val;
  355. u32 ra_mask;
  356. };
  357. struct btc_stack_info {
  358. bool profile_notified;
  359. u16 hci_version; /* stack hci version */
  360. u8 num_of_link;
  361. bool bt_link_exist;
  362. bool sco_exist;
  363. bool acl_exist;
  364. bool a2dp_exist;
  365. bool hid_exist;
  366. u8 num_of_hid;
  367. bool pan_exist;
  368. bool unknown_acl_exist;
  369. s8 min_bt_rssi;
  370. };
  371. struct btc_statistics {
  372. u32 cnt_bind;
  373. u32 cnt_init_hw_config;
  374. u32 cnt_init_coex_dm;
  375. u32 cnt_ips_notify;
  376. u32 cnt_lps_notify;
  377. u32 cnt_scan_notify;
  378. u32 cnt_connect_notify;
  379. u32 cnt_media_status_notify;
  380. u32 cnt_special_packet_notify;
  381. u32 cnt_bt_info_notify;
  382. u32 cnt_periodical;
  383. u32 cnt_coex_dm_switch;
  384. u32 cnt_stack_operation_notify;
  385. u32 cnt_dbg_ctrl;
  386. };
  387. struct btc_bt_link_info {
  388. bool bt_link_exist;
  389. bool sco_exist;
  390. bool sco_only;
  391. bool a2dp_exist;
  392. bool a2dp_only;
  393. bool hid_exist;
  394. bool hid_only;
  395. bool pan_exist;
  396. bool pan_only;
  397. };
  398. enum btc_antenna_pos {
  399. BTC_ANTENNA_AT_MAIN_PORT = 0x1,
  400. BTC_ANTENNA_AT_AUX_PORT = 0x2,
  401. };
  402. struct btc_coexist {
  403. /* make sure only one adapter can bind the data context */
  404. bool binded;
  405. /* default adapter */
  406. void *adapter;
  407. struct btc_board_info board_info;
  408. /* some bt info referenced by non-bt module */
  409. struct btc_bt_info bt_info;
  410. struct btc_stack_info stack_info;
  411. enum btc_chip_interface chip_interface;
  412. struct btc_bt_link_info bt_link_info;
  413. bool initilized;
  414. bool stop_coex_dm;
  415. bool manual_control;
  416. struct btc_statistics statistics;
  417. u8 pwr_mode_val[10];
  418. /* function pointers - io related */
  419. bfp_btc_r1 btc_read_1byte;
  420. bfp_btc_w1 btc_write_1byte;
  421. bfp_btc_w1_bit_mak btc_write_1byte_bitmask;
  422. bfp_btc_r2 btc_read_2byte;
  423. bfp_btc_w2 btc_write_2byte;
  424. bfp_btc_r4 btc_read_4byte;
  425. bfp_btc_w4 btc_write_4byte;
  426. bfp_btc_set_bb_reg btc_set_bb_reg;
  427. bfp_btc_get_bb_reg btc_get_bb_reg;
  428. bfp_btc_set_rf_reg btc_set_rf_reg;
  429. bfp_btc_get_rf_reg btc_get_rf_reg;
  430. bfp_btc_fill_h2c btc_fill_h2c;
  431. bfp_btc_disp_dbg_msg btc_disp_dbg_msg;
  432. bfp_btc_get btc_get;
  433. bfp_btc_set btc_set;
  434. };
  435. bool halbtc_is_wifi_uplink(struct rtl_priv *adapter);
  436. extern struct btc_coexist gl_bt_coexist;
  437. bool exhalbtc_initlize_variables(struct rtl_priv *adapter);
  438. void exhalbtc_init_hw_config(struct btc_coexist *btcoexist);
  439. void exhalbtc_init_coex_dm(struct btc_coexist *btcoexist);
  440. void exhalbtc_ips_notify(struct btc_coexist *btcoexist, u8 type);
  441. void exhalbtc_lps_notify(struct btc_coexist *btcoexist, u8 type);
  442. void exhalbtc_scan_notify(struct btc_coexist *btcoexist, u8 type);
  443. void exhalbtc_connect_notify(struct btc_coexist *btcoexist, u8 action);
  444. void exhalbtc_mediastatus_notify(struct btc_coexist *btcoexist,
  445. enum rt_media_status media_status);
  446. void exhalbtc_special_packet_notify(struct btc_coexist *btcoexist, u8 pkt_type);
  447. void exhalbtc_bt_info_notify(struct btc_coexist *btcoexist, u8 *tmp_buf,
  448. u8 length);
  449. void exhalbtc_stack_operation_notify(struct btc_coexist *btcoexist, u8 type);
  450. void exhalbtc_halt_notify(struct btc_coexist *btcoexist);
  451. void exhalbtc_pnp_notify(struct btc_coexist *btcoexist, u8 pnp_state);
  452. void exhalbtc_coex_dm_switch(struct btc_coexist *btcoexist);
  453. void exhalbtc_periodical(struct btc_coexist *btcoexist);
  454. void exhalbtc_dbg_control(struct btc_coexist *btcoexist, u8 code, u8 len,
  455. u8 *data);
  456. void exhalbtc_stack_update_profile_info(void);
  457. void exhalbtc_set_hci_version(u16 hci_version);
  458. void exhalbtc_set_bt_patch_version(u16 bt_hci_version, u16 bt_patch_version);
  459. void exhalbtc_update_min_bt_rssi(s8 bt_rssi);
  460. void exhalbtc_set_bt_exist(bool bt_exist);
  461. void exhalbtc_set_chip_type(u8 chip_type);
  462. void exhalbtc_set_ant_num(struct rtl_priv *rtlpriv, u8 type, u8 ant_num);
  463. void exhalbtc_display_bt_coex_info(struct btc_coexist *btcoexist);
  464. void exhalbtc_signal_compensation(struct btc_coexist *btcoexist,
  465. u8 *rssi_wifi, u8 *rssi_bt);
  466. void exhalbtc_lps_leave(struct btc_coexist *btcoexist);
  467. void exhalbtc_low_wifi_traffic_notify(struct btc_coexist *btcoexist);
  468. #endif