qlcnic_83xx_hw.c 112 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195
  1. /*
  2. * QLogic qlcnic NIC Driver
  3. * Copyright (c) 2009-2013 QLogic Corporation
  4. *
  5. * See LICENSE.qlcnic for copyright and licensing details.
  6. */
  7. #include <linux/if_vlan.h>
  8. #include <linux/ipv6.h>
  9. #include <linux/ethtool.h>
  10. #include <linux/interrupt.h>
  11. #include <linux/aer.h>
  12. #include "qlcnic.h"
  13. #include "qlcnic_sriov.h"
  14. static void __qlcnic_83xx_process_aen(struct qlcnic_adapter *);
  15. static int qlcnic_83xx_clear_lb_mode(struct qlcnic_adapter *, u8);
  16. static void qlcnic_83xx_configure_mac(struct qlcnic_adapter *, u8 *, u8,
  17. struct qlcnic_cmd_args *);
  18. static int qlcnic_83xx_get_port_config(struct qlcnic_adapter *);
  19. static irqreturn_t qlcnic_83xx_handle_aen(int, void *);
  20. static pci_ers_result_t qlcnic_83xx_io_error_detected(struct pci_dev *,
  21. pci_channel_state_t);
  22. static int qlcnic_83xx_set_port_config(struct qlcnic_adapter *);
  23. static pci_ers_result_t qlcnic_83xx_io_slot_reset(struct pci_dev *);
  24. static void qlcnic_83xx_io_resume(struct pci_dev *);
  25. static int qlcnic_83xx_set_lb_mode(struct qlcnic_adapter *, u8);
  26. static void qlcnic_83xx_set_mac_filter_count(struct qlcnic_adapter *);
  27. static int qlcnic_83xx_resume(struct qlcnic_adapter *);
  28. static int qlcnic_83xx_shutdown(struct pci_dev *);
  29. static void qlcnic_83xx_get_beacon_state(struct qlcnic_adapter *);
  30. #define RSS_HASHTYPE_IP_TCP 0x3
  31. #define QLC_83XX_FW_MBX_CMD 0
  32. #define QLC_SKIP_INACTIVE_PCI_REGS 7
  33. #define QLC_MAX_LEGACY_FUNC_SUPP 8
  34. /* 83xx Module type */
  35. #define QLC_83XX_MODULE_FIBRE_10GBASE_LRM 0x1 /* 10GBase-LRM */
  36. #define QLC_83XX_MODULE_FIBRE_10GBASE_LR 0x2 /* 10GBase-LR */
  37. #define QLC_83XX_MODULE_FIBRE_10GBASE_SR 0x3 /* 10GBase-SR */
  38. #define QLC_83XX_MODULE_DA_10GE_PASSIVE_CP 0x4 /* 10GE passive
  39. * copper(compliant)
  40. */
  41. #define QLC_83XX_MODULE_DA_10GE_ACTIVE_CP 0x5 /* 10GE active limiting
  42. * copper(compliant)
  43. */
  44. #define QLC_83XX_MODULE_DA_10GE_LEGACY_CP 0x6 /* 10GE passive copper
  45. * (legacy, best effort)
  46. */
  47. #define QLC_83XX_MODULE_FIBRE_1000BASE_SX 0x7 /* 1000Base-SX */
  48. #define QLC_83XX_MODULE_FIBRE_1000BASE_LX 0x8 /* 1000Base-LX */
  49. #define QLC_83XX_MODULE_FIBRE_1000BASE_CX 0x9 /* 1000Base-CX */
  50. #define QLC_83XX_MODULE_TP_1000BASE_T 0xa /* 1000Base-T*/
  51. #define QLC_83XX_MODULE_DA_1GE_PASSIVE_CP 0xb /* 1GE passive copper
  52. * (legacy, best effort)
  53. */
  54. #define QLC_83XX_MODULE_UNKNOWN 0xf /* Unknown module type */
  55. /* Port types */
  56. #define QLC_83XX_10_CAPABLE BIT_8
  57. #define QLC_83XX_100_CAPABLE BIT_9
  58. #define QLC_83XX_1G_CAPABLE BIT_10
  59. #define QLC_83XX_10G_CAPABLE BIT_11
  60. #define QLC_83XX_AUTONEG_ENABLE BIT_15
  61. static const struct qlcnic_mailbox_metadata qlcnic_83xx_mbx_tbl[] = {
  62. {QLCNIC_CMD_CONFIGURE_IP_ADDR, 6, 1},
  63. {QLCNIC_CMD_CONFIG_INTRPT, 18, 34},
  64. {QLCNIC_CMD_CREATE_RX_CTX, 136, 27},
  65. {QLCNIC_CMD_DESTROY_RX_CTX, 2, 1},
  66. {QLCNIC_CMD_CREATE_TX_CTX, 54, 18},
  67. {QLCNIC_CMD_DESTROY_TX_CTX, 2, 1},
  68. {QLCNIC_CMD_CONFIGURE_MAC_LEARNING, 2, 1},
  69. {QLCNIC_CMD_INTRPT_TEST, 22, 12},
  70. {QLCNIC_CMD_SET_MTU, 3, 1},
  71. {QLCNIC_CMD_READ_PHY, 4, 2},
  72. {QLCNIC_CMD_WRITE_PHY, 5, 1},
  73. {QLCNIC_CMD_READ_HW_REG, 4, 1},
  74. {QLCNIC_CMD_GET_FLOW_CTL, 4, 2},
  75. {QLCNIC_CMD_SET_FLOW_CTL, 4, 1},
  76. {QLCNIC_CMD_READ_MAX_MTU, 4, 2},
  77. {QLCNIC_CMD_READ_MAX_LRO, 4, 2},
  78. {QLCNIC_CMD_MAC_ADDRESS, 4, 3},
  79. {QLCNIC_CMD_GET_PCI_INFO, 1, 129},
  80. {QLCNIC_CMD_GET_NIC_INFO, 2, 19},
  81. {QLCNIC_CMD_SET_NIC_INFO, 32, 1},
  82. {QLCNIC_CMD_GET_ESWITCH_CAPABILITY, 4, 3},
  83. {QLCNIC_CMD_TOGGLE_ESWITCH, 4, 1},
  84. {QLCNIC_CMD_GET_ESWITCH_STATUS, 4, 3},
  85. {QLCNIC_CMD_SET_PORTMIRRORING, 4, 1},
  86. {QLCNIC_CMD_CONFIGURE_ESWITCH, 4, 1},
  87. {QLCNIC_CMD_GET_ESWITCH_PORT_CONFIG, 4, 3},
  88. {QLCNIC_CMD_GET_ESWITCH_STATS, 5, 1},
  89. {QLCNIC_CMD_CONFIG_PORT, 4, 1},
  90. {QLCNIC_CMD_TEMP_SIZE, 1, 4},
  91. {QLCNIC_CMD_GET_TEMP_HDR, 5, 5},
  92. {QLCNIC_CMD_GET_LINK_EVENT, 2, 1},
  93. {QLCNIC_CMD_CONFIG_MAC_VLAN, 4, 3},
  94. {QLCNIC_CMD_CONFIG_INTR_COAL, 6, 1},
  95. {QLCNIC_CMD_CONFIGURE_RSS, 14, 1},
  96. {QLCNIC_CMD_CONFIGURE_LED, 2, 1},
  97. {QLCNIC_CMD_CONFIGURE_MAC_RX_MODE, 2, 1},
  98. {QLCNIC_CMD_CONFIGURE_HW_LRO, 2, 1},
  99. {QLCNIC_CMD_GET_STATISTICS, 2, 80},
  100. {QLCNIC_CMD_SET_PORT_CONFIG, 2, 1},
  101. {QLCNIC_CMD_GET_PORT_CONFIG, 2, 2},
  102. {QLCNIC_CMD_GET_LINK_STATUS, 2, 4},
  103. {QLCNIC_CMD_IDC_ACK, 5, 1},
  104. {QLCNIC_CMD_INIT_NIC_FUNC, 3, 1},
  105. {QLCNIC_CMD_STOP_NIC_FUNC, 2, 1},
  106. {QLCNIC_CMD_SET_LED_CONFIG, 5, 1},
  107. {QLCNIC_CMD_GET_LED_CONFIG, 1, 5},
  108. {QLCNIC_CMD_83XX_SET_DRV_VER, 4, 1},
  109. {QLCNIC_CMD_ADD_RCV_RINGS, 130, 26},
  110. {QLCNIC_CMD_CONFIG_VPORT, 4, 4},
  111. {QLCNIC_CMD_BC_EVENT_SETUP, 2, 1},
  112. {QLCNIC_CMD_DCB_QUERY_CAP, 1, 2},
  113. {QLCNIC_CMD_DCB_QUERY_PARAM, 1, 50},
  114. {QLCNIC_CMD_SET_INGRESS_ENCAP, 2, 1},
  115. {QLCNIC_CMD_83XX_EXTEND_ISCSI_DUMP_CAP, 4, 1},
  116. };
  117. const u32 qlcnic_83xx_ext_reg_tbl[] = {
  118. 0x38CC, /* Global Reset */
  119. 0x38F0, /* Wildcard */
  120. 0x38FC, /* Informant */
  121. 0x3038, /* Host MBX ctrl */
  122. 0x303C, /* FW MBX ctrl */
  123. 0x355C, /* BOOT LOADER ADDRESS REG */
  124. 0x3560, /* BOOT LOADER SIZE REG */
  125. 0x3564, /* FW IMAGE ADDR REG */
  126. 0x1000, /* MBX intr enable */
  127. 0x1200, /* Default Intr mask */
  128. 0x1204, /* Default Interrupt ID */
  129. 0x3780, /* QLC_83XX_IDC_MAJ_VERSION */
  130. 0x3784, /* QLC_83XX_IDC_DEV_STATE */
  131. 0x3788, /* QLC_83XX_IDC_DRV_PRESENCE */
  132. 0x378C, /* QLC_83XX_IDC_DRV_ACK */
  133. 0x3790, /* QLC_83XX_IDC_CTRL */
  134. 0x3794, /* QLC_83XX_IDC_DRV_AUDIT */
  135. 0x3798, /* QLC_83XX_IDC_MIN_VERSION */
  136. 0x379C, /* QLC_83XX_RECOVER_DRV_LOCK */
  137. 0x37A0, /* QLC_83XX_IDC_PF_0 */
  138. 0x37A4, /* QLC_83XX_IDC_PF_1 */
  139. 0x37A8, /* QLC_83XX_IDC_PF_2 */
  140. 0x37AC, /* QLC_83XX_IDC_PF_3 */
  141. 0x37B0, /* QLC_83XX_IDC_PF_4 */
  142. 0x37B4, /* QLC_83XX_IDC_PF_5 */
  143. 0x37B8, /* QLC_83XX_IDC_PF_6 */
  144. 0x37BC, /* QLC_83XX_IDC_PF_7 */
  145. 0x37C0, /* QLC_83XX_IDC_PF_8 */
  146. 0x37C4, /* QLC_83XX_IDC_PF_9 */
  147. 0x37C8, /* QLC_83XX_IDC_PF_10 */
  148. 0x37CC, /* QLC_83XX_IDC_PF_11 */
  149. 0x37D0, /* QLC_83XX_IDC_PF_12 */
  150. 0x37D4, /* QLC_83XX_IDC_PF_13 */
  151. 0x37D8, /* QLC_83XX_IDC_PF_14 */
  152. 0x37DC, /* QLC_83XX_IDC_PF_15 */
  153. 0x37E0, /* QLC_83XX_IDC_DEV_PARTITION_INFO_1 */
  154. 0x37E4, /* QLC_83XX_IDC_DEV_PARTITION_INFO_2 */
  155. 0x37F0, /* QLC_83XX_DRV_OP_MODE */
  156. 0x37F4, /* QLC_83XX_VNIC_STATE */
  157. 0x3868, /* QLC_83XX_DRV_LOCK */
  158. 0x386C, /* QLC_83XX_DRV_UNLOCK */
  159. 0x3504, /* QLC_83XX_DRV_LOCK_ID */
  160. 0x34A4, /* QLC_83XX_ASIC_TEMP */
  161. };
  162. const u32 qlcnic_83xx_reg_tbl[] = {
  163. 0x34A8, /* PEG_HALT_STAT1 */
  164. 0x34AC, /* PEG_HALT_STAT2 */
  165. 0x34B0, /* FW_HEARTBEAT */
  166. 0x3500, /* FLASH LOCK_ID */
  167. 0x3528, /* FW_CAPABILITIES */
  168. 0x3538, /* Driver active, DRV_REG0 */
  169. 0x3540, /* Device state, DRV_REG1 */
  170. 0x3544, /* Driver state, DRV_REG2 */
  171. 0x3548, /* Driver scratch, DRV_REG3 */
  172. 0x354C, /* Device partiton info, DRV_REG4 */
  173. 0x3524, /* Driver IDC ver, DRV_REG5 */
  174. 0x3550, /* FW_VER_MAJOR */
  175. 0x3554, /* FW_VER_MINOR */
  176. 0x3558, /* FW_VER_SUB */
  177. 0x359C, /* NPAR STATE */
  178. 0x35FC, /* FW_IMG_VALID */
  179. 0x3650, /* CMD_PEG_STATE */
  180. 0x373C, /* RCV_PEG_STATE */
  181. 0x37B4, /* ASIC TEMP */
  182. 0x356C, /* FW API */
  183. 0x3570, /* DRV OP MODE */
  184. 0x3850, /* FLASH LOCK */
  185. 0x3854, /* FLASH UNLOCK */
  186. };
  187. static struct qlcnic_hardware_ops qlcnic_83xx_hw_ops = {
  188. .read_crb = qlcnic_83xx_read_crb,
  189. .write_crb = qlcnic_83xx_write_crb,
  190. .read_reg = qlcnic_83xx_rd_reg_indirect,
  191. .write_reg = qlcnic_83xx_wrt_reg_indirect,
  192. .get_mac_address = qlcnic_83xx_get_mac_address,
  193. .setup_intr = qlcnic_83xx_setup_intr,
  194. .alloc_mbx_args = qlcnic_83xx_alloc_mbx_args,
  195. .mbx_cmd = qlcnic_83xx_issue_cmd,
  196. .get_func_no = qlcnic_83xx_get_func_no,
  197. .api_lock = qlcnic_83xx_cam_lock,
  198. .api_unlock = qlcnic_83xx_cam_unlock,
  199. .add_sysfs = qlcnic_83xx_add_sysfs,
  200. .remove_sysfs = qlcnic_83xx_remove_sysfs,
  201. .process_lb_rcv_ring_diag = qlcnic_83xx_process_rcv_ring_diag,
  202. .create_rx_ctx = qlcnic_83xx_create_rx_ctx,
  203. .create_tx_ctx = qlcnic_83xx_create_tx_ctx,
  204. .del_rx_ctx = qlcnic_83xx_del_rx_ctx,
  205. .del_tx_ctx = qlcnic_83xx_del_tx_ctx,
  206. .setup_link_event = qlcnic_83xx_setup_link_event,
  207. .get_nic_info = qlcnic_83xx_get_nic_info,
  208. .get_pci_info = qlcnic_83xx_get_pci_info,
  209. .set_nic_info = qlcnic_83xx_set_nic_info,
  210. .change_macvlan = qlcnic_83xx_sre_macaddr_change,
  211. .napi_enable = qlcnic_83xx_napi_enable,
  212. .napi_disable = qlcnic_83xx_napi_disable,
  213. .config_intr_coal = qlcnic_83xx_config_intr_coal,
  214. .config_rss = qlcnic_83xx_config_rss,
  215. .config_hw_lro = qlcnic_83xx_config_hw_lro,
  216. .config_promisc_mode = qlcnic_83xx_nic_set_promisc,
  217. .change_l2_filter = qlcnic_83xx_change_l2_filter,
  218. .get_board_info = qlcnic_83xx_get_port_info,
  219. .set_mac_filter_count = qlcnic_83xx_set_mac_filter_count,
  220. .free_mac_list = qlcnic_82xx_free_mac_list,
  221. .io_error_detected = qlcnic_83xx_io_error_detected,
  222. .io_slot_reset = qlcnic_83xx_io_slot_reset,
  223. .io_resume = qlcnic_83xx_io_resume,
  224. .get_beacon_state = qlcnic_83xx_get_beacon_state,
  225. .enable_sds_intr = qlcnic_83xx_enable_sds_intr,
  226. .disable_sds_intr = qlcnic_83xx_disable_sds_intr,
  227. .enable_tx_intr = qlcnic_83xx_enable_tx_intr,
  228. .disable_tx_intr = qlcnic_83xx_disable_tx_intr,
  229. .get_saved_state = qlcnic_83xx_get_saved_state,
  230. .set_saved_state = qlcnic_83xx_set_saved_state,
  231. .cache_tmpl_hdr_values = qlcnic_83xx_cache_tmpl_hdr_values,
  232. .get_cap_size = qlcnic_83xx_get_cap_size,
  233. .set_sys_info = qlcnic_83xx_set_sys_info,
  234. .store_cap_mask = qlcnic_83xx_store_cap_mask,
  235. };
  236. static struct qlcnic_nic_template qlcnic_83xx_ops = {
  237. .config_bridged_mode = qlcnic_config_bridged_mode,
  238. .config_led = qlcnic_config_led,
  239. .request_reset = qlcnic_83xx_idc_request_reset,
  240. .cancel_idc_work = qlcnic_83xx_idc_exit,
  241. .napi_add = qlcnic_83xx_napi_add,
  242. .napi_del = qlcnic_83xx_napi_del,
  243. .config_ipaddr = qlcnic_83xx_config_ipaddr,
  244. .clear_legacy_intr = qlcnic_83xx_clear_legacy_intr,
  245. .shutdown = qlcnic_83xx_shutdown,
  246. .resume = qlcnic_83xx_resume,
  247. };
  248. void qlcnic_83xx_register_map(struct qlcnic_hardware_context *ahw)
  249. {
  250. ahw->hw_ops = &qlcnic_83xx_hw_ops;
  251. ahw->reg_tbl = (u32 *)qlcnic_83xx_reg_tbl;
  252. ahw->ext_reg_tbl = (u32 *)qlcnic_83xx_ext_reg_tbl;
  253. }
  254. int qlcnic_83xx_get_fw_version(struct qlcnic_adapter *adapter)
  255. {
  256. u32 fw_major, fw_minor, fw_build;
  257. struct pci_dev *pdev = adapter->pdev;
  258. fw_major = QLC_SHARED_REG_RD32(adapter, QLCNIC_FW_VERSION_MAJOR);
  259. fw_minor = QLC_SHARED_REG_RD32(adapter, QLCNIC_FW_VERSION_MINOR);
  260. fw_build = QLC_SHARED_REG_RD32(adapter, QLCNIC_FW_VERSION_SUB);
  261. adapter->fw_version = QLCNIC_VERSION_CODE(fw_major, fw_minor, fw_build);
  262. dev_info(&pdev->dev, "Driver v%s, firmware version %d.%d.%d\n",
  263. QLCNIC_LINUX_VERSIONID, fw_major, fw_minor, fw_build);
  264. return adapter->fw_version;
  265. }
  266. static int __qlcnic_set_win_base(struct qlcnic_adapter *adapter, u32 addr)
  267. {
  268. void __iomem *base;
  269. u32 val;
  270. base = adapter->ahw->pci_base0 +
  271. QLC_83XX_CRB_WIN_FUNC(adapter->ahw->pci_func);
  272. writel(addr, base);
  273. val = readl(base);
  274. if (val != addr)
  275. return -EIO;
  276. return 0;
  277. }
  278. int qlcnic_83xx_rd_reg_indirect(struct qlcnic_adapter *adapter, ulong addr,
  279. int *err)
  280. {
  281. struct qlcnic_hardware_context *ahw = adapter->ahw;
  282. *err = __qlcnic_set_win_base(adapter, (u32) addr);
  283. if (!*err) {
  284. return QLCRDX(ahw, QLCNIC_WILDCARD);
  285. } else {
  286. dev_err(&adapter->pdev->dev,
  287. "%s failed, addr = 0x%lx\n", __func__, addr);
  288. return -EIO;
  289. }
  290. }
  291. int qlcnic_83xx_wrt_reg_indirect(struct qlcnic_adapter *adapter, ulong addr,
  292. u32 data)
  293. {
  294. int err;
  295. struct qlcnic_hardware_context *ahw = adapter->ahw;
  296. err = __qlcnic_set_win_base(adapter, (u32) addr);
  297. if (!err) {
  298. QLCWRX(ahw, QLCNIC_WILDCARD, data);
  299. return 0;
  300. } else {
  301. dev_err(&adapter->pdev->dev,
  302. "%s failed, addr = 0x%x data = 0x%x\n",
  303. __func__, (int)addr, data);
  304. return err;
  305. }
  306. }
  307. static void qlcnic_83xx_enable_legacy(struct qlcnic_adapter *adapter)
  308. {
  309. struct qlcnic_hardware_context *ahw = adapter->ahw;
  310. /* MSI-X enablement failed, use legacy interrupt */
  311. adapter->tgt_status_reg = ahw->pci_base0 + QLC_83XX_INTX_PTR;
  312. adapter->tgt_mask_reg = ahw->pci_base0 + QLC_83XX_INTX_MASK;
  313. adapter->isr_int_vec = ahw->pci_base0 + QLC_83XX_INTX_TRGR;
  314. adapter->msix_entries[0].vector = adapter->pdev->irq;
  315. dev_info(&adapter->pdev->dev, "using legacy interrupt\n");
  316. }
  317. static int qlcnic_83xx_calculate_msix_vector(struct qlcnic_adapter *adapter)
  318. {
  319. int num_msix;
  320. num_msix = adapter->drv_sds_rings;
  321. /* account for AEN interrupt MSI-X based interrupts */
  322. num_msix += 1;
  323. if (!(adapter->flags & QLCNIC_TX_INTR_SHARED))
  324. num_msix += adapter->drv_tx_rings;
  325. return num_msix;
  326. }
  327. int qlcnic_83xx_setup_intr(struct qlcnic_adapter *adapter)
  328. {
  329. struct qlcnic_hardware_context *ahw = adapter->ahw;
  330. int err, i, num_msix;
  331. if (adapter->flags & QLCNIC_TSS_RSS) {
  332. err = qlcnic_setup_tss_rss_intr(adapter);
  333. if (err < 0)
  334. return err;
  335. num_msix = ahw->num_msix;
  336. } else {
  337. num_msix = qlcnic_83xx_calculate_msix_vector(adapter);
  338. err = qlcnic_enable_msix(adapter, num_msix);
  339. if (err == -ENOMEM)
  340. return err;
  341. if (adapter->flags & QLCNIC_MSIX_ENABLED) {
  342. num_msix = ahw->num_msix;
  343. } else {
  344. if (qlcnic_sriov_vf_check(adapter))
  345. return -EINVAL;
  346. num_msix = 1;
  347. adapter->drv_sds_rings = QLCNIC_SINGLE_RING;
  348. adapter->drv_tx_rings = QLCNIC_SINGLE_RING;
  349. }
  350. }
  351. /* setup interrupt mapping table for fw */
  352. ahw->intr_tbl = vzalloc(num_msix *
  353. sizeof(struct qlcnic_intrpt_config));
  354. if (!ahw->intr_tbl)
  355. return -ENOMEM;
  356. if (!(adapter->flags & QLCNIC_MSIX_ENABLED)) {
  357. if (adapter->ahw->pci_func >= QLC_MAX_LEGACY_FUNC_SUPP) {
  358. dev_err(&adapter->pdev->dev, "PCI function number 8 and higher are not supported with legacy interrupt, func 0x%x\n",
  359. ahw->pci_func);
  360. return -EOPNOTSUPP;
  361. }
  362. qlcnic_83xx_enable_legacy(adapter);
  363. }
  364. for (i = 0; i < num_msix; i++) {
  365. if (adapter->flags & QLCNIC_MSIX_ENABLED)
  366. ahw->intr_tbl[i].type = QLCNIC_INTRPT_MSIX;
  367. else
  368. ahw->intr_tbl[i].type = QLCNIC_INTRPT_INTX;
  369. ahw->intr_tbl[i].id = i;
  370. ahw->intr_tbl[i].src = 0;
  371. }
  372. return 0;
  373. }
  374. static inline void qlcnic_83xx_clear_legacy_intr_mask(struct qlcnic_adapter *adapter)
  375. {
  376. writel(0, adapter->tgt_mask_reg);
  377. }
  378. static inline void qlcnic_83xx_set_legacy_intr_mask(struct qlcnic_adapter *adapter)
  379. {
  380. if (adapter->tgt_mask_reg)
  381. writel(1, adapter->tgt_mask_reg);
  382. }
  383. static inline void qlcnic_83xx_enable_legacy_msix_mbx_intr(struct qlcnic_adapter
  384. *adapter)
  385. {
  386. u32 mask;
  387. /* Mailbox in MSI-x mode and Legacy Interrupt share the same
  388. * source register. We could be here before contexts are created
  389. * and sds_ring->crb_intr_mask has not been initialized, calculate
  390. * BAR offset for Interrupt Source Register
  391. */
  392. mask = QLCRDX(adapter->ahw, QLCNIC_DEF_INT_MASK);
  393. writel(0, adapter->ahw->pci_base0 + mask);
  394. }
  395. void qlcnic_83xx_disable_mbx_intr(struct qlcnic_adapter *adapter)
  396. {
  397. u32 mask;
  398. mask = QLCRDX(adapter->ahw, QLCNIC_DEF_INT_MASK);
  399. writel(1, adapter->ahw->pci_base0 + mask);
  400. QLCWRX(adapter->ahw, QLCNIC_MBX_INTR_ENBL, 0);
  401. }
  402. static inline void qlcnic_83xx_get_mbx_data(struct qlcnic_adapter *adapter,
  403. struct qlcnic_cmd_args *cmd)
  404. {
  405. int i;
  406. if (cmd->op_type == QLC_83XX_MBX_POST_BC_OP)
  407. return;
  408. for (i = 0; i < cmd->rsp.num; i++)
  409. cmd->rsp.arg[i] = readl(QLCNIC_MBX_FW(adapter->ahw, i));
  410. }
  411. irqreturn_t qlcnic_83xx_clear_legacy_intr(struct qlcnic_adapter *adapter)
  412. {
  413. u32 intr_val;
  414. struct qlcnic_hardware_context *ahw = adapter->ahw;
  415. int retries = 0;
  416. intr_val = readl(adapter->tgt_status_reg);
  417. if (!QLC_83XX_VALID_INTX_BIT31(intr_val))
  418. return IRQ_NONE;
  419. if (QLC_83XX_INTX_FUNC(intr_val) != adapter->ahw->pci_func) {
  420. adapter->stats.spurious_intr++;
  421. return IRQ_NONE;
  422. }
  423. /* The barrier is required to ensure writes to the registers */
  424. wmb();
  425. /* clear the interrupt trigger control register */
  426. writel(0, adapter->isr_int_vec);
  427. intr_val = readl(adapter->isr_int_vec);
  428. do {
  429. intr_val = readl(adapter->tgt_status_reg);
  430. if (QLC_83XX_INTX_FUNC(intr_val) != ahw->pci_func)
  431. break;
  432. retries++;
  433. } while (QLC_83XX_VALID_INTX_BIT30(intr_val) &&
  434. (retries < QLC_83XX_LEGACY_INTX_MAX_RETRY));
  435. return IRQ_HANDLED;
  436. }
  437. static inline void qlcnic_83xx_notify_mbx_response(struct qlcnic_mailbox *mbx)
  438. {
  439. mbx->rsp_status = QLC_83XX_MBX_RESPONSE_ARRIVED;
  440. complete(&mbx->completion);
  441. }
  442. static void qlcnic_83xx_poll_process_aen(struct qlcnic_adapter *adapter)
  443. {
  444. u32 resp, event, rsp_status = QLC_83XX_MBX_RESPONSE_ARRIVED;
  445. struct qlcnic_mailbox *mbx = adapter->ahw->mailbox;
  446. unsigned long flags;
  447. spin_lock_irqsave(&mbx->aen_lock, flags);
  448. resp = QLCRDX(adapter->ahw, QLCNIC_FW_MBX_CTRL);
  449. if (!(resp & QLCNIC_SET_OWNER))
  450. goto out;
  451. event = readl(QLCNIC_MBX_FW(adapter->ahw, 0));
  452. if (event & QLCNIC_MBX_ASYNC_EVENT) {
  453. __qlcnic_83xx_process_aen(adapter);
  454. } else {
  455. if (mbx->rsp_status != rsp_status)
  456. qlcnic_83xx_notify_mbx_response(mbx);
  457. }
  458. out:
  459. qlcnic_83xx_enable_legacy_msix_mbx_intr(adapter);
  460. spin_unlock_irqrestore(&mbx->aen_lock, flags);
  461. }
  462. irqreturn_t qlcnic_83xx_intr(int irq, void *data)
  463. {
  464. struct qlcnic_adapter *adapter = data;
  465. struct qlcnic_host_sds_ring *sds_ring;
  466. struct qlcnic_hardware_context *ahw = adapter->ahw;
  467. if (qlcnic_83xx_clear_legacy_intr(adapter) == IRQ_NONE)
  468. return IRQ_NONE;
  469. qlcnic_83xx_poll_process_aen(adapter);
  470. if (ahw->diag_test) {
  471. if (ahw->diag_test == QLCNIC_INTERRUPT_TEST)
  472. ahw->diag_cnt++;
  473. qlcnic_83xx_enable_legacy_msix_mbx_intr(adapter);
  474. return IRQ_HANDLED;
  475. }
  476. if (!test_bit(__QLCNIC_DEV_UP, &adapter->state)) {
  477. qlcnic_83xx_enable_legacy_msix_mbx_intr(adapter);
  478. } else {
  479. sds_ring = &adapter->recv_ctx->sds_rings[0];
  480. napi_schedule(&sds_ring->napi);
  481. }
  482. return IRQ_HANDLED;
  483. }
  484. irqreturn_t qlcnic_83xx_tmp_intr(int irq, void *data)
  485. {
  486. struct qlcnic_host_sds_ring *sds_ring = data;
  487. struct qlcnic_adapter *adapter = sds_ring->adapter;
  488. if (adapter->flags & QLCNIC_MSIX_ENABLED)
  489. goto done;
  490. if (adapter->nic_ops->clear_legacy_intr(adapter) == IRQ_NONE)
  491. return IRQ_NONE;
  492. done:
  493. adapter->ahw->diag_cnt++;
  494. qlcnic_enable_sds_intr(adapter, sds_ring);
  495. return IRQ_HANDLED;
  496. }
  497. void qlcnic_83xx_free_mbx_intr(struct qlcnic_adapter *adapter)
  498. {
  499. u32 num_msix;
  500. if (!(adapter->flags & QLCNIC_MSIX_ENABLED))
  501. qlcnic_83xx_set_legacy_intr_mask(adapter);
  502. qlcnic_83xx_disable_mbx_intr(adapter);
  503. if (adapter->flags & QLCNIC_MSIX_ENABLED)
  504. num_msix = adapter->ahw->num_msix - 1;
  505. else
  506. num_msix = 0;
  507. msleep(20);
  508. if (adapter->msix_entries) {
  509. synchronize_irq(adapter->msix_entries[num_msix].vector);
  510. free_irq(adapter->msix_entries[num_msix].vector, adapter);
  511. }
  512. }
  513. int qlcnic_83xx_setup_mbx_intr(struct qlcnic_adapter *adapter)
  514. {
  515. irq_handler_t handler;
  516. u32 val;
  517. int err = 0;
  518. unsigned long flags = 0;
  519. if (!(adapter->flags & QLCNIC_MSI_ENABLED) &&
  520. !(adapter->flags & QLCNIC_MSIX_ENABLED))
  521. flags |= IRQF_SHARED;
  522. if (adapter->flags & QLCNIC_MSIX_ENABLED) {
  523. handler = qlcnic_83xx_handle_aen;
  524. val = adapter->msix_entries[adapter->ahw->num_msix - 1].vector;
  525. err = request_irq(val, handler, flags, "qlcnic-MB", adapter);
  526. if (err) {
  527. dev_err(&adapter->pdev->dev,
  528. "failed to register MBX interrupt\n");
  529. return err;
  530. }
  531. } else {
  532. handler = qlcnic_83xx_intr;
  533. val = adapter->msix_entries[0].vector;
  534. err = request_irq(val, handler, flags, "qlcnic", adapter);
  535. if (err) {
  536. dev_err(&adapter->pdev->dev,
  537. "failed to register INTx interrupt\n");
  538. return err;
  539. }
  540. qlcnic_83xx_clear_legacy_intr_mask(adapter);
  541. }
  542. /* Enable mailbox interrupt */
  543. qlcnic_83xx_enable_mbx_interrupt(adapter);
  544. return err;
  545. }
  546. void qlcnic_83xx_get_func_no(struct qlcnic_adapter *adapter)
  547. {
  548. u32 val = QLCRDX(adapter->ahw, QLCNIC_INFORMANT);
  549. adapter->ahw->pci_func = (val >> 24) & 0xff;
  550. }
  551. int qlcnic_83xx_cam_lock(struct qlcnic_adapter *adapter)
  552. {
  553. void __iomem *addr;
  554. u32 val, limit = 0;
  555. struct qlcnic_hardware_context *ahw = adapter->ahw;
  556. addr = ahw->pci_base0 + QLC_83XX_SEM_LOCK_FUNC(ahw->pci_func);
  557. do {
  558. val = readl(addr);
  559. if (val) {
  560. /* write the function number to register */
  561. QLC_SHARED_REG_WR32(adapter, QLCNIC_FLASH_LOCK_OWNER,
  562. ahw->pci_func);
  563. return 0;
  564. }
  565. usleep_range(1000, 2000);
  566. } while (++limit <= QLCNIC_PCIE_SEM_TIMEOUT);
  567. return -EIO;
  568. }
  569. void qlcnic_83xx_cam_unlock(struct qlcnic_adapter *adapter)
  570. {
  571. void __iomem *addr;
  572. u32 val;
  573. struct qlcnic_hardware_context *ahw = adapter->ahw;
  574. addr = ahw->pci_base0 + QLC_83XX_SEM_UNLOCK_FUNC(ahw->pci_func);
  575. val = readl(addr);
  576. }
  577. void qlcnic_83xx_read_crb(struct qlcnic_adapter *adapter, char *buf,
  578. loff_t offset, size_t size)
  579. {
  580. int ret = 0;
  581. u32 data;
  582. if (qlcnic_api_lock(adapter)) {
  583. dev_err(&adapter->pdev->dev,
  584. "%s: failed to acquire lock. addr offset 0x%x\n",
  585. __func__, (u32)offset);
  586. return;
  587. }
  588. data = QLCRD32(adapter, (u32) offset, &ret);
  589. qlcnic_api_unlock(adapter);
  590. if (ret == -EIO) {
  591. dev_err(&adapter->pdev->dev,
  592. "%s: failed. addr offset 0x%x\n",
  593. __func__, (u32)offset);
  594. return;
  595. }
  596. memcpy(buf, &data, size);
  597. }
  598. void qlcnic_83xx_write_crb(struct qlcnic_adapter *adapter, char *buf,
  599. loff_t offset, size_t size)
  600. {
  601. u32 data;
  602. memcpy(&data, buf, size);
  603. qlcnic_83xx_wrt_reg_indirect(adapter, (u32) offset, data);
  604. }
  605. int qlcnic_83xx_get_port_info(struct qlcnic_adapter *adapter)
  606. {
  607. struct qlcnic_hardware_context *ahw = adapter->ahw;
  608. int status;
  609. status = qlcnic_83xx_get_port_config(adapter);
  610. if (status) {
  611. dev_err(&adapter->pdev->dev,
  612. "Get Port Info failed\n");
  613. } else {
  614. if (ahw->port_config & QLC_83XX_10G_CAPABLE) {
  615. ahw->port_type = QLCNIC_XGBE;
  616. } else if (ahw->port_config & QLC_83XX_10_CAPABLE ||
  617. ahw->port_config & QLC_83XX_100_CAPABLE ||
  618. ahw->port_config & QLC_83XX_1G_CAPABLE) {
  619. ahw->port_type = QLCNIC_GBE;
  620. } else {
  621. ahw->port_type = QLCNIC_XGBE;
  622. }
  623. if (QLC_83XX_AUTONEG(ahw->port_config))
  624. ahw->link_autoneg = AUTONEG_ENABLE;
  625. }
  626. return status;
  627. }
  628. static void qlcnic_83xx_set_mac_filter_count(struct qlcnic_adapter *adapter)
  629. {
  630. struct qlcnic_hardware_context *ahw = adapter->ahw;
  631. u16 act_pci_fn = ahw->total_nic_func;
  632. u16 count;
  633. ahw->max_mc_count = QLC_83XX_MAX_MC_COUNT;
  634. if (act_pci_fn <= 2)
  635. count = (QLC_83XX_MAX_UC_COUNT - QLC_83XX_MAX_MC_COUNT) /
  636. act_pci_fn;
  637. else
  638. count = (QLC_83XX_LB_MAX_FILTERS - QLC_83XX_MAX_MC_COUNT) /
  639. act_pci_fn;
  640. ahw->max_uc_count = count;
  641. }
  642. void qlcnic_83xx_enable_mbx_interrupt(struct qlcnic_adapter *adapter)
  643. {
  644. u32 val;
  645. if (adapter->flags & QLCNIC_MSIX_ENABLED)
  646. val = BIT_2 | ((adapter->ahw->num_msix - 1) << 8);
  647. else
  648. val = BIT_2;
  649. QLCWRX(adapter->ahw, QLCNIC_MBX_INTR_ENBL, val);
  650. qlcnic_83xx_enable_legacy_msix_mbx_intr(adapter);
  651. }
  652. void qlcnic_83xx_check_vf(struct qlcnic_adapter *adapter,
  653. const struct pci_device_id *ent)
  654. {
  655. u32 op_mode, priv_level;
  656. struct qlcnic_hardware_context *ahw = adapter->ahw;
  657. ahw->fw_hal_version = 2;
  658. qlcnic_get_func_no(adapter);
  659. if (qlcnic_sriov_vf_check(adapter)) {
  660. qlcnic_sriov_vf_set_ops(adapter);
  661. return;
  662. }
  663. /* Determine function privilege level */
  664. op_mode = QLCRDX(adapter->ahw, QLC_83XX_DRV_OP_MODE);
  665. if (op_mode == QLC_83XX_DEFAULT_OPMODE)
  666. priv_level = QLCNIC_MGMT_FUNC;
  667. else
  668. priv_level = QLC_83XX_GET_FUNC_PRIVILEGE(op_mode,
  669. ahw->pci_func);
  670. if (priv_level == QLCNIC_NON_PRIV_FUNC) {
  671. ahw->op_mode = QLCNIC_NON_PRIV_FUNC;
  672. dev_info(&adapter->pdev->dev,
  673. "HAL Version: %d Non Privileged function\n",
  674. ahw->fw_hal_version);
  675. adapter->nic_ops = &qlcnic_vf_ops;
  676. } else {
  677. if (pci_find_ext_capability(adapter->pdev,
  678. PCI_EXT_CAP_ID_SRIOV))
  679. set_bit(__QLCNIC_SRIOV_CAPABLE, &adapter->state);
  680. adapter->nic_ops = &qlcnic_83xx_ops;
  681. }
  682. }
  683. static void qlcnic_83xx_handle_link_aen(struct qlcnic_adapter *adapter,
  684. u32 data[]);
  685. static void qlcnic_83xx_handle_idc_comp_aen(struct qlcnic_adapter *adapter,
  686. u32 data[]);
  687. void qlcnic_dump_mbx(struct qlcnic_adapter *adapter,
  688. struct qlcnic_cmd_args *cmd)
  689. {
  690. int i;
  691. if (cmd->op_type == QLC_83XX_MBX_POST_BC_OP)
  692. return;
  693. dev_info(&adapter->pdev->dev,
  694. "Host MBX regs(%d)\n", cmd->req.num);
  695. for (i = 0; i < cmd->req.num; i++) {
  696. if (i && !(i % 8))
  697. pr_info("\n");
  698. pr_info("%08x ", cmd->req.arg[i]);
  699. }
  700. pr_info("\n");
  701. dev_info(&adapter->pdev->dev,
  702. "FW MBX regs(%d)\n", cmd->rsp.num);
  703. for (i = 0; i < cmd->rsp.num; i++) {
  704. if (i && !(i % 8))
  705. pr_info("\n");
  706. pr_info("%08x ", cmd->rsp.arg[i]);
  707. }
  708. pr_info("\n");
  709. }
  710. static void qlcnic_83xx_poll_for_mbx_completion(struct qlcnic_adapter *adapter,
  711. struct qlcnic_cmd_args *cmd)
  712. {
  713. struct qlcnic_hardware_context *ahw = adapter->ahw;
  714. int opcode = LSW(cmd->req.arg[0]);
  715. unsigned long max_loops;
  716. max_loops = cmd->total_cmds * QLC_83XX_MBX_CMD_LOOP;
  717. for (; max_loops; max_loops--) {
  718. if (atomic_read(&cmd->rsp_status) ==
  719. QLC_83XX_MBX_RESPONSE_ARRIVED)
  720. return;
  721. udelay(1);
  722. }
  723. dev_err(&adapter->pdev->dev,
  724. "%s: Mailbox command timed out, cmd_op=0x%x, cmd_type=0x%x, pci_func=0x%x, op_mode=0x%x\n",
  725. __func__, opcode, cmd->type, ahw->pci_func, ahw->op_mode);
  726. flush_workqueue(ahw->mailbox->work_q);
  727. return;
  728. }
  729. int qlcnic_83xx_issue_cmd(struct qlcnic_adapter *adapter,
  730. struct qlcnic_cmd_args *cmd)
  731. {
  732. struct qlcnic_mailbox *mbx = adapter->ahw->mailbox;
  733. struct qlcnic_hardware_context *ahw = adapter->ahw;
  734. int cmd_type, err, opcode;
  735. unsigned long timeout;
  736. if (!mbx)
  737. return -EIO;
  738. opcode = LSW(cmd->req.arg[0]);
  739. cmd_type = cmd->type;
  740. err = mbx->ops->enqueue_cmd(adapter, cmd, &timeout);
  741. if (err) {
  742. dev_err(&adapter->pdev->dev,
  743. "%s: Mailbox not available, cmd_op=0x%x, cmd_context=0x%x, pci_func=0x%x, op_mode=0x%x\n",
  744. __func__, opcode, cmd->type, ahw->pci_func,
  745. ahw->op_mode);
  746. return err;
  747. }
  748. switch (cmd_type) {
  749. case QLC_83XX_MBX_CMD_WAIT:
  750. if (!wait_for_completion_timeout(&cmd->completion, timeout)) {
  751. dev_err(&adapter->pdev->dev,
  752. "%s: Mailbox command timed out, cmd_op=0x%x, cmd_type=0x%x, pci_func=0x%x, op_mode=0x%x\n",
  753. __func__, opcode, cmd_type, ahw->pci_func,
  754. ahw->op_mode);
  755. flush_workqueue(mbx->work_q);
  756. }
  757. break;
  758. case QLC_83XX_MBX_CMD_NO_WAIT:
  759. return 0;
  760. case QLC_83XX_MBX_CMD_BUSY_WAIT:
  761. qlcnic_83xx_poll_for_mbx_completion(adapter, cmd);
  762. break;
  763. default:
  764. dev_err(&adapter->pdev->dev,
  765. "%s: Invalid mailbox command, cmd_op=0x%x, cmd_type=0x%x, pci_func=0x%x, op_mode=0x%x\n",
  766. __func__, opcode, cmd_type, ahw->pci_func,
  767. ahw->op_mode);
  768. qlcnic_83xx_detach_mailbox_work(adapter);
  769. }
  770. return cmd->rsp_opcode;
  771. }
  772. int qlcnic_83xx_alloc_mbx_args(struct qlcnic_cmd_args *mbx,
  773. struct qlcnic_adapter *adapter, u32 type)
  774. {
  775. int i, size;
  776. u32 temp;
  777. const struct qlcnic_mailbox_metadata *mbx_tbl;
  778. memset(mbx, 0, sizeof(struct qlcnic_cmd_args));
  779. mbx_tbl = qlcnic_83xx_mbx_tbl;
  780. size = ARRAY_SIZE(qlcnic_83xx_mbx_tbl);
  781. for (i = 0; i < size; i++) {
  782. if (type == mbx_tbl[i].cmd) {
  783. mbx->op_type = QLC_83XX_FW_MBX_CMD;
  784. mbx->req.num = mbx_tbl[i].in_args;
  785. mbx->rsp.num = mbx_tbl[i].out_args;
  786. mbx->req.arg = kcalloc(mbx->req.num, sizeof(u32),
  787. GFP_ATOMIC);
  788. if (!mbx->req.arg)
  789. return -ENOMEM;
  790. mbx->rsp.arg = kcalloc(mbx->rsp.num, sizeof(u32),
  791. GFP_ATOMIC);
  792. if (!mbx->rsp.arg) {
  793. kfree(mbx->req.arg);
  794. mbx->req.arg = NULL;
  795. return -ENOMEM;
  796. }
  797. temp = adapter->ahw->fw_hal_version << 29;
  798. mbx->req.arg[0] = (type | (mbx->req.num << 16) | temp);
  799. mbx->cmd_op = type;
  800. return 0;
  801. }
  802. }
  803. dev_err(&adapter->pdev->dev, "%s: Invalid mailbox command opcode 0x%x\n",
  804. __func__, type);
  805. return -EINVAL;
  806. }
  807. void qlcnic_83xx_idc_aen_work(struct work_struct *work)
  808. {
  809. struct qlcnic_adapter *adapter;
  810. struct qlcnic_cmd_args cmd;
  811. int i, err = 0;
  812. adapter = container_of(work, struct qlcnic_adapter, idc_aen_work.work);
  813. err = qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_IDC_ACK);
  814. if (err)
  815. return;
  816. for (i = 1; i < QLC_83XX_MBX_AEN_CNT; i++)
  817. cmd.req.arg[i] = adapter->ahw->mbox_aen[i];
  818. err = qlcnic_issue_cmd(adapter, &cmd);
  819. if (err)
  820. dev_info(&adapter->pdev->dev,
  821. "%s: Mailbox IDC ACK failed.\n", __func__);
  822. qlcnic_free_mbx_args(&cmd);
  823. }
  824. static void qlcnic_83xx_handle_idc_comp_aen(struct qlcnic_adapter *adapter,
  825. u32 data[])
  826. {
  827. dev_dbg(&adapter->pdev->dev, "Completion AEN:0x%x.\n",
  828. QLCNIC_MBX_RSP(data[0]));
  829. clear_bit(QLC_83XX_IDC_COMP_AEN, &adapter->ahw->idc.status);
  830. return;
  831. }
  832. static void __qlcnic_83xx_process_aen(struct qlcnic_adapter *adapter)
  833. {
  834. struct qlcnic_hardware_context *ahw = adapter->ahw;
  835. u32 event[QLC_83XX_MBX_AEN_CNT];
  836. int i;
  837. for (i = 0; i < QLC_83XX_MBX_AEN_CNT; i++)
  838. event[i] = readl(QLCNIC_MBX_FW(ahw, i));
  839. switch (QLCNIC_MBX_RSP(event[0])) {
  840. case QLCNIC_MBX_LINK_EVENT:
  841. qlcnic_83xx_handle_link_aen(adapter, event);
  842. break;
  843. case QLCNIC_MBX_COMP_EVENT:
  844. qlcnic_83xx_handle_idc_comp_aen(adapter, event);
  845. break;
  846. case QLCNIC_MBX_REQUEST_EVENT:
  847. for (i = 0; i < QLC_83XX_MBX_AEN_CNT; i++)
  848. adapter->ahw->mbox_aen[i] = QLCNIC_MBX_RSP(event[i]);
  849. queue_delayed_work(adapter->qlcnic_wq,
  850. &adapter->idc_aen_work, 0);
  851. break;
  852. case QLCNIC_MBX_TIME_EXTEND_EVENT:
  853. ahw->extend_lb_time = event[1] >> 8 & 0xf;
  854. break;
  855. case QLCNIC_MBX_BC_EVENT:
  856. qlcnic_sriov_handle_bc_event(adapter, event[1]);
  857. break;
  858. case QLCNIC_MBX_SFP_INSERT_EVENT:
  859. dev_info(&adapter->pdev->dev, "SFP+ Insert AEN:0x%x.\n",
  860. QLCNIC_MBX_RSP(event[0]));
  861. break;
  862. case QLCNIC_MBX_SFP_REMOVE_EVENT:
  863. dev_info(&adapter->pdev->dev, "SFP Removed AEN:0x%x.\n",
  864. QLCNIC_MBX_RSP(event[0]));
  865. break;
  866. case QLCNIC_MBX_DCBX_CONFIG_CHANGE_EVENT:
  867. qlcnic_dcb_aen_handler(adapter->dcb, (void *)&event[1]);
  868. break;
  869. default:
  870. dev_dbg(&adapter->pdev->dev, "Unsupported AEN:0x%x.\n",
  871. QLCNIC_MBX_RSP(event[0]));
  872. break;
  873. }
  874. QLCWRX(ahw, QLCNIC_FW_MBX_CTRL, QLCNIC_CLR_OWNER);
  875. }
  876. static void qlcnic_83xx_process_aen(struct qlcnic_adapter *adapter)
  877. {
  878. u32 resp, event, rsp_status = QLC_83XX_MBX_RESPONSE_ARRIVED;
  879. struct qlcnic_hardware_context *ahw = adapter->ahw;
  880. struct qlcnic_mailbox *mbx = ahw->mailbox;
  881. unsigned long flags;
  882. spin_lock_irqsave(&mbx->aen_lock, flags);
  883. resp = QLCRDX(ahw, QLCNIC_FW_MBX_CTRL);
  884. if (resp & QLCNIC_SET_OWNER) {
  885. event = readl(QLCNIC_MBX_FW(ahw, 0));
  886. if (event & QLCNIC_MBX_ASYNC_EVENT) {
  887. __qlcnic_83xx_process_aen(adapter);
  888. } else {
  889. if (mbx->rsp_status != rsp_status)
  890. qlcnic_83xx_notify_mbx_response(mbx);
  891. }
  892. }
  893. spin_unlock_irqrestore(&mbx->aen_lock, flags);
  894. }
  895. static void qlcnic_83xx_mbx_poll_work(struct work_struct *work)
  896. {
  897. struct qlcnic_adapter *adapter;
  898. adapter = container_of(work, struct qlcnic_adapter, mbx_poll_work.work);
  899. if (!test_bit(__QLCNIC_MBX_POLL_ENABLE, &adapter->state))
  900. return;
  901. qlcnic_83xx_process_aen(adapter);
  902. queue_delayed_work(adapter->qlcnic_wq, &adapter->mbx_poll_work,
  903. (HZ / 10));
  904. }
  905. void qlcnic_83xx_enable_mbx_poll(struct qlcnic_adapter *adapter)
  906. {
  907. if (test_and_set_bit(__QLCNIC_MBX_POLL_ENABLE, &adapter->state))
  908. return;
  909. INIT_DELAYED_WORK(&adapter->mbx_poll_work, qlcnic_83xx_mbx_poll_work);
  910. queue_delayed_work(adapter->qlcnic_wq, &adapter->mbx_poll_work, 0);
  911. }
  912. void qlcnic_83xx_disable_mbx_poll(struct qlcnic_adapter *adapter)
  913. {
  914. if (!test_and_clear_bit(__QLCNIC_MBX_POLL_ENABLE, &adapter->state))
  915. return;
  916. cancel_delayed_work_sync(&adapter->mbx_poll_work);
  917. }
  918. static int qlcnic_83xx_add_rings(struct qlcnic_adapter *adapter)
  919. {
  920. int index, i, err, sds_mbx_size;
  921. u32 *buf, intrpt_id, intr_mask;
  922. u16 context_id;
  923. u8 num_sds;
  924. struct qlcnic_cmd_args cmd;
  925. struct qlcnic_host_sds_ring *sds;
  926. struct qlcnic_sds_mbx sds_mbx;
  927. struct qlcnic_add_rings_mbx_out *mbx_out;
  928. struct qlcnic_recv_context *recv_ctx = adapter->recv_ctx;
  929. struct qlcnic_hardware_context *ahw = adapter->ahw;
  930. sds_mbx_size = sizeof(struct qlcnic_sds_mbx);
  931. context_id = recv_ctx->context_id;
  932. num_sds = adapter->drv_sds_rings - QLCNIC_MAX_SDS_RINGS;
  933. ahw->hw_ops->alloc_mbx_args(&cmd, adapter,
  934. QLCNIC_CMD_ADD_RCV_RINGS);
  935. cmd.req.arg[1] = 0 | (num_sds << 8) | (context_id << 16);
  936. /* set up status rings, mbx 2-81 */
  937. index = 2;
  938. for (i = 8; i < adapter->drv_sds_rings; i++) {
  939. memset(&sds_mbx, 0, sds_mbx_size);
  940. sds = &recv_ctx->sds_rings[i];
  941. sds->consumer = 0;
  942. memset(sds->desc_head, 0, STATUS_DESC_RINGSIZE(sds));
  943. sds_mbx.phy_addr_low = LSD(sds->phys_addr);
  944. sds_mbx.phy_addr_high = MSD(sds->phys_addr);
  945. sds_mbx.sds_ring_size = sds->num_desc;
  946. if (adapter->flags & QLCNIC_MSIX_ENABLED)
  947. intrpt_id = ahw->intr_tbl[i].id;
  948. else
  949. intrpt_id = QLCRDX(ahw, QLCNIC_DEF_INT_ID);
  950. if (adapter->ahw->diag_test != QLCNIC_LOOPBACK_TEST)
  951. sds_mbx.intrpt_id = intrpt_id;
  952. else
  953. sds_mbx.intrpt_id = 0xffff;
  954. sds_mbx.intrpt_val = 0;
  955. buf = &cmd.req.arg[index];
  956. memcpy(buf, &sds_mbx, sds_mbx_size);
  957. index += sds_mbx_size / sizeof(u32);
  958. }
  959. /* send the mailbox command */
  960. err = ahw->hw_ops->mbx_cmd(adapter, &cmd);
  961. if (err) {
  962. dev_err(&adapter->pdev->dev,
  963. "Failed to add rings %d\n", err);
  964. goto out;
  965. }
  966. mbx_out = (struct qlcnic_add_rings_mbx_out *)&cmd.rsp.arg[1];
  967. index = 0;
  968. /* status descriptor ring */
  969. for (i = 8; i < adapter->drv_sds_rings; i++) {
  970. sds = &recv_ctx->sds_rings[i];
  971. sds->crb_sts_consumer = ahw->pci_base0 +
  972. mbx_out->host_csmr[index];
  973. if (adapter->flags & QLCNIC_MSIX_ENABLED)
  974. intr_mask = ahw->intr_tbl[i].src;
  975. else
  976. intr_mask = QLCRDX(ahw, QLCNIC_DEF_INT_MASK);
  977. sds->crb_intr_mask = ahw->pci_base0 + intr_mask;
  978. index++;
  979. }
  980. out:
  981. qlcnic_free_mbx_args(&cmd);
  982. return err;
  983. }
  984. void qlcnic_83xx_del_rx_ctx(struct qlcnic_adapter *adapter)
  985. {
  986. int err;
  987. u32 temp = 0;
  988. struct qlcnic_cmd_args cmd;
  989. struct qlcnic_recv_context *recv_ctx = adapter->recv_ctx;
  990. if (qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_DESTROY_RX_CTX))
  991. return;
  992. if (qlcnic_sriov_pf_check(adapter) || qlcnic_sriov_vf_check(adapter))
  993. cmd.req.arg[0] |= (0x3 << 29);
  994. if (qlcnic_sriov_pf_check(adapter))
  995. qlcnic_pf_set_interface_id_del_rx_ctx(adapter, &temp);
  996. cmd.req.arg[1] = recv_ctx->context_id | temp;
  997. err = qlcnic_issue_cmd(adapter, &cmd);
  998. if (err)
  999. dev_err(&adapter->pdev->dev,
  1000. "Failed to destroy rx ctx in firmware\n");
  1001. recv_ctx->state = QLCNIC_HOST_CTX_STATE_FREED;
  1002. qlcnic_free_mbx_args(&cmd);
  1003. }
  1004. int qlcnic_83xx_create_rx_ctx(struct qlcnic_adapter *adapter)
  1005. {
  1006. int i, err, index, sds_mbx_size, rds_mbx_size;
  1007. u8 num_sds, num_rds;
  1008. u32 *buf, intrpt_id, intr_mask, cap = 0;
  1009. struct qlcnic_host_sds_ring *sds;
  1010. struct qlcnic_host_rds_ring *rds;
  1011. struct qlcnic_sds_mbx sds_mbx;
  1012. struct qlcnic_rds_mbx rds_mbx;
  1013. struct qlcnic_cmd_args cmd;
  1014. struct qlcnic_rcv_mbx_out *mbx_out;
  1015. struct qlcnic_recv_context *recv_ctx = adapter->recv_ctx;
  1016. struct qlcnic_hardware_context *ahw = adapter->ahw;
  1017. num_rds = adapter->max_rds_rings;
  1018. if (adapter->drv_sds_rings <= QLCNIC_MAX_SDS_RINGS)
  1019. num_sds = adapter->drv_sds_rings;
  1020. else
  1021. num_sds = QLCNIC_MAX_SDS_RINGS;
  1022. sds_mbx_size = sizeof(struct qlcnic_sds_mbx);
  1023. rds_mbx_size = sizeof(struct qlcnic_rds_mbx);
  1024. cap = QLCNIC_CAP0_LEGACY_CONTEXT;
  1025. if (adapter->flags & QLCNIC_FW_LRO_MSS_CAP)
  1026. cap |= QLC_83XX_FW_CAP_LRO_MSS;
  1027. /* set mailbox hdr and capabilities */
  1028. err = qlcnic_alloc_mbx_args(&cmd, adapter,
  1029. QLCNIC_CMD_CREATE_RX_CTX);
  1030. if (err)
  1031. return err;
  1032. if (qlcnic_sriov_pf_check(adapter) || qlcnic_sriov_vf_check(adapter))
  1033. cmd.req.arg[0] |= (0x3 << 29);
  1034. cmd.req.arg[1] = cap;
  1035. cmd.req.arg[5] = 1 | (num_rds << 5) | (num_sds << 8) |
  1036. (QLC_83XX_HOST_RDS_MODE_UNIQUE << 16);
  1037. if (qlcnic_sriov_pf_check(adapter))
  1038. qlcnic_pf_set_interface_id_create_rx_ctx(adapter,
  1039. &cmd.req.arg[6]);
  1040. /* set up status rings, mbx 8-57/87 */
  1041. index = QLC_83XX_HOST_SDS_MBX_IDX;
  1042. for (i = 0; i < num_sds; i++) {
  1043. memset(&sds_mbx, 0, sds_mbx_size);
  1044. sds = &recv_ctx->sds_rings[i];
  1045. sds->consumer = 0;
  1046. memset(sds->desc_head, 0, STATUS_DESC_RINGSIZE(sds));
  1047. sds_mbx.phy_addr_low = LSD(sds->phys_addr);
  1048. sds_mbx.phy_addr_high = MSD(sds->phys_addr);
  1049. sds_mbx.sds_ring_size = sds->num_desc;
  1050. if (adapter->flags & QLCNIC_MSIX_ENABLED)
  1051. intrpt_id = ahw->intr_tbl[i].id;
  1052. else
  1053. intrpt_id = QLCRDX(ahw, QLCNIC_DEF_INT_ID);
  1054. if (adapter->ahw->diag_test != QLCNIC_LOOPBACK_TEST)
  1055. sds_mbx.intrpt_id = intrpt_id;
  1056. else
  1057. sds_mbx.intrpt_id = 0xffff;
  1058. sds_mbx.intrpt_val = 0;
  1059. buf = &cmd.req.arg[index];
  1060. memcpy(buf, &sds_mbx, sds_mbx_size);
  1061. index += sds_mbx_size / sizeof(u32);
  1062. }
  1063. /* set up receive rings, mbx 88-111/135 */
  1064. index = QLCNIC_HOST_RDS_MBX_IDX;
  1065. rds = &recv_ctx->rds_rings[0];
  1066. rds->producer = 0;
  1067. memset(&rds_mbx, 0, rds_mbx_size);
  1068. rds_mbx.phy_addr_reg_low = LSD(rds->phys_addr);
  1069. rds_mbx.phy_addr_reg_high = MSD(rds->phys_addr);
  1070. rds_mbx.reg_ring_sz = rds->dma_size;
  1071. rds_mbx.reg_ring_len = rds->num_desc;
  1072. /* Jumbo ring */
  1073. rds = &recv_ctx->rds_rings[1];
  1074. rds->producer = 0;
  1075. rds_mbx.phy_addr_jmb_low = LSD(rds->phys_addr);
  1076. rds_mbx.phy_addr_jmb_high = MSD(rds->phys_addr);
  1077. rds_mbx.jmb_ring_sz = rds->dma_size;
  1078. rds_mbx.jmb_ring_len = rds->num_desc;
  1079. buf = &cmd.req.arg[index];
  1080. memcpy(buf, &rds_mbx, rds_mbx_size);
  1081. /* send the mailbox command */
  1082. err = ahw->hw_ops->mbx_cmd(adapter, &cmd);
  1083. if (err) {
  1084. dev_err(&adapter->pdev->dev,
  1085. "Failed to create Rx ctx in firmware%d\n", err);
  1086. goto out;
  1087. }
  1088. mbx_out = (struct qlcnic_rcv_mbx_out *)&cmd.rsp.arg[1];
  1089. recv_ctx->context_id = mbx_out->ctx_id;
  1090. recv_ctx->state = mbx_out->state;
  1091. recv_ctx->virt_port = mbx_out->vport_id;
  1092. dev_info(&adapter->pdev->dev, "Rx Context[%d] Created, state:0x%x\n",
  1093. recv_ctx->context_id, recv_ctx->state);
  1094. /* Receive descriptor ring */
  1095. /* Standard ring */
  1096. rds = &recv_ctx->rds_rings[0];
  1097. rds->crb_rcv_producer = ahw->pci_base0 +
  1098. mbx_out->host_prod[0].reg_buf;
  1099. /* Jumbo ring */
  1100. rds = &recv_ctx->rds_rings[1];
  1101. rds->crb_rcv_producer = ahw->pci_base0 +
  1102. mbx_out->host_prod[0].jmb_buf;
  1103. /* status descriptor ring */
  1104. for (i = 0; i < num_sds; i++) {
  1105. sds = &recv_ctx->sds_rings[i];
  1106. sds->crb_sts_consumer = ahw->pci_base0 +
  1107. mbx_out->host_csmr[i];
  1108. if (adapter->flags & QLCNIC_MSIX_ENABLED)
  1109. intr_mask = ahw->intr_tbl[i].src;
  1110. else
  1111. intr_mask = QLCRDX(ahw, QLCNIC_DEF_INT_MASK);
  1112. sds->crb_intr_mask = ahw->pci_base0 + intr_mask;
  1113. }
  1114. if (adapter->drv_sds_rings > QLCNIC_MAX_SDS_RINGS)
  1115. err = qlcnic_83xx_add_rings(adapter);
  1116. out:
  1117. qlcnic_free_mbx_args(&cmd);
  1118. return err;
  1119. }
  1120. void qlcnic_83xx_del_tx_ctx(struct qlcnic_adapter *adapter,
  1121. struct qlcnic_host_tx_ring *tx_ring)
  1122. {
  1123. struct qlcnic_cmd_args cmd;
  1124. u32 temp = 0;
  1125. if (qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_DESTROY_TX_CTX))
  1126. return;
  1127. if (qlcnic_sriov_pf_check(adapter) || qlcnic_sriov_vf_check(adapter))
  1128. cmd.req.arg[0] |= (0x3 << 29);
  1129. if (qlcnic_sriov_pf_check(adapter))
  1130. qlcnic_pf_set_interface_id_del_tx_ctx(adapter, &temp);
  1131. cmd.req.arg[1] = tx_ring->ctx_id | temp;
  1132. if (qlcnic_issue_cmd(adapter, &cmd))
  1133. dev_err(&adapter->pdev->dev,
  1134. "Failed to destroy tx ctx in firmware\n");
  1135. qlcnic_free_mbx_args(&cmd);
  1136. }
  1137. int qlcnic_83xx_create_tx_ctx(struct qlcnic_adapter *adapter,
  1138. struct qlcnic_host_tx_ring *tx, int ring)
  1139. {
  1140. int err;
  1141. u16 msix_id;
  1142. u32 *buf, intr_mask, temp = 0;
  1143. struct qlcnic_cmd_args cmd;
  1144. struct qlcnic_tx_mbx mbx;
  1145. struct qlcnic_tx_mbx_out *mbx_out;
  1146. struct qlcnic_hardware_context *ahw = adapter->ahw;
  1147. u32 msix_vector;
  1148. /* Reset host resources */
  1149. tx->producer = 0;
  1150. tx->sw_consumer = 0;
  1151. *(tx->hw_consumer) = 0;
  1152. memset(&mbx, 0, sizeof(struct qlcnic_tx_mbx));
  1153. /* setup mailbox inbox registerss */
  1154. mbx.phys_addr_low = LSD(tx->phys_addr);
  1155. mbx.phys_addr_high = MSD(tx->phys_addr);
  1156. mbx.cnsmr_index_low = LSD(tx->hw_cons_phys_addr);
  1157. mbx.cnsmr_index_high = MSD(tx->hw_cons_phys_addr);
  1158. mbx.size = tx->num_desc;
  1159. if (adapter->flags & QLCNIC_MSIX_ENABLED) {
  1160. if (!(adapter->flags & QLCNIC_TX_INTR_SHARED))
  1161. msix_vector = adapter->drv_sds_rings + ring;
  1162. else
  1163. msix_vector = adapter->drv_sds_rings - 1;
  1164. msix_id = ahw->intr_tbl[msix_vector].id;
  1165. } else {
  1166. msix_id = QLCRDX(ahw, QLCNIC_DEF_INT_ID);
  1167. }
  1168. if (adapter->ahw->diag_test != QLCNIC_LOOPBACK_TEST)
  1169. mbx.intr_id = msix_id;
  1170. else
  1171. mbx.intr_id = 0xffff;
  1172. mbx.src = 0;
  1173. err = qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_CREATE_TX_CTX);
  1174. if (err)
  1175. return err;
  1176. if (qlcnic_sriov_pf_check(adapter) || qlcnic_sriov_vf_check(adapter))
  1177. cmd.req.arg[0] |= (0x3 << 29);
  1178. if (qlcnic_sriov_pf_check(adapter))
  1179. qlcnic_pf_set_interface_id_create_tx_ctx(adapter, &temp);
  1180. cmd.req.arg[1] = QLCNIC_CAP0_LEGACY_CONTEXT;
  1181. cmd.req.arg[5] = QLCNIC_SINGLE_RING | temp;
  1182. buf = &cmd.req.arg[6];
  1183. memcpy(buf, &mbx, sizeof(struct qlcnic_tx_mbx));
  1184. /* send the mailbox command*/
  1185. err = qlcnic_issue_cmd(adapter, &cmd);
  1186. if (err) {
  1187. netdev_err(adapter->netdev,
  1188. "Failed to create Tx ctx in firmware 0x%x\n", err);
  1189. goto out;
  1190. }
  1191. mbx_out = (struct qlcnic_tx_mbx_out *)&cmd.rsp.arg[2];
  1192. tx->crb_cmd_producer = ahw->pci_base0 + mbx_out->host_prod;
  1193. tx->ctx_id = mbx_out->ctx_id;
  1194. if ((adapter->flags & QLCNIC_MSIX_ENABLED) &&
  1195. !(adapter->flags & QLCNIC_TX_INTR_SHARED)) {
  1196. intr_mask = ahw->intr_tbl[adapter->drv_sds_rings + ring].src;
  1197. tx->crb_intr_mask = ahw->pci_base0 + intr_mask;
  1198. }
  1199. netdev_info(adapter->netdev,
  1200. "Tx Context[0x%x] Created, state:0x%x\n",
  1201. tx->ctx_id, mbx_out->state);
  1202. out:
  1203. qlcnic_free_mbx_args(&cmd);
  1204. return err;
  1205. }
  1206. static int qlcnic_83xx_diag_alloc_res(struct net_device *netdev, int test,
  1207. u8 num_sds_ring)
  1208. {
  1209. struct qlcnic_adapter *adapter = netdev_priv(netdev);
  1210. struct qlcnic_host_sds_ring *sds_ring;
  1211. struct qlcnic_host_rds_ring *rds_ring;
  1212. u16 adapter_state = adapter->is_up;
  1213. u8 ring;
  1214. int ret;
  1215. netif_device_detach(netdev);
  1216. if (netif_running(netdev))
  1217. __qlcnic_down(adapter, netdev);
  1218. qlcnic_detach(adapter);
  1219. adapter->drv_sds_rings = QLCNIC_SINGLE_RING;
  1220. adapter->ahw->diag_test = test;
  1221. adapter->ahw->linkup = 0;
  1222. ret = qlcnic_attach(adapter);
  1223. if (ret) {
  1224. netif_device_attach(netdev);
  1225. return ret;
  1226. }
  1227. ret = qlcnic_fw_create_ctx(adapter);
  1228. if (ret) {
  1229. qlcnic_detach(adapter);
  1230. if (adapter_state == QLCNIC_ADAPTER_UP_MAGIC) {
  1231. adapter->drv_sds_rings = num_sds_ring;
  1232. qlcnic_attach(adapter);
  1233. }
  1234. netif_device_attach(netdev);
  1235. return ret;
  1236. }
  1237. for (ring = 0; ring < adapter->max_rds_rings; ring++) {
  1238. rds_ring = &adapter->recv_ctx->rds_rings[ring];
  1239. qlcnic_post_rx_buffers(adapter, rds_ring, ring);
  1240. }
  1241. if (adapter->ahw->diag_test == QLCNIC_INTERRUPT_TEST) {
  1242. for (ring = 0; ring < adapter->drv_sds_rings; ring++) {
  1243. sds_ring = &adapter->recv_ctx->sds_rings[ring];
  1244. qlcnic_enable_sds_intr(adapter, sds_ring);
  1245. }
  1246. }
  1247. if (adapter->ahw->diag_test == QLCNIC_LOOPBACK_TEST) {
  1248. adapter->ahw->loopback_state = 0;
  1249. adapter->ahw->hw_ops->setup_link_event(adapter, 1);
  1250. }
  1251. set_bit(__QLCNIC_DEV_UP, &adapter->state);
  1252. return 0;
  1253. }
  1254. static void qlcnic_83xx_diag_free_res(struct net_device *netdev,
  1255. u8 drv_sds_rings)
  1256. {
  1257. struct qlcnic_adapter *adapter = netdev_priv(netdev);
  1258. struct qlcnic_host_sds_ring *sds_ring;
  1259. int ring;
  1260. clear_bit(__QLCNIC_DEV_UP, &adapter->state);
  1261. if (adapter->ahw->diag_test == QLCNIC_INTERRUPT_TEST) {
  1262. for (ring = 0; ring < adapter->drv_sds_rings; ring++) {
  1263. sds_ring = &adapter->recv_ctx->sds_rings[ring];
  1264. if (adapter->flags & QLCNIC_MSIX_ENABLED)
  1265. qlcnic_disable_sds_intr(adapter, sds_ring);
  1266. }
  1267. }
  1268. qlcnic_fw_destroy_ctx(adapter);
  1269. qlcnic_detach(adapter);
  1270. adapter->ahw->diag_test = 0;
  1271. adapter->drv_sds_rings = drv_sds_rings;
  1272. if (qlcnic_attach(adapter))
  1273. goto out;
  1274. if (netif_running(netdev))
  1275. __qlcnic_up(adapter, netdev);
  1276. out:
  1277. netif_device_attach(netdev);
  1278. }
  1279. static void qlcnic_83xx_get_beacon_state(struct qlcnic_adapter *adapter)
  1280. {
  1281. struct qlcnic_hardware_context *ahw = adapter->ahw;
  1282. struct qlcnic_cmd_args cmd;
  1283. u8 beacon_state;
  1284. int err = 0;
  1285. err = qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_GET_LED_CONFIG);
  1286. if (!err) {
  1287. err = qlcnic_issue_cmd(adapter, &cmd);
  1288. if (!err) {
  1289. beacon_state = cmd.rsp.arg[4];
  1290. if (beacon_state == QLCNIC_BEACON_DISABLE)
  1291. ahw->beacon_state = QLC_83XX_BEACON_OFF;
  1292. else if (beacon_state == QLC_83XX_ENABLE_BEACON)
  1293. ahw->beacon_state = QLC_83XX_BEACON_ON;
  1294. }
  1295. } else {
  1296. netdev_err(adapter->netdev, "Get beacon state failed, err=%d\n",
  1297. err);
  1298. }
  1299. qlcnic_free_mbx_args(&cmd);
  1300. return;
  1301. }
  1302. int qlcnic_83xx_config_led(struct qlcnic_adapter *adapter, u32 state,
  1303. u32 beacon)
  1304. {
  1305. struct qlcnic_cmd_args cmd;
  1306. u32 mbx_in;
  1307. int i, status = 0;
  1308. if (state) {
  1309. /* Get LED configuration */
  1310. status = qlcnic_alloc_mbx_args(&cmd, adapter,
  1311. QLCNIC_CMD_GET_LED_CONFIG);
  1312. if (status)
  1313. return status;
  1314. status = qlcnic_issue_cmd(adapter, &cmd);
  1315. if (status) {
  1316. dev_err(&adapter->pdev->dev,
  1317. "Get led config failed.\n");
  1318. goto mbx_err;
  1319. } else {
  1320. for (i = 0; i < 4; i++)
  1321. adapter->ahw->mbox_reg[i] = cmd.rsp.arg[i+1];
  1322. }
  1323. qlcnic_free_mbx_args(&cmd);
  1324. /* Set LED Configuration */
  1325. mbx_in = (LSW(QLC_83XX_LED_CONFIG) << 16) |
  1326. LSW(QLC_83XX_LED_CONFIG);
  1327. status = qlcnic_alloc_mbx_args(&cmd, adapter,
  1328. QLCNIC_CMD_SET_LED_CONFIG);
  1329. if (status)
  1330. return status;
  1331. cmd.req.arg[1] = mbx_in;
  1332. cmd.req.arg[2] = mbx_in;
  1333. cmd.req.arg[3] = mbx_in;
  1334. if (beacon)
  1335. cmd.req.arg[4] = QLC_83XX_ENABLE_BEACON;
  1336. status = qlcnic_issue_cmd(adapter, &cmd);
  1337. if (status) {
  1338. dev_err(&adapter->pdev->dev,
  1339. "Set led config failed.\n");
  1340. }
  1341. mbx_err:
  1342. qlcnic_free_mbx_args(&cmd);
  1343. return status;
  1344. } else {
  1345. /* Restoring default LED configuration */
  1346. status = qlcnic_alloc_mbx_args(&cmd, adapter,
  1347. QLCNIC_CMD_SET_LED_CONFIG);
  1348. if (status)
  1349. return status;
  1350. cmd.req.arg[1] = adapter->ahw->mbox_reg[0];
  1351. cmd.req.arg[2] = adapter->ahw->mbox_reg[1];
  1352. cmd.req.arg[3] = adapter->ahw->mbox_reg[2];
  1353. if (beacon)
  1354. cmd.req.arg[4] = adapter->ahw->mbox_reg[3];
  1355. status = qlcnic_issue_cmd(adapter, &cmd);
  1356. if (status)
  1357. dev_err(&adapter->pdev->dev,
  1358. "Restoring led config failed.\n");
  1359. qlcnic_free_mbx_args(&cmd);
  1360. return status;
  1361. }
  1362. }
  1363. int qlcnic_83xx_set_led(struct net_device *netdev,
  1364. enum ethtool_phys_id_state state)
  1365. {
  1366. struct qlcnic_adapter *adapter = netdev_priv(netdev);
  1367. int err = -EIO, active = 1;
  1368. if (adapter->ahw->op_mode == QLCNIC_NON_PRIV_FUNC) {
  1369. netdev_warn(netdev,
  1370. "LED test is not supported in non-privileged mode\n");
  1371. return -EOPNOTSUPP;
  1372. }
  1373. switch (state) {
  1374. case ETHTOOL_ID_ACTIVE:
  1375. if (test_and_set_bit(__QLCNIC_LED_ENABLE, &adapter->state))
  1376. return -EBUSY;
  1377. if (test_bit(__QLCNIC_RESETTING, &adapter->state))
  1378. break;
  1379. err = qlcnic_83xx_config_led(adapter, active, 0);
  1380. if (err)
  1381. netdev_err(netdev, "Failed to set LED blink state\n");
  1382. break;
  1383. case ETHTOOL_ID_INACTIVE:
  1384. active = 0;
  1385. if (test_bit(__QLCNIC_RESETTING, &adapter->state))
  1386. break;
  1387. err = qlcnic_83xx_config_led(adapter, active, 0);
  1388. if (err)
  1389. netdev_err(netdev, "Failed to reset LED blink state\n");
  1390. break;
  1391. default:
  1392. return -EINVAL;
  1393. }
  1394. if (!active || err)
  1395. clear_bit(__QLCNIC_LED_ENABLE, &adapter->state);
  1396. return err;
  1397. }
  1398. void qlcnic_83xx_initialize_nic(struct qlcnic_adapter *adapter, int enable)
  1399. {
  1400. struct qlcnic_cmd_args cmd;
  1401. int status;
  1402. if (qlcnic_sriov_vf_check(adapter))
  1403. return;
  1404. if (enable)
  1405. status = qlcnic_alloc_mbx_args(&cmd, adapter,
  1406. QLCNIC_CMD_INIT_NIC_FUNC);
  1407. else
  1408. status = qlcnic_alloc_mbx_args(&cmd, adapter,
  1409. QLCNIC_CMD_STOP_NIC_FUNC);
  1410. if (status)
  1411. return;
  1412. cmd.req.arg[1] = QLC_REGISTER_LB_IDC | QLC_INIT_FW_RESOURCES;
  1413. if (adapter->dcb)
  1414. cmd.req.arg[1] |= QLC_REGISTER_DCB_AEN;
  1415. status = qlcnic_issue_cmd(adapter, &cmd);
  1416. if (status)
  1417. dev_err(&adapter->pdev->dev,
  1418. "Failed to %s in NIC IDC function event.\n",
  1419. (enable ? "register" : "unregister"));
  1420. qlcnic_free_mbx_args(&cmd);
  1421. }
  1422. static int qlcnic_83xx_set_port_config(struct qlcnic_adapter *adapter)
  1423. {
  1424. struct qlcnic_cmd_args cmd;
  1425. int err;
  1426. err = qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_SET_PORT_CONFIG);
  1427. if (err)
  1428. return err;
  1429. cmd.req.arg[1] = adapter->ahw->port_config;
  1430. err = qlcnic_issue_cmd(adapter, &cmd);
  1431. if (err)
  1432. dev_info(&adapter->pdev->dev, "Set Port Config failed.\n");
  1433. qlcnic_free_mbx_args(&cmd);
  1434. return err;
  1435. }
  1436. static int qlcnic_83xx_get_port_config(struct qlcnic_adapter *adapter)
  1437. {
  1438. struct qlcnic_cmd_args cmd;
  1439. int err;
  1440. err = qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_GET_PORT_CONFIG);
  1441. if (err)
  1442. return err;
  1443. err = qlcnic_issue_cmd(adapter, &cmd);
  1444. if (err)
  1445. dev_info(&adapter->pdev->dev, "Get Port config failed\n");
  1446. else
  1447. adapter->ahw->port_config = cmd.rsp.arg[1];
  1448. qlcnic_free_mbx_args(&cmd);
  1449. return err;
  1450. }
  1451. int qlcnic_83xx_setup_link_event(struct qlcnic_adapter *adapter, int enable)
  1452. {
  1453. int err;
  1454. u32 temp;
  1455. struct qlcnic_cmd_args cmd;
  1456. err = qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_GET_LINK_EVENT);
  1457. if (err)
  1458. return err;
  1459. temp = adapter->recv_ctx->context_id << 16;
  1460. cmd.req.arg[1] = (enable ? 1 : 0) | BIT_8 | temp;
  1461. err = qlcnic_issue_cmd(adapter, &cmd);
  1462. if (err)
  1463. dev_info(&adapter->pdev->dev,
  1464. "Setup linkevent mailbox failed\n");
  1465. qlcnic_free_mbx_args(&cmd);
  1466. return err;
  1467. }
  1468. static void qlcnic_83xx_set_interface_id_promisc(struct qlcnic_adapter *adapter,
  1469. u32 *interface_id)
  1470. {
  1471. if (qlcnic_sriov_pf_check(adapter)) {
  1472. qlcnic_alloc_lb_filters_mem(adapter);
  1473. qlcnic_pf_set_interface_id_promisc(adapter, interface_id);
  1474. adapter->rx_mac_learn = true;
  1475. } else {
  1476. if (!qlcnic_sriov_vf_check(adapter))
  1477. *interface_id = adapter->recv_ctx->context_id << 16;
  1478. }
  1479. }
  1480. int qlcnic_83xx_nic_set_promisc(struct qlcnic_adapter *adapter, u32 mode)
  1481. {
  1482. struct qlcnic_cmd_args *cmd = NULL;
  1483. u32 temp = 0;
  1484. int err;
  1485. if (adapter->recv_ctx->state == QLCNIC_HOST_CTX_STATE_FREED)
  1486. return -EIO;
  1487. cmd = kzalloc(sizeof(*cmd), GFP_ATOMIC);
  1488. if (!cmd)
  1489. return -ENOMEM;
  1490. err = qlcnic_alloc_mbx_args(cmd, adapter,
  1491. QLCNIC_CMD_CONFIGURE_MAC_RX_MODE);
  1492. if (err)
  1493. goto out;
  1494. cmd->type = QLC_83XX_MBX_CMD_NO_WAIT;
  1495. qlcnic_83xx_set_interface_id_promisc(adapter, &temp);
  1496. if (qlcnic_84xx_check(adapter) && qlcnic_sriov_pf_check(adapter))
  1497. mode = VPORT_MISS_MODE_ACCEPT_ALL;
  1498. cmd->req.arg[1] = mode | temp;
  1499. err = qlcnic_issue_cmd(adapter, cmd);
  1500. if (!err)
  1501. return err;
  1502. qlcnic_free_mbx_args(cmd);
  1503. out:
  1504. kfree(cmd);
  1505. return err;
  1506. }
  1507. int qlcnic_83xx_loopback_test(struct net_device *netdev, u8 mode)
  1508. {
  1509. struct qlcnic_adapter *adapter = netdev_priv(netdev);
  1510. struct qlcnic_hardware_context *ahw = adapter->ahw;
  1511. u8 drv_sds_rings = adapter->drv_sds_rings;
  1512. u8 drv_tx_rings = adapter->drv_tx_rings;
  1513. int ret = 0, loop = 0;
  1514. if (ahw->op_mode == QLCNIC_NON_PRIV_FUNC) {
  1515. netdev_warn(netdev,
  1516. "Loopback test not supported in non privileged mode\n");
  1517. return -ENOTSUPP;
  1518. }
  1519. if (test_bit(__QLCNIC_RESETTING, &adapter->state)) {
  1520. netdev_info(netdev, "Device is resetting\n");
  1521. return -EBUSY;
  1522. }
  1523. if (qlcnic_get_diag_lock(adapter)) {
  1524. netdev_info(netdev, "Device is in diagnostics mode\n");
  1525. return -EBUSY;
  1526. }
  1527. netdev_info(netdev, "%s loopback test in progress\n",
  1528. mode == QLCNIC_ILB_MODE ? "internal" : "external");
  1529. ret = qlcnic_83xx_diag_alloc_res(netdev, QLCNIC_LOOPBACK_TEST,
  1530. drv_sds_rings);
  1531. if (ret)
  1532. goto fail_diag_alloc;
  1533. ret = qlcnic_83xx_set_lb_mode(adapter, mode);
  1534. if (ret)
  1535. goto free_diag_res;
  1536. /* Poll for link up event before running traffic */
  1537. do {
  1538. msleep(QLC_83XX_LB_MSLEEP_COUNT);
  1539. if (test_bit(__QLCNIC_RESETTING, &adapter->state)) {
  1540. netdev_info(netdev,
  1541. "Device is resetting, free LB test resources\n");
  1542. ret = -EBUSY;
  1543. goto free_diag_res;
  1544. }
  1545. if (loop++ > QLC_83XX_LB_WAIT_COUNT) {
  1546. netdev_info(netdev,
  1547. "Firmware didn't sent link up event to loopback request\n");
  1548. ret = -ETIMEDOUT;
  1549. qlcnic_83xx_clear_lb_mode(adapter, mode);
  1550. goto free_diag_res;
  1551. }
  1552. } while ((adapter->ahw->linkup && ahw->has_link_events) != 1);
  1553. ret = qlcnic_do_lb_test(adapter, mode);
  1554. qlcnic_83xx_clear_lb_mode(adapter, mode);
  1555. free_diag_res:
  1556. qlcnic_83xx_diag_free_res(netdev, drv_sds_rings);
  1557. fail_diag_alloc:
  1558. adapter->drv_sds_rings = drv_sds_rings;
  1559. adapter->drv_tx_rings = drv_tx_rings;
  1560. qlcnic_release_diag_lock(adapter);
  1561. return ret;
  1562. }
  1563. static void qlcnic_extend_lb_idc_cmpltn_wait(struct qlcnic_adapter *adapter,
  1564. u32 *max_wait_count)
  1565. {
  1566. struct qlcnic_hardware_context *ahw = adapter->ahw;
  1567. int temp;
  1568. netdev_info(adapter->netdev, "Received loopback IDC time extend event for 0x%x seconds\n",
  1569. ahw->extend_lb_time);
  1570. temp = ahw->extend_lb_time * 1000;
  1571. *max_wait_count += temp / QLC_83XX_LB_MSLEEP_COUNT;
  1572. ahw->extend_lb_time = 0;
  1573. }
  1574. static int qlcnic_83xx_set_lb_mode(struct qlcnic_adapter *adapter, u8 mode)
  1575. {
  1576. struct qlcnic_hardware_context *ahw = adapter->ahw;
  1577. struct net_device *netdev = adapter->netdev;
  1578. u32 config, max_wait_count;
  1579. int status = 0, loop = 0;
  1580. ahw->extend_lb_time = 0;
  1581. max_wait_count = QLC_83XX_LB_WAIT_COUNT;
  1582. status = qlcnic_83xx_get_port_config(adapter);
  1583. if (status)
  1584. return status;
  1585. config = ahw->port_config;
  1586. /* Check if port is already in loopback mode */
  1587. if ((config & QLC_83XX_CFG_LOOPBACK_HSS) ||
  1588. (config & QLC_83XX_CFG_LOOPBACK_EXT)) {
  1589. netdev_err(netdev,
  1590. "Port already in Loopback mode.\n");
  1591. return -EINPROGRESS;
  1592. }
  1593. set_bit(QLC_83XX_IDC_COMP_AEN, &ahw->idc.status);
  1594. if (mode == QLCNIC_ILB_MODE)
  1595. ahw->port_config |= QLC_83XX_CFG_LOOPBACK_HSS;
  1596. if (mode == QLCNIC_ELB_MODE)
  1597. ahw->port_config |= QLC_83XX_CFG_LOOPBACK_EXT;
  1598. status = qlcnic_83xx_set_port_config(adapter);
  1599. if (status) {
  1600. netdev_err(netdev,
  1601. "Failed to Set Loopback Mode = 0x%x.\n",
  1602. ahw->port_config);
  1603. ahw->port_config = config;
  1604. clear_bit(QLC_83XX_IDC_COMP_AEN, &ahw->idc.status);
  1605. return status;
  1606. }
  1607. /* Wait for Link and IDC Completion AEN */
  1608. do {
  1609. msleep(QLC_83XX_LB_MSLEEP_COUNT);
  1610. if (test_bit(__QLCNIC_RESETTING, &adapter->state)) {
  1611. netdev_info(netdev,
  1612. "Device is resetting, free LB test resources\n");
  1613. clear_bit(QLC_83XX_IDC_COMP_AEN, &ahw->idc.status);
  1614. return -EBUSY;
  1615. }
  1616. if (ahw->extend_lb_time)
  1617. qlcnic_extend_lb_idc_cmpltn_wait(adapter,
  1618. &max_wait_count);
  1619. if (loop++ > max_wait_count) {
  1620. netdev_err(netdev, "%s: Did not receive loopback IDC completion AEN\n",
  1621. __func__);
  1622. clear_bit(QLC_83XX_IDC_COMP_AEN, &ahw->idc.status);
  1623. qlcnic_83xx_clear_lb_mode(adapter, mode);
  1624. return -ETIMEDOUT;
  1625. }
  1626. } while (test_bit(QLC_83XX_IDC_COMP_AEN, &ahw->idc.status));
  1627. qlcnic_sre_macaddr_change(adapter, adapter->mac_addr, 0,
  1628. QLCNIC_MAC_ADD);
  1629. return status;
  1630. }
  1631. static int qlcnic_83xx_clear_lb_mode(struct qlcnic_adapter *adapter, u8 mode)
  1632. {
  1633. struct qlcnic_hardware_context *ahw = adapter->ahw;
  1634. u32 config = ahw->port_config, max_wait_count;
  1635. struct net_device *netdev = adapter->netdev;
  1636. int status = 0, loop = 0;
  1637. ahw->extend_lb_time = 0;
  1638. max_wait_count = QLC_83XX_LB_WAIT_COUNT;
  1639. set_bit(QLC_83XX_IDC_COMP_AEN, &ahw->idc.status);
  1640. if (mode == QLCNIC_ILB_MODE)
  1641. ahw->port_config &= ~QLC_83XX_CFG_LOOPBACK_HSS;
  1642. if (mode == QLCNIC_ELB_MODE)
  1643. ahw->port_config &= ~QLC_83XX_CFG_LOOPBACK_EXT;
  1644. status = qlcnic_83xx_set_port_config(adapter);
  1645. if (status) {
  1646. netdev_err(netdev,
  1647. "Failed to Clear Loopback Mode = 0x%x.\n",
  1648. ahw->port_config);
  1649. ahw->port_config = config;
  1650. clear_bit(QLC_83XX_IDC_COMP_AEN, &ahw->idc.status);
  1651. return status;
  1652. }
  1653. /* Wait for Link and IDC Completion AEN */
  1654. do {
  1655. msleep(QLC_83XX_LB_MSLEEP_COUNT);
  1656. if (test_bit(__QLCNIC_RESETTING, &adapter->state)) {
  1657. netdev_info(netdev,
  1658. "Device is resetting, free LB test resources\n");
  1659. clear_bit(QLC_83XX_IDC_COMP_AEN, &ahw->idc.status);
  1660. return -EBUSY;
  1661. }
  1662. if (ahw->extend_lb_time)
  1663. qlcnic_extend_lb_idc_cmpltn_wait(adapter,
  1664. &max_wait_count);
  1665. if (loop++ > max_wait_count) {
  1666. netdev_err(netdev, "%s: Did not receive loopback IDC completion AEN\n",
  1667. __func__);
  1668. clear_bit(QLC_83XX_IDC_COMP_AEN, &ahw->idc.status);
  1669. return -ETIMEDOUT;
  1670. }
  1671. } while (test_bit(QLC_83XX_IDC_COMP_AEN, &ahw->idc.status));
  1672. qlcnic_sre_macaddr_change(adapter, adapter->mac_addr, 0,
  1673. QLCNIC_MAC_DEL);
  1674. return status;
  1675. }
  1676. static void qlcnic_83xx_set_interface_id_ipaddr(struct qlcnic_adapter *adapter,
  1677. u32 *interface_id)
  1678. {
  1679. if (qlcnic_sriov_pf_check(adapter)) {
  1680. qlcnic_pf_set_interface_id_ipaddr(adapter, interface_id);
  1681. } else {
  1682. if (!qlcnic_sriov_vf_check(adapter))
  1683. *interface_id = adapter->recv_ctx->context_id << 16;
  1684. }
  1685. }
  1686. void qlcnic_83xx_config_ipaddr(struct qlcnic_adapter *adapter, __be32 ip,
  1687. int mode)
  1688. {
  1689. int err;
  1690. u32 temp = 0, temp_ip;
  1691. struct qlcnic_cmd_args cmd;
  1692. err = qlcnic_alloc_mbx_args(&cmd, adapter,
  1693. QLCNIC_CMD_CONFIGURE_IP_ADDR);
  1694. if (err)
  1695. return;
  1696. qlcnic_83xx_set_interface_id_ipaddr(adapter, &temp);
  1697. if (mode == QLCNIC_IP_UP)
  1698. cmd.req.arg[1] = 1 | temp;
  1699. else
  1700. cmd.req.arg[1] = 2 | temp;
  1701. /*
  1702. * Adapter needs IP address in network byte order.
  1703. * But hardware mailbox registers go through writel(), hence IP address
  1704. * gets swapped on big endian architecture.
  1705. * To negate swapping of writel() on big endian architecture
  1706. * use swab32(value).
  1707. */
  1708. temp_ip = swab32(ntohl(ip));
  1709. memcpy(&cmd.req.arg[2], &temp_ip, sizeof(u32));
  1710. err = qlcnic_issue_cmd(adapter, &cmd);
  1711. if (err != QLCNIC_RCODE_SUCCESS)
  1712. dev_err(&adapter->netdev->dev,
  1713. "could not notify %s IP 0x%x request\n",
  1714. (mode == QLCNIC_IP_UP) ? "Add" : "Remove", ip);
  1715. qlcnic_free_mbx_args(&cmd);
  1716. }
  1717. int qlcnic_83xx_config_hw_lro(struct qlcnic_adapter *adapter, int mode)
  1718. {
  1719. int err;
  1720. u32 temp, arg1;
  1721. struct qlcnic_cmd_args cmd;
  1722. int lro_bit_mask;
  1723. lro_bit_mask = (mode ? (BIT_0 | BIT_1 | BIT_2 | BIT_3) : 0);
  1724. if (adapter->recv_ctx->state == QLCNIC_HOST_CTX_STATE_FREED)
  1725. return 0;
  1726. err = qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_CONFIGURE_HW_LRO);
  1727. if (err)
  1728. return err;
  1729. temp = adapter->recv_ctx->context_id << 16;
  1730. arg1 = lro_bit_mask | temp;
  1731. cmd.req.arg[1] = arg1;
  1732. err = qlcnic_issue_cmd(adapter, &cmd);
  1733. if (err)
  1734. dev_info(&adapter->pdev->dev, "LRO config failed\n");
  1735. qlcnic_free_mbx_args(&cmd);
  1736. return err;
  1737. }
  1738. int qlcnic_83xx_config_rss(struct qlcnic_adapter *adapter, int enable)
  1739. {
  1740. int err;
  1741. u32 word;
  1742. struct qlcnic_cmd_args cmd;
  1743. const u64 key[] = { 0xbeac01fa6a42b73bULL, 0x8030f20c77cb2da3ULL,
  1744. 0xae7b30b4d0ca2bcbULL, 0x43a38fb04167253dULL,
  1745. 0x255b0ec26d5a56daULL };
  1746. err = qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_CONFIGURE_RSS);
  1747. if (err)
  1748. return err;
  1749. /*
  1750. * RSS request:
  1751. * bits 3-0: Rsvd
  1752. * 5-4: hash_type_ipv4
  1753. * 7-6: hash_type_ipv6
  1754. * 8: enable
  1755. * 9: use indirection table
  1756. * 16-31: indirection table mask
  1757. */
  1758. word = ((u32)(RSS_HASHTYPE_IP_TCP & 0x3) << 4) |
  1759. ((u32)(RSS_HASHTYPE_IP_TCP & 0x3) << 6) |
  1760. ((u32)(enable & 0x1) << 8) |
  1761. ((0x7ULL) << 16);
  1762. cmd.req.arg[1] = (adapter->recv_ctx->context_id);
  1763. cmd.req.arg[2] = word;
  1764. memcpy(&cmd.req.arg[4], key, sizeof(key));
  1765. err = qlcnic_issue_cmd(adapter, &cmd);
  1766. if (err)
  1767. dev_info(&adapter->pdev->dev, "RSS config failed\n");
  1768. qlcnic_free_mbx_args(&cmd);
  1769. return err;
  1770. }
  1771. static void qlcnic_83xx_set_interface_id_macaddr(struct qlcnic_adapter *adapter,
  1772. u32 *interface_id)
  1773. {
  1774. if (qlcnic_sriov_pf_check(adapter)) {
  1775. qlcnic_pf_set_interface_id_macaddr(adapter, interface_id);
  1776. } else {
  1777. if (!qlcnic_sriov_vf_check(adapter))
  1778. *interface_id = adapter->recv_ctx->context_id << 16;
  1779. }
  1780. }
  1781. int qlcnic_83xx_sre_macaddr_change(struct qlcnic_adapter *adapter, u8 *addr,
  1782. u16 vlan_id, u8 op)
  1783. {
  1784. struct qlcnic_cmd_args *cmd = NULL;
  1785. struct qlcnic_macvlan_mbx mv;
  1786. u32 *buf, temp = 0;
  1787. int err;
  1788. if (adapter->recv_ctx->state == QLCNIC_HOST_CTX_STATE_FREED)
  1789. return -EIO;
  1790. cmd = kzalloc(sizeof(*cmd), GFP_ATOMIC);
  1791. if (!cmd)
  1792. return -ENOMEM;
  1793. err = qlcnic_alloc_mbx_args(cmd, adapter, QLCNIC_CMD_CONFIG_MAC_VLAN);
  1794. if (err)
  1795. goto out;
  1796. cmd->type = QLC_83XX_MBX_CMD_NO_WAIT;
  1797. if (vlan_id)
  1798. op = (op == QLCNIC_MAC_ADD || op == QLCNIC_MAC_VLAN_ADD) ?
  1799. QLCNIC_MAC_VLAN_ADD : QLCNIC_MAC_VLAN_DEL;
  1800. cmd->req.arg[1] = op | (1 << 8);
  1801. qlcnic_83xx_set_interface_id_macaddr(adapter, &temp);
  1802. cmd->req.arg[1] |= temp;
  1803. mv.vlan = vlan_id;
  1804. mv.mac_addr0 = addr[0];
  1805. mv.mac_addr1 = addr[1];
  1806. mv.mac_addr2 = addr[2];
  1807. mv.mac_addr3 = addr[3];
  1808. mv.mac_addr4 = addr[4];
  1809. mv.mac_addr5 = addr[5];
  1810. buf = &cmd->req.arg[2];
  1811. memcpy(buf, &mv, sizeof(struct qlcnic_macvlan_mbx));
  1812. err = qlcnic_issue_cmd(adapter, cmd);
  1813. if (!err)
  1814. return err;
  1815. qlcnic_free_mbx_args(cmd);
  1816. out:
  1817. kfree(cmd);
  1818. return err;
  1819. }
  1820. void qlcnic_83xx_change_l2_filter(struct qlcnic_adapter *adapter, u64 *addr,
  1821. u16 vlan_id)
  1822. {
  1823. u8 mac[ETH_ALEN];
  1824. memcpy(&mac, addr, ETH_ALEN);
  1825. qlcnic_83xx_sre_macaddr_change(adapter, mac, vlan_id, QLCNIC_MAC_ADD);
  1826. }
  1827. static void qlcnic_83xx_configure_mac(struct qlcnic_adapter *adapter, u8 *mac,
  1828. u8 type, struct qlcnic_cmd_args *cmd)
  1829. {
  1830. switch (type) {
  1831. case QLCNIC_SET_STATION_MAC:
  1832. case QLCNIC_SET_FAC_DEF_MAC:
  1833. memcpy(&cmd->req.arg[2], mac, sizeof(u32));
  1834. memcpy(&cmd->req.arg[3], &mac[4], sizeof(u16));
  1835. break;
  1836. }
  1837. cmd->req.arg[1] = type;
  1838. }
  1839. int qlcnic_83xx_get_mac_address(struct qlcnic_adapter *adapter, u8 *mac,
  1840. u8 function)
  1841. {
  1842. int err, i;
  1843. struct qlcnic_cmd_args cmd;
  1844. u32 mac_low, mac_high;
  1845. err = qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_MAC_ADDRESS);
  1846. if (err)
  1847. return err;
  1848. qlcnic_83xx_configure_mac(adapter, mac, QLCNIC_GET_CURRENT_MAC, &cmd);
  1849. err = qlcnic_issue_cmd(adapter, &cmd);
  1850. if (err == QLCNIC_RCODE_SUCCESS) {
  1851. mac_low = cmd.rsp.arg[1];
  1852. mac_high = cmd.rsp.arg[2];
  1853. for (i = 0; i < 2; i++)
  1854. mac[i] = (u8) (mac_high >> ((1 - i) * 8));
  1855. for (i = 2; i < 6; i++)
  1856. mac[i] = (u8) (mac_low >> ((5 - i) * 8));
  1857. } else {
  1858. dev_err(&adapter->pdev->dev, "Failed to get mac address%d\n",
  1859. err);
  1860. err = -EIO;
  1861. }
  1862. qlcnic_free_mbx_args(&cmd);
  1863. return err;
  1864. }
  1865. static int qlcnic_83xx_set_rx_intr_coal(struct qlcnic_adapter *adapter)
  1866. {
  1867. struct qlcnic_nic_intr_coalesce *coal = &adapter->ahw->coal;
  1868. struct qlcnic_cmd_args cmd;
  1869. u16 temp;
  1870. int err;
  1871. err = qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_CONFIG_INTR_COAL);
  1872. if (err)
  1873. return err;
  1874. temp = adapter->recv_ctx->context_id;
  1875. cmd.req.arg[1] = QLCNIC_INTR_COAL_TYPE_RX | temp << 16;
  1876. temp = coal->rx_time_us;
  1877. cmd.req.arg[2] = coal->rx_packets | temp << 16;
  1878. cmd.req.arg[3] = coal->flag;
  1879. err = qlcnic_issue_cmd(adapter, &cmd);
  1880. if (err != QLCNIC_RCODE_SUCCESS)
  1881. netdev_err(adapter->netdev,
  1882. "failed to set interrupt coalescing parameters\n");
  1883. qlcnic_free_mbx_args(&cmd);
  1884. return err;
  1885. }
  1886. static int qlcnic_83xx_set_tx_intr_coal(struct qlcnic_adapter *adapter)
  1887. {
  1888. struct qlcnic_nic_intr_coalesce *coal = &adapter->ahw->coal;
  1889. struct qlcnic_cmd_args cmd;
  1890. u16 temp;
  1891. int err;
  1892. err = qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_CONFIG_INTR_COAL);
  1893. if (err)
  1894. return err;
  1895. temp = adapter->tx_ring->ctx_id;
  1896. cmd.req.arg[1] = QLCNIC_INTR_COAL_TYPE_TX | temp << 16;
  1897. temp = coal->tx_time_us;
  1898. cmd.req.arg[2] = coal->tx_packets | temp << 16;
  1899. cmd.req.arg[3] = coal->flag;
  1900. err = qlcnic_issue_cmd(adapter, &cmd);
  1901. if (err != QLCNIC_RCODE_SUCCESS)
  1902. netdev_err(adapter->netdev,
  1903. "failed to set interrupt coalescing parameters\n");
  1904. qlcnic_free_mbx_args(&cmd);
  1905. return err;
  1906. }
  1907. int qlcnic_83xx_set_rx_tx_intr_coal(struct qlcnic_adapter *adapter)
  1908. {
  1909. int err = 0;
  1910. err = qlcnic_83xx_set_rx_intr_coal(adapter);
  1911. if (err)
  1912. netdev_err(adapter->netdev,
  1913. "failed to set Rx coalescing parameters\n");
  1914. err = qlcnic_83xx_set_tx_intr_coal(adapter);
  1915. if (err)
  1916. netdev_err(adapter->netdev,
  1917. "failed to set Tx coalescing parameters\n");
  1918. return err;
  1919. }
  1920. int qlcnic_83xx_config_intr_coal(struct qlcnic_adapter *adapter,
  1921. struct ethtool_coalesce *ethcoal)
  1922. {
  1923. struct qlcnic_nic_intr_coalesce *coal = &adapter->ahw->coal;
  1924. u32 rx_coalesce_usecs, rx_max_frames;
  1925. u32 tx_coalesce_usecs, tx_max_frames;
  1926. int err;
  1927. if (adapter->recv_ctx->state == QLCNIC_HOST_CTX_STATE_FREED)
  1928. return -EIO;
  1929. tx_coalesce_usecs = ethcoal->tx_coalesce_usecs;
  1930. tx_max_frames = ethcoal->tx_max_coalesced_frames;
  1931. rx_coalesce_usecs = ethcoal->rx_coalesce_usecs;
  1932. rx_max_frames = ethcoal->rx_max_coalesced_frames;
  1933. coal->flag = QLCNIC_INTR_DEFAULT;
  1934. if ((coal->rx_time_us == rx_coalesce_usecs) &&
  1935. (coal->rx_packets == rx_max_frames)) {
  1936. coal->type = QLCNIC_INTR_COAL_TYPE_TX;
  1937. coal->tx_time_us = tx_coalesce_usecs;
  1938. coal->tx_packets = tx_max_frames;
  1939. } else if ((coal->tx_time_us == tx_coalesce_usecs) &&
  1940. (coal->tx_packets == tx_max_frames)) {
  1941. coal->type = QLCNIC_INTR_COAL_TYPE_RX;
  1942. coal->rx_time_us = rx_coalesce_usecs;
  1943. coal->rx_packets = rx_max_frames;
  1944. } else {
  1945. coal->type = QLCNIC_INTR_COAL_TYPE_RX_TX;
  1946. coal->rx_time_us = rx_coalesce_usecs;
  1947. coal->rx_packets = rx_max_frames;
  1948. coal->tx_time_us = tx_coalesce_usecs;
  1949. coal->tx_packets = tx_max_frames;
  1950. }
  1951. switch (coal->type) {
  1952. case QLCNIC_INTR_COAL_TYPE_RX:
  1953. err = qlcnic_83xx_set_rx_intr_coal(adapter);
  1954. break;
  1955. case QLCNIC_INTR_COAL_TYPE_TX:
  1956. err = qlcnic_83xx_set_tx_intr_coal(adapter);
  1957. break;
  1958. case QLCNIC_INTR_COAL_TYPE_RX_TX:
  1959. err = qlcnic_83xx_set_rx_tx_intr_coal(adapter);
  1960. break;
  1961. default:
  1962. err = -EINVAL;
  1963. netdev_err(adapter->netdev,
  1964. "Invalid Interrupt coalescing type\n");
  1965. break;
  1966. }
  1967. return err;
  1968. }
  1969. static void qlcnic_83xx_handle_link_aen(struct qlcnic_adapter *adapter,
  1970. u32 data[])
  1971. {
  1972. struct qlcnic_hardware_context *ahw = adapter->ahw;
  1973. u8 link_status, duplex;
  1974. /* link speed */
  1975. link_status = LSB(data[3]) & 1;
  1976. if (link_status) {
  1977. ahw->link_speed = MSW(data[2]);
  1978. duplex = LSB(MSW(data[3]));
  1979. if (duplex)
  1980. ahw->link_duplex = DUPLEX_FULL;
  1981. else
  1982. ahw->link_duplex = DUPLEX_HALF;
  1983. } else {
  1984. ahw->link_speed = SPEED_UNKNOWN;
  1985. ahw->link_duplex = DUPLEX_UNKNOWN;
  1986. }
  1987. ahw->link_autoneg = MSB(MSW(data[3]));
  1988. ahw->module_type = MSB(LSW(data[3]));
  1989. ahw->has_link_events = 1;
  1990. ahw->lb_mode = data[4] & QLCNIC_LB_MODE_MASK;
  1991. qlcnic_advert_link_change(adapter, link_status);
  1992. }
  1993. static irqreturn_t qlcnic_83xx_handle_aen(int irq, void *data)
  1994. {
  1995. u32 mask, resp, event, rsp_status = QLC_83XX_MBX_RESPONSE_ARRIVED;
  1996. struct qlcnic_adapter *adapter = data;
  1997. struct qlcnic_mailbox *mbx;
  1998. unsigned long flags;
  1999. mbx = adapter->ahw->mailbox;
  2000. spin_lock_irqsave(&mbx->aen_lock, flags);
  2001. resp = QLCRDX(adapter->ahw, QLCNIC_FW_MBX_CTRL);
  2002. if (!(resp & QLCNIC_SET_OWNER))
  2003. goto out;
  2004. event = readl(QLCNIC_MBX_FW(adapter->ahw, 0));
  2005. if (event & QLCNIC_MBX_ASYNC_EVENT) {
  2006. __qlcnic_83xx_process_aen(adapter);
  2007. } else {
  2008. if (mbx->rsp_status != rsp_status)
  2009. qlcnic_83xx_notify_mbx_response(mbx);
  2010. else
  2011. adapter->stats.mbx_spurious_intr++;
  2012. }
  2013. out:
  2014. mask = QLCRDX(adapter->ahw, QLCNIC_DEF_INT_MASK);
  2015. writel(0, adapter->ahw->pci_base0 + mask);
  2016. spin_unlock_irqrestore(&mbx->aen_lock, flags);
  2017. return IRQ_HANDLED;
  2018. }
  2019. int qlcnic_83xx_set_nic_info(struct qlcnic_adapter *adapter,
  2020. struct qlcnic_info *nic)
  2021. {
  2022. int i, err = -EIO;
  2023. struct qlcnic_cmd_args cmd;
  2024. if (adapter->ahw->op_mode != QLCNIC_MGMT_FUNC) {
  2025. dev_err(&adapter->pdev->dev,
  2026. "%s: Error, invoked by non management func\n",
  2027. __func__);
  2028. return err;
  2029. }
  2030. err = qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_SET_NIC_INFO);
  2031. if (err)
  2032. return err;
  2033. cmd.req.arg[1] = (nic->pci_func << 16);
  2034. cmd.req.arg[2] = 0x1 << 16;
  2035. cmd.req.arg[3] = nic->phys_port | (nic->switch_mode << 16);
  2036. cmd.req.arg[4] = nic->capabilities;
  2037. cmd.req.arg[5] = (nic->max_mac_filters & 0xFF) | ((nic->max_mtu) << 16);
  2038. cmd.req.arg[6] = (nic->max_tx_ques) | ((nic->max_rx_ques) << 16);
  2039. cmd.req.arg[7] = (nic->min_tx_bw) | ((nic->max_tx_bw) << 16);
  2040. for (i = 8; i < 32; i++)
  2041. cmd.req.arg[i] = 0;
  2042. err = qlcnic_issue_cmd(adapter, &cmd);
  2043. if (err != QLCNIC_RCODE_SUCCESS) {
  2044. dev_err(&adapter->pdev->dev, "Failed to set nic info%d\n",
  2045. err);
  2046. err = -EIO;
  2047. }
  2048. qlcnic_free_mbx_args(&cmd);
  2049. return err;
  2050. }
  2051. int qlcnic_83xx_get_nic_info(struct qlcnic_adapter *adapter,
  2052. struct qlcnic_info *npar_info, u8 func_id)
  2053. {
  2054. int err;
  2055. u32 temp;
  2056. u8 op = 0;
  2057. struct qlcnic_cmd_args cmd;
  2058. struct qlcnic_hardware_context *ahw = adapter->ahw;
  2059. err = qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_GET_NIC_INFO);
  2060. if (err)
  2061. return err;
  2062. if (func_id != ahw->pci_func) {
  2063. temp = func_id << 16;
  2064. cmd.req.arg[1] = op | BIT_31 | temp;
  2065. } else {
  2066. cmd.req.arg[1] = ahw->pci_func << 16;
  2067. }
  2068. err = qlcnic_issue_cmd(adapter, &cmd);
  2069. if (err) {
  2070. dev_info(&adapter->pdev->dev,
  2071. "Failed to get nic info %d\n", err);
  2072. goto out;
  2073. }
  2074. npar_info->op_type = cmd.rsp.arg[1];
  2075. npar_info->pci_func = cmd.rsp.arg[2] & 0xFFFF;
  2076. npar_info->op_mode = (cmd.rsp.arg[2] & 0xFFFF0000) >> 16;
  2077. npar_info->phys_port = cmd.rsp.arg[3] & 0xFFFF;
  2078. npar_info->switch_mode = (cmd.rsp.arg[3] & 0xFFFF0000) >> 16;
  2079. npar_info->capabilities = cmd.rsp.arg[4];
  2080. npar_info->max_mac_filters = cmd.rsp.arg[5] & 0xFF;
  2081. npar_info->max_mtu = (cmd.rsp.arg[5] & 0xFFFF0000) >> 16;
  2082. npar_info->max_tx_ques = cmd.rsp.arg[6] & 0xFFFF;
  2083. npar_info->max_rx_ques = (cmd.rsp.arg[6] & 0xFFFF0000) >> 16;
  2084. npar_info->min_tx_bw = cmd.rsp.arg[7] & 0xFFFF;
  2085. npar_info->max_tx_bw = (cmd.rsp.arg[7] & 0xFFFF0000) >> 16;
  2086. if (cmd.rsp.arg[8] & 0x1)
  2087. npar_info->max_bw_reg_offset = (cmd.rsp.arg[8] & 0x7FFE) >> 1;
  2088. if (cmd.rsp.arg[8] & 0x10000) {
  2089. temp = (cmd.rsp.arg[8] & 0x7FFE0000) >> 17;
  2090. npar_info->max_linkspeed_reg_offset = temp;
  2091. }
  2092. memcpy(ahw->extra_capability, &cmd.rsp.arg[16],
  2093. sizeof(ahw->extra_capability));
  2094. out:
  2095. qlcnic_free_mbx_args(&cmd);
  2096. return err;
  2097. }
  2098. int qlcnic_get_pci_func_type(struct qlcnic_adapter *adapter, u16 type,
  2099. u16 *nic, u16 *fcoe, u16 *iscsi)
  2100. {
  2101. struct device *dev = &adapter->pdev->dev;
  2102. int err = 0;
  2103. switch (type) {
  2104. case QLCNIC_TYPE_NIC:
  2105. (*nic)++;
  2106. break;
  2107. case QLCNIC_TYPE_FCOE:
  2108. (*fcoe)++;
  2109. break;
  2110. case QLCNIC_TYPE_ISCSI:
  2111. (*iscsi)++;
  2112. break;
  2113. default:
  2114. dev_err(dev, "%s: Unknown PCI type[%x]\n",
  2115. __func__, type);
  2116. err = -EIO;
  2117. }
  2118. return err;
  2119. }
  2120. int qlcnic_83xx_get_pci_info(struct qlcnic_adapter *adapter,
  2121. struct qlcnic_pci_info *pci_info)
  2122. {
  2123. struct qlcnic_hardware_context *ahw = adapter->ahw;
  2124. struct device *dev = &adapter->pdev->dev;
  2125. u16 nic = 0, fcoe = 0, iscsi = 0;
  2126. struct qlcnic_cmd_args cmd;
  2127. int i, err = 0, j = 0;
  2128. u32 temp;
  2129. err = qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_GET_PCI_INFO);
  2130. if (err)
  2131. return err;
  2132. err = qlcnic_issue_cmd(adapter, &cmd);
  2133. ahw->total_nic_func = 0;
  2134. if (err == QLCNIC_RCODE_SUCCESS) {
  2135. ahw->max_pci_func = cmd.rsp.arg[1] & 0xFF;
  2136. for (i = 2, j = 0; j < ahw->max_vnic_func; j++, pci_info++) {
  2137. pci_info->id = cmd.rsp.arg[i] & 0xFFFF;
  2138. pci_info->active = (cmd.rsp.arg[i] & 0xFFFF0000) >> 16;
  2139. i++;
  2140. if (!pci_info->active) {
  2141. i += QLC_SKIP_INACTIVE_PCI_REGS;
  2142. continue;
  2143. }
  2144. pci_info->type = cmd.rsp.arg[i] & 0xFFFF;
  2145. err = qlcnic_get_pci_func_type(adapter, pci_info->type,
  2146. &nic, &fcoe, &iscsi);
  2147. temp = (cmd.rsp.arg[i] & 0xFFFF0000) >> 16;
  2148. pci_info->default_port = temp;
  2149. i++;
  2150. pci_info->tx_min_bw = cmd.rsp.arg[i] & 0xFFFF;
  2151. temp = (cmd.rsp.arg[i] & 0xFFFF0000) >> 16;
  2152. pci_info->tx_max_bw = temp;
  2153. i = i + 2;
  2154. memcpy(pci_info->mac, &cmd.rsp.arg[i], ETH_ALEN - 2);
  2155. i++;
  2156. memcpy(pci_info->mac + sizeof(u32), &cmd.rsp.arg[i], 2);
  2157. i = i + 3;
  2158. }
  2159. } else {
  2160. dev_err(dev, "Failed to get PCI Info, error = %d\n", err);
  2161. err = -EIO;
  2162. }
  2163. ahw->total_nic_func = nic;
  2164. ahw->total_pci_func = nic + fcoe + iscsi;
  2165. if (ahw->total_nic_func == 0 || ahw->total_pci_func == 0) {
  2166. dev_err(dev, "%s: Invalid function count: total nic func[%x], total pci func[%x]\n",
  2167. __func__, ahw->total_nic_func, ahw->total_pci_func);
  2168. err = -EIO;
  2169. }
  2170. qlcnic_free_mbx_args(&cmd);
  2171. return err;
  2172. }
  2173. int qlcnic_83xx_config_intrpt(struct qlcnic_adapter *adapter, bool op_type)
  2174. {
  2175. int i, index, err;
  2176. u8 max_ints;
  2177. u32 val, temp, type;
  2178. struct qlcnic_cmd_args cmd;
  2179. max_ints = adapter->ahw->num_msix - 1;
  2180. err = qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_CONFIG_INTRPT);
  2181. if (err)
  2182. return err;
  2183. cmd.req.arg[1] = max_ints;
  2184. if (qlcnic_sriov_vf_check(adapter))
  2185. cmd.req.arg[1] |= (adapter->ahw->pci_func << 8) | BIT_16;
  2186. for (i = 0, index = 2; i < max_ints; i++) {
  2187. type = op_type ? QLCNIC_INTRPT_ADD : QLCNIC_INTRPT_DEL;
  2188. val = type | (adapter->ahw->intr_tbl[i].type << 4);
  2189. if (adapter->ahw->intr_tbl[i].type == QLCNIC_INTRPT_MSIX)
  2190. val |= (adapter->ahw->intr_tbl[i].id << 16);
  2191. cmd.req.arg[index++] = val;
  2192. }
  2193. err = qlcnic_issue_cmd(adapter, &cmd);
  2194. if (err) {
  2195. dev_err(&adapter->pdev->dev,
  2196. "Failed to configure interrupts 0x%x\n", err);
  2197. goto out;
  2198. }
  2199. max_ints = cmd.rsp.arg[1];
  2200. for (i = 0, index = 2; i < max_ints; i++, index += 2) {
  2201. val = cmd.rsp.arg[index];
  2202. if (LSB(val)) {
  2203. dev_info(&adapter->pdev->dev,
  2204. "Can't configure interrupt %d\n",
  2205. adapter->ahw->intr_tbl[i].id);
  2206. continue;
  2207. }
  2208. if (op_type) {
  2209. adapter->ahw->intr_tbl[i].id = MSW(val);
  2210. adapter->ahw->intr_tbl[i].enabled = 1;
  2211. temp = cmd.rsp.arg[index + 1];
  2212. adapter->ahw->intr_tbl[i].src = temp;
  2213. } else {
  2214. adapter->ahw->intr_tbl[i].id = i;
  2215. adapter->ahw->intr_tbl[i].enabled = 0;
  2216. adapter->ahw->intr_tbl[i].src = 0;
  2217. }
  2218. }
  2219. out:
  2220. qlcnic_free_mbx_args(&cmd);
  2221. return err;
  2222. }
  2223. int qlcnic_83xx_lock_flash(struct qlcnic_adapter *adapter)
  2224. {
  2225. int id, timeout = 0;
  2226. u32 status = 0;
  2227. while (status == 0) {
  2228. status = QLC_SHARED_REG_RD32(adapter, QLCNIC_FLASH_LOCK);
  2229. if (status)
  2230. break;
  2231. if (++timeout >= QLC_83XX_FLASH_LOCK_TIMEOUT) {
  2232. id = QLC_SHARED_REG_RD32(adapter,
  2233. QLCNIC_FLASH_LOCK_OWNER);
  2234. dev_err(&adapter->pdev->dev,
  2235. "%s: failed, lock held by %d\n", __func__, id);
  2236. return -EIO;
  2237. }
  2238. usleep_range(1000, 2000);
  2239. }
  2240. QLC_SHARED_REG_WR32(adapter, QLCNIC_FLASH_LOCK_OWNER, adapter->portnum);
  2241. return 0;
  2242. }
  2243. void qlcnic_83xx_unlock_flash(struct qlcnic_adapter *adapter)
  2244. {
  2245. QLC_SHARED_REG_RD32(adapter, QLCNIC_FLASH_UNLOCK);
  2246. QLC_SHARED_REG_WR32(adapter, QLCNIC_FLASH_LOCK_OWNER, 0xFF);
  2247. }
  2248. int qlcnic_83xx_lockless_flash_read32(struct qlcnic_adapter *adapter,
  2249. u32 flash_addr, u8 *p_data,
  2250. int count)
  2251. {
  2252. u32 word, range, flash_offset, addr = flash_addr, ret;
  2253. ulong indirect_add, direct_window;
  2254. int i, err = 0;
  2255. flash_offset = addr & (QLCNIC_FLASH_SECTOR_SIZE - 1);
  2256. if (addr & 0x3) {
  2257. dev_err(&adapter->pdev->dev, "Illegal addr = 0x%x\n", addr);
  2258. return -EIO;
  2259. }
  2260. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_DIRECT_WINDOW,
  2261. (addr & 0xFFFF0000));
  2262. range = flash_offset + (count * sizeof(u32));
  2263. /* Check if data is spread across multiple sectors */
  2264. if (range > (QLCNIC_FLASH_SECTOR_SIZE - 1)) {
  2265. /* Multi sector read */
  2266. for (i = 0; i < count; i++) {
  2267. indirect_add = QLC_83XX_FLASH_DIRECT_DATA(addr);
  2268. ret = QLCRD32(adapter, indirect_add, &err);
  2269. if (err == -EIO)
  2270. return err;
  2271. word = ret;
  2272. *(u32 *)p_data = word;
  2273. p_data = p_data + 4;
  2274. addr = addr + 4;
  2275. flash_offset = flash_offset + 4;
  2276. if (flash_offset > (QLCNIC_FLASH_SECTOR_SIZE - 1)) {
  2277. direct_window = QLC_83XX_FLASH_DIRECT_WINDOW;
  2278. /* This write is needed once for each sector */
  2279. qlcnic_83xx_wrt_reg_indirect(adapter,
  2280. direct_window,
  2281. (addr));
  2282. flash_offset = 0;
  2283. }
  2284. }
  2285. } else {
  2286. /* Single sector read */
  2287. for (i = 0; i < count; i++) {
  2288. indirect_add = QLC_83XX_FLASH_DIRECT_DATA(addr);
  2289. ret = QLCRD32(adapter, indirect_add, &err);
  2290. if (err == -EIO)
  2291. return err;
  2292. word = ret;
  2293. *(u32 *)p_data = word;
  2294. p_data = p_data + 4;
  2295. addr = addr + 4;
  2296. }
  2297. }
  2298. return 0;
  2299. }
  2300. static int qlcnic_83xx_poll_flash_status_reg(struct qlcnic_adapter *adapter)
  2301. {
  2302. u32 status;
  2303. int retries = QLC_83XX_FLASH_READ_RETRY_COUNT;
  2304. int err = 0;
  2305. do {
  2306. status = QLCRD32(adapter, QLC_83XX_FLASH_STATUS, &err);
  2307. if (err == -EIO)
  2308. return err;
  2309. if ((status & QLC_83XX_FLASH_STATUS_READY) ==
  2310. QLC_83XX_FLASH_STATUS_READY)
  2311. break;
  2312. usleep_range(1000, 1100);
  2313. } while (--retries);
  2314. if (!retries)
  2315. return -EIO;
  2316. return 0;
  2317. }
  2318. int qlcnic_83xx_enable_flash_write(struct qlcnic_adapter *adapter)
  2319. {
  2320. int ret;
  2321. u32 cmd;
  2322. cmd = adapter->ahw->fdt.write_statusreg_cmd;
  2323. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_ADDR,
  2324. (QLC_83XX_FLASH_FDT_WRITE_DEF_SIG | cmd));
  2325. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_WRDATA,
  2326. adapter->ahw->fdt.write_enable_bits);
  2327. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_CONTROL,
  2328. QLC_83XX_FLASH_SECOND_ERASE_MS_VAL);
  2329. ret = qlcnic_83xx_poll_flash_status_reg(adapter);
  2330. if (ret)
  2331. return -EIO;
  2332. return 0;
  2333. }
  2334. int qlcnic_83xx_disable_flash_write(struct qlcnic_adapter *adapter)
  2335. {
  2336. int ret;
  2337. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_ADDR,
  2338. (QLC_83XX_FLASH_FDT_WRITE_DEF_SIG |
  2339. adapter->ahw->fdt.write_statusreg_cmd));
  2340. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_WRDATA,
  2341. adapter->ahw->fdt.write_disable_bits);
  2342. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_CONTROL,
  2343. QLC_83XX_FLASH_SECOND_ERASE_MS_VAL);
  2344. ret = qlcnic_83xx_poll_flash_status_reg(adapter);
  2345. if (ret)
  2346. return -EIO;
  2347. return 0;
  2348. }
  2349. int qlcnic_83xx_read_flash_mfg_id(struct qlcnic_adapter *adapter)
  2350. {
  2351. int ret, err = 0;
  2352. u32 mfg_id;
  2353. if (qlcnic_83xx_lock_flash(adapter))
  2354. return -EIO;
  2355. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_ADDR,
  2356. QLC_83XX_FLASH_FDT_READ_MFG_ID_VAL);
  2357. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_CONTROL,
  2358. QLC_83XX_FLASH_READ_CTRL);
  2359. ret = qlcnic_83xx_poll_flash_status_reg(adapter);
  2360. if (ret) {
  2361. qlcnic_83xx_unlock_flash(adapter);
  2362. return -EIO;
  2363. }
  2364. mfg_id = QLCRD32(adapter, QLC_83XX_FLASH_RDDATA, &err);
  2365. if (err == -EIO) {
  2366. qlcnic_83xx_unlock_flash(adapter);
  2367. return err;
  2368. }
  2369. adapter->flash_mfg_id = (mfg_id & 0xFF);
  2370. qlcnic_83xx_unlock_flash(adapter);
  2371. return 0;
  2372. }
  2373. int qlcnic_83xx_read_flash_descriptor_table(struct qlcnic_adapter *adapter)
  2374. {
  2375. int count, fdt_size, ret = 0;
  2376. fdt_size = sizeof(struct qlcnic_fdt);
  2377. count = fdt_size / sizeof(u32);
  2378. if (qlcnic_83xx_lock_flash(adapter))
  2379. return -EIO;
  2380. memset(&adapter->ahw->fdt, 0, fdt_size);
  2381. ret = qlcnic_83xx_lockless_flash_read32(adapter, QLCNIC_FDT_LOCATION,
  2382. (u8 *)&adapter->ahw->fdt,
  2383. count);
  2384. qlcnic_swap32_buffer((u32 *)&adapter->ahw->fdt, count);
  2385. qlcnic_83xx_unlock_flash(adapter);
  2386. return ret;
  2387. }
  2388. int qlcnic_83xx_erase_flash_sector(struct qlcnic_adapter *adapter,
  2389. u32 sector_start_addr)
  2390. {
  2391. u32 reversed_addr, addr1, addr2, cmd;
  2392. int ret = -EIO;
  2393. if (qlcnic_83xx_lock_flash(adapter) != 0)
  2394. return -EIO;
  2395. if (adapter->ahw->fdt.mfg_id == adapter->flash_mfg_id) {
  2396. ret = qlcnic_83xx_enable_flash_write(adapter);
  2397. if (ret) {
  2398. qlcnic_83xx_unlock_flash(adapter);
  2399. dev_err(&adapter->pdev->dev,
  2400. "%s failed at %d\n",
  2401. __func__, __LINE__);
  2402. return ret;
  2403. }
  2404. }
  2405. ret = qlcnic_83xx_poll_flash_status_reg(adapter);
  2406. if (ret) {
  2407. qlcnic_83xx_unlock_flash(adapter);
  2408. dev_err(&adapter->pdev->dev,
  2409. "%s: failed at %d\n", __func__, __LINE__);
  2410. return -EIO;
  2411. }
  2412. addr1 = (sector_start_addr & 0xFF) << 16;
  2413. addr2 = (sector_start_addr & 0xFF0000) >> 16;
  2414. reversed_addr = addr1 | addr2 | (sector_start_addr & 0xFF00);
  2415. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_WRDATA,
  2416. reversed_addr);
  2417. cmd = QLC_83XX_FLASH_FDT_ERASE_DEF_SIG | adapter->ahw->fdt.erase_cmd;
  2418. if (adapter->ahw->fdt.mfg_id == adapter->flash_mfg_id)
  2419. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_ADDR, cmd);
  2420. else
  2421. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_ADDR,
  2422. QLC_83XX_FLASH_OEM_ERASE_SIG);
  2423. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_CONTROL,
  2424. QLC_83XX_FLASH_LAST_ERASE_MS_VAL);
  2425. ret = qlcnic_83xx_poll_flash_status_reg(adapter);
  2426. if (ret) {
  2427. qlcnic_83xx_unlock_flash(adapter);
  2428. dev_err(&adapter->pdev->dev,
  2429. "%s: failed at %d\n", __func__, __LINE__);
  2430. return -EIO;
  2431. }
  2432. if (adapter->ahw->fdt.mfg_id == adapter->flash_mfg_id) {
  2433. ret = qlcnic_83xx_disable_flash_write(adapter);
  2434. if (ret) {
  2435. qlcnic_83xx_unlock_flash(adapter);
  2436. dev_err(&adapter->pdev->dev,
  2437. "%s: failed at %d\n", __func__, __LINE__);
  2438. return ret;
  2439. }
  2440. }
  2441. qlcnic_83xx_unlock_flash(adapter);
  2442. return 0;
  2443. }
  2444. int qlcnic_83xx_flash_write32(struct qlcnic_adapter *adapter, u32 addr,
  2445. u32 *p_data)
  2446. {
  2447. int ret = -EIO;
  2448. u32 addr1 = 0x00800000 | (addr >> 2);
  2449. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_ADDR, addr1);
  2450. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_WRDATA, *p_data);
  2451. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_CONTROL,
  2452. QLC_83XX_FLASH_LAST_ERASE_MS_VAL);
  2453. ret = qlcnic_83xx_poll_flash_status_reg(adapter);
  2454. if (ret) {
  2455. dev_err(&adapter->pdev->dev,
  2456. "%s: failed at %d\n", __func__, __LINE__);
  2457. return -EIO;
  2458. }
  2459. return 0;
  2460. }
  2461. int qlcnic_83xx_flash_bulk_write(struct qlcnic_adapter *adapter, u32 addr,
  2462. u32 *p_data, int count)
  2463. {
  2464. u32 temp;
  2465. int ret = -EIO, err = 0;
  2466. if ((count < QLC_83XX_FLASH_WRITE_MIN) ||
  2467. (count > QLC_83XX_FLASH_WRITE_MAX)) {
  2468. dev_err(&adapter->pdev->dev,
  2469. "%s: Invalid word count\n", __func__);
  2470. return -EIO;
  2471. }
  2472. temp = QLCRD32(adapter, QLC_83XX_FLASH_SPI_CONTROL, &err);
  2473. if (err == -EIO)
  2474. return err;
  2475. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_SPI_CONTROL,
  2476. (temp | QLC_83XX_FLASH_SPI_CTRL));
  2477. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_ADDR,
  2478. QLC_83XX_FLASH_ADDR_TEMP_VAL);
  2479. /* First DWORD write */
  2480. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_WRDATA, *p_data++);
  2481. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_CONTROL,
  2482. QLC_83XX_FLASH_FIRST_MS_PATTERN);
  2483. ret = qlcnic_83xx_poll_flash_status_reg(adapter);
  2484. if (ret) {
  2485. dev_err(&adapter->pdev->dev,
  2486. "%s: failed at %d\n", __func__, __LINE__);
  2487. return -EIO;
  2488. }
  2489. count--;
  2490. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_ADDR,
  2491. QLC_83XX_FLASH_ADDR_SECOND_TEMP_VAL);
  2492. /* Second to N-1 DWORD writes */
  2493. while (count != 1) {
  2494. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_WRDATA,
  2495. *p_data++);
  2496. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_CONTROL,
  2497. QLC_83XX_FLASH_SECOND_MS_PATTERN);
  2498. ret = qlcnic_83xx_poll_flash_status_reg(adapter);
  2499. if (ret) {
  2500. dev_err(&adapter->pdev->dev,
  2501. "%s: failed at %d\n", __func__, __LINE__);
  2502. return -EIO;
  2503. }
  2504. count--;
  2505. }
  2506. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_ADDR,
  2507. QLC_83XX_FLASH_ADDR_TEMP_VAL |
  2508. (addr >> 2));
  2509. /* Last DWORD write */
  2510. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_WRDATA, *p_data++);
  2511. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_CONTROL,
  2512. QLC_83XX_FLASH_LAST_MS_PATTERN);
  2513. ret = qlcnic_83xx_poll_flash_status_reg(adapter);
  2514. if (ret) {
  2515. dev_err(&adapter->pdev->dev,
  2516. "%s: failed at %d\n", __func__, __LINE__);
  2517. return -EIO;
  2518. }
  2519. ret = QLCRD32(adapter, QLC_83XX_FLASH_SPI_STATUS, &err);
  2520. if (err == -EIO)
  2521. return err;
  2522. if ((ret & QLC_83XX_FLASH_SPI_CTRL) == QLC_83XX_FLASH_SPI_CTRL) {
  2523. dev_err(&adapter->pdev->dev, "%s: failed at %d\n",
  2524. __func__, __LINE__);
  2525. /* Operation failed, clear error bit */
  2526. temp = QLCRD32(adapter, QLC_83XX_FLASH_SPI_CONTROL, &err);
  2527. if (err == -EIO)
  2528. return err;
  2529. qlcnic_83xx_wrt_reg_indirect(adapter,
  2530. QLC_83XX_FLASH_SPI_CONTROL,
  2531. (temp | QLC_83XX_FLASH_SPI_CTRL));
  2532. }
  2533. return 0;
  2534. }
  2535. static void qlcnic_83xx_recover_driver_lock(struct qlcnic_adapter *adapter)
  2536. {
  2537. u32 val, id;
  2538. val = QLCRDX(adapter->ahw, QLC_83XX_RECOVER_DRV_LOCK);
  2539. /* Check if recovery need to be performed by the calling function */
  2540. if ((val & QLC_83XX_DRV_LOCK_RECOVERY_STATUS_MASK) == 0) {
  2541. val = val & ~0x3F;
  2542. val = val | ((adapter->portnum << 2) |
  2543. QLC_83XX_NEED_DRV_LOCK_RECOVERY);
  2544. QLCWRX(adapter->ahw, QLC_83XX_RECOVER_DRV_LOCK, val);
  2545. dev_info(&adapter->pdev->dev,
  2546. "%s: lock recovery initiated\n", __func__);
  2547. msleep(QLC_83XX_DRV_LOCK_RECOVERY_DELAY);
  2548. val = QLCRDX(adapter->ahw, QLC_83XX_RECOVER_DRV_LOCK);
  2549. id = ((val >> 2) & 0xF);
  2550. if (id == adapter->portnum) {
  2551. val = val & ~QLC_83XX_DRV_LOCK_RECOVERY_STATUS_MASK;
  2552. val = val | QLC_83XX_DRV_LOCK_RECOVERY_IN_PROGRESS;
  2553. QLCWRX(adapter->ahw, QLC_83XX_RECOVER_DRV_LOCK, val);
  2554. /* Force release the lock */
  2555. QLCRDX(adapter->ahw, QLC_83XX_DRV_UNLOCK);
  2556. /* Clear recovery bits */
  2557. val = val & ~0x3F;
  2558. QLCWRX(adapter->ahw, QLC_83XX_RECOVER_DRV_LOCK, val);
  2559. dev_info(&adapter->pdev->dev,
  2560. "%s: lock recovery completed\n", __func__);
  2561. } else {
  2562. dev_info(&adapter->pdev->dev,
  2563. "%s: func %d to resume lock recovery process\n",
  2564. __func__, id);
  2565. }
  2566. } else {
  2567. dev_info(&adapter->pdev->dev,
  2568. "%s: lock recovery initiated by other functions\n",
  2569. __func__);
  2570. }
  2571. }
  2572. int qlcnic_83xx_lock_driver(struct qlcnic_adapter *adapter)
  2573. {
  2574. u32 lock_alive_counter, val, id, i = 0, status = 0, temp = 0;
  2575. int max_attempt = 0;
  2576. while (status == 0) {
  2577. status = QLCRDX(adapter->ahw, QLC_83XX_DRV_LOCK);
  2578. if (status)
  2579. break;
  2580. msleep(QLC_83XX_DRV_LOCK_WAIT_DELAY);
  2581. i++;
  2582. if (i == 1)
  2583. temp = QLCRDX(adapter->ahw, QLC_83XX_DRV_LOCK_ID);
  2584. if (i == QLC_83XX_DRV_LOCK_WAIT_COUNTER) {
  2585. val = QLCRDX(adapter->ahw, QLC_83XX_DRV_LOCK_ID);
  2586. if (val == temp) {
  2587. id = val & 0xFF;
  2588. dev_info(&adapter->pdev->dev,
  2589. "%s: lock to be recovered from %d\n",
  2590. __func__, id);
  2591. qlcnic_83xx_recover_driver_lock(adapter);
  2592. i = 0;
  2593. max_attempt++;
  2594. } else {
  2595. dev_err(&adapter->pdev->dev,
  2596. "%s: failed to get lock\n", __func__);
  2597. return -EIO;
  2598. }
  2599. }
  2600. /* Force exit from while loop after few attempts */
  2601. if (max_attempt == QLC_83XX_MAX_DRV_LOCK_RECOVERY_ATTEMPT) {
  2602. dev_err(&adapter->pdev->dev,
  2603. "%s: failed to get lock\n", __func__);
  2604. return -EIO;
  2605. }
  2606. }
  2607. val = QLCRDX(adapter->ahw, QLC_83XX_DRV_LOCK_ID);
  2608. lock_alive_counter = val >> 8;
  2609. lock_alive_counter++;
  2610. val = lock_alive_counter << 8 | adapter->portnum;
  2611. QLCWRX(adapter->ahw, QLC_83XX_DRV_LOCK_ID, val);
  2612. return 0;
  2613. }
  2614. void qlcnic_83xx_unlock_driver(struct qlcnic_adapter *adapter)
  2615. {
  2616. u32 val, lock_alive_counter, id;
  2617. val = QLCRDX(adapter->ahw, QLC_83XX_DRV_LOCK_ID);
  2618. id = val & 0xFF;
  2619. lock_alive_counter = val >> 8;
  2620. if (id != adapter->portnum)
  2621. dev_err(&adapter->pdev->dev,
  2622. "%s:Warning func %d is unlocking lock owned by %d\n",
  2623. __func__, adapter->portnum, id);
  2624. val = (lock_alive_counter << 8) | 0xFF;
  2625. QLCWRX(adapter->ahw, QLC_83XX_DRV_LOCK_ID, val);
  2626. QLCRDX(adapter->ahw, QLC_83XX_DRV_UNLOCK);
  2627. }
  2628. int qlcnic_ms_mem_write128(struct qlcnic_adapter *adapter, u64 addr,
  2629. u32 *data, u32 count)
  2630. {
  2631. int i, j, ret = 0;
  2632. u32 temp;
  2633. /* Check alignment */
  2634. if (addr & 0xF)
  2635. return -EIO;
  2636. mutex_lock(&adapter->ahw->mem_lock);
  2637. qlcnic_ind_wr(adapter, QLCNIC_MS_ADDR_HI, 0);
  2638. for (i = 0; i < count; i++, addr += 16) {
  2639. if (!((ADDR_IN_RANGE(addr, QLCNIC_ADDR_QDR_NET,
  2640. QLCNIC_ADDR_QDR_NET_MAX)) ||
  2641. (ADDR_IN_RANGE(addr, QLCNIC_ADDR_DDR_NET,
  2642. QLCNIC_ADDR_DDR_NET_MAX)))) {
  2643. mutex_unlock(&adapter->ahw->mem_lock);
  2644. return -EIO;
  2645. }
  2646. qlcnic_ind_wr(adapter, QLCNIC_MS_ADDR_LO, addr);
  2647. qlcnic_ind_wr(adapter, QLCNIC_MS_WRTDATA_LO, *data++);
  2648. qlcnic_ind_wr(adapter, QLCNIC_MS_WRTDATA_HI, *data++);
  2649. qlcnic_ind_wr(adapter, QLCNIC_MS_WRTDATA_ULO, *data++);
  2650. qlcnic_ind_wr(adapter, QLCNIC_MS_WRTDATA_UHI, *data++);
  2651. qlcnic_ind_wr(adapter, QLCNIC_MS_CTRL, QLCNIC_TA_WRITE_ENABLE);
  2652. qlcnic_ind_wr(adapter, QLCNIC_MS_CTRL, QLCNIC_TA_WRITE_START);
  2653. for (j = 0; j < MAX_CTL_CHECK; j++) {
  2654. temp = qlcnic_ind_rd(adapter, QLCNIC_MS_CTRL);
  2655. if ((temp & TA_CTL_BUSY) == 0)
  2656. break;
  2657. }
  2658. /* Status check failure */
  2659. if (j >= MAX_CTL_CHECK) {
  2660. printk_ratelimited(KERN_WARNING
  2661. "MS memory write failed\n");
  2662. mutex_unlock(&adapter->ahw->mem_lock);
  2663. return -EIO;
  2664. }
  2665. }
  2666. mutex_unlock(&adapter->ahw->mem_lock);
  2667. return ret;
  2668. }
  2669. int qlcnic_83xx_flash_read32(struct qlcnic_adapter *adapter, u32 flash_addr,
  2670. u8 *p_data, int count)
  2671. {
  2672. u32 word, addr = flash_addr, ret;
  2673. ulong indirect_addr;
  2674. int i, err = 0;
  2675. if (qlcnic_83xx_lock_flash(adapter) != 0)
  2676. return -EIO;
  2677. if (addr & 0x3) {
  2678. dev_err(&adapter->pdev->dev, "Illegal addr = 0x%x\n", addr);
  2679. qlcnic_83xx_unlock_flash(adapter);
  2680. return -EIO;
  2681. }
  2682. for (i = 0; i < count; i++) {
  2683. if (qlcnic_83xx_wrt_reg_indirect(adapter,
  2684. QLC_83XX_FLASH_DIRECT_WINDOW,
  2685. (addr))) {
  2686. qlcnic_83xx_unlock_flash(adapter);
  2687. return -EIO;
  2688. }
  2689. indirect_addr = QLC_83XX_FLASH_DIRECT_DATA(addr);
  2690. ret = QLCRD32(adapter, indirect_addr, &err);
  2691. if (err == -EIO)
  2692. return err;
  2693. word = ret;
  2694. *(u32 *)p_data = word;
  2695. p_data = p_data + 4;
  2696. addr = addr + 4;
  2697. }
  2698. qlcnic_83xx_unlock_flash(adapter);
  2699. return 0;
  2700. }
  2701. int qlcnic_83xx_test_link(struct qlcnic_adapter *adapter)
  2702. {
  2703. u8 pci_func;
  2704. int err;
  2705. u32 config = 0, state;
  2706. struct qlcnic_cmd_args cmd;
  2707. struct qlcnic_hardware_context *ahw = adapter->ahw;
  2708. if (qlcnic_sriov_vf_check(adapter))
  2709. pci_func = adapter->portnum;
  2710. else
  2711. pci_func = ahw->pci_func;
  2712. state = readl(ahw->pci_base0 + QLC_83XX_LINK_STATE(pci_func));
  2713. if (!QLC_83xx_FUNC_VAL(state, pci_func)) {
  2714. dev_info(&adapter->pdev->dev, "link state down\n");
  2715. return config;
  2716. }
  2717. err = qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_GET_LINK_STATUS);
  2718. if (err)
  2719. return err;
  2720. err = qlcnic_issue_cmd(adapter, &cmd);
  2721. if (err) {
  2722. dev_info(&adapter->pdev->dev,
  2723. "Get Link Status Command failed: 0x%x\n", err);
  2724. goto out;
  2725. } else {
  2726. config = cmd.rsp.arg[1];
  2727. switch (QLC_83XX_CURRENT_LINK_SPEED(config)) {
  2728. case QLC_83XX_10M_LINK:
  2729. ahw->link_speed = SPEED_10;
  2730. break;
  2731. case QLC_83XX_100M_LINK:
  2732. ahw->link_speed = SPEED_100;
  2733. break;
  2734. case QLC_83XX_1G_LINK:
  2735. ahw->link_speed = SPEED_1000;
  2736. break;
  2737. case QLC_83XX_10G_LINK:
  2738. ahw->link_speed = SPEED_10000;
  2739. break;
  2740. default:
  2741. ahw->link_speed = 0;
  2742. break;
  2743. }
  2744. config = cmd.rsp.arg[3];
  2745. switch (QLC_83XX_SFP_MODULE_TYPE(config)) {
  2746. case QLC_83XX_MODULE_FIBRE_10GBASE_LRM:
  2747. case QLC_83XX_MODULE_FIBRE_10GBASE_LR:
  2748. case QLC_83XX_MODULE_FIBRE_10GBASE_SR:
  2749. ahw->supported_type = PORT_FIBRE;
  2750. ahw->port_type = QLCNIC_XGBE;
  2751. break;
  2752. case QLC_83XX_MODULE_FIBRE_1000BASE_SX:
  2753. case QLC_83XX_MODULE_FIBRE_1000BASE_LX:
  2754. case QLC_83XX_MODULE_FIBRE_1000BASE_CX:
  2755. ahw->supported_type = PORT_FIBRE;
  2756. ahw->port_type = QLCNIC_GBE;
  2757. break;
  2758. case QLC_83XX_MODULE_TP_1000BASE_T:
  2759. ahw->supported_type = PORT_TP;
  2760. ahw->port_type = QLCNIC_GBE;
  2761. break;
  2762. case QLC_83XX_MODULE_DA_10GE_PASSIVE_CP:
  2763. case QLC_83XX_MODULE_DA_10GE_ACTIVE_CP:
  2764. case QLC_83XX_MODULE_DA_10GE_LEGACY_CP:
  2765. case QLC_83XX_MODULE_DA_1GE_PASSIVE_CP:
  2766. ahw->supported_type = PORT_DA;
  2767. ahw->port_type = QLCNIC_XGBE;
  2768. break;
  2769. default:
  2770. ahw->supported_type = PORT_OTHER;
  2771. ahw->port_type = QLCNIC_XGBE;
  2772. }
  2773. if (config & 1)
  2774. err = 1;
  2775. }
  2776. out:
  2777. qlcnic_free_mbx_args(&cmd);
  2778. return config;
  2779. }
  2780. int qlcnic_83xx_get_settings(struct qlcnic_adapter *adapter,
  2781. struct ethtool_cmd *ecmd)
  2782. {
  2783. struct qlcnic_hardware_context *ahw = adapter->ahw;
  2784. u32 config = 0;
  2785. int status = 0;
  2786. if (!test_bit(__QLCNIC_MAINTENANCE_MODE, &adapter->state)) {
  2787. /* Get port configuration info */
  2788. status = qlcnic_83xx_get_port_info(adapter);
  2789. /* Get Link Status related info */
  2790. config = qlcnic_83xx_test_link(adapter);
  2791. ahw->module_type = QLC_83XX_SFP_MODULE_TYPE(config);
  2792. }
  2793. /* hard code until there is a way to get it from flash */
  2794. ahw->board_type = QLCNIC_BRDTYPE_83XX_10G;
  2795. if (netif_running(adapter->netdev) && ahw->has_link_events) {
  2796. ethtool_cmd_speed_set(ecmd, ahw->link_speed);
  2797. ecmd->duplex = ahw->link_duplex;
  2798. ecmd->autoneg = ahw->link_autoneg;
  2799. } else {
  2800. ethtool_cmd_speed_set(ecmd, SPEED_UNKNOWN);
  2801. ecmd->duplex = DUPLEX_UNKNOWN;
  2802. ecmd->autoneg = AUTONEG_DISABLE;
  2803. }
  2804. ecmd->supported = (SUPPORTED_10baseT_Full |
  2805. SUPPORTED_100baseT_Full |
  2806. SUPPORTED_1000baseT_Full |
  2807. SUPPORTED_10000baseT_Full |
  2808. SUPPORTED_Autoneg);
  2809. if (ecmd->autoneg == AUTONEG_ENABLE) {
  2810. if (ahw->port_config & QLC_83XX_10_CAPABLE)
  2811. ecmd->advertising |= SUPPORTED_10baseT_Full;
  2812. if (ahw->port_config & QLC_83XX_100_CAPABLE)
  2813. ecmd->advertising |= SUPPORTED_100baseT_Full;
  2814. if (ahw->port_config & QLC_83XX_1G_CAPABLE)
  2815. ecmd->advertising |= SUPPORTED_1000baseT_Full;
  2816. if (ahw->port_config & QLC_83XX_10G_CAPABLE)
  2817. ecmd->advertising |= SUPPORTED_10000baseT_Full;
  2818. if (ahw->port_config & QLC_83XX_AUTONEG_ENABLE)
  2819. ecmd->advertising |= ADVERTISED_Autoneg;
  2820. } else {
  2821. switch (ahw->link_speed) {
  2822. case SPEED_10:
  2823. ecmd->advertising = SUPPORTED_10baseT_Full;
  2824. break;
  2825. case SPEED_100:
  2826. ecmd->advertising = SUPPORTED_100baseT_Full;
  2827. break;
  2828. case SPEED_1000:
  2829. ecmd->advertising = SUPPORTED_1000baseT_Full;
  2830. break;
  2831. case SPEED_10000:
  2832. ecmd->advertising = SUPPORTED_10000baseT_Full;
  2833. break;
  2834. default:
  2835. break;
  2836. }
  2837. }
  2838. switch (ahw->supported_type) {
  2839. case PORT_FIBRE:
  2840. ecmd->supported |= SUPPORTED_FIBRE;
  2841. ecmd->advertising |= ADVERTISED_FIBRE;
  2842. ecmd->port = PORT_FIBRE;
  2843. ecmd->transceiver = XCVR_EXTERNAL;
  2844. break;
  2845. case PORT_TP:
  2846. ecmd->supported |= SUPPORTED_TP;
  2847. ecmd->advertising |= ADVERTISED_TP;
  2848. ecmd->port = PORT_TP;
  2849. ecmd->transceiver = XCVR_INTERNAL;
  2850. break;
  2851. case PORT_DA:
  2852. ecmd->supported |= SUPPORTED_FIBRE;
  2853. ecmd->advertising |= ADVERTISED_FIBRE;
  2854. ecmd->port = PORT_DA;
  2855. ecmd->transceiver = XCVR_EXTERNAL;
  2856. break;
  2857. default:
  2858. ecmd->supported |= SUPPORTED_FIBRE;
  2859. ecmd->advertising |= ADVERTISED_FIBRE;
  2860. ecmd->port = PORT_OTHER;
  2861. ecmd->transceiver = XCVR_EXTERNAL;
  2862. break;
  2863. }
  2864. ecmd->phy_address = ahw->physical_port;
  2865. return status;
  2866. }
  2867. int qlcnic_83xx_set_settings(struct qlcnic_adapter *adapter,
  2868. struct ethtool_cmd *ecmd)
  2869. {
  2870. struct qlcnic_hardware_context *ahw = adapter->ahw;
  2871. u32 config = adapter->ahw->port_config;
  2872. int status = 0;
  2873. /* 83xx devices do not support Half duplex */
  2874. if (ecmd->duplex == DUPLEX_HALF) {
  2875. netdev_info(adapter->netdev,
  2876. "Half duplex mode not supported\n");
  2877. return -EINVAL;
  2878. }
  2879. if (ecmd->autoneg) {
  2880. ahw->port_config |= QLC_83XX_AUTONEG_ENABLE;
  2881. ahw->port_config |= (QLC_83XX_100_CAPABLE |
  2882. QLC_83XX_1G_CAPABLE |
  2883. QLC_83XX_10G_CAPABLE);
  2884. } else { /* force speed */
  2885. ahw->port_config &= ~QLC_83XX_AUTONEG_ENABLE;
  2886. switch (ethtool_cmd_speed(ecmd)) {
  2887. case SPEED_10:
  2888. ahw->port_config &= ~(QLC_83XX_100_CAPABLE |
  2889. QLC_83XX_1G_CAPABLE |
  2890. QLC_83XX_10G_CAPABLE);
  2891. ahw->port_config |= QLC_83XX_10_CAPABLE;
  2892. break;
  2893. case SPEED_100:
  2894. ahw->port_config &= ~(QLC_83XX_10_CAPABLE |
  2895. QLC_83XX_1G_CAPABLE |
  2896. QLC_83XX_10G_CAPABLE);
  2897. ahw->port_config |= QLC_83XX_100_CAPABLE;
  2898. break;
  2899. case SPEED_1000:
  2900. ahw->port_config &= ~(QLC_83XX_10_CAPABLE |
  2901. QLC_83XX_100_CAPABLE |
  2902. QLC_83XX_10G_CAPABLE);
  2903. ahw->port_config |= QLC_83XX_1G_CAPABLE;
  2904. break;
  2905. case SPEED_10000:
  2906. ahw->port_config &= ~(QLC_83XX_10_CAPABLE |
  2907. QLC_83XX_100_CAPABLE |
  2908. QLC_83XX_1G_CAPABLE);
  2909. ahw->port_config |= QLC_83XX_10G_CAPABLE;
  2910. break;
  2911. default:
  2912. return -EINVAL;
  2913. }
  2914. }
  2915. status = qlcnic_83xx_set_port_config(adapter);
  2916. if (status) {
  2917. netdev_info(adapter->netdev,
  2918. "Failed to Set Link Speed and autoneg.\n");
  2919. ahw->port_config = config;
  2920. }
  2921. return status;
  2922. }
  2923. static inline u64 *qlcnic_83xx_copy_stats(struct qlcnic_cmd_args *cmd,
  2924. u64 *data, int index)
  2925. {
  2926. u32 low, hi;
  2927. u64 val;
  2928. low = cmd->rsp.arg[index];
  2929. hi = cmd->rsp.arg[index + 1];
  2930. val = (((u64) low) | (((u64) hi) << 32));
  2931. *data++ = val;
  2932. return data;
  2933. }
  2934. static u64 *qlcnic_83xx_fill_stats(struct qlcnic_adapter *adapter,
  2935. struct qlcnic_cmd_args *cmd, u64 *data,
  2936. int type, int *ret)
  2937. {
  2938. int err, k, total_regs;
  2939. *ret = 0;
  2940. err = qlcnic_issue_cmd(adapter, cmd);
  2941. if (err != QLCNIC_RCODE_SUCCESS) {
  2942. dev_info(&adapter->pdev->dev,
  2943. "Error in get statistics mailbox command\n");
  2944. *ret = -EIO;
  2945. return data;
  2946. }
  2947. total_regs = cmd->rsp.num;
  2948. switch (type) {
  2949. case QLC_83XX_STAT_MAC:
  2950. /* fill in MAC tx counters */
  2951. for (k = 2; k < 28; k += 2)
  2952. data = qlcnic_83xx_copy_stats(cmd, data, k);
  2953. /* skip 24 bytes of reserved area */
  2954. /* fill in MAC rx counters */
  2955. for (k += 6; k < 60; k += 2)
  2956. data = qlcnic_83xx_copy_stats(cmd, data, k);
  2957. /* skip 24 bytes of reserved area */
  2958. /* fill in MAC rx frame stats */
  2959. for (k += 6; k < 80; k += 2)
  2960. data = qlcnic_83xx_copy_stats(cmd, data, k);
  2961. /* fill in eSwitch stats */
  2962. for (; k < total_regs; k += 2)
  2963. data = qlcnic_83xx_copy_stats(cmd, data, k);
  2964. break;
  2965. case QLC_83XX_STAT_RX:
  2966. for (k = 2; k < 8; k += 2)
  2967. data = qlcnic_83xx_copy_stats(cmd, data, k);
  2968. /* skip 8 bytes of reserved data */
  2969. for (k += 2; k < 24; k += 2)
  2970. data = qlcnic_83xx_copy_stats(cmd, data, k);
  2971. /* skip 8 bytes containing RE1FBQ error data */
  2972. for (k += 2; k < total_regs; k += 2)
  2973. data = qlcnic_83xx_copy_stats(cmd, data, k);
  2974. break;
  2975. case QLC_83XX_STAT_TX:
  2976. for (k = 2; k < 10; k += 2)
  2977. data = qlcnic_83xx_copy_stats(cmd, data, k);
  2978. /* skip 8 bytes of reserved data */
  2979. for (k += 2; k < total_regs; k += 2)
  2980. data = qlcnic_83xx_copy_stats(cmd, data, k);
  2981. break;
  2982. default:
  2983. dev_warn(&adapter->pdev->dev, "Unknown get statistics mode\n");
  2984. *ret = -EIO;
  2985. }
  2986. return data;
  2987. }
  2988. void qlcnic_83xx_get_stats(struct qlcnic_adapter *adapter, u64 *data)
  2989. {
  2990. struct qlcnic_cmd_args cmd;
  2991. struct net_device *netdev = adapter->netdev;
  2992. int ret = 0;
  2993. ret = qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_GET_STATISTICS);
  2994. if (ret)
  2995. return;
  2996. /* Get Tx stats */
  2997. cmd.req.arg[1] = BIT_1 | (adapter->tx_ring->ctx_id << 16);
  2998. cmd.rsp.num = QLC_83XX_TX_STAT_REGS;
  2999. data = qlcnic_83xx_fill_stats(adapter, &cmd, data,
  3000. QLC_83XX_STAT_TX, &ret);
  3001. if (ret) {
  3002. netdev_err(netdev, "Error getting Tx stats\n");
  3003. goto out;
  3004. }
  3005. /* Get MAC stats */
  3006. cmd.req.arg[1] = BIT_2 | (adapter->portnum << 16);
  3007. cmd.rsp.num = QLC_83XX_MAC_STAT_REGS;
  3008. memset(cmd.rsp.arg, 0, sizeof(u32) * cmd.rsp.num);
  3009. data = qlcnic_83xx_fill_stats(adapter, &cmd, data,
  3010. QLC_83XX_STAT_MAC, &ret);
  3011. if (ret) {
  3012. netdev_err(netdev, "Error getting MAC stats\n");
  3013. goto out;
  3014. }
  3015. /* Get Rx stats */
  3016. cmd.req.arg[1] = adapter->recv_ctx->context_id << 16;
  3017. cmd.rsp.num = QLC_83XX_RX_STAT_REGS;
  3018. memset(cmd.rsp.arg, 0, sizeof(u32) * cmd.rsp.num);
  3019. data = qlcnic_83xx_fill_stats(adapter, &cmd, data,
  3020. QLC_83XX_STAT_RX, &ret);
  3021. if (ret)
  3022. netdev_err(netdev, "Error getting Rx stats\n");
  3023. out:
  3024. qlcnic_free_mbx_args(&cmd);
  3025. }
  3026. #define QLCNIC_83XX_ADD_PORT0 BIT_0
  3027. #define QLCNIC_83XX_ADD_PORT1 BIT_1
  3028. #define QLCNIC_83XX_EXTENDED_MEM_SIZE 13 /* In MB */
  3029. int qlcnic_83xx_extend_md_capab(struct qlcnic_adapter *adapter)
  3030. {
  3031. struct qlcnic_cmd_args cmd;
  3032. int err;
  3033. err = qlcnic_alloc_mbx_args(&cmd, adapter,
  3034. QLCNIC_CMD_83XX_EXTEND_ISCSI_DUMP_CAP);
  3035. if (err)
  3036. return err;
  3037. cmd.req.arg[1] = (QLCNIC_83XX_ADD_PORT0 | QLCNIC_83XX_ADD_PORT1);
  3038. cmd.req.arg[2] = QLCNIC_83XX_EXTENDED_MEM_SIZE;
  3039. cmd.req.arg[3] = QLCNIC_83XX_EXTENDED_MEM_SIZE;
  3040. err = qlcnic_issue_cmd(adapter, &cmd);
  3041. if (err)
  3042. dev_err(&adapter->pdev->dev,
  3043. "failed to issue extend iSCSI minidump capability\n");
  3044. return err;
  3045. }
  3046. int qlcnic_83xx_reg_test(struct qlcnic_adapter *adapter)
  3047. {
  3048. u32 major, minor, sub;
  3049. major = QLC_SHARED_REG_RD32(adapter, QLCNIC_FW_VERSION_MAJOR);
  3050. minor = QLC_SHARED_REG_RD32(adapter, QLCNIC_FW_VERSION_MINOR);
  3051. sub = QLC_SHARED_REG_RD32(adapter, QLCNIC_FW_VERSION_SUB);
  3052. if (adapter->fw_version != QLCNIC_VERSION_CODE(major, minor, sub)) {
  3053. dev_info(&adapter->pdev->dev, "%s: Reg test failed\n",
  3054. __func__);
  3055. return 1;
  3056. }
  3057. return 0;
  3058. }
  3059. inline int qlcnic_83xx_get_regs_len(struct qlcnic_adapter *adapter)
  3060. {
  3061. return (ARRAY_SIZE(qlcnic_83xx_ext_reg_tbl) *
  3062. sizeof(*adapter->ahw->ext_reg_tbl)) +
  3063. (ARRAY_SIZE(qlcnic_83xx_reg_tbl) *
  3064. sizeof(*adapter->ahw->reg_tbl));
  3065. }
  3066. int qlcnic_83xx_get_registers(struct qlcnic_adapter *adapter, u32 *regs_buff)
  3067. {
  3068. int i, j = 0;
  3069. for (i = QLCNIC_DEV_INFO_SIZE + 1;
  3070. j < ARRAY_SIZE(qlcnic_83xx_reg_tbl); i++, j++)
  3071. regs_buff[i] = QLC_SHARED_REG_RD32(adapter, j);
  3072. for (j = 0; j < ARRAY_SIZE(qlcnic_83xx_ext_reg_tbl); j++)
  3073. regs_buff[i++] = QLCRDX(adapter->ahw, j);
  3074. return i;
  3075. }
  3076. int qlcnic_83xx_interrupt_test(struct net_device *netdev)
  3077. {
  3078. struct qlcnic_adapter *adapter = netdev_priv(netdev);
  3079. struct qlcnic_hardware_context *ahw = adapter->ahw;
  3080. struct qlcnic_cmd_args cmd;
  3081. u8 val, drv_sds_rings = adapter->drv_sds_rings;
  3082. u8 drv_tx_rings = adapter->drv_tx_rings;
  3083. u32 data;
  3084. u16 intrpt_id, id;
  3085. int ret;
  3086. if (test_bit(__QLCNIC_RESETTING, &adapter->state)) {
  3087. netdev_info(netdev, "Device is resetting\n");
  3088. return -EBUSY;
  3089. }
  3090. if (qlcnic_get_diag_lock(adapter)) {
  3091. netdev_info(netdev, "Device in diagnostics mode\n");
  3092. return -EBUSY;
  3093. }
  3094. ret = qlcnic_83xx_diag_alloc_res(netdev, QLCNIC_INTERRUPT_TEST,
  3095. drv_sds_rings);
  3096. if (ret)
  3097. goto fail_diag_irq;
  3098. ahw->diag_cnt = 0;
  3099. ret = qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_INTRPT_TEST);
  3100. if (ret)
  3101. goto fail_diag_irq;
  3102. if (adapter->flags & QLCNIC_MSIX_ENABLED)
  3103. intrpt_id = ahw->intr_tbl[0].id;
  3104. else
  3105. intrpt_id = QLCRDX(ahw, QLCNIC_DEF_INT_ID);
  3106. cmd.req.arg[1] = 1;
  3107. cmd.req.arg[2] = intrpt_id;
  3108. cmd.req.arg[3] = BIT_0;
  3109. ret = qlcnic_issue_cmd(adapter, &cmd);
  3110. data = cmd.rsp.arg[2];
  3111. id = LSW(data);
  3112. val = LSB(MSW(data));
  3113. if (id != intrpt_id)
  3114. dev_info(&adapter->pdev->dev,
  3115. "Interrupt generated: 0x%x, requested:0x%x\n",
  3116. id, intrpt_id);
  3117. if (val)
  3118. dev_err(&adapter->pdev->dev,
  3119. "Interrupt test error: 0x%x\n", val);
  3120. if (ret)
  3121. goto done;
  3122. msleep(20);
  3123. ret = !ahw->diag_cnt;
  3124. done:
  3125. qlcnic_free_mbx_args(&cmd);
  3126. qlcnic_83xx_diag_free_res(netdev, drv_sds_rings);
  3127. fail_diag_irq:
  3128. adapter->drv_sds_rings = drv_sds_rings;
  3129. adapter->drv_tx_rings = drv_tx_rings;
  3130. qlcnic_release_diag_lock(adapter);
  3131. return ret;
  3132. }
  3133. void qlcnic_83xx_get_pauseparam(struct qlcnic_adapter *adapter,
  3134. struct ethtool_pauseparam *pause)
  3135. {
  3136. struct qlcnic_hardware_context *ahw = adapter->ahw;
  3137. int status = 0;
  3138. u32 config;
  3139. status = qlcnic_83xx_get_port_config(adapter);
  3140. if (status) {
  3141. dev_err(&adapter->pdev->dev,
  3142. "%s: Get Pause Config failed\n", __func__);
  3143. return;
  3144. }
  3145. config = ahw->port_config;
  3146. if (config & QLC_83XX_CFG_STD_PAUSE) {
  3147. switch (MSW(config)) {
  3148. case QLC_83XX_TX_PAUSE:
  3149. pause->tx_pause = 1;
  3150. break;
  3151. case QLC_83XX_RX_PAUSE:
  3152. pause->rx_pause = 1;
  3153. break;
  3154. case QLC_83XX_TX_RX_PAUSE:
  3155. default:
  3156. /* Backward compatibility for existing
  3157. * flash definitions
  3158. */
  3159. pause->tx_pause = 1;
  3160. pause->rx_pause = 1;
  3161. }
  3162. }
  3163. if (QLC_83XX_AUTONEG(config))
  3164. pause->autoneg = 1;
  3165. }
  3166. int qlcnic_83xx_set_pauseparam(struct qlcnic_adapter *adapter,
  3167. struct ethtool_pauseparam *pause)
  3168. {
  3169. struct qlcnic_hardware_context *ahw = adapter->ahw;
  3170. int status = 0;
  3171. u32 config;
  3172. status = qlcnic_83xx_get_port_config(adapter);
  3173. if (status) {
  3174. dev_err(&adapter->pdev->dev,
  3175. "%s: Get Pause Config failed.\n", __func__);
  3176. return status;
  3177. }
  3178. config = ahw->port_config;
  3179. if (ahw->port_type == QLCNIC_GBE) {
  3180. if (pause->autoneg)
  3181. ahw->port_config |= QLC_83XX_ENABLE_AUTONEG;
  3182. if (!pause->autoneg)
  3183. ahw->port_config &= ~QLC_83XX_ENABLE_AUTONEG;
  3184. } else if ((ahw->port_type == QLCNIC_XGBE) && (pause->autoneg)) {
  3185. return -EOPNOTSUPP;
  3186. }
  3187. if (!(config & QLC_83XX_CFG_STD_PAUSE))
  3188. ahw->port_config |= QLC_83XX_CFG_STD_PAUSE;
  3189. if (pause->rx_pause && pause->tx_pause) {
  3190. ahw->port_config |= QLC_83XX_CFG_STD_TX_RX_PAUSE;
  3191. } else if (pause->rx_pause && !pause->tx_pause) {
  3192. ahw->port_config &= ~QLC_83XX_CFG_STD_TX_PAUSE;
  3193. ahw->port_config |= QLC_83XX_CFG_STD_RX_PAUSE;
  3194. } else if (pause->tx_pause && !pause->rx_pause) {
  3195. ahw->port_config &= ~QLC_83XX_CFG_STD_RX_PAUSE;
  3196. ahw->port_config |= QLC_83XX_CFG_STD_TX_PAUSE;
  3197. } else if (!pause->rx_pause && !pause->tx_pause) {
  3198. ahw->port_config &= ~(QLC_83XX_CFG_STD_TX_RX_PAUSE |
  3199. QLC_83XX_CFG_STD_PAUSE);
  3200. }
  3201. status = qlcnic_83xx_set_port_config(adapter);
  3202. if (status) {
  3203. dev_err(&adapter->pdev->dev,
  3204. "%s: Set Pause Config failed.\n", __func__);
  3205. ahw->port_config = config;
  3206. }
  3207. return status;
  3208. }
  3209. static int qlcnic_83xx_read_flash_status_reg(struct qlcnic_adapter *adapter)
  3210. {
  3211. int ret, err = 0;
  3212. u32 temp;
  3213. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_ADDR,
  3214. QLC_83XX_FLASH_OEM_READ_SIG);
  3215. qlcnic_83xx_wrt_reg_indirect(adapter, QLC_83XX_FLASH_CONTROL,
  3216. QLC_83XX_FLASH_READ_CTRL);
  3217. ret = qlcnic_83xx_poll_flash_status_reg(adapter);
  3218. if (ret)
  3219. return -EIO;
  3220. temp = QLCRD32(adapter, QLC_83XX_FLASH_RDDATA, &err);
  3221. if (err == -EIO)
  3222. return err;
  3223. return temp & 0xFF;
  3224. }
  3225. int qlcnic_83xx_flash_test(struct qlcnic_adapter *adapter)
  3226. {
  3227. int status;
  3228. status = qlcnic_83xx_read_flash_status_reg(adapter);
  3229. if (status == -EIO) {
  3230. dev_info(&adapter->pdev->dev, "%s: EEPROM test failed.\n",
  3231. __func__);
  3232. return 1;
  3233. }
  3234. return 0;
  3235. }
  3236. static int qlcnic_83xx_shutdown(struct pci_dev *pdev)
  3237. {
  3238. struct qlcnic_adapter *adapter = pci_get_drvdata(pdev);
  3239. struct net_device *netdev = adapter->netdev;
  3240. int retval;
  3241. netif_device_detach(netdev);
  3242. qlcnic_cancel_idc_work(adapter);
  3243. if (netif_running(netdev))
  3244. qlcnic_down(adapter, netdev);
  3245. qlcnic_83xx_disable_mbx_intr(adapter);
  3246. cancel_delayed_work_sync(&adapter->idc_aen_work);
  3247. retval = pci_save_state(pdev);
  3248. if (retval)
  3249. return retval;
  3250. return 0;
  3251. }
  3252. static int qlcnic_83xx_resume(struct qlcnic_adapter *adapter)
  3253. {
  3254. struct qlcnic_hardware_context *ahw = adapter->ahw;
  3255. struct qlc_83xx_idc *idc = &ahw->idc;
  3256. int err = 0;
  3257. err = qlcnic_83xx_idc_init(adapter);
  3258. if (err)
  3259. return err;
  3260. if (ahw->nic_mode == QLCNIC_VNIC_MODE) {
  3261. if (ahw->op_mode == QLCNIC_MGMT_FUNC) {
  3262. qlcnic_83xx_set_vnic_opmode(adapter);
  3263. } else {
  3264. err = qlcnic_83xx_check_vnic_state(adapter);
  3265. if (err)
  3266. return err;
  3267. }
  3268. }
  3269. err = qlcnic_83xx_idc_reattach_driver(adapter);
  3270. if (err)
  3271. return err;
  3272. qlcnic_schedule_work(adapter, qlcnic_83xx_idc_poll_dev_state,
  3273. idc->delay);
  3274. return err;
  3275. }
  3276. void qlcnic_83xx_reinit_mbx_work(struct qlcnic_mailbox *mbx)
  3277. {
  3278. reinit_completion(&mbx->completion);
  3279. set_bit(QLC_83XX_MBX_READY, &mbx->status);
  3280. }
  3281. void qlcnic_83xx_free_mailbox(struct qlcnic_mailbox *mbx)
  3282. {
  3283. if (!mbx)
  3284. return;
  3285. destroy_workqueue(mbx->work_q);
  3286. kfree(mbx);
  3287. }
  3288. static inline void
  3289. qlcnic_83xx_notify_cmd_completion(struct qlcnic_adapter *adapter,
  3290. struct qlcnic_cmd_args *cmd)
  3291. {
  3292. atomic_set(&cmd->rsp_status, QLC_83XX_MBX_RESPONSE_ARRIVED);
  3293. if (cmd->type == QLC_83XX_MBX_CMD_NO_WAIT) {
  3294. qlcnic_free_mbx_args(cmd);
  3295. kfree(cmd);
  3296. return;
  3297. }
  3298. complete(&cmd->completion);
  3299. }
  3300. static void qlcnic_83xx_flush_mbx_queue(struct qlcnic_adapter *adapter)
  3301. {
  3302. struct qlcnic_mailbox *mbx = adapter->ahw->mailbox;
  3303. struct list_head *head = &mbx->cmd_q;
  3304. struct qlcnic_cmd_args *cmd = NULL;
  3305. spin_lock(&mbx->queue_lock);
  3306. while (!list_empty(head)) {
  3307. cmd = list_entry(head->next, struct qlcnic_cmd_args, list);
  3308. dev_info(&adapter->pdev->dev, "%s: Mailbox command 0x%x\n",
  3309. __func__, cmd->cmd_op);
  3310. list_del(&cmd->list);
  3311. mbx->num_cmds--;
  3312. qlcnic_83xx_notify_cmd_completion(adapter, cmd);
  3313. }
  3314. spin_unlock(&mbx->queue_lock);
  3315. }
  3316. static int qlcnic_83xx_check_mbx_status(struct qlcnic_adapter *adapter)
  3317. {
  3318. struct qlcnic_hardware_context *ahw = adapter->ahw;
  3319. struct qlcnic_mailbox *mbx = ahw->mailbox;
  3320. u32 host_mbx_ctrl;
  3321. if (!test_bit(QLC_83XX_MBX_READY, &mbx->status))
  3322. return -EBUSY;
  3323. host_mbx_ctrl = QLCRDX(ahw, QLCNIC_HOST_MBX_CTRL);
  3324. if (host_mbx_ctrl) {
  3325. clear_bit(QLC_83XX_MBX_READY, &mbx->status);
  3326. ahw->idc.collect_dump = 1;
  3327. return -EIO;
  3328. }
  3329. return 0;
  3330. }
  3331. static inline void qlcnic_83xx_signal_mbx_cmd(struct qlcnic_adapter *adapter,
  3332. u8 issue_cmd)
  3333. {
  3334. if (issue_cmd)
  3335. QLCWRX(adapter->ahw, QLCNIC_HOST_MBX_CTRL, QLCNIC_SET_OWNER);
  3336. else
  3337. QLCWRX(adapter->ahw, QLCNIC_FW_MBX_CTRL, QLCNIC_CLR_OWNER);
  3338. }
  3339. static void qlcnic_83xx_dequeue_mbx_cmd(struct qlcnic_adapter *adapter,
  3340. struct qlcnic_cmd_args *cmd)
  3341. {
  3342. struct qlcnic_mailbox *mbx = adapter->ahw->mailbox;
  3343. spin_lock(&mbx->queue_lock);
  3344. list_del(&cmd->list);
  3345. mbx->num_cmds--;
  3346. spin_unlock(&mbx->queue_lock);
  3347. qlcnic_83xx_notify_cmd_completion(adapter, cmd);
  3348. }
  3349. static void qlcnic_83xx_encode_mbx_cmd(struct qlcnic_adapter *adapter,
  3350. struct qlcnic_cmd_args *cmd)
  3351. {
  3352. u32 mbx_cmd, fw_hal_version, hdr_size, total_size, tmp;
  3353. struct qlcnic_hardware_context *ahw = adapter->ahw;
  3354. int i, j;
  3355. if (cmd->op_type != QLC_83XX_MBX_POST_BC_OP) {
  3356. mbx_cmd = cmd->req.arg[0];
  3357. writel(mbx_cmd, QLCNIC_MBX_HOST(ahw, 0));
  3358. for (i = 1; i < cmd->req.num; i++)
  3359. writel(cmd->req.arg[i], QLCNIC_MBX_HOST(ahw, i));
  3360. } else {
  3361. fw_hal_version = ahw->fw_hal_version;
  3362. hdr_size = sizeof(struct qlcnic_bc_hdr) / sizeof(u32);
  3363. total_size = cmd->pay_size + hdr_size;
  3364. tmp = QLCNIC_CMD_BC_EVENT_SETUP | total_size << 16;
  3365. mbx_cmd = tmp | fw_hal_version << 29;
  3366. writel(mbx_cmd, QLCNIC_MBX_HOST(ahw, 0));
  3367. /* Back channel specific operations bits */
  3368. mbx_cmd = 0x1 | 1 << 4;
  3369. if (qlcnic_sriov_pf_check(adapter))
  3370. mbx_cmd |= cmd->func_num << 5;
  3371. writel(mbx_cmd, QLCNIC_MBX_HOST(ahw, 1));
  3372. for (i = 2, j = 0; j < hdr_size; i++, j++)
  3373. writel(*(cmd->hdr++), QLCNIC_MBX_HOST(ahw, i));
  3374. for (j = 0; j < cmd->pay_size; j++, i++)
  3375. writel(*(cmd->pay++), QLCNIC_MBX_HOST(ahw, i));
  3376. }
  3377. }
  3378. void qlcnic_83xx_detach_mailbox_work(struct qlcnic_adapter *adapter)
  3379. {
  3380. struct qlcnic_mailbox *mbx = adapter->ahw->mailbox;
  3381. if (!mbx)
  3382. return;
  3383. clear_bit(QLC_83XX_MBX_READY, &mbx->status);
  3384. complete(&mbx->completion);
  3385. cancel_work_sync(&mbx->work);
  3386. flush_workqueue(mbx->work_q);
  3387. qlcnic_83xx_flush_mbx_queue(adapter);
  3388. }
  3389. static int qlcnic_83xx_enqueue_mbx_cmd(struct qlcnic_adapter *adapter,
  3390. struct qlcnic_cmd_args *cmd,
  3391. unsigned long *timeout)
  3392. {
  3393. struct qlcnic_mailbox *mbx = adapter->ahw->mailbox;
  3394. if (test_bit(QLC_83XX_MBX_READY, &mbx->status)) {
  3395. atomic_set(&cmd->rsp_status, QLC_83XX_MBX_RESPONSE_WAIT);
  3396. init_completion(&cmd->completion);
  3397. cmd->rsp_opcode = QLC_83XX_MBX_RESPONSE_UNKNOWN;
  3398. spin_lock(&mbx->queue_lock);
  3399. list_add_tail(&cmd->list, &mbx->cmd_q);
  3400. mbx->num_cmds++;
  3401. cmd->total_cmds = mbx->num_cmds;
  3402. *timeout = cmd->total_cmds * QLC_83XX_MBX_TIMEOUT;
  3403. queue_work(mbx->work_q, &mbx->work);
  3404. spin_unlock(&mbx->queue_lock);
  3405. return 0;
  3406. }
  3407. return -EBUSY;
  3408. }
  3409. static int qlcnic_83xx_check_mac_rcode(struct qlcnic_adapter *adapter,
  3410. struct qlcnic_cmd_args *cmd)
  3411. {
  3412. u8 mac_cmd_rcode;
  3413. u32 fw_data;
  3414. if (cmd->cmd_op == QLCNIC_CMD_CONFIG_MAC_VLAN) {
  3415. fw_data = readl(QLCNIC_MBX_FW(adapter->ahw, 2));
  3416. mac_cmd_rcode = (u8)fw_data;
  3417. if (mac_cmd_rcode == QLC_83XX_NO_NIC_RESOURCE ||
  3418. mac_cmd_rcode == QLC_83XX_MAC_PRESENT ||
  3419. mac_cmd_rcode == QLC_83XX_MAC_ABSENT) {
  3420. cmd->rsp_opcode = QLCNIC_RCODE_SUCCESS;
  3421. return QLCNIC_RCODE_SUCCESS;
  3422. }
  3423. }
  3424. return -EINVAL;
  3425. }
  3426. static void qlcnic_83xx_decode_mbx_rsp(struct qlcnic_adapter *adapter,
  3427. struct qlcnic_cmd_args *cmd)
  3428. {
  3429. struct qlcnic_hardware_context *ahw = adapter->ahw;
  3430. struct device *dev = &adapter->pdev->dev;
  3431. u8 mbx_err_code;
  3432. u32 fw_data;
  3433. fw_data = readl(QLCNIC_MBX_FW(ahw, 0));
  3434. mbx_err_code = QLCNIC_MBX_STATUS(fw_data);
  3435. qlcnic_83xx_get_mbx_data(adapter, cmd);
  3436. switch (mbx_err_code) {
  3437. case QLCNIC_MBX_RSP_OK:
  3438. case QLCNIC_MBX_PORT_RSP_OK:
  3439. cmd->rsp_opcode = QLCNIC_RCODE_SUCCESS;
  3440. break;
  3441. default:
  3442. if (!qlcnic_83xx_check_mac_rcode(adapter, cmd))
  3443. break;
  3444. dev_err(dev, "%s: Mailbox command failed, opcode=0x%x, cmd_type=0x%x, func=0x%x, op_mode=0x%x, error=0x%x\n",
  3445. __func__, cmd->cmd_op, cmd->type, ahw->pci_func,
  3446. ahw->op_mode, mbx_err_code);
  3447. cmd->rsp_opcode = QLC_83XX_MBX_RESPONSE_FAILED;
  3448. qlcnic_dump_mbx(adapter, cmd);
  3449. }
  3450. return;
  3451. }
  3452. static inline void qlcnic_dump_mailbox_registers(struct qlcnic_adapter *adapter)
  3453. {
  3454. struct qlcnic_hardware_context *ahw = adapter->ahw;
  3455. u32 offset;
  3456. offset = QLCRDX(ahw, QLCNIC_DEF_INT_MASK);
  3457. dev_info(&adapter->pdev->dev, "Mbx interrupt mask=0x%x, Mbx interrupt enable=0x%x, Host mbx control=0x%x, Fw mbx control=0x%x",
  3458. readl(ahw->pci_base0 + offset),
  3459. QLCRDX(ahw, QLCNIC_MBX_INTR_ENBL),
  3460. QLCRDX(ahw, QLCNIC_HOST_MBX_CTRL),
  3461. QLCRDX(ahw, QLCNIC_FW_MBX_CTRL));
  3462. }
  3463. static void qlcnic_83xx_mailbox_worker(struct work_struct *work)
  3464. {
  3465. struct qlcnic_mailbox *mbx = container_of(work, struct qlcnic_mailbox,
  3466. work);
  3467. struct qlcnic_adapter *adapter = mbx->adapter;
  3468. const struct qlcnic_mbx_ops *mbx_ops = mbx->ops;
  3469. struct device *dev = &adapter->pdev->dev;
  3470. struct list_head *head = &mbx->cmd_q;
  3471. struct qlcnic_hardware_context *ahw;
  3472. struct qlcnic_cmd_args *cmd = NULL;
  3473. unsigned long flags;
  3474. ahw = adapter->ahw;
  3475. while (true) {
  3476. if (qlcnic_83xx_check_mbx_status(adapter)) {
  3477. qlcnic_83xx_flush_mbx_queue(adapter);
  3478. return;
  3479. }
  3480. spin_lock_irqsave(&mbx->aen_lock, flags);
  3481. mbx->rsp_status = QLC_83XX_MBX_RESPONSE_WAIT;
  3482. spin_unlock_irqrestore(&mbx->aen_lock, flags);
  3483. spin_lock(&mbx->queue_lock);
  3484. if (list_empty(head)) {
  3485. spin_unlock(&mbx->queue_lock);
  3486. return;
  3487. }
  3488. cmd = list_entry(head->next, struct qlcnic_cmd_args, list);
  3489. spin_unlock(&mbx->queue_lock);
  3490. mbx_ops->encode_cmd(adapter, cmd);
  3491. mbx_ops->nofity_fw(adapter, QLC_83XX_MBX_REQUEST);
  3492. if (wait_for_completion_timeout(&mbx->completion,
  3493. QLC_83XX_MBX_TIMEOUT)) {
  3494. mbx_ops->decode_resp(adapter, cmd);
  3495. mbx_ops->nofity_fw(adapter, QLC_83XX_MBX_COMPLETION);
  3496. } else {
  3497. dev_err(dev, "%s: Mailbox command timeout, opcode=0x%x, cmd_type=0x%x, func=0x%x, op_mode=0x%x\n",
  3498. __func__, cmd->cmd_op, cmd->type, ahw->pci_func,
  3499. ahw->op_mode);
  3500. clear_bit(QLC_83XX_MBX_READY, &mbx->status);
  3501. qlcnic_dump_mailbox_registers(adapter);
  3502. qlcnic_83xx_get_mbx_data(adapter, cmd);
  3503. qlcnic_dump_mbx(adapter, cmd);
  3504. qlcnic_83xx_idc_request_reset(adapter,
  3505. QLCNIC_FORCE_FW_DUMP_KEY);
  3506. cmd->rsp_opcode = QLCNIC_RCODE_TIMEOUT;
  3507. }
  3508. mbx_ops->dequeue_cmd(adapter, cmd);
  3509. }
  3510. }
  3511. static const struct qlcnic_mbx_ops qlcnic_83xx_mbx_ops = {
  3512. .enqueue_cmd = qlcnic_83xx_enqueue_mbx_cmd,
  3513. .dequeue_cmd = qlcnic_83xx_dequeue_mbx_cmd,
  3514. .decode_resp = qlcnic_83xx_decode_mbx_rsp,
  3515. .encode_cmd = qlcnic_83xx_encode_mbx_cmd,
  3516. .nofity_fw = qlcnic_83xx_signal_mbx_cmd,
  3517. };
  3518. int qlcnic_83xx_init_mailbox_work(struct qlcnic_adapter *adapter)
  3519. {
  3520. struct qlcnic_hardware_context *ahw = adapter->ahw;
  3521. struct qlcnic_mailbox *mbx;
  3522. ahw->mailbox = kzalloc(sizeof(*mbx), GFP_KERNEL);
  3523. if (!ahw->mailbox)
  3524. return -ENOMEM;
  3525. mbx = ahw->mailbox;
  3526. mbx->ops = &qlcnic_83xx_mbx_ops;
  3527. mbx->adapter = adapter;
  3528. spin_lock_init(&mbx->queue_lock);
  3529. spin_lock_init(&mbx->aen_lock);
  3530. INIT_LIST_HEAD(&mbx->cmd_q);
  3531. init_completion(&mbx->completion);
  3532. mbx->work_q = create_singlethread_workqueue("qlcnic_mailbox");
  3533. if (mbx->work_q == NULL) {
  3534. kfree(mbx);
  3535. return -ENOMEM;
  3536. }
  3537. INIT_WORK(&mbx->work, qlcnic_83xx_mailbox_worker);
  3538. set_bit(QLC_83XX_MBX_READY, &mbx->status);
  3539. return 0;
  3540. }
  3541. static pci_ers_result_t qlcnic_83xx_io_error_detected(struct pci_dev *pdev,
  3542. pci_channel_state_t state)
  3543. {
  3544. struct qlcnic_adapter *adapter = pci_get_drvdata(pdev);
  3545. if (state == pci_channel_io_perm_failure)
  3546. return PCI_ERS_RESULT_DISCONNECT;
  3547. if (state == pci_channel_io_normal)
  3548. return PCI_ERS_RESULT_RECOVERED;
  3549. set_bit(__QLCNIC_AER, &adapter->state);
  3550. set_bit(__QLCNIC_RESETTING, &adapter->state);
  3551. qlcnic_83xx_aer_stop_poll_work(adapter);
  3552. pci_save_state(pdev);
  3553. pci_disable_device(pdev);
  3554. return PCI_ERS_RESULT_NEED_RESET;
  3555. }
  3556. static pci_ers_result_t qlcnic_83xx_io_slot_reset(struct pci_dev *pdev)
  3557. {
  3558. struct qlcnic_adapter *adapter = pci_get_drvdata(pdev);
  3559. int err = 0;
  3560. pdev->error_state = pci_channel_io_normal;
  3561. err = pci_enable_device(pdev);
  3562. if (err)
  3563. goto disconnect;
  3564. pci_set_power_state(pdev, PCI_D0);
  3565. pci_set_master(pdev);
  3566. pci_restore_state(pdev);
  3567. err = qlcnic_83xx_aer_reset(adapter);
  3568. if (err == 0)
  3569. return PCI_ERS_RESULT_RECOVERED;
  3570. disconnect:
  3571. clear_bit(__QLCNIC_AER, &adapter->state);
  3572. clear_bit(__QLCNIC_RESETTING, &adapter->state);
  3573. return PCI_ERS_RESULT_DISCONNECT;
  3574. }
  3575. static void qlcnic_83xx_io_resume(struct pci_dev *pdev)
  3576. {
  3577. struct qlcnic_adapter *adapter = pci_get_drvdata(pdev);
  3578. pci_cleanup_aer_uncorrect_error_status(pdev);
  3579. if (test_and_clear_bit(__QLCNIC_AER, &adapter->state))
  3580. qlcnic_83xx_aer_start_poll_work(adapter);
  3581. }