i40e_register.h 364 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930493149324933493449354936493749384939494049414942494349444945494649474948494949504951495249534954495549564957495849594960496149624963496449654966496749684969497049714972497349744975497649774978497949804981498249834984498549864987498849894990499149924993499449954996499749984999500050015002500350045005500650075008500950105011501250135014501550165017501850195020502150225023502450255026502750285029503050315032503350345035503650375038503950405041504250435044504550465047504850495050505150525053505450555056505750585059506050615062506350645065506650675068506950705071507250735074507550765077507850795080508150825083508450855086508750885089509050915092509350945095509650975098509951005101510251035104510551065107510851095110511151125113511451155116511751185119512051215122512351245125512651275128512951305131513251335134513551365137513851395140514151425143514451455146514751485149515051515152515351545155515651575158515951605161516251635164516551665167516851695170517151725173517451755176517751785179518051815182518351845185518651875188518951905191519251935194519551965197519851995200520152025203520452055206520752085209521052115212521352145215521652175218521952205221522252235224522552265227522852295230523152325233523452355236523752385239524052415242524352445245524652475248524952505251525252535254525552565257525852595260526152625263526452655266526752685269527052715272527352745275527652775278527952805281528252835284528552865287528852895290529152925293529452955296529752985299530053015302530353045305530653075308530953105311531253135314531553165317531853195320532153225323532453255326532753285329533053315332533353345335533653375338533953405341534253435344534553465347534853495350535153525353
  1. /*******************************************************************************
  2. *
  3. * Intel Ethernet Controller XL710 Family Linux Driver
  4. * Copyright(c) 2013 - 2014 Intel Corporation.
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms and conditions of the GNU General Public License,
  8. * version 2, as published by the Free Software Foundation.
  9. *
  10. * This program is distributed in the hope it will be useful, but WITHOUT
  11. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  12. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  13. * more details.
  14. *
  15. * You should have received a copy of the GNU General Public License along
  16. * with this program. If not, see <http://www.gnu.org/licenses/>.
  17. *
  18. * The full GNU General Public License is included in this distribution in
  19. * the file called "COPYING".
  20. *
  21. * Contact Information:
  22. * e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
  23. * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
  24. *
  25. ******************************************************************************/
  26. #ifndef _I40E_REGISTER_H_
  27. #define _I40E_REGISTER_H_
  28. #define I40E_GL_ARQBAH 0x000801C0 /* Reset: EMPR */
  29. #define I40E_GL_ARQBAH_ARQBAH_SHIFT 0
  30. #define I40E_GL_ARQBAH_ARQBAH_MASK I40E_MASK(0xFFFFFFFF, I40E_GL_ARQBAH_ARQBAH_SHIFT)
  31. #define I40E_GL_ARQBAL 0x000800C0 /* Reset: EMPR */
  32. #define I40E_GL_ARQBAL_ARQBAL_SHIFT 0
  33. #define I40E_GL_ARQBAL_ARQBAL_MASK I40E_MASK(0xFFFFFFFF, I40E_GL_ARQBAL_ARQBAL_SHIFT)
  34. #define I40E_GL_ARQH 0x000803C0 /* Reset: EMPR */
  35. #define I40E_GL_ARQH_ARQH_SHIFT 0
  36. #define I40E_GL_ARQH_ARQH_MASK I40E_MASK(0x3FF, I40E_GL_ARQH_ARQH_SHIFT)
  37. #define I40E_GL_ARQT 0x000804C0 /* Reset: EMPR */
  38. #define I40E_GL_ARQT_ARQT_SHIFT 0
  39. #define I40E_GL_ARQT_ARQT_MASK I40E_MASK(0x3FF, I40E_GL_ARQT_ARQT_SHIFT)
  40. #define I40E_GL_ATQBAH 0x00080140 /* Reset: EMPR */
  41. #define I40E_GL_ATQBAH_ATQBAH_SHIFT 0
  42. #define I40E_GL_ATQBAH_ATQBAH_MASK I40E_MASK(0xFFFFFFFF, I40E_GL_ATQBAH_ATQBAH_SHIFT)
  43. #define I40E_GL_ATQBAL 0x00080040 /* Reset: EMPR */
  44. #define I40E_GL_ATQBAL_ATQBAL_SHIFT 0
  45. #define I40E_GL_ATQBAL_ATQBAL_MASK I40E_MASK(0xFFFFFFFF, I40E_GL_ATQBAL_ATQBAL_SHIFT)
  46. #define I40E_GL_ATQH 0x00080340 /* Reset: EMPR */
  47. #define I40E_GL_ATQH_ATQH_SHIFT 0
  48. #define I40E_GL_ATQH_ATQH_MASK I40E_MASK(0x3FF, I40E_GL_ATQH_ATQH_SHIFT)
  49. #define I40E_GL_ATQLEN 0x00080240 /* Reset: EMPR */
  50. #define I40E_GL_ATQLEN_ATQLEN_SHIFT 0
  51. #define I40E_GL_ATQLEN_ATQLEN_MASK I40E_MASK(0x3FF, I40E_GL_ATQLEN_ATQLEN_SHIFT)
  52. #define I40E_GL_ATQLEN_ATQVFE_SHIFT 28
  53. #define I40E_GL_ATQLEN_ATQVFE_MASK I40E_MASK(0x1, I40E_GL_ATQLEN_ATQVFE_SHIFT)
  54. #define I40E_GL_ATQLEN_ATQOVFL_SHIFT 29
  55. #define I40E_GL_ATQLEN_ATQOVFL_MASK I40E_MASK(0x1, I40E_GL_ATQLEN_ATQOVFL_SHIFT)
  56. #define I40E_GL_ATQLEN_ATQCRIT_SHIFT 30
  57. #define I40E_GL_ATQLEN_ATQCRIT_MASK I40E_MASK(0x1, I40E_GL_ATQLEN_ATQCRIT_SHIFT)
  58. #define I40E_GL_ATQLEN_ATQENABLE_SHIFT 31
  59. #define I40E_GL_ATQLEN_ATQENABLE_MASK I40E_MASK(0x1, I40E_GL_ATQLEN_ATQENABLE_SHIFT)
  60. #define I40E_GL_ATQT 0x00080440 /* Reset: EMPR */
  61. #define I40E_GL_ATQT_ATQT_SHIFT 0
  62. #define I40E_GL_ATQT_ATQT_MASK I40E_MASK(0x3FF, I40E_GL_ATQT_ATQT_SHIFT)
  63. #define I40E_PF_ARQBAH 0x00080180 /* Reset: EMPR */
  64. #define I40E_PF_ARQBAH_ARQBAH_SHIFT 0
  65. #define I40E_PF_ARQBAH_ARQBAH_MASK I40E_MASK(0xFFFFFFFF, I40E_PF_ARQBAH_ARQBAH_SHIFT)
  66. #define I40E_PF_ARQBAL 0x00080080 /* Reset: EMPR */
  67. #define I40E_PF_ARQBAL_ARQBAL_SHIFT 0
  68. #define I40E_PF_ARQBAL_ARQBAL_MASK I40E_MASK(0xFFFFFFFF, I40E_PF_ARQBAL_ARQBAL_SHIFT)
  69. #define I40E_PF_ARQH 0x00080380 /* Reset: EMPR */
  70. #define I40E_PF_ARQH_ARQH_SHIFT 0
  71. #define I40E_PF_ARQH_ARQH_MASK I40E_MASK(0x3FF, I40E_PF_ARQH_ARQH_SHIFT)
  72. #define I40E_PF_ARQLEN 0x00080280 /* Reset: EMPR */
  73. #define I40E_PF_ARQLEN_ARQLEN_SHIFT 0
  74. #define I40E_PF_ARQLEN_ARQLEN_MASK I40E_MASK(0x3FF, I40E_PF_ARQLEN_ARQLEN_SHIFT)
  75. #define I40E_PF_ARQLEN_ARQVFE_SHIFT 28
  76. #define I40E_PF_ARQLEN_ARQVFE_MASK I40E_MASK(0x1, I40E_PF_ARQLEN_ARQVFE_SHIFT)
  77. #define I40E_PF_ARQLEN_ARQOVFL_SHIFT 29
  78. #define I40E_PF_ARQLEN_ARQOVFL_MASK I40E_MASK(0x1, I40E_PF_ARQLEN_ARQOVFL_SHIFT)
  79. #define I40E_PF_ARQLEN_ARQCRIT_SHIFT 30
  80. #define I40E_PF_ARQLEN_ARQCRIT_MASK I40E_MASK(0x1, I40E_PF_ARQLEN_ARQCRIT_SHIFT)
  81. #define I40E_PF_ARQLEN_ARQENABLE_SHIFT 31
  82. #define I40E_PF_ARQLEN_ARQENABLE_MASK I40E_MASK(0x1, I40E_PF_ARQLEN_ARQENABLE_SHIFT)
  83. #define I40E_PF_ARQT 0x00080480 /* Reset: EMPR */
  84. #define I40E_PF_ARQT_ARQT_SHIFT 0
  85. #define I40E_PF_ARQT_ARQT_MASK I40E_MASK(0x3FF, I40E_PF_ARQT_ARQT_SHIFT)
  86. #define I40E_PF_ATQBAH 0x00080100 /* Reset: EMPR */
  87. #define I40E_PF_ATQBAH_ATQBAH_SHIFT 0
  88. #define I40E_PF_ATQBAH_ATQBAH_MASK I40E_MASK(0xFFFFFFFF, I40E_PF_ATQBAH_ATQBAH_SHIFT)
  89. #define I40E_PF_ATQBAL 0x00080000 /* Reset: EMPR */
  90. #define I40E_PF_ATQBAL_ATQBAL_SHIFT 0
  91. #define I40E_PF_ATQBAL_ATQBAL_MASK I40E_MASK(0xFFFFFFFF, I40E_PF_ATQBAL_ATQBAL_SHIFT)
  92. #define I40E_PF_ATQH 0x00080300 /* Reset: EMPR */
  93. #define I40E_PF_ATQH_ATQH_SHIFT 0
  94. #define I40E_PF_ATQH_ATQH_MASK I40E_MASK(0x3FF, I40E_PF_ATQH_ATQH_SHIFT)
  95. #define I40E_PF_ATQLEN 0x00080200 /* Reset: EMPR */
  96. #define I40E_PF_ATQLEN_ATQLEN_SHIFT 0
  97. #define I40E_PF_ATQLEN_ATQLEN_MASK I40E_MASK(0x3FF, I40E_PF_ATQLEN_ATQLEN_SHIFT)
  98. #define I40E_PF_ATQLEN_ATQVFE_SHIFT 28
  99. #define I40E_PF_ATQLEN_ATQVFE_MASK I40E_MASK(0x1, I40E_PF_ATQLEN_ATQVFE_SHIFT)
  100. #define I40E_PF_ATQLEN_ATQOVFL_SHIFT 29
  101. #define I40E_PF_ATQLEN_ATQOVFL_MASK I40E_MASK(0x1, I40E_PF_ATQLEN_ATQOVFL_SHIFT)
  102. #define I40E_PF_ATQLEN_ATQCRIT_SHIFT 30
  103. #define I40E_PF_ATQLEN_ATQCRIT_MASK I40E_MASK(0x1, I40E_PF_ATQLEN_ATQCRIT_SHIFT)
  104. #define I40E_PF_ATQLEN_ATQENABLE_SHIFT 31
  105. #define I40E_PF_ATQLEN_ATQENABLE_MASK I40E_MASK(0x1, I40E_PF_ATQLEN_ATQENABLE_SHIFT)
  106. #define I40E_PF_ATQT 0x00080400 /* Reset: EMPR */
  107. #define I40E_PF_ATQT_ATQT_SHIFT 0
  108. #define I40E_PF_ATQT_ATQT_MASK I40E_MASK(0x3FF, I40E_PF_ATQT_ATQT_SHIFT)
  109. #define I40E_VF_ARQBAH(_VF) (0x00081400 + ((_VF) * 4)) /* _i=0...127 */ /* Reset: EMPR */
  110. #define I40E_VF_ARQBAH_MAX_INDEX 127
  111. #define I40E_VF_ARQBAH_ARQBAH_SHIFT 0
  112. #define I40E_VF_ARQBAH_ARQBAH_MASK I40E_MASK(0xFFFFFFFF, I40E_VF_ARQBAH_ARQBAH_SHIFT)
  113. #define I40E_VF_ARQBAL(_VF) (0x00080C00 + ((_VF) * 4)) /* _i=0...127 */ /* Reset: EMPR */
  114. #define I40E_VF_ARQBAL_MAX_INDEX 127
  115. #define I40E_VF_ARQBAL_ARQBAL_SHIFT 0
  116. #define I40E_VF_ARQBAL_ARQBAL_MASK I40E_MASK(0xFFFFFFFF, I40E_VF_ARQBAL_ARQBAL_SHIFT)
  117. #define I40E_VF_ARQH(_VF) (0x00082400 + ((_VF) * 4)) /* _i=0...127 */ /* Reset: EMPR */
  118. #define I40E_VF_ARQH_MAX_INDEX 127
  119. #define I40E_VF_ARQH_ARQH_SHIFT 0
  120. #define I40E_VF_ARQH_ARQH_MASK I40E_MASK(0x3FF, I40E_VF_ARQH_ARQH_SHIFT)
  121. #define I40E_VF_ARQLEN(_VF) (0x00081C00 + ((_VF) * 4)) /* _i=0...127 */ /* Reset: EMPR */
  122. #define I40E_VF_ARQLEN_MAX_INDEX 127
  123. #define I40E_VF_ARQLEN_ARQLEN_SHIFT 0
  124. #define I40E_VF_ARQLEN_ARQLEN_MASK I40E_MASK(0x3FF, I40E_VF_ARQLEN_ARQLEN_SHIFT)
  125. #define I40E_VF_ARQLEN_ARQVFE_SHIFT 28
  126. #define I40E_VF_ARQLEN_ARQVFE_MASK I40E_MASK(0x1, I40E_VF_ARQLEN_ARQVFE_SHIFT)
  127. #define I40E_VF_ARQLEN_ARQOVFL_SHIFT 29
  128. #define I40E_VF_ARQLEN_ARQOVFL_MASK I40E_MASK(0x1, I40E_VF_ARQLEN_ARQOVFL_SHIFT)
  129. #define I40E_VF_ARQLEN_ARQCRIT_SHIFT 30
  130. #define I40E_VF_ARQLEN_ARQCRIT_MASK I40E_MASK(0x1, I40E_VF_ARQLEN_ARQCRIT_SHIFT)
  131. #define I40E_VF_ARQLEN_ARQENABLE_SHIFT 31
  132. #define I40E_VF_ARQLEN_ARQENABLE_MASK I40E_MASK(0x1, I40E_VF_ARQLEN_ARQENABLE_SHIFT)
  133. #define I40E_VF_ARQT(_VF) (0x00082C00 + ((_VF) * 4)) /* _i=0...127 */ /* Reset: EMPR */
  134. #define I40E_VF_ARQT_MAX_INDEX 127
  135. #define I40E_VF_ARQT_ARQT_SHIFT 0
  136. #define I40E_VF_ARQT_ARQT_MASK I40E_MASK(0x3FF, I40E_VF_ARQT_ARQT_SHIFT)
  137. #define I40E_VF_ATQBAH(_VF) (0x00081000 + ((_VF) * 4)) /* _i=0...127 */ /* Reset: EMPR */
  138. #define I40E_VF_ATQBAH_MAX_INDEX 127
  139. #define I40E_VF_ATQBAH_ATQBAH_SHIFT 0
  140. #define I40E_VF_ATQBAH_ATQBAH_MASK I40E_MASK(0xFFFFFFFF, I40E_VF_ATQBAH_ATQBAH_SHIFT)
  141. #define I40E_VF_ATQBAL(_VF) (0x00080800 + ((_VF) * 4)) /* _i=0...127 */ /* Reset: EMPR */
  142. #define I40E_VF_ATQBAL_MAX_INDEX 127
  143. #define I40E_VF_ATQBAL_ATQBAL_SHIFT 0
  144. #define I40E_VF_ATQBAL_ATQBAL_MASK I40E_MASK(0xFFFFFFFF, I40E_VF_ATQBAL_ATQBAL_SHIFT)
  145. #define I40E_VF_ATQH(_VF) (0x00082000 + ((_VF) * 4)) /* _i=0...127 */ /* Reset: EMPR */
  146. #define I40E_VF_ATQH_MAX_INDEX 127
  147. #define I40E_VF_ATQH_ATQH_SHIFT 0
  148. #define I40E_VF_ATQH_ATQH_MASK I40E_MASK(0x3FF, I40E_VF_ATQH_ATQH_SHIFT)
  149. #define I40E_VF_ATQLEN(_VF) (0x00081800 + ((_VF) * 4)) /* _i=0...127 */ /* Reset: EMPR */
  150. #define I40E_VF_ATQLEN_MAX_INDEX 127
  151. #define I40E_VF_ATQLEN_ATQLEN_SHIFT 0
  152. #define I40E_VF_ATQLEN_ATQLEN_MASK I40E_MASK(0x3FF, I40E_VF_ATQLEN_ATQLEN_SHIFT)
  153. #define I40E_VF_ATQLEN_ATQVFE_SHIFT 28
  154. #define I40E_VF_ATQLEN_ATQVFE_MASK I40E_MASK(0x1, I40E_VF_ATQLEN_ATQVFE_SHIFT)
  155. #define I40E_VF_ATQLEN_ATQOVFL_SHIFT 29
  156. #define I40E_VF_ATQLEN_ATQOVFL_MASK I40E_MASK(0x1, I40E_VF_ATQLEN_ATQOVFL_SHIFT)
  157. #define I40E_VF_ATQLEN_ATQCRIT_SHIFT 30
  158. #define I40E_VF_ATQLEN_ATQCRIT_MASK I40E_MASK(0x1, I40E_VF_ATQLEN_ATQCRIT_SHIFT)
  159. #define I40E_VF_ATQLEN_ATQENABLE_SHIFT 31
  160. #define I40E_VF_ATQLEN_ATQENABLE_MASK I40E_MASK(0x1, I40E_VF_ATQLEN_ATQENABLE_SHIFT)
  161. #define I40E_VF_ATQT(_VF) (0x00082800 + ((_VF) * 4)) /* _i=0...127 */ /* Reset: EMPR */
  162. #define I40E_VF_ATQT_MAX_INDEX 127
  163. #define I40E_VF_ATQT_ATQT_SHIFT 0
  164. #define I40E_VF_ATQT_ATQT_MASK I40E_MASK(0x3FF, I40E_VF_ATQT_ATQT_SHIFT)
  165. #define I40E_PRT_L2TAGSEN 0x001C0B20 /* Reset: CORER */
  166. #define I40E_PRT_L2TAGSEN_ENABLE_SHIFT 0
  167. #define I40E_PRT_L2TAGSEN_ENABLE_MASK I40E_MASK(0xFF, I40E_PRT_L2TAGSEN_ENABLE_SHIFT)
  168. #define I40E_PFCM_LAN_ERRDATA 0x0010C080 /* Reset: PFR */
  169. #define I40E_PFCM_LAN_ERRDATA_ERROR_CODE_SHIFT 0
  170. #define I40E_PFCM_LAN_ERRDATA_ERROR_CODE_MASK I40E_MASK(0xF, I40E_PFCM_LAN_ERRDATA_ERROR_CODE_SHIFT)
  171. #define I40E_PFCM_LAN_ERRDATA_Q_TYPE_SHIFT 4
  172. #define I40E_PFCM_LAN_ERRDATA_Q_TYPE_MASK I40E_MASK(0x7, I40E_PFCM_LAN_ERRDATA_Q_TYPE_SHIFT)
  173. #define I40E_PFCM_LAN_ERRDATA_Q_NUM_SHIFT 8
  174. #define I40E_PFCM_LAN_ERRDATA_Q_NUM_MASK I40E_MASK(0xFFF, I40E_PFCM_LAN_ERRDATA_Q_NUM_SHIFT)
  175. #define I40E_PFCM_LAN_ERRINFO 0x0010C000 /* Reset: PFR */
  176. #define I40E_PFCM_LAN_ERRINFO_ERROR_VALID_SHIFT 0
  177. #define I40E_PFCM_LAN_ERRINFO_ERROR_VALID_MASK I40E_MASK(0x1, I40E_PFCM_LAN_ERRINFO_ERROR_VALID_SHIFT)
  178. #define I40E_PFCM_LAN_ERRINFO_ERROR_INST_SHIFT 4
  179. #define I40E_PFCM_LAN_ERRINFO_ERROR_INST_MASK I40E_MASK(0x7, I40E_PFCM_LAN_ERRINFO_ERROR_INST_SHIFT)
  180. #define I40E_PFCM_LAN_ERRINFO_DBL_ERROR_CNT_SHIFT 8
  181. #define I40E_PFCM_LAN_ERRINFO_DBL_ERROR_CNT_MASK I40E_MASK(0xFF, I40E_PFCM_LAN_ERRINFO_DBL_ERROR_CNT_SHIFT)
  182. #define I40E_PFCM_LAN_ERRINFO_RLU_ERROR_CNT_SHIFT 16
  183. #define I40E_PFCM_LAN_ERRINFO_RLU_ERROR_CNT_MASK I40E_MASK(0xFF, I40E_PFCM_LAN_ERRINFO_RLU_ERROR_CNT_SHIFT)
  184. #define I40E_PFCM_LAN_ERRINFO_RLS_ERROR_CNT_SHIFT 24
  185. #define I40E_PFCM_LAN_ERRINFO_RLS_ERROR_CNT_MASK I40E_MASK(0xFF, I40E_PFCM_LAN_ERRINFO_RLS_ERROR_CNT_SHIFT)
  186. #define I40E_PFCM_LANCTXCTL 0x0010C300 /* Reset: CORER */
  187. #define I40E_PFCM_LANCTXCTL_QUEUE_NUM_SHIFT 0
  188. #define I40E_PFCM_LANCTXCTL_QUEUE_NUM_MASK I40E_MASK(0xFFF, I40E_PFCM_LANCTXCTL_QUEUE_NUM_SHIFT)
  189. #define I40E_PFCM_LANCTXCTL_SUB_LINE_SHIFT 12
  190. #define I40E_PFCM_LANCTXCTL_SUB_LINE_MASK I40E_MASK(0x7, I40E_PFCM_LANCTXCTL_SUB_LINE_SHIFT)
  191. #define I40E_PFCM_LANCTXCTL_QUEUE_TYPE_SHIFT 15
  192. #define I40E_PFCM_LANCTXCTL_QUEUE_TYPE_MASK I40E_MASK(0x3, I40E_PFCM_LANCTXCTL_QUEUE_TYPE_SHIFT)
  193. #define I40E_PFCM_LANCTXCTL_OP_CODE_SHIFT 17
  194. #define I40E_PFCM_LANCTXCTL_OP_CODE_MASK I40E_MASK(0x3, I40E_PFCM_LANCTXCTL_OP_CODE_SHIFT)
  195. #define I40E_PFCM_LANCTXDATA(_i) (0x0010C100 + ((_i) * 128)) /* _i=0...3 */ /* Reset: CORER */
  196. #define I40E_PFCM_LANCTXDATA_MAX_INDEX 3
  197. #define I40E_PFCM_LANCTXDATA_DATA_SHIFT 0
  198. #define I40E_PFCM_LANCTXDATA_DATA_MASK I40E_MASK(0xFFFFFFFF, I40E_PFCM_LANCTXDATA_DATA_SHIFT)
  199. #define I40E_PFCM_LANCTXSTAT 0x0010C380 /* Reset: CORER */
  200. #define I40E_PFCM_LANCTXSTAT_CTX_DONE_SHIFT 0
  201. #define I40E_PFCM_LANCTXSTAT_CTX_DONE_MASK I40E_MASK(0x1, I40E_PFCM_LANCTXSTAT_CTX_DONE_SHIFT)
  202. #define I40E_PFCM_LANCTXSTAT_CTX_MISS_SHIFT 1
  203. #define I40E_PFCM_LANCTXSTAT_CTX_MISS_MASK I40E_MASK(0x1, I40E_PFCM_LANCTXSTAT_CTX_MISS_SHIFT)
  204. #define I40E_VFCM_PE_ERRDATA1(_VF) (0x00138800 + ((_VF) * 4)) /* _i=0...127 */ /* Reset: VFR */
  205. #define I40E_VFCM_PE_ERRDATA1_MAX_INDEX 127
  206. #define I40E_VFCM_PE_ERRDATA1_ERROR_CODE_SHIFT 0
  207. #define I40E_VFCM_PE_ERRDATA1_ERROR_CODE_MASK I40E_MASK(0xF, I40E_VFCM_PE_ERRDATA1_ERROR_CODE_SHIFT)
  208. #define I40E_VFCM_PE_ERRDATA1_Q_TYPE_SHIFT 4
  209. #define I40E_VFCM_PE_ERRDATA1_Q_TYPE_MASK I40E_MASK(0x7, I40E_VFCM_PE_ERRDATA1_Q_TYPE_SHIFT)
  210. #define I40E_VFCM_PE_ERRDATA1_Q_NUM_SHIFT 8
  211. #define I40E_VFCM_PE_ERRDATA1_Q_NUM_MASK I40E_MASK(0x3FFFF, I40E_VFCM_PE_ERRDATA1_Q_NUM_SHIFT)
  212. #define I40E_VFCM_PE_ERRINFO1(_VF) (0x00138400 + ((_VF) * 4)) /* _i=0...127 */ /* Reset: VFR */
  213. #define I40E_VFCM_PE_ERRINFO1_MAX_INDEX 127
  214. #define I40E_VFCM_PE_ERRINFO1_ERROR_VALID_SHIFT 0
  215. #define I40E_VFCM_PE_ERRINFO1_ERROR_VALID_MASK I40E_MASK(0x1, I40E_VFCM_PE_ERRINFO1_ERROR_VALID_SHIFT)
  216. #define I40E_VFCM_PE_ERRINFO1_ERROR_INST_SHIFT 4
  217. #define I40E_VFCM_PE_ERRINFO1_ERROR_INST_MASK I40E_MASK(0x7, I40E_VFCM_PE_ERRINFO1_ERROR_INST_SHIFT)
  218. #define I40E_VFCM_PE_ERRINFO1_DBL_ERROR_CNT_SHIFT 8
  219. #define I40E_VFCM_PE_ERRINFO1_DBL_ERROR_CNT_MASK I40E_MASK(0xFF, I40E_VFCM_PE_ERRINFO1_DBL_ERROR_CNT_SHIFT)
  220. #define I40E_VFCM_PE_ERRINFO1_RLU_ERROR_CNT_SHIFT 16
  221. #define I40E_VFCM_PE_ERRINFO1_RLU_ERROR_CNT_MASK I40E_MASK(0xFF, I40E_VFCM_PE_ERRINFO1_RLU_ERROR_CNT_SHIFT)
  222. #define I40E_VFCM_PE_ERRINFO1_RLS_ERROR_CNT_SHIFT 24
  223. #define I40E_VFCM_PE_ERRINFO1_RLS_ERROR_CNT_MASK I40E_MASK(0xFF, I40E_VFCM_PE_ERRINFO1_RLS_ERROR_CNT_SHIFT)
  224. #define I40E_GLDCB_GENC 0x00083044 /* Reset: CORER */
  225. #define I40E_GLDCB_GENC_PCIRTT_SHIFT 0
  226. #define I40E_GLDCB_GENC_PCIRTT_MASK I40E_MASK(0xFFFF, I40E_GLDCB_GENC_PCIRTT_SHIFT)
  227. #define I40E_GLDCB_RUPTI 0x00122618 /* Reset: CORER */
  228. #define I40E_GLDCB_RUPTI_PFCTIMEOUT_UP_SHIFT 0
  229. #define I40E_GLDCB_RUPTI_PFCTIMEOUT_UP_MASK I40E_MASK(0xFFFFFFFF, I40E_GLDCB_RUPTI_PFCTIMEOUT_UP_SHIFT)
  230. #define I40E_PRTDCB_FCCFG 0x001E4640 /* Reset: GLOBR */
  231. #define I40E_PRTDCB_FCCFG_TFCE_SHIFT 3
  232. #define I40E_PRTDCB_FCCFG_TFCE_MASK I40E_MASK(0x3, I40E_PRTDCB_FCCFG_TFCE_SHIFT)
  233. #define I40E_PRTDCB_FCRTV 0x001E4600 /* Reset: GLOBR */
  234. #define I40E_PRTDCB_FCRTV_FC_REFRESH_TH_SHIFT 0
  235. #define I40E_PRTDCB_FCRTV_FC_REFRESH_TH_MASK I40E_MASK(0xFFFF, I40E_PRTDCB_FCRTV_FC_REFRESH_TH_SHIFT)
  236. #define I40E_PRTDCB_FCTTVN(_i) (0x001E4580 + ((_i) * 32)) /* _i=0...3 */ /* Reset: GLOBR */
  237. #define I40E_PRTDCB_FCTTVN_MAX_INDEX 3
  238. #define I40E_PRTDCB_FCTTVN_TTV_2N_SHIFT 0
  239. #define I40E_PRTDCB_FCTTVN_TTV_2N_MASK I40E_MASK(0xFFFF, I40E_PRTDCB_FCTTVN_TTV_2N_SHIFT)
  240. #define I40E_PRTDCB_FCTTVN_TTV_2N_P1_SHIFT 16
  241. #define I40E_PRTDCB_FCTTVN_TTV_2N_P1_MASK I40E_MASK(0xFFFF, I40E_PRTDCB_FCTTVN_TTV_2N_P1_SHIFT)
  242. #define I40E_PRTDCB_GENC 0x00083000 /* Reset: CORER */
  243. #define I40E_PRTDCB_GENC_RESERVED_1_SHIFT 0
  244. #define I40E_PRTDCB_GENC_RESERVED_1_MASK I40E_MASK(0x3, I40E_PRTDCB_GENC_RESERVED_1_SHIFT)
  245. #define I40E_PRTDCB_GENC_NUMTC_SHIFT 2
  246. #define I40E_PRTDCB_GENC_NUMTC_MASK I40E_MASK(0xF, I40E_PRTDCB_GENC_NUMTC_SHIFT)
  247. #define I40E_PRTDCB_GENC_FCOEUP_SHIFT 6
  248. #define I40E_PRTDCB_GENC_FCOEUP_MASK I40E_MASK(0x7, I40E_PRTDCB_GENC_FCOEUP_SHIFT)
  249. #define I40E_PRTDCB_GENC_FCOEUP_VALID_SHIFT 9
  250. #define I40E_PRTDCB_GENC_FCOEUP_VALID_MASK I40E_MASK(0x1, I40E_PRTDCB_GENC_FCOEUP_VALID_SHIFT)
  251. #define I40E_PRTDCB_GENC_PFCLDA_SHIFT 16
  252. #define I40E_PRTDCB_GENC_PFCLDA_MASK I40E_MASK(0xFFFF, I40E_PRTDCB_GENC_PFCLDA_SHIFT)
  253. #define I40E_PRTDCB_GENS 0x00083020 /* Reset: CORER */
  254. #define I40E_PRTDCB_GENS_DCBX_STATUS_SHIFT 0
  255. #define I40E_PRTDCB_GENS_DCBX_STATUS_MASK I40E_MASK(0x7, I40E_PRTDCB_GENS_DCBX_STATUS_SHIFT)
  256. #define I40E_PRTDCB_MFLCN 0x001E2400 /* Reset: GLOBR */
  257. #define I40E_PRTDCB_MFLCN_PMCF_SHIFT 0
  258. #define I40E_PRTDCB_MFLCN_PMCF_MASK I40E_MASK(0x1, I40E_PRTDCB_MFLCN_PMCF_SHIFT)
  259. #define I40E_PRTDCB_MFLCN_DPF_SHIFT 1
  260. #define I40E_PRTDCB_MFLCN_DPF_MASK I40E_MASK(0x1, I40E_PRTDCB_MFLCN_DPF_SHIFT)
  261. #define I40E_PRTDCB_MFLCN_RPFCM_SHIFT 2
  262. #define I40E_PRTDCB_MFLCN_RPFCM_MASK I40E_MASK(0x1, I40E_PRTDCB_MFLCN_RPFCM_SHIFT)
  263. #define I40E_PRTDCB_MFLCN_RFCE_SHIFT 3
  264. #define I40E_PRTDCB_MFLCN_RFCE_MASK I40E_MASK(0x1, I40E_PRTDCB_MFLCN_RFCE_SHIFT)
  265. #define I40E_PRTDCB_MFLCN_RPFCE_SHIFT 4
  266. #define I40E_PRTDCB_MFLCN_RPFCE_MASK I40E_MASK(0xFF, I40E_PRTDCB_MFLCN_RPFCE_SHIFT)
  267. #define I40E_PRTDCB_RETSC 0x001223E0 /* Reset: CORER */
  268. #define I40E_PRTDCB_RETSC_ETS_MODE_SHIFT 0
  269. #define I40E_PRTDCB_RETSC_ETS_MODE_MASK I40E_MASK(0x1, I40E_PRTDCB_RETSC_ETS_MODE_SHIFT)
  270. #define I40E_PRTDCB_RETSC_NON_ETS_MODE_SHIFT 1
  271. #define I40E_PRTDCB_RETSC_NON_ETS_MODE_MASK I40E_MASK(0x1, I40E_PRTDCB_RETSC_NON_ETS_MODE_SHIFT)
  272. #define I40E_PRTDCB_RETSC_ETS_MAX_EXP_SHIFT 2
  273. #define I40E_PRTDCB_RETSC_ETS_MAX_EXP_MASK I40E_MASK(0xF, I40E_PRTDCB_RETSC_ETS_MAX_EXP_SHIFT)
  274. #define I40E_PRTDCB_RETSC_LLTC_SHIFT 8
  275. #define I40E_PRTDCB_RETSC_LLTC_MASK I40E_MASK(0xFF, I40E_PRTDCB_RETSC_LLTC_SHIFT)
  276. #define I40E_PRTDCB_RETSTCC(_i) (0x00122180 + ((_i) * 32)) /* _i=0...7 */ /* Reset: CORER */
  277. #define I40E_PRTDCB_RETSTCC_MAX_INDEX 7
  278. #define I40E_PRTDCB_RETSTCC_BWSHARE_SHIFT 0
  279. #define I40E_PRTDCB_RETSTCC_BWSHARE_MASK I40E_MASK(0x7F, I40E_PRTDCB_RETSTCC_BWSHARE_SHIFT)
  280. #define I40E_PRTDCB_RETSTCC_UPINTC_MODE_SHIFT 30
  281. #define I40E_PRTDCB_RETSTCC_UPINTC_MODE_MASK I40E_MASK(0x1, I40E_PRTDCB_RETSTCC_UPINTC_MODE_SHIFT)
  282. #define I40E_PRTDCB_RETSTCC_ETSTC_SHIFT 31
  283. #define I40E_PRTDCB_RETSTCC_ETSTC_MASK I40E_MASK(0x1, I40E_PRTDCB_RETSTCC_ETSTC_SHIFT)
  284. #define I40E_PRTDCB_RPPMC 0x001223A0 /* Reset: CORER */
  285. #define I40E_PRTDCB_RPPMC_LANRPPM_SHIFT 0
  286. #define I40E_PRTDCB_RPPMC_LANRPPM_MASK I40E_MASK(0xFF, I40E_PRTDCB_RPPMC_LANRPPM_SHIFT)
  287. #define I40E_PRTDCB_RPPMC_RDMARPPM_SHIFT 8
  288. #define I40E_PRTDCB_RPPMC_RDMARPPM_MASK I40E_MASK(0xFF, I40E_PRTDCB_RPPMC_RDMARPPM_SHIFT)
  289. #define I40E_PRTDCB_RPPMC_RX_FIFO_SIZE_SHIFT 16
  290. #define I40E_PRTDCB_RPPMC_RX_FIFO_SIZE_MASK I40E_MASK(0xFF, I40E_PRTDCB_RPPMC_RX_FIFO_SIZE_SHIFT)
  291. #define I40E_PRTDCB_RUP 0x001C0B00 /* Reset: CORER */
  292. #define I40E_PRTDCB_RUP_NOVLANUP_SHIFT 0
  293. #define I40E_PRTDCB_RUP_NOVLANUP_MASK I40E_MASK(0x7, I40E_PRTDCB_RUP_NOVLANUP_SHIFT)
  294. #define I40E_PRTDCB_RUP2TC 0x001C09A0 /* Reset: CORER */
  295. #define I40E_PRTDCB_RUP2TC_UP0TC_SHIFT 0
  296. #define I40E_PRTDCB_RUP2TC_UP0TC_MASK I40E_MASK(0x7, I40E_PRTDCB_RUP2TC_UP0TC_SHIFT)
  297. #define I40E_PRTDCB_RUP2TC_UP1TC_SHIFT 3
  298. #define I40E_PRTDCB_RUP2TC_UP1TC_MASK I40E_MASK(0x7, I40E_PRTDCB_RUP2TC_UP1TC_SHIFT)
  299. #define I40E_PRTDCB_RUP2TC_UP2TC_SHIFT 6
  300. #define I40E_PRTDCB_RUP2TC_UP2TC_MASK I40E_MASK(0x7, I40E_PRTDCB_RUP2TC_UP2TC_SHIFT)
  301. #define I40E_PRTDCB_RUP2TC_UP3TC_SHIFT 9
  302. #define I40E_PRTDCB_RUP2TC_UP3TC_MASK I40E_MASK(0x7, I40E_PRTDCB_RUP2TC_UP3TC_SHIFT)
  303. #define I40E_PRTDCB_RUP2TC_UP4TC_SHIFT 12
  304. #define I40E_PRTDCB_RUP2TC_UP4TC_MASK I40E_MASK(0x7, I40E_PRTDCB_RUP2TC_UP4TC_SHIFT)
  305. #define I40E_PRTDCB_RUP2TC_UP5TC_SHIFT 15
  306. #define I40E_PRTDCB_RUP2TC_UP5TC_MASK I40E_MASK(0x7, I40E_PRTDCB_RUP2TC_UP5TC_SHIFT)
  307. #define I40E_PRTDCB_RUP2TC_UP6TC_SHIFT 18
  308. #define I40E_PRTDCB_RUP2TC_UP6TC_MASK I40E_MASK(0x7, I40E_PRTDCB_RUP2TC_UP6TC_SHIFT)
  309. #define I40E_PRTDCB_RUP2TC_UP7TC_SHIFT 21
  310. #define I40E_PRTDCB_RUP2TC_UP7TC_MASK I40E_MASK(0x7, I40E_PRTDCB_RUP2TC_UP7TC_SHIFT)
  311. #define I40E_PRTDCB_RUPTQ(_i) (0x00122400 + ((_i) * 32)) /* _i=0...7 */ /* Reset: CORER */
  312. #define I40E_PRTDCB_RUPTQ_MAX_INDEX 7
  313. #define I40E_PRTDCB_RUPTQ_RXQNUM_SHIFT 0
  314. #define I40E_PRTDCB_RUPTQ_RXQNUM_MASK I40E_MASK(0x3FFF, I40E_PRTDCB_RUPTQ_RXQNUM_SHIFT)
  315. #define I40E_PRTDCB_TC2PFC 0x001C0980 /* Reset: CORER */
  316. #define I40E_PRTDCB_TC2PFC_TC2PFC_SHIFT 0
  317. #define I40E_PRTDCB_TC2PFC_TC2PFC_MASK I40E_MASK(0xFF, I40E_PRTDCB_TC2PFC_TC2PFC_SHIFT)
  318. #define I40E_PRTDCB_TCMSTC(_i) (0x000A0040 + ((_i) * 32)) /* _i=0...7 */ /* Reset: CORER */
  319. #define I40E_PRTDCB_TCMSTC_MAX_INDEX 7
  320. #define I40E_PRTDCB_TCMSTC_MSTC_SHIFT 0
  321. #define I40E_PRTDCB_TCMSTC_MSTC_MASK I40E_MASK(0xFFFFF, I40E_PRTDCB_TCMSTC_MSTC_SHIFT)
  322. #define I40E_PRTDCB_TCPMC 0x000A21A0 /* Reset: CORER */
  323. #define I40E_PRTDCB_TCPMC_CPM_SHIFT 0
  324. #define I40E_PRTDCB_TCPMC_CPM_MASK I40E_MASK(0x1FFF, I40E_PRTDCB_TCPMC_CPM_SHIFT)
  325. #define I40E_PRTDCB_TCPMC_LLTC_SHIFT 13
  326. #define I40E_PRTDCB_TCPMC_LLTC_MASK I40E_MASK(0xFF, I40E_PRTDCB_TCPMC_LLTC_SHIFT)
  327. #define I40E_PRTDCB_TCPMC_TCPM_MODE_SHIFT 30
  328. #define I40E_PRTDCB_TCPMC_TCPM_MODE_MASK I40E_MASK(0x1, I40E_PRTDCB_TCPMC_TCPM_MODE_SHIFT)
  329. #define I40E_PRTDCB_TCWSTC(_i) (0x000A2040 + ((_i) * 32)) /* _i=0...7 */ /* Reset: CORER */
  330. #define I40E_PRTDCB_TCWSTC_MAX_INDEX 7
  331. #define I40E_PRTDCB_TCWSTC_MSTC_SHIFT 0
  332. #define I40E_PRTDCB_TCWSTC_MSTC_MASK I40E_MASK(0xFFFFF, I40E_PRTDCB_TCWSTC_MSTC_SHIFT)
  333. #define I40E_PRTDCB_TDPMC 0x000A0180 /* Reset: CORER */
  334. #define I40E_PRTDCB_TDPMC_DPM_SHIFT 0
  335. #define I40E_PRTDCB_TDPMC_DPM_MASK I40E_MASK(0xFF, I40E_PRTDCB_TDPMC_DPM_SHIFT)
  336. #define I40E_PRTDCB_TDPMC_TCPM_MODE_SHIFT 30
  337. #define I40E_PRTDCB_TDPMC_TCPM_MODE_MASK I40E_MASK(0x1, I40E_PRTDCB_TDPMC_TCPM_MODE_SHIFT)
  338. #define I40E_PRTDCB_TETSC_TCB 0x000AE060 /* Reset: CORER */
  339. #define I40E_PRTDCB_TETSC_TCB_EN_LL_STRICT_PRIORITY_SHIFT 0
  340. #define I40E_PRTDCB_TETSC_TCB_EN_LL_STRICT_PRIORITY_MASK I40E_MASK(0x1, I40E_PRTDCB_TETSC_TCB_EN_LL_STRICT_PRIORITY_SHIFT)
  341. #define I40E_PRTDCB_TETSC_TCB_LLTC_SHIFT 8
  342. #define I40E_PRTDCB_TETSC_TCB_LLTC_MASK I40E_MASK(0xFF, I40E_PRTDCB_TETSC_TCB_LLTC_SHIFT)
  343. #define I40E_PRTDCB_TETSC_TPB 0x00098060 /* Reset: CORER */
  344. #define I40E_PRTDCB_TETSC_TPB_EN_LL_STRICT_PRIORITY_SHIFT 0
  345. #define I40E_PRTDCB_TETSC_TPB_EN_LL_STRICT_PRIORITY_MASK I40E_MASK(0x1, I40E_PRTDCB_TETSC_TPB_EN_LL_STRICT_PRIORITY_SHIFT)
  346. #define I40E_PRTDCB_TETSC_TPB_LLTC_SHIFT 8
  347. #define I40E_PRTDCB_TETSC_TPB_LLTC_MASK I40E_MASK(0xFF, I40E_PRTDCB_TETSC_TPB_LLTC_SHIFT)
  348. #define I40E_PRTDCB_TFCS 0x001E4560 /* Reset: GLOBR */
  349. #define I40E_PRTDCB_TFCS_TXOFF_SHIFT 0
  350. #define I40E_PRTDCB_TFCS_TXOFF_MASK I40E_MASK(0x1, I40E_PRTDCB_TFCS_TXOFF_SHIFT)
  351. #define I40E_PRTDCB_TFCS_TXOFF0_SHIFT 8
  352. #define I40E_PRTDCB_TFCS_TXOFF0_MASK I40E_MASK(0x1, I40E_PRTDCB_TFCS_TXOFF0_SHIFT)
  353. #define I40E_PRTDCB_TFCS_TXOFF1_SHIFT 9
  354. #define I40E_PRTDCB_TFCS_TXOFF1_MASK I40E_MASK(0x1, I40E_PRTDCB_TFCS_TXOFF1_SHIFT)
  355. #define I40E_PRTDCB_TFCS_TXOFF2_SHIFT 10
  356. #define I40E_PRTDCB_TFCS_TXOFF2_MASK I40E_MASK(0x1, I40E_PRTDCB_TFCS_TXOFF2_SHIFT)
  357. #define I40E_PRTDCB_TFCS_TXOFF3_SHIFT 11
  358. #define I40E_PRTDCB_TFCS_TXOFF3_MASK I40E_MASK(0x1, I40E_PRTDCB_TFCS_TXOFF3_SHIFT)
  359. #define I40E_PRTDCB_TFCS_TXOFF4_SHIFT 12
  360. #define I40E_PRTDCB_TFCS_TXOFF4_MASK I40E_MASK(0x1, I40E_PRTDCB_TFCS_TXOFF4_SHIFT)
  361. #define I40E_PRTDCB_TFCS_TXOFF5_SHIFT 13
  362. #define I40E_PRTDCB_TFCS_TXOFF5_MASK I40E_MASK(0x1, I40E_PRTDCB_TFCS_TXOFF5_SHIFT)
  363. #define I40E_PRTDCB_TFCS_TXOFF6_SHIFT 14
  364. #define I40E_PRTDCB_TFCS_TXOFF6_MASK I40E_MASK(0x1, I40E_PRTDCB_TFCS_TXOFF6_SHIFT)
  365. #define I40E_PRTDCB_TFCS_TXOFF7_SHIFT 15
  366. #define I40E_PRTDCB_TFCS_TXOFF7_MASK I40E_MASK(0x1, I40E_PRTDCB_TFCS_TXOFF7_SHIFT)
  367. #define I40E_PRTDCB_TPFCTS(_i) (0x001E4660 + ((_i) * 32)) /* _i=0...7 */ /* Reset: GLOBR */
  368. #define I40E_PRTDCB_TPFCTS_MAX_INDEX 7
  369. #define I40E_PRTDCB_TPFCTS_PFCTIMER_SHIFT 0
  370. #define I40E_PRTDCB_TPFCTS_PFCTIMER_MASK I40E_MASK(0x3FFF, I40E_PRTDCB_TPFCTS_PFCTIMER_SHIFT)
  371. #define I40E_GLFCOE_RCTL 0x00269B94 /* Reset: CORER */
  372. #define I40E_GLFCOE_RCTL_FCOEVER_SHIFT 0
  373. #define I40E_GLFCOE_RCTL_FCOEVER_MASK I40E_MASK(0xF, I40E_GLFCOE_RCTL_FCOEVER_SHIFT)
  374. #define I40E_GLFCOE_RCTL_SAVBAD_SHIFT 4
  375. #define I40E_GLFCOE_RCTL_SAVBAD_MASK I40E_MASK(0x1, I40E_GLFCOE_RCTL_SAVBAD_SHIFT)
  376. #define I40E_GLFCOE_RCTL_ICRC_SHIFT 5
  377. #define I40E_GLFCOE_RCTL_ICRC_MASK I40E_MASK(0x1, I40E_GLFCOE_RCTL_ICRC_SHIFT)
  378. #define I40E_GLFCOE_RCTL_MAX_SIZE_SHIFT 16
  379. #define I40E_GLFCOE_RCTL_MAX_SIZE_MASK I40E_MASK(0x3FFF, I40E_GLFCOE_RCTL_MAX_SIZE_SHIFT)
  380. #define I40E_GL_FWSTS 0x00083048 /* Reset: POR */
  381. #define I40E_GL_FWSTS_FWS0B_SHIFT 0
  382. #define I40E_GL_FWSTS_FWS0B_MASK I40E_MASK(0xFF, I40E_GL_FWSTS_FWS0B_SHIFT)
  383. #define I40E_GL_FWSTS_FWRI_SHIFT 9
  384. #define I40E_GL_FWSTS_FWRI_MASK I40E_MASK(0x1, I40E_GL_FWSTS_FWRI_SHIFT)
  385. #define I40E_GL_FWSTS_FWS1B_SHIFT 16
  386. #define I40E_GL_FWSTS_FWS1B_MASK I40E_MASK(0xFF, I40E_GL_FWSTS_FWS1B_SHIFT)
  387. #define I40E_GLGEN_CLKSTAT 0x000B8184 /* Reset: POR */
  388. #define I40E_GLGEN_CLKSTAT_CLKMODE_SHIFT 0
  389. #define I40E_GLGEN_CLKSTAT_CLKMODE_MASK I40E_MASK(0x1, I40E_GLGEN_CLKSTAT_CLKMODE_SHIFT)
  390. #define I40E_GLGEN_CLKSTAT_U_CLK_SPEED_SHIFT 4
  391. #define I40E_GLGEN_CLKSTAT_U_CLK_SPEED_MASK I40E_MASK(0x3, I40E_GLGEN_CLKSTAT_U_CLK_SPEED_SHIFT)
  392. #define I40E_GLGEN_CLKSTAT_P0_CLK_SPEED_SHIFT 8
  393. #define I40E_GLGEN_CLKSTAT_P0_CLK_SPEED_MASK I40E_MASK(0x7, I40E_GLGEN_CLKSTAT_P0_CLK_SPEED_SHIFT)
  394. #define I40E_GLGEN_CLKSTAT_P1_CLK_SPEED_SHIFT 12
  395. #define I40E_GLGEN_CLKSTAT_P1_CLK_SPEED_MASK I40E_MASK(0x7, I40E_GLGEN_CLKSTAT_P1_CLK_SPEED_SHIFT)
  396. #define I40E_GLGEN_CLKSTAT_P2_CLK_SPEED_SHIFT 16
  397. #define I40E_GLGEN_CLKSTAT_P2_CLK_SPEED_MASK I40E_MASK(0x7, I40E_GLGEN_CLKSTAT_P2_CLK_SPEED_SHIFT)
  398. #define I40E_GLGEN_CLKSTAT_P3_CLK_SPEED_SHIFT 20
  399. #define I40E_GLGEN_CLKSTAT_P3_CLK_SPEED_MASK I40E_MASK(0x7, I40E_GLGEN_CLKSTAT_P3_CLK_SPEED_SHIFT)
  400. #define I40E_GLGEN_GPIO_CTL(_i) (0x00088100 + ((_i) * 4)) /* _i=0...29 */ /* Reset: POR */
  401. #define I40E_GLGEN_GPIO_CTL_MAX_INDEX 29
  402. #define I40E_GLGEN_GPIO_CTL_PRT_NUM_SHIFT 0
  403. #define I40E_GLGEN_GPIO_CTL_PRT_NUM_MASK I40E_MASK(0x3, I40E_GLGEN_GPIO_CTL_PRT_NUM_SHIFT)
  404. #define I40E_GLGEN_GPIO_CTL_PRT_NUM_NA_SHIFT 3
  405. #define I40E_GLGEN_GPIO_CTL_PRT_NUM_NA_MASK I40E_MASK(0x1, I40E_GLGEN_GPIO_CTL_PRT_NUM_NA_SHIFT)
  406. #define I40E_GLGEN_GPIO_CTL_PIN_DIR_SHIFT 4
  407. #define I40E_GLGEN_GPIO_CTL_PIN_DIR_MASK I40E_MASK(0x1, I40E_GLGEN_GPIO_CTL_PIN_DIR_SHIFT)
  408. #define I40E_GLGEN_GPIO_CTL_TRI_CTL_SHIFT 5
  409. #define I40E_GLGEN_GPIO_CTL_TRI_CTL_MASK I40E_MASK(0x1, I40E_GLGEN_GPIO_CTL_TRI_CTL_SHIFT)
  410. #define I40E_GLGEN_GPIO_CTL_OUT_CTL_SHIFT 6
  411. #define I40E_GLGEN_GPIO_CTL_OUT_CTL_MASK I40E_MASK(0x1, I40E_GLGEN_GPIO_CTL_OUT_CTL_SHIFT)
  412. #define I40E_GLGEN_GPIO_CTL_PIN_FUNC_SHIFT 7
  413. #define I40E_GLGEN_GPIO_CTL_PIN_FUNC_MASK I40E_MASK(0x7, I40E_GLGEN_GPIO_CTL_PIN_FUNC_SHIFT)
  414. #define I40E_GLGEN_GPIO_CTL_LED_INVRT_SHIFT 10
  415. #define I40E_GLGEN_GPIO_CTL_LED_INVRT_MASK I40E_MASK(0x1, I40E_GLGEN_GPIO_CTL_LED_INVRT_SHIFT)
  416. #define I40E_GLGEN_GPIO_CTL_LED_BLINK_SHIFT 11
  417. #define I40E_GLGEN_GPIO_CTL_LED_BLINK_MASK I40E_MASK(0x1, I40E_GLGEN_GPIO_CTL_LED_BLINK_SHIFT)
  418. #define I40E_GLGEN_GPIO_CTL_LED_MODE_SHIFT 12
  419. #define I40E_GLGEN_GPIO_CTL_LED_MODE_MASK I40E_MASK(0x1F, I40E_GLGEN_GPIO_CTL_LED_MODE_SHIFT)
  420. #define I40E_GLGEN_GPIO_CTL_INT_MODE_SHIFT 17
  421. #define I40E_GLGEN_GPIO_CTL_INT_MODE_MASK I40E_MASK(0x3, I40E_GLGEN_GPIO_CTL_INT_MODE_SHIFT)
  422. #define I40E_GLGEN_GPIO_CTL_OUT_DEFAULT_SHIFT 19
  423. #define I40E_GLGEN_GPIO_CTL_OUT_DEFAULT_MASK I40E_MASK(0x1, I40E_GLGEN_GPIO_CTL_OUT_DEFAULT_SHIFT)
  424. #define I40E_GLGEN_GPIO_CTL_PHY_PIN_NAME_SHIFT 20
  425. #define I40E_GLGEN_GPIO_CTL_PHY_PIN_NAME_MASK I40E_MASK(0x3F, I40E_GLGEN_GPIO_CTL_PHY_PIN_NAME_SHIFT)
  426. #define I40E_GLGEN_GPIO_CTL_PRT_BIT_MAP_SHIFT 26
  427. #define I40E_GLGEN_GPIO_CTL_PRT_BIT_MAP_MASK I40E_MASK(0xF, I40E_GLGEN_GPIO_CTL_PRT_BIT_MAP_SHIFT)
  428. #define I40E_GLGEN_GPIO_SET 0x00088184 /* Reset: POR */
  429. #define I40E_GLGEN_GPIO_SET_GPIO_INDX_SHIFT 0
  430. #define I40E_GLGEN_GPIO_SET_GPIO_INDX_MASK I40E_MASK(0x1F, I40E_GLGEN_GPIO_SET_GPIO_INDX_SHIFT)
  431. #define I40E_GLGEN_GPIO_SET_SDP_DATA_SHIFT 5
  432. #define I40E_GLGEN_GPIO_SET_SDP_DATA_MASK I40E_MASK(0x1, I40E_GLGEN_GPIO_SET_SDP_DATA_SHIFT)
  433. #define I40E_GLGEN_GPIO_SET_DRIVE_SDP_SHIFT 6
  434. #define I40E_GLGEN_GPIO_SET_DRIVE_SDP_MASK I40E_MASK(0x1, I40E_GLGEN_GPIO_SET_DRIVE_SDP_SHIFT)
  435. #define I40E_GLGEN_GPIO_STAT 0x0008817C /* Reset: POR */
  436. #define I40E_GLGEN_GPIO_STAT_GPIO_VALUE_SHIFT 0
  437. #define I40E_GLGEN_GPIO_STAT_GPIO_VALUE_MASK I40E_MASK(0x3FFFFFFF, I40E_GLGEN_GPIO_STAT_GPIO_VALUE_SHIFT)
  438. #define I40E_GLGEN_GPIO_TRANSIT 0x00088180 /* Reset: POR */
  439. #define I40E_GLGEN_GPIO_TRANSIT_GPIO_TRANSITION_SHIFT 0
  440. #define I40E_GLGEN_GPIO_TRANSIT_GPIO_TRANSITION_MASK I40E_MASK(0x3FFFFFFF, I40E_GLGEN_GPIO_TRANSIT_GPIO_TRANSITION_SHIFT)
  441. #define I40E_GLGEN_I2CCMD(_i) (0x000881E0 + ((_i) * 4)) /* _i=0...3 */ /* Reset: POR */
  442. #define I40E_GLGEN_I2CCMD_MAX_INDEX 3
  443. #define I40E_GLGEN_I2CCMD_DATA_SHIFT 0
  444. #define I40E_GLGEN_I2CCMD_DATA_MASK I40E_MASK(0xFFFF, I40E_GLGEN_I2CCMD_DATA_SHIFT)
  445. #define I40E_GLGEN_I2CCMD_REGADD_SHIFT 16
  446. #define I40E_GLGEN_I2CCMD_REGADD_MASK I40E_MASK(0xFF, I40E_GLGEN_I2CCMD_REGADD_SHIFT)
  447. #define I40E_GLGEN_I2CCMD_PHYADD_SHIFT 24
  448. #define I40E_GLGEN_I2CCMD_PHYADD_MASK I40E_MASK(0x7, I40E_GLGEN_I2CCMD_PHYADD_SHIFT)
  449. #define I40E_GLGEN_I2CCMD_OP_SHIFT 27
  450. #define I40E_GLGEN_I2CCMD_OP_MASK I40E_MASK(0x1, I40E_GLGEN_I2CCMD_OP_SHIFT)
  451. #define I40E_GLGEN_I2CCMD_RESET_SHIFT 28
  452. #define I40E_GLGEN_I2CCMD_RESET_MASK I40E_MASK(0x1, I40E_GLGEN_I2CCMD_RESET_SHIFT)
  453. #define I40E_GLGEN_I2CCMD_R_SHIFT 29
  454. #define I40E_GLGEN_I2CCMD_R_MASK I40E_MASK(0x1, I40E_GLGEN_I2CCMD_R_SHIFT)
  455. #define I40E_GLGEN_I2CCMD_E_SHIFT 31
  456. #define I40E_GLGEN_I2CCMD_E_MASK I40E_MASK(0x1, I40E_GLGEN_I2CCMD_E_SHIFT)
  457. #define I40E_GLGEN_I2CPARAMS(_i) (0x000881AC + ((_i) * 4)) /* _i=0...3 */ /* Reset: POR */
  458. #define I40E_GLGEN_I2CPARAMS_MAX_INDEX 3
  459. #define I40E_GLGEN_I2CPARAMS_WRITE_TIME_SHIFT 0
  460. #define I40E_GLGEN_I2CPARAMS_WRITE_TIME_MASK I40E_MASK(0x1F, I40E_GLGEN_I2CPARAMS_WRITE_TIME_SHIFT)
  461. #define I40E_GLGEN_I2CPARAMS_READ_TIME_SHIFT 5
  462. #define I40E_GLGEN_I2CPARAMS_READ_TIME_MASK I40E_MASK(0x7, I40E_GLGEN_I2CPARAMS_READ_TIME_SHIFT)
  463. #define I40E_GLGEN_I2CPARAMS_I2CBB_EN_SHIFT 8
  464. #define I40E_GLGEN_I2CPARAMS_I2CBB_EN_MASK I40E_MASK(0x1, I40E_GLGEN_I2CPARAMS_I2CBB_EN_SHIFT)
  465. #define I40E_GLGEN_I2CPARAMS_CLK_SHIFT 9
  466. #define I40E_GLGEN_I2CPARAMS_CLK_MASK I40E_MASK(0x1, I40E_GLGEN_I2CPARAMS_CLK_SHIFT)
  467. #define I40E_GLGEN_I2CPARAMS_DATA_OUT_SHIFT 10
  468. #define I40E_GLGEN_I2CPARAMS_DATA_OUT_MASK I40E_MASK(0x1, I40E_GLGEN_I2CPARAMS_DATA_OUT_SHIFT)
  469. #define I40E_GLGEN_I2CPARAMS_DATA_OE_N_SHIFT 11
  470. #define I40E_GLGEN_I2CPARAMS_DATA_OE_N_MASK I40E_MASK(0x1, I40E_GLGEN_I2CPARAMS_DATA_OE_N_SHIFT)
  471. #define I40E_GLGEN_I2CPARAMS_DATA_IN_SHIFT 12
  472. #define I40E_GLGEN_I2CPARAMS_DATA_IN_MASK I40E_MASK(0x1, I40E_GLGEN_I2CPARAMS_DATA_IN_SHIFT)
  473. #define I40E_GLGEN_I2CPARAMS_CLK_OE_N_SHIFT 13
  474. #define I40E_GLGEN_I2CPARAMS_CLK_OE_N_MASK I40E_MASK(0x1, I40E_GLGEN_I2CPARAMS_CLK_OE_N_SHIFT)
  475. #define I40E_GLGEN_I2CPARAMS_CLK_IN_SHIFT 14
  476. #define I40E_GLGEN_I2CPARAMS_CLK_IN_MASK I40E_MASK(0x1, I40E_GLGEN_I2CPARAMS_CLK_IN_SHIFT)
  477. #define I40E_GLGEN_I2CPARAMS_CLK_STRETCH_DIS_SHIFT 15
  478. #define I40E_GLGEN_I2CPARAMS_CLK_STRETCH_DIS_MASK I40E_MASK(0x1, I40E_GLGEN_I2CPARAMS_CLK_STRETCH_DIS_SHIFT)
  479. #define I40E_GLGEN_I2CPARAMS_I2C_DATA_ORDER_SHIFT 31
  480. #define I40E_GLGEN_I2CPARAMS_I2C_DATA_ORDER_MASK I40E_MASK(0x1, I40E_GLGEN_I2CPARAMS_I2C_DATA_ORDER_SHIFT)
  481. #define I40E_GLGEN_LED_CTL 0x00088178 /* Reset: POR */
  482. #define I40E_GLGEN_LED_CTL_GLOBAL_BLINK_MODE_SHIFT 0
  483. #define I40E_GLGEN_LED_CTL_GLOBAL_BLINK_MODE_MASK I40E_MASK(0x1, I40E_GLGEN_LED_CTL_GLOBAL_BLINK_MODE_SHIFT)
  484. #define I40E_GLGEN_MDIO_CTRL(_i) (0x000881D0 + ((_i) * 4)) /* _i=0...3 */ /* Reset: POR */
  485. #define I40E_GLGEN_MDIO_CTRL_MAX_INDEX 3
  486. #define I40E_GLGEN_MDIO_CTRL_LEGACY_RSVD2_SHIFT 0
  487. #define I40E_GLGEN_MDIO_CTRL_LEGACY_RSVD2_MASK I40E_MASK(0x1FFFF, I40E_GLGEN_MDIO_CTRL_LEGACY_RSVD2_SHIFT)
  488. #define I40E_GLGEN_MDIO_CTRL_CONTMDC_SHIFT 17
  489. #define I40E_GLGEN_MDIO_CTRL_CONTMDC_MASK I40E_MASK(0x1, I40E_GLGEN_MDIO_CTRL_CONTMDC_SHIFT)
  490. #define I40E_GLGEN_MDIO_CTRL_LEGACY_RSVD1_SHIFT 18
  491. #define I40E_GLGEN_MDIO_CTRL_LEGACY_RSVD1_MASK I40E_MASK(0x7FF, I40E_GLGEN_MDIO_CTRL_LEGACY_RSVD1_SHIFT)
  492. #define I40E_GLGEN_MDIO_CTRL_LEGACY_RSVD0_SHIFT 29
  493. #define I40E_GLGEN_MDIO_CTRL_LEGACY_RSVD0_MASK I40E_MASK(0x7, I40E_GLGEN_MDIO_CTRL_LEGACY_RSVD0_SHIFT)
  494. #define I40E_GLGEN_MDIO_I2C_SEL(_i) (0x000881C0 + ((_i) * 4)) /* _i=0...3 */ /* Reset: POR */
  495. #define I40E_GLGEN_MDIO_I2C_SEL_MAX_INDEX 3
  496. #define I40E_GLGEN_MDIO_I2C_SEL_MDIO_I2C_SEL_SHIFT 0
  497. #define I40E_GLGEN_MDIO_I2C_SEL_MDIO_I2C_SEL_MASK I40E_MASK(0x1, I40E_GLGEN_MDIO_I2C_SEL_MDIO_I2C_SEL_SHIFT)
  498. #define I40E_GLGEN_MDIO_I2C_SEL_PHY_PORT_NUM_SHIFT 1
  499. #define I40E_GLGEN_MDIO_I2C_SEL_PHY_PORT_NUM_MASK I40E_MASK(0xF, I40E_GLGEN_MDIO_I2C_SEL_PHY_PORT_NUM_SHIFT)
  500. #define I40E_GLGEN_MDIO_I2C_SEL_PHY0_ADDRESS_SHIFT 5
  501. #define I40E_GLGEN_MDIO_I2C_SEL_PHY0_ADDRESS_MASK I40E_MASK(0x1F, I40E_GLGEN_MDIO_I2C_SEL_PHY0_ADDRESS_SHIFT)
  502. #define I40E_GLGEN_MDIO_I2C_SEL_PHY1_ADDRESS_SHIFT 10
  503. #define I40E_GLGEN_MDIO_I2C_SEL_PHY1_ADDRESS_MASK I40E_MASK(0x1F, I40E_GLGEN_MDIO_I2C_SEL_PHY1_ADDRESS_SHIFT)
  504. #define I40E_GLGEN_MDIO_I2C_SEL_PHY2_ADDRESS_SHIFT 15
  505. #define I40E_GLGEN_MDIO_I2C_SEL_PHY2_ADDRESS_MASK I40E_MASK(0x1F, I40E_GLGEN_MDIO_I2C_SEL_PHY2_ADDRESS_SHIFT)
  506. #define I40E_GLGEN_MDIO_I2C_SEL_PHY3_ADDRESS_SHIFT 20
  507. #define I40E_GLGEN_MDIO_I2C_SEL_PHY3_ADDRESS_MASK I40E_MASK(0x1F, I40E_GLGEN_MDIO_I2C_SEL_PHY3_ADDRESS_SHIFT)
  508. #define I40E_GLGEN_MDIO_I2C_SEL_MDIO_IF_MODE_SHIFT 25
  509. #define I40E_GLGEN_MDIO_I2C_SEL_MDIO_IF_MODE_MASK I40E_MASK(0xF, I40E_GLGEN_MDIO_I2C_SEL_MDIO_IF_MODE_SHIFT)
  510. #define I40E_GLGEN_MDIO_I2C_SEL_EN_FAST_MODE_SHIFT 31
  511. #define I40E_GLGEN_MDIO_I2C_SEL_EN_FAST_MODE_MASK I40E_MASK(0x1, I40E_GLGEN_MDIO_I2C_SEL_EN_FAST_MODE_SHIFT)
  512. #define I40E_GLGEN_MSCA(_i) (0x0008818C + ((_i) * 4)) /* _i=0...3 */ /* Reset: POR */
  513. #define I40E_GLGEN_MSCA_MAX_INDEX 3
  514. #define I40E_GLGEN_MSCA_MDIADD_SHIFT 0
  515. #define I40E_GLGEN_MSCA_MDIADD_MASK I40E_MASK(0xFFFF, I40E_GLGEN_MSCA_MDIADD_SHIFT)
  516. #define I40E_GLGEN_MSCA_DEVADD_SHIFT 16
  517. #define I40E_GLGEN_MSCA_DEVADD_MASK I40E_MASK(0x1F, I40E_GLGEN_MSCA_DEVADD_SHIFT)
  518. #define I40E_GLGEN_MSCA_PHYADD_SHIFT 21
  519. #define I40E_GLGEN_MSCA_PHYADD_MASK I40E_MASK(0x1F, I40E_GLGEN_MSCA_PHYADD_SHIFT)
  520. #define I40E_GLGEN_MSCA_OPCODE_SHIFT 26
  521. #define I40E_GLGEN_MSCA_OPCODE_MASK I40E_MASK(0x3, I40E_GLGEN_MSCA_OPCODE_SHIFT)
  522. #define I40E_GLGEN_MSCA_STCODE_SHIFT 28
  523. #define I40E_GLGEN_MSCA_STCODE_MASK I40E_MASK(0x3, I40E_GLGEN_MSCA_STCODE_SHIFT)
  524. #define I40E_GLGEN_MSCA_MDICMD_SHIFT 30
  525. #define I40E_GLGEN_MSCA_MDICMD_MASK I40E_MASK(0x1, I40E_GLGEN_MSCA_MDICMD_SHIFT)
  526. #define I40E_GLGEN_MSCA_MDIINPROGEN_SHIFT 31
  527. #define I40E_GLGEN_MSCA_MDIINPROGEN_MASK I40E_MASK(0x1, I40E_GLGEN_MSCA_MDIINPROGEN_SHIFT)
  528. #define I40E_GLGEN_MSRWD(_i) (0x0008819C + ((_i) * 4)) /* _i=0...3 */ /* Reset: POR */
  529. #define I40E_GLGEN_MSRWD_MAX_INDEX 3
  530. #define I40E_GLGEN_MSRWD_MDIWRDATA_SHIFT 0
  531. #define I40E_GLGEN_MSRWD_MDIWRDATA_MASK I40E_MASK(0xFFFF, I40E_GLGEN_MSRWD_MDIWRDATA_SHIFT)
  532. #define I40E_GLGEN_MSRWD_MDIRDDATA_SHIFT 16
  533. #define I40E_GLGEN_MSRWD_MDIRDDATA_MASK I40E_MASK(0xFFFF, I40E_GLGEN_MSRWD_MDIRDDATA_SHIFT)
  534. #define I40E_GLGEN_PCIFCNCNT 0x001C0AB4 /* Reset: PCIR */
  535. #define I40E_GLGEN_PCIFCNCNT_PCIPFCNT_SHIFT 0
  536. #define I40E_GLGEN_PCIFCNCNT_PCIPFCNT_MASK I40E_MASK(0x1F, I40E_GLGEN_PCIFCNCNT_PCIPFCNT_SHIFT)
  537. #define I40E_GLGEN_PCIFCNCNT_PCIVFCNT_SHIFT 16
  538. #define I40E_GLGEN_PCIFCNCNT_PCIVFCNT_MASK I40E_MASK(0xFF, I40E_GLGEN_PCIFCNCNT_PCIVFCNT_SHIFT)
  539. #define I40E_GLGEN_RSTAT 0x000B8188 /* Reset: POR */
  540. #define I40E_GLGEN_RSTAT_DEVSTATE_SHIFT 0
  541. #define I40E_GLGEN_RSTAT_DEVSTATE_MASK I40E_MASK(0x3, I40E_GLGEN_RSTAT_DEVSTATE_SHIFT)
  542. #define I40E_GLGEN_RSTAT_RESET_TYPE_SHIFT 2
  543. #define I40E_GLGEN_RSTAT_RESET_TYPE_MASK I40E_MASK(0x3, I40E_GLGEN_RSTAT_RESET_TYPE_SHIFT)
  544. #define I40E_GLGEN_RSTAT_CORERCNT_SHIFT 4
  545. #define I40E_GLGEN_RSTAT_CORERCNT_MASK I40E_MASK(0x3, I40E_GLGEN_RSTAT_CORERCNT_SHIFT)
  546. #define I40E_GLGEN_RSTAT_GLOBRCNT_SHIFT 6
  547. #define I40E_GLGEN_RSTAT_GLOBRCNT_MASK I40E_MASK(0x3, I40E_GLGEN_RSTAT_GLOBRCNT_SHIFT)
  548. #define I40E_GLGEN_RSTAT_EMPRCNT_SHIFT 8
  549. #define I40E_GLGEN_RSTAT_EMPRCNT_MASK I40E_MASK(0x3, I40E_GLGEN_RSTAT_EMPRCNT_SHIFT)
  550. #define I40E_GLGEN_RSTAT_TIME_TO_RST_SHIFT 10
  551. #define I40E_GLGEN_RSTAT_TIME_TO_RST_MASK I40E_MASK(0x3F, I40E_GLGEN_RSTAT_TIME_TO_RST_SHIFT)
  552. #define I40E_GLGEN_RSTCTL 0x000B8180 /* Reset: POR */
  553. #define I40E_GLGEN_RSTCTL_GRSTDEL_SHIFT 0
  554. #define I40E_GLGEN_RSTCTL_GRSTDEL_MASK I40E_MASK(0x3F, I40E_GLGEN_RSTCTL_GRSTDEL_SHIFT)
  555. #define I40E_GLGEN_RSTCTL_ECC_RST_ENA_SHIFT 8
  556. #define I40E_GLGEN_RSTCTL_ECC_RST_ENA_MASK I40E_MASK(0x1, I40E_GLGEN_RSTCTL_ECC_RST_ENA_SHIFT)
  557. #define I40E_GLGEN_RTRIG 0x000B8190 /* Reset: CORER */
  558. #define I40E_GLGEN_RTRIG_CORER_SHIFT 0
  559. #define I40E_GLGEN_RTRIG_CORER_MASK I40E_MASK(0x1, I40E_GLGEN_RTRIG_CORER_SHIFT)
  560. #define I40E_GLGEN_RTRIG_GLOBR_SHIFT 1
  561. #define I40E_GLGEN_RTRIG_GLOBR_MASK I40E_MASK(0x1, I40E_GLGEN_RTRIG_GLOBR_SHIFT)
  562. #define I40E_GLGEN_RTRIG_EMPFWR_SHIFT 2
  563. #define I40E_GLGEN_RTRIG_EMPFWR_MASK I40E_MASK(0x1, I40E_GLGEN_RTRIG_EMPFWR_SHIFT)
  564. #define I40E_GLGEN_STAT 0x000B612C /* Reset: POR */
  565. #define I40E_GLGEN_STAT_HWRSVD0_SHIFT 0
  566. #define I40E_GLGEN_STAT_HWRSVD0_MASK I40E_MASK(0x3, I40E_GLGEN_STAT_HWRSVD0_SHIFT)
  567. #define I40E_GLGEN_STAT_DCBEN_SHIFT 2
  568. #define I40E_GLGEN_STAT_DCBEN_MASK I40E_MASK(0x1, I40E_GLGEN_STAT_DCBEN_SHIFT)
  569. #define I40E_GLGEN_STAT_VTEN_SHIFT 3
  570. #define I40E_GLGEN_STAT_VTEN_MASK I40E_MASK(0x1, I40E_GLGEN_STAT_VTEN_SHIFT)
  571. #define I40E_GLGEN_STAT_FCOEN_SHIFT 4
  572. #define I40E_GLGEN_STAT_FCOEN_MASK I40E_MASK(0x1, I40E_GLGEN_STAT_FCOEN_SHIFT)
  573. #define I40E_GLGEN_STAT_EVBEN_SHIFT 5
  574. #define I40E_GLGEN_STAT_EVBEN_MASK I40E_MASK(0x1, I40E_GLGEN_STAT_EVBEN_SHIFT)
  575. #define I40E_GLGEN_STAT_HWRSVD1_SHIFT 6
  576. #define I40E_GLGEN_STAT_HWRSVD1_MASK I40E_MASK(0x3, I40E_GLGEN_STAT_HWRSVD1_SHIFT)
  577. #define I40E_GLGEN_VFLRSTAT(_i) (0x00092600 + ((_i) * 4)) /* _i=0...3 */ /* Reset: CORER */
  578. #define I40E_GLGEN_VFLRSTAT_MAX_INDEX 3
  579. #define I40E_GLGEN_VFLRSTAT_VFLRE_SHIFT 0
  580. #define I40E_GLGEN_VFLRSTAT_VFLRE_MASK I40E_MASK(0xFFFFFFFF, I40E_GLGEN_VFLRSTAT_VFLRE_SHIFT)
  581. #define I40E_GLVFGEN_TIMER 0x000881BC /* Reset: CORER */
  582. #define I40E_GLVFGEN_TIMER_GTIME_SHIFT 0
  583. #define I40E_GLVFGEN_TIMER_GTIME_MASK I40E_MASK(0xFFFFFFFF, I40E_GLVFGEN_TIMER_GTIME_SHIFT)
  584. #define I40E_PFGEN_CTRL 0x00092400 /* Reset: PFR */
  585. #define I40E_PFGEN_CTRL_PFSWR_SHIFT 0
  586. #define I40E_PFGEN_CTRL_PFSWR_MASK I40E_MASK(0x1, I40E_PFGEN_CTRL_PFSWR_SHIFT)
  587. #define I40E_PFGEN_DRUN 0x00092500 /* Reset: CORER */
  588. #define I40E_PFGEN_DRUN_DRVUNLD_SHIFT 0
  589. #define I40E_PFGEN_DRUN_DRVUNLD_MASK I40E_MASK(0x1, I40E_PFGEN_DRUN_DRVUNLD_SHIFT)
  590. #define I40E_PFGEN_PORTNUM 0x001C0480 /* Reset: CORER */
  591. #define I40E_PFGEN_PORTNUM_PORT_NUM_SHIFT 0
  592. #define I40E_PFGEN_PORTNUM_PORT_NUM_MASK I40E_MASK(0x3, I40E_PFGEN_PORTNUM_PORT_NUM_SHIFT)
  593. #define I40E_PFGEN_STATE 0x00088000 /* Reset: CORER */
  594. #define I40E_PFGEN_STATE_RESERVED_0_SHIFT 0
  595. #define I40E_PFGEN_STATE_RESERVED_0_MASK I40E_MASK(0x1, I40E_PFGEN_STATE_RESERVED_0_SHIFT)
  596. #define I40E_PFGEN_STATE_PFFCEN_SHIFT 1
  597. #define I40E_PFGEN_STATE_PFFCEN_MASK I40E_MASK(0x1, I40E_PFGEN_STATE_PFFCEN_SHIFT)
  598. #define I40E_PFGEN_STATE_PFLINKEN_SHIFT 2
  599. #define I40E_PFGEN_STATE_PFLINKEN_MASK I40E_MASK(0x1, I40E_PFGEN_STATE_PFLINKEN_SHIFT)
  600. #define I40E_PFGEN_STATE_PFSCEN_SHIFT 3
  601. #define I40E_PFGEN_STATE_PFSCEN_MASK I40E_MASK(0x1, I40E_PFGEN_STATE_PFSCEN_SHIFT)
  602. #define I40E_PRTGEN_CNF 0x000B8120 /* Reset: POR */
  603. #define I40E_PRTGEN_CNF_PORT_DIS_SHIFT 0
  604. #define I40E_PRTGEN_CNF_PORT_DIS_MASK I40E_MASK(0x1, I40E_PRTGEN_CNF_PORT_DIS_SHIFT)
  605. #define I40E_PRTGEN_CNF_ALLOW_PORT_DIS_SHIFT 1
  606. #define I40E_PRTGEN_CNF_ALLOW_PORT_DIS_MASK I40E_MASK(0x1, I40E_PRTGEN_CNF_ALLOW_PORT_DIS_SHIFT)
  607. #define I40E_PRTGEN_CNF_EMP_PORT_DIS_SHIFT 2
  608. #define I40E_PRTGEN_CNF_EMP_PORT_DIS_MASK I40E_MASK(0x1, I40E_PRTGEN_CNF_EMP_PORT_DIS_SHIFT)
  609. #define I40E_PRTGEN_CNF2 0x000B8160 /* Reset: POR */
  610. #define I40E_PRTGEN_CNF2_ACTIVATE_PORT_LINK_SHIFT 0
  611. #define I40E_PRTGEN_CNF2_ACTIVATE_PORT_LINK_MASK I40E_MASK(0x1, I40E_PRTGEN_CNF2_ACTIVATE_PORT_LINK_SHIFT)
  612. #define I40E_PRTGEN_STATUS 0x000B8100 /* Reset: POR */
  613. #define I40E_PRTGEN_STATUS_PORT_VALID_SHIFT 0
  614. #define I40E_PRTGEN_STATUS_PORT_VALID_MASK I40E_MASK(0x1, I40E_PRTGEN_STATUS_PORT_VALID_SHIFT)
  615. #define I40E_PRTGEN_STATUS_PORT_ACTIVE_SHIFT 1
  616. #define I40E_PRTGEN_STATUS_PORT_ACTIVE_MASK I40E_MASK(0x1, I40E_PRTGEN_STATUS_PORT_ACTIVE_SHIFT)
  617. #define I40E_VFGEN_RSTAT1(_VF) (0x00074400 + ((_VF) * 4)) /* _i=0...127 */ /* Reset: VFR */
  618. #define I40E_VFGEN_RSTAT1_MAX_INDEX 127
  619. #define I40E_VFGEN_RSTAT1_VFR_STATE_SHIFT 0
  620. #define I40E_VFGEN_RSTAT1_VFR_STATE_MASK I40E_MASK(0x3, I40E_VFGEN_RSTAT1_VFR_STATE_SHIFT)
  621. #define I40E_VPGEN_VFRSTAT(_VF) (0x00091C00 + ((_VF) * 4)) /* _i=0...127 */ /* Reset: CORER */
  622. #define I40E_VPGEN_VFRSTAT_MAX_INDEX 127
  623. #define I40E_VPGEN_VFRSTAT_VFRD_SHIFT 0
  624. #define I40E_VPGEN_VFRSTAT_VFRD_MASK I40E_MASK(0x1, I40E_VPGEN_VFRSTAT_VFRD_SHIFT)
  625. #define I40E_VPGEN_VFRTRIG(_VF) (0x00091800 + ((_VF) * 4)) /* _i=0...127 */ /* Reset: CORER */
  626. #define I40E_VPGEN_VFRTRIG_MAX_INDEX 127
  627. #define I40E_VPGEN_VFRTRIG_VFSWR_SHIFT 0
  628. #define I40E_VPGEN_VFRTRIG_VFSWR_MASK I40E_MASK(0x1, I40E_VPGEN_VFRTRIG_VFSWR_SHIFT)
  629. #define I40E_VSIGEN_RSTAT(_VSI) (0x00090800 + ((_VSI) * 4)) /* _i=0...383 */ /* Reset: CORER */
  630. #define I40E_VSIGEN_RSTAT_MAX_INDEX 383
  631. #define I40E_VSIGEN_RSTAT_VMRD_SHIFT 0
  632. #define I40E_VSIGEN_RSTAT_VMRD_MASK I40E_MASK(0x1, I40E_VSIGEN_RSTAT_VMRD_SHIFT)
  633. #define I40E_VSIGEN_RTRIG(_VSI) (0x00090000 + ((_VSI) * 4)) /* _i=0...383 */ /* Reset: CORER */
  634. #define I40E_VSIGEN_RTRIG_MAX_INDEX 383
  635. #define I40E_VSIGEN_RTRIG_VMSWR_SHIFT 0
  636. #define I40E_VSIGEN_RTRIG_VMSWR_MASK I40E_MASK(0x1, I40E_VSIGEN_RTRIG_VMSWR_SHIFT)
  637. #define I40E_GLHMC_FCOEDDPBASE(_i) (0x000C6600 + ((_i) * 4)) /* _i=0...15 */ /* Reset: CORER */
  638. #define I40E_GLHMC_FCOEDDPBASE_MAX_INDEX 15
  639. #define I40E_GLHMC_FCOEDDPBASE_FPMFCOEDDPBASE_SHIFT 0
  640. #define I40E_GLHMC_FCOEDDPBASE_FPMFCOEDDPBASE_MASK I40E_MASK(0xFFFFFF, I40E_GLHMC_FCOEDDPBASE_FPMFCOEDDPBASE_SHIFT)
  641. #define I40E_GLHMC_FCOEDDPCNT(_i) (0x000C6700 + ((_i) * 4)) /* _i=0...15 */ /* Reset: CORER */
  642. #define I40E_GLHMC_FCOEDDPCNT_MAX_INDEX 15
  643. #define I40E_GLHMC_FCOEDDPCNT_FPMFCOEDDPCNT_SHIFT 0
  644. #define I40E_GLHMC_FCOEDDPCNT_FPMFCOEDDPCNT_MASK I40E_MASK(0xFFFFF, I40E_GLHMC_FCOEDDPCNT_FPMFCOEDDPCNT_SHIFT)
  645. #define I40E_GLHMC_FCOEDDPOBJSZ 0x000C2010 /* Reset: CORER */
  646. #define I40E_GLHMC_FCOEDDPOBJSZ_PMFCOEDDPOBJSZ_SHIFT 0
  647. #define I40E_GLHMC_FCOEDDPOBJSZ_PMFCOEDDPOBJSZ_MASK I40E_MASK(0xF, I40E_GLHMC_FCOEDDPOBJSZ_PMFCOEDDPOBJSZ_SHIFT)
  648. #define I40E_GLHMC_FCOEFBASE(_i) (0x000C6800 + ((_i) * 4)) /* _i=0...15 */ /* Reset: CORER */
  649. #define I40E_GLHMC_FCOEFBASE_MAX_INDEX 15
  650. #define I40E_GLHMC_FCOEFBASE_FPMFCOEFBASE_SHIFT 0
  651. #define I40E_GLHMC_FCOEFBASE_FPMFCOEFBASE_MASK I40E_MASK(0xFFFFFF, I40E_GLHMC_FCOEFBASE_FPMFCOEFBASE_SHIFT)
  652. #define I40E_GLHMC_FCOEFCNT(_i) (0x000C6900 + ((_i) * 4)) /* _i=0...15 */ /* Reset: CORER */
  653. #define I40E_GLHMC_FCOEFCNT_MAX_INDEX 15
  654. #define I40E_GLHMC_FCOEFCNT_FPMFCOEFCNT_SHIFT 0
  655. #define I40E_GLHMC_FCOEFCNT_FPMFCOEFCNT_MASK I40E_MASK(0x7FFFFF, I40E_GLHMC_FCOEFCNT_FPMFCOEFCNT_SHIFT)
  656. #define I40E_GLHMC_FCOEFMAX 0x000C20D0 /* Reset: CORER */
  657. #define I40E_GLHMC_FCOEFMAX_PMFCOEFMAX_SHIFT 0
  658. #define I40E_GLHMC_FCOEFMAX_PMFCOEFMAX_MASK I40E_MASK(0xFFFF, I40E_GLHMC_FCOEFMAX_PMFCOEFMAX_SHIFT)
  659. #define I40E_GLHMC_FCOEFOBJSZ 0x000C2018 /* Reset: CORER */
  660. #define I40E_GLHMC_FCOEFOBJSZ_PMFCOEFOBJSZ_SHIFT 0
  661. #define I40E_GLHMC_FCOEFOBJSZ_PMFCOEFOBJSZ_MASK I40E_MASK(0xF, I40E_GLHMC_FCOEFOBJSZ_PMFCOEFOBJSZ_SHIFT)
  662. #define I40E_GLHMC_FCOEMAX 0x000C2014 /* Reset: CORER */
  663. #define I40E_GLHMC_FCOEMAX_PMFCOEMAX_SHIFT 0
  664. #define I40E_GLHMC_FCOEMAX_PMFCOEMAX_MASK I40E_MASK(0x1FFF, I40E_GLHMC_FCOEMAX_PMFCOEMAX_SHIFT)
  665. #define I40E_GLHMC_FSIAVBASE(_i) (0x000C5600 + ((_i) * 4)) /* _i=0...15 */ /* Reset: CORER */
  666. #define I40E_GLHMC_FSIAVBASE_MAX_INDEX 15
  667. #define I40E_GLHMC_FSIAVBASE_FPMFSIAVBASE_SHIFT 0
  668. #define I40E_GLHMC_FSIAVBASE_FPMFSIAVBASE_MASK I40E_MASK(0xFFFFFF, I40E_GLHMC_FSIAVBASE_FPMFSIAVBASE_SHIFT)
  669. #define I40E_GLHMC_FSIAVCNT(_i) (0x000C5700 + ((_i) * 4)) /* _i=0...15 */ /* Reset: CORER */
  670. #define I40E_GLHMC_FSIAVCNT_MAX_INDEX 15
  671. #define I40E_GLHMC_FSIAVCNT_FPMFSIAVCNT_SHIFT 0
  672. #define I40E_GLHMC_FSIAVCNT_FPMFSIAVCNT_MASK I40E_MASK(0x1FFFFFFF, I40E_GLHMC_FSIAVCNT_FPMFSIAVCNT_SHIFT)
  673. #define I40E_GLHMC_FSIAVCNT_RSVD_SHIFT 29
  674. #define I40E_GLHMC_FSIAVCNT_RSVD_MASK I40E_MASK(0x7, I40E_GLHMC_FSIAVCNT_RSVD_SHIFT)
  675. #define I40E_GLHMC_FSIAVMAX 0x000C2068 /* Reset: CORER */
  676. #define I40E_GLHMC_FSIAVMAX_PMFSIAVMAX_SHIFT 0
  677. #define I40E_GLHMC_FSIAVMAX_PMFSIAVMAX_MASK I40E_MASK(0x1FFFF, I40E_GLHMC_FSIAVMAX_PMFSIAVMAX_SHIFT)
  678. #define I40E_GLHMC_FSIAVOBJSZ 0x000C2064 /* Reset: CORER */
  679. #define I40E_GLHMC_FSIAVOBJSZ_PMFSIAVOBJSZ_SHIFT 0
  680. #define I40E_GLHMC_FSIAVOBJSZ_PMFSIAVOBJSZ_MASK I40E_MASK(0xF, I40E_GLHMC_FSIAVOBJSZ_PMFSIAVOBJSZ_SHIFT)
  681. #define I40E_GLHMC_FSIMCBASE(_i) (0x000C6000 + ((_i) * 4)) /* _i=0...15 */ /* Reset: CORER */
  682. #define I40E_GLHMC_FSIMCBASE_MAX_INDEX 15
  683. #define I40E_GLHMC_FSIMCBASE_FPMFSIMCBASE_SHIFT 0
  684. #define I40E_GLHMC_FSIMCBASE_FPMFSIMCBASE_MASK I40E_MASK(0xFFFFFF, I40E_GLHMC_FSIMCBASE_FPMFSIMCBASE_SHIFT)
  685. #define I40E_GLHMC_FSIMCCNT(_i) (0x000C6100 + ((_i) * 4)) /* _i=0...15 */ /* Reset: CORER */
  686. #define I40E_GLHMC_FSIMCCNT_MAX_INDEX 15
  687. #define I40E_GLHMC_FSIMCCNT_FPMFSIMCSZ_SHIFT 0
  688. #define I40E_GLHMC_FSIMCCNT_FPMFSIMCSZ_MASK I40E_MASK(0x1FFFFFFF, I40E_GLHMC_FSIMCCNT_FPMFSIMCSZ_SHIFT)
  689. #define I40E_GLHMC_FSIMCMAX 0x000C2060 /* Reset: CORER */
  690. #define I40E_GLHMC_FSIMCMAX_PMFSIMCMAX_SHIFT 0
  691. #define I40E_GLHMC_FSIMCMAX_PMFSIMCMAX_MASK I40E_MASK(0x3FFF, I40E_GLHMC_FSIMCMAX_PMFSIMCMAX_SHIFT)
  692. #define I40E_GLHMC_FSIMCOBJSZ 0x000C205c /* Reset: CORER */
  693. #define I40E_GLHMC_FSIMCOBJSZ_PMFSIMCOBJSZ_SHIFT 0
  694. #define I40E_GLHMC_FSIMCOBJSZ_PMFSIMCOBJSZ_MASK I40E_MASK(0xF, I40E_GLHMC_FSIMCOBJSZ_PMFSIMCOBJSZ_SHIFT)
  695. #define I40E_GLHMC_LANQMAX 0x000C2008 /* Reset: CORER */
  696. #define I40E_GLHMC_LANQMAX_PMLANQMAX_SHIFT 0
  697. #define I40E_GLHMC_LANQMAX_PMLANQMAX_MASK I40E_MASK(0x7FF, I40E_GLHMC_LANQMAX_PMLANQMAX_SHIFT)
  698. #define I40E_GLHMC_LANRXBASE(_i) (0x000C6400 + ((_i) * 4)) /* _i=0...15 */ /* Reset: CORER */
  699. #define I40E_GLHMC_LANRXBASE_MAX_INDEX 15
  700. #define I40E_GLHMC_LANRXBASE_FPMLANRXBASE_SHIFT 0
  701. #define I40E_GLHMC_LANRXBASE_FPMLANRXBASE_MASK I40E_MASK(0xFFFFFF, I40E_GLHMC_LANRXBASE_FPMLANRXBASE_SHIFT)
  702. #define I40E_GLHMC_LANRXCNT(_i) (0x000C6500 + ((_i) * 4)) /* _i=0...15 */ /* Reset: CORER */
  703. #define I40E_GLHMC_LANRXCNT_MAX_INDEX 15
  704. #define I40E_GLHMC_LANRXCNT_FPMLANRXCNT_SHIFT 0
  705. #define I40E_GLHMC_LANRXCNT_FPMLANRXCNT_MASK I40E_MASK(0x7FF, I40E_GLHMC_LANRXCNT_FPMLANRXCNT_SHIFT)
  706. #define I40E_GLHMC_LANRXOBJSZ 0x000C200c /* Reset: CORER */
  707. #define I40E_GLHMC_LANRXOBJSZ_PMLANRXOBJSZ_SHIFT 0
  708. #define I40E_GLHMC_LANRXOBJSZ_PMLANRXOBJSZ_MASK I40E_MASK(0xF, I40E_GLHMC_LANRXOBJSZ_PMLANRXOBJSZ_SHIFT)
  709. #define I40E_GLHMC_LANTXBASE(_i) (0x000C6200 + ((_i) * 4)) /* _i=0...15 */ /* Reset: CORER */
  710. #define I40E_GLHMC_LANTXBASE_MAX_INDEX 15
  711. #define I40E_GLHMC_LANTXBASE_FPMLANTXBASE_SHIFT 0
  712. #define I40E_GLHMC_LANTXBASE_FPMLANTXBASE_MASK I40E_MASK(0xFFFFFF, I40E_GLHMC_LANTXBASE_FPMLANTXBASE_SHIFT)
  713. #define I40E_GLHMC_LANTXBASE_RSVD_SHIFT 24
  714. #define I40E_GLHMC_LANTXBASE_RSVD_MASK I40E_MASK(0xFF, I40E_GLHMC_LANTXBASE_RSVD_SHIFT)
  715. #define I40E_GLHMC_LANTXCNT(_i) (0x000C6300 + ((_i) * 4)) /* _i=0...15 */ /* Reset: CORER */
  716. #define I40E_GLHMC_LANTXCNT_MAX_INDEX 15
  717. #define I40E_GLHMC_LANTXCNT_FPMLANTXCNT_SHIFT 0
  718. #define I40E_GLHMC_LANTXCNT_FPMLANTXCNT_MASK I40E_MASK(0x7FF, I40E_GLHMC_LANTXCNT_FPMLANTXCNT_SHIFT)
  719. #define I40E_GLHMC_LANTXOBJSZ 0x000C2004 /* Reset: CORER */
  720. #define I40E_GLHMC_LANTXOBJSZ_PMLANTXOBJSZ_SHIFT 0
  721. #define I40E_GLHMC_LANTXOBJSZ_PMLANTXOBJSZ_MASK I40E_MASK(0xF, I40E_GLHMC_LANTXOBJSZ_PMLANTXOBJSZ_SHIFT)
  722. #define I40E_GLHMC_PFASSIGN(_i) (0x000C0c00 + ((_i) * 4)) /* _i=0...15 */ /* Reset: CORER */
  723. #define I40E_GLHMC_PFASSIGN_MAX_INDEX 15
  724. #define I40E_GLHMC_PFASSIGN_PMFCNPFASSIGN_SHIFT 0
  725. #define I40E_GLHMC_PFASSIGN_PMFCNPFASSIGN_MASK I40E_MASK(0xF, I40E_GLHMC_PFASSIGN_PMFCNPFASSIGN_SHIFT)
  726. #define I40E_GLHMC_SDPART(_i) (0x000C0800 + ((_i) * 4)) /* _i=0...15 */ /* Reset: CORER */
  727. #define I40E_GLHMC_SDPART_MAX_INDEX 15
  728. #define I40E_GLHMC_SDPART_PMSDBASE_SHIFT 0
  729. #define I40E_GLHMC_SDPART_PMSDBASE_MASK I40E_MASK(0xFFF, I40E_GLHMC_SDPART_PMSDBASE_SHIFT)
  730. #define I40E_GLHMC_SDPART_PMSDSIZE_SHIFT 16
  731. #define I40E_GLHMC_SDPART_PMSDSIZE_MASK I40E_MASK(0x1FFF, I40E_GLHMC_SDPART_PMSDSIZE_SHIFT)
  732. #define I40E_PFHMC_ERRORDATA 0x000C0500 /* Reset: PFR */
  733. #define I40E_PFHMC_ERRORDATA_HMC_ERROR_DATA_SHIFT 0
  734. #define I40E_PFHMC_ERRORDATA_HMC_ERROR_DATA_MASK I40E_MASK(0x3FFFFFFF, I40E_PFHMC_ERRORDATA_HMC_ERROR_DATA_SHIFT)
  735. #define I40E_PFHMC_ERRORINFO 0x000C0400 /* Reset: PFR */
  736. #define I40E_PFHMC_ERRORINFO_PMF_INDEX_SHIFT 0
  737. #define I40E_PFHMC_ERRORINFO_PMF_INDEX_MASK I40E_MASK(0x1F, I40E_PFHMC_ERRORINFO_PMF_INDEX_SHIFT)
  738. #define I40E_PFHMC_ERRORINFO_PMF_ISVF_SHIFT 7
  739. #define I40E_PFHMC_ERRORINFO_PMF_ISVF_MASK I40E_MASK(0x1, I40E_PFHMC_ERRORINFO_PMF_ISVF_SHIFT)
  740. #define I40E_PFHMC_ERRORINFO_HMC_ERROR_TYPE_SHIFT 8
  741. #define I40E_PFHMC_ERRORINFO_HMC_ERROR_TYPE_MASK I40E_MASK(0xF, I40E_PFHMC_ERRORINFO_HMC_ERROR_TYPE_SHIFT)
  742. #define I40E_PFHMC_ERRORINFO_HMC_OBJECT_TYPE_SHIFT 16
  743. #define I40E_PFHMC_ERRORINFO_HMC_OBJECT_TYPE_MASK I40E_MASK(0x1F, I40E_PFHMC_ERRORINFO_HMC_OBJECT_TYPE_SHIFT)
  744. #define I40E_PFHMC_ERRORINFO_ERROR_DETECTED_SHIFT 31
  745. #define I40E_PFHMC_ERRORINFO_ERROR_DETECTED_MASK I40E_MASK(0x1, I40E_PFHMC_ERRORINFO_ERROR_DETECTED_SHIFT)
  746. #define I40E_PFHMC_PDINV 0x000C0300 /* Reset: PFR */
  747. #define I40E_PFHMC_PDINV_PMSDIDX_SHIFT 0
  748. #define I40E_PFHMC_PDINV_PMSDIDX_MASK I40E_MASK(0xFFF, I40E_PFHMC_PDINV_PMSDIDX_SHIFT)
  749. #define I40E_PFHMC_PDINV_PMPDIDX_SHIFT 16
  750. #define I40E_PFHMC_PDINV_PMPDIDX_MASK I40E_MASK(0x1FF, I40E_PFHMC_PDINV_PMPDIDX_SHIFT)
  751. #define I40E_PFHMC_SDCMD 0x000C0000 /* Reset: PFR */
  752. #define I40E_PFHMC_SDCMD_PMSDIDX_SHIFT 0
  753. #define I40E_PFHMC_SDCMD_PMSDIDX_MASK I40E_MASK(0xFFF, I40E_PFHMC_SDCMD_PMSDIDX_SHIFT)
  754. #define I40E_PFHMC_SDCMD_PMSDWR_SHIFT 31
  755. #define I40E_PFHMC_SDCMD_PMSDWR_MASK I40E_MASK(0x1, I40E_PFHMC_SDCMD_PMSDWR_SHIFT)
  756. #define I40E_PFHMC_SDDATAHIGH 0x000C0200 /* Reset: PFR */
  757. #define I40E_PFHMC_SDDATAHIGH_PMSDDATAHIGH_SHIFT 0
  758. #define I40E_PFHMC_SDDATAHIGH_PMSDDATAHIGH_MASK I40E_MASK(0xFFFFFFFF, I40E_PFHMC_SDDATAHIGH_PMSDDATAHIGH_SHIFT)
  759. #define I40E_PFHMC_SDDATALOW 0x000C0100 /* Reset: PFR */
  760. #define I40E_PFHMC_SDDATALOW_PMSDVALID_SHIFT 0
  761. #define I40E_PFHMC_SDDATALOW_PMSDVALID_MASK I40E_MASK(0x1, I40E_PFHMC_SDDATALOW_PMSDVALID_SHIFT)
  762. #define I40E_PFHMC_SDDATALOW_PMSDTYPE_SHIFT 1
  763. #define I40E_PFHMC_SDDATALOW_PMSDTYPE_MASK I40E_MASK(0x1, I40E_PFHMC_SDDATALOW_PMSDTYPE_SHIFT)
  764. #define I40E_PFHMC_SDDATALOW_PMSDBPCOUNT_SHIFT 2
  765. #define I40E_PFHMC_SDDATALOW_PMSDBPCOUNT_MASK I40E_MASK(0x3FF, I40E_PFHMC_SDDATALOW_PMSDBPCOUNT_SHIFT)
  766. #define I40E_PFHMC_SDDATALOW_PMSDDATALOW_SHIFT 12
  767. #define I40E_PFHMC_SDDATALOW_PMSDDATALOW_MASK I40E_MASK(0xFFFFF, I40E_PFHMC_SDDATALOW_PMSDDATALOW_SHIFT)
  768. #define I40E_GL_GP_FUSE(_i) (0x0009400C + ((_i) * 4)) /* _i=0...28 */ /* Reset: POR */
  769. #define I40E_GL_GP_FUSE_MAX_INDEX 28
  770. #define I40E_GL_GP_FUSE_GL_GP_FUSE_SHIFT 0
  771. #define I40E_GL_GP_FUSE_GL_GP_FUSE_MASK I40E_MASK(0xFFFFFFFF, I40E_GL_GP_FUSE_GL_GP_FUSE_SHIFT)
  772. #define I40E_GL_UFUSE 0x00094008 /* Reset: POR */
  773. #define I40E_GL_UFUSE_FOUR_PORT_ENABLE_SHIFT 1
  774. #define I40E_GL_UFUSE_FOUR_PORT_ENABLE_MASK I40E_MASK(0x1, I40E_GL_UFUSE_FOUR_PORT_ENABLE_SHIFT)
  775. #define I40E_GL_UFUSE_NIC_ID_SHIFT 2
  776. #define I40E_GL_UFUSE_NIC_ID_MASK I40E_MASK(0x1, I40E_GL_UFUSE_NIC_ID_SHIFT)
  777. #define I40E_GL_UFUSE_ULT_LOCKOUT_SHIFT 10
  778. #define I40E_GL_UFUSE_ULT_LOCKOUT_MASK I40E_MASK(0x1, I40E_GL_UFUSE_ULT_LOCKOUT_SHIFT)
  779. #define I40E_GL_UFUSE_CLS_LOCKOUT_SHIFT 11
  780. #define I40E_GL_UFUSE_CLS_LOCKOUT_MASK I40E_MASK(0x1, I40E_GL_UFUSE_CLS_LOCKOUT_SHIFT)
  781. #define I40E_EMPINT_GPIO_ENA 0x00088188 /* Reset: POR */
  782. #define I40E_EMPINT_GPIO_ENA_GPIO0_ENA_SHIFT 0
  783. #define I40E_EMPINT_GPIO_ENA_GPIO0_ENA_MASK I40E_MASK(0x1, I40E_EMPINT_GPIO_ENA_GPIO0_ENA_SHIFT)
  784. #define I40E_EMPINT_GPIO_ENA_GPIO1_ENA_SHIFT 1
  785. #define I40E_EMPINT_GPIO_ENA_GPIO1_ENA_MASK I40E_MASK(0x1, I40E_EMPINT_GPIO_ENA_GPIO1_ENA_SHIFT)
  786. #define I40E_EMPINT_GPIO_ENA_GPIO2_ENA_SHIFT 2
  787. #define I40E_EMPINT_GPIO_ENA_GPIO2_ENA_MASK I40E_MASK(0x1, I40E_EMPINT_GPIO_ENA_GPIO2_ENA_SHIFT)
  788. #define I40E_EMPINT_GPIO_ENA_GPIO3_ENA_SHIFT 3
  789. #define I40E_EMPINT_GPIO_ENA_GPIO3_ENA_MASK I40E_MASK(0x1, I40E_EMPINT_GPIO_ENA_GPIO3_ENA_SHIFT)
  790. #define I40E_EMPINT_GPIO_ENA_GPIO4_ENA_SHIFT 4
  791. #define I40E_EMPINT_GPIO_ENA_GPIO4_ENA_MASK I40E_MASK(0x1, I40E_EMPINT_GPIO_ENA_GPIO4_ENA_SHIFT)
  792. #define I40E_EMPINT_GPIO_ENA_GPIO5_ENA_SHIFT 5
  793. #define I40E_EMPINT_GPIO_ENA_GPIO5_ENA_MASK I40E_MASK(0x1, I40E_EMPINT_GPIO_ENA_GPIO5_ENA_SHIFT)
  794. #define I40E_EMPINT_GPIO_ENA_GPIO6_ENA_SHIFT 6
  795. #define I40E_EMPINT_GPIO_ENA_GPIO6_ENA_MASK I40E_MASK(0x1, I40E_EMPINT_GPIO_ENA_GPIO6_ENA_SHIFT)
  796. #define I40E_EMPINT_GPIO_ENA_GPIO7_ENA_SHIFT 7
  797. #define I40E_EMPINT_GPIO_ENA_GPIO7_ENA_MASK I40E_MASK(0x1, I40E_EMPINT_GPIO_ENA_GPIO7_ENA_SHIFT)
  798. #define I40E_EMPINT_GPIO_ENA_GPIO8_ENA_SHIFT 8
  799. #define I40E_EMPINT_GPIO_ENA_GPIO8_ENA_MASK I40E_MASK(0x1, I40E_EMPINT_GPIO_ENA_GPIO8_ENA_SHIFT)
  800. #define I40E_EMPINT_GPIO_ENA_GPIO9_ENA_SHIFT 9
  801. #define I40E_EMPINT_GPIO_ENA_GPIO9_ENA_MASK I40E_MASK(0x1, I40E_EMPINT_GPIO_ENA_GPIO9_ENA_SHIFT)
  802. #define I40E_EMPINT_GPIO_ENA_GPIO10_ENA_SHIFT 10
  803. #define I40E_EMPINT_GPIO_ENA_GPIO10_ENA_MASK I40E_MASK(0x1, I40E_EMPINT_GPIO_ENA_GPIO10_ENA_SHIFT)
  804. #define I40E_EMPINT_GPIO_ENA_GPIO11_ENA_SHIFT 11
  805. #define I40E_EMPINT_GPIO_ENA_GPIO11_ENA_MASK I40E_MASK(0x1, I40E_EMPINT_GPIO_ENA_GPIO11_ENA_SHIFT)
  806. #define I40E_EMPINT_GPIO_ENA_GPIO12_ENA_SHIFT 12
  807. #define I40E_EMPINT_GPIO_ENA_GPIO12_ENA_MASK I40E_MASK(0x1, I40E_EMPINT_GPIO_ENA_GPIO12_ENA_SHIFT)
  808. #define I40E_EMPINT_GPIO_ENA_GPIO13_ENA_SHIFT 13
  809. #define I40E_EMPINT_GPIO_ENA_GPIO13_ENA_MASK I40E_MASK(0x1, I40E_EMPINT_GPIO_ENA_GPIO13_ENA_SHIFT)
  810. #define I40E_EMPINT_GPIO_ENA_GPIO14_ENA_SHIFT 14
  811. #define I40E_EMPINT_GPIO_ENA_GPIO14_ENA_MASK I40E_MASK(0x1, I40E_EMPINT_GPIO_ENA_GPIO14_ENA_SHIFT)
  812. #define I40E_EMPINT_GPIO_ENA_GPIO15_ENA_SHIFT 15
  813. #define I40E_EMPINT_GPIO_ENA_GPIO15_ENA_MASK I40E_MASK(0x1, I40E_EMPINT_GPIO_ENA_GPIO15_ENA_SHIFT)
  814. #define I40E_EMPINT_GPIO_ENA_GPIO16_ENA_SHIFT 16
  815. #define I40E_EMPINT_GPIO_ENA_GPIO16_ENA_MASK I40E_MASK(0x1, I40E_EMPINT_GPIO_ENA_GPIO16_ENA_SHIFT)
  816. #define I40E_EMPINT_GPIO_ENA_GPIO17_ENA_SHIFT 17
  817. #define I40E_EMPINT_GPIO_ENA_GPIO17_ENA_MASK I40E_MASK(0x1, I40E_EMPINT_GPIO_ENA_GPIO17_ENA_SHIFT)
  818. #define I40E_EMPINT_GPIO_ENA_GPIO18_ENA_SHIFT 18
  819. #define I40E_EMPINT_GPIO_ENA_GPIO18_ENA_MASK I40E_MASK(0x1, I40E_EMPINT_GPIO_ENA_GPIO18_ENA_SHIFT)
  820. #define I40E_EMPINT_GPIO_ENA_GPIO19_ENA_SHIFT 19
  821. #define I40E_EMPINT_GPIO_ENA_GPIO19_ENA_MASK I40E_MASK(0x1, I40E_EMPINT_GPIO_ENA_GPIO19_ENA_SHIFT)
  822. #define I40E_EMPINT_GPIO_ENA_GPIO20_ENA_SHIFT 20
  823. #define I40E_EMPINT_GPIO_ENA_GPIO20_ENA_MASK I40E_MASK(0x1, I40E_EMPINT_GPIO_ENA_GPIO20_ENA_SHIFT)
  824. #define I40E_EMPINT_GPIO_ENA_GPIO21_ENA_SHIFT 21
  825. #define I40E_EMPINT_GPIO_ENA_GPIO21_ENA_MASK I40E_MASK(0x1, I40E_EMPINT_GPIO_ENA_GPIO21_ENA_SHIFT)
  826. #define I40E_EMPINT_GPIO_ENA_GPIO22_ENA_SHIFT 22
  827. #define I40E_EMPINT_GPIO_ENA_GPIO22_ENA_MASK I40E_MASK(0x1, I40E_EMPINT_GPIO_ENA_GPIO22_ENA_SHIFT)
  828. #define I40E_EMPINT_GPIO_ENA_GPIO23_ENA_SHIFT 23
  829. #define I40E_EMPINT_GPIO_ENA_GPIO23_ENA_MASK I40E_MASK(0x1, I40E_EMPINT_GPIO_ENA_GPIO23_ENA_SHIFT)
  830. #define I40E_EMPINT_GPIO_ENA_GPIO24_ENA_SHIFT 24
  831. #define I40E_EMPINT_GPIO_ENA_GPIO24_ENA_MASK I40E_MASK(0x1, I40E_EMPINT_GPIO_ENA_GPIO24_ENA_SHIFT)
  832. #define I40E_EMPINT_GPIO_ENA_GPIO25_ENA_SHIFT 25
  833. #define I40E_EMPINT_GPIO_ENA_GPIO25_ENA_MASK I40E_MASK(0x1, I40E_EMPINT_GPIO_ENA_GPIO25_ENA_SHIFT)
  834. #define I40E_EMPINT_GPIO_ENA_GPIO26_ENA_SHIFT 26
  835. #define I40E_EMPINT_GPIO_ENA_GPIO26_ENA_MASK I40E_MASK(0x1, I40E_EMPINT_GPIO_ENA_GPIO26_ENA_SHIFT)
  836. #define I40E_EMPINT_GPIO_ENA_GPIO27_ENA_SHIFT 27
  837. #define I40E_EMPINT_GPIO_ENA_GPIO27_ENA_MASK I40E_MASK(0x1, I40E_EMPINT_GPIO_ENA_GPIO27_ENA_SHIFT)
  838. #define I40E_EMPINT_GPIO_ENA_GPIO28_ENA_SHIFT 28
  839. #define I40E_EMPINT_GPIO_ENA_GPIO28_ENA_MASK I40E_MASK(0x1, I40E_EMPINT_GPIO_ENA_GPIO28_ENA_SHIFT)
  840. #define I40E_EMPINT_GPIO_ENA_GPIO29_ENA_SHIFT 29
  841. #define I40E_EMPINT_GPIO_ENA_GPIO29_ENA_MASK I40E_MASK(0x1, I40E_EMPINT_GPIO_ENA_GPIO29_ENA_SHIFT)
  842. #define I40E_PFGEN_PORTMDIO_NUM 0x0003F100 /* Reset: CORER */
  843. #define I40E_PFGEN_PORTMDIO_NUM_PORT_NUM_SHIFT 0
  844. #define I40E_PFGEN_PORTMDIO_NUM_PORT_NUM_MASK I40E_MASK(0x3, I40E_PFGEN_PORTMDIO_NUM_PORT_NUM_SHIFT)
  845. #define I40E_PFGEN_PORTMDIO_NUM_VFLINK_STAT_ENA_SHIFT 4
  846. #define I40E_PFGEN_PORTMDIO_NUM_VFLINK_STAT_ENA_MASK I40E_MASK(0x1, I40E_PFGEN_PORTMDIO_NUM_VFLINK_STAT_ENA_SHIFT)
  847. #define I40E_PFINT_AEQCTL 0x00038700 /* Reset: CORER */
  848. #define I40E_PFINT_AEQCTL_MSIX_INDX_SHIFT 0
  849. #define I40E_PFINT_AEQCTL_MSIX_INDX_MASK I40E_MASK(0xFF, I40E_PFINT_AEQCTL_MSIX_INDX_SHIFT)
  850. #define I40E_PFINT_AEQCTL_ITR_INDX_SHIFT 11
  851. #define I40E_PFINT_AEQCTL_ITR_INDX_MASK I40E_MASK(0x3, I40E_PFINT_AEQCTL_ITR_INDX_SHIFT)
  852. #define I40E_PFINT_AEQCTL_MSIX0_INDX_SHIFT 13
  853. #define I40E_PFINT_AEQCTL_MSIX0_INDX_MASK I40E_MASK(0x7, I40E_PFINT_AEQCTL_MSIX0_INDX_SHIFT)
  854. #define I40E_PFINT_AEQCTL_CAUSE_ENA_SHIFT 30
  855. #define I40E_PFINT_AEQCTL_CAUSE_ENA_MASK I40E_MASK(0x1, I40E_PFINT_AEQCTL_CAUSE_ENA_SHIFT)
  856. #define I40E_PFINT_AEQCTL_INTEVENT_SHIFT 31
  857. #define I40E_PFINT_AEQCTL_INTEVENT_MASK I40E_MASK(0x1, I40E_PFINT_AEQCTL_INTEVENT_SHIFT)
  858. #define I40E_PFINT_CEQCTL(_INTPF) (0x00036800 + ((_INTPF) * 4)) /* _i=0...511 */ /* Reset: CORER */
  859. #define I40E_PFINT_CEQCTL_MAX_INDEX 511
  860. #define I40E_PFINT_CEQCTL_MSIX_INDX_SHIFT 0
  861. #define I40E_PFINT_CEQCTL_MSIX_INDX_MASK I40E_MASK(0xFF, I40E_PFINT_CEQCTL_MSIX_INDX_SHIFT)
  862. #define I40E_PFINT_CEQCTL_ITR_INDX_SHIFT 11
  863. #define I40E_PFINT_CEQCTL_ITR_INDX_MASK I40E_MASK(0x3, I40E_PFINT_CEQCTL_ITR_INDX_SHIFT)
  864. #define I40E_PFINT_CEQCTL_MSIX0_INDX_SHIFT 13
  865. #define I40E_PFINT_CEQCTL_MSIX0_INDX_MASK I40E_MASK(0x7, I40E_PFINT_CEQCTL_MSIX0_INDX_SHIFT)
  866. #define I40E_PFINT_CEQCTL_NEXTQ_INDX_SHIFT 16
  867. #define I40E_PFINT_CEQCTL_NEXTQ_INDX_MASK I40E_MASK(0x7FF, I40E_PFINT_CEQCTL_NEXTQ_INDX_SHIFT)
  868. #define I40E_PFINT_CEQCTL_NEXTQ_TYPE_SHIFT 27
  869. #define I40E_PFINT_CEQCTL_NEXTQ_TYPE_MASK I40E_MASK(0x3, I40E_PFINT_CEQCTL_NEXTQ_TYPE_SHIFT)
  870. #define I40E_PFINT_CEQCTL_CAUSE_ENA_SHIFT 30
  871. #define I40E_PFINT_CEQCTL_CAUSE_ENA_MASK I40E_MASK(0x1, I40E_PFINT_CEQCTL_CAUSE_ENA_SHIFT)
  872. #define I40E_PFINT_CEQCTL_INTEVENT_SHIFT 31
  873. #define I40E_PFINT_CEQCTL_INTEVENT_MASK I40E_MASK(0x1, I40E_PFINT_CEQCTL_INTEVENT_SHIFT)
  874. #define I40E_GLINT_CTL 0x0003F800 /* Reset: CORER */
  875. #define I40E_GLINT_CTL_DIS_AUTOMASK_PF0_SHIFT 0
  876. #define I40E_GLINT_CTL_DIS_AUTOMASK_PF0_MASK I40E_MASK(0x1, I40E_GLINT_CTL_DIS_AUTOMASK_PF0_SHIFT)
  877. #define I40E_GLINT_CTL_DIS_AUTOMASK_VF0_SHIFT 1
  878. #define I40E_GLINT_CTL_DIS_AUTOMASK_VF0_MASK I40E_MASK(0x1, I40E_GLINT_CTL_DIS_AUTOMASK_VF0_SHIFT)
  879. #define I40E_GLINT_CTL_DIS_AUTOMASK_N_SHIFT 2
  880. #define I40E_GLINT_CTL_DIS_AUTOMASK_N_MASK I40E_MASK(0x1, I40E_GLINT_CTL_DIS_AUTOMASK_N_SHIFT)
  881. #define I40E_PFINT_DYN_CTL0 0x00038480 /* Reset: PFR */
  882. #define I40E_PFINT_DYN_CTL0_INTENA_SHIFT 0
  883. #define I40E_PFINT_DYN_CTL0_INTENA_MASK I40E_MASK(0x1, I40E_PFINT_DYN_CTL0_INTENA_SHIFT)
  884. #define I40E_PFINT_DYN_CTL0_CLEARPBA_SHIFT 1
  885. #define I40E_PFINT_DYN_CTL0_CLEARPBA_MASK I40E_MASK(0x1, I40E_PFINT_DYN_CTL0_CLEARPBA_SHIFT)
  886. #define I40E_PFINT_DYN_CTL0_SWINT_TRIG_SHIFT 2
  887. #define I40E_PFINT_DYN_CTL0_SWINT_TRIG_MASK I40E_MASK(0x1, I40E_PFINT_DYN_CTL0_SWINT_TRIG_SHIFT)
  888. #define I40E_PFINT_DYN_CTL0_ITR_INDX_SHIFT 3
  889. #define I40E_PFINT_DYN_CTL0_ITR_INDX_MASK I40E_MASK(0x3, I40E_PFINT_DYN_CTL0_ITR_INDX_SHIFT)
  890. #define I40E_PFINT_DYN_CTL0_INTERVAL_SHIFT 5
  891. #define I40E_PFINT_DYN_CTL0_INTERVAL_MASK I40E_MASK(0xFFF, I40E_PFINT_DYN_CTL0_INTERVAL_SHIFT)
  892. #define I40E_PFINT_DYN_CTL0_SW_ITR_INDX_ENA_SHIFT 24
  893. #define I40E_PFINT_DYN_CTL0_SW_ITR_INDX_ENA_MASK I40E_MASK(0x1, I40E_PFINT_DYN_CTL0_SW_ITR_INDX_ENA_SHIFT)
  894. #define I40E_PFINT_DYN_CTL0_SW_ITR_INDX_SHIFT 25
  895. #define I40E_PFINT_DYN_CTL0_SW_ITR_INDX_MASK I40E_MASK(0x3, I40E_PFINT_DYN_CTL0_SW_ITR_INDX_SHIFT)
  896. #define I40E_PFINT_DYN_CTL0_INTENA_MSK_SHIFT 31
  897. #define I40E_PFINT_DYN_CTL0_INTENA_MSK_MASK I40E_MASK(0x1, I40E_PFINT_DYN_CTL0_INTENA_MSK_SHIFT)
  898. #define I40E_PFINT_DYN_CTLN(_INTPF) (0x00034800 + ((_INTPF) * 4)) /* _i=0...511 */ /* Reset: PFR */
  899. #define I40E_PFINT_DYN_CTLN_MAX_INDEX 511
  900. #define I40E_PFINT_DYN_CTLN_INTENA_SHIFT 0
  901. #define I40E_PFINT_DYN_CTLN_INTENA_MASK I40E_MASK(0x1, I40E_PFINT_DYN_CTLN_INTENA_SHIFT)
  902. #define I40E_PFINT_DYN_CTLN_CLEARPBA_SHIFT 1
  903. #define I40E_PFINT_DYN_CTLN_CLEARPBA_MASK I40E_MASK(0x1, I40E_PFINT_DYN_CTLN_CLEARPBA_SHIFT)
  904. #define I40E_PFINT_DYN_CTLN_SWINT_TRIG_SHIFT 2
  905. #define I40E_PFINT_DYN_CTLN_SWINT_TRIG_MASK I40E_MASK(0x1, I40E_PFINT_DYN_CTLN_SWINT_TRIG_SHIFT)
  906. #define I40E_PFINT_DYN_CTLN_ITR_INDX_SHIFT 3
  907. #define I40E_PFINT_DYN_CTLN_ITR_INDX_MASK I40E_MASK(0x3, I40E_PFINT_DYN_CTLN_ITR_INDX_SHIFT)
  908. #define I40E_PFINT_DYN_CTLN_INTERVAL_SHIFT 5
  909. #define I40E_PFINT_DYN_CTLN_INTERVAL_MASK I40E_MASK(0xFFF, I40E_PFINT_DYN_CTLN_INTERVAL_SHIFT)
  910. #define I40E_PFINT_DYN_CTLN_SW_ITR_INDX_ENA_SHIFT 24
  911. #define I40E_PFINT_DYN_CTLN_SW_ITR_INDX_ENA_MASK I40E_MASK(0x1, I40E_PFINT_DYN_CTLN_SW_ITR_INDX_ENA_SHIFT)
  912. #define I40E_PFINT_DYN_CTLN_SW_ITR_INDX_SHIFT 25
  913. #define I40E_PFINT_DYN_CTLN_SW_ITR_INDX_MASK I40E_MASK(0x3, I40E_PFINT_DYN_CTLN_SW_ITR_INDX_SHIFT)
  914. #define I40E_PFINT_DYN_CTLN_INTENA_MSK_SHIFT 31
  915. #define I40E_PFINT_DYN_CTLN_INTENA_MSK_MASK I40E_MASK(0x1, I40E_PFINT_DYN_CTLN_INTENA_MSK_SHIFT)
  916. #define I40E_PFINT_GPIO_ENA 0x00088080 /* Reset: CORER */
  917. #define I40E_PFINT_GPIO_ENA_GPIO0_ENA_SHIFT 0
  918. #define I40E_PFINT_GPIO_ENA_GPIO0_ENA_MASK I40E_MASK(0x1, I40E_PFINT_GPIO_ENA_GPIO0_ENA_SHIFT)
  919. #define I40E_PFINT_GPIO_ENA_GPIO1_ENA_SHIFT 1
  920. #define I40E_PFINT_GPIO_ENA_GPIO1_ENA_MASK I40E_MASK(0x1, I40E_PFINT_GPIO_ENA_GPIO1_ENA_SHIFT)
  921. #define I40E_PFINT_GPIO_ENA_GPIO2_ENA_SHIFT 2
  922. #define I40E_PFINT_GPIO_ENA_GPIO2_ENA_MASK I40E_MASK(0x1, I40E_PFINT_GPIO_ENA_GPIO2_ENA_SHIFT)
  923. #define I40E_PFINT_GPIO_ENA_GPIO3_ENA_SHIFT 3
  924. #define I40E_PFINT_GPIO_ENA_GPIO3_ENA_MASK I40E_MASK(0x1, I40E_PFINT_GPIO_ENA_GPIO3_ENA_SHIFT)
  925. #define I40E_PFINT_GPIO_ENA_GPIO4_ENA_SHIFT 4
  926. #define I40E_PFINT_GPIO_ENA_GPIO4_ENA_MASK I40E_MASK(0x1, I40E_PFINT_GPIO_ENA_GPIO4_ENA_SHIFT)
  927. #define I40E_PFINT_GPIO_ENA_GPIO5_ENA_SHIFT 5
  928. #define I40E_PFINT_GPIO_ENA_GPIO5_ENA_MASK I40E_MASK(0x1, I40E_PFINT_GPIO_ENA_GPIO5_ENA_SHIFT)
  929. #define I40E_PFINT_GPIO_ENA_GPIO6_ENA_SHIFT 6
  930. #define I40E_PFINT_GPIO_ENA_GPIO6_ENA_MASK I40E_MASK(0x1, I40E_PFINT_GPIO_ENA_GPIO6_ENA_SHIFT)
  931. #define I40E_PFINT_GPIO_ENA_GPIO7_ENA_SHIFT 7
  932. #define I40E_PFINT_GPIO_ENA_GPIO7_ENA_MASK I40E_MASK(0x1, I40E_PFINT_GPIO_ENA_GPIO7_ENA_SHIFT)
  933. #define I40E_PFINT_GPIO_ENA_GPIO8_ENA_SHIFT 8
  934. #define I40E_PFINT_GPIO_ENA_GPIO8_ENA_MASK I40E_MASK(0x1, I40E_PFINT_GPIO_ENA_GPIO8_ENA_SHIFT)
  935. #define I40E_PFINT_GPIO_ENA_GPIO9_ENA_SHIFT 9
  936. #define I40E_PFINT_GPIO_ENA_GPIO9_ENA_MASK I40E_MASK(0x1, I40E_PFINT_GPIO_ENA_GPIO9_ENA_SHIFT)
  937. #define I40E_PFINT_GPIO_ENA_GPIO10_ENA_SHIFT 10
  938. #define I40E_PFINT_GPIO_ENA_GPIO10_ENA_MASK I40E_MASK(0x1, I40E_PFINT_GPIO_ENA_GPIO10_ENA_SHIFT)
  939. #define I40E_PFINT_GPIO_ENA_GPIO11_ENA_SHIFT 11
  940. #define I40E_PFINT_GPIO_ENA_GPIO11_ENA_MASK I40E_MASK(0x1, I40E_PFINT_GPIO_ENA_GPIO11_ENA_SHIFT)
  941. #define I40E_PFINT_GPIO_ENA_GPIO12_ENA_SHIFT 12
  942. #define I40E_PFINT_GPIO_ENA_GPIO12_ENA_MASK I40E_MASK(0x1, I40E_PFINT_GPIO_ENA_GPIO12_ENA_SHIFT)
  943. #define I40E_PFINT_GPIO_ENA_GPIO13_ENA_SHIFT 13
  944. #define I40E_PFINT_GPIO_ENA_GPIO13_ENA_MASK I40E_MASK(0x1, I40E_PFINT_GPIO_ENA_GPIO13_ENA_SHIFT)
  945. #define I40E_PFINT_GPIO_ENA_GPIO14_ENA_SHIFT 14
  946. #define I40E_PFINT_GPIO_ENA_GPIO14_ENA_MASK I40E_MASK(0x1, I40E_PFINT_GPIO_ENA_GPIO14_ENA_SHIFT)
  947. #define I40E_PFINT_GPIO_ENA_GPIO15_ENA_SHIFT 15
  948. #define I40E_PFINT_GPIO_ENA_GPIO15_ENA_MASK I40E_MASK(0x1, I40E_PFINT_GPIO_ENA_GPIO15_ENA_SHIFT)
  949. #define I40E_PFINT_GPIO_ENA_GPIO16_ENA_SHIFT 16
  950. #define I40E_PFINT_GPIO_ENA_GPIO16_ENA_MASK I40E_MASK(0x1, I40E_PFINT_GPIO_ENA_GPIO16_ENA_SHIFT)
  951. #define I40E_PFINT_GPIO_ENA_GPIO17_ENA_SHIFT 17
  952. #define I40E_PFINT_GPIO_ENA_GPIO17_ENA_MASK I40E_MASK(0x1, I40E_PFINT_GPIO_ENA_GPIO17_ENA_SHIFT)
  953. #define I40E_PFINT_GPIO_ENA_GPIO18_ENA_SHIFT 18
  954. #define I40E_PFINT_GPIO_ENA_GPIO18_ENA_MASK I40E_MASK(0x1, I40E_PFINT_GPIO_ENA_GPIO18_ENA_SHIFT)
  955. #define I40E_PFINT_GPIO_ENA_GPIO19_ENA_SHIFT 19
  956. #define I40E_PFINT_GPIO_ENA_GPIO19_ENA_MASK I40E_MASK(0x1, I40E_PFINT_GPIO_ENA_GPIO19_ENA_SHIFT)
  957. #define I40E_PFINT_GPIO_ENA_GPIO20_ENA_SHIFT 20
  958. #define I40E_PFINT_GPIO_ENA_GPIO20_ENA_MASK I40E_MASK(0x1, I40E_PFINT_GPIO_ENA_GPIO20_ENA_SHIFT)
  959. #define I40E_PFINT_GPIO_ENA_GPIO21_ENA_SHIFT 21
  960. #define I40E_PFINT_GPIO_ENA_GPIO21_ENA_MASK I40E_MASK(0x1, I40E_PFINT_GPIO_ENA_GPIO21_ENA_SHIFT)
  961. #define I40E_PFINT_GPIO_ENA_GPIO22_ENA_SHIFT 22
  962. #define I40E_PFINT_GPIO_ENA_GPIO22_ENA_MASK I40E_MASK(0x1, I40E_PFINT_GPIO_ENA_GPIO22_ENA_SHIFT)
  963. #define I40E_PFINT_GPIO_ENA_GPIO23_ENA_SHIFT 23
  964. #define I40E_PFINT_GPIO_ENA_GPIO23_ENA_MASK I40E_MASK(0x1, I40E_PFINT_GPIO_ENA_GPIO23_ENA_SHIFT)
  965. #define I40E_PFINT_GPIO_ENA_GPIO24_ENA_SHIFT 24
  966. #define I40E_PFINT_GPIO_ENA_GPIO24_ENA_MASK I40E_MASK(0x1, I40E_PFINT_GPIO_ENA_GPIO24_ENA_SHIFT)
  967. #define I40E_PFINT_GPIO_ENA_GPIO25_ENA_SHIFT 25
  968. #define I40E_PFINT_GPIO_ENA_GPIO25_ENA_MASK I40E_MASK(0x1, I40E_PFINT_GPIO_ENA_GPIO25_ENA_SHIFT)
  969. #define I40E_PFINT_GPIO_ENA_GPIO26_ENA_SHIFT 26
  970. #define I40E_PFINT_GPIO_ENA_GPIO26_ENA_MASK I40E_MASK(0x1, I40E_PFINT_GPIO_ENA_GPIO26_ENA_SHIFT)
  971. #define I40E_PFINT_GPIO_ENA_GPIO27_ENA_SHIFT 27
  972. #define I40E_PFINT_GPIO_ENA_GPIO27_ENA_MASK I40E_MASK(0x1, I40E_PFINT_GPIO_ENA_GPIO27_ENA_SHIFT)
  973. #define I40E_PFINT_GPIO_ENA_GPIO28_ENA_SHIFT 28
  974. #define I40E_PFINT_GPIO_ENA_GPIO28_ENA_MASK I40E_MASK(0x1, I40E_PFINT_GPIO_ENA_GPIO28_ENA_SHIFT)
  975. #define I40E_PFINT_GPIO_ENA_GPIO29_ENA_SHIFT 29
  976. #define I40E_PFINT_GPIO_ENA_GPIO29_ENA_MASK I40E_MASK(0x1, I40E_PFINT_GPIO_ENA_GPIO29_ENA_SHIFT)
  977. #define I40E_PFINT_ICR0 0x00038780 /* Reset: CORER */
  978. #define I40E_PFINT_ICR0_INTEVENT_SHIFT 0
  979. #define I40E_PFINT_ICR0_INTEVENT_MASK I40E_MASK(0x1, I40E_PFINT_ICR0_INTEVENT_SHIFT)
  980. #define I40E_PFINT_ICR0_QUEUE_0_SHIFT 1
  981. #define I40E_PFINT_ICR0_QUEUE_0_MASK I40E_MASK(0x1, I40E_PFINT_ICR0_QUEUE_0_SHIFT)
  982. #define I40E_PFINT_ICR0_QUEUE_1_SHIFT 2
  983. #define I40E_PFINT_ICR0_QUEUE_1_MASK I40E_MASK(0x1, I40E_PFINT_ICR0_QUEUE_1_SHIFT)
  984. #define I40E_PFINT_ICR0_QUEUE_2_SHIFT 3
  985. #define I40E_PFINT_ICR0_QUEUE_2_MASK I40E_MASK(0x1, I40E_PFINT_ICR0_QUEUE_2_SHIFT)
  986. #define I40E_PFINT_ICR0_QUEUE_3_SHIFT 4
  987. #define I40E_PFINT_ICR0_QUEUE_3_MASK I40E_MASK(0x1, I40E_PFINT_ICR0_QUEUE_3_SHIFT)
  988. #define I40E_PFINT_ICR0_QUEUE_4_SHIFT 5
  989. #define I40E_PFINT_ICR0_QUEUE_4_MASK I40E_MASK(0x1, I40E_PFINT_ICR0_QUEUE_4_SHIFT)
  990. #define I40E_PFINT_ICR0_QUEUE_5_SHIFT 6
  991. #define I40E_PFINT_ICR0_QUEUE_5_MASK I40E_MASK(0x1, I40E_PFINT_ICR0_QUEUE_5_SHIFT)
  992. #define I40E_PFINT_ICR0_QUEUE_6_SHIFT 7
  993. #define I40E_PFINT_ICR0_QUEUE_6_MASK I40E_MASK(0x1, I40E_PFINT_ICR0_QUEUE_6_SHIFT)
  994. #define I40E_PFINT_ICR0_QUEUE_7_SHIFT 8
  995. #define I40E_PFINT_ICR0_QUEUE_7_MASK I40E_MASK(0x1, I40E_PFINT_ICR0_QUEUE_7_SHIFT)
  996. #define I40E_PFINT_ICR0_ECC_ERR_SHIFT 16
  997. #define I40E_PFINT_ICR0_ECC_ERR_MASK I40E_MASK(0x1, I40E_PFINT_ICR0_ECC_ERR_SHIFT)
  998. #define I40E_PFINT_ICR0_MAL_DETECT_SHIFT 19
  999. #define I40E_PFINT_ICR0_MAL_DETECT_MASK I40E_MASK(0x1, I40E_PFINT_ICR0_MAL_DETECT_SHIFT)
  1000. #define I40E_PFINT_ICR0_GRST_SHIFT 20
  1001. #define I40E_PFINT_ICR0_GRST_MASK I40E_MASK(0x1, I40E_PFINT_ICR0_GRST_SHIFT)
  1002. #define I40E_PFINT_ICR0_PCI_EXCEPTION_SHIFT 21
  1003. #define I40E_PFINT_ICR0_PCI_EXCEPTION_MASK I40E_MASK(0x1, I40E_PFINT_ICR0_PCI_EXCEPTION_SHIFT)
  1004. #define I40E_PFINT_ICR0_GPIO_SHIFT 22
  1005. #define I40E_PFINT_ICR0_GPIO_MASK I40E_MASK(0x1, I40E_PFINT_ICR0_GPIO_SHIFT)
  1006. #define I40E_PFINT_ICR0_TIMESYNC_SHIFT 23
  1007. #define I40E_PFINT_ICR0_TIMESYNC_MASK I40E_MASK(0x1, I40E_PFINT_ICR0_TIMESYNC_SHIFT)
  1008. #define I40E_PFINT_ICR0_STORM_DETECT_SHIFT 24
  1009. #define I40E_PFINT_ICR0_STORM_DETECT_MASK I40E_MASK(0x1, I40E_PFINT_ICR0_STORM_DETECT_SHIFT)
  1010. #define I40E_PFINT_ICR0_LINK_STAT_CHANGE_SHIFT 25
  1011. #define I40E_PFINT_ICR0_LINK_STAT_CHANGE_MASK I40E_MASK(0x1, I40E_PFINT_ICR0_LINK_STAT_CHANGE_SHIFT)
  1012. #define I40E_PFINT_ICR0_HMC_ERR_SHIFT 26
  1013. #define I40E_PFINT_ICR0_HMC_ERR_MASK I40E_MASK(0x1, I40E_PFINT_ICR0_HMC_ERR_SHIFT)
  1014. #define I40E_PFINT_ICR0_PE_CRITERR_SHIFT 28
  1015. #define I40E_PFINT_ICR0_PE_CRITERR_MASK I40E_MASK(0x1, I40E_PFINT_ICR0_PE_CRITERR_SHIFT)
  1016. #define I40E_PFINT_ICR0_VFLR_SHIFT 29
  1017. #define I40E_PFINT_ICR0_VFLR_MASK I40E_MASK(0x1, I40E_PFINT_ICR0_VFLR_SHIFT)
  1018. #define I40E_PFINT_ICR0_ADMINQ_SHIFT 30
  1019. #define I40E_PFINT_ICR0_ADMINQ_MASK I40E_MASK(0x1, I40E_PFINT_ICR0_ADMINQ_SHIFT)
  1020. #define I40E_PFINT_ICR0_SWINT_SHIFT 31
  1021. #define I40E_PFINT_ICR0_SWINT_MASK I40E_MASK(0x1, I40E_PFINT_ICR0_SWINT_SHIFT)
  1022. #define I40E_PFINT_ICR0_ENA 0x00038800 /* Reset: CORER */
  1023. #define I40E_PFINT_ICR0_ENA_ECC_ERR_SHIFT 16
  1024. #define I40E_PFINT_ICR0_ENA_ECC_ERR_MASK I40E_MASK(0x1, I40E_PFINT_ICR0_ENA_ECC_ERR_SHIFT)
  1025. #define I40E_PFINT_ICR0_ENA_MAL_DETECT_SHIFT 19
  1026. #define I40E_PFINT_ICR0_ENA_MAL_DETECT_MASK I40E_MASK(0x1, I40E_PFINT_ICR0_ENA_MAL_DETECT_SHIFT)
  1027. #define I40E_PFINT_ICR0_ENA_GRST_SHIFT 20
  1028. #define I40E_PFINT_ICR0_ENA_GRST_MASK I40E_MASK(0x1, I40E_PFINT_ICR0_ENA_GRST_SHIFT)
  1029. #define I40E_PFINT_ICR0_ENA_PCI_EXCEPTION_SHIFT 21
  1030. #define I40E_PFINT_ICR0_ENA_PCI_EXCEPTION_MASK I40E_MASK(0x1, I40E_PFINT_ICR0_ENA_PCI_EXCEPTION_SHIFT)
  1031. #define I40E_PFINT_ICR0_ENA_GPIO_SHIFT 22
  1032. #define I40E_PFINT_ICR0_ENA_GPIO_MASK I40E_MASK(0x1, I40E_PFINT_ICR0_ENA_GPIO_SHIFT)
  1033. #define I40E_PFINT_ICR0_ENA_TIMESYNC_SHIFT 23
  1034. #define I40E_PFINT_ICR0_ENA_TIMESYNC_MASK I40E_MASK(0x1, I40E_PFINT_ICR0_ENA_TIMESYNC_SHIFT)
  1035. #define I40E_PFINT_ICR0_ENA_STORM_DETECT_SHIFT 24
  1036. #define I40E_PFINT_ICR0_ENA_STORM_DETECT_MASK I40E_MASK(0x1, I40E_PFINT_ICR0_ENA_STORM_DETECT_SHIFT)
  1037. #define I40E_PFINT_ICR0_ENA_LINK_STAT_CHANGE_SHIFT 25
  1038. #define I40E_PFINT_ICR0_ENA_LINK_STAT_CHANGE_MASK I40E_MASK(0x1, I40E_PFINT_ICR0_ENA_LINK_STAT_CHANGE_SHIFT)
  1039. #define I40E_PFINT_ICR0_ENA_HMC_ERR_SHIFT 26
  1040. #define I40E_PFINT_ICR0_ENA_HMC_ERR_MASK I40E_MASK(0x1, I40E_PFINT_ICR0_ENA_HMC_ERR_SHIFT)
  1041. #define I40E_PFINT_ICR0_ENA_PE_CRITERR_SHIFT 28
  1042. #define I40E_PFINT_ICR0_ENA_PE_CRITERR_MASK I40E_MASK(0x1, I40E_PFINT_ICR0_ENA_PE_CRITERR_SHIFT)
  1043. #define I40E_PFINT_ICR0_ENA_VFLR_SHIFT 29
  1044. #define I40E_PFINT_ICR0_ENA_VFLR_MASK I40E_MASK(0x1, I40E_PFINT_ICR0_ENA_VFLR_SHIFT)
  1045. #define I40E_PFINT_ICR0_ENA_ADMINQ_SHIFT 30
  1046. #define I40E_PFINT_ICR0_ENA_ADMINQ_MASK I40E_MASK(0x1, I40E_PFINT_ICR0_ENA_ADMINQ_SHIFT)
  1047. #define I40E_PFINT_ICR0_ENA_RSVD_SHIFT 31
  1048. #define I40E_PFINT_ICR0_ENA_RSVD_MASK I40E_MASK(0x1, I40E_PFINT_ICR0_ENA_RSVD_SHIFT)
  1049. #define I40E_PFINT_ITR0(_i) (0x00038000 + ((_i) * 128)) /* _i=0...2 */ /* Reset: PFR */
  1050. #define I40E_PFINT_ITR0_MAX_INDEX 2
  1051. #define I40E_PFINT_ITR0_INTERVAL_SHIFT 0
  1052. #define I40E_PFINT_ITR0_INTERVAL_MASK I40E_MASK(0xFFF, I40E_PFINT_ITR0_INTERVAL_SHIFT)
  1053. #define I40E_PFINT_ITRN(_i, _INTPF) (0x00030000 + ((_i) * 2048 + (_INTPF) * 4)) /* _i=0...2, _INTPF=0...511 */ /* Reset: PFR */
  1054. #define I40E_PFINT_ITRN_MAX_INDEX 2
  1055. #define I40E_PFINT_ITRN_INTERVAL_SHIFT 0
  1056. #define I40E_PFINT_ITRN_INTERVAL_MASK I40E_MASK(0xFFF, I40E_PFINT_ITRN_INTERVAL_SHIFT)
  1057. #define I40E_PFINT_LNKLST0 0x00038500 /* Reset: PFR */
  1058. #define I40E_PFINT_LNKLST0_FIRSTQ_INDX_SHIFT 0
  1059. #define I40E_PFINT_LNKLST0_FIRSTQ_INDX_MASK I40E_MASK(0x7FF, I40E_PFINT_LNKLST0_FIRSTQ_INDX_SHIFT)
  1060. #define I40E_PFINT_LNKLST0_FIRSTQ_TYPE_SHIFT 11
  1061. #define I40E_PFINT_LNKLST0_FIRSTQ_TYPE_MASK I40E_MASK(0x3, I40E_PFINT_LNKLST0_FIRSTQ_TYPE_SHIFT)
  1062. #define I40E_PFINT_LNKLSTN(_INTPF) (0x00035000 + ((_INTPF) * 4)) /* _i=0...511 */ /* Reset: PFR */
  1063. #define I40E_PFINT_LNKLSTN_MAX_INDEX 511
  1064. #define I40E_PFINT_LNKLSTN_FIRSTQ_INDX_SHIFT 0
  1065. #define I40E_PFINT_LNKLSTN_FIRSTQ_INDX_MASK I40E_MASK(0x7FF, I40E_PFINT_LNKLSTN_FIRSTQ_INDX_SHIFT)
  1066. #define I40E_PFINT_LNKLSTN_FIRSTQ_TYPE_SHIFT 11
  1067. #define I40E_PFINT_LNKLSTN_FIRSTQ_TYPE_MASK I40E_MASK(0x3, I40E_PFINT_LNKLSTN_FIRSTQ_TYPE_SHIFT)
  1068. #define I40E_PFINT_RATE0 0x00038580 /* Reset: PFR */
  1069. #define I40E_PFINT_RATE0_INTERVAL_SHIFT 0
  1070. #define I40E_PFINT_RATE0_INTERVAL_MASK I40E_MASK(0x3F, I40E_PFINT_RATE0_INTERVAL_SHIFT)
  1071. #define I40E_PFINT_RATE0_INTRL_ENA_SHIFT 6
  1072. #define I40E_PFINT_RATE0_INTRL_ENA_MASK I40E_MASK(0x1, I40E_PFINT_RATE0_INTRL_ENA_SHIFT)
  1073. #define I40E_PFINT_RATEN(_INTPF) (0x00035800 + ((_INTPF) * 4)) /* _i=0...511 */ /* Reset: PFR */
  1074. #define I40E_PFINT_RATEN_MAX_INDEX 511
  1075. #define I40E_PFINT_RATEN_INTERVAL_SHIFT 0
  1076. #define I40E_PFINT_RATEN_INTERVAL_MASK I40E_MASK(0x3F, I40E_PFINT_RATEN_INTERVAL_SHIFT)
  1077. #define I40E_PFINT_RATEN_INTRL_ENA_SHIFT 6
  1078. #define I40E_PFINT_RATEN_INTRL_ENA_MASK I40E_MASK(0x1, I40E_PFINT_RATEN_INTRL_ENA_SHIFT)
  1079. #define I40E_PFINT_STAT_CTL0 0x00038400 /* Reset: CORER */
  1080. #define I40E_PFINT_STAT_CTL0_OTHER_ITR_INDX_SHIFT 2
  1081. #define I40E_PFINT_STAT_CTL0_OTHER_ITR_INDX_MASK I40E_MASK(0x3, I40E_PFINT_STAT_CTL0_OTHER_ITR_INDX_SHIFT)
  1082. #define I40E_QINT_RQCTL(_Q) (0x0003A000 + ((_Q) * 4)) /* _i=0...1535 */ /* Reset: CORER */
  1083. #define I40E_QINT_RQCTL_MAX_INDEX 1535
  1084. #define I40E_QINT_RQCTL_MSIX_INDX_SHIFT 0
  1085. #define I40E_QINT_RQCTL_MSIX_INDX_MASK I40E_MASK(0xFF, I40E_QINT_RQCTL_MSIX_INDX_SHIFT)
  1086. #define I40E_QINT_RQCTL_ITR_INDX_SHIFT 11
  1087. #define I40E_QINT_RQCTL_ITR_INDX_MASK I40E_MASK(0x3, I40E_QINT_RQCTL_ITR_INDX_SHIFT)
  1088. #define I40E_QINT_RQCTL_MSIX0_INDX_SHIFT 13
  1089. #define I40E_QINT_RQCTL_MSIX0_INDX_MASK I40E_MASK(0x7, I40E_QINT_RQCTL_MSIX0_INDX_SHIFT)
  1090. #define I40E_QINT_RQCTL_NEXTQ_INDX_SHIFT 16
  1091. #define I40E_QINT_RQCTL_NEXTQ_INDX_MASK I40E_MASK(0x7FF, I40E_QINT_RQCTL_NEXTQ_INDX_SHIFT)
  1092. #define I40E_QINT_RQCTL_NEXTQ_TYPE_SHIFT 27
  1093. #define I40E_QINT_RQCTL_NEXTQ_TYPE_MASK I40E_MASK(0x3, I40E_QINT_RQCTL_NEXTQ_TYPE_SHIFT)
  1094. #define I40E_QINT_RQCTL_CAUSE_ENA_SHIFT 30
  1095. #define I40E_QINT_RQCTL_CAUSE_ENA_MASK I40E_MASK(0x1, I40E_QINT_RQCTL_CAUSE_ENA_SHIFT)
  1096. #define I40E_QINT_RQCTL_INTEVENT_SHIFT 31
  1097. #define I40E_QINT_RQCTL_INTEVENT_MASK I40E_MASK(0x1, I40E_QINT_RQCTL_INTEVENT_SHIFT)
  1098. #define I40E_QINT_TQCTL(_Q) (0x0003C000 + ((_Q) * 4)) /* _i=0...1535 */ /* Reset: CORER */
  1099. #define I40E_QINT_TQCTL_MAX_INDEX 1535
  1100. #define I40E_QINT_TQCTL_MSIX_INDX_SHIFT 0
  1101. #define I40E_QINT_TQCTL_MSIX_INDX_MASK I40E_MASK(0xFF, I40E_QINT_TQCTL_MSIX_INDX_SHIFT)
  1102. #define I40E_QINT_TQCTL_ITR_INDX_SHIFT 11
  1103. #define I40E_QINT_TQCTL_ITR_INDX_MASK I40E_MASK(0x3, I40E_QINT_TQCTL_ITR_INDX_SHIFT)
  1104. #define I40E_QINT_TQCTL_MSIX0_INDX_SHIFT 13
  1105. #define I40E_QINT_TQCTL_MSIX0_INDX_MASK I40E_MASK(0x7, I40E_QINT_TQCTL_MSIX0_INDX_SHIFT)
  1106. #define I40E_QINT_TQCTL_NEXTQ_INDX_SHIFT 16
  1107. #define I40E_QINT_TQCTL_NEXTQ_INDX_MASK I40E_MASK(0x7FF, I40E_QINT_TQCTL_NEXTQ_INDX_SHIFT)
  1108. #define I40E_QINT_TQCTL_NEXTQ_TYPE_SHIFT 27
  1109. #define I40E_QINT_TQCTL_NEXTQ_TYPE_MASK I40E_MASK(0x3, I40E_QINT_TQCTL_NEXTQ_TYPE_SHIFT)
  1110. #define I40E_QINT_TQCTL_CAUSE_ENA_SHIFT 30
  1111. #define I40E_QINT_TQCTL_CAUSE_ENA_MASK I40E_MASK(0x1, I40E_QINT_TQCTL_CAUSE_ENA_SHIFT)
  1112. #define I40E_QINT_TQCTL_INTEVENT_SHIFT 31
  1113. #define I40E_QINT_TQCTL_INTEVENT_MASK I40E_MASK(0x1, I40E_QINT_TQCTL_INTEVENT_SHIFT)
  1114. #define I40E_VFINT_DYN_CTL0(_VF) (0x0002A400 + ((_VF) * 4)) /* _i=0...127 */ /* Reset: VFR */
  1115. #define I40E_VFINT_DYN_CTL0_MAX_INDEX 127
  1116. #define I40E_VFINT_DYN_CTL0_INTENA_SHIFT 0
  1117. #define I40E_VFINT_DYN_CTL0_INTENA_MASK I40E_MASK(0x1, I40E_VFINT_DYN_CTL0_INTENA_SHIFT)
  1118. #define I40E_VFINT_DYN_CTL0_CLEARPBA_SHIFT 1
  1119. #define I40E_VFINT_DYN_CTL0_CLEARPBA_MASK I40E_MASK(0x1, I40E_VFINT_DYN_CTL0_CLEARPBA_SHIFT)
  1120. #define I40E_VFINT_DYN_CTL0_SWINT_TRIG_SHIFT 2
  1121. #define I40E_VFINT_DYN_CTL0_SWINT_TRIG_MASK I40E_MASK(0x1, I40E_VFINT_DYN_CTL0_SWINT_TRIG_SHIFT)
  1122. #define I40E_VFINT_DYN_CTL0_ITR_INDX_SHIFT 3
  1123. #define I40E_VFINT_DYN_CTL0_ITR_INDX_MASK I40E_MASK(0x3, I40E_VFINT_DYN_CTL0_ITR_INDX_SHIFT)
  1124. #define I40E_VFINT_DYN_CTL0_INTERVAL_SHIFT 5
  1125. #define I40E_VFINT_DYN_CTL0_INTERVAL_MASK I40E_MASK(0xFFF, I40E_VFINT_DYN_CTL0_INTERVAL_SHIFT)
  1126. #define I40E_VFINT_DYN_CTL0_SW_ITR_INDX_ENA_SHIFT 24
  1127. #define I40E_VFINT_DYN_CTL0_SW_ITR_INDX_ENA_MASK I40E_MASK(0x1, I40E_VFINT_DYN_CTL0_SW_ITR_INDX_ENA_SHIFT)
  1128. #define I40E_VFINT_DYN_CTL0_SW_ITR_INDX_SHIFT 25
  1129. #define I40E_VFINT_DYN_CTL0_SW_ITR_INDX_MASK I40E_MASK(0x3, I40E_VFINT_DYN_CTL0_SW_ITR_INDX_SHIFT)
  1130. #define I40E_VFINT_DYN_CTL0_INTENA_MSK_SHIFT 31
  1131. #define I40E_VFINT_DYN_CTL0_INTENA_MSK_MASK I40E_MASK(0x1, I40E_VFINT_DYN_CTL0_INTENA_MSK_SHIFT)
  1132. #define I40E_VFINT_DYN_CTLN(_INTVF) (0x00024800 + ((_INTVF) * 4)) /* _i=0...511 */ /* Reset: VFR */
  1133. #define I40E_VFINT_DYN_CTLN_MAX_INDEX 511
  1134. #define I40E_VFINT_DYN_CTLN_INTENA_SHIFT 0
  1135. #define I40E_VFINT_DYN_CTLN_INTENA_MASK I40E_MASK(0x1, I40E_VFINT_DYN_CTLN_INTENA_SHIFT)
  1136. #define I40E_VFINT_DYN_CTLN_CLEARPBA_SHIFT 1
  1137. #define I40E_VFINT_DYN_CTLN_CLEARPBA_MASK I40E_MASK(0x1, I40E_VFINT_DYN_CTLN_CLEARPBA_SHIFT)
  1138. #define I40E_VFINT_DYN_CTLN_SWINT_TRIG_SHIFT 2
  1139. #define I40E_VFINT_DYN_CTLN_SWINT_TRIG_MASK I40E_MASK(0x1, I40E_VFINT_DYN_CTLN_SWINT_TRIG_SHIFT)
  1140. #define I40E_VFINT_DYN_CTLN_ITR_INDX_SHIFT 3
  1141. #define I40E_VFINT_DYN_CTLN_ITR_INDX_MASK I40E_MASK(0x3, I40E_VFINT_DYN_CTLN_ITR_INDX_SHIFT)
  1142. #define I40E_VFINT_DYN_CTLN_INTERVAL_SHIFT 5
  1143. #define I40E_VFINT_DYN_CTLN_INTERVAL_MASK I40E_MASK(0xFFF, I40E_VFINT_DYN_CTLN_INTERVAL_SHIFT)
  1144. #define I40E_VFINT_DYN_CTLN_SW_ITR_INDX_ENA_SHIFT 24
  1145. #define I40E_VFINT_DYN_CTLN_SW_ITR_INDX_ENA_MASK I40E_MASK(0x1, I40E_VFINT_DYN_CTLN_SW_ITR_INDX_ENA_SHIFT)
  1146. #define I40E_VFINT_DYN_CTLN_SW_ITR_INDX_SHIFT 25
  1147. #define I40E_VFINT_DYN_CTLN_SW_ITR_INDX_MASK I40E_MASK(0x3, I40E_VFINT_DYN_CTLN_SW_ITR_INDX_SHIFT)
  1148. #define I40E_VFINT_DYN_CTLN_INTENA_MSK_SHIFT 31
  1149. #define I40E_VFINT_DYN_CTLN_INTENA_MSK_MASK I40E_MASK(0x1, I40E_VFINT_DYN_CTLN_INTENA_MSK_SHIFT)
  1150. #define I40E_VFINT_ICR0(_VF) (0x0002BC00 + ((_VF) * 4)) /* _i=0...127 */ /* Reset: CORER */
  1151. #define I40E_VFINT_ICR0_MAX_INDEX 127
  1152. #define I40E_VFINT_ICR0_INTEVENT_SHIFT 0
  1153. #define I40E_VFINT_ICR0_INTEVENT_MASK I40E_MASK(0x1, I40E_VFINT_ICR0_INTEVENT_SHIFT)
  1154. #define I40E_VFINT_ICR0_QUEUE_0_SHIFT 1
  1155. #define I40E_VFINT_ICR0_QUEUE_0_MASK I40E_MASK(0x1, I40E_VFINT_ICR0_QUEUE_0_SHIFT)
  1156. #define I40E_VFINT_ICR0_QUEUE_1_SHIFT 2
  1157. #define I40E_VFINT_ICR0_QUEUE_1_MASK I40E_MASK(0x1, I40E_VFINT_ICR0_QUEUE_1_SHIFT)
  1158. #define I40E_VFINT_ICR0_QUEUE_2_SHIFT 3
  1159. #define I40E_VFINT_ICR0_QUEUE_2_MASK I40E_MASK(0x1, I40E_VFINT_ICR0_QUEUE_2_SHIFT)
  1160. #define I40E_VFINT_ICR0_QUEUE_3_SHIFT 4
  1161. #define I40E_VFINT_ICR0_QUEUE_3_MASK I40E_MASK(0x1, I40E_VFINT_ICR0_QUEUE_3_SHIFT)
  1162. #define I40E_VFINT_ICR0_LINK_STAT_CHANGE_SHIFT 25
  1163. #define I40E_VFINT_ICR0_LINK_STAT_CHANGE_MASK I40E_MASK(0x1, I40E_VFINT_ICR0_LINK_STAT_CHANGE_SHIFT)
  1164. #define I40E_VFINT_ICR0_ADMINQ_SHIFT 30
  1165. #define I40E_VFINT_ICR0_ADMINQ_MASK I40E_MASK(0x1, I40E_VFINT_ICR0_ADMINQ_SHIFT)
  1166. #define I40E_VFINT_ICR0_SWINT_SHIFT 31
  1167. #define I40E_VFINT_ICR0_SWINT_MASK I40E_MASK(0x1, I40E_VFINT_ICR0_SWINT_SHIFT)
  1168. #define I40E_VFINT_ICR0_ENA(_VF) (0x0002C000 + ((_VF) * 4)) /* _i=0...127 */ /* Reset: CORER */
  1169. #define I40E_VFINT_ICR0_ENA_MAX_INDEX 127
  1170. #define I40E_VFINT_ICR0_ENA_LINK_STAT_CHANGE_SHIFT 25
  1171. #define I40E_VFINT_ICR0_ENA_LINK_STAT_CHANGE_MASK I40E_MASK(0x1, I40E_VFINT_ICR0_ENA_LINK_STAT_CHANGE_SHIFT)
  1172. #define I40E_VFINT_ICR0_ENA_ADMINQ_SHIFT 30
  1173. #define I40E_VFINT_ICR0_ENA_ADMINQ_MASK I40E_MASK(0x1, I40E_VFINT_ICR0_ENA_ADMINQ_SHIFT)
  1174. #define I40E_VFINT_ICR0_ENA_RSVD_SHIFT 31
  1175. #define I40E_VFINT_ICR0_ENA_RSVD_MASK I40E_MASK(0x1, I40E_VFINT_ICR0_ENA_RSVD_SHIFT)
  1176. #define I40E_VFINT_ITR0(_i, _VF) (0x00028000 + ((_i) * 1024 + (_VF) * 4)) /* _i=0...2, _VF=0...127 */ /* Reset: VFR */
  1177. #define I40E_VFINT_ITR0_MAX_INDEX 2
  1178. #define I40E_VFINT_ITR0_INTERVAL_SHIFT 0
  1179. #define I40E_VFINT_ITR0_INTERVAL_MASK I40E_MASK(0xFFF, I40E_VFINT_ITR0_INTERVAL_SHIFT)
  1180. #define I40E_VFINT_ITRN(_i, _INTVF) (0x00020000 + ((_i) * 2048 + (_INTVF) * 4)) /* _i=0...2, _INTVF=0...511 */ /* Reset: VFR */
  1181. #define I40E_VFINT_ITRN_MAX_INDEX 2
  1182. #define I40E_VFINT_ITRN_INTERVAL_SHIFT 0
  1183. #define I40E_VFINT_ITRN_INTERVAL_MASK I40E_MASK(0xFFF, I40E_VFINT_ITRN_INTERVAL_SHIFT)
  1184. #define I40E_VFINT_STAT_CTL0(_VF) (0x0002A000 + ((_VF) * 4)) /* _i=0...127 */ /* Reset: CORER */
  1185. #define I40E_VFINT_STAT_CTL0_MAX_INDEX 127
  1186. #define I40E_VFINT_STAT_CTL0_OTHER_ITR_INDX_SHIFT 2
  1187. #define I40E_VFINT_STAT_CTL0_OTHER_ITR_INDX_MASK I40E_MASK(0x3, I40E_VFINT_STAT_CTL0_OTHER_ITR_INDX_SHIFT)
  1188. #define I40E_VPINT_AEQCTL(_VF) (0x0002B800 + ((_VF) * 4)) /* _i=0...127 */ /* Reset: CORER */
  1189. #define I40E_VPINT_AEQCTL_MAX_INDEX 127
  1190. #define I40E_VPINT_AEQCTL_MSIX_INDX_SHIFT 0
  1191. #define I40E_VPINT_AEQCTL_MSIX_INDX_MASK I40E_MASK(0xFF, I40E_VPINT_AEQCTL_MSIX_INDX_SHIFT)
  1192. #define I40E_VPINT_AEQCTL_ITR_INDX_SHIFT 11
  1193. #define I40E_VPINT_AEQCTL_ITR_INDX_MASK I40E_MASK(0x3, I40E_VPINT_AEQCTL_ITR_INDX_SHIFT)
  1194. #define I40E_VPINT_AEQCTL_MSIX0_INDX_SHIFT 13
  1195. #define I40E_VPINT_AEQCTL_MSIX0_INDX_MASK I40E_MASK(0x7, I40E_VPINT_AEQCTL_MSIX0_INDX_SHIFT)
  1196. #define I40E_VPINT_AEQCTL_CAUSE_ENA_SHIFT 30
  1197. #define I40E_VPINT_AEQCTL_CAUSE_ENA_MASK I40E_MASK(0x1, I40E_VPINT_AEQCTL_CAUSE_ENA_SHIFT)
  1198. #define I40E_VPINT_AEQCTL_INTEVENT_SHIFT 31
  1199. #define I40E_VPINT_AEQCTL_INTEVENT_MASK I40E_MASK(0x1, I40E_VPINT_AEQCTL_INTEVENT_SHIFT)
  1200. #define I40E_VPINT_CEQCTL(_INTVF) (0x00026800 + ((_INTVF) * 4)) /* _i=0...511 */ /* Reset: CORER */
  1201. #define I40E_VPINT_CEQCTL_MAX_INDEX 511
  1202. #define I40E_VPINT_CEQCTL_MSIX_INDX_SHIFT 0
  1203. #define I40E_VPINT_CEQCTL_MSIX_INDX_MASK I40E_MASK(0xFF, I40E_VPINT_CEQCTL_MSIX_INDX_SHIFT)
  1204. #define I40E_VPINT_CEQCTL_ITR_INDX_SHIFT 11
  1205. #define I40E_VPINT_CEQCTL_ITR_INDX_MASK I40E_MASK(0x3, I40E_VPINT_CEQCTL_ITR_INDX_SHIFT)
  1206. #define I40E_VPINT_CEQCTL_MSIX0_INDX_SHIFT 13
  1207. #define I40E_VPINT_CEQCTL_MSIX0_INDX_MASK I40E_MASK(0x7, I40E_VPINT_CEQCTL_MSIX0_INDX_SHIFT)
  1208. #define I40E_VPINT_CEQCTL_NEXTQ_INDX_SHIFT 16
  1209. #define I40E_VPINT_CEQCTL_NEXTQ_INDX_MASK I40E_MASK(0x7FF, I40E_VPINT_CEQCTL_NEXTQ_INDX_SHIFT)
  1210. #define I40E_VPINT_CEQCTL_NEXTQ_TYPE_SHIFT 27
  1211. #define I40E_VPINT_CEQCTL_NEXTQ_TYPE_MASK I40E_MASK(0x3, I40E_VPINT_CEQCTL_NEXTQ_TYPE_SHIFT)
  1212. #define I40E_VPINT_CEQCTL_CAUSE_ENA_SHIFT 30
  1213. #define I40E_VPINT_CEQCTL_CAUSE_ENA_MASK I40E_MASK(0x1, I40E_VPINT_CEQCTL_CAUSE_ENA_SHIFT)
  1214. #define I40E_VPINT_CEQCTL_INTEVENT_SHIFT 31
  1215. #define I40E_VPINT_CEQCTL_INTEVENT_MASK I40E_MASK(0x1, I40E_VPINT_CEQCTL_INTEVENT_SHIFT)
  1216. #define I40E_VPINT_LNKLST0(_VF) (0x0002A800 + ((_VF) * 4)) /* _i=0...127 */ /* Reset: VFR */
  1217. #define I40E_VPINT_LNKLST0_MAX_INDEX 127
  1218. #define I40E_VPINT_LNKLST0_FIRSTQ_INDX_SHIFT 0
  1219. #define I40E_VPINT_LNKLST0_FIRSTQ_INDX_MASK I40E_MASK(0x7FF, I40E_VPINT_LNKLST0_FIRSTQ_INDX_SHIFT)
  1220. #define I40E_VPINT_LNKLST0_FIRSTQ_TYPE_SHIFT 11
  1221. #define I40E_VPINT_LNKLST0_FIRSTQ_TYPE_MASK I40E_MASK(0x3, I40E_VPINT_LNKLST0_FIRSTQ_TYPE_SHIFT)
  1222. #define I40E_VPINT_LNKLSTN(_INTVF) (0x00025000 + ((_INTVF) * 4)) /* _i=0...511 */ /* Reset: VFR */
  1223. #define I40E_VPINT_LNKLSTN_MAX_INDEX 511
  1224. #define I40E_VPINT_LNKLSTN_FIRSTQ_INDX_SHIFT 0
  1225. #define I40E_VPINT_LNKLSTN_FIRSTQ_INDX_MASK I40E_MASK(0x7FF, I40E_VPINT_LNKLSTN_FIRSTQ_INDX_SHIFT)
  1226. #define I40E_VPINT_LNKLSTN_FIRSTQ_TYPE_SHIFT 11
  1227. #define I40E_VPINT_LNKLSTN_FIRSTQ_TYPE_MASK I40E_MASK(0x3, I40E_VPINT_LNKLSTN_FIRSTQ_TYPE_SHIFT)
  1228. #define I40E_VPINT_RATE0(_VF) (0x0002AC00 + ((_VF) * 4)) /* _i=0...127 */ /* Reset: VFR */
  1229. #define I40E_VPINT_RATE0_MAX_INDEX 127
  1230. #define I40E_VPINT_RATE0_INTERVAL_SHIFT 0
  1231. #define I40E_VPINT_RATE0_INTERVAL_MASK I40E_MASK(0x3F, I40E_VPINT_RATE0_INTERVAL_SHIFT)
  1232. #define I40E_VPINT_RATE0_INTRL_ENA_SHIFT 6
  1233. #define I40E_VPINT_RATE0_INTRL_ENA_MASK I40E_MASK(0x1, I40E_VPINT_RATE0_INTRL_ENA_SHIFT)
  1234. #define I40E_VPINT_RATEN(_INTVF) (0x00025800 + ((_INTVF) * 4)) /* _i=0...511 */ /* Reset: VFR */
  1235. #define I40E_VPINT_RATEN_MAX_INDEX 511
  1236. #define I40E_VPINT_RATEN_INTERVAL_SHIFT 0
  1237. #define I40E_VPINT_RATEN_INTERVAL_MASK I40E_MASK(0x3F, I40E_VPINT_RATEN_INTERVAL_SHIFT)
  1238. #define I40E_VPINT_RATEN_INTRL_ENA_SHIFT 6
  1239. #define I40E_VPINT_RATEN_INTRL_ENA_MASK I40E_MASK(0x1, I40E_VPINT_RATEN_INTRL_ENA_SHIFT)
  1240. #define I40E_GL_RDPU_CNTRL 0x00051060 /* Reset: CORER */
  1241. #define I40E_GL_RDPU_CNTRL_RX_PAD_EN_SHIFT 0
  1242. #define I40E_GL_RDPU_CNTRL_RX_PAD_EN_MASK I40E_MASK(0x1, I40E_GL_RDPU_CNTRL_RX_PAD_EN_SHIFT)
  1243. #define I40E_GL_RDPU_CNTRL_ECO_SHIFT 1
  1244. #define I40E_GL_RDPU_CNTRL_ECO_MASK I40E_MASK(0x7FFFFFFF, I40E_GL_RDPU_CNTRL_ECO_SHIFT)
  1245. #define I40E_GLLAN_RCTL_0 0x0012A500 /* Reset: CORER */
  1246. #define I40E_GLLAN_RCTL_0_PXE_MODE_SHIFT 0
  1247. #define I40E_GLLAN_RCTL_0_PXE_MODE_MASK I40E_MASK(0x1, I40E_GLLAN_RCTL_0_PXE_MODE_SHIFT)
  1248. #define I40E_GLLAN_TSOMSK_F 0x000442D8 /* Reset: CORER */
  1249. #define I40E_GLLAN_TSOMSK_F_TCPMSKF_SHIFT 0
  1250. #define I40E_GLLAN_TSOMSK_F_TCPMSKF_MASK I40E_MASK(0xFFF, I40E_GLLAN_TSOMSK_F_TCPMSKF_SHIFT)
  1251. #define I40E_GLLAN_TSOMSK_L 0x000442E0 /* Reset: CORER */
  1252. #define I40E_GLLAN_TSOMSK_L_TCPMSKL_SHIFT 0
  1253. #define I40E_GLLAN_TSOMSK_L_TCPMSKL_MASK I40E_MASK(0xFFF, I40E_GLLAN_TSOMSK_L_TCPMSKL_SHIFT)
  1254. #define I40E_GLLAN_TSOMSK_M 0x000442DC /* Reset: CORER */
  1255. #define I40E_GLLAN_TSOMSK_M_TCPMSKM_SHIFT 0
  1256. #define I40E_GLLAN_TSOMSK_M_TCPMSKM_MASK I40E_MASK(0xFFF, I40E_GLLAN_TSOMSK_M_TCPMSKM_SHIFT)
  1257. #define I40E_GLLAN_TXPRE_QDIS(_i) (0x000e6500 + ((_i) * 4)) /* _i=0...11 */ /* Reset: CORER */
  1258. #define I40E_GLLAN_TXPRE_QDIS_MAX_INDEX 11
  1259. #define I40E_GLLAN_TXPRE_QDIS_QINDX_SHIFT 0
  1260. #define I40E_GLLAN_TXPRE_QDIS_QINDX_MASK I40E_MASK(0x7FF, I40E_GLLAN_TXPRE_QDIS_QINDX_SHIFT)
  1261. #define I40E_GLLAN_TXPRE_QDIS_QDIS_STAT_SHIFT 16
  1262. #define I40E_GLLAN_TXPRE_QDIS_QDIS_STAT_MASK I40E_MASK(0x1, I40E_GLLAN_TXPRE_QDIS_QDIS_STAT_SHIFT)
  1263. #define I40E_GLLAN_TXPRE_QDIS_SET_QDIS_SHIFT 30
  1264. #define I40E_GLLAN_TXPRE_QDIS_SET_QDIS_MASK I40E_MASK(0x1, I40E_GLLAN_TXPRE_QDIS_SET_QDIS_SHIFT)
  1265. #define I40E_GLLAN_TXPRE_QDIS_CLEAR_QDIS_SHIFT 31
  1266. #define I40E_GLLAN_TXPRE_QDIS_CLEAR_QDIS_MASK I40E_MASK(0x1, I40E_GLLAN_TXPRE_QDIS_CLEAR_QDIS_SHIFT)
  1267. #define I40E_PFLAN_QALLOC 0x001C0400 /* Reset: CORER */
  1268. #define I40E_PFLAN_QALLOC_FIRSTQ_SHIFT 0
  1269. #define I40E_PFLAN_QALLOC_FIRSTQ_MASK I40E_MASK(0x7FF, I40E_PFLAN_QALLOC_FIRSTQ_SHIFT)
  1270. #define I40E_PFLAN_QALLOC_LASTQ_SHIFT 16
  1271. #define I40E_PFLAN_QALLOC_LASTQ_MASK I40E_MASK(0x7FF, I40E_PFLAN_QALLOC_LASTQ_SHIFT)
  1272. #define I40E_PFLAN_QALLOC_VALID_SHIFT 31
  1273. #define I40E_PFLAN_QALLOC_VALID_MASK I40E_MASK(0x1, I40E_PFLAN_QALLOC_VALID_SHIFT)
  1274. #define I40E_QRX_ENA(_Q) (0x00120000 + ((_Q) * 4)) /* _i=0...1535 */ /* Reset: PFR */
  1275. #define I40E_QRX_ENA_MAX_INDEX 1535
  1276. #define I40E_QRX_ENA_QENA_REQ_SHIFT 0
  1277. #define I40E_QRX_ENA_QENA_REQ_MASK I40E_MASK(0x1, I40E_QRX_ENA_QENA_REQ_SHIFT)
  1278. #define I40E_QRX_ENA_FAST_QDIS_SHIFT 1
  1279. #define I40E_QRX_ENA_FAST_QDIS_MASK I40E_MASK(0x1, I40E_QRX_ENA_FAST_QDIS_SHIFT)
  1280. #define I40E_QRX_ENA_QENA_STAT_SHIFT 2
  1281. #define I40E_QRX_ENA_QENA_STAT_MASK I40E_MASK(0x1, I40E_QRX_ENA_QENA_STAT_SHIFT)
  1282. #define I40E_QRX_TAIL(_Q) (0x00128000 + ((_Q) * 4)) /* _i=0...1535 */ /* Reset: CORER */
  1283. #define I40E_QRX_TAIL_MAX_INDEX 1535
  1284. #define I40E_QRX_TAIL_TAIL_SHIFT 0
  1285. #define I40E_QRX_TAIL_TAIL_MASK I40E_MASK(0x1FFF, I40E_QRX_TAIL_TAIL_SHIFT)
  1286. #define I40E_QTX_CTL(_Q) (0x00104000 + ((_Q) * 4)) /* _i=0...1535 */ /* Reset: CORER */
  1287. #define I40E_QTX_CTL_MAX_INDEX 1535
  1288. #define I40E_QTX_CTL_PFVF_Q_SHIFT 0
  1289. #define I40E_QTX_CTL_PFVF_Q_MASK I40E_MASK(0x3, I40E_QTX_CTL_PFVF_Q_SHIFT)
  1290. #define I40E_QTX_CTL_PF_INDX_SHIFT 2
  1291. #define I40E_QTX_CTL_PF_INDX_MASK I40E_MASK(0xF, I40E_QTX_CTL_PF_INDX_SHIFT)
  1292. #define I40E_QTX_CTL_VFVM_INDX_SHIFT 7
  1293. #define I40E_QTX_CTL_VFVM_INDX_MASK I40E_MASK(0x1FF, I40E_QTX_CTL_VFVM_INDX_SHIFT)
  1294. #define I40E_QTX_ENA(_Q) (0x00100000 + ((_Q) * 4)) /* _i=0...1535 */ /* Reset: PFR */
  1295. #define I40E_QTX_ENA_MAX_INDEX 1535
  1296. #define I40E_QTX_ENA_QENA_REQ_SHIFT 0
  1297. #define I40E_QTX_ENA_QENA_REQ_MASK I40E_MASK(0x1, I40E_QTX_ENA_QENA_REQ_SHIFT)
  1298. #define I40E_QTX_ENA_FAST_QDIS_SHIFT 1
  1299. #define I40E_QTX_ENA_FAST_QDIS_MASK I40E_MASK(0x1, I40E_QTX_ENA_FAST_QDIS_SHIFT)
  1300. #define I40E_QTX_ENA_QENA_STAT_SHIFT 2
  1301. #define I40E_QTX_ENA_QENA_STAT_MASK I40E_MASK(0x1, I40E_QTX_ENA_QENA_STAT_SHIFT)
  1302. #define I40E_QTX_HEAD(_Q) (0x000E4000 + ((_Q) * 4)) /* _i=0...1535 */ /* Reset: CORER */
  1303. #define I40E_QTX_HEAD_MAX_INDEX 1535
  1304. #define I40E_QTX_HEAD_HEAD_SHIFT 0
  1305. #define I40E_QTX_HEAD_HEAD_MASK I40E_MASK(0x1FFF, I40E_QTX_HEAD_HEAD_SHIFT)
  1306. #define I40E_QTX_HEAD_RS_PENDING_SHIFT 16
  1307. #define I40E_QTX_HEAD_RS_PENDING_MASK I40E_MASK(0x1, I40E_QTX_HEAD_RS_PENDING_SHIFT)
  1308. #define I40E_QTX_TAIL(_Q) (0x00108000 + ((_Q) * 4)) /* _i=0...1535 */ /* Reset: PFR */
  1309. #define I40E_QTX_TAIL_MAX_INDEX 1535
  1310. #define I40E_QTX_TAIL_TAIL_SHIFT 0
  1311. #define I40E_QTX_TAIL_TAIL_MASK I40E_MASK(0x1FFF, I40E_QTX_TAIL_TAIL_SHIFT)
  1312. #define I40E_VPLAN_MAPENA(_VF) (0x00074000 + ((_VF) * 4)) /* _i=0...127 */ /* Reset: VFR */
  1313. #define I40E_VPLAN_MAPENA_MAX_INDEX 127
  1314. #define I40E_VPLAN_MAPENA_TXRX_ENA_SHIFT 0
  1315. #define I40E_VPLAN_MAPENA_TXRX_ENA_MASK I40E_MASK(0x1, I40E_VPLAN_MAPENA_TXRX_ENA_SHIFT)
  1316. #define I40E_VPLAN_QTABLE(_i, _VF) (0x00070000 + ((_i) * 1024 + (_VF) * 4)) /* _i=0...15, _VF=0...127 */ /* Reset: VFR */
  1317. #define I40E_VPLAN_QTABLE_MAX_INDEX 15
  1318. #define I40E_VPLAN_QTABLE_QINDEX_SHIFT 0
  1319. #define I40E_VPLAN_QTABLE_QINDEX_MASK I40E_MASK(0x7FF, I40E_VPLAN_QTABLE_QINDEX_SHIFT)
  1320. #define I40E_VSILAN_QBASE(_VSI) (0x0020C800 + ((_VSI) * 4)) /* _i=0...383 */ /* Reset: PFR */
  1321. #define I40E_VSILAN_QBASE_MAX_INDEX 383
  1322. #define I40E_VSILAN_QBASE_VSIBASE_SHIFT 0
  1323. #define I40E_VSILAN_QBASE_VSIBASE_MASK I40E_MASK(0x7FF, I40E_VSILAN_QBASE_VSIBASE_SHIFT)
  1324. #define I40E_VSILAN_QBASE_VSIQTABLE_ENA_SHIFT 11
  1325. #define I40E_VSILAN_QBASE_VSIQTABLE_ENA_MASK I40E_MASK(0x1, I40E_VSILAN_QBASE_VSIQTABLE_ENA_SHIFT)
  1326. #define I40E_VSILAN_QTABLE(_i, _VSI) (0x00200000 + ((_i) * 2048 + (_VSI) * 4)) /* _i=0...7, _VSI=0...383 */ /* Reset: PFR */
  1327. #define I40E_VSILAN_QTABLE_MAX_INDEX 7
  1328. #define I40E_VSILAN_QTABLE_QINDEX_0_SHIFT 0
  1329. #define I40E_VSILAN_QTABLE_QINDEX_0_MASK I40E_MASK(0x7FF, I40E_VSILAN_QTABLE_QINDEX_0_SHIFT)
  1330. #define I40E_VSILAN_QTABLE_QINDEX_1_SHIFT 16
  1331. #define I40E_VSILAN_QTABLE_QINDEX_1_MASK I40E_MASK(0x7FF, I40E_VSILAN_QTABLE_QINDEX_1_SHIFT)
  1332. #define I40E_PRTGL_SAH 0x001E2140 /* Reset: GLOBR */
  1333. #define I40E_PRTGL_SAH_FC_SAH_SHIFT 0
  1334. #define I40E_PRTGL_SAH_FC_SAH_MASK I40E_MASK(0xFFFF, I40E_PRTGL_SAH_FC_SAH_SHIFT)
  1335. #define I40E_PRTGL_SAH_MFS_SHIFT 16
  1336. #define I40E_PRTGL_SAH_MFS_MASK I40E_MASK(0xFFFF, I40E_PRTGL_SAH_MFS_SHIFT)
  1337. #define I40E_PRTGL_SAL 0x001E2120 /* Reset: GLOBR */
  1338. #define I40E_PRTGL_SAL_FC_SAL_SHIFT 0
  1339. #define I40E_PRTGL_SAL_FC_SAL_MASK I40E_MASK(0xFFFFFFFF, I40E_PRTGL_SAL_FC_SAL_SHIFT)
  1340. #define I40E_PRTMAC_HSEC_CTL_RX_ENABLE_GCP 0x001E30E0 /* Reset: GLOBR */
  1341. #define I40E_PRTMAC_HSEC_CTL_RX_ENABLE_GCP_HSEC_CTL_RX_ENABLE_GCP_SHIFT 0
  1342. #define I40E_PRTMAC_HSEC_CTL_RX_ENABLE_GCP_HSEC_CTL_RX_ENABLE_GCP_MASK I40E_MASK(0x1, I40E_PRTMAC_HSEC_CTL_RX_ENABLE_GCP_HSEC_CTL_RX_ENABLE_GCP_SHIFT)
  1343. #define I40E_PRTMAC_HSEC_CTL_RX_ENABLE_GPP 0x001E3260 /* Reset: GLOBR */
  1344. #define I40E_PRTMAC_HSEC_CTL_RX_ENABLE_GPP_HSEC_CTL_RX_ENABLE_GPP_SHIFT 0
  1345. #define I40E_PRTMAC_HSEC_CTL_RX_ENABLE_GPP_HSEC_CTL_RX_ENABLE_GPP_MASK I40E_MASK(0x1, I40E_PRTMAC_HSEC_CTL_RX_ENABLE_GPP_HSEC_CTL_RX_ENABLE_GPP_SHIFT)
  1346. #define I40E_PRTMAC_HSEC_CTL_RX_ENABLE_PPP 0x001E32E0 /* Reset: GLOBR */
  1347. #define I40E_PRTMAC_HSEC_CTL_RX_ENABLE_PPP_HSEC_CTL_RX_ENABLE_PPP_SHIFT 0
  1348. #define I40E_PRTMAC_HSEC_CTL_RX_ENABLE_PPP_HSEC_CTL_RX_ENABLE_PPP_MASK I40E_MASK(0x1, I40E_PRTMAC_HSEC_CTL_RX_ENABLE_PPP_HSEC_CTL_RX_ENABLE_PPP_SHIFT)
  1349. #define I40E_PRTMAC_HSEC_CTL_RX_FORWARD_CONTROL 0x001E3360 /* Reset: GLOBR */
  1350. #define I40E_PRTMAC_HSEC_CTL_RX_FORWARD_CONTROL_HSEC_CTL_RX_FORWARD_CONTROL_SHIFT 0
  1351. #define I40E_PRTMAC_HSEC_CTL_RX_FORWARD_CONTROL_HSEC_CTL_RX_FORWARD_CONTROL_MASK I40E_MASK(0x1, I40E_PRTMAC_HSEC_CTL_RX_FORWARD_CONTROL_HSEC_CTL_RX_FORWARD_CONTROL_SHIFT)
  1352. #define I40E_PRTMAC_HSEC_CTL_RX_PAUSE_DA_UCAST_PART1 0x001E3110 /* Reset: GLOBR */
  1353. #define I40E_PRTMAC_HSEC_CTL_RX_PAUSE_DA_UCAST_PART1_HSEC_CTL_RX_PAUSE_DA_UCAST_PART1_SHIFT 0
  1354. #define I40E_PRTMAC_HSEC_CTL_RX_PAUSE_DA_UCAST_PART1_HSEC_CTL_RX_PAUSE_DA_UCAST_PART1_MASK I40E_MASK(0xFFFFFFFF, I40E_PRTMAC_HSEC_CTL_RX_PAUSE_DA_UCAST_PART1_HSEC_CTL_RX_PAUSE_DA_UCAST_PART1_SHIFT)
  1355. #define I40E_PRTMAC_HSEC_CTL_RX_PAUSE_DA_UCAST_PART2 0x001E3120 /* Reset: GLOBR */
  1356. #define I40E_PRTMAC_HSEC_CTL_RX_PAUSE_DA_UCAST_PART2_HSEC_CTL_RX_PAUSE_DA_UCAST_PART2_SHIFT 0
  1357. #define I40E_PRTMAC_HSEC_CTL_RX_PAUSE_DA_UCAST_PART2_HSEC_CTL_RX_PAUSE_DA_UCAST_PART2_MASK I40E_MASK(0xFFFF, I40E_PRTMAC_HSEC_CTL_RX_PAUSE_DA_UCAST_PART2_HSEC_CTL_RX_PAUSE_DA_UCAST_PART2_SHIFT)
  1358. #define I40E_PRTMAC_HSEC_CTL_RX_PAUSE_ENABLE 0x001E30C0 /* Reset: GLOBR */
  1359. #define I40E_PRTMAC_HSEC_CTL_RX_PAUSE_ENABLE_HSEC_CTL_RX_PAUSE_ENABLE_SHIFT 0
  1360. #define I40E_PRTMAC_HSEC_CTL_RX_PAUSE_ENABLE_HSEC_CTL_RX_PAUSE_ENABLE_MASK I40E_MASK(0x1FF, I40E_PRTMAC_HSEC_CTL_RX_PAUSE_ENABLE_HSEC_CTL_RX_PAUSE_ENABLE_SHIFT)
  1361. #define I40E_PRTMAC_HSEC_CTL_RX_PAUSE_SA_PART1 0x001E3140 /* Reset: GLOBR */
  1362. #define I40E_PRTMAC_HSEC_CTL_RX_PAUSE_SA_PART1_HSEC_CTL_RX_PAUSE_SA_PART1_SHIFT 0
  1363. #define I40E_PRTMAC_HSEC_CTL_RX_PAUSE_SA_PART1_HSEC_CTL_RX_PAUSE_SA_PART1_MASK I40E_MASK(0xFFFFFFFF, I40E_PRTMAC_HSEC_CTL_RX_PAUSE_SA_PART1_HSEC_CTL_RX_PAUSE_SA_PART1_SHIFT)
  1364. #define I40E_PRTMAC_HSEC_CTL_RX_PAUSE_SA_PART2 0x001E3150 /* Reset: GLOBR */
  1365. #define I40E_PRTMAC_HSEC_CTL_RX_PAUSE_SA_PART2_HSEC_CTL_RX_PAUSE_SA_PART2_SHIFT 0
  1366. #define I40E_PRTMAC_HSEC_CTL_RX_PAUSE_SA_PART2_HSEC_CTL_RX_PAUSE_SA_PART2_MASK I40E_MASK(0xFFFF, I40E_PRTMAC_HSEC_CTL_RX_PAUSE_SA_PART2_HSEC_CTL_RX_PAUSE_SA_PART2_SHIFT)
  1367. #define I40E_PRTMAC_HSEC_CTL_TX_PAUSE_ENABLE 0x001E30D0 /* Reset: GLOBR */
  1368. #define I40E_PRTMAC_HSEC_CTL_TX_PAUSE_ENABLE_HSEC_CTL_TX_PAUSE_ENABLE_SHIFT 0
  1369. #define I40E_PRTMAC_HSEC_CTL_TX_PAUSE_ENABLE_HSEC_CTL_TX_PAUSE_ENABLE_MASK I40E_MASK(0x1FF, I40E_PRTMAC_HSEC_CTL_TX_PAUSE_ENABLE_HSEC_CTL_TX_PAUSE_ENABLE_SHIFT)
  1370. #define I40E_PRTMAC_HSEC_CTL_TX_PAUSE_QUANTA(_i) (0x001E3370 + ((_i) * 16)) /* _i=0...8 */ /* Reset: GLOBR */
  1371. #define I40E_PRTMAC_HSEC_CTL_TX_PAUSE_QUANTA_MAX_INDEX 8
  1372. #define I40E_PRTMAC_HSEC_CTL_TX_PAUSE_QUANTA_HSEC_CTL_TX_PAUSE_QUANTA_SHIFT 0
  1373. #define I40E_PRTMAC_HSEC_CTL_TX_PAUSE_QUANTA_HSEC_CTL_TX_PAUSE_QUANTA_MASK I40E_MASK(0xFFFF, I40E_PRTMAC_HSEC_CTL_TX_PAUSE_QUANTA_HSEC_CTL_TX_PAUSE_QUANTA_SHIFT)
  1374. #define I40E_PRTMAC_HSEC_CTL_TX_PAUSE_REFRESH_TIMER(_i) (0x001E3400 + ((_i) * 16)) /* _i=0...8 */ /* Reset: GLOBR */
  1375. #define I40E_PRTMAC_HSEC_CTL_TX_PAUSE_REFRESH_TIMER_MAX_INDEX 8
  1376. #define I40E_PRTMAC_HSEC_CTL_TX_PAUSE_REFRESH_TIMER_HSEC_CTL_TX_PAUSE_REFRESH_TIMER_SHIFT 0
  1377. #define I40E_PRTMAC_HSEC_CTL_TX_PAUSE_REFRESH_TIMER_HSEC_CTL_TX_PAUSE_REFRESH_TIMER_MASK I40E_MASK(0xFFFF, I40E_PRTMAC_HSEC_CTL_TX_PAUSE_REFRESH_TIMER_HSEC_CTL_TX_PAUSE_REFRESH_TIMER_SHIFT)
  1378. #define I40E_PRTMAC_HSEC_CTL_TX_SA_PART1 0x001E34B0 /* Reset: GLOBR */
  1379. #define I40E_PRTMAC_HSEC_CTL_TX_SA_PART1_HSEC_CTL_TX_SA_PART1_SHIFT 0
  1380. #define I40E_PRTMAC_HSEC_CTL_TX_SA_PART1_HSEC_CTL_TX_SA_PART1_MASK I40E_MASK(0xFFFFFFFF, I40E_PRTMAC_HSEC_CTL_TX_SA_PART1_HSEC_CTL_TX_SA_PART1_SHIFT)
  1381. #define I40E_PRTMAC_HSEC_CTL_TX_SA_PART2 0x001E34C0 /* Reset: GLOBR */
  1382. #define I40E_PRTMAC_HSEC_CTL_TX_SA_PART2_HSEC_CTL_TX_SA_PART2_SHIFT 0
  1383. #define I40E_PRTMAC_HSEC_CTL_TX_SA_PART2_HSEC_CTL_TX_SA_PART2_MASK I40E_MASK(0xFFFF, I40E_PRTMAC_HSEC_CTL_TX_SA_PART2_HSEC_CTL_TX_SA_PART2_SHIFT)
  1384. #define I40E_PRTMAC_PCS_XAUI_SWAP_A 0x0008C480 /* Reset: GLOBR */
  1385. #define I40E_PRTMAC_PCS_XAUI_SWAP_A_SWAP_TX_LANE3_SHIFT 0
  1386. #define I40E_PRTMAC_PCS_XAUI_SWAP_A_SWAP_TX_LANE3_MASK I40E_MASK(0x3, I40E_PRTMAC_PCS_XAUI_SWAP_A_SWAP_TX_LANE3_SHIFT)
  1387. #define I40E_PRTMAC_PCS_XAUI_SWAP_A_SWAP_TX_LANE2_SHIFT 2
  1388. #define I40E_PRTMAC_PCS_XAUI_SWAP_A_SWAP_TX_LANE2_MASK I40E_MASK(0x3, I40E_PRTMAC_PCS_XAUI_SWAP_A_SWAP_TX_LANE2_SHIFT)
  1389. #define I40E_PRTMAC_PCS_XAUI_SWAP_A_SWAP_TX_LANE1_SHIFT 4
  1390. #define I40E_PRTMAC_PCS_XAUI_SWAP_A_SWAP_TX_LANE1_MASK I40E_MASK(0x3, I40E_PRTMAC_PCS_XAUI_SWAP_A_SWAP_TX_LANE1_SHIFT)
  1391. #define I40E_PRTMAC_PCS_XAUI_SWAP_A_SWAP_TX_LANE0_SHIFT 6
  1392. #define I40E_PRTMAC_PCS_XAUI_SWAP_A_SWAP_TX_LANE0_MASK I40E_MASK(0x3, I40E_PRTMAC_PCS_XAUI_SWAP_A_SWAP_TX_LANE0_SHIFT)
  1393. #define I40E_PRTMAC_PCS_XAUI_SWAP_A_SWAP_RX_LANE3_SHIFT 8
  1394. #define I40E_PRTMAC_PCS_XAUI_SWAP_A_SWAP_RX_LANE3_MASK I40E_MASK(0x3, I40E_PRTMAC_PCS_XAUI_SWAP_A_SWAP_RX_LANE3_SHIFT)
  1395. #define I40E_PRTMAC_PCS_XAUI_SWAP_A_SWAP_RX_LANE2_SHIFT 10
  1396. #define I40E_PRTMAC_PCS_XAUI_SWAP_A_SWAP_RX_LANE2_MASK I40E_MASK(0x3, I40E_PRTMAC_PCS_XAUI_SWAP_A_SWAP_RX_LANE2_SHIFT)
  1397. #define I40E_PRTMAC_PCS_XAUI_SWAP_A_SWAP_RX_LANE1_SHIFT 12
  1398. #define I40E_PRTMAC_PCS_XAUI_SWAP_A_SWAP_RX_LANE1_MASK I40E_MASK(0x3, I40E_PRTMAC_PCS_XAUI_SWAP_A_SWAP_RX_LANE1_SHIFT)
  1399. #define I40E_PRTMAC_PCS_XAUI_SWAP_A_SWAP_RX_LANE0_SHIFT 14
  1400. #define I40E_PRTMAC_PCS_XAUI_SWAP_A_SWAP_RX_LANE0_MASK I40E_MASK(0x3, I40E_PRTMAC_PCS_XAUI_SWAP_A_SWAP_RX_LANE0_SHIFT)
  1401. #define I40E_PRTMAC_PCS_XAUI_SWAP_B 0x0008C484 /* Reset: GLOBR */
  1402. #define I40E_PRTMAC_PCS_XAUI_SWAP_B_SWAP_TX_LANE3_SHIFT 0
  1403. #define I40E_PRTMAC_PCS_XAUI_SWAP_B_SWAP_TX_LANE3_MASK I40E_MASK(0x3, I40E_PRTMAC_PCS_XAUI_SWAP_B_SWAP_TX_LANE3_SHIFT)
  1404. #define I40E_PRTMAC_PCS_XAUI_SWAP_B_SWAP_TX_LANE2_SHIFT 2
  1405. #define I40E_PRTMAC_PCS_XAUI_SWAP_B_SWAP_TX_LANE2_MASK I40E_MASK(0x3, I40E_PRTMAC_PCS_XAUI_SWAP_B_SWAP_TX_LANE2_SHIFT)
  1406. #define I40E_PRTMAC_PCS_XAUI_SWAP_B_SWAP_TX_LANE1_SHIFT 4
  1407. #define I40E_PRTMAC_PCS_XAUI_SWAP_B_SWAP_TX_LANE1_MASK I40E_MASK(0x3, I40E_PRTMAC_PCS_XAUI_SWAP_B_SWAP_TX_LANE1_SHIFT)
  1408. #define I40E_PRTMAC_PCS_XAUI_SWAP_B_SWAP_TX_LANE0_SHIFT 6
  1409. #define I40E_PRTMAC_PCS_XAUI_SWAP_B_SWAP_TX_LANE0_MASK I40E_MASK(0x3, I40E_PRTMAC_PCS_XAUI_SWAP_B_SWAP_TX_LANE0_SHIFT)
  1410. #define I40E_PRTMAC_PCS_XAUI_SWAP_B_SWAP_RX_LANE3_SHIFT 8
  1411. #define I40E_PRTMAC_PCS_XAUI_SWAP_B_SWAP_RX_LANE3_MASK I40E_MASK(0x3, I40E_PRTMAC_PCS_XAUI_SWAP_B_SWAP_RX_LANE3_SHIFT)
  1412. #define I40E_PRTMAC_PCS_XAUI_SWAP_B_SWAP_RX_LANE2_SHIFT 10
  1413. #define I40E_PRTMAC_PCS_XAUI_SWAP_B_SWAP_RX_LANE2_MASK I40E_MASK(0x3, I40E_PRTMAC_PCS_XAUI_SWAP_B_SWAP_RX_LANE2_SHIFT)
  1414. #define I40E_PRTMAC_PCS_XAUI_SWAP_B_SWAP_RX_LANE1_SHIFT 12
  1415. #define I40E_PRTMAC_PCS_XAUI_SWAP_B_SWAP_RX_LANE1_MASK I40E_MASK(0x3, I40E_PRTMAC_PCS_XAUI_SWAP_B_SWAP_RX_LANE1_SHIFT)
  1416. #define I40E_PRTMAC_PCS_XAUI_SWAP_B_SWAP_RX_LANE0_SHIFT 14
  1417. #define I40E_PRTMAC_PCS_XAUI_SWAP_B_SWAP_RX_LANE0_MASK I40E_MASK(0x3, I40E_PRTMAC_PCS_XAUI_SWAP_B_SWAP_RX_LANE0_SHIFT)
  1418. #define I40E_GL_FWRESETCNT 0x00083100 /* Reset: POR */
  1419. #define I40E_GL_FWRESETCNT_FWRESETCNT_SHIFT 0
  1420. #define I40E_GL_FWRESETCNT_FWRESETCNT_MASK I40E_MASK(0xFFFFFFFF, I40E_GL_FWRESETCNT_FWRESETCNT_SHIFT)
  1421. #define I40E_GL_MNG_FWSM 0x000B6134 /* Reset: POR */
  1422. #define I40E_GL_MNG_FWSM_FW_MODES_SHIFT 0
  1423. #define I40E_GL_MNG_FWSM_FW_MODES_MASK I40E_MASK(0x3, I40E_GL_MNG_FWSM_FW_MODES_SHIFT)
  1424. #define I40E_GL_MNG_FWSM_EEP_RELOAD_IND_SHIFT 10
  1425. #define I40E_GL_MNG_FWSM_EEP_RELOAD_IND_MASK I40E_MASK(0x1, I40E_GL_MNG_FWSM_EEP_RELOAD_IND_SHIFT)
  1426. #define I40E_GL_MNG_FWSM_CRC_ERROR_MODULE_SHIFT 11
  1427. #define I40E_GL_MNG_FWSM_CRC_ERROR_MODULE_MASK I40E_MASK(0xF, I40E_GL_MNG_FWSM_CRC_ERROR_MODULE_SHIFT)
  1428. #define I40E_GL_MNG_FWSM_FW_STATUS_VALID_SHIFT 15
  1429. #define I40E_GL_MNG_FWSM_FW_STATUS_VALID_MASK I40E_MASK(0x1, I40E_GL_MNG_FWSM_FW_STATUS_VALID_SHIFT)
  1430. #define I40E_GL_MNG_FWSM_RESET_CNT_SHIFT 16
  1431. #define I40E_GL_MNG_FWSM_RESET_CNT_MASK I40E_MASK(0x7, I40E_GL_MNG_FWSM_RESET_CNT_SHIFT)
  1432. #define I40E_GL_MNG_FWSM_EXT_ERR_IND_SHIFT 19
  1433. #define I40E_GL_MNG_FWSM_EXT_ERR_IND_MASK I40E_MASK(0x3F, I40E_GL_MNG_FWSM_EXT_ERR_IND_SHIFT)
  1434. #define I40E_GL_MNG_FWSM_PHY_SERDES0_CONFIG_ERR_SHIFT 26
  1435. #define I40E_GL_MNG_FWSM_PHY_SERDES0_CONFIG_ERR_MASK I40E_MASK(0x1, I40E_GL_MNG_FWSM_PHY_SERDES0_CONFIG_ERR_SHIFT)
  1436. #define I40E_GL_MNG_FWSM_PHY_SERDES1_CONFIG_ERR_SHIFT 27
  1437. #define I40E_GL_MNG_FWSM_PHY_SERDES1_CONFIG_ERR_MASK I40E_MASK(0x1, I40E_GL_MNG_FWSM_PHY_SERDES1_CONFIG_ERR_SHIFT)
  1438. #define I40E_GL_MNG_FWSM_PHY_SERDES2_CONFIG_ERR_SHIFT 28
  1439. #define I40E_GL_MNG_FWSM_PHY_SERDES2_CONFIG_ERR_MASK I40E_MASK(0x1, I40E_GL_MNG_FWSM_PHY_SERDES2_CONFIG_ERR_SHIFT)
  1440. #define I40E_GL_MNG_FWSM_PHY_SERDES3_CONFIG_ERR_SHIFT 29
  1441. #define I40E_GL_MNG_FWSM_PHY_SERDES3_CONFIG_ERR_MASK I40E_MASK(0x1, I40E_GL_MNG_FWSM_PHY_SERDES3_CONFIG_ERR_SHIFT)
  1442. #define I40E_GL_MNG_HWARB_CTRL 0x000B6130 /* Reset: POR */
  1443. #define I40E_GL_MNG_HWARB_CTRL_NCSI_ARB_EN_SHIFT 0
  1444. #define I40E_GL_MNG_HWARB_CTRL_NCSI_ARB_EN_MASK I40E_MASK(0x1, I40E_GL_MNG_HWARB_CTRL_NCSI_ARB_EN_SHIFT)
  1445. #define I40E_PRT_MNG_FTFT_DATA(_i) (0x000852A0 + ((_i) * 32)) /* _i=0...31 */ /* Reset: POR */
  1446. #define I40E_PRT_MNG_FTFT_DATA_MAX_INDEX 31
  1447. #define I40E_PRT_MNG_FTFT_DATA_DWORD_SHIFT 0
  1448. #define I40E_PRT_MNG_FTFT_DATA_DWORD_MASK I40E_MASK(0xFFFFFFFF, I40E_PRT_MNG_FTFT_DATA_DWORD_SHIFT)
  1449. #define I40E_PRT_MNG_FTFT_LENGTH 0x00085260 /* Reset: POR */
  1450. #define I40E_PRT_MNG_FTFT_LENGTH_LENGTH_SHIFT 0
  1451. #define I40E_PRT_MNG_FTFT_LENGTH_LENGTH_MASK I40E_MASK(0xFF, I40E_PRT_MNG_FTFT_LENGTH_LENGTH_SHIFT)
  1452. #define I40E_PRT_MNG_FTFT_MASK(_i) (0x00085160 + ((_i) * 32)) /* _i=0...7 */ /* Reset: POR */
  1453. #define I40E_PRT_MNG_FTFT_MASK_MAX_INDEX 7
  1454. #define I40E_PRT_MNG_FTFT_MASK_MASK_SHIFT 0
  1455. #define I40E_PRT_MNG_FTFT_MASK_MASK_MASK I40E_MASK(0xFFFF, I40E_PRT_MNG_FTFT_MASK_MASK_SHIFT)
  1456. #define I40E_PRT_MNG_MANC 0x00256A20 /* Reset: POR */
  1457. #define I40E_PRT_MNG_MANC_FLOW_CONTROL_DISCARD_SHIFT 0
  1458. #define I40E_PRT_MNG_MANC_FLOW_CONTROL_DISCARD_MASK I40E_MASK(0x1, I40E_PRT_MNG_MANC_FLOW_CONTROL_DISCARD_SHIFT)
  1459. #define I40E_PRT_MNG_MANC_NCSI_DISCARD_SHIFT 1
  1460. #define I40E_PRT_MNG_MANC_NCSI_DISCARD_MASK I40E_MASK(0x1, I40E_PRT_MNG_MANC_NCSI_DISCARD_SHIFT)
  1461. #define I40E_PRT_MNG_MANC_RCV_TCO_EN_SHIFT 17
  1462. #define I40E_PRT_MNG_MANC_RCV_TCO_EN_MASK I40E_MASK(0x1, I40E_PRT_MNG_MANC_RCV_TCO_EN_SHIFT)
  1463. #define I40E_PRT_MNG_MANC_RCV_ALL_SHIFT 19
  1464. #define I40E_PRT_MNG_MANC_RCV_ALL_MASK I40E_MASK(0x1, I40E_PRT_MNG_MANC_RCV_ALL_SHIFT)
  1465. #define I40E_PRT_MNG_MANC_FIXED_NET_TYPE_SHIFT 25
  1466. #define I40E_PRT_MNG_MANC_FIXED_NET_TYPE_MASK I40E_MASK(0x1, I40E_PRT_MNG_MANC_FIXED_NET_TYPE_SHIFT)
  1467. #define I40E_PRT_MNG_MANC_NET_TYPE_SHIFT 26
  1468. #define I40E_PRT_MNG_MANC_NET_TYPE_MASK I40E_MASK(0x1, I40E_PRT_MNG_MANC_NET_TYPE_SHIFT)
  1469. #define I40E_PRT_MNG_MANC_EN_BMC2OS_SHIFT 28
  1470. #define I40E_PRT_MNG_MANC_EN_BMC2OS_MASK I40E_MASK(0x1, I40E_PRT_MNG_MANC_EN_BMC2OS_SHIFT)
  1471. #define I40E_PRT_MNG_MANC_EN_BMC2NET_SHIFT 29
  1472. #define I40E_PRT_MNG_MANC_EN_BMC2NET_MASK I40E_MASK(0x1, I40E_PRT_MNG_MANC_EN_BMC2NET_SHIFT)
  1473. #define I40E_PRT_MNG_MAVTV(_i) (0x00255900 + ((_i) * 32)) /* _i=0...7 */ /* Reset: POR */
  1474. #define I40E_PRT_MNG_MAVTV_MAX_INDEX 7
  1475. #define I40E_PRT_MNG_MAVTV_VID_SHIFT 0
  1476. #define I40E_PRT_MNG_MAVTV_VID_MASK I40E_MASK(0xFFF, I40E_PRT_MNG_MAVTV_VID_SHIFT)
  1477. #define I40E_PRT_MNG_MDEF(_i) (0x00255D00 + ((_i) * 32)) /* _i=0...7 */ /* Reset: POR */
  1478. #define I40E_PRT_MNG_MDEF_MAX_INDEX 7
  1479. #define I40E_PRT_MNG_MDEF_MAC_EXACT_AND_SHIFT 0
  1480. #define I40E_PRT_MNG_MDEF_MAC_EXACT_AND_MASK I40E_MASK(0xF, I40E_PRT_MNG_MDEF_MAC_EXACT_AND_SHIFT)
  1481. #define I40E_PRT_MNG_MDEF_BROADCAST_AND_SHIFT 4
  1482. #define I40E_PRT_MNG_MDEF_BROADCAST_AND_MASK I40E_MASK(0x1, I40E_PRT_MNG_MDEF_BROADCAST_AND_SHIFT)
  1483. #define I40E_PRT_MNG_MDEF_VLAN_AND_SHIFT 5
  1484. #define I40E_PRT_MNG_MDEF_VLAN_AND_MASK I40E_MASK(0xFF, I40E_PRT_MNG_MDEF_VLAN_AND_SHIFT)
  1485. #define I40E_PRT_MNG_MDEF_IPV4_ADDRESS_AND_SHIFT 13
  1486. #define I40E_PRT_MNG_MDEF_IPV4_ADDRESS_AND_MASK I40E_MASK(0xF, I40E_PRT_MNG_MDEF_IPV4_ADDRESS_AND_SHIFT)
  1487. #define I40E_PRT_MNG_MDEF_IPV6_ADDRESS_AND_SHIFT 17
  1488. #define I40E_PRT_MNG_MDEF_IPV6_ADDRESS_AND_MASK I40E_MASK(0xF, I40E_PRT_MNG_MDEF_IPV6_ADDRESS_AND_SHIFT)
  1489. #define I40E_PRT_MNG_MDEF_MAC_EXACT_OR_SHIFT 21
  1490. #define I40E_PRT_MNG_MDEF_MAC_EXACT_OR_MASK I40E_MASK(0xF, I40E_PRT_MNG_MDEF_MAC_EXACT_OR_SHIFT)
  1491. #define I40E_PRT_MNG_MDEF_BROADCAST_OR_SHIFT 25
  1492. #define I40E_PRT_MNG_MDEF_BROADCAST_OR_MASK I40E_MASK(0x1, I40E_PRT_MNG_MDEF_BROADCAST_OR_SHIFT)
  1493. #define I40E_PRT_MNG_MDEF_MULTICAST_AND_SHIFT 26
  1494. #define I40E_PRT_MNG_MDEF_MULTICAST_AND_MASK I40E_MASK(0x1, I40E_PRT_MNG_MDEF_MULTICAST_AND_SHIFT)
  1495. #define I40E_PRT_MNG_MDEF_ARP_REQUEST_OR_SHIFT 27
  1496. #define I40E_PRT_MNG_MDEF_ARP_REQUEST_OR_MASK I40E_MASK(0x1, I40E_PRT_MNG_MDEF_ARP_REQUEST_OR_SHIFT)
  1497. #define I40E_PRT_MNG_MDEF_ARP_RESPONSE_OR_SHIFT 28
  1498. #define I40E_PRT_MNG_MDEF_ARP_RESPONSE_OR_MASK I40E_MASK(0x1, I40E_PRT_MNG_MDEF_ARP_RESPONSE_OR_SHIFT)
  1499. #define I40E_PRT_MNG_MDEF_NEIGHBOR_DISCOVERY_134_OR_SHIFT 29
  1500. #define I40E_PRT_MNG_MDEF_NEIGHBOR_DISCOVERY_134_OR_MASK I40E_MASK(0x1, I40E_PRT_MNG_MDEF_NEIGHBOR_DISCOVERY_134_OR_SHIFT)
  1501. #define I40E_PRT_MNG_MDEF_PORT_0X298_OR_SHIFT 30
  1502. #define I40E_PRT_MNG_MDEF_PORT_0X298_OR_MASK I40E_MASK(0x1, I40E_PRT_MNG_MDEF_PORT_0X298_OR_SHIFT)
  1503. #define I40E_PRT_MNG_MDEF_PORT_0X26F_OR_SHIFT 31
  1504. #define I40E_PRT_MNG_MDEF_PORT_0X26F_OR_MASK I40E_MASK(0x1, I40E_PRT_MNG_MDEF_PORT_0X26F_OR_SHIFT)
  1505. #define I40E_PRT_MNG_MDEF_EXT(_i) (0x00255F00 + ((_i) * 32)) /* _i=0...7 */ /* Reset: POR */
  1506. #define I40E_PRT_MNG_MDEF_EXT_MAX_INDEX 7
  1507. #define I40E_PRT_MNG_MDEF_EXT_L2_ETHERTYPE_AND_SHIFT 0
  1508. #define I40E_PRT_MNG_MDEF_EXT_L2_ETHERTYPE_AND_MASK I40E_MASK(0xF, I40E_PRT_MNG_MDEF_EXT_L2_ETHERTYPE_AND_SHIFT)
  1509. #define I40E_PRT_MNG_MDEF_EXT_L2_ETHERTYPE_OR_SHIFT 4
  1510. #define I40E_PRT_MNG_MDEF_EXT_L2_ETHERTYPE_OR_MASK I40E_MASK(0xF, I40E_PRT_MNG_MDEF_EXT_L2_ETHERTYPE_OR_SHIFT)
  1511. #define I40E_PRT_MNG_MDEF_EXT_FLEX_PORT_OR_SHIFT 8
  1512. #define I40E_PRT_MNG_MDEF_EXT_FLEX_PORT_OR_MASK I40E_MASK(0xFFFF, I40E_PRT_MNG_MDEF_EXT_FLEX_PORT_OR_SHIFT)
  1513. #define I40E_PRT_MNG_MDEF_EXT_FLEX_TCO_SHIFT 24
  1514. #define I40E_PRT_MNG_MDEF_EXT_FLEX_TCO_MASK I40E_MASK(0x1, I40E_PRT_MNG_MDEF_EXT_FLEX_TCO_SHIFT)
  1515. #define I40E_PRT_MNG_MDEF_EXT_NEIGHBOR_DISCOVERY_135_OR_SHIFT 25
  1516. #define I40E_PRT_MNG_MDEF_EXT_NEIGHBOR_DISCOVERY_135_OR_MASK I40E_MASK(0x1, I40E_PRT_MNG_MDEF_EXT_NEIGHBOR_DISCOVERY_135_OR_SHIFT)
  1517. #define I40E_PRT_MNG_MDEF_EXT_NEIGHBOR_DISCOVERY_136_OR_SHIFT 26
  1518. #define I40E_PRT_MNG_MDEF_EXT_NEIGHBOR_DISCOVERY_136_OR_MASK I40E_MASK(0x1, I40E_PRT_MNG_MDEF_EXT_NEIGHBOR_DISCOVERY_136_OR_SHIFT)
  1519. #define I40E_PRT_MNG_MDEF_EXT_NEIGHBOR_DISCOVERY_137_OR_SHIFT 27
  1520. #define I40E_PRT_MNG_MDEF_EXT_NEIGHBOR_DISCOVERY_137_OR_MASK I40E_MASK(0x1, I40E_PRT_MNG_MDEF_EXT_NEIGHBOR_DISCOVERY_137_OR_SHIFT)
  1521. #define I40E_PRT_MNG_MDEF_EXT_ICMP_OR_SHIFT 28
  1522. #define I40E_PRT_MNG_MDEF_EXT_ICMP_OR_MASK I40E_MASK(0x1, I40E_PRT_MNG_MDEF_EXT_ICMP_OR_SHIFT)
  1523. #define I40E_PRT_MNG_MDEF_EXT_MLD_SHIFT 29
  1524. #define I40E_PRT_MNG_MDEF_EXT_MLD_MASK I40E_MASK(0x1, I40E_PRT_MNG_MDEF_EXT_MLD_SHIFT)
  1525. #define I40E_PRT_MNG_MDEF_EXT_APPLY_TO_NETWORK_TRAFFIC_SHIFT 30
  1526. #define I40E_PRT_MNG_MDEF_EXT_APPLY_TO_NETWORK_TRAFFIC_MASK I40E_MASK(0x1, I40E_PRT_MNG_MDEF_EXT_APPLY_TO_NETWORK_TRAFFIC_SHIFT)
  1527. #define I40E_PRT_MNG_MDEF_EXT_APPLY_TO_HOST_TRAFFIC_SHIFT 31
  1528. #define I40E_PRT_MNG_MDEF_EXT_APPLY_TO_HOST_TRAFFIC_MASK I40E_MASK(0x1, I40E_PRT_MNG_MDEF_EXT_APPLY_TO_HOST_TRAFFIC_SHIFT)
  1529. #define I40E_PRT_MNG_MDEFVSI(_i) (0x00256580 + ((_i) * 32)) /* _i=0...3 */ /* Reset: POR */
  1530. #define I40E_PRT_MNG_MDEFVSI_MAX_INDEX 3
  1531. #define I40E_PRT_MNG_MDEFVSI_MDEFVSI_2N_SHIFT 0
  1532. #define I40E_PRT_MNG_MDEFVSI_MDEFVSI_2N_MASK I40E_MASK(0xFFFF, I40E_PRT_MNG_MDEFVSI_MDEFVSI_2N_SHIFT)
  1533. #define I40E_PRT_MNG_MDEFVSI_MDEFVSI_2NP1_SHIFT 16
  1534. #define I40E_PRT_MNG_MDEFVSI_MDEFVSI_2NP1_MASK I40E_MASK(0xFFFF, I40E_PRT_MNG_MDEFVSI_MDEFVSI_2NP1_SHIFT)
  1535. #define I40E_PRT_MNG_METF(_i) (0x00256780 + ((_i) * 32)) /* _i=0...3 */ /* Reset: POR */
  1536. #define I40E_PRT_MNG_METF_MAX_INDEX 3
  1537. #define I40E_PRT_MNG_METF_ETYPE_SHIFT 0
  1538. #define I40E_PRT_MNG_METF_ETYPE_MASK I40E_MASK(0xFFFF, I40E_PRT_MNG_METF_ETYPE_SHIFT)
  1539. #define I40E_PRT_MNG_METF_POLARITY_SHIFT 30
  1540. #define I40E_PRT_MNG_METF_POLARITY_MASK I40E_MASK(0x1, I40E_PRT_MNG_METF_POLARITY_SHIFT)
  1541. #define I40E_PRT_MNG_MFUTP(_i) (0x00254E00 + ((_i) * 32)) /* _i=0...15 */ /* Reset: POR */
  1542. #define I40E_PRT_MNG_MFUTP_MAX_INDEX 15
  1543. #define I40E_PRT_MNG_MFUTP_MFUTP_N_SHIFT 0
  1544. #define I40E_PRT_MNG_MFUTP_MFUTP_N_MASK I40E_MASK(0xFFFF, I40E_PRT_MNG_MFUTP_MFUTP_N_SHIFT)
  1545. #define I40E_PRT_MNG_MFUTP_UDP_SHIFT 16
  1546. #define I40E_PRT_MNG_MFUTP_UDP_MASK I40E_MASK(0x1, I40E_PRT_MNG_MFUTP_UDP_SHIFT)
  1547. #define I40E_PRT_MNG_MFUTP_TCP_SHIFT 17
  1548. #define I40E_PRT_MNG_MFUTP_TCP_MASK I40E_MASK(0x1, I40E_PRT_MNG_MFUTP_TCP_SHIFT)
  1549. #define I40E_PRT_MNG_MFUTP_SOURCE_DESTINATION_SHIFT 18
  1550. #define I40E_PRT_MNG_MFUTP_SOURCE_DESTINATION_MASK I40E_MASK(0x1, I40E_PRT_MNG_MFUTP_SOURCE_DESTINATION_SHIFT)
  1551. #define I40E_PRT_MNG_MIPAF4(_i) (0x00256280 + ((_i) * 32)) /* _i=0...3 */ /* Reset: POR */
  1552. #define I40E_PRT_MNG_MIPAF4_MAX_INDEX 3
  1553. #define I40E_PRT_MNG_MIPAF4_MIPAF_SHIFT 0
  1554. #define I40E_PRT_MNG_MIPAF4_MIPAF_MASK I40E_MASK(0xFFFFFFFF, I40E_PRT_MNG_MIPAF4_MIPAF_SHIFT)
  1555. #define I40E_PRT_MNG_MIPAF6(_i) (0x00254200 + ((_i) * 32)) /* _i=0...15 */ /* Reset: POR */
  1556. #define I40E_PRT_MNG_MIPAF6_MAX_INDEX 15
  1557. #define I40E_PRT_MNG_MIPAF6_MIPAF_SHIFT 0
  1558. #define I40E_PRT_MNG_MIPAF6_MIPAF_MASK I40E_MASK(0xFFFFFFFF, I40E_PRT_MNG_MIPAF6_MIPAF_SHIFT)
  1559. #define I40E_PRT_MNG_MMAH(_i) (0x00256380 + ((_i) * 32)) /* _i=0...3 */ /* Reset: POR */
  1560. #define I40E_PRT_MNG_MMAH_MAX_INDEX 3
  1561. #define I40E_PRT_MNG_MMAH_MMAH_SHIFT 0
  1562. #define I40E_PRT_MNG_MMAH_MMAH_MASK I40E_MASK(0xFFFF, I40E_PRT_MNG_MMAH_MMAH_SHIFT)
  1563. #define I40E_PRT_MNG_MMAL(_i) (0x00256480 + ((_i) * 32)) /* _i=0...3 */ /* Reset: POR */
  1564. #define I40E_PRT_MNG_MMAL_MAX_INDEX 3
  1565. #define I40E_PRT_MNG_MMAL_MMAL_SHIFT 0
  1566. #define I40E_PRT_MNG_MMAL_MMAL_MASK I40E_MASK(0xFFFFFFFF, I40E_PRT_MNG_MMAL_MMAL_SHIFT)
  1567. #define I40E_PRT_MNG_MNGONLY 0x00256A60 /* Reset: POR */
  1568. #define I40E_PRT_MNG_MNGONLY_EXCLUSIVE_TO_MANAGEABILITY_SHIFT 0
  1569. #define I40E_PRT_MNG_MNGONLY_EXCLUSIVE_TO_MANAGEABILITY_MASK I40E_MASK(0xFF, I40E_PRT_MNG_MNGONLY_EXCLUSIVE_TO_MANAGEABILITY_SHIFT)
  1570. #define I40E_PRT_MNG_MSFM 0x00256AA0 /* Reset: POR */
  1571. #define I40E_PRT_MNG_MSFM_PORT_26F_UDP_SHIFT 0
  1572. #define I40E_PRT_MNG_MSFM_PORT_26F_UDP_MASK I40E_MASK(0x1, I40E_PRT_MNG_MSFM_PORT_26F_UDP_SHIFT)
  1573. #define I40E_PRT_MNG_MSFM_PORT_26F_TCP_SHIFT 1
  1574. #define I40E_PRT_MNG_MSFM_PORT_26F_TCP_MASK I40E_MASK(0x1, I40E_PRT_MNG_MSFM_PORT_26F_TCP_SHIFT)
  1575. #define I40E_PRT_MNG_MSFM_PORT_298_UDP_SHIFT 2
  1576. #define I40E_PRT_MNG_MSFM_PORT_298_UDP_MASK I40E_MASK(0x1, I40E_PRT_MNG_MSFM_PORT_298_UDP_SHIFT)
  1577. #define I40E_PRT_MNG_MSFM_PORT_298_TCP_SHIFT 3
  1578. #define I40E_PRT_MNG_MSFM_PORT_298_TCP_MASK I40E_MASK(0x1, I40E_PRT_MNG_MSFM_PORT_298_TCP_SHIFT)
  1579. #define I40E_PRT_MNG_MSFM_IPV6_0_MASK_SHIFT 4
  1580. #define I40E_PRT_MNG_MSFM_IPV6_0_MASK_MASK I40E_MASK(0x1, I40E_PRT_MNG_MSFM_IPV6_0_MASK_SHIFT)
  1581. #define I40E_PRT_MNG_MSFM_IPV6_1_MASK_SHIFT 5
  1582. #define I40E_PRT_MNG_MSFM_IPV6_1_MASK_MASK I40E_MASK(0x1, I40E_PRT_MNG_MSFM_IPV6_1_MASK_SHIFT)
  1583. #define I40E_PRT_MNG_MSFM_IPV6_2_MASK_SHIFT 6
  1584. #define I40E_PRT_MNG_MSFM_IPV6_2_MASK_MASK I40E_MASK(0x1, I40E_PRT_MNG_MSFM_IPV6_2_MASK_SHIFT)
  1585. #define I40E_PRT_MNG_MSFM_IPV6_3_MASK_SHIFT 7
  1586. #define I40E_PRT_MNG_MSFM_IPV6_3_MASK_MASK I40E_MASK(0x1, I40E_PRT_MNG_MSFM_IPV6_3_MASK_SHIFT)
  1587. #define I40E_MSIX_PBA(_i) (0x00001000 + ((_i) * 4)) /* _i=0...5 */ /* Reset: FLR */
  1588. #define I40E_MSIX_PBA_MAX_INDEX 5
  1589. #define I40E_MSIX_PBA_PENBIT_SHIFT 0
  1590. #define I40E_MSIX_PBA_PENBIT_MASK I40E_MASK(0xFFFFFFFF, I40E_MSIX_PBA_PENBIT_SHIFT)
  1591. #define I40E_MSIX_TADD(_i) (0x00000000 + ((_i) * 16)) /* _i=0...128 */ /* Reset: FLR */
  1592. #define I40E_MSIX_TADD_MAX_INDEX 128
  1593. #define I40E_MSIX_TADD_MSIXTADD10_SHIFT 0
  1594. #define I40E_MSIX_TADD_MSIXTADD10_MASK I40E_MASK(0x3, I40E_MSIX_TADD_MSIXTADD10_SHIFT)
  1595. #define I40E_MSIX_TADD_MSIXTADD_SHIFT 2
  1596. #define I40E_MSIX_TADD_MSIXTADD_MASK I40E_MASK(0x3FFFFFFF, I40E_MSIX_TADD_MSIXTADD_SHIFT)
  1597. #define I40E_MSIX_TMSG(_i) (0x00000008 + ((_i) * 16)) /* _i=0...128 */ /* Reset: FLR */
  1598. #define I40E_MSIX_TMSG_MAX_INDEX 128
  1599. #define I40E_MSIX_TMSG_MSIXTMSG_SHIFT 0
  1600. #define I40E_MSIX_TMSG_MSIXTMSG_MASK I40E_MASK(0xFFFFFFFF, I40E_MSIX_TMSG_MSIXTMSG_SHIFT)
  1601. #define I40E_MSIX_TUADD(_i) (0x00000004 + ((_i) * 16)) /* _i=0...128 */ /* Reset: FLR */
  1602. #define I40E_MSIX_TUADD_MAX_INDEX 128
  1603. #define I40E_MSIX_TUADD_MSIXTUADD_SHIFT 0
  1604. #define I40E_MSIX_TUADD_MSIXTUADD_MASK I40E_MASK(0xFFFFFFFF, I40E_MSIX_TUADD_MSIXTUADD_SHIFT)
  1605. #define I40E_MSIX_TVCTRL(_i) (0x0000000C + ((_i) * 16)) /* _i=0...128 */ /* Reset: FLR */
  1606. #define I40E_MSIX_TVCTRL_MAX_INDEX 128
  1607. #define I40E_MSIX_TVCTRL_MASK_SHIFT 0
  1608. #define I40E_MSIX_TVCTRL_MASK_MASK I40E_MASK(0x1, I40E_MSIX_TVCTRL_MASK_SHIFT)
  1609. #define I40E_VFMSIX_PBA1(_i) (0x00002000 + ((_i) * 4)) /* _i=0...19 */ /* Reset: VFLR */
  1610. #define I40E_VFMSIX_PBA1_MAX_INDEX 19
  1611. #define I40E_VFMSIX_PBA1_PENBIT_SHIFT 0
  1612. #define I40E_VFMSIX_PBA1_PENBIT_MASK I40E_MASK(0xFFFFFFFF, I40E_VFMSIX_PBA1_PENBIT_SHIFT)
  1613. #define I40E_VFMSIX_TADD1(_i) (0x00002100 + ((_i) * 16)) /* _i=0...639 */ /* Reset: VFLR */
  1614. #define I40E_VFMSIX_TADD1_MAX_INDEX 639
  1615. #define I40E_VFMSIX_TADD1_MSIXTADD10_SHIFT 0
  1616. #define I40E_VFMSIX_TADD1_MSIXTADD10_MASK I40E_MASK(0x3, I40E_VFMSIX_TADD1_MSIXTADD10_SHIFT)
  1617. #define I40E_VFMSIX_TADD1_MSIXTADD_SHIFT 2
  1618. #define I40E_VFMSIX_TADD1_MSIXTADD_MASK I40E_MASK(0x3FFFFFFF, I40E_VFMSIX_TADD1_MSIXTADD_SHIFT)
  1619. #define I40E_VFMSIX_TMSG1(_i) (0x00002108 + ((_i) * 16)) /* _i=0...639 */ /* Reset: VFLR */
  1620. #define I40E_VFMSIX_TMSG1_MAX_INDEX 639
  1621. #define I40E_VFMSIX_TMSG1_MSIXTMSG_SHIFT 0
  1622. #define I40E_VFMSIX_TMSG1_MSIXTMSG_MASK I40E_MASK(0xFFFFFFFF, I40E_VFMSIX_TMSG1_MSIXTMSG_SHIFT)
  1623. #define I40E_VFMSIX_TUADD1(_i) (0x00002104 + ((_i) * 16)) /* _i=0...639 */ /* Reset: VFLR */
  1624. #define I40E_VFMSIX_TUADD1_MAX_INDEX 639
  1625. #define I40E_VFMSIX_TUADD1_MSIXTUADD_SHIFT 0
  1626. #define I40E_VFMSIX_TUADD1_MSIXTUADD_MASK I40E_MASK(0xFFFFFFFF, I40E_VFMSIX_TUADD1_MSIXTUADD_SHIFT)
  1627. #define I40E_VFMSIX_TVCTRL1(_i) (0x0000210C + ((_i) * 16)) /* _i=0...639 */ /* Reset: VFLR */
  1628. #define I40E_VFMSIX_TVCTRL1_MAX_INDEX 639
  1629. #define I40E_VFMSIX_TVCTRL1_MASK_SHIFT 0
  1630. #define I40E_VFMSIX_TVCTRL1_MASK_MASK I40E_MASK(0x1, I40E_VFMSIX_TVCTRL1_MASK_SHIFT)
  1631. #define I40E_GLNVM_FLA 0x000B6108 /* Reset: POR */
  1632. #define I40E_GLNVM_FLA_FL_SCK_SHIFT 0
  1633. #define I40E_GLNVM_FLA_FL_SCK_MASK I40E_MASK(0x1, I40E_GLNVM_FLA_FL_SCK_SHIFT)
  1634. #define I40E_GLNVM_FLA_FL_CE_SHIFT 1
  1635. #define I40E_GLNVM_FLA_FL_CE_MASK I40E_MASK(0x1, I40E_GLNVM_FLA_FL_CE_SHIFT)
  1636. #define I40E_GLNVM_FLA_FL_SI_SHIFT 2
  1637. #define I40E_GLNVM_FLA_FL_SI_MASK I40E_MASK(0x1, I40E_GLNVM_FLA_FL_SI_SHIFT)
  1638. #define I40E_GLNVM_FLA_FL_SO_SHIFT 3
  1639. #define I40E_GLNVM_FLA_FL_SO_MASK I40E_MASK(0x1, I40E_GLNVM_FLA_FL_SO_SHIFT)
  1640. #define I40E_GLNVM_FLA_FL_REQ_SHIFT 4
  1641. #define I40E_GLNVM_FLA_FL_REQ_MASK I40E_MASK(0x1, I40E_GLNVM_FLA_FL_REQ_SHIFT)
  1642. #define I40E_GLNVM_FLA_FL_GNT_SHIFT 5
  1643. #define I40E_GLNVM_FLA_FL_GNT_MASK I40E_MASK(0x1, I40E_GLNVM_FLA_FL_GNT_SHIFT)
  1644. #define I40E_GLNVM_FLA_LOCKED_SHIFT 6
  1645. #define I40E_GLNVM_FLA_LOCKED_MASK I40E_MASK(0x1, I40E_GLNVM_FLA_LOCKED_SHIFT)
  1646. #define I40E_GLNVM_FLA_FL_SADDR_SHIFT 18
  1647. #define I40E_GLNVM_FLA_FL_SADDR_MASK I40E_MASK(0x7FF, I40E_GLNVM_FLA_FL_SADDR_SHIFT)
  1648. #define I40E_GLNVM_FLA_FL_BUSY_SHIFT 30
  1649. #define I40E_GLNVM_FLA_FL_BUSY_MASK I40E_MASK(0x1, I40E_GLNVM_FLA_FL_BUSY_SHIFT)
  1650. #define I40E_GLNVM_FLA_FL_DER_SHIFT 31
  1651. #define I40E_GLNVM_FLA_FL_DER_MASK I40E_MASK(0x1, I40E_GLNVM_FLA_FL_DER_SHIFT)
  1652. #define I40E_GLNVM_FLASHID 0x000B6104 /* Reset: POR */
  1653. #define I40E_GLNVM_FLASHID_FLASHID_SHIFT 0
  1654. #define I40E_GLNVM_FLASHID_FLASHID_MASK I40E_MASK(0xFFFFFF, I40E_GLNVM_FLASHID_FLASHID_SHIFT)
  1655. #define I40E_GLNVM_FLASHID_FLEEP_PERF_SHIFT 31
  1656. #define I40E_GLNVM_FLASHID_FLEEP_PERF_MASK I40E_MASK(0x1, I40E_GLNVM_FLASHID_FLEEP_PERF_SHIFT)
  1657. #define I40E_GLNVM_GENS 0x000B6100 /* Reset: POR */
  1658. #define I40E_GLNVM_GENS_NVM_PRES_SHIFT 0
  1659. #define I40E_GLNVM_GENS_NVM_PRES_MASK I40E_MASK(0x1, I40E_GLNVM_GENS_NVM_PRES_SHIFT)
  1660. #define I40E_GLNVM_GENS_SR_SIZE_SHIFT 5
  1661. #define I40E_GLNVM_GENS_SR_SIZE_MASK I40E_MASK(0x7, I40E_GLNVM_GENS_SR_SIZE_SHIFT)
  1662. #define I40E_GLNVM_GENS_BANK1VAL_SHIFT 8
  1663. #define I40E_GLNVM_GENS_BANK1VAL_MASK I40E_MASK(0x1, I40E_GLNVM_GENS_BANK1VAL_SHIFT)
  1664. #define I40E_GLNVM_GENS_ALT_PRST_SHIFT 23
  1665. #define I40E_GLNVM_GENS_ALT_PRST_MASK I40E_MASK(0x1, I40E_GLNVM_GENS_ALT_PRST_SHIFT)
  1666. #define I40E_GLNVM_GENS_FL_AUTO_RD_SHIFT 25
  1667. #define I40E_GLNVM_GENS_FL_AUTO_RD_MASK I40E_MASK(0x1, I40E_GLNVM_GENS_FL_AUTO_RD_SHIFT)
  1668. #define I40E_GLNVM_PROTCSR(_i) (0x000B6010 + ((_i) * 4)) /* _i=0...59 */ /* Reset: POR */
  1669. #define I40E_GLNVM_PROTCSR_MAX_INDEX 59
  1670. #define I40E_GLNVM_PROTCSR_ADDR_BLOCK_SHIFT 0
  1671. #define I40E_GLNVM_PROTCSR_ADDR_BLOCK_MASK I40E_MASK(0xFFFFFF, I40E_GLNVM_PROTCSR_ADDR_BLOCK_SHIFT)
  1672. #define I40E_GLNVM_SRCTL 0x000B6110 /* Reset: POR */
  1673. #define I40E_GLNVM_SRCTL_SRBUSY_SHIFT 0
  1674. #define I40E_GLNVM_SRCTL_SRBUSY_MASK I40E_MASK(0x1, I40E_GLNVM_SRCTL_SRBUSY_SHIFT)
  1675. #define I40E_GLNVM_SRCTL_ADDR_SHIFT 14
  1676. #define I40E_GLNVM_SRCTL_ADDR_MASK I40E_MASK(0x7FFF, I40E_GLNVM_SRCTL_ADDR_SHIFT)
  1677. #define I40E_GLNVM_SRCTL_WRITE_SHIFT 29
  1678. #define I40E_GLNVM_SRCTL_WRITE_MASK I40E_MASK(0x1, I40E_GLNVM_SRCTL_WRITE_SHIFT)
  1679. #define I40E_GLNVM_SRCTL_START_SHIFT 30
  1680. #define I40E_GLNVM_SRCTL_START_MASK I40E_MASK(0x1, I40E_GLNVM_SRCTL_START_SHIFT)
  1681. #define I40E_GLNVM_SRCTL_DONE_SHIFT 31
  1682. #define I40E_GLNVM_SRCTL_DONE_MASK I40E_MASK(0x1, I40E_GLNVM_SRCTL_DONE_SHIFT)
  1683. #define I40E_GLNVM_SRDATA 0x000B6114 /* Reset: POR */
  1684. #define I40E_GLNVM_SRDATA_WRDATA_SHIFT 0
  1685. #define I40E_GLNVM_SRDATA_WRDATA_MASK I40E_MASK(0xFFFF, I40E_GLNVM_SRDATA_WRDATA_SHIFT)
  1686. #define I40E_GLNVM_SRDATA_RDDATA_SHIFT 16
  1687. #define I40E_GLNVM_SRDATA_RDDATA_MASK I40E_MASK(0xFFFF, I40E_GLNVM_SRDATA_RDDATA_SHIFT)
  1688. #define I40E_GLNVM_ULD 0x000B6008 /* Reset: POR */
  1689. #define I40E_GLNVM_ULD_CONF_PCIR_DONE_SHIFT 0
  1690. #define I40E_GLNVM_ULD_CONF_PCIR_DONE_MASK I40E_MASK(0x1, I40E_GLNVM_ULD_CONF_PCIR_DONE_SHIFT)
  1691. #define I40E_GLNVM_ULD_CONF_PCIRTL_DONE_SHIFT 1
  1692. #define I40E_GLNVM_ULD_CONF_PCIRTL_DONE_MASK I40E_MASK(0x1, I40E_GLNVM_ULD_CONF_PCIRTL_DONE_SHIFT)
  1693. #define I40E_GLNVM_ULD_CONF_LCB_DONE_SHIFT 2
  1694. #define I40E_GLNVM_ULD_CONF_LCB_DONE_MASK I40E_MASK(0x1, I40E_GLNVM_ULD_CONF_LCB_DONE_SHIFT)
  1695. #define I40E_GLNVM_ULD_CONF_CORE_DONE_SHIFT 3
  1696. #define I40E_GLNVM_ULD_CONF_CORE_DONE_MASK I40E_MASK(0x1, I40E_GLNVM_ULD_CONF_CORE_DONE_SHIFT)
  1697. #define I40E_GLNVM_ULD_CONF_GLOBAL_DONE_SHIFT 4
  1698. #define I40E_GLNVM_ULD_CONF_GLOBAL_DONE_MASK I40E_MASK(0x1, I40E_GLNVM_ULD_CONF_GLOBAL_DONE_SHIFT)
  1699. #define I40E_GLNVM_ULD_CONF_POR_DONE_SHIFT 5
  1700. #define I40E_GLNVM_ULD_CONF_POR_DONE_MASK I40E_MASK(0x1, I40E_GLNVM_ULD_CONF_POR_DONE_SHIFT)
  1701. #define I40E_GLNVM_ULD_CONF_PCIE_ANA_DONE_SHIFT 6
  1702. #define I40E_GLNVM_ULD_CONF_PCIE_ANA_DONE_MASK I40E_MASK(0x1, I40E_GLNVM_ULD_CONF_PCIE_ANA_DONE_SHIFT)
  1703. #define I40E_GLNVM_ULD_CONF_PHY_ANA_DONE_SHIFT 7
  1704. #define I40E_GLNVM_ULD_CONF_PHY_ANA_DONE_MASK I40E_MASK(0x1, I40E_GLNVM_ULD_CONF_PHY_ANA_DONE_SHIFT)
  1705. #define I40E_GLNVM_ULD_CONF_EMP_DONE_SHIFT 8
  1706. #define I40E_GLNVM_ULD_CONF_EMP_DONE_MASK I40E_MASK(0x1, I40E_GLNVM_ULD_CONF_EMP_DONE_SHIFT)
  1707. #define I40E_GLNVM_ULD_CONF_PCIALT_DONE_SHIFT 9
  1708. #define I40E_GLNVM_ULD_CONF_PCIALT_DONE_MASK I40E_MASK(0x1, I40E_GLNVM_ULD_CONF_PCIALT_DONE_SHIFT)
  1709. #define I40E_GLPCI_BYTCTH 0x0009C484 /* Reset: PCIR */
  1710. #define I40E_GLPCI_BYTCTH_PCI_COUNT_BW_BCT_SHIFT 0
  1711. #define I40E_GLPCI_BYTCTH_PCI_COUNT_BW_BCT_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPCI_BYTCTH_PCI_COUNT_BW_BCT_SHIFT)
  1712. #define I40E_GLPCI_BYTCTL 0x0009C488 /* Reset: PCIR */
  1713. #define I40E_GLPCI_BYTCTL_PCI_COUNT_BW_BCT_SHIFT 0
  1714. #define I40E_GLPCI_BYTCTL_PCI_COUNT_BW_BCT_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPCI_BYTCTL_PCI_COUNT_BW_BCT_SHIFT)
  1715. #define I40E_GLPCI_CAPCTRL 0x000BE4A4 /* Reset: PCIR */
  1716. #define I40E_GLPCI_CAPCTRL_VPD_EN_SHIFT 0
  1717. #define I40E_GLPCI_CAPCTRL_VPD_EN_MASK I40E_MASK(0x1, I40E_GLPCI_CAPCTRL_VPD_EN_SHIFT)
  1718. #define I40E_GLPCI_CAPSUP 0x000BE4A8 /* Reset: PCIR */
  1719. #define I40E_GLPCI_CAPSUP_PCIE_VER_SHIFT 0
  1720. #define I40E_GLPCI_CAPSUP_PCIE_VER_MASK I40E_MASK(0x1, I40E_GLPCI_CAPSUP_PCIE_VER_SHIFT)
  1721. #define I40E_GLPCI_CAPSUP_LTR_EN_SHIFT 2
  1722. #define I40E_GLPCI_CAPSUP_LTR_EN_MASK I40E_MASK(0x1, I40E_GLPCI_CAPSUP_LTR_EN_SHIFT)
  1723. #define I40E_GLPCI_CAPSUP_TPH_EN_SHIFT 3
  1724. #define I40E_GLPCI_CAPSUP_TPH_EN_MASK I40E_MASK(0x1, I40E_GLPCI_CAPSUP_TPH_EN_SHIFT)
  1725. #define I40E_GLPCI_CAPSUP_ARI_EN_SHIFT 4
  1726. #define I40E_GLPCI_CAPSUP_ARI_EN_MASK I40E_MASK(0x1, I40E_GLPCI_CAPSUP_ARI_EN_SHIFT)
  1727. #define I40E_GLPCI_CAPSUP_IOV_EN_SHIFT 5
  1728. #define I40E_GLPCI_CAPSUP_IOV_EN_MASK I40E_MASK(0x1, I40E_GLPCI_CAPSUP_IOV_EN_SHIFT)
  1729. #define I40E_GLPCI_CAPSUP_ACS_EN_SHIFT 6
  1730. #define I40E_GLPCI_CAPSUP_ACS_EN_MASK I40E_MASK(0x1, I40E_GLPCI_CAPSUP_ACS_EN_SHIFT)
  1731. #define I40E_GLPCI_CAPSUP_SEC_EN_SHIFT 7
  1732. #define I40E_GLPCI_CAPSUP_SEC_EN_MASK I40E_MASK(0x1, I40E_GLPCI_CAPSUP_SEC_EN_SHIFT)
  1733. #define I40E_GLPCI_CAPSUP_ECRC_GEN_EN_SHIFT 16
  1734. #define I40E_GLPCI_CAPSUP_ECRC_GEN_EN_MASK I40E_MASK(0x1, I40E_GLPCI_CAPSUP_ECRC_GEN_EN_SHIFT)
  1735. #define I40E_GLPCI_CAPSUP_ECRC_CHK_EN_SHIFT 17
  1736. #define I40E_GLPCI_CAPSUP_ECRC_CHK_EN_MASK I40E_MASK(0x1, I40E_GLPCI_CAPSUP_ECRC_CHK_EN_SHIFT)
  1737. #define I40E_GLPCI_CAPSUP_IDO_EN_SHIFT 18
  1738. #define I40E_GLPCI_CAPSUP_IDO_EN_MASK I40E_MASK(0x1, I40E_GLPCI_CAPSUP_IDO_EN_SHIFT)
  1739. #define I40E_GLPCI_CAPSUP_MSI_MASK_SHIFT 19
  1740. #define I40E_GLPCI_CAPSUP_MSI_MASK_MASK I40E_MASK(0x1, I40E_GLPCI_CAPSUP_MSI_MASK_SHIFT)
  1741. #define I40E_GLPCI_CAPSUP_CSR_CONF_EN_SHIFT 20
  1742. #define I40E_GLPCI_CAPSUP_CSR_CONF_EN_MASK I40E_MASK(0x1, I40E_GLPCI_CAPSUP_CSR_CONF_EN_SHIFT)
  1743. #define I40E_GLPCI_CAPSUP_LOAD_SUBSYS_ID_SHIFT 30
  1744. #define I40E_GLPCI_CAPSUP_LOAD_SUBSYS_ID_MASK I40E_MASK(0x1, I40E_GLPCI_CAPSUP_LOAD_SUBSYS_ID_SHIFT)
  1745. #define I40E_GLPCI_CAPSUP_LOAD_DEV_ID_SHIFT 31
  1746. #define I40E_GLPCI_CAPSUP_LOAD_DEV_ID_MASK I40E_MASK(0x1, I40E_GLPCI_CAPSUP_LOAD_DEV_ID_SHIFT)
  1747. #define I40E_GLPCI_CNF 0x000BE4C0 /* Reset: POR */
  1748. #define I40E_GLPCI_CNF_FLEX10_SHIFT 1
  1749. #define I40E_GLPCI_CNF_FLEX10_MASK I40E_MASK(0x1, I40E_GLPCI_CNF_FLEX10_SHIFT)
  1750. #define I40E_GLPCI_CNF_WAKE_PIN_EN_SHIFT 2
  1751. #define I40E_GLPCI_CNF_WAKE_PIN_EN_MASK I40E_MASK(0x1, I40E_GLPCI_CNF_WAKE_PIN_EN_SHIFT)
  1752. #define I40E_GLPCI_CNF2 0x000BE494 /* Reset: PCIR */
  1753. #define I40E_GLPCI_CNF2_RO_DIS_SHIFT 0
  1754. #define I40E_GLPCI_CNF2_RO_DIS_MASK I40E_MASK(0x1, I40E_GLPCI_CNF2_RO_DIS_SHIFT)
  1755. #define I40E_GLPCI_CNF2_CACHELINE_SIZE_SHIFT 1
  1756. #define I40E_GLPCI_CNF2_CACHELINE_SIZE_MASK I40E_MASK(0x1, I40E_GLPCI_CNF2_CACHELINE_SIZE_SHIFT)
  1757. #define I40E_GLPCI_CNF2_MSI_X_PF_N_SHIFT 2
  1758. #define I40E_GLPCI_CNF2_MSI_X_PF_N_MASK I40E_MASK(0x7FF, I40E_GLPCI_CNF2_MSI_X_PF_N_SHIFT)
  1759. #define I40E_GLPCI_CNF2_MSI_X_VF_N_SHIFT 13
  1760. #define I40E_GLPCI_CNF2_MSI_X_VF_N_MASK I40E_MASK(0x7FF, I40E_GLPCI_CNF2_MSI_X_VF_N_SHIFT)
  1761. #define I40E_GLPCI_DREVID 0x0009C480 /* Reset: PCIR */
  1762. #define I40E_GLPCI_DREVID_DEFAULT_REVID_SHIFT 0
  1763. #define I40E_GLPCI_DREVID_DEFAULT_REVID_MASK I40E_MASK(0xFF, I40E_GLPCI_DREVID_DEFAULT_REVID_SHIFT)
  1764. #define I40E_GLPCI_GSCL_1 0x0009C48C /* Reset: PCIR */
  1765. #define I40E_GLPCI_GSCL_1_GIO_COUNT_EN_0_SHIFT 0
  1766. #define I40E_GLPCI_GSCL_1_GIO_COUNT_EN_0_MASK I40E_MASK(0x1, I40E_GLPCI_GSCL_1_GIO_COUNT_EN_0_SHIFT)
  1767. #define I40E_GLPCI_GSCL_1_GIO_COUNT_EN_1_SHIFT 1
  1768. #define I40E_GLPCI_GSCL_1_GIO_COUNT_EN_1_MASK I40E_MASK(0x1, I40E_GLPCI_GSCL_1_GIO_COUNT_EN_1_SHIFT)
  1769. #define I40E_GLPCI_GSCL_1_GIO_COUNT_EN_2_SHIFT 2
  1770. #define I40E_GLPCI_GSCL_1_GIO_COUNT_EN_2_MASK I40E_MASK(0x1, I40E_GLPCI_GSCL_1_GIO_COUNT_EN_2_SHIFT)
  1771. #define I40E_GLPCI_GSCL_1_GIO_COUNT_EN_3_SHIFT 3
  1772. #define I40E_GLPCI_GSCL_1_GIO_COUNT_EN_3_MASK I40E_MASK(0x1, I40E_GLPCI_GSCL_1_GIO_COUNT_EN_3_SHIFT)
  1773. #define I40E_GLPCI_GSCL_1_LBC_ENABLE_0_SHIFT 4
  1774. #define I40E_GLPCI_GSCL_1_LBC_ENABLE_0_MASK I40E_MASK(0x1, I40E_GLPCI_GSCL_1_LBC_ENABLE_0_SHIFT)
  1775. #define I40E_GLPCI_GSCL_1_LBC_ENABLE_1_SHIFT 5
  1776. #define I40E_GLPCI_GSCL_1_LBC_ENABLE_1_MASK I40E_MASK(0x1, I40E_GLPCI_GSCL_1_LBC_ENABLE_1_SHIFT)
  1777. #define I40E_GLPCI_GSCL_1_LBC_ENABLE_2_SHIFT 6
  1778. #define I40E_GLPCI_GSCL_1_LBC_ENABLE_2_MASK I40E_MASK(0x1, I40E_GLPCI_GSCL_1_LBC_ENABLE_2_SHIFT)
  1779. #define I40E_GLPCI_GSCL_1_LBC_ENABLE_3_SHIFT 7
  1780. #define I40E_GLPCI_GSCL_1_LBC_ENABLE_3_MASK I40E_MASK(0x1, I40E_GLPCI_GSCL_1_LBC_ENABLE_3_SHIFT)
  1781. #define I40E_GLPCI_GSCL_1_PCI_COUNT_LAT_EN_SHIFT 8
  1782. #define I40E_GLPCI_GSCL_1_PCI_COUNT_LAT_EN_MASK I40E_MASK(0x1, I40E_GLPCI_GSCL_1_PCI_COUNT_LAT_EN_SHIFT)
  1783. #define I40E_GLPCI_GSCL_1_PCI_COUNT_LAT_EV_SHIFT 9
  1784. #define I40E_GLPCI_GSCL_1_PCI_COUNT_LAT_EV_MASK I40E_MASK(0x1F, I40E_GLPCI_GSCL_1_PCI_COUNT_LAT_EV_SHIFT)
  1785. #define I40E_GLPCI_GSCL_1_PCI_COUNT_BW_EN_SHIFT 14
  1786. #define I40E_GLPCI_GSCL_1_PCI_COUNT_BW_EN_MASK I40E_MASK(0x1, I40E_GLPCI_GSCL_1_PCI_COUNT_BW_EN_SHIFT)
  1787. #define I40E_GLPCI_GSCL_1_PCI_COUNT_BW_EV_SHIFT 15
  1788. #define I40E_GLPCI_GSCL_1_PCI_COUNT_BW_EV_MASK I40E_MASK(0x1F, I40E_GLPCI_GSCL_1_PCI_COUNT_BW_EV_SHIFT)
  1789. #define I40E_GLPCI_GSCL_1_GIO_64_BIT_EN_SHIFT 28
  1790. #define I40E_GLPCI_GSCL_1_GIO_64_BIT_EN_MASK I40E_MASK(0x1, I40E_GLPCI_GSCL_1_GIO_64_BIT_EN_SHIFT)
  1791. #define I40E_GLPCI_GSCL_1_GIO_COUNT_RESET_SHIFT 29
  1792. #define I40E_GLPCI_GSCL_1_GIO_COUNT_RESET_MASK I40E_MASK(0x1, I40E_GLPCI_GSCL_1_GIO_COUNT_RESET_SHIFT)
  1793. #define I40E_GLPCI_GSCL_1_GIO_COUNT_STOP_SHIFT 30
  1794. #define I40E_GLPCI_GSCL_1_GIO_COUNT_STOP_MASK I40E_MASK(0x1, I40E_GLPCI_GSCL_1_GIO_COUNT_STOP_SHIFT)
  1795. #define I40E_GLPCI_GSCL_1_GIO_COUNT_START_SHIFT 31
  1796. #define I40E_GLPCI_GSCL_1_GIO_COUNT_START_MASK I40E_MASK(0x1, I40E_GLPCI_GSCL_1_GIO_COUNT_START_SHIFT)
  1797. #define I40E_GLPCI_GSCL_2 0x0009C490 /* Reset: PCIR */
  1798. #define I40E_GLPCI_GSCL_2_GIO_EVENT_NUM_0_SHIFT 0
  1799. #define I40E_GLPCI_GSCL_2_GIO_EVENT_NUM_0_MASK I40E_MASK(0xFF, I40E_GLPCI_GSCL_2_GIO_EVENT_NUM_0_SHIFT)
  1800. #define I40E_GLPCI_GSCL_2_GIO_EVENT_NUM_1_SHIFT 8
  1801. #define I40E_GLPCI_GSCL_2_GIO_EVENT_NUM_1_MASK I40E_MASK(0xFF, I40E_GLPCI_GSCL_2_GIO_EVENT_NUM_1_SHIFT)
  1802. #define I40E_GLPCI_GSCL_2_GIO_EVENT_NUM_2_SHIFT 16
  1803. #define I40E_GLPCI_GSCL_2_GIO_EVENT_NUM_2_MASK I40E_MASK(0xFF, I40E_GLPCI_GSCL_2_GIO_EVENT_NUM_2_SHIFT)
  1804. #define I40E_GLPCI_GSCL_2_GIO_EVENT_NUM_3_SHIFT 24
  1805. #define I40E_GLPCI_GSCL_2_GIO_EVENT_NUM_3_MASK I40E_MASK(0xFF, I40E_GLPCI_GSCL_2_GIO_EVENT_NUM_3_SHIFT)
  1806. #define I40E_GLPCI_GSCL_5_8(_i) (0x0009C494 + ((_i) * 4)) /* _i=0...3 */ /* Reset: PCIR */
  1807. #define I40E_GLPCI_GSCL_5_8_MAX_INDEX 3
  1808. #define I40E_GLPCI_GSCL_5_8_LBC_THRESHOLD_N_SHIFT 0
  1809. #define I40E_GLPCI_GSCL_5_8_LBC_THRESHOLD_N_MASK I40E_MASK(0xFFFF, I40E_GLPCI_GSCL_5_8_LBC_THRESHOLD_N_SHIFT)
  1810. #define I40E_GLPCI_GSCL_5_8_LBC_TIMER_N_SHIFT 16
  1811. #define I40E_GLPCI_GSCL_5_8_LBC_TIMER_N_MASK I40E_MASK(0xFFFF, I40E_GLPCI_GSCL_5_8_LBC_TIMER_N_SHIFT)
  1812. #define I40E_GLPCI_GSCN_0_3(_i) (0x0009C4A4 + ((_i) * 4)) /* _i=0...3 */ /* Reset: PCIR */
  1813. #define I40E_GLPCI_GSCN_0_3_MAX_INDEX 3
  1814. #define I40E_GLPCI_GSCN_0_3_EVENT_COUNTER_SHIFT 0
  1815. #define I40E_GLPCI_GSCN_0_3_EVENT_COUNTER_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPCI_GSCN_0_3_EVENT_COUNTER_SHIFT)
  1816. #define I40E_GLPCI_LBARCTRL 0x000BE484 /* Reset: POR */
  1817. #define I40E_GLPCI_LBARCTRL_PREFBAR_SHIFT 0
  1818. #define I40E_GLPCI_LBARCTRL_PREFBAR_MASK I40E_MASK(0x1, I40E_GLPCI_LBARCTRL_PREFBAR_SHIFT)
  1819. #define I40E_GLPCI_LBARCTRL_BAR32_SHIFT 1
  1820. #define I40E_GLPCI_LBARCTRL_BAR32_MASK I40E_MASK(0x1, I40E_GLPCI_LBARCTRL_BAR32_SHIFT)
  1821. #define I40E_GLPCI_LBARCTRL_FLASH_EXPOSE_SHIFT 3
  1822. #define I40E_GLPCI_LBARCTRL_FLASH_EXPOSE_MASK I40E_MASK(0x1, I40E_GLPCI_LBARCTRL_FLASH_EXPOSE_SHIFT)
  1823. #define I40E_GLPCI_LBARCTRL_RSVD_4_SHIFT 4
  1824. #define I40E_GLPCI_LBARCTRL_RSVD_4_MASK I40E_MASK(0x3, I40E_GLPCI_LBARCTRL_RSVD_4_SHIFT)
  1825. #define I40E_GLPCI_LBARCTRL_FL_SIZE_SHIFT 6
  1826. #define I40E_GLPCI_LBARCTRL_FL_SIZE_MASK I40E_MASK(0x7, I40E_GLPCI_LBARCTRL_FL_SIZE_SHIFT)
  1827. #define I40E_GLPCI_LBARCTRL_RSVD_10_SHIFT 10
  1828. #define I40E_GLPCI_LBARCTRL_RSVD_10_MASK I40E_MASK(0x1, I40E_GLPCI_LBARCTRL_RSVD_10_SHIFT)
  1829. #define I40E_GLPCI_LBARCTRL_EXROM_SIZE_SHIFT 11
  1830. #define I40E_GLPCI_LBARCTRL_EXROM_SIZE_MASK I40E_MASK(0x7, I40E_GLPCI_LBARCTRL_EXROM_SIZE_SHIFT)
  1831. #define I40E_GLPCI_LINKCAP 0x000BE4AC /* Reset: PCIR */
  1832. #define I40E_GLPCI_LINKCAP_LINK_SPEEDS_VECTOR_SHIFT 0
  1833. #define I40E_GLPCI_LINKCAP_LINK_SPEEDS_VECTOR_MASK I40E_MASK(0x3F, I40E_GLPCI_LINKCAP_LINK_SPEEDS_VECTOR_SHIFT)
  1834. #define I40E_GLPCI_LINKCAP_MAX_PAYLOAD_SHIFT 6
  1835. #define I40E_GLPCI_LINKCAP_MAX_PAYLOAD_MASK I40E_MASK(0x7, I40E_GLPCI_LINKCAP_MAX_PAYLOAD_SHIFT)
  1836. #define I40E_GLPCI_LINKCAP_MAX_LINK_WIDTH_SHIFT 9
  1837. #define I40E_GLPCI_LINKCAP_MAX_LINK_WIDTH_MASK I40E_MASK(0xF, I40E_GLPCI_LINKCAP_MAX_LINK_WIDTH_SHIFT)
  1838. #define I40E_GLPCI_PCIERR 0x000BE4FC /* Reset: PCIR */
  1839. #define I40E_GLPCI_PCIERR_PCIE_ERR_REP_SHIFT 0
  1840. #define I40E_GLPCI_PCIERR_PCIE_ERR_REP_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPCI_PCIERR_PCIE_ERR_REP_SHIFT)
  1841. #define I40E_GLPCI_PKTCT 0x0009C4BC /* Reset: PCIR */
  1842. #define I40E_GLPCI_PKTCT_PCI_COUNT_BW_PCT_SHIFT 0
  1843. #define I40E_GLPCI_PKTCT_PCI_COUNT_BW_PCT_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPCI_PKTCT_PCI_COUNT_BW_PCT_SHIFT)
  1844. #define I40E_GLPCI_PM_MUX_NPQ 0x0009C4F4 /* Reset: PCIR */
  1845. #define I40E_GLPCI_PM_MUX_NPQ_NPQ_NUM_PORT_SEL_SHIFT 0
  1846. #define I40E_GLPCI_PM_MUX_NPQ_NPQ_NUM_PORT_SEL_MASK I40E_MASK(0x7, I40E_GLPCI_PM_MUX_NPQ_NPQ_NUM_PORT_SEL_SHIFT)
  1847. #define I40E_GLPCI_PM_MUX_NPQ_INNER_NPQ_SEL_SHIFT 16
  1848. #define I40E_GLPCI_PM_MUX_NPQ_INNER_NPQ_SEL_MASK I40E_MASK(0x1F, I40E_GLPCI_PM_MUX_NPQ_INNER_NPQ_SEL_SHIFT)
  1849. #define I40E_GLPCI_PM_MUX_PFB 0x0009C4F0 /* Reset: PCIR */
  1850. #define I40E_GLPCI_PM_MUX_PFB_PFB_PORT_SEL_SHIFT 0
  1851. #define I40E_GLPCI_PM_MUX_PFB_PFB_PORT_SEL_MASK I40E_MASK(0x1F, I40E_GLPCI_PM_MUX_PFB_PFB_PORT_SEL_SHIFT)
  1852. #define I40E_GLPCI_PM_MUX_PFB_INNER_PORT_SEL_SHIFT 16
  1853. #define I40E_GLPCI_PM_MUX_PFB_INNER_PORT_SEL_MASK I40E_MASK(0x7, I40E_GLPCI_PM_MUX_PFB_INNER_PORT_SEL_SHIFT)
  1854. #define I40E_GLPCI_PMSUP 0x000BE4B0 /* Reset: PCIR */
  1855. #define I40E_GLPCI_PMSUP_ASPM_SUP_SHIFT 0
  1856. #define I40E_GLPCI_PMSUP_ASPM_SUP_MASK I40E_MASK(0x3, I40E_GLPCI_PMSUP_ASPM_SUP_SHIFT)
  1857. #define I40E_GLPCI_PMSUP_L0S_EXIT_LAT_SHIFT 2
  1858. #define I40E_GLPCI_PMSUP_L0S_EXIT_LAT_MASK I40E_MASK(0x7, I40E_GLPCI_PMSUP_L0S_EXIT_LAT_SHIFT)
  1859. #define I40E_GLPCI_PMSUP_L1_EXIT_LAT_SHIFT 5
  1860. #define I40E_GLPCI_PMSUP_L1_EXIT_LAT_MASK I40E_MASK(0x7, I40E_GLPCI_PMSUP_L1_EXIT_LAT_SHIFT)
  1861. #define I40E_GLPCI_PMSUP_L0S_ACC_LAT_SHIFT 8
  1862. #define I40E_GLPCI_PMSUP_L0S_ACC_LAT_MASK I40E_MASK(0x7, I40E_GLPCI_PMSUP_L0S_ACC_LAT_SHIFT)
  1863. #define I40E_GLPCI_PMSUP_L1_ACC_LAT_SHIFT 11
  1864. #define I40E_GLPCI_PMSUP_L1_ACC_LAT_MASK I40E_MASK(0x7, I40E_GLPCI_PMSUP_L1_ACC_LAT_SHIFT)
  1865. #define I40E_GLPCI_PMSUP_SLOT_CLK_SHIFT 14
  1866. #define I40E_GLPCI_PMSUP_SLOT_CLK_MASK I40E_MASK(0x1, I40E_GLPCI_PMSUP_SLOT_CLK_SHIFT)
  1867. #define I40E_GLPCI_PMSUP_OBFF_SUP_SHIFT 15
  1868. #define I40E_GLPCI_PMSUP_OBFF_SUP_MASK I40E_MASK(0x3, I40E_GLPCI_PMSUP_OBFF_SUP_SHIFT)
  1869. #define I40E_GLPCI_PQ_MAX_USED_SPC 0x0009C4EC /* Reset: PCIR */
  1870. #define I40E_GLPCI_PQ_MAX_USED_SPC_GLPCI_PQ_MAX_USED_SPC_12_SHIFT 0
  1871. #define I40E_GLPCI_PQ_MAX_USED_SPC_GLPCI_PQ_MAX_USED_SPC_12_MASK I40E_MASK(0xFF, I40E_GLPCI_PQ_MAX_USED_SPC_GLPCI_PQ_MAX_USED_SPC_12_SHIFT)
  1872. #define I40E_GLPCI_PQ_MAX_USED_SPC_GLPCI_PQ_MAX_USED_SPC_13_SHIFT 8
  1873. #define I40E_GLPCI_PQ_MAX_USED_SPC_GLPCI_PQ_MAX_USED_SPC_13_MASK I40E_MASK(0xFF, I40E_GLPCI_PQ_MAX_USED_SPC_GLPCI_PQ_MAX_USED_SPC_13_SHIFT)
  1874. #define I40E_GLPCI_PWRDATA 0x000BE490 /* Reset: PCIR */
  1875. #define I40E_GLPCI_PWRDATA_D0_POWER_SHIFT 0
  1876. #define I40E_GLPCI_PWRDATA_D0_POWER_MASK I40E_MASK(0xFF, I40E_GLPCI_PWRDATA_D0_POWER_SHIFT)
  1877. #define I40E_GLPCI_PWRDATA_COMM_POWER_SHIFT 8
  1878. #define I40E_GLPCI_PWRDATA_COMM_POWER_MASK I40E_MASK(0xFF, I40E_GLPCI_PWRDATA_COMM_POWER_SHIFT)
  1879. #define I40E_GLPCI_PWRDATA_D3_POWER_SHIFT 16
  1880. #define I40E_GLPCI_PWRDATA_D3_POWER_MASK I40E_MASK(0xFF, I40E_GLPCI_PWRDATA_D3_POWER_SHIFT)
  1881. #define I40E_GLPCI_PWRDATA_DATA_SCALE_SHIFT 24
  1882. #define I40E_GLPCI_PWRDATA_DATA_SCALE_MASK I40E_MASK(0x3, I40E_GLPCI_PWRDATA_DATA_SCALE_SHIFT)
  1883. #define I40E_GLPCI_REVID 0x000BE4B4 /* Reset: PCIR */
  1884. #define I40E_GLPCI_REVID_NVM_REVID_SHIFT 0
  1885. #define I40E_GLPCI_REVID_NVM_REVID_MASK I40E_MASK(0xFF, I40E_GLPCI_REVID_NVM_REVID_SHIFT)
  1886. #define I40E_GLPCI_SERH 0x000BE49C /* Reset: PCIR */
  1887. #define I40E_GLPCI_SERH_SER_NUM_H_SHIFT 0
  1888. #define I40E_GLPCI_SERH_SER_NUM_H_MASK I40E_MASK(0xFFFF, I40E_GLPCI_SERH_SER_NUM_H_SHIFT)
  1889. #define I40E_GLPCI_SERL 0x000BE498 /* Reset: PCIR */
  1890. #define I40E_GLPCI_SERL_SER_NUM_L_SHIFT 0
  1891. #define I40E_GLPCI_SERL_SER_NUM_L_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPCI_SERL_SER_NUM_L_SHIFT)
  1892. #define I40E_GLPCI_SPARE_BITS_0 0x0009C4F8 /* Reset: PCIR */
  1893. #define I40E_GLPCI_SPARE_BITS_0_SPARE_BITS_SHIFT 0
  1894. #define I40E_GLPCI_SPARE_BITS_0_SPARE_BITS_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPCI_SPARE_BITS_0_SPARE_BITS_SHIFT)
  1895. #define I40E_GLPCI_SPARE_BITS_1 0x0009C4FC /* Reset: PCIR */
  1896. #define I40E_GLPCI_SPARE_BITS_1_SPARE_BITS_SHIFT 0
  1897. #define I40E_GLPCI_SPARE_BITS_1_SPARE_BITS_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPCI_SPARE_BITS_1_SPARE_BITS_SHIFT)
  1898. #define I40E_GLPCI_SUBVENID 0x000BE48C /* Reset: PCIR */
  1899. #define I40E_GLPCI_SUBVENID_SUB_VEN_ID_SHIFT 0
  1900. #define I40E_GLPCI_SUBVENID_SUB_VEN_ID_MASK I40E_MASK(0xFFFF, I40E_GLPCI_SUBVENID_SUB_VEN_ID_SHIFT)
  1901. #define I40E_GLPCI_UPADD 0x000BE4F8 /* Reset: PCIR */
  1902. #define I40E_GLPCI_UPADD_ADDRESS_SHIFT 1
  1903. #define I40E_GLPCI_UPADD_ADDRESS_MASK I40E_MASK(0x7FFFFFFF, I40E_GLPCI_UPADD_ADDRESS_SHIFT)
  1904. #define I40E_GLPCI_VENDORID 0x000BE518 /* Reset: PCIR */
  1905. #define I40E_GLPCI_VENDORID_VENDORID_SHIFT 0
  1906. #define I40E_GLPCI_VENDORID_VENDORID_MASK I40E_MASK(0xFFFF, I40E_GLPCI_VENDORID_VENDORID_SHIFT)
  1907. #define I40E_GLPCI_VFSUP 0x000BE4B8 /* Reset: PCIR */
  1908. #define I40E_GLPCI_VFSUP_VF_PREFETCH_SHIFT 0
  1909. #define I40E_GLPCI_VFSUP_VF_PREFETCH_MASK I40E_MASK(0x1, I40E_GLPCI_VFSUP_VF_PREFETCH_SHIFT)
  1910. #define I40E_GLPCI_VFSUP_VR_BAR_TYPE_SHIFT 1
  1911. #define I40E_GLPCI_VFSUP_VR_BAR_TYPE_MASK I40E_MASK(0x1, I40E_GLPCI_VFSUP_VR_BAR_TYPE_SHIFT)
  1912. #define I40E_GLTPH_CTRL 0x000BE480 /* Reset: PCIR */
  1913. #define I40E_GLTPH_CTRL_DESC_PH_SHIFT 9
  1914. #define I40E_GLTPH_CTRL_DESC_PH_MASK I40E_MASK(0x3, I40E_GLTPH_CTRL_DESC_PH_SHIFT)
  1915. #define I40E_GLTPH_CTRL_DATA_PH_SHIFT 11
  1916. #define I40E_GLTPH_CTRL_DATA_PH_MASK I40E_MASK(0x3, I40E_GLTPH_CTRL_DATA_PH_SHIFT)
  1917. #define I40E_PF_FUNC_RID 0x0009C000 /* Reset: PCIR */
  1918. #define I40E_PF_FUNC_RID_FUNCTION_NUMBER_SHIFT 0
  1919. #define I40E_PF_FUNC_RID_FUNCTION_NUMBER_MASK I40E_MASK(0x7, I40E_PF_FUNC_RID_FUNCTION_NUMBER_SHIFT)
  1920. #define I40E_PF_FUNC_RID_DEVICE_NUMBER_SHIFT 3
  1921. #define I40E_PF_FUNC_RID_DEVICE_NUMBER_MASK I40E_MASK(0x1F, I40E_PF_FUNC_RID_DEVICE_NUMBER_SHIFT)
  1922. #define I40E_PF_FUNC_RID_BUS_NUMBER_SHIFT 8
  1923. #define I40E_PF_FUNC_RID_BUS_NUMBER_MASK I40E_MASK(0xFF, I40E_PF_FUNC_RID_BUS_NUMBER_SHIFT)
  1924. #define I40E_PF_PCI_CIAA 0x0009C080 /* Reset: FLR */
  1925. #define I40E_PF_PCI_CIAA_ADDRESS_SHIFT 0
  1926. #define I40E_PF_PCI_CIAA_ADDRESS_MASK I40E_MASK(0xFFF, I40E_PF_PCI_CIAA_ADDRESS_SHIFT)
  1927. #define I40E_PF_PCI_CIAA_VF_NUM_SHIFT 12
  1928. #define I40E_PF_PCI_CIAA_VF_NUM_MASK I40E_MASK(0x7F, I40E_PF_PCI_CIAA_VF_NUM_SHIFT)
  1929. #define I40E_PF_PCI_CIAD 0x0009C100 /* Reset: FLR */
  1930. #define I40E_PF_PCI_CIAD_DATA_SHIFT 0
  1931. #define I40E_PF_PCI_CIAD_DATA_MASK I40E_MASK(0xFFFFFFFF, I40E_PF_PCI_CIAD_DATA_SHIFT)
  1932. #define I40E_PFPCI_CLASS 0x000BE400 /* Reset: PCIR */
  1933. #define I40E_PFPCI_CLASS_STORAGE_CLASS_SHIFT 0
  1934. #define I40E_PFPCI_CLASS_STORAGE_CLASS_MASK I40E_MASK(0x1, I40E_PFPCI_CLASS_STORAGE_CLASS_SHIFT)
  1935. #define I40E_PFPCI_CLASS_RESERVED_1_SHIFT 1
  1936. #define I40E_PFPCI_CLASS_RESERVED_1_MASK I40E_MASK(0x1, I40E_PFPCI_CLASS_RESERVED_1_SHIFT)
  1937. #define I40E_PFPCI_CLASS_PF_IS_LAN_SHIFT 2
  1938. #define I40E_PFPCI_CLASS_PF_IS_LAN_MASK I40E_MASK(0x1, I40E_PFPCI_CLASS_PF_IS_LAN_SHIFT)
  1939. #define I40E_PFPCI_CNF 0x000BE000 /* Reset: PCIR */
  1940. #define I40E_PFPCI_CNF_MSI_EN_SHIFT 2
  1941. #define I40E_PFPCI_CNF_MSI_EN_MASK I40E_MASK(0x1, I40E_PFPCI_CNF_MSI_EN_SHIFT)
  1942. #define I40E_PFPCI_CNF_EXROM_DIS_SHIFT 3
  1943. #define I40E_PFPCI_CNF_EXROM_DIS_MASK I40E_MASK(0x1, I40E_PFPCI_CNF_EXROM_DIS_SHIFT)
  1944. #define I40E_PFPCI_CNF_IO_BAR_SHIFT 4
  1945. #define I40E_PFPCI_CNF_IO_BAR_MASK I40E_MASK(0x1, I40E_PFPCI_CNF_IO_BAR_SHIFT)
  1946. #define I40E_PFPCI_CNF_INT_PIN_SHIFT 5
  1947. #define I40E_PFPCI_CNF_INT_PIN_MASK I40E_MASK(0x3, I40E_PFPCI_CNF_INT_PIN_SHIFT)
  1948. #define I40E_PFPCI_DEVID 0x000BE080 /* Reset: PCIR */
  1949. #define I40E_PFPCI_DEVID_PF_DEV_ID_SHIFT 0
  1950. #define I40E_PFPCI_DEVID_PF_DEV_ID_MASK I40E_MASK(0xFFFF, I40E_PFPCI_DEVID_PF_DEV_ID_SHIFT)
  1951. #define I40E_PFPCI_DEVID_VF_DEV_ID_SHIFT 16
  1952. #define I40E_PFPCI_DEVID_VF_DEV_ID_MASK I40E_MASK(0xFFFF, I40E_PFPCI_DEVID_VF_DEV_ID_SHIFT)
  1953. #define I40E_PFPCI_FACTPS 0x0009C180 /* Reset: FLR */
  1954. #define I40E_PFPCI_FACTPS_FUNC_POWER_STATE_SHIFT 0
  1955. #define I40E_PFPCI_FACTPS_FUNC_POWER_STATE_MASK I40E_MASK(0x3, I40E_PFPCI_FACTPS_FUNC_POWER_STATE_SHIFT)
  1956. #define I40E_PFPCI_FACTPS_FUNC_AUX_EN_SHIFT 3
  1957. #define I40E_PFPCI_FACTPS_FUNC_AUX_EN_MASK I40E_MASK(0x1, I40E_PFPCI_FACTPS_FUNC_AUX_EN_SHIFT)
  1958. #define I40E_PFPCI_FUNC 0x000BE200 /* Reset: POR */
  1959. #define I40E_PFPCI_FUNC_FUNC_DIS_SHIFT 0
  1960. #define I40E_PFPCI_FUNC_FUNC_DIS_MASK I40E_MASK(0x1, I40E_PFPCI_FUNC_FUNC_DIS_SHIFT)
  1961. #define I40E_PFPCI_FUNC_ALLOW_FUNC_DIS_SHIFT 1
  1962. #define I40E_PFPCI_FUNC_ALLOW_FUNC_DIS_MASK I40E_MASK(0x1, I40E_PFPCI_FUNC_ALLOW_FUNC_DIS_SHIFT)
  1963. #define I40E_PFPCI_FUNC_DIS_FUNC_ON_PORT_DIS_SHIFT 2
  1964. #define I40E_PFPCI_FUNC_DIS_FUNC_ON_PORT_DIS_MASK I40E_MASK(0x1, I40E_PFPCI_FUNC_DIS_FUNC_ON_PORT_DIS_SHIFT)
  1965. #define I40E_PFPCI_FUNC2 0x000BE180 /* Reset: PCIR */
  1966. #define I40E_PFPCI_FUNC2_EMP_FUNC_DIS_SHIFT 0
  1967. #define I40E_PFPCI_FUNC2_EMP_FUNC_DIS_MASK I40E_MASK(0x1, I40E_PFPCI_FUNC2_EMP_FUNC_DIS_SHIFT)
  1968. #define I40E_PFPCI_ICAUSE 0x0009C200 /* Reset: PFR */
  1969. #define I40E_PFPCI_ICAUSE_PCIE_ERR_CAUSE_SHIFT 0
  1970. #define I40E_PFPCI_ICAUSE_PCIE_ERR_CAUSE_MASK I40E_MASK(0xFFFFFFFF, I40E_PFPCI_ICAUSE_PCIE_ERR_CAUSE_SHIFT)
  1971. #define I40E_PFPCI_IENA 0x0009C280 /* Reset: PFR */
  1972. #define I40E_PFPCI_IENA_PCIE_ERR_EN_SHIFT 0
  1973. #define I40E_PFPCI_IENA_PCIE_ERR_EN_MASK I40E_MASK(0xFFFFFFFF, I40E_PFPCI_IENA_PCIE_ERR_EN_SHIFT)
  1974. #define I40E_PFPCI_PF_FLUSH_DONE 0x0009C800 /* Reset: PCIR */
  1975. #define I40E_PFPCI_PF_FLUSH_DONE_FLUSH_DONE_SHIFT 0
  1976. #define I40E_PFPCI_PF_FLUSH_DONE_FLUSH_DONE_MASK I40E_MASK(0x1, I40E_PFPCI_PF_FLUSH_DONE_FLUSH_DONE_SHIFT)
  1977. #define I40E_PFPCI_PM 0x000BE300 /* Reset: POR */
  1978. #define I40E_PFPCI_PM_PME_EN_SHIFT 0
  1979. #define I40E_PFPCI_PM_PME_EN_MASK I40E_MASK(0x1, I40E_PFPCI_PM_PME_EN_SHIFT)
  1980. #define I40E_PFPCI_STATUS1 0x000BE280 /* Reset: POR */
  1981. #define I40E_PFPCI_STATUS1_FUNC_VALID_SHIFT 0
  1982. #define I40E_PFPCI_STATUS1_FUNC_VALID_MASK I40E_MASK(0x1, I40E_PFPCI_STATUS1_FUNC_VALID_SHIFT)
  1983. #define I40E_PFPCI_SUBSYSID 0x000BE100 /* Reset: PCIR */
  1984. #define I40E_PFPCI_SUBSYSID_PF_SUBSYS_ID_SHIFT 0
  1985. #define I40E_PFPCI_SUBSYSID_PF_SUBSYS_ID_MASK I40E_MASK(0xFFFF, I40E_PFPCI_SUBSYSID_PF_SUBSYS_ID_SHIFT)
  1986. #define I40E_PFPCI_SUBSYSID_VF_SUBSYS_ID_SHIFT 16
  1987. #define I40E_PFPCI_SUBSYSID_VF_SUBSYS_ID_MASK I40E_MASK(0xFFFF, I40E_PFPCI_SUBSYSID_VF_SUBSYS_ID_SHIFT)
  1988. #define I40E_PFPCI_VF_FLUSH_DONE 0x0000E400 /* Reset: PCIR */
  1989. #define I40E_PFPCI_VF_FLUSH_DONE_FLUSH_DONE_SHIFT 0
  1990. #define I40E_PFPCI_VF_FLUSH_DONE_FLUSH_DONE_MASK I40E_MASK(0x1, I40E_PFPCI_VF_FLUSH_DONE_FLUSH_DONE_SHIFT)
  1991. #define I40E_PFPCI_VF_FLUSH_DONE1(_VF) (0x0009C600 + ((_VF) * 4)) /* _i=0...127 */ /* Reset: PCIR */
  1992. #define I40E_PFPCI_VF_FLUSH_DONE1_MAX_INDEX 127
  1993. #define I40E_PFPCI_VF_FLUSH_DONE1_FLUSH_DONE_SHIFT 0
  1994. #define I40E_PFPCI_VF_FLUSH_DONE1_FLUSH_DONE_MASK I40E_MASK(0x1, I40E_PFPCI_VF_FLUSH_DONE1_FLUSH_DONE_SHIFT)
  1995. #define I40E_PFPCI_VM_FLUSH_DONE 0x0009C880 /* Reset: PCIR */
  1996. #define I40E_PFPCI_VM_FLUSH_DONE_FLUSH_DONE_SHIFT 0
  1997. #define I40E_PFPCI_VM_FLUSH_DONE_FLUSH_DONE_MASK I40E_MASK(0x1, I40E_PFPCI_VM_FLUSH_DONE_FLUSH_DONE_SHIFT)
  1998. #define I40E_PFPCI_VMINDEX 0x0009C300 /* Reset: PCIR */
  1999. #define I40E_PFPCI_VMINDEX_VMINDEX_SHIFT 0
  2000. #define I40E_PFPCI_VMINDEX_VMINDEX_MASK I40E_MASK(0x1FF, I40E_PFPCI_VMINDEX_VMINDEX_SHIFT)
  2001. #define I40E_PFPCI_VMPEND 0x0009C380 /* Reset: PCIR */
  2002. #define I40E_PFPCI_VMPEND_PENDING_SHIFT 0
  2003. #define I40E_PFPCI_VMPEND_PENDING_MASK I40E_MASK(0x1, I40E_PFPCI_VMPEND_PENDING_SHIFT)
  2004. #define I40E_PRTPM_EEE_STAT 0x001E4320 /* Reset: GLOBR */
  2005. #define I40E_PRTPM_EEE_STAT_EEE_NEG_SHIFT 29
  2006. #define I40E_PRTPM_EEE_STAT_EEE_NEG_MASK I40E_MASK(0x1, I40E_PRTPM_EEE_STAT_EEE_NEG_SHIFT)
  2007. #define I40E_PRTPM_EEE_STAT_RX_LPI_STATUS_SHIFT 30
  2008. #define I40E_PRTPM_EEE_STAT_RX_LPI_STATUS_MASK I40E_MASK(0x1, I40E_PRTPM_EEE_STAT_RX_LPI_STATUS_SHIFT)
  2009. #define I40E_PRTPM_EEE_STAT_TX_LPI_STATUS_SHIFT 31
  2010. #define I40E_PRTPM_EEE_STAT_TX_LPI_STATUS_MASK I40E_MASK(0x1, I40E_PRTPM_EEE_STAT_TX_LPI_STATUS_SHIFT)
  2011. #define I40E_PRTPM_EEEC 0x001E4380 /* Reset: GLOBR */
  2012. #define I40E_PRTPM_EEEC_TW_WAKE_MIN_SHIFT 16
  2013. #define I40E_PRTPM_EEEC_TW_WAKE_MIN_MASK I40E_MASK(0x3F, I40E_PRTPM_EEEC_TW_WAKE_MIN_SHIFT)
  2014. #define I40E_PRTPM_EEEC_TX_LU_LPI_DLY_SHIFT 24
  2015. #define I40E_PRTPM_EEEC_TX_LU_LPI_DLY_MASK I40E_MASK(0x3, I40E_PRTPM_EEEC_TX_LU_LPI_DLY_SHIFT)
  2016. #define I40E_PRTPM_EEEC_TEEE_DLY_SHIFT 26
  2017. #define I40E_PRTPM_EEEC_TEEE_DLY_MASK I40E_MASK(0x3F, I40E_PRTPM_EEEC_TEEE_DLY_SHIFT)
  2018. #define I40E_PRTPM_EEEFWD 0x001E4400 /* Reset: GLOBR */
  2019. #define I40E_PRTPM_EEEFWD_EEE_FW_CONFIG_DONE_SHIFT 31
  2020. #define I40E_PRTPM_EEEFWD_EEE_FW_CONFIG_DONE_MASK I40E_MASK(0x1, I40E_PRTPM_EEEFWD_EEE_FW_CONFIG_DONE_SHIFT)
  2021. #define I40E_PRTPM_EEER 0x001E4360 /* Reset: GLOBR */
  2022. #define I40E_PRTPM_EEER_TW_SYSTEM_SHIFT 0
  2023. #define I40E_PRTPM_EEER_TW_SYSTEM_MASK I40E_MASK(0xFFFF, I40E_PRTPM_EEER_TW_SYSTEM_SHIFT)
  2024. #define I40E_PRTPM_EEER_TX_LPI_EN_SHIFT 16
  2025. #define I40E_PRTPM_EEER_TX_LPI_EN_MASK I40E_MASK(0x1, I40E_PRTPM_EEER_TX_LPI_EN_SHIFT)
  2026. #define I40E_PRTPM_EEETXC 0x001E43E0 /* Reset: GLOBR */
  2027. #define I40E_PRTPM_EEETXC_TW_PHY_SHIFT 0
  2028. #define I40E_PRTPM_EEETXC_TW_PHY_MASK I40E_MASK(0xFFFF, I40E_PRTPM_EEETXC_TW_PHY_SHIFT)
  2029. #define I40E_PRTPM_GC 0x000B8140 /* Reset: POR */
  2030. #define I40E_PRTPM_GC_EMP_LINK_ON_SHIFT 0
  2031. #define I40E_PRTPM_GC_EMP_LINK_ON_MASK I40E_MASK(0x1, I40E_PRTPM_GC_EMP_LINK_ON_SHIFT)
  2032. #define I40E_PRTPM_GC_MNG_VETO_SHIFT 1
  2033. #define I40E_PRTPM_GC_MNG_VETO_MASK I40E_MASK(0x1, I40E_PRTPM_GC_MNG_VETO_SHIFT)
  2034. #define I40E_PRTPM_GC_RATD_SHIFT 2
  2035. #define I40E_PRTPM_GC_RATD_MASK I40E_MASK(0x1, I40E_PRTPM_GC_RATD_SHIFT)
  2036. #define I40E_PRTPM_GC_LCDMP_SHIFT 3
  2037. #define I40E_PRTPM_GC_LCDMP_MASK I40E_MASK(0x1, I40E_PRTPM_GC_LCDMP_SHIFT)
  2038. #define I40E_PRTPM_GC_LPLU_ASSERTED_SHIFT 31
  2039. #define I40E_PRTPM_GC_LPLU_ASSERTED_MASK I40E_MASK(0x1, I40E_PRTPM_GC_LPLU_ASSERTED_SHIFT)
  2040. #define I40E_PRTPM_RLPIC 0x001E43A0 /* Reset: GLOBR */
  2041. #define I40E_PRTPM_RLPIC_ERLPIC_SHIFT 0
  2042. #define I40E_PRTPM_RLPIC_ERLPIC_MASK I40E_MASK(0xFFFFFFFF, I40E_PRTPM_RLPIC_ERLPIC_SHIFT)
  2043. #define I40E_PRTPM_TLPIC 0x001E43C0 /* Reset: GLOBR */
  2044. #define I40E_PRTPM_TLPIC_ETLPIC_SHIFT 0
  2045. #define I40E_PRTPM_TLPIC_ETLPIC_MASK I40E_MASK(0xFFFFFFFF, I40E_PRTPM_TLPIC_ETLPIC_SHIFT)
  2046. #define I40E_GL_PRS_FVBM(_i) (0x00269760 + ((_i) * 4)) /* _i=0...3 */ /* Reset: CORER */
  2047. #define I40E_GL_PRS_FVBM_MAX_INDEX 3
  2048. #define I40E_GL_PRS_FVBM_FV_BYTE_INDX_SHIFT 0
  2049. #define I40E_GL_PRS_FVBM_FV_BYTE_INDX_MASK I40E_MASK(0x7F, I40E_GL_PRS_FVBM_FV_BYTE_INDX_SHIFT)
  2050. #define I40E_GL_PRS_FVBM_RULE_BUS_INDX_SHIFT 8
  2051. #define I40E_GL_PRS_FVBM_RULE_BUS_INDX_MASK I40E_MASK(0x3F, I40E_GL_PRS_FVBM_RULE_BUS_INDX_SHIFT)
  2052. #define I40E_GL_PRS_FVBM_MSK_ENA_SHIFT 31
  2053. #define I40E_GL_PRS_FVBM_MSK_ENA_MASK I40E_MASK(0x1, I40E_GL_PRS_FVBM_MSK_ENA_SHIFT)
  2054. #define I40E_GLRPB_DPSS 0x000AC828 /* Reset: CORER */
  2055. #define I40E_GLRPB_DPSS_DPS_TCN_SHIFT 0
  2056. #define I40E_GLRPB_DPSS_DPS_TCN_MASK I40E_MASK(0xFFFFF, I40E_GLRPB_DPSS_DPS_TCN_SHIFT)
  2057. #define I40E_GLRPB_GHW 0x000AC830 /* Reset: CORER */
  2058. #define I40E_GLRPB_GHW_GHW_SHIFT 0
  2059. #define I40E_GLRPB_GHW_GHW_MASK I40E_MASK(0xFFFFF, I40E_GLRPB_GHW_GHW_SHIFT)
  2060. #define I40E_GLRPB_GLW 0x000AC834 /* Reset: CORER */
  2061. #define I40E_GLRPB_GLW_GLW_SHIFT 0
  2062. #define I40E_GLRPB_GLW_GLW_MASK I40E_MASK(0xFFFFF, I40E_GLRPB_GLW_GLW_SHIFT)
  2063. #define I40E_GLRPB_PHW 0x000AC844 /* Reset: CORER */
  2064. #define I40E_GLRPB_PHW_PHW_SHIFT 0
  2065. #define I40E_GLRPB_PHW_PHW_MASK I40E_MASK(0xFFFFF, I40E_GLRPB_PHW_PHW_SHIFT)
  2066. #define I40E_GLRPB_PLW 0x000AC848 /* Reset: CORER */
  2067. #define I40E_GLRPB_PLW_PLW_SHIFT 0
  2068. #define I40E_GLRPB_PLW_PLW_MASK I40E_MASK(0xFFFFF, I40E_GLRPB_PLW_PLW_SHIFT)
  2069. #define I40E_PRTRPB_DHW(_i) (0x000AC100 + ((_i) * 32)) /* _i=0...7 */ /* Reset: CORER */
  2070. #define I40E_PRTRPB_DHW_MAX_INDEX 7
  2071. #define I40E_PRTRPB_DHW_DHW_TCN_SHIFT 0
  2072. #define I40E_PRTRPB_DHW_DHW_TCN_MASK I40E_MASK(0xFFFFF, I40E_PRTRPB_DHW_DHW_TCN_SHIFT)
  2073. #define I40E_PRTRPB_DLW(_i) (0x000AC220 + ((_i) * 32)) /* _i=0...7 */ /* Reset: CORER */
  2074. #define I40E_PRTRPB_DLW_MAX_INDEX 7
  2075. #define I40E_PRTRPB_DLW_DLW_TCN_SHIFT 0
  2076. #define I40E_PRTRPB_DLW_DLW_TCN_MASK I40E_MASK(0xFFFFF, I40E_PRTRPB_DLW_DLW_TCN_SHIFT)
  2077. #define I40E_PRTRPB_DPS(_i) (0x000AC320 + ((_i) * 32)) /* _i=0...7 */ /* Reset: CORER */
  2078. #define I40E_PRTRPB_DPS_MAX_INDEX 7
  2079. #define I40E_PRTRPB_DPS_DPS_TCN_SHIFT 0
  2080. #define I40E_PRTRPB_DPS_DPS_TCN_MASK I40E_MASK(0xFFFFF, I40E_PRTRPB_DPS_DPS_TCN_SHIFT)
  2081. #define I40E_PRTRPB_SHT(_i) (0x000AC480 + ((_i) * 32)) /* _i=0...7 */ /* Reset: CORER */
  2082. #define I40E_PRTRPB_SHT_MAX_INDEX 7
  2083. #define I40E_PRTRPB_SHT_SHT_TCN_SHIFT 0
  2084. #define I40E_PRTRPB_SHT_SHT_TCN_MASK I40E_MASK(0xFFFFF, I40E_PRTRPB_SHT_SHT_TCN_SHIFT)
  2085. #define I40E_PRTRPB_SHW 0x000AC580 /* Reset: CORER */
  2086. #define I40E_PRTRPB_SHW_SHW_SHIFT 0
  2087. #define I40E_PRTRPB_SHW_SHW_MASK I40E_MASK(0xFFFFF, I40E_PRTRPB_SHW_SHW_SHIFT)
  2088. #define I40E_PRTRPB_SLT(_i) (0x000AC5A0 + ((_i) * 32)) /* _i=0...7 */ /* Reset: CORER */
  2089. #define I40E_PRTRPB_SLT_MAX_INDEX 7
  2090. #define I40E_PRTRPB_SLT_SLT_TCN_SHIFT 0
  2091. #define I40E_PRTRPB_SLT_SLT_TCN_MASK I40E_MASK(0xFFFFF, I40E_PRTRPB_SLT_SLT_TCN_SHIFT)
  2092. #define I40E_PRTRPB_SLW 0x000AC6A0 /* Reset: CORER */
  2093. #define I40E_PRTRPB_SLW_SLW_SHIFT 0
  2094. #define I40E_PRTRPB_SLW_SLW_MASK I40E_MASK(0xFFFFF, I40E_PRTRPB_SLW_SLW_SHIFT)
  2095. #define I40E_PRTRPB_SPS 0x000AC7C0 /* Reset: CORER */
  2096. #define I40E_PRTRPB_SPS_SPS_SHIFT 0
  2097. #define I40E_PRTRPB_SPS_SPS_MASK I40E_MASK(0xFFFFF, I40E_PRTRPB_SPS_SPS_SHIFT)
  2098. #define I40E_GLQF_CTL 0x00269BA4 /* Reset: CORER */
  2099. #define I40E_GLQF_CTL_HTOEP_SHIFT 1
  2100. #define I40E_GLQF_CTL_HTOEP_MASK I40E_MASK(0x1, I40E_GLQF_CTL_HTOEP_SHIFT)
  2101. #define I40E_GLQF_CTL_HTOEP_FCOE_SHIFT 2
  2102. #define I40E_GLQF_CTL_HTOEP_FCOE_MASK I40E_MASK(0x1, I40E_GLQF_CTL_HTOEP_FCOE_SHIFT)
  2103. #define I40E_GLQF_CTL_PCNT_ALLOC_SHIFT 3
  2104. #define I40E_GLQF_CTL_PCNT_ALLOC_MASK I40E_MASK(0x7, I40E_GLQF_CTL_PCNT_ALLOC_SHIFT)
  2105. #define I40E_GLQF_CTL_FD_AUTO_PCTYPE_SHIFT 6
  2106. #define I40E_GLQF_CTL_FD_AUTO_PCTYPE_MASK I40E_MASK(0x1, I40E_GLQF_CTL_FD_AUTO_PCTYPE_SHIFT)
  2107. #define I40E_GLQF_CTL_RSVD_SHIFT 7
  2108. #define I40E_GLQF_CTL_RSVD_MASK I40E_MASK(0x1, I40E_GLQF_CTL_RSVD_SHIFT)
  2109. #define I40E_GLQF_CTL_MAXPEBLEN_SHIFT 8
  2110. #define I40E_GLQF_CTL_MAXPEBLEN_MASK I40E_MASK(0x7, I40E_GLQF_CTL_MAXPEBLEN_SHIFT)
  2111. #define I40E_GLQF_CTL_MAXFCBLEN_SHIFT 11
  2112. #define I40E_GLQF_CTL_MAXFCBLEN_MASK I40E_MASK(0x7, I40E_GLQF_CTL_MAXFCBLEN_SHIFT)
  2113. #define I40E_GLQF_CTL_MAXFDBLEN_SHIFT 14
  2114. #define I40E_GLQF_CTL_MAXFDBLEN_MASK I40E_MASK(0x7, I40E_GLQF_CTL_MAXFDBLEN_SHIFT)
  2115. #define I40E_GLQF_CTL_FDBEST_SHIFT 17
  2116. #define I40E_GLQF_CTL_FDBEST_MASK I40E_MASK(0xFF, I40E_GLQF_CTL_FDBEST_SHIFT)
  2117. #define I40E_GLQF_CTL_PROGPRIO_SHIFT 25
  2118. #define I40E_GLQF_CTL_PROGPRIO_MASK I40E_MASK(0x1, I40E_GLQF_CTL_PROGPRIO_SHIFT)
  2119. #define I40E_GLQF_CTL_INVALPRIO_SHIFT 26
  2120. #define I40E_GLQF_CTL_INVALPRIO_MASK I40E_MASK(0x1, I40E_GLQF_CTL_INVALPRIO_SHIFT)
  2121. #define I40E_GLQF_CTL_IGNORE_IP_SHIFT 27
  2122. #define I40E_GLQF_CTL_IGNORE_IP_MASK I40E_MASK(0x1, I40E_GLQF_CTL_IGNORE_IP_SHIFT)
  2123. #define I40E_GLQF_FDCNT_0 0x00269BAC /* Reset: CORER */
  2124. #define I40E_GLQF_FDCNT_0_GUARANT_CNT_SHIFT 0
  2125. #define I40E_GLQF_FDCNT_0_GUARANT_CNT_MASK I40E_MASK(0x1FFF, I40E_GLQF_FDCNT_0_GUARANT_CNT_SHIFT)
  2126. #define I40E_GLQF_FDCNT_0_BESTCNT_SHIFT 13
  2127. #define I40E_GLQF_FDCNT_0_BESTCNT_MASK I40E_MASK(0x1FFF, I40E_GLQF_FDCNT_0_BESTCNT_SHIFT)
  2128. #define I40E_GLQF_HKEY(_i) (0x00270140 + ((_i) * 4)) /* _i=0...12 */ /* Reset: CORER */
  2129. #define I40E_GLQF_HKEY_MAX_INDEX 12
  2130. #define I40E_GLQF_HKEY_KEY_0_SHIFT 0
  2131. #define I40E_GLQF_HKEY_KEY_0_MASK I40E_MASK(0xFF, I40E_GLQF_HKEY_KEY_0_SHIFT)
  2132. #define I40E_GLQF_HKEY_KEY_1_SHIFT 8
  2133. #define I40E_GLQF_HKEY_KEY_1_MASK I40E_MASK(0xFF, I40E_GLQF_HKEY_KEY_1_SHIFT)
  2134. #define I40E_GLQF_HKEY_KEY_2_SHIFT 16
  2135. #define I40E_GLQF_HKEY_KEY_2_MASK I40E_MASK(0xFF, I40E_GLQF_HKEY_KEY_2_SHIFT)
  2136. #define I40E_GLQF_HKEY_KEY_3_SHIFT 24
  2137. #define I40E_GLQF_HKEY_KEY_3_MASK I40E_MASK(0xFF, I40E_GLQF_HKEY_KEY_3_SHIFT)
  2138. #define I40E_GLQF_HSYM(_i) (0x00269D00 + ((_i) * 4)) /* _i=0...63 */ /* Reset: CORER */
  2139. #define I40E_GLQF_HSYM_MAX_INDEX 63
  2140. #define I40E_GLQF_HSYM_SYMH_ENA_SHIFT 0
  2141. #define I40E_GLQF_HSYM_SYMH_ENA_MASK I40E_MASK(0x1, I40E_GLQF_HSYM_SYMH_ENA_SHIFT)
  2142. #define I40E_GLQF_PCNT(_i) (0x00266800 + ((_i) * 4)) /* _i=0...511 */ /* Reset: CORER */
  2143. #define I40E_GLQF_PCNT_MAX_INDEX 511
  2144. #define I40E_GLQF_PCNT_PCNT_SHIFT 0
  2145. #define I40E_GLQF_PCNT_PCNT_MASK I40E_MASK(0xFFFFFFFF, I40E_GLQF_PCNT_PCNT_SHIFT)
  2146. #define I40E_GLQF_SWAP(_i, _j) (0x00267E00 + ((_i) * 4 + (_j) * 8)) /* _i=0...1, _j=0...63 */ /* Reset: CORER */
  2147. #define I40E_GLQF_SWAP_MAX_INDEX 1
  2148. #define I40E_GLQF_SWAP_OFF0_SRC0_SHIFT 0
  2149. #define I40E_GLQF_SWAP_OFF0_SRC0_MASK I40E_MASK(0x3F, I40E_GLQF_SWAP_OFF0_SRC0_SHIFT)
  2150. #define I40E_GLQF_SWAP_OFF0_SRC1_SHIFT 6
  2151. #define I40E_GLQF_SWAP_OFF0_SRC1_MASK I40E_MASK(0x3F, I40E_GLQF_SWAP_OFF0_SRC1_SHIFT)
  2152. #define I40E_GLQF_SWAP_FLEN0_SHIFT 12
  2153. #define I40E_GLQF_SWAP_FLEN0_MASK I40E_MASK(0xF, I40E_GLQF_SWAP_FLEN0_SHIFT)
  2154. #define I40E_GLQF_SWAP_OFF1_SRC0_SHIFT 16
  2155. #define I40E_GLQF_SWAP_OFF1_SRC0_MASK I40E_MASK(0x3F, I40E_GLQF_SWAP_OFF1_SRC0_SHIFT)
  2156. #define I40E_GLQF_SWAP_OFF1_SRC1_SHIFT 22
  2157. #define I40E_GLQF_SWAP_OFF1_SRC1_MASK I40E_MASK(0x3F, I40E_GLQF_SWAP_OFF1_SRC1_SHIFT)
  2158. #define I40E_GLQF_SWAP_FLEN1_SHIFT 28
  2159. #define I40E_GLQF_SWAP_FLEN1_MASK I40E_MASK(0xF, I40E_GLQF_SWAP_FLEN1_SHIFT)
  2160. #define I40E_PFQF_CTL_0 0x001C0AC0 /* Reset: CORER */
  2161. #define I40E_PFQF_CTL_0_PEHSIZE_SHIFT 0
  2162. #define I40E_PFQF_CTL_0_PEHSIZE_MASK I40E_MASK(0x1F, I40E_PFQF_CTL_0_PEHSIZE_SHIFT)
  2163. #define I40E_PFQF_CTL_0_PEDSIZE_SHIFT 5
  2164. #define I40E_PFQF_CTL_0_PEDSIZE_MASK I40E_MASK(0x1F, I40E_PFQF_CTL_0_PEDSIZE_SHIFT)
  2165. #define I40E_PFQF_CTL_0_PFFCHSIZE_SHIFT 10
  2166. #define I40E_PFQF_CTL_0_PFFCHSIZE_MASK I40E_MASK(0xF, I40E_PFQF_CTL_0_PFFCHSIZE_SHIFT)
  2167. #define I40E_PFQF_CTL_0_PFFCDSIZE_SHIFT 14
  2168. #define I40E_PFQF_CTL_0_PFFCDSIZE_MASK I40E_MASK(0x3, I40E_PFQF_CTL_0_PFFCDSIZE_SHIFT)
  2169. #define I40E_PFQF_CTL_0_HASHLUTSIZE_SHIFT 16
  2170. #define I40E_PFQF_CTL_0_HASHLUTSIZE_MASK I40E_MASK(0x1, I40E_PFQF_CTL_0_HASHLUTSIZE_SHIFT)
  2171. #define I40E_PFQF_CTL_0_FD_ENA_SHIFT 17
  2172. #define I40E_PFQF_CTL_0_FD_ENA_MASK I40E_MASK(0x1, I40E_PFQF_CTL_0_FD_ENA_SHIFT)
  2173. #define I40E_PFQF_CTL_0_ETYPE_ENA_SHIFT 18
  2174. #define I40E_PFQF_CTL_0_ETYPE_ENA_MASK I40E_MASK(0x1, I40E_PFQF_CTL_0_ETYPE_ENA_SHIFT)
  2175. #define I40E_PFQF_CTL_0_MACVLAN_ENA_SHIFT 19
  2176. #define I40E_PFQF_CTL_0_MACVLAN_ENA_MASK I40E_MASK(0x1, I40E_PFQF_CTL_0_MACVLAN_ENA_SHIFT)
  2177. #define I40E_PFQF_CTL_0_VFFCHSIZE_SHIFT 20
  2178. #define I40E_PFQF_CTL_0_VFFCHSIZE_MASK I40E_MASK(0xF, I40E_PFQF_CTL_0_VFFCHSIZE_SHIFT)
  2179. #define I40E_PFQF_CTL_0_VFFCDSIZE_SHIFT 24
  2180. #define I40E_PFQF_CTL_0_VFFCDSIZE_MASK I40E_MASK(0x3, I40E_PFQF_CTL_0_VFFCDSIZE_SHIFT)
  2181. #define I40E_PFQF_CTL_1 0x00245D80 /* Reset: CORER */
  2182. #define I40E_PFQF_CTL_1_CLEARFDTABLE_SHIFT 0
  2183. #define I40E_PFQF_CTL_1_CLEARFDTABLE_MASK I40E_MASK(0x1, I40E_PFQF_CTL_1_CLEARFDTABLE_SHIFT)
  2184. #define I40E_PFQF_FDALLOC 0x00246280 /* Reset: CORER */
  2185. #define I40E_PFQF_FDALLOC_FDALLOC_SHIFT 0
  2186. #define I40E_PFQF_FDALLOC_FDALLOC_MASK I40E_MASK(0xFF, I40E_PFQF_FDALLOC_FDALLOC_SHIFT)
  2187. #define I40E_PFQF_FDALLOC_FDBEST_SHIFT 8
  2188. #define I40E_PFQF_FDALLOC_FDBEST_MASK I40E_MASK(0xFF, I40E_PFQF_FDALLOC_FDBEST_SHIFT)
  2189. #define I40E_PFQF_FDSTAT 0x00246380 /* Reset: CORER */
  2190. #define I40E_PFQF_FDSTAT_GUARANT_CNT_SHIFT 0
  2191. #define I40E_PFQF_FDSTAT_GUARANT_CNT_MASK I40E_MASK(0x1FFF, I40E_PFQF_FDSTAT_GUARANT_CNT_SHIFT)
  2192. #define I40E_PFQF_FDSTAT_BEST_CNT_SHIFT 16
  2193. #define I40E_PFQF_FDSTAT_BEST_CNT_MASK I40E_MASK(0x1FFF, I40E_PFQF_FDSTAT_BEST_CNT_SHIFT)
  2194. #define I40E_PFQF_HENA(_i) (0x00245900 + ((_i) * 128)) /* _i=0...1 */ /* Reset: CORER */
  2195. #define I40E_PFQF_HENA_MAX_INDEX 1
  2196. #define I40E_PFQF_HENA_PTYPE_ENA_SHIFT 0
  2197. #define I40E_PFQF_HENA_PTYPE_ENA_MASK I40E_MASK(0xFFFFFFFF, I40E_PFQF_HENA_PTYPE_ENA_SHIFT)
  2198. #define I40E_PFQF_HKEY(_i) (0x00244800 + ((_i) * 128)) /* _i=0...12 */ /* Reset: CORER */
  2199. #define I40E_PFQF_HKEY_MAX_INDEX 12
  2200. #define I40E_PFQF_HKEY_KEY_0_SHIFT 0
  2201. #define I40E_PFQF_HKEY_KEY_0_MASK I40E_MASK(0xFF, I40E_PFQF_HKEY_KEY_0_SHIFT)
  2202. #define I40E_PFQF_HKEY_KEY_1_SHIFT 8
  2203. #define I40E_PFQF_HKEY_KEY_1_MASK I40E_MASK(0xFF, I40E_PFQF_HKEY_KEY_1_SHIFT)
  2204. #define I40E_PFQF_HKEY_KEY_2_SHIFT 16
  2205. #define I40E_PFQF_HKEY_KEY_2_MASK I40E_MASK(0xFF, I40E_PFQF_HKEY_KEY_2_SHIFT)
  2206. #define I40E_PFQF_HKEY_KEY_3_SHIFT 24
  2207. #define I40E_PFQF_HKEY_KEY_3_MASK I40E_MASK(0xFF, I40E_PFQF_HKEY_KEY_3_SHIFT)
  2208. #define I40E_PFQF_HLUT(_i) (0x00240000 + ((_i) * 128)) /* _i=0...127 */ /* Reset: CORER */
  2209. #define I40E_PFQF_HLUT_MAX_INDEX 127
  2210. #define I40E_PFQF_HLUT_LUT0_SHIFT 0
  2211. #define I40E_PFQF_HLUT_LUT0_MASK I40E_MASK(0x3F, I40E_PFQF_HLUT_LUT0_SHIFT)
  2212. #define I40E_PFQF_HLUT_LUT1_SHIFT 8
  2213. #define I40E_PFQF_HLUT_LUT1_MASK I40E_MASK(0x3F, I40E_PFQF_HLUT_LUT1_SHIFT)
  2214. #define I40E_PFQF_HLUT_LUT2_SHIFT 16
  2215. #define I40E_PFQF_HLUT_LUT2_MASK I40E_MASK(0x3F, I40E_PFQF_HLUT_LUT2_SHIFT)
  2216. #define I40E_PFQF_HLUT_LUT3_SHIFT 24
  2217. #define I40E_PFQF_HLUT_LUT3_MASK I40E_MASK(0x3F, I40E_PFQF_HLUT_LUT3_SHIFT)
  2218. #define I40E_PRTQF_CTL_0 0x00256E60 /* Reset: CORER */
  2219. #define I40E_PRTQF_CTL_0_HSYM_ENA_SHIFT 0
  2220. #define I40E_PRTQF_CTL_0_HSYM_ENA_MASK I40E_MASK(0x1, I40E_PRTQF_CTL_0_HSYM_ENA_SHIFT)
  2221. #define I40E_PRTQF_FD_FLXINSET(_i) (0x00253800 + ((_i) * 32)) /* _i=0...63 */ /* Reset: CORER */
  2222. #define I40E_PRTQF_FD_FLXINSET_MAX_INDEX 63
  2223. #define I40E_PRTQF_FD_FLXINSET_INSET_SHIFT 0
  2224. #define I40E_PRTQF_FD_FLXINSET_INSET_MASK I40E_MASK(0xFF, I40E_PRTQF_FD_FLXINSET_INSET_SHIFT)
  2225. #define I40E_PRTQF_FD_INSET(_i, _j) (0x00250000 + ((_i) * 64 + (_j) * 32)) /* _i=0...63, _j=0...1 */ /* Reset: CORER */
  2226. #define I40E_PRTQF_FD_INSET_MAX_INDEX 63
  2227. #define I40E_PRTQF_FD_INSET_INSET_SHIFT 0
  2228. #define I40E_PRTQF_FD_INSET_INSET_MASK I40E_MASK(0xFFFFFFFF, I40E_PRTQF_FD_INSET_INSET_SHIFT)
  2229. #define I40E_PRTQF_FD_INSET(_i, _j) (0x00250000 + ((_i) * 64 + (_j) * 32)) /* _i=0...63, _j=0...1 */ /* Reset: CORER */
  2230. #define I40E_PRTQF_FD_INSET_MAX_INDEX 63
  2231. #define I40E_PRTQF_FD_INSET_INSET_SHIFT 0
  2232. #define I40E_PRTQF_FD_INSET_INSET_MASK I40E_MASK(0xFFFFFFFF, I40E_PRTQF_FD_INSET_INSET_SHIFT)
  2233. #define I40E_PRTQF_FD_MSK(_i, _j) (0x00252000 + ((_i) * 64 + (_j) * 32)) /* _i=0...63, _j=0...1 */ /* Reset: CORER */
  2234. #define I40E_PRTQF_FD_MSK_MAX_INDEX 63
  2235. #define I40E_PRTQF_FD_MSK_MASK_SHIFT 0
  2236. #define I40E_PRTQF_FD_MSK_MASK_MASK I40E_MASK(0xFFFF, I40E_PRTQF_FD_MSK_MASK_SHIFT)
  2237. #define I40E_PRTQF_FD_MSK_OFFSET_SHIFT 16
  2238. #define I40E_PRTQF_FD_MSK_OFFSET_MASK I40E_MASK(0x3F, I40E_PRTQF_FD_MSK_OFFSET_SHIFT)
  2239. #define I40E_PRTQF_FLX_PIT(_i) (0x00255200 + ((_i) * 32)) /* _i=0...8 */ /* Reset: CORER */
  2240. #define I40E_PRTQF_FLX_PIT_MAX_INDEX 8
  2241. #define I40E_PRTQF_FLX_PIT_SOURCE_OFF_SHIFT 0
  2242. #define I40E_PRTQF_FLX_PIT_SOURCE_OFF_MASK I40E_MASK(0x1F, I40E_PRTQF_FLX_PIT_SOURCE_OFF_SHIFT)
  2243. #define I40E_PRTQF_FLX_PIT_FSIZE_SHIFT 5
  2244. #define I40E_PRTQF_FLX_PIT_FSIZE_MASK I40E_MASK(0x1F, I40E_PRTQF_FLX_PIT_FSIZE_SHIFT)
  2245. #define I40E_PRTQF_FLX_PIT_DEST_OFF_SHIFT 10
  2246. #define I40E_PRTQF_FLX_PIT_DEST_OFF_MASK I40E_MASK(0x3F, I40E_PRTQF_FLX_PIT_DEST_OFF_SHIFT)
  2247. #define I40E_VFQF_HENA1(_i, _VF) (0x00230800 + ((_i) * 1024 + (_VF) * 4)) /* _i=0...1, _VF=0...127 */ /* Reset: CORER */
  2248. #define I40E_VFQF_HENA1_MAX_INDEX 1
  2249. #define I40E_VFQF_HENA1_PTYPE_ENA_SHIFT 0
  2250. #define I40E_VFQF_HENA1_PTYPE_ENA_MASK I40E_MASK(0xFFFFFFFF, I40E_VFQF_HENA1_PTYPE_ENA_SHIFT)
  2251. #define I40E_VFQF_HKEY1(_i, _VF) (0x00228000 + ((_i) * 1024 + (_VF) * 4)) /* _i=0...12, _VF=0...127 */ /* Reset: CORER */
  2252. #define I40E_VFQF_HKEY1_MAX_INDEX 12
  2253. #define I40E_VFQF_HKEY1_KEY_0_SHIFT 0
  2254. #define I40E_VFQF_HKEY1_KEY_0_MASK I40E_MASK(0xFF, I40E_VFQF_HKEY1_KEY_0_SHIFT)
  2255. #define I40E_VFQF_HKEY1_KEY_1_SHIFT 8
  2256. #define I40E_VFQF_HKEY1_KEY_1_MASK I40E_MASK(0xFF, I40E_VFQF_HKEY1_KEY_1_SHIFT)
  2257. #define I40E_VFQF_HKEY1_KEY_2_SHIFT 16
  2258. #define I40E_VFQF_HKEY1_KEY_2_MASK I40E_MASK(0xFF, I40E_VFQF_HKEY1_KEY_2_SHIFT)
  2259. #define I40E_VFQF_HKEY1_KEY_3_SHIFT 24
  2260. #define I40E_VFQF_HKEY1_KEY_3_MASK I40E_MASK(0xFF, I40E_VFQF_HKEY1_KEY_3_SHIFT)
  2261. #define I40E_VFQF_HLUT1(_i, _VF) (0x00220000 + ((_i) * 1024 + (_VF) * 4)) /* _i=0...15, _VF=0...127 */ /* Reset: CORER */
  2262. #define I40E_VFQF_HLUT1_MAX_INDEX 15
  2263. #define I40E_VFQF_HLUT1_LUT0_SHIFT 0
  2264. #define I40E_VFQF_HLUT1_LUT0_MASK I40E_MASK(0xF, I40E_VFQF_HLUT1_LUT0_SHIFT)
  2265. #define I40E_VFQF_HLUT1_LUT1_SHIFT 8
  2266. #define I40E_VFQF_HLUT1_LUT1_MASK I40E_MASK(0xF, I40E_VFQF_HLUT1_LUT1_SHIFT)
  2267. #define I40E_VFQF_HLUT1_LUT2_SHIFT 16
  2268. #define I40E_VFQF_HLUT1_LUT2_MASK I40E_MASK(0xF, I40E_VFQF_HLUT1_LUT2_SHIFT)
  2269. #define I40E_VFQF_HLUT1_LUT3_SHIFT 24
  2270. #define I40E_VFQF_HLUT1_LUT3_MASK I40E_MASK(0xF, I40E_VFQF_HLUT1_LUT3_SHIFT)
  2271. #define I40E_VFQF_HREGION1(_i, _VF) (0x0022E000 + ((_i) * 1024 + (_VF) * 4)) /* _i=0...7, _VF=0...127 */ /* Reset: CORER */
  2272. #define I40E_VFQF_HREGION1_MAX_INDEX 7
  2273. #define I40E_VFQF_HREGION1_OVERRIDE_ENA_0_SHIFT 0
  2274. #define I40E_VFQF_HREGION1_OVERRIDE_ENA_0_MASK I40E_MASK(0x1, I40E_VFQF_HREGION1_OVERRIDE_ENA_0_SHIFT)
  2275. #define I40E_VFQF_HREGION1_REGION_0_SHIFT 1
  2276. #define I40E_VFQF_HREGION1_REGION_0_MASK I40E_MASK(0x7, I40E_VFQF_HREGION1_REGION_0_SHIFT)
  2277. #define I40E_VFQF_HREGION1_OVERRIDE_ENA_1_SHIFT 4
  2278. #define I40E_VFQF_HREGION1_OVERRIDE_ENA_1_MASK I40E_MASK(0x1, I40E_VFQF_HREGION1_OVERRIDE_ENA_1_SHIFT)
  2279. #define I40E_VFQF_HREGION1_REGION_1_SHIFT 5
  2280. #define I40E_VFQF_HREGION1_REGION_1_MASK I40E_MASK(0x7, I40E_VFQF_HREGION1_REGION_1_SHIFT)
  2281. #define I40E_VFQF_HREGION1_OVERRIDE_ENA_2_SHIFT 8
  2282. #define I40E_VFQF_HREGION1_OVERRIDE_ENA_2_MASK I40E_MASK(0x1, I40E_VFQF_HREGION1_OVERRIDE_ENA_2_SHIFT)
  2283. #define I40E_VFQF_HREGION1_REGION_2_SHIFT 9
  2284. #define I40E_VFQF_HREGION1_REGION_2_MASK I40E_MASK(0x7, I40E_VFQF_HREGION1_REGION_2_SHIFT)
  2285. #define I40E_VFQF_HREGION1_OVERRIDE_ENA_3_SHIFT 12
  2286. #define I40E_VFQF_HREGION1_OVERRIDE_ENA_3_MASK I40E_MASK(0x1, I40E_VFQF_HREGION1_OVERRIDE_ENA_3_SHIFT)
  2287. #define I40E_VFQF_HREGION1_REGION_3_SHIFT 13
  2288. #define I40E_VFQF_HREGION1_REGION_3_MASK I40E_MASK(0x7, I40E_VFQF_HREGION1_REGION_3_SHIFT)
  2289. #define I40E_VFQF_HREGION1_OVERRIDE_ENA_4_SHIFT 16
  2290. #define I40E_VFQF_HREGION1_OVERRIDE_ENA_4_MASK I40E_MASK(0x1, I40E_VFQF_HREGION1_OVERRIDE_ENA_4_SHIFT)
  2291. #define I40E_VFQF_HREGION1_REGION_4_SHIFT 17
  2292. #define I40E_VFQF_HREGION1_REGION_4_MASK I40E_MASK(0x7, I40E_VFQF_HREGION1_REGION_4_SHIFT)
  2293. #define I40E_VFQF_HREGION1_OVERRIDE_ENA_5_SHIFT 20
  2294. #define I40E_VFQF_HREGION1_OVERRIDE_ENA_5_MASK I40E_MASK(0x1, I40E_VFQF_HREGION1_OVERRIDE_ENA_5_SHIFT)
  2295. #define I40E_VFQF_HREGION1_REGION_5_SHIFT 21
  2296. #define I40E_VFQF_HREGION1_REGION_5_MASK I40E_MASK(0x7, I40E_VFQF_HREGION1_REGION_5_SHIFT)
  2297. #define I40E_VFQF_HREGION1_OVERRIDE_ENA_6_SHIFT 24
  2298. #define I40E_VFQF_HREGION1_OVERRIDE_ENA_6_MASK I40E_MASK(0x1, I40E_VFQF_HREGION1_OVERRIDE_ENA_6_SHIFT)
  2299. #define I40E_VFQF_HREGION1_REGION_6_SHIFT 25
  2300. #define I40E_VFQF_HREGION1_REGION_6_MASK I40E_MASK(0x7, I40E_VFQF_HREGION1_REGION_6_SHIFT)
  2301. #define I40E_VFQF_HREGION1_OVERRIDE_ENA_7_SHIFT 28
  2302. #define I40E_VFQF_HREGION1_OVERRIDE_ENA_7_MASK I40E_MASK(0x1, I40E_VFQF_HREGION1_OVERRIDE_ENA_7_SHIFT)
  2303. #define I40E_VFQF_HREGION1_REGION_7_SHIFT 29
  2304. #define I40E_VFQF_HREGION1_REGION_7_MASK I40E_MASK(0x7, I40E_VFQF_HREGION1_REGION_7_SHIFT)
  2305. #define I40E_VPQF_CTL(_VF) (0x001C0000 + ((_VF) * 4)) /* _i=0...127 */ /* Reset: VFR */
  2306. #define I40E_VPQF_CTL_MAX_INDEX 127
  2307. #define I40E_VPQF_CTL_PEHSIZE_SHIFT 0
  2308. #define I40E_VPQF_CTL_PEHSIZE_MASK I40E_MASK(0x1F, I40E_VPQF_CTL_PEHSIZE_SHIFT)
  2309. #define I40E_VPQF_CTL_PEDSIZE_SHIFT 5
  2310. #define I40E_VPQF_CTL_PEDSIZE_MASK I40E_MASK(0x1F, I40E_VPQF_CTL_PEDSIZE_SHIFT)
  2311. #define I40E_VPQF_CTL_FCHSIZE_SHIFT 10
  2312. #define I40E_VPQF_CTL_FCHSIZE_MASK I40E_MASK(0xF, I40E_VPQF_CTL_FCHSIZE_SHIFT)
  2313. #define I40E_VPQF_CTL_FCDSIZE_SHIFT 14
  2314. #define I40E_VPQF_CTL_FCDSIZE_MASK I40E_MASK(0x3, I40E_VPQF_CTL_FCDSIZE_SHIFT)
  2315. #define I40E_VSIQF_CTL(_VSI) (0x0020D800 + ((_VSI) * 4)) /* _i=0...383 */ /* Reset: PFR */
  2316. #define I40E_VSIQF_CTL_MAX_INDEX 383
  2317. #define I40E_VSIQF_CTL_FCOE_ENA_SHIFT 0
  2318. #define I40E_VSIQF_CTL_FCOE_ENA_MASK I40E_MASK(0x1, I40E_VSIQF_CTL_FCOE_ENA_SHIFT)
  2319. #define I40E_VSIQF_CTL_PETCP_ENA_SHIFT 1
  2320. #define I40E_VSIQF_CTL_PETCP_ENA_MASK I40E_MASK(0x1, I40E_VSIQF_CTL_PETCP_ENA_SHIFT)
  2321. #define I40E_VSIQF_CTL_PEUUDP_ENA_SHIFT 2
  2322. #define I40E_VSIQF_CTL_PEUUDP_ENA_MASK I40E_MASK(0x1, I40E_VSIQF_CTL_PEUUDP_ENA_SHIFT)
  2323. #define I40E_VSIQF_CTL_PEMUDP_ENA_SHIFT 3
  2324. #define I40E_VSIQF_CTL_PEMUDP_ENA_MASK I40E_MASK(0x1, I40E_VSIQF_CTL_PEMUDP_ENA_SHIFT)
  2325. #define I40E_VSIQF_CTL_PEUFRAG_ENA_SHIFT 4
  2326. #define I40E_VSIQF_CTL_PEUFRAG_ENA_MASK I40E_MASK(0x1, I40E_VSIQF_CTL_PEUFRAG_ENA_SHIFT)
  2327. #define I40E_VSIQF_CTL_PEMFRAG_ENA_SHIFT 5
  2328. #define I40E_VSIQF_CTL_PEMFRAG_ENA_MASK I40E_MASK(0x1, I40E_VSIQF_CTL_PEMFRAG_ENA_SHIFT)
  2329. #define I40E_VSIQF_TCREGION(_i, _VSI) (0x00206000 + ((_i) * 2048 + (_VSI) * 4)) /* _i=0...3, _VSI=0...383 */ /* Reset: PFR */
  2330. #define I40E_VSIQF_TCREGION_MAX_INDEX 3
  2331. #define I40E_VSIQF_TCREGION_TC_OFFSET_SHIFT 0
  2332. #define I40E_VSIQF_TCREGION_TC_OFFSET_MASK I40E_MASK(0x1FF, I40E_VSIQF_TCREGION_TC_OFFSET_SHIFT)
  2333. #define I40E_VSIQF_TCREGION_TC_SIZE_SHIFT 9
  2334. #define I40E_VSIQF_TCREGION_TC_SIZE_MASK I40E_MASK(0x7, I40E_VSIQF_TCREGION_TC_SIZE_SHIFT)
  2335. #define I40E_VSIQF_TCREGION_TC_OFFSET2_SHIFT 16
  2336. #define I40E_VSIQF_TCREGION_TC_OFFSET2_MASK I40E_MASK(0x1FF, I40E_VSIQF_TCREGION_TC_OFFSET2_SHIFT)
  2337. #define I40E_VSIQF_TCREGION_TC_SIZE2_SHIFT 25
  2338. #define I40E_VSIQF_TCREGION_TC_SIZE2_MASK I40E_MASK(0x7, I40E_VSIQF_TCREGION_TC_SIZE2_SHIFT)
  2339. #define I40E_GL_FCOECRC(_i) (0x00314d80 + ((_i) * 8)) /* _i=0...143 */ /* Reset: CORER */
  2340. #define I40E_GL_FCOECRC_MAX_INDEX 143
  2341. #define I40E_GL_FCOECRC_FCOECRC_SHIFT 0
  2342. #define I40E_GL_FCOECRC_FCOECRC_MASK I40E_MASK(0xFFFFFFFF, I40E_GL_FCOECRC_FCOECRC_SHIFT)
  2343. #define I40E_GL_FCOEDDPC(_i) (0x00314480 + ((_i) * 8)) /* _i=0...143 */ /* Reset: CORER */
  2344. #define I40E_GL_FCOEDDPC_MAX_INDEX 143
  2345. #define I40E_GL_FCOEDDPC_FCOEDDPC_SHIFT 0
  2346. #define I40E_GL_FCOEDDPC_FCOEDDPC_MASK I40E_MASK(0xFFFFFFFF, I40E_GL_FCOEDDPC_FCOEDDPC_SHIFT)
  2347. #define I40E_GL_FCOEDIFEC(_i) (0x00318480 + ((_i) * 8)) /* _i=0...143 */ /* Reset: CORER */
  2348. #define I40E_GL_FCOEDIFEC_MAX_INDEX 143
  2349. #define I40E_GL_FCOEDIFEC_FCOEDIFRC_SHIFT 0
  2350. #define I40E_GL_FCOEDIFEC_FCOEDIFRC_MASK I40E_MASK(0xFFFFFFFF, I40E_GL_FCOEDIFEC_FCOEDIFRC_SHIFT)
  2351. #define I40E_GL_FCOEDIFTCL(_i) (0x00354000 + ((_i) * 8)) /* _i=0...143 */ /* Reset: CORER */
  2352. #define I40E_GL_FCOEDIFTCL_MAX_INDEX 143
  2353. #define I40E_GL_FCOEDIFTCL_FCOEDIFTC_SHIFT 0
  2354. #define I40E_GL_FCOEDIFTCL_FCOEDIFTC_MASK I40E_MASK(0xFFFFFFFF, I40E_GL_FCOEDIFTCL_FCOEDIFTC_SHIFT)
  2355. #define I40E_GL_FCOEDIXEC(_i) (0x0034c000 + ((_i) * 8)) /* _i=0...143 */ /* Reset: CORER */
  2356. #define I40E_GL_FCOEDIXEC_MAX_INDEX 143
  2357. #define I40E_GL_FCOEDIXEC_FCOEDIXEC_SHIFT 0
  2358. #define I40E_GL_FCOEDIXEC_FCOEDIXEC_MASK I40E_MASK(0xFFFFFFFF, I40E_GL_FCOEDIXEC_FCOEDIXEC_SHIFT)
  2359. #define I40E_GL_FCOEDIXVC(_i) (0x00350000 + ((_i) * 8)) /* _i=0...143 */ /* Reset: CORER */
  2360. #define I40E_GL_FCOEDIXVC_MAX_INDEX 143
  2361. #define I40E_GL_FCOEDIXVC_FCOEDIXVC_SHIFT 0
  2362. #define I40E_GL_FCOEDIXVC_FCOEDIXVC_MASK I40E_MASK(0xFFFFFFFF, I40E_GL_FCOEDIXVC_FCOEDIXVC_SHIFT)
  2363. #define I40E_GL_FCOEDWRCH(_i) (0x00320004 + ((_i) * 8)) /* _i=0...143 */ /* Reset: CORER */
  2364. #define I40E_GL_FCOEDWRCH_MAX_INDEX 143
  2365. #define I40E_GL_FCOEDWRCH_FCOEDWRCH_SHIFT 0
  2366. #define I40E_GL_FCOEDWRCH_FCOEDWRCH_MASK I40E_MASK(0xFFFF, I40E_GL_FCOEDWRCH_FCOEDWRCH_SHIFT)
  2367. #define I40E_GL_FCOEDWRCL(_i) (0x00320000 + ((_i) * 8)) /* _i=0...143 */ /* Reset: CORER */
  2368. #define I40E_GL_FCOEDWRCL_MAX_INDEX 143
  2369. #define I40E_GL_FCOEDWRCL_FCOEDWRCL_SHIFT 0
  2370. #define I40E_GL_FCOEDWRCL_FCOEDWRCL_MASK I40E_MASK(0xFFFFFFFF, I40E_GL_FCOEDWRCL_FCOEDWRCL_SHIFT)
  2371. #define I40E_GL_FCOEDWTCH(_i) (0x00348084 + ((_i) * 8)) /* _i=0...143 */ /* Reset: CORER */
  2372. #define I40E_GL_FCOEDWTCH_MAX_INDEX 143
  2373. #define I40E_GL_FCOEDWTCH_FCOEDWTCH_SHIFT 0
  2374. #define I40E_GL_FCOEDWTCH_FCOEDWTCH_MASK I40E_MASK(0xFFFF, I40E_GL_FCOEDWTCH_FCOEDWTCH_SHIFT)
  2375. #define I40E_GL_FCOEDWTCL(_i) (0x00348080 + ((_i) * 8)) /* _i=0...143 */ /* Reset: CORER */
  2376. #define I40E_GL_FCOEDWTCL_MAX_INDEX 143
  2377. #define I40E_GL_FCOEDWTCL_FCOEDWTCL_SHIFT 0
  2378. #define I40E_GL_FCOEDWTCL_FCOEDWTCL_MASK I40E_MASK(0xFFFFFFFF, I40E_GL_FCOEDWTCL_FCOEDWTCL_SHIFT)
  2379. #define I40E_GL_FCOELAST(_i) (0x00314000 + ((_i) * 8)) /* _i=0...143 */ /* Reset: CORER */
  2380. #define I40E_GL_FCOELAST_MAX_INDEX 143
  2381. #define I40E_GL_FCOELAST_FCOELAST_SHIFT 0
  2382. #define I40E_GL_FCOELAST_FCOELAST_MASK I40E_MASK(0xFFFFFFFF, I40E_GL_FCOELAST_FCOELAST_SHIFT)
  2383. #define I40E_GL_FCOEPRC(_i) (0x00315200 + ((_i) * 8)) /* _i=0...143 */ /* Reset: CORER */
  2384. #define I40E_GL_FCOEPRC_MAX_INDEX 143
  2385. #define I40E_GL_FCOEPRC_FCOEPRC_SHIFT 0
  2386. #define I40E_GL_FCOEPRC_FCOEPRC_MASK I40E_MASK(0xFFFFFFFF, I40E_GL_FCOEPRC_FCOEPRC_SHIFT)
  2387. #define I40E_GL_FCOEPTC(_i) (0x00344C00 + ((_i) * 8)) /* _i=0...143 */ /* Reset: CORER */
  2388. #define I40E_GL_FCOEPTC_MAX_INDEX 143
  2389. #define I40E_GL_FCOEPTC_FCOEPTC_SHIFT 0
  2390. #define I40E_GL_FCOEPTC_FCOEPTC_MASK I40E_MASK(0xFFFFFFFF, I40E_GL_FCOEPTC_FCOEPTC_SHIFT)
  2391. #define I40E_GL_FCOERPDC(_i) (0x00324000 + ((_i) * 8)) /* _i=0...143 */ /* Reset: CORER */
  2392. #define I40E_GL_FCOERPDC_MAX_INDEX 143
  2393. #define I40E_GL_FCOERPDC_FCOERPDC_SHIFT 0
  2394. #define I40E_GL_FCOERPDC_FCOERPDC_MASK I40E_MASK(0xFFFFFFFF, I40E_GL_FCOERPDC_FCOERPDC_SHIFT)
  2395. #define I40E_GL_RXERR1_L(_i) (0x00318000 + ((_i) * 8)) /* _i=0...143 */ /* Reset: CORER */
  2396. #define I40E_GL_RXERR1_L_MAX_INDEX 143
  2397. #define I40E_GL_RXERR1_L_FCOEDIFRC_SHIFT 0
  2398. #define I40E_GL_RXERR1_L_FCOEDIFRC_MASK I40E_MASK(0xFFFFFFFF, I40E_GL_RXERR1_L_FCOEDIFRC_SHIFT)
  2399. #define I40E_GL_RXERR2_L(_i) (0x0031c000 + ((_i) * 8)) /* _i=0...143 */ /* Reset: CORER */
  2400. #define I40E_GL_RXERR2_L_MAX_INDEX 143
  2401. #define I40E_GL_RXERR2_L_FCOEDIXAC_SHIFT 0
  2402. #define I40E_GL_RXERR2_L_FCOEDIXAC_MASK I40E_MASK(0xFFFFFFFF, I40E_GL_RXERR2_L_FCOEDIXAC_SHIFT)
  2403. #define I40E_GLPRT_BPRCH(_i) (0x003005E4 + ((_i) * 8)) /* _i=0...3 */ /* Reset: CORER */
  2404. #define I40E_GLPRT_BPRCH_MAX_INDEX 3
  2405. #define I40E_GLPRT_BPRCH_BPRCH_SHIFT 0
  2406. #define I40E_GLPRT_BPRCH_BPRCH_MASK I40E_MASK(0xFFFF, I40E_GLPRT_BPRCH_BPRCH_SHIFT)
  2407. #define I40E_GLPRT_BPRCL(_i) (0x003005E0 + ((_i) * 8)) /* _i=0...3 */ /* Reset: CORER */
  2408. #define I40E_GLPRT_BPRCL_MAX_INDEX 3
  2409. #define I40E_GLPRT_BPRCL_BPRCL_SHIFT 0
  2410. #define I40E_GLPRT_BPRCL_BPRCL_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPRT_BPRCL_BPRCL_SHIFT)
  2411. #define I40E_GLPRT_BPTCH(_i) (0x00300A04 + ((_i) * 8)) /* _i=0...3 */ /* Reset: CORER */
  2412. #define I40E_GLPRT_BPTCH_MAX_INDEX 3
  2413. #define I40E_GLPRT_BPTCH_BPTCH_SHIFT 0
  2414. #define I40E_GLPRT_BPTCH_BPTCH_MASK I40E_MASK(0xFFFF, I40E_GLPRT_BPTCH_BPTCH_SHIFT)
  2415. #define I40E_GLPRT_BPTCL(_i) (0x00300A00 + ((_i) * 8)) /* _i=0...3 */ /* Reset: CORER */
  2416. #define I40E_GLPRT_BPTCL_MAX_INDEX 3
  2417. #define I40E_GLPRT_BPTCL_BPTCL_SHIFT 0
  2418. #define I40E_GLPRT_BPTCL_BPTCL_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPRT_BPTCL_BPTCL_SHIFT)
  2419. #define I40E_GLPRT_CRCERRS(_i) (0x00300080 + ((_i) * 8)) /* _i=0...3 */ /* Reset: CORER */
  2420. #define I40E_GLPRT_CRCERRS_MAX_INDEX 3
  2421. #define I40E_GLPRT_CRCERRS_CRCERRS_SHIFT 0
  2422. #define I40E_GLPRT_CRCERRS_CRCERRS_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPRT_CRCERRS_CRCERRS_SHIFT)
  2423. #define I40E_GLPRT_GORCH(_i) (0x00300004 + ((_i) * 8)) /* _i=0...3 */ /* Reset: CORER */
  2424. #define I40E_GLPRT_GORCH_MAX_INDEX 3
  2425. #define I40E_GLPRT_GORCH_GORCH_SHIFT 0
  2426. #define I40E_GLPRT_GORCH_GORCH_MASK I40E_MASK(0xFFFF, I40E_GLPRT_GORCH_GORCH_SHIFT)
  2427. #define I40E_GLPRT_GORCL(_i) (0x00300000 + ((_i) * 8)) /* _i=0...3 */ /* Reset: CORER */
  2428. #define I40E_GLPRT_GORCL_MAX_INDEX 3
  2429. #define I40E_GLPRT_GORCL_GORCL_SHIFT 0
  2430. #define I40E_GLPRT_GORCL_GORCL_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPRT_GORCL_GORCL_SHIFT)
  2431. #define I40E_GLPRT_GOTCH(_i) (0x00300684 + ((_i) * 8)) /* _i=0...3 */ /* Reset: CORER */
  2432. #define I40E_GLPRT_GOTCH_MAX_INDEX 3
  2433. #define I40E_GLPRT_GOTCH_GOTCH_SHIFT 0
  2434. #define I40E_GLPRT_GOTCH_GOTCH_MASK I40E_MASK(0xFFFF, I40E_GLPRT_GOTCH_GOTCH_SHIFT)
  2435. #define I40E_GLPRT_GOTCL(_i) (0x00300680 + ((_i) * 8)) /* _i=0...3 */ /* Reset: CORER */
  2436. #define I40E_GLPRT_GOTCL_MAX_INDEX 3
  2437. #define I40E_GLPRT_GOTCL_GOTCL_SHIFT 0
  2438. #define I40E_GLPRT_GOTCL_GOTCL_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPRT_GOTCL_GOTCL_SHIFT)
  2439. #define I40E_GLPRT_ILLERRC(_i) (0x003000E0 + ((_i) * 8)) /* _i=0...3 */ /* Reset: CORER */
  2440. #define I40E_GLPRT_ILLERRC_MAX_INDEX 3
  2441. #define I40E_GLPRT_ILLERRC_ILLERRC_SHIFT 0
  2442. #define I40E_GLPRT_ILLERRC_ILLERRC_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPRT_ILLERRC_ILLERRC_SHIFT)
  2443. #define I40E_GLPRT_LDPC(_i) (0x00300620 + ((_i) * 8)) /* _i=0...3 */ /* Reset: CORER */
  2444. #define I40E_GLPRT_LDPC_MAX_INDEX 3
  2445. #define I40E_GLPRT_LDPC_LDPC_SHIFT 0
  2446. #define I40E_GLPRT_LDPC_LDPC_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPRT_LDPC_LDPC_SHIFT)
  2447. #define I40E_GLPRT_LXOFFRXC(_i) (0x00300160 + ((_i) * 8)) /* _i=0...3 */ /* Reset: CORER */
  2448. #define I40E_GLPRT_LXOFFRXC_MAX_INDEX 3
  2449. #define I40E_GLPRT_LXOFFRXC_LXOFFRXCNT_SHIFT 0
  2450. #define I40E_GLPRT_LXOFFRXC_LXOFFRXCNT_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPRT_LXOFFRXC_LXOFFRXCNT_SHIFT)
  2451. #define I40E_GLPRT_LXOFFTXC(_i) (0x003009A0 + ((_i) * 8)) /* _i=0...3 */ /* Reset: CORER */
  2452. #define I40E_GLPRT_LXOFFTXC_MAX_INDEX 3
  2453. #define I40E_GLPRT_LXOFFTXC_LXOFFTXC_SHIFT 0
  2454. #define I40E_GLPRT_LXOFFTXC_LXOFFTXC_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPRT_LXOFFTXC_LXOFFTXC_SHIFT)
  2455. #define I40E_GLPRT_LXONRXC(_i) (0x00300140 + ((_i) * 8)) /* _i=0...3 */ /* Reset: CORER */
  2456. #define I40E_GLPRT_LXONRXC_MAX_INDEX 3
  2457. #define I40E_GLPRT_LXONRXC_LXONRXCNT_SHIFT 0
  2458. #define I40E_GLPRT_LXONRXC_LXONRXCNT_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPRT_LXONRXC_LXONRXCNT_SHIFT)
  2459. #define I40E_GLPRT_LXONTXC(_i) (0x00300980 + ((_i) * 8)) /* _i=0...3 */ /* Reset: CORER */
  2460. #define I40E_GLPRT_LXONTXC_MAX_INDEX 3
  2461. #define I40E_GLPRT_LXONTXC_LXONTXC_SHIFT 0
  2462. #define I40E_GLPRT_LXONTXC_LXONTXC_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPRT_LXONTXC_LXONTXC_SHIFT)
  2463. #define I40E_GLPRT_MLFC(_i) (0x00300020 + ((_i) * 8)) /* _i=0...3 */ /* Reset: CORER */
  2464. #define I40E_GLPRT_MLFC_MAX_INDEX 3
  2465. #define I40E_GLPRT_MLFC_MLFC_SHIFT 0
  2466. #define I40E_GLPRT_MLFC_MLFC_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPRT_MLFC_MLFC_SHIFT)
  2467. #define I40E_GLPRT_MPRCH(_i) (0x003005C4 + ((_i) * 8)) /* _i=0...3 */ /* Reset: CORER */
  2468. #define I40E_GLPRT_MPRCH_MAX_INDEX 3
  2469. #define I40E_GLPRT_MPRCH_MPRCH_SHIFT 0
  2470. #define I40E_GLPRT_MPRCH_MPRCH_MASK I40E_MASK(0xFFFF, I40E_GLPRT_MPRCH_MPRCH_SHIFT)
  2471. #define I40E_GLPRT_MPRCL(_i) (0x003005C0 + ((_i) * 8)) /* _i=0...3 */ /* Reset: CORER */
  2472. #define I40E_GLPRT_MPRCL_MAX_INDEX 3
  2473. #define I40E_GLPRT_MPRCL_MPRCL_SHIFT 0
  2474. #define I40E_GLPRT_MPRCL_MPRCL_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPRT_MPRCL_MPRCL_SHIFT)
  2475. #define I40E_GLPRT_MPTCH(_i) (0x003009E4 + ((_i) * 8)) /* _i=0...3 */ /* Reset: CORER */
  2476. #define I40E_GLPRT_MPTCH_MAX_INDEX 3
  2477. #define I40E_GLPRT_MPTCH_MPTCH_SHIFT 0
  2478. #define I40E_GLPRT_MPTCH_MPTCH_MASK I40E_MASK(0xFFFF, I40E_GLPRT_MPTCH_MPTCH_SHIFT)
  2479. #define I40E_GLPRT_MPTCL(_i) (0x003009E0 + ((_i) * 8)) /* _i=0...3 */ /* Reset: CORER */
  2480. #define I40E_GLPRT_MPTCL_MAX_INDEX 3
  2481. #define I40E_GLPRT_MPTCL_MPTCL_SHIFT 0
  2482. #define I40E_GLPRT_MPTCL_MPTCL_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPRT_MPTCL_MPTCL_SHIFT)
  2483. #define I40E_GLPRT_MRFC(_i) (0x00300040 + ((_i) * 8)) /* _i=0...3 */ /* Reset: CORER */
  2484. #define I40E_GLPRT_MRFC_MAX_INDEX 3
  2485. #define I40E_GLPRT_MRFC_MRFC_SHIFT 0
  2486. #define I40E_GLPRT_MRFC_MRFC_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPRT_MRFC_MRFC_SHIFT)
  2487. #define I40E_GLPRT_PRC1023H(_i) (0x00300504 + ((_i) * 8)) /* _i=0...3 */ /* Reset: CORER */
  2488. #define I40E_GLPRT_PRC1023H_MAX_INDEX 3
  2489. #define I40E_GLPRT_PRC1023H_PRC1023H_SHIFT 0
  2490. #define I40E_GLPRT_PRC1023H_PRC1023H_MASK I40E_MASK(0xFFFF, I40E_GLPRT_PRC1023H_PRC1023H_SHIFT)
  2491. #define I40E_GLPRT_PRC1023L(_i) (0x00300500 + ((_i) * 8)) /* _i=0...3 */ /* Reset: CORER */
  2492. #define I40E_GLPRT_PRC1023L_MAX_INDEX 3
  2493. #define I40E_GLPRT_PRC1023L_PRC1023L_SHIFT 0
  2494. #define I40E_GLPRT_PRC1023L_PRC1023L_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPRT_PRC1023L_PRC1023L_SHIFT)
  2495. #define I40E_GLPRT_PRC127H(_i) (0x003004A4 + ((_i) * 8)) /* _i=0...3 */ /* Reset: CORER */
  2496. #define I40E_GLPRT_PRC127H_MAX_INDEX 3
  2497. #define I40E_GLPRT_PRC127H_PRC127H_SHIFT 0
  2498. #define I40E_GLPRT_PRC127H_PRC127H_MASK I40E_MASK(0xFFFF, I40E_GLPRT_PRC127H_PRC127H_SHIFT)
  2499. #define I40E_GLPRT_PRC127L(_i) (0x003004A0 + ((_i) * 8)) /* _i=0...3 */ /* Reset: CORER */
  2500. #define I40E_GLPRT_PRC127L_MAX_INDEX 3
  2501. #define I40E_GLPRT_PRC127L_PRC127L_SHIFT 0
  2502. #define I40E_GLPRT_PRC127L_PRC127L_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPRT_PRC127L_PRC127L_SHIFT)
  2503. #define I40E_GLPRT_PRC1522H(_i) (0x00300524 + ((_i) * 8)) /* _i=0...3 */ /* Reset: CORER */
  2504. #define I40E_GLPRT_PRC1522H_MAX_INDEX 3
  2505. #define I40E_GLPRT_PRC1522H_PRC1522H_SHIFT 0
  2506. #define I40E_GLPRT_PRC1522H_PRC1522H_MASK I40E_MASK(0xFFFF, I40E_GLPRT_PRC1522H_PRC1522H_SHIFT)
  2507. #define I40E_GLPRT_PRC1522L(_i) (0x00300520 + ((_i) * 8)) /* _i=0...3 */ /* Reset: CORER */
  2508. #define I40E_GLPRT_PRC1522L_MAX_INDEX 3
  2509. #define I40E_GLPRT_PRC1522L_PRC1522L_SHIFT 0
  2510. #define I40E_GLPRT_PRC1522L_PRC1522L_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPRT_PRC1522L_PRC1522L_SHIFT)
  2511. #define I40E_GLPRT_PRC255H(_i) (0x003004C4 + ((_i) * 8)) /* _i=0...3 */ /* Reset: CORER */
  2512. #define I40E_GLPRT_PRC255H_MAX_INDEX 3
  2513. #define I40E_GLPRT_PRC255H_PRTPRC255H_SHIFT 0
  2514. #define I40E_GLPRT_PRC255H_PRTPRC255H_MASK I40E_MASK(0xFFFF, I40E_GLPRT_PRC255H_PRTPRC255H_SHIFT)
  2515. #define I40E_GLPRT_PRC255L(_i) (0x003004C0 + ((_i) * 8)) /* _i=0...3 */ /* Reset: CORER */
  2516. #define I40E_GLPRT_PRC255L_MAX_INDEX 3
  2517. #define I40E_GLPRT_PRC255L_PRC255L_SHIFT 0
  2518. #define I40E_GLPRT_PRC255L_PRC255L_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPRT_PRC255L_PRC255L_SHIFT)
  2519. #define I40E_GLPRT_PRC511H(_i) (0x003004E4 + ((_i) * 8)) /* _i=0...3 */ /* Reset: CORER */
  2520. #define I40E_GLPRT_PRC511H_MAX_INDEX 3
  2521. #define I40E_GLPRT_PRC511H_PRC511H_SHIFT 0
  2522. #define I40E_GLPRT_PRC511H_PRC511H_MASK I40E_MASK(0xFFFF, I40E_GLPRT_PRC511H_PRC511H_SHIFT)
  2523. #define I40E_GLPRT_PRC511L(_i) (0x003004E0 + ((_i) * 8)) /* _i=0...3 */ /* Reset: CORER */
  2524. #define I40E_GLPRT_PRC511L_MAX_INDEX 3
  2525. #define I40E_GLPRT_PRC511L_PRC511L_SHIFT 0
  2526. #define I40E_GLPRT_PRC511L_PRC511L_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPRT_PRC511L_PRC511L_SHIFT)
  2527. #define I40E_GLPRT_PRC64H(_i) (0x00300484 + ((_i) * 8)) /* _i=0...3 */ /* Reset: CORER */
  2528. #define I40E_GLPRT_PRC64H_MAX_INDEX 3
  2529. #define I40E_GLPRT_PRC64H_PRC64H_SHIFT 0
  2530. #define I40E_GLPRT_PRC64H_PRC64H_MASK I40E_MASK(0xFFFF, I40E_GLPRT_PRC64H_PRC64H_SHIFT)
  2531. #define I40E_GLPRT_PRC64L(_i) (0x00300480 + ((_i) * 8)) /* _i=0...3 */ /* Reset: CORER */
  2532. #define I40E_GLPRT_PRC64L_MAX_INDEX 3
  2533. #define I40E_GLPRT_PRC64L_PRC64L_SHIFT 0
  2534. #define I40E_GLPRT_PRC64L_PRC64L_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPRT_PRC64L_PRC64L_SHIFT)
  2535. #define I40E_GLPRT_PRC9522H(_i) (0x00300544 + ((_i) * 8)) /* _i=0...3 */ /* Reset: CORER */
  2536. #define I40E_GLPRT_PRC9522H_MAX_INDEX 3
  2537. #define I40E_GLPRT_PRC9522H_PRC1522H_SHIFT 0
  2538. #define I40E_GLPRT_PRC9522H_PRC1522H_MASK I40E_MASK(0xFFFF, I40E_GLPRT_PRC9522H_PRC1522H_SHIFT)
  2539. #define I40E_GLPRT_PRC9522L(_i) (0x00300540 + ((_i) * 8)) /* _i=0...3 */ /* Reset: CORER */
  2540. #define I40E_GLPRT_PRC9522L_MAX_INDEX 3
  2541. #define I40E_GLPRT_PRC9522L_PRC1522L_SHIFT 0
  2542. #define I40E_GLPRT_PRC9522L_PRC1522L_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPRT_PRC9522L_PRC1522L_SHIFT)
  2543. #define I40E_GLPRT_PTC1023H(_i) (0x00300724 + ((_i) * 8)) /* _i=0...3 */ /* Reset: CORER */
  2544. #define I40E_GLPRT_PTC1023H_MAX_INDEX 3
  2545. #define I40E_GLPRT_PTC1023H_PTC1023H_SHIFT 0
  2546. #define I40E_GLPRT_PTC1023H_PTC1023H_MASK I40E_MASK(0xFFFF, I40E_GLPRT_PTC1023H_PTC1023H_SHIFT)
  2547. #define I40E_GLPRT_PTC1023L(_i) (0x00300720 + ((_i) * 8)) /* _i=0...3 */ /* Reset: CORER */
  2548. #define I40E_GLPRT_PTC1023L_MAX_INDEX 3
  2549. #define I40E_GLPRT_PTC1023L_PTC1023L_SHIFT 0
  2550. #define I40E_GLPRT_PTC1023L_PTC1023L_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPRT_PTC1023L_PTC1023L_SHIFT)
  2551. #define I40E_GLPRT_PTC127H(_i) (0x003006C4 + ((_i) * 8)) /* _i=0...3 */ /* Reset: CORER */
  2552. #define I40E_GLPRT_PTC127H_MAX_INDEX 3
  2553. #define I40E_GLPRT_PTC127H_PTC127H_SHIFT 0
  2554. #define I40E_GLPRT_PTC127H_PTC127H_MASK I40E_MASK(0xFFFF, I40E_GLPRT_PTC127H_PTC127H_SHIFT)
  2555. #define I40E_GLPRT_PTC127L(_i) (0x003006C0 + ((_i) * 8)) /* _i=0...3 */ /* Reset: CORER */
  2556. #define I40E_GLPRT_PTC127L_MAX_INDEX 3
  2557. #define I40E_GLPRT_PTC127L_PTC127L_SHIFT 0
  2558. #define I40E_GLPRT_PTC127L_PTC127L_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPRT_PTC127L_PTC127L_SHIFT)
  2559. #define I40E_GLPRT_PTC1522H(_i) (0x00300744 + ((_i) * 8)) /* _i=0...3 */ /* Reset: CORER */
  2560. #define I40E_GLPRT_PTC1522H_MAX_INDEX 3
  2561. #define I40E_GLPRT_PTC1522H_PTC1522H_SHIFT 0
  2562. #define I40E_GLPRT_PTC1522H_PTC1522H_MASK I40E_MASK(0xFFFF, I40E_GLPRT_PTC1522H_PTC1522H_SHIFT)
  2563. #define I40E_GLPRT_PTC1522L(_i) (0x00300740 + ((_i) * 8)) /* _i=0...3 */ /* Reset: CORER */
  2564. #define I40E_GLPRT_PTC1522L_MAX_INDEX 3
  2565. #define I40E_GLPRT_PTC1522L_PTC1522L_SHIFT 0
  2566. #define I40E_GLPRT_PTC1522L_PTC1522L_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPRT_PTC1522L_PTC1522L_SHIFT)
  2567. #define I40E_GLPRT_PTC255H(_i) (0x003006E4 + ((_i) * 8)) /* _i=0...3 */ /* Reset: CORER */
  2568. #define I40E_GLPRT_PTC255H_MAX_INDEX 3
  2569. #define I40E_GLPRT_PTC255H_PTC255H_SHIFT 0
  2570. #define I40E_GLPRT_PTC255H_PTC255H_MASK I40E_MASK(0xFFFF, I40E_GLPRT_PTC255H_PTC255H_SHIFT)
  2571. #define I40E_GLPRT_PTC255L(_i) (0x003006E0 + ((_i) * 8)) /* _i=0...3 */ /* Reset: CORER */
  2572. #define I40E_GLPRT_PTC255L_MAX_INDEX 3
  2573. #define I40E_GLPRT_PTC255L_PTC255L_SHIFT 0
  2574. #define I40E_GLPRT_PTC255L_PTC255L_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPRT_PTC255L_PTC255L_SHIFT)
  2575. #define I40E_GLPRT_PTC511H(_i) (0x00300704 + ((_i) * 8)) /* _i=0...3 */ /* Reset: CORER */
  2576. #define I40E_GLPRT_PTC511H_MAX_INDEX 3
  2577. #define I40E_GLPRT_PTC511H_PTC511H_SHIFT 0
  2578. #define I40E_GLPRT_PTC511H_PTC511H_MASK I40E_MASK(0xFFFF, I40E_GLPRT_PTC511H_PTC511H_SHIFT)
  2579. #define I40E_GLPRT_PTC511L(_i) (0x00300700 + ((_i) * 8)) /* _i=0...3 */ /* Reset: CORER */
  2580. #define I40E_GLPRT_PTC511L_MAX_INDEX 3
  2581. #define I40E_GLPRT_PTC511L_PTC511L_SHIFT 0
  2582. #define I40E_GLPRT_PTC511L_PTC511L_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPRT_PTC511L_PTC511L_SHIFT)
  2583. #define I40E_GLPRT_PTC64H(_i) (0x003006A4 + ((_i) * 8)) /* _i=0...3 */ /* Reset: CORER */
  2584. #define I40E_GLPRT_PTC64H_MAX_INDEX 3
  2585. #define I40E_GLPRT_PTC64H_PTC64H_SHIFT 0
  2586. #define I40E_GLPRT_PTC64H_PTC64H_MASK I40E_MASK(0xFFFF, I40E_GLPRT_PTC64H_PTC64H_SHIFT)
  2587. #define I40E_GLPRT_PTC64L(_i) (0x003006A0 + ((_i) * 8)) /* _i=0...3 */ /* Reset: CORER */
  2588. #define I40E_GLPRT_PTC64L_MAX_INDEX 3
  2589. #define I40E_GLPRT_PTC64L_PTC64L_SHIFT 0
  2590. #define I40E_GLPRT_PTC64L_PTC64L_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPRT_PTC64L_PTC64L_SHIFT)
  2591. #define I40E_GLPRT_PTC9522H(_i) (0x00300764 + ((_i) * 8)) /* _i=0...3 */ /* Reset: CORER */
  2592. #define I40E_GLPRT_PTC9522H_MAX_INDEX 3
  2593. #define I40E_GLPRT_PTC9522H_PTC9522H_SHIFT 0
  2594. #define I40E_GLPRT_PTC9522H_PTC9522H_MASK I40E_MASK(0xFFFF, I40E_GLPRT_PTC9522H_PTC9522H_SHIFT)
  2595. #define I40E_GLPRT_PTC9522L(_i) (0x00300760 + ((_i) * 8)) /* _i=0...3 */ /* Reset: CORER */
  2596. #define I40E_GLPRT_PTC9522L_MAX_INDEX 3
  2597. #define I40E_GLPRT_PTC9522L_PTC9522L_SHIFT 0
  2598. #define I40E_GLPRT_PTC9522L_PTC9522L_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPRT_PTC9522L_PTC9522L_SHIFT)
  2599. #define I40E_GLPRT_PXOFFRXC(_i, _j) (0x00300280 + ((_i) * 8 + (_j) * 32)) /* _i=0...3, _j=0...7 */ /* Reset: CORER */
  2600. #define I40E_GLPRT_PXOFFRXC_MAX_INDEX 3
  2601. #define I40E_GLPRT_PXOFFRXC_PRPXOFFRXCNT_SHIFT 0
  2602. #define I40E_GLPRT_PXOFFRXC_PRPXOFFRXCNT_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPRT_PXOFFRXC_PRPXOFFRXCNT_SHIFT)
  2603. #define I40E_GLPRT_PXOFFTXC(_i, _j) (0x00300880 + ((_i) * 8 + (_j) * 32)) /* _i=0...3, _j=0...7 */ /* Reset: CORER */
  2604. #define I40E_GLPRT_PXOFFTXC_MAX_INDEX 3
  2605. #define I40E_GLPRT_PXOFFTXC_PRPXOFFTXCNT_SHIFT 0
  2606. #define I40E_GLPRT_PXOFFTXC_PRPXOFFTXCNT_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPRT_PXOFFTXC_PRPXOFFTXCNT_SHIFT)
  2607. #define I40E_GLPRT_PXONRXC(_i, _j) (0x00300180 + ((_i) * 8 + (_j) * 32)) /* _i=0...3, _j=0...7 */ /* Reset: CORER */
  2608. #define I40E_GLPRT_PXONRXC_MAX_INDEX 3
  2609. #define I40E_GLPRT_PXONRXC_PRPXONRXCNT_SHIFT 0
  2610. #define I40E_GLPRT_PXONRXC_PRPXONRXCNT_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPRT_PXONRXC_PRPXONRXCNT_SHIFT)
  2611. #define I40E_GLPRT_PXONTXC(_i, _j) (0x00300780 + ((_i) * 8 + (_j) * 32)) /* _i=0...3, _j=0...7 */ /* Reset: CORER */
  2612. #define I40E_GLPRT_PXONTXC_MAX_INDEX 3
  2613. #define I40E_GLPRT_PXONTXC_PRPXONTXC_SHIFT 0
  2614. #define I40E_GLPRT_PXONTXC_PRPXONTXC_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPRT_PXONTXC_PRPXONTXC_SHIFT)
  2615. #define I40E_GLPRT_RDPC(_i) (0x00300600 + ((_i) * 8)) /* _i=0...3 */ /* Reset: CORER */
  2616. #define I40E_GLPRT_RDPC_MAX_INDEX 3
  2617. #define I40E_GLPRT_RDPC_RDPC_SHIFT 0
  2618. #define I40E_GLPRT_RDPC_RDPC_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPRT_RDPC_RDPC_SHIFT)
  2619. #define I40E_GLPRT_RFC(_i) (0x00300560 + ((_i) * 8)) /* _i=0...3 */ /* Reset: CORER */
  2620. #define I40E_GLPRT_RFC_MAX_INDEX 3
  2621. #define I40E_GLPRT_RFC_RFC_SHIFT 0
  2622. #define I40E_GLPRT_RFC_RFC_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPRT_RFC_RFC_SHIFT)
  2623. #define I40E_GLPRT_RJC(_i) (0x00300580 + ((_i) * 8)) /* _i=0...3 */ /* Reset: CORER */
  2624. #define I40E_GLPRT_RJC_MAX_INDEX 3
  2625. #define I40E_GLPRT_RJC_RJC_SHIFT 0
  2626. #define I40E_GLPRT_RJC_RJC_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPRT_RJC_RJC_SHIFT)
  2627. #define I40E_GLPRT_RLEC(_i) (0x003000A0 + ((_i) * 8)) /* _i=0...3 */ /* Reset: CORER */
  2628. #define I40E_GLPRT_RLEC_MAX_INDEX 3
  2629. #define I40E_GLPRT_RLEC_RLEC_SHIFT 0
  2630. #define I40E_GLPRT_RLEC_RLEC_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPRT_RLEC_RLEC_SHIFT)
  2631. #define I40E_GLPRT_ROC(_i) (0x00300120 + ((_i) * 8)) /* _i=0...3 */ /* Reset: CORER */
  2632. #define I40E_GLPRT_ROC_MAX_INDEX 3
  2633. #define I40E_GLPRT_ROC_ROC_SHIFT 0
  2634. #define I40E_GLPRT_ROC_ROC_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPRT_ROC_ROC_SHIFT)
  2635. #define I40E_GLPRT_RUC(_i) (0x00300100 + ((_i) * 8)) /* _i=0...3 */ /* Reset: CORER */
  2636. #define I40E_GLPRT_RUC_MAX_INDEX 3
  2637. #define I40E_GLPRT_RUC_RUC_SHIFT 0
  2638. #define I40E_GLPRT_RUC_RUC_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPRT_RUC_RUC_SHIFT)
  2639. #define I40E_GLPRT_RUPP(_i) (0x00300660 + ((_i) * 8)) /* _i=0...3 */ /* Reset: CORER */
  2640. #define I40E_GLPRT_RUPP_MAX_INDEX 3
  2641. #define I40E_GLPRT_RUPP_RUPP_SHIFT 0
  2642. #define I40E_GLPRT_RUPP_RUPP_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPRT_RUPP_RUPP_SHIFT)
  2643. #define I40E_GLPRT_RXON2OFFCNT(_i, _j) (0x00300380 + ((_i) * 8 + (_j) * 32)) /* _i=0...3, _j=0...7 */ /* Reset: CORER */
  2644. #define I40E_GLPRT_RXON2OFFCNT_MAX_INDEX 3
  2645. #define I40E_GLPRT_RXON2OFFCNT_PRRXON2OFFCNT_SHIFT 0
  2646. #define I40E_GLPRT_RXON2OFFCNT_PRRXON2OFFCNT_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPRT_RXON2OFFCNT_PRRXON2OFFCNT_SHIFT)
  2647. #define I40E_GLPRT_TDOLD(_i) (0x00300A20 + ((_i) * 8)) /* _i=0...3 */ /* Reset: CORER */
  2648. #define I40E_GLPRT_TDOLD_MAX_INDEX 3
  2649. #define I40E_GLPRT_TDOLD_GLPRT_TDOLD_SHIFT 0
  2650. #define I40E_GLPRT_TDOLD_GLPRT_TDOLD_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPRT_TDOLD_GLPRT_TDOLD_SHIFT)
  2651. #define I40E_GLPRT_UPRCH(_i) (0x003005A4 + ((_i) * 8)) /* _i=0...3 */ /* Reset: CORER */
  2652. #define I40E_GLPRT_UPRCH_MAX_INDEX 3
  2653. #define I40E_GLPRT_UPRCH_UPRCH_SHIFT 0
  2654. #define I40E_GLPRT_UPRCH_UPRCH_MASK I40E_MASK(0xFFFF, I40E_GLPRT_UPRCH_UPRCH_SHIFT)
  2655. #define I40E_GLPRT_UPRCL(_i) (0x003005A0 + ((_i) * 8)) /* _i=0...3 */ /* Reset: CORER */
  2656. #define I40E_GLPRT_UPRCL_MAX_INDEX 3
  2657. #define I40E_GLPRT_UPRCL_UPRCL_SHIFT 0
  2658. #define I40E_GLPRT_UPRCL_UPRCL_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPRT_UPRCL_UPRCL_SHIFT)
  2659. #define I40E_GLPRT_UPTCH(_i) (0x003009C4 + ((_i) * 8)) /* _i=0...3 */ /* Reset: CORER */
  2660. #define I40E_GLPRT_UPTCH_MAX_INDEX 3
  2661. #define I40E_GLPRT_UPTCH_UPTCH_SHIFT 0
  2662. #define I40E_GLPRT_UPTCH_UPTCH_MASK I40E_MASK(0xFFFF, I40E_GLPRT_UPTCH_UPTCH_SHIFT)
  2663. #define I40E_GLPRT_UPTCL(_i) (0x003009C0 + ((_i) * 8)) /* _i=0...3 */ /* Reset: CORER */
  2664. #define I40E_GLPRT_UPTCL_MAX_INDEX 3
  2665. #define I40E_GLPRT_UPTCL_VUPTCH_SHIFT 0
  2666. #define I40E_GLPRT_UPTCL_VUPTCH_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPRT_UPTCL_VUPTCH_SHIFT)
  2667. #define I40E_GLSW_BPRCH(_i) (0x00370104 + ((_i) * 8)) /* _i=0...15 */ /* Reset: CORER */
  2668. #define I40E_GLSW_BPRCH_MAX_INDEX 15
  2669. #define I40E_GLSW_BPRCH_BPRCH_SHIFT 0
  2670. #define I40E_GLSW_BPRCH_BPRCH_MASK I40E_MASK(0xFFFF, I40E_GLSW_BPRCH_BPRCH_SHIFT)
  2671. #define I40E_GLSW_BPRCL(_i) (0x00370100 + ((_i) * 8)) /* _i=0...15 */ /* Reset: CORER */
  2672. #define I40E_GLSW_BPRCL_MAX_INDEX 15
  2673. #define I40E_GLSW_BPRCL_BPRCL_SHIFT 0
  2674. #define I40E_GLSW_BPRCL_BPRCL_MASK I40E_MASK(0xFFFFFFFF, I40E_GLSW_BPRCL_BPRCL_SHIFT)
  2675. #define I40E_GLSW_BPTCH(_i) (0x00340104 + ((_i) * 8)) /* _i=0...15 */ /* Reset: CORER */
  2676. #define I40E_GLSW_BPTCH_MAX_INDEX 15
  2677. #define I40E_GLSW_BPTCH_BPTCH_SHIFT 0
  2678. #define I40E_GLSW_BPTCH_BPTCH_MASK I40E_MASK(0xFFFF, I40E_GLSW_BPTCH_BPTCH_SHIFT)
  2679. #define I40E_GLSW_BPTCL(_i) (0x00340100 + ((_i) * 8)) /* _i=0...15 */ /* Reset: CORER */
  2680. #define I40E_GLSW_BPTCL_MAX_INDEX 15
  2681. #define I40E_GLSW_BPTCL_BPTCL_SHIFT 0
  2682. #define I40E_GLSW_BPTCL_BPTCL_MASK I40E_MASK(0xFFFFFFFF, I40E_GLSW_BPTCL_BPTCL_SHIFT)
  2683. #define I40E_GLSW_GORCH(_i) (0x0035C004 + ((_i) * 8)) /* _i=0...15 */ /* Reset: CORER */
  2684. #define I40E_GLSW_GORCH_MAX_INDEX 15
  2685. #define I40E_GLSW_GORCH_GORCH_SHIFT 0
  2686. #define I40E_GLSW_GORCH_GORCH_MASK I40E_MASK(0xFFFF, I40E_GLSW_GORCH_GORCH_SHIFT)
  2687. #define I40E_GLSW_GORCL(_i) (0x0035c000 + ((_i) * 8)) /* _i=0...15 */ /* Reset: CORER */
  2688. #define I40E_GLSW_GORCL_MAX_INDEX 15
  2689. #define I40E_GLSW_GORCL_GORCL_SHIFT 0
  2690. #define I40E_GLSW_GORCL_GORCL_MASK I40E_MASK(0xFFFFFFFF, I40E_GLSW_GORCL_GORCL_SHIFT)
  2691. #define I40E_GLSW_GOTCH(_i) (0x0032C004 + ((_i) * 8)) /* _i=0...15 */ /* Reset: CORER */
  2692. #define I40E_GLSW_GOTCH_MAX_INDEX 15
  2693. #define I40E_GLSW_GOTCH_GOTCH_SHIFT 0
  2694. #define I40E_GLSW_GOTCH_GOTCH_MASK I40E_MASK(0xFFFF, I40E_GLSW_GOTCH_GOTCH_SHIFT)
  2695. #define I40E_GLSW_GOTCL(_i) (0x0032c000 + ((_i) * 8)) /* _i=0...15 */ /* Reset: CORER */
  2696. #define I40E_GLSW_GOTCL_MAX_INDEX 15
  2697. #define I40E_GLSW_GOTCL_GOTCL_SHIFT 0
  2698. #define I40E_GLSW_GOTCL_GOTCL_MASK I40E_MASK(0xFFFFFFFF, I40E_GLSW_GOTCL_GOTCL_SHIFT)
  2699. #define I40E_GLSW_MPRCH(_i) (0x00370084 + ((_i) * 8)) /* _i=0...15 */ /* Reset: CORER */
  2700. #define I40E_GLSW_MPRCH_MAX_INDEX 15
  2701. #define I40E_GLSW_MPRCH_MPRCH_SHIFT 0
  2702. #define I40E_GLSW_MPRCH_MPRCH_MASK I40E_MASK(0xFFFF, I40E_GLSW_MPRCH_MPRCH_SHIFT)
  2703. #define I40E_GLSW_MPRCL(_i) (0x00370080 + ((_i) * 8)) /* _i=0...15 */ /* Reset: CORER */
  2704. #define I40E_GLSW_MPRCL_MAX_INDEX 15
  2705. #define I40E_GLSW_MPRCL_MPRCL_SHIFT 0
  2706. #define I40E_GLSW_MPRCL_MPRCL_MASK I40E_MASK(0xFFFFFFFF, I40E_GLSW_MPRCL_MPRCL_SHIFT)
  2707. #define I40E_GLSW_MPTCH(_i) (0x00340084 + ((_i) * 8)) /* _i=0...15 */ /* Reset: CORER */
  2708. #define I40E_GLSW_MPTCH_MAX_INDEX 15
  2709. #define I40E_GLSW_MPTCH_MPTCH_SHIFT 0
  2710. #define I40E_GLSW_MPTCH_MPTCH_MASK I40E_MASK(0xFFFF, I40E_GLSW_MPTCH_MPTCH_SHIFT)
  2711. #define I40E_GLSW_MPTCL(_i) (0x00340080 + ((_i) * 8)) /* _i=0...15 */ /* Reset: CORER */
  2712. #define I40E_GLSW_MPTCL_MAX_INDEX 15
  2713. #define I40E_GLSW_MPTCL_MPTCL_SHIFT 0
  2714. #define I40E_GLSW_MPTCL_MPTCL_MASK I40E_MASK(0xFFFFFFFF, I40E_GLSW_MPTCL_MPTCL_SHIFT)
  2715. #define I40E_GLSW_RUPP(_i) (0x00370180 + ((_i) * 8)) /* _i=0...15 */ /* Reset: CORER */
  2716. #define I40E_GLSW_RUPP_MAX_INDEX 15
  2717. #define I40E_GLSW_RUPP_RUPP_SHIFT 0
  2718. #define I40E_GLSW_RUPP_RUPP_MASK I40E_MASK(0xFFFFFFFF, I40E_GLSW_RUPP_RUPP_SHIFT)
  2719. #define I40E_GLSW_TDPC(_i) (0x00348000 + ((_i) * 8)) /* _i=0...15 */ /* Reset: CORER */
  2720. #define I40E_GLSW_TDPC_MAX_INDEX 15
  2721. #define I40E_GLSW_TDPC_TDPC_SHIFT 0
  2722. #define I40E_GLSW_TDPC_TDPC_MASK I40E_MASK(0xFFFFFFFF, I40E_GLSW_TDPC_TDPC_SHIFT)
  2723. #define I40E_GLSW_UPRCH(_i) (0x00370004 + ((_i) * 8)) /* _i=0...15 */ /* Reset: CORER */
  2724. #define I40E_GLSW_UPRCH_MAX_INDEX 15
  2725. #define I40E_GLSW_UPRCH_UPRCH_SHIFT 0
  2726. #define I40E_GLSW_UPRCH_UPRCH_MASK I40E_MASK(0xFFFF, I40E_GLSW_UPRCH_UPRCH_SHIFT)
  2727. #define I40E_GLSW_UPRCL(_i) (0x00370000 + ((_i) * 8)) /* _i=0...15 */ /* Reset: CORER */
  2728. #define I40E_GLSW_UPRCL_MAX_INDEX 15
  2729. #define I40E_GLSW_UPRCL_UPRCL_SHIFT 0
  2730. #define I40E_GLSW_UPRCL_UPRCL_MASK I40E_MASK(0xFFFFFFFF, I40E_GLSW_UPRCL_UPRCL_SHIFT)
  2731. #define I40E_GLSW_UPTCH(_i) (0x00340004 + ((_i) * 8)) /* _i=0...15 */ /* Reset: CORER */
  2732. #define I40E_GLSW_UPTCH_MAX_INDEX 15
  2733. #define I40E_GLSW_UPTCH_UPTCH_SHIFT 0
  2734. #define I40E_GLSW_UPTCH_UPTCH_MASK I40E_MASK(0xFFFF, I40E_GLSW_UPTCH_UPTCH_SHIFT)
  2735. #define I40E_GLSW_UPTCL(_i) (0x00340000 + ((_i) * 8)) /* _i=0...15 */ /* Reset: CORER */
  2736. #define I40E_GLSW_UPTCL_MAX_INDEX 15
  2737. #define I40E_GLSW_UPTCL_UPTCL_SHIFT 0
  2738. #define I40E_GLSW_UPTCL_UPTCL_MASK I40E_MASK(0xFFFFFFFF, I40E_GLSW_UPTCL_UPTCL_SHIFT)
  2739. #define I40E_GLV_BPRCH(_i) (0x0036D804 + ((_i) * 8)) /* _i=0...383 */ /* Reset: CORER */
  2740. #define I40E_GLV_BPRCH_MAX_INDEX 383
  2741. #define I40E_GLV_BPRCH_BPRCH_SHIFT 0
  2742. #define I40E_GLV_BPRCH_BPRCH_MASK I40E_MASK(0xFFFF, I40E_GLV_BPRCH_BPRCH_SHIFT)
  2743. #define I40E_GLV_BPRCL(_i) (0x0036d800 + ((_i) * 8)) /* _i=0...383 */ /* Reset: CORER */
  2744. #define I40E_GLV_BPRCL_MAX_INDEX 383
  2745. #define I40E_GLV_BPRCL_BPRCL_SHIFT 0
  2746. #define I40E_GLV_BPRCL_BPRCL_MASK I40E_MASK(0xFFFFFFFF, I40E_GLV_BPRCL_BPRCL_SHIFT)
  2747. #define I40E_GLV_BPTCH(_i) (0x0033D804 + ((_i) * 8)) /* _i=0...383 */ /* Reset: CORER */
  2748. #define I40E_GLV_BPTCH_MAX_INDEX 383
  2749. #define I40E_GLV_BPTCH_BPTCH_SHIFT 0
  2750. #define I40E_GLV_BPTCH_BPTCH_MASK I40E_MASK(0xFFFF, I40E_GLV_BPTCH_BPTCH_SHIFT)
  2751. #define I40E_GLV_BPTCL(_i) (0x0033d800 + ((_i) * 8)) /* _i=0...383 */ /* Reset: CORER */
  2752. #define I40E_GLV_BPTCL_MAX_INDEX 383
  2753. #define I40E_GLV_BPTCL_BPTCL_SHIFT 0
  2754. #define I40E_GLV_BPTCL_BPTCL_MASK I40E_MASK(0xFFFFFFFF, I40E_GLV_BPTCL_BPTCL_SHIFT)
  2755. #define I40E_GLV_GORCH(_i) (0x00358004 + ((_i) * 8)) /* _i=0...383 */ /* Reset: CORER */
  2756. #define I40E_GLV_GORCH_MAX_INDEX 383
  2757. #define I40E_GLV_GORCH_GORCH_SHIFT 0
  2758. #define I40E_GLV_GORCH_GORCH_MASK I40E_MASK(0xFFFF, I40E_GLV_GORCH_GORCH_SHIFT)
  2759. #define I40E_GLV_GORCL(_i) (0x00358000 + ((_i) * 8)) /* _i=0...383 */ /* Reset: CORER */
  2760. #define I40E_GLV_GORCL_MAX_INDEX 383
  2761. #define I40E_GLV_GORCL_GORCL_SHIFT 0
  2762. #define I40E_GLV_GORCL_GORCL_MASK I40E_MASK(0xFFFFFFFF, I40E_GLV_GORCL_GORCL_SHIFT)
  2763. #define I40E_GLV_GOTCH(_i) (0x00328004 + ((_i) * 8)) /* _i=0...383 */ /* Reset: CORER */
  2764. #define I40E_GLV_GOTCH_MAX_INDEX 383
  2765. #define I40E_GLV_GOTCH_GOTCH_SHIFT 0
  2766. #define I40E_GLV_GOTCH_GOTCH_MASK I40E_MASK(0xFFFF, I40E_GLV_GOTCH_GOTCH_SHIFT)
  2767. #define I40E_GLV_GOTCL(_i) (0x00328000 + ((_i) * 8)) /* _i=0...383 */ /* Reset: CORER */
  2768. #define I40E_GLV_GOTCL_MAX_INDEX 383
  2769. #define I40E_GLV_GOTCL_GOTCL_SHIFT 0
  2770. #define I40E_GLV_GOTCL_GOTCL_MASK I40E_MASK(0xFFFFFFFF, I40E_GLV_GOTCL_GOTCL_SHIFT)
  2771. #define I40E_GLV_MPRCH(_i) (0x0036CC04 + ((_i) * 8)) /* _i=0...383 */ /* Reset: CORER */
  2772. #define I40E_GLV_MPRCH_MAX_INDEX 383
  2773. #define I40E_GLV_MPRCH_MPRCH_SHIFT 0
  2774. #define I40E_GLV_MPRCH_MPRCH_MASK I40E_MASK(0xFFFF, I40E_GLV_MPRCH_MPRCH_SHIFT)
  2775. #define I40E_GLV_MPRCL(_i) (0x0036cc00 + ((_i) * 8)) /* _i=0...383 */ /* Reset: CORER */
  2776. #define I40E_GLV_MPRCL_MAX_INDEX 383
  2777. #define I40E_GLV_MPRCL_MPRCL_SHIFT 0
  2778. #define I40E_GLV_MPRCL_MPRCL_MASK I40E_MASK(0xFFFFFFFF, I40E_GLV_MPRCL_MPRCL_SHIFT)
  2779. #define I40E_GLV_MPTCH(_i) (0x0033CC04 + ((_i) * 8)) /* _i=0...383 */ /* Reset: CORER */
  2780. #define I40E_GLV_MPTCH_MAX_INDEX 383
  2781. #define I40E_GLV_MPTCH_MPTCH_SHIFT 0
  2782. #define I40E_GLV_MPTCH_MPTCH_MASK I40E_MASK(0xFFFF, I40E_GLV_MPTCH_MPTCH_SHIFT)
  2783. #define I40E_GLV_MPTCL(_i) (0x0033cc00 + ((_i) * 8)) /* _i=0...383 */ /* Reset: CORER */
  2784. #define I40E_GLV_MPTCL_MAX_INDEX 383
  2785. #define I40E_GLV_MPTCL_MPTCL_SHIFT 0
  2786. #define I40E_GLV_MPTCL_MPTCL_MASK I40E_MASK(0xFFFFFFFF, I40E_GLV_MPTCL_MPTCL_SHIFT)
  2787. #define I40E_GLV_RDPC(_i) (0x00310000 + ((_i) * 8)) /* _i=0...383 */ /* Reset: CORER */
  2788. #define I40E_GLV_RDPC_MAX_INDEX 383
  2789. #define I40E_GLV_RDPC_RDPC_SHIFT 0
  2790. #define I40E_GLV_RDPC_RDPC_MASK I40E_MASK(0xFFFFFFFF, I40E_GLV_RDPC_RDPC_SHIFT)
  2791. #define I40E_GLV_RUPP(_i) (0x0036E400 + ((_i) * 8)) /* _i=0...383 */ /* Reset: CORER */
  2792. #define I40E_GLV_RUPP_MAX_INDEX 383
  2793. #define I40E_GLV_RUPP_RUPP_SHIFT 0
  2794. #define I40E_GLV_RUPP_RUPP_MASK I40E_MASK(0xFFFFFFFF, I40E_GLV_RUPP_RUPP_SHIFT)
  2795. #define I40E_GLV_TEPC(_VSI) (0x00344000 + ((_VSI) * 4)) /* _i=0...383 */ /* Reset: CORER */
  2796. #define I40E_GLV_TEPC_MAX_INDEX 383
  2797. #define I40E_GLV_TEPC_TEPC_SHIFT 0
  2798. #define I40E_GLV_TEPC_TEPC_MASK I40E_MASK(0xFFFFFFFF, I40E_GLV_TEPC_TEPC_SHIFT)
  2799. #define I40E_GLV_UPRCH(_i) (0x0036C004 + ((_i) * 8)) /* _i=0...383 */ /* Reset: CORER */
  2800. #define I40E_GLV_UPRCH_MAX_INDEX 383
  2801. #define I40E_GLV_UPRCH_UPRCH_SHIFT 0
  2802. #define I40E_GLV_UPRCH_UPRCH_MASK I40E_MASK(0xFFFF, I40E_GLV_UPRCH_UPRCH_SHIFT)
  2803. #define I40E_GLV_UPRCL(_i) (0x0036c000 + ((_i) * 8)) /* _i=0...383 */ /* Reset: CORER */
  2804. #define I40E_GLV_UPRCL_MAX_INDEX 383
  2805. #define I40E_GLV_UPRCL_UPRCL_SHIFT 0
  2806. #define I40E_GLV_UPRCL_UPRCL_MASK I40E_MASK(0xFFFFFFFF, I40E_GLV_UPRCL_UPRCL_SHIFT)
  2807. #define I40E_GLV_UPTCH(_i) (0x0033C004 + ((_i) * 8)) /* _i=0...383 */ /* Reset: CORER */
  2808. #define I40E_GLV_UPTCH_MAX_INDEX 383
  2809. #define I40E_GLV_UPTCH_GLVUPTCH_SHIFT 0
  2810. #define I40E_GLV_UPTCH_GLVUPTCH_MASK I40E_MASK(0xFFFF, I40E_GLV_UPTCH_GLVUPTCH_SHIFT)
  2811. #define I40E_GLV_UPTCL(_i) (0x0033c000 + ((_i) * 8)) /* _i=0...383 */ /* Reset: CORER */
  2812. #define I40E_GLV_UPTCL_MAX_INDEX 383
  2813. #define I40E_GLV_UPTCL_UPTCL_SHIFT 0
  2814. #define I40E_GLV_UPTCL_UPTCL_MASK I40E_MASK(0xFFFFFFFF, I40E_GLV_UPTCL_UPTCL_SHIFT)
  2815. #define I40E_GLVEBTC_RBCH(_i, _j) (0x00364004 + ((_i) * 8 + (_j) * 64)) /* _i=0...7, _j=0...15 */ /* Reset: CORER */
  2816. #define I40E_GLVEBTC_RBCH_MAX_INDEX 7
  2817. #define I40E_GLVEBTC_RBCH_TCBCH_SHIFT 0
  2818. #define I40E_GLVEBTC_RBCH_TCBCH_MASK I40E_MASK(0xFFFF, I40E_GLVEBTC_RBCH_TCBCH_SHIFT)
  2819. #define I40E_GLVEBTC_RBCL(_i, _j) (0x00364000 + ((_i) * 8 + (_j) * 64)) /* _i=0...7, _j=0...15 */ /* Reset: CORER */
  2820. #define I40E_GLVEBTC_RBCL_MAX_INDEX 7
  2821. #define I40E_GLVEBTC_RBCL_TCBCL_SHIFT 0
  2822. #define I40E_GLVEBTC_RBCL_TCBCL_MASK I40E_MASK(0xFFFFFFFF, I40E_GLVEBTC_RBCL_TCBCL_SHIFT)
  2823. #define I40E_GLVEBTC_RPCH(_i, _j) (0x00368004 + ((_i) * 8 + (_j) * 64)) /* _i=0...7, _j=0...15 */ /* Reset: CORER */
  2824. #define I40E_GLVEBTC_RPCH_MAX_INDEX 7
  2825. #define I40E_GLVEBTC_RPCH_TCPCH_SHIFT 0
  2826. #define I40E_GLVEBTC_RPCH_TCPCH_MASK I40E_MASK(0xFFFF, I40E_GLVEBTC_RPCH_TCPCH_SHIFT)
  2827. #define I40E_GLVEBTC_RPCL(_i, _j) (0x00368000 + ((_i) * 8 + (_j) * 64)) /* _i=0...7, _j=0...15 */ /* Reset: CORER */
  2828. #define I40E_GLVEBTC_RPCL_MAX_INDEX 7
  2829. #define I40E_GLVEBTC_RPCL_TCPCL_SHIFT 0
  2830. #define I40E_GLVEBTC_RPCL_TCPCL_MASK I40E_MASK(0xFFFFFFFF, I40E_GLVEBTC_RPCL_TCPCL_SHIFT)
  2831. #define I40E_GLVEBTC_TBCH(_i, _j) (0x00334004 + ((_i) * 8 + (_j) * 64)) /* _i=0...7, _j=0...15 */ /* Reset: CORER */
  2832. #define I40E_GLVEBTC_TBCH_MAX_INDEX 7
  2833. #define I40E_GLVEBTC_TBCH_TCBCH_SHIFT 0
  2834. #define I40E_GLVEBTC_TBCH_TCBCH_MASK I40E_MASK(0xFFFF, I40E_GLVEBTC_TBCH_TCBCH_SHIFT)
  2835. #define I40E_GLVEBTC_TBCL(_i, _j) (0x00334000 + ((_i) * 8 + (_j) * 64)) /* _i=0...7, _j=0...15 */ /* Reset: CORER */
  2836. #define I40E_GLVEBTC_TBCL_MAX_INDEX 7
  2837. #define I40E_GLVEBTC_TBCL_TCBCL_SHIFT 0
  2838. #define I40E_GLVEBTC_TBCL_TCBCL_MASK I40E_MASK(0xFFFFFFFF, I40E_GLVEBTC_TBCL_TCBCL_SHIFT)
  2839. #define I40E_GLVEBTC_TPCH(_i, _j) (0x00338004 + ((_i) * 8 + (_j) * 64)) /* _i=0...7, _j=0...15 */ /* Reset: CORER */
  2840. #define I40E_GLVEBTC_TPCH_MAX_INDEX 7
  2841. #define I40E_GLVEBTC_TPCH_TCPCH_SHIFT 0
  2842. #define I40E_GLVEBTC_TPCH_TCPCH_MASK I40E_MASK(0xFFFF, I40E_GLVEBTC_TPCH_TCPCH_SHIFT)
  2843. #define I40E_GLVEBTC_TPCL(_i, _j) (0x00338000 + ((_i) * 8 + (_j) * 64)) /* _i=0...7, _j=0...15 */ /* Reset: CORER */
  2844. #define I40E_GLVEBTC_TPCL_MAX_INDEX 7
  2845. #define I40E_GLVEBTC_TPCL_TCPCL_SHIFT 0
  2846. #define I40E_GLVEBTC_TPCL_TCPCL_MASK I40E_MASK(0xFFFFFFFF, I40E_GLVEBTC_TPCL_TCPCL_SHIFT)
  2847. #define I40E_GLVEBVL_BPCH(_i) (0x00374804 + ((_i) * 8)) /* _i=0...127 */ /* Reset: CORER */
  2848. #define I40E_GLVEBVL_BPCH_MAX_INDEX 127
  2849. #define I40E_GLVEBVL_BPCH_VLBPCH_SHIFT 0
  2850. #define I40E_GLVEBVL_BPCH_VLBPCH_MASK I40E_MASK(0xFFFF, I40E_GLVEBVL_BPCH_VLBPCH_SHIFT)
  2851. #define I40E_GLVEBVL_BPCL(_i) (0x00374800 + ((_i) * 8)) /* _i=0...127 */ /* Reset: CORER */
  2852. #define I40E_GLVEBVL_BPCL_MAX_INDEX 127
  2853. #define I40E_GLVEBVL_BPCL_VLBPCL_SHIFT 0
  2854. #define I40E_GLVEBVL_BPCL_VLBPCL_MASK I40E_MASK(0xFFFFFFFF, I40E_GLVEBVL_BPCL_VLBPCL_SHIFT)
  2855. #define I40E_GLVEBVL_GORCH(_i) (0x00360004 + ((_i) * 8)) /* _i=0...127 */ /* Reset: CORER */
  2856. #define I40E_GLVEBVL_GORCH_MAX_INDEX 127
  2857. #define I40E_GLVEBVL_GORCH_VLBCH_SHIFT 0
  2858. #define I40E_GLVEBVL_GORCH_VLBCH_MASK I40E_MASK(0xFFFF, I40E_GLVEBVL_GORCH_VLBCH_SHIFT)
  2859. #define I40E_GLVEBVL_GORCL(_i) (0x00360000 + ((_i) * 8)) /* _i=0...127 */ /* Reset: CORER */
  2860. #define I40E_GLVEBVL_GORCL_MAX_INDEX 127
  2861. #define I40E_GLVEBVL_GORCL_VLBCL_SHIFT 0
  2862. #define I40E_GLVEBVL_GORCL_VLBCL_MASK I40E_MASK(0xFFFFFFFF, I40E_GLVEBVL_GORCL_VLBCL_SHIFT)
  2863. #define I40E_GLVEBVL_GOTCH(_i) (0x00330004 + ((_i) * 8)) /* _i=0...127 */ /* Reset: CORER */
  2864. #define I40E_GLVEBVL_GOTCH_MAX_INDEX 127
  2865. #define I40E_GLVEBVL_GOTCH_VLBCH_SHIFT 0
  2866. #define I40E_GLVEBVL_GOTCH_VLBCH_MASK I40E_MASK(0xFFFF, I40E_GLVEBVL_GOTCH_VLBCH_SHIFT)
  2867. #define I40E_GLVEBVL_GOTCL(_i) (0x00330000 + ((_i) * 8)) /* _i=0...127 */ /* Reset: CORER */
  2868. #define I40E_GLVEBVL_GOTCL_MAX_INDEX 127
  2869. #define I40E_GLVEBVL_GOTCL_VLBCL_SHIFT 0
  2870. #define I40E_GLVEBVL_GOTCL_VLBCL_MASK I40E_MASK(0xFFFFFFFF, I40E_GLVEBVL_GOTCL_VLBCL_SHIFT)
  2871. #define I40E_GLVEBVL_MPCH(_i) (0x00374404 + ((_i) * 8)) /* _i=0...127 */ /* Reset: CORER */
  2872. #define I40E_GLVEBVL_MPCH_MAX_INDEX 127
  2873. #define I40E_GLVEBVL_MPCH_VLMPCH_SHIFT 0
  2874. #define I40E_GLVEBVL_MPCH_VLMPCH_MASK I40E_MASK(0xFFFF, I40E_GLVEBVL_MPCH_VLMPCH_SHIFT)
  2875. #define I40E_GLVEBVL_MPCL(_i) (0x00374400 + ((_i) * 8)) /* _i=0...127 */ /* Reset: CORER */
  2876. #define I40E_GLVEBVL_MPCL_MAX_INDEX 127
  2877. #define I40E_GLVEBVL_MPCL_VLMPCL_SHIFT 0
  2878. #define I40E_GLVEBVL_MPCL_VLMPCL_MASK I40E_MASK(0xFFFFFFFF, I40E_GLVEBVL_MPCL_VLMPCL_SHIFT)
  2879. #define I40E_GLVEBVL_UPCH(_i) (0x00374004 + ((_i) * 8)) /* _i=0...127 */ /* Reset: CORER */
  2880. #define I40E_GLVEBVL_UPCH_MAX_INDEX 127
  2881. #define I40E_GLVEBVL_UPCH_VLUPCH_SHIFT 0
  2882. #define I40E_GLVEBVL_UPCH_VLUPCH_MASK I40E_MASK(0xFFFF, I40E_GLVEBVL_UPCH_VLUPCH_SHIFT)
  2883. #define I40E_GLVEBVL_UPCL(_i) (0x00374000 + ((_i) * 8)) /* _i=0...127 */ /* Reset: CORER */
  2884. #define I40E_GLVEBVL_UPCL_MAX_INDEX 127
  2885. #define I40E_GLVEBVL_UPCL_VLUPCL_SHIFT 0
  2886. #define I40E_GLVEBVL_UPCL_VLUPCL_MASK I40E_MASK(0xFFFFFFFF, I40E_GLVEBVL_UPCL_VLUPCL_SHIFT)
  2887. #define I40E_GL_MTG_FLU_MSK_H 0x00269F4C /* Reset: CORER */
  2888. #define I40E_GL_MTG_FLU_MSK_H_MASK_HIGH_SHIFT 0
  2889. #define I40E_GL_MTG_FLU_MSK_H_MASK_HIGH_MASK I40E_MASK(0xFFFF, I40E_GL_MTG_FLU_MSK_H_MASK_HIGH_SHIFT)
  2890. #define I40E_GL_SWR_DEF_ACT(_i) (0x00270200 + ((_i) * 4)) /* _i=0...35 */ /* Reset: CORER */
  2891. #define I40E_GL_SWR_DEF_ACT_MAX_INDEX 35
  2892. #define I40E_GL_SWR_DEF_ACT_DEF_ACTION_SHIFT 0
  2893. #define I40E_GL_SWR_DEF_ACT_DEF_ACTION_MASK I40E_MASK(0xFFFFFFFF, I40E_GL_SWR_DEF_ACT_DEF_ACTION_SHIFT)
  2894. #define I40E_GL_SWR_DEF_ACT_EN(_i) (0x0026CFB8 + ((_i) * 4)) /* _i=0...1 */ /* Reset: CORER */
  2895. #define I40E_GL_SWR_DEF_ACT_EN_MAX_INDEX 1
  2896. #define I40E_GL_SWR_DEF_ACT_EN_DEF_ACT_EN_BITMAP_SHIFT 0
  2897. #define I40E_GL_SWR_DEF_ACT_EN_DEF_ACT_EN_BITMAP_MASK I40E_MASK(0xFFFFFFFF, I40E_GL_SWR_DEF_ACT_EN_DEF_ACT_EN_BITMAP_SHIFT)
  2898. #define I40E_PRTTSYN_ADJ 0x001E4280 /* Reset: GLOBR */
  2899. #define I40E_PRTTSYN_ADJ_TSYNADJ_SHIFT 0
  2900. #define I40E_PRTTSYN_ADJ_TSYNADJ_MASK I40E_MASK(0x7FFFFFFF, I40E_PRTTSYN_ADJ_TSYNADJ_SHIFT)
  2901. #define I40E_PRTTSYN_ADJ_SIGN_SHIFT 31
  2902. #define I40E_PRTTSYN_ADJ_SIGN_MASK I40E_MASK(0x1, I40E_PRTTSYN_ADJ_SIGN_SHIFT)
  2903. #define I40E_PRTTSYN_AUX_0(_i) (0x001E42A0 + ((_i) * 32)) /* _i=0...1 */ /* Reset: GLOBR */
  2904. #define I40E_PRTTSYN_AUX_0_MAX_INDEX 1
  2905. #define I40E_PRTTSYN_AUX_0_OUT_ENA_SHIFT 0
  2906. #define I40E_PRTTSYN_AUX_0_OUT_ENA_MASK I40E_MASK(0x1, I40E_PRTTSYN_AUX_0_OUT_ENA_SHIFT)
  2907. #define I40E_PRTTSYN_AUX_0_OUTMOD_SHIFT 1
  2908. #define I40E_PRTTSYN_AUX_0_OUTMOD_MASK I40E_MASK(0x3, I40E_PRTTSYN_AUX_0_OUTMOD_SHIFT)
  2909. #define I40E_PRTTSYN_AUX_0_OUTLVL_SHIFT 3
  2910. #define I40E_PRTTSYN_AUX_0_OUTLVL_MASK I40E_MASK(0x1, I40E_PRTTSYN_AUX_0_OUTLVL_SHIFT)
  2911. #define I40E_PRTTSYN_AUX_0_PULSEW_SHIFT 8
  2912. #define I40E_PRTTSYN_AUX_0_PULSEW_MASK I40E_MASK(0xF, I40E_PRTTSYN_AUX_0_PULSEW_SHIFT)
  2913. #define I40E_PRTTSYN_AUX_0_EVNTLVL_SHIFT 16
  2914. #define I40E_PRTTSYN_AUX_0_EVNTLVL_MASK I40E_MASK(0x3, I40E_PRTTSYN_AUX_0_EVNTLVL_SHIFT)
  2915. #define I40E_PRTTSYN_AUX_1(_i) (0x001E42E0 + ((_i) * 32)) /* _i=0...1 */ /* Reset: GLOBR */
  2916. #define I40E_PRTTSYN_AUX_1_MAX_INDEX 1
  2917. #define I40E_PRTTSYN_AUX_1_INSTNT_SHIFT 0
  2918. #define I40E_PRTTSYN_AUX_1_INSTNT_MASK I40E_MASK(0x1, I40E_PRTTSYN_AUX_1_INSTNT_SHIFT)
  2919. #define I40E_PRTTSYN_AUX_1_SAMPLE_TIME_SHIFT 1
  2920. #define I40E_PRTTSYN_AUX_1_SAMPLE_TIME_MASK I40E_MASK(0x1, I40E_PRTTSYN_AUX_1_SAMPLE_TIME_SHIFT)
  2921. #define I40E_PRTTSYN_CLKO(_i) (0x001E4240 + ((_i) * 32)) /* _i=0...1 */ /* Reset: GLOBR */
  2922. #define I40E_PRTTSYN_CLKO_MAX_INDEX 1
  2923. #define I40E_PRTTSYN_CLKO_TSYNCLKO_SHIFT 0
  2924. #define I40E_PRTTSYN_CLKO_TSYNCLKO_MASK I40E_MASK(0xFFFFFFFF, I40E_PRTTSYN_CLKO_TSYNCLKO_SHIFT)
  2925. #define I40E_PRTTSYN_CTL0 0x001E4200 /* Reset: GLOBR */
  2926. #define I40E_PRTTSYN_CTL0_CLEAR_TSYNTIMER_SHIFT 0
  2927. #define I40E_PRTTSYN_CTL0_CLEAR_TSYNTIMER_MASK I40E_MASK(0x1, I40E_PRTTSYN_CTL0_CLEAR_TSYNTIMER_SHIFT)
  2928. #define I40E_PRTTSYN_CTL0_TXTIME_INT_ENA_SHIFT 1
  2929. #define I40E_PRTTSYN_CTL0_TXTIME_INT_ENA_MASK I40E_MASK(0x1, I40E_PRTTSYN_CTL0_TXTIME_INT_ENA_SHIFT)
  2930. #define I40E_PRTTSYN_CTL0_EVENT_INT_ENA_SHIFT 2
  2931. #define I40E_PRTTSYN_CTL0_EVENT_INT_ENA_MASK I40E_MASK(0x1, I40E_PRTTSYN_CTL0_EVENT_INT_ENA_SHIFT)
  2932. #define I40E_PRTTSYN_CTL0_TGT_INT_ENA_SHIFT 3
  2933. #define I40E_PRTTSYN_CTL0_TGT_INT_ENA_MASK I40E_MASK(0x1, I40E_PRTTSYN_CTL0_TGT_INT_ENA_SHIFT)
  2934. #define I40E_PRTTSYN_CTL0_PF_ID_SHIFT 8
  2935. #define I40E_PRTTSYN_CTL0_PF_ID_MASK I40E_MASK(0xF, I40E_PRTTSYN_CTL0_PF_ID_SHIFT)
  2936. #define I40E_PRTTSYN_CTL0_TSYNACT_SHIFT 12
  2937. #define I40E_PRTTSYN_CTL0_TSYNACT_MASK I40E_MASK(0x3, I40E_PRTTSYN_CTL0_TSYNACT_SHIFT)
  2938. #define I40E_PRTTSYN_CTL0_TSYNENA_SHIFT 31
  2939. #define I40E_PRTTSYN_CTL0_TSYNENA_MASK I40E_MASK(0x1, I40E_PRTTSYN_CTL0_TSYNENA_SHIFT)
  2940. #define I40E_PRTTSYN_CTL1 0x00085020 /* Reset: CORER */
  2941. #define I40E_PRTTSYN_CTL1_V1MESSTYPE0_SHIFT 0
  2942. #define I40E_PRTTSYN_CTL1_V1MESSTYPE0_MASK I40E_MASK(0xFF, I40E_PRTTSYN_CTL1_V1MESSTYPE0_SHIFT)
  2943. #define I40E_PRTTSYN_CTL1_V1MESSTYPE1_SHIFT 8
  2944. #define I40E_PRTTSYN_CTL1_V1MESSTYPE1_MASK I40E_MASK(0xFF, I40E_PRTTSYN_CTL1_V1MESSTYPE1_SHIFT)
  2945. #define I40E_PRTTSYN_CTL1_V2MESSTYPE0_SHIFT 16
  2946. #define I40E_PRTTSYN_CTL1_V2MESSTYPE0_MASK I40E_MASK(0xF, I40E_PRTTSYN_CTL1_V2MESSTYPE0_SHIFT)
  2947. #define I40E_PRTTSYN_CTL1_V2MESSTYPE1_SHIFT 20
  2948. #define I40E_PRTTSYN_CTL1_V2MESSTYPE1_MASK I40E_MASK(0xF, I40E_PRTTSYN_CTL1_V2MESSTYPE1_SHIFT)
  2949. #define I40E_PRTTSYN_CTL1_TSYNTYPE_SHIFT 24
  2950. #define I40E_PRTTSYN_CTL1_TSYNTYPE_MASK I40E_MASK(0x3, I40E_PRTTSYN_CTL1_TSYNTYPE_SHIFT)
  2951. #define I40E_PRTTSYN_CTL1_UDP_ENA_SHIFT 26
  2952. #define I40E_PRTTSYN_CTL1_UDP_ENA_MASK I40E_MASK(0x3, I40E_PRTTSYN_CTL1_UDP_ENA_SHIFT)
  2953. #define I40E_PRTTSYN_CTL1_TSYNENA_SHIFT 31
  2954. #define I40E_PRTTSYN_CTL1_TSYNENA_MASK I40E_MASK(0x1, I40E_PRTTSYN_CTL1_TSYNENA_SHIFT)
  2955. #define I40E_PRTTSYN_EVNT_H(_i) (0x001E40C0 + ((_i) * 32)) /* _i=0...1 */ /* Reset: GLOBR */
  2956. #define I40E_PRTTSYN_EVNT_H_MAX_INDEX 1
  2957. #define I40E_PRTTSYN_EVNT_H_TSYNEVNT_H_SHIFT 0
  2958. #define I40E_PRTTSYN_EVNT_H_TSYNEVNT_H_MASK I40E_MASK(0xFFFFFFFF, I40E_PRTTSYN_EVNT_H_TSYNEVNT_H_SHIFT)
  2959. #define I40E_PRTTSYN_EVNT_L(_i) (0x001E4080 + ((_i) * 32)) /* _i=0...1 */ /* Reset: GLOBR */
  2960. #define I40E_PRTTSYN_EVNT_L_MAX_INDEX 1
  2961. #define I40E_PRTTSYN_EVNT_L_TSYNEVNT_L_SHIFT 0
  2962. #define I40E_PRTTSYN_EVNT_L_TSYNEVNT_L_MASK I40E_MASK(0xFFFFFFFF, I40E_PRTTSYN_EVNT_L_TSYNEVNT_L_SHIFT)
  2963. #define I40E_PRTTSYN_INC_H 0x001E4060 /* Reset: GLOBR */
  2964. #define I40E_PRTTSYN_INC_H_TSYNINC_H_SHIFT 0
  2965. #define I40E_PRTTSYN_INC_H_TSYNINC_H_MASK I40E_MASK(0x3F, I40E_PRTTSYN_INC_H_TSYNINC_H_SHIFT)
  2966. #define I40E_PRTTSYN_INC_L 0x001E4040 /* Reset: GLOBR */
  2967. #define I40E_PRTTSYN_INC_L_TSYNINC_L_SHIFT 0
  2968. #define I40E_PRTTSYN_INC_L_TSYNINC_L_MASK I40E_MASK(0xFFFFFFFF, I40E_PRTTSYN_INC_L_TSYNINC_L_SHIFT)
  2969. #define I40E_PRTTSYN_RXTIME_H(_i) (0x00085040 + ((_i) * 32)) /* _i=0...3 */ /* Reset: CORER */
  2970. #define I40E_PRTTSYN_RXTIME_H_MAX_INDEX 3
  2971. #define I40E_PRTTSYN_RXTIME_H_RXTIEM_H_SHIFT 0
  2972. #define I40E_PRTTSYN_RXTIME_H_RXTIEM_H_MASK I40E_MASK(0xFFFFFFFF, I40E_PRTTSYN_RXTIME_H_RXTIEM_H_SHIFT)
  2973. #define I40E_PRTTSYN_RXTIME_L(_i) (0x000850C0 + ((_i) * 32)) /* _i=0...3 */ /* Reset: CORER */
  2974. #define I40E_PRTTSYN_RXTIME_L_MAX_INDEX 3
  2975. #define I40E_PRTTSYN_RXTIME_L_RXTIEM_L_SHIFT 0
  2976. #define I40E_PRTTSYN_RXTIME_L_RXTIEM_L_MASK I40E_MASK(0xFFFFFFFF, I40E_PRTTSYN_RXTIME_L_RXTIEM_L_SHIFT)
  2977. #define I40E_PRTTSYN_STAT_0 0x001E4220 /* Reset: GLOBR */
  2978. #define I40E_PRTTSYN_STAT_0_EVENT0_SHIFT 0
  2979. #define I40E_PRTTSYN_STAT_0_EVENT0_MASK I40E_MASK(0x1, I40E_PRTTSYN_STAT_0_EVENT0_SHIFT)
  2980. #define I40E_PRTTSYN_STAT_0_EVENT1_SHIFT 1
  2981. #define I40E_PRTTSYN_STAT_0_EVENT1_MASK I40E_MASK(0x1, I40E_PRTTSYN_STAT_0_EVENT1_SHIFT)
  2982. #define I40E_PRTTSYN_STAT_0_TGT0_SHIFT 2
  2983. #define I40E_PRTTSYN_STAT_0_TGT0_MASK I40E_MASK(0x1, I40E_PRTTSYN_STAT_0_TGT0_SHIFT)
  2984. #define I40E_PRTTSYN_STAT_0_TGT1_SHIFT 3
  2985. #define I40E_PRTTSYN_STAT_0_TGT1_MASK I40E_MASK(0x1, I40E_PRTTSYN_STAT_0_TGT1_SHIFT)
  2986. #define I40E_PRTTSYN_STAT_0_TXTIME_SHIFT 4
  2987. #define I40E_PRTTSYN_STAT_0_TXTIME_MASK I40E_MASK(0x1, I40E_PRTTSYN_STAT_0_TXTIME_SHIFT)
  2988. #define I40E_PRTTSYN_STAT_1 0x00085140 /* Reset: CORER */
  2989. #define I40E_PRTTSYN_STAT_1_RXT0_SHIFT 0
  2990. #define I40E_PRTTSYN_STAT_1_RXT0_MASK I40E_MASK(0x1, I40E_PRTTSYN_STAT_1_RXT0_SHIFT)
  2991. #define I40E_PRTTSYN_STAT_1_RXT1_SHIFT 1
  2992. #define I40E_PRTTSYN_STAT_1_RXT1_MASK I40E_MASK(0x1, I40E_PRTTSYN_STAT_1_RXT1_SHIFT)
  2993. #define I40E_PRTTSYN_STAT_1_RXT2_SHIFT 2
  2994. #define I40E_PRTTSYN_STAT_1_RXT2_MASK I40E_MASK(0x1, I40E_PRTTSYN_STAT_1_RXT2_SHIFT)
  2995. #define I40E_PRTTSYN_STAT_1_RXT3_SHIFT 3
  2996. #define I40E_PRTTSYN_STAT_1_RXT3_MASK I40E_MASK(0x1, I40E_PRTTSYN_STAT_1_RXT3_SHIFT)
  2997. #define I40E_PRTTSYN_TGT_H(_i) (0x001E4180 + ((_i) * 32)) /* _i=0...1 */ /* Reset: GLOBR */
  2998. #define I40E_PRTTSYN_TGT_H_MAX_INDEX 1
  2999. #define I40E_PRTTSYN_TGT_H_TSYNTGTT_H_SHIFT 0
  3000. #define I40E_PRTTSYN_TGT_H_TSYNTGTT_H_MASK I40E_MASK(0xFFFFFFFF, I40E_PRTTSYN_TGT_H_TSYNTGTT_H_SHIFT)
  3001. #define I40E_PRTTSYN_TGT_L(_i) (0x001E4140 + ((_i) * 32)) /* _i=0...1 */ /* Reset: GLOBR */
  3002. #define I40E_PRTTSYN_TGT_L_MAX_INDEX 1
  3003. #define I40E_PRTTSYN_TGT_L_TSYNTGTT_L_SHIFT 0
  3004. #define I40E_PRTTSYN_TGT_L_TSYNTGTT_L_MASK I40E_MASK(0xFFFFFFFF, I40E_PRTTSYN_TGT_L_TSYNTGTT_L_SHIFT)
  3005. #define I40E_PRTTSYN_TIME_H 0x001E4120 /* Reset: GLOBR */
  3006. #define I40E_PRTTSYN_TIME_H_TSYNTIME_H_SHIFT 0
  3007. #define I40E_PRTTSYN_TIME_H_TSYNTIME_H_MASK I40E_MASK(0xFFFFFFFF, I40E_PRTTSYN_TIME_H_TSYNTIME_H_SHIFT)
  3008. #define I40E_PRTTSYN_TIME_L 0x001E4100 /* Reset: GLOBR */
  3009. #define I40E_PRTTSYN_TIME_L_TSYNTIME_L_SHIFT 0
  3010. #define I40E_PRTTSYN_TIME_L_TSYNTIME_L_MASK I40E_MASK(0xFFFFFFFF, I40E_PRTTSYN_TIME_L_TSYNTIME_L_SHIFT)
  3011. #define I40E_PRTTSYN_TXTIME_H 0x001E41E0 /* Reset: GLOBR */
  3012. #define I40E_PRTTSYN_TXTIME_H_TXTIEM_H_SHIFT 0
  3013. #define I40E_PRTTSYN_TXTIME_H_TXTIEM_H_MASK I40E_MASK(0xFFFFFFFF, I40E_PRTTSYN_TXTIME_H_TXTIEM_H_SHIFT)
  3014. #define I40E_PRTTSYN_TXTIME_L 0x001E41C0 /* Reset: GLOBR */
  3015. #define I40E_PRTTSYN_TXTIME_L_TXTIEM_L_SHIFT 0
  3016. #define I40E_PRTTSYN_TXTIME_L_TXTIEM_L_MASK I40E_MASK(0xFFFFFFFF, I40E_PRTTSYN_TXTIME_L_TXTIEM_L_SHIFT)
  3017. #define I40E_GL_MDET_RX 0x0012A510 /* Reset: CORER */
  3018. #define I40E_GL_MDET_RX_FUNCTION_SHIFT 0
  3019. #define I40E_GL_MDET_RX_FUNCTION_MASK I40E_MASK(0xFF, I40E_GL_MDET_RX_FUNCTION_SHIFT)
  3020. #define I40E_GL_MDET_RX_EVENT_SHIFT 8
  3021. #define I40E_GL_MDET_RX_EVENT_MASK I40E_MASK(0x1FF, I40E_GL_MDET_RX_EVENT_SHIFT)
  3022. #define I40E_GL_MDET_RX_QUEUE_SHIFT 17
  3023. #define I40E_GL_MDET_RX_QUEUE_MASK I40E_MASK(0x3FFF, I40E_GL_MDET_RX_QUEUE_SHIFT)
  3024. #define I40E_GL_MDET_RX_VALID_SHIFT 31
  3025. #define I40E_GL_MDET_RX_VALID_MASK I40E_MASK(0x1, I40E_GL_MDET_RX_VALID_SHIFT)
  3026. #define I40E_GL_MDET_TX 0x000E6480 /* Reset: CORER */
  3027. #define I40E_GL_MDET_TX_QUEUE_SHIFT 0
  3028. #define I40E_GL_MDET_TX_QUEUE_MASK I40E_MASK(0xFFF, I40E_GL_MDET_TX_QUEUE_SHIFT)
  3029. #define I40E_GL_MDET_TX_VF_NUM_SHIFT 12
  3030. #define I40E_GL_MDET_TX_VF_NUM_MASK I40E_MASK(0x1FF, I40E_GL_MDET_TX_VF_NUM_SHIFT)
  3031. #define I40E_GL_MDET_TX_PF_NUM_SHIFT 21
  3032. #define I40E_GL_MDET_TX_PF_NUM_MASK I40E_MASK(0xF, I40E_GL_MDET_TX_PF_NUM_SHIFT)
  3033. #define I40E_GL_MDET_TX_EVENT_SHIFT 25
  3034. #define I40E_GL_MDET_TX_EVENT_MASK I40E_MASK(0x1F, I40E_GL_MDET_TX_EVENT_SHIFT)
  3035. #define I40E_GL_MDET_TX_VALID_SHIFT 31
  3036. #define I40E_GL_MDET_TX_VALID_MASK I40E_MASK(0x1, I40E_GL_MDET_TX_VALID_SHIFT)
  3037. #define I40E_PF_MDET_RX 0x0012A400 /* Reset: CORER */
  3038. #define I40E_PF_MDET_RX_VALID_SHIFT 0
  3039. #define I40E_PF_MDET_RX_VALID_MASK I40E_MASK(0x1, I40E_PF_MDET_RX_VALID_SHIFT)
  3040. #define I40E_PF_MDET_TX 0x000E6400 /* Reset: CORER */
  3041. #define I40E_PF_MDET_TX_VALID_SHIFT 0
  3042. #define I40E_PF_MDET_TX_VALID_MASK I40E_MASK(0x1, I40E_PF_MDET_TX_VALID_SHIFT)
  3043. #define I40E_PF_VT_PFALLOC 0x001C0500 /* Reset: CORER */
  3044. #define I40E_PF_VT_PFALLOC_FIRSTVF_SHIFT 0
  3045. #define I40E_PF_VT_PFALLOC_FIRSTVF_MASK I40E_MASK(0xFF, I40E_PF_VT_PFALLOC_FIRSTVF_SHIFT)
  3046. #define I40E_PF_VT_PFALLOC_LASTVF_SHIFT 8
  3047. #define I40E_PF_VT_PFALLOC_LASTVF_MASK I40E_MASK(0xFF, I40E_PF_VT_PFALLOC_LASTVF_SHIFT)
  3048. #define I40E_PF_VT_PFALLOC_VALID_SHIFT 31
  3049. #define I40E_PF_VT_PFALLOC_VALID_MASK I40E_MASK(0x1, I40E_PF_VT_PFALLOC_VALID_SHIFT)
  3050. #define I40E_VP_MDET_RX(_VF) (0x0012A000 + ((_VF) * 4)) /* _i=0...127 */ /* Reset: CORER */
  3051. #define I40E_VP_MDET_RX_MAX_INDEX 127
  3052. #define I40E_VP_MDET_RX_VALID_SHIFT 0
  3053. #define I40E_VP_MDET_RX_VALID_MASK I40E_MASK(0x1, I40E_VP_MDET_RX_VALID_SHIFT)
  3054. #define I40E_VP_MDET_TX(_VF) (0x000E6000 + ((_VF) * 4)) /* _i=0...127 */ /* Reset: CORER */
  3055. #define I40E_VP_MDET_TX_MAX_INDEX 127
  3056. #define I40E_VP_MDET_TX_VALID_SHIFT 0
  3057. #define I40E_VP_MDET_TX_VALID_MASK I40E_MASK(0x1, I40E_VP_MDET_TX_VALID_SHIFT)
  3058. #define I40E_GLPM_WUMC 0x0006C800 /* Reset: POR */
  3059. #define I40E_GLPM_WUMC_NOTCO_SHIFT 0
  3060. #define I40E_GLPM_WUMC_NOTCO_MASK I40E_MASK(0x1, I40E_GLPM_WUMC_NOTCO_SHIFT)
  3061. #define I40E_GLPM_WUMC_SRST_PIN_VAL_SHIFT 1
  3062. #define I40E_GLPM_WUMC_SRST_PIN_VAL_MASK I40E_MASK(0x1, I40E_GLPM_WUMC_SRST_PIN_VAL_SHIFT)
  3063. #define I40E_GLPM_WUMC_ROL_MODE_SHIFT 2
  3064. #define I40E_GLPM_WUMC_ROL_MODE_MASK I40E_MASK(0x1, I40E_GLPM_WUMC_ROL_MODE_SHIFT)
  3065. #define I40E_GLPM_WUMC_RESERVED_4_SHIFT 3
  3066. #define I40E_GLPM_WUMC_RESERVED_4_MASK I40E_MASK(0x1FFF, I40E_GLPM_WUMC_RESERVED_4_SHIFT)
  3067. #define I40E_GLPM_WUMC_MNG_WU_PF_SHIFT 16
  3068. #define I40E_GLPM_WUMC_MNG_WU_PF_MASK I40E_MASK(0xFFFF, I40E_GLPM_WUMC_MNG_WU_PF_SHIFT)
  3069. #define I40E_PFPM_APM 0x000B8080 /* Reset: POR */
  3070. #define I40E_PFPM_APM_APME_SHIFT 0
  3071. #define I40E_PFPM_APM_APME_MASK I40E_MASK(0x1, I40E_PFPM_APM_APME_SHIFT)
  3072. #define I40E_PFPM_FHFT_LENGTH(_i) (0x0006A000 + ((_i) * 128)) /* _i=0...7 */ /* Reset: POR */
  3073. #define I40E_PFPM_FHFT_LENGTH_MAX_INDEX 7
  3074. #define I40E_PFPM_FHFT_LENGTH_LENGTH_SHIFT 0
  3075. #define I40E_PFPM_FHFT_LENGTH_LENGTH_MASK I40E_MASK(0xFF, I40E_PFPM_FHFT_LENGTH_LENGTH_SHIFT)
  3076. #define I40E_PFPM_WUC 0x0006B200 /* Reset: POR */
  3077. #define I40E_PFPM_WUC_EN_APM_D0_SHIFT 5
  3078. #define I40E_PFPM_WUC_EN_APM_D0_MASK I40E_MASK(0x1, I40E_PFPM_WUC_EN_APM_D0_SHIFT)
  3079. #define I40E_PFPM_WUFC 0x0006B400 /* Reset: POR */
  3080. #define I40E_PFPM_WUFC_LNKC_SHIFT 0
  3081. #define I40E_PFPM_WUFC_LNKC_MASK I40E_MASK(0x1, I40E_PFPM_WUFC_LNKC_SHIFT)
  3082. #define I40E_PFPM_WUFC_MAG_SHIFT 1
  3083. #define I40E_PFPM_WUFC_MAG_MASK I40E_MASK(0x1, I40E_PFPM_WUFC_MAG_SHIFT)
  3084. #define I40E_PFPM_WUFC_MNG_SHIFT 3
  3085. #define I40E_PFPM_WUFC_MNG_MASK I40E_MASK(0x1, I40E_PFPM_WUFC_MNG_SHIFT)
  3086. #define I40E_PFPM_WUFC_FLX0_ACT_SHIFT 4
  3087. #define I40E_PFPM_WUFC_FLX0_ACT_MASK I40E_MASK(0x1, I40E_PFPM_WUFC_FLX0_ACT_SHIFT)
  3088. #define I40E_PFPM_WUFC_FLX1_ACT_SHIFT 5
  3089. #define I40E_PFPM_WUFC_FLX1_ACT_MASK I40E_MASK(0x1, I40E_PFPM_WUFC_FLX1_ACT_SHIFT)
  3090. #define I40E_PFPM_WUFC_FLX2_ACT_SHIFT 6
  3091. #define I40E_PFPM_WUFC_FLX2_ACT_MASK I40E_MASK(0x1, I40E_PFPM_WUFC_FLX2_ACT_SHIFT)
  3092. #define I40E_PFPM_WUFC_FLX3_ACT_SHIFT 7
  3093. #define I40E_PFPM_WUFC_FLX3_ACT_MASK I40E_MASK(0x1, I40E_PFPM_WUFC_FLX3_ACT_SHIFT)
  3094. #define I40E_PFPM_WUFC_FLX4_ACT_SHIFT 8
  3095. #define I40E_PFPM_WUFC_FLX4_ACT_MASK I40E_MASK(0x1, I40E_PFPM_WUFC_FLX4_ACT_SHIFT)
  3096. #define I40E_PFPM_WUFC_FLX5_ACT_SHIFT 9
  3097. #define I40E_PFPM_WUFC_FLX5_ACT_MASK I40E_MASK(0x1, I40E_PFPM_WUFC_FLX5_ACT_SHIFT)
  3098. #define I40E_PFPM_WUFC_FLX6_ACT_SHIFT 10
  3099. #define I40E_PFPM_WUFC_FLX6_ACT_MASK I40E_MASK(0x1, I40E_PFPM_WUFC_FLX6_ACT_SHIFT)
  3100. #define I40E_PFPM_WUFC_FLX7_ACT_SHIFT 11
  3101. #define I40E_PFPM_WUFC_FLX7_ACT_MASK I40E_MASK(0x1, I40E_PFPM_WUFC_FLX7_ACT_SHIFT)
  3102. #define I40E_PFPM_WUFC_FLX0_SHIFT 16
  3103. #define I40E_PFPM_WUFC_FLX0_MASK I40E_MASK(0x1, I40E_PFPM_WUFC_FLX0_SHIFT)
  3104. #define I40E_PFPM_WUFC_FLX1_SHIFT 17
  3105. #define I40E_PFPM_WUFC_FLX1_MASK I40E_MASK(0x1, I40E_PFPM_WUFC_FLX1_SHIFT)
  3106. #define I40E_PFPM_WUFC_FLX2_SHIFT 18
  3107. #define I40E_PFPM_WUFC_FLX2_MASK I40E_MASK(0x1, I40E_PFPM_WUFC_FLX2_SHIFT)
  3108. #define I40E_PFPM_WUFC_FLX3_SHIFT 19
  3109. #define I40E_PFPM_WUFC_FLX3_MASK I40E_MASK(0x1, I40E_PFPM_WUFC_FLX3_SHIFT)
  3110. #define I40E_PFPM_WUFC_FLX4_SHIFT 20
  3111. #define I40E_PFPM_WUFC_FLX4_MASK I40E_MASK(0x1, I40E_PFPM_WUFC_FLX4_SHIFT)
  3112. #define I40E_PFPM_WUFC_FLX5_SHIFT 21
  3113. #define I40E_PFPM_WUFC_FLX5_MASK I40E_MASK(0x1, I40E_PFPM_WUFC_FLX5_SHIFT)
  3114. #define I40E_PFPM_WUFC_FLX6_SHIFT 22
  3115. #define I40E_PFPM_WUFC_FLX6_MASK I40E_MASK(0x1, I40E_PFPM_WUFC_FLX6_SHIFT)
  3116. #define I40E_PFPM_WUFC_FLX7_SHIFT 23
  3117. #define I40E_PFPM_WUFC_FLX7_MASK I40E_MASK(0x1, I40E_PFPM_WUFC_FLX7_SHIFT)
  3118. #define I40E_PFPM_WUFC_FW_RST_WK_SHIFT 31
  3119. #define I40E_PFPM_WUFC_FW_RST_WK_MASK I40E_MASK(0x1, I40E_PFPM_WUFC_FW_RST_WK_SHIFT)
  3120. #define I40E_PFPM_WUS 0x0006B600 /* Reset: POR */
  3121. #define I40E_PFPM_WUS_LNKC_SHIFT 0
  3122. #define I40E_PFPM_WUS_LNKC_MASK I40E_MASK(0x1, I40E_PFPM_WUS_LNKC_SHIFT)
  3123. #define I40E_PFPM_WUS_MAG_SHIFT 1
  3124. #define I40E_PFPM_WUS_MAG_MASK I40E_MASK(0x1, I40E_PFPM_WUS_MAG_SHIFT)
  3125. #define I40E_PFPM_WUS_PME_STATUS_SHIFT 2
  3126. #define I40E_PFPM_WUS_PME_STATUS_MASK I40E_MASK(0x1, I40E_PFPM_WUS_PME_STATUS_SHIFT)
  3127. #define I40E_PFPM_WUS_MNG_SHIFT 3
  3128. #define I40E_PFPM_WUS_MNG_MASK I40E_MASK(0x1, I40E_PFPM_WUS_MNG_SHIFT)
  3129. #define I40E_PFPM_WUS_FLX0_SHIFT 16
  3130. #define I40E_PFPM_WUS_FLX0_MASK I40E_MASK(0x1, I40E_PFPM_WUS_FLX0_SHIFT)
  3131. #define I40E_PFPM_WUS_FLX1_SHIFT 17
  3132. #define I40E_PFPM_WUS_FLX1_MASK I40E_MASK(0x1, I40E_PFPM_WUS_FLX1_SHIFT)
  3133. #define I40E_PFPM_WUS_FLX2_SHIFT 18
  3134. #define I40E_PFPM_WUS_FLX2_MASK I40E_MASK(0x1, I40E_PFPM_WUS_FLX2_SHIFT)
  3135. #define I40E_PFPM_WUS_FLX3_SHIFT 19
  3136. #define I40E_PFPM_WUS_FLX3_MASK I40E_MASK(0x1, I40E_PFPM_WUS_FLX3_SHIFT)
  3137. #define I40E_PFPM_WUS_FLX4_SHIFT 20
  3138. #define I40E_PFPM_WUS_FLX4_MASK I40E_MASK(0x1, I40E_PFPM_WUS_FLX4_SHIFT)
  3139. #define I40E_PFPM_WUS_FLX5_SHIFT 21
  3140. #define I40E_PFPM_WUS_FLX5_MASK I40E_MASK(0x1, I40E_PFPM_WUS_FLX5_SHIFT)
  3141. #define I40E_PFPM_WUS_FLX6_SHIFT 22
  3142. #define I40E_PFPM_WUS_FLX6_MASK I40E_MASK(0x1, I40E_PFPM_WUS_FLX6_SHIFT)
  3143. #define I40E_PFPM_WUS_FLX7_SHIFT 23
  3144. #define I40E_PFPM_WUS_FLX7_MASK I40E_MASK(0x1, I40E_PFPM_WUS_FLX7_SHIFT)
  3145. #define I40E_PFPM_WUS_FW_RST_WK_SHIFT 31
  3146. #define I40E_PFPM_WUS_FW_RST_WK_MASK I40E_MASK(0x1, I40E_PFPM_WUS_FW_RST_WK_SHIFT)
  3147. #define I40E_PRTPM_FHFHR 0x0006C000 /* Reset: POR */
  3148. #define I40E_PRTPM_FHFHR_UNICAST_SHIFT 0
  3149. #define I40E_PRTPM_FHFHR_UNICAST_MASK I40E_MASK(0x1, I40E_PRTPM_FHFHR_UNICAST_SHIFT)
  3150. #define I40E_PRTPM_FHFHR_MULTICAST_SHIFT 1
  3151. #define I40E_PRTPM_FHFHR_MULTICAST_MASK I40E_MASK(0x1, I40E_PRTPM_FHFHR_MULTICAST_SHIFT)
  3152. #define I40E_PRTPM_SAH(_i) (0x001E44C0 + ((_i) * 32)) /* _i=0...3 */ /* Reset: PFR */
  3153. #define I40E_PRTPM_SAH_MAX_INDEX 3
  3154. #define I40E_PRTPM_SAH_PFPM_SAH_SHIFT 0
  3155. #define I40E_PRTPM_SAH_PFPM_SAH_MASK I40E_MASK(0xFFFF, I40E_PRTPM_SAH_PFPM_SAH_SHIFT)
  3156. #define I40E_PRTPM_SAH_PF_NUM_SHIFT 26
  3157. #define I40E_PRTPM_SAH_PF_NUM_MASK I40E_MASK(0xF, I40E_PRTPM_SAH_PF_NUM_SHIFT)
  3158. #define I40E_PRTPM_SAH_MC_MAG_EN_SHIFT 30
  3159. #define I40E_PRTPM_SAH_MC_MAG_EN_MASK I40E_MASK(0x1, I40E_PRTPM_SAH_MC_MAG_EN_SHIFT)
  3160. #define I40E_PRTPM_SAH_AV_SHIFT 31
  3161. #define I40E_PRTPM_SAH_AV_MASK I40E_MASK(0x1, I40E_PRTPM_SAH_AV_SHIFT)
  3162. #define I40E_PRTPM_SAL(_i) (0x001E4440 + ((_i) * 32)) /* _i=0...3 */ /* Reset: PFR */
  3163. #define I40E_PRTPM_SAL_MAX_INDEX 3
  3164. #define I40E_PRTPM_SAL_PFPM_SAL_SHIFT 0
  3165. #define I40E_PRTPM_SAL_PFPM_SAL_MASK I40E_MASK(0xFFFFFFFF, I40E_PRTPM_SAL_PFPM_SAL_SHIFT)
  3166. #define I40E_VF_ARQBAH1 0x00006000 /* Reset: EMPR */
  3167. #define I40E_VF_ARQBAH1_ARQBAH_SHIFT 0
  3168. #define I40E_VF_ARQBAH1_ARQBAH_MASK I40E_MASK(0xFFFFFFFF, I40E_VF_ARQBAH1_ARQBAH_SHIFT)
  3169. #define I40E_VF_ARQBAL1 0x00006C00 /* Reset: EMPR */
  3170. #define I40E_VF_ARQBAL1_ARQBAL_SHIFT 0
  3171. #define I40E_VF_ARQBAL1_ARQBAL_MASK I40E_MASK(0xFFFFFFFF, I40E_VF_ARQBAL1_ARQBAL_SHIFT)
  3172. #define I40E_VF_ARQH1 0x00007400 /* Reset: EMPR */
  3173. #define I40E_VF_ARQH1_ARQH_SHIFT 0
  3174. #define I40E_VF_ARQH1_ARQH_MASK I40E_MASK(0x3FF, I40E_VF_ARQH1_ARQH_SHIFT)
  3175. #define I40E_VF_ARQLEN1 0x00008000 /* Reset: EMPR */
  3176. #define I40E_VF_ARQLEN1_ARQLEN_SHIFT 0
  3177. #define I40E_VF_ARQLEN1_ARQLEN_MASK I40E_MASK(0x3FF, I40E_VF_ARQLEN1_ARQLEN_SHIFT)
  3178. #define I40E_VF_ARQLEN1_ARQVFE_SHIFT 28
  3179. #define I40E_VF_ARQLEN1_ARQVFE_MASK I40E_MASK(0x1, I40E_VF_ARQLEN1_ARQVFE_SHIFT)
  3180. #define I40E_VF_ARQLEN1_ARQOVFL_SHIFT 29
  3181. #define I40E_VF_ARQLEN1_ARQOVFL_MASK I40E_MASK(0x1, I40E_VF_ARQLEN1_ARQOVFL_SHIFT)
  3182. #define I40E_VF_ARQLEN1_ARQCRIT_SHIFT 30
  3183. #define I40E_VF_ARQLEN1_ARQCRIT_MASK I40E_MASK(0x1, I40E_VF_ARQLEN1_ARQCRIT_SHIFT)
  3184. #define I40E_VF_ARQLEN1_ARQENABLE_SHIFT 31
  3185. #define I40E_VF_ARQLEN1_ARQENABLE_MASK I40E_MASK(0x1, I40E_VF_ARQLEN1_ARQENABLE_SHIFT)
  3186. #define I40E_VF_ARQT1 0x00007000 /* Reset: EMPR */
  3187. #define I40E_VF_ARQT1_ARQT_SHIFT 0
  3188. #define I40E_VF_ARQT1_ARQT_MASK I40E_MASK(0x3FF, I40E_VF_ARQT1_ARQT_SHIFT)
  3189. #define I40E_VF_ATQBAH1 0x00007800 /* Reset: EMPR */
  3190. #define I40E_VF_ATQBAH1_ATQBAH_SHIFT 0
  3191. #define I40E_VF_ATQBAH1_ATQBAH_MASK I40E_MASK(0xFFFFFFFF, I40E_VF_ATQBAH1_ATQBAH_SHIFT)
  3192. #define I40E_VF_ATQBAL1 0x00007C00 /* Reset: EMPR */
  3193. #define I40E_VF_ATQBAL1_ATQBAL_SHIFT 0
  3194. #define I40E_VF_ATQBAL1_ATQBAL_MASK I40E_MASK(0xFFFFFFFF, I40E_VF_ATQBAL1_ATQBAL_SHIFT)
  3195. #define I40E_VF_ATQH1 0x00006400 /* Reset: EMPR */
  3196. #define I40E_VF_ATQH1_ATQH_SHIFT 0
  3197. #define I40E_VF_ATQH1_ATQH_MASK I40E_MASK(0x3FF, I40E_VF_ATQH1_ATQH_SHIFT)
  3198. #define I40E_VF_ATQLEN1 0x00006800 /* Reset: EMPR */
  3199. #define I40E_VF_ATQLEN1_ATQLEN_SHIFT 0
  3200. #define I40E_VF_ATQLEN1_ATQLEN_MASK I40E_MASK(0x3FF, I40E_VF_ATQLEN1_ATQLEN_SHIFT)
  3201. #define I40E_VF_ATQLEN1_ATQVFE_SHIFT 28
  3202. #define I40E_VF_ATQLEN1_ATQVFE_MASK I40E_MASK(0x1, I40E_VF_ATQLEN1_ATQVFE_SHIFT)
  3203. #define I40E_VF_ATQLEN1_ATQOVFL_SHIFT 29
  3204. #define I40E_VF_ATQLEN1_ATQOVFL_MASK I40E_MASK(0x1, I40E_VF_ATQLEN1_ATQOVFL_SHIFT)
  3205. #define I40E_VF_ATQLEN1_ATQCRIT_SHIFT 30
  3206. #define I40E_VF_ATQLEN1_ATQCRIT_MASK I40E_MASK(0x1, I40E_VF_ATQLEN1_ATQCRIT_SHIFT)
  3207. #define I40E_VF_ATQLEN1_ATQENABLE_SHIFT 31
  3208. #define I40E_VF_ATQLEN1_ATQENABLE_MASK I40E_MASK(0x1, I40E_VF_ATQLEN1_ATQENABLE_SHIFT)
  3209. #define I40E_VF_ATQT1 0x00008400 /* Reset: EMPR */
  3210. #define I40E_VF_ATQT1_ATQT_SHIFT 0
  3211. #define I40E_VF_ATQT1_ATQT_MASK I40E_MASK(0x3FF, I40E_VF_ATQT1_ATQT_SHIFT)
  3212. #define I40E_VFGEN_RSTAT 0x00008800 /* Reset: VFR */
  3213. #define I40E_VFGEN_RSTAT_VFR_STATE_SHIFT 0
  3214. #define I40E_VFGEN_RSTAT_VFR_STATE_MASK I40E_MASK(0x3, I40E_VFGEN_RSTAT_VFR_STATE_SHIFT)
  3215. #define I40E_VFINT_DYN_CTL01 0x00005C00 /* Reset: VFR */
  3216. #define I40E_VFINT_DYN_CTL01_INTENA_SHIFT 0
  3217. #define I40E_VFINT_DYN_CTL01_INTENA_MASK I40E_MASK(0x1, I40E_VFINT_DYN_CTL01_INTENA_SHIFT)
  3218. #define I40E_VFINT_DYN_CTL01_CLEARPBA_SHIFT 1
  3219. #define I40E_VFINT_DYN_CTL01_CLEARPBA_MASK I40E_MASK(0x1, I40E_VFINT_DYN_CTL01_CLEARPBA_SHIFT)
  3220. #define I40E_VFINT_DYN_CTL01_SWINT_TRIG_SHIFT 2
  3221. #define I40E_VFINT_DYN_CTL01_SWINT_TRIG_MASK I40E_MASK(0x1, I40E_VFINT_DYN_CTL01_SWINT_TRIG_SHIFT)
  3222. #define I40E_VFINT_DYN_CTL01_ITR_INDX_SHIFT 3
  3223. #define I40E_VFINT_DYN_CTL01_ITR_INDX_MASK I40E_MASK(0x3, I40E_VFINT_DYN_CTL01_ITR_INDX_SHIFT)
  3224. #define I40E_VFINT_DYN_CTL01_INTERVAL_SHIFT 5
  3225. #define I40E_VFINT_DYN_CTL01_INTERVAL_MASK I40E_MASK(0xFFF, I40E_VFINT_DYN_CTL01_INTERVAL_SHIFT)
  3226. #define I40E_VFINT_DYN_CTL01_SW_ITR_INDX_ENA_SHIFT 24
  3227. #define I40E_VFINT_DYN_CTL01_SW_ITR_INDX_ENA_MASK I40E_MASK(0x1, I40E_VFINT_DYN_CTL01_SW_ITR_INDX_ENA_SHIFT)
  3228. #define I40E_VFINT_DYN_CTL01_SW_ITR_INDX_SHIFT 25
  3229. #define I40E_VFINT_DYN_CTL01_SW_ITR_INDX_MASK I40E_MASK(0x3, I40E_VFINT_DYN_CTL01_SW_ITR_INDX_SHIFT)
  3230. #define I40E_VFINT_DYN_CTL01_INTENA_MSK_SHIFT 31
  3231. #define I40E_VFINT_DYN_CTL01_INTENA_MSK_MASK I40E_MASK(0x1, I40E_VFINT_DYN_CTL01_INTENA_MSK_SHIFT)
  3232. #define I40E_VFINT_DYN_CTLN1(_INTVF) (0x00003800 + ((_INTVF) * 4)) /* _i=0...15 */ /* Reset: VFR */
  3233. #define I40E_VFINT_DYN_CTLN1_MAX_INDEX 15
  3234. #define I40E_VFINT_DYN_CTLN1_INTENA_SHIFT 0
  3235. #define I40E_VFINT_DYN_CTLN1_INTENA_MASK I40E_MASK(0x1, I40E_VFINT_DYN_CTLN1_INTENA_SHIFT)
  3236. #define I40E_VFINT_DYN_CTLN1_CLEARPBA_SHIFT 1
  3237. #define I40E_VFINT_DYN_CTLN1_CLEARPBA_MASK I40E_MASK(0x1, I40E_VFINT_DYN_CTLN1_CLEARPBA_SHIFT)
  3238. #define I40E_VFINT_DYN_CTLN1_SWINT_TRIG_SHIFT 2
  3239. #define I40E_VFINT_DYN_CTLN1_SWINT_TRIG_MASK I40E_MASK(0x1, I40E_VFINT_DYN_CTLN1_SWINT_TRIG_SHIFT)
  3240. #define I40E_VFINT_DYN_CTLN1_ITR_INDX_SHIFT 3
  3241. #define I40E_VFINT_DYN_CTLN1_ITR_INDX_MASK I40E_MASK(0x3, I40E_VFINT_DYN_CTLN1_ITR_INDX_SHIFT)
  3242. #define I40E_VFINT_DYN_CTLN1_INTERVAL_SHIFT 5
  3243. #define I40E_VFINT_DYN_CTLN1_INTERVAL_MASK I40E_MASK(0xFFF, I40E_VFINT_DYN_CTLN1_INTERVAL_SHIFT)
  3244. #define I40E_VFINT_DYN_CTLN1_SW_ITR_INDX_ENA_SHIFT 24
  3245. #define I40E_VFINT_DYN_CTLN1_SW_ITR_INDX_ENA_MASK I40E_MASK(0x1, I40E_VFINT_DYN_CTLN1_SW_ITR_INDX_ENA_SHIFT)
  3246. #define I40E_VFINT_DYN_CTLN1_SW_ITR_INDX_SHIFT 25
  3247. #define I40E_VFINT_DYN_CTLN1_SW_ITR_INDX_MASK I40E_MASK(0x3, I40E_VFINT_DYN_CTLN1_SW_ITR_INDX_SHIFT)
  3248. #define I40E_VFINT_DYN_CTLN1_INTENA_MSK_SHIFT 31
  3249. #define I40E_VFINT_DYN_CTLN1_INTENA_MSK_MASK I40E_MASK(0x1, I40E_VFINT_DYN_CTLN1_INTENA_MSK_SHIFT)
  3250. #define I40E_VFINT_ICR0_ENA1 0x00005000 /* Reset: CORER */
  3251. #define I40E_VFINT_ICR0_ENA1_LINK_STAT_CHANGE_SHIFT 25
  3252. #define I40E_VFINT_ICR0_ENA1_LINK_STAT_CHANGE_MASK I40E_MASK(0x1, I40E_VFINT_ICR0_ENA1_LINK_STAT_CHANGE_SHIFT)
  3253. #define I40E_VFINT_ICR0_ENA1_ADMINQ_SHIFT 30
  3254. #define I40E_VFINT_ICR0_ENA1_ADMINQ_MASK I40E_MASK(0x1, I40E_VFINT_ICR0_ENA1_ADMINQ_SHIFT)
  3255. #define I40E_VFINT_ICR0_ENA1_RSVD_SHIFT 31
  3256. #define I40E_VFINT_ICR0_ENA1_RSVD_MASK I40E_MASK(0x1, I40E_VFINT_ICR0_ENA1_RSVD_SHIFT)
  3257. #define I40E_VFINT_ICR01 0x00004800 /* Reset: CORER */
  3258. #define I40E_VFINT_ICR01_INTEVENT_SHIFT 0
  3259. #define I40E_VFINT_ICR01_INTEVENT_MASK I40E_MASK(0x1, I40E_VFINT_ICR01_INTEVENT_SHIFT)
  3260. #define I40E_VFINT_ICR01_QUEUE_0_SHIFT 1
  3261. #define I40E_VFINT_ICR01_QUEUE_0_MASK I40E_MASK(0x1, I40E_VFINT_ICR01_QUEUE_0_SHIFT)
  3262. #define I40E_VFINT_ICR01_QUEUE_1_SHIFT 2
  3263. #define I40E_VFINT_ICR01_QUEUE_1_MASK I40E_MASK(0x1, I40E_VFINT_ICR01_QUEUE_1_SHIFT)
  3264. #define I40E_VFINT_ICR01_QUEUE_2_SHIFT 3
  3265. #define I40E_VFINT_ICR01_QUEUE_2_MASK I40E_MASK(0x1, I40E_VFINT_ICR01_QUEUE_2_SHIFT)
  3266. #define I40E_VFINT_ICR01_QUEUE_3_SHIFT 4
  3267. #define I40E_VFINT_ICR01_QUEUE_3_MASK I40E_MASK(0x1, I40E_VFINT_ICR01_QUEUE_3_SHIFT)
  3268. #define I40E_VFINT_ICR01_LINK_STAT_CHANGE_SHIFT 25
  3269. #define I40E_VFINT_ICR01_LINK_STAT_CHANGE_MASK I40E_MASK(0x1, I40E_VFINT_ICR01_LINK_STAT_CHANGE_SHIFT)
  3270. #define I40E_VFINT_ICR01_ADMINQ_SHIFT 30
  3271. #define I40E_VFINT_ICR01_ADMINQ_MASK I40E_MASK(0x1, I40E_VFINT_ICR01_ADMINQ_SHIFT)
  3272. #define I40E_VFINT_ICR01_SWINT_SHIFT 31
  3273. #define I40E_VFINT_ICR01_SWINT_MASK I40E_MASK(0x1, I40E_VFINT_ICR01_SWINT_SHIFT)
  3274. #define I40E_VFINT_ITR01(_i) (0x00004C00 + ((_i) * 4)) /* _i=0...2 */ /* Reset: VFR */
  3275. #define I40E_VFINT_ITR01_MAX_INDEX 2
  3276. #define I40E_VFINT_ITR01_INTERVAL_SHIFT 0
  3277. #define I40E_VFINT_ITR01_INTERVAL_MASK I40E_MASK(0xFFF, I40E_VFINT_ITR01_INTERVAL_SHIFT)
  3278. #define I40E_VFINT_ITRN1(_i, _INTVF) (0x00002800 + ((_i) * 64 + (_INTVF) * 4)) /* _i=0...2, _INTVF=0...15 */ /* Reset: VFR */
  3279. #define I40E_VFINT_ITRN1_MAX_INDEX 2
  3280. #define I40E_VFINT_ITRN1_INTERVAL_SHIFT 0
  3281. #define I40E_VFINT_ITRN1_INTERVAL_MASK I40E_MASK(0xFFF, I40E_VFINT_ITRN1_INTERVAL_SHIFT)
  3282. #define I40E_VFINT_STAT_CTL01 0x00005400 /* Reset: CORER */
  3283. #define I40E_VFINT_STAT_CTL01_OTHER_ITR_INDX_SHIFT 2
  3284. #define I40E_VFINT_STAT_CTL01_OTHER_ITR_INDX_MASK I40E_MASK(0x3, I40E_VFINT_STAT_CTL01_OTHER_ITR_INDX_SHIFT)
  3285. #define I40E_QRX_TAIL1(_Q) (0x00002000 + ((_Q) * 4)) /* _i=0...15 */ /* Reset: CORER */
  3286. #define I40E_QRX_TAIL1_MAX_INDEX 15
  3287. #define I40E_QRX_TAIL1_TAIL_SHIFT 0
  3288. #define I40E_QRX_TAIL1_TAIL_MASK I40E_MASK(0x1FFF, I40E_QRX_TAIL1_TAIL_SHIFT)
  3289. #define I40E_QTX_TAIL1(_Q) (0x00000000 + ((_Q) * 4)) /* _i=0...15 */ /* Reset: PFR */
  3290. #define I40E_QTX_TAIL1_MAX_INDEX 15
  3291. #define I40E_QTX_TAIL1_TAIL_SHIFT 0
  3292. #define I40E_QTX_TAIL1_TAIL_MASK I40E_MASK(0x1FFF, I40E_QTX_TAIL1_TAIL_SHIFT)
  3293. #define I40E_VFMSIX_PBA 0x00002000 /* Reset: VFLR */
  3294. #define I40E_VFMSIX_PBA_PENBIT_SHIFT 0
  3295. #define I40E_VFMSIX_PBA_PENBIT_MASK I40E_MASK(0xFFFFFFFF, I40E_VFMSIX_PBA_PENBIT_SHIFT)
  3296. #define I40E_VFMSIX_TADD(_i) (0x00000000 + ((_i) * 16)) /* _i=0...16 */ /* Reset: VFLR */
  3297. #define I40E_VFMSIX_TADD_MAX_INDEX 16
  3298. #define I40E_VFMSIX_TADD_MSIXTADD10_SHIFT 0
  3299. #define I40E_VFMSIX_TADD_MSIXTADD10_MASK I40E_MASK(0x3, I40E_VFMSIX_TADD_MSIXTADD10_SHIFT)
  3300. #define I40E_VFMSIX_TADD_MSIXTADD_SHIFT 2
  3301. #define I40E_VFMSIX_TADD_MSIXTADD_MASK I40E_MASK(0x3FFFFFFF, I40E_VFMSIX_TADD_MSIXTADD_SHIFT)
  3302. #define I40E_VFMSIX_TMSG(_i) (0x00000008 + ((_i) * 16)) /* _i=0...16 */ /* Reset: VFLR */
  3303. #define I40E_VFMSIX_TMSG_MAX_INDEX 16
  3304. #define I40E_VFMSIX_TMSG_MSIXTMSG_SHIFT 0
  3305. #define I40E_VFMSIX_TMSG_MSIXTMSG_MASK I40E_MASK(0xFFFFFFFF, I40E_VFMSIX_TMSG_MSIXTMSG_SHIFT)
  3306. #define I40E_VFMSIX_TUADD(_i) (0x00000004 + ((_i) * 16)) /* _i=0...16 */ /* Reset: VFLR */
  3307. #define I40E_VFMSIX_TUADD_MAX_INDEX 16
  3308. #define I40E_VFMSIX_TUADD_MSIXTUADD_SHIFT 0
  3309. #define I40E_VFMSIX_TUADD_MSIXTUADD_MASK I40E_MASK(0xFFFFFFFF, I40E_VFMSIX_TUADD_MSIXTUADD_SHIFT)
  3310. #define I40E_VFMSIX_TVCTRL(_i) (0x0000000C + ((_i) * 16)) /* _i=0...16 */ /* Reset: VFLR */
  3311. #define I40E_VFMSIX_TVCTRL_MAX_INDEX 16
  3312. #define I40E_VFMSIX_TVCTRL_MASK_SHIFT 0
  3313. #define I40E_VFMSIX_TVCTRL_MASK_MASK I40E_MASK(0x1, I40E_VFMSIX_TVCTRL_MASK_SHIFT)
  3314. #define I40E_VFCM_PE_ERRDATA 0x0000DC00 /* Reset: VFR */
  3315. #define I40E_VFCM_PE_ERRDATA_ERROR_CODE_SHIFT 0
  3316. #define I40E_VFCM_PE_ERRDATA_ERROR_CODE_MASK I40E_MASK(0xF, I40E_VFCM_PE_ERRDATA_ERROR_CODE_SHIFT)
  3317. #define I40E_VFCM_PE_ERRDATA_Q_TYPE_SHIFT 4
  3318. #define I40E_VFCM_PE_ERRDATA_Q_TYPE_MASK I40E_MASK(0x7, I40E_VFCM_PE_ERRDATA_Q_TYPE_SHIFT)
  3319. #define I40E_VFCM_PE_ERRDATA_Q_NUM_SHIFT 8
  3320. #define I40E_VFCM_PE_ERRDATA_Q_NUM_MASK I40E_MASK(0x3FFFF, I40E_VFCM_PE_ERRDATA_Q_NUM_SHIFT)
  3321. #define I40E_VFCM_PE_ERRINFO 0x0000D800 /* Reset: VFR */
  3322. #define I40E_VFCM_PE_ERRINFO_ERROR_VALID_SHIFT 0
  3323. #define I40E_VFCM_PE_ERRINFO_ERROR_VALID_MASK I40E_MASK(0x1, I40E_VFCM_PE_ERRINFO_ERROR_VALID_SHIFT)
  3324. #define I40E_VFCM_PE_ERRINFO_ERROR_INST_SHIFT 4
  3325. #define I40E_VFCM_PE_ERRINFO_ERROR_INST_MASK I40E_MASK(0x7, I40E_VFCM_PE_ERRINFO_ERROR_INST_SHIFT)
  3326. #define I40E_VFCM_PE_ERRINFO_DBL_ERROR_CNT_SHIFT 8
  3327. #define I40E_VFCM_PE_ERRINFO_DBL_ERROR_CNT_MASK I40E_MASK(0xFF, I40E_VFCM_PE_ERRINFO_DBL_ERROR_CNT_SHIFT)
  3328. #define I40E_VFCM_PE_ERRINFO_RLU_ERROR_CNT_SHIFT 16
  3329. #define I40E_VFCM_PE_ERRINFO_RLU_ERROR_CNT_MASK I40E_MASK(0xFF, I40E_VFCM_PE_ERRINFO_RLU_ERROR_CNT_SHIFT)
  3330. #define I40E_VFCM_PE_ERRINFO_RLS_ERROR_CNT_SHIFT 24
  3331. #define I40E_VFCM_PE_ERRINFO_RLS_ERROR_CNT_MASK I40E_MASK(0xFF, I40E_VFCM_PE_ERRINFO_RLS_ERROR_CNT_SHIFT)
  3332. #define I40E_VFQF_HENA(_i) (0x0000C400 + ((_i) * 4)) /* _i=0...1 */ /* Reset: CORER */
  3333. #define I40E_VFQF_HENA_MAX_INDEX 1
  3334. #define I40E_VFQF_HENA_PTYPE_ENA_SHIFT 0
  3335. #define I40E_VFQF_HENA_PTYPE_ENA_MASK I40E_MASK(0xFFFFFFFF, I40E_VFQF_HENA_PTYPE_ENA_SHIFT)
  3336. #define I40E_VFQF_HKEY(_i) (0x0000CC00 + ((_i) * 4)) /* _i=0...12 */ /* Reset: CORER */
  3337. #define I40E_VFQF_HKEY_MAX_INDEX 12
  3338. #define I40E_VFQF_HKEY_KEY_0_SHIFT 0
  3339. #define I40E_VFQF_HKEY_KEY_0_MASK I40E_MASK(0xFF, I40E_VFQF_HKEY_KEY_0_SHIFT)
  3340. #define I40E_VFQF_HKEY_KEY_1_SHIFT 8
  3341. #define I40E_VFQF_HKEY_KEY_1_MASK I40E_MASK(0xFF, I40E_VFQF_HKEY_KEY_1_SHIFT)
  3342. #define I40E_VFQF_HKEY_KEY_2_SHIFT 16
  3343. #define I40E_VFQF_HKEY_KEY_2_MASK I40E_MASK(0xFF, I40E_VFQF_HKEY_KEY_2_SHIFT)
  3344. #define I40E_VFQF_HKEY_KEY_3_SHIFT 24
  3345. #define I40E_VFQF_HKEY_KEY_3_MASK I40E_MASK(0xFF, I40E_VFQF_HKEY_KEY_3_SHIFT)
  3346. #define I40E_VFQF_HLUT(_i) (0x0000D000 + ((_i) * 4)) /* _i=0...15 */ /* Reset: CORER */
  3347. #define I40E_VFQF_HLUT_MAX_INDEX 15
  3348. #define I40E_VFQF_HLUT_LUT0_SHIFT 0
  3349. #define I40E_VFQF_HLUT_LUT0_MASK I40E_MASK(0xF, I40E_VFQF_HLUT_LUT0_SHIFT)
  3350. #define I40E_VFQF_HLUT_LUT1_SHIFT 8
  3351. #define I40E_VFQF_HLUT_LUT1_MASK I40E_MASK(0xF, I40E_VFQF_HLUT_LUT1_SHIFT)
  3352. #define I40E_VFQF_HLUT_LUT2_SHIFT 16
  3353. #define I40E_VFQF_HLUT_LUT2_MASK I40E_MASK(0xF, I40E_VFQF_HLUT_LUT2_SHIFT)
  3354. #define I40E_VFQF_HLUT_LUT3_SHIFT 24
  3355. #define I40E_VFQF_HLUT_LUT3_MASK I40E_MASK(0xF, I40E_VFQF_HLUT_LUT3_SHIFT)
  3356. #define I40E_VFQF_HREGION(_i) (0x0000D400 + ((_i) * 4)) /* _i=0...7 */ /* Reset: CORER */
  3357. #define I40E_VFQF_HREGION_MAX_INDEX 7
  3358. #define I40E_VFQF_HREGION_OVERRIDE_ENA_0_SHIFT 0
  3359. #define I40E_VFQF_HREGION_OVERRIDE_ENA_0_MASK I40E_MASK(0x1, I40E_VFQF_HREGION_OVERRIDE_ENA_0_SHIFT)
  3360. #define I40E_VFQF_HREGION_REGION_0_SHIFT 1
  3361. #define I40E_VFQF_HREGION_REGION_0_MASK I40E_MASK(0x7, I40E_VFQF_HREGION_REGION_0_SHIFT)
  3362. #define I40E_VFQF_HREGION_OVERRIDE_ENA_1_SHIFT 4
  3363. #define I40E_VFQF_HREGION_OVERRIDE_ENA_1_MASK I40E_MASK(0x1, I40E_VFQF_HREGION_OVERRIDE_ENA_1_SHIFT)
  3364. #define I40E_VFQF_HREGION_REGION_1_SHIFT 5
  3365. #define I40E_VFQF_HREGION_REGION_1_MASK I40E_MASK(0x7, I40E_VFQF_HREGION_REGION_1_SHIFT)
  3366. #define I40E_VFQF_HREGION_OVERRIDE_ENA_2_SHIFT 8
  3367. #define I40E_VFQF_HREGION_OVERRIDE_ENA_2_MASK I40E_MASK(0x1, I40E_VFQF_HREGION_OVERRIDE_ENA_2_SHIFT)
  3368. #define I40E_VFQF_HREGION_REGION_2_SHIFT 9
  3369. #define I40E_VFQF_HREGION_REGION_2_MASK I40E_MASK(0x7, I40E_VFQF_HREGION_REGION_2_SHIFT)
  3370. #define I40E_VFQF_HREGION_OVERRIDE_ENA_3_SHIFT 12
  3371. #define I40E_VFQF_HREGION_OVERRIDE_ENA_3_MASK I40E_MASK(0x1, I40E_VFQF_HREGION_OVERRIDE_ENA_3_SHIFT)
  3372. #define I40E_VFQF_HREGION_REGION_3_SHIFT 13
  3373. #define I40E_VFQF_HREGION_REGION_3_MASK I40E_MASK(0x7, I40E_VFQF_HREGION_REGION_3_SHIFT)
  3374. #define I40E_VFQF_HREGION_OVERRIDE_ENA_4_SHIFT 16
  3375. #define I40E_VFQF_HREGION_OVERRIDE_ENA_4_MASK I40E_MASK(0x1, I40E_VFQF_HREGION_OVERRIDE_ENA_4_SHIFT)
  3376. #define I40E_VFQF_HREGION_REGION_4_SHIFT 17
  3377. #define I40E_VFQF_HREGION_REGION_4_MASK I40E_MASK(0x7, I40E_VFQF_HREGION_REGION_4_SHIFT)
  3378. #define I40E_VFQF_HREGION_OVERRIDE_ENA_5_SHIFT 20
  3379. #define I40E_VFQF_HREGION_OVERRIDE_ENA_5_MASK I40E_MASK(0x1, I40E_VFQF_HREGION_OVERRIDE_ENA_5_SHIFT)
  3380. #define I40E_VFQF_HREGION_REGION_5_SHIFT 21
  3381. #define I40E_VFQF_HREGION_REGION_5_MASK I40E_MASK(0x7, I40E_VFQF_HREGION_REGION_5_SHIFT)
  3382. #define I40E_VFQF_HREGION_OVERRIDE_ENA_6_SHIFT 24
  3383. #define I40E_VFQF_HREGION_OVERRIDE_ENA_6_MASK I40E_MASK(0x1, I40E_VFQF_HREGION_OVERRIDE_ENA_6_SHIFT)
  3384. #define I40E_VFQF_HREGION_REGION_6_SHIFT 25
  3385. #define I40E_VFQF_HREGION_REGION_6_MASK I40E_MASK(0x7, I40E_VFQF_HREGION_REGION_6_SHIFT)
  3386. #define I40E_VFQF_HREGION_OVERRIDE_ENA_7_SHIFT 28
  3387. #define I40E_VFQF_HREGION_OVERRIDE_ENA_7_MASK I40E_MASK(0x1, I40E_VFQF_HREGION_OVERRIDE_ENA_7_SHIFT)
  3388. #define I40E_VFQF_HREGION_REGION_7_SHIFT 29
  3389. #define I40E_VFQF_HREGION_REGION_7_MASK I40E_MASK(0x7, I40E_VFQF_HREGION_REGION_7_SHIFT)
  3390. #define I40E_MNGSB_FDCRC 0x000B7050 /* Reset: POR */
  3391. #define I40E_MNGSB_FDCRC_CRC_RES_SHIFT 0
  3392. #define I40E_MNGSB_FDCRC_CRC_RES_MASK I40E_MASK(0xFF, I40E_MNGSB_FDCRC_CRC_RES_SHIFT)
  3393. #define I40E_MNGSB_FDCS 0x000B7040 /* Reset: POR */
  3394. #define I40E_MNGSB_FDCS_CRC_CONT_SHIFT 2
  3395. #define I40E_MNGSB_FDCS_CRC_CONT_MASK I40E_MASK(0x1, I40E_MNGSB_FDCS_CRC_CONT_SHIFT)
  3396. #define I40E_MNGSB_FDCS_CRC_SEED_EN_SHIFT 3
  3397. #define I40E_MNGSB_FDCS_CRC_SEED_EN_MASK I40E_MASK(0x1, I40E_MNGSB_FDCS_CRC_SEED_EN_SHIFT)
  3398. #define I40E_MNGSB_FDCS_CRC_WR_INH_SHIFT 4
  3399. #define I40E_MNGSB_FDCS_CRC_WR_INH_MASK I40E_MASK(0x1, I40E_MNGSB_FDCS_CRC_WR_INH_SHIFT)
  3400. #define I40E_MNGSB_FDCS_CRC_SEED_SHIFT 8
  3401. #define I40E_MNGSB_FDCS_CRC_SEED_MASK I40E_MASK(0xFF, I40E_MNGSB_FDCS_CRC_SEED_SHIFT)
  3402. #define I40E_MNGSB_FDS 0x000B7048 /* Reset: POR */
  3403. #define I40E_MNGSB_FDS_START_BC_SHIFT 0
  3404. #define I40E_MNGSB_FDS_START_BC_MASK I40E_MASK(0xFFF, I40E_MNGSB_FDS_START_BC_SHIFT)
  3405. #define I40E_MNGSB_FDS_LAST_BC_SHIFT 16
  3406. #define I40E_MNGSB_FDS_LAST_BC_MASK I40E_MASK(0xFFF, I40E_MNGSB_FDS_LAST_BC_SHIFT)
  3407. #define I40E_GL_VF_CTRL_RX(_VF) (0x00083600 + ((_VF) * 4)) /* _i=0...127 */ /* Reset: EMPR */
  3408. #define I40E_GL_VF_CTRL_RX_MAX_INDEX 127
  3409. #define I40E_GL_VF_CTRL_RX_AQ_RX_EN_SHIFT 0
  3410. #define I40E_GL_VF_CTRL_RX_AQ_RX_EN_MASK I40E_MASK(0x1, I40E_GL_VF_CTRL_RX_AQ_RX_EN_SHIFT)
  3411. #define I40E_GL_VF_CTRL_TX(_VF) (0x00083400 + ((_VF) * 4)) /* _i=0...127 */ /* Reset: EMPR */
  3412. #define I40E_GL_VF_CTRL_TX_MAX_INDEX 127
  3413. #define I40E_GL_VF_CTRL_TX_AQ_TX_EN_SHIFT 0
  3414. #define I40E_GL_VF_CTRL_TX_AQ_TX_EN_MASK I40E_MASK(0x1, I40E_GL_VF_CTRL_TX_AQ_TX_EN_SHIFT)
  3415. #define I40E_GLCM_LAN_CACHESIZE 0x0010C4D8 /* Reset: CORER */
  3416. #define I40E_GLCM_LAN_CACHESIZE_WORD_SIZE_SHIFT 0
  3417. #define I40E_GLCM_LAN_CACHESIZE_WORD_SIZE_MASK I40E_MASK(0xFFF, I40E_GLCM_LAN_CACHESIZE_WORD_SIZE_SHIFT)
  3418. #define I40E_GLCM_LAN_CACHESIZE_SETS_SHIFT 12
  3419. #define I40E_GLCM_LAN_CACHESIZE_SETS_MASK I40E_MASK(0xF, I40E_GLCM_LAN_CACHESIZE_SETS_SHIFT)
  3420. #define I40E_GLCM_LAN_CACHESIZE_WAYS_SHIFT 16
  3421. #define I40E_GLCM_LAN_CACHESIZE_WAYS_MASK I40E_MASK(0x3FF, I40E_GLCM_LAN_CACHESIZE_WAYS_SHIFT)
  3422. #define I40E_GLCM_PE_CACHESIZE 0x00138FE4 /* Reset: CORER */
  3423. #define I40E_GLCM_PE_CACHESIZE_WORD_SIZE_SHIFT 0
  3424. #define I40E_GLCM_PE_CACHESIZE_WORD_SIZE_MASK I40E_MASK(0xFFF, I40E_GLCM_PE_CACHESIZE_WORD_SIZE_SHIFT)
  3425. #define I40E_GLCM_PE_CACHESIZE_SETS_SHIFT 12
  3426. #define I40E_GLCM_PE_CACHESIZE_SETS_MASK I40E_MASK(0xF, I40E_GLCM_PE_CACHESIZE_SETS_SHIFT)
  3427. #define I40E_GLCM_PE_CACHESIZE_WAYS_SHIFT 16
  3428. #define I40E_GLCM_PE_CACHESIZE_WAYS_MASK I40E_MASK(0x1FF, I40E_GLCM_PE_CACHESIZE_WAYS_SHIFT)
  3429. #define I40E_PFCM_PE_ERRDATA 0x00138D00 /* Reset: PFR */
  3430. #define I40E_PFCM_PE_ERRDATA_ERROR_CODE_SHIFT 0
  3431. #define I40E_PFCM_PE_ERRDATA_ERROR_CODE_MASK I40E_MASK(0xF, I40E_PFCM_PE_ERRDATA_ERROR_CODE_SHIFT)
  3432. #define I40E_PFCM_PE_ERRDATA_Q_TYPE_SHIFT 4
  3433. #define I40E_PFCM_PE_ERRDATA_Q_TYPE_MASK I40E_MASK(0x7, I40E_PFCM_PE_ERRDATA_Q_TYPE_SHIFT)
  3434. #define I40E_PFCM_PE_ERRDATA_Q_NUM_SHIFT 8
  3435. #define I40E_PFCM_PE_ERRDATA_Q_NUM_MASK I40E_MASK(0x3FFFF, I40E_PFCM_PE_ERRDATA_Q_NUM_SHIFT)
  3436. #define I40E_PFCM_PE_ERRINFO 0x00138C80 /* Reset: PFR */
  3437. #define I40E_PFCM_PE_ERRINFO_ERROR_VALID_SHIFT 0
  3438. #define I40E_PFCM_PE_ERRINFO_ERROR_VALID_MASK I40E_MASK(0x1, I40E_PFCM_PE_ERRINFO_ERROR_VALID_SHIFT)
  3439. #define I40E_PFCM_PE_ERRINFO_ERROR_INST_SHIFT 4
  3440. #define I40E_PFCM_PE_ERRINFO_ERROR_INST_MASK I40E_MASK(0x7, I40E_PFCM_PE_ERRINFO_ERROR_INST_SHIFT)
  3441. #define I40E_PFCM_PE_ERRINFO_DBL_ERROR_CNT_SHIFT 8
  3442. #define I40E_PFCM_PE_ERRINFO_DBL_ERROR_CNT_MASK I40E_MASK(0xFF, I40E_PFCM_PE_ERRINFO_DBL_ERROR_CNT_SHIFT)
  3443. #define I40E_PFCM_PE_ERRINFO_RLU_ERROR_CNT_SHIFT 16
  3444. #define I40E_PFCM_PE_ERRINFO_RLU_ERROR_CNT_MASK I40E_MASK(0xFF, I40E_PFCM_PE_ERRINFO_RLU_ERROR_CNT_SHIFT)
  3445. #define I40E_PFCM_PE_ERRINFO_RLS_ERROR_CNT_SHIFT 24
  3446. #define I40E_PFCM_PE_ERRINFO_RLS_ERROR_CNT_MASK I40E_MASK(0xFF, I40E_PFCM_PE_ERRINFO_RLS_ERROR_CNT_SHIFT)
  3447. #define I40E_PRTDCB_TFMSTC(_i) (0x000A0040 + ((_i) * 32)) /* _i=0...7 */ /* Reset: CORER */
  3448. #define I40E_PRTDCB_TFMSTC_MAX_INDEX 7
  3449. #define I40E_PRTDCB_TFMSTC_MSTC_SHIFT 0
  3450. #define I40E_PRTDCB_TFMSTC_MSTC_MASK I40E_MASK(0xFFFFF, I40E_PRTDCB_TFMSTC_MSTC_SHIFT)
  3451. #define I40E_GL_FWSTS_FWROWD_SHIFT 8
  3452. #define I40E_GL_FWSTS_FWROWD_MASK I40E_MASK(0x1, I40E_GL_FWSTS_FWROWD_SHIFT)
  3453. #define I40E_GLFOC_CACHESIZE 0x000AA0DC /* Reset: CORER */
  3454. #define I40E_GLFOC_CACHESIZE_WORD_SIZE_SHIFT 0
  3455. #define I40E_GLFOC_CACHESIZE_WORD_SIZE_MASK I40E_MASK(0xFF, I40E_GLFOC_CACHESIZE_WORD_SIZE_SHIFT)
  3456. #define I40E_GLFOC_CACHESIZE_SETS_SHIFT 8
  3457. #define I40E_GLFOC_CACHESIZE_SETS_MASK I40E_MASK(0xFFF, I40E_GLFOC_CACHESIZE_SETS_SHIFT)
  3458. #define I40E_GLFOC_CACHESIZE_WAYS_SHIFT 20
  3459. #define I40E_GLFOC_CACHESIZE_WAYS_MASK I40E_MASK(0xF, I40E_GLFOC_CACHESIZE_WAYS_SHIFT)
  3460. #define I40E_GLHMC_APBVTINUSEBASE(_i) (0x000C4a00 + ((_i) * 4)) /* _i=0...15 */ /* Reset: CORER */
  3461. #define I40E_GLHMC_APBVTINUSEBASE_MAX_INDEX 15
  3462. #define I40E_GLHMC_APBVTINUSEBASE_FPMAPBINUSEBASE_SHIFT 0
  3463. #define I40E_GLHMC_APBVTINUSEBASE_FPMAPBINUSEBASE_MASK I40E_MASK(0xFFFFFF, I40E_GLHMC_APBVTINUSEBASE_FPMAPBINUSEBASE_SHIFT)
  3464. #define I40E_GLHMC_CEQPART(_i) (0x001312C0 + ((_i) * 4)) /* _i=0...15 */ /* Reset: CORER */
  3465. #define I40E_GLHMC_CEQPART_MAX_INDEX 15
  3466. #define I40E_GLHMC_CEQPART_PMCEQBASE_SHIFT 0
  3467. #define I40E_GLHMC_CEQPART_PMCEQBASE_MASK I40E_MASK(0xFF, I40E_GLHMC_CEQPART_PMCEQBASE_SHIFT)
  3468. #define I40E_GLHMC_CEQPART_PMCEQSIZE_SHIFT 16
  3469. #define I40E_GLHMC_CEQPART_PMCEQSIZE_MASK I40E_MASK(0x1FF, I40E_GLHMC_CEQPART_PMCEQSIZE_SHIFT)
  3470. #define I40E_GLHMC_DBCQMAX 0x000C20F0 /* Reset: CORER */
  3471. #define I40E_GLHMC_DBCQMAX_GLHMC_DBCQMAX_SHIFT 0
  3472. #define I40E_GLHMC_DBCQMAX_GLHMC_DBCQMAX_MASK I40E_MASK(0x3FFFF, I40E_GLHMC_DBCQMAX_GLHMC_DBCQMAX_SHIFT)
  3473. #define I40E_GLHMC_DBCQPART(_i) (0x00131240 + ((_i) * 4)) /* _i=0...15 */ /* Reset: CORER */
  3474. #define I40E_GLHMC_DBCQPART_MAX_INDEX 15
  3475. #define I40E_GLHMC_DBCQPART_PMDBCQBASE_SHIFT 0
  3476. #define I40E_GLHMC_DBCQPART_PMDBCQBASE_MASK I40E_MASK(0x3FFF, I40E_GLHMC_DBCQPART_PMDBCQBASE_SHIFT)
  3477. #define I40E_GLHMC_DBCQPART_PMDBCQSIZE_SHIFT 16
  3478. #define I40E_GLHMC_DBCQPART_PMDBCQSIZE_MASK I40E_MASK(0x7FFF, I40E_GLHMC_DBCQPART_PMDBCQSIZE_SHIFT)
  3479. #define I40E_GLHMC_DBQPMAX 0x000C20EC /* Reset: CORER */
  3480. #define I40E_GLHMC_DBQPMAX_GLHMC_DBQPMAX_SHIFT 0
  3481. #define I40E_GLHMC_DBQPMAX_GLHMC_DBQPMAX_MASK I40E_MASK(0x7FFFF, I40E_GLHMC_DBQPMAX_GLHMC_DBQPMAX_SHIFT)
  3482. #define I40E_GLHMC_DBQPPART(_i) (0x00138D80 + ((_i) * 4)) /* _i=0...15 */ /* Reset: CORER */
  3483. #define I40E_GLHMC_DBQPPART_MAX_INDEX 15
  3484. #define I40E_GLHMC_DBQPPART_PMDBQPBASE_SHIFT 0
  3485. #define I40E_GLHMC_DBQPPART_PMDBQPBASE_MASK I40E_MASK(0x3FFF, I40E_GLHMC_DBQPPART_PMDBQPBASE_SHIFT)
  3486. #define I40E_GLHMC_DBQPPART_PMDBQPSIZE_SHIFT 16
  3487. #define I40E_GLHMC_DBQPPART_PMDBQPSIZE_MASK I40E_MASK(0x7FFF, I40E_GLHMC_DBQPPART_PMDBQPSIZE_SHIFT)
  3488. #define I40E_GLHMC_PEARPBASE(_i) (0x000C4800 + ((_i) * 4)) /* _i=0...15 */ /* Reset: CORER */
  3489. #define I40E_GLHMC_PEARPBASE_MAX_INDEX 15
  3490. #define I40E_GLHMC_PEARPBASE_FPMPEARPBASE_SHIFT 0
  3491. #define I40E_GLHMC_PEARPBASE_FPMPEARPBASE_MASK I40E_MASK(0xFFFFFF, I40E_GLHMC_PEARPBASE_FPMPEARPBASE_SHIFT)
  3492. #define I40E_GLHMC_PEARPCNT(_i) (0x000C4900 + ((_i) * 4)) /* _i=0...15 */ /* Reset: CORER */
  3493. #define I40E_GLHMC_PEARPCNT_MAX_INDEX 15
  3494. #define I40E_GLHMC_PEARPCNT_FPMPEARPCNT_SHIFT 0
  3495. #define I40E_GLHMC_PEARPCNT_FPMPEARPCNT_MASK I40E_MASK(0x1FFFFFFF, I40E_GLHMC_PEARPCNT_FPMPEARPCNT_SHIFT)
  3496. #define I40E_GLHMC_PEARPMAX 0x000C2038 /* Reset: CORER */
  3497. #define I40E_GLHMC_PEARPMAX_PMPEARPMAX_SHIFT 0
  3498. #define I40E_GLHMC_PEARPMAX_PMPEARPMAX_MASK I40E_MASK(0x1FFFF, I40E_GLHMC_PEARPMAX_PMPEARPMAX_SHIFT)
  3499. #define I40E_GLHMC_PEARPOBJSZ 0x000C2034 /* Reset: CORER */
  3500. #define I40E_GLHMC_PEARPOBJSZ_PMPEARPOBJSZ_SHIFT 0
  3501. #define I40E_GLHMC_PEARPOBJSZ_PMPEARPOBJSZ_MASK I40E_MASK(0x7, I40E_GLHMC_PEARPOBJSZ_PMPEARPOBJSZ_SHIFT)
  3502. #define I40E_GLHMC_PECQBASE(_i) (0x000C4200 + ((_i) * 4)) /* _i=0...15 */ /* Reset: CORER */
  3503. #define I40E_GLHMC_PECQBASE_MAX_INDEX 15
  3504. #define I40E_GLHMC_PECQBASE_FPMPECQBASE_SHIFT 0
  3505. #define I40E_GLHMC_PECQBASE_FPMPECQBASE_MASK I40E_MASK(0xFFFFFF, I40E_GLHMC_PECQBASE_FPMPECQBASE_SHIFT)
  3506. #define I40E_GLHMC_PECQCNT(_i) (0x000C4300 + ((_i) * 4)) /* _i=0...15 */ /* Reset: CORER */
  3507. #define I40E_GLHMC_PECQCNT_MAX_INDEX 15
  3508. #define I40E_GLHMC_PECQCNT_FPMPECQCNT_SHIFT 0
  3509. #define I40E_GLHMC_PECQCNT_FPMPECQCNT_MASK I40E_MASK(0x1FFFFFFF, I40E_GLHMC_PECQCNT_FPMPECQCNT_SHIFT)
  3510. #define I40E_GLHMC_PECQOBJSZ 0x000C2020 /* Reset: CORER */
  3511. #define I40E_GLHMC_PECQOBJSZ_PMPECQOBJSZ_SHIFT 0
  3512. #define I40E_GLHMC_PECQOBJSZ_PMPECQOBJSZ_MASK I40E_MASK(0xF, I40E_GLHMC_PECQOBJSZ_PMPECQOBJSZ_SHIFT)
  3513. #define I40E_GLHMC_PEHTCNT(_i) (0x000C4700 + ((_i) * 4)) /* _i=0...15 */ /* Reset: CORER */
  3514. #define I40E_GLHMC_PEHTCNT_MAX_INDEX 15
  3515. #define I40E_GLHMC_PEHTCNT_FPMPEHTCNT_SHIFT 0
  3516. #define I40E_GLHMC_PEHTCNT_FPMPEHTCNT_MASK I40E_MASK(0x1FFFFFFF, I40E_GLHMC_PEHTCNT_FPMPEHTCNT_SHIFT)
  3517. #define I40E_GLHMC_PEHTEBASE(_i) (0x000C4600 + ((_i) * 4)) /* _i=0...15 */ /* Reset: CORER */
  3518. #define I40E_GLHMC_PEHTEBASE_MAX_INDEX 15
  3519. #define I40E_GLHMC_PEHTEBASE_FPMPEHTEBASE_SHIFT 0
  3520. #define I40E_GLHMC_PEHTEBASE_FPMPEHTEBASE_MASK I40E_MASK(0xFFFFFF, I40E_GLHMC_PEHTEBASE_FPMPEHTEBASE_SHIFT)
  3521. #define I40E_GLHMC_PEHTEOBJSZ 0x000C202c /* Reset: CORER */
  3522. #define I40E_GLHMC_PEHTEOBJSZ_PMPEHTEOBJSZ_SHIFT 0
  3523. #define I40E_GLHMC_PEHTEOBJSZ_PMPEHTEOBJSZ_MASK I40E_MASK(0xF, I40E_GLHMC_PEHTEOBJSZ_PMPEHTEOBJSZ_SHIFT)
  3524. #define I40E_GLHMC_PEHTMAX 0x000C2030 /* Reset: CORER */
  3525. #define I40E_GLHMC_PEHTMAX_PMPEHTMAX_SHIFT 0
  3526. #define I40E_GLHMC_PEHTMAX_PMPEHTMAX_MASK I40E_MASK(0x1FFFFF, I40E_GLHMC_PEHTMAX_PMPEHTMAX_SHIFT)
  3527. #define I40E_GLHMC_PEMRBASE(_i) (0x000C4c00 + ((_i) * 4)) /* _i=0...15 */ /* Reset: CORER */
  3528. #define I40E_GLHMC_PEMRBASE_MAX_INDEX 15
  3529. #define I40E_GLHMC_PEMRBASE_FPMPEMRBASE_SHIFT 0
  3530. #define I40E_GLHMC_PEMRBASE_FPMPEMRBASE_MASK I40E_MASK(0xFFFFFF, I40E_GLHMC_PEMRBASE_FPMPEMRBASE_SHIFT)
  3531. #define I40E_GLHMC_PEMRCNT(_i) (0x000C4d00 + ((_i) * 4)) /* _i=0...15 */ /* Reset: CORER */
  3532. #define I40E_GLHMC_PEMRCNT_MAX_INDEX 15
  3533. #define I40E_GLHMC_PEMRCNT_FPMPEMRSZ_SHIFT 0
  3534. #define I40E_GLHMC_PEMRCNT_FPMPEMRSZ_MASK I40E_MASK(0x1FFFFFFF, I40E_GLHMC_PEMRCNT_FPMPEMRSZ_SHIFT)
  3535. #define I40E_GLHMC_PEMRMAX 0x000C2040 /* Reset: CORER */
  3536. #define I40E_GLHMC_PEMRMAX_PMPEMRMAX_SHIFT 0
  3537. #define I40E_GLHMC_PEMRMAX_PMPEMRMAX_MASK I40E_MASK(0x7FFFFF, I40E_GLHMC_PEMRMAX_PMPEMRMAX_SHIFT)
  3538. #define I40E_GLHMC_PEMROBJSZ 0x000C203c /* Reset: CORER */
  3539. #define I40E_GLHMC_PEMROBJSZ_PMPEMROBJSZ_SHIFT 0
  3540. #define I40E_GLHMC_PEMROBJSZ_PMPEMROBJSZ_MASK I40E_MASK(0xF, I40E_GLHMC_PEMROBJSZ_PMPEMROBJSZ_SHIFT)
  3541. #define I40E_GLHMC_PEPBLBASE(_i) (0x000C5800 + ((_i) * 4)) /* _i=0...15 */ /* Reset: CORER */
  3542. #define I40E_GLHMC_PEPBLBASE_MAX_INDEX 15
  3543. #define I40E_GLHMC_PEPBLBASE_FPMPEPBLBASE_SHIFT 0
  3544. #define I40E_GLHMC_PEPBLBASE_FPMPEPBLBASE_MASK I40E_MASK(0xFFFFFF, I40E_GLHMC_PEPBLBASE_FPMPEPBLBASE_SHIFT)
  3545. #define I40E_GLHMC_PEPBLCNT(_i) (0x000C5900 + ((_i) * 4)) /* _i=0...15 */ /* Reset: CORER */
  3546. #define I40E_GLHMC_PEPBLCNT_MAX_INDEX 15
  3547. #define I40E_GLHMC_PEPBLCNT_FPMPEPBLCNT_SHIFT 0
  3548. #define I40E_GLHMC_PEPBLCNT_FPMPEPBLCNT_MASK I40E_MASK(0x1FFFFFFF, I40E_GLHMC_PEPBLCNT_FPMPEPBLCNT_SHIFT)
  3549. #define I40E_GLHMC_PEPBLMAX 0x000C206c /* Reset: CORER */
  3550. #define I40E_GLHMC_PEPBLMAX_PMPEPBLMAX_SHIFT 0
  3551. #define I40E_GLHMC_PEPBLMAX_PMPEPBLMAX_MASK I40E_MASK(0x1FFFFFFF, I40E_GLHMC_PEPBLMAX_PMPEPBLMAX_SHIFT)
  3552. #define I40E_GLHMC_PEPFFIRSTSD 0x000C20E4 /* Reset: CORER */
  3553. #define I40E_GLHMC_PEPFFIRSTSD_GLHMC_PEPFFIRSTSD_SHIFT 0
  3554. #define I40E_GLHMC_PEPFFIRSTSD_GLHMC_PEPFFIRSTSD_MASK I40E_MASK(0xFFF, I40E_GLHMC_PEPFFIRSTSD_GLHMC_PEPFFIRSTSD_SHIFT)
  3555. #define I40E_GLHMC_PEQ1BASE(_i) (0x000C5200 + ((_i) * 4)) /* _i=0...15 */ /* Reset: CORER */
  3556. #define I40E_GLHMC_PEQ1BASE_MAX_INDEX 15
  3557. #define I40E_GLHMC_PEQ1BASE_FPMPEQ1BASE_SHIFT 0
  3558. #define I40E_GLHMC_PEQ1BASE_FPMPEQ1BASE_MASK I40E_MASK(0xFFFFFF, I40E_GLHMC_PEQ1BASE_FPMPEQ1BASE_SHIFT)
  3559. #define I40E_GLHMC_PEQ1CNT(_i) (0x000C5300 + ((_i) * 4)) /* _i=0...15 */ /* Reset: CORER */
  3560. #define I40E_GLHMC_PEQ1CNT_MAX_INDEX 15
  3561. #define I40E_GLHMC_PEQ1CNT_FPMPEQ1CNT_SHIFT 0
  3562. #define I40E_GLHMC_PEQ1CNT_FPMPEQ1CNT_MASK I40E_MASK(0x1FFFFFFF, I40E_GLHMC_PEQ1CNT_FPMPEQ1CNT_SHIFT)
  3563. #define I40E_GLHMC_PEQ1FLBASE(_i) (0x000C5400 + ((_i) * 4)) /* _i=0...15 */ /* Reset: CORER */
  3564. #define I40E_GLHMC_PEQ1FLBASE_MAX_INDEX 15
  3565. #define I40E_GLHMC_PEQ1FLBASE_FPMPEQ1FLBASE_SHIFT 0
  3566. #define I40E_GLHMC_PEQ1FLBASE_FPMPEQ1FLBASE_MASK I40E_MASK(0xFFFFFF, I40E_GLHMC_PEQ1FLBASE_FPMPEQ1FLBASE_SHIFT)
  3567. #define I40E_GLHMC_PEQ1FLMAX 0x000C2058 /* Reset: CORER */
  3568. #define I40E_GLHMC_PEQ1FLMAX_PMPEQ1FLMAX_SHIFT 0
  3569. #define I40E_GLHMC_PEQ1FLMAX_PMPEQ1FLMAX_MASK I40E_MASK(0x3FFFFFF, I40E_GLHMC_PEQ1FLMAX_PMPEQ1FLMAX_SHIFT)
  3570. #define I40E_GLHMC_PEQ1MAX 0x000C2054 /* Reset: CORER */
  3571. #define I40E_GLHMC_PEQ1MAX_PMPEQ1MAX_SHIFT 0
  3572. #define I40E_GLHMC_PEQ1MAX_PMPEQ1MAX_MASK I40E_MASK(0x3FFFFFF, I40E_GLHMC_PEQ1MAX_PMPEQ1MAX_SHIFT)
  3573. #define I40E_GLHMC_PEQ1OBJSZ 0x000C2050 /* Reset: CORER */
  3574. #define I40E_GLHMC_PEQ1OBJSZ_PMPEQ1OBJSZ_SHIFT 0
  3575. #define I40E_GLHMC_PEQ1OBJSZ_PMPEQ1OBJSZ_MASK I40E_MASK(0xF, I40E_GLHMC_PEQ1OBJSZ_PMPEQ1OBJSZ_SHIFT)
  3576. #define I40E_GLHMC_PEQPBASE(_i) (0x000C4000 + ((_i) * 4)) /* _i=0...15 */ /* Reset: CORER */
  3577. #define I40E_GLHMC_PEQPBASE_MAX_INDEX 15
  3578. #define I40E_GLHMC_PEQPBASE_FPMPEQPBASE_SHIFT 0
  3579. #define I40E_GLHMC_PEQPBASE_FPMPEQPBASE_MASK I40E_MASK(0xFFFFFF, I40E_GLHMC_PEQPBASE_FPMPEQPBASE_SHIFT)
  3580. #define I40E_GLHMC_PEQPCNT(_i) (0x000C4100 + ((_i) * 4)) /* _i=0...15 */ /* Reset: CORER */
  3581. #define I40E_GLHMC_PEQPCNT_MAX_INDEX 15
  3582. #define I40E_GLHMC_PEQPCNT_FPMPEQPCNT_SHIFT 0
  3583. #define I40E_GLHMC_PEQPCNT_FPMPEQPCNT_MASK I40E_MASK(0x1FFFFFFF, I40E_GLHMC_PEQPCNT_FPMPEQPCNT_SHIFT)
  3584. #define I40E_GLHMC_PEQPOBJSZ 0x000C201c /* Reset: CORER */
  3585. #define I40E_GLHMC_PEQPOBJSZ_PMPEQPOBJSZ_SHIFT 0
  3586. #define I40E_GLHMC_PEQPOBJSZ_PMPEQPOBJSZ_MASK I40E_MASK(0xF, I40E_GLHMC_PEQPOBJSZ_PMPEQPOBJSZ_SHIFT)
  3587. #define I40E_GLHMC_PESRQBASE(_i) (0x000C4400 + ((_i) * 4)) /* _i=0...15 */ /* Reset: CORER */
  3588. #define I40E_GLHMC_PESRQBASE_MAX_INDEX 15
  3589. #define I40E_GLHMC_PESRQBASE_FPMPESRQBASE_SHIFT 0
  3590. #define I40E_GLHMC_PESRQBASE_FPMPESRQBASE_MASK I40E_MASK(0xFFFFFF, I40E_GLHMC_PESRQBASE_FPMPESRQBASE_SHIFT)
  3591. #define I40E_GLHMC_PESRQCNT(_i) (0x000C4500 + ((_i) * 4)) /* _i=0...15 */ /* Reset: CORER */
  3592. #define I40E_GLHMC_PESRQCNT_MAX_INDEX 15
  3593. #define I40E_GLHMC_PESRQCNT_FPMPESRQCNT_SHIFT 0
  3594. #define I40E_GLHMC_PESRQCNT_FPMPESRQCNT_MASK I40E_MASK(0x1FFFFFFF, I40E_GLHMC_PESRQCNT_FPMPESRQCNT_SHIFT)
  3595. #define I40E_GLHMC_PESRQMAX 0x000C2028 /* Reset: CORER */
  3596. #define I40E_GLHMC_PESRQMAX_PMPESRQMAX_SHIFT 0
  3597. #define I40E_GLHMC_PESRQMAX_PMPESRQMAX_MASK I40E_MASK(0xFFFF, I40E_GLHMC_PESRQMAX_PMPESRQMAX_SHIFT)
  3598. #define I40E_GLHMC_PESRQOBJSZ 0x000C2024 /* Reset: CORER */
  3599. #define I40E_GLHMC_PESRQOBJSZ_PMPESRQOBJSZ_SHIFT 0
  3600. #define I40E_GLHMC_PESRQOBJSZ_PMPESRQOBJSZ_MASK I40E_MASK(0xF, I40E_GLHMC_PESRQOBJSZ_PMPESRQOBJSZ_SHIFT)
  3601. #define I40E_GLHMC_PETIMERBASE(_i) (0x000C5A00 + ((_i) * 4)) /* _i=0...15 */ /* Reset: CORER */
  3602. #define I40E_GLHMC_PETIMERBASE_MAX_INDEX 15
  3603. #define I40E_GLHMC_PETIMERBASE_FPMPETIMERBASE_SHIFT 0
  3604. #define I40E_GLHMC_PETIMERBASE_FPMPETIMERBASE_MASK I40E_MASK(0xFFFFFF, I40E_GLHMC_PETIMERBASE_FPMPETIMERBASE_SHIFT)
  3605. #define I40E_GLHMC_PETIMERCNT(_i) (0x000C5B00 + ((_i) * 4)) /* _i=0...15 */ /* Reset: CORER */
  3606. #define I40E_GLHMC_PETIMERCNT_MAX_INDEX 15
  3607. #define I40E_GLHMC_PETIMERCNT_FPMPETIMERCNT_SHIFT 0
  3608. #define I40E_GLHMC_PETIMERCNT_FPMPETIMERCNT_MASK I40E_MASK(0x1FFFFFFF, I40E_GLHMC_PETIMERCNT_FPMPETIMERCNT_SHIFT)
  3609. #define I40E_GLHMC_PETIMERMAX 0x000C2084 /* Reset: CORER */
  3610. #define I40E_GLHMC_PETIMERMAX_PMPETIMERMAX_SHIFT 0
  3611. #define I40E_GLHMC_PETIMERMAX_PMPETIMERMAX_MASK I40E_MASK(0x1FFFFFFF, I40E_GLHMC_PETIMERMAX_PMPETIMERMAX_SHIFT)
  3612. #define I40E_GLHMC_PETIMEROBJSZ 0x000C2080 /* Reset: CORER */
  3613. #define I40E_GLHMC_PETIMEROBJSZ_PMPETIMEROBJSZ_SHIFT 0
  3614. #define I40E_GLHMC_PETIMEROBJSZ_PMPETIMEROBJSZ_MASK I40E_MASK(0xF, I40E_GLHMC_PETIMEROBJSZ_PMPETIMEROBJSZ_SHIFT)
  3615. #define I40E_GLHMC_PEXFBASE(_i) (0x000C4e00 + ((_i) * 4)) /* _i=0...15 */ /* Reset: CORER */
  3616. #define I40E_GLHMC_PEXFBASE_MAX_INDEX 15
  3617. #define I40E_GLHMC_PEXFBASE_FPMPEXFBASE_SHIFT 0
  3618. #define I40E_GLHMC_PEXFBASE_FPMPEXFBASE_MASK I40E_MASK(0xFFFFFF, I40E_GLHMC_PEXFBASE_FPMPEXFBASE_SHIFT)
  3619. #define I40E_GLHMC_PEXFCNT(_i) (0x000C4f00 + ((_i) * 4)) /* _i=0...15 */ /* Reset: CORER */
  3620. #define I40E_GLHMC_PEXFCNT_MAX_INDEX 15
  3621. #define I40E_GLHMC_PEXFCNT_FPMPEXFCNT_SHIFT 0
  3622. #define I40E_GLHMC_PEXFCNT_FPMPEXFCNT_MASK I40E_MASK(0x1FFFFFFF, I40E_GLHMC_PEXFCNT_FPMPEXFCNT_SHIFT)
  3623. #define I40E_GLHMC_PEXFFLBASE(_i) (0x000C5000 + ((_i) * 4)) /* _i=0...15 */ /* Reset: CORER */
  3624. #define I40E_GLHMC_PEXFFLBASE_MAX_INDEX 15
  3625. #define I40E_GLHMC_PEXFFLBASE_FPMPEXFFLBASE_SHIFT 0
  3626. #define I40E_GLHMC_PEXFFLBASE_FPMPEXFFLBASE_MASK I40E_MASK(0xFFFFFF, I40E_GLHMC_PEXFFLBASE_FPMPEXFFLBASE_SHIFT)
  3627. #define I40E_GLHMC_PEXFFLMAX 0x000C204c /* Reset: CORER */
  3628. #define I40E_GLHMC_PEXFFLMAX_PMPEXFFLMAX_SHIFT 0
  3629. #define I40E_GLHMC_PEXFFLMAX_PMPEXFFLMAX_MASK I40E_MASK(0x1FFFFFF, I40E_GLHMC_PEXFFLMAX_PMPEXFFLMAX_SHIFT)
  3630. #define I40E_GLHMC_PEXFMAX 0x000C2048 /* Reset: CORER */
  3631. #define I40E_GLHMC_PEXFMAX_PMPEXFMAX_SHIFT 0
  3632. #define I40E_GLHMC_PEXFMAX_PMPEXFMAX_MASK I40E_MASK(0x3FFFFFF, I40E_GLHMC_PEXFMAX_PMPEXFMAX_SHIFT)
  3633. #define I40E_GLHMC_PEXFOBJSZ 0x000C2044 /* Reset: CORER */
  3634. #define I40E_GLHMC_PEXFOBJSZ_PMPEXFOBJSZ_SHIFT 0
  3635. #define I40E_GLHMC_PEXFOBJSZ_PMPEXFOBJSZ_MASK I40E_MASK(0xF, I40E_GLHMC_PEXFOBJSZ_PMPEXFOBJSZ_SHIFT)
  3636. #define I40E_GLHMC_PFPESDPART(_i) (0x000C0880 + ((_i) * 4)) /* _i=0...15 */ /* Reset: CORER */
  3637. #define I40E_GLHMC_PFPESDPART_MAX_INDEX 15
  3638. #define I40E_GLHMC_PFPESDPART_PMSDBASE_SHIFT 0
  3639. #define I40E_GLHMC_PFPESDPART_PMSDBASE_MASK I40E_MASK(0xFFF, I40E_GLHMC_PFPESDPART_PMSDBASE_SHIFT)
  3640. #define I40E_GLHMC_PFPESDPART_PMSDSIZE_SHIFT 16
  3641. #define I40E_GLHMC_PFPESDPART_PMSDSIZE_MASK I40E_MASK(0x1FFF, I40E_GLHMC_PFPESDPART_PMSDSIZE_SHIFT)
  3642. #define I40E_GLHMC_VFAPBVTINUSEBASE(_i) (0x000Cca00 + ((_i) * 4)) /* _i=0...31 */ /* Reset: CORER */
  3643. #define I40E_GLHMC_VFAPBVTINUSEBASE_MAX_INDEX 31
  3644. #define I40E_GLHMC_VFAPBVTINUSEBASE_FPMAPBINUSEBASE_SHIFT 0
  3645. #define I40E_GLHMC_VFAPBVTINUSEBASE_FPMAPBINUSEBASE_MASK I40E_MASK(0xFFFFFF, I40E_GLHMC_VFAPBVTINUSEBASE_FPMAPBINUSEBASE_SHIFT)
  3646. #define I40E_GLHMC_VFCEQPART(_i) (0x00132240 + ((_i) * 4)) /* _i=0...31 */ /* Reset: CORER */
  3647. #define I40E_GLHMC_VFCEQPART_MAX_INDEX 31
  3648. #define I40E_GLHMC_VFCEQPART_PMCEQBASE_SHIFT 0
  3649. #define I40E_GLHMC_VFCEQPART_PMCEQBASE_MASK I40E_MASK(0xFF, I40E_GLHMC_VFCEQPART_PMCEQBASE_SHIFT)
  3650. #define I40E_GLHMC_VFCEQPART_PMCEQSIZE_SHIFT 16
  3651. #define I40E_GLHMC_VFCEQPART_PMCEQSIZE_MASK I40E_MASK(0x1FF, I40E_GLHMC_VFCEQPART_PMCEQSIZE_SHIFT)
  3652. #define I40E_GLHMC_VFDBCQPART(_i) (0x00132140 + ((_i) * 4)) /* _i=0...31 */ /* Reset: CORER */
  3653. #define I40E_GLHMC_VFDBCQPART_MAX_INDEX 31
  3654. #define I40E_GLHMC_VFDBCQPART_PMDBCQBASE_SHIFT 0
  3655. #define I40E_GLHMC_VFDBCQPART_PMDBCQBASE_MASK I40E_MASK(0x3FFF, I40E_GLHMC_VFDBCQPART_PMDBCQBASE_SHIFT)
  3656. #define I40E_GLHMC_VFDBCQPART_PMDBCQSIZE_SHIFT 16
  3657. #define I40E_GLHMC_VFDBCQPART_PMDBCQSIZE_MASK I40E_MASK(0x7FFF, I40E_GLHMC_VFDBCQPART_PMDBCQSIZE_SHIFT)
  3658. #define I40E_GLHMC_VFDBQPPART(_i) (0x00138E00 + ((_i) * 4)) /* _i=0...31 */ /* Reset: CORER */
  3659. #define I40E_GLHMC_VFDBQPPART_MAX_INDEX 31
  3660. #define I40E_GLHMC_VFDBQPPART_PMDBQPBASE_SHIFT 0
  3661. #define I40E_GLHMC_VFDBQPPART_PMDBQPBASE_MASK I40E_MASK(0x3FFF, I40E_GLHMC_VFDBQPPART_PMDBQPBASE_SHIFT)
  3662. #define I40E_GLHMC_VFDBQPPART_PMDBQPSIZE_SHIFT 16
  3663. #define I40E_GLHMC_VFDBQPPART_PMDBQPSIZE_MASK I40E_MASK(0x7FFF, I40E_GLHMC_VFDBQPPART_PMDBQPSIZE_SHIFT)
  3664. #define I40E_GLHMC_VFFSIAVBASE(_i) (0x000Cd600 + ((_i) * 4)) /* _i=0...31 */ /* Reset: CORER */
  3665. #define I40E_GLHMC_VFFSIAVBASE_MAX_INDEX 31
  3666. #define I40E_GLHMC_VFFSIAVBASE_FPMFSIAVBASE_SHIFT 0
  3667. #define I40E_GLHMC_VFFSIAVBASE_FPMFSIAVBASE_MASK I40E_MASK(0xFFFFFF, I40E_GLHMC_VFFSIAVBASE_FPMFSIAVBASE_SHIFT)
  3668. #define I40E_GLHMC_VFFSIAVCNT(_i) (0x000Cd700 + ((_i) * 4)) /* _i=0...31 */ /* Reset: CORER */
  3669. #define I40E_GLHMC_VFFSIAVCNT_MAX_INDEX 31
  3670. #define I40E_GLHMC_VFFSIAVCNT_FPMFSIAVCNT_SHIFT 0
  3671. #define I40E_GLHMC_VFFSIAVCNT_FPMFSIAVCNT_MASK I40E_MASK(0x1FFFFFFF, I40E_GLHMC_VFFSIAVCNT_FPMFSIAVCNT_SHIFT)
  3672. #define I40E_GLHMC_VFPDINV(_i) (0x000C8300 + ((_i) * 4)) /* _i=0...31 */ /* Reset: CORER */
  3673. #define I40E_GLHMC_VFPDINV_MAX_INDEX 31
  3674. #define I40E_GLHMC_VFPDINV_PMSDIDX_SHIFT 0
  3675. #define I40E_GLHMC_VFPDINV_PMSDIDX_MASK I40E_MASK(0xFFF, I40E_GLHMC_VFPDINV_PMSDIDX_SHIFT)
  3676. #define I40E_GLHMC_VFPDINV_PMSDPARTSEL_SHIFT 15
  3677. #define I40E_GLHMC_VFPDINV_PMSDPARTSEL_MASK I40E_MASK(0x1, I40E_GLHMC_VFPDINV_PMSDPARTSEL_SHIFT)
  3678. #define I40E_GLHMC_VFPDINV_PMPDIDX_SHIFT 16
  3679. #define I40E_GLHMC_VFPDINV_PMPDIDX_MASK I40E_MASK(0x1FF, I40E_GLHMC_VFPDINV_PMPDIDX_SHIFT)
  3680. #define I40E_GLHMC_VFPEARPBASE(_i) (0x000Cc800 + ((_i) * 4)) /* _i=0...31 */ /* Reset: CORER */
  3681. #define I40E_GLHMC_VFPEARPBASE_MAX_INDEX 31
  3682. #define I40E_GLHMC_VFPEARPBASE_FPMPEARPBASE_SHIFT 0
  3683. #define I40E_GLHMC_VFPEARPBASE_FPMPEARPBASE_MASK I40E_MASK(0xFFFFFF, I40E_GLHMC_VFPEARPBASE_FPMPEARPBASE_SHIFT)
  3684. #define I40E_GLHMC_VFPEARPCNT(_i) (0x000Cc900 + ((_i) * 4)) /* _i=0...31 */ /* Reset: CORER */
  3685. #define I40E_GLHMC_VFPEARPCNT_MAX_INDEX 31
  3686. #define I40E_GLHMC_VFPEARPCNT_FPMPEARPCNT_SHIFT 0
  3687. #define I40E_GLHMC_VFPEARPCNT_FPMPEARPCNT_MASK I40E_MASK(0x1FFFFFFF, I40E_GLHMC_VFPEARPCNT_FPMPEARPCNT_SHIFT)
  3688. #define I40E_GLHMC_VFPECQBASE(_i) (0x000Cc200 + ((_i) * 4)) /* _i=0...31 */ /* Reset: CORER */
  3689. #define I40E_GLHMC_VFPECQBASE_MAX_INDEX 31
  3690. #define I40E_GLHMC_VFPECQBASE_FPMPECQBASE_SHIFT 0
  3691. #define I40E_GLHMC_VFPECQBASE_FPMPECQBASE_MASK I40E_MASK(0xFFFFFF, I40E_GLHMC_VFPECQBASE_FPMPECQBASE_SHIFT)
  3692. #define I40E_GLHMC_VFPECQCNT(_i) (0x000Cc300 + ((_i) * 4)) /* _i=0...31 */ /* Reset: CORER */
  3693. #define I40E_GLHMC_VFPECQCNT_MAX_INDEX 31
  3694. #define I40E_GLHMC_VFPECQCNT_FPMPECQCNT_SHIFT 0
  3695. #define I40E_GLHMC_VFPECQCNT_FPMPECQCNT_MASK I40E_MASK(0x1FFFFFFF, I40E_GLHMC_VFPECQCNT_FPMPECQCNT_SHIFT)
  3696. #define I40E_GLHMC_VFPEHTCNT(_i) (0x000Cc700 + ((_i) * 4)) /* _i=0...31 */ /* Reset: CORER */
  3697. #define I40E_GLHMC_VFPEHTCNT_MAX_INDEX 31
  3698. #define I40E_GLHMC_VFPEHTCNT_FPMPEHTCNT_SHIFT 0
  3699. #define I40E_GLHMC_VFPEHTCNT_FPMPEHTCNT_MASK I40E_MASK(0x1FFFFFFF, I40E_GLHMC_VFPEHTCNT_FPMPEHTCNT_SHIFT)
  3700. #define I40E_GLHMC_VFPEHTEBASE(_i) (0x000Cc600 + ((_i) * 4)) /* _i=0...31 */ /* Reset: CORER */
  3701. #define I40E_GLHMC_VFPEHTEBASE_MAX_INDEX 31
  3702. #define I40E_GLHMC_VFPEHTEBASE_FPMPEHTEBASE_SHIFT 0
  3703. #define I40E_GLHMC_VFPEHTEBASE_FPMPEHTEBASE_MASK I40E_MASK(0xFFFFFF, I40E_GLHMC_VFPEHTEBASE_FPMPEHTEBASE_SHIFT)
  3704. #define I40E_GLHMC_VFPEMRBASE(_i) (0x000Ccc00 + ((_i) * 4)) /* _i=0...31 */ /* Reset: CORER */
  3705. #define I40E_GLHMC_VFPEMRBASE_MAX_INDEX 31
  3706. #define I40E_GLHMC_VFPEMRBASE_FPMPEMRBASE_SHIFT 0
  3707. #define I40E_GLHMC_VFPEMRBASE_FPMPEMRBASE_MASK I40E_MASK(0xFFFFFF, I40E_GLHMC_VFPEMRBASE_FPMPEMRBASE_SHIFT)
  3708. #define I40E_GLHMC_VFPEMRCNT(_i) (0x000Ccd00 + ((_i) * 4)) /* _i=0...31 */ /* Reset: CORER */
  3709. #define I40E_GLHMC_VFPEMRCNT_MAX_INDEX 31
  3710. #define I40E_GLHMC_VFPEMRCNT_FPMPEMRSZ_SHIFT 0
  3711. #define I40E_GLHMC_VFPEMRCNT_FPMPEMRSZ_MASK I40E_MASK(0x1FFFFFFF, I40E_GLHMC_VFPEMRCNT_FPMPEMRSZ_SHIFT)
  3712. #define I40E_GLHMC_VFPEPBLBASE(_i) (0x000Cd800 + ((_i) * 4)) /* _i=0...31 */ /* Reset: CORER */
  3713. #define I40E_GLHMC_VFPEPBLBASE_MAX_INDEX 31
  3714. #define I40E_GLHMC_VFPEPBLBASE_FPMPEPBLBASE_SHIFT 0
  3715. #define I40E_GLHMC_VFPEPBLBASE_FPMPEPBLBASE_MASK I40E_MASK(0xFFFFFF, I40E_GLHMC_VFPEPBLBASE_FPMPEPBLBASE_SHIFT)
  3716. #define I40E_GLHMC_VFPEPBLCNT(_i) (0x000Cd900 + ((_i) * 4)) /* _i=0...31 */ /* Reset: CORER */
  3717. #define I40E_GLHMC_VFPEPBLCNT_MAX_INDEX 31
  3718. #define I40E_GLHMC_VFPEPBLCNT_FPMPEPBLCNT_SHIFT 0
  3719. #define I40E_GLHMC_VFPEPBLCNT_FPMPEPBLCNT_MASK I40E_MASK(0x1FFFFFFF, I40E_GLHMC_VFPEPBLCNT_FPMPEPBLCNT_SHIFT)
  3720. #define I40E_GLHMC_VFPEQ1BASE(_i) (0x000Cd200 + ((_i) * 4)) /* _i=0...31 */ /* Reset: CORER */
  3721. #define I40E_GLHMC_VFPEQ1BASE_MAX_INDEX 31
  3722. #define I40E_GLHMC_VFPEQ1BASE_FPMPEQ1BASE_SHIFT 0
  3723. #define I40E_GLHMC_VFPEQ1BASE_FPMPEQ1BASE_MASK I40E_MASK(0xFFFFFF, I40E_GLHMC_VFPEQ1BASE_FPMPEQ1BASE_SHIFT)
  3724. #define I40E_GLHMC_VFPEQ1CNT(_i) (0x000Cd300 + ((_i) * 4)) /* _i=0...31 */ /* Reset: CORER */
  3725. #define I40E_GLHMC_VFPEQ1CNT_MAX_INDEX 31
  3726. #define I40E_GLHMC_VFPEQ1CNT_FPMPEQ1CNT_SHIFT 0
  3727. #define I40E_GLHMC_VFPEQ1CNT_FPMPEQ1CNT_MASK I40E_MASK(0x1FFFFFFF, I40E_GLHMC_VFPEQ1CNT_FPMPEQ1CNT_SHIFT)
  3728. #define I40E_GLHMC_VFPEQ1FLBASE(_i) (0x000Cd400 + ((_i) * 4)) /* _i=0...31 */ /* Reset: CORER */
  3729. #define I40E_GLHMC_VFPEQ1FLBASE_MAX_INDEX 31
  3730. #define I40E_GLHMC_VFPEQ1FLBASE_FPMPEQ1FLBASE_SHIFT 0
  3731. #define I40E_GLHMC_VFPEQ1FLBASE_FPMPEQ1FLBASE_MASK I40E_MASK(0xFFFFFF, I40E_GLHMC_VFPEQ1FLBASE_FPMPEQ1FLBASE_SHIFT)
  3732. #define I40E_GLHMC_VFPEQPBASE(_i) (0x000Cc000 + ((_i) * 4)) /* _i=0...31 */ /* Reset: CORER */
  3733. #define I40E_GLHMC_VFPEQPBASE_MAX_INDEX 31
  3734. #define I40E_GLHMC_VFPEQPBASE_FPMPEQPBASE_SHIFT 0
  3735. #define I40E_GLHMC_VFPEQPBASE_FPMPEQPBASE_MASK I40E_MASK(0xFFFFFF, I40E_GLHMC_VFPEQPBASE_FPMPEQPBASE_SHIFT)
  3736. #define I40E_GLHMC_VFPEQPCNT(_i) (0x000Cc100 + ((_i) * 4)) /* _i=0...31 */ /* Reset: CORER */
  3737. #define I40E_GLHMC_VFPEQPCNT_MAX_INDEX 31
  3738. #define I40E_GLHMC_VFPEQPCNT_FPMPEQPCNT_SHIFT 0
  3739. #define I40E_GLHMC_VFPEQPCNT_FPMPEQPCNT_MASK I40E_MASK(0x1FFFFFFF, I40E_GLHMC_VFPEQPCNT_FPMPEQPCNT_SHIFT)
  3740. #define I40E_GLHMC_VFPESRQBASE(_i) (0x000Cc400 + ((_i) * 4)) /* _i=0...31 */ /* Reset: CORER */
  3741. #define I40E_GLHMC_VFPESRQBASE_MAX_INDEX 31
  3742. #define I40E_GLHMC_VFPESRQBASE_FPMPESRQBASE_SHIFT 0
  3743. #define I40E_GLHMC_VFPESRQBASE_FPMPESRQBASE_MASK I40E_MASK(0xFFFFFF, I40E_GLHMC_VFPESRQBASE_FPMPESRQBASE_SHIFT)
  3744. #define I40E_GLHMC_VFPESRQCNT(_i) (0x000Cc500 + ((_i) * 4)) /* _i=0...31 */ /* Reset: CORER */
  3745. #define I40E_GLHMC_VFPESRQCNT_MAX_INDEX 31
  3746. #define I40E_GLHMC_VFPESRQCNT_FPMPESRQCNT_SHIFT 0
  3747. #define I40E_GLHMC_VFPESRQCNT_FPMPESRQCNT_MASK I40E_MASK(0x1FFFFFFF, I40E_GLHMC_VFPESRQCNT_FPMPESRQCNT_SHIFT)
  3748. #define I40E_GLHMC_VFPETIMERBASE(_i) (0x000CDA00 + ((_i) * 4)) /* _i=0...31 */ /* Reset: CORER */
  3749. #define I40E_GLHMC_VFPETIMERBASE_MAX_INDEX 31
  3750. #define I40E_GLHMC_VFPETIMERBASE_FPMPETIMERBASE_SHIFT 0
  3751. #define I40E_GLHMC_VFPETIMERBASE_FPMPETIMERBASE_MASK I40E_MASK(0xFFFFFF, I40E_GLHMC_VFPETIMERBASE_FPMPETIMERBASE_SHIFT)
  3752. #define I40E_GLHMC_VFPETIMERCNT(_i) (0x000CDB00 + ((_i) * 4)) /* _i=0...31 */ /* Reset: CORER */
  3753. #define I40E_GLHMC_VFPETIMERCNT_MAX_INDEX 31
  3754. #define I40E_GLHMC_VFPETIMERCNT_FPMPETIMERCNT_SHIFT 0
  3755. #define I40E_GLHMC_VFPETIMERCNT_FPMPETIMERCNT_MASK I40E_MASK(0x1FFFFFFF, I40E_GLHMC_VFPETIMERCNT_FPMPETIMERCNT_SHIFT)
  3756. #define I40E_GLHMC_VFPEXFBASE(_i) (0x000Cce00 + ((_i) * 4)) /* _i=0...31 */ /* Reset: CORER */
  3757. #define I40E_GLHMC_VFPEXFBASE_MAX_INDEX 31
  3758. #define I40E_GLHMC_VFPEXFBASE_FPMPEXFBASE_SHIFT 0
  3759. #define I40E_GLHMC_VFPEXFBASE_FPMPEXFBASE_MASK I40E_MASK(0xFFFFFF, I40E_GLHMC_VFPEXFBASE_FPMPEXFBASE_SHIFT)
  3760. #define I40E_GLHMC_VFPEXFCNT(_i) (0x000Ccf00 + ((_i) * 4)) /* _i=0...31 */ /* Reset: CORER */
  3761. #define I40E_GLHMC_VFPEXFCNT_MAX_INDEX 31
  3762. #define I40E_GLHMC_VFPEXFCNT_FPMPEXFCNT_SHIFT 0
  3763. #define I40E_GLHMC_VFPEXFCNT_FPMPEXFCNT_MASK I40E_MASK(0x1FFFFFFF, I40E_GLHMC_VFPEXFCNT_FPMPEXFCNT_SHIFT)
  3764. #define I40E_GLHMC_VFPEXFFLBASE(_i) (0x000Cd000 + ((_i) * 4)) /* _i=0...31 */ /* Reset: CORER */
  3765. #define I40E_GLHMC_VFPEXFFLBASE_MAX_INDEX 31
  3766. #define I40E_GLHMC_VFPEXFFLBASE_FPMPEXFFLBASE_SHIFT 0
  3767. #define I40E_GLHMC_VFPEXFFLBASE_FPMPEXFFLBASE_MASK I40E_MASK(0xFFFFFF, I40E_GLHMC_VFPEXFFLBASE_FPMPEXFFLBASE_SHIFT)
  3768. #define I40E_GLHMC_VFSDPART(_i) (0x000C8800 + ((_i) * 4)) /* _i=0...31 */ /* Reset: CORER */
  3769. #define I40E_GLHMC_VFSDPART_MAX_INDEX 31
  3770. #define I40E_GLHMC_VFSDPART_PMSDBASE_SHIFT 0
  3771. #define I40E_GLHMC_VFSDPART_PMSDBASE_MASK I40E_MASK(0xFFF, I40E_GLHMC_VFSDPART_PMSDBASE_SHIFT)
  3772. #define I40E_GLHMC_VFSDPART_PMSDSIZE_SHIFT 16
  3773. #define I40E_GLHMC_VFSDPART_PMSDSIZE_MASK I40E_MASK(0x1FFF, I40E_GLHMC_VFSDPART_PMSDSIZE_SHIFT)
  3774. #define I40E_GLPBLOC_CACHESIZE 0x000A80BC /* Reset: CORER */
  3775. #define I40E_GLPBLOC_CACHESIZE_WORD_SIZE_SHIFT 0
  3776. #define I40E_GLPBLOC_CACHESIZE_WORD_SIZE_MASK I40E_MASK(0xFF, I40E_GLPBLOC_CACHESIZE_WORD_SIZE_SHIFT)
  3777. #define I40E_GLPBLOC_CACHESIZE_SETS_SHIFT 8
  3778. #define I40E_GLPBLOC_CACHESIZE_SETS_MASK I40E_MASK(0xFFF, I40E_GLPBLOC_CACHESIZE_SETS_SHIFT)
  3779. #define I40E_GLPBLOC_CACHESIZE_WAYS_SHIFT 20
  3780. #define I40E_GLPBLOC_CACHESIZE_WAYS_MASK I40E_MASK(0xF, I40E_GLPBLOC_CACHESIZE_WAYS_SHIFT)
  3781. #define I40E_GLPDOC_CACHESIZE 0x000D0088 /* Reset: CORER */
  3782. #define I40E_GLPDOC_CACHESIZE_WORD_SIZE_SHIFT 0
  3783. #define I40E_GLPDOC_CACHESIZE_WORD_SIZE_MASK I40E_MASK(0xFF, I40E_GLPDOC_CACHESIZE_WORD_SIZE_SHIFT)
  3784. #define I40E_GLPDOC_CACHESIZE_SETS_SHIFT 8
  3785. #define I40E_GLPDOC_CACHESIZE_SETS_MASK I40E_MASK(0xFFF, I40E_GLPDOC_CACHESIZE_SETS_SHIFT)
  3786. #define I40E_GLPDOC_CACHESIZE_WAYS_SHIFT 20
  3787. #define I40E_GLPDOC_CACHESIZE_WAYS_MASK I40E_MASK(0xF, I40E_GLPDOC_CACHESIZE_WAYS_SHIFT)
  3788. #define I40E_GLPEOC_CACHESIZE 0x000A60E8 /* Reset: CORER */
  3789. #define I40E_GLPEOC_CACHESIZE_WORD_SIZE_SHIFT 0
  3790. #define I40E_GLPEOC_CACHESIZE_WORD_SIZE_MASK I40E_MASK(0xFF, I40E_GLPEOC_CACHESIZE_WORD_SIZE_SHIFT)
  3791. #define I40E_GLPEOC_CACHESIZE_SETS_SHIFT 8
  3792. #define I40E_GLPEOC_CACHESIZE_SETS_MASK I40E_MASK(0xFFF, I40E_GLPEOC_CACHESIZE_SETS_SHIFT)
  3793. #define I40E_GLPEOC_CACHESIZE_WAYS_SHIFT 20
  3794. #define I40E_GLPEOC_CACHESIZE_WAYS_MASK I40E_MASK(0xF, I40E_GLPEOC_CACHESIZE_WAYS_SHIFT)
  3795. #define I40E_PFHMC_PDINV_PMSDPARTSEL_SHIFT 15
  3796. #define I40E_PFHMC_PDINV_PMSDPARTSEL_MASK I40E_MASK(0x1, I40E_PFHMC_PDINV_PMSDPARTSEL_SHIFT)
  3797. #define I40E_PFHMC_SDCMD_PMSDPARTSEL_SHIFT 15
  3798. #define I40E_PFHMC_SDCMD_PMSDPARTSEL_MASK I40E_MASK(0x1, I40E_PFHMC_SDCMD_PMSDPARTSEL_SHIFT)
  3799. #define I40E_GL_PPRS_SPARE 0x000856E0 /* Reset: CORER */
  3800. #define I40E_GL_PPRS_SPARE_GL_PPRS_SPARE_SHIFT 0
  3801. #define I40E_GL_PPRS_SPARE_GL_PPRS_SPARE_MASK I40E_MASK(0xFFFFFFFF, I40E_GL_PPRS_SPARE_GL_PPRS_SPARE_SHIFT)
  3802. #define I40E_GL_TLAN_SPARE 0x000E64E0 /* Reset: CORER */
  3803. #define I40E_GL_TLAN_SPARE_GL_TLAN_SPARE_SHIFT 0
  3804. #define I40E_GL_TLAN_SPARE_GL_TLAN_SPARE_MASK I40E_MASK(0xFFFFFFFF, I40E_GL_TLAN_SPARE_GL_TLAN_SPARE_SHIFT)
  3805. #define I40E_GL_TUPM_SPARE 0x000a2230 /* Reset: CORER */
  3806. #define I40E_GL_TUPM_SPARE_GL_TUPM_SPARE_SHIFT 0
  3807. #define I40E_GL_TUPM_SPARE_GL_TUPM_SPARE_MASK I40E_MASK(0xFFFFFFFF, I40E_GL_TUPM_SPARE_GL_TUPM_SPARE_SHIFT)
  3808. #define I40E_GLGEN_CAR_DEBUG 0x000B81C0 /* Reset: POR */
  3809. #define I40E_GLGEN_CAR_DEBUG_CAR_UPPER_CORE_CLK_EN_SHIFT 0
  3810. #define I40E_GLGEN_CAR_DEBUG_CAR_UPPER_CORE_CLK_EN_MASK I40E_MASK(0x1, I40E_GLGEN_CAR_DEBUG_CAR_UPPER_CORE_CLK_EN_SHIFT)
  3811. #define I40E_GLGEN_CAR_DEBUG_CAR_PCIE_HIU_CLK_EN_SHIFT 1
  3812. #define I40E_GLGEN_CAR_DEBUG_CAR_PCIE_HIU_CLK_EN_MASK I40E_MASK(0x1, I40E_GLGEN_CAR_DEBUG_CAR_PCIE_HIU_CLK_EN_SHIFT)
  3813. #define I40E_GLGEN_CAR_DEBUG_CAR_PE_CLK_EN_SHIFT 2
  3814. #define I40E_GLGEN_CAR_DEBUG_CAR_PE_CLK_EN_MASK I40E_MASK(0x1, I40E_GLGEN_CAR_DEBUG_CAR_PE_CLK_EN_SHIFT)
  3815. #define I40E_GLGEN_CAR_DEBUG_CAR_PCIE_PRIM_CLK_ACTIVE_SHIFT 3
  3816. #define I40E_GLGEN_CAR_DEBUG_CAR_PCIE_PRIM_CLK_ACTIVE_MASK I40E_MASK(0x1, I40E_GLGEN_CAR_DEBUG_CAR_PCIE_PRIM_CLK_ACTIVE_SHIFT)
  3817. #define I40E_GLGEN_CAR_DEBUG_CDC_PE_ACTIVE_SHIFT 4
  3818. #define I40E_GLGEN_CAR_DEBUG_CDC_PE_ACTIVE_MASK I40E_MASK(0x1, I40E_GLGEN_CAR_DEBUG_CDC_PE_ACTIVE_SHIFT)
  3819. #define I40E_GLGEN_CAR_DEBUG_CAR_PCIE_RAW_PRST_RESET_N_SHIFT 5
  3820. #define I40E_GLGEN_CAR_DEBUG_CAR_PCIE_RAW_PRST_RESET_N_MASK I40E_MASK(0x1, I40E_GLGEN_CAR_DEBUG_CAR_PCIE_RAW_PRST_RESET_N_SHIFT)
  3821. #define I40E_GLGEN_CAR_DEBUG_CAR_PCIE_RAW_SCLR_RESET_N_SHIFT 6
  3822. #define I40E_GLGEN_CAR_DEBUG_CAR_PCIE_RAW_SCLR_RESET_N_MASK I40E_MASK(0x1, I40E_GLGEN_CAR_DEBUG_CAR_PCIE_RAW_SCLR_RESET_N_SHIFT)
  3823. #define I40E_GLGEN_CAR_DEBUG_CAR_PCIE_RAW_IB_RESET_N_SHIFT 7
  3824. #define I40E_GLGEN_CAR_DEBUG_CAR_PCIE_RAW_IB_RESET_N_MASK I40E_MASK(0x1, I40E_GLGEN_CAR_DEBUG_CAR_PCIE_RAW_IB_RESET_N_SHIFT)
  3825. #define I40E_GLGEN_CAR_DEBUG_CAR_PCIE_RAW_IMIB_RESET_N_SHIFT 8
  3826. #define I40E_GLGEN_CAR_DEBUG_CAR_PCIE_RAW_IMIB_RESET_N_MASK I40E_MASK(0x1, I40E_GLGEN_CAR_DEBUG_CAR_PCIE_RAW_IMIB_RESET_N_SHIFT)
  3827. #define I40E_GLGEN_CAR_DEBUG_CAR_RAW_EMP_RESET_N_SHIFT 9
  3828. #define I40E_GLGEN_CAR_DEBUG_CAR_RAW_EMP_RESET_N_MASK I40E_MASK(0x1, I40E_GLGEN_CAR_DEBUG_CAR_RAW_EMP_RESET_N_SHIFT)
  3829. #define I40E_GLGEN_CAR_DEBUG_CAR_RAW_GLOBAL_RESET_N_SHIFT 10
  3830. #define I40E_GLGEN_CAR_DEBUG_CAR_RAW_GLOBAL_RESET_N_MASK I40E_MASK(0x1, I40E_GLGEN_CAR_DEBUG_CAR_RAW_GLOBAL_RESET_N_SHIFT)
  3831. #define I40E_GLGEN_CAR_DEBUG_CAR_RAW_LAN_POWER_GOOD_SHIFT 11
  3832. #define I40E_GLGEN_CAR_DEBUG_CAR_RAW_LAN_POWER_GOOD_MASK I40E_MASK(0x1, I40E_GLGEN_CAR_DEBUG_CAR_RAW_LAN_POWER_GOOD_SHIFT)
  3833. #define I40E_GLGEN_CAR_DEBUG_CDC_IOSF_PRIMERY_RST_B_SHIFT 12
  3834. #define I40E_GLGEN_CAR_DEBUG_CDC_IOSF_PRIMERY_RST_B_MASK I40E_MASK(0x1, I40E_GLGEN_CAR_DEBUG_CDC_IOSF_PRIMERY_RST_B_SHIFT)
  3835. #define I40E_GLGEN_CAR_DEBUG_GBE_GLOBALRST_B_SHIFT 13
  3836. #define I40E_GLGEN_CAR_DEBUG_GBE_GLOBALRST_B_MASK I40E_MASK(0x1, I40E_GLGEN_CAR_DEBUG_GBE_GLOBALRST_B_SHIFT)
  3837. #define I40E_GLGEN_CAR_DEBUG_FLEEP_AL_GLOBR_DONE_SHIFT 14
  3838. #define I40E_GLGEN_CAR_DEBUG_FLEEP_AL_GLOBR_DONE_MASK I40E_MASK(0x1, I40E_GLGEN_CAR_DEBUG_FLEEP_AL_GLOBR_DONE_SHIFT)
  3839. #define I40E_GLGEN_MISC_SPARE 0x000880E0 /* Reset: POR */
  3840. #define I40E_GLGEN_MISC_SPARE_GLGEN_MISC_SPARE_SHIFT 0
  3841. #define I40E_GLGEN_MISC_SPARE_GLGEN_MISC_SPARE_MASK I40E_MASK(0xFFFFFFFF, I40E_GLGEN_MISC_SPARE_GLGEN_MISC_SPARE_SHIFT)
  3842. #define I40E_GL_UFUSE_SOC 0x000BE550 /* Reset: POR */
  3843. #define I40E_GL_UFUSE_SOC_PORT_MODE_SHIFT 0
  3844. #define I40E_GL_UFUSE_SOC_PORT_MODE_MASK I40E_MASK(0x3, I40E_GL_UFUSE_SOC_PORT_MODE_SHIFT)
  3845. #define I40E_GL_UFUSE_SOC_NIC_ID_SHIFT 2
  3846. #define I40E_GL_UFUSE_SOC_NIC_ID_MASK I40E_MASK(0x1, I40E_GL_UFUSE_SOC_NIC_ID_SHIFT)
  3847. #define I40E_GL_UFUSE_SOC_SPARE_FUSES_SHIFT 3
  3848. #define I40E_GL_UFUSE_SOC_SPARE_FUSES_MASK I40E_MASK(0x1FFF, I40E_GL_UFUSE_SOC_SPARE_FUSES_SHIFT)
  3849. #define I40E_PFINT_DYN_CTL0_WB_ON_ITR_SHIFT 30
  3850. #define I40E_PFINT_DYN_CTL0_WB_ON_ITR_MASK I40E_MASK(0x1, I40E_PFINT_DYN_CTL0_WB_ON_ITR_SHIFT)
  3851. #define I40E_PFINT_DYN_CTLN_WB_ON_ITR_SHIFT 30
  3852. #define I40E_PFINT_DYN_CTLN_WB_ON_ITR_MASK I40E_MASK(0x1, I40E_PFINT_DYN_CTLN_WB_ON_ITR_SHIFT)
  3853. #define I40E_VFINT_DYN_CTL0_WB_ON_ITR_SHIFT 30
  3854. #define I40E_VFINT_DYN_CTL0_WB_ON_ITR_MASK I40E_MASK(0x1, I40E_VFINT_DYN_CTL0_WB_ON_ITR_SHIFT)
  3855. #define I40E_VFINT_DYN_CTLN_WB_ON_ITR_SHIFT 30
  3856. #define I40E_VFINT_DYN_CTLN_WB_ON_ITR_MASK I40E_MASK(0x1, I40E_VFINT_DYN_CTLN_WB_ON_ITR_SHIFT)
  3857. #define I40E_VPLAN_QBASE(_VF) (0x00074800 + ((_VF) * 4)) /* _i=0...127 */ /* Reset: VFR */
  3858. #define I40E_VPLAN_QBASE_MAX_INDEX 127
  3859. #define I40E_VPLAN_QBASE_VFFIRSTQ_SHIFT 0
  3860. #define I40E_VPLAN_QBASE_VFFIRSTQ_MASK I40E_MASK(0x7FF, I40E_VPLAN_QBASE_VFFIRSTQ_SHIFT)
  3861. #define I40E_VPLAN_QBASE_VFNUMQ_SHIFT 11
  3862. #define I40E_VPLAN_QBASE_VFNUMQ_MASK I40E_MASK(0xFF, I40E_VPLAN_QBASE_VFNUMQ_SHIFT)
  3863. #define I40E_VPLAN_QBASE_VFQTABLE_ENA_SHIFT 31
  3864. #define I40E_VPLAN_QBASE_VFQTABLE_ENA_MASK I40E_MASK(0x1, I40E_VPLAN_QBASE_VFQTABLE_ENA_SHIFT)
  3865. #define I40E_PRTMAC_LINK_DOWN_COUNTER 0x001E2440 /* Reset: GLOBR */
  3866. #define I40E_PRTMAC_LINK_DOWN_COUNTER_LINK_DOWN_COUNTER_SHIFT 0
  3867. #define I40E_PRTMAC_LINK_DOWN_COUNTER_LINK_DOWN_COUNTER_MASK I40E_MASK(0xFFFF, I40E_PRTMAC_LINK_DOWN_COUNTER_LINK_DOWN_COUNTER_SHIFT)
  3868. #define I40E_GLNVM_AL_REQ 0x000B6164 /* Reset: POR */
  3869. #define I40E_GLNVM_AL_REQ_POR_SHIFT 0
  3870. #define I40E_GLNVM_AL_REQ_POR_MASK I40E_MASK(0x1, I40E_GLNVM_AL_REQ_POR_SHIFT)
  3871. #define I40E_GLNVM_AL_REQ_PCIE_IMIB_SHIFT 1
  3872. #define I40E_GLNVM_AL_REQ_PCIE_IMIB_MASK I40E_MASK(0x1, I40E_GLNVM_AL_REQ_PCIE_IMIB_SHIFT)
  3873. #define I40E_GLNVM_AL_REQ_GLOBR_SHIFT 2
  3874. #define I40E_GLNVM_AL_REQ_GLOBR_MASK I40E_MASK(0x1, I40E_GLNVM_AL_REQ_GLOBR_SHIFT)
  3875. #define I40E_GLNVM_AL_REQ_CORER_SHIFT 3
  3876. #define I40E_GLNVM_AL_REQ_CORER_MASK I40E_MASK(0x1, I40E_GLNVM_AL_REQ_CORER_SHIFT)
  3877. #define I40E_GLNVM_AL_REQ_PE_SHIFT 4
  3878. #define I40E_GLNVM_AL_REQ_PE_MASK I40E_MASK(0x1, I40E_GLNVM_AL_REQ_PE_SHIFT)
  3879. #define I40E_GLNVM_AL_REQ_PCIE_IMIB_ASSERT_SHIFT 5
  3880. #define I40E_GLNVM_AL_REQ_PCIE_IMIB_ASSERT_MASK I40E_MASK(0x1, I40E_GLNVM_AL_REQ_PCIE_IMIB_ASSERT_SHIFT)
  3881. #define I40E_GLNVM_ALTIMERS 0x000B6140 /* Reset: POR */
  3882. #define I40E_GLNVM_ALTIMERS_PCI_ALTIMER_SHIFT 0
  3883. #define I40E_GLNVM_ALTIMERS_PCI_ALTIMER_MASK I40E_MASK(0xFFF, I40E_GLNVM_ALTIMERS_PCI_ALTIMER_SHIFT)
  3884. #define I40E_GLNVM_ALTIMERS_GEN_ALTIMER_SHIFT 12
  3885. #define I40E_GLNVM_ALTIMERS_GEN_ALTIMER_MASK I40E_MASK(0xFFFFF, I40E_GLNVM_ALTIMERS_GEN_ALTIMER_SHIFT)
  3886. #define I40E_GLNVM_FLA 0x000B6108 /* Reset: POR */
  3887. #define I40E_GLNVM_FLA_LOCKED_SHIFT 6
  3888. #define I40E_GLNVM_FLA_LOCKED_MASK I40E_MASK(0x1, I40E_GLNVM_FLA_LOCKED_SHIFT)
  3889. #define I40E_GLNVM_ULD 0x000B6008 /* Reset: POR */
  3890. #define I40E_GLNVM_ULD_PCIER_DONE_SHIFT 0
  3891. #define I40E_GLNVM_ULD_PCIER_DONE_MASK I40E_MASK(0x1, I40E_GLNVM_ULD_PCIER_DONE_SHIFT)
  3892. #define I40E_GLNVM_ULD_PCIER_DONE_1_SHIFT 1
  3893. #define I40E_GLNVM_ULD_PCIER_DONE_1_MASK I40E_MASK(0x1, I40E_GLNVM_ULD_PCIER_DONE_1_SHIFT)
  3894. #define I40E_GLNVM_ULD_CORER_DONE_SHIFT 3
  3895. #define I40E_GLNVM_ULD_CORER_DONE_MASK I40E_MASK(0x1, I40E_GLNVM_ULD_CORER_DONE_SHIFT)
  3896. #define I40E_GLNVM_ULD_GLOBR_DONE_SHIFT 4
  3897. #define I40E_GLNVM_ULD_GLOBR_DONE_MASK I40E_MASK(0x1, I40E_GLNVM_ULD_GLOBR_DONE_SHIFT)
  3898. #define I40E_GLNVM_ULD_POR_DONE_SHIFT 5
  3899. #define I40E_GLNVM_ULD_POR_DONE_MASK I40E_MASK(0x1, I40E_GLNVM_ULD_POR_DONE_SHIFT)
  3900. #define I40E_GLNVM_ULD_POR_DONE_1_SHIFT 8
  3901. #define I40E_GLNVM_ULD_POR_DONE_1_MASK I40E_MASK(0x1, I40E_GLNVM_ULD_POR_DONE_1_SHIFT)
  3902. #define I40E_GLNVM_ULD_PCIER_DONE_2_SHIFT 9
  3903. #define I40E_GLNVM_ULD_PCIER_DONE_2_MASK I40E_MASK(0x1, I40E_GLNVM_ULD_PCIER_DONE_2_SHIFT)
  3904. #define I40E_GLNVM_ULD_PE_DONE_SHIFT 10
  3905. #define I40E_GLNVM_ULD_PE_DONE_MASK I40E_MASK(0x1, I40E_GLNVM_ULD_PE_DONE_SHIFT)
  3906. #define I40E_GLNVM_ULT 0x000B6154 /* Reset: POR */
  3907. #define I40E_GLNVM_ULT_CONF_PCIR_AE_SHIFT 0
  3908. #define I40E_GLNVM_ULT_CONF_PCIR_AE_MASK I40E_MASK(0x1, I40E_GLNVM_ULT_CONF_PCIR_AE_SHIFT)
  3909. #define I40E_GLNVM_ULT_CONF_PCIRTL_AE_SHIFT 1
  3910. #define I40E_GLNVM_ULT_CONF_PCIRTL_AE_MASK I40E_MASK(0x1, I40E_GLNVM_ULT_CONF_PCIRTL_AE_SHIFT)
  3911. #define I40E_GLNVM_ULT_RESERVED_1_SHIFT 2
  3912. #define I40E_GLNVM_ULT_RESERVED_1_MASK I40E_MASK(0x1, I40E_GLNVM_ULT_RESERVED_1_SHIFT)
  3913. #define I40E_GLNVM_ULT_CONF_CORE_AE_SHIFT 3
  3914. #define I40E_GLNVM_ULT_CONF_CORE_AE_MASK I40E_MASK(0x1, I40E_GLNVM_ULT_CONF_CORE_AE_SHIFT)
  3915. #define I40E_GLNVM_ULT_CONF_GLOBAL_AE_SHIFT 4
  3916. #define I40E_GLNVM_ULT_CONF_GLOBAL_AE_MASK I40E_MASK(0x1, I40E_GLNVM_ULT_CONF_GLOBAL_AE_SHIFT)
  3917. #define I40E_GLNVM_ULT_CONF_POR_AE_SHIFT 5
  3918. #define I40E_GLNVM_ULT_CONF_POR_AE_MASK I40E_MASK(0x1, I40E_GLNVM_ULT_CONF_POR_AE_SHIFT)
  3919. #define I40E_GLNVM_ULT_RESERVED_2_SHIFT 6
  3920. #define I40E_GLNVM_ULT_RESERVED_2_MASK I40E_MASK(0x1, I40E_GLNVM_ULT_RESERVED_2_SHIFT)
  3921. #define I40E_GLNVM_ULT_RESERVED_3_SHIFT 7
  3922. #define I40E_GLNVM_ULT_RESERVED_3_MASK I40E_MASK(0x1, I40E_GLNVM_ULT_RESERVED_3_SHIFT)
  3923. #define I40E_GLNVM_ULT_CONF_EMP_AE_SHIFT 8
  3924. #define I40E_GLNVM_ULT_CONF_EMP_AE_MASK I40E_MASK(0x1, I40E_GLNVM_ULT_CONF_EMP_AE_SHIFT)
  3925. #define I40E_GLNVM_ULT_CONF_PCIALT_AE_SHIFT 9
  3926. #define I40E_GLNVM_ULT_CONF_PCIALT_AE_MASK I40E_MASK(0x1, I40E_GLNVM_ULT_CONF_PCIALT_AE_SHIFT)
  3927. #define I40E_GLNVM_ULT_RESERVED_4_SHIFT 10
  3928. #define I40E_GLNVM_ULT_RESERVED_4_MASK I40E_MASK(0x3FFFFF, I40E_GLNVM_ULT_RESERVED_4_SHIFT)
  3929. #define I40E_MEM_INIT_DONE_STAT 0x000B615C /* Reset: POR */
  3930. #define I40E_MEM_INIT_DONE_STAT_CMLAN_MEM_INIT_DONE_SHIFT 0
  3931. #define I40E_MEM_INIT_DONE_STAT_CMLAN_MEM_INIT_DONE_MASK I40E_MASK(0x1, I40E_MEM_INIT_DONE_STAT_CMLAN_MEM_INIT_DONE_SHIFT)
  3932. #define I40E_MEM_INIT_DONE_STAT_PMAT_MEM_INIT_DONE_SHIFT 1
  3933. #define I40E_MEM_INIT_DONE_STAT_PMAT_MEM_INIT_DONE_MASK I40E_MASK(0x1, I40E_MEM_INIT_DONE_STAT_PMAT_MEM_INIT_DONE_SHIFT)
  3934. #define I40E_MEM_INIT_DONE_STAT_RCU_MEM_INIT_DONE_SHIFT 2
  3935. #define I40E_MEM_INIT_DONE_STAT_RCU_MEM_INIT_DONE_MASK I40E_MASK(0x1, I40E_MEM_INIT_DONE_STAT_RCU_MEM_INIT_DONE_SHIFT)
  3936. #define I40E_MEM_INIT_DONE_STAT_TDPU_MEM_INIT_DONE_SHIFT 3
  3937. #define I40E_MEM_INIT_DONE_STAT_TDPU_MEM_INIT_DONE_MASK I40E_MASK(0x1, I40E_MEM_INIT_DONE_STAT_TDPU_MEM_INIT_DONE_SHIFT)
  3938. #define I40E_MEM_INIT_DONE_STAT_TLAN_MEM_INIT_DONE_SHIFT 4
  3939. #define I40E_MEM_INIT_DONE_STAT_TLAN_MEM_INIT_DONE_MASK I40E_MASK(0x1, I40E_MEM_INIT_DONE_STAT_TLAN_MEM_INIT_DONE_SHIFT)
  3940. #define I40E_MEM_INIT_DONE_STAT_RLAN_MEM_INIT_DONE_SHIFT 5
  3941. #define I40E_MEM_INIT_DONE_STAT_RLAN_MEM_INIT_DONE_MASK I40E_MASK(0x1, I40E_MEM_INIT_DONE_STAT_RLAN_MEM_INIT_DONE_SHIFT)
  3942. #define I40E_MEM_INIT_DONE_STAT_RDPU_MEM_INIT_DONE_SHIFT 6
  3943. #define I40E_MEM_INIT_DONE_STAT_RDPU_MEM_INIT_DONE_MASK I40E_MASK(0x1, I40E_MEM_INIT_DONE_STAT_RDPU_MEM_INIT_DONE_SHIFT)
  3944. #define I40E_MEM_INIT_DONE_STAT_PPRS_MEM_INIT_DONE_SHIFT 7
  3945. #define I40E_MEM_INIT_DONE_STAT_PPRS_MEM_INIT_DONE_MASK I40E_MASK(0x1, I40E_MEM_INIT_DONE_STAT_PPRS_MEM_INIT_DONE_SHIFT)
  3946. #define I40E_MEM_INIT_DONE_STAT_RPB_MEM_INIT_DONE_SHIFT 8
  3947. #define I40E_MEM_INIT_DONE_STAT_RPB_MEM_INIT_DONE_MASK I40E_MASK(0x1, I40E_MEM_INIT_DONE_STAT_RPB_MEM_INIT_DONE_SHIFT)
  3948. #define I40E_MEM_INIT_DONE_STAT_TPB_MEM_INIT_DONE_SHIFT 9
  3949. #define I40E_MEM_INIT_DONE_STAT_TPB_MEM_INIT_DONE_MASK I40E_MASK(0x1, I40E_MEM_INIT_DONE_STAT_TPB_MEM_INIT_DONE_SHIFT)
  3950. #define I40E_MEM_INIT_DONE_STAT_FOC_MEM_INIT_DONE_SHIFT 10
  3951. #define I40E_MEM_INIT_DONE_STAT_FOC_MEM_INIT_DONE_MASK I40E_MASK(0x1, I40E_MEM_INIT_DONE_STAT_FOC_MEM_INIT_DONE_SHIFT)
  3952. #define I40E_MEM_INIT_DONE_STAT_TSCD_MEM_INIT_DONE_SHIFT 11
  3953. #define I40E_MEM_INIT_DONE_STAT_TSCD_MEM_INIT_DONE_MASK I40E_MASK(0x1, I40E_MEM_INIT_DONE_STAT_TSCD_MEM_INIT_DONE_SHIFT)
  3954. #define I40E_MEM_INIT_DONE_STAT_TCB_MEM_INIT_DONE_SHIFT 12
  3955. #define I40E_MEM_INIT_DONE_STAT_TCB_MEM_INIT_DONE_MASK I40E_MASK(0x1, I40E_MEM_INIT_DONE_STAT_TCB_MEM_INIT_DONE_SHIFT)
  3956. #define I40E_MEM_INIT_DONE_STAT_RCB_MEM_INIT_DONE_SHIFT 13
  3957. #define I40E_MEM_INIT_DONE_STAT_RCB_MEM_INIT_DONE_MASK I40E_MASK(0x1, I40E_MEM_INIT_DONE_STAT_RCB_MEM_INIT_DONE_SHIFT)
  3958. #define I40E_MEM_INIT_DONE_STAT_WUC_MEM_INIT_DONE_SHIFT 14
  3959. #define I40E_MEM_INIT_DONE_STAT_WUC_MEM_INIT_DONE_MASK I40E_MASK(0x1, I40E_MEM_INIT_DONE_STAT_WUC_MEM_INIT_DONE_SHIFT)
  3960. #define I40E_MEM_INIT_DONE_STAT_STAT_MEM_INIT_DONE_SHIFT 15
  3961. #define I40E_MEM_INIT_DONE_STAT_STAT_MEM_INIT_DONE_MASK I40E_MASK(0x1, I40E_MEM_INIT_DONE_STAT_STAT_MEM_INIT_DONE_SHIFT)
  3962. #define I40E_MEM_INIT_DONE_STAT_ITR_MEM_INIT_DONE_SHIFT 16
  3963. #define I40E_MEM_INIT_DONE_STAT_ITR_MEM_INIT_DONE_MASK I40E_MASK(0x1, I40E_MEM_INIT_DONE_STAT_ITR_MEM_INIT_DONE_SHIFT)
  3964. #define I40E_MNGSB_DADD 0x000B7030 /* Reset: POR */
  3965. #define I40E_MNGSB_DADD_ADDR_SHIFT 0
  3966. #define I40E_MNGSB_DADD_ADDR_MASK I40E_MASK(0xFFFFFFFF, I40E_MNGSB_DADD_ADDR_SHIFT)
  3967. #define I40E_MNGSB_DCNT 0x000B7034 /* Reset: POR */
  3968. #define I40E_MNGSB_DCNT_BYTE_CNT_SHIFT 0
  3969. #define I40E_MNGSB_DCNT_BYTE_CNT_MASK I40E_MASK(0xFFFFFFFF, I40E_MNGSB_DCNT_BYTE_CNT_SHIFT)
  3970. #define I40E_MNGSB_MSGCTL 0x000B7020 /* Reset: POR */
  3971. #define I40E_MNGSB_MSGCTL_HDR_DWS_SHIFT 0
  3972. #define I40E_MNGSB_MSGCTL_HDR_DWS_MASK I40E_MASK(0x3, I40E_MNGSB_MSGCTL_HDR_DWS_SHIFT)
  3973. #define I40E_MNGSB_MSGCTL_EXP_RDW_SHIFT 8
  3974. #define I40E_MNGSB_MSGCTL_EXP_RDW_MASK I40E_MASK(0x1FF, I40E_MNGSB_MSGCTL_EXP_RDW_SHIFT)
  3975. #define I40E_MNGSB_MSGCTL_MSG_MODE_SHIFT 26
  3976. #define I40E_MNGSB_MSGCTL_MSG_MODE_MASK I40E_MASK(0x3, I40E_MNGSB_MSGCTL_MSG_MODE_SHIFT)
  3977. #define I40E_MNGSB_MSGCTL_TOKEN_MODE_SHIFT 28
  3978. #define I40E_MNGSB_MSGCTL_TOKEN_MODE_MASK I40E_MASK(0x3, I40E_MNGSB_MSGCTL_TOKEN_MODE_SHIFT)
  3979. #define I40E_MNGSB_MSGCTL_BARCLR_SHIFT 30
  3980. #define I40E_MNGSB_MSGCTL_BARCLR_MASK I40E_MASK(0x1, I40E_MNGSB_MSGCTL_BARCLR_SHIFT)
  3981. #define I40E_MNGSB_MSGCTL_CMDV_SHIFT 31
  3982. #define I40E_MNGSB_MSGCTL_CMDV_MASK I40E_MASK(0x1, I40E_MNGSB_MSGCTL_CMDV_SHIFT)
  3983. #define I40E_MNGSB_RDATA 0x000B7300 /* Reset: POR */
  3984. #define I40E_MNGSB_RDATA_DATA_SHIFT 0
  3985. #define I40E_MNGSB_RDATA_DATA_MASK I40E_MASK(0xFFFFFFFF, I40E_MNGSB_RDATA_DATA_SHIFT)
  3986. #define I40E_MNGSB_RHDR0 0x000B72FC /* Reset: POR */
  3987. #define I40E_MNGSB_RHDR0_DESTINATION_SHIFT 0
  3988. #define I40E_MNGSB_RHDR0_DESTINATION_MASK I40E_MASK(0xFF, I40E_MNGSB_RHDR0_DESTINATION_SHIFT)
  3989. #define I40E_MNGSB_RHDR0_SOURCE_SHIFT 8
  3990. #define I40E_MNGSB_RHDR0_SOURCE_MASK I40E_MASK(0xFF, I40E_MNGSB_RHDR0_SOURCE_SHIFT)
  3991. #define I40E_MNGSB_RHDR0_OPCODE_SHIFT 16
  3992. #define I40E_MNGSB_RHDR0_OPCODE_MASK I40E_MASK(0xFF, I40E_MNGSB_RHDR0_OPCODE_SHIFT)
  3993. #define I40E_MNGSB_RHDR0_TAG_SHIFT 24
  3994. #define I40E_MNGSB_RHDR0_TAG_MASK I40E_MASK(0x7, I40E_MNGSB_RHDR0_TAG_SHIFT)
  3995. #define I40E_MNGSB_RHDR0_RESPONSE_SHIFT 27
  3996. #define I40E_MNGSB_RHDR0_RESPONSE_MASK I40E_MASK(0x7, I40E_MNGSB_RHDR0_RESPONSE_SHIFT)
  3997. #define I40E_MNGSB_RHDR0_EH_SHIFT 31
  3998. #define I40E_MNGSB_RHDR0_EH_MASK I40E_MASK(0x1, I40E_MNGSB_RHDR0_EH_SHIFT)
  3999. #define I40E_MNGSB_RSPCTL 0x000B7024 /* Reset: POR */
  4000. #define I40E_MNGSB_RSPCTL_DMA_MSG_DWORDS_SHIFT 0
  4001. #define I40E_MNGSB_RSPCTL_DMA_MSG_DWORDS_MASK I40E_MASK(0x1FF, I40E_MNGSB_RSPCTL_DMA_MSG_DWORDS_SHIFT)
  4002. #define I40E_MNGSB_RSPCTL_RSP_MODE_SHIFT 26
  4003. #define I40E_MNGSB_RSPCTL_RSP_MODE_MASK I40E_MASK(0x3, I40E_MNGSB_RSPCTL_RSP_MODE_SHIFT)
  4004. #define I40E_MNGSB_RSPCTL_RSP_BAD_LEN_SHIFT 30
  4005. #define I40E_MNGSB_RSPCTL_RSP_BAD_LEN_MASK I40E_MASK(0x1, I40E_MNGSB_RSPCTL_RSP_BAD_LEN_SHIFT)
  4006. #define I40E_MNGSB_RSPCTL_RSP_ERR_SHIFT 31
  4007. #define I40E_MNGSB_RSPCTL_RSP_ERR_MASK I40E_MASK(0x1, I40E_MNGSB_RSPCTL_RSP_ERR_SHIFT)
  4008. #define I40E_MNGSB_WDATA 0x000B7100 /* Reset: POR */
  4009. #define I40E_MNGSB_WDATA_DATA_SHIFT 0
  4010. #define I40E_MNGSB_WDATA_DATA_MASK I40E_MASK(0xFFFFFFFF, I40E_MNGSB_WDATA_DATA_SHIFT)
  4011. #define I40E_MNGSB_WHDR0 0x000B70F4 /* Reset: POR */
  4012. #define I40E_MNGSB_WHDR0_RAW_DEST_SHIFT 0
  4013. #define I40E_MNGSB_WHDR0_RAW_DEST_MASK I40E_MASK(0xFF, I40E_MNGSB_WHDR0_RAW_DEST_SHIFT)
  4014. #define I40E_MNGSB_WHDR0_DEST_SEL_SHIFT 12
  4015. #define I40E_MNGSB_WHDR0_DEST_SEL_MASK I40E_MASK(0xF, I40E_MNGSB_WHDR0_DEST_SEL_SHIFT)
  4016. #define I40E_MNGSB_WHDR0_OPCODE_SEL_SHIFT 16
  4017. #define I40E_MNGSB_WHDR0_OPCODE_SEL_MASK I40E_MASK(0xFF, I40E_MNGSB_WHDR0_OPCODE_SEL_SHIFT)
  4018. #define I40E_MNGSB_WHDR0_TAG_SHIFT 24
  4019. #define I40E_MNGSB_WHDR0_TAG_MASK I40E_MASK(0x7F, I40E_MNGSB_WHDR0_TAG_SHIFT)
  4020. #define I40E_MNGSB_WHDR1 0x000B70F8 /* Reset: POR */
  4021. #define I40E_MNGSB_WHDR1_ADDR_SHIFT 0
  4022. #define I40E_MNGSB_WHDR1_ADDR_MASK I40E_MASK(0xFFFFFFFF, I40E_MNGSB_WHDR1_ADDR_SHIFT)
  4023. #define I40E_MNGSB_WHDR2 0x000B70FC /* Reset: POR */
  4024. #define I40E_MNGSB_WHDR2_LENGTH_SHIFT 0
  4025. #define I40E_MNGSB_WHDR2_LENGTH_MASK I40E_MASK(0xFFFFFFFF, I40E_MNGSB_WHDR2_LENGTH_SHIFT)
  4026. #define I40E_GLPCI_CAPSUP_WAKUP_EN_SHIFT 21
  4027. #define I40E_GLPCI_CAPSUP_WAKUP_EN_MASK I40E_MASK(0x1, I40E_GLPCI_CAPSUP_WAKUP_EN_SHIFT)
  4028. #define I40E_GLPCI_CUR_CLNT_COMMON 0x0009CA18 /* Reset: PCIR */
  4029. #define I40E_GLPCI_CUR_CLNT_COMMON_DATA_LINES_SHIFT 0
  4030. #define I40E_GLPCI_CUR_CLNT_COMMON_DATA_LINES_MASK I40E_MASK(0xFFFF, I40E_GLPCI_CUR_CLNT_COMMON_DATA_LINES_SHIFT)
  4031. #define I40E_GLPCI_CUR_CLNT_COMMON_OSR_SHIFT 16
  4032. #define I40E_GLPCI_CUR_CLNT_COMMON_OSR_MASK I40E_MASK(0xFFFF, I40E_GLPCI_CUR_CLNT_COMMON_OSR_SHIFT)
  4033. #define I40E_GLPCI_CUR_CLNT_PIPEMON 0x0009CA20 /* Reset: PCIR */
  4034. #define I40E_GLPCI_CUR_CLNT_PIPEMON_DATA_LINES_SHIFT 0
  4035. #define I40E_GLPCI_CUR_CLNT_PIPEMON_DATA_LINES_MASK I40E_MASK(0xFFFF, I40E_GLPCI_CUR_CLNT_PIPEMON_DATA_LINES_SHIFT)
  4036. #define I40E_GLPCI_CUR_MNG_ALWD 0x0009c514 /* Reset: PCIR */
  4037. #define I40E_GLPCI_CUR_MNG_ALWD_DATA_LINES_SHIFT 0
  4038. #define I40E_GLPCI_CUR_MNG_ALWD_DATA_LINES_MASK I40E_MASK(0xFFFF, I40E_GLPCI_CUR_MNG_ALWD_DATA_LINES_SHIFT)
  4039. #define I40E_GLPCI_CUR_MNG_ALWD_OSR_SHIFT 16
  4040. #define I40E_GLPCI_CUR_MNG_ALWD_OSR_MASK I40E_MASK(0xFFFF, I40E_GLPCI_CUR_MNG_ALWD_OSR_SHIFT)
  4041. #define I40E_GLPCI_CUR_MNG_RSVD 0x0009c594 /* Reset: PCIR */
  4042. #define I40E_GLPCI_CUR_MNG_RSVD_DATA_LINES_SHIFT 0
  4043. #define I40E_GLPCI_CUR_MNG_RSVD_DATA_LINES_MASK I40E_MASK(0xFFFF, I40E_GLPCI_CUR_MNG_RSVD_DATA_LINES_SHIFT)
  4044. #define I40E_GLPCI_CUR_MNG_RSVD_OSR_SHIFT 16
  4045. #define I40E_GLPCI_CUR_MNG_RSVD_OSR_MASK I40E_MASK(0xFFFF, I40E_GLPCI_CUR_MNG_RSVD_OSR_SHIFT)
  4046. #define I40E_GLPCI_CUR_PMAT_ALWD 0x0009c510 /* Reset: PCIR */
  4047. #define I40E_GLPCI_CUR_PMAT_ALWD_DATA_LINES_SHIFT 0
  4048. #define I40E_GLPCI_CUR_PMAT_ALWD_DATA_LINES_MASK I40E_MASK(0xFFFF, I40E_GLPCI_CUR_PMAT_ALWD_DATA_LINES_SHIFT)
  4049. #define I40E_GLPCI_CUR_PMAT_ALWD_OSR_SHIFT 16
  4050. #define I40E_GLPCI_CUR_PMAT_ALWD_OSR_MASK I40E_MASK(0xFFFF, I40E_GLPCI_CUR_PMAT_ALWD_OSR_SHIFT)
  4051. #define I40E_GLPCI_CUR_PMAT_RSVD 0x0009c590 /* Reset: PCIR */
  4052. #define I40E_GLPCI_CUR_PMAT_RSVD_DATA_LINES_SHIFT 0
  4053. #define I40E_GLPCI_CUR_PMAT_RSVD_DATA_LINES_MASK I40E_MASK(0xFFFF, I40E_GLPCI_CUR_PMAT_RSVD_DATA_LINES_SHIFT)
  4054. #define I40E_GLPCI_CUR_PMAT_RSVD_OSR_SHIFT 16
  4055. #define I40E_GLPCI_CUR_PMAT_RSVD_OSR_MASK I40E_MASK(0xFFFF, I40E_GLPCI_CUR_PMAT_RSVD_OSR_SHIFT)
  4056. #define I40E_GLPCI_CUR_RLAN_ALWD 0x0009c500 /* Reset: PCIR */
  4057. #define I40E_GLPCI_CUR_RLAN_ALWD_DATA_LINES_SHIFT 0
  4058. #define I40E_GLPCI_CUR_RLAN_ALWD_DATA_LINES_MASK I40E_MASK(0xFFFF, I40E_GLPCI_CUR_RLAN_ALWD_DATA_LINES_SHIFT)
  4059. #define I40E_GLPCI_CUR_RLAN_ALWD_OSR_SHIFT 16
  4060. #define I40E_GLPCI_CUR_RLAN_ALWD_OSR_MASK I40E_MASK(0xFFFF, I40E_GLPCI_CUR_RLAN_ALWD_OSR_SHIFT)
  4061. #define I40E_GLPCI_CUR_RLAN_RSVD 0x0009c580 /* Reset: PCIR */
  4062. #define I40E_GLPCI_CUR_RLAN_RSVD_DATA_LINES_SHIFT 0
  4063. #define I40E_GLPCI_CUR_RLAN_RSVD_DATA_LINES_MASK I40E_MASK(0xFFFF, I40E_GLPCI_CUR_RLAN_RSVD_DATA_LINES_SHIFT)
  4064. #define I40E_GLPCI_CUR_RLAN_RSVD_OSR_SHIFT 16
  4065. #define I40E_GLPCI_CUR_RLAN_RSVD_OSR_MASK I40E_MASK(0xFFFF, I40E_GLPCI_CUR_RLAN_RSVD_OSR_SHIFT)
  4066. #define I40E_GLPCI_CUR_RXPE_ALWD 0x0009c508 /* Reset: PCIR */
  4067. #define I40E_GLPCI_CUR_RXPE_ALWD_DATA_LINES_SHIFT 0
  4068. #define I40E_GLPCI_CUR_RXPE_ALWD_DATA_LINES_MASK I40E_MASK(0xFFFF, I40E_GLPCI_CUR_RXPE_ALWD_DATA_LINES_SHIFT)
  4069. #define I40E_GLPCI_CUR_RXPE_ALWD_OSR_SHIFT 16
  4070. #define I40E_GLPCI_CUR_RXPE_ALWD_OSR_MASK I40E_MASK(0xFFFF, I40E_GLPCI_CUR_RXPE_ALWD_OSR_SHIFT)
  4071. #define I40E_GLPCI_CUR_RXPE_RSVD 0x0009c588 /* Reset: PCIR */
  4072. #define I40E_GLPCI_CUR_RXPE_RSVD_DATA_LINES_SHIFT 0
  4073. #define I40E_GLPCI_CUR_RXPE_RSVD_DATA_LINES_MASK I40E_MASK(0xFFFF, I40E_GLPCI_CUR_RXPE_RSVD_DATA_LINES_SHIFT)
  4074. #define I40E_GLPCI_CUR_RXPE_RSVD_OSR_SHIFT 16
  4075. #define I40E_GLPCI_CUR_RXPE_RSVD_OSR_MASK I40E_MASK(0xFFFF, I40E_GLPCI_CUR_RXPE_RSVD_OSR_SHIFT)
  4076. #define I40E_GLPCI_CUR_TDPU_ALWD 0x0009c518 /* Reset: PCIR */
  4077. #define I40E_GLPCI_CUR_TDPU_ALWD_DATA_LINES_SHIFT 0
  4078. #define I40E_GLPCI_CUR_TDPU_ALWD_DATA_LINES_MASK I40E_MASK(0xFFFF, I40E_GLPCI_CUR_TDPU_ALWD_DATA_LINES_SHIFT)
  4079. #define I40E_GLPCI_CUR_TDPU_ALWD_OSR_SHIFT 16
  4080. #define I40E_GLPCI_CUR_TDPU_ALWD_OSR_MASK I40E_MASK(0xFFFF, I40E_GLPCI_CUR_TDPU_ALWD_OSR_SHIFT)
  4081. #define I40E_GLPCI_CUR_TDPU_RSVD 0x0009c598 /* Reset: PCIR */
  4082. #define I40E_GLPCI_CUR_TDPU_RSVD_DATA_LINES_SHIFT 0
  4083. #define I40E_GLPCI_CUR_TDPU_RSVD_DATA_LINES_MASK I40E_MASK(0xFFFF, I40E_GLPCI_CUR_TDPU_RSVD_DATA_LINES_SHIFT)
  4084. #define I40E_GLPCI_CUR_TDPU_RSVD_OSR_SHIFT 16
  4085. #define I40E_GLPCI_CUR_TDPU_RSVD_OSR_MASK I40E_MASK(0xFFFF, I40E_GLPCI_CUR_TDPU_RSVD_OSR_SHIFT)
  4086. #define I40E_GLPCI_CUR_TLAN_ALWD 0x0009c504 /* Reset: PCIR */
  4087. #define I40E_GLPCI_CUR_TLAN_ALWD_DATA_LINES_SHIFT 0
  4088. #define I40E_GLPCI_CUR_TLAN_ALWD_DATA_LINES_MASK I40E_MASK(0xFFFF, I40E_GLPCI_CUR_TLAN_ALWD_DATA_LINES_SHIFT)
  4089. #define I40E_GLPCI_CUR_TLAN_ALWD_OSR_SHIFT 16
  4090. #define I40E_GLPCI_CUR_TLAN_ALWD_OSR_MASK I40E_MASK(0xFFFF, I40E_GLPCI_CUR_TLAN_ALWD_OSR_SHIFT)
  4091. #define I40E_GLPCI_CUR_TLAN_RSVD 0x0009c584 /* Reset: PCIR */
  4092. #define I40E_GLPCI_CUR_TLAN_RSVD_DATA_LINES_SHIFT 0
  4093. #define I40E_GLPCI_CUR_TLAN_RSVD_DATA_LINES_MASK I40E_MASK(0xFFFF, I40E_GLPCI_CUR_TLAN_RSVD_DATA_LINES_SHIFT)
  4094. #define I40E_GLPCI_CUR_TLAN_RSVD_OSR_SHIFT 16
  4095. #define I40E_GLPCI_CUR_TLAN_RSVD_OSR_MASK I40E_MASK(0xFFFF, I40E_GLPCI_CUR_TLAN_RSVD_OSR_SHIFT)
  4096. #define I40E_GLPCI_CUR_TXPE_ALWD 0x0009c50C /* Reset: PCIR */
  4097. #define I40E_GLPCI_CUR_TXPE_ALWD_DATA_LINES_SHIFT 0
  4098. #define I40E_GLPCI_CUR_TXPE_ALWD_DATA_LINES_MASK I40E_MASK(0xFFFF, I40E_GLPCI_CUR_TXPE_ALWD_DATA_LINES_SHIFT)
  4099. #define I40E_GLPCI_CUR_TXPE_ALWD_OSR_SHIFT 16
  4100. #define I40E_GLPCI_CUR_TXPE_ALWD_OSR_MASK I40E_MASK(0xFFFF, I40E_GLPCI_CUR_TXPE_ALWD_OSR_SHIFT)
  4101. #define I40E_GLPCI_CUR_TXPE_RSVD 0x0009c58c /* Reset: PCIR */
  4102. #define I40E_GLPCI_CUR_TXPE_RSVD_DATA_LINES_SHIFT 0
  4103. #define I40E_GLPCI_CUR_TXPE_RSVD_DATA_LINES_MASK I40E_MASK(0xFFFF, I40E_GLPCI_CUR_TXPE_RSVD_DATA_LINES_SHIFT)
  4104. #define I40E_GLPCI_CUR_TXPE_RSVD_OSR_SHIFT 16
  4105. #define I40E_GLPCI_CUR_TXPE_RSVD_OSR_MASK I40E_MASK(0xFFFF, I40E_GLPCI_CUR_TXPE_RSVD_OSR_SHIFT)
  4106. #define I40E_GLPCI_CUR_WATMK_CLNT_COMMON 0x0009CA28 /* Reset: PCIR */
  4107. #define I40E_GLPCI_CUR_WATMK_CLNT_COMMON_DATA_LINES_SHIFT 0
  4108. #define I40E_GLPCI_CUR_WATMK_CLNT_COMMON_DATA_LINES_MASK I40E_MASK(0xFFFF, I40E_GLPCI_CUR_WATMK_CLNT_COMMON_DATA_LINES_SHIFT)
  4109. #define I40E_GLPCI_CUR_WATMK_CLNT_COMMON_OSR_SHIFT 16
  4110. #define I40E_GLPCI_CUR_WATMK_CLNT_COMMON_OSR_MASK I40E_MASK(0xFFFF, I40E_GLPCI_CUR_WATMK_CLNT_COMMON_OSR_SHIFT)
  4111. #define I40E_GLPCI_LBARCTRL_PE_DB_SIZE_SHIFT 4
  4112. #define I40E_GLPCI_LBARCTRL_PE_DB_SIZE_MASK I40E_MASK(0x3, I40E_GLPCI_LBARCTRL_PE_DB_SIZE_SHIFT)
  4113. #define I40E_GLPCI_LBARCTRL_VF_PE_DB_SIZE_SHIFT 10
  4114. #define I40E_GLPCI_LBARCTRL_VF_PE_DB_SIZE_MASK I40E_MASK(0x1, I40E_GLPCI_LBARCTRL_VF_PE_DB_SIZE_SHIFT)
  4115. #define I40E_GLPCI_NPQ_CFG 0x0009CA00 /* Reset: PCIR */
  4116. #define I40E_GLPCI_NPQ_CFG_EXTEND_TO_SHIFT 0
  4117. #define I40E_GLPCI_NPQ_CFG_EXTEND_TO_MASK I40E_MASK(0x1, I40E_GLPCI_NPQ_CFG_EXTEND_TO_SHIFT)
  4118. #define I40E_GLPCI_NPQ_CFG_SMALL_TO_SHIFT 1
  4119. #define I40E_GLPCI_NPQ_CFG_SMALL_TO_MASK I40E_MASK(0x1, I40E_GLPCI_NPQ_CFG_SMALL_TO_SHIFT)
  4120. #define I40E_GLPCI_NPQ_CFG_WEIGHT_AVG_SHIFT 2
  4121. #define I40E_GLPCI_NPQ_CFG_WEIGHT_AVG_MASK I40E_MASK(0xF, I40E_GLPCI_NPQ_CFG_WEIGHT_AVG_SHIFT)
  4122. #define I40E_GLPCI_NPQ_CFG_NPQ_SPARE_SHIFT 6
  4123. #define I40E_GLPCI_NPQ_CFG_NPQ_SPARE_MASK I40E_MASK(0x3FF, I40E_GLPCI_NPQ_CFG_NPQ_SPARE_SHIFT)
  4124. #define I40E_GLPCI_NPQ_CFG_NPQ_ERR_STAT_SHIFT 16
  4125. #define I40E_GLPCI_NPQ_CFG_NPQ_ERR_STAT_MASK I40E_MASK(0xF, I40E_GLPCI_NPQ_CFG_NPQ_ERR_STAT_SHIFT)
  4126. #define I40E_GLPCI_WATMK_CLNT_PIPEMON 0x0009CA30 /* Reset: PCIR */
  4127. #define I40E_GLPCI_WATMK_CLNT_PIPEMON_DATA_LINES_SHIFT 0
  4128. #define I40E_GLPCI_WATMK_CLNT_PIPEMON_DATA_LINES_MASK I40E_MASK(0xFFFF, I40E_GLPCI_WATMK_CLNT_PIPEMON_DATA_LINES_SHIFT)
  4129. #define I40E_GLPCI_WATMK_MNG_ALWD 0x0009CB14 /* Reset: PCIR */
  4130. #define I40E_GLPCI_WATMK_MNG_ALWD_DATA_LINES_SHIFT 0
  4131. #define I40E_GLPCI_WATMK_MNG_ALWD_DATA_LINES_MASK I40E_MASK(0xFFFF, I40E_GLPCI_WATMK_MNG_ALWD_DATA_LINES_SHIFT)
  4132. #define I40E_GLPCI_WATMK_MNG_ALWD_OSR_SHIFT 16
  4133. #define I40E_GLPCI_WATMK_MNG_ALWD_OSR_MASK I40E_MASK(0xFFFF, I40E_GLPCI_WATMK_MNG_ALWD_OSR_SHIFT)
  4134. #define I40E_GLPCI_WATMK_PMAT_ALWD 0x0009CB10 /* Reset: PCIR */
  4135. #define I40E_GLPCI_WATMK_PMAT_ALWD_DATA_LINES_SHIFT 0
  4136. #define I40E_GLPCI_WATMK_PMAT_ALWD_DATA_LINES_MASK I40E_MASK(0xFFFF, I40E_GLPCI_WATMK_PMAT_ALWD_DATA_LINES_SHIFT)
  4137. #define I40E_GLPCI_WATMK_PMAT_ALWD_OSR_SHIFT 16
  4138. #define I40E_GLPCI_WATMK_PMAT_ALWD_OSR_MASK I40E_MASK(0xFFFF, I40E_GLPCI_WATMK_PMAT_ALWD_OSR_SHIFT)
  4139. #define I40E_GLPCI_WATMK_RLAN_ALWD 0x0009CB00 /* Reset: PCIR */
  4140. #define I40E_GLPCI_WATMK_RLAN_ALWD_DATA_LINES_SHIFT 0
  4141. #define I40E_GLPCI_WATMK_RLAN_ALWD_DATA_LINES_MASK I40E_MASK(0xFFFF, I40E_GLPCI_WATMK_RLAN_ALWD_DATA_LINES_SHIFT)
  4142. #define I40E_GLPCI_WATMK_RLAN_ALWD_OSR_SHIFT 16
  4143. #define I40E_GLPCI_WATMK_RLAN_ALWD_OSR_MASK I40E_MASK(0xFFFF, I40E_GLPCI_WATMK_RLAN_ALWD_OSR_SHIFT)
  4144. #define I40E_GLPCI_WATMK_RXPE_ALWD 0x0009CB08 /* Reset: PCIR */
  4145. #define I40E_GLPCI_WATMK_RXPE_ALWD_DATA_LINES_SHIFT 0
  4146. #define I40E_GLPCI_WATMK_RXPE_ALWD_DATA_LINES_MASK I40E_MASK(0xFFFF, I40E_GLPCI_WATMK_RXPE_ALWD_DATA_LINES_SHIFT)
  4147. #define I40E_GLPCI_WATMK_RXPE_ALWD_OSR_SHIFT 16
  4148. #define I40E_GLPCI_WATMK_RXPE_ALWD_OSR_MASK I40E_MASK(0xFFFF, I40E_GLPCI_WATMK_RXPE_ALWD_OSR_SHIFT)
  4149. #define I40E_GLPCI_WATMK_TLAN_ALWD 0x0009CB04 /* Reset: PCIR */
  4150. #define I40E_GLPCI_WATMK_TLAN_ALWD_DATA_LINES_SHIFT 0
  4151. #define I40E_GLPCI_WATMK_TLAN_ALWD_DATA_LINES_MASK I40E_MASK(0xFFFF, I40E_GLPCI_WATMK_TLAN_ALWD_DATA_LINES_SHIFT)
  4152. #define I40E_GLPCI_WATMK_TLAN_ALWD_OSR_SHIFT 16
  4153. #define I40E_GLPCI_WATMK_TLAN_ALWD_OSR_MASK I40E_MASK(0xFFFF, I40E_GLPCI_WATMK_TLAN_ALWD_OSR_SHIFT)
  4154. #define I40E_GLPCI_WATMK_TPDU_ALWD 0x0009CB18 /* Reset: PCIR */
  4155. #define I40E_GLPCI_WATMK_TPDU_ALWD_DATA_LINES_SHIFT 0
  4156. #define I40E_GLPCI_WATMK_TPDU_ALWD_DATA_LINES_MASK I40E_MASK(0xFFFF, I40E_GLPCI_WATMK_TPDU_ALWD_DATA_LINES_SHIFT)
  4157. #define I40E_GLPCI_WATMK_TPDU_ALWD_OSR_SHIFT 16
  4158. #define I40E_GLPCI_WATMK_TPDU_ALWD_OSR_MASK I40E_MASK(0xFFFF, I40E_GLPCI_WATMK_TPDU_ALWD_OSR_SHIFT)
  4159. #define I40E_GLPCI_WATMK_TXPE_ALWD 0x0009CB0c /* Reset: PCIR */
  4160. #define I40E_GLPCI_WATMK_TXPE_ALWD_DATA_LINES_SHIFT 0
  4161. #define I40E_GLPCI_WATMK_TXPE_ALWD_DATA_LINES_MASK I40E_MASK(0xFFFF, I40E_GLPCI_WATMK_TXPE_ALWD_DATA_LINES_SHIFT)
  4162. #define I40E_GLPCI_WATMK_TXPE_ALWD_OSR_SHIFT 16
  4163. #define I40E_GLPCI_WATMK_TXPE_ALWD_OSR_MASK I40E_MASK(0xFFFF, I40E_GLPCI_WATMK_TXPE_ALWD_OSR_SHIFT)
  4164. #define I40E_GLPE_CPUSTATUS0 0x0000D040 /* Reset: PE_CORER */
  4165. #define I40E_GLPE_CPUSTATUS0_PECPUSTATUS0_SHIFT 0
  4166. #define I40E_GLPE_CPUSTATUS0_PECPUSTATUS0_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPE_CPUSTATUS0_PECPUSTATUS0_SHIFT)
  4167. #define I40E_GLPE_CPUSTATUS1 0x0000D044 /* Reset: PE_CORER */
  4168. #define I40E_GLPE_CPUSTATUS1_PECPUSTATUS1_SHIFT 0
  4169. #define I40E_GLPE_CPUSTATUS1_PECPUSTATUS1_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPE_CPUSTATUS1_PECPUSTATUS1_SHIFT)
  4170. #define I40E_GLPE_CPUSTATUS2 0x0000D048 /* Reset: PE_CORER */
  4171. #define I40E_GLPE_CPUSTATUS2_PECPUSTATUS2_SHIFT 0
  4172. #define I40E_GLPE_CPUSTATUS2_PECPUSTATUS2_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPE_CPUSTATUS2_PECPUSTATUS2_SHIFT)
  4173. #define I40E_GLPE_CPUTRIG0 0x0000D060 /* Reset: PE_CORER */
  4174. #define I40E_GLPE_CPUTRIG0_PECPUTRIG0_SHIFT 0
  4175. #define I40E_GLPE_CPUTRIG0_PECPUTRIG0_MASK I40E_MASK(0xFFFF, I40E_GLPE_CPUTRIG0_PECPUTRIG0_SHIFT)
  4176. #define I40E_GLPE_CPUTRIG0_TEPREQUEST0_SHIFT 17
  4177. #define I40E_GLPE_CPUTRIG0_TEPREQUEST0_MASK I40E_MASK(0x1, I40E_GLPE_CPUTRIG0_TEPREQUEST0_SHIFT)
  4178. #define I40E_GLPE_CPUTRIG0_OOPREQUEST0_SHIFT 18
  4179. #define I40E_GLPE_CPUTRIG0_OOPREQUEST0_MASK I40E_MASK(0x1, I40E_GLPE_CPUTRIG0_OOPREQUEST0_SHIFT)
  4180. #define I40E_GLPE_DUAL40_RUPM 0x0000DA04 /* Reset: PE_CORER */
  4181. #define I40E_GLPE_DUAL40_RUPM_DUAL_40G_MODE_SHIFT 0
  4182. #define I40E_GLPE_DUAL40_RUPM_DUAL_40G_MODE_MASK I40E_MASK(0x1, I40E_GLPE_DUAL40_RUPM_DUAL_40G_MODE_SHIFT)
  4183. #define I40E_GLPE_PFAEQEDROPCNT(_i) (0x00131440 + ((_i) * 4)) /* _i=0...15 */ /* Reset: CORER */
  4184. #define I40E_GLPE_PFAEQEDROPCNT_MAX_INDEX 15
  4185. #define I40E_GLPE_PFAEQEDROPCNT_AEQEDROPCNT_SHIFT 0
  4186. #define I40E_GLPE_PFAEQEDROPCNT_AEQEDROPCNT_MASK I40E_MASK(0xFFFF, I40E_GLPE_PFAEQEDROPCNT_AEQEDROPCNT_SHIFT)
  4187. #define I40E_GLPE_PFCEQEDROPCNT(_i) (0x001313C0 + ((_i) * 4)) /* _i=0...15 */ /* Reset: CORER */
  4188. #define I40E_GLPE_PFCEQEDROPCNT_MAX_INDEX 15
  4189. #define I40E_GLPE_PFCEQEDROPCNT_CEQEDROPCNT_SHIFT 0
  4190. #define I40E_GLPE_PFCEQEDROPCNT_CEQEDROPCNT_MASK I40E_MASK(0xFFFF, I40E_GLPE_PFCEQEDROPCNT_CEQEDROPCNT_SHIFT)
  4191. #define I40E_GLPE_PFCQEDROPCNT(_i) (0x00131340 + ((_i) * 4)) /* _i=0...15 */ /* Reset: CORER */
  4192. #define I40E_GLPE_PFCQEDROPCNT_MAX_INDEX 15
  4193. #define I40E_GLPE_PFCQEDROPCNT_CQEDROPCNT_SHIFT 0
  4194. #define I40E_GLPE_PFCQEDROPCNT_CQEDROPCNT_MASK I40E_MASK(0xFFFF, I40E_GLPE_PFCQEDROPCNT_CQEDROPCNT_SHIFT)
  4195. #define I40E_GLPE_RUPM_CQPPOOL 0x0000DACC /* Reset: PE_CORER */
  4196. #define I40E_GLPE_RUPM_CQPPOOL_CQPSPADS_SHIFT 0
  4197. #define I40E_GLPE_RUPM_CQPPOOL_CQPSPADS_MASK I40E_MASK(0xFF, I40E_GLPE_RUPM_CQPPOOL_CQPSPADS_SHIFT)
  4198. #define I40E_GLPE_RUPM_FLRPOOL 0x0000DAC4 /* Reset: PE_CORER */
  4199. #define I40E_GLPE_RUPM_FLRPOOL_FLRSPADS_SHIFT 0
  4200. #define I40E_GLPE_RUPM_FLRPOOL_FLRSPADS_MASK I40E_MASK(0xFF, I40E_GLPE_RUPM_FLRPOOL_FLRSPADS_SHIFT)
  4201. #define I40E_GLPE_RUPM_GCTL 0x0000DA00 /* Reset: PE_CORER */
  4202. #define I40E_GLPE_RUPM_GCTL_ALLOFFTH_SHIFT 0
  4203. #define I40E_GLPE_RUPM_GCTL_ALLOFFTH_MASK I40E_MASK(0xFF, I40E_GLPE_RUPM_GCTL_ALLOFFTH_SHIFT)
  4204. #define I40E_GLPE_RUPM_GCTL_RUPM_P0_DIS_SHIFT 26
  4205. #define I40E_GLPE_RUPM_GCTL_RUPM_P0_DIS_MASK I40E_MASK(0x1, I40E_GLPE_RUPM_GCTL_RUPM_P0_DIS_SHIFT)
  4206. #define I40E_GLPE_RUPM_GCTL_RUPM_P1_DIS_SHIFT 27
  4207. #define I40E_GLPE_RUPM_GCTL_RUPM_P1_DIS_MASK I40E_MASK(0x1, I40E_GLPE_RUPM_GCTL_RUPM_P1_DIS_SHIFT)
  4208. #define I40E_GLPE_RUPM_GCTL_RUPM_P2_DIS_SHIFT 28
  4209. #define I40E_GLPE_RUPM_GCTL_RUPM_P2_DIS_MASK I40E_MASK(0x1, I40E_GLPE_RUPM_GCTL_RUPM_P2_DIS_SHIFT)
  4210. #define I40E_GLPE_RUPM_GCTL_RUPM_P3_DIS_SHIFT 29
  4211. #define I40E_GLPE_RUPM_GCTL_RUPM_P3_DIS_MASK I40E_MASK(0x1, I40E_GLPE_RUPM_GCTL_RUPM_P3_DIS_SHIFT)
  4212. #define I40E_GLPE_RUPM_GCTL_RUPM_DIS_SHIFT 30
  4213. #define I40E_GLPE_RUPM_GCTL_RUPM_DIS_MASK I40E_MASK(0x1, I40E_GLPE_RUPM_GCTL_RUPM_DIS_SHIFT)
  4214. #define I40E_GLPE_RUPM_GCTL_SWLB_MODE_SHIFT 31
  4215. #define I40E_GLPE_RUPM_GCTL_SWLB_MODE_MASK I40E_MASK(0x1, I40E_GLPE_RUPM_GCTL_SWLB_MODE_SHIFT)
  4216. #define I40E_GLPE_RUPM_PTXPOOL 0x0000DAC8 /* Reset: PE_CORER */
  4217. #define I40E_GLPE_RUPM_PTXPOOL_PTXSPADS_SHIFT 0
  4218. #define I40E_GLPE_RUPM_PTXPOOL_PTXSPADS_MASK I40E_MASK(0xFF, I40E_GLPE_RUPM_PTXPOOL_PTXSPADS_SHIFT)
  4219. #define I40E_GLPE_RUPM_PUSHPOOL 0x0000DAC0 /* Reset: PE_CORER */
  4220. #define I40E_GLPE_RUPM_PUSHPOOL_PUSHSPADS_SHIFT 0
  4221. #define I40E_GLPE_RUPM_PUSHPOOL_PUSHSPADS_MASK I40E_MASK(0xFF, I40E_GLPE_RUPM_PUSHPOOL_PUSHSPADS_SHIFT)
  4222. #define I40E_GLPE_RUPM_TXHOST_EN 0x0000DA08 /* Reset: PE_CORER */
  4223. #define I40E_GLPE_RUPM_TXHOST_EN_TXHOST_EN_SHIFT 0
  4224. #define I40E_GLPE_RUPM_TXHOST_EN_TXHOST_EN_MASK I40E_MASK(0x1, I40E_GLPE_RUPM_TXHOST_EN_TXHOST_EN_SHIFT)
  4225. #define I40E_GLPE_VFAEQEDROPCNT(_i) (0x00132540 + ((_i) * 4)) /* _i=0...31 */ /* Reset: CORER */
  4226. #define I40E_GLPE_VFAEQEDROPCNT_MAX_INDEX 31
  4227. #define I40E_GLPE_VFAEQEDROPCNT_AEQEDROPCNT_SHIFT 0
  4228. #define I40E_GLPE_VFAEQEDROPCNT_AEQEDROPCNT_MASK I40E_MASK(0xFFFF, I40E_GLPE_VFAEQEDROPCNT_AEQEDROPCNT_SHIFT)
  4229. #define I40E_GLPE_VFCEQEDROPCNT(_i) (0x00132440 + ((_i) * 4)) /* _i=0...31 */ /* Reset: CORER */
  4230. #define I40E_GLPE_VFCEQEDROPCNT_MAX_INDEX 31
  4231. #define I40E_GLPE_VFCEQEDROPCNT_CEQEDROPCNT_SHIFT 0
  4232. #define I40E_GLPE_VFCEQEDROPCNT_CEQEDROPCNT_MASK I40E_MASK(0xFFFF, I40E_GLPE_VFCEQEDROPCNT_CEQEDROPCNT_SHIFT)
  4233. #define I40E_GLPE_VFCQEDROPCNT(_i) (0x00132340 + ((_i) * 4)) /* _i=0...31 */ /* Reset: CORER */
  4234. #define I40E_GLPE_VFCQEDROPCNT_MAX_INDEX 31
  4235. #define I40E_GLPE_VFCQEDROPCNT_CQEDROPCNT_SHIFT 0
  4236. #define I40E_GLPE_VFCQEDROPCNT_CQEDROPCNT_MASK I40E_MASK(0xFFFF, I40E_GLPE_VFCQEDROPCNT_CQEDROPCNT_SHIFT)
  4237. #define I40E_GLPE_VFFLMOBJCTRL(_i) (0x0000D400 + ((_i) * 4)) /* _i=0...31 */ /* Reset: PE_CORER */
  4238. #define I40E_GLPE_VFFLMOBJCTRL_MAX_INDEX 31
  4239. #define I40E_GLPE_VFFLMOBJCTRL_XMIT_BLOCKSIZE_SHIFT 0
  4240. #define I40E_GLPE_VFFLMOBJCTRL_XMIT_BLOCKSIZE_MASK I40E_MASK(0x7, I40E_GLPE_VFFLMOBJCTRL_XMIT_BLOCKSIZE_SHIFT)
  4241. #define I40E_GLPE_VFFLMOBJCTRL_Q1_BLOCKSIZE_SHIFT 8
  4242. #define I40E_GLPE_VFFLMOBJCTRL_Q1_BLOCKSIZE_MASK I40E_MASK(0x7, I40E_GLPE_VFFLMOBJCTRL_Q1_BLOCKSIZE_SHIFT)
  4243. #define I40E_GLPE_VFFLMQ1ALLOCERR(_i) (0x0000C700 + ((_i) * 4)) /* _i=0...31 */ /* Reset: PE_CORER */
  4244. #define I40E_GLPE_VFFLMQ1ALLOCERR_MAX_INDEX 31
  4245. #define I40E_GLPE_VFFLMQ1ALLOCERR_ERROR_COUNT_SHIFT 0
  4246. #define I40E_GLPE_VFFLMQ1ALLOCERR_ERROR_COUNT_MASK I40E_MASK(0xFFFF, I40E_GLPE_VFFLMQ1ALLOCERR_ERROR_COUNT_SHIFT)
  4247. #define I40E_GLPE_VFFLMXMITALLOCERR(_i) (0x0000C600 + ((_i) * 4)) /* _i=0...31 */ /* Reset: PE_CORER */
  4248. #define I40E_GLPE_VFFLMXMITALLOCERR_MAX_INDEX 31
  4249. #define I40E_GLPE_VFFLMXMITALLOCERR_ERROR_COUNT_SHIFT 0
  4250. #define I40E_GLPE_VFFLMXMITALLOCERR_ERROR_COUNT_MASK I40E_MASK(0xFFFF, I40E_GLPE_VFFLMXMITALLOCERR_ERROR_COUNT_SHIFT)
  4251. #define I40E_GLPE_VFUDACTRL(_i) (0x0000C000 + ((_i) * 4)) /* _i=0...31 */ /* Reset: PE_CORER */
  4252. #define I40E_GLPE_VFUDACTRL_MAX_INDEX 31
  4253. #define I40E_GLPE_VFUDACTRL_IPV4MCFRAGRESBP_SHIFT 0
  4254. #define I40E_GLPE_VFUDACTRL_IPV4MCFRAGRESBP_MASK I40E_MASK(0x1, I40E_GLPE_VFUDACTRL_IPV4MCFRAGRESBP_SHIFT)
  4255. #define I40E_GLPE_VFUDACTRL_IPV4UCFRAGRESBP_SHIFT 1
  4256. #define I40E_GLPE_VFUDACTRL_IPV4UCFRAGRESBP_MASK I40E_MASK(0x1, I40E_GLPE_VFUDACTRL_IPV4UCFRAGRESBP_SHIFT)
  4257. #define I40E_GLPE_VFUDACTRL_IPV6MCFRAGRESBP_SHIFT 2
  4258. #define I40E_GLPE_VFUDACTRL_IPV6MCFRAGRESBP_MASK I40E_MASK(0x1, I40E_GLPE_VFUDACTRL_IPV6MCFRAGRESBP_SHIFT)
  4259. #define I40E_GLPE_VFUDACTRL_IPV6UCFRAGRESBP_SHIFT 3
  4260. #define I40E_GLPE_VFUDACTRL_IPV6UCFRAGRESBP_MASK I40E_MASK(0x1, I40E_GLPE_VFUDACTRL_IPV6UCFRAGRESBP_SHIFT)
  4261. #define I40E_GLPE_VFUDACTRL_UDPMCFRAGRESFAIL_SHIFT 4
  4262. #define I40E_GLPE_VFUDACTRL_UDPMCFRAGRESFAIL_MASK I40E_MASK(0x1, I40E_GLPE_VFUDACTRL_UDPMCFRAGRESFAIL_SHIFT)
  4263. #define I40E_GLPE_VFUDAUCFBQPN(_i) (0x0000C100 + ((_i) * 4)) /* _i=0...31 */ /* Reset: PE_CORER */
  4264. #define I40E_GLPE_VFUDAUCFBQPN_MAX_INDEX 31
  4265. #define I40E_GLPE_VFUDAUCFBQPN_QPN_SHIFT 0
  4266. #define I40E_GLPE_VFUDAUCFBQPN_QPN_MASK I40E_MASK(0x3FFFF, I40E_GLPE_VFUDAUCFBQPN_QPN_SHIFT)
  4267. #define I40E_GLPE_VFUDAUCFBQPN_VALID_SHIFT 31
  4268. #define I40E_GLPE_VFUDAUCFBQPN_VALID_MASK I40E_MASK(0x1, I40E_GLPE_VFUDAUCFBQPN_VALID_SHIFT)
  4269. #define I40E_PFPE_AEQALLOC 0x00131180 /* Reset: PFR */
  4270. #define I40E_PFPE_AEQALLOC_AECOUNT_SHIFT 0
  4271. #define I40E_PFPE_AEQALLOC_AECOUNT_MASK I40E_MASK(0xFFFFFFFF, I40E_PFPE_AEQALLOC_AECOUNT_SHIFT)
  4272. #define I40E_PFPE_CCQPHIGH 0x00008200 /* Reset: PFR */
  4273. #define I40E_PFPE_CCQPHIGH_PECCQPHIGH_SHIFT 0
  4274. #define I40E_PFPE_CCQPHIGH_PECCQPHIGH_MASK I40E_MASK(0xFFFFFFFF, I40E_PFPE_CCQPHIGH_PECCQPHIGH_SHIFT)
  4275. #define I40E_PFPE_CCQPLOW 0x00008180 /* Reset: PFR */
  4276. #define I40E_PFPE_CCQPLOW_PECCQPLOW_SHIFT 0
  4277. #define I40E_PFPE_CCQPLOW_PECCQPLOW_MASK I40E_MASK(0xFFFFFFFF, I40E_PFPE_CCQPLOW_PECCQPLOW_SHIFT)
  4278. #define I40E_PFPE_CCQPSTATUS 0x00008100 /* Reset: PFR */
  4279. #define I40E_PFPE_CCQPSTATUS_CCQP_DONE_SHIFT 0
  4280. #define I40E_PFPE_CCQPSTATUS_CCQP_DONE_MASK I40E_MASK(0x1, I40E_PFPE_CCQPSTATUS_CCQP_DONE_SHIFT)
  4281. #define I40E_PFPE_CCQPSTATUS_HMC_PROFILE_SHIFT 4
  4282. #define I40E_PFPE_CCQPSTATUS_HMC_PROFILE_MASK I40E_MASK(0x7, I40E_PFPE_CCQPSTATUS_HMC_PROFILE_SHIFT)
  4283. #define I40E_PFPE_CCQPSTATUS_RDMA_EN_VFS_SHIFT 16
  4284. #define I40E_PFPE_CCQPSTATUS_RDMA_EN_VFS_MASK I40E_MASK(0x3F, I40E_PFPE_CCQPSTATUS_RDMA_EN_VFS_SHIFT)
  4285. #define I40E_PFPE_CCQPSTATUS_CCQP_ERR_SHIFT 31
  4286. #define I40E_PFPE_CCQPSTATUS_CCQP_ERR_MASK I40E_MASK(0x1, I40E_PFPE_CCQPSTATUS_CCQP_ERR_SHIFT)
  4287. #define I40E_PFPE_CQACK 0x00131100 /* Reset: PFR */
  4288. #define I40E_PFPE_CQACK_PECQID_SHIFT 0
  4289. #define I40E_PFPE_CQACK_PECQID_MASK I40E_MASK(0x1FFFF, I40E_PFPE_CQACK_PECQID_SHIFT)
  4290. #define I40E_PFPE_CQARM 0x00131080 /* Reset: PFR */
  4291. #define I40E_PFPE_CQARM_PECQID_SHIFT 0
  4292. #define I40E_PFPE_CQARM_PECQID_MASK I40E_MASK(0x1FFFF, I40E_PFPE_CQARM_PECQID_SHIFT)
  4293. #define I40E_PFPE_CQPDB 0x00008000 /* Reset: PFR */
  4294. #define I40E_PFPE_CQPDB_WQHEAD_SHIFT 0
  4295. #define I40E_PFPE_CQPDB_WQHEAD_MASK I40E_MASK(0x7FF, I40E_PFPE_CQPDB_WQHEAD_SHIFT)
  4296. #define I40E_PFPE_CQPERRCODES 0x00008880 /* Reset: PFR */
  4297. #define I40E_PFPE_CQPERRCODES_CQP_MINOR_CODE_SHIFT 0
  4298. #define I40E_PFPE_CQPERRCODES_CQP_MINOR_CODE_MASK I40E_MASK(0xFFFF, I40E_PFPE_CQPERRCODES_CQP_MINOR_CODE_SHIFT)
  4299. #define I40E_PFPE_CQPERRCODES_CQP_MAJOR_CODE_SHIFT 16
  4300. #define I40E_PFPE_CQPERRCODES_CQP_MAJOR_CODE_MASK I40E_MASK(0xFFFF, I40E_PFPE_CQPERRCODES_CQP_MAJOR_CODE_SHIFT)
  4301. #define I40E_PFPE_CQPTAIL 0x00008080 /* Reset: PFR */
  4302. #define I40E_PFPE_CQPTAIL_WQTAIL_SHIFT 0
  4303. #define I40E_PFPE_CQPTAIL_WQTAIL_MASK I40E_MASK(0x7FF, I40E_PFPE_CQPTAIL_WQTAIL_SHIFT)
  4304. #define I40E_PFPE_CQPTAIL_CQP_OP_ERR_SHIFT 31
  4305. #define I40E_PFPE_CQPTAIL_CQP_OP_ERR_MASK I40E_MASK(0x1, I40E_PFPE_CQPTAIL_CQP_OP_ERR_SHIFT)
  4306. #define I40E_PFPE_FLMQ1ALLOCERR 0x00008980 /* Reset: PFR */
  4307. #define I40E_PFPE_FLMQ1ALLOCERR_ERROR_COUNT_SHIFT 0
  4308. #define I40E_PFPE_FLMQ1ALLOCERR_ERROR_COUNT_MASK I40E_MASK(0xFFFF, I40E_PFPE_FLMQ1ALLOCERR_ERROR_COUNT_SHIFT)
  4309. #define I40E_PFPE_FLMXMITALLOCERR 0x00008900 /* Reset: PFR */
  4310. #define I40E_PFPE_FLMXMITALLOCERR_ERROR_COUNT_SHIFT 0
  4311. #define I40E_PFPE_FLMXMITALLOCERR_ERROR_COUNT_MASK I40E_MASK(0xFFFF, I40E_PFPE_FLMXMITALLOCERR_ERROR_COUNT_SHIFT)
  4312. #define I40E_PFPE_IPCONFIG0 0x00008280 /* Reset: PFR */
  4313. #define I40E_PFPE_IPCONFIG0_PEIPID_SHIFT 0
  4314. #define I40E_PFPE_IPCONFIG0_PEIPID_MASK I40E_MASK(0xFFFF, I40E_PFPE_IPCONFIG0_PEIPID_SHIFT)
  4315. #define I40E_PFPE_IPCONFIG0_USEENTIREIDRANGE_SHIFT 16
  4316. #define I40E_PFPE_IPCONFIG0_USEENTIREIDRANGE_MASK I40E_MASK(0x1, I40E_PFPE_IPCONFIG0_USEENTIREIDRANGE_SHIFT)
  4317. #define I40E_PFPE_MRTEIDXMASK 0x00008600 /* Reset: PFR */
  4318. #define I40E_PFPE_MRTEIDXMASK_MRTEIDXMASKBITS_SHIFT 0
  4319. #define I40E_PFPE_MRTEIDXMASK_MRTEIDXMASKBITS_MASK I40E_MASK(0x1F, I40E_PFPE_MRTEIDXMASK_MRTEIDXMASKBITS_SHIFT)
  4320. #define I40E_PFPE_RCVUNEXPECTEDERROR 0x00008680 /* Reset: PFR */
  4321. #define I40E_PFPE_RCVUNEXPECTEDERROR_TCP_RX_UNEXP_ERR_SHIFT 0
  4322. #define I40E_PFPE_RCVUNEXPECTEDERROR_TCP_RX_UNEXP_ERR_MASK I40E_MASK(0xFFFFFF, I40E_PFPE_RCVUNEXPECTEDERROR_TCP_RX_UNEXP_ERR_SHIFT)
  4323. #define I40E_PFPE_TCPNOWTIMER 0x00008580 /* Reset: PFR */
  4324. #define I40E_PFPE_TCPNOWTIMER_TCP_NOW_SHIFT 0
  4325. #define I40E_PFPE_TCPNOWTIMER_TCP_NOW_MASK I40E_MASK(0xFFFFFFFF, I40E_PFPE_TCPNOWTIMER_TCP_NOW_SHIFT)
  4326. #define I40E_PFPE_UDACTRL 0x00008700 /* Reset: PFR */
  4327. #define I40E_PFPE_UDACTRL_IPV4MCFRAGRESBP_SHIFT 0
  4328. #define I40E_PFPE_UDACTRL_IPV4MCFRAGRESBP_MASK I40E_MASK(0x1, I40E_PFPE_UDACTRL_IPV4MCFRAGRESBP_SHIFT)
  4329. #define I40E_PFPE_UDACTRL_IPV4UCFRAGRESBP_SHIFT 1
  4330. #define I40E_PFPE_UDACTRL_IPV4UCFRAGRESBP_MASK I40E_MASK(0x1, I40E_PFPE_UDACTRL_IPV4UCFRAGRESBP_SHIFT)
  4331. #define I40E_PFPE_UDACTRL_IPV6MCFRAGRESBP_SHIFT 2
  4332. #define I40E_PFPE_UDACTRL_IPV6MCFRAGRESBP_MASK I40E_MASK(0x1, I40E_PFPE_UDACTRL_IPV6MCFRAGRESBP_SHIFT)
  4333. #define I40E_PFPE_UDACTRL_IPV6UCFRAGRESBP_SHIFT 3
  4334. #define I40E_PFPE_UDACTRL_IPV6UCFRAGRESBP_MASK I40E_MASK(0x1, I40E_PFPE_UDACTRL_IPV6UCFRAGRESBP_SHIFT)
  4335. #define I40E_PFPE_UDACTRL_UDPMCFRAGRESFAIL_SHIFT 4
  4336. #define I40E_PFPE_UDACTRL_UDPMCFRAGRESFAIL_MASK I40E_MASK(0x1, I40E_PFPE_UDACTRL_UDPMCFRAGRESFAIL_SHIFT)
  4337. #define I40E_PFPE_UDAUCFBQPN 0x00008780 /* Reset: PFR */
  4338. #define I40E_PFPE_UDAUCFBQPN_QPN_SHIFT 0
  4339. #define I40E_PFPE_UDAUCFBQPN_QPN_MASK I40E_MASK(0x3FFFF, I40E_PFPE_UDAUCFBQPN_QPN_SHIFT)
  4340. #define I40E_PFPE_UDAUCFBQPN_VALID_SHIFT 31
  4341. #define I40E_PFPE_UDAUCFBQPN_VALID_MASK I40E_MASK(0x1, I40E_PFPE_UDAUCFBQPN_VALID_SHIFT)
  4342. #define I40E_PFPE_WQEALLOC 0x00138C00 /* Reset: PFR */
  4343. #define I40E_PFPE_WQEALLOC_PEQPID_SHIFT 0
  4344. #define I40E_PFPE_WQEALLOC_PEQPID_MASK I40E_MASK(0x3FFFF, I40E_PFPE_WQEALLOC_PEQPID_SHIFT)
  4345. #define I40E_PFPE_WQEALLOC_WQE_DESC_INDEX_SHIFT 20
  4346. #define I40E_PFPE_WQEALLOC_WQE_DESC_INDEX_MASK I40E_MASK(0xFFF, I40E_PFPE_WQEALLOC_WQE_DESC_INDEX_SHIFT)
  4347. #define I40E_PRTDCB_RLPMC 0x0001F140 /* Reset: PE_CORER */
  4348. #define I40E_PRTDCB_RLPMC_TC2PFC_SHIFT 0
  4349. #define I40E_PRTDCB_RLPMC_TC2PFC_MASK I40E_MASK(0xFF, I40E_PRTDCB_RLPMC_TC2PFC_SHIFT)
  4350. #define I40E_PRTDCB_TCMSTC_RLPM(_i) (0x0001F040 + ((_i) * 32)) /* _i=0...7 */ /* Reset: PE_CORER */
  4351. #define I40E_PRTDCB_TCMSTC_RLPM_MAX_INDEX 7
  4352. #define I40E_PRTDCB_TCMSTC_RLPM_MSTC_SHIFT 0
  4353. #define I40E_PRTDCB_TCMSTC_RLPM_MSTC_MASK I40E_MASK(0xFFFFF, I40E_PRTDCB_TCMSTC_RLPM_MSTC_SHIFT)
  4354. #define I40E_PRTDCB_TCPMC_RLPM 0x0001F1A0 /* Reset: PE_CORER */
  4355. #define I40E_PRTDCB_TCPMC_RLPM_CPM_SHIFT 0
  4356. #define I40E_PRTDCB_TCPMC_RLPM_CPM_MASK I40E_MASK(0x1FFF, I40E_PRTDCB_TCPMC_RLPM_CPM_SHIFT)
  4357. #define I40E_PRTDCB_TCPMC_RLPM_LLTC_SHIFT 13
  4358. #define I40E_PRTDCB_TCPMC_RLPM_LLTC_MASK I40E_MASK(0xFF, I40E_PRTDCB_TCPMC_RLPM_LLTC_SHIFT)
  4359. #define I40E_PRTDCB_TCPMC_RLPM_TCPM_MODE_SHIFT 30
  4360. #define I40E_PRTDCB_TCPMC_RLPM_TCPM_MODE_MASK I40E_MASK(0x1, I40E_PRTDCB_TCPMC_RLPM_TCPM_MODE_SHIFT)
  4361. #define I40E_PRTE_RUPM_TCCNTR03 0x0000DAE0 /* Reset: PE_CORER */
  4362. #define I40E_PRTE_RUPM_TCCNTR03_TC0COUNT_SHIFT 0
  4363. #define I40E_PRTE_RUPM_TCCNTR03_TC0COUNT_MASK I40E_MASK(0xFF, I40E_PRTE_RUPM_TCCNTR03_TC0COUNT_SHIFT)
  4364. #define I40E_PRTE_RUPM_TCCNTR03_TC1COUNT_SHIFT 8
  4365. #define I40E_PRTE_RUPM_TCCNTR03_TC1COUNT_MASK I40E_MASK(0xFF, I40E_PRTE_RUPM_TCCNTR03_TC1COUNT_SHIFT)
  4366. #define I40E_PRTE_RUPM_TCCNTR03_TC2COUNT_SHIFT 16
  4367. #define I40E_PRTE_RUPM_TCCNTR03_TC2COUNT_MASK I40E_MASK(0xFF, I40E_PRTE_RUPM_TCCNTR03_TC2COUNT_SHIFT)
  4368. #define I40E_PRTE_RUPM_TCCNTR03_TC3COUNT_SHIFT 24
  4369. #define I40E_PRTE_RUPM_TCCNTR03_TC3COUNT_MASK I40E_MASK(0xFF, I40E_PRTE_RUPM_TCCNTR03_TC3COUNT_SHIFT)
  4370. #define I40E_PRTPE_RUPM_CNTR 0x0000DB20 /* Reset: PE_CORER */
  4371. #define I40E_PRTPE_RUPM_CNTR_COUNT_SHIFT 0
  4372. #define I40E_PRTPE_RUPM_CNTR_COUNT_MASK I40E_MASK(0xFF, I40E_PRTPE_RUPM_CNTR_COUNT_SHIFT)
  4373. #define I40E_PRTPE_RUPM_CTL 0x0000DA40 /* Reset: PE_CORER */
  4374. #define I40E_PRTPE_RUPM_CTL_LLTC_SHIFT 13
  4375. #define I40E_PRTPE_RUPM_CTL_LLTC_MASK I40E_MASK(0xFF, I40E_PRTPE_RUPM_CTL_LLTC_SHIFT)
  4376. #define I40E_PRTPE_RUPM_CTL_RUPM_MODE_SHIFT 30
  4377. #define I40E_PRTPE_RUPM_CTL_RUPM_MODE_MASK I40E_MASK(0x1, I40E_PRTPE_RUPM_CTL_RUPM_MODE_SHIFT)
  4378. #define I40E_PRTPE_RUPM_PFCCTL 0x0000DA60 /* Reset: PE_CORER */
  4379. #define I40E_PRTPE_RUPM_PFCCTL_TC2PFC_SHIFT 0
  4380. #define I40E_PRTPE_RUPM_PFCCTL_TC2PFC_MASK I40E_MASK(0xFF, I40E_PRTPE_RUPM_PFCCTL_TC2PFC_SHIFT)
  4381. #define I40E_PRTPE_RUPM_PFCPC 0x0000DA80 /* Reset: PE_CORER */
  4382. #define I40E_PRTPE_RUPM_PFCPC_PORTOFFTH_SHIFT 0
  4383. #define I40E_PRTPE_RUPM_PFCPC_PORTOFFTH_MASK I40E_MASK(0xFF, I40E_PRTPE_RUPM_PFCPC_PORTOFFTH_SHIFT)
  4384. #define I40E_PRTPE_RUPM_PFCTCC 0x0000DAA0 /* Reset: PE_CORER */
  4385. #define I40E_PRTPE_RUPM_PFCTCC_TCOFFTH_SHIFT 0
  4386. #define I40E_PRTPE_RUPM_PFCTCC_TCOFFTH_MASK I40E_MASK(0xFF, I40E_PRTPE_RUPM_PFCTCC_TCOFFTH_SHIFT)
  4387. #define I40E_PRTPE_RUPM_PFCTCC_LL_PRI_TH_SHIFT 16
  4388. #define I40E_PRTPE_RUPM_PFCTCC_LL_PRI_TH_MASK I40E_MASK(0xFF, I40E_PRTPE_RUPM_PFCTCC_LL_PRI_TH_SHIFT)
  4389. #define I40E_PRTPE_RUPM_PFCTCC_LL_PRI_EN_SHIFT 31
  4390. #define I40E_PRTPE_RUPM_PFCTCC_LL_PRI_EN_MASK I40E_MASK(0x1, I40E_PRTPE_RUPM_PFCTCC_LL_PRI_EN_SHIFT)
  4391. #define I40E_PRTPE_RUPM_PTCTCCNTR47 0x0000DB60 /* Reset: PE_CORER */
  4392. #define I40E_PRTPE_RUPM_PTCTCCNTR47_TC4COUNT_SHIFT 0
  4393. #define I40E_PRTPE_RUPM_PTCTCCNTR47_TC4COUNT_MASK I40E_MASK(0xFF, I40E_PRTPE_RUPM_PTCTCCNTR47_TC4COUNT_SHIFT)
  4394. #define I40E_PRTPE_RUPM_PTCTCCNTR47_TC5COUNT_SHIFT 8
  4395. #define I40E_PRTPE_RUPM_PTCTCCNTR47_TC5COUNT_MASK I40E_MASK(0xFF, I40E_PRTPE_RUPM_PTCTCCNTR47_TC5COUNT_SHIFT)
  4396. #define I40E_PRTPE_RUPM_PTCTCCNTR47_TC6COUNT_SHIFT 16
  4397. #define I40E_PRTPE_RUPM_PTCTCCNTR47_TC6COUNT_MASK I40E_MASK(0xFF, I40E_PRTPE_RUPM_PTCTCCNTR47_TC6COUNT_SHIFT)
  4398. #define I40E_PRTPE_RUPM_PTCTCCNTR47_TC7COUNT_SHIFT 24
  4399. #define I40E_PRTPE_RUPM_PTCTCCNTR47_TC7COUNT_MASK I40E_MASK(0xFF, I40E_PRTPE_RUPM_PTCTCCNTR47_TC7COUNT_SHIFT)
  4400. #define I40E_PRTPE_RUPM_PTXTCCNTR03 0x0000DB40 /* Reset: PE_CORER */
  4401. #define I40E_PRTPE_RUPM_PTXTCCNTR03_TC0COUNT_SHIFT 0
  4402. #define I40E_PRTPE_RUPM_PTXTCCNTR03_TC0COUNT_MASK I40E_MASK(0xFF, I40E_PRTPE_RUPM_PTXTCCNTR03_TC0COUNT_SHIFT)
  4403. #define I40E_PRTPE_RUPM_PTXTCCNTR03_TC1COUNT_SHIFT 8
  4404. #define I40E_PRTPE_RUPM_PTXTCCNTR03_TC1COUNT_MASK I40E_MASK(0xFF, I40E_PRTPE_RUPM_PTXTCCNTR03_TC1COUNT_SHIFT)
  4405. #define I40E_PRTPE_RUPM_PTXTCCNTR03_TC2COUNT_SHIFT 16
  4406. #define I40E_PRTPE_RUPM_PTXTCCNTR03_TC2COUNT_MASK I40E_MASK(0xFF, I40E_PRTPE_RUPM_PTXTCCNTR03_TC2COUNT_SHIFT)
  4407. #define I40E_PRTPE_RUPM_PTXTCCNTR03_TC3COUNT_SHIFT 24
  4408. #define I40E_PRTPE_RUPM_PTXTCCNTR03_TC3COUNT_MASK I40E_MASK(0xFF, I40E_PRTPE_RUPM_PTXTCCNTR03_TC3COUNT_SHIFT)
  4409. #define I40E_PRTPE_RUPM_TCCNTR47 0x0000DB00 /* Reset: PE_CORER */
  4410. #define I40E_PRTPE_RUPM_TCCNTR47_TC4COUNT_SHIFT 0
  4411. #define I40E_PRTPE_RUPM_TCCNTR47_TC4COUNT_MASK I40E_MASK(0xFF, I40E_PRTPE_RUPM_TCCNTR47_TC4COUNT_SHIFT)
  4412. #define I40E_PRTPE_RUPM_TCCNTR47_TC5COUNT_SHIFT 8
  4413. #define I40E_PRTPE_RUPM_TCCNTR47_TC5COUNT_MASK I40E_MASK(0xFF, I40E_PRTPE_RUPM_TCCNTR47_TC5COUNT_SHIFT)
  4414. #define I40E_PRTPE_RUPM_TCCNTR47_TC6COUNT_SHIFT 16
  4415. #define I40E_PRTPE_RUPM_TCCNTR47_TC6COUNT_MASK I40E_MASK(0xFF, I40E_PRTPE_RUPM_TCCNTR47_TC6COUNT_SHIFT)
  4416. #define I40E_PRTPE_RUPM_TCCNTR47_TC7COUNT_SHIFT 24
  4417. #define I40E_PRTPE_RUPM_TCCNTR47_TC7COUNT_MASK I40E_MASK(0xFF, I40E_PRTPE_RUPM_TCCNTR47_TC7COUNT_SHIFT)
  4418. #define I40E_PRTPE_RUPM_THRES 0x0000DA20 /* Reset: PE_CORER */
  4419. #define I40E_PRTPE_RUPM_THRES_MINSPADSPERTC_SHIFT 0
  4420. #define I40E_PRTPE_RUPM_THRES_MINSPADSPERTC_MASK I40E_MASK(0xFF, I40E_PRTPE_RUPM_THRES_MINSPADSPERTC_SHIFT)
  4421. #define I40E_PRTPE_RUPM_THRES_MAXSPADS_SHIFT 8
  4422. #define I40E_PRTPE_RUPM_THRES_MAXSPADS_MASK I40E_MASK(0xFF, I40E_PRTPE_RUPM_THRES_MAXSPADS_SHIFT)
  4423. #define I40E_PRTPE_RUPM_THRES_MAXSPADSPERTC_SHIFT 16
  4424. #define I40E_PRTPE_RUPM_THRES_MAXSPADSPERTC_MASK I40E_MASK(0xFF, I40E_PRTPE_RUPM_THRES_MAXSPADSPERTC_SHIFT)
  4425. #define I40E_VFPE_AEQALLOC(_VF) (0x00130C00 + ((_VF) * 4)) /* _i=0...127 */ /* Reset: VFR */
  4426. #define I40E_VFPE_AEQALLOC_MAX_INDEX 127
  4427. #define I40E_VFPE_AEQALLOC_AECOUNT_SHIFT 0
  4428. #define I40E_VFPE_AEQALLOC_AECOUNT_MASK I40E_MASK(0xFFFFFFFF, I40E_VFPE_AEQALLOC_AECOUNT_SHIFT)
  4429. #define I40E_VFPE_CCQPHIGH(_VF) (0x00001000 + ((_VF) * 4)) /* _i=0...127 */ /* Reset: VFR */
  4430. #define I40E_VFPE_CCQPHIGH_MAX_INDEX 127
  4431. #define I40E_VFPE_CCQPHIGH_PECCQPHIGH_SHIFT 0
  4432. #define I40E_VFPE_CCQPHIGH_PECCQPHIGH_MASK I40E_MASK(0xFFFFFFFF, I40E_VFPE_CCQPHIGH_PECCQPHIGH_SHIFT)
  4433. #define I40E_VFPE_CCQPLOW(_VF) (0x00000C00 + ((_VF) * 4)) /* _i=0...127 */ /* Reset: VFR */
  4434. #define I40E_VFPE_CCQPLOW_MAX_INDEX 127
  4435. #define I40E_VFPE_CCQPLOW_PECCQPLOW_SHIFT 0
  4436. #define I40E_VFPE_CCQPLOW_PECCQPLOW_MASK I40E_MASK(0xFFFFFFFF, I40E_VFPE_CCQPLOW_PECCQPLOW_SHIFT)
  4437. #define I40E_VFPE_CCQPSTATUS(_VF) (0x00000800 + ((_VF) * 4)) /* _i=0...127 */ /* Reset: VFR */
  4438. #define I40E_VFPE_CCQPSTATUS_MAX_INDEX 127
  4439. #define I40E_VFPE_CCQPSTATUS_CCQP_DONE_SHIFT 0
  4440. #define I40E_VFPE_CCQPSTATUS_CCQP_DONE_MASK I40E_MASK(0x1, I40E_VFPE_CCQPSTATUS_CCQP_DONE_SHIFT)
  4441. #define I40E_VFPE_CCQPSTATUS_HMC_PROFILE_SHIFT 4
  4442. #define I40E_VFPE_CCQPSTATUS_HMC_PROFILE_MASK I40E_MASK(0x7, I40E_VFPE_CCQPSTATUS_HMC_PROFILE_SHIFT)
  4443. #define I40E_VFPE_CCQPSTATUS_RDMA_EN_VFS_SHIFT 16
  4444. #define I40E_VFPE_CCQPSTATUS_RDMA_EN_VFS_MASK I40E_MASK(0x3F, I40E_VFPE_CCQPSTATUS_RDMA_EN_VFS_SHIFT)
  4445. #define I40E_VFPE_CCQPSTATUS_CCQP_ERR_SHIFT 31
  4446. #define I40E_VFPE_CCQPSTATUS_CCQP_ERR_MASK I40E_MASK(0x1, I40E_VFPE_CCQPSTATUS_CCQP_ERR_SHIFT)
  4447. #define I40E_VFPE_CQACK(_VF) (0x00130800 + ((_VF) * 4)) /* _i=0...127 */ /* Reset: VFR */
  4448. #define I40E_VFPE_CQACK_MAX_INDEX 127
  4449. #define I40E_VFPE_CQACK_PECQID_SHIFT 0
  4450. #define I40E_VFPE_CQACK_PECQID_MASK I40E_MASK(0x1FFFF, I40E_VFPE_CQACK_PECQID_SHIFT)
  4451. #define I40E_VFPE_CQARM(_VF) (0x00130400 + ((_VF) * 4)) /* _i=0...127 */ /* Reset: VFR */
  4452. #define I40E_VFPE_CQARM_MAX_INDEX 127
  4453. #define I40E_VFPE_CQARM_PECQID_SHIFT 0
  4454. #define I40E_VFPE_CQARM_PECQID_MASK I40E_MASK(0x1FFFF, I40E_VFPE_CQARM_PECQID_SHIFT)
  4455. #define I40E_VFPE_CQPDB(_VF) (0x00000000 + ((_VF) * 4)) /* _i=0...127 */ /* Reset: VFR */
  4456. #define I40E_VFPE_CQPDB_MAX_INDEX 127
  4457. #define I40E_VFPE_CQPDB_WQHEAD_SHIFT 0
  4458. #define I40E_VFPE_CQPDB_WQHEAD_MASK I40E_MASK(0x7FF, I40E_VFPE_CQPDB_WQHEAD_SHIFT)
  4459. #define I40E_VFPE_CQPERRCODES(_VF) (0x00001800 + ((_VF) * 4)) /* _i=0...127 */ /* Reset: VFR */
  4460. #define I40E_VFPE_CQPERRCODES_MAX_INDEX 127
  4461. #define I40E_VFPE_CQPERRCODES_CQP_MINOR_CODE_SHIFT 0
  4462. #define I40E_VFPE_CQPERRCODES_CQP_MINOR_CODE_MASK I40E_MASK(0xFFFF, I40E_VFPE_CQPERRCODES_CQP_MINOR_CODE_SHIFT)
  4463. #define I40E_VFPE_CQPERRCODES_CQP_MAJOR_CODE_SHIFT 16
  4464. #define I40E_VFPE_CQPERRCODES_CQP_MAJOR_CODE_MASK I40E_MASK(0xFFFF, I40E_VFPE_CQPERRCODES_CQP_MAJOR_CODE_SHIFT)
  4465. #define I40E_VFPE_CQPTAIL(_VF) (0x00000400 + ((_VF) * 4)) /* _i=0...127 */ /* Reset: VFR */
  4466. #define I40E_VFPE_CQPTAIL_MAX_INDEX 127
  4467. #define I40E_VFPE_CQPTAIL_WQTAIL_SHIFT 0
  4468. #define I40E_VFPE_CQPTAIL_WQTAIL_MASK I40E_MASK(0x7FF, I40E_VFPE_CQPTAIL_WQTAIL_SHIFT)
  4469. #define I40E_VFPE_CQPTAIL_CQP_OP_ERR_SHIFT 31
  4470. #define I40E_VFPE_CQPTAIL_CQP_OP_ERR_MASK I40E_MASK(0x1, I40E_VFPE_CQPTAIL_CQP_OP_ERR_SHIFT)
  4471. #define I40E_VFPE_IPCONFIG0(_VF) (0x00001400 + ((_VF) * 4)) /* _i=0...127 */ /* Reset: VFR */
  4472. #define I40E_VFPE_IPCONFIG0_MAX_INDEX 127
  4473. #define I40E_VFPE_IPCONFIG0_PEIPID_SHIFT 0
  4474. #define I40E_VFPE_IPCONFIG0_PEIPID_MASK I40E_MASK(0xFFFF, I40E_VFPE_IPCONFIG0_PEIPID_SHIFT)
  4475. #define I40E_VFPE_IPCONFIG0_USEENTIREIDRANGE_SHIFT 16
  4476. #define I40E_VFPE_IPCONFIG0_USEENTIREIDRANGE_MASK I40E_MASK(0x1, I40E_VFPE_IPCONFIG0_USEENTIREIDRANGE_SHIFT)
  4477. #define I40E_VFPE_MRTEIDXMASK(_VF) (0x00003000 + ((_VF) * 4)) /* _i=0...127 */ /* Reset: VFR */
  4478. #define I40E_VFPE_MRTEIDXMASK_MAX_INDEX 127
  4479. #define I40E_VFPE_MRTEIDXMASK_MRTEIDXMASKBITS_SHIFT 0
  4480. #define I40E_VFPE_MRTEIDXMASK_MRTEIDXMASKBITS_MASK I40E_MASK(0x1F, I40E_VFPE_MRTEIDXMASK_MRTEIDXMASKBITS_SHIFT)
  4481. #define I40E_VFPE_RCVUNEXPECTEDERROR(_VF) (0x00003400 + ((_VF) * 4)) /* _i=0...127 */ /* Reset: VFR */
  4482. #define I40E_VFPE_RCVUNEXPECTEDERROR_MAX_INDEX 127
  4483. #define I40E_VFPE_RCVUNEXPECTEDERROR_TCP_RX_UNEXP_ERR_SHIFT 0
  4484. #define I40E_VFPE_RCVUNEXPECTEDERROR_TCP_RX_UNEXP_ERR_MASK I40E_MASK(0xFFFFFF, I40E_VFPE_RCVUNEXPECTEDERROR_TCP_RX_UNEXP_ERR_SHIFT)
  4485. #define I40E_VFPE_TCPNOWTIMER(_VF) (0x00002C00 + ((_VF) * 4)) /* _i=0...127 */ /* Reset: VFR */
  4486. #define I40E_VFPE_TCPNOWTIMER_MAX_INDEX 127
  4487. #define I40E_VFPE_TCPNOWTIMER_TCP_NOW_SHIFT 0
  4488. #define I40E_VFPE_TCPNOWTIMER_TCP_NOW_MASK I40E_MASK(0xFFFFFFFF, I40E_VFPE_TCPNOWTIMER_TCP_NOW_SHIFT)
  4489. #define I40E_VFPE_WQEALLOC(_VF) (0x00138000 + ((_VF) * 4)) /* _i=0...127 */ /* Reset: VFR */
  4490. #define I40E_VFPE_WQEALLOC_MAX_INDEX 127
  4491. #define I40E_VFPE_WQEALLOC_PEQPID_SHIFT 0
  4492. #define I40E_VFPE_WQEALLOC_PEQPID_MASK I40E_MASK(0x3FFFF, I40E_VFPE_WQEALLOC_PEQPID_SHIFT)
  4493. #define I40E_VFPE_WQEALLOC_WQE_DESC_INDEX_SHIFT 20
  4494. #define I40E_VFPE_WQEALLOC_WQE_DESC_INDEX_MASK I40E_MASK(0xFFF, I40E_VFPE_WQEALLOC_WQE_DESC_INDEX_SHIFT)
  4495. #define I40E_GLPES_PFIP4RXDISCARD(_i) (0x00010600 + ((_i) * 4)) /* _i=0...15 */ /* Reset: PE_CORER */
  4496. #define I40E_GLPES_PFIP4RXDISCARD_MAX_INDEX 15
  4497. #define I40E_GLPES_PFIP4RXDISCARD_IP4RXDISCARD_SHIFT 0
  4498. #define I40E_GLPES_PFIP4RXDISCARD_IP4RXDISCARD_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPES_PFIP4RXDISCARD_IP4RXDISCARD_SHIFT)
  4499. #define I40E_GLPES_PFIP4RXFRAGSHI(_i) (0x00010804 + ((_i) * 8)) /* _i=0...15 */ /* Reset: PE_CORER */
  4500. #define I40E_GLPES_PFIP4RXFRAGSHI_MAX_INDEX 15
  4501. #define I40E_GLPES_PFIP4RXFRAGSHI_IP4RXFRAGSHI_SHIFT 0
  4502. #define I40E_GLPES_PFIP4RXFRAGSHI_IP4RXFRAGSHI_MASK I40E_MASK(0xFFFF, I40E_GLPES_PFIP4RXFRAGSHI_IP4RXFRAGSHI_SHIFT)
  4503. #define I40E_GLPES_PFIP4RXFRAGSLO(_i) (0x00010800 + ((_i) * 8)) /* _i=0...15 */ /* Reset: PE_CORER */
  4504. #define I40E_GLPES_PFIP4RXFRAGSLO_MAX_INDEX 15
  4505. #define I40E_GLPES_PFIP4RXFRAGSLO_IP4RXFRAGSLO_SHIFT 0
  4506. #define I40E_GLPES_PFIP4RXFRAGSLO_IP4RXFRAGSLO_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPES_PFIP4RXFRAGSLO_IP4RXFRAGSLO_SHIFT)
  4507. #define I40E_GLPES_PFIP4RXMCOCTSHI(_i) (0x00010A04 + ((_i) * 8)) /* _i=0...15 */ /* Reset: PE_CORER */
  4508. #define I40E_GLPES_PFIP4RXMCOCTSHI_MAX_INDEX 15
  4509. #define I40E_GLPES_PFIP4RXMCOCTSHI_IP4RXMCOCTSHI_SHIFT 0
  4510. #define I40E_GLPES_PFIP4RXMCOCTSHI_IP4RXMCOCTSHI_MASK I40E_MASK(0xFFFF, I40E_GLPES_PFIP4RXMCOCTSHI_IP4RXMCOCTSHI_SHIFT)
  4511. #define I40E_GLPES_PFIP4RXMCOCTSLO(_i) (0x00010A00 + ((_i) * 8)) /* _i=0...15 */ /* Reset: PE_CORER */
  4512. #define I40E_GLPES_PFIP4RXMCOCTSLO_MAX_INDEX 15
  4513. #define I40E_GLPES_PFIP4RXMCOCTSLO_IP4RXMCOCTSLO_SHIFT 0
  4514. #define I40E_GLPES_PFIP4RXMCOCTSLO_IP4RXMCOCTSLO_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPES_PFIP4RXMCOCTSLO_IP4RXMCOCTSLO_SHIFT)
  4515. #define I40E_GLPES_PFIP4RXMCPKTSHI(_i) (0x00010C04 + ((_i) * 8)) /* _i=0...15 */ /* Reset: PE_CORER */
  4516. #define I40E_GLPES_PFIP4RXMCPKTSHI_MAX_INDEX 15
  4517. #define I40E_GLPES_PFIP4RXMCPKTSHI_IP4RXMCPKTSHI_SHIFT 0
  4518. #define I40E_GLPES_PFIP4RXMCPKTSHI_IP4RXMCPKTSHI_MASK I40E_MASK(0xFFFF, I40E_GLPES_PFIP4RXMCPKTSHI_IP4RXMCPKTSHI_SHIFT)
  4519. #define I40E_GLPES_PFIP4RXMCPKTSLO(_i) (0x00010C00 + ((_i) * 8)) /* _i=0...15 */ /* Reset: PE_CORER */
  4520. #define I40E_GLPES_PFIP4RXMCPKTSLO_MAX_INDEX 15
  4521. #define I40E_GLPES_PFIP4RXMCPKTSLO_IP4RXMCPKTSLO_SHIFT 0
  4522. #define I40E_GLPES_PFIP4RXMCPKTSLO_IP4RXMCPKTSLO_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPES_PFIP4RXMCPKTSLO_IP4RXMCPKTSLO_SHIFT)
  4523. #define I40E_GLPES_PFIP4RXOCTSHI(_i) (0x00010204 + ((_i) * 8)) /* _i=0...15 */ /* Reset: PE_CORER */
  4524. #define I40E_GLPES_PFIP4RXOCTSHI_MAX_INDEX 15
  4525. #define I40E_GLPES_PFIP4RXOCTSHI_IP4RXOCTSHI_SHIFT 0
  4526. #define I40E_GLPES_PFIP4RXOCTSHI_IP4RXOCTSHI_MASK I40E_MASK(0xFFFF, I40E_GLPES_PFIP4RXOCTSHI_IP4RXOCTSHI_SHIFT)
  4527. #define I40E_GLPES_PFIP4RXOCTSLO(_i) (0x00010200 + ((_i) * 8)) /* _i=0...15 */ /* Reset: PE_CORER */
  4528. #define I40E_GLPES_PFIP4RXOCTSLO_MAX_INDEX 15
  4529. #define I40E_GLPES_PFIP4RXOCTSLO_IP4RXOCTSLO_SHIFT 0
  4530. #define I40E_GLPES_PFIP4RXOCTSLO_IP4RXOCTSLO_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPES_PFIP4RXOCTSLO_IP4RXOCTSLO_SHIFT)
  4531. #define I40E_GLPES_PFIP4RXPKTSHI(_i) (0x00010404 + ((_i) * 8)) /* _i=0...15 */ /* Reset: PE_CORER */
  4532. #define I40E_GLPES_PFIP4RXPKTSHI_MAX_INDEX 15
  4533. #define I40E_GLPES_PFIP4RXPKTSHI_IP4RXPKTSHI_SHIFT 0
  4534. #define I40E_GLPES_PFIP4RXPKTSHI_IP4RXPKTSHI_MASK I40E_MASK(0xFFFF, I40E_GLPES_PFIP4RXPKTSHI_IP4RXPKTSHI_SHIFT)
  4535. #define I40E_GLPES_PFIP4RXPKTSLO(_i) (0x00010400 + ((_i) * 8)) /* _i=0...15 */ /* Reset: PE_CORER */
  4536. #define I40E_GLPES_PFIP4RXPKTSLO_MAX_INDEX 15
  4537. #define I40E_GLPES_PFIP4RXPKTSLO_IP4RXPKTSLO_SHIFT 0
  4538. #define I40E_GLPES_PFIP4RXPKTSLO_IP4RXPKTSLO_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPES_PFIP4RXPKTSLO_IP4RXPKTSLO_SHIFT)
  4539. #define I40E_GLPES_PFIP4RXTRUNC(_i) (0x00010700 + ((_i) * 4)) /* _i=0...15 */ /* Reset: PE_CORER */
  4540. #define I40E_GLPES_PFIP4RXTRUNC_MAX_INDEX 15
  4541. #define I40E_GLPES_PFIP4RXTRUNC_IP4RXTRUNC_SHIFT 0
  4542. #define I40E_GLPES_PFIP4RXTRUNC_IP4RXTRUNC_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPES_PFIP4RXTRUNC_IP4RXTRUNC_SHIFT)
  4543. #define I40E_GLPES_PFIP4TXFRAGSHI(_i) (0x00011E04 + ((_i) * 8)) /* _i=0...15 */ /* Reset: PE_CORER */
  4544. #define I40E_GLPES_PFIP4TXFRAGSHI_MAX_INDEX 15
  4545. #define I40E_GLPES_PFIP4TXFRAGSHI_IP4TXFRAGSHI_SHIFT 0
  4546. #define I40E_GLPES_PFIP4TXFRAGSHI_IP4TXFRAGSHI_MASK I40E_MASK(0xFFFF, I40E_GLPES_PFIP4TXFRAGSHI_IP4TXFRAGSHI_SHIFT)
  4547. #define I40E_GLPES_PFIP4TXFRAGSLO(_i) (0x00011E00 + ((_i) * 8)) /* _i=0...15 */ /* Reset: PE_CORER */
  4548. #define I40E_GLPES_PFIP4TXFRAGSLO_MAX_INDEX 15
  4549. #define I40E_GLPES_PFIP4TXFRAGSLO_IP4TXFRAGSLO_SHIFT 0
  4550. #define I40E_GLPES_PFIP4TXFRAGSLO_IP4TXFRAGSLO_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPES_PFIP4TXFRAGSLO_IP4TXFRAGSLO_SHIFT)
  4551. #define I40E_GLPES_PFIP4TXMCOCTSHI(_i) (0x00012004 + ((_i) * 8)) /* _i=0...15 */ /* Reset: PE_CORER */
  4552. #define I40E_GLPES_PFIP4TXMCOCTSHI_MAX_INDEX 15
  4553. #define I40E_GLPES_PFIP4TXMCOCTSHI_IP4TXMCOCTSHI_SHIFT 0
  4554. #define I40E_GLPES_PFIP4TXMCOCTSHI_IP4TXMCOCTSHI_MASK I40E_MASK(0xFFFF, I40E_GLPES_PFIP4TXMCOCTSHI_IP4TXMCOCTSHI_SHIFT)
  4555. #define I40E_GLPES_PFIP4TXMCOCTSLO(_i) (0x00012000 + ((_i) * 8)) /* _i=0...15 */ /* Reset: PE_CORER */
  4556. #define I40E_GLPES_PFIP4TXMCOCTSLO_MAX_INDEX 15
  4557. #define I40E_GLPES_PFIP4TXMCOCTSLO_IP4TXMCOCTSLO_SHIFT 0
  4558. #define I40E_GLPES_PFIP4TXMCOCTSLO_IP4TXMCOCTSLO_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPES_PFIP4TXMCOCTSLO_IP4TXMCOCTSLO_SHIFT)
  4559. #define I40E_GLPES_PFIP4TXMCPKTSHI(_i) (0x00012204 + ((_i) * 8)) /* _i=0...15 */ /* Reset: PE_CORER */
  4560. #define I40E_GLPES_PFIP4TXMCPKTSHI_MAX_INDEX 15
  4561. #define I40E_GLPES_PFIP4TXMCPKTSHI_IP4TXMCPKTSHI_SHIFT 0
  4562. #define I40E_GLPES_PFIP4TXMCPKTSHI_IP4TXMCPKTSHI_MASK I40E_MASK(0xFFFF, I40E_GLPES_PFIP4TXMCPKTSHI_IP4TXMCPKTSHI_SHIFT)
  4563. #define I40E_GLPES_PFIP4TXMCPKTSLO(_i) (0x00012200 + ((_i) * 8)) /* _i=0...15 */ /* Reset: PE_CORER */
  4564. #define I40E_GLPES_PFIP4TXMCPKTSLO_MAX_INDEX 15
  4565. #define I40E_GLPES_PFIP4TXMCPKTSLO_IP4TXMCPKTSLO_SHIFT 0
  4566. #define I40E_GLPES_PFIP4TXMCPKTSLO_IP4TXMCPKTSLO_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPES_PFIP4TXMCPKTSLO_IP4TXMCPKTSLO_SHIFT)
  4567. #define I40E_GLPES_PFIP4TXNOROUTE(_i) (0x00012E00 + ((_i) * 4)) /* _i=0...15 */ /* Reset: PE_CORER */
  4568. #define I40E_GLPES_PFIP4TXNOROUTE_MAX_INDEX 15
  4569. #define I40E_GLPES_PFIP4TXNOROUTE_IP4TXNOROUTE_SHIFT 0
  4570. #define I40E_GLPES_PFIP4TXNOROUTE_IP4TXNOROUTE_MASK I40E_MASK(0xFFFFFF, I40E_GLPES_PFIP4TXNOROUTE_IP4TXNOROUTE_SHIFT)
  4571. #define I40E_GLPES_PFIP4TXOCTSHI(_i) (0x00011A04 + ((_i) * 8)) /* _i=0...15 */ /* Reset: PE_CORER */
  4572. #define I40E_GLPES_PFIP4TXOCTSHI_MAX_INDEX 15
  4573. #define I40E_GLPES_PFIP4TXOCTSHI_IP4TXOCTSHI_SHIFT 0
  4574. #define I40E_GLPES_PFIP4TXOCTSHI_IP4TXOCTSHI_MASK I40E_MASK(0xFFFF, I40E_GLPES_PFIP4TXOCTSHI_IP4TXOCTSHI_SHIFT)
  4575. #define I40E_GLPES_PFIP4TXOCTSLO(_i) (0x00011A00 + ((_i) * 8)) /* _i=0...15 */ /* Reset: PE_CORER */
  4576. #define I40E_GLPES_PFIP4TXOCTSLO_MAX_INDEX 15
  4577. #define I40E_GLPES_PFIP4TXOCTSLO_IP4TXOCTSLO_SHIFT 0
  4578. #define I40E_GLPES_PFIP4TXOCTSLO_IP4TXOCTSLO_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPES_PFIP4TXOCTSLO_IP4TXOCTSLO_SHIFT)
  4579. #define I40E_GLPES_PFIP4TXPKTSHI(_i) (0x00011C04 + ((_i) * 8)) /* _i=0...15 */ /* Reset: PE_CORER */
  4580. #define I40E_GLPES_PFIP4TXPKTSHI_MAX_INDEX 15
  4581. #define I40E_GLPES_PFIP4TXPKTSHI_IP4TXPKTSHI_SHIFT 0
  4582. #define I40E_GLPES_PFIP4TXPKTSHI_IP4TXPKTSHI_MASK I40E_MASK(0xFFFF, I40E_GLPES_PFIP4TXPKTSHI_IP4TXPKTSHI_SHIFT)
  4583. #define I40E_GLPES_PFIP4TXPKTSLO(_i) (0x00011C00 + ((_i) * 8)) /* _i=0...15 */ /* Reset: PE_CORER */
  4584. #define I40E_GLPES_PFIP4TXPKTSLO_MAX_INDEX 15
  4585. #define I40E_GLPES_PFIP4TXPKTSLO_IP4TXPKTSLO_SHIFT 0
  4586. #define I40E_GLPES_PFIP4TXPKTSLO_IP4TXPKTSLO_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPES_PFIP4TXPKTSLO_IP4TXPKTSLO_SHIFT)
  4587. #define I40E_GLPES_PFIP6RXDISCARD(_i) (0x00011200 + ((_i) * 4)) /* _i=0...15 */ /* Reset: PE_CORER */
  4588. #define I40E_GLPES_PFIP6RXDISCARD_MAX_INDEX 15
  4589. #define I40E_GLPES_PFIP6RXDISCARD_IP6RXDISCARD_SHIFT 0
  4590. #define I40E_GLPES_PFIP6RXDISCARD_IP6RXDISCARD_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPES_PFIP6RXDISCARD_IP6RXDISCARD_SHIFT)
  4591. #define I40E_GLPES_PFIP6RXFRAGSHI(_i) (0x00011404 + ((_i) * 8)) /* _i=0...15 */ /* Reset: PE_CORER */
  4592. #define I40E_GLPES_PFIP6RXFRAGSHI_MAX_INDEX 15
  4593. #define I40E_GLPES_PFIP6RXFRAGSHI_IP6RXFRAGSHI_SHIFT 0
  4594. #define I40E_GLPES_PFIP6RXFRAGSHI_IP6RXFRAGSHI_MASK I40E_MASK(0xFFFF, I40E_GLPES_PFIP6RXFRAGSHI_IP6RXFRAGSHI_SHIFT)
  4595. #define I40E_GLPES_PFIP6RXFRAGSLO(_i) (0x00011400 + ((_i) * 8)) /* _i=0...15 */ /* Reset: PE_CORER */
  4596. #define I40E_GLPES_PFIP6RXFRAGSLO_MAX_INDEX 15
  4597. #define I40E_GLPES_PFIP6RXFRAGSLO_IP6RXFRAGSLO_SHIFT 0
  4598. #define I40E_GLPES_PFIP6RXFRAGSLO_IP6RXFRAGSLO_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPES_PFIP6RXFRAGSLO_IP6RXFRAGSLO_SHIFT)
  4599. #define I40E_GLPES_PFIP6RXMCOCTSHI(_i) (0x00011604 + ((_i) * 8)) /* _i=0...15 */ /* Reset: PE_CORER */
  4600. #define I40E_GLPES_PFIP6RXMCOCTSHI_MAX_INDEX 15
  4601. #define I40E_GLPES_PFIP6RXMCOCTSHI_IP6RXMCOCTSHI_SHIFT 0
  4602. #define I40E_GLPES_PFIP6RXMCOCTSHI_IP6RXMCOCTSHI_MASK I40E_MASK(0xFFFF, I40E_GLPES_PFIP6RXMCOCTSHI_IP6RXMCOCTSHI_SHIFT)
  4603. #define I40E_GLPES_PFIP6RXMCOCTSLO(_i) (0x00011600 + ((_i) * 8)) /* _i=0...15 */ /* Reset: PE_CORER */
  4604. #define I40E_GLPES_PFIP6RXMCOCTSLO_MAX_INDEX 15
  4605. #define I40E_GLPES_PFIP6RXMCOCTSLO_IP6RXMCOCTSLO_SHIFT 0
  4606. #define I40E_GLPES_PFIP6RXMCOCTSLO_IP6RXMCOCTSLO_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPES_PFIP6RXMCOCTSLO_IP6RXMCOCTSLO_SHIFT)
  4607. #define I40E_GLPES_PFIP6RXMCPKTSHI(_i) (0x00011804 + ((_i) * 8)) /* _i=0...15 */ /* Reset: PE_CORER */
  4608. #define I40E_GLPES_PFIP6RXMCPKTSHI_MAX_INDEX 15
  4609. #define I40E_GLPES_PFIP6RXMCPKTSHI_IP6RXMCPKTSHI_SHIFT 0
  4610. #define I40E_GLPES_PFIP6RXMCPKTSHI_IP6RXMCPKTSHI_MASK I40E_MASK(0xFFFF, I40E_GLPES_PFIP6RXMCPKTSHI_IP6RXMCPKTSHI_SHIFT)
  4611. #define I40E_GLPES_PFIP6RXMCPKTSLO(_i) (0x00011800 + ((_i) * 8)) /* _i=0...15 */ /* Reset: PE_CORER */
  4612. #define I40E_GLPES_PFIP6RXMCPKTSLO_MAX_INDEX 15
  4613. #define I40E_GLPES_PFIP6RXMCPKTSLO_IP6RXMCPKTSLO_SHIFT 0
  4614. #define I40E_GLPES_PFIP6RXMCPKTSLO_IP6RXMCPKTSLO_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPES_PFIP6RXMCPKTSLO_IP6RXMCPKTSLO_SHIFT)
  4615. #define I40E_GLPES_PFIP6RXOCTSHI(_i) (0x00010E04 + ((_i) * 8)) /* _i=0...15 */ /* Reset: PE_CORER */
  4616. #define I40E_GLPES_PFIP6RXOCTSHI_MAX_INDEX 15
  4617. #define I40E_GLPES_PFIP6RXOCTSHI_IP6RXOCTSHI_SHIFT 0
  4618. #define I40E_GLPES_PFIP6RXOCTSHI_IP6RXOCTSHI_MASK I40E_MASK(0xFFFF, I40E_GLPES_PFIP6RXOCTSHI_IP6RXOCTSHI_SHIFT)
  4619. #define I40E_GLPES_PFIP6RXOCTSLO(_i) (0x00010E00 + ((_i) * 8)) /* _i=0...15 */ /* Reset: PE_CORER */
  4620. #define I40E_GLPES_PFIP6RXOCTSLO_MAX_INDEX 15
  4621. #define I40E_GLPES_PFIP6RXOCTSLO_IP6RXOCTSLO_SHIFT 0
  4622. #define I40E_GLPES_PFIP6RXOCTSLO_IP6RXOCTSLO_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPES_PFIP6RXOCTSLO_IP6RXOCTSLO_SHIFT)
  4623. #define I40E_GLPES_PFIP6RXPKTSHI(_i) (0x00011004 + ((_i) * 8)) /* _i=0...15 */ /* Reset: PE_CORER */
  4624. #define I40E_GLPES_PFIP6RXPKTSHI_MAX_INDEX 15
  4625. #define I40E_GLPES_PFIP6RXPKTSHI_IP6RXPKTSHI_SHIFT 0
  4626. #define I40E_GLPES_PFIP6RXPKTSHI_IP6RXPKTSHI_MASK I40E_MASK(0xFFFF, I40E_GLPES_PFIP6RXPKTSHI_IP6RXPKTSHI_SHIFT)
  4627. #define I40E_GLPES_PFIP6RXPKTSLO(_i) (0x00011000 + ((_i) * 8)) /* _i=0...15 */ /* Reset: PE_CORER */
  4628. #define I40E_GLPES_PFIP6RXPKTSLO_MAX_INDEX 15
  4629. #define I40E_GLPES_PFIP6RXPKTSLO_IP6RXPKTSLO_SHIFT 0
  4630. #define I40E_GLPES_PFIP6RXPKTSLO_IP6RXPKTSLO_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPES_PFIP6RXPKTSLO_IP6RXPKTSLO_SHIFT)
  4631. #define I40E_GLPES_PFIP6RXTRUNC(_i) (0x00011300 + ((_i) * 4)) /* _i=0...15 */ /* Reset: PE_CORER */
  4632. #define I40E_GLPES_PFIP6RXTRUNC_MAX_INDEX 15
  4633. #define I40E_GLPES_PFIP6RXTRUNC_IP6RXTRUNC_SHIFT 0
  4634. #define I40E_GLPES_PFIP6RXTRUNC_IP6RXTRUNC_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPES_PFIP6RXTRUNC_IP6RXTRUNC_SHIFT)
  4635. #define I40E_GLPES_PFIP6TXFRAGSHI(_i) (0x00012804 + ((_i) * 8)) /* _i=0...15 */ /* Reset: PE_CORER */
  4636. #define I40E_GLPES_PFIP6TXFRAGSHI_MAX_INDEX 15
  4637. #define I40E_GLPES_PFIP6TXFRAGSHI_IP6TXFRAGSHI_SHIFT 0
  4638. #define I40E_GLPES_PFIP6TXFRAGSHI_IP6TXFRAGSHI_MASK I40E_MASK(0xFFFF, I40E_GLPES_PFIP6TXFRAGSHI_IP6TXFRAGSHI_SHIFT)
  4639. #define I40E_GLPES_PFIP6TXFRAGSLO(_i) (0x00012800 + ((_i) * 8)) /* _i=0...15 */ /* Reset: PE_CORER */
  4640. #define I40E_GLPES_PFIP6TXFRAGSLO_MAX_INDEX 15
  4641. #define I40E_GLPES_PFIP6TXFRAGSLO_IP6TXFRAGSLO_SHIFT 0
  4642. #define I40E_GLPES_PFIP6TXFRAGSLO_IP6TXFRAGSLO_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPES_PFIP6TXFRAGSLO_IP6TXFRAGSLO_SHIFT)
  4643. #define I40E_GLPES_PFIP6TXMCOCTSHI(_i) (0x00012A04 + ((_i) * 8)) /* _i=0...15 */ /* Reset: PE_CORER */
  4644. #define I40E_GLPES_PFIP6TXMCOCTSHI_MAX_INDEX 15
  4645. #define I40E_GLPES_PFIP6TXMCOCTSHI_IP6TXMCOCTSHI_SHIFT 0
  4646. #define I40E_GLPES_PFIP6TXMCOCTSHI_IP6TXMCOCTSHI_MASK I40E_MASK(0xFFFF, I40E_GLPES_PFIP6TXMCOCTSHI_IP6TXMCOCTSHI_SHIFT)
  4647. #define I40E_GLPES_PFIP6TXMCOCTSLO(_i) (0x00012A00 + ((_i) * 8)) /* _i=0...15 */ /* Reset: PE_CORER */
  4648. #define I40E_GLPES_PFIP6TXMCOCTSLO_MAX_INDEX 15
  4649. #define I40E_GLPES_PFIP6TXMCOCTSLO_IP6TXMCOCTSLO_SHIFT 0
  4650. #define I40E_GLPES_PFIP6TXMCOCTSLO_IP6TXMCOCTSLO_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPES_PFIP6TXMCOCTSLO_IP6TXMCOCTSLO_SHIFT)
  4651. #define I40E_GLPES_PFIP6TXMCPKTSHI(_i) (0x00012C04 + ((_i) * 8)) /* _i=0...15 */ /* Reset: PE_CORER */
  4652. #define I40E_GLPES_PFIP6TXMCPKTSHI_MAX_INDEX 15
  4653. #define I40E_GLPES_PFIP6TXMCPKTSHI_IP6TXMCPKTSHI_SHIFT 0
  4654. #define I40E_GLPES_PFIP6TXMCPKTSHI_IP6TXMCPKTSHI_MASK I40E_MASK(0xFFFF, I40E_GLPES_PFIP6TXMCPKTSHI_IP6TXMCPKTSHI_SHIFT)
  4655. #define I40E_GLPES_PFIP6TXMCPKTSLO(_i) (0x00012C00 + ((_i) * 8)) /* _i=0...15 */ /* Reset: PE_CORER */
  4656. #define I40E_GLPES_PFIP6TXMCPKTSLO_MAX_INDEX 15
  4657. #define I40E_GLPES_PFIP6TXMCPKTSLO_IP6TXMCPKTSLO_SHIFT 0
  4658. #define I40E_GLPES_PFIP6TXMCPKTSLO_IP6TXMCPKTSLO_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPES_PFIP6TXMCPKTSLO_IP6TXMCPKTSLO_SHIFT)
  4659. #define I40E_GLPES_PFIP6TXNOROUTE(_i) (0x00012F00 + ((_i) * 4)) /* _i=0...15 */ /* Reset: PE_CORER */
  4660. #define I40E_GLPES_PFIP6TXNOROUTE_MAX_INDEX 15
  4661. #define I40E_GLPES_PFIP6TXNOROUTE_IP6TXNOROUTE_SHIFT 0
  4662. #define I40E_GLPES_PFIP6TXNOROUTE_IP6TXNOROUTE_MASK I40E_MASK(0xFFFFFF, I40E_GLPES_PFIP6TXNOROUTE_IP6TXNOROUTE_SHIFT)
  4663. #define I40E_GLPES_PFIP6TXOCTSHI(_i) (0x00012404 + ((_i) * 8)) /* _i=0...15 */ /* Reset: PE_CORER */
  4664. #define I40E_GLPES_PFIP6TXOCTSHI_MAX_INDEX 15
  4665. #define I40E_GLPES_PFIP6TXOCTSHI_IP6TXOCTSHI_SHIFT 0
  4666. #define I40E_GLPES_PFIP6TXOCTSHI_IP6TXOCTSHI_MASK I40E_MASK(0xFFFF, I40E_GLPES_PFIP6TXOCTSHI_IP6TXOCTSHI_SHIFT)
  4667. #define I40E_GLPES_PFIP6TXOCTSLO(_i) (0x00012400 + ((_i) * 8)) /* _i=0...15 */ /* Reset: PE_CORER */
  4668. #define I40E_GLPES_PFIP6TXOCTSLO_MAX_INDEX 15
  4669. #define I40E_GLPES_PFIP6TXOCTSLO_IP6TXOCTSLO_SHIFT 0
  4670. #define I40E_GLPES_PFIP6TXOCTSLO_IP6TXOCTSLO_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPES_PFIP6TXOCTSLO_IP6TXOCTSLO_SHIFT)
  4671. #define I40E_GLPES_PFIP6TXPKTSHI(_i) (0x00012604 + ((_i) * 8)) /* _i=0...15 */ /* Reset: PE_CORER */
  4672. #define I40E_GLPES_PFIP6TXPKTSHI_MAX_INDEX 15
  4673. #define I40E_GLPES_PFIP6TXPKTSHI_IP6TXPKTSHI_SHIFT 0
  4674. #define I40E_GLPES_PFIP6TXPKTSHI_IP6TXPKTSHI_MASK I40E_MASK(0xFFFF, I40E_GLPES_PFIP6TXPKTSHI_IP6TXPKTSHI_SHIFT)
  4675. #define I40E_GLPES_PFIP6TXPKTSLO(_i) (0x00012600 + ((_i) * 8)) /* _i=0...15 */ /* Reset: PE_CORER */
  4676. #define I40E_GLPES_PFIP6TXPKTSLO_MAX_INDEX 15
  4677. #define I40E_GLPES_PFIP6TXPKTSLO_IP6TXPKTSLO_SHIFT 0
  4678. #define I40E_GLPES_PFIP6TXPKTSLO_IP6TXPKTSLO_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPES_PFIP6TXPKTSLO_IP6TXPKTSLO_SHIFT)
  4679. #define I40E_GLPES_PFRDMARXRDSHI(_i) (0x00013E04 + ((_i) * 8)) /* _i=0...15 */ /* Reset: PE_CORER */
  4680. #define I40E_GLPES_PFRDMARXRDSHI_MAX_INDEX 15
  4681. #define I40E_GLPES_PFRDMARXRDSHI_RDMARXRDSHI_SHIFT 0
  4682. #define I40E_GLPES_PFRDMARXRDSHI_RDMARXRDSHI_MASK I40E_MASK(0xFFFF, I40E_GLPES_PFRDMARXRDSHI_RDMARXRDSHI_SHIFT)
  4683. #define I40E_GLPES_PFRDMARXRDSLO(_i) (0x00013E00 + ((_i) * 8)) /* _i=0...15 */ /* Reset: PE_CORER */
  4684. #define I40E_GLPES_PFRDMARXRDSLO_MAX_INDEX 15
  4685. #define I40E_GLPES_PFRDMARXRDSLO_RDMARXRDSLO_SHIFT 0
  4686. #define I40E_GLPES_PFRDMARXRDSLO_RDMARXRDSLO_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPES_PFRDMARXRDSLO_RDMARXRDSLO_SHIFT)
  4687. #define I40E_GLPES_PFRDMARXSNDSHI(_i) (0x00014004 + ((_i) * 8)) /* _i=0...15 */ /* Reset: PE_CORER */
  4688. #define I40E_GLPES_PFRDMARXSNDSHI_MAX_INDEX 15
  4689. #define I40E_GLPES_PFRDMARXSNDSHI_RDMARXSNDSHI_SHIFT 0
  4690. #define I40E_GLPES_PFRDMARXSNDSHI_RDMARXSNDSHI_MASK I40E_MASK(0xFFFF, I40E_GLPES_PFRDMARXSNDSHI_RDMARXSNDSHI_SHIFT)
  4691. #define I40E_GLPES_PFRDMARXSNDSLO(_i) (0x00014000 + ((_i) * 8)) /* _i=0...15 */ /* Reset: PE_CORER */
  4692. #define I40E_GLPES_PFRDMARXSNDSLO_MAX_INDEX 15
  4693. #define I40E_GLPES_PFRDMARXSNDSLO_RDMARXSNDSLO_SHIFT 0
  4694. #define I40E_GLPES_PFRDMARXSNDSLO_RDMARXSNDSLO_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPES_PFRDMARXSNDSLO_RDMARXSNDSLO_SHIFT)
  4695. #define I40E_GLPES_PFRDMARXWRSHI(_i) (0x00013C04 + ((_i) * 8)) /* _i=0...15 */ /* Reset: PE_CORER */
  4696. #define I40E_GLPES_PFRDMARXWRSHI_MAX_INDEX 15
  4697. #define I40E_GLPES_PFRDMARXWRSHI_RDMARXWRSHI_SHIFT 0
  4698. #define I40E_GLPES_PFRDMARXWRSHI_RDMARXWRSHI_MASK I40E_MASK(0xFFFF, I40E_GLPES_PFRDMARXWRSHI_RDMARXWRSHI_SHIFT)
  4699. #define I40E_GLPES_PFRDMARXWRSLO(_i) (0x00013C00 + ((_i) * 8)) /* _i=0...15 */ /* Reset: PE_CORER */
  4700. #define I40E_GLPES_PFRDMARXWRSLO_MAX_INDEX 15
  4701. #define I40E_GLPES_PFRDMARXWRSLO_RDMARXWRSLO_SHIFT 0
  4702. #define I40E_GLPES_PFRDMARXWRSLO_RDMARXWRSLO_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPES_PFRDMARXWRSLO_RDMARXWRSLO_SHIFT)
  4703. #define I40E_GLPES_PFRDMATXRDSHI(_i) (0x00014404 + ((_i) * 8)) /* _i=0...15 */ /* Reset: PE_CORER */
  4704. #define I40E_GLPES_PFRDMATXRDSHI_MAX_INDEX 15
  4705. #define I40E_GLPES_PFRDMATXRDSHI_RDMARXRDSHI_SHIFT 0
  4706. #define I40E_GLPES_PFRDMATXRDSHI_RDMARXRDSHI_MASK I40E_MASK(0xFFFF, I40E_GLPES_PFRDMATXRDSHI_RDMARXRDSHI_SHIFT)
  4707. #define I40E_GLPES_PFRDMATXRDSLO(_i) (0x00014400 + ((_i) * 8)) /* _i=0...15 */ /* Reset: PE_CORER */
  4708. #define I40E_GLPES_PFRDMATXRDSLO_MAX_INDEX 15
  4709. #define I40E_GLPES_PFRDMATXRDSLO_RDMARXRDSLO_SHIFT 0
  4710. #define I40E_GLPES_PFRDMATXRDSLO_RDMARXRDSLO_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPES_PFRDMATXRDSLO_RDMARXRDSLO_SHIFT)
  4711. #define I40E_GLPES_PFRDMATXSNDSHI(_i) (0x00014604 + ((_i) * 8)) /* _i=0...15 */ /* Reset: PE_CORER */
  4712. #define I40E_GLPES_PFRDMATXSNDSHI_MAX_INDEX 15
  4713. #define I40E_GLPES_PFRDMATXSNDSHI_RDMARXSNDSHI_SHIFT 0
  4714. #define I40E_GLPES_PFRDMATXSNDSHI_RDMARXSNDSHI_MASK I40E_MASK(0xFFFF, I40E_GLPES_PFRDMATXSNDSHI_RDMARXSNDSHI_SHIFT)
  4715. #define I40E_GLPES_PFRDMATXSNDSLO(_i) (0x00014600 + ((_i) * 8)) /* _i=0...15 */ /* Reset: PE_CORER */
  4716. #define I40E_GLPES_PFRDMATXSNDSLO_MAX_INDEX 15
  4717. #define I40E_GLPES_PFRDMATXSNDSLO_RDMARXSNDSLO_SHIFT 0
  4718. #define I40E_GLPES_PFRDMATXSNDSLO_RDMARXSNDSLO_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPES_PFRDMATXSNDSLO_RDMARXSNDSLO_SHIFT)
  4719. #define I40E_GLPES_PFRDMATXWRSHI(_i) (0x00014204 + ((_i) * 8)) /* _i=0...15 */ /* Reset: PE_CORER */
  4720. #define I40E_GLPES_PFRDMATXWRSHI_MAX_INDEX 15
  4721. #define I40E_GLPES_PFRDMATXWRSHI_RDMARXWRSHI_SHIFT 0
  4722. #define I40E_GLPES_PFRDMATXWRSHI_RDMARXWRSHI_MASK I40E_MASK(0xFFFF, I40E_GLPES_PFRDMATXWRSHI_RDMARXWRSHI_SHIFT)
  4723. #define I40E_GLPES_PFRDMATXWRSLO(_i) (0x00014200 + ((_i) * 8)) /* _i=0...15 */ /* Reset: PE_CORER */
  4724. #define I40E_GLPES_PFRDMATXWRSLO_MAX_INDEX 15
  4725. #define I40E_GLPES_PFRDMATXWRSLO_RDMARXWRSLO_SHIFT 0
  4726. #define I40E_GLPES_PFRDMATXWRSLO_RDMARXWRSLO_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPES_PFRDMATXWRSLO_RDMARXWRSLO_SHIFT)
  4727. #define I40E_GLPES_PFRDMAVBNDHI(_i) (0x00014804 + ((_i) * 8)) /* _i=0...15 */ /* Reset: PE_CORER */
  4728. #define I40E_GLPES_PFRDMAVBNDHI_MAX_INDEX 15
  4729. #define I40E_GLPES_PFRDMAVBNDHI_RDMAVBNDHI_SHIFT 0
  4730. #define I40E_GLPES_PFRDMAVBNDHI_RDMAVBNDHI_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPES_PFRDMAVBNDHI_RDMAVBNDHI_SHIFT)
  4731. #define I40E_GLPES_PFRDMAVBNDLO(_i) (0x00014800 + ((_i) * 8)) /* _i=0...15 */ /* Reset: PE_CORER */
  4732. #define I40E_GLPES_PFRDMAVBNDLO_MAX_INDEX 15
  4733. #define I40E_GLPES_PFRDMAVBNDLO_RDMAVBNDLO_SHIFT 0
  4734. #define I40E_GLPES_PFRDMAVBNDLO_RDMAVBNDLO_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPES_PFRDMAVBNDLO_RDMAVBNDLO_SHIFT)
  4735. #define I40E_GLPES_PFRDMAVINVHI(_i) (0x00014A04 + ((_i) * 8)) /* _i=0...15 */ /* Reset: PE_CORER */
  4736. #define I40E_GLPES_PFRDMAVINVHI_MAX_INDEX 15
  4737. #define I40E_GLPES_PFRDMAVINVHI_RDMAVINVHI_SHIFT 0
  4738. #define I40E_GLPES_PFRDMAVINVHI_RDMAVINVHI_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPES_PFRDMAVINVHI_RDMAVINVHI_SHIFT)
  4739. #define I40E_GLPES_PFRDMAVINVLO(_i) (0x00014A00 + ((_i) * 8)) /* _i=0...15 */ /* Reset: PE_CORER */
  4740. #define I40E_GLPES_PFRDMAVINVLO_MAX_INDEX 15
  4741. #define I40E_GLPES_PFRDMAVINVLO_RDMAVINVLO_SHIFT 0
  4742. #define I40E_GLPES_PFRDMAVINVLO_RDMAVINVLO_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPES_PFRDMAVINVLO_RDMAVINVLO_SHIFT)
  4743. #define I40E_GLPES_PFRXVLANERR(_i) (0x00010000 + ((_i) * 4)) /* _i=0...15 */ /* Reset: PE_CORER */
  4744. #define I40E_GLPES_PFRXVLANERR_MAX_INDEX 15
  4745. #define I40E_GLPES_PFRXVLANERR_RXVLANERR_SHIFT 0
  4746. #define I40E_GLPES_PFRXVLANERR_RXVLANERR_MASK I40E_MASK(0xFFFFFF, I40E_GLPES_PFRXVLANERR_RXVLANERR_SHIFT)
  4747. #define I40E_GLPES_PFTCPRTXSEG(_i) (0x00013600 + ((_i) * 4)) /* _i=0...15 */ /* Reset: PE_CORER */
  4748. #define I40E_GLPES_PFTCPRTXSEG_MAX_INDEX 15
  4749. #define I40E_GLPES_PFTCPRTXSEG_TCPRTXSEG_SHIFT 0
  4750. #define I40E_GLPES_PFTCPRTXSEG_TCPRTXSEG_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPES_PFTCPRTXSEG_TCPRTXSEG_SHIFT)
  4751. #define I40E_GLPES_PFTCPRXOPTERR(_i) (0x00013200 + ((_i) * 4)) /* _i=0...15 */ /* Reset: PE_CORER */
  4752. #define I40E_GLPES_PFTCPRXOPTERR_MAX_INDEX 15
  4753. #define I40E_GLPES_PFTCPRXOPTERR_TCPRXOPTERR_SHIFT 0
  4754. #define I40E_GLPES_PFTCPRXOPTERR_TCPRXOPTERR_MASK I40E_MASK(0xFFFFFF, I40E_GLPES_PFTCPRXOPTERR_TCPRXOPTERR_SHIFT)
  4755. #define I40E_GLPES_PFTCPRXPROTOERR(_i) (0x00013300 + ((_i) * 4)) /* _i=0...15 */ /* Reset: PE_CORER */
  4756. #define I40E_GLPES_PFTCPRXPROTOERR_MAX_INDEX 15
  4757. #define I40E_GLPES_PFTCPRXPROTOERR_TCPRXPROTOERR_SHIFT 0
  4758. #define I40E_GLPES_PFTCPRXPROTOERR_TCPRXPROTOERR_MASK I40E_MASK(0xFFFFFF, I40E_GLPES_PFTCPRXPROTOERR_TCPRXPROTOERR_SHIFT)
  4759. #define I40E_GLPES_PFTCPRXSEGSHI(_i) (0x00013004 + ((_i) * 8)) /* _i=0...15 */ /* Reset: PE_CORER */
  4760. #define I40E_GLPES_PFTCPRXSEGSHI_MAX_INDEX 15
  4761. #define I40E_GLPES_PFTCPRXSEGSHI_TCPRXSEGSHI_SHIFT 0
  4762. #define I40E_GLPES_PFTCPRXSEGSHI_TCPRXSEGSHI_MASK I40E_MASK(0xFFFF, I40E_GLPES_PFTCPRXSEGSHI_TCPRXSEGSHI_SHIFT)
  4763. #define I40E_GLPES_PFTCPRXSEGSLO(_i) (0x00013000 + ((_i) * 8)) /* _i=0...15 */ /* Reset: PE_CORER */
  4764. #define I40E_GLPES_PFTCPRXSEGSLO_MAX_INDEX 15
  4765. #define I40E_GLPES_PFTCPRXSEGSLO_TCPRXSEGSLO_SHIFT 0
  4766. #define I40E_GLPES_PFTCPRXSEGSLO_TCPRXSEGSLO_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPES_PFTCPRXSEGSLO_TCPRXSEGSLO_SHIFT)
  4767. #define I40E_GLPES_PFTCPTXSEGHI(_i) (0x00013404 + ((_i) * 8)) /* _i=0...15 */ /* Reset: PE_CORER */
  4768. #define I40E_GLPES_PFTCPTXSEGHI_MAX_INDEX 15
  4769. #define I40E_GLPES_PFTCPTXSEGHI_TCPTXSEGHI_SHIFT 0
  4770. #define I40E_GLPES_PFTCPTXSEGHI_TCPTXSEGHI_MASK I40E_MASK(0xFFFF, I40E_GLPES_PFTCPTXSEGHI_TCPTXSEGHI_SHIFT)
  4771. #define I40E_GLPES_PFTCPTXSEGLO(_i) (0x00013400 + ((_i) * 8)) /* _i=0...15 */ /* Reset: PE_CORER */
  4772. #define I40E_GLPES_PFTCPTXSEGLO_MAX_INDEX 15
  4773. #define I40E_GLPES_PFTCPTXSEGLO_TCPTXSEGLO_SHIFT 0
  4774. #define I40E_GLPES_PFTCPTXSEGLO_TCPTXSEGLO_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPES_PFTCPTXSEGLO_TCPTXSEGLO_SHIFT)
  4775. #define I40E_GLPES_PFUDPRXPKTSHI(_i) (0x00013804 + ((_i) * 8)) /* _i=0...15 */ /* Reset: PE_CORER */
  4776. #define I40E_GLPES_PFUDPRXPKTSHI_MAX_INDEX 15
  4777. #define I40E_GLPES_PFUDPRXPKTSHI_UDPRXPKTSHI_SHIFT 0
  4778. #define I40E_GLPES_PFUDPRXPKTSHI_UDPRXPKTSHI_MASK I40E_MASK(0xFFFF, I40E_GLPES_PFUDPRXPKTSHI_UDPRXPKTSHI_SHIFT)
  4779. #define I40E_GLPES_PFUDPRXPKTSLO(_i) (0x00013800 + ((_i) * 8)) /* _i=0...15 */ /* Reset: PE_CORER */
  4780. #define I40E_GLPES_PFUDPRXPKTSLO_MAX_INDEX 15
  4781. #define I40E_GLPES_PFUDPRXPKTSLO_UDPRXPKTSLO_SHIFT 0
  4782. #define I40E_GLPES_PFUDPRXPKTSLO_UDPRXPKTSLO_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPES_PFUDPRXPKTSLO_UDPRXPKTSLO_SHIFT)
  4783. #define I40E_GLPES_PFUDPTXPKTSHI(_i) (0x00013A04 + ((_i) * 8)) /* _i=0...15 */ /* Reset: PE_CORER */
  4784. #define I40E_GLPES_PFUDPTXPKTSHI_MAX_INDEX 15
  4785. #define I40E_GLPES_PFUDPTXPKTSHI_UDPTXPKTSHI_SHIFT 0
  4786. #define I40E_GLPES_PFUDPTXPKTSHI_UDPTXPKTSHI_MASK I40E_MASK(0xFFFF, I40E_GLPES_PFUDPTXPKTSHI_UDPTXPKTSHI_SHIFT)
  4787. #define I40E_GLPES_PFUDPTXPKTSLO(_i) (0x00013A00 + ((_i) * 8)) /* _i=0...15 */ /* Reset: PE_CORER */
  4788. #define I40E_GLPES_PFUDPTXPKTSLO_MAX_INDEX 15
  4789. #define I40E_GLPES_PFUDPTXPKTSLO_UDPTXPKTSLO_SHIFT 0
  4790. #define I40E_GLPES_PFUDPTXPKTSLO_UDPTXPKTSLO_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPES_PFUDPTXPKTSLO_UDPTXPKTSLO_SHIFT)
  4791. #define I40E_GLPES_RDMARXMULTFPDUSHI 0x0001E014 /* Reset: PE_CORER */
  4792. #define I40E_GLPES_RDMARXMULTFPDUSHI_RDMARXMULTFPDUSHI_SHIFT 0
  4793. #define I40E_GLPES_RDMARXMULTFPDUSHI_RDMARXMULTFPDUSHI_MASK I40E_MASK(0xFFFFFF, I40E_GLPES_RDMARXMULTFPDUSHI_RDMARXMULTFPDUSHI_SHIFT)
  4794. #define I40E_GLPES_RDMARXMULTFPDUSLO 0x0001E010 /* Reset: PE_CORER */
  4795. #define I40E_GLPES_RDMARXMULTFPDUSLO_RDMARXMULTFPDUSLO_SHIFT 0
  4796. #define I40E_GLPES_RDMARXMULTFPDUSLO_RDMARXMULTFPDUSLO_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPES_RDMARXMULTFPDUSLO_RDMARXMULTFPDUSLO_SHIFT)
  4797. #define I40E_GLPES_RDMARXOOODDPHI 0x0001E01C /* Reset: PE_CORER */
  4798. #define I40E_GLPES_RDMARXOOODDPHI_RDMARXOOODDPHI_SHIFT 0
  4799. #define I40E_GLPES_RDMARXOOODDPHI_RDMARXOOODDPHI_MASK I40E_MASK(0xFFFFFF, I40E_GLPES_RDMARXOOODDPHI_RDMARXOOODDPHI_SHIFT)
  4800. #define I40E_GLPES_RDMARXOOODDPLO 0x0001E018 /* Reset: PE_CORER */
  4801. #define I40E_GLPES_RDMARXOOODDPLO_RDMARXOOODDPLO_SHIFT 0
  4802. #define I40E_GLPES_RDMARXOOODDPLO_RDMARXOOODDPLO_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPES_RDMARXOOODDPLO_RDMARXOOODDPLO_SHIFT)
  4803. #define I40E_GLPES_RDMARXOOONOMARK 0x0001E004 /* Reset: PE_CORER */
  4804. #define I40E_GLPES_RDMARXOOONOMARK_RDMAOOONOMARK_SHIFT 0
  4805. #define I40E_GLPES_RDMARXOOONOMARK_RDMAOOONOMARK_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPES_RDMARXOOONOMARK_RDMAOOONOMARK_SHIFT)
  4806. #define I40E_GLPES_RDMARXUNALIGN 0x0001E000 /* Reset: PE_CORER */
  4807. #define I40E_GLPES_RDMARXUNALIGN_RDMRXAUNALIGN_SHIFT 0
  4808. #define I40E_GLPES_RDMARXUNALIGN_RDMRXAUNALIGN_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPES_RDMARXUNALIGN_RDMRXAUNALIGN_SHIFT)
  4809. #define I40E_GLPES_TCPRXFOURHOLEHI 0x0001E044 /* Reset: PE_CORER */
  4810. #define I40E_GLPES_TCPRXFOURHOLEHI_TCPRXFOURHOLEHI_SHIFT 0
  4811. #define I40E_GLPES_TCPRXFOURHOLEHI_TCPRXFOURHOLEHI_MASK I40E_MASK(0xFFFFFF, I40E_GLPES_TCPRXFOURHOLEHI_TCPRXFOURHOLEHI_SHIFT)
  4812. #define I40E_GLPES_TCPRXFOURHOLELO 0x0001E040 /* Reset: PE_CORER */
  4813. #define I40E_GLPES_TCPRXFOURHOLELO_TCPRXFOURHOLELO_SHIFT 0
  4814. #define I40E_GLPES_TCPRXFOURHOLELO_TCPRXFOURHOLELO_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPES_TCPRXFOURHOLELO_TCPRXFOURHOLELO_SHIFT)
  4815. #define I40E_GLPES_TCPRXONEHOLEHI 0x0001E02C /* Reset: PE_CORER */
  4816. #define I40E_GLPES_TCPRXONEHOLEHI_TCPRXONEHOLEHI_SHIFT 0
  4817. #define I40E_GLPES_TCPRXONEHOLEHI_TCPRXONEHOLEHI_MASK I40E_MASK(0xFFFFFF, I40E_GLPES_TCPRXONEHOLEHI_TCPRXONEHOLEHI_SHIFT)
  4818. #define I40E_GLPES_TCPRXONEHOLELO 0x0001E028 /* Reset: PE_CORER */
  4819. #define I40E_GLPES_TCPRXONEHOLELO_TCPRXONEHOLELO_SHIFT 0
  4820. #define I40E_GLPES_TCPRXONEHOLELO_TCPRXONEHOLELO_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPES_TCPRXONEHOLELO_TCPRXONEHOLELO_SHIFT)
  4821. #define I40E_GLPES_TCPRXPUREACKHI 0x0001E024 /* Reset: PE_CORER */
  4822. #define I40E_GLPES_TCPRXPUREACKHI_TCPRXPUREACKSHI_SHIFT 0
  4823. #define I40E_GLPES_TCPRXPUREACKHI_TCPRXPUREACKSHI_MASK I40E_MASK(0xFFFFFF, I40E_GLPES_TCPRXPUREACKHI_TCPRXPUREACKSHI_SHIFT)
  4824. #define I40E_GLPES_TCPRXPUREACKSLO 0x0001E020 /* Reset: PE_CORER */
  4825. #define I40E_GLPES_TCPRXPUREACKSLO_TCPRXPUREACKLO_SHIFT 0
  4826. #define I40E_GLPES_TCPRXPUREACKSLO_TCPRXPUREACKLO_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPES_TCPRXPUREACKSLO_TCPRXPUREACKLO_SHIFT)
  4827. #define I40E_GLPES_TCPRXTHREEHOLEHI 0x0001E03C /* Reset: PE_CORER */
  4828. #define I40E_GLPES_TCPRXTHREEHOLEHI_TCPRXTHREEHOLEHI_SHIFT 0
  4829. #define I40E_GLPES_TCPRXTHREEHOLEHI_TCPRXTHREEHOLEHI_MASK I40E_MASK(0xFFFFFF, I40E_GLPES_TCPRXTHREEHOLEHI_TCPRXTHREEHOLEHI_SHIFT)
  4830. #define I40E_GLPES_TCPRXTHREEHOLELO 0x0001E038 /* Reset: PE_CORER */
  4831. #define I40E_GLPES_TCPRXTHREEHOLELO_TCPRXTHREEHOLELO_SHIFT 0
  4832. #define I40E_GLPES_TCPRXTHREEHOLELO_TCPRXTHREEHOLELO_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPES_TCPRXTHREEHOLELO_TCPRXTHREEHOLELO_SHIFT)
  4833. #define I40E_GLPES_TCPRXTWOHOLEHI 0x0001E034 /* Reset: PE_CORER */
  4834. #define I40E_GLPES_TCPRXTWOHOLEHI_TCPRXTWOHOLEHI_SHIFT 0
  4835. #define I40E_GLPES_TCPRXTWOHOLEHI_TCPRXTWOHOLEHI_MASK I40E_MASK(0xFFFFFF, I40E_GLPES_TCPRXTWOHOLEHI_TCPRXTWOHOLEHI_SHIFT)
  4836. #define I40E_GLPES_TCPRXTWOHOLELO 0x0001E030 /* Reset: PE_CORER */
  4837. #define I40E_GLPES_TCPRXTWOHOLELO_TCPRXTWOHOLELO_SHIFT 0
  4838. #define I40E_GLPES_TCPRXTWOHOLELO_TCPRXTWOHOLELO_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPES_TCPRXTWOHOLELO_TCPRXTWOHOLELO_SHIFT)
  4839. #define I40E_GLPES_TCPTXRETRANSFASTHI 0x0001E04C /* Reset: PE_CORER */
  4840. #define I40E_GLPES_TCPTXRETRANSFASTHI_TCPTXRETRANSFASTHI_SHIFT 0
  4841. #define I40E_GLPES_TCPTXRETRANSFASTHI_TCPTXRETRANSFASTHI_MASK I40E_MASK(0xFFFFFF, I40E_GLPES_TCPTXRETRANSFASTHI_TCPTXRETRANSFASTHI_SHIFT)
  4842. #define I40E_GLPES_TCPTXRETRANSFASTLO 0x0001E048 /* Reset: PE_CORER */
  4843. #define I40E_GLPES_TCPTXRETRANSFASTLO_TCPTXRETRANSFASTLO_SHIFT 0
  4844. #define I40E_GLPES_TCPTXRETRANSFASTLO_TCPTXRETRANSFASTLO_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPES_TCPTXRETRANSFASTLO_TCPTXRETRANSFASTLO_SHIFT)
  4845. #define I40E_GLPES_TCPTXTOUTSFASTHI 0x0001E054 /* Reset: PE_CORER */
  4846. #define I40E_GLPES_TCPTXTOUTSFASTHI_TCPTXTOUTSFASTHI_SHIFT 0
  4847. #define I40E_GLPES_TCPTXTOUTSFASTHI_TCPTXTOUTSFASTHI_MASK I40E_MASK(0xFFFFFF, I40E_GLPES_TCPTXTOUTSFASTHI_TCPTXTOUTSFASTHI_SHIFT)
  4848. #define I40E_GLPES_TCPTXTOUTSFASTLO 0x0001E050 /* Reset: PE_CORER */
  4849. #define I40E_GLPES_TCPTXTOUTSFASTLO_TCPTXTOUTSFASTLO_SHIFT 0
  4850. #define I40E_GLPES_TCPTXTOUTSFASTLO_TCPTXTOUTSFASTLO_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPES_TCPTXTOUTSFASTLO_TCPTXTOUTSFASTLO_SHIFT)
  4851. #define I40E_GLPES_TCPTXTOUTSHI 0x0001E05C /* Reset: PE_CORER */
  4852. #define I40E_GLPES_TCPTXTOUTSHI_TCPTXTOUTSHI_SHIFT 0
  4853. #define I40E_GLPES_TCPTXTOUTSHI_TCPTXTOUTSHI_MASK I40E_MASK(0xFFFFFF, I40E_GLPES_TCPTXTOUTSHI_TCPTXTOUTSHI_SHIFT)
  4854. #define I40E_GLPES_TCPTXTOUTSLO 0x0001E058 /* Reset: PE_CORER */
  4855. #define I40E_GLPES_TCPTXTOUTSLO_TCPTXTOUTSLO_SHIFT 0
  4856. #define I40E_GLPES_TCPTXTOUTSLO_TCPTXTOUTSLO_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPES_TCPTXTOUTSLO_TCPTXTOUTSLO_SHIFT)
  4857. #define I40E_GLPES_VFIP4RXDISCARD(_i) (0x00018600 + ((_i) * 4)) /* _i=0...31 */ /* Reset: PE_CORER */
  4858. #define I40E_GLPES_VFIP4RXDISCARD_MAX_INDEX 31
  4859. #define I40E_GLPES_VFIP4RXDISCARD_IP4RXDISCARD_SHIFT 0
  4860. #define I40E_GLPES_VFIP4RXDISCARD_IP4RXDISCARD_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPES_VFIP4RXDISCARD_IP4RXDISCARD_SHIFT)
  4861. #define I40E_GLPES_VFIP4RXFRAGSHI(_i) (0x00018804 + ((_i) * 8)) /* _i=0...31 */ /* Reset: PE_CORER */
  4862. #define I40E_GLPES_VFIP4RXFRAGSHI_MAX_INDEX 31
  4863. #define I40E_GLPES_VFIP4RXFRAGSHI_IP4RXFRAGSHI_SHIFT 0
  4864. #define I40E_GLPES_VFIP4RXFRAGSHI_IP4RXFRAGSHI_MASK I40E_MASK(0xFFFF, I40E_GLPES_VFIP4RXFRAGSHI_IP4RXFRAGSHI_SHIFT)
  4865. #define I40E_GLPES_VFIP4RXFRAGSLO(_i) (0x00018800 + ((_i) * 8)) /* _i=0...31 */ /* Reset: PE_CORER */
  4866. #define I40E_GLPES_VFIP4RXFRAGSLO_MAX_INDEX 31
  4867. #define I40E_GLPES_VFIP4RXFRAGSLO_IP4RXFRAGSLO_SHIFT 0
  4868. #define I40E_GLPES_VFIP4RXFRAGSLO_IP4RXFRAGSLO_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPES_VFIP4RXFRAGSLO_IP4RXFRAGSLO_SHIFT)
  4869. #define I40E_GLPES_VFIP4RXMCOCTSHI(_i) (0x00018A04 + ((_i) * 8)) /* _i=0...31 */ /* Reset: PE_CORER */
  4870. #define I40E_GLPES_VFIP4RXMCOCTSHI_MAX_INDEX 31
  4871. #define I40E_GLPES_VFIP4RXMCOCTSHI_IP4RXMCOCTSHI_SHIFT 0
  4872. #define I40E_GLPES_VFIP4RXMCOCTSHI_IP4RXMCOCTSHI_MASK I40E_MASK(0xFFFF, I40E_GLPES_VFIP4RXMCOCTSHI_IP4RXMCOCTSHI_SHIFT)
  4873. #define I40E_GLPES_VFIP4RXMCOCTSLO(_i) (0x00018A00 + ((_i) * 8)) /* _i=0...31 */ /* Reset: PE_CORER */
  4874. #define I40E_GLPES_VFIP4RXMCOCTSLO_MAX_INDEX 31
  4875. #define I40E_GLPES_VFIP4RXMCOCTSLO_IP4RXMCOCTSLO_SHIFT 0
  4876. #define I40E_GLPES_VFIP4RXMCOCTSLO_IP4RXMCOCTSLO_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPES_VFIP4RXMCOCTSLO_IP4RXMCOCTSLO_SHIFT)
  4877. #define I40E_GLPES_VFIP4RXMCPKTSHI(_i) (0x00018C04 + ((_i) * 8)) /* _i=0...31 */ /* Reset: PE_CORER */
  4878. #define I40E_GLPES_VFIP4RXMCPKTSHI_MAX_INDEX 31
  4879. #define I40E_GLPES_VFIP4RXMCPKTSHI_IP4RXMCPKTSHI_SHIFT 0
  4880. #define I40E_GLPES_VFIP4RXMCPKTSHI_IP4RXMCPKTSHI_MASK I40E_MASK(0xFFFF, I40E_GLPES_VFIP4RXMCPKTSHI_IP4RXMCPKTSHI_SHIFT)
  4881. #define I40E_GLPES_VFIP4RXMCPKTSLO(_i) (0x00018C00 + ((_i) * 8)) /* _i=0...31 */ /* Reset: PE_CORER */
  4882. #define I40E_GLPES_VFIP4RXMCPKTSLO_MAX_INDEX 31
  4883. #define I40E_GLPES_VFIP4RXMCPKTSLO_IP4RXMCPKTSLO_SHIFT 0
  4884. #define I40E_GLPES_VFIP4RXMCPKTSLO_IP4RXMCPKTSLO_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPES_VFIP4RXMCPKTSLO_IP4RXMCPKTSLO_SHIFT)
  4885. #define I40E_GLPES_VFIP4RXOCTSHI(_i) (0x00018204 + ((_i) * 8)) /* _i=0...31 */ /* Reset: PE_CORER */
  4886. #define I40E_GLPES_VFIP4RXOCTSHI_MAX_INDEX 31
  4887. #define I40E_GLPES_VFIP4RXOCTSHI_IP4RXOCTSHI_SHIFT 0
  4888. #define I40E_GLPES_VFIP4RXOCTSHI_IP4RXOCTSHI_MASK I40E_MASK(0xFFFF, I40E_GLPES_VFIP4RXOCTSHI_IP4RXOCTSHI_SHIFT)
  4889. #define I40E_GLPES_VFIP4RXOCTSLO(_i) (0x00018200 + ((_i) * 8)) /* _i=0...31 */ /* Reset: PE_CORER */
  4890. #define I40E_GLPES_VFIP4RXOCTSLO_MAX_INDEX 31
  4891. #define I40E_GLPES_VFIP4RXOCTSLO_IP4RXOCTSLO_SHIFT 0
  4892. #define I40E_GLPES_VFIP4RXOCTSLO_IP4RXOCTSLO_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPES_VFIP4RXOCTSLO_IP4RXOCTSLO_SHIFT)
  4893. #define I40E_GLPES_VFIP4RXPKTSHI(_i) (0x00018404 + ((_i) * 8)) /* _i=0...31 */ /* Reset: PE_CORER */
  4894. #define I40E_GLPES_VFIP4RXPKTSHI_MAX_INDEX 31
  4895. #define I40E_GLPES_VFIP4RXPKTSHI_IP4RXPKTSHI_SHIFT 0
  4896. #define I40E_GLPES_VFIP4RXPKTSHI_IP4RXPKTSHI_MASK I40E_MASK(0xFFFF, I40E_GLPES_VFIP4RXPKTSHI_IP4RXPKTSHI_SHIFT)
  4897. #define I40E_GLPES_VFIP4RXPKTSLO(_i) (0x00018400 + ((_i) * 8)) /* _i=0...31 */ /* Reset: PE_CORER */
  4898. #define I40E_GLPES_VFIP4RXPKTSLO_MAX_INDEX 31
  4899. #define I40E_GLPES_VFIP4RXPKTSLO_IP4RXPKTSLO_SHIFT 0
  4900. #define I40E_GLPES_VFIP4RXPKTSLO_IP4RXPKTSLO_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPES_VFIP4RXPKTSLO_IP4RXPKTSLO_SHIFT)
  4901. #define I40E_GLPES_VFIP4RXTRUNC(_i) (0x00018700 + ((_i) * 4)) /* _i=0...31 */ /* Reset: PE_CORER */
  4902. #define I40E_GLPES_VFIP4RXTRUNC_MAX_INDEX 31
  4903. #define I40E_GLPES_VFIP4RXTRUNC_IP4RXTRUNC_SHIFT 0
  4904. #define I40E_GLPES_VFIP4RXTRUNC_IP4RXTRUNC_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPES_VFIP4RXTRUNC_IP4RXTRUNC_SHIFT)
  4905. #define I40E_GLPES_VFIP4TXFRAGSHI(_i) (0x00019E04 + ((_i) * 8)) /* _i=0...31 */ /* Reset: PE_CORER */
  4906. #define I40E_GLPES_VFIP4TXFRAGSHI_MAX_INDEX 31
  4907. #define I40E_GLPES_VFIP4TXFRAGSHI_IP4TXFRAGSHI_SHIFT 0
  4908. #define I40E_GLPES_VFIP4TXFRAGSHI_IP4TXFRAGSHI_MASK I40E_MASK(0xFFFF, I40E_GLPES_VFIP4TXFRAGSHI_IP4TXFRAGSHI_SHIFT)
  4909. #define I40E_GLPES_VFIP4TXFRAGSLO(_i) (0x00019E00 + ((_i) * 8)) /* _i=0...31 */ /* Reset: PE_CORER */
  4910. #define I40E_GLPES_VFIP4TXFRAGSLO_MAX_INDEX 31
  4911. #define I40E_GLPES_VFIP4TXFRAGSLO_IP4TXFRAGSLO_SHIFT 0
  4912. #define I40E_GLPES_VFIP4TXFRAGSLO_IP4TXFRAGSLO_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPES_VFIP4TXFRAGSLO_IP4TXFRAGSLO_SHIFT)
  4913. #define I40E_GLPES_VFIP4TXMCOCTSHI(_i) (0x0001A004 + ((_i) * 8)) /* _i=0...31 */ /* Reset: PE_CORER */
  4914. #define I40E_GLPES_VFIP4TXMCOCTSHI_MAX_INDEX 31
  4915. #define I40E_GLPES_VFIP4TXMCOCTSHI_IP4TXMCOCTSHI_SHIFT 0
  4916. #define I40E_GLPES_VFIP4TXMCOCTSHI_IP4TXMCOCTSHI_MASK I40E_MASK(0xFFFF, I40E_GLPES_VFIP4TXMCOCTSHI_IP4TXMCOCTSHI_SHIFT)
  4917. #define I40E_GLPES_VFIP4TXMCOCTSLO(_i) (0x0001A000 + ((_i) * 8)) /* _i=0...31 */ /* Reset: PE_CORER */
  4918. #define I40E_GLPES_VFIP4TXMCOCTSLO_MAX_INDEX 31
  4919. #define I40E_GLPES_VFIP4TXMCOCTSLO_IP4TXMCOCTSLO_SHIFT 0
  4920. #define I40E_GLPES_VFIP4TXMCOCTSLO_IP4TXMCOCTSLO_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPES_VFIP4TXMCOCTSLO_IP4TXMCOCTSLO_SHIFT)
  4921. #define I40E_GLPES_VFIP4TXMCPKTSHI(_i) (0x0001A204 + ((_i) * 8)) /* _i=0...31 */ /* Reset: PE_CORER */
  4922. #define I40E_GLPES_VFIP4TXMCPKTSHI_MAX_INDEX 31
  4923. #define I40E_GLPES_VFIP4TXMCPKTSHI_IP4TXMCPKTSHI_SHIFT 0
  4924. #define I40E_GLPES_VFIP4TXMCPKTSHI_IP4TXMCPKTSHI_MASK I40E_MASK(0xFFFF, I40E_GLPES_VFIP4TXMCPKTSHI_IP4TXMCPKTSHI_SHIFT)
  4925. #define I40E_GLPES_VFIP4TXMCPKTSLO(_i) (0x0001A200 + ((_i) * 8)) /* _i=0...31 */ /* Reset: PE_CORER */
  4926. #define I40E_GLPES_VFIP4TXMCPKTSLO_MAX_INDEX 31
  4927. #define I40E_GLPES_VFIP4TXMCPKTSLO_IP4TXMCPKTSLO_SHIFT 0
  4928. #define I40E_GLPES_VFIP4TXMCPKTSLO_IP4TXMCPKTSLO_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPES_VFIP4TXMCPKTSLO_IP4TXMCPKTSLO_SHIFT)
  4929. #define I40E_GLPES_VFIP4TXNOROUTE(_i) (0x0001AE00 + ((_i) * 4)) /* _i=0...31 */ /* Reset: PE_CORER */
  4930. #define I40E_GLPES_VFIP4TXNOROUTE_MAX_INDEX 31
  4931. #define I40E_GLPES_VFIP4TXNOROUTE_IP4TXNOROUTE_SHIFT 0
  4932. #define I40E_GLPES_VFIP4TXNOROUTE_IP4TXNOROUTE_MASK I40E_MASK(0xFFFFFF, I40E_GLPES_VFIP4TXNOROUTE_IP4TXNOROUTE_SHIFT)
  4933. #define I40E_GLPES_VFIP4TXOCTSHI(_i) (0x00019A04 + ((_i) * 8)) /* _i=0...31 */ /* Reset: PE_CORER */
  4934. #define I40E_GLPES_VFIP4TXOCTSHI_MAX_INDEX 31
  4935. #define I40E_GLPES_VFIP4TXOCTSHI_IP4TXOCTSHI_SHIFT 0
  4936. #define I40E_GLPES_VFIP4TXOCTSHI_IP4TXOCTSHI_MASK I40E_MASK(0xFFFF, I40E_GLPES_VFIP4TXOCTSHI_IP4TXOCTSHI_SHIFT)
  4937. #define I40E_GLPES_VFIP4TXOCTSLO(_i) (0x00019A00 + ((_i) * 8)) /* _i=0...31 */ /* Reset: PE_CORER */
  4938. #define I40E_GLPES_VFIP4TXOCTSLO_MAX_INDEX 31
  4939. #define I40E_GLPES_VFIP4TXOCTSLO_IP4TXOCTSLO_SHIFT 0
  4940. #define I40E_GLPES_VFIP4TXOCTSLO_IP4TXOCTSLO_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPES_VFIP4TXOCTSLO_IP4TXOCTSLO_SHIFT)
  4941. #define I40E_GLPES_VFIP4TXPKTSHI(_i) (0x00019C04 + ((_i) * 8)) /* _i=0...31 */ /* Reset: PE_CORER */
  4942. #define I40E_GLPES_VFIP4TXPKTSHI_MAX_INDEX 31
  4943. #define I40E_GLPES_VFIP4TXPKTSHI_IP4TXPKTSHI_SHIFT 0
  4944. #define I40E_GLPES_VFIP4TXPKTSHI_IP4TXPKTSHI_MASK I40E_MASK(0xFFFF, I40E_GLPES_VFIP4TXPKTSHI_IP4TXPKTSHI_SHIFT)
  4945. #define I40E_GLPES_VFIP4TXPKTSLO(_i) (0x00019C00 + ((_i) * 8)) /* _i=0...31 */ /* Reset: PE_CORER */
  4946. #define I40E_GLPES_VFIP4TXPKTSLO_MAX_INDEX 31
  4947. #define I40E_GLPES_VFIP4TXPKTSLO_IP4TXPKTSLO_SHIFT 0
  4948. #define I40E_GLPES_VFIP4TXPKTSLO_IP4TXPKTSLO_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPES_VFIP4TXPKTSLO_IP4TXPKTSLO_SHIFT)
  4949. #define I40E_GLPES_VFIP6RXDISCARD(_i) (0x00019200 + ((_i) * 4)) /* _i=0...31 */ /* Reset: PE_CORER */
  4950. #define I40E_GLPES_VFIP6RXDISCARD_MAX_INDEX 31
  4951. #define I40E_GLPES_VFIP6RXDISCARD_IP6RXDISCARD_SHIFT 0
  4952. #define I40E_GLPES_VFIP6RXDISCARD_IP6RXDISCARD_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPES_VFIP6RXDISCARD_IP6RXDISCARD_SHIFT)
  4953. #define I40E_GLPES_VFIP6RXFRAGSHI(_i) (0x00019404 + ((_i) * 8)) /* _i=0...31 */ /* Reset: PE_CORER */
  4954. #define I40E_GLPES_VFIP6RXFRAGSHI_MAX_INDEX 31
  4955. #define I40E_GLPES_VFIP6RXFRAGSHI_IP6RXFRAGSHI_SHIFT 0
  4956. #define I40E_GLPES_VFIP6RXFRAGSHI_IP6RXFRAGSHI_MASK I40E_MASK(0xFFFF, I40E_GLPES_VFIP6RXFRAGSHI_IP6RXFRAGSHI_SHIFT)
  4957. #define I40E_GLPES_VFIP6RXFRAGSLO(_i) (0x00019400 + ((_i) * 8)) /* _i=0...31 */ /* Reset: PE_CORER */
  4958. #define I40E_GLPES_VFIP6RXFRAGSLO_MAX_INDEX 31
  4959. #define I40E_GLPES_VFIP6RXFRAGSLO_IP6RXFRAGSLO_SHIFT 0
  4960. #define I40E_GLPES_VFIP6RXFRAGSLO_IP6RXFRAGSLO_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPES_VFIP6RXFRAGSLO_IP6RXFRAGSLO_SHIFT)
  4961. #define I40E_GLPES_VFIP6RXMCOCTSHI(_i) (0x00019604 + ((_i) * 8)) /* _i=0...31 */ /* Reset: PE_CORER */
  4962. #define I40E_GLPES_VFIP6RXMCOCTSHI_MAX_INDEX 31
  4963. #define I40E_GLPES_VFIP6RXMCOCTSHI_IP6RXMCOCTSHI_SHIFT 0
  4964. #define I40E_GLPES_VFIP6RXMCOCTSHI_IP6RXMCOCTSHI_MASK I40E_MASK(0xFFFF, I40E_GLPES_VFIP6RXMCOCTSHI_IP6RXMCOCTSHI_SHIFT)
  4965. #define I40E_GLPES_VFIP6RXMCOCTSLO(_i) (0x00019600 + ((_i) * 8)) /* _i=0...31 */ /* Reset: PE_CORER */
  4966. #define I40E_GLPES_VFIP6RXMCOCTSLO_MAX_INDEX 31
  4967. #define I40E_GLPES_VFIP6RXMCOCTSLO_IP6RXMCOCTSLO_SHIFT 0
  4968. #define I40E_GLPES_VFIP6RXMCOCTSLO_IP6RXMCOCTSLO_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPES_VFIP6RXMCOCTSLO_IP6RXMCOCTSLO_SHIFT)
  4969. #define I40E_GLPES_VFIP6RXMCPKTSHI(_i) (0x00019804 + ((_i) * 8)) /* _i=0...31 */ /* Reset: PE_CORER */
  4970. #define I40E_GLPES_VFIP6RXMCPKTSHI_MAX_INDEX 31
  4971. #define I40E_GLPES_VFIP6RXMCPKTSHI_IP6RXMCPKTSHI_SHIFT 0
  4972. #define I40E_GLPES_VFIP6RXMCPKTSHI_IP6RXMCPKTSHI_MASK I40E_MASK(0xFFFF, I40E_GLPES_VFIP6RXMCPKTSHI_IP6RXMCPKTSHI_SHIFT)
  4973. #define I40E_GLPES_VFIP6RXMCPKTSLO(_i) (0x00019800 + ((_i) * 8)) /* _i=0...31 */ /* Reset: PE_CORER */
  4974. #define I40E_GLPES_VFIP6RXMCPKTSLO_MAX_INDEX 31
  4975. #define I40E_GLPES_VFIP6RXMCPKTSLO_IP6RXMCPKTSLO_SHIFT 0
  4976. #define I40E_GLPES_VFIP6RXMCPKTSLO_IP6RXMCPKTSLO_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPES_VFIP6RXMCPKTSLO_IP6RXMCPKTSLO_SHIFT)
  4977. #define I40E_GLPES_VFIP6RXOCTSHI(_i) (0x00018E04 + ((_i) * 8)) /* _i=0...31 */ /* Reset: PE_CORER */
  4978. #define I40E_GLPES_VFIP6RXOCTSHI_MAX_INDEX 31
  4979. #define I40E_GLPES_VFIP6RXOCTSHI_IP6RXOCTSHI_SHIFT 0
  4980. #define I40E_GLPES_VFIP6RXOCTSHI_IP6RXOCTSHI_MASK I40E_MASK(0xFFFF, I40E_GLPES_VFIP6RXOCTSHI_IP6RXOCTSHI_SHIFT)
  4981. #define I40E_GLPES_VFIP6RXOCTSLO(_i) (0x00018E00 + ((_i) * 8)) /* _i=0...31 */ /* Reset: PE_CORER */
  4982. #define I40E_GLPES_VFIP6RXOCTSLO_MAX_INDEX 31
  4983. #define I40E_GLPES_VFIP6RXOCTSLO_IP6RXOCTSLO_SHIFT 0
  4984. #define I40E_GLPES_VFIP6RXOCTSLO_IP6RXOCTSLO_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPES_VFIP6RXOCTSLO_IP6RXOCTSLO_SHIFT)
  4985. #define I40E_GLPES_VFIP6RXPKTSHI(_i) (0x00019004 + ((_i) * 8)) /* _i=0...31 */ /* Reset: PE_CORER */
  4986. #define I40E_GLPES_VFIP6RXPKTSHI_MAX_INDEX 31
  4987. #define I40E_GLPES_VFIP6RXPKTSHI_IP6RXPKTSHI_SHIFT 0
  4988. #define I40E_GLPES_VFIP6RXPKTSHI_IP6RXPKTSHI_MASK I40E_MASK(0xFFFF, I40E_GLPES_VFIP6RXPKTSHI_IP6RXPKTSHI_SHIFT)
  4989. #define I40E_GLPES_VFIP6RXPKTSLO(_i) (0x00019000 + ((_i) * 8)) /* _i=0...31 */ /* Reset: PE_CORER */
  4990. #define I40E_GLPES_VFIP6RXPKTSLO_MAX_INDEX 31
  4991. #define I40E_GLPES_VFIP6RXPKTSLO_IP6RXPKTSLO_SHIFT 0
  4992. #define I40E_GLPES_VFIP6RXPKTSLO_IP6RXPKTSLO_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPES_VFIP6RXPKTSLO_IP6RXPKTSLO_SHIFT)
  4993. #define I40E_GLPES_VFIP6RXTRUNC(_i) (0x00019300 + ((_i) * 4)) /* _i=0...31 */ /* Reset: PE_CORER */
  4994. #define I40E_GLPES_VFIP6RXTRUNC_MAX_INDEX 31
  4995. #define I40E_GLPES_VFIP6RXTRUNC_IP6RXTRUNC_SHIFT 0
  4996. #define I40E_GLPES_VFIP6RXTRUNC_IP6RXTRUNC_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPES_VFIP6RXTRUNC_IP6RXTRUNC_SHIFT)
  4997. #define I40E_GLPES_VFIP6TXFRAGSHI(_i) (0x0001A804 + ((_i) * 8)) /* _i=0...31 */ /* Reset: PE_CORER */
  4998. #define I40E_GLPES_VFIP6TXFRAGSHI_MAX_INDEX 31
  4999. #define I40E_GLPES_VFIP6TXFRAGSHI_IP6TXFRAGSHI_SHIFT 0
  5000. #define I40E_GLPES_VFIP6TXFRAGSHI_IP6TXFRAGSHI_MASK I40E_MASK(0xFFFF, I40E_GLPES_VFIP6TXFRAGSHI_IP6TXFRAGSHI_SHIFT)
  5001. #define I40E_GLPES_VFIP6TXFRAGSLO(_i) (0x0001A800 + ((_i) * 8)) /* _i=0...31 */ /* Reset: PE_CORER */
  5002. #define I40E_GLPES_VFIP6TXFRAGSLO_MAX_INDEX 31
  5003. #define I40E_GLPES_VFIP6TXFRAGSLO_IP6TXFRAGSLO_SHIFT 0
  5004. #define I40E_GLPES_VFIP6TXFRAGSLO_IP6TXFRAGSLO_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPES_VFIP6TXFRAGSLO_IP6TXFRAGSLO_SHIFT)
  5005. #define I40E_GLPES_VFIP6TXMCOCTSHI(_i) (0x0001AA04 + ((_i) * 8)) /* _i=0...31 */ /* Reset: PE_CORER */
  5006. #define I40E_GLPES_VFIP6TXMCOCTSHI_MAX_INDEX 31
  5007. #define I40E_GLPES_VFIP6TXMCOCTSHI_IP6TXMCOCTSHI_SHIFT 0
  5008. #define I40E_GLPES_VFIP6TXMCOCTSHI_IP6TXMCOCTSHI_MASK I40E_MASK(0xFFFF, I40E_GLPES_VFIP6TXMCOCTSHI_IP6TXMCOCTSHI_SHIFT)
  5009. #define I40E_GLPES_VFIP6TXMCOCTSLO(_i) (0x0001AA00 + ((_i) * 8)) /* _i=0...31 */ /* Reset: PE_CORER */
  5010. #define I40E_GLPES_VFIP6TXMCOCTSLO_MAX_INDEX 31
  5011. #define I40E_GLPES_VFIP6TXMCOCTSLO_IP6TXMCOCTSLO_SHIFT 0
  5012. #define I40E_GLPES_VFIP6TXMCOCTSLO_IP6TXMCOCTSLO_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPES_VFIP6TXMCOCTSLO_IP6TXMCOCTSLO_SHIFT)
  5013. #define I40E_GLPES_VFIP6TXMCPKTSHI(_i) (0x0001AC04 + ((_i) * 8)) /* _i=0...31 */ /* Reset: PE_CORER */
  5014. #define I40E_GLPES_VFIP6TXMCPKTSHI_MAX_INDEX 31
  5015. #define I40E_GLPES_VFIP6TXMCPKTSHI_IP6TXMCPKTSHI_SHIFT 0
  5016. #define I40E_GLPES_VFIP6TXMCPKTSHI_IP6TXMCPKTSHI_MASK I40E_MASK(0xFFFF, I40E_GLPES_VFIP6TXMCPKTSHI_IP6TXMCPKTSHI_SHIFT)
  5017. #define I40E_GLPES_VFIP6TXMCPKTSLO(_i) (0x0001AC00 + ((_i) * 8)) /* _i=0...31 */ /* Reset: PE_CORER */
  5018. #define I40E_GLPES_VFIP6TXMCPKTSLO_MAX_INDEX 31
  5019. #define I40E_GLPES_VFIP6TXMCPKTSLO_IP6TXMCPKTSLO_SHIFT 0
  5020. #define I40E_GLPES_VFIP6TXMCPKTSLO_IP6TXMCPKTSLO_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPES_VFIP6TXMCPKTSLO_IP6TXMCPKTSLO_SHIFT)
  5021. #define I40E_GLPES_VFIP6TXNOROUTE(_i) (0x0001AF00 + ((_i) * 4)) /* _i=0...31 */ /* Reset: PE_CORER */
  5022. #define I40E_GLPES_VFIP6TXNOROUTE_MAX_INDEX 31
  5023. #define I40E_GLPES_VFIP6TXNOROUTE_IP6TXNOROUTE_SHIFT 0
  5024. #define I40E_GLPES_VFIP6TXNOROUTE_IP6TXNOROUTE_MASK I40E_MASK(0xFFFFFF, I40E_GLPES_VFIP6TXNOROUTE_IP6TXNOROUTE_SHIFT)
  5025. #define I40E_GLPES_VFIP6TXOCTSHI(_i) (0x0001A404 + ((_i) * 8)) /* _i=0...31 */ /* Reset: PE_CORER */
  5026. #define I40E_GLPES_VFIP6TXOCTSHI_MAX_INDEX 31
  5027. #define I40E_GLPES_VFIP6TXOCTSHI_IP6TXOCTSHI_SHIFT 0
  5028. #define I40E_GLPES_VFIP6TXOCTSHI_IP6TXOCTSHI_MASK I40E_MASK(0xFFFF, I40E_GLPES_VFIP6TXOCTSHI_IP6TXOCTSHI_SHIFT)
  5029. #define I40E_GLPES_VFIP6TXOCTSLO(_i) (0x0001A400 + ((_i) * 8)) /* _i=0...31 */ /* Reset: PE_CORER */
  5030. #define I40E_GLPES_VFIP6TXOCTSLO_MAX_INDEX 31
  5031. #define I40E_GLPES_VFIP6TXOCTSLO_IP6TXOCTSLO_SHIFT 0
  5032. #define I40E_GLPES_VFIP6TXOCTSLO_IP6TXOCTSLO_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPES_VFIP6TXOCTSLO_IP6TXOCTSLO_SHIFT)
  5033. #define I40E_GLPES_VFIP6TXPKTSHI(_i) (0x0001A604 + ((_i) * 8)) /* _i=0...31 */ /* Reset: PE_CORER */
  5034. #define I40E_GLPES_VFIP6TXPKTSHI_MAX_INDEX 31
  5035. #define I40E_GLPES_VFIP6TXPKTSHI_IP6TXPKTSHI_SHIFT 0
  5036. #define I40E_GLPES_VFIP6TXPKTSHI_IP6TXPKTSHI_MASK I40E_MASK(0xFFFF, I40E_GLPES_VFIP6TXPKTSHI_IP6TXPKTSHI_SHIFT)
  5037. #define I40E_GLPES_VFIP6TXPKTSLO(_i) (0x0001A600 + ((_i) * 8)) /* _i=0...31 */ /* Reset: PE_CORER */
  5038. #define I40E_GLPES_VFIP6TXPKTSLO_MAX_INDEX 31
  5039. #define I40E_GLPES_VFIP6TXPKTSLO_IP6TXPKTSLO_SHIFT 0
  5040. #define I40E_GLPES_VFIP6TXPKTSLO_IP6TXPKTSLO_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPES_VFIP6TXPKTSLO_IP6TXPKTSLO_SHIFT)
  5041. #define I40E_GLPES_VFRDMARXRDSHI(_i) (0x0001BE04 + ((_i) * 8)) /* _i=0...31 */ /* Reset: PE_CORER */
  5042. #define I40E_GLPES_VFRDMARXRDSHI_MAX_INDEX 31
  5043. #define I40E_GLPES_VFRDMARXRDSHI_RDMARXRDSHI_SHIFT 0
  5044. #define I40E_GLPES_VFRDMARXRDSHI_RDMARXRDSHI_MASK I40E_MASK(0xFFFF, I40E_GLPES_VFRDMARXRDSHI_RDMARXRDSHI_SHIFT)
  5045. #define I40E_GLPES_VFRDMARXRDSLO(_i) (0x0001BE00 + ((_i) * 8)) /* _i=0...31 */ /* Reset: PE_CORER */
  5046. #define I40E_GLPES_VFRDMARXRDSLO_MAX_INDEX 31
  5047. #define I40E_GLPES_VFRDMARXRDSLO_RDMARXRDSLO_SHIFT 0
  5048. #define I40E_GLPES_VFRDMARXRDSLO_RDMARXRDSLO_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPES_VFRDMARXRDSLO_RDMARXRDSLO_SHIFT)
  5049. #define I40E_GLPES_VFRDMARXSNDSHI(_i) (0x0001C004 + ((_i) * 8)) /* _i=0...31 */ /* Reset: PE_CORER */
  5050. #define I40E_GLPES_VFRDMARXSNDSHI_MAX_INDEX 31
  5051. #define I40E_GLPES_VFRDMARXSNDSHI_RDMARXSNDSHI_SHIFT 0
  5052. #define I40E_GLPES_VFRDMARXSNDSHI_RDMARXSNDSHI_MASK I40E_MASK(0xFFFF, I40E_GLPES_VFRDMARXSNDSHI_RDMARXSNDSHI_SHIFT)
  5053. #define I40E_GLPES_VFRDMARXSNDSLO(_i) (0x0001C000 + ((_i) * 8)) /* _i=0...31 */ /* Reset: PE_CORER */
  5054. #define I40E_GLPES_VFRDMARXSNDSLO_MAX_INDEX 31
  5055. #define I40E_GLPES_VFRDMARXSNDSLO_RDMARXSNDSLO_SHIFT 0
  5056. #define I40E_GLPES_VFRDMARXSNDSLO_RDMARXSNDSLO_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPES_VFRDMARXSNDSLO_RDMARXSNDSLO_SHIFT)
  5057. #define I40E_GLPES_VFRDMARXWRSHI(_i) (0x0001BC04 + ((_i) * 8)) /* _i=0...31 */ /* Reset: PE_CORER */
  5058. #define I40E_GLPES_VFRDMARXWRSHI_MAX_INDEX 31
  5059. #define I40E_GLPES_VFRDMARXWRSHI_RDMARXWRSHI_SHIFT 0
  5060. #define I40E_GLPES_VFRDMARXWRSHI_RDMARXWRSHI_MASK I40E_MASK(0xFFFF, I40E_GLPES_VFRDMARXWRSHI_RDMARXWRSHI_SHIFT)
  5061. #define I40E_GLPES_VFRDMARXWRSLO(_i) (0x0001BC00 + ((_i) * 8)) /* _i=0...31 */ /* Reset: PE_CORER */
  5062. #define I40E_GLPES_VFRDMARXWRSLO_MAX_INDEX 31
  5063. #define I40E_GLPES_VFRDMARXWRSLO_RDMARXWRSLO_SHIFT 0
  5064. #define I40E_GLPES_VFRDMARXWRSLO_RDMARXWRSLO_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPES_VFRDMARXWRSLO_RDMARXWRSLO_SHIFT)
  5065. #define I40E_GLPES_VFRDMATXRDSHI(_i) (0x0001C404 + ((_i) * 8)) /* _i=0...31 */ /* Reset: PE_CORER */
  5066. #define I40E_GLPES_VFRDMATXRDSHI_MAX_INDEX 31
  5067. #define I40E_GLPES_VFRDMATXRDSHI_RDMARXRDSHI_SHIFT 0
  5068. #define I40E_GLPES_VFRDMATXRDSHI_RDMARXRDSHI_MASK I40E_MASK(0xFFFF, I40E_GLPES_VFRDMATXRDSHI_RDMARXRDSHI_SHIFT)
  5069. #define I40E_GLPES_VFRDMATXRDSLO(_i) (0x0001C400 + ((_i) * 8)) /* _i=0...31 */ /* Reset: PE_CORER */
  5070. #define I40E_GLPES_VFRDMATXRDSLO_MAX_INDEX 31
  5071. #define I40E_GLPES_VFRDMATXRDSLO_RDMARXRDSLO_SHIFT 0
  5072. #define I40E_GLPES_VFRDMATXRDSLO_RDMARXRDSLO_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPES_VFRDMATXRDSLO_RDMARXRDSLO_SHIFT)
  5073. #define I40E_GLPES_VFRDMATXSNDSHI(_i) (0x0001C604 + ((_i) * 8)) /* _i=0...31 */ /* Reset: PE_CORER */
  5074. #define I40E_GLPES_VFRDMATXSNDSHI_MAX_INDEX 31
  5075. #define I40E_GLPES_VFRDMATXSNDSHI_RDMARXSNDSHI_SHIFT 0
  5076. #define I40E_GLPES_VFRDMATXSNDSHI_RDMARXSNDSHI_MASK I40E_MASK(0xFFFF, I40E_GLPES_VFRDMATXSNDSHI_RDMARXSNDSHI_SHIFT)
  5077. #define I40E_GLPES_VFRDMATXSNDSLO(_i) (0x0001C600 + ((_i) * 8)) /* _i=0...31 */ /* Reset: PE_CORER */
  5078. #define I40E_GLPES_VFRDMATXSNDSLO_MAX_INDEX 31
  5079. #define I40E_GLPES_VFRDMATXSNDSLO_RDMARXSNDSLO_SHIFT 0
  5080. #define I40E_GLPES_VFRDMATXSNDSLO_RDMARXSNDSLO_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPES_VFRDMATXSNDSLO_RDMARXSNDSLO_SHIFT)
  5081. #define I40E_GLPES_VFRDMATXWRSHI(_i) (0x0001C204 + ((_i) * 8)) /* _i=0...31 */ /* Reset: PE_CORER */
  5082. #define I40E_GLPES_VFRDMATXWRSHI_MAX_INDEX 31
  5083. #define I40E_GLPES_VFRDMATXWRSHI_RDMARXWRSHI_SHIFT 0
  5084. #define I40E_GLPES_VFRDMATXWRSHI_RDMARXWRSHI_MASK I40E_MASK(0xFFFF, I40E_GLPES_VFRDMATXWRSHI_RDMARXWRSHI_SHIFT)
  5085. #define I40E_GLPES_VFRDMATXWRSLO(_i) (0x0001C200 + ((_i) * 8)) /* _i=0...31 */ /* Reset: PE_CORER */
  5086. #define I40E_GLPES_VFRDMATXWRSLO_MAX_INDEX 31
  5087. #define I40E_GLPES_VFRDMATXWRSLO_RDMARXWRSLO_SHIFT 0
  5088. #define I40E_GLPES_VFRDMATXWRSLO_RDMARXWRSLO_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPES_VFRDMATXWRSLO_RDMARXWRSLO_SHIFT)
  5089. #define I40E_GLPES_VFRDMAVBNDHI(_i) (0x0001C804 + ((_i) * 8)) /* _i=0...31 */ /* Reset: PE_CORER */
  5090. #define I40E_GLPES_VFRDMAVBNDHI_MAX_INDEX 31
  5091. #define I40E_GLPES_VFRDMAVBNDHI_RDMAVBNDHI_SHIFT 0
  5092. #define I40E_GLPES_VFRDMAVBNDHI_RDMAVBNDHI_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPES_VFRDMAVBNDHI_RDMAVBNDHI_SHIFT)
  5093. #define I40E_GLPES_VFRDMAVBNDLO(_i) (0x0001C800 + ((_i) * 8)) /* _i=0...31 */ /* Reset: PE_CORER */
  5094. #define I40E_GLPES_VFRDMAVBNDLO_MAX_INDEX 31
  5095. #define I40E_GLPES_VFRDMAVBNDLO_RDMAVBNDLO_SHIFT 0
  5096. #define I40E_GLPES_VFRDMAVBNDLO_RDMAVBNDLO_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPES_VFRDMAVBNDLO_RDMAVBNDLO_SHIFT)
  5097. #define I40E_GLPES_VFRDMAVINVHI(_i) (0x0001CA04 + ((_i) * 8)) /* _i=0...31 */ /* Reset: PE_CORER */
  5098. #define I40E_GLPES_VFRDMAVINVHI_MAX_INDEX 31
  5099. #define I40E_GLPES_VFRDMAVINVHI_RDMAVINVHI_SHIFT 0
  5100. #define I40E_GLPES_VFRDMAVINVHI_RDMAVINVHI_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPES_VFRDMAVINVHI_RDMAVINVHI_SHIFT)
  5101. #define I40E_GLPES_VFRDMAVINVLO(_i) (0x0001CA00 + ((_i) * 8)) /* _i=0...31 */ /* Reset: PE_CORER */
  5102. #define I40E_GLPES_VFRDMAVINVLO_MAX_INDEX 31
  5103. #define I40E_GLPES_VFRDMAVINVLO_RDMAVINVLO_SHIFT 0
  5104. #define I40E_GLPES_VFRDMAVINVLO_RDMAVINVLO_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPES_VFRDMAVINVLO_RDMAVINVLO_SHIFT)
  5105. #define I40E_GLPES_VFRXVLANERR(_i) (0x00018000 + ((_i) * 4)) /* _i=0...31 */ /* Reset: PE_CORER */
  5106. #define I40E_GLPES_VFRXVLANERR_MAX_INDEX 31
  5107. #define I40E_GLPES_VFRXVLANERR_RXVLANERR_SHIFT 0
  5108. #define I40E_GLPES_VFRXVLANERR_RXVLANERR_MASK I40E_MASK(0xFFFFFF, I40E_GLPES_VFRXVLANERR_RXVLANERR_SHIFT)
  5109. #define I40E_GLPES_VFTCPRTXSEG(_i) (0x0001B600 + ((_i) * 4)) /* _i=0...31 */ /* Reset: PE_CORER */
  5110. #define I40E_GLPES_VFTCPRTXSEG_MAX_INDEX 31
  5111. #define I40E_GLPES_VFTCPRTXSEG_TCPRTXSEG_SHIFT 0
  5112. #define I40E_GLPES_VFTCPRTXSEG_TCPRTXSEG_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPES_VFTCPRTXSEG_TCPRTXSEG_SHIFT)
  5113. #define I40E_GLPES_VFTCPRXOPTERR(_i) (0x0001B200 + ((_i) * 4)) /* _i=0...31 */ /* Reset: PE_CORER */
  5114. #define I40E_GLPES_VFTCPRXOPTERR_MAX_INDEX 31
  5115. #define I40E_GLPES_VFTCPRXOPTERR_TCPRXOPTERR_SHIFT 0
  5116. #define I40E_GLPES_VFTCPRXOPTERR_TCPRXOPTERR_MASK I40E_MASK(0xFFFFFF, I40E_GLPES_VFTCPRXOPTERR_TCPRXOPTERR_SHIFT)
  5117. #define I40E_GLPES_VFTCPRXPROTOERR(_i) (0x0001B300 + ((_i) * 4)) /* _i=0...31 */ /* Reset: PE_CORER */
  5118. #define I40E_GLPES_VFTCPRXPROTOERR_MAX_INDEX 31
  5119. #define I40E_GLPES_VFTCPRXPROTOERR_TCPRXPROTOERR_SHIFT 0
  5120. #define I40E_GLPES_VFTCPRXPROTOERR_TCPRXPROTOERR_MASK I40E_MASK(0xFFFFFF, I40E_GLPES_VFTCPRXPROTOERR_TCPRXPROTOERR_SHIFT)
  5121. #define I40E_GLPES_VFTCPRXSEGSHI(_i) (0x0001B004 + ((_i) * 8)) /* _i=0...31 */ /* Reset: PE_CORER */
  5122. #define I40E_GLPES_VFTCPRXSEGSHI_MAX_INDEX 31
  5123. #define I40E_GLPES_VFTCPRXSEGSHI_TCPRXSEGSHI_SHIFT 0
  5124. #define I40E_GLPES_VFTCPRXSEGSHI_TCPRXSEGSHI_MASK I40E_MASK(0xFFFF, I40E_GLPES_VFTCPRXSEGSHI_TCPRXSEGSHI_SHIFT)
  5125. #define I40E_GLPES_VFTCPRXSEGSLO(_i) (0x0001B000 + ((_i) * 8)) /* _i=0...31 */ /* Reset: PE_CORER */
  5126. #define I40E_GLPES_VFTCPRXSEGSLO_MAX_INDEX 31
  5127. #define I40E_GLPES_VFTCPRXSEGSLO_TCPRXSEGSLO_SHIFT 0
  5128. #define I40E_GLPES_VFTCPRXSEGSLO_TCPRXSEGSLO_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPES_VFTCPRXSEGSLO_TCPRXSEGSLO_SHIFT)
  5129. #define I40E_GLPES_VFTCPTXSEGHI(_i) (0x0001B404 + ((_i) * 8)) /* _i=0...31 */ /* Reset: PE_CORER */
  5130. #define I40E_GLPES_VFTCPTXSEGHI_MAX_INDEX 31
  5131. #define I40E_GLPES_VFTCPTXSEGHI_TCPTXSEGHI_SHIFT 0
  5132. #define I40E_GLPES_VFTCPTXSEGHI_TCPTXSEGHI_MASK I40E_MASK(0xFFFF, I40E_GLPES_VFTCPTXSEGHI_TCPTXSEGHI_SHIFT)
  5133. #define I40E_GLPES_VFTCPTXSEGLO(_i) (0x0001B400 + ((_i) * 8)) /* _i=0...31 */ /* Reset: PE_CORER */
  5134. #define I40E_GLPES_VFTCPTXSEGLO_MAX_INDEX 31
  5135. #define I40E_GLPES_VFTCPTXSEGLO_TCPTXSEGLO_SHIFT 0
  5136. #define I40E_GLPES_VFTCPTXSEGLO_TCPTXSEGLO_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPES_VFTCPTXSEGLO_TCPTXSEGLO_SHIFT)
  5137. #define I40E_GLPES_VFUDPRXPKTSHI(_i) (0x0001B804 + ((_i) * 8)) /* _i=0...31 */ /* Reset: PE_CORER */
  5138. #define I40E_GLPES_VFUDPRXPKTSHI_MAX_INDEX 31
  5139. #define I40E_GLPES_VFUDPRXPKTSHI_UDPRXPKTSHI_SHIFT 0
  5140. #define I40E_GLPES_VFUDPRXPKTSHI_UDPRXPKTSHI_MASK I40E_MASK(0xFFFF, I40E_GLPES_VFUDPRXPKTSHI_UDPRXPKTSHI_SHIFT)
  5141. #define I40E_GLPES_VFUDPRXPKTSLO(_i) (0x0001B800 + ((_i) * 8)) /* _i=0...31 */ /* Reset: PE_CORER */
  5142. #define I40E_GLPES_VFUDPRXPKTSLO_MAX_INDEX 31
  5143. #define I40E_GLPES_VFUDPRXPKTSLO_UDPRXPKTSLO_SHIFT 0
  5144. #define I40E_GLPES_VFUDPRXPKTSLO_UDPRXPKTSLO_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPES_VFUDPRXPKTSLO_UDPRXPKTSLO_SHIFT)
  5145. #define I40E_GLPES_VFUDPTXPKTSHI(_i) (0x0001BA04 + ((_i) * 8)) /* _i=0...31 */ /* Reset: PE_CORER */
  5146. #define I40E_GLPES_VFUDPTXPKTSHI_MAX_INDEX 31
  5147. #define I40E_GLPES_VFUDPTXPKTSHI_UDPTXPKTSHI_SHIFT 0
  5148. #define I40E_GLPES_VFUDPTXPKTSHI_UDPTXPKTSHI_MASK I40E_MASK(0xFFFF, I40E_GLPES_VFUDPTXPKTSHI_UDPTXPKTSHI_SHIFT)
  5149. #define I40E_GLPES_VFUDPTXPKTSLO(_i) (0x0001BA00 + ((_i) * 8)) /* _i=0...31 */ /* Reset: PE_CORER */
  5150. #define I40E_GLPES_VFUDPTXPKTSLO_MAX_INDEX 31
  5151. #define I40E_GLPES_VFUDPTXPKTSLO_UDPTXPKTSLO_SHIFT 0
  5152. #define I40E_GLPES_VFUDPTXPKTSLO_UDPTXPKTSLO_MASK I40E_MASK(0xFFFFFFFF, I40E_GLPES_VFUDPTXPKTSLO_UDPTXPKTSLO_SHIFT)
  5153. #define I40E_GLGEN_PME_TO 0x000B81BC /* Reset: POR */
  5154. #define I40E_GLGEN_PME_TO_PME_TO_FOR_PE_SHIFT 0
  5155. #define I40E_GLGEN_PME_TO_PME_TO_FOR_PE_MASK I40E_MASK(0x1, I40E_GLGEN_PME_TO_PME_TO_FOR_PE_SHIFT)
  5156. #define I40E_GLQF_APBVT(_i) (0x00260000 + ((_i) * 4)) /* _i=0...2047 */ /* Reset: CORER */
  5157. #define I40E_GLQF_APBVT_MAX_INDEX 2047
  5158. #define I40E_GLQF_APBVT_APBVT_SHIFT 0
  5159. #define I40E_GLQF_APBVT_APBVT_MASK I40E_MASK(0xFFFFFFFF, I40E_GLQF_APBVT_APBVT_SHIFT)
  5160. #define I40E_GLQF_FD_PCTYPES(_i) (0x00268000 + ((_i) * 4)) /* _i=0...63 */ /* Reset: POR */
  5161. #define I40E_GLQF_FD_PCTYPES_MAX_INDEX 63
  5162. #define I40E_GLQF_FD_PCTYPES_FD_PCTYPE_SHIFT 0
  5163. #define I40E_GLQF_FD_PCTYPES_FD_PCTYPE_MASK I40E_MASK(0x3F, I40E_GLQF_FD_PCTYPES_FD_PCTYPE_SHIFT)
  5164. #define I40E_GLQF_FD_MSK(_i, _j) (0x00267200 + ((_i) * 4 + (_j) * 8)) /* _i=0...1, _j=0...63 */ /* Reset: CORER */
  5165. #define I40E_GLQF_FD_MSK_MAX_INDEX 1
  5166. #define I40E_GLQF_FD_MSK_MASK_SHIFT 0
  5167. #define I40E_GLQF_FD_MSK_MASK_MASK I40E_MASK(0xFFFF, I40E_GLQF_FD_MSK_MASK_SHIFT)
  5168. #define I40E_GLQF_FD_MSK_OFFSET_SHIFT 16
  5169. #define I40E_GLQF_FD_MSK_OFFSET_MASK I40E_MASK(0x3F, I40E_GLQF_FD_MSK_OFFSET_SHIFT)
  5170. #define I40E_GLQF_HASH_INSET(_i, _j) (0x00267600 + ((_i) * 4 + (_j) * 8)) /* _i=0...1, _j=0...63 */ /* Reset: CORER */
  5171. #define I40E_GLQF_HASH_INSET_MAX_INDEX 1
  5172. #define I40E_GLQF_HASH_INSET_INSET_SHIFT 0
  5173. #define I40E_GLQF_HASH_INSET_INSET_MASK I40E_MASK(0xFFFFFFFF, I40E_GLQF_HASH_INSET_INSET_SHIFT)
  5174. #define I40E_GLQF_HASH_MSK(_i, _j) (0x00267A00 + ((_i) * 4 + (_j) * 8)) /* _i=0...1, _j=0...63 */ /* Reset: CORER */
  5175. #define I40E_GLQF_HASH_MSK_MAX_INDEX 1
  5176. #define I40E_GLQF_HASH_MSK_MASK_SHIFT 0
  5177. #define I40E_GLQF_HASH_MSK_MASK_MASK I40E_MASK(0xFFFF, I40E_GLQF_HASH_MSK_MASK_SHIFT)
  5178. #define I40E_GLQF_HASH_MSK_OFFSET_SHIFT 16
  5179. #define I40E_GLQF_HASH_MSK_OFFSET_MASK I40E_MASK(0x3F, I40E_GLQF_HASH_MSK_OFFSET_SHIFT)
  5180. #define I40E_GLQF_ORT(_i) (0x00268900 + ((_i) * 4)) /* _i=0...63 */ /* Reset: CORER */
  5181. #define I40E_GLQF_ORT_MAX_INDEX 63
  5182. #define I40E_GLQF_ORT_PIT_INDX_SHIFT 0
  5183. #define I40E_GLQF_ORT_PIT_INDX_MASK I40E_MASK(0x1F, I40E_GLQF_ORT_PIT_INDX_SHIFT)
  5184. #define I40E_GLQF_ORT_FIELD_CNT_SHIFT 5
  5185. #define I40E_GLQF_ORT_FIELD_CNT_MASK I40E_MASK(0x3, I40E_GLQF_ORT_FIELD_CNT_SHIFT)
  5186. #define I40E_GLQF_ORT_FLX_PAYLOAD_SHIFT 7
  5187. #define I40E_GLQF_ORT_FLX_PAYLOAD_MASK I40E_MASK(0x1, I40E_GLQF_ORT_FLX_PAYLOAD_SHIFT)
  5188. #define I40E_GLQF_PIT(_i) (0x00268C80 + ((_i) * 4)) /* _i=0...23 */ /* Reset: CORER */
  5189. #define I40E_GLQF_PIT_MAX_INDEX 23
  5190. #define I40E_GLQF_PIT_SOURCE_OFF_SHIFT 0
  5191. #define I40E_GLQF_PIT_SOURCE_OFF_MASK I40E_MASK(0x1F, I40E_GLQF_PIT_SOURCE_OFF_SHIFT)
  5192. #define I40E_GLQF_PIT_FSIZE_SHIFT 5
  5193. #define I40E_GLQF_PIT_FSIZE_MASK I40E_MASK(0x1F, I40E_GLQF_PIT_FSIZE_SHIFT)
  5194. #define I40E_GLQF_PIT_DEST_OFF_SHIFT 10
  5195. #define I40E_GLQF_PIT_DEST_OFF_MASK I40E_MASK(0x3F, I40E_GLQF_PIT_DEST_OFF_SHIFT)
  5196. #define I40E_GLQF_FDEVICTENA(_i) (0x00270384 + ((_i) * 4)) /* _i=0...1 */ /* Reset: CORER */
  5197. #define I40E_GLQF_FDEVICTENA_MAX_INDEX 1
  5198. #define I40E_GLQF_FDEVICTENA_GLQF_FDEVICTENA_SHIFT 0
  5199. #define I40E_GLQF_FDEVICTENA_GLQF_FDEVICTENA_MASK I40E_MASK(0xFFFFFFFF, I40E_GLQF_FDEVICTENA_GLQF_FDEVICTENA_SHIFT)
  5200. #define I40E_GLQF_FDEVICTFLAG 0x00270280 /* Reset: CORER */
  5201. #define I40E_GLQF_FDEVICTFLAG_TX_FLAGS_SHIFT 0
  5202. #define I40E_GLQF_FDEVICTFLAG_TX_FLAGS_MASK I40E_MASK(0xFF, I40E_GLQF_FDEVICTFLAG_TX_FLAGS_SHIFT)
  5203. #define I40E_GLQF_FDEVICTFLAG_RX_FLAGS_SHIFT 8
  5204. #define I40E_GLQF_FDEVICTFLAG_RX_FLAGS_MASK I40E_MASK(0xFF, I40E_GLQF_FDEVICTFLAG_RX_FLAGS_SHIFT)
  5205. #define I40E_PFQF_CTL_2 0x00270300 /* Reset: CORER */
  5206. #define I40E_PFQF_CTL_2_PEHSIZE_SHIFT 0
  5207. #define I40E_PFQF_CTL_2_PEHSIZE_MASK I40E_MASK(0x1F, I40E_PFQF_CTL_2_PEHSIZE_SHIFT)
  5208. #define I40E_PFQF_CTL_2_PEDSIZE_SHIFT 5
  5209. #define I40E_PFQF_CTL_2_PEDSIZE_MASK I40E_MASK(0x1F, I40E_PFQF_CTL_2_PEDSIZE_SHIFT)
  5210. /* Redefined for X722 family */
  5211. #define I40E_X722_PFQF_HLUT(_i) (0x00240000 + ((_i) * 128)) /* _i=0...127 */ /* Reset: CORER */
  5212. #define I40E_X722_PFQF_HLUT_MAX_INDEX 127
  5213. #define I40E_X722_PFQF_HLUT_LUT0_SHIFT 0
  5214. #define I40E_X722_PFQF_HLUT_LUT0_MASK I40E_MASK(0x7F, I40E_X722_PFQF_HLUT_LUT0_SHIFT)
  5215. #define I40E_X722_PFQF_HLUT_LUT1_SHIFT 8
  5216. #define I40E_X722_PFQF_HLUT_LUT1_MASK I40E_MASK(0x7F, I40E_X722_PFQF_HLUT_LUT1_SHIFT)
  5217. #define I40E_X722_PFQF_HLUT_LUT2_SHIFT 16
  5218. #define I40E_X722_PFQF_HLUT_LUT2_MASK I40E_MASK(0x7F, I40E_X722_PFQF_HLUT_LUT2_SHIFT)
  5219. #define I40E_X722_PFQF_HLUT_LUT3_SHIFT 24
  5220. #define I40E_X722_PFQF_HLUT_LUT3_MASK I40E_MASK(0x7F, I40E_X722_PFQF_HLUT_LUT3_SHIFT)
  5221. #define I40E_PFQF_HREGION(_i) (0x00245400 + ((_i) * 128)) /* _i=0...7 */ /* Reset: CORER */
  5222. #define I40E_PFQF_HREGION_MAX_INDEX 7
  5223. #define I40E_PFQF_HREGION_OVERRIDE_ENA_0_SHIFT 0
  5224. #define I40E_PFQF_HREGION_OVERRIDE_ENA_0_MASK I40E_MASK(0x1, I40E_PFQF_HREGION_OVERRIDE_ENA_0_SHIFT)
  5225. #define I40E_PFQF_HREGION_REGION_0_SHIFT 1
  5226. #define I40E_PFQF_HREGION_REGION_0_MASK I40E_MASK(0x7, I40E_PFQF_HREGION_REGION_0_SHIFT)
  5227. #define I40E_PFQF_HREGION_OVERRIDE_ENA_1_SHIFT 4
  5228. #define I40E_PFQF_HREGION_OVERRIDE_ENA_1_MASK I40E_MASK(0x1, I40E_PFQF_HREGION_OVERRIDE_ENA_1_SHIFT)
  5229. #define I40E_PFQF_HREGION_REGION_1_SHIFT 5
  5230. #define I40E_PFQF_HREGION_REGION_1_MASK I40E_MASK(0x7, I40E_PFQF_HREGION_REGION_1_SHIFT)
  5231. #define I40E_PFQF_HREGION_OVERRIDE_ENA_2_SHIFT 8
  5232. #define I40E_PFQF_HREGION_OVERRIDE_ENA_2_MASK I40E_MASK(0x1, I40E_PFQF_HREGION_OVERRIDE_ENA_2_SHIFT)
  5233. #define I40E_PFQF_HREGION_REGION_2_SHIFT 9
  5234. #define I40E_PFQF_HREGION_REGION_2_MASK I40E_MASK(0x7, I40E_PFQF_HREGION_REGION_2_SHIFT)
  5235. #define I40E_PFQF_HREGION_OVERRIDE_ENA_3_SHIFT 12
  5236. #define I40E_PFQF_HREGION_OVERRIDE_ENA_3_MASK I40E_MASK(0x1, I40E_PFQF_HREGION_OVERRIDE_ENA_3_SHIFT)
  5237. #define I40E_PFQF_HREGION_REGION_3_SHIFT 13
  5238. #define I40E_PFQF_HREGION_REGION_3_MASK I40E_MASK(0x7, I40E_PFQF_HREGION_REGION_3_SHIFT)
  5239. #define I40E_PFQF_HREGION_OVERRIDE_ENA_4_SHIFT 16
  5240. #define I40E_PFQF_HREGION_OVERRIDE_ENA_4_MASK I40E_MASK(0x1, I40E_PFQF_HREGION_OVERRIDE_ENA_4_SHIFT)
  5241. #define I40E_PFQF_HREGION_REGION_4_SHIFT 17
  5242. #define I40E_PFQF_HREGION_REGION_4_MASK I40E_MASK(0x7, I40E_PFQF_HREGION_REGION_4_SHIFT)
  5243. #define I40E_PFQF_HREGION_OVERRIDE_ENA_5_SHIFT 20
  5244. #define I40E_PFQF_HREGION_OVERRIDE_ENA_5_MASK I40E_MASK(0x1, I40E_PFQF_HREGION_OVERRIDE_ENA_5_SHIFT)
  5245. #define I40E_PFQF_HREGION_REGION_5_SHIFT 21
  5246. #define I40E_PFQF_HREGION_REGION_5_MASK I40E_MASK(0x7, I40E_PFQF_HREGION_REGION_5_SHIFT)
  5247. #define I40E_PFQF_HREGION_OVERRIDE_ENA_6_SHIFT 24
  5248. #define I40E_PFQF_HREGION_OVERRIDE_ENA_6_MASK I40E_MASK(0x1, I40E_PFQF_HREGION_OVERRIDE_ENA_6_SHIFT)
  5249. #define I40E_PFQF_HREGION_REGION_6_SHIFT 25
  5250. #define I40E_PFQF_HREGION_REGION_6_MASK I40E_MASK(0x7, I40E_PFQF_HREGION_REGION_6_SHIFT)
  5251. #define I40E_PFQF_HREGION_OVERRIDE_ENA_7_SHIFT 28
  5252. #define I40E_PFQF_HREGION_OVERRIDE_ENA_7_MASK I40E_MASK(0x1, I40E_PFQF_HREGION_OVERRIDE_ENA_7_SHIFT)
  5253. #define I40E_PFQF_HREGION_REGION_7_SHIFT 29
  5254. #define I40E_PFQF_HREGION_REGION_7_MASK I40E_MASK(0x7, I40E_PFQF_HREGION_REGION_7_SHIFT)
  5255. #define I40E_VSIQF_CTL_RSS_LUT_TYPE_SHIFT 8
  5256. #define I40E_VSIQF_CTL_RSS_LUT_TYPE_MASK I40E_MASK(0x1, I40E_VSIQF_CTL_RSS_LUT_TYPE_SHIFT)
  5257. #define I40E_VSIQF_HKEY(_i, _VSI) (0x002A0000 + ((_i) * 2048 + (_VSI) * 4)) /* _i=0...12, _VSI=0...383 */ /* Reset: CORER */
  5258. #define I40E_VSIQF_HKEY_MAX_INDEX 12
  5259. #define I40E_VSIQF_HKEY_KEY_0_SHIFT 0
  5260. #define I40E_VSIQF_HKEY_KEY_0_MASK I40E_MASK(0xFF, I40E_VSIQF_HKEY_KEY_0_SHIFT)
  5261. #define I40E_VSIQF_HKEY_KEY_1_SHIFT 8
  5262. #define I40E_VSIQF_HKEY_KEY_1_MASK I40E_MASK(0xFF, I40E_VSIQF_HKEY_KEY_1_SHIFT)
  5263. #define I40E_VSIQF_HKEY_KEY_2_SHIFT 16
  5264. #define I40E_VSIQF_HKEY_KEY_2_MASK I40E_MASK(0xFF, I40E_VSIQF_HKEY_KEY_2_SHIFT)
  5265. #define I40E_VSIQF_HKEY_KEY_3_SHIFT 24
  5266. #define I40E_VSIQF_HKEY_KEY_3_MASK I40E_MASK(0xFF, I40E_VSIQF_HKEY_KEY_3_SHIFT)
  5267. #define I40E_VSIQF_HLUT(_i, _VSI) (0x00220000 + ((_i) * 2048 + (_VSI) * 4)) /* _i=0...15, _VSI=0...383 */ /* Reset: CORER */
  5268. #define I40E_VSIQF_HLUT_MAX_INDEX 15
  5269. #define I40E_VSIQF_HLUT_LUT0_SHIFT 0
  5270. #define I40E_VSIQF_HLUT_LUT0_MASK I40E_MASK(0xF, I40E_VSIQF_HLUT_LUT0_SHIFT)
  5271. #define I40E_VSIQF_HLUT_LUT1_SHIFT 8
  5272. #define I40E_VSIQF_HLUT_LUT1_MASK I40E_MASK(0xF, I40E_VSIQF_HLUT_LUT1_SHIFT)
  5273. #define I40E_VSIQF_HLUT_LUT2_SHIFT 16
  5274. #define I40E_VSIQF_HLUT_LUT2_MASK I40E_MASK(0xF, I40E_VSIQF_HLUT_LUT2_SHIFT)
  5275. #define I40E_VSIQF_HLUT_LUT3_SHIFT 24
  5276. #define I40E_VSIQF_HLUT_LUT3_MASK I40E_MASK(0xF, I40E_VSIQF_HLUT_LUT3_SHIFT)
  5277. #define I40E_GLGEN_STAT_CLEAR 0x00390004 /* Reset: CORER */
  5278. #define I40E_GLGEN_STAT_CLEAR_GLGEN_STAT_CLEAR_SHIFT 0
  5279. #define I40E_GLGEN_STAT_CLEAR_GLGEN_STAT_CLEAR_MASK I40E_MASK(0x1, I40E_GLGEN_STAT_CLEAR_GLGEN_STAT_CLEAR_SHIFT)
  5280. #define I40E_GLGEN_STAT_HALT 0x00390000 /* Reset: CORER */
  5281. #define I40E_GLGEN_STAT_HALT_HALT_CELLS_SHIFT 0
  5282. #define I40E_GLGEN_STAT_HALT_HALT_CELLS_MASK I40E_MASK(0x3FFFFFFF, I40E_GLGEN_STAT_HALT_HALT_CELLS_SHIFT)
  5283. #define I40E_VFINT_DYN_CTL01_WB_ON_ITR_SHIFT 30
  5284. #define I40E_VFINT_DYN_CTL01_WB_ON_ITR_MASK I40E_MASK(0x1, I40E_VFINT_DYN_CTL01_WB_ON_ITR_SHIFT)
  5285. #define I40E_VFINT_DYN_CTLN1_WB_ON_ITR_SHIFT 30
  5286. #define I40E_VFINT_DYN_CTLN1_WB_ON_ITR_MASK I40E_MASK(0x1, I40E_VFINT_DYN_CTLN1_WB_ON_ITR_SHIFT)
  5287. #define I40E_VFPE_AEQALLOC1 0x0000A400 /* Reset: VFR */
  5288. #define I40E_VFPE_AEQALLOC1_AECOUNT_SHIFT 0
  5289. #define I40E_VFPE_AEQALLOC1_AECOUNT_MASK I40E_MASK(0xFFFFFFFF, I40E_VFPE_AEQALLOC1_AECOUNT_SHIFT)
  5290. #define I40E_VFPE_CCQPHIGH1 0x00009800 /* Reset: VFR */
  5291. #define I40E_VFPE_CCQPHIGH1_PECCQPHIGH_SHIFT 0
  5292. #define I40E_VFPE_CCQPHIGH1_PECCQPHIGH_MASK I40E_MASK(0xFFFFFFFF, I40E_VFPE_CCQPHIGH1_PECCQPHIGH_SHIFT)
  5293. #define I40E_VFPE_CCQPLOW1 0x0000AC00 /* Reset: VFR */
  5294. #define I40E_VFPE_CCQPLOW1_PECCQPLOW_SHIFT 0
  5295. #define I40E_VFPE_CCQPLOW1_PECCQPLOW_MASK I40E_MASK(0xFFFFFFFF, I40E_VFPE_CCQPLOW1_PECCQPLOW_SHIFT)
  5296. #define I40E_VFPE_CCQPSTATUS1 0x0000B800 /* Reset: VFR */
  5297. #define I40E_VFPE_CCQPSTATUS1_CCQP_DONE_SHIFT 0
  5298. #define I40E_VFPE_CCQPSTATUS1_CCQP_DONE_MASK I40E_MASK(0x1, I40E_VFPE_CCQPSTATUS1_CCQP_DONE_SHIFT)
  5299. #define I40E_VFPE_CCQPSTATUS1_HMC_PROFILE_SHIFT 4
  5300. #define I40E_VFPE_CCQPSTATUS1_HMC_PROFILE_MASK I40E_MASK(0x7, I40E_VFPE_CCQPSTATUS1_HMC_PROFILE_SHIFT)
  5301. #define I40E_VFPE_CCQPSTATUS1_RDMA_EN_VFS_SHIFT 16
  5302. #define I40E_VFPE_CCQPSTATUS1_RDMA_EN_VFS_MASK I40E_MASK(0x3F, I40E_VFPE_CCQPSTATUS1_RDMA_EN_VFS_SHIFT)
  5303. #define I40E_VFPE_CCQPSTATUS1_CCQP_ERR_SHIFT 31
  5304. #define I40E_VFPE_CCQPSTATUS1_CCQP_ERR_MASK I40E_MASK(0x1, I40E_VFPE_CCQPSTATUS1_CCQP_ERR_SHIFT)
  5305. #define I40E_VFPE_CQACK1 0x0000B000 /* Reset: VFR */
  5306. #define I40E_VFPE_CQACK1_PECQID_SHIFT 0
  5307. #define I40E_VFPE_CQACK1_PECQID_MASK I40E_MASK(0x1FFFF, I40E_VFPE_CQACK1_PECQID_SHIFT)
  5308. #define I40E_VFPE_CQARM1 0x0000B400 /* Reset: VFR */
  5309. #define I40E_VFPE_CQARM1_PECQID_SHIFT 0
  5310. #define I40E_VFPE_CQARM1_PECQID_MASK I40E_MASK(0x1FFFF, I40E_VFPE_CQARM1_PECQID_SHIFT)
  5311. #define I40E_VFPE_CQPDB1 0x0000BC00 /* Reset: VFR */
  5312. #define I40E_VFPE_CQPDB1_WQHEAD_SHIFT 0
  5313. #define I40E_VFPE_CQPDB1_WQHEAD_MASK I40E_MASK(0x7FF, I40E_VFPE_CQPDB1_WQHEAD_SHIFT)
  5314. #define I40E_VFPE_CQPERRCODES1 0x00009C00 /* Reset: VFR */
  5315. #define I40E_VFPE_CQPERRCODES1_CQP_MINOR_CODE_SHIFT 0
  5316. #define I40E_VFPE_CQPERRCODES1_CQP_MINOR_CODE_MASK I40E_MASK(0xFFFF, I40E_VFPE_CQPERRCODES1_CQP_MINOR_CODE_SHIFT)
  5317. #define I40E_VFPE_CQPERRCODES1_CQP_MAJOR_CODE_SHIFT 16
  5318. #define I40E_VFPE_CQPERRCODES1_CQP_MAJOR_CODE_MASK I40E_MASK(0xFFFF, I40E_VFPE_CQPERRCODES1_CQP_MAJOR_CODE_SHIFT)
  5319. #define I40E_VFPE_CQPTAIL1 0x0000A000 /* Reset: VFR */
  5320. #define I40E_VFPE_CQPTAIL1_WQTAIL_SHIFT 0
  5321. #define I40E_VFPE_CQPTAIL1_WQTAIL_MASK I40E_MASK(0x7FF, I40E_VFPE_CQPTAIL1_WQTAIL_SHIFT)
  5322. #define I40E_VFPE_CQPTAIL1_CQP_OP_ERR_SHIFT 31
  5323. #define I40E_VFPE_CQPTAIL1_CQP_OP_ERR_MASK I40E_MASK(0x1, I40E_VFPE_CQPTAIL1_CQP_OP_ERR_SHIFT)
  5324. #define I40E_VFPE_IPCONFIG01 0x00008C00 /* Reset: VFR */
  5325. #define I40E_VFPE_IPCONFIG01_PEIPID_SHIFT 0
  5326. #define I40E_VFPE_IPCONFIG01_PEIPID_MASK I40E_MASK(0xFFFF, I40E_VFPE_IPCONFIG01_PEIPID_SHIFT)
  5327. #define I40E_VFPE_IPCONFIG01_USEENTIREIDRANGE_SHIFT 16
  5328. #define I40E_VFPE_IPCONFIG01_USEENTIREIDRANGE_MASK I40E_MASK(0x1, I40E_VFPE_IPCONFIG01_USEENTIREIDRANGE_SHIFT)
  5329. #define I40E_VFPE_MRTEIDXMASK1 0x00009000 /* Reset: VFR */
  5330. #define I40E_VFPE_MRTEIDXMASK1_MRTEIDXMASKBITS_SHIFT 0
  5331. #define I40E_VFPE_MRTEIDXMASK1_MRTEIDXMASKBITS_MASK I40E_MASK(0x1F, I40E_VFPE_MRTEIDXMASK1_MRTEIDXMASKBITS_SHIFT)
  5332. #define I40E_VFPE_RCVUNEXPECTEDERROR1 0x00009400 /* Reset: VFR */
  5333. #define I40E_VFPE_RCVUNEXPECTEDERROR1_TCP_RX_UNEXP_ERR_SHIFT 0
  5334. #define I40E_VFPE_RCVUNEXPECTEDERROR1_TCP_RX_UNEXP_ERR_MASK I40E_MASK(0xFFFFFF, I40E_VFPE_RCVUNEXPECTEDERROR1_TCP_RX_UNEXP_ERR_SHIFT)
  5335. #define I40E_VFPE_TCPNOWTIMER1 0x0000A800 /* Reset: VFR */
  5336. #define I40E_VFPE_TCPNOWTIMER1_TCP_NOW_SHIFT 0
  5337. #define I40E_VFPE_TCPNOWTIMER1_TCP_NOW_MASK I40E_MASK(0xFFFFFFFF, I40E_VFPE_TCPNOWTIMER1_TCP_NOW_SHIFT)
  5338. #define I40E_VFPE_WQEALLOC1 0x0000C000 /* Reset: VFR */
  5339. #define I40E_VFPE_WQEALLOC1_PEQPID_SHIFT 0
  5340. #define I40E_VFPE_WQEALLOC1_PEQPID_MASK I40E_MASK(0x3FFFF, I40E_VFPE_WQEALLOC1_PEQPID_SHIFT)
  5341. #define I40E_VFPE_WQEALLOC1_WQE_DESC_INDEX_SHIFT 20
  5342. #define I40E_VFPE_WQEALLOC1_WQE_DESC_INDEX_MASK I40E_MASK(0xFFF, I40E_VFPE_WQEALLOC1_WQE_DESC_INDEX_SHIFT)
  5343. #endif /* _I40E_REGISTER_H_ */