rt2800lib.c 246 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796479747984799480048014802480348044805480648074808480948104811481248134814481548164817481848194820482148224823482448254826482748284829483048314832483348344835483648374838483948404841484248434844484548464847484848494850485148524853485448554856485748584859486048614862486348644865486648674868486948704871487248734874487548764877487848794880488148824883488448854886488748884889489048914892489348944895489648974898489949004901490249034904490549064907490849094910491149124913491449154916491749184919492049214922492349244925492649274928492949304931493249334934493549364937493849394940494149424943494449454946494749484949495049514952495349544955495649574958495949604961496249634964496549664967496849694970497149724973497449754976497749784979498049814982498349844985498649874988498949904991499249934994499549964997499849995000500150025003500450055006500750085009501050115012501350145015501650175018501950205021502250235024502550265027502850295030503150325033503450355036503750385039504050415042504350445045504650475048504950505051505250535054505550565057505850595060506150625063506450655066506750685069507050715072507350745075507650775078507950805081508250835084508550865087508850895090509150925093509450955096509750985099510051015102510351045105510651075108510951105111511251135114511551165117511851195120512151225123512451255126512751285129513051315132513351345135513651375138513951405141514251435144514551465147514851495150515151525153515451555156515751585159516051615162516351645165516651675168516951705171517251735174517551765177517851795180518151825183518451855186518751885189519051915192519351945195519651975198519952005201520252035204520552065207520852095210521152125213521452155216521752185219522052215222522352245225522652275228522952305231523252335234523552365237523852395240524152425243524452455246524752485249525052515252525352545255525652575258525952605261526252635264526552665267526852695270527152725273527452755276527752785279528052815282528352845285528652875288528952905291529252935294529552965297529852995300530153025303530453055306530753085309531053115312531353145315531653175318531953205321532253235324532553265327532853295330533153325333533453355336533753385339534053415342534353445345534653475348534953505351535253535354535553565357535853595360536153625363536453655366536753685369537053715372537353745375537653775378537953805381538253835384538553865387538853895390539153925393539453955396539753985399540054015402540354045405540654075408540954105411541254135414541554165417541854195420542154225423542454255426542754285429543054315432543354345435543654375438543954405441544254435444544554465447544854495450545154525453545454555456545754585459546054615462546354645465546654675468546954705471547254735474547554765477547854795480548154825483548454855486548754885489549054915492549354945495549654975498549955005501550255035504550555065507550855095510551155125513551455155516551755185519552055215522552355245525552655275528552955305531553255335534553555365537553855395540554155425543554455455546554755485549555055515552555355545555555655575558555955605561556255635564556555665567556855695570557155725573557455755576557755785579558055815582558355845585558655875588558955905591559255935594559555965597559855995600560156025603560456055606560756085609561056115612561356145615561656175618561956205621562256235624562556265627562856295630563156325633563456355636563756385639564056415642564356445645564656475648564956505651565256535654565556565657565856595660566156625663566456655666566756685669567056715672567356745675567656775678567956805681568256835684568556865687568856895690569156925693569456955696569756985699570057015702570357045705570657075708570957105711571257135714571557165717571857195720572157225723572457255726572757285729573057315732573357345735573657375738573957405741574257435744574557465747574857495750575157525753575457555756575757585759576057615762576357645765576657675768576957705771577257735774577557765777577857795780578157825783578457855786578757885789579057915792579357945795579657975798579958005801580258035804580558065807580858095810581158125813581458155816581758185819582058215822582358245825582658275828582958305831583258335834583558365837583858395840584158425843584458455846584758485849585058515852585358545855585658575858585958605861586258635864586558665867586858695870587158725873587458755876587758785879588058815882588358845885588658875888588958905891589258935894589558965897589858995900590159025903590459055906590759085909591059115912591359145915591659175918591959205921592259235924592559265927592859295930593159325933593459355936593759385939594059415942594359445945594659475948594959505951595259535954595559565957595859595960596159625963596459655966596759685969597059715972597359745975597659775978597959805981598259835984598559865987598859895990599159925993599459955996599759985999600060016002600360046005600660076008600960106011601260136014601560166017601860196020602160226023602460256026602760286029603060316032603360346035603660376038603960406041604260436044604560466047604860496050605160526053605460556056605760586059606060616062606360646065606660676068606960706071607260736074607560766077607860796080608160826083608460856086608760886089609060916092609360946095609660976098609961006101610261036104610561066107610861096110611161126113611461156116611761186119612061216122612361246125612661276128612961306131613261336134613561366137613861396140614161426143614461456146614761486149615061516152615361546155615661576158615961606161616261636164616561666167616861696170617161726173617461756176617761786179618061816182618361846185618661876188618961906191619261936194619561966197619861996200620162026203620462056206620762086209621062116212621362146215621662176218621962206221622262236224622562266227622862296230623162326233623462356236623762386239624062416242624362446245624662476248624962506251625262536254625562566257625862596260626162626263626462656266626762686269627062716272627362746275627662776278627962806281628262836284628562866287628862896290629162926293629462956296629762986299630063016302630363046305630663076308630963106311631263136314631563166317631863196320632163226323632463256326632763286329633063316332633363346335633663376338633963406341634263436344634563466347634863496350635163526353635463556356635763586359636063616362636363646365636663676368636963706371637263736374637563766377637863796380638163826383638463856386638763886389639063916392639363946395639663976398639964006401640264036404640564066407640864096410641164126413641464156416641764186419642064216422642364246425642664276428642964306431643264336434643564366437643864396440644164426443644464456446644764486449645064516452645364546455645664576458645964606461646264636464646564666467646864696470647164726473647464756476647764786479648064816482648364846485648664876488648964906491649264936494649564966497649864996500650165026503650465056506650765086509651065116512651365146515651665176518651965206521652265236524652565266527652865296530653165326533653465356536653765386539654065416542654365446545654665476548654965506551655265536554655565566557655865596560656165626563656465656566656765686569657065716572657365746575657665776578657965806581658265836584658565866587658865896590659165926593659465956596659765986599660066016602660366046605660666076608660966106611661266136614661566166617661866196620662166226623662466256626662766286629663066316632663366346635663666376638663966406641664266436644664566466647664866496650665166526653665466556656665766586659666066616662666366646665666666676668666966706671667266736674667566766677667866796680668166826683668466856686668766886689669066916692669366946695669666976698669967006701670267036704670567066707670867096710671167126713671467156716671767186719672067216722672367246725672667276728672967306731673267336734673567366737673867396740674167426743674467456746674767486749675067516752675367546755675667576758675967606761676267636764676567666767676867696770677167726773677467756776677767786779678067816782678367846785678667876788678967906791679267936794679567966797679867996800680168026803680468056806680768086809681068116812681368146815681668176818681968206821682268236824682568266827682868296830683168326833683468356836683768386839684068416842684368446845684668476848684968506851685268536854685568566857685868596860686168626863686468656866686768686869687068716872687368746875687668776878687968806881688268836884688568866887688868896890689168926893689468956896689768986899690069016902690369046905690669076908690969106911691269136914691569166917691869196920692169226923692469256926692769286929693069316932693369346935693669376938693969406941694269436944694569466947694869496950695169526953695469556956695769586959696069616962696369646965696669676968696969706971697269736974697569766977697869796980698169826983698469856986698769886989699069916992699369946995699669976998699970007001700270037004700570067007700870097010701170127013701470157016701770187019702070217022702370247025702670277028702970307031703270337034703570367037703870397040704170427043704470457046704770487049705070517052705370547055705670577058705970607061706270637064706570667067706870697070707170727073707470757076707770787079708070817082708370847085708670877088708970907091709270937094709570967097709870997100710171027103710471057106710771087109711071117112711371147115711671177118711971207121712271237124712571267127712871297130713171327133713471357136713771387139714071417142714371447145714671477148714971507151715271537154715571567157715871597160716171627163716471657166716771687169717071717172717371747175717671777178717971807181718271837184718571867187718871897190719171927193719471957196719771987199720072017202720372047205720672077208720972107211721272137214721572167217721872197220722172227223722472257226722772287229723072317232723372347235723672377238723972407241724272437244724572467247724872497250725172527253725472557256725772587259726072617262726372647265726672677268726972707271727272737274727572767277727872797280728172827283728472857286728772887289729072917292729372947295729672977298729973007301730273037304730573067307730873097310731173127313731473157316731773187319732073217322732373247325732673277328732973307331733273337334733573367337733873397340734173427343734473457346734773487349735073517352735373547355735673577358735973607361736273637364736573667367736873697370737173727373737473757376737773787379738073817382738373847385738673877388738973907391739273937394739573967397739873997400740174027403740474057406740774087409741074117412741374147415741674177418741974207421742274237424742574267427742874297430743174327433743474357436743774387439744074417442744374447445744674477448744974507451745274537454745574567457745874597460746174627463746474657466746774687469747074717472747374747475747674777478747974807481748274837484748574867487748874897490749174927493749474957496749774987499750075017502750375047505750675077508750975107511751275137514751575167517751875197520752175227523752475257526752775287529753075317532753375347535753675377538753975407541754275437544754575467547754875497550755175527553755475557556755775587559756075617562756375647565756675677568756975707571757275737574757575767577757875797580758175827583758475857586758775887589759075917592759375947595759675977598759976007601760276037604760576067607760876097610761176127613761476157616761776187619762076217622762376247625762676277628762976307631763276337634763576367637763876397640764176427643764476457646764776487649765076517652765376547655765676577658765976607661766276637664766576667667766876697670767176727673767476757676767776787679768076817682768376847685768676877688768976907691769276937694769576967697769876997700770177027703770477057706770777087709771077117712771377147715771677177718771977207721772277237724772577267727772877297730773177327733773477357736773777387739774077417742774377447745774677477748774977507751775277537754775577567757775877597760776177627763776477657766776777687769777077717772777377747775777677777778777977807781778277837784778577867787778877897790779177927793779477957796779777987799780078017802780378047805780678077808780978107811781278137814781578167817781878197820782178227823782478257826782778287829783078317832783378347835783678377838783978407841784278437844784578467847784878497850785178527853785478557856785778587859786078617862786378647865786678677868786978707871787278737874787578767877787878797880788178827883788478857886788778887889789078917892789378947895789678977898789979007901790279037904790579067907790879097910791179127913791479157916791779187919792079217922792379247925792679277928792979307931793279337934793579367937793879397940794179427943794479457946794779487949795079517952795379547955795679577958795979607961796279637964796579667967796879697970797179727973
  1. /*
  2. Copyright (C) 2010 Willow Garage <http://www.willowgarage.com>
  3. Copyright (C) 2010 Ivo van Doorn <IvDoorn@gmail.com>
  4. Copyright (C) 2009 Bartlomiej Zolnierkiewicz <bzolnier@gmail.com>
  5. Copyright (C) 2009 Gertjan van Wingerde <gwingerde@gmail.com>
  6. Based on the original rt2800pci.c and rt2800usb.c.
  7. Copyright (C) 2009 Alban Browaeys <prahal@yahoo.com>
  8. Copyright (C) 2009 Felix Fietkau <nbd@openwrt.org>
  9. Copyright (C) 2009 Luis Correia <luis.f.correia@gmail.com>
  10. Copyright (C) 2009 Mattias Nissler <mattias.nissler@gmx.de>
  11. Copyright (C) 2009 Mark Asselstine <asselsm@gmail.com>
  12. Copyright (C) 2009 Xose Vazquez Perez <xose.vazquez@gmail.com>
  13. <http://rt2x00.serialmonkey.com>
  14. This program is free software; you can redistribute it and/or modify
  15. it under the terms of the GNU General Public License as published by
  16. the Free Software Foundation; either version 2 of the License, or
  17. (at your option) any later version.
  18. This program is distributed in the hope that it will be useful,
  19. but WITHOUT ANY WARRANTY; without even the implied warranty of
  20. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  21. GNU General Public License for more details.
  22. You should have received a copy of the GNU General Public License
  23. along with this program; if not, write to the
  24. Free Software Foundation, Inc.,
  25. 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  26. */
  27. /*
  28. Module: rt2800lib
  29. Abstract: rt2800 generic device routines.
  30. */
  31. #include <linux/crc-ccitt.h>
  32. #include <linux/kernel.h>
  33. #include <linux/module.h>
  34. #include <linux/slab.h>
  35. #include "rt2x00.h"
  36. #include "rt2800lib.h"
  37. #include "rt2800.h"
  38. /*
  39. * Register access.
  40. * All access to the CSR registers will go through the methods
  41. * rt2800_register_read and rt2800_register_write.
  42. * BBP and RF register require indirect register access,
  43. * and use the CSR registers BBPCSR and RFCSR to achieve this.
  44. * These indirect registers work with busy bits,
  45. * and we will try maximal REGISTER_BUSY_COUNT times to access
  46. * the register while taking a REGISTER_BUSY_DELAY us delay
  47. * between each attampt. When the busy bit is still set at that time,
  48. * the access attempt is considered to have failed,
  49. * and we will print an error.
  50. * The _lock versions must be used if you already hold the csr_mutex
  51. */
  52. #define WAIT_FOR_BBP(__dev, __reg) \
  53. rt2800_regbusy_read((__dev), BBP_CSR_CFG, BBP_CSR_CFG_BUSY, (__reg))
  54. #define WAIT_FOR_RFCSR(__dev, __reg) \
  55. rt2800_regbusy_read((__dev), RF_CSR_CFG, RF_CSR_CFG_BUSY, (__reg))
  56. #define WAIT_FOR_RF(__dev, __reg) \
  57. rt2800_regbusy_read((__dev), RF_CSR_CFG0, RF_CSR_CFG0_BUSY, (__reg))
  58. #define WAIT_FOR_MCU(__dev, __reg) \
  59. rt2800_regbusy_read((__dev), H2M_MAILBOX_CSR, \
  60. H2M_MAILBOX_CSR_OWNER, (__reg))
  61. static inline bool rt2800_is_305x_soc(struct rt2x00_dev *rt2x00dev)
  62. {
  63. /* check for rt2872 on SoC */
  64. if (!rt2x00_is_soc(rt2x00dev) ||
  65. !rt2x00_rt(rt2x00dev, RT2872))
  66. return false;
  67. /* we know for sure that these rf chipsets are used on rt305x boards */
  68. if (rt2x00_rf(rt2x00dev, RF3020) ||
  69. rt2x00_rf(rt2x00dev, RF3021) ||
  70. rt2x00_rf(rt2x00dev, RF3022))
  71. return true;
  72. rt2x00_warn(rt2x00dev, "Unknown RF chipset on rt305x\n");
  73. return false;
  74. }
  75. static void rt2800_bbp_write(struct rt2x00_dev *rt2x00dev,
  76. const unsigned int word, const u8 value)
  77. {
  78. u32 reg;
  79. mutex_lock(&rt2x00dev->csr_mutex);
  80. /*
  81. * Wait until the BBP becomes available, afterwards we
  82. * can safely write the new data into the register.
  83. */
  84. if (WAIT_FOR_BBP(rt2x00dev, &reg)) {
  85. reg = 0;
  86. rt2x00_set_field32(&reg, BBP_CSR_CFG_VALUE, value);
  87. rt2x00_set_field32(&reg, BBP_CSR_CFG_REGNUM, word);
  88. rt2x00_set_field32(&reg, BBP_CSR_CFG_BUSY, 1);
  89. rt2x00_set_field32(&reg, BBP_CSR_CFG_READ_CONTROL, 0);
  90. rt2x00_set_field32(&reg, BBP_CSR_CFG_BBP_RW_MODE, 1);
  91. rt2800_register_write_lock(rt2x00dev, BBP_CSR_CFG, reg);
  92. }
  93. mutex_unlock(&rt2x00dev->csr_mutex);
  94. }
  95. static void rt2800_bbp_read(struct rt2x00_dev *rt2x00dev,
  96. const unsigned int word, u8 *value)
  97. {
  98. u32 reg;
  99. mutex_lock(&rt2x00dev->csr_mutex);
  100. /*
  101. * Wait until the BBP becomes available, afterwards we
  102. * can safely write the read request into the register.
  103. * After the data has been written, we wait until hardware
  104. * returns the correct value, if at any time the register
  105. * doesn't become available in time, reg will be 0xffffffff
  106. * which means we return 0xff to the caller.
  107. */
  108. if (WAIT_FOR_BBP(rt2x00dev, &reg)) {
  109. reg = 0;
  110. rt2x00_set_field32(&reg, BBP_CSR_CFG_REGNUM, word);
  111. rt2x00_set_field32(&reg, BBP_CSR_CFG_BUSY, 1);
  112. rt2x00_set_field32(&reg, BBP_CSR_CFG_READ_CONTROL, 1);
  113. rt2x00_set_field32(&reg, BBP_CSR_CFG_BBP_RW_MODE, 1);
  114. rt2800_register_write_lock(rt2x00dev, BBP_CSR_CFG, reg);
  115. WAIT_FOR_BBP(rt2x00dev, &reg);
  116. }
  117. *value = rt2x00_get_field32(reg, BBP_CSR_CFG_VALUE);
  118. mutex_unlock(&rt2x00dev->csr_mutex);
  119. }
  120. static void rt2800_rfcsr_write(struct rt2x00_dev *rt2x00dev,
  121. const unsigned int word, const u8 value)
  122. {
  123. u32 reg;
  124. mutex_lock(&rt2x00dev->csr_mutex);
  125. /*
  126. * Wait until the RFCSR becomes available, afterwards we
  127. * can safely write the new data into the register.
  128. */
  129. if (WAIT_FOR_RFCSR(rt2x00dev, &reg)) {
  130. reg = 0;
  131. rt2x00_set_field32(&reg, RF_CSR_CFG_DATA, value);
  132. rt2x00_set_field32(&reg, RF_CSR_CFG_REGNUM, word);
  133. rt2x00_set_field32(&reg, RF_CSR_CFG_WRITE, 1);
  134. rt2x00_set_field32(&reg, RF_CSR_CFG_BUSY, 1);
  135. rt2800_register_write_lock(rt2x00dev, RF_CSR_CFG, reg);
  136. }
  137. mutex_unlock(&rt2x00dev->csr_mutex);
  138. }
  139. static void rt2800_rfcsr_read(struct rt2x00_dev *rt2x00dev,
  140. const unsigned int word, u8 *value)
  141. {
  142. u32 reg;
  143. mutex_lock(&rt2x00dev->csr_mutex);
  144. /*
  145. * Wait until the RFCSR becomes available, afterwards we
  146. * can safely write the read request into the register.
  147. * After the data has been written, we wait until hardware
  148. * returns the correct value, if at any time the register
  149. * doesn't become available in time, reg will be 0xffffffff
  150. * which means we return 0xff to the caller.
  151. */
  152. if (WAIT_FOR_RFCSR(rt2x00dev, &reg)) {
  153. reg = 0;
  154. rt2x00_set_field32(&reg, RF_CSR_CFG_REGNUM, word);
  155. rt2x00_set_field32(&reg, RF_CSR_CFG_WRITE, 0);
  156. rt2x00_set_field32(&reg, RF_CSR_CFG_BUSY, 1);
  157. rt2800_register_write_lock(rt2x00dev, RF_CSR_CFG, reg);
  158. WAIT_FOR_RFCSR(rt2x00dev, &reg);
  159. }
  160. *value = rt2x00_get_field32(reg, RF_CSR_CFG_DATA);
  161. mutex_unlock(&rt2x00dev->csr_mutex);
  162. }
  163. static void rt2800_rf_write(struct rt2x00_dev *rt2x00dev,
  164. const unsigned int word, const u32 value)
  165. {
  166. u32 reg;
  167. mutex_lock(&rt2x00dev->csr_mutex);
  168. /*
  169. * Wait until the RF becomes available, afterwards we
  170. * can safely write the new data into the register.
  171. */
  172. if (WAIT_FOR_RF(rt2x00dev, &reg)) {
  173. reg = 0;
  174. rt2x00_set_field32(&reg, RF_CSR_CFG0_REG_VALUE_BW, value);
  175. rt2x00_set_field32(&reg, RF_CSR_CFG0_STANDBYMODE, 0);
  176. rt2x00_set_field32(&reg, RF_CSR_CFG0_SEL, 0);
  177. rt2x00_set_field32(&reg, RF_CSR_CFG0_BUSY, 1);
  178. rt2800_register_write_lock(rt2x00dev, RF_CSR_CFG0, reg);
  179. rt2x00_rf_write(rt2x00dev, word, value);
  180. }
  181. mutex_unlock(&rt2x00dev->csr_mutex);
  182. }
  183. static const unsigned int rt2800_eeprom_map[EEPROM_WORD_COUNT] = {
  184. [EEPROM_CHIP_ID] = 0x0000,
  185. [EEPROM_VERSION] = 0x0001,
  186. [EEPROM_MAC_ADDR_0] = 0x0002,
  187. [EEPROM_MAC_ADDR_1] = 0x0003,
  188. [EEPROM_MAC_ADDR_2] = 0x0004,
  189. [EEPROM_NIC_CONF0] = 0x001a,
  190. [EEPROM_NIC_CONF1] = 0x001b,
  191. [EEPROM_FREQ] = 0x001d,
  192. [EEPROM_LED_AG_CONF] = 0x001e,
  193. [EEPROM_LED_ACT_CONF] = 0x001f,
  194. [EEPROM_LED_POLARITY] = 0x0020,
  195. [EEPROM_NIC_CONF2] = 0x0021,
  196. [EEPROM_LNA] = 0x0022,
  197. [EEPROM_RSSI_BG] = 0x0023,
  198. [EEPROM_RSSI_BG2] = 0x0024,
  199. [EEPROM_TXMIXER_GAIN_BG] = 0x0024, /* overlaps with RSSI_BG2 */
  200. [EEPROM_RSSI_A] = 0x0025,
  201. [EEPROM_RSSI_A2] = 0x0026,
  202. [EEPROM_TXMIXER_GAIN_A] = 0x0026, /* overlaps with RSSI_A2 */
  203. [EEPROM_EIRP_MAX_TX_POWER] = 0x0027,
  204. [EEPROM_TXPOWER_DELTA] = 0x0028,
  205. [EEPROM_TXPOWER_BG1] = 0x0029,
  206. [EEPROM_TXPOWER_BG2] = 0x0030,
  207. [EEPROM_TSSI_BOUND_BG1] = 0x0037,
  208. [EEPROM_TSSI_BOUND_BG2] = 0x0038,
  209. [EEPROM_TSSI_BOUND_BG3] = 0x0039,
  210. [EEPROM_TSSI_BOUND_BG4] = 0x003a,
  211. [EEPROM_TSSI_BOUND_BG5] = 0x003b,
  212. [EEPROM_TXPOWER_A1] = 0x003c,
  213. [EEPROM_TXPOWER_A2] = 0x0053,
  214. [EEPROM_TSSI_BOUND_A1] = 0x006a,
  215. [EEPROM_TSSI_BOUND_A2] = 0x006b,
  216. [EEPROM_TSSI_BOUND_A3] = 0x006c,
  217. [EEPROM_TSSI_BOUND_A4] = 0x006d,
  218. [EEPROM_TSSI_BOUND_A5] = 0x006e,
  219. [EEPROM_TXPOWER_BYRATE] = 0x006f,
  220. [EEPROM_BBP_START] = 0x0078,
  221. };
  222. static const unsigned int rt2800_eeprom_map_ext[EEPROM_WORD_COUNT] = {
  223. [EEPROM_CHIP_ID] = 0x0000,
  224. [EEPROM_VERSION] = 0x0001,
  225. [EEPROM_MAC_ADDR_0] = 0x0002,
  226. [EEPROM_MAC_ADDR_1] = 0x0003,
  227. [EEPROM_MAC_ADDR_2] = 0x0004,
  228. [EEPROM_NIC_CONF0] = 0x001a,
  229. [EEPROM_NIC_CONF1] = 0x001b,
  230. [EEPROM_NIC_CONF2] = 0x001c,
  231. [EEPROM_EIRP_MAX_TX_POWER] = 0x0020,
  232. [EEPROM_FREQ] = 0x0022,
  233. [EEPROM_LED_AG_CONF] = 0x0023,
  234. [EEPROM_LED_ACT_CONF] = 0x0024,
  235. [EEPROM_LED_POLARITY] = 0x0025,
  236. [EEPROM_LNA] = 0x0026,
  237. [EEPROM_EXT_LNA2] = 0x0027,
  238. [EEPROM_RSSI_BG] = 0x0028,
  239. [EEPROM_TXPOWER_DELTA] = 0x0028, /* Overlaps with RSSI_BG */
  240. [EEPROM_RSSI_BG2] = 0x0029,
  241. [EEPROM_TXMIXER_GAIN_BG] = 0x0029, /* Overlaps with RSSI_BG2 */
  242. [EEPROM_RSSI_A] = 0x002a,
  243. [EEPROM_RSSI_A2] = 0x002b,
  244. [EEPROM_TXMIXER_GAIN_A] = 0x002b, /* Overlaps with RSSI_A2 */
  245. [EEPROM_TXPOWER_BG1] = 0x0030,
  246. [EEPROM_TXPOWER_BG2] = 0x0037,
  247. [EEPROM_EXT_TXPOWER_BG3] = 0x003e,
  248. [EEPROM_TSSI_BOUND_BG1] = 0x0045,
  249. [EEPROM_TSSI_BOUND_BG2] = 0x0046,
  250. [EEPROM_TSSI_BOUND_BG3] = 0x0047,
  251. [EEPROM_TSSI_BOUND_BG4] = 0x0048,
  252. [EEPROM_TSSI_BOUND_BG5] = 0x0049,
  253. [EEPROM_TXPOWER_A1] = 0x004b,
  254. [EEPROM_TXPOWER_A2] = 0x0065,
  255. [EEPROM_EXT_TXPOWER_A3] = 0x007f,
  256. [EEPROM_TSSI_BOUND_A1] = 0x009a,
  257. [EEPROM_TSSI_BOUND_A2] = 0x009b,
  258. [EEPROM_TSSI_BOUND_A3] = 0x009c,
  259. [EEPROM_TSSI_BOUND_A4] = 0x009d,
  260. [EEPROM_TSSI_BOUND_A5] = 0x009e,
  261. [EEPROM_TXPOWER_BYRATE] = 0x00a0,
  262. };
  263. static unsigned int rt2800_eeprom_word_index(struct rt2x00_dev *rt2x00dev,
  264. const enum rt2800_eeprom_word word)
  265. {
  266. const unsigned int *map;
  267. unsigned int index;
  268. if (WARN_ONCE(word >= EEPROM_WORD_COUNT,
  269. "%s: invalid EEPROM word %d\n",
  270. wiphy_name(rt2x00dev->hw->wiphy), word))
  271. return 0;
  272. if (rt2x00_rt(rt2x00dev, RT3593))
  273. map = rt2800_eeprom_map_ext;
  274. else
  275. map = rt2800_eeprom_map;
  276. index = map[word];
  277. /* Index 0 is valid only for EEPROM_CHIP_ID.
  278. * Otherwise it means that the offset of the
  279. * given word is not initialized in the map,
  280. * or that the field is not usable on the
  281. * actual chipset.
  282. */
  283. WARN_ONCE(word != EEPROM_CHIP_ID && index == 0,
  284. "%s: invalid access of EEPROM word %d\n",
  285. wiphy_name(rt2x00dev->hw->wiphy), word);
  286. return index;
  287. }
  288. static void *rt2800_eeprom_addr(struct rt2x00_dev *rt2x00dev,
  289. const enum rt2800_eeprom_word word)
  290. {
  291. unsigned int index;
  292. index = rt2800_eeprom_word_index(rt2x00dev, word);
  293. return rt2x00_eeprom_addr(rt2x00dev, index);
  294. }
  295. static void rt2800_eeprom_read(struct rt2x00_dev *rt2x00dev,
  296. const enum rt2800_eeprom_word word, u16 *data)
  297. {
  298. unsigned int index;
  299. index = rt2800_eeprom_word_index(rt2x00dev, word);
  300. rt2x00_eeprom_read(rt2x00dev, index, data);
  301. }
  302. static void rt2800_eeprom_write(struct rt2x00_dev *rt2x00dev,
  303. const enum rt2800_eeprom_word word, u16 data)
  304. {
  305. unsigned int index;
  306. index = rt2800_eeprom_word_index(rt2x00dev, word);
  307. rt2x00_eeprom_write(rt2x00dev, index, data);
  308. }
  309. static void rt2800_eeprom_read_from_array(struct rt2x00_dev *rt2x00dev,
  310. const enum rt2800_eeprom_word array,
  311. unsigned int offset,
  312. u16 *data)
  313. {
  314. unsigned int index;
  315. index = rt2800_eeprom_word_index(rt2x00dev, array);
  316. rt2x00_eeprom_read(rt2x00dev, index + offset, data);
  317. }
  318. static int rt2800_enable_wlan_rt3290(struct rt2x00_dev *rt2x00dev)
  319. {
  320. u32 reg;
  321. int i, count;
  322. rt2800_register_read(rt2x00dev, WLAN_FUN_CTRL, &reg);
  323. if (rt2x00_get_field32(reg, WLAN_EN))
  324. return 0;
  325. rt2x00_set_field32(&reg, WLAN_GPIO_OUT_OE_BIT_ALL, 0xff);
  326. rt2x00_set_field32(&reg, FRC_WL_ANT_SET, 1);
  327. rt2x00_set_field32(&reg, WLAN_CLK_EN, 0);
  328. rt2x00_set_field32(&reg, WLAN_EN, 1);
  329. rt2800_register_write(rt2x00dev, WLAN_FUN_CTRL, reg);
  330. udelay(REGISTER_BUSY_DELAY);
  331. count = 0;
  332. do {
  333. /*
  334. * Check PLL_LD & XTAL_RDY.
  335. */
  336. for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
  337. rt2800_register_read(rt2x00dev, CMB_CTRL, &reg);
  338. if (rt2x00_get_field32(reg, PLL_LD) &&
  339. rt2x00_get_field32(reg, XTAL_RDY))
  340. break;
  341. udelay(REGISTER_BUSY_DELAY);
  342. }
  343. if (i >= REGISTER_BUSY_COUNT) {
  344. if (count >= 10)
  345. return -EIO;
  346. rt2800_register_write(rt2x00dev, 0x58, 0x018);
  347. udelay(REGISTER_BUSY_DELAY);
  348. rt2800_register_write(rt2x00dev, 0x58, 0x418);
  349. udelay(REGISTER_BUSY_DELAY);
  350. rt2800_register_write(rt2x00dev, 0x58, 0x618);
  351. udelay(REGISTER_BUSY_DELAY);
  352. count++;
  353. } else {
  354. count = 0;
  355. }
  356. rt2800_register_read(rt2x00dev, WLAN_FUN_CTRL, &reg);
  357. rt2x00_set_field32(&reg, PCIE_APP0_CLK_REQ, 0);
  358. rt2x00_set_field32(&reg, WLAN_CLK_EN, 1);
  359. rt2x00_set_field32(&reg, WLAN_RESET, 1);
  360. rt2800_register_write(rt2x00dev, WLAN_FUN_CTRL, reg);
  361. udelay(10);
  362. rt2x00_set_field32(&reg, WLAN_RESET, 0);
  363. rt2800_register_write(rt2x00dev, WLAN_FUN_CTRL, reg);
  364. udelay(10);
  365. rt2800_register_write(rt2x00dev, INT_SOURCE_CSR, 0x7fffffff);
  366. } while (count != 0);
  367. return 0;
  368. }
  369. void rt2800_mcu_request(struct rt2x00_dev *rt2x00dev,
  370. const u8 command, const u8 token,
  371. const u8 arg0, const u8 arg1)
  372. {
  373. u32 reg;
  374. /*
  375. * SOC devices don't support MCU requests.
  376. */
  377. if (rt2x00_is_soc(rt2x00dev))
  378. return;
  379. mutex_lock(&rt2x00dev->csr_mutex);
  380. /*
  381. * Wait until the MCU becomes available, afterwards we
  382. * can safely write the new data into the register.
  383. */
  384. if (WAIT_FOR_MCU(rt2x00dev, &reg)) {
  385. rt2x00_set_field32(&reg, H2M_MAILBOX_CSR_OWNER, 1);
  386. rt2x00_set_field32(&reg, H2M_MAILBOX_CSR_CMD_TOKEN, token);
  387. rt2x00_set_field32(&reg, H2M_MAILBOX_CSR_ARG0, arg0);
  388. rt2x00_set_field32(&reg, H2M_MAILBOX_CSR_ARG1, arg1);
  389. rt2800_register_write_lock(rt2x00dev, H2M_MAILBOX_CSR, reg);
  390. reg = 0;
  391. rt2x00_set_field32(&reg, HOST_CMD_CSR_HOST_COMMAND, command);
  392. rt2800_register_write_lock(rt2x00dev, HOST_CMD_CSR, reg);
  393. }
  394. mutex_unlock(&rt2x00dev->csr_mutex);
  395. }
  396. EXPORT_SYMBOL_GPL(rt2800_mcu_request);
  397. int rt2800_wait_csr_ready(struct rt2x00_dev *rt2x00dev)
  398. {
  399. unsigned int i = 0;
  400. u32 reg;
  401. for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
  402. rt2800_register_read(rt2x00dev, MAC_CSR0, &reg);
  403. if (reg && reg != ~0)
  404. return 0;
  405. msleep(1);
  406. }
  407. rt2x00_err(rt2x00dev, "Unstable hardware\n");
  408. return -EBUSY;
  409. }
  410. EXPORT_SYMBOL_GPL(rt2800_wait_csr_ready);
  411. int rt2800_wait_wpdma_ready(struct rt2x00_dev *rt2x00dev)
  412. {
  413. unsigned int i;
  414. u32 reg;
  415. /*
  416. * Some devices are really slow to respond here. Wait a whole second
  417. * before timing out.
  418. */
  419. for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
  420. rt2800_register_read(rt2x00dev, WPDMA_GLO_CFG, &reg);
  421. if (!rt2x00_get_field32(reg, WPDMA_GLO_CFG_TX_DMA_BUSY) &&
  422. !rt2x00_get_field32(reg, WPDMA_GLO_CFG_RX_DMA_BUSY))
  423. return 0;
  424. msleep(10);
  425. }
  426. rt2x00_err(rt2x00dev, "WPDMA TX/RX busy [0x%08x]\n", reg);
  427. return -EACCES;
  428. }
  429. EXPORT_SYMBOL_GPL(rt2800_wait_wpdma_ready);
  430. void rt2800_disable_wpdma(struct rt2x00_dev *rt2x00dev)
  431. {
  432. u32 reg;
  433. rt2800_register_read(rt2x00dev, WPDMA_GLO_CFG, &reg);
  434. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_TX_DMA, 0);
  435. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_DMA_BUSY, 0);
  436. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_RX_DMA, 0);
  437. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_RX_DMA_BUSY, 0);
  438. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_WRITEBACK_DONE, 1);
  439. rt2800_register_write(rt2x00dev, WPDMA_GLO_CFG, reg);
  440. }
  441. EXPORT_SYMBOL_GPL(rt2800_disable_wpdma);
  442. void rt2800_get_txwi_rxwi_size(struct rt2x00_dev *rt2x00dev,
  443. unsigned short *txwi_size,
  444. unsigned short *rxwi_size)
  445. {
  446. switch (rt2x00dev->chip.rt) {
  447. case RT3593:
  448. *txwi_size = TXWI_DESC_SIZE_4WORDS;
  449. *rxwi_size = RXWI_DESC_SIZE_5WORDS;
  450. break;
  451. case RT5592:
  452. *txwi_size = TXWI_DESC_SIZE_5WORDS;
  453. *rxwi_size = RXWI_DESC_SIZE_6WORDS;
  454. break;
  455. default:
  456. *txwi_size = TXWI_DESC_SIZE_4WORDS;
  457. *rxwi_size = RXWI_DESC_SIZE_4WORDS;
  458. break;
  459. }
  460. }
  461. EXPORT_SYMBOL_GPL(rt2800_get_txwi_rxwi_size);
  462. static bool rt2800_check_firmware_crc(const u8 *data, const size_t len)
  463. {
  464. u16 fw_crc;
  465. u16 crc;
  466. /*
  467. * The last 2 bytes in the firmware array are the crc checksum itself,
  468. * this means that we should never pass those 2 bytes to the crc
  469. * algorithm.
  470. */
  471. fw_crc = (data[len - 2] << 8 | data[len - 1]);
  472. /*
  473. * Use the crc ccitt algorithm.
  474. * This will return the same value as the legacy driver which
  475. * used bit ordering reversion on the both the firmware bytes
  476. * before input input as well as on the final output.
  477. * Obviously using crc ccitt directly is much more efficient.
  478. */
  479. crc = crc_ccitt(~0, data, len - 2);
  480. /*
  481. * There is a small difference between the crc-itu-t + bitrev and
  482. * the crc-ccitt crc calculation. In the latter method the 2 bytes
  483. * will be swapped, use swab16 to convert the crc to the correct
  484. * value.
  485. */
  486. crc = swab16(crc);
  487. return fw_crc == crc;
  488. }
  489. int rt2800_check_firmware(struct rt2x00_dev *rt2x00dev,
  490. const u8 *data, const size_t len)
  491. {
  492. size_t offset = 0;
  493. size_t fw_len;
  494. bool multiple;
  495. /*
  496. * PCI(e) & SOC devices require firmware with a length
  497. * of 8kb. USB devices require firmware files with a length
  498. * of 4kb. Certain USB chipsets however require different firmware,
  499. * which Ralink only provides attached to the original firmware
  500. * file. Thus for USB devices, firmware files have a length
  501. * which is a multiple of 4kb. The firmware for rt3290 chip also
  502. * have a length which is a multiple of 4kb.
  503. */
  504. if (rt2x00_is_usb(rt2x00dev) || rt2x00_rt(rt2x00dev, RT3290))
  505. fw_len = 4096;
  506. else
  507. fw_len = 8192;
  508. multiple = true;
  509. /*
  510. * Validate the firmware length
  511. */
  512. if (len != fw_len && (!multiple || (len % fw_len) != 0))
  513. return FW_BAD_LENGTH;
  514. /*
  515. * Check if the chipset requires one of the upper parts
  516. * of the firmware.
  517. */
  518. if (rt2x00_is_usb(rt2x00dev) &&
  519. !rt2x00_rt(rt2x00dev, RT2860) &&
  520. !rt2x00_rt(rt2x00dev, RT2872) &&
  521. !rt2x00_rt(rt2x00dev, RT3070) &&
  522. ((len / fw_len) == 1))
  523. return FW_BAD_VERSION;
  524. /*
  525. * 8kb firmware files must be checked as if it were
  526. * 2 separate firmware files.
  527. */
  528. while (offset < len) {
  529. if (!rt2800_check_firmware_crc(data + offset, fw_len))
  530. return FW_BAD_CRC;
  531. offset += fw_len;
  532. }
  533. return FW_OK;
  534. }
  535. EXPORT_SYMBOL_GPL(rt2800_check_firmware);
  536. int rt2800_load_firmware(struct rt2x00_dev *rt2x00dev,
  537. const u8 *data, const size_t len)
  538. {
  539. unsigned int i;
  540. u32 reg;
  541. int retval;
  542. if (rt2x00_rt(rt2x00dev, RT3290)) {
  543. retval = rt2800_enable_wlan_rt3290(rt2x00dev);
  544. if (retval)
  545. return -EBUSY;
  546. }
  547. /*
  548. * If driver doesn't wake up firmware here,
  549. * rt2800_load_firmware will hang forever when interface is up again.
  550. */
  551. rt2800_register_write(rt2x00dev, AUTOWAKEUP_CFG, 0x00000000);
  552. /*
  553. * Wait for stable hardware.
  554. */
  555. if (rt2800_wait_csr_ready(rt2x00dev))
  556. return -EBUSY;
  557. if (rt2x00_is_pci(rt2x00dev)) {
  558. if (rt2x00_rt(rt2x00dev, RT3290) ||
  559. rt2x00_rt(rt2x00dev, RT3572) ||
  560. rt2x00_rt(rt2x00dev, RT5390) ||
  561. rt2x00_rt(rt2x00dev, RT5392)) {
  562. rt2800_register_read(rt2x00dev, AUX_CTRL, &reg);
  563. rt2x00_set_field32(&reg, AUX_CTRL_FORCE_PCIE_CLK, 1);
  564. rt2x00_set_field32(&reg, AUX_CTRL_WAKE_PCIE_EN, 1);
  565. rt2800_register_write(rt2x00dev, AUX_CTRL, reg);
  566. }
  567. rt2800_register_write(rt2x00dev, PWR_PIN_CFG, 0x00000002);
  568. }
  569. rt2800_disable_wpdma(rt2x00dev);
  570. /*
  571. * Write firmware to the device.
  572. */
  573. rt2800_drv_write_firmware(rt2x00dev, data, len);
  574. /*
  575. * Wait for device to stabilize.
  576. */
  577. for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
  578. rt2800_register_read(rt2x00dev, PBF_SYS_CTRL, &reg);
  579. if (rt2x00_get_field32(reg, PBF_SYS_CTRL_READY))
  580. break;
  581. msleep(1);
  582. }
  583. if (i == REGISTER_BUSY_COUNT) {
  584. rt2x00_err(rt2x00dev, "PBF system register not ready\n");
  585. return -EBUSY;
  586. }
  587. /*
  588. * Disable DMA, will be reenabled later when enabling
  589. * the radio.
  590. */
  591. rt2800_disable_wpdma(rt2x00dev);
  592. /*
  593. * Initialize firmware.
  594. */
  595. rt2800_register_write(rt2x00dev, H2M_BBP_AGENT, 0);
  596. rt2800_register_write(rt2x00dev, H2M_MAILBOX_CSR, 0);
  597. if (rt2x00_is_usb(rt2x00dev)) {
  598. rt2800_register_write(rt2x00dev, H2M_INT_SRC, 0);
  599. rt2800_mcu_request(rt2x00dev, MCU_BOOT_SIGNAL, 0, 0, 0);
  600. }
  601. msleep(1);
  602. return 0;
  603. }
  604. EXPORT_SYMBOL_GPL(rt2800_load_firmware);
  605. void rt2800_write_tx_data(struct queue_entry *entry,
  606. struct txentry_desc *txdesc)
  607. {
  608. __le32 *txwi = rt2800_drv_get_txwi(entry);
  609. u32 word;
  610. int i;
  611. /*
  612. * Initialize TX Info descriptor
  613. */
  614. rt2x00_desc_read(txwi, 0, &word);
  615. rt2x00_set_field32(&word, TXWI_W0_FRAG,
  616. test_bit(ENTRY_TXD_MORE_FRAG, &txdesc->flags));
  617. rt2x00_set_field32(&word, TXWI_W0_MIMO_PS,
  618. test_bit(ENTRY_TXD_HT_MIMO_PS, &txdesc->flags));
  619. rt2x00_set_field32(&word, TXWI_W0_CF_ACK, 0);
  620. rt2x00_set_field32(&word, TXWI_W0_TS,
  621. test_bit(ENTRY_TXD_REQ_TIMESTAMP, &txdesc->flags));
  622. rt2x00_set_field32(&word, TXWI_W0_AMPDU,
  623. test_bit(ENTRY_TXD_HT_AMPDU, &txdesc->flags));
  624. rt2x00_set_field32(&word, TXWI_W0_MPDU_DENSITY,
  625. txdesc->u.ht.mpdu_density);
  626. rt2x00_set_field32(&word, TXWI_W0_TX_OP, txdesc->u.ht.txop);
  627. rt2x00_set_field32(&word, TXWI_W0_MCS, txdesc->u.ht.mcs);
  628. rt2x00_set_field32(&word, TXWI_W0_BW,
  629. test_bit(ENTRY_TXD_HT_BW_40, &txdesc->flags));
  630. rt2x00_set_field32(&word, TXWI_W0_SHORT_GI,
  631. test_bit(ENTRY_TXD_HT_SHORT_GI, &txdesc->flags));
  632. rt2x00_set_field32(&word, TXWI_W0_STBC, txdesc->u.ht.stbc);
  633. rt2x00_set_field32(&word, TXWI_W0_PHYMODE, txdesc->rate_mode);
  634. rt2x00_desc_write(txwi, 0, word);
  635. rt2x00_desc_read(txwi, 1, &word);
  636. rt2x00_set_field32(&word, TXWI_W1_ACK,
  637. test_bit(ENTRY_TXD_ACK, &txdesc->flags));
  638. rt2x00_set_field32(&word, TXWI_W1_NSEQ,
  639. test_bit(ENTRY_TXD_GENERATE_SEQ, &txdesc->flags));
  640. rt2x00_set_field32(&word, TXWI_W1_BW_WIN_SIZE, txdesc->u.ht.ba_size);
  641. rt2x00_set_field32(&word, TXWI_W1_WIRELESS_CLI_ID,
  642. test_bit(ENTRY_TXD_ENCRYPT, &txdesc->flags) ?
  643. txdesc->key_idx : txdesc->u.ht.wcid);
  644. rt2x00_set_field32(&word, TXWI_W1_MPDU_TOTAL_BYTE_COUNT,
  645. txdesc->length);
  646. rt2x00_set_field32(&word, TXWI_W1_PACKETID_QUEUE, entry->queue->qid);
  647. rt2x00_set_field32(&word, TXWI_W1_PACKETID_ENTRY, (entry->entry_idx % 3) + 1);
  648. rt2x00_desc_write(txwi, 1, word);
  649. /*
  650. * Always write 0 to IV/EIV fields (word 2 and 3), hardware will insert
  651. * the IV from the IVEIV register when TXD_W3_WIV is set to 0.
  652. * When TXD_W3_WIV is set to 1 it will use the IV data
  653. * from the descriptor. The TXWI_W1_WIRELESS_CLI_ID indicates which
  654. * crypto entry in the registers should be used to encrypt the frame.
  655. *
  656. * Nulify all remaining words as well, we don't know how to program them.
  657. */
  658. for (i = 2; i < entry->queue->winfo_size / sizeof(__le32); i++)
  659. _rt2x00_desc_write(txwi, i, 0);
  660. }
  661. EXPORT_SYMBOL_GPL(rt2800_write_tx_data);
  662. static int rt2800_agc_to_rssi(struct rt2x00_dev *rt2x00dev, u32 rxwi_w2)
  663. {
  664. s8 rssi0 = rt2x00_get_field32(rxwi_w2, RXWI_W2_RSSI0);
  665. s8 rssi1 = rt2x00_get_field32(rxwi_w2, RXWI_W2_RSSI1);
  666. s8 rssi2 = rt2x00_get_field32(rxwi_w2, RXWI_W2_RSSI2);
  667. u16 eeprom;
  668. u8 offset0;
  669. u8 offset1;
  670. u8 offset2;
  671. if (rt2x00dev->curr_band == IEEE80211_BAND_2GHZ) {
  672. rt2800_eeprom_read(rt2x00dev, EEPROM_RSSI_BG, &eeprom);
  673. offset0 = rt2x00_get_field16(eeprom, EEPROM_RSSI_BG_OFFSET0);
  674. offset1 = rt2x00_get_field16(eeprom, EEPROM_RSSI_BG_OFFSET1);
  675. rt2800_eeprom_read(rt2x00dev, EEPROM_RSSI_BG2, &eeprom);
  676. offset2 = rt2x00_get_field16(eeprom, EEPROM_RSSI_BG2_OFFSET2);
  677. } else {
  678. rt2800_eeprom_read(rt2x00dev, EEPROM_RSSI_A, &eeprom);
  679. offset0 = rt2x00_get_field16(eeprom, EEPROM_RSSI_A_OFFSET0);
  680. offset1 = rt2x00_get_field16(eeprom, EEPROM_RSSI_A_OFFSET1);
  681. rt2800_eeprom_read(rt2x00dev, EEPROM_RSSI_A2, &eeprom);
  682. offset2 = rt2x00_get_field16(eeprom, EEPROM_RSSI_A2_OFFSET2);
  683. }
  684. /*
  685. * Convert the value from the descriptor into the RSSI value
  686. * If the value in the descriptor is 0, it is considered invalid
  687. * and the default (extremely low) rssi value is assumed
  688. */
  689. rssi0 = (rssi0) ? (-12 - offset0 - rt2x00dev->lna_gain - rssi0) : -128;
  690. rssi1 = (rssi1) ? (-12 - offset1 - rt2x00dev->lna_gain - rssi1) : -128;
  691. rssi2 = (rssi2) ? (-12 - offset2 - rt2x00dev->lna_gain - rssi2) : -128;
  692. /*
  693. * mac80211 only accepts a single RSSI value. Calculating the
  694. * average doesn't deliver a fair answer either since -60:-60 would
  695. * be considered equally good as -50:-70 while the second is the one
  696. * which gives less energy...
  697. */
  698. rssi0 = max(rssi0, rssi1);
  699. return (int)max(rssi0, rssi2);
  700. }
  701. void rt2800_process_rxwi(struct queue_entry *entry,
  702. struct rxdone_entry_desc *rxdesc)
  703. {
  704. __le32 *rxwi = (__le32 *) entry->skb->data;
  705. u32 word;
  706. rt2x00_desc_read(rxwi, 0, &word);
  707. rxdesc->cipher = rt2x00_get_field32(word, RXWI_W0_UDF);
  708. rxdesc->size = rt2x00_get_field32(word, RXWI_W0_MPDU_TOTAL_BYTE_COUNT);
  709. rt2x00_desc_read(rxwi, 1, &word);
  710. if (rt2x00_get_field32(word, RXWI_W1_SHORT_GI))
  711. rxdesc->flags |= RX_FLAG_SHORT_GI;
  712. if (rt2x00_get_field32(word, RXWI_W1_BW))
  713. rxdesc->flags |= RX_FLAG_40MHZ;
  714. /*
  715. * Detect RX rate, always use MCS as signal type.
  716. */
  717. rxdesc->dev_flags |= RXDONE_SIGNAL_MCS;
  718. rxdesc->signal = rt2x00_get_field32(word, RXWI_W1_MCS);
  719. rxdesc->rate_mode = rt2x00_get_field32(word, RXWI_W1_PHYMODE);
  720. /*
  721. * Mask of 0x8 bit to remove the short preamble flag.
  722. */
  723. if (rxdesc->rate_mode == RATE_MODE_CCK)
  724. rxdesc->signal &= ~0x8;
  725. rt2x00_desc_read(rxwi, 2, &word);
  726. /*
  727. * Convert descriptor AGC value to RSSI value.
  728. */
  729. rxdesc->rssi = rt2800_agc_to_rssi(entry->queue->rt2x00dev, word);
  730. /*
  731. * Remove RXWI descriptor from start of the buffer.
  732. */
  733. skb_pull(entry->skb, entry->queue->winfo_size);
  734. }
  735. EXPORT_SYMBOL_GPL(rt2800_process_rxwi);
  736. void rt2800_txdone_entry(struct queue_entry *entry, u32 status, __le32 *txwi)
  737. {
  738. struct rt2x00_dev *rt2x00dev = entry->queue->rt2x00dev;
  739. struct skb_frame_desc *skbdesc = get_skb_frame_desc(entry->skb);
  740. struct txdone_entry_desc txdesc;
  741. u32 word;
  742. u16 mcs, real_mcs;
  743. int aggr, ampdu;
  744. /*
  745. * Obtain the status about this packet.
  746. */
  747. txdesc.flags = 0;
  748. rt2x00_desc_read(txwi, 0, &word);
  749. mcs = rt2x00_get_field32(word, TXWI_W0_MCS);
  750. ampdu = rt2x00_get_field32(word, TXWI_W0_AMPDU);
  751. real_mcs = rt2x00_get_field32(status, TX_STA_FIFO_MCS);
  752. aggr = rt2x00_get_field32(status, TX_STA_FIFO_TX_AGGRE);
  753. /*
  754. * If a frame was meant to be sent as a single non-aggregated MPDU
  755. * but ended up in an aggregate the used tx rate doesn't correlate
  756. * with the one specified in the TXWI as the whole aggregate is sent
  757. * with the same rate.
  758. *
  759. * For example: two frames are sent to rt2x00, the first one sets
  760. * AMPDU=1 and requests MCS7 whereas the second frame sets AMDPU=0
  761. * and requests MCS15. If the hw aggregates both frames into one
  762. * AMDPU the tx status for both frames will contain MCS7 although
  763. * the frame was sent successfully.
  764. *
  765. * Hence, replace the requested rate with the real tx rate to not
  766. * confuse the rate control algortihm by providing clearly wrong
  767. * data.
  768. */
  769. if (unlikely(aggr == 1 && ampdu == 0 && real_mcs != mcs)) {
  770. skbdesc->tx_rate_idx = real_mcs;
  771. mcs = real_mcs;
  772. }
  773. if (aggr == 1 || ampdu == 1)
  774. __set_bit(TXDONE_AMPDU, &txdesc.flags);
  775. /*
  776. * Ralink has a retry mechanism using a global fallback
  777. * table. We setup this fallback table to try the immediate
  778. * lower rate for all rates. In the TX_STA_FIFO, the MCS field
  779. * always contains the MCS used for the last transmission, be
  780. * it successful or not.
  781. */
  782. if (rt2x00_get_field32(status, TX_STA_FIFO_TX_SUCCESS)) {
  783. /*
  784. * Transmission succeeded. The number of retries is
  785. * mcs - real_mcs
  786. */
  787. __set_bit(TXDONE_SUCCESS, &txdesc.flags);
  788. txdesc.retry = ((mcs > real_mcs) ? mcs - real_mcs : 0);
  789. } else {
  790. /*
  791. * Transmission failed. The number of retries is
  792. * always 7 in this case (for a total number of 8
  793. * frames sent).
  794. */
  795. __set_bit(TXDONE_FAILURE, &txdesc.flags);
  796. txdesc.retry = rt2x00dev->long_retry;
  797. }
  798. /*
  799. * the frame was retried at least once
  800. * -> hw used fallback rates
  801. */
  802. if (txdesc.retry)
  803. __set_bit(TXDONE_FALLBACK, &txdesc.flags);
  804. rt2x00lib_txdone(entry, &txdesc);
  805. }
  806. EXPORT_SYMBOL_GPL(rt2800_txdone_entry);
  807. void rt2800_write_beacon(struct queue_entry *entry, struct txentry_desc *txdesc)
  808. {
  809. struct rt2x00_dev *rt2x00dev = entry->queue->rt2x00dev;
  810. struct skb_frame_desc *skbdesc = get_skb_frame_desc(entry->skb);
  811. unsigned int beacon_base;
  812. unsigned int padding_len;
  813. u32 orig_reg, reg;
  814. const int txwi_desc_size = entry->queue->winfo_size;
  815. /*
  816. * Disable beaconing while we are reloading the beacon data,
  817. * otherwise we might be sending out invalid data.
  818. */
  819. rt2800_register_read(rt2x00dev, BCN_TIME_CFG, &reg);
  820. orig_reg = reg;
  821. rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_GEN, 0);
  822. rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
  823. /*
  824. * Add space for the TXWI in front of the skb.
  825. */
  826. memset(skb_push(entry->skb, txwi_desc_size), 0, txwi_desc_size);
  827. /*
  828. * Register descriptor details in skb frame descriptor.
  829. */
  830. skbdesc->flags |= SKBDESC_DESC_IN_SKB;
  831. skbdesc->desc = entry->skb->data;
  832. skbdesc->desc_len = txwi_desc_size;
  833. /*
  834. * Add the TXWI for the beacon to the skb.
  835. */
  836. rt2800_write_tx_data(entry, txdesc);
  837. /*
  838. * Dump beacon to userspace through debugfs.
  839. */
  840. rt2x00debug_dump_frame(rt2x00dev, DUMP_FRAME_BEACON, entry->skb);
  841. /*
  842. * Write entire beacon with TXWI and padding to register.
  843. */
  844. padding_len = roundup(entry->skb->len, 4) - entry->skb->len;
  845. if (padding_len && skb_pad(entry->skb, padding_len)) {
  846. rt2x00_err(rt2x00dev, "Failure padding beacon, aborting\n");
  847. /* skb freed by skb_pad() on failure */
  848. entry->skb = NULL;
  849. rt2800_register_write(rt2x00dev, BCN_TIME_CFG, orig_reg);
  850. return;
  851. }
  852. beacon_base = HW_BEACON_OFFSET(entry->entry_idx);
  853. rt2800_register_multiwrite(rt2x00dev, beacon_base, entry->skb->data,
  854. entry->skb->len + padding_len);
  855. /*
  856. * Enable beaconing again.
  857. */
  858. rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_GEN, 1);
  859. rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
  860. /*
  861. * Clean up beacon skb.
  862. */
  863. dev_kfree_skb_any(entry->skb);
  864. entry->skb = NULL;
  865. }
  866. EXPORT_SYMBOL_GPL(rt2800_write_beacon);
  867. static inline void rt2800_clear_beacon_register(struct rt2x00_dev *rt2x00dev,
  868. unsigned int beacon_base)
  869. {
  870. int i;
  871. const int txwi_desc_size = rt2x00dev->bcn->winfo_size;
  872. /*
  873. * For the Beacon base registers we only need to clear
  874. * the whole TXWI which (when set to 0) will invalidate
  875. * the entire beacon.
  876. */
  877. for (i = 0; i < txwi_desc_size; i += sizeof(__le32))
  878. rt2800_register_write(rt2x00dev, beacon_base + i, 0);
  879. }
  880. void rt2800_clear_beacon(struct queue_entry *entry)
  881. {
  882. struct rt2x00_dev *rt2x00dev = entry->queue->rt2x00dev;
  883. u32 reg;
  884. /*
  885. * Disable beaconing while we are reloading the beacon data,
  886. * otherwise we might be sending out invalid data.
  887. */
  888. rt2800_register_read(rt2x00dev, BCN_TIME_CFG, &reg);
  889. rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_GEN, 0);
  890. rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
  891. /*
  892. * Clear beacon.
  893. */
  894. rt2800_clear_beacon_register(rt2x00dev,
  895. HW_BEACON_OFFSET(entry->entry_idx));
  896. /*
  897. * Enabled beaconing again.
  898. */
  899. rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_GEN, 1);
  900. rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
  901. }
  902. EXPORT_SYMBOL_GPL(rt2800_clear_beacon);
  903. #ifdef CONFIG_RT2X00_LIB_DEBUGFS
  904. const struct rt2x00debug rt2800_rt2x00debug = {
  905. .owner = THIS_MODULE,
  906. .csr = {
  907. .read = rt2800_register_read,
  908. .write = rt2800_register_write,
  909. .flags = RT2X00DEBUGFS_OFFSET,
  910. .word_base = CSR_REG_BASE,
  911. .word_size = sizeof(u32),
  912. .word_count = CSR_REG_SIZE / sizeof(u32),
  913. },
  914. .eeprom = {
  915. /* NOTE: The local EEPROM access functions can't
  916. * be used here, use the generic versions instead.
  917. */
  918. .read = rt2x00_eeprom_read,
  919. .write = rt2x00_eeprom_write,
  920. .word_base = EEPROM_BASE,
  921. .word_size = sizeof(u16),
  922. .word_count = EEPROM_SIZE / sizeof(u16),
  923. },
  924. .bbp = {
  925. .read = rt2800_bbp_read,
  926. .write = rt2800_bbp_write,
  927. .word_base = BBP_BASE,
  928. .word_size = sizeof(u8),
  929. .word_count = BBP_SIZE / sizeof(u8),
  930. },
  931. .rf = {
  932. .read = rt2x00_rf_read,
  933. .write = rt2800_rf_write,
  934. .word_base = RF_BASE,
  935. .word_size = sizeof(u32),
  936. .word_count = RF_SIZE / sizeof(u32),
  937. },
  938. .rfcsr = {
  939. .read = rt2800_rfcsr_read,
  940. .write = rt2800_rfcsr_write,
  941. .word_base = RFCSR_BASE,
  942. .word_size = sizeof(u8),
  943. .word_count = RFCSR_SIZE / sizeof(u8),
  944. },
  945. };
  946. EXPORT_SYMBOL_GPL(rt2800_rt2x00debug);
  947. #endif /* CONFIG_RT2X00_LIB_DEBUGFS */
  948. int rt2800_rfkill_poll(struct rt2x00_dev *rt2x00dev)
  949. {
  950. u32 reg;
  951. if (rt2x00_rt(rt2x00dev, RT3290)) {
  952. rt2800_register_read(rt2x00dev, WLAN_FUN_CTRL, &reg);
  953. return rt2x00_get_field32(reg, WLAN_GPIO_IN_BIT0);
  954. } else {
  955. rt2800_register_read(rt2x00dev, GPIO_CTRL, &reg);
  956. return rt2x00_get_field32(reg, GPIO_CTRL_VAL2);
  957. }
  958. }
  959. EXPORT_SYMBOL_GPL(rt2800_rfkill_poll);
  960. #ifdef CONFIG_RT2X00_LIB_LEDS
  961. static void rt2800_brightness_set(struct led_classdev *led_cdev,
  962. enum led_brightness brightness)
  963. {
  964. struct rt2x00_led *led =
  965. container_of(led_cdev, struct rt2x00_led, led_dev);
  966. unsigned int enabled = brightness != LED_OFF;
  967. unsigned int bg_mode =
  968. (enabled && led->rt2x00dev->curr_band == IEEE80211_BAND_2GHZ);
  969. unsigned int polarity =
  970. rt2x00_get_field16(led->rt2x00dev->led_mcu_reg,
  971. EEPROM_FREQ_LED_POLARITY);
  972. unsigned int ledmode =
  973. rt2x00_get_field16(led->rt2x00dev->led_mcu_reg,
  974. EEPROM_FREQ_LED_MODE);
  975. u32 reg;
  976. /* Check for SoC (SOC devices don't support MCU requests) */
  977. if (rt2x00_is_soc(led->rt2x00dev)) {
  978. rt2800_register_read(led->rt2x00dev, LED_CFG, &reg);
  979. /* Set LED Polarity */
  980. rt2x00_set_field32(&reg, LED_CFG_LED_POLAR, polarity);
  981. /* Set LED Mode */
  982. if (led->type == LED_TYPE_RADIO) {
  983. rt2x00_set_field32(&reg, LED_CFG_G_LED_MODE,
  984. enabled ? 3 : 0);
  985. } else if (led->type == LED_TYPE_ASSOC) {
  986. rt2x00_set_field32(&reg, LED_CFG_Y_LED_MODE,
  987. enabled ? 3 : 0);
  988. } else if (led->type == LED_TYPE_QUALITY) {
  989. rt2x00_set_field32(&reg, LED_CFG_R_LED_MODE,
  990. enabled ? 3 : 0);
  991. }
  992. rt2800_register_write(led->rt2x00dev, LED_CFG, reg);
  993. } else {
  994. if (led->type == LED_TYPE_RADIO) {
  995. rt2800_mcu_request(led->rt2x00dev, MCU_LED, 0xff, ledmode,
  996. enabled ? 0x20 : 0);
  997. } else if (led->type == LED_TYPE_ASSOC) {
  998. rt2800_mcu_request(led->rt2x00dev, MCU_LED, 0xff, ledmode,
  999. enabled ? (bg_mode ? 0x60 : 0xa0) : 0x20);
  1000. } else if (led->type == LED_TYPE_QUALITY) {
  1001. /*
  1002. * The brightness is divided into 6 levels (0 - 5),
  1003. * The specs tell us the following levels:
  1004. * 0, 1 ,3, 7, 15, 31
  1005. * to determine the level in a simple way we can simply
  1006. * work with bitshifting:
  1007. * (1 << level) - 1
  1008. */
  1009. rt2800_mcu_request(led->rt2x00dev, MCU_LED_STRENGTH, 0xff,
  1010. (1 << brightness / (LED_FULL / 6)) - 1,
  1011. polarity);
  1012. }
  1013. }
  1014. }
  1015. static void rt2800_init_led(struct rt2x00_dev *rt2x00dev,
  1016. struct rt2x00_led *led, enum led_type type)
  1017. {
  1018. led->rt2x00dev = rt2x00dev;
  1019. led->type = type;
  1020. led->led_dev.brightness_set = rt2800_brightness_set;
  1021. led->flags = LED_INITIALIZED;
  1022. }
  1023. #endif /* CONFIG_RT2X00_LIB_LEDS */
  1024. /*
  1025. * Configuration handlers.
  1026. */
  1027. static void rt2800_config_wcid(struct rt2x00_dev *rt2x00dev,
  1028. const u8 *address,
  1029. int wcid)
  1030. {
  1031. struct mac_wcid_entry wcid_entry;
  1032. u32 offset;
  1033. offset = MAC_WCID_ENTRY(wcid);
  1034. memset(&wcid_entry, 0xff, sizeof(wcid_entry));
  1035. if (address)
  1036. memcpy(wcid_entry.mac, address, ETH_ALEN);
  1037. rt2800_register_multiwrite(rt2x00dev, offset,
  1038. &wcid_entry, sizeof(wcid_entry));
  1039. }
  1040. static void rt2800_delete_wcid_attr(struct rt2x00_dev *rt2x00dev, int wcid)
  1041. {
  1042. u32 offset;
  1043. offset = MAC_WCID_ATTR_ENTRY(wcid);
  1044. rt2800_register_write(rt2x00dev, offset, 0);
  1045. }
  1046. static void rt2800_config_wcid_attr_bssidx(struct rt2x00_dev *rt2x00dev,
  1047. int wcid, u32 bssidx)
  1048. {
  1049. u32 offset = MAC_WCID_ATTR_ENTRY(wcid);
  1050. u32 reg;
  1051. /*
  1052. * The BSS Idx numbers is split in a main value of 3 bits,
  1053. * and a extended field for adding one additional bit to the value.
  1054. */
  1055. rt2800_register_read(rt2x00dev, offset, &reg);
  1056. rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_BSS_IDX, (bssidx & 0x7));
  1057. rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_BSS_IDX_EXT,
  1058. (bssidx & 0x8) >> 3);
  1059. rt2800_register_write(rt2x00dev, offset, reg);
  1060. }
  1061. static void rt2800_config_wcid_attr_cipher(struct rt2x00_dev *rt2x00dev,
  1062. struct rt2x00lib_crypto *crypto,
  1063. struct ieee80211_key_conf *key)
  1064. {
  1065. struct mac_iveiv_entry iveiv_entry;
  1066. u32 offset;
  1067. u32 reg;
  1068. offset = MAC_WCID_ATTR_ENTRY(key->hw_key_idx);
  1069. if (crypto->cmd == SET_KEY) {
  1070. rt2800_register_read(rt2x00dev, offset, &reg);
  1071. rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_KEYTAB,
  1072. !!(key->flags & IEEE80211_KEY_FLAG_PAIRWISE));
  1073. /*
  1074. * Both the cipher as the BSS Idx numbers are split in a main
  1075. * value of 3 bits, and a extended field for adding one additional
  1076. * bit to the value.
  1077. */
  1078. rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_CIPHER,
  1079. (crypto->cipher & 0x7));
  1080. rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_CIPHER_EXT,
  1081. (crypto->cipher & 0x8) >> 3);
  1082. rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_RX_WIUDF, crypto->cipher);
  1083. rt2800_register_write(rt2x00dev, offset, reg);
  1084. } else {
  1085. /* Delete the cipher without touching the bssidx */
  1086. rt2800_register_read(rt2x00dev, offset, &reg);
  1087. rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_KEYTAB, 0);
  1088. rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_CIPHER, 0);
  1089. rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_CIPHER_EXT, 0);
  1090. rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_RX_WIUDF, 0);
  1091. rt2800_register_write(rt2x00dev, offset, reg);
  1092. }
  1093. offset = MAC_IVEIV_ENTRY(key->hw_key_idx);
  1094. memset(&iveiv_entry, 0, sizeof(iveiv_entry));
  1095. if ((crypto->cipher == CIPHER_TKIP) ||
  1096. (crypto->cipher == CIPHER_TKIP_NO_MIC) ||
  1097. (crypto->cipher == CIPHER_AES))
  1098. iveiv_entry.iv[3] |= 0x20;
  1099. iveiv_entry.iv[3] |= key->keyidx << 6;
  1100. rt2800_register_multiwrite(rt2x00dev, offset,
  1101. &iveiv_entry, sizeof(iveiv_entry));
  1102. }
  1103. int rt2800_config_shared_key(struct rt2x00_dev *rt2x00dev,
  1104. struct rt2x00lib_crypto *crypto,
  1105. struct ieee80211_key_conf *key)
  1106. {
  1107. struct hw_key_entry key_entry;
  1108. struct rt2x00_field32 field;
  1109. u32 offset;
  1110. u32 reg;
  1111. if (crypto->cmd == SET_KEY) {
  1112. key->hw_key_idx = (4 * crypto->bssidx) + key->keyidx;
  1113. memcpy(key_entry.key, crypto->key,
  1114. sizeof(key_entry.key));
  1115. memcpy(key_entry.tx_mic, crypto->tx_mic,
  1116. sizeof(key_entry.tx_mic));
  1117. memcpy(key_entry.rx_mic, crypto->rx_mic,
  1118. sizeof(key_entry.rx_mic));
  1119. offset = SHARED_KEY_ENTRY(key->hw_key_idx);
  1120. rt2800_register_multiwrite(rt2x00dev, offset,
  1121. &key_entry, sizeof(key_entry));
  1122. }
  1123. /*
  1124. * The cipher types are stored over multiple registers
  1125. * starting with SHARED_KEY_MODE_BASE each word will have
  1126. * 32 bits and contains the cipher types for 2 bssidx each.
  1127. * Using the correct defines correctly will cause overhead,
  1128. * so just calculate the correct offset.
  1129. */
  1130. field.bit_offset = 4 * (key->hw_key_idx % 8);
  1131. field.bit_mask = 0x7 << field.bit_offset;
  1132. offset = SHARED_KEY_MODE_ENTRY(key->hw_key_idx / 8);
  1133. rt2800_register_read(rt2x00dev, offset, &reg);
  1134. rt2x00_set_field32(&reg, field,
  1135. (crypto->cmd == SET_KEY) * crypto->cipher);
  1136. rt2800_register_write(rt2x00dev, offset, reg);
  1137. /*
  1138. * Update WCID information
  1139. */
  1140. rt2800_config_wcid(rt2x00dev, crypto->address, key->hw_key_idx);
  1141. rt2800_config_wcid_attr_bssidx(rt2x00dev, key->hw_key_idx,
  1142. crypto->bssidx);
  1143. rt2800_config_wcid_attr_cipher(rt2x00dev, crypto, key);
  1144. return 0;
  1145. }
  1146. EXPORT_SYMBOL_GPL(rt2800_config_shared_key);
  1147. static inline int rt2800_find_wcid(struct rt2x00_dev *rt2x00dev)
  1148. {
  1149. struct mac_wcid_entry wcid_entry;
  1150. int idx;
  1151. u32 offset;
  1152. /*
  1153. * Search for the first free WCID entry and return the corresponding
  1154. * index.
  1155. *
  1156. * Make sure the WCID starts _after_ the last possible shared key
  1157. * entry (>32).
  1158. *
  1159. * Since parts of the pairwise key table might be shared with
  1160. * the beacon frame buffers 6 & 7 we should only write into the
  1161. * first 222 entries.
  1162. */
  1163. for (idx = 33; idx <= 222; idx++) {
  1164. offset = MAC_WCID_ENTRY(idx);
  1165. rt2800_register_multiread(rt2x00dev, offset, &wcid_entry,
  1166. sizeof(wcid_entry));
  1167. if (is_broadcast_ether_addr(wcid_entry.mac))
  1168. return idx;
  1169. }
  1170. /*
  1171. * Use -1 to indicate that we don't have any more space in the WCID
  1172. * table.
  1173. */
  1174. return -1;
  1175. }
  1176. int rt2800_config_pairwise_key(struct rt2x00_dev *rt2x00dev,
  1177. struct rt2x00lib_crypto *crypto,
  1178. struct ieee80211_key_conf *key)
  1179. {
  1180. struct hw_key_entry key_entry;
  1181. u32 offset;
  1182. if (crypto->cmd == SET_KEY) {
  1183. /*
  1184. * Allow key configuration only for STAs that are
  1185. * known by the hw.
  1186. */
  1187. if (crypto->wcid < 0)
  1188. return -ENOSPC;
  1189. key->hw_key_idx = crypto->wcid;
  1190. memcpy(key_entry.key, crypto->key,
  1191. sizeof(key_entry.key));
  1192. memcpy(key_entry.tx_mic, crypto->tx_mic,
  1193. sizeof(key_entry.tx_mic));
  1194. memcpy(key_entry.rx_mic, crypto->rx_mic,
  1195. sizeof(key_entry.rx_mic));
  1196. offset = PAIRWISE_KEY_ENTRY(key->hw_key_idx);
  1197. rt2800_register_multiwrite(rt2x00dev, offset,
  1198. &key_entry, sizeof(key_entry));
  1199. }
  1200. /*
  1201. * Update WCID information
  1202. */
  1203. rt2800_config_wcid_attr_cipher(rt2x00dev, crypto, key);
  1204. return 0;
  1205. }
  1206. EXPORT_SYMBOL_GPL(rt2800_config_pairwise_key);
  1207. int rt2800_sta_add(struct rt2x00_dev *rt2x00dev, struct ieee80211_vif *vif,
  1208. struct ieee80211_sta *sta)
  1209. {
  1210. int wcid;
  1211. struct rt2x00_sta *sta_priv = sta_to_rt2x00_sta(sta);
  1212. /*
  1213. * Find next free WCID.
  1214. */
  1215. wcid = rt2800_find_wcid(rt2x00dev);
  1216. /*
  1217. * Store selected wcid even if it is invalid so that we can
  1218. * later decide if the STA is uploaded into the hw.
  1219. */
  1220. sta_priv->wcid = wcid;
  1221. /*
  1222. * No space left in the device, however, we can still communicate
  1223. * with the STA -> No error.
  1224. */
  1225. if (wcid < 0)
  1226. return 0;
  1227. /*
  1228. * Clean up WCID attributes and write STA address to the device.
  1229. */
  1230. rt2800_delete_wcid_attr(rt2x00dev, wcid);
  1231. rt2800_config_wcid(rt2x00dev, sta->addr, wcid);
  1232. rt2800_config_wcid_attr_bssidx(rt2x00dev, wcid,
  1233. rt2x00lib_get_bssidx(rt2x00dev, vif));
  1234. return 0;
  1235. }
  1236. EXPORT_SYMBOL_GPL(rt2800_sta_add);
  1237. int rt2800_sta_remove(struct rt2x00_dev *rt2x00dev, int wcid)
  1238. {
  1239. /*
  1240. * Remove WCID entry, no need to clean the attributes as they will
  1241. * get renewed when the WCID is reused.
  1242. */
  1243. rt2800_config_wcid(rt2x00dev, NULL, wcid);
  1244. return 0;
  1245. }
  1246. EXPORT_SYMBOL_GPL(rt2800_sta_remove);
  1247. void rt2800_config_filter(struct rt2x00_dev *rt2x00dev,
  1248. const unsigned int filter_flags)
  1249. {
  1250. u32 reg;
  1251. /*
  1252. * Start configuration steps.
  1253. * Note that the version error will always be dropped
  1254. * and broadcast frames will always be accepted since
  1255. * there is no filter for it at this time.
  1256. */
  1257. rt2800_register_read(rt2x00dev, RX_FILTER_CFG, &reg);
  1258. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_CRC_ERROR,
  1259. !(filter_flags & FIF_FCSFAIL));
  1260. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_PHY_ERROR,
  1261. !(filter_flags & FIF_PLCPFAIL));
  1262. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_NOT_TO_ME,
  1263. !(filter_flags & FIF_PROMISC_IN_BSS));
  1264. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_NOT_MY_BSSD, 0);
  1265. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_VER_ERROR, 1);
  1266. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_MULTICAST,
  1267. !(filter_flags & FIF_ALLMULTI));
  1268. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_BROADCAST, 0);
  1269. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_DUPLICATE, 1);
  1270. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_CF_END_ACK,
  1271. !(filter_flags & FIF_CONTROL));
  1272. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_CF_END,
  1273. !(filter_flags & FIF_CONTROL));
  1274. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_ACK,
  1275. !(filter_flags & FIF_CONTROL));
  1276. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_CTS,
  1277. !(filter_flags & FIF_CONTROL));
  1278. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_RTS,
  1279. !(filter_flags & FIF_CONTROL));
  1280. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_PSPOLL,
  1281. !(filter_flags & FIF_PSPOLL));
  1282. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_BA, 0);
  1283. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_BAR,
  1284. !(filter_flags & FIF_CONTROL));
  1285. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_CNTL,
  1286. !(filter_flags & FIF_CONTROL));
  1287. rt2800_register_write(rt2x00dev, RX_FILTER_CFG, reg);
  1288. }
  1289. EXPORT_SYMBOL_GPL(rt2800_config_filter);
  1290. void rt2800_config_intf(struct rt2x00_dev *rt2x00dev, struct rt2x00_intf *intf,
  1291. struct rt2x00intf_conf *conf, const unsigned int flags)
  1292. {
  1293. u32 reg;
  1294. bool update_bssid = false;
  1295. if (flags & CONFIG_UPDATE_TYPE) {
  1296. /*
  1297. * Enable synchronisation.
  1298. */
  1299. rt2800_register_read(rt2x00dev, BCN_TIME_CFG, &reg);
  1300. rt2x00_set_field32(&reg, BCN_TIME_CFG_TSF_SYNC, conf->sync);
  1301. rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
  1302. if (conf->sync == TSF_SYNC_AP_NONE) {
  1303. /*
  1304. * Tune beacon queue transmit parameters for AP mode
  1305. */
  1306. rt2800_register_read(rt2x00dev, TBTT_SYNC_CFG, &reg);
  1307. rt2x00_set_field32(&reg, TBTT_SYNC_CFG_BCN_CWMIN, 0);
  1308. rt2x00_set_field32(&reg, TBTT_SYNC_CFG_BCN_AIFSN, 1);
  1309. rt2x00_set_field32(&reg, TBTT_SYNC_CFG_BCN_EXP_WIN, 32);
  1310. rt2x00_set_field32(&reg, TBTT_SYNC_CFG_TBTT_ADJUST, 0);
  1311. rt2800_register_write(rt2x00dev, TBTT_SYNC_CFG, reg);
  1312. } else {
  1313. rt2800_register_read(rt2x00dev, TBTT_SYNC_CFG, &reg);
  1314. rt2x00_set_field32(&reg, TBTT_SYNC_CFG_BCN_CWMIN, 4);
  1315. rt2x00_set_field32(&reg, TBTT_SYNC_CFG_BCN_AIFSN, 2);
  1316. rt2x00_set_field32(&reg, TBTT_SYNC_CFG_BCN_EXP_WIN, 32);
  1317. rt2x00_set_field32(&reg, TBTT_SYNC_CFG_TBTT_ADJUST, 16);
  1318. rt2800_register_write(rt2x00dev, TBTT_SYNC_CFG, reg);
  1319. }
  1320. }
  1321. if (flags & CONFIG_UPDATE_MAC) {
  1322. if (flags & CONFIG_UPDATE_TYPE &&
  1323. conf->sync == TSF_SYNC_AP_NONE) {
  1324. /*
  1325. * The BSSID register has to be set to our own mac
  1326. * address in AP mode.
  1327. */
  1328. memcpy(conf->bssid, conf->mac, sizeof(conf->mac));
  1329. update_bssid = true;
  1330. }
  1331. if (!is_zero_ether_addr((const u8 *)conf->mac)) {
  1332. reg = le32_to_cpu(conf->mac[1]);
  1333. rt2x00_set_field32(&reg, MAC_ADDR_DW1_UNICAST_TO_ME_MASK, 0xff);
  1334. conf->mac[1] = cpu_to_le32(reg);
  1335. }
  1336. rt2800_register_multiwrite(rt2x00dev, MAC_ADDR_DW0,
  1337. conf->mac, sizeof(conf->mac));
  1338. }
  1339. if ((flags & CONFIG_UPDATE_BSSID) || update_bssid) {
  1340. if (!is_zero_ether_addr((const u8 *)conf->bssid)) {
  1341. reg = le32_to_cpu(conf->bssid[1]);
  1342. rt2x00_set_field32(&reg, MAC_BSSID_DW1_BSS_ID_MASK, 3);
  1343. rt2x00_set_field32(&reg, MAC_BSSID_DW1_BSS_BCN_NUM, 7);
  1344. conf->bssid[1] = cpu_to_le32(reg);
  1345. }
  1346. rt2800_register_multiwrite(rt2x00dev, MAC_BSSID_DW0,
  1347. conf->bssid, sizeof(conf->bssid));
  1348. }
  1349. }
  1350. EXPORT_SYMBOL_GPL(rt2800_config_intf);
  1351. static void rt2800_config_ht_opmode(struct rt2x00_dev *rt2x00dev,
  1352. struct rt2x00lib_erp *erp)
  1353. {
  1354. bool any_sta_nongf = !!(erp->ht_opmode &
  1355. IEEE80211_HT_OP_MODE_NON_GF_STA_PRSNT);
  1356. u8 protection = erp->ht_opmode & IEEE80211_HT_OP_MODE_PROTECTION;
  1357. u8 mm20_mode, mm40_mode, gf20_mode, gf40_mode;
  1358. u16 mm20_rate, mm40_rate, gf20_rate, gf40_rate;
  1359. u32 reg;
  1360. /* default protection rate for HT20: OFDM 24M */
  1361. mm20_rate = gf20_rate = 0x4004;
  1362. /* default protection rate for HT40: duplicate OFDM 24M */
  1363. mm40_rate = gf40_rate = 0x4084;
  1364. switch (protection) {
  1365. case IEEE80211_HT_OP_MODE_PROTECTION_NONE:
  1366. /*
  1367. * All STAs in this BSS are HT20/40 but there might be
  1368. * STAs not supporting greenfield mode.
  1369. * => Disable protection for HT transmissions.
  1370. */
  1371. mm20_mode = mm40_mode = gf20_mode = gf40_mode = 0;
  1372. break;
  1373. case IEEE80211_HT_OP_MODE_PROTECTION_20MHZ:
  1374. /*
  1375. * All STAs in this BSS are HT20 or HT20/40 but there
  1376. * might be STAs not supporting greenfield mode.
  1377. * => Protect all HT40 transmissions.
  1378. */
  1379. mm20_mode = gf20_mode = 0;
  1380. mm40_mode = gf40_mode = 2;
  1381. break;
  1382. case IEEE80211_HT_OP_MODE_PROTECTION_NONMEMBER:
  1383. /*
  1384. * Nonmember protection:
  1385. * According to 802.11n we _should_ protect all
  1386. * HT transmissions (but we don't have to).
  1387. *
  1388. * But if cts_protection is enabled we _shall_ protect
  1389. * all HT transmissions using a CCK rate.
  1390. *
  1391. * And if any station is non GF we _shall_ protect
  1392. * GF transmissions.
  1393. *
  1394. * We decide to protect everything
  1395. * -> fall through to mixed mode.
  1396. */
  1397. case IEEE80211_HT_OP_MODE_PROTECTION_NONHT_MIXED:
  1398. /*
  1399. * Legacy STAs are present
  1400. * => Protect all HT transmissions.
  1401. */
  1402. mm20_mode = mm40_mode = gf20_mode = gf40_mode = 2;
  1403. /*
  1404. * If erp protection is needed we have to protect HT
  1405. * transmissions with CCK 11M long preamble.
  1406. */
  1407. if (erp->cts_protection) {
  1408. /* don't duplicate RTS/CTS in CCK mode */
  1409. mm20_rate = mm40_rate = 0x0003;
  1410. gf20_rate = gf40_rate = 0x0003;
  1411. }
  1412. break;
  1413. }
  1414. /* check for STAs not supporting greenfield mode */
  1415. if (any_sta_nongf)
  1416. gf20_mode = gf40_mode = 2;
  1417. /* Update HT protection config */
  1418. rt2800_register_read(rt2x00dev, MM20_PROT_CFG, &reg);
  1419. rt2x00_set_field32(&reg, MM20_PROT_CFG_PROTECT_RATE, mm20_rate);
  1420. rt2x00_set_field32(&reg, MM20_PROT_CFG_PROTECT_CTRL, mm20_mode);
  1421. rt2800_register_write(rt2x00dev, MM20_PROT_CFG, reg);
  1422. rt2800_register_read(rt2x00dev, MM40_PROT_CFG, &reg);
  1423. rt2x00_set_field32(&reg, MM40_PROT_CFG_PROTECT_RATE, mm40_rate);
  1424. rt2x00_set_field32(&reg, MM40_PROT_CFG_PROTECT_CTRL, mm40_mode);
  1425. rt2800_register_write(rt2x00dev, MM40_PROT_CFG, reg);
  1426. rt2800_register_read(rt2x00dev, GF20_PROT_CFG, &reg);
  1427. rt2x00_set_field32(&reg, GF20_PROT_CFG_PROTECT_RATE, gf20_rate);
  1428. rt2x00_set_field32(&reg, GF20_PROT_CFG_PROTECT_CTRL, gf20_mode);
  1429. rt2800_register_write(rt2x00dev, GF20_PROT_CFG, reg);
  1430. rt2800_register_read(rt2x00dev, GF40_PROT_CFG, &reg);
  1431. rt2x00_set_field32(&reg, GF40_PROT_CFG_PROTECT_RATE, gf40_rate);
  1432. rt2x00_set_field32(&reg, GF40_PROT_CFG_PROTECT_CTRL, gf40_mode);
  1433. rt2800_register_write(rt2x00dev, GF40_PROT_CFG, reg);
  1434. }
  1435. void rt2800_config_erp(struct rt2x00_dev *rt2x00dev, struct rt2x00lib_erp *erp,
  1436. u32 changed)
  1437. {
  1438. u32 reg;
  1439. if (changed & BSS_CHANGED_ERP_PREAMBLE) {
  1440. rt2800_register_read(rt2x00dev, AUTO_RSP_CFG, &reg);
  1441. rt2x00_set_field32(&reg, AUTO_RSP_CFG_BAC_ACK_POLICY,
  1442. !!erp->short_preamble);
  1443. rt2x00_set_field32(&reg, AUTO_RSP_CFG_AR_PREAMBLE,
  1444. !!erp->short_preamble);
  1445. rt2800_register_write(rt2x00dev, AUTO_RSP_CFG, reg);
  1446. }
  1447. if (changed & BSS_CHANGED_ERP_CTS_PROT) {
  1448. rt2800_register_read(rt2x00dev, OFDM_PROT_CFG, &reg);
  1449. rt2x00_set_field32(&reg, OFDM_PROT_CFG_PROTECT_CTRL,
  1450. erp->cts_protection ? 2 : 0);
  1451. rt2800_register_write(rt2x00dev, OFDM_PROT_CFG, reg);
  1452. }
  1453. if (changed & BSS_CHANGED_BASIC_RATES) {
  1454. rt2800_register_write(rt2x00dev, LEGACY_BASIC_RATE,
  1455. erp->basic_rates);
  1456. rt2800_register_write(rt2x00dev, HT_BASIC_RATE, 0x00008003);
  1457. }
  1458. if (changed & BSS_CHANGED_ERP_SLOT) {
  1459. rt2800_register_read(rt2x00dev, BKOFF_SLOT_CFG, &reg);
  1460. rt2x00_set_field32(&reg, BKOFF_SLOT_CFG_SLOT_TIME,
  1461. erp->slot_time);
  1462. rt2800_register_write(rt2x00dev, BKOFF_SLOT_CFG, reg);
  1463. rt2800_register_read(rt2x00dev, XIFS_TIME_CFG, &reg);
  1464. rt2x00_set_field32(&reg, XIFS_TIME_CFG_EIFS, erp->eifs);
  1465. rt2800_register_write(rt2x00dev, XIFS_TIME_CFG, reg);
  1466. }
  1467. if (changed & BSS_CHANGED_BEACON_INT) {
  1468. rt2800_register_read(rt2x00dev, BCN_TIME_CFG, &reg);
  1469. rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_INTERVAL,
  1470. erp->beacon_int * 16);
  1471. rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
  1472. }
  1473. if (changed & BSS_CHANGED_HT)
  1474. rt2800_config_ht_opmode(rt2x00dev, erp);
  1475. }
  1476. EXPORT_SYMBOL_GPL(rt2800_config_erp);
  1477. static void rt2800_config_3572bt_ant(struct rt2x00_dev *rt2x00dev)
  1478. {
  1479. u32 reg;
  1480. u16 eeprom;
  1481. u8 led_ctrl, led_g_mode, led_r_mode;
  1482. rt2800_register_read(rt2x00dev, GPIO_SWITCH, &reg);
  1483. if (rt2x00dev->curr_band == IEEE80211_BAND_5GHZ) {
  1484. rt2x00_set_field32(&reg, GPIO_SWITCH_0, 1);
  1485. rt2x00_set_field32(&reg, GPIO_SWITCH_1, 1);
  1486. } else {
  1487. rt2x00_set_field32(&reg, GPIO_SWITCH_0, 0);
  1488. rt2x00_set_field32(&reg, GPIO_SWITCH_1, 0);
  1489. }
  1490. rt2800_register_write(rt2x00dev, GPIO_SWITCH, reg);
  1491. rt2800_register_read(rt2x00dev, LED_CFG, &reg);
  1492. led_g_mode = rt2x00_get_field32(reg, LED_CFG_LED_POLAR) ? 3 : 0;
  1493. led_r_mode = rt2x00_get_field32(reg, LED_CFG_LED_POLAR) ? 0 : 3;
  1494. if (led_g_mode != rt2x00_get_field32(reg, LED_CFG_G_LED_MODE) ||
  1495. led_r_mode != rt2x00_get_field32(reg, LED_CFG_R_LED_MODE)) {
  1496. rt2800_eeprom_read(rt2x00dev, EEPROM_FREQ, &eeprom);
  1497. led_ctrl = rt2x00_get_field16(eeprom, EEPROM_FREQ_LED_MODE);
  1498. if (led_ctrl == 0 || led_ctrl > 0x40) {
  1499. rt2x00_set_field32(&reg, LED_CFG_G_LED_MODE, led_g_mode);
  1500. rt2x00_set_field32(&reg, LED_CFG_R_LED_MODE, led_r_mode);
  1501. rt2800_register_write(rt2x00dev, LED_CFG, reg);
  1502. } else {
  1503. rt2800_mcu_request(rt2x00dev, MCU_BAND_SELECT, 0xff,
  1504. (led_g_mode << 2) | led_r_mode, 1);
  1505. }
  1506. }
  1507. }
  1508. static void rt2800_set_ant_diversity(struct rt2x00_dev *rt2x00dev,
  1509. enum antenna ant)
  1510. {
  1511. u32 reg;
  1512. u8 eesk_pin = (ant == ANTENNA_A) ? 1 : 0;
  1513. u8 gpio_bit3 = (ant == ANTENNA_A) ? 0 : 1;
  1514. if (rt2x00_is_pci(rt2x00dev)) {
  1515. rt2800_register_read(rt2x00dev, E2PROM_CSR, &reg);
  1516. rt2x00_set_field32(&reg, E2PROM_CSR_DATA_CLOCK, eesk_pin);
  1517. rt2800_register_write(rt2x00dev, E2PROM_CSR, reg);
  1518. } else if (rt2x00_is_usb(rt2x00dev))
  1519. rt2800_mcu_request(rt2x00dev, MCU_ANT_SELECT, 0xff,
  1520. eesk_pin, 0);
  1521. rt2800_register_read(rt2x00dev, GPIO_CTRL, &reg);
  1522. rt2x00_set_field32(&reg, GPIO_CTRL_DIR3, 0);
  1523. rt2x00_set_field32(&reg, GPIO_CTRL_VAL3, gpio_bit3);
  1524. rt2800_register_write(rt2x00dev, GPIO_CTRL, reg);
  1525. }
  1526. void rt2800_config_ant(struct rt2x00_dev *rt2x00dev, struct antenna_setup *ant)
  1527. {
  1528. u8 r1;
  1529. u8 r3;
  1530. u16 eeprom;
  1531. rt2800_bbp_read(rt2x00dev, 1, &r1);
  1532. rt2800_bbp_read(rt2x00dev, 3, &r3);
  1533. if (rt2x00_rt(rt2x00dev, RT3572) &&
  1534. test_bit(CAPABILITY_BT_COEXIST, &rt2x00dev->cap_flags))
  1535. rt2800_config_3572bt_ant(rt2x00dev);
  1536. /*
  1537. * Configure the TX antenna.
  1538. */
  1539. switch (ant->tx_chain_num) {
  1540. case 1:
  1541. rt2x00_set_field8(&r1, BBP1_TX_ANTENNA, 0);
  1542. break;
  1543. case 2:
  1544. if (rt2x00_rt(rt2x00dev, RT3572) &&
  1545. test_bit(CAPABILITY_BT_COEXIST, &rt2x00dev->cap_flags))
  1546. rt2x00_set_field8(&r1, BBP1_TX_ANTENNA, 1);
  1547. else
  1548. rt2x00_set_field8(&r1, BBP1_TX_ANTENNA, 2);
  1549. break;
  1550. case 3:
  1551. rt2x00_set_field8(&r1, BBP1_TX_ANTENNA, 2);
  1552. break;
  1553. }
  1554. /*
  1555. * Configure the RX antenna.
  1556. */
  1557. switch (ant->rx_chain_num) {
  1558. case 1:
  1559. if (rt2x00_rt(rt2x00dev, RT3070) ||
  1560. rt2x00_rt(rt2x00dev, RT3090) ||
  1561. rt2x00_rt(rt2x00dev, RT3352) ||
  1562. rt2x00_rt(rt2x00dev, RT3390)) {
  1563. rt2800_eeprom_read(rt2x00dev,
  1564. EEPROM_NIC_CONF1, &eeprom);
  1565. if (rt2x00_get_field16(eeprom,
  1566. EEPROM_NIC_CONF1_ANT_DIVERSITY))
  1567. rt2800_set_ant_diversity(rt2x00dev,
  1568. rt2x00dev->default_ant.rx);
  1569. }
  1570. rt2x00_set_field8(&r3, BBP3_RX_ANTENNA, 0);
  1571. break;
  1572. case 2:
  1573. if (rt2x00_rt(rt2x00dev, RT3572) &&
  1574. test_bit(CAPABILITY_BT_COEXIST, &rt2x00dev->cap_flags)) {
  1575. rt2x00_set_field8(&r3, BBP3_RX_ADC, 1);
  1576. rt2x00_set_field8(&r3, BBP3_RX_ANTENNA,
  1577. rt2x00dev->curr_band == IEEE80211_BAND_5GHZ);
  1578. rt2800_set_ant_diversity(rt2x00dev, ANTENNA_B);
  1579. } else {
  1580. rt2x00_set_field8(&r3, BBP3_RX_ANTENNA, 1);
  1581. }
  1582. break;
  1583. case 3:
  1584. rt2x00_set_field8(&r3, BBP3_RX_ANTENNA, 2);
  1585. break;
  1586. }
  1587. rt2800_bbp_write(rt2x00dev, 3, r3);
  1588. rt2800_bbp_write(rt2x00dev, 1, r1);
  1589. if (rt2x00_rt(rt2x00dev, RT3593)) {
  1590. if (ant->rx_chain_num == 1)
  1591. rt2800_bbp_write(rt2x00dev, 86, 0x00);
  1592. else
  1593. rt2800_bbp_write(rt2x00dev, 86, 0x46);
  1594. }
  1595. }
  1596. EXPORT_SYMBOL_GPL(rt2800_config_ant);
  1597. static void rt2800_config_lna_gain(struct rt2x00_dev *rt2x00dev,
  1598. struct rt2x00lib_conf *libconf)
  1599. {
  1600. u16 eeprom;
  1601. short lna_gain;
  1602. if (libconf->rf.channel <= 14) {
  1603. rt2800_eeprom_read(rt2x00dev, EEPROM_LNA, &eeprom);
  1604. lna_gain = rt2x00_get_field16(eeprom, EEPROM_LNA_BG);
  1605. } else if (libconf->rf.channel <= 64) {
  1606. rt2800_eeprom_read(rt2x00dev, EEPROM_LNA, &eeprom);
  1607. lna_gain = rt2x00_get_field16(eeprom, EEPROM_LNA_A0);
  1608. } else if (libconf->rf.channel <= 128) {
  1609. if (rt2x00_rt(rt2x00dev, RT3593)) {
  1610. rt2800_eeprom_read(rt2x00dev, EEPROM_EXT_LNA2, &eeprom);
  1611. lna_gain = rt2x00_get_field16(eeprom,
  1612. EEPROM_EXT_LNA2_A1);
  1613. } else {
  1614. rt2800_eeprom_read(rt2x00dev, EEPROM_RSSI_BG2, &eeprom);
  1615. lna_gain = rt2x00_get_field16(eeprom,
  1616. EEPROM_RSSI_BG2_LNA_A1);
  1617. }
  1618. } else {
  1619. if (rt2x00_rt(rt2x00dev, RT3593)) {
  1620. rt2800_eeprom_read(rt2x00dev, EEPROM_EXT_LNA2, &eeprom);
  1621. lna_gain = rt2x00_get_field16(eeprom,
  1622. EEPROM_EXT_LNA2_A2);
  1623. } else {
  1624. rt2800_eeprom_read(rt2x00dev, EEPROM_RSSI_A2, &eeprom);
  1625. lna_gain = rt2x00_get_field16(eeprom,
  1626. EEPROM_RSSI_A2_LNA_A2);
  1627. }
  1628. }
  1629. rt2x00dev->lna_gain = lna_gain;
  1630. }
  1631. static void rt2800_config_channel_rf2xxx(struct rt2x00_dev *rt2x00dev,
  1632. struct ieee80211_conf *conf,
  1633. struct rf_channel *rf,
  1634. struct channel_info *info)
  1635. {
  1636. rt2x00_set_field32(&rf->rf4, RF4_FREQ_OFFSET, rt2x00dev->freq_offset);
  1637. if (rt2x00dev->default_ant.tx_chain_num == 1)
  1638. rt2x00_set_field32(&rf->rf2, RF2_ANTENNA_TX1, 1);
  1639. if (rt2x00dev->default_ant.rx_chain_num == 1) {
  1640. rt2x00_set_field32(&rf->rf2, RF2_ANTENNA_RX1, 1);
  1641. rt2x00_set_field32(&rf->rf2, RF2_ANTENNA_RX2, 1);
  1642. } else if (rt2x00dev->default_ant.rx_chain_num == 2)
  1643. rt2x00_set_field32(&rf->rf2, RF2_ANTENNA_RX2, 1);
  1644. if (rf->channel > 14) {
  1645. /*
  1646. * When TX power is below 0, we should increase it by 7 to
  1647. * make it a positive value (Minimum value is -7).
  1648. * However this means that values between 0 and 7 have
  1649. * double meaning, and we should set a 7DBm boost flag.
  1650. */
  1651. rt2x00_set_field32(&rf->rf3, RF3_TXPOWER_A_7DBM_BOOST,
  1652. (info->default_power1 >= 0));
  1653. if (info->default_power1 < 0)
  1654. info->default_power1 += 7;
  1655. rt2x00_set_field32(&rf->rf3, RF3_TXPOWER_A, info->default_power1);
  1656. rt2x00_set_field32(&rf->rf4, RF4_TXPOWER_A_7DBM_BOOST,
  1657. (info->default_power2 >= 0));
  1658. if (info->default_power2 < 0)
  1659. info->default_power2 += 7;
  1660. rt2x00_set_field32(&rf->rf4, RF4_TXPOWER_A, info->default_power2);
  1661. } else {
  1662. rt2x00_set_field32(&rf->rf3, RF3_TXPOWER_G, info->default_power1);
  1663. rt2x00_set_field32(&rf->rf4, RF4_TXPOWER_G, info->default_power2);
  1664. }
  1665. rt2x00_set_field32(&rf->rf4, RF4_HT40, conf_is_ht40(conf));
  1666. rt2800_rf_write(rt2x00dev, 1, rf->rf1);
  1667. rt2800_rf_write(rt2x00dev, 2, rf->rf2);
  1668. rt2800_rf_write(rt2x00dev, 3, rf->rf3 & ~0x00000004);
  1669. rt2800_rf_write(rt2x00dev, 4, rf->rf4);
  1670. udelay(200);
  1671. rt2800_rf_write(rt2x00dev, 1, rf->rf1);
  1672. rt2800_rf_write(rt2x00dev, 2, rf->rf2);
  1673. rt2800_rf_write(rt2x00dev, 3, rf->rf3 | 0x00000004);
  1674. rt2800_rf_write(rt2x00dev, 4, rf->rf4);
  1675. udelay(200);
  1676. rt2800_rf_write(rt2x00dev, 1, rf->rf1);
  1677. rt2800_rf_write(rt2x00dev, 2, rf->rf2);
  1678. rt2800_rf_write(rt2x00dev, 3, rf->rf3 & ~0x00000004);
  1679. rt2800_rf_write(rt2x00dev, 4, rf->rf4);
  1680. }
  1681. static void rt2800_config_channel_rf3xxx(struct rt2x00_dev *rt2x00dev,
  1682. struct ieee80211_conf *conf,
  1683. struct rf_channel *rf,
  1684. struct channel_info *info)
  1685. {
  1686. struct rt2800_drv_data *drv_data = rt2x00dev->drv_data;
  1687. u8 rfcsr, calib_tx, calib_rx;
  1688. rt2800_rfcsr_write(rt2x00dev, 2, rf->rf1);
  1689. rt2800_rfcsr_read(rt2x00dev, 3, &rfcsr);
  1690. rt2x00_set_field8(&rfcsr, RFCSR3_K, rf->rf3);
  1691. rt2800_rfcsr_write(rt2x00dev, 3, rfcsr);
  1692. rt2800_rfcsr_read(rt2x00dev, 6, &rfcsr);
  1693. rt2x00_set_field8(&rfcsr, RFCSR6_R1, rf->rf2);
  1694. rt2800_rfcsr_write(rt2x00dev, 6, rfcsr);
  1695. rt2800_rfcsr_read(rt2x00dev, 12, &rfcsr);
  1696. rt2x00_set_field8(&rfcsr, RFCSR12_TX_POWER, info->default_power1);
  1697. rt2800_rfcsr_write(rt2x00dev, 12, rfcsr);
  1698. rt2800_rfcsr_read(rt2x00dev, 13, &rfcsr);
  1699. rt2x00_set_field8(&rfcsr, RFCSR13_TX_POWER, info->default_power2);
  1700. rt2800_rfcsr_write(rt2x00dev, 13, rfcsr);
  1701. rt2800_rfcsr_read(rt2x00dev, 1, &rfcsr);
  1702. rt2x00_set_field8(&rfcsr, RFCSR1_RX0_PD, 0);
  1703. rt2x00_set_field8(&rfcsr, RFCSR1_RX1_PD,
  1704. rt2x00dev->default_ant.rx_chain_num <= 1);
  1705. rt2x00_set_field8(&rfcsr, RFCSR1_RX2_PD,
  1706. rt2x00dev->default_ant.rx_chain_num <= 2);
  1707. rt2x00_set_field8(&rfcsr, RFCSR1_TX0_PD, 0);
  1708. rt2x00_set_field8(&rfcsr, RFCSR1_TX1_PD,
  1709. rt2x00dev->default_ant.tx_chain_num <= 1);
  1710. rt2x00_set_field8(&rfcsr, RFCSR1_TX2_PD,
  1711. rt2x00dev->default_ant.tx_chain_num <= 2);
  1712. rt2800_rfcsr_write(rt2x00dev, 1, rfcsr);
  1713. rt2800_rfcsr_read(rt2x00dev, 30, &rfcsr);
  1714. rt2x00_set_field8(&rfcsr, RFCSR30_RF_CALIBRATION, 1);
  1715. rt2800_rfcsr_write(rt2x00dev, 30, rfcsr);
  1716. msleep(1);
  1717. rt2x00_set_field8(&rfcsr, RFCSR30_RF_CALIBRATION, 0);
  1718. rt2800_rfcsr_write(rt2x00dev, 30, rfcsr);
  1719. rt2800_rfcsr_read(rt2x00dev, 23, &rfcsr);
  1720. rt2x00_set_field8(&rfcsr, RFCSR23_FREQ_OFFSET, rt2x00dev->freq_offset);
  1721. rt2800_rfcsr_write(rt2x00dev, 23, rfcsr);
  1722. if (rt2x00_rt(rt2x00dev, RT3390)) {
  1723. calib_tx = conf_is_ht40(conf) ? 0x68 : 0x4f;
  1724. calib_rx = conf_is_ht40(conf) ? 0x6f : 0x4f;
  1725. } else {
  1726. if (conf_is_ht40(conf)) {
  1727. calib_tx = drv_data->calibration_bw40;
  1728. calib_rx = drv_data->calibration_bw40;
  1729. } else {
  1730. calib_tx = drv_data->calibration_bw20;
  1731. calib_rx = drv_data->calibration_bw20;
  1732. }
  1733. }
  1734. rt2800_rfcsr_read(rt2x00dev, 24, &rfcsr);
  1735. rt2x00_set_field8(&rfcsr, RFCSR24_TX_CALIB, calib_tx);
  1736. rt2800_rfcsr_write(rt2x00dev, 24, rfcsr);
  1737. rt2800_rfcsr_read(rt2x00dev, 31, &rfcsr);
  1738. rt2x00_set_field8(&rfcsr, RFCSR31_RX_CALIB, calib_rx);
  1739. rt2800_rfcsr_write(rt2x00dev, 31, rfcsr);
  1740. rt2800_rfcsr_read(rt2x00dev, 7, &rfcsr);
  1741. rt2x00_set_field8(&rfcsr, RFCSR7_RF_TUNING, 1);
  1742. rt2800_rfcsr_write(rt2x00dev, 7, rfcsr);
  1743. rt2800_rfcsr_read(rt2x00dev, 30, &rfcsr);
  1744. rt2x00_set_field8(&rfcsr, RFCSR30_RF_CALIBRATION, 1);
  1745. rt2800_rfcsr_write(rt2x00dev, 30, rfcsr);
  1746. msleep(1);
  1747. rt2x00_set_field8(&rfcsr, RFCSR30_RF_CALIBRATION, 0);
  1748. rt2800_rfcsr_write(rt2x00dev, 30, rfcsr);
  1749. }
  1750. static void rt2800_config_channel_rf3052(struct rt2x00_dev *rt2x00dev,
  1751. struct ieee80211_conf *conf,
  1752. struct rf_channel *rf,
  1753. struct channel_info *info)
  1754. {
  1755. struct rt2800_drv_data *drv_data = rt2x00dev->drv_data;
  1756. u8 rfcsr;
  1757. u32 reg;
  1758. if (rf->channel <= 14) {
  1759. rt2800_bbp_write(rt2x00dev, 25, drv_data->bbp25);
  1760. rt2800_bbp_write(rt2x00dev, 26, drv_data->bbp26);
  1761. } else {
  1762. rt2800_bbp_write(rt2x00dev, 25, 0x09);
  1763. rt2800_bbp_write(rt2x00dev, 26, 0xff);
  1764. }
  1765. rt2800_rfcsr_write(rt2x00dev, 2, rf->rf1);
  1766. rt2800_rfcsr_write(rt2x00dev, 3, rf->rf3);
  1767. rt2800_rfcsr_read(rt2x00dev, 6, &rfcsr);
  1768. rt2x00_set_field8(&rfcsr, RFCSR6_R1, rf->rf2);
  1769. if (rf->channel <= 14)
  1770. rt2x00_set_field8(&rfcsr, RFCSR6_TXDIV, 2);
  1771. else
  1772. rt2x00_set_field8(&rfcsr, RFCSR6_TXDIV, 1);
  1773. rt2800_rfcsr_write(rt2x00dev, 6, rfcsr);
  1774. rt2800_rfcsr_read(rt2x00dev, 5, &rfcsr);
  1775. if (rf->channel <= 14)
  1776. rt2x00_set_field8(&rfcsr, RFCSR5_R1, 1);
  1777. else
  1778. rt2x00_set_field8(&rfcsr, RFCSR5_R1, 2);
  1779. rt2800_rfcsr_write(rt2x00dev, 5, rfcsr);
  1780. rt2800_rfcsr_read(rt2x00dev, 12, &rfcsr);
  1781. if (rf->channel <= 14) {
  1782. rt2x00_set_field8(&rfcsr, RFCSR12_DR0, 3);
  1783. rt2x00_set_field8(&rfcsr, RFCSR12_TX_POWER,
  1784. info->default_power1);
  1785. } else {
  1786. rt2x00_set_field8(&rfcsr, RFCSR12_DR0, 7);
  1787. rt2x00_set_field8(&rfcsr, RFCSR12_TX_POWER,
  1788. (info->default_power1 & 0x3) |
  1789. ((info->default_power1 & 0xC) << 1));
  1790. }
  1791. rt2800_rfcsr_write(rt2x00dev, 12, rfcsr);
  1792. rt2800_rfcsr_read(rt2x00dev, 13, &rfcsr);
  1793. if (rf->channel <= 14) {
  1794. rt2x00_set_field8(&rfcsr, RFCSR13_DR0, 3);
  1795. rt2x00_set_field8(&rfcsr, RFCSR13_TX_POWER,
  1796. info->default_power2);
  1797. } else {
  1798. rt2x00_set_field8(&rfcsr, RFCSR13_DR0, 7);
  1799. rt2x00_set_field8(&rfcsr, RFCSR13_TX_POWER,
  1800. (info->default_power2 & 0x3) |
  1801. ((info->default_power2 & 0xC) << 1));
  1802. }
  1803. rt2800_rfcsr_write(rt2x00dev, 13, rfcsr);
  1804. rt2800_rfcsr_read(rt2x00dev, 1, &rfcsr);
  1805. rt2x00_set_field8(&rfcsr, RFCSR1_RX0_PD, 0);
  1806. rt2x00_set_field8(&rfcsr, RFCSR1_TX0_PD, 0);
  1807. rt2x00_set_field8(&rfcsr, RFCSR1_RX1_PD, 0);
  1808. rt2x00_set_field8(&rfcsr, RFCSR1_TX1_PD, 0);
  1809. rt2x00_set_field8(&rfcsr, RFCSR1_RX2_PD, 0);
  1810. rt2x00_set_field8(&rfcsr, RFCSR1_TX2_PD, 0);
  1811. if (test_bit(CAPABILITY_BT_COEXIST, &rt2x00dev->cap_flags)) {
  1812. if (rf->channel <= 14) {
  1813. rt2x00_set_field8(&rfcsr, RFCSR1_RX0_PD, 1);
  1814. rt2x00_set_field8(&rfcsr, RFCSR1_TX0_PD, 1);
  1815. }
  1816. rt2x00_set_field8(&rfcsr, RFCSR1_RX2_PD, 1);
  1817. rt2x00_set_field8(&rfcsr, RFCSR1_TX2_PD, 1);
  1818. } else {
  1819. switch (rt2x00dev->default_ant.tx_chain_num) {
  1820. case 1:
  1821. rt2x00_set_field8(&rfcsr, RFCSR1_TX1_PD, 1);
  1822. case 2:
  1823. rt2x00_set_field8(&rfcsr, RFCSR1_TX2_PD, 1);
  1824. break;
  1825. }
  1826. switch (rt2x00dev->default_ant.rx_chain_num) {
  1827. case 1:
  1828. rt2x00_set_field8(&rfcsr, RFCSR1_RX1_PD, 1);
  1829. case 2:
  1830. rt2x00_set_field8(&rfcsr, RFCSR1_RX2_PD, 1);
  1831. break;
  1832. }
  1833. }
  1834. rt2800_rfcsr_write(rt2x00dev, 1, rfcsr);
  1835. rt2800_rfcsr_read(rt2x00dev, 23, &rfcsr);
  1836. rt2x00_set_field8(&rfcsr, RFCSR23_FREQ_OFFSET, rt2x00dev->freq_offset);
  1837. rt2800_rfcsr_write(rt2x00dev, 23, rfcsr);
  1838. if (conf_is_ht40(conf)) {
  1839. rt2800_rfcsr_write(rt2x00dev, 24, drv_data->calibration_bw40);
  1840. rt2800_rfcsr_write(rt2x00dev, 31, drv_data->calibration_bw40);
  1841. } else {
  1842. rt2800_rfcsr_write(rt2x00dev, 24, drv_data->calibration_bw20);
  1843. rt2800_rfcsr_write(rt2x00dev, 31, drv_data->calibration_bw20);
  1844. }
  1845. if (rf->channel <= 14) {
  1846. rt2800_rfcsr_write(rt2x00dev, 7, 0xd8);
  1847. rt2800_rfcsr_write(rt2x00dev, 9, 0xc3);
  1848. rt2800_rfcsr_write(rt2x00dev, 10, 0xf1);
  1849. rt2800_rfcsr_write(rt2x00dev, 11, 0xb9);
  1850. rt2800_rfcsr_write(rt2x00dev, 15, 0x53);
  1851. rfcsr = 0x4c;
  1852. rt2x00_set_field8(&rfcsr, RFCSR16_TXMIXER_GAIN,
  1853. drv_data->txmixer_gain_24g);
  1854. rt2800_rfcsr_write(rt2x00dev, 16, rfcsr);
  1855. rt2800_rfcsr_write(rt2x00dev, 17, 0x23);
  1856. rt2800_rfcsr_write(rt2x00dev, 19, 0x93);
  1857. rt2800_rfcsr_write(rt2x00dev, 20, 0xb3);
  1858. rt2800_rfcsr_write(rt2x00dev, 25, 0x15);
  1859. rt2800_rfcsr_write(rt2x00dev, 26, 0x85);
  1860. rt2800_rfcsr_write(rt2x00dev, 27, 0x00);
  1861. rt2800_rfcsr_write(rt2x00dev, 29, 0x9b);
  1862. } else {
  1863. rt2800_rfcsr_read(rt2x00dev, 7, &rfcsr);
  1864. rt2x00_set_field8(&rfcsr, RFCSR7_BIT2, 1);
  1865. rt2x00_set_field8(&rfcsr, RFCSR7_BIT3, 0);
  1866. rt2x00_set_field8(&rfcsr, RFCSR7_BIT4, 1);
  1867. rt2x00_set_field8(&rfcsr, RFCSR7_BITS67, 0);
  1868. rt2800_rfcsr_write(rt2x00dev, 7, rfcsr);
  1869. rt2800_rfcsr_write(rt2x00dev, 9, 0xc0);
  1870. rt2800_rfcsr_write(rt2x00dev, 10, 0xf1);
  1871. rt2800_rfcsr_write(rt2x00dev, 11, 0x00);
  1872. rt2800_rfcsr_write(rt2x00dev, 15, 0x43);
  1873. rfcsr = 0x7a;
  1874. rt2x00_set_field8(&rfcsr, RFCSR16_TXMIXER_GAIN,
  1875. drv_data->txmixer_gain_5g);
  1876. rt2800_rfcsr_write(rt2x00dev, 16, rfcsr);
  1877. rt2800_rfcsr_write(rt2x00dev, 17, 0x23);
  1878. if (rf->channel <= 64) {
  1879. rt2800_rfcsr_write(rt2x00dev, 19, 0xb7);
  1880. rt2800_rfcsr_write(rt2x00dev, 20, 0xf6);
  1881. rt2800_rfcsr_write(rt2x00dev, 25, 0x3d);
  1882. } else if (rf->channel <= 128) {
  1883. rt2800_rfcsr_write(rt2x00dev, 19, 0x74);
  1884. rt2800_rfcsr_write(rt2x00dev, 20, 0xf4);
  1885. rt2800_rfcsr_write(rt2x00dev, 25, 0x01);
  1886. } else {
  1887. rt2800_rfcsr_write(rt2x00dev, 19, 0x72);
  1888. rt2800_rfcsr_write(rt2x00dev, 20, 0xf3);
  1889. rt2800_rfcsr_write(rt2x00dev, 25, 0x01);
  1890. }
  1891. rt2800_rfcsr_write(rt2x00dev, 26, 0x87);
  1892. rt2800_rfcsr_write(rt2x00dev, 27, 0x01);
  1893. rt2800_rfcsr_write(rt2x00dev, 29, 0x9f);
  1894. }
  1895. rt2800_register_read(rt2x00dev, GPIO_CTRL, &reg);
  1896. rt2x00_set_field32(&reg, GPIO_CTRL_DIR7, 0);
  1897. if (rf->channel <= 14)
  1898. rt2x00_set_field32(&reg, GPIO_CTRL_VAL7, 1);
  1899. else
  1900. rt2x00_set_field32(&reg, GPIO_CTRL_VAL7, 0);
  1901. rt2800_register_write(rt2x00dev, GPIO_CTRL, reg);
  1902. rt2800_rfcsr_read(rt2x00dev, 7, &rfcsr);
  1903. rt2x00_set_field8(&rfcsr, RFCSR7_RF_TUNING, 1);
  1904. rt2800_rfcsr_write(rt2x00dev, 7, rfcsr);
  1905. }
  1906. static void rt2800_config_channel_rf3053(struct rt2x00_dev *rt2x00dev,
  1907. struct ieee80211_conf *conf,
  1908. struct rf_channel *rf,
  1909. struct channel_info *info)
  1910. {
  1911. struct rt2800_drv_data *drv_data = rt2x00dev->drv_data;
  1912. u8 txrx_agc_fc;
  1913. u8 txrx_h20m;
  1914. u8 rfcsr;
  1915. u8 bbp;
  1916. const bool txbf_enabled = false; /* TODO */
  1917. /* TODO: use TX{0,1,2}FinePowerControl values from EEPROM */
  1918. rt2800_bbp_read(rt2x00dev, 109, &bbp);
  1919. rt2x00_set_field8(&bbp, BBP109_TX0_POWER, 0);
  1920. rt2x00_set_field8(&bbp, BBP109_TX1_POWER, 0);
  1921. rt2800_bbp_write(rt2x00dev, 109, bbp);
  1922. rt2800_bbp_read(rt2x00dev, 110, &bbp);
  1923. rt2x00_set_field8(&bbp, BBP110_TX2_POWER, 0);
  1924. rt2800_bbp_write(rt2x00dev, 110, bbp);
  1925. if (rf->channel <= 14) {
  1926. /* Restore BBP 25 & 26 for 2.4 GHz */
  1927. rt2800_bbp_write(rt2x00dev, 25, drv_data->bbp25);
  1928. rt2800_bbp_write(rt2x00dev, 26, drv_data->bbp26);
  1929. } else {
  1930. /* Hard code BBP 25 & 26 for 5GHz */
  1931. /* Enable IQ Phase correction */
  1932. rt2800_bbp_write(rt2x00dev, 25, 0x09);
  1933. /* Setup IQ Phase correction value */
  1934. rt2800_bbp_write(rt2x00dev, 26, 0xff);
  1935. }
  1936. rt2800_rfcsr_write(rt2x00dev, 8, rf->rf1);
  1937. rt2800_rfcsr_write(rt2x00dev, 9, rf->rf3 & 0xf);
  1938. rt2800_rfcsr_read(rt2x00dev, 11, &rfcsr);
  1939. rt2x00_set_field8(&rfcsr, RFCSR11_R, (rf->rf2 & 0x3));
  1940. rt2800_rfcsr_write(rt2x00dev, 11, rfcsr);
  1941. rt2800_rfcsr_read(rt2x00dev, 11, &rfcsr);
  1942. rt2x00_set_field8(&rfcsr, RFCSR11_PLL_IDOH, 1);
  1943. if (rf->channel <= 14)
  1944. rt2x00_set_field8(&rfcsr, RFCSR11_PLL_MOD, 1);
  1945. else
  1946. rt2x00_set_field8(&rfcsr, RFCSR11_PLL_MOD, 2);
  1947. rt2800_rfcsr_write(rt2x00dev, 11, rfcsr);
  1948. rt2800_rfcsr_read(rt2x00dev, 53, &rfcsr);
  1949. if (rf->channel <= 14) {
  1950. rfcsr = 0;
  1951. rt2x00_set_field8(&rfcsr, RFCSR53_TX_POWER,
  1952. info->default_power1 & 0x1f);
  1953. } else {
  1954. if (rt2x00_is_usb(rt2x00dev))
  1955. rfcsr = 0x40;
  1956. rt2x00_set_field8(&rfcsr, RFCSR53_TX_POWER,
  1957. ((info->default_power1 & 0x18) << 1) |
  1958. (info->default_power1 & 7));
  1959. }
  1960. rt2800_rfcsr_write(rt2x00dev, 53, rfcsr);
  1961. rt2800_rfcsr_read(rt2x00dev, 55, &rfcsr);
  1962. if (rf->channel <= 14) {
  1963. rfcsr = 0;
  1964. rt2x00_set_field8(&rfcsr, RFCSR55_TX_POWER,
  1965. info->default_power2 & 0x1f);
  1966. } else {
  1967. if (rt2x00_is_usb(rt2x00dev))
  1968. rfcsr = 0x40;
  1969. rt2x00_set_field8(&rfcsr, RFCSR55_TX_POWER,
  1970. ((info->default_power2 & 0x18) << 1) |
  1971. (info->default_power2 & 7));
  1972. }
  1973. rt2800_rfcsr_write(rt2x00dev, 55, rfcsr);
  1974. rt2800_rfcsr_read(rt2x00dev, 54, &rfcsr);
  1975. if (rf->channel <= 14) {
  1976. rfcsr = 0;
  1977. rt2x00_set_field8(&rfcsr, RFCSR54_TX_POWER,
  1978. info->default_power3 & 0x1f);
  1979. } else {
  1980. if (rt2x00_is_usb(rt2x00dev))
  1981. rfcsr = 0x40;
  1982. rt2x00_set_field8(&rfcsr, RFCSR54_TX_POWER,
  1983. ((info->default_power3 & 0x18) << 1) |
  1984. (info->default_power3 & 7));
  1985. }
  1986. rt2800_rfcsr_write(rt2x00dev, 54, rfcsr);
  1987. rt2800_rfcsr_read(rt2x00dev, 1, &rfcsr);
  1988. rt2x00_set_field8(&rfcsr, RFCSR1_RX0_PD, 0);
  1989. rt2x00_set_field8(&rfcsr, RFCSR1_TX0_PD, 0);
  1990. rt2x00_set_field8(&rfcsr, RFCSR1_RX1_PD, 0);
  1991. rt2x00_set_field8(&rfcsr, RFCSR1_TX1_PD, 0);
  1992. rt2x00_set_field8(&rfcsr, RFCSR1_RX2_PD, 0);
  1993. rt2x00_set_field8(&rfcsr, RFCSR1_TX2_PD, 0);
  1994. rt2x00_set_field8(&rfcsr, RFCSR1_RF_BLOCK_EN, 1);
  1995. rt2x00_set_field8(&rfcsr, RFCSR1_PLL_PD, 1);
  1996. switch (rt2x00dev->default_ant.tx_chain_num) {
  1997. case 3:
  1998. rt2x00_set_field8(&rfcsr, RFCSR1_TX2_PD, 1);
  1999. /* fallthrough */
  2000. case 2:
  2001. rt2x00_set_field8(&rfcsr, RFCSR1_TX1_PD, 1);
  2002. /* fallthrough */
  2003. case 1:
  2004. rt2x00_set_field8(&rfcsr, RFCSR1_TX0_PD, 1);
  2005. break;
  2006. }
  2007. switch (rt2x00dev->default_ant.rx_chain_num) {
  2008. case 3:
  2009. rt2x00_set_field8(&rfcsr, RFCSR1_RX2_PD, 1);
  2010. /* fallthrough */
  2011. case 2:
  2012. rt2x00_set_field8(&rfcsr, RFCSR1_RX1_PD, 1);
  2013. /* fallthrough */
  2014. case 1:
  2015. rt2x00_set_field8(&rfcsr, RFCSR1_RX0_PD, 1);
  2016. break;
  2017. }
  2018. rt2800_rfcsr_write(rt2x00dev, 1, rfcsr);
  2019. /* TODO: frequency calibration? */
  2020. if (conf_is_ht40(conf)) {
  2021. txrx_agc_fc = rt2x00_get_field8(drv_data->calibration_bw40,
  2022. RFCSR24_TX_AGC_FC);
  2023. txrx_h20m = rt2x00_get_field8(drv_data->calibration_bw40,
  2024. RFCSR24_TX_H20M);
  2025. } else {
  2026. txrx_agc_fc = rt2x00_get_field8(drv_data->calibration_bw20,
  2027. RFCSR24_TX_AGC_FC);
  2028. txrx_h20m = rt2x00_get_field8(drv_data->calibration_bw20,
  2029. RFCSR24_TX_H20M);
  2030. }
  2031. /* NOTE: the reference driver does not writes the new value
  2032. * back to RFCSR 32
  2033. */
  2034. rt2800_rfcsr_read(rt2x00dev, 32, &rfcsr);
  2035. rt2x00_set_field8(&rfcsr, RFCSR32_TX_AGC_FC, txrx_agc_fc);
  2036. if (rf->channel <= 14)
  2037. rfcsr = 0xa0;
  2038. else
  2039. rfcsr = 0x80;
  2040. rt2800_rfcsr_write(rt2x00dev, 31, rfcsr);
  2041. rt2800_rfcsr_read(rt2x00dev, 30, &rfcsr);
  2042. rt2x00_set_field8(&rfcsr, RFCSR30_TX_H20M, txrx_h20m);
  2043. rt2x00_set_field8(&rfcsr, RFCSR30_RX_H20M, txrx_h20m);
  2044. rt2800_rfcsr_write(rt2x00dev, 30, rfcsr);
  2045. /* Band selection */
  2046. rt2800_rfcsr_read(rt2x00dev, 36, &rfcsr);
  2047. if (rf->channel <= 14)
  2048. rt2x00_set_field8(&rfcsr, RFCSR36_RF_BS, 1);
  2049. else
  2050. rt2x00_set_field8(&rfcsr, RFCSR36_RF_BS, 0);
  2051. rt2800_rfcsr_write(rt2x00dev, 36, rfcsr);
  2052. rt2800_rfcsr_read(rt2x00dev, 34, &rfcsr);
  2053. if (rf->channel <= 14)
  2054. rfcsr = 0x3c;
  2055. else
  2056. rfcsr = 0x20;
  2057. rt2800_rfcsr_write(rt2x00dev, 34, rfcsr);
  2058. rt2800_rfcsr_read(rt2x00dev, 12, &rfcsr);
  2059. if (rf->channel <= 14)
  2060. rfcsr = 0x1a;
  2061. else
  2062. rfcsr = 0x12;
  2063. rt2800_rfcsr_write(rt2x00dev, 12, rfcsr);
  2064. rt2800_rfcsr_read(rt2x00dev, 6, &rfcsr);
  2065. if (rf->channel >= 1 && rf->channel <= 14)
  2066. rt2x00_set_field8(&rfcsr, RFCSR6_VCO_IC, 1);
  2067. else if (rf->channel >= 36 && rf->channel <= 64)
  2068. rt2x00_set_field8(&rfcsr, RFCSR6_VCO_IC, 2);
  2069. else if (rf->channel >= 100 && rf->channel <= 128)
  2070. rt2x00_set_field8(&rfcsr, RFCSR6_VCO_IC, 2);
  2071. else
  2072. rt2x00_set_field8(&rfcsr, RFCSR6_VCO_IC, 1);
  2073. rt2800_rfcsr_write(rt2x00dev, 6, rfcsr);
  2074. rt2800_rfcsr_read(rt2x00dev, 30, &rfcsr);
  2075. rt2x00_set_field8(&rfcsr, RFCSR30_RX_VCM, 2);
  2076. rt2800_rfcsr_write(rt2x00dev, 30, rfcsr);
  2077. rt2800_rfcsr_write(rt2x00dev, 46, 0x60);
  2078. if (rf->channel <= 14) {
  2079. rt2800_rfcsr_write(rt2x00dev, 10, 0xd3);
  2080. rt2800_rfcsr_write(rt2x00dev, 13, 0x12);
  2081. } else {
  2082. rt2800_rfcsr_write(rt2x00dev, 10, 0xd8);
  2083. rt2800_rfcsr_write(rt2x00dev, 13, 0x23);
  2084. }
  2085. rt2800_rfcsr_read(rt2x00dev, 51, &rfcsr);
  2086. rt2x00_set_field8(&rfcsr, RFCSR51_BITS01, 1);
  2087. rt2800_rfcsr_write(rt2x00dev, 51, rfcsr);
  2088. rt2800_rfcsr_read(rt2x00dev, 51, &rfcsr);
  2089. if (rf->channel <= 14) {
  2090. rt2x00_set_field8(&rfcsr, RFCSR51_BITS24, 5);
  2091. rt2x00_set_field8(&rfcsr, RFCSR51_BITS57, 3);
  2092. } else {
  2093. rt2x00_set_field8(&rfcsr, RFCSR51_BITS24, 4);
  2094. rt2x00_set_field8(&rfcsr, RFCSR51_BITS57, 2);
  2095. }
  2096. rt2800_rfcsr_write(rt2x00dev, 51, rfcsr);
  2097. rt2800_rfcsr_read(rt2x00dev, 49, &rfcsr);
  2098. if (rf->channel <= 14)
  2099. rt2x00_set_field8(&rfcsr, RFCSR49_TX_LO1_IC, 3);
  2100. else
  2101. rt2x00_set_field8(&rfcsr, RFCSR49_TX_LO1_IC, 2);
  2102. if (txbf_enabled)
  2103. rt2x00_set_field8(&rfcsr, RFCSR49_TX_DIV, 1);
  2104. rt2800_rfcsr_write(rt2x00dev, 49, rfcsr);
  2105. rt2800_rfcsr_read(rt2x00dev, 50, &rfcsr);
  2106. rt2x00_set_field8(&rfcsr, RFCSR50_TX_LO1_EN, 0);
  2107. rt2800_rfcsr_write(rt2x00dev, 50, rfcsr);
  2108. rt2800_rfcsr_read(rt2x00dev, 57, &rfcsr);
  2109. if (rf->channel <= 14)
  2110. rt2x00_set_field8(&rfcsr, RFCSR57_DRV_CC, 0x1b);
  2111. else
  2112. rt2x00_set_field8(&rfcsr, RFCSR57_DRV_CC, 0x0f);
  2113. rt2800_rfcsr_write(rt2x00dev, 57, rfcsr);
  2114. if (rf->channel <= 14) {
  2115. rt2800_rfcsr_write(rt2x00dev, 44, 0x93);
  2116. rt2800_rfcsr_write(rt2x00dev, 52, 0x45);
  2117. } else {
  2118. rt2800_rfcsr_write(rt2x00dev, 44, 0x9b);
  2119. rt2800_rfcsr_write(rt2x00dev, 52, 0x05);
  2120. }
  2121. /* Initiate VCO calibration */
  2122. rt2800_rfcsr_read(rt2x00dev, 3, &rfcsr);
  2123. if (rf->channel <= 14) {
  2124. rt2x00_set_field8(&rfcsr, RFCSR3_VCOCAL_EN, 1);
  2125. } else {
  2126. rt2x00_set_field8(&rfcsr, RFCSR3_BIT1, 1);
  2127. rt2x00_set_field8(&rfcsr, RFCSR3_BIT2, 1);
  2128. rt2x00_set_field8(&rfcsr, RFCSR3_BIT3, 1);
  2129. rt2x00_set_field8(&rfcsr, RFCSR3_BIT4, 1);
  2130. rt2x00_set_field8(&rfcsr, RFCSR3_BIT5, 1);
  2131. rt2x00_set_field8(&rfcsr, RFCSR3_VCOCAL_EN, 1);
  2132. }
  2133. rt2800_rfcsr_write(rt2x00dev, 3, rfcsr);
  2134. if (rf->channel >= 1 && rf->channel <= 14) {
  2135. rfcsr = 0x23;
  2136. if (txbf_enabled)
  2137. rt2x00_set_field8(&rfcsr, RFCSR39_RX_DIV, 1);
  2138. rt2800_rfcsr_write(rt2x00dev, 39, rfcsr);
  2139. rt2800_rfcsr_write(rt2x00dev, 45, 0xbb);
  2140. } else if (rf->channel >= 36 && rf->channel <= 64) {
  2141. rfcsr = 0x36;
  2142. if (txbf_enabled)
  2143. rt2x00_set_field8(&rfcsr, RFCSR39_RX_DIV, 1);
  2144. rt2800_rfcsr_write(rt2x00dev, 39, 0x36);
  2145. rt2800_rfcsr_write(rt2x00dev, 45, 0xeb);
  2146. } else if (rf->channel >= 100 && rf->channel <= 128) {
  2147. rfcsr = 0x32;
  2148. if (txbf_enabled)
  2149. rt2x00_set_field8(&rfcsr, RFCSR39_RX_DIV, 1);
  2150. rt2800_rfcsr_write(rt2x00dev, 39, rfcsr);
  2151. rt2800_rfcsr_write(rt2x00dev, 45, 0xb3);
  2152. } else {
  2153. rfcsr = 0x30;
  2154. if (txbf_enabled)
  2155. rt2x00_set_field8(&rfcsr, RFCSR39_RX_DIV, 1);
  2156. rt2800_rfcsr_write(rt2x00dev, 39, rfcsr);
  2157. rt2800_rfcsr_write(rt2x00dev, 45, 0x9b);
  2158. }
  2159. }
  2160. #define POWER_BOUND 0x27
  2161. #define POWER_BOUND_5G 0x2b
  2162. #define FREQ_OFFSET_BOUND 0x5f
  2163. static void rt2800_adjust_freq_offset(struct rt2x00_dev *rt2x00dev)
  2164. {
  2165. u8 rfcsr;
  2166. rt2800_rfcsr_read(rt2x00dev, 17, &rfcsr);
  2167. if (rt2x00dev->freq_offset > FREQ_OFFSET_BOUND)
  2168. rt2x00_set_field8(&rfcsr, RFCSR17_CODE, FREQ_OFFSET_BOUND);
  2169. else
  2170. rt2x00_set_field8(&rfcsr, RFCSR17_CODE, rt2x00dev->freq_offset);
  2171. rt2800_rfcsr_write(rt2x00dev, 17, rfcsr);
  2172. }
  2173. static void rt2800_config_channel_rf3290(struct rt2x00_dev *rt2x00dev,
  2174. struct ieee80211_conf *conf,
  2175. struct rf_channel *rf,
  2176. struct channel_info *info)
  2177. {
  2178. u8 rfcsr;
  2179. rt2800_rfcsr_write(rt2x00dev, 8, rf->rf1);
  2180. rt2800_rfcsr_write(rt2x00dev, 9, rf->rf3);
  2181. rt2800_rfcsr_read(rt2x00dev, 11, &rfcsr);
  2182. rt2x00_set_field8(&rfcsr, RFCSR11_R, rf->rf2);
  2183. rt2800_rfcsr_write(rt2x00dev, 11, rfcsr);
  2184. rt2800_rfcsr_read(rt2x00dev, 49, &rfcsr);
  2185. if (info->default_power1 > POWER_BOUND)
  2186. rt2x00_set_field8(&rfcsr, RFCSR49_TX, POWER_BOUND);
  2187. else
  2188. rt2x00_set_field8(&rfcsr, RFCSR49_TX, info->default_power1);
  2189. rt2800_rfcsr_write(rt2x00dev, 49, rfcsr);
  2190. rt2800_adjust_freq_offset(rt2x00dev);
  2191. if (rf->channel <= 14) {
  2192. if (rf->channel == 6)
  2193. rt2800_bbp_write(rt2x00dev, 68, 0x0c);
  2194. else
  2195. rt2800_bbp_write(rt2x00dev, 68, 0x0b);
  2196. if (rf->channel >= 1 && rf->channel <= 6)
  2197. rt2800_bbp_write(rt2x00dev, 59, 0x0f);
  2198. else if (rf->channel >= 7 && rf->channel <= 11)
  2199. rt2800_bbp_write(rt2x00dev, 59, 0x0e);
  2200. else if (rf->channel >= 12 && rf->channel <= 14)
  2201. rt2800_bbp_write(rt2x00dev, 59, 0x0d);
  2202. }
  2203. }
  2204. static void rt2800_config_channel_rf3322(struct rt2x00_dev *rt2x00dev,
  2205. struct ieee80211_conf *conf,
  2206. struct rf_channel *rf,
  2207. struct channel_info *info)
  2208. {
  2209. u8 rfcsr;
  2210. rt2800_rfcsr_write(rt2x00dev, 8, rf->rf1);
  2211. rt2800_rfcsr_write(rt2x00dev, 9, rf->rf3);
  2212. rt2800_rfcsr_write(rt2x00dev, 11, 0x42);
  2213. rt2800_rfcsr_write(rt2x00dev, 12, 0x1c);
  2214. rt2800_rfcsr_write(rt2x00dev, 13, 0x00);
  2215. if (info->default_power1 > POWER_BOUND)
  2216. rt2800_rfcsr_write(rt2x00dev, 47, POWER_BOUND);
  2217. else
  2218. rt2800_rfcsr_write(rt2x00dev, 47, info->default_power1);
  2219. if (info->default_power2 > POWER_BOUND)
  2220. rt2800_rfcsr_write(rt2x00dev, 48, POWER_BOUND);
  2221. else
  2222. rt2800_rfcsr_write(rt2x00dev, 48, info->default_power2);
  2223. rt2800_adjust_freq_offset(rt2x00dev);
  2224. rt2800_rfcsr_read(rt2x00dev, 1, &rfcsr);
  2225. rt2x00_set_field8(&rfcsr, RFCSR1_RX0_PD, 1);
  2226. rt2x00_set_field8(&rfcsr, RFCSR1_TX0_PD, 1);
  2227. if ( rt2x00dev->default_ant.tx_chain_num == 2 )
  2228. rt2x00_set_field8(&rfcsr, RFCSR1_TX1_PD, 1);
  2229. else
  2230. rt2x00_set_field8(&rfcsr, RFCSR1_TX1_PD, 0);
  2231. if ( rt2x00dev->default_ant.rx_chain_num == 2 )
  2232. rt2x00_set_field8(&rfcsr, RFCSR1_RX1_PD, 1);
  2233. else
  2234. rt2x00_set_field8(&rfcsr, RFCSR1_RX1_PD, 0);
  2235. rt2x00_set_field8(&rfcsr, RFCSR1_RX2_PD, 0);
  2236. rt2x00_set_field8(&rfcsr, RFCSR1_TX2_PD, 0);
  2237. rt2800_rfcsr_write(rt2x00dev, 1, rfcsr);
  2238. rt2800_rfcsr_write(rt2x00dev, 31, 80);
  2239. }
  2240. static void rt2800_config_channel_rf53xx(struct rt2x00_dev *rt2x00dev,
  2241. struct ieee80211_conf *conf,
  2242. struct rf_channel *rf,
  2243. struct channel_info *info)
  2244. {
  2245. u8 rfcsr;
  2246. rt2800_rfcsr_write(rt2x00dev, 8, rf->rf1);
  2247. rt2800_rfcsr_write(rt2x00dev, 9, rf->rf3);
  2248. rt2800_rfcsr_read(rt2x00dev, 11, &rfcsr);
  2249. rt2x00_set_field8(&rfcsr, RFCSR11_R, rf->rf2);
  2250. rt2800_rfcsr_write(rt2x00dev, 11, rfcsr);
  2251. rt2800_rfcsr_read(rt2x00dev, 49, &rfcsr);
  2252. if (info->default_power1 > POWER_BOUND)
  2253. rt2x00_set_field8(&rfcsr, RFCSR49_TX, POWER_BOUND);
  2254. else
  2255. rt2x00_set_field8(&rfcsr, RFCSR49_TX, info->default_power1);
  2256. rt2800_rfcsr_write(rt2x00dev, 49, rfcsr);
  2257. if (rt2x00_rt(rt2x00dev, RT5392)) {
  2258. rt2800_rfcsr_read(rt2x00dev, 50, &rfcsr);
  2259. if (info->default_power1 > POWER_BOUND)
  2260. rt2x00_set_field8(&rfcsr, RFCSR50_TX, POWER_BOUND);
  2261. else
  2262. rt2x00_set_field8(&rfcsr, RFCSR50_TX,
  2263. info->default_power2);
  2264. rt2800_rfcsr_write(rt2x00dev, 50, rfcsr);
  2265. }
  2266. rt2800_rfcsr_read(rt2x00dev, 1, &rfcsr);
  2267. if (rt2x00_rt(rt2x00dev, RT5392)) {
  2268. rt2x00_set_field8(&rfcsr, RFCSR1_RX1_PD, 1);
  2269. rt2x00_set_field8(&rfcsr, RFCSR1_TX1_PD, 1);
  2270. }
  2271. rt2x00_set_field8(&rfcsr, RFCSR1_RF_BLOCK_EN, 1);
  2272. rt2x00_set_field8(&rfcsr, RFCSR1_PLL_PD, 1);
  2273. rt2x00_set_field8(&rfcsr, RFCSR1_RX0_PD, 1);
  2274. rt2x00_set_field8(&rfcsr, RFCSR1_TX0_PD, 1);
  2275. rt2800_rfcsr_write(rt2x00dev, 1, rfcsr);
  2276. rt2800_adjust_freq_offset(rt2x00dev);
  2277. if (rf->channel <= 14) {
  2278. int idx = rf->channel-1;
  2279. if (test_bit(CAPABILITY_BT_COEXIST, &rt2x00dev->cap_flags)) {
  2280. if (rt2x00_rt_rev_gte(rt2x00dev, RT5390, REV_RT5390F)) {
  2281. /* r55/r59 value array of channel 1~14 */
  2282. static const char r55_bt_rev[] = {0x83, 0x83,
  2283. 0x83, 0x73, 0x73, 0x63, 0x53, 0x53,
  2284. 0x53, 0x43, 0x43, 0x43, 0x43, 0x43};
  2285. static const char r59_bt_rev[] = {0x0e, 0x0e,
  2286. 0x0e, 0x0e, 0x0e, 0x0b, 0x0a, 0x09,
  2287. 0x07, 0x07, 0x07, 0x07, 0x07, 0x07};
  2288. rt2800_rfcsr_write(rt2x00dev, 55,
  2289. r55_bt_rev[idx]);
  2290. rt2800_rfcsr_write(rt2x00dev, 59,
  2291. r59_bt_rev[idx]);
  2292. } else {
  2293. static const char r59_bt[] = {0x8b, 0x8b, 0x8b,
  2294. 0x8b, 0x8b, 0x8b, 0x8b, 0x8a, 0x89,
  2295. 0x88, 0x88, 0x86, 0x85, 0x84};
  2296. rt2800_rfcsr_write(rt2x00dev, 59, r59_bt[idx]);
  2297. }
  2298. } else {
  2299. if (rt2x00_rt_rev_gte(rt2x00dev, RT5390, REV_RT5390F)) {
  2300. static const char r55_nonbt_rev[] = {0x23, 0x23,
  2301. 0x23, 0x23, 0x13, 0x13, 0x03, 0x03,
  2302. 0x03, 0x03, 0x03, 0x03, 0x03, 0x03};
  2303. static const char r59_nonbt_rev[] = {0x07, 0x07,
  2304. 0x07, 0x07, 0x07, 0x07, 0x07, 0x07,
  2305. 0x07, 0x07, 0x06, 0x05, 0x04, 0x04};
  2306. rt2800_rfcsr_write(rt2x00dev, 55,
  2307. r55_nonbt_rev[idx]);
  2308. rt2800_rfcsr_write(rt2x00dev, 59,
  2309. r59_nonbt_rev[idx]);
  2310. } else if (rt2x00_rt(rt2x00dev, RT5390) ||
  2311. rt2x00_rt(rt2x00dev, RT5392)) {
  2312. static const char r59_non_bt[] = {0x8f, 0x8f,
  2313. 0x8f, 0x8f, 0x8f, 0x8f, 0x8f, 0x8d,
  2314. 0x8a, 0x88, 0x88, 0x87, 0x87, 0x86};
  2315. rt2800_rfcsr_write(rt2x00dev, 59,
  2316. r59_non_bt[idx]);
  2317. }
  2318. }
  2319. }
  2320. }
  2321. static void rt2800_config_channel_rf55xx(struct rt2x00_dev *rt2x00dev,
  2322. struct ieee80211_conf *conf,
  2323. struct rf_channel *rf,
  2324. struct channel_info *info)
  2325. {
  2326. u8 rfcsr, ep_reg;
  2327. u32 reg;
  2328. int power_bound;
  2329. /* TODO */
  2330. const bool is_11b = false;
  2331. const bool is_type_ep = false;
  2332. rt2800_register_read(rt2x00dev, LDO_CFG0, &reg);
  2333. rt2x00_set_field32(&reg, LDO_CFG0_LDO_CORE_VLEVEL,
  2334. (rf->channel > 14 || conf_is_ht40(conf)) ? 5 : 0);
  2335. rt2800_register_write(rt2x00dev, LDO_CFG0, reg);
  2336. /* Order of values on rf_channel entry: N, K, mod, R */
  2337. rt2800_rfcsr_write(rt2x00dev, 8, rf->rf1 & 0xff);
  2338. rt2800_rfcsr_read(rt2x00dev, 9, &rfcsr);
  2339. rt2x00_set_field8(&rfcsr, RFCSR9_K, rf->rf2 & 0xf);
  2340. rt2x00_set_field8(&rfcsr, RFCSR9_N, (rf->rf1 & 0x100) >> 8);
  2341. rt2x00_set_field8(&rfcsr, RFCSR9_MOD, ((rf->rf3 - 8) & 0x4) >> 2);
  2342. rt2800_rfcsr_write(rt2x00dev, 9, rfcsr);
  2343. rt2800_rfcsr_read(rt2x00dev, 11, &rfcsr);
  2344. rt2x00_set_field8(&rfcsr, RFCSR11_R, rf->rf4 - 1);
  2345. rt2x00_set_field8(&rfcsr, RFCSR11_MOD, (rf->rf3 - 8) & 0x3);
  2346. rt2800_rfcsr_write(rt2x00dev, 11, rfcsr);
  2347. if (rf->channel <= 14) {
  2348. rt2800_rfcsr_write(rt2x00dev, 10, 0x90);
  2349. /* FIXME: RF11 owerwrite ? */
  2350. rt2800_rfcsr_write(rt2x00dev, 11, 0x4A);
  2351. rt2800_rfcsr_write(rt2x00dev, 12, 0x52);
  2352. rt2800_rfcsr_write(rt2x00dev, 13, 0x42);
  2353. rt2800_rfcsr_write(rt2x00dev, 22, 0x40);
  2354. rt2800_rfcsr_write(rt2x00dev, 24, 0x4A);
  2355. rt2800_rfcsr_write(rt2x00dev, 25, 0x80);
  2356. rt2800_rfcsr_write(rt2x00dev, 27, 0x42);
  2357. rt2800_rfcsr_write(rt2x00dev, 36, 0x80);
  2358. rt2800_rfcsr_write(rt2x00dev, 37, 0x08);
  2359. rt2800_rfcsr_write(rt2x00dev, 38, 0x89);
  2360. rt2800_rfcsr_write(rt2x00dev, 39, 0x1B);
  2361. rt2800_rfcsr_write(rt2x00dev, 40, 0x0D);
  2362. rt2800_rfcsr_write(rt2x00dev, 41, 0x9B);
  2363. rt2800_rfcsr_write(rt2x00dev, 42, 0xD5);
  2364. rt2800_rfcsr_write(rt2x00dev, 43, 0x72);
  2365. rt2800_rfcsr_write(rt2x00dev, 44, 0x0E);
  2366. rt2800_rfcsr_write(rt2x00dev, 45, 0xA2);
  2367. rt2800_rfcsr_write(rt2x00dev, 46, 0x6B);
  2368. rt2800_rfcsr_write(rt2x00dev, 48, 0x10);
  2369. rt2800_rfcsr_write(rt2x00dev, 51, 0x3E);
  2370. rt2800_rfcsr_write(rt2x00dev, 52, 0x48);
  2371. rt2800_rfcsr_write(rt2x00dev, 54, 0x38);
  2372. rt2800_rfcsr_write(rt2x00dev, 56, 0xA1);
  2373. rt2800_rfcsr_write(rt2x00dev, 57, 0x00);
  2374. rt2800_rfcsr_write(rt2x00dev, 58, 0x39);
  2375. rt2800_rfcsr_write(rt2x00dev, 60, 0x45);
  2376. rt2800_rfcsr_write(rt2x00dev, 61, 0x91);
  2377. rt2800_rfcsr_write(rt2x00dev, 62, 0x39);
  2378. /* TODO RF27 <- tssi */
  2379. rfcsr = rf->channel <= 10 ? 0x07 : 0x06;
  2380. rt2800_rfcsr_write(rt2x00dev, 23, rfcsr);
  2381. rt2800_rfcsr_write(rt2x00dev, 59, rfcsr);
  2382. if (is_11b) {
  2383. /* CCK */
  2384. rt2800_rfcsr_write(rt2x00dev, 31, 0xF8);
  2385. rt2800_rfcsr_write(rt2x00dev, 32, 0xC0);
  2386. if (is_type_ep)
  2387. rt2800_rfcsr_write(rt2x00dev, 55, 0x06);
  2388. else
  2389. rt2800_rfcsr_write(rt2x00dev, 55, 0x47);
  2390. } else {
  2391. /* OFDM */
  2392. if (is_type_ep)
  2393. rt2800_rfcsr_write(rt2x00dev, 55, 0x03);
  2394. else
  2395. rt2800_rfcsr_write(rt2x00dev, 55, 0x43);
  2396. }
  2397. power_bound = POWER_BOUND;
  2398. ep_reg = 0x2;
  2399. } else {
  2400. rt2800_rfcsr_write(rt2x00dev, 10, 0x97);
  2401. /* FIMXE: RF11 overwrite */
  2402. rt2800_rfcsr_write(rt2x00dev, 11, 0x40);
  2403. rt2800_rfcsr_write(rt2x00dev, 25, 0xBF);
  2404. rt2800_rfcsr_write(rt2x00dev, 27, 0x42);
  2405. rt2800_rfcsr_write(rt2x00dev, 36, 0x00);
  2406. rt2800_rfcsr_write(rt2x00dev, 37, 0x04);
  2407. rt2800_rfcsr_write(rt2x00dev, 38, 0x85);
  2408. rt2800_rfcsr_write(rt2x00dev, 40, 0x42);
  2409. rt2800_rfcsr_write(rt2x00dev, 41, 0xBB);
  2410. rt2800_rfcsr_write(rt2x00dev, 42, 0xD7);
  2411. rt2800_rfcsr_write(rt2x00dev, 45, 0x41);
  2412. rt2800_rfcsr_write(rt2x00dev, 48, 0x00);
  2413. rt2800_rfcsr_write(rt2x00dev, 57, 0x77);
  2414. rt2800_rfcsr_write(rt2x00dev, 60, 0x05);
  2415. rt2800_rfcsr_write(rt2x00dev, 61, 0x01);
  2416. /* TODO RF27 <- tssi */
  2417. if (rf->channel >= 36 && rf->channel <= 64) {
  2418. rt2800_rfcsr_write(rt2x00dev, 12, 0x2E);
  2419. rt2800_rfcsr_write(rt2x00dev, 13, 0x22);
  2420. rt2800_rfcsr_write(rt2x00dev, 22, 0x60);
  2421. rt2800_rfcsr_write(rt2x00dev, 23, 0x7F);
  2422. if (rf->channel <= 50)
  2423. rt2800_rfcsr_write(rt2x00dev, 24, 0x09);
  2424. else if (rf->channel >= 52)
  2425. rt2800_rfcsr_write(rt2x00dev, 24, 0x07);
  2426. rt2800_rfcsr_write(rt2x00dev, 39, 0x1C);
  2427. rt2800_rfcsr_write(rt2x00dev, 43, 0x5B);
  2428. rt2800_rfcsr_write(rt2x00dev, 44, 0X40);
  2429. rt2800_rfcsr_write(rt2x00dev, 46, 0X00);
  2430. rt2800_rfcsr_write(rt2x00dev, 51, 0xFE);
  2431. rt2800_rfcsr_write(rt2x00dev, 52, 0x0C);
  2432. rt2800_rfcsr_write(rt2x00dev, 54, 0xF8);
  2433. if (rf->channel <= 50) {
  2434. rt2800_rfcsr_write(rt2x00dev, 55, 0x06),
  2435. rt2800_rfcsr_write(rt2x00dev, 56, 0xD3);
  2436. } else if (rf->channel >= 52) {
  2437. rt2800_rfcsr_write(rt2x00dev, 55, 0x04);
  2438. rt2800_rfcsr_write(rt2x00dev, 56, 0xBB);
  2439. }
  2440. rt2800_rfcsr_write(rt2x00dev, 58, 0x15);
  2441. rt2800_rfcsr_write(rt2x00dev, 59, 0x7F);
  2442. rt2800_rfcsr_write(rt2x00dev, 62, 0x15);
  2443. } else if (rf->channel >= 100 && rf->channel <= 165) {
  2444. rt2800_rfcsr_write(rt2x00dev, 12, 0x0E);
  2445. rt2800_rfcsr_write(rt2x00dev, 13, 0x42);
  2446. rt2800_rfcsr_write(rt2x00dev, 22, 0x40);
  2447. if (rf->channel <= 153) {
  2448. rt2800_rfcsr_write(rt2x00dev, 23, 0x3C);
  2449. rt2800_rfcsr_write(rt2x00dev, 24, 0x06);
  2450. } else if (rf->channel >= 155) {
  2451. rt2800_rfcsr_write(rt2x00dev, 23, 0x38);
  2452. rt2800_rfcsr_write(rt2x00dev, 24, 0x05);
  2453. }
  2454. if (rf->channel <= 138) {
  2455. rt2800_rfcsr_write(rt2x00dev, 39, 0x1A);
  2456. rt2800_rfcsr_write(rt2x00dev, 43, 0x3B);
  2457. rt2800_rfcsr_write(rt2x00dev, 44, 0x20);
  2458. rt2800_rfcsr_write(rt2x00dev, 46, 0x18);
  2459. } else if (rf->channel >= 140) {
  2460. rt2800_rfcsr_write(rt2x00dev, 39, 0x18);
  2461. rt2800_rfcsr_write(rt2x00dev, 43, 0x1B);
  2462. rt2800_rfcsr_write(rt2x00dev, 44, 0x10);
  2463. rt2800_rfcsr_write(rt2x00dev, 46, 0X08);
  2464. }
  2465. if (rf->channel <= 124)
  2466. rt2800_rfcsr_write(rt2x00dev, 51, 0xFC);
  2467. else if (rf->channel >= 126)
  2468. rt2800_rfcsr_write(rt2x00dev, 51, 0xEC);
  2469. if (rf->channel <= 138)
  2470. rt2800_rfcsr_write(rt2x00dev, 52, 0x06);
  2471. else if (rf->channel >= 140)
  2472. rt2800_rfcsr_write(rt2x00dev, 52, 0x06);
  2473. rt2800_rfcsr_write(rt2x00dev, 54, 0xEB);
  2474. if (rf->channel <= 138)
  2475. rt2800_rfcsr_write(rt2x00dev, 55, 0x01);
  2476. else if (rf->channel >= 140)
  2477. rt2800_rfcsr_write(rt2x00dev, 55, 0x00);
  2478. if (rf->channel <= 128)
  2479. rt2800_rfcsr_write(rt2x00dev, 56, 0xBB);
  2480. else if (rf->channel >= 130)
  2481. rt2800_rfcsr_write(rt2x00dev, 56, 0xAB);
  2482. if (rf->channel <= 116)
  2483. rt2800_rfcsr_write(rt2x00dev, 58, 0x1D);
  2484. else if (rf->channel >= 118)
  2485. rt2800_rfcsr_write(rt2x00dev, 58, 0x15);
  2486. if (rf->channel <= 138)
  2487. rt2800_rfcsr_write(rt2x00dev, 59, 0x3F);
  2488. else if (rf->channel >= 140)
  2489. rt2800_rfcsr_write(rt2x00dev, 59, 0x7C);
  2490. if (rf->channel <= 116)
  2491. rt2800_rfcsr_write(rt2x00dev, 62, 0x1D);
  2492. else if (rf->channel >= 118)
  2493. rt2800_rfcsr_write(rt2x00dev, 62, 0x15);
  2494. }
  2495. power_bound = POWER_BOUND_5G;
  2496. ep_reg = 0x3;
  2497. }
  2498. rt2800_rfcsr_read(rt2x00dev, 49, &rfcsr);
  2499. if (info->default_power1 > power_bound)
  2500. rt2x00_set_field8(&rfcsr, RFCSR49_TX, power_bound);
  2501. else
  2502. rt2x00_set_field8(&rfcsr, RFCSR49_TX, info->default_power1);
  2503. if (is_type_ep)
  2504. rt2x00_set_field8(&rfcsr, RFCSR49_EP, ep_reg);
  2505. rt2800_rfcsr_write(rt2x00dev, 49, rfcsr);
  2506. rt2800_rfcsr_read(rt2x00dev, 50, &rfcsr);
  2507. if (info->default_power2 > power_bound)
  2508. rt2x00_set_field8(&rfcsr, RFCSR50_TX, power_bound);
  2509. else
  2510. rt2x00_set_field8(&rfcsr, RFCSR50_TX, info->default_power2);
  2511. if (is_type_ep)
  2512. rt2x00_set_field8(&rfcsr, RFCSR50_EP, ep_reg);
  2513. rt2800_rfcsr_write(rt2x00dev, 50, rfcsr);
  2514. rt2800_rfcsr_read(rt2x00dev, 1, &rfcsr);
  2515. rt2x00_set_field8(&rfcsr, RFCSR1_RF_BLOCK_EN, 1);
  2516. rt2x00_set_field8(&rfcsr, RFCSR1_PLL_PD, 1);
  2517. rt2x00_set_field8(&rfcsr, RFCSR1_TX0_PD,
  2518. rt2x00dev->default_ant.tx_chain_num >= 1);
  2519. rt2x00_set_field8(&rfcsr, RFCSR1_TX1_PD,
  2520. rt2x00dev->default_ant.tx_chain_num == 2);
  2521. rt2x00_set_field8(&rfcsr, RFCSR1_TX2_PD, 0);
  2522. rt2x00_set_field8(&rfcsr, RFCSR1_RX0_PD,
  2523. rt2x00dev->default_ant.rx_chain_num >= 1);
  2524. rt2x00_set_field8(&rfcsr, RFCSR1_RX1_PD,
  2525. rt2x00dev->default_ant.rx_chain_num == 2);
  2526. rt2x00_set_field8(&rfcsr, RFCSR1_RX2_PD, 0);
  2527. rt2800_rfcsr_write(rt2x00dev, 1, rfcsr);
  2528. rt2800_rfcsr_write(rt2x00dev, 6, 0xe4);
  2529. if (conf_is_ht40(conf))
  2530. rt2800_rfcsr_write(rt2x00dev, 30, 0x16);
  2531. else
  2532. rt2800_rfcsr_write(rt2x00dev, 30, 0x10);
  2533. if (!is_11b) {
  2534. rt2800_rfcsr_write(rt2x00dev, 31, 0x80);
  2535. rt2800_rfcsr_write(rt2x00dev, 32, 0x80);
  2536. }
  2537. /* TODO proper frequency adjustment */
  2538. rt2800_adjust_freq_offset(rt2x00dev);
  2539. /* TODO merge with others */
  2540. rt2800_rfcsr_read(rt2x00dev, 3, &rfcsr);
  2541. rt2x00_set_field8(&rfcsr, RFCSR3_VCOCAL_EN, 1);
  2542. rt2800_rfcsr_write(rt2x00dev, 3, rfcsr);
  2543. /* BBP settings */
  2544. rt2800_bbp_write(rt2x00dev, 62, 0x37 - rt2x00dev->lna_gain);
  2545. rt2800_bbp_write(rt2x00dev, 63, 0x37 - rt2x00dev->lna_gain);
  2546. rt2800_bbp_write(rt2x00dev, 64, 0x37 - rt2x00dev->lna_gain);
  2547. rt2800_bbp_write(rt2x00dev, 79, (rf->channel <= 14) ? 0x1C : 0x18);
  2548. rt2800_bbp_write(rt2x00dev, 80, (rf->channel <= 14) ? 0x0E : 0x08);
  2549. rt2800_bbp_write(rt2x00dev, 81, (rf->channel <= 14) ? 0x3A : 0x38);
  2550. rt2800_bbp_write(rt2x00dev, 82, (rf->channel <= 14) ? 0x62 : 0x92);
  2551. /* GLRT band configuration */
  2552. rt2800_bbp_write(rt2x00dev, 195, 128);
  2553. rt2800_bbp_write(rt2x00dev, 196, (rf->channel <= 14) ? 0xE0 : 0xF0);
  2554. rt2800_bbp_write(rt2x00dev, 195, 129);
  2555. rt2800_bbp_write(rt2x00dev, 196, (rf->channel <= 14) ? 0x1F : 0x1E);
  2556. rt2800_bbp_write(rt2x00dev, 195, 130);
  2557. rt2800_bbp_write(rt2x00dev, 196, (rf->channel <= 14) ? 0x38 : 0x28);
  2558. rt2800_bbp_write(rt2x00dev, 195, 131);
  2559. rt2800_bbp_write(rt2x00dev, 196, (rf->channel <= 14) ? 0x32 : 0x20);
  2560. rt2800_bbp_write(rt2x00dev, 195, 133);
  2561. rt2800_bbp_write(rt2x00dev, 196, (rf->channel <= 14) ? 0x28 : 0x7F);
  2562. rt2800_bbp_write(rt2x00dev, 195, 124);
  2563. rt2800_bbp_write(rt2x00dev, 196, (rf->channel <= 14) ? 0x19 : 0x7F);
  2564. }
  2565. static void rt2800_bbp_write_with_rx_chain(struct rt2x00_dev *rt2x00dev,
  2566. const unsigned int word,
  2567. const u8 value)
  2568. {
  2569. u8 chain, reg;
  2570. for (chain = 0; chain < rt2x00dev->default_ant.rx_chain_num; chain++) {
  2571. rt2800_bbp_read(rt2x00dev, 27, &reg);
  2572. rt2x00_set_field8(&reg, BBP27_RX_CHAIN_SEL, chain);
  2573. rt2800_bbp_write(rt2x00dev, 27, reg);
  2574. rt2800_bbp_write(rt2x00dev, word, value);
  2575. }
  2576. }
  2577. static void rt2800_iq_calibrate(struct rt2x00_dev *rt2x00dev, int channel)
  2578. {
  2579. u8 cal;
  2580. /* TX0 IQ Gain */
  2581. rt2800_bbp_write(rt2x00dev, 158, 0x2c);
  2582. if (channel <= 14)
  2583. cal = rt2x00_eeprom_byte(rt2x00dev, EEPROM_IQ_GAIN_CAL_TX0_2G);
  2584. else if (channel >= 36 && channel <= 64)
  2585. cal = rt2x00_eeprom_byte(rt2x00dev,
  2586. EEPROM_IQ_GAIN_CAL_TX0_CH36_TO_CH64_5G);
  2587. else if (channel >= 100 && channel <= 138)
  2588. cal = rt2x00_eeprom_byte(rt2x00dev,
  2589. EEPROM_IQ_GAIN_CAL_TX0_CH100_TO_CH138_5G);
  2590. else if (channel >= 140 && channel <= 165)
  2591. cal = rt2x00_eeprom_byte(rt2x00dev,
  2592. EEPROM_IQ_GAIN_CAL_TX0_CH140_TO_CH165_5G);
  2593. else
  2594. cal = 0;
  2595. rt2800_bbp_write(rt2x00dev, 159, cal);
  2596. /* TX0 IQ Phase */
  2597. rt2800_bbp_write(rt2x00dev, 158, 0x2d);
  2598. if (channel <= 14)
  2599. cal = rt2x00_eeprom_byte(rt2x00dev, EEPROM_IQ_PHASE_CAL_TX0_2G);
  2600. else if (channel >= 36 && channel <= 64)
  2601. cal = rt2x00_eeprom_byte(rt2x00dev,
  2602. EEPROM_IQ_PHASE_CAL_TX0_CH36_TO_CH64_5G);
  2603. else if (channel >= 100 && channel <= 138)
  2604. cal = rt2x00_eeprom_byte(rt2x00dev,
  2605. EEPROM_IQ_PHASE_CAL_TX0_CH100_TO_CH138_5G);
  2606. else if (channel >= 140 && channel <= 165)
  2607. cal = rt2x00_eeprom_byte(rt2x00dev,
  2608. EEPROM_IQ_PHASE_CAL_TX0_CH140_TO_CH165_5G);
  2609. else
  2610. cal = 0;
  2611. rt2800_bbp_write(rt2x00dev, 159, cal);
  2612. /* TX1 IQ Gain */
  2613. rt2800_bbp_write(rt2x00dev, 158, 0x4a);
  2614. if (channel <= 14)
  2615. cal = rt2x00_eeprom_byte(rt2x00dev, EEPROM_IQ_GAIN_CAL_TX1_2G);
  2616. else if (channel >= 36 && channel <= 64)
  2617. cal = rt2x00_eeprom_byte(rt2x00dev,
  2618. EEPROM_IQ_GAIN_CAL_TX1_CH36_TO_CH64_5G);
  2619. else if (channel >= 100 && channel <= 138)
  2620. cal = rt2x00_eeprom_byte(rt2x00dev,
  2621. EEPROM_IQ_GAIN_CAL_TX1_CH100_TO_CH138_5G);
  2622. else if (channel >= 140 && channel <= 165)
  2623. cal = rt2x00_eeprom_byte(rt2x00dev,
  2624. EEPROM_IQ_GAIN_CAL_TX1_CH140_TO_CH165_5G);
  2625. else
  2626. cal = 0;
  2627. rt2800_bbp_write(rt2x00dev, 159, cal);
  2628. /* TX1 IQ Phase */
  2629. rt2800_bbp_write(rt2x00dev, 158, 0x4b);
  2630. if (channel <= 14)
  2631. cal = rt2x00_eeprom_byte(rt2x00dev, EEPROM_IQ_PHASE_CAL_TX1_2G);
  2632. else if (channel >= 36 && channel <= 64)
  2633. cal = rt2x00_eeprom_byte(rt2x00dev,
  2634. EEPROM_IQ_PHASE_CAL_TX1_CH36_TO_CH64_5G);
  2635. else if (channel >= 100 && channel <= 138)
  2636. cal = rt2x00_eeprom_byte(rt2x00dev,
  2637. EEPROM_IQ_PHASE_CAL_TX1_CH100_TO_CH138_5G);
  2638. else if (channel >= 140 && channel <= 165)
  2639. cal = rt2x00_eeprom_byte(rt2x00dev,
  2640. EEPROM_IQ_PHASE_CAL_TX1_CH140_TO_CH165_5G);
  2641. else
  2642. cal = 0;
  2643. rt2800_bbp_write(rt2x00dev, 159, cal);
  2644. /* FIXME: possible RX0, RX1 callibration ? */
  2645. /* RF IQ compensation control */
  2646. rt2800_bbp_write(rt2x00dev, 158, 0x04);
  2647. cal = rt2x00_eeprom_byte(rt2x00dev, EEPROM_RF_IQ_COMPENSATION_CONTROL);
  2648. rt2800_bbp_write(rt2x00dev, 159, cal != 0xff ? cal : 0);
  2649. /* RF IQ imbalance compensation control */
  2650. rt2800_bbp_write(rt2x00dev, 158, 0x03);
  2651. cal = rt2x00_eeprom_byte(rt2x00dev,
  2652. EEPROM_RF_IQ_IMBALANCE_COMPENSATION_CONTROL);
  2653. rt2800_bbp_write(rt2x00dev, 159, cal != 0xff ? cal : 0);
  2654. }
  2655. static char rt2800_txpower_to_dev(struct rt2x00_dev *rt2x00dev,
  2656. unsigned int channel,
  2657. char txpower)
  2658. {
  2659. if (rt2x00_rt(rt2x00dev, RT3593))
  2660. txpower = rt2x00_get_field8(txpower, EEPROM_TXPOWER_ALC);
  2661. if (channel <= 14)
  2662. return clamp_t(char, txpower, MIN_G_TXPOWER, MAX_G_TXPOWER);
  2663. if (rt2x00_rt(rt2x00dev, RT3593))
  2664. return clamp_t(char, txpower, MIN_A_TXPOWER_3593,
  2665. MAX_A_TXPOWER_3593);
  2666. else
  2667. return clamp_t(char, txpower, MIN_A_TXPOWER, MAX_A_TXPOWER);
  2668. }
  2669. static void rt2800_config_channel(struct rt2x00_dev *rt2x00dev,
  2670. struct ieee80211_conf *conf,
  2671. struct rf_channel *rf,
  2672. struct channel_info *info)
  2673. {
  2674. u32 reg;
  2675. unsigned int tx_pin;
  2676. u8 bbp, rfcsr;
  2677. info->default_power1 = rt2800_txpower_to_dev(rt2x00dev, rf->channel,
  2678. info->default_power1);
  2679. info->default_power2 = rt2800_txpower_to_dev(rt2x00dev, rf->channel,
  2680. info->default_power2);
  2681. if (rt2x00dev->default_ant.tx_chain_num > 2)
  2682. info->default_power3 =
  2683. rt2800_txpower_to_dev(rt2x00dev, rf->channel,
  2684. info->default_power3);
  2685. switch (rt2x00dev->chip.rf) {
  2686. case RF2020:
  2687. case RF3020:
  2688. case RF3021:
  2689. case RF3022:
  2690. case RF3320:
  2691. rt2800_config_channel_rf3xxx(rt2x00dev, conf, rf, info);
  2692. break;
  2693. case RF3052:
  2694. rt2800_config_channel_rf3052(rt2x00dev, conf, rf, info);
  2695. break;
  2696. case RF3053:
  2697. rt2800_config_channel_rf3053(rt2x00dev, conf, rf, info);
  2698. break;
  2699. case RF3290:
  2700. rt2800_config_channel_rf3290(rt2x00dev, conf, rf, info);
  2701. break;
  2702. case RF3322:
  2703. rt2800_config_channel_rf3322(rt2x00dev, conf, rf, info);
  2704. break;
  2705. case RF5360:
  2706. case RF5370:
  2707. case RF5372:
  2708. case RF5390:
  2709. case RF5392:
  2710. rt2800_config_channel_rf53xx(rt2x00dev, conf, rf, info);
  2711. break;
  2712. case RF5592:
  2713. rt2800_config_channel_rf55xx(rt2x00dev, conf, rf, info);
  2714. break;
  2715. default:
  2716. rt2800_config_channel_rf2xxx(rt2x00dev, conf, rf, info);
  2717. }
  2718. if (rt2x00_rf(rt2x00dev, RF3290) ||
  2719. rt2x00_rf(rt2x00dev, RF3322) ||
  2720. rt2x00_rf(rt2x00dev, RF5360) ||
  2721. rt2x00_rf(rt2x00dev, RF5370) ||
  2722. rt2x00_rf(rt2x00dev, RF5372) ||
  2723. rt2x00_rf(rt2x00dev, RF5390) ||
  2724. rt2x00_rf(rt2x00dev, RF5392)) {
  2725. rt2800_rfcsr_read(rt2x00dev, 30, &rfcsr);
  2726. rt2x00_set_field8(&rfcsr, RFCSR30_TX_H20M, 0);
  2727. rt2x00_set_field8(&rfcsr, RFCSR30_RX_H20M, 0);
  2728. rt2800_rfcsr_write(rt2x00dev, 30, rfcsr);
  2729. rt2800_rfcsr_read(rt2x00dev, 3, &rfcsr);
  2730. rt2x00_set_field8(&rfcsr, RFCSR3_VCOCAL_EN, 1);
  2731. rt2800_rfcsr_write(rt2x00dev, 3, rfcsr);
  2732. }
  2733. /*
  2734. * Change BBP settings
  2735. */
  2736. if (rt2x00_rt(rt2x00dev, RT3352)) {
  2737. rt2800_bbp_write(rt2x00dev, 27, 0x0);
  2738. rt2800_bbp_write(rt2x00dev, 66, 0x26 + rt2x00dev->lna_gain);
  2739. rt2800_bbp_write(rt2x00dev, 27, 0x20);
  2740. rt2800_bbp_write(rt2x00dev, 66, 0x26 + rt2x00dev->lna_gain);
  2741. } else if (rt2x00_rt(rt2x00dev, RT3593)) {
  2742. if (rf->channel > 14) {
  2743. /* Disable CCK Packet detection on 5GHz */
  2744. rt2800_bbp_write(rt2x00dev, 70, 0x00);
  2745. } else {
  2746. rt2800_bbp_write(rt2x00dev, 70, 0x0a);
  2747. }
  2748. if (conf_is_ht40(conf))
  2749. rt2800_bbp_write(rt2x00dev, 105, 0x04);
  2750. else
  2751. rt2800_bbp_write(rt2x00dev, 105, 0x34);
  2752. rt2800_bbp_write(rt2x00dev, 62, 0x37 - rt2x00dev->lna_gain);
  2753. rt2800_bbp_write(rt2x00dev, 63, 0x37 - rt2x00dev->lna_gain);
  2754. rt2800_bbp_write(rt2x00dev, 64, 0x37 - rt2x00dev->lna_gain);
  2755. rt2800_bbp_write(rt2x00dev, 77, 0x98);
  2756. } else {
  2757. rt2800_bbp_write(rt2x00dev, 62, 0x37 - rt2x00dev->lna_gain);
  2758. rt2800_bbp_write(rt2x00dev, 63, 0x37 - rt2x00dev->lna_gain);
  2759. rt2800_bbp_write(rt2x00dev, 64, 0x37 - rt2x00dev->lna_gain);
  2760. rt2800_bbp_write(rt2x00dev, 86, 0);
  2761. }
  2762. if (rf->channel <= 14) {
  2763. if (!rt2x00_rt(rt2x00dev, RT5390) &&
  2764. !rt2x00_rt(rt2x00dev, RT5392)) {
  2765. if (test_bit(CAPABILITY_EXTERNAL_LNA_BG,
  2766. &rt2x00dev->cap_flags)) {
  2767. rt2800_bbp_write(rt2x00dev, 82, 0x62);
  2768. rt2800_bbp_write(rt2x00dev, 75, 0x46);
  2769. } else {
  2770. if (rt2x00_rt(rt2x00dev, RT3593))
  2771. rt2800_bbp_write(rt2x00dev, 82, 0x62);
  2772. else
  2773. rt2800_bbp_write(rt2x00dev, 82, 0x84);
  2774. rt2800_bbp_write(rt2x00dev, 75, 0x50);
  2775. }
  2776. if (rt2x00_rt(rt2x00dev, RT3593))
  2777. rt2800_bbp_write(rt2x00dev, 83, 0x8a);
  2778. }
  2779. } else {
  2780. if (rt2x00_rt(rt2x00dev, RT3572))
  2781. rt2800_bbp_write(rt2x00dev, 82, 0x94);
  2782. else if (rt2x00_rt(rt2x00dev, RT3593))
  2783. rt2800_bbp_write(rt2x00dev, 82, 0x82);
  2784. else
  2785. rt2800_bbp_write(rt2x00dev, 82, 0xf2);
  2786. if (rt2x00_rt(rt2x00dev, RT3593))
  2787. rt2800_bbp_write(rt2x00dev, 83, 0x9a);
  2788. if (test_bit(CAPABILITY_EXTERNAL_LNA_A, &rt2x00dev->cap_flags))
  2789. rt2800_bbp_write(rt2x00dev, 75, 0x46);
  2790. else
  2791. rt2800_bbp_write(rt2x00dev, 75, 0x50);
  2792. }
  2793. rt2800_register_read(rt2x00dev, TX_BAND_CFG, &reg);
  2794. rt2x00_set_field32(&reg, TX_BAND_CFG_HT40_MINUS, conf_is_ht40_minus(conf));
  2795. rt2x00_set_field32(&reg, TX_BAND_CFG_A, rf->channel > 14);
  2796. rt2x00_set_field32(&reg, TX_BAND_CFG_BG, rf->channel <= 14);
  2797. rt2800_register_write(rt2x00dev, TX_BAND_CFG, reg);
  2798. if (rt2x00_rt(rt2x00dev, RT3572))
  2799. rt2800_rfcsr_write(rt2x00dev, 8, 0);
  2800. tx_pin = 0;
  2801. switch (rt2x00dev->default_ant.tx_chain_num) {
  2802. case 3:
  2803. /* Turn on tertiary PAs */
  2804. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_A2_EN,
  2805. rf->channel > 14);
  2806. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_G2_EN,
  2807. rf->channel <= 14);
  2808. /* fall-through */
  2809. case 2:
  2810. /* Turn on secondary PAs */
  2811. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_A1_EN,
  2812. rf->channel > 14);
  2813. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_G1_EN,
  2814. rf->channel <= 14);
  2815. /* fall-through */
  2816. case 1:
  2817. /* Turn on primary PAs */
  2818. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_A0_EN,
  2819. rf->channel > 14);
  2820. if (test_bit(CAPABILITY_BT_COEXIST, &rt2x00dev->cap_flags))
  2821. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_G0_EN, 1);
  2822. else
  2823. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_G0_EN,
  2824. rf->channel <= 14);
  2825. break;
  2826. }
  2827. switch (rt2x00dev->default_ant.rx_chain_num) {
  2828. case 3:
  2829. /* Turn on tertiary LNAs */
  2830. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_LNA_PE_A2_EN, 1);
  2831. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_LNA_PE_G2_EN, 1);
  2832. /* fall-through */
  2833. case 2:
  2834. /* Turn on secondary LNAs */
  2835. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_LNA_PE_A1_EN, 1);
  2836. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_LNA_PE_G1_EN, 1);
  2837. /* fall-through */
  2838. case 1:
  2839. /* Turn on primary LNAs */
  2840. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_LNA_PE_A0_EN, 1);
  2841. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_LNA_PE_G0_EN, 1);
  2842. break;
  2843. }
  2844. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_RFTR_EN, 1);
  2845. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_TRSW_EN, 1);
  2846. rt2800_register_write(rt2x00dev, TX_PIN_CFG, tx_pin);
  2847. if (rt2x00_rt(rt2x00dev, RT3572))
  2848. rt2800_rfcsr_write(rt2x00dev, 8, 0x80);
  2849. if (rt2x00_rt(rt2x00dev, RT3593)) {
  2850. if (rt2x00_is_usb(rt2x00dev)) {
  2851. rt2800_register_read(rt2x00dev, GPIO_CTRL, &reg);
  2852. /* Band selection. GPIO #8 controls all paths */
  2853. rt2x00_set_field32(&reg, GPIO_CTRL_DIR8, 0);
  2854. if (rf->channel <= 14)
  2855. rt2x00_set_field32(&reg, GPIO_CTRL_VAL8, 1);
  2856. else
  2857. rt2x00_set_field32(&reg, GPIO_CTRL_VAL8, 0);
  2858. rt2x00_set_field32(&reg, GPIO_CTRL_DIR4, 0);
  2859. rt2x00_set_field32(&reg, GPIO_CTRL_DIR7, 0);
  2860. /* LNA PE control.
  2861. * GPIO #4 controls PE0 and PE1,
  2862. * GPIO #7 controls PE2
  2863. */
  2864. rt2x00_set_field32(&reg, GPIO_CTRL_VAL4, 1);
  2865. rt2x00_set_field32(&reg, GPIO_CTRL_VAL7, 1);
  2866. rt2800_register_write(rt2x00dev, GPIO_CTRL, reg);
  2867. }
  2868. /* AGC init */
  2869. if (rf->channel <= 14)
  2870. reg = 0x1c + 2 * rt2x00dev->lna_gain;
  2871. else
  2872. reg = 0x22 + ((rt2x00dev->lna_gain * 5) / 3);
  2873. rt2800_bbp_write_with_rx_chain(rt2x00dev, 66, reg);
  2874. usleep_range(1000, 1500);
  2875. }
  2876. if (rt2x00_rt(rt2x00dev, RT5592)) {
  2877. rt2800_bbp_write(rt2x00dev, 195, 141);
  2878. rt2800_bbp_write(rt2x00dev, 196, conf_is_ht40(conf) ? 0x10 : 0x1a);
  2879. /* AGC init */
  2880. reg = (rf->channel <= 14 ? 0x1c : 0x24) + 2 * rt2x00dev->lna_gain;
  2881. rt2800_bbp_write_with_rx_chain(rt2x00dev, 66, reg);
  2882. rt2800_iq_calibrate(rt2x00dev, rf->channel);
  2883. }
  2884. rt2800_bbp_read(rt2x00dev, 4, &bbp);
  2885. rt2x00_set_field8(&bbp, BBP4_BANDWIDTH, 2 * conf_is_ht40(conf));
  2886. rt2800_bbp_write(rt2x00dev, 4, bbp);
  2887. rt2800_bbp_read(rt2x00dev, 3, &bbp);
  2888. rt2x00_set_field8(&bbp, BBP3_HT40_MINUS, conf_is_ht40_minus(conf));
  2889. rt2800_bbp_write(rt2x00dev, 3, bbp);
  2890. if (rt2x00_rt_rev(rt2x00dev, RT2860, REV_RT2860C)) {
  2891. if (conf_is_ht40(conf)) {
  2892. rt2800_bbp_write(rt2x00dev, 69, 0x1a);
  2893. rt2800_bbp_write(rt2x00dev, 70, 0x0a);
  2894. rt2800_bbp_write(rt2x00dev, 73, 0x16);
  2895. } else {
  2896. rt2800_bbp_write(rt2x00dev, 69, 0x16);
  2897. rt2800_bbp_write(rt2x00dev, 70, 0x08);
  2898. rt2800_bbp_write(rt2x00dev, 73, 0x11);
  2899. }
  2900. }
  2901. msleep(1);
  2902. /*
  2903. * Clear channel statistic counters
  2904. */
  2905. rt2800_register_read(rt2x00dev, CH_IDLE_STA, &reg);
  2906. rt2800_register_read(rt2x00dev, CH_BUSY_STA, &reg);
  2907. rt2800_register_read(rt2x00dev, CH_BUSY_STA_SEC, &reg);
  2908. /*
  2909. * Clear update flag
  2910. */
  2911. if (rt2x00_rt(rt2x00dev, RT3352)) {
  2912. rt2800_bbp_read(rt2x00dev, 49, &bbp);
  2913. rt2x00_set_field8(&bbp, BBP49_UPDATE_FLAG, 0);
  2914. rt2800_bbp_write(rt2x00dev, 49, bbp);
  2915. }
  2916. }
  2917. static int rt2800_get_gain_calibration_delta(struct rt2x00_dev *rt2x00dev)
  2918. {
  2919. u8 tssi_bounds[9];
  2920. u8 current_tssi;
  2921. u16 eeprom;
  2922. u8 step;
  2923. int i;
  2924. /*
  2925. * Read TSSI boundaries for temperature compensation from
  2926. * the EEPROM.
  2927. *
  2928. * Array idx 0 1 2 3 4 5 6 7 8
  2929. * Matching Delta value -4 -3 -2 -1 0 +1 +2 +3 +4
  2930. * Example TSSI bounds 0xF0 0xD0 0xB5 0xA0 0x88 0x45 0x25 0x15 0x00
  2931. */
  2932. if (rt2x00dev->curr_band == IEEE80211_BAND_2GHZ) {
  2933. rt2800_eeprom_read(rt2x00dev, EEPROM_TSSI_BOUND_BG1, &eeprom);
  2934. tssi_bounds[0] = rt2x00_get_field16(eeprom,
  2935. EEPROM_TSSI_BOUND_BG1_MINUS4);
  2936. tssi_bounds[1] = rt2x00_get_field16(eeprom,
  2937. EEPROM_TSSI_BOUND_BG1_MINUS3);
  2938. rt2800_eeprom_read(rt2x00dev, EEPROM_TSSI_BOUND_BG2, &eeprom);
  2939. tssi_bounds[2] = rt2x00_get_field16(eeprom,
  2940. EEPROM_TSSI_BOUND_BG2_MINUS2);
  2941. tssi_bounds[3] = rt2x00_get_field16(eeprom,
  2942. EEPROM_TSSI_BOUND_BG2_MINUS1);
  2943. rt2800_eeprom_read(rt2x00dev, EEPROM_TSSI_BOUND_BG3, &eeprom);
  2944. tssi_bounds[4] = rt2x00_get_field16(eeprom,
  2945. EEPROM_TSSI_BOUND_BG3_REF);
  2946. tssi_bounds[5] = rt2x00_get_field16(eeprom,
  2947. EEPROM_TSSI_BOUND_BG3_PLUS1);
  2948. rt2800_eeprom_read(rt2x00dev, EEPROM_TSSI_BOUND_BG4, &eeprom);
  2949. tssi_bounds[6] = rt2x00_get_field16(eeprom,
  2950. EEPROM_TSSI_BOUND_BG4_PLUS2);
  2951. tssi_bounds[7] = rt2x00_get_field16(eeprom,
  2952. EEPROM_TSSI_BOUND_BG4_PLUS3);
  2953. rt2800_eeprom_read(rt2x00dev, EEPROM_TSSI_BOUND_BG5, &eeprom);
  2954. tssi_bounds[8] = rt2x00_get_field16(eeprom,
  2955. EEPROM_TSSI_BOUND_BG5_PLUS4);
  2956. step = rt2x00_get_field16(eeprom,
  2957. EEPROM_TSSI_BOUND_BG5_AGC_STEP);
  2958. } else {
  2959. rt2800_eeprom_read(rt2x00dev, EEPROM_TSSI_BOUND_A1, &eeprom);
  2960. tssi_bounds[0] = rt2x00_get_field16(eeprom,
  2961. EEPROM_TSSI_BOUND_A1_MINUS4);
  2962. tssi_bounds[1] = rt2x00_get_field16(eeprom,
  2963. EEPROM_TSSI_BOUND_A1_MINUS3);
  2964. rt2800_eeprom_read(rt2x00dev, EEPROM_TSSI_BOUND_A2, &eeprom);
  2965. tssi_bounds[2] = rt2x00_get_field16(eeprom,
  2966. EEPROM_TSSI_BOUND_A2_MINUS2);
  2967. tssi_bounds[3] = rt2x00_get_field16(eeprom,
  2968. EEPROM_TSSI_BOUND_A2_MINUS1);
  2969. rt2800_eeprom_read(rt2x00dev, EEPROM_TSSI_BOUND_A3, &eeprom);
  2970. tssi_bounds[4] = rt2x00_get_field16(eeprom,
  2971. EEPROM_TSSI_BOUND_A3_REF);
  2972. tssi_bounds[5] = rt2x00_get_field16(eeprom,
  2973. EEPROM_TSSI_BOUND_A3_PLUS1);
  2974. rt2800_eeprom_read(rt2x00dev, EEPROM_TSSI_BOUND_A4, &eeprom);
  2975. tssi_bounds[6] = rt2x00_get_field16(eeprom,
  2976. EEPROM_TSSI_BOUND_A4_PLUS2);
  2977. tssi_bounds[7] = rt2x00_get_field16(eeprom,
  2978. EEPROM_TSSI_BOUND_A4_PLUS3);
  2979. rt2800_eeprom_read(rt2x00dev, EEPROM_TSSI_BOUND_A5, &eeprom);
  2980. tssi_bounds[8] = rt2x00_get_field16(eeprom,
  2981. EEPROM_TSSI_BOUND_A5_PLUS4);
  2982. step = rt2x00_get_field16(eeprom,
  2983. EEPROM_TSSI_BOUND_A5_AGC_STEP);
  2984. }
  2985. /*
  2986. * Check if temperature compensation is supported.
  2987. */
  2988. if (tssi_bounds[4] == 0xff || step == 0xff)
  2989. return 0;
  2990. /*
  2991. * Read current TSSI (BBP 49).
  2992. */
  2993. rt2800_bbp_read(rt2x00dev, 49, &current_tssi);
  2994. /*
  2995. * Compare TSSI value (BBP49) with the compensation boundaries
  2996. * from the EEPROM and increase or decrease tx power.
  2997. */
  2998. for (i = 0; i <= 3; i++) {
  2999. if (current_tssi > tssi_bounds[i])
  3000. break;
  3001. }
  3002. if (i == 4) {
  3003. for (i = 8; i >= 5; i--) {
  3004. if (current_tssi < tssi_bounds[i])
  3005. break;
  3006. }
  3007. }
  3008. return (i - 4) * step;
  3009. }
  3010. static int rt2800_get_txpower_bw_comp(struct rt2x00_dev *rt2x00dev,
  3011. enum ieee80211_band band)
  3012. {
  3013. u16 eeprom;
  3014. u8 comp_en;
  3015. u8 comp_type;
  3016. int comp_value = 0;
  3017. rt2800_eeprom_read(rt2x00dev, EEPROM_TXPOWER_DELTA, &eeprom);
  3018. /*
  3019. * HT40 compensation not required.
  3020. */
  3021. if (eeprom == 0xffff ||
  3022. !test_bit(CONFIG_CHANNEL_HT40, &rt2x00dev->flags))
  3023. return 0;
  3024. if (band == IEEE80211_BAND_2GHZ) {
  3025. comp_en = rt2x00_get_field16(eeprom,
  3026. EEPROM_TXPOWER_DELTA_ENABLE_2G);
  3027. if (comp_en) {
  3028. comp_type = rt2x00_get_field16(eeprom,
  3029. EEPROM_TXPOWER_DELTA_TYPE_2G);
  3030. comp_value = rt2x00_get_field16(eeprom,
  3031. EEPROM_TXPOWER_DELTA_VALUE_2G);
  3032. if (!comp_type)
  3033. comp_value = -comp_value;
  3034. }
  3035. } else {
  3036. comp_en = rt2x00_get_field16(eeprom,
  3037. EEPROM_TXPOWER_DELTA_ENABLE_5G);
  3038. if (comp_en) {
  3039. comp_type = rt2x00_get_field16(eeprom,
  3040. EEPROM_TXPOWER_DELTA_TYPE_5G);
  3041. comp_value = rt2x00_get_field16(eeprom,
  3042. EEPROM_TXPOWER_DELTA_VALUE_5G);
  3043. if (!comp_type)
  3044. comp_value = -comp_value;
  3045. }
  3046. }
  3047. return comp_value;
  3048. }
  3049. static int rt2800_get_txpower_reg_delta(struct rt2x00_dev *rt2x00dev,
  3050. int power_level, int max_power)
  3051. {
  3052. int delta;
  3053. if (test_bit(CAPABILITY_POWER_LIMIT, &rt2x00dev->cap_flags))
  3054. return 0;
  3055. /*
  3056. * XXX: We don't know the maximum transmit power of our hardware since
  3057. * the EEPROM doesn't expose it. We only know that we are calibrated
  3058. * to 100% tx power.
  3059. *
  3060. * Hence, we assume the regulatory limit that cfg80211 calulated for
  3061. * the current channel is our maximum and if we are requested to lower
  3062. * the value we just reduce our tx power accordingly.
  3063. */
  3064. delta = power_level - max_power;
  3065. return min(delta, 0);
  3066. }
  3067. static u8 rt2800_compensate_txpower(struct rt2x00_dev *rt2x00dev, int is_rate_b,
  3068. enum ieee80211_band band, int power_level,
  3069. u8 txpower, int delta)
  3070. {
  3071. u16 eeprom;
  3072. u8 criterion;
  3073. u8 eirp_txpower;
  3074. u8 eirp_txpower_criterion;
  3075. u8 reg_limit;
  3076. if (rt2x00_rt(rt2x00dev, RT3593))
  3077. return min_t(u8, txpower, 0xc);
  3078. if (test_bit(CAPABILITY_POWER_LIMIT, &rt2x00dev->cap_flags)) {
  3079. /*
  3080. * Check if eirp txpower exceed txpower_limit.
  3081. * We use OFDM 6M as criterion and its eirp txpower
  3082. * is stored at EEPROM_EIRP_MAX_TX_POWER.
  3083. * .11b data rate need add additional 4dbm
  3084. * when calculating eirp txpower.
  3085. */
  3086. rt2800_eeprom_read_from_array(rt2x00dev, EEPROM_TXPOWER_BYRATE,
  3087. 1, &eeprom);
  3088. criterion = rt2x00_get_field16(eeprom,
  3089. EEPROM_TXPOWER_BYRATE_RATE0);
  3090. rt2800_eeprom_read(rt2x00dev, EEPROM_EIRP_MAX_TX_POWER,
  3091. &eeprom);
  3092. if (band == IEEE80211_BAND_2GHZ)
  3093. eirp_txpower_criterion = rt2x00_get_field16(eeprom,
  3094. EEPROM_EIRP_MAX_TX_POWER_2GHZ);
  3095. else
  3096. eirp_txpower_criterion = rt2x00_get_field16(eeprom,
  3097. EEPROM_EIRP_MAX_TX_POWER_5GHZ);
  3098. eirp_txpower = eirp_txpower_criterion + (txpower - criterion) +
  3099. (is_rate_b ? 4 : 0) + delta;
  3100. reg_limit = (eirp_txpower > power_level) ?
  3101. (eirp_txpower - power_level) : 0;
  3102. } else
  3103. reg_limit = 0;
  3104. txpower = max(0, txpower + delta - reg_limit);
  3105. return min_t(u8, txpower, 0xc);
  3106. }
  3107. enum {
  3108. TX_PWR_CFG_0_IDX,
  3109. TX_PWR_CFG_1_IDX,
  3110. TX_PWR_CFG_2_IDX,
  3111. TX_PWR_CFG_3_IDX,
  3112. TX_PWR_CFG_4_IDX,
  3113. TX_PWR_CFG_5_IDX,
  3114. TX_PWR_CFG_6_IDX,
  3115. TX_PWR_CFG_7_IDX,
  3116. TX_PWR_CFG_8_IDX,
  3117. TX_PWR_CFG_9_IDX,
  3118. TX_PWR_CFG_0_EXT_IDX,
  3119. TX_PWR_CFG_1_EXT_IDX,
  3120. TX_PWR_CFG_2_EXT_IDX,
  3121. TX_PWR_CFG_3_EXT_IDX,
  3122. TX_PWR_CFG_4_EXT_IDX,
  3123. TX_PWR_CFG_IDX_COUNT,
  3124. };
  3125. static void rt2800_config_txpower_rt3593(struct rt2x00_dev *rt2x00dev,
  3126. struct ieee80211_channel *chan,
  3127. int power_level)
  3128. {
  3129. u8 txpower;
  3130. u16 eeprom;
  3131. u32 regs[TX_PWR_CFG_IDX_COUNT];
  3132. unsigned int offset;
  3133. enum ieee80211_band band = chan->band;
  3134. int delta;
  3135. int i;
  3136. memset(regs, '\0', sizeof(regs));
  3137. /* TODO: adapt TX power reduction from the rt28xx code */
  3138. /* calculate temperature compensation delta */
  3139. delta = rt2800_get_gain_calibration_delta(rt2x00dev);
  3140. if (band == IEEE80211_BAND_5GHZ)
  3141. offset = 16;
  3142. else
  3143. offset = 0;
  3144. if (test_bit(CONFIG_CHANNEL_HT40, &rt2x00dev->flags))
  3145. offset += 8;
  3146. /* read the next four txpower values */
  3147. rt2800_eeprom_read_from_array(rt2x00dev, EEPROM_TXPOWER_BYRATE,
  3148. offset, &eeprom);
  3149. /* CCK 1MBS,2MBS */
  3150. txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE0);
  3151. txpower = rt2800_compensate_txpower(rt2x00dev, 1, band, power_level,
  3152. txpower, delta);
  3153. rt2x00_set_field32(&regs[TX_PWR_CFG_0_IDX],
  3154. TX_PWR_CFG_0_CCK1_CH0, txpower);
  3155. rt2x00_set_field32(&regs[TX_PWR_CFG_0_IDX],
  3156. TX_PWR_CFG_0_CCK1_CH1, txpower);
  3157. rt2x00_set_field32(&regs[TX_PWR_CFG_0_EXT_IDX],
  3158. TX_PWR_CFG_0_EXT_CCK1_CH2, txpower);
  3159. /* CCK 5.5MBS,11MBS */
  3160. txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE1);
  3161. txpower = rt2800_compensate_txpower(rt2x00dev, 1, band, power_level,
  3162. txpower, delta);
  3163. rt2x00_set_field32(&regs[TX_PWR_CFG_0_IDX],
  3164. TX_PWR_CFG_0_CCK5_CH0, txpower);
  3165. rt2x00_set_field32(&regs[TX_PWR_CFG_0_IDX],
  3166. TX_PWR_CFG_0_CCK5_CH1, txpower);
  3167. rt2x00_set_field32(&regs[TX_PWR_CFG_0_EXT_IDX],
  3168. TX_PWR_CFG_0_EXT_CCK5_CH2, txpower);
  3169. /* OFDM 6MBS,9MBS */
  3170. txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE2);
  3171. txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
  3172. txpower, delta);
  3173. rt2x00_set_field32(&regs[TX_PWR_CFG_0_IDX],
  3174. TX_PWR_CFG_0_OFDM6_CH0, txpower);
  3175. rt2x00_set_field32(&regs[TX_PWR_CFG_0_IDX],
  3176. TX_PWR_CFG_0_OFDM6_CH1, txpower);
  3177. rt2x00_set_field32(&regs[TX_PWR_CFG_0_EXT_IDX],
  3178. TX_PWR_CFG_0_EXT_OFDM6_CH2, txpower);
  3179. /* OFDM 12MBS,18MBS */
  3180. txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE3);
  3181. txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
  3182. txpower, delta);
  3183. rt2x00_set_field32(&regs[TX_PWR_CFG_0_IDX],
  3184. TX_PWR_CFG_0_OFDM12_CH0, txpower);
  3185. rt2x00_set_field32(&regs[TX_PWR_CFG_0_IDX],
  3186. TX_PWR_CFG_0_OFDM12_CH1, txpower);
  3187. rt2x00_set_field32(&regs[TX_PWR_CFG_0_EXT_IDX],
  3188. TX_PWR_CFG_0_EXT_OFDM12_CH2, txpower);
  3189. /* read the next four txpower values */
  3190. rt2800_eeprom_read_from_array(rt2x00dev, EEPROM_TXPOWER_BYRATE,
  3191. offset + 1, &eeprom);
  3192. /* OFDM 24MBS,36MBS */
  3193. txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE0);
  3194. txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
  3195. txpower, delta);
  3196. rt2x00_set_field32(&regs[TX_PWR_CFG_1_IDX],
  3197. TX_PWR_CFG_1_OFDM24_CH0, txpower);
  3198. rt2x00_set_field32(&regs[TX_PWR_CFG_1_IDX],
  3199. TX_PWR_CFG_1_OFDM24_CH1, txpower);
  3200. rt2x00_set_field32(&regs[TX_PWR_CFG_1_EXT_IDX],
  3201. TX_PWR_CFG_1_EXT_OFDM24_CH2, txpower);
  3202. /* OFDM 48MBS */
  3203. txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE1);
  3204. txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
  3205. txpower, delta);
  3206. rt2x00_set_field32(&regs[TX_PWR_CFG_1_IDX],
  3207. TX_PWR_CFG_1_OFDM48_CH0, txpower);
  3208. rt2x00_set_field32(&regs[TX_PWR_CFG_1_IDX],
  3209. TX_PWR_CFG_1_OFDM48_CH1, txpower);
  3210. rt2x00_set_field32(&regs[TX_PWR_CFG_1_EXT_IDX],
  3211. TX_PWR_CFG_1_EXT_OFDM48_CH2, txpower);
  3212. /* OFDM 54MBS */
  3213. txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE2);
  3214. txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
  3215. txpower, delta);
  3216. rt2x00_set_field32(&regs[TX_PWR_CFG_7_IDX],
  3217. TX_PWR_CFG_7_OFDM54_CH0, txpower);
  3218. rt2x00_set_field32(&regs[TX_PWR_CFG_7_IDX],
  3219. TX_PWR_CFG_7_OFDM54_CH1, txpower);
  3220. rt2x00_set_field32(&regs[TX_PWR_CFG_7_IDX],
  3221. TX_PWR_CFG_7_OFDM54_CH2, txpower);
  3222. /* read the next four txpower values */
  3223. rt2800_eeprom_read_from_array(rt2x00dev, EEPROM_TXPOWER_BYRATE,
  3224. offset + 2, &eeprom);
  3225. /* MCS 0,1 */
  3226. txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE0);
  3227. txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
  3228. txpower, delta);
  3229. rt2x00_set_field32(&regs[TX_PWR_CFG_1_IDX],
  3230. TX_PWR_CFG_1_MCS0_CH0, txpower);
  3231. rt2x00_set_field32(&regs[TX_PWR_CFG_1_IDX],
  3232. TX_PWR_CFG_1_MCS0_CH1, txpower);
  3233. rt2x00_set_field32(&regs[TX_PWR_CFG_1_EXT_IDX],
  3234. TX_PWR_CFG_1_EXT_MCS0_CH2, txpower);
  3235. /* MCS 2,3 */
  3236. txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE1);
  3237. txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
  3238. txpower, delta);
  3239. rt2x00_set_field32(&regs[TX_PWR_CFG_1_IDX],
  3240. TX_PWR_CFG_1_MCS2_CH0, txpower);
  3241. rt2x00_set_field32(&regs[TX_PWR_CFG_1_IDX],
  3242. TX_PWR_CFG_1_MCS2_CH1, txpower);
  3243. rt2x00_set_field32(&regs[TX_PWR_CFG_1_EXT_IDX],
  3244. TX_PWR_CFG_1_EXT_MCS2_CH2, txpower);
  3245. /* MCS 4,5 */
  3246. txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE2);
  3247. txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
  3248. txpower, delta);
  3249. rt2x00_set_field32(&regs[TX_PWR_CFG_2_IDX],
  3250. TX_PWR_CFG_2_MCS4_CH0, txpower);
  3251. rt2x00_set_field32(&regs[TX_PWR_CFG_2_IDX],
  3252. TX_PWR_CFG_2_MCS4_CH1, txpower);
  3253. rt2x00_set_field32(&regs[TX_PWR_CFG_2_EXT_IDX],
  3254. TX_PWR_CFG_2_EXT_MCS4_CH2, txpower);
  3255. /* MCS 6 */
  3256. txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE3);
  3257. txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
  3258. txpower, delta);
  3259. rt2x00_set_field32(&regs[TX_PWR_CFG_2_IDX],
  3260. TX_PWR_CFG_2_MCS6_CH0, txpower);
  3261. rt2x00_set_field32(&regs[TX_PWR_CFG_2_IDX],
  3262. TX_PWR_CFG_2_MCS6_CH1, txpower);
  3263. rt2x00_set_field32(&regs[TX_PWR_CFG_2_EXT_IDX],
  3264. TX_PWR_CFG_2_EXT_MCS6_CH2, txpower);
  3265. /* read the next four txpower values */
  3266. rt2800_eeprom_read_from_array(rt2x00dev, EEPROM_TXPOWER_BYRATE,
  3267. offset + 3, &eeprom);
  3268. /* MCS 7 */
  3269. txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE0);
  3270. txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
  3271. txpower, delta);
  3272. rt2x00_set_field32(&regs[TX_PWR_CFG_7_IDX],
  3273. TX_PWR_CFG_7_MCS7_CH0, txpower);
  3274. rt2x00_set_field32(&regs[TX_PWR_CFG_7_IDX],
  3275. TX_PWR_CFG_7_MCS7_CH1, txpower);
  3276. rt2x00_set_field32(&regs[TX_PWR_CFG_7_IDX],
  3277. TX_PWR_CFG_7_MCS7_CH2, txpower);
  3278. /* MCS 8,9 */
  3279. txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE1);
  3280. txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
  3281. txpower, delta);
  3282. rt2x00_set_field32(&regs[TX_PWR_CFG_2_IDX],
  3283. TX_PWR_CFG_2_MCS8_CH0, txpower);
  3284. rt2x00_set_field32(&regs[TX_PWR_CFG_2_IDX],
  3285. TX_PWR_CFG_2_MCS8_CH1, txpower);
  3286. rt2x00_set_field32(&regs[TX_PWR_CFG_2_EXT_IDX],
  3287. TX_PWR_CFG_2_EXT_MCS8_CH2, txpower);
  3288. /* MCS 10,11 */
  3289. txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE2);
  3290. txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
  3291. txpower, delta);
  3292. rt2x00_set_field32(&regs[TX_PWR_CFG_2_IDX],
  3293. TX_PWR_CFG_2_MCS10_CH0, txpower);
  3294. rt2x00_set_field32(&regs[TX_PWR_CFG_2_IDX],
  3295. TX_PWR_CFG_2_MCS10_CH1, txpower);
  3296. rt2x00_set_field32(&regs[TX_PWR_CFG_2_EXT_IDX],
  3297. TX_PWR_CFG_2_EXT_MCS10_CH2, txpower);
  3298. /* MCS 12,13 */
  3299. txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE3);
  3300. txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
  3301. txpower, delta);
  3302. rt2x00_set_field32(&regs[TX_PWR_CFG_3_IDX],
  3303. TX_PWR_CFG_3_MCS12_CH0, txpower);
  3304. rt2x00_set_field32(&regs[TX_PWR_CFG_3_IDX],
  3305. TX_PWR_CFG_3_MCS12_CH1, txpower);
  3306. rt2x00_set_field32(&regs[TX_PWR_CFG_3_EXT_IDX],
  3307. TX_PWR_CFG_3_EXT_MCS12_CH2, txpower);
  3308. /* read the next four txpower values */
  3309. rt2800_eeprom_read_from_array(rt2x00dev, EEPROM_TXPOWER_BYRATE,
  3310. offset + 4, &eeprom);
  3311. /* MCS 14 */
  3312. txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE0);
  3313. txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
  3314. txpower, delta);
  3315. rt2x00_set_field32(&regs[TX_PWR_CFG_3_IDX],
  3316. TX_PWR_CFG_3_MCS14_CH0, txpower);
  3317. rt2x00_set_field32(&regs[TX_PWR_CFG_3_IDX],
  3318. TX_PWR_CFG_3_MCS14_CH1, txpower);
  3319. rt2x00_set_field32(&regs[TX_PWR_CFG_3_EXT_IDX],
  3320. TX_PWR_CFG_3_EXT_MCS14_CH2, txpower);
  3321. /* MCS 15 */
  3322. txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE1);
  3323. txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
  3324. txpower, delta);
  3325. rt2x00_set_field32(&regs[TX_PWR_CFG_8_IDX],
  3326. TX_PWR_CFG_8_MCS15_CH0, txpower);
  3327. rt2x00_set_field32(&regs[TX_PWR_CFG_8_IDX],
  3328. TX_PWR_CFG_8_MCS15_CH1, txpower);
  3329. rt2x00_set_field32(&regs[TX_PWR_CFG_8_IDX],
  3330. TX_PWR_CFG_8_MCS15_CH2, txpower);
  3331. /* MCS 16,17 */
  3332. txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE2);
  3333. txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
  3334. txpower, delta);
  3335. rt2x00_set_field32(&regs[TX_PWR_CFG_5_IDX],
  3336. TX_PWR_CFG_5_MCS16_CH0, txpower);
  3337. rt2x00_set_field32(&regs[TX_PWR_CFG_5_IDX],
  3338. TX_PWR_CFG_5_MCS16_CH1, txpower);
  3339. rt2x00_set_field32(&regs[TX_PWR_CFG_5_IDX],
  3340. TX_PWR_CFG_5_MCS16_CH2, txpower);
  3341. /* MCS 18,19 */
  3342. txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE3);
  3343. txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
  3344. txpower, delta);
  3345. rt2x00_set_field32(&regs[TX_PWR_CFG_5_IDX],
  3346. TX_PWR_CFG_5_MCS18_CH0, txpower);
  3347. rt2x00_set_field32(&regs[TX_PWR_CFG_5_IDX],
  3348. TX_PWR_CFG_5_MCS18_CH1, txpower);
  3349. rt2x00_set_field32(&regs[TX_PWR_CFG_5_IDX],
  3350. TX_PWR_CFG_5_MCS18_CH2, txpower);
  3351. /* read the next four txpower values */
  3352. rt2800_eeprom_read_from_array(rt2x00dev, EEPROM_TXPOWER_BYRATE,
  3353. offset + 5, &eeprom);
  3354. /* MCS 20,21 */
  3355. txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE0);
  3356. txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
  3357. txpower, delta);
  3358. rt2x00_set_field32(&regs[TX_PWR_CFG_6_IDX],
  3359. TX_PWR_CFG_6_MCS20_CH0, txpower);
  3360. rt2x00_set_field32(&regs[TX_PWR_CFG_6_IDX],
  3361. TX_PWR_CFG_6_MCS20_CH1, txpower);
  3362. rt2x00_set_field32(&regs[TX_PWR_CFG_6_IDX],
  3363. TX_PWR_CFG_6_MCS20_CH2, txpower);
  3364. /* MCS 22 */
  3365. txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE1);
  3366. txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
  3367. txpower, delta);
  3368. rt2x00_set_field32(&regs[TX_PWR_CFG_6_IDX],
  3369. TX_PWR_CFG_6_MCS22_CH0, txpower);
  3370. rt2x00_set_field32(&regs[TX_PWR_CFG_6_IDX],
  3371. TX_PWR_CFG_6_MCS22_CH1, txpower);
  3372. rt2x00_set_field32(&regs[TX_PWR_CFG_6_IDX],
  3373. TX_PWR_CFG_6_MCS22_CH2, txpower);
  3374. /* MCS 23 */
  3375. txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE2);
  3376. txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
  3377. txpower, delta);
  3378. rt2x00_set_field32(&regs[TX_PWR_CFG_8_IDX],
  3379. TX_PWR_CFG_8_MCS23_CH0, txpower);
  3380. rt2x00_set_field32(&regs[TX_PWR_CFG_8_IDX],
  3381. TX_PWR_CFG_8_MCS23_CH1, txpower);
  3382. rt2x00_set_field32(&regs[TX_PWR_CFG_8_IDX],
  3383. TX_PWR_CFG_8_MCS23_CH2, txpower);
  3384. /* read the next four txpower values */
  3385. rt2800_eeprom_read_from_array(rt2x00dev, EEPROM_TXPOWER_BYRATE,
  3386. offset + 6, &eeprom);
  3387. /* STBC, MCS 0,1 */
  3388. txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE0);
  3389. txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
  3390. txpower, delta);
  3391. rt2x00_set_field32(&regs[TX_PWR_CFG_3_IDX],
  3392. TX_PWR_CFG_3_STBC0_CH0, txpower);
  3393. rt2x00_set_field32(&regs[TX_PWR_CFG_3_IDX],
  3394. TX_PWR_CFG_3_STBC0_CH1, txpower);
  3395. rt2x00_set_field32(&regs[TX_PWR_CFG_3_EXT_IDX],
  3396. TX_PWR_CFG_3_EXT_STBC0_CH2, txpower);
  3397. /* STBC, MCS 2,3 */
  3398. txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE1);
  3399. txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
  3400. txpower, delta);
  3401. rt2x00_set_field32(&regs[TX_PWR_CFG_3_IDX],
  3402. TX_PWR_CFG_3_STBC2_CH0, txpower);
  3403. rt2x00_set_field32(&regs[TX_PWR_CFG_3_IDX],
  3404. TX_PWR_CFG_3_STBC2_CH1, txpower);
  3405. rt2x00_set_field32(&regs[TX_PWR_CFG_3_EXT_IDX],
  3406. TX_PWR_CFG_3_EXT_STBC2_CH2, txpower);
  3407. /* STBC, MCS 4,5 */
  3408. txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE2);
  3409. txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
  3410. txpower, delta);
  3411. rt2x00_set_field32(&regs[TX_PWR_CFG_4_IDX], TX_PWR_CFG_RATE0, txpower);
  3412. rt2x00_set_field32(&regs[TX_PWR_CFG_4_IDX], TX_PWR_CFG_RATE1, txpower);
  3413. rt2x00_set_field32(&regs[TX_PWR_CFG_4_EXT_IDX], TX_PWR_CFG_RATE0,
  3414. txpower);
  3415. /* STBC, MCS 6 */
  3416. txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE3);
  3417. txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
  3418. txpower, delta);
  3419. rt2x00_set_field32(&regs[TX_PWR_CFG_4_IDX], TX_PWR_CFG_RATE2, txpower);
  3420. rt2x00_set_field32(&regs[TX_PWR_CFG_4_IDX], TX_PWR_CFG_RATE3, txpower);
  3421. rt2x00_set_field32(&regs[TX_PWR_CFG_4_EXT_IDX], TX_PWR_CFG_RATE2,
  3422. txpower);
  3423. /* read the next four txpower values */
  3424. rt2800_eeprom_read_from_array(rt2x00dev, EEPROM_TXPOWER_BYRATE,
  3425. offset + 7, &eeprom);
  3426. /* STBC, MCS 7 */
  3427. txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE0);
  3428. txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
  3429. txpower, delta);
  3430. rt2x00_set_field32(&regs[TX_PWR_CFG_9_IDX],
  3431. TX_PWR_CFG_9_STBC7_CH0, txpower);
  3432. rt2x00_set_field32(&regs[TX_PWR_CFG_9_IDX],
  3433. TX_PWR_CFG_9_STBC7_CH1, txpower);
  3434. rt2x00_set_field32(&regs[TX_PWR_CFG_9_IDX],
  3435. TX_PWR_CFG_9_STBC7_CH2, txpower);
  3436. rt2800_register_write(rt2x00dev, TX_PWR_CFG_0, regs[TX_PWR_CFG_0_IDX]);
  3437. rt2800_register_write(rt2x00dev, TX_PWR_CFG_1, regs[TX_PWR_CFG_1_IDX]);
  3438. rt2800_register_write(rt2x00dev, TX_PWR_CFG_2, regs[TX_PWR_CFG_2_IDX]);
  3439. rt2800_register_write(rt2x00dev, TX_PWR_CFG_3, regs[TX_PWR_CFG_3_IDX]);
  3440. rt2800_register_write(rt2x00dev, TX_PWR_CFG_4, regs[TX_PWR_CFG_4_IDX]);
  3441. rt2800_register_write(rt2x00dev, TX_PWR_CFG_5, regs[TX_PWR_CFG_5_IDX]);
  3442. rt2800_register_write(rt2x00dev, TX_PWR_CFG_6, regs[TX_PWR_CFG_6_IDX]);
  3443. rt2800_register_write(rt2x00dev, TX_PWR_CFG_7, regs[TX_PWR_CFG_7_IDX]);
  3444. rt2800_register_write(rt2x00dev, TX_PWR_CFG_8, regs[TX_PWR_CFG_8_IDX]);
  3445. rt2800_register_write(rt2x00dev, TX_PWR_CFG_9, regs[TX_PWR_CFG_9_IDX]);
  3446. rt2800_register_write(rt2x00dev, TX_PWR_CFG_0_EXT,
  3447. regs[TX_PWR_CFG_0_EXT_IDX]);
  3448. rt2800_register_write(rt2x00dev, TX_PWR_CFG_1_EXT,
  3449. regs[TX_PWR_CFG_1_EXT_IDX]);
  3450. rt2800_register_write(rt2x00dev, TX_PWR_CFG_2_EXT,
  3451. regs[TX_PWR_CFG_2_EXT_IDX]);
  3452. rt2800_register_write(rt2x00dev, TX_PWR_CFG_3_EXT,
  3453. regs[TX_PWR_CFG_3_EXT_IDX]);
  3454. rt2800_register_write(rt2x00dev, TX_PWR_CFG_4_EXT,
  3455. regs[TX_PWR_CFG_4_EXT_IDX]);
  3456. for (i = 0; i < TX_PWR_CFG_IDX_COUNT; i++)
  3457. rt2x00_dbg(rt2x00dev,
  3458. "band:%cGHz, BW:%c0MHz, TX_PWR_CFG_%d%s = %08lx\n",
  3459. (band == IEEE80211_BAND_5GHZ) ? '5' : '2',
  3460. (test_bit(CONFIG_CHANNEL_HT40, &rt2x00dev->flags)) ?
  3461. '4' : '2',
  3462. (i > TX_PWR_CFG_9_IDX) ?
  3463. (i - TX_PWR_CFG_9_IDX - 1) : i,
  3464. (i > TX_PWR_CFG_9_IDX) ? "_EXT" : "",
  3465. (unsigned long) regs[i]);
  3466. }
  3467. /*
  3468. * We configure transmit power using MAC TX_PWR_CFG_{0,...,N} registers and
  3469. * BBP R1 register. TX_PWR_CFG_X allow to configure per rate TX power values,
  3470. * 4 bits for each rate (tune from 0 to 15 dBm). BBP_R1 controls transmit power
  3471. * for all rates, but allow to set only 4 discrete values: -12, -6, 0 and 6 dBm.
  3472. * Reference per rate transmit power values are located in the EEPROM at
  3473. * EEPROM_TXPOWER_BYRATE offset. We adjust them and BBP R1 settings according to
  3474. * current conditions (i.e. band, bandwidth, temperature, user settings).
  3475. */
  3476. static void rt2800_config_txpower_rt28xx(struct rt2x00_dev *rt2x00dev,
  3477. struct ieee80211_channel *chan,
  3478. int power_level)
  3479. {
  3480. u8 txpower, r1;
  3481. u16 eeprom;
  3482. u32 reg, offset;
  3483. int i, is_rate_b, delta, power_ctrl;
  3484. enum ieee80211_band band = chan->band;
  3485. /*
  3486. * Calculate HT40 compensation. For 40MHz we need to add or subtract
  3487. * value read from EEPROM (different for 2GHz and for 5GHz).
  3488. */
  3489. delta = rt2800_get_txpower_bw_comp(rt2x00dev, band);
  3490. /*
  3491. * Calculate temperature compensation. Depends on measurement of current
  3492. * TSSI (Transmitter Signal Strength Indication) we know TX power (due
  3493. * to temperature or maybe other factors) is smaller or bigger than
  3494. * expected. We adjust it, based on TSSI reference and boundaries values
  3495. * provided in EEPROM.
  3496. */
  3497. delta += rt2800_get_gain_calibration_delta(rt2x00dev);
  3498. /*
  3499. * Decrease power according to user settings, on devices with unknown
  3500. * maximum tx power. For other devices we take user power_level into
  3501. * consideration on rt2800_compensate_txpower().
  3502. */
  3503. delta += rt2800_get_txpower_reg_delta(rt2x00dev, power_level,
  3504. chan->max_power);
  3505. /*
  3506. * BBP_R1 controls TX power for all rates, it allow to set the following
  3507. * gains -12, -6, 0, +6 dBm by setting values 2, 1, 0, 3 respectively.
  3508. *
  3509. * TODO: we do not use +6 dBm option to do not increase power beyond
  3510. * regulatory limit, however this could be utilized for devices with
  3511. * CAPABILITY_POWER_LIMIT.
  3512. *
  3513. * TODO: add different temperature compensation code for RT3290 & RT5390
  3514. * to allow to use BBP_R1 for those chips.
  3515. */
  3516. if (!rt2x00_rt(rt2x00dev, RT3290) &&
  3517. !rt2x00_rt(rt2x00dev, RT5390)) {
  3518. rt2800_bbp_read(rt2x00dev, 1, &r1);
  3519. if (delta <= -12) {
  3520. power_ctrl = 2;
  3521. delta += 12;
  3522. } else if (delta <= -6) {
  3523. power_ctrl = 1;
  3524. delta += 6;
  3525. } else {
  3526. power_ctrl = 0;
  3527. }
  3528. rt2x00_set_field8(&r1, BBP1_TX_POWER_CTRL, power_ctrl);
  3529. rt2800_bbp_write(rt2x00dev, 1, r1);
  3530. }
  3531. offset = TX_PWR_CFG_0;
  3532. for (i = 0; i < EEPROM_TXPOWER_BYRATE_SIZE; i += 2) {
  3533. /* just to be safe */
  3534. if (offset > TX_PWR_CFG_4)
  3535. break;
  3536. rt2800_register_read(rt2x00dev, offset, &reg);
  3537. /* read the next four txpower values */
  3538. rt2800_eeprom_read_from_array(rt2x00dev, EEPROM_TXPOWER_BYRATE,
  3539. i, &eeprom);
  3540. is_rate_b = i ? 0 : 1;
  3541. /*
  3542. * TX_PWR_CFG_0: 1MBS, TX_PWR_CFG_1: 24MBS,
  3543. * TX_PWR_CFG_2: MCS4, TX_PWR_CFG_3: MCS12,
  3544. * TX_PWR_CFG_4: unknown
  3545. */
  3546. txpower = rt2x00_get_field16(eeprom,
  3547. EEPROM_TXPOWER_BYRATE_RATE0);
  3548. txpower = rt2800_compensate_txpower(rt2x00dev, is_rate_b, band,
  3549. power_level, txpower, delta);
  3550. rt2x00_set_field32(&reg, TX_PWR_CFG_RATE0, txpower);
  3551. /*
  3552. * TX_PWR_CFG_0: 2MBS, TX_PWR_CFG_1: 36MBS,
  3553. * TX_PWR_CFG_2: MCS5, TX_PWR_CFG_3: MCS13,
  3554. * TX_PWR_CFG_4: unknown
  3555. */
  3556. txpower = rt2x00_get_field16(eeprom,
  3557. EEPROM_TXPOWER_BYRATE_RATE1);
  3558. txpower = rt2800_compensate_txpower(rt2x00dev, is_rate_b, band,
  3559. power_level, txpower, delta);
  3560. rt2x00_set_field32(&reg, TX_PWR_CFG_RATE1, txpower);
  3561. /*
  3562. * TX_PWR_CFG_0: 5.5MBS, TX_PWR_CFG_1: 48MBS,
  3563. * TX_PWR_CFG_2: MCS6, TX_PWR_CFG_3: MCS14,
  3564. * TX_PWR_CFG_4: unknown
  3565. */
  3566. txpower = rt2x00_get_field16(eeprom,
  3567. EEPROM_TXPOWER_BYRATE_RATE2);
  3568. txpower = rt2800_compensate_txpower(rt2x00dev, is_rate_b, band,
  3569. power_level, txpower, delta);
  3570. rt2x00_set_field32(&reg, TX_PWR_CFG_RATE2, txpower);
  3571. /*
  3572. * TX_PWR_CFG_0: 11MBS, TX_PWR_CFG_1: 54MBS,
  3573. * TX_PWR_CFG_2: MCS7, TX_PWR_CFG_3: MCS15,
  3574. * TX_PWR_CFG_4: unknown
  3575. */
  3576. txpower = rt2x00_get_field16(eeprom,
  3577. EEPROM_TXPOWER_BYRATE_RATE3);
  3578. txpower = rt2800_compensate_txpower(rt2x00dev, is_rate_b, band,
  3579. power_level, txpower, delta);
  3580. rt2x00_set_field32(&reg, TX_PWR_CFG_RATE3, txpower);
  3581. /* read the next four txpower values */
  3582. rt2800_eeprom_read_from_array(rt2x00dev, EEPROM_TXPOWER_BYRATE,
  3583. i + 1, &eeprom);
  3584. is_rate_b = 0;
  3585. /*
  3586. * TX_PWR_CFG_0: 6MBS, TX_PWR_CFG_1: MCS0,
  3587. * TX_PWR_CFG_2: MCS8, TX_PWR_CFG_3: unknown,
  3588. * TX_PWR_CFG_4: unknown
  3589. */
  3590. txpower = rt2x00_get_field16(eeprom,
  3591. EEPROM_TXPOWER_BYRATE_RATE0);
  3592. txpower = rt2800_compensate_txpower(rt2x00dev, is_rate_b, band,
  3593. power_level, txpower, delta);
  3594. rt2x00_set_field32(&reg, TX_PWR_CFG_RATE4, txpower);
  3595. /*
  3596. * TX_PWR_CFG_0: 9MBS, TX_PWR_CFG_1: MCS1,
  3597. * TX_PWR_CFG_2: MCS9, TX_PWR_CFG_3: unknown,
  3598. * TX_PWR_CFG_4: unknown
  3599. */
  3600. txpower = rt2x00_get_field16(eeprom,
  3601. EEPROM_TXPOWER_BYRATE_RATE1);
  3602. txpower = rt2800_compensate_txpower(rt2x00dev, is_rate_b, band,
  3603. power_level, txpower, delta);
  3604. rt2x00_set_field32(&reg, TX_PWR_CFG_RATE5, txpower);
  3605. /*
  3606. * TX_PWR_CFG_0: 12MBS, TX_PWR_CFG_1: MCS2,
  3607. * TX_PWR_CFG_2: MCS10, TX_PWR_CFG_3: unknown,
  3608. * TX_PWR_CFG_4: unknown
  3609. */
  3610. txpower = rt2x00_get_field16(eeprom,
  3611. EEPROM_TXPOWER_BYRATE_RATE2);
  3612. txpower = rt2800_compensate_txpower(rt2x00dev, is_rate_b, band,
  3613. power_level, txpower, delta);
  3614. rt2x00_set_field32(&reg, TX_PWR_CFG_RATE6, txpower);
  3615. /*
  3616. * TX_PWR_CFG_0: 18MBS, TX_PWR_CFG_1: MCS3,
  3617. * TX_PWR_CFG_2: MCS11, TX_PWR_CFG_3: unknown,
  3618. * TX_PWR_CFG_4: unknown
  3619. */
  3620. txpower = rt2x00_get_field16(eeprom,
  3621. EEPROM_TXPOWER_BYRATE_RATE3);
  3622. txpower = rt2800_compensate_txpower(rt2x00dev, is_rate_b, band,
  3623. power_level, txpower, delta);
  3624. rt2x00_set_field32(&reg, TX_PWR_CFG_RATE7, txpower);
  3625. rt2800_register_write(rt2x00dev, offset, reg);
  3626. /* next TX_PWR_CFG register */
  3627. offset += 4;
  3628. }
  3629. }
  3630. static void rt2800_config_txpower(struct rt2x00_dev *rt2x00dev,
  3631. struct ieee80211_channel *chan,
  3632. int power_level)
  3633. {
  3634. if (rt2x00_rt(rt2x00dev, RT3593))
  3635. rt2800_config_txpower_rt3593(rt2x00dev, chan, power_level);
  3636. else
  3637. rt2800_config_txpower_rt28xx(rt2x00dev, chan, power_level);
  3638. }
  3639. void rt2800_gain_calibration(struct rt2x00_dev *rt2x00dev)
  3640. {
  3641. rt2800_config_txpower(rt2x00dev, rt2x00dev->hw->conf.chandef.chan,
  3642. rt2x00dev->tx_power);
  3643. }
  3644. EXPORT_SYMBOL_GPL(rt2800_gain_calibration);
  3645. void rt2800_vco_calibration(struct rt2x00_dev *rt2x00dev)
  3646. {
  3647. u32 tx_pin;
  3648. u8 rfcsr;
  3649. /*
  3650. * A voltage-controlled oscillator(VCO) is an electronic oscillator
  3651. * designed to be controlled in oscillation frequency by a voltage
  3652. * input. Maybe the temperature will affect the frequency of
  3653. * oscillation to be shifted. The VCO calibration will be called
  3654. * periodically to adjust the frequency to be precision.
  3655. */
  3656. rt2800_register_read(rt2x00dev, TX_PIN_CFG, &tx_pin);
  3657. tx_pin &= TX_PIN_CFG_PA_PE_DISABLE;
  3658. rt2800_register_write(rt2x00dev, TX_PIN_CFG, tx_pin);
  3659. switch (rt2x00dev->chip.rf) {
  3660. case RF2020:
  3661. case RF3020:
  3662. case RF3021:
  3663. case RF3022:
  3664. case RF3320:
  3665. case RF3052:
  3666. rt2800_rfcsr_read(rt2x00dev, 7, &rfcsr);
  3667. rt2x00_set_field8(&rfcsr, RFCSR7_RF_TUNING, 1);
  3668. rt2800_rfcsr_write(rt2x00dev, 7, rfcsr);
  3669. break;
  3670. case RF3053:
  3671. case RF3290:
  3672. case RF5360:
  3673. case RF5370:
  3674. case RF5372:
  3675. case RF5390:
  3676. case RF5392:
  3677. rt2800_rfcsr_read(rt2x00dev, 3, &rfcsr);
  3678. rt2x00_set_field8(&rfcsr, RFCSR3_VCOCAL_EN, 1);
  3679. rt2800_rfcsr_write(rt2x00dev, 3, rfcsr);
  3680. break;
  3681. default:
  3682. return;
  3683. }
  3684. mdelay(1);
  3685. rt2800_register_read(rt2x00dev, TX_PIN_CFG, &tx_pin);
  3686. if (rt2x00dev->rf_channel <= 14) {
  3687. switch (rt2x00dev->default_ant.tx_chain_num) {
  3688. case 3:
  3689. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_G2_EN, 1);
  3690. /* fall through */
  3691. case 2:
  3692. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_G1_EN, 1);
  3693. /* fall through */
  3694. case 1:
  3695. default:
  3696. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_G0_EN, 1);
  3697. break;
  3698. }
  3699. } else {
  3700. switch (rt2x00dev->default_ant.tx_chain_num) {
  3701. case 3:
  3702. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_A2_EN, 1);
  3703. /* fall through */
  3704. case 2:
  3705. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_A1_EN, 1);
  3706. /* fall through */
  3707. case 1:
  3708. default:
  3709. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_A0_EN, 1);
  3710. break;
  3711. }
  3712. }
  3713. rt2800_register_write(rt2x00dev, TX_PIN_CFG, tx_pin);
  3714. }
  3715. EXPORT_SYMBOL_GPL(rt2800_vco_calibration);
  3716. static void rt2800_config_retry_limit(struct rt2x00_dev *rt2x00dev,
  3717. struct rt2x00lib_conf *libconf)
  3718. {
  3719. u32 reg;
  3720. rt2800_register_read(rt2x00dev, TX_RTY_CFG, &reg);
  3721. rt2x00_set_field32(&reg, TX_RTY_CFG_SHORT_RTY_LIMIT,
  3722. libconf->conf->short_frame_max_tx_count);
  3723. rt2x00_set_field32(&reg, TX_RTY_CFG_LONG_RTY_LIMIT,
  3724. libconf->conf->long_frame_max_tx_count);
  3725. rt2800_register_write(rt2x00dev, TX_RTY_CFG, reg);
  3726. }
  3727. static void rt2800_config_ps(struct rt2x00_dev *rt2x00dev,
  3728. struct rt2x00lib_conf *libconf)
  3729. {
  3730. enum dev_state state =
  3731. (libconf->conf->flags & IEEE80211_CONF_PS) ?
  3732. STATE_SLEEP : STATE_AWAKE;
  3733. u32 reg;
  3734. if (state == STATE_SLEEP) {
  3735. rt2800_register_write(rt2x00dev, AUTOWAKEUP_CFG, 0);
  3736. rt2800_register_read(rt2x00dev, AUTOWAKEUP_CFG, &reg);
  3737. rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_AUTO_LEAD_TIME, 5);
  3738. rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_TBCN_BEFORE_WAKE,
  3739. libconf->conf->listen_interval - 1);
  3740. rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_AUTOWAKE, 1);
  3741. rt2800_register_write(rt2x00dev, AUTOWAKEUP_CFG, reg);
  3742. rt2x00dev->ops->lib->set_device_state(rt2x00dev, state);
  3743. } else {
  3744. rt2800_register_read(rt2x00dev, AUTOWAKEUP_CFG, &reg);
  3745. rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_AUTO_LEAD_TIME, 0);
  3746. rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_TBCN_BEFORE_WAKE, 0);
  3747. rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_AUTOWAKE, 0);
  3748. rt2800_register_write(rt2x00dev, AUTOWAKEUP_CFG, reg);
  3749. rt2x00dev->ops->lib->set_device_state(rt2x00dev, state);
  3750. }
  3751. }
  3752. void rt2800_config(struct rt2x00_dev *rt2x00dev,
  3753. struct rt2x00lib_conf *libconf,
  3754. const unsigned int flags)
  3755. {
  3756. /* Always recalculate LNA gain before changing configuration */
  3757. rt2800_config_lna_gain(rt2x00dev, libconf);
  3758. if (flags & IEEE80211_CONF_CHANGE_CHANNEL) {
  3759. rt2800_config_channel(rt2x00dev, libconf->conf,
  3760. &libconf->rf, &libconf->channel);
  3761. rt2800_config_txpower(rt2x00dev, libconf->conf->chandef.chan,
  3762. libconf->conf->power_level);
  3763. }
  3764. if (flags & IEEE80211_CONF_CHANGE_POWER)
  3765. rt2800_config_txpower(rt2x00dev, libconf->conf->chandef.chan,
  3766. libconf->conf->power_level);
  3767. if (flags & IEEE80211_CONF_CHANGE_RETRY_LIMITS)
  3768. rt2800_config_retry_limit(rt2x00dev, libconf);
  3769. if (flags & IEEE80211_CONF_CHANGE_PS)
  3770. rt2800_config_ps(rt2x00dev, libconf);
  3771. }
  3772. EXPORT_SYMBOL_GPL(rt2800_config);
  3773. /*
  3774. * Link tuning
  3775. */
  3776. void rt2800_link_stats(struct rt2x00_dev *rt2x00dev, struct link_qual *qual)
  3777. {
  3778. u32 reg;
  3779. /*
  3780. * Update FCS error count from register.
  3781. */
  3782. rt2800_register_read(rt2x00dev, RX_STA_CNT0, &reg);
  3783. qual->rx_failed = rt2x00_get_field32(reg, RX_STA_CNT0_CRC_ERR);
  3784. }
  3785. EXPORT_SYMBOL_GPL(rt2800_link_stats);
  3786. static u8 rt2800_get_default_vgc(struct rt2x00_dev *rt2x00dev)
  3787. {
  3788. u8 vgc;
  3789. if (rt2x00dev->curr_band == IEEE80211_BAND_2GHZ) {
  3790. if (rt2x00_rt(rt2x00dev, RT3070) ||
  3791. rt2x00_rt(rt2x00dev, RT3071) ||
  3792. rt2x00_rt(rt2x00dev, RT3090) ||
  3793. rt2x00_rt(rt2x00dev, RT3290) ||
  3794. rt2x00_rt(rt2x00dev, RT3390) ||
  3795. rt2x00_rt(rt2x00dev, RT3572) ||
  3796. rt2x00_rt(rt2x00dev, RT5390) ||
  3797. rt2x00_rt(rt2x00dev, RT5392) ||
  3798. rt2x00_rt(rt2x00dev, RT5592))
  3799. vgc = 0x1c + (2 * rt2x00dev->lna_gain);
  3800. else
  3801. vgc = 0x2e + rt2x00dev->lna_gain;
  3802. } else { /* 5GHZ band */
  3803. if (rt2x00_rt(rt2x00dev, RT3572))
  3804. vgc = 0x22 + (rt2x00dev->lna_gain * 5) / 3;
  3805. else if (rt2x00_rt(rt2x00dev, RT5592))
  3806. vgc = 0x24 + (2 * rt2x00dev->lna_gain);
  3807. else {
  3808. if (!test_bit(CONFIG_CHANNEL_HT40, &rt2x00dev->flags))
  3809. vgc = 0x32 + (rt2x00dev->lna_gain * 5) / 3;
  3810. else
  3811. vgc = 0x3a + (rt2x00dev->lna_gain * 5) / 3;
  3812. }
  3813. }
  3814. return vgc;
  3815. }
  3816. static inline void rt2800_set_vgc(struct rt2x00_dev *rt2x00dev,
  3817. struct link_qual *qual, u8 vgc_level)
  3818. {
  3819. if (qual->vgc_level != vgc_level) {
  3820. if (rt2x00_rt(rt2x00dev, RT5592)) {
  3821. rt2800_bbp_write(rt2x00dev, 83, qual->rssi > -65 ? 0x4a : 0x7a);
  3822. rt2800_bbp_write_with_rx_chain(rt2x00dev, 66, vgc_level);
  3823. } else
  3824. rt2800_bbp_write(rt2x00dev, 66, vgc_level);
  3825. qual->vgc_level = vgc_level;
  3826. qual->vgc_level_reg = vgc_level;
  3827. }
  3828. }
  3829. void rt2800_reset_tuner(struct rt2x00_dev *rt2x00dev, struct link_qual *qual)
  3830. {
  3831. rt2800_set_vgc(rt2x00dev, qual, rt2800_get_default_vgc(rt2x00dev));
  3832. }
  3833. EXPORT_SYMBOL_GPL(rt2800_reset_tuner);
  3834. void rt2800_link_tuner(struct rt2x00_dev *rt2x00dev, struct link_qual *qual,
  3835. const u32 count)
  3836. {
  3837. u8 vgc;
  3838. if (rt2x00_rt_rev(rt2x00dev, RT2860, REV_RT2860C))
  3839. return;
  3840. /*
  3841. * When RSSI is better then -80 increase VGC level with 0x10, except
  3842. * for rt5592 chip.
  3843. */
  3844. vgc = rt2800_get_default_vgc(rt2x00dev);
  3845. if (rt2x00_rt(rt2x00dev, RT5592) && qual->rssi > -65)
  3846. vgc += 0x20;
  3847. else if (qual->rssi > -80)
  3848. vgc += 0x10;
  3849. rt2800_set_vgc(rt2x00dev, qual, vgc);
  3850. }
  3851. EXPORT_SYMBOL_GPL(rt2800_link_tuner);
  3852. /*
  3853. * Initialization functions.
  3854. */
  3855. static int rt2800_init_registers(struct rt2x00_dev *rt2x00dev)
  3856. {
  3857. u32 reg;
  3858. u16 eeprom;
  3859. unsigned int i;
  3860. int ret;
  3861. rt2800_disable_wpdma(rt2x00dev);
  3862. ret = rt2800_drv_init_registers(rt2x00dev);
  3863. if (ret)
  3864. return ret;
  3865. rt2800_register_read(rt2x00dev, BCN_OFFSET0, &reg);
  3866. rt2x00_set_field32(&reg, BCN_OFFSET0_BCN0, 0xe0); /* 0x3800 */
  3867. rt2x00_set_field32(&reg, BCN_OFFSET0_BCN1, 0xe8); /* 0x3a00 */
  3868. rt2x00_set_field32(&reg, BCN_OFFSET0_BCN2, 0xf0); /* 0x3c00 */
  3869. rt2x00_set_field32(&reg, BCN_OFFSET0_BCN3, 0xf8); /* 0x3e00 */
  3870. rt2800_register_write(rt2x00dev, BCN_OFFSET0, reg);
  3871. rt2800_register_read(rt2x00dev, BCN_OFFSET1, &reg);
  3872. rt2x00_set_field32(&reg, BCN_OFFSET1_BCN4, 0xc8); /* 0x3200 */
  3873. rt2x00_set_field32(&reg, BCN_OFFSET1_BCN5, 0xd0); /* 0x3400 */
  3874. rt2x00_set_field32(&reg, BCN_OFFSET1_BCN6, 0x77); /* 0x1dc0 */
  3875. rt2x00_set_field32(&reg, BCN_OFFSET1_BCN7, 0x6f); /* 0x1bc0 */
  3876. rt2800_register_write(rt2x00dev, BCN_OFFSET1, reg);
  3877. rt2800_register_write(rt2x00dev, LEGACY_BASIC_RATE, 0x0000013f);
  3878. rt2800_register_write(rt2x00dev, HT_BASIC_RATE, 0x00008003);
  3879. rt2800_register_write(rt2x00dev, MAC_SYS_CTRL, 0x00000000);
  3880. rt2800_register_read(rt2x00dev, BCN_TIME_CFG, &reg);
  3881. rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_INTERVAL, 1600);
  3882. rt2x00_set_field32(&reg, BCN_TIME_CFG_TSF_TICKING, 0);
  3883. rt2x00_set_field32(&reg, BCN_TIME_CFG_TSF_SYNC, 0);
  3884. rt2x00_set_field32(&reg, BCN_TIME_CFG_TBTT_ENABLE, 0);
  3885. rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_GEN, 0);
  3886. rt2x00_set_field32(&reg, BCN_TIME_CFG_TX_TIME_COMPENSATE, 0);
  3887. rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
  3888. rt2800_config_filter(rt2x00dev, FIF_ALLMULTI);
  3889. rt2800_register_read(rt2x00dev, BKOFF_SLOT_CFG, &reg);
  3890. rt2x00_set_field32(&reg, BKOFF_SLOT_CFG_SLOT_TIME, 9);
  3891. rt2x00_set_field32(&reg, BKOFF_SLOT_CFG_CC_DELAY_TIME, 2);
  3892. rt2800_register_write(rt2x00dev, BKOFF_SLOT_CFG, reg);
  3893. if (rt2x00_rt(rt2x00dev, RT3290)) {
  3894. rt2800_register_read(rt2x00dev, WLAN_FUN_CTRL, &reg);
  3895. if (rt2x00_get_field32(reg, WLAN_EN) == 1) {
  3896. rt2x00_set_field32(&reg, PCIE_APP0_CLK_REQ, 1);
  3897. rt2800_register_write(rt2x00dev, WLAN_FUN_CTRL, reg);
  3898. }
  3899. rt2800_register_read(rt2x00dev, CMB_CTRL, &reg);
  3900. if (!(rt2x00_get_field32(reg, LDO0_EN) == 1)) {
  3901. rt2x00_set_field32(&reg, LDO0_EN, 1);
  3902. rt2x00_set_field32(&reg, LDO_BGSEL, 3);
  3903. rt2800_register_write(rt2x00dev, CMB_CTRL, reg);
  3904. }
  3905. rt2800_register_read(rt2x00dev, OSC_CTRL, &reg);
  3906. rt2x00_set_field32(&reg, OSC_ROSC_EN, 1);
  3907. rt2x00_set_field32(&reg, OSC_CAL_REQ, 1);
  3908. rt2x00_set_field32(&reg, OSC_REF_CYCLE, 0x27);
  3909. rt2800_register_write(rt2x00dev, OSC_CTRL, reg);
  3910. rt2800_register_read(rt2x00dev, COEX_CFG0, &reg);
  3911. rt2x00_set_field32(&reg, COEX_CFG_ANT, 0x5e);
  3912. rt2800_register_write(rt2x00dev, COEX_CFG0, reg);
  3913. rt2800_register_read(rt2x00dev, COEX_CFG2, &reg);
  3914. rt2x00_set_field32(&reg, BT_COEX_CFG1, 0x00);
  3915. rt2x00_set_field32(&reg, BT_COEX_CFG0, 0x17);
  3916. rt2x00_set_field32(&reg, WL_COEX_CFG1, 0x93);
  3917. rt2x00_set_field32(&reg, WL_COEX_CFG0, 0x7f);
  3918. rt2800_register_write(rt2x00dev, COEX_CFG2, reg);
  3919. rt2800_register_read(rt2x00dev, PLL_CTRL, &reg);
  3920. rt2x00_set_field32(&reg, PLL_CONTROL, 1);
  3921. rt2800_register_write(rt2x00dev, PLL_CTRL, reg);
  3922. }
  3923. if (rt2x00_rt(rt2x00dev, RT3071) ||
  3924. rt2x00_rt(rt2x00dev, RT3090) ||
  3925. rt2x00_rt(rt2x00dev, RT3290) ||
  3926. rt2x00_rt(rt2x00dev, RT3390)) {
  3927. if (rt2x00_rt(rt2x00dev, RT3290))
  3928. rt2800_register_write(rt2x00dev, TX_SW_CFG0,
  3929. 0x00000404);
  3930. else
  3931. rt2800_register_write(rt2x00dev, TX_SW_CFG0,
  3932. 0x00000400);
  3933. rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00000000);
  3934. if (rt2x00_rt_rev_lt(rt2x00dev, RT3071, REV_RT3071E) ||
  3935. rt2x00_rt_rev_lt(rt2x00dev, RT3090, REV_RT3090E) ||
  3936. rt2x00_rt_rev_lt(rt2x00dev, RT3390, REV_RT3390E)) {
  3937. rt2800_eeprom_read(rt2x00dev, EEPROM_NIC_CONF1,
  3938. &eeprom);
  3939. if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF1_DAC_TEST))
  3940. rt2800_register_write(rt2x00dev, TX_SW_CFG2,
  3941. 0x0000002c);
  3942. else
  3943. rt2800_register_write(rt2x00dev, TX_SW_CFG2,
  3944. 0x0000000f);
  3945. } else {
  3946. rt2800_register_write(rt2x00dev, TX_SW_CFG2, 0x00000000);
  3947. }
  3948. } else if (rt2x00_rt(rt2x00dev, RT3070)) {
  3949. rt2800_register_write(rt2x00dev, TX_SW_CFG0, 0x00000400);
  3950. if (rt2x00_rt_rev_lt(rt2x00dev, RT3070, REV_RT3070F)) {
  3951. rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00000000);
  3952. rt2800_register_write(rt2x00dev, TX_SW_CFG2, 0x0000002c);
  3953. } else {
  3954. rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00080606);
  3955. rt2800_register_write(rt2x00dev, TX_SW_CFG2, 0x00000000);
  3956. }
  3957. } else if (rt2800_is_305x_soc(rt2x00dev)) {
  3958. rt2800_register_write(rt2x00dev, TX_SW_CFG0, 0x00000400);
  3959. rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00000000);
  3960. rt2800_register_write(rt2x00dev, TX_SW_CFG2, 0x00000030);
  3961. } else if (rt2x00_rt(rt2x00dev, RT3352)) {
  3962. rt2800_register_write(rt2x00dev, TX_SW_CFG0, 0x00000402);
  3963. rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00080606);
  3964. rt2800_register_write(rt2x00dev, TX_SW_CFG2, 0x00000000);
  3965. } else if (rt2x00_rt(rt2x00dev, RT3572)) {
  3966. rt2800_register_write(rt2x00dev, TX_SW_CFG0, 0x00000400);
  3967. rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00080606);
  3968. } else if (rt2x00_rt(rt2x00dev, RT3593)) {
  3969. rt2800_register_write(rt2x00dev, TX_SW_CFG0, 0x00000402);
  3970. rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00000000);
  3971. if (rt2x00_rt_rev_lt(rt2x00dev, RT3593, REV_RT3593E)) {
  3972. rt2800_eeprom_read(rt2x00dev, EEPROM_NIC_CONF1,
  3973. &eeprom);
  3974. if (rt2x00_get_field16(eeprom,
  3975. EEPROM_NIC_CONF1_DAC_TEST))
  3976. rt2800_register_write(rt2x00dev, TX_SW_CFG2,
  3977. 0x0000001f);
  3978. else
  3979. rt2800_register_write(rt2x00dev, TX_SW_CFG2,
  3980. 0x0000000f);
  3981. } else {
  3982. rt2800_register_write(rt2x00dev, TX_SW_CFG2,
  3983. 0x00000000);
  3984. }
  3985. } else if (rt2x00_rt(rt2x00dev, RT5390) ||
  3986. rt2x00_rt(rt2x00dev, RT5392) ||
  3987. rt2x00_rt(rt2x00dev, RT5592)) {
  3988. rt2800_register_write(rt2x00dev, TX_SW_CFG0, 0x00000404);
  3989. rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00080606);
  3990. rt2800_register_write(rt2x00dev, TX_SW_CFG2, 0x00000000);
  3991. } else {
  3992. rt2800_register_write(rt2x00dev, TX_SW_CFG0, 0x00000000);
  3993. rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00080606);
  3994. }
  3995. rt2800_register_read(rt2x00dev, TX_LINK_CFG, &reg);
  3996. rt2x00_set_field32(&reg, TX_LINK_CFG_REMOTE_MFB_LIFETIME, 32);
  3997. rt2x00_set_field32(&reg, TX_LINK_CFG_MFB_ENABLE, 0);
  3998. rt2x00_set_field32(&reg, TX_LINK_CFG_REMOTE_UMFS_ENABLE, 0);
  3999. rt2x00_set_field32(&reg, TX_LINK_CFG_TX_MRQ_EN, 0);
  4000. rt2x00_set_field32(&reg, TX_LINK_CFG_TX_RDG_EN, 0);
  4001. rt2x00_set_field32(&reg, TX_LINK_CFG_TX_CF_ACK_EN, 1);
  4002. rt2x00_set_field32(&reg, TX_LINK_CFG_REMOTE_MFB, 0);
  4003. rt2x00_set_field32(&reg, TX_LINK_CFG_REMOTE_MFS, 0);
  4004. rt2800_register_write(rt2x00dev, TX_LINK_CFG, reg);
  4005. rt2800_register_read(rt2x00dev, TX_TIMEOUT_CFG, &reg);
  4006. rt2x00_set_field32(&reg, TX_TIMEOUT_CFG_MPDU_LIFETIME, 9);
  4007. rt2x00_set_field32(&reg, TX_TIMEOUT_CFG_RX_ACK_TIMEOUT, 32);
  4008. rt2x00_set_field32(&reg, TX_TIMEOUT_CFG_TX_OP_TIMEOUT, 10);
  4009. rt2800_register_write(rt2x00dev, TX_TIMEOUT_CFG, reg);
  4010. rt2800_register_read(rt2x00dev, MAX_LEN_CFG, &reg);
  4011. rt2x00_set_field32(&reg, MAX_LEN_CFG_MAX_MPDU, AGGREGATION_SIZE);
  4012. if (rt2x00_rt_rev_gte(rt2x00dev, RT2872, REV_RT2872E) ||
  4013. rt2x00_rt(rt2x00dev, RT2883) ||
  4014. rt2x00_rt_rev_lt(rt2x00dev, RT3070, REV_RT3070E))
  4015. rt2x00_set_field32(&reg, MAX_LEN_CFG_MAX_PSDU, 2);
  4016. else
  4017. rt2x00_set_field32(&reg, MAX_LEN_CFG_MAX_PSDU, 1);
  4018. rt2x00_set_field32(&reg, MAX_LEN_CFG_MIN_PSDU, 0);
  4019. rt2x00_set_field32(&reg, MAX_LEN_CFG_MIN_MPDU, 0);
  4020. rt2800_register_write(rt2x00dev, MAX_LEN_CFG, reg);
  4021. rt2800_register_read(rt2x00dev, LED_CFG, &reg);
  4022. rt2x00_set_field32(&reg, LED_CFG_ON_PERIOD, 70);
  4023. rt2x00_set_field32(&reg, LED_CFG_OFF_PERIOD, 30);
  4024. rt2x00_set_field32(&reg, LED_CFG_SLOW_BLINK_PERIOD, 3);
  4025. rt2x00_set_field32(&reg, LED_CFG_R_LED_MODE, 3);
  4026. rt2x00_set_field32(&reg, LED_CFG_G_LED_MODE, 3);
  4027. rt2x00_set_field32(&reg, LED_CFG_Y_LED_MODE, 3);
  4028. rt2x00_set_field32(&reg, LED_CFG_LED_POLAR, 1);
  4029. rt2800_register_write(rt2x00dev, LED_CFG, reg);
  4030. rt2800_register_write(rt2x00dev, PBF_MAX_PCNT, 0x1f3fbf9f);
  4031. rt2800_register_read(rt2x00dev, TX_RTY_CFG, &reg);
  4032. rt2x00_set_field32(&reg, TX_RTY_CFG_SHORT_RTY_LIMIT, 15);
  4033. rt2x00_set_field32(&reg, TX_RTY_CFG_LONG_RTY_LIMIT, 31);
  4034. rt2x00_set_field32(&reg, TX_RTY_CFG_LONG_RTY_THRE, 2000);
  4035. rt2x00_set_field32(&reg, TX_RTY_CFG_NON_AGG_RTY_MODE, 0);
  4036. rt2x00_set_field32(&reg, TX_RTY_CFG_AGG_RTY_MODE, 0);
  4037. rt2x00_set_field32(&reg, TX_RTY_CFG_TX_AUTO_FB_ENABLE, 1);
  4038. rt2800_register_write(rt2x00dev, TX_RTY_CFG, reg);
  4039. rt2800_register_read(rt2x00dev, AUTO_RSP_CFG, &reg);
  4040. rt2x00_set_field32(&reg, AUTO_RSP_CFG_AUTORESPONDER, 1);
  4041. rt2x00_set_field32(&reg, AUTO_RSP_CFG_BAC_ACK_POLICY, 1);
  4042. rt2x00_set_field32(&reg, AUTO_RSP_CFG_CTS_40_MMODE, 0);
  4043. rt2x00_set_field32(&reg, AUTO_RSP_CFG_CTS_40_MREF, 0);
  4044. rt2x00_set_field32(&reg, AUTO_RSP_CFG_AR_PREAMBLE, 1);
  4045. rt2x00_set_field32(&reg, AUTO_RSP_CFG_DUAL_CTS_EN, 0);
  4046. rt2x00_set_field32(&reg, AUTO_RSP_CFG_ACK_CTS_PSM_BIT, 0);
  4047. rt2800_register_write(rt2x00dev, AUTO_RSP_CFG, reg);
  4048. rt2800_register_read(rt2x00dev, CCK_PROT_CFG, &reg);
  4049. rt2x00_set_field32(&reg, CCK_PROT_CFG_PROTECT_RATE, 3);
  4050. rt2x00_set_field32(&reg, CCK_PROT_CFG_PROTECT_CTRL, 0);
  4051. rt2x00_set_field32(&reg, CCK_PROT_CFG_PROTECT_NAV_SHORT, 1);
  4052. rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_CCK, 1);
  4053. rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
  4054. rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_MM20, 1);
  4055. rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_MM40, 0);
  4056. rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_GF20, 1);
  4057. rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_GF40, 0);
  4058. rt2x00_set_field32(&reg, CCK_PROT_CFG_RTS_TH_EN, 1);
  4059. rt2800_register_write(rt2x00dev, CCK_PROT_CFG, reg);
  4060. rt2800_register_read(rt2x00dev, OFDM_PROT_CFG, &reg);
  4061. rt2x00_set_field32(&reg, OFDM_PROT_CFG_PROTECT_RATE, 3);
  4062. rt2x00_set_field32(&reg, OFDM_PROT_CFG_PROTECT_CTRL, 0);
  4063. rt2x00_set_field32(&reg, OFDM_PROT_CFG_PROTECT_NAV_SHORT, 1);
  4064. rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_CCK, 1);
  4065. rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
  4066. rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_MM20, 1);
  4067. rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_MM40, 0);
  4068. rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_GF20, 1);
  4069. rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_GF40, 0);
  4070. rt2x00_set_field32(&reg, OFDM_PROT_CFG_RTS_TH_EN, 1);
  4071. rt2800_register_write(rt2x00dev, OFDM_PROT_CFG, reg);
  4072. rt2800_register_read(rt2x00dev, MM20_PROT_CFG, &reg);
  4073. rt2x00_set_field32(&reg, MM20_PROT_CFG_PROTECT_RATE, 0x4004);
  4074. rt2x00_set_field32(&reg, MM20_PROT_CFG_PROTECT_CTRL, 0);
  4075. rt2x00_set_field32(&reg, MM20_PROT_CFG_PROTECT_NAV_SHORT, 1);
  4076. rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_CCK, 1);
  4077. rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
  4078. rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_MM20, 1);
  4079. rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_MM40, 0);
  4080. rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_GF20, 1);
  4081. rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_GF40, 0);
  4082. rt2x00_set_field32(&reg, MM20_PROT_CFG_RTS_TH_EN, 0);
  4083. rt2800_register_write(rt2x00dev, MM20_PROT_CFG, reg);
  4084. rt2800_register_read(rt2x00dev, MM40_PROT_CFG, &reg);
  4085. rt2x00_set_field32(&reg, MM40_PROT_CFG_PROTECT_RATE, 0x4084);
  4086. rt2x00_set_field32(&reg, MM40_PROT_CFG_PROTECT_CTRL, 0);
  4087. rt2x00_set_field32(&reg, MM40_PROT_CFG_PROTECT_NAV_SHORT, 1);
  4088. rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_CCK, 1);
  4089. rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
  4090. rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_MM20, 1);
  4091. rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_MM40, 1);
  4092. rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_GF20, 1);
  4093. rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_GF40, 1);
  4094. rt2x00_set_field32(&reg, MM40_PROT_CFG_RTS_TH_EN, 0);
  4095. rt2800_register_write(rt2x00dev, MM40_PROT_CFG, reg);
  4096. rt2800_register_read(rt2x00dev, GF20_PROT_CFG, &reg);
  4097. rt2x00_set_field32(&reg, GF20_PROT_CFG_PROTECT_RATE, 0x4004);
  4098. rt2x00_set_field32(&reg, GF20_PROT_CFG_PROTECT_CTRL, 0);
  4099. rt2x00_set_field32(&reg, GF20_PROT_CFG_PROTECT_NAV_SHORT, 1);
  4100. rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_CCK, 1);
  4101. rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
  4102. rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_MM20, 1);
  4103. rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_MM40, 0);
  4104. rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_GF20, 1);
  4105. rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_GF40, 0);
  4106. rt2x00_set_field32(&reg, GF20_PROT_CFG_RTS_TH_EN, 0);
  4107. rt2800_register_write(rt2x00dev, GF20_PROT_CFG, reg);
  4108. rt2800_register_read(rt2x00dev, GF40_PROT_CFG, &reg);
  4109. rt2x00_set_field32(&reg, GF40_PROT_CFG_PROTECT_RATE, 0x4084);
  4110. rt2x00_set_field32(&reg, GF40_PROT_CFG_PROTECT_CTRL, 0);
  4111. rt2x00_set_field32(&reg, GF40_PROT_CFG_PROTECT_NAV_SHORT, 1);
  4112. rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_CCK, 1);
  4113. rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
  4114. rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_MM20, 1);
  4115. rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_MM40, 1);
  4116. rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_GF20, 1);
  4117. rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_GF40, 1);
  4118. rt2x00_set_field32(&reg, GF40_PROT_CFG_RTS_TH_EN, 0);
  4119. rt2800_register_write(rt2x00dev, GF40_PROT_CFG, reg);
  4120. if (rt2x00_is_usb(rt2x00dev)) {
  4121. rt2800_register_write(rt2x00dev, PBF_CFG, 0xf40006);
  4122. rt2800_register_read(rt2x00dev, WPDMA_GLO_CFG, &reg);
  4123. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_TX_DMA, 0);
  4124. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_DMA_BUSY, 0);
  4125. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_RX_DMA, 0);
  4126. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_RX_DMA_BUSY, 0);
  4127. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_WP_DMA_BURST_SIZE, 3);
  4128. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_WRITEBACK_DONE, 0);
  4129. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_BIG_ENDIAN, 0);
  4130. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_RX_HDR_SCATTER, 0);
  4131. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_HDR_SEG_LEN, 0);
  4132. rt2800_register_write(rt2x00dev, WPDMA_GLO_CFG, reg);
  4133. }
  4134. /*
  4135. * The legacy driver also sets TXOP_CTRL_CFG_RESERVED_TRUN_EN to 1
  4136. * although it is reserved.
  4137. */
  4138. rt2800_register_read(rt2x00dev, TXOP_CTRL_CFG, &reg);
  4139. rt2x00_set_field32(&reg, TXOP_CTRL_CFG_TIMEOUT_TRUN_EN, 1);
  4140. rt2x00_set_field32(&reg, TXOP_CTRL_CFG_AC_TRUN_EN, 1);
  4141. rt2x00_set_field32(&reg, TXOP_CTRL_CFG_TXRATEGRP_TRUN_EN, 1);
  4142. rt2x00_set_field32(&reg, TXOP_CTRL_CFG_USER_MODE_TRUN_EN, 1);
  4143. rt2x00_set_field32(&reg, TXOP_CTRL_CFG_MIMO_PS_TRUN_EN, 1);
  4144. rt2x00_set_field32(&reg, TXOP_CTRL_CFG_RESERVED_TRUN_EN, 1);
  4145. rt2x00_set_field32(&reg, TXOP_CTRL_CFG_LSIG_TXOP_EN, 0);
  4146. rt2x00_set_field32(&reg, TXOP_CTRL_CFG_EXT_CCA_EN, 0);
  4147. rt2x00_set_field32(&reg, TXOP_CTRL_CFG_EXT_CCA_DLY, 88);
  4148. rt2x00_set_field32(&reg, TXOP_CTRL_CFG_EXT_CWMIN, 0);
  4149. rt2800_register_write(rt2x00dev, TXOP_CTRL_CFG, reg);
  4150. reg = rt2x00_rt(rt2x00dev, RT5592) ? 0x00000082 : 0x00000002;
  4151. rt2800_register_write(rt2x00dev, TXOP_HLDR_ET, reg);
  4152. rt2800_register_read(rt2x00dev, TX_RTS_CFG, &reg);
  4153. rt2x00_set_field32(&reg, TX_RTS_CFG_AUTO_RTS_RETRY_LIMIT, 32);
  4154. rt2x00_set_field32(&reg, TX_RTS_CFG_RTS_THRES,
  4155. IEEE80211_MAX_RTS_THRESHOLD);
  4156. rt2x00_set_field32(&reg, TX_RTS_CFG_RTS_FBK_EN, 0);
  4157. rt2800_register_write(rt2x00dev, TX_RTS_CFG, reg);
  4158. rt2800_register_write(rt2x00dev, EXP_ACK_TIME, 0x002400ca);
  4159. /*
  4160. * Usually the CCK SIFS time should be set to 10 and the OFDM SIFS
  4161. * time should be set to 16. However, the original Ralink driver uses
  4162. * 16 for both and indeed using a value of 10 for CCK SIFS results in
  4163. * connection problems with 11g + CTS protection. Hence, use the same
  4164. * defaults as the Ralink driver: 16 for both, CCK and OFDM SIFS.
  4165. */
  4166. rt2800_register_read(rt2x00dev, XIFS_TIME_CFG, &reg);
  4167. rt2x00_set_field32(&reg, XIFS_TIME_CFG_CCKM_SIFS_TIME, 16);
  4168. rt2x00_set_field32(&reg, XIFS_TIME_CFG_OFDM_SIFS_TIME, 16);
  4169. rt2x00_set_field32(&reg, XIFS_TIME_CFG_OFDM_XIFS_TIME, 4);
  4170. rt2x00_set_field32(&reg, XIFS_TIME_CFG_EIFS, 314);
  4171. rt2x00_set_field32(&reg, XIFS_TIME_CFG_BB_RXEND_ENABLE, 1);
  4172. rt2800_register_write(rt2x00dev, XIFS_TIME_CFG, reg);
  4173. rt2800_register_write(rt2x00dev, PWR_PIN_CFG, 0x00000003);
  4174. /*
  4175. * ASIC will keep garbage value after boot, clear encryption keys.
  4176. */
  4177. for (i = 0; i < 4; i++)
  4178. rt2800_register_write(rt2x00dev,
  4179. SHARED_KEY_MODE_ENTRY(i), 0);
  4180. for (i = 0; i < 256; i++) {
  4181. rt2800_config_wcid(rt2x00dev, NULL, i);
  4182. rt2800_delete_wcid_attr(rt2x00dev, i);
  4183. rt2800_register_write(rt2x00dev, MAC_IVEIV_ENTRY(i), 0);
  4184. }
  4185. /*
  4186. * Clear all beacons
  4187. */
  4188. rt2800_clear_beacon_register(rt2x00dev, HW_BEACON_BASE0);
  4189. rt2800_clear_beacon_register(rt2x00dev, HW_BEACON_BASE1);
  4190. rt2800_clear_beacon_register(rt2x00dev, HW_BEACON_BASE2);
  4191. rt2800_clear_beacon_register(rt2x00dev, HW_BEACON_BASE3);
  4192. rt2800_clear_beacon_register(rt2x00dev, HW_BEACON_BASE4);
  4193. rt2800_clear_beacon_register(rt2x00dev, HW_BEACON_BASE5);
  4194. rt2800_clear_beacon_register(rt2x00dev, HW_BEACON_BASE6);
  4195. rt2800_clear_beacon_register(rt2x00dev, HW_BEACON_BASE7);
  4196. if (rt2x00_is_usb(rt2x00dev)) {
  4197. rt2800_register_read(rt2x00dev, US_CYC_CNT, &reg);
  4198. rt2x00_set_field32(&reg, US_CYC_CNT_CLOCK_CYCLE, 30);
  4199. rt2800_register_write(rt2x00dev, US_CYC_CNT, reg);
  4200. } else if (rt2x00_is_pcie(rt2x00dev)) {
  4201. rt2800_register_read(rt2x00dev, US_CYC_CNT, &reg);
  4202. rt2x00_set_field32(&reg, US_CYC_CNT_CLOCK_CYCLE, 125);
  4203. rt2800_register_write(rt2x00dev, US_CYC_CNT, reg);
  4204. }
  4205. rt2800_register_read(rt2x00dev, HT_FBK_CFG0, &reg);
  4206. rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS0FBK, 0);
  4207. rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS1FBK, 0);
  4208. rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS2FBK, 1);
  4209. rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS3FBK, 2);
  4210. rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS4FBK, 3);
  4211. rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS5FBK, 4);
  4212. rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS6FBK, 5);
  4213. rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS7FBK, 6);
  4214. rt2800_register_write(rt2x00dev, HT_FBK_CFG0, reg);
  4215. rt2800_register_read(rt2x00dev, HT_FBK_CFG1, &reg);
  4216. rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS8FBK, 8);
  4217. rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS9FBK, 8);
  4218. rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS10FBK, 9);
  4219. rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS11FBK, 10);
  4220. rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS12FBK, 11);
  4221. rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS13FBK, 12);
  4222. rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS14FBK, 13);
  4223. rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS15FBK, 14);
  4224. rt2800_register_write(rt2x00dev, HT_FBK_CFG1, reg);
  4225. rt2800_register_read(rt2x00dev, LG_FBK_CFG0, &reg);
  4226. rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS0FBK, 8);
  4227. rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS1FBK, 8);
  4228. rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS2FBK, 9);
  4229. rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS3FBK, 10);
  4230. rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS4FBK, 11);
  4231. rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS5FBK, 12);
  4232. rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS6FBK, 13);
  4233. rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS7FBK, 14);
  4234. rt2800_register_write(rt2x00dev, LG_FBK_CFG0, reg);
  4235. rt2800_register_read(rt2x00dev, LG_FBK_CFG1, &reg);
  4236. rt2x00_set_field32(&reg, LG_FBK_CFG0_CCKMCS0FBK, 0);
  4237. rt2x00_set_field32(&reg, LG_FBK_CFG0_CCKMCS1FBK, 0);
  4238. rt2x00_set_field32(&reg, LG_FBK_CFG0_CCKMCS2FBK, 1);
  4239. rt2x00_set_field32(&reg, LG_FBK_CFG0_CCKMCS3FBK, 2);
  4240. rt2800_register_write(rt2x00dev, LG_FBK_CFG1, reg);
  4241. /*
  4242. * Do not force the BA window size, we use the TXWI to set it
  4243. */
  4244. rt2800_register_read(rt2x00dev, AMPDU_BA_WINSIZE, &reg);
  4245. rt2x00_set_field32(&reg, AMPDU_BA_WINSIZE_FORCE_WINSIZE_ENABLE, 0);
  4246. rt2x00_set_field32(&reg, AMPDU_BA_WINSIZE_FORCE_WINSIZE, 0);
  4247. rt2800_register_write(rt2x00dev, AMPDU_BA_WINSIZE, reg);
  4248. /*
  4249. * We must clear the error counters.
  4250. * These registers are cleared on read,
  4251. * so we may pass a useless variable to store the value.
  4252. */
  4253. rt2800_register_read(rt2x00dev, RX_STA_CNT0, &reg);
  4254. rt2800_register_read(rt2x00dev, RX_STA_CNT1, &reg);
  4255. rt2800_register_read(rt2x00dev, RX_STA_CNT2, &reg);
  4256. rt2800_register_read(rt2x00dev, TX_STA_CNT0, &reg);
  4257. rt2800_register_read(rt2x00dev, TX_STA_CNT1, &reg);
  4258. rt2800_register_read(rt2x00dev, TX_STA_CNT2, &reg);
  4259. /*
  4260. * Setup leadtime for pre tbtt interrupt to 6ms
  4261. */
  4262. rt2800_register_read(rt2x00dev, INT_TIMER_CFG, &reg);
  4263. rt2x00_set_field32(&reg, INT_TIMER_CFG_PRE_TBTT_TIMER, 6 << 4);
  4264. rt2800_register_write(rt2x00dev, INT_TIMER_CFG, reg);
  4265. /*
  4266. * Set up channel statistics timer
  4267. */
  4268. rt2800_register_read(rt2x00dev, CH_TIME_CFG, &reg);
  4269. rt2x00_set_field32(&reg, CH_TIME_CFG_EIFS_BUSY, 1);
  4270. rt2x00_set_field32(&reg, CH_TIME_CFG_NAV_BUSY, 1);
  4271. rt2x00_set_field32(&reg, CH_TIME_CFG_RX_BUSY, 1);
  4272. rt2x00_set_field32(&reg, CH_TIME_CFG_TX_BUSY, 1);
  4273. rt2x00_set_field32(&reg, CH_TIME_CFG_TMR_EN, 1);
  4274. rt2800_register_write(rt2x00dev, CH_TIME_CFG, reg);
  4275. return 0;
  4276. }
  4277. static int rt2800_wait_bbp_rf_ready(struct rt2x00_dev *rt2x00dev)
  4278. {
  4279. unsigned int i;
  4280. u32 reg;
  4281. for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
  4282. rt2800_register_read(rt2x00dev, MAC_STATUS_CFG, &reg);
  4283. if (!rt2x00_get_field32(reg, MAC_STATUS_CFG_BBP_RF_BUSY))
  4284. return 0;
  4285. udelay(REGISTER_BUSY_DELAY);
  4286. }
  4287. rt2x00_err(rt2x00dev, "BBP/RF register access failed, aborting\n");
  4288. return -EACCES;
  4289. }
  4290. static int rt2800_wait_bbp_ready(struct rt2x00_dev *rt2x00dev)
  4291. {
  4292. unsigned int i;
  4293. u8 value;
  4294. /*
  4295. * BBP was enabled after firmware was loaded,
  4296. * but we need to reactivate it now.
  4297. */
  4298. rt2800_register_write(rt2x00dev, H2M_BBP_AGENT, 0);
  4299. rt2800_register_write(rt2x00dev, H2M_MAILBOX_CSR, 0);
  4300. msleep(1);
  4301. for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
  4302. rt2800_bbp_read(rt2x00dev, 0, &value);
  4303. if ((value != 0xff) && (value != 0x00))
  4304. return 0;
  4305. udelay(REGISTER_BUSY_DELAY);
  4306. }
  4307. rt2x00_err(rt2x00dev, "BBP register access failed, aborting\n");
  4308. return -EACCES;
  4309. }
  4310. static void rt2800_bbp4_mac_if_ctrl(struct rt2x00_dev *rt2x00dev)
  4311. {
  4312. u8 value;
  4313. rt2800_bbp_read(rt2x00dev, 4, &value);
  4314. rt2x00_set_field8(&value, BBP4_MAC_IF_CTRL, 1);
  4315. rt2800_bbp_write(rt2x00dev, 4, value);
  4316. }
  4317. static void rt2800_init_freq_calibration(struct rt2x00_dev *rt2x00dev)
  4318. {
  4319. rt2800_bbp_write(rt2x00dev, 142, 1);
  4320. rt2800_bbp_write(rt2x00dev, 143, 57);
  4321. }
  4322. static void rt2800_init_bbp_5592_glrt(struct rt2x00_dev *rt2x00dev)
  4323. {
  4324. const u8 glrt_table[] = {
  4325. 0xE0, 0x1F, 0X38, 0x32, 0x08, 0x28, 0x19, 0x0A, 0xFF, 0x00, /* 128 ~ 137 */
  4326. 0x16, 0x10, 0x10, 0x0B, 0x36, 0x2C, 0x26, 0x24, 0x42, 0x36, /* 138 ~ 147 */
  4327. 0x30, 0x2D, 0x4C, 0x46, 0x3D, 0x40, 0x3E, 0x42, 0x3D, 0x40, /* 148 ~ 157 */
  4328. 0X3C, 0x34, 0x2C, 0x2F, 0x3C, 0x35, 0x2E, 0x2A, 0x49, 0x41, /* 158 ~ 167 */
  4329. 0x36, 0x31, 0x30, 0x30, 0x0E, 0x0D, 0x28, 0x21, 0x1C, 0x16, /* 168 ~ 177 */
  4330. 0x50, 0x4A, 0x43, 0x40, 0x10, 0x10, 0x10, 0x10, 0x00, 0x00, /* 178 ~ 187 */
  4331. 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, /* 188 ~ 197 */
  4332. 0x00, 0x00, 0x7D, 0x14, 0x32, 0x2C, 0x36, 0x4C, 0x43, 0x2C, /* 198 ~ 207 */
  4333. 0x2E, 0x36, 0x30, 0x6E, /* 208 ~ 211 */
  4334. };
  4335. int i;
  4336. for (i = 0; i < ARRAY_SIZE(glrt_table); i++) {
  4337. rt2800_bbp_write(rt2x00dev, 195, 128 + i);
  4338. rt2800_bbp_write(rt2x00dev, 196, glrt_table[i]);
  4339. }
  4340. };
  4341. static void rt2800_init_bbp_early(struct rt2x00_dev *rt2x00dev)
  4342. {
  4343. rt2800_bbp_write(rt2x00dev, 65, 0x2C);
  4344. rt2800_bbp_write(rt2x00dev, 66, 0x38);
  4345. rt2800_bbp_write(rt2x00dev, 68, 0x0B);
  4346. rt2800_bbp_write(rt2x00dev, 69, 0x12);
  4347. rt2800_bbp_write(rt2x00dev, 70, 0x0a);
  4348. rt2800_bbp_write(rt2x00dev, 73, 0x10);
  4349. rt2800_bbp_write(rt2x00dev, 81, 0x37);
  4350. rt2800_bbp_write(rt2x00dev, 82, 0x62);
  4351. rt2800_bbp_write(rt2x00dev, 83, 0x6A);
  4352. rt2800_bbp_write(rt2x00dev, 84, 0x99);
  4353. rt2800_bbp_write(rt2x00dev, 86, 0x00);
  4354. rt2800_bbp_write(rt2x00dev, 91, 0x04);
  4355. rt2800_bbp_write(rt2x00dev, 92, 0x00);
  4356. rt2800_bbp_write(rt2x00dev, 103, 0x00);
  4357. rt2800_bbp_write(rt2x00dev, 105, 0x05);
  4358. rt2800_bbp_write(rt2x00dev, 106, 0x35);
  4359. }
  4360. static void rt2800_disable_unused_dac_adc(struct rt2x00_dev *rt2x00dev)
  4361. {
  4362. u16 eeprom;
  4363. u8 value;
  4364. rt2800_bbp_read(rt2x00dev, 138, &value);
  4365. rt2800_eeprom_read(rt2x00dev, EEPROM_NIC_CONF0, &eeprom);
  4366. if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_TXPATH) == 1)
  4367. value |= 0x20;
  4368. if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_RXPATH) == 1)
  4369. value &= ~0x02;
  4370. rt2800_bbp_write(rt2x00dev, 138, value);
  4371. }
  4372. static void rt2800_init_bbp_305x_soc(struct rt2x00_dev *rt2x00dev)
  4373. {
  4374. rt2800_bbp_write(rt2x00dev, 31, 0x08);
  4375. rt2800_bbp_write(rt2x00dev, 65, 0x2c);
  4376. rt2800_bbp_write(rt2x00dev, 66, 0x38);
  4377. rt2800_bbp_write(rt2x00dev, 69, 0x12);
  4378. rt2800_bbp_write(rt2x00dev, 73, 0x10);
  4379. rt2800_bbp_write(rt2x00dev, 70, 0x0a);
  4380. rt2800_bbp_write(rt2x00dev, 78, 0x0e);
  4381. rt2800_bbp_write(rt2x00dev, 80, 0x08);
  4382. rt2800_bbp_write(rt2x00dev, 82, 0x62);
  4383. rt2800_bbp_write(rt2x00dev, 83, 0x6a);
  4384. rt2800_bbp_write(rt2x00dev, 84, 0x99);
  4385. rt2800_bbp_write(rt2x00dev, 86, 0x00);
  4386. rt2800_bbp_write(rt2x00dev, 91, 0x04);
  4387. rt2800_bbp_write(rt2x00dev, 92, 0x00);
  4388. rt2800_bbp_write(rt2x00dev, 103, 0xc0);
  4389. rt2800_bbp_write(rt2x00dev, 105, 0x01);
  4390. rt2800_bbp_write(rt2x00dev, 106, 0x35);
  4391. }
  4392. static void rt2800_init_bbp_28xx(struct rt2x00_dev *rt2x00dev)
  4393. {
  4394. rt2800_bbp_write(rt2x00dev, 65, 0x2c);
  4395. rt2800_bbp_write(rt2x00dev, 66, 0x38);
  4396. if (rt2x00_rt_rev(rt2x00dev, RT2860, REV_RT2860C)) {
  4397. rt2800_bbp_write(rt2x00dev, 69, 0x16);
  4398. rt2800_bbp_write(rt2x00dev, 73, 0x12);
  4399. } else {
  4400. rt2800_bbp_write(rt2x00dev, 69, 0x12);
  4401. rt2800_bbp_write(rt2x00dev, 73, 0x10);
  4402. }
  4403. rt2800_bbp_write(rt2x00dev, 70, 0x0a);
  4404. rt2800_bbp_write(rt2x00dev, 81, 0x37);
  4405. rt2800_bbp_write(rt2x00dev, 82, 0x62);
  4406. rt2800_bbp_write(rt2x00dev, 83, 0x6a);
  4407. if (rt2x00_rt_rev(rt2x00dev, RT2860, REV_RT2860D))
  4408. rt2800_bbp_write(rt2x00dev, 84, 0x19);
  4409. else
  4410. rt2800_bbp_write(rt2x00dev, 84, 0x99);
  4411. rt2800_bbp_write(rt2x00dev, 86, 0x00);
  4412. rt2800_bbp_write(rt2x00dev, 91, 0x04);
  4413. rt2800_bbp_write(rt2x00dev, 92, 0x00);
  4414. rt2800_bbp_write(rt2x00dev, 103, 0x00);
  4415. rt2800_bbp_write(rt2x00dev, 105, 0x05);
  4416. rt2800_bbp_write(rt2x00dev, 106, 0x35);
  4417. }
  4418. static void rt2800_init_bbp_30xx(struct rt2x00_dev *rt2x00dev)
  4419. {
  4420. rt2800_bbp_write(rt2x00dev, 65, 0x2c);
  4421. rt2800_bbp_write(rt2x00dev, 66, 0x38);
  4422. rt2800_bbp_write(rt2x00dev, 69, 0x12);
  4423. rt2800_bbp_write(rt2x00dev, 73, 0x10);
  4424. rt2800_bbp_write(rt2x00dev, 70, 0x0a);
  4425. rt2800_bbp_write(rt2x00dev, 79, 0x13);
  4426. rt2800_bbp_write(rt2x00dev, 80, 0x05);
  4427. rt2800_bbp_write(rt2x00dev, 81, 0x33);
  4428. rt2800_bbp_write(rt2x00dev, 82, 0x62);
  4429. rt2800_bbp_write(rt2x00dev, 83, 0x6a);
  4430. rt2800_bbp_write(rt2x00dev, 84, 0x99);
  4431. rt2800_bbp_write(rt2x00dev, 86, 0x00);
  4432. rt2800_bbp_write(rt2x00dev, 91, 0x04);
  4433. rt2800_bbp_write(rt2x00dev, 92, 0x00);
  4434. if (rt2x00_rt_rev_gte(rt2x00dev, RT3070, REV_RT3070F) ||
  4435. rt2x00_rt_rev_gte(rt2x00dev, RT3071, REV_RT3071E) ||
  4436. rt2x00_rt_rev_gte(rt2x00dev, RT3090, REV_RT3090E))
  4437. rt2800_bbp_write(rt2x00dev, 103, 0xc0);
  4438. else
  4439. rt2800_bbp_write(rt2x00dev, 103, 0x00);
  4440. rt2800_bbp_write(rt2x00dev, 105, 0x05);
  4441. rt2800_bbp_write(rt2x00dev, 106, 0x35);
  4442. if (rt2x00_rt(rt2x00dev, RT3071) ||
  4443. rt2x00_rt(rt2x00dev, RT3090))
  4444. rt2800_disable_unused_dac_adc(rt2x00dev);
  4445. }
  4446. static void rt2800_init_bbp_3290(struct rt2x00_dev *rt2x00dev)
  4447. {
  4448. u8 value;
  4449. rt2800_bbp4_mac_if_ctrl(rt2x00dev);
  4450. rt2800_bbp_write(rt2x00dev, 31, 0x08);
  4451. rt2800_bbp_write(rt2x00dev, 65, 0x2c);
  4452. rt2800_bbp_write(rt2x00dev, 66, 0x38);
  4453. rt2800_bbp_write(rt2x00dev, 68, 0x0b);
  4454. rt2800_bbp_write(rt2x00dev, 69, 0x12);
  4455. rt2800_bbp_write(rt2x00dev, 73, 0x13);
  4456. rt2800_bbp_write(rt2x00dev, 75, 0x46);
  4457. rt2800_bbp_write(rt2x00dev, 76, 0x28);
  4458. rt2800_bbp_write(rt2x00dev, 77, 0x58);
  4459. rt2800_bbp_write(rt2x00dev, 70, 0x0a);
  4460. rt2800_bbp_write(rt2x00dev, 74, 0x0b);
  4461. rt2800_bbp_write(rt2x00dev, 79, 0x18);
  4462. rt2800_bbp_write(rt2x00dev, 80, 0x09);
  4463. rt2800_bbp_write(rt2x00dev, 81, 0x33);
  4464. rt2800_bbp_write(rt2x00dev, 82, 0x62);
  4465. rt2800_bbp_write(rt2x00dev, 83, 0x7a);
  4466. rt2800_bbp_write(rt2x00dev, 84, 0x9a);
  4467. rt2800_bbp_write(rt2x00dev, 86, 0x38);
  4468. rt2800_bbp_write(rt2x00dev, 91, 0x04);
  4469. rt2800_bbp_write(rt2x00dev, 92, 0x02);
  4470. rt2800_bbp_write(rt2x00dev, 103, 0xc0);
  4471. rt2800_bbp_write(rt2x00dev, 104, 0x92);
  4472. rt2800_bbp_write(rt2x00dev, 105, 0x1c);
  4473. rt2800_bbp_write(rt2x00dev, 106, 0x03);
  4474. rt2800_bbp_write(rt2x00dev, 128, 0x12);
  4475. rt2800_bbp_write(rt2x00dev, 67, 0x24);
  4476. rt2800_bbp_write(rt2x00dev, 143, 0x04);
  4477. rt2800_bbp_write(rt2x00dev, 142, 0x99);
  4478. rt2800_bbp_write(rt2x00dev, 150, 0x30);
  4479. rt2800_bbp_write(rt2x00dev, 151, 0x2e);
  4480. rt2800_bbp_write(rt2x00dev, 152, 0x20);
  4481. rt2800_bbp_write(rt2x00dev, 153, 0x34);
  4482. rt2800_bbp_write(rt2x00dev, 154, 0x40);
  4483. rt2800_bbp_write(rt2x00dev, 155, 0x3b);
  4484. rt2800_bbp_write(rt2x00dev, 253, 0x04);
  4485. rt2800_bbp_read(rt2x00dev, 47, &value);
  4486. rt2x00_set_field8(&value, BBP47_TSSI_ADC6, 1);
  4487. rt2800_bbp_write(rt2x00dev, 47, value);
  4488. /* Use 5-bit ADC for Acquisition and 8-bit ADC for data */
  4489. rt2800_bbp_read(rt2x00dev, 3, &value);
  4490. rt2x00_set_field8(&value, BBP3_ADC_MODE_SWITCH, 1);
  4491. rt2x00_set_field8(&value, BBP3_ADC_INIT_MODE, 1);
  4492. rt2800_bbp_write(rt2x00dev, 3, value);
  4493. }
  4494. static void rt2800_init_bbp_3352(struct rt2x00_dev *rt2x00dev)
  4495. {
  4496. rt2800_bbp_write(rt2x00dev, 3, 0x00);
  4497. rt2800_bbp_write(rt2x00dev, 4, 0x50);
  4498. rt2800_bbp_write(rt2x00dev, 31, 0x08);
  4499. rt2800_bbp_write(rt2x00dev, 47, 0x48);
  4500. rt2800_bbp_write(rt2x00dev, 65, 0x2c);
  4501. rt2800_bbp_write(rt2x00dev, 66, 0x38);
  4502. rt2800_bbp_write(rt2x00dev, 68, 0x0b);
  4503. rt2800_bbp_write(rt2x00dev, 69, 0x12);
  4504. rt2800_bbp_write(rt2x00dev, 73, 0x13);
  4505. rt2800_bbp_write(rt2x00dev, 75, 0x46);
  4506. rt2800_bbp_write(rt2x00dev, 76, 0x28);
  4507. rt2800_bbp_write(rt2x00dev, 77, 0x59);
  4508. rt2800_bbp_write(rt2x00dev, 70, 0x0a);
  4509. rt2800_bbp_write(rt2x00dev, 78, 0x0e);
  4510. rt2800_bbp_write(rt2x00dev, 80, 0x08);
  4511. rt2800_bbp_write(rt2x00dev, 81, 0x37);
  4512. rt2800_bbp_write(rt2x00dev, 82, 0x62);
  4513. rt2800_bbp_write(rt2x00dev, 83, 0x6a);
  4514. rt2800_bbp_write(rt2x00dev, 84, 0x99);
  4515. rt2800_bbp_write(rt2x00dev, 86, 0x38);
  4516. rt2800_bbp_write(rt2x00dev, 88, 0x90);
  4517. rt2800_bbp_write(rt2x00dev, 91, 0x04);
  4518. rt2800_bbp_write(rt2x00dev, 92, 0x02);
  4519. rt2800_bbp_write(rt2x00dev, 103, 0xc0);
  4520. rt2800_bbp_write(rt2x00dev, 104, 0x92);
  4521. rt2800_bbp_write(rt2x00dev, 105, 0x34);
  4522. rt2800_bbp_write(rt2x00dev, 106, 0x05);
  4523. rt2800_bbp_write(rt2x00dev, 120, 0x50);
  4524. rt2800_bbp_write(rt2x00dev, 137, 0x0f);
  4525. rt2800_bbp_write(rt2x00dev, 163, 0xbd);
  4526. /* Set ITxBF timeout to 0x9c40=1000msec */
  4527. rt2800_bbp_write(rt2x00dev, 179, 0x02);
  4528. rt2800_bbp_write(rt2x00dev, 180, 0x00);
  4529. rt2800_bbp_write(rt2x00dev, 182, 0x40);
  4530. rt2800_bbp_write(rt2x00dev, 180, 0x01);
  4531. rt2800_bbp_write(rt2x00dev, 182, 0x9c);
  4532. rt2800_bbp_write(rt2x00dev, 179, 0x00);
  4533. /* Reprogram the inband interface to put right values in RXWI */
  4534. rt2800_bbp_write(rt2x00dev, 142, 0x04);
  4535. rt2800_bbp_write(rt2x00dev, 143, 0x3b);
  4536. rt2800_bbp_write(rt2x00dev, 142, 0x06);
  4537. rt2800_bbp_write(rt2x00dev, 143, 0xa0);
  4538. rt2800_bbp_write(rt2x00dev, 142, 0x07);
  4539. rt2800_bbp_write(rt2x00dev, 143, 0xa1);
  4540. rt2800_bbp_write(rt2x00dev, 142, 0x08);
  4541. rt2800_bbp_write(rt2x00dev, 143, 0xa2);
  4542. rt2800_bbp_write(rt2x00dev, 148, 0xc8);
  4543. }
  4544. static void rt2800_init_bbp_3390(struct rt2x00_dev *rt2x00dev)
  4545. {
  4546. rt2800_bbp_write(rt2x00dev, 65, 0x2c);
  4547. rt2800_bbp_write(rt2x00dev, 66, 0x38);
  4548. rt2800_bbp_write(rt2x00dev, 69, 0x12);
  4549. rt2800_bbp_write(rt2x00dev, 73, 0x10);
  4550. rt2800_bbp_write(rt2x00dev, 70, 0x0a);
  4551. rt2800_bbp_write(rt2x00dev, 79, 0x13);
  4552. rt2800_bbp_write(rt2x00dev, 80, 0x05);
  4553. rt2800_bbp_write(rt2x00dev, 81, 0x33);
  4554. rt2800_bbp_write(rt2x00dev, 82, 0x62);
  4555. rt2800_bbp_write(rt2x00dev, 83, 0x6a);
  4556. rt2800_bbp_write(rt2x00dev, 84, 0x99);
  4557. rt2800_bbp_write(rt2x00dev, 86, 0x00);
  4558. rt2800_bbp_write(rt2x00dev, 91, 0x04);
  4559. rt2800_bbp_write(rt2x00dev, 92, 0x00);
  4560. if (rt2x00_rt_rev_gte(rt2x00dev, RT3390, REV_RT3390E))
  4561. rt2800_bbp_write(rt2x00dev, 103, 0xc0);
  4562. else
  4563. rt2800_bbp_write(rt2x00dev, 103, 0x00);
  4564. rt2800_bbp_write(rt2x00dev, 105, 0x05);
  4565. rt2800_bbp_write(rt2x00dev, 106, 0x35);
  4566. rt2800_disable_unused_dac_adc(rt2x00dev);
  4567. }
  4568. static void rt2800_init_bbp_3572(struct rt2x00_dev *rt2x00dev)
  4569. {
  4570. rt2800_bbp_write(rt2x00dev, 31, 0x08);
  4571. rt2800_bbp_write(rt2x00dev, 65, 0x2c);
  4572. rt2800_bbp_write(rt2x00dev, 66, 0x38);
  4573. rt2800_bbp_write(rt2x00dev, 69, 0x12);
  4574. rt2800_bbp_write(rt2x00dev, 73, 0x10);
  4575. rt2800_bbp_write(rt2x00dev, 70, 0x0a);
  4576. rt2800_bbp_write(rt2x00dev, 79, 0x13);
  4577. rt2800_bbp_write(rt2x00dev, 80, 0x05);
  4578. rt2800_bbp_write(rt2x00dev, 81, 0x33);
  4579. rt2800_bbp_write(rt2x00dev, 82, 0x62);
  4580. rt2800_bbp_write(rt2x00dev, 83, 0x6a);
  4581. rt2800_bbp_write(rt2x00dev, 84, 0x99);
  4582. rt2800_bbp_write(rt2x00dev, 86, 0x00);
  4583. rt2800_bbp_write(rt2x00dev, 91, 0x04);
  4584. rt2800_bbp_write(rt2x00dev, 92, 0x00);
  4585. rt2800_bbp_write(rt2x00dev, 103, 0xc0);
  4586. rt2800_bbp_write(rt2x00dev, 105, 0x05);
  4587. rt2800_bbp_write(rt2x00dev, 106, 0x35);
  4588. rt2800_disable_unused_dac_adc(rt2x00dev);
  4589. }
  4590. static void rt2800_init_bbp_3593(struct rt2x00_dev *rt2x00dev)
  4591. {
  4592. rt2800_init_bbp_early(rt2x00dev);
  4593. rt2800_bbp_write(rt2x00dev, 79, 0x13);
  4594. rt2800_bbp_write(rt2x00dev, 80, 0x05);
  4595. rt2800_bbp_write(rt2x00dev, 81, 0x33);
  4596. rt2800_bbp_write(rt2x00dev, 137, 0x0f);
  4597. rt2800_bbp_write(rt2x00dev, 84, 0x19);
  4598. /* Enable DC filter */
  4599. if (rt2x00_rt_rev_gte(rt2x00dev, RT3593, REV_RT3593E))
  4600. rt2800_bbp_write(rt2x00dev, 103, 0xc0);
  4601. }
  4602. static void rt2800_init_bbp_53xx(struct rt2x00_dev *rt2x00dev)
  4603. {
  4604. int ant, div_mode;
  4605. u16 eeprom;
  4606. u8 value;
  4607. rt2800_bbp4_mac_if_ctrl(rt2x00dev);
  4608. rt2800_bbp_write(rt2x00dev, 31, 0x08);
  4609. rt2800_bbp_write(rt2x00dev, 65, 0x2c);
  4610. rt2800_bbp_write(rt2x00dev, 66, 0x38);
  4611. rt2800_bbp_write(rt2x00dev, 68, 0x0b);
  4612. rt2800_bbp_write(rt2x00dev, 69, 0x12);
  4613. rt2800_bbp_write(rt2x00dev, 73, 0x13);
  4614. rt2800_bbp_write(rt2x00dev, 75, 0x46);
  4615. rt2800_bbp_write(rt2x00dev, 76, 0x28);
  4616. rt2800_bbp_write(rt2x00dev, 77, 0x59);
  4617. rt2800_bbp_write(rt2x00dev, 70, 0x0a);
  4618. rt2800_bbp_write(rt2x00dev, 79, 0x13);
  4619. rt2800_bbp_write(rt2x00dev, 80, 0x05);
  4620. rt2800_bbp_write(rt2x00dev, 81, 0x33);
  4621. rt2800_bbp_write(rt2x00dev, 82, 0x62);
  4622. rt2800_bbp_write(rt2x00dev, 83, 0x7a);
  4623. rt2800_bbp_write(rt2x00dev, 84, 0x9a);
  4624. rt2800_bbp_write(rt2x00dev, 86, 0x38);
  4625. if (rt2x00_rt(rt2x00dev, RT5392))
  4626. rt2800_bbp_write(rt2x00dev, 88, 0x90);
  4627. rt2800_bbp_write(rt2x00dev, 91, 0x04);
  4628. rt2800_bbp_write(rt2x00dev, 92, 0x02);
  4629. if (rt2x00_rt(rt2x00dev, RT5392)) {
  4630. rt2800_bbp_write(rt2x00dev, 95, 0x9a);
  4631. rt2800_bbp_write(rt2x00dev, 98, 0x12);
  4632. }
  4633. rt2800_bbp_write(rt2x00dev, 103, 0xc0);
  4634. rt2800_bbp_write(rt2x00dev, 104, 0x92);
  4635. rt2800_bbp_write(rt2x00dev, 105, 0x3c);
  4636. if (rt2x00_rt(rt2x00dev, RT5390))
  4637. rt2800_bbp_write(rt2x00dev, 106, 0x03);
  4638. else if (rt2x00_rt(rt2x00dev, RT5392))
  4639. rt2800_bbp_write(rt2x00dev, 106, 0x12);
  4640. else
  4641. WARN_ON(1);
  4642. rt2800_bbp_write(rt2x00dev, 128, 0x12);
  4643. if (rt2x00_rt(rt2x00dev, RT5392)) {
  4644. rt2800_bbp_write(rt2x00dev, 134, 0xd0);
  4645. rt2800_bbp_write(rt2x00dev, 135, 0xf6);
  4646. }
  4647. rt2800_disable_unused_dac_adc(rt2x00dev);
  4648. rt2800_eeprom_read(rt2x00dev, EEPROM_NIC_CONF1, &eeprom);
  4649. div_mode = rt2x00_get_field16(eeprom,
  4650. EEPROM_NIC_CONF1_ANT_DIVERSITY);
  4651. ant = (div_mode == 3) ? 1 : 0;
  4652. /* check if this is a Bluetooth combo card */
  4653. if (test_bit(CAPABILITY_BT_COEXIST, &rt2x00dev->cap_flags)) {
  4654. u32 reg;
  4655. rt2800_register_read(rt2x00dev, GPIO_CTRL, &reg);
  4656. rt2x00_set_field32(&reg, GPIO_CTRL_DIR3, 0);
  4657. rt2x00_set_field32(&reg, GPIO_CTRL_DIR6, 0);
  4658. rt2x00_set_field32(&reg, GPIO_CTRL_VAL3, 0);
  4659. rt2x00_set_field32(&reg, GPIO_CTRL_VAL6, 0);
  4660. if (ant == 0)
  4661. rt2x00_set_field32(&reg, GPIO_CTRL_VAL3, 1);
  4662. else if (ant == 1)
  4663. rt2x00_set_field32(&reg, GPIO_CTRL_VAL6, 1);
  4664. rt2800_register_write(rt2x00dev, GPIO_CTRL, reg);
  4665. }
  4666. /* This chip has hardware antenna diversity*/
  4667. if (rt2x00_rt_rev_gte(rt2x00dev, RT5390, REV_RT5390R)) {
  4668. rt2800_bbp_write(rt2x00dev, 150, 0); /* Disable Antenna Software OFDM */
  4669. rt2800_bbp_write(rt2x00dev, 151, 0); /* Disable Antenna Software CCK */
  4670. rt2800_bbp_write(rt2x00dev, 154, 0); /* Clear previously selected antenna */
  4671. }
  4672. rt2800_bbp_read(rt2x00dev, 152, &value);
  4673. if (ant == 0)
  4674. rt2x00_set_field8(&value, BBP152_RX_DEFAULT_ANT, 1);
  4675. else
  4676. rt2x00_set_field8(&value, BBP152_RX_DEFAULT_ANT, 0);
  4677. rt2800_bbp_write(rt2x00dev, 152, value);
  4678. rt2800_init_freq_calibration(rt2x00dev);
  4679. }
  4680. static void rt2800_init_bbp_5592(struct rt2x00_dev *rt2x00dev)
  4681. {
  4682. int ant, div_mode;
  4683. u16 eeprom;
  4684. u8 value;
  4685. rt2800_init_bbp_early(rt2x00dev);
  4686. rt2800_bbp_read(rt2x00dev, 105, &value);
  4687. rt2x00_set_field8(&value, BBP105_MLD,
  4688. rt2x00dev->default_ant.rx_chain_num == 2);
  4689. rt2800_bbp_write(rt2x00dev, 105, value);
  4690. rt2800_bbp4_mac_if_ctrl(rt2x00dev);
  4691. rt2800_bbp_write(rt2x00dev, 20, 0x06);
  4692. rt2800_bbp_write(rt2x00dev, 31, 0x08);
  4693. rt2800_bbp_write(rt2x00dev, 65, 0x2C);
  4694. rt2800_bbp_write(rt2x00dev, 68, 0xDD);
  4695. rt2800_bbp_write(rt2x00dev, 69, 0x1A);
  4696. rt2800_bbp_write(rt2x00dev, 70, 0x05);
  4697. rt2800_bbp_write(rt2x00dev, 73, 0x13);
  4698. rt2800_bbp_write(rt2x00dev, 74, 0x0F);
  4699. rt2800_bbp_write(rt2x00dev, 75, 0x4F);
  4700. rt2800_bbp_write(rt2x00dev, 76, 0x28);
  4701. rt2800_bbp_write(rt2x00dev, 77, 0x59);
  4702. rt2800_bbp_write(rt2x00dev, 84, 0x9A);
  4703. rt2800_bbp_write(rt2x00dev, 86, 0x38);
  4704. rt2800_bbp_write(rt2x00dev, 88, 0x90);
  4705. rt2800_bbp_write(rt2x00dev, 91, 0x04);
  4706. rt2800_bbp_write(rt2x00dev, 92, 0x02);
  4707. rt2800_bbp_write(rt2x00dev, 95, 0x9a);
  4708. rt2800_bbp_write(rt2x00dev, 98, 0x12);
  4709. rt2800_bbp_write(rt2x00dev, 103, 0xC0);
  4710. rt2800_bbp_write(rt2x00dev, 104, 0x92);
  4711. /* FIXME BBP105 owerwrite */
  4712. rt2800_bbp_write(rt2x00dev, 105, 0x3C);
  4713. rt2800_bbp_write(rt2x00dev, 106, 0x35);
  4714. rt2800_bbp_write(rt2x00dev, 128, 0x12);
  4715. rt2800_bbp_write(rt2x00dev, 134, 0xD0);
  4716. rt2800_bbp_write(rt2x00dev, 135, 0xF6);
  4717. rt2800_bbp_write(rt2x00dev, 137, 0x0F);
  4718. /* Initialize GLRT (Generalized Likehood Radio Test) */
  4719. rt2800_init_bbp_5592_glrt(rt2x00dev);
  4720. rt2800_bbp4_mac_if_ctrl(rt2x00dev);
  4721. rt2800_eeprom_read(rt2x00dev, EEPROM_NIC_CONF1, &eeprom);
  4722. div_mode = rt2x00_get_field16(eeprom, EEPROM_NIC_CONF1_ANT_DIVERSITY);
  4723. ant = (div_mode == 3) ? 1 : 0;
  4724. rt2800_bbp_read(rt2x00dev, 152, &value);
  4725. if (ant == 0) {
  4726. /* Main antenna */
  4727. rt2x00_set_field8(&value, BBP152_RX_DEFAULT_ANT, 1);
  4728. } else {
  4729. /* Auxiliary antenna */
  4730. rt2x00_set_field8(&value, BBP152_RX_DEFAULT_ANT, 0);
  4731. }
  4732. rt2800_bbp_write(rt2x00dev, 152, value);
  4733. if (rt2x00_rt_rev_gte(rt2x00dev, RT5592, REV_RT5592C)) {
  4734. rt2800_bbp_read(rt2x00dev, 254, &value);
  4735. rt2x00_set_field8(&value, BBP254_BIT7, 1);
  4736. rt2800_bbp_write(rt2x00dev, 254, value);
  4737. }
  4738. rt2800_init_freq_calibration(rt2x00dev);
  4739. rt2800_bbp_write(rt2x00dev, 84, 0x19);
  4740. if (rt2x00_rt_rev_gte(rt2x00dev, RT5592, REV_RT5592C))
  4741. rt2800_bbp_write(rt2x00dev, 103, 0xc0);
  4742. }
  4743. static void rt2800_init_bbp(struct rt2x00_dev *rt2x00dev)
  4744. {
  4745. unsigned int i;
  4746. u16 eeprom;
  4747. u8 reg_id;
  4748. u8 value;
  4749. if (rt2800_is_305x_soc(rt2x00dev))
  4750. rt2800_init_bbp_305x_soc(rt2x00dev);
  4751. switch (rt2x00dev->chip.rt) {
  4752. case RT2860:
  4753. case RT2872:
  4754. case RT2883:
  4755. rt2800_init_bbp_28xx(rt2x00dev);
  4756. break;
  4757. case RT3070:
  4758. case RT3071:
  4759. case RT3090:
  4760. rt2800_init_bbp_30xx(rt2x00dev);
  4761. break;
  4762. case RT3290:
  4763. rt2800_init_bbp_3290(rt2x00dev);
  4764. break;
  4765. case RT3352:
  4766. rt2800_init_bbp_3352(rt2x00dev);
  4767. break;
  4768. case RT3390:
  4769. rt2800_init_bbp_3390(rt2x00dev);
  4770. break;
  4771. case RT3572:
  4772. rt2800_init_bbp_3572(rt2x00dev);
  4773. break;
  4774. case RT3593:
  4775. rt2800_init_bbp_3593(rt2x00dev);
  4776. return;
  4777. case RT5390:
  4778. case RT5392:
  4779. rt2800_init_bbp_53xx(rt2x00dev);
  4780. break;
  4781. case RT5592:
  4782. rt2800_init_bbp_5592(rt2x00dev);
  4783. return;
  4784. }
  4785. for (i = 0; i < EEPROM_BBP_SIZE; i++) {
  4786. rt2800_eeprom_read_from_array(rt2x00dev, EEPROM_BBP_START, i,
  4787. &eeprom);
  4788. if (eeprom != 0xffff && eeprom != 0x0000) {
  4789. reg_id = rt2x00_get_field16(eeprom, EEPROM_BBP_REG_ID);
  4790. value = rt2x00_get_field16(eeprom, EEPROM_BBP_VALUE);
  4791. rt2800_bbp_write(rt2x00dev, reg_id, value);
  4792. }
  4793. }
  4794. }
  4795. static void rt2800_led_open_drain_enable(struct rt2x00_dev *rt2x00dev)
  4796. {
  4797. u32 reg;
  4798. rt2800_register_read(rt2x00dev, OPT_14_CSR, &reg);
  4799. rt2x00_set_field32(&reg, OPT_14_CSR_BIT0, 1);
  4800. rt2800_register_write(rt2x00dev, OPT_14_CSR, reg);
  4801. }
  4802. static u8 rt2800_init_rx_filter(struct rt2x00_dev *rt2x00dev, bool bw40,
  4803. u8 filter_target)
  4804. {
  4805. unsigned int i;
  4806. u8 bbp;
  4807. u8 rfcsr;
  4808. u8 passband;
  4809. u8 stopband;
  4810. u8 overtuned = 0;
  4811. u8 rfcsr24 = (bw40) ? 0x27 : 0x07;
  4812. rt2800_rfcsr_write(rt2x00dev, 24, rfcsr24);
  4813. rt2800_bbp_read(rt2x00dev, 4, &bbp);
  4814. rt2x00_set_field8(&bbp, BBP4_BANDWIDTH, 2 * bw40);
  4815. rt2800_bbp_write(rt2x00dev, 4, bbp);
  4816. rt2800_rfcsr_read(rt2x00dev, 31, &rfcsr);
  4817. rt2x00_set_field8(&rfcsr, RFCSR31_RX_H20M, bw40);
  4818. rt2800_rfcsr_write(rt2x00dev, 31, rfcsr);
  4819. rt2800_rfcsr_read(rt2x00dev, 22, &rfcsr);
  4820. rt2x00_set_field8(&rfcsr, RFCSR22_BASEBAND_LOOPBACK, 1);
  4821. rt2800_rfcsr_write(rt2x00dev, 22, rfcsr);
  4822. /*
  4823. * Set power & frequency of passband test tone
  4824. */
  4825. rt2800_bbp_write(rt2x00dev, 24, 0);
  4826. for (i = 0; i < 100; i++) {
  4827. rt2800_bbp_write(rt2x00dev, 25, 0x90);
  4828. msleep(1);
  4829. rt2800_bbp_read(rt2x00dev, 55, &passband);
  4830. if (passband)
  4831. break;
  4832. }
  4833. /*
  4834. * Set power & frequency of stopband test tone
  4835. */
  4836. rt2800_bbp_write(rt2x00dev, 24, 0x06);
  4837. for (i = 0; i < 100; i++) {
  4838. rt2800_bbp_write(rt2x00dev, 25, 0x90);
  4839. msleep(1);
  4840. rt2800_bbp_read(rt2x00dev, 55, &stopband);
  4841. if ((passband - stopband) <= filter_target) {
  4842. rfcsr24++;
  4843. overtuned += ((passband - stopband) == filter_target);
  4844. } else
  4845. break;
  4846. rt2800_rfcsr_write(rt2x00dev, 24, rfcsr24);
  4847. }
  4848. rfcsr24 -= !!overtuned;
  4849. rt2800_rfcsr_write(rt2x00dev, 24, rfcsr24);
  4850. return rfcsr24;
  4851. }
  4852. static void rt2800_rf_init_calibration(struct rt2x00_dev *rt2x00dev,
  4853. const unsigned int rf_reg)
  4854. {
  4855. u8 rfcsr;
  4856. rt2800_rfcsr_read(rt2x00dev, rf_reg, &rfcsr);
  4857. rt2x00_set_field8(&rfcsr, FIELD8(0x80), 1);
  4858. rt2800_rfcsr_write(rt2x00dev, rf_reg, rfcsr);
  4859. msleep(1);
  4860. rt2x00_set_field8(&rfcsr, FIELD8(0x80), 0);
  4861. rt2800_rfcsr_write(rt2x00dev, rf_reg, rfcsr);
  4862. }
  4863. static void rt2800_rx_filter_calibration(struct rt2x00_dev *rt2x00dev)
  4864. {
  4865. struct rt2800_drv_data *drv_data = rt2x00dev->drv_data;
  4866. u8 filter_tgt_bw20;
  4867. u8 filter_tgt_bw40;
  4868. u8 rfcsr, bbp;
  4869. /*
  4870. * TODO: sync filter_tgt values with vendor driver
  4871. */
  4872. if (rt2x00_rt(rt2x00dev, RT3070)) {
  4873. filter_tgt_bw20 = 0x16;
  4874. filter_tgt_bw40 = 0x19;
  4875. } else {
  4876. filter_tgt_bw20 = 0x13;
  4877. filter_tgt_bw40 = 0x15;
  4878. }
  4879. drv_data->calibration_bw20 =
  4880. rt2800_init_rx_filter(rt2x00dev, false, filter_tgt_bw20);
  4881. drv_data->calibration_bw40 =
  4882. rt2800_init_rx_filter(rt2x00dev, true, filter_tgt_bw40);
  4883. /*
  4884. * Save BBP 25 & 26 values for later use in channel switching (for 3052)
  4885. */
  4886. rt2800_bbp_read(rt2x00dev, 25, &drv_data->bbp25);
  4887. rt2800_bbp_read(rt2x00dev, 26, &drv_data->bbp26);
  4888. /*
  4889. * Set back to initial state
  4890. */
  4891. rt2800_bbp_write(rt2x00dev, 24, 0);
  4892. rt2800_rfcsr_read(rt2x00dev, 22, &rfcsr);
  4893. rt2x00_set_field8(&rfcsr, RFCSR22_BASEBAND_LOOPBACK, 0);
  4894. rt2800_rfcsr_write(rt2x00dev, 22, rfcsr);
  4895. /*
  4896. * Set BBP back to BW20
  4897. */
  4898. rt2800_bbp_read(rt2x00dev, 4, &bbp);
  4899. rt2x00_set_field8(&bbp, BBP4_BANDWIDTH, 0);
  4900. rt2800_bbp_write(rt2x00dev, 4, bbp);
  4901. }
  4902. static void rt2800_normal_mode_setup_3xxx(struct rt2x00_dev *rt2x00dev)
  4903. {
  4904. struct rt2800_drv_data *drv_data = rt2x00dev->drv_data;
  4905. u8 min_gain, rfcsr, bbp;
  4906. u16 eeprom;
  4907. rt2800_rfcsr_read(rt2x00dev, 17, &rfcsr);
  4908. rt2x00_set_field8(&rfcsr, RFCSR17_TX_LO1_EN, 0);
  4909. if (rt2x00_rt(rt2x00dev, RT3070) ||
  4910. rt2x00_rt_rev_lt(rt2x00dev, RT3071, REV_RT3071E) ||
  4911. rt2x00_rt_rev_lt(rt2x00dev, RT3090, REV_RT3090E) ||
  4912. rt2x00_rt_rev_lt(rt2x00dev, RT3390, REV_RT3390E)) {
  4913. if (!test_bit(CAPABILITY_EXTERNAL_LNA_BG, &rt2x00dev->cap_flags))
  4914. rt2x00_set_field8(&rfcsr, RFCSR17_R, 1);
  4915. }
  4916. min_gain = rt2x00_rt(rt2x00dev, RT3070) ? 1 : 2;
  4917. if (drv_data->txmixer_gain_24g >= min_gain) {
  4918. rt2x00_set_field8(&rfcsr, RFCSR17_TXMIXER_GAIN,
  4919. drv_data->txmixer_gain_24g);
  4920. }
  4921. rt2800_rfcsr_write(rt2x00dev, 17, rfcsr);
  4922. if (rt2x00_rt(rt2x00dev, RT3090)) {
  4923. /* Turn off unused DAC1 and ADC1 to reduce power consumption */
  4924. rt2800_bbp_read(rt2x00dev, 138, &bbp);
  4925. rt2800_eeprom_read(rt2x00dev, EEPROM_NIC_CONF0, &eeprom);
  4926. if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_RXPATH) == 1)
  4927. rt2x00_set_field8(&bbp, BBP138_RX_ADC1, 0);
  4928. if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_TXPATH) == 1)
  4929. rt2x00_set_field8(&bbp, BBP138_TX_DAC1, 1);
  4930. rt2800_bbp_write(rt2x00dev, 138, bbp);
  4931. }
  4932. if (rt2x00_rt(rt2x00dev, RT3070)) {
  4933. rt2800_rfcsr_read(rt2x00dev, 27, &rfcsr);
  4934. if (rt2x00_rt_rev_lt(rt2x00dev, RT3070, REV_RT3070F))
  4935. rt2x00_set_field8(&rfcsr, RFCSR27_R1, 3);
  4936. else
  4937. rt2x00_set_field8(&rfcsr, RFCSR27_R1, 0);
  4938. rt2x00_set_field8(&rfcsr, RFCSR27_R2, 0);
  4939. rt2x00_set_field8(&rfcsr, RFCSR27_R3, 0);
  4940. rt2x00_set_field8(&rfcsr, RFCSR27_R4, 0);
  4941. rt2800_rfcsr_write(rt2x00dev, 27, rfcsr);
  4942. } else if (rt2x00_rt(rt2x00dev, RT3071) ||
  4943. rt2x00_rt(rt2x00dev, RT3090) ||
  4944. rt2x00_rt(rt2x00dev, RT3390)) {
  4945. rt2800_rfcsr_read(rt2x00dev, 1, &rfcsr);
  4946. rt2x00_set_field8(&rfcsr, RFCSR1_RF_BLOCK_EN, 1);
  4947. rt2x00_set_field8(&rfcsr, RFCSR1_RX0_PD, 0);
  4948. rt2x00_set_field8(&rfcsr, RFCSR1_TX0_PD, 0);
  4949. rt2x00_set_field8(&rfcsr, RFCSR1_RX1_PD, 1);
  4950. rt2x00_set_field8(&rfcsr, RFCSR1_TX1_PD, 1);
  4951. rt2800_rfcsr_write(rt2x00dev, 1, rfcsr);
  4952. rt2800_rfcsr_read(rt2x00dev, 15, &rfcsr);
  4953. rt2x00_set_field8(&rfcsr, RFCSR15_TX_LO2_EN, 0);
  4954. rt2800_rfcsr_write(rt2x00dev, 15, rfcsr);
  4955. rt2800_rfcsr_read(rt2x00dev, 20, &rfcsr);
  4956. rt2x00_set_field8(&rfcsr, RFCSR20_RX_LO1_EN, 0);
  4957. rt2800_rfcsr_write(rt2x00dev, 20, rfcsr);
  4958. rt2800_rfcsr_read(rt2x00dev, 21, &rfcsr);
  4959. rt2x00_set_field8(&rfcsr, RFCSR21_RX_LO2_EN, 0);
  4960. rt2800_rfcsr_write(rt2x00dev, 21, rfcsr);
  4961. }
  4962. }
  4963. static void rt2800_normal_mode_setup_3593(struct rt2x00_dev *rt2x00dev)
  4964. {
  4965. struct rt2800_drv_data *drv_data = rt2x00dev->drv_data;
  4966. u8 rfcsr;
  4967. u8 tx_gain;
  4968. rt2800_rfcsr_read(rt2x00dev, 50, &rfcsr);
  4969. rt2x00_set_field8(&rfcsr, RFCSR50_TX_LO2_EN, 0);
  4970. rt2800_rfcsr_write(rt2x00dev, 50, rfcsr);
  4971. rt2800_rfcsr_read(rt2x00dev, 51, &rfcsr);
  4972. tx_gain = rt2x00_get_field8(drv_data->txmixer_gain_24g,
  4973. RFCSR17_TXMIXER_GAIN);
  4974. rt2x00_set_field8(&rfcsr, RFCSR51_BITS24, tx_gain);
  4975. rt2800_rfcsr_write(rt2x00dev, 51, rfcsr);
  4976. rt2800_rfcsr_read(rt2x00dev, 38, &rfcsr);
  4977. rt2x00_set_field8(&rfcsr, RFCSR38_RX_LO1_EN, 0);
  4978. rt2800_rfcsr_write(rt2x00dev, 38, rfcsr);
  4979. rt2800_rfcsr_read(rt2x00dev, 39, &rfcsr);
  4980. rt2x00_set_field8(&rfcsr, RFCSR39_RX_LO2_EN, 0);
  4981. rt2800_rfcsr_write(rt2x00dev, 39, rfcsr);
  4982. rt2800_rfcsr_read(rt2x00dev, 1, &rfcsr);
  4983. rt2x00_set_field8(&rfcsr, RFCSR1_RF_BLOCK_EN, 1);
  4984. rt2x00_set_field8(&rfcsr, RFCSR1_PLL_PD, 1);
  4985. rt2800_rfcsr_write(rt2x00dev, 1, rfcsr);
  4986. rt2800_rfcsr_read(rt2x00dev, 30, &rfcsr);
  4987. rt2x00_set_field8(&rfcsr, RFCSR30_RX_VCM, 2);
  4988. rt2800_rfcsr_write(rt2x00dev, 30, rfcsr);
  4989. /* TODO: enable stream mode */
  4990. }
  4991. static void rt2800_normal_mode_setup_5xxx(struct rt2x00_dev *rt2x00dev)
  4992. {
  4993. u8 reg;
  4994. u16 eeprom;
  4995. /* Turn off unused DAC1 and ADC1 to reduce power consumption */
  4996. rt2800_bbp_read(rt2x00dev, 138, &reg);
  4997. rt2800_eeprom_read(rt2x00dev, EEPROM_NIC_CONF0, &eeprom);
  4998. if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_RXPATH) == 1)
  4999. rt2x00_set_field8(&reg, BBP138_RX_ADC1, 0);
  5000. if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_TXPATH) == 1)
  5001. rt2x00_set_field8(&reg, BBP138_TX_DAC1, 1);
  5002. rt2800_bbp_write(rt2x00dev, 138, reg);
  5003. rt2800_rfcsr_read(rt2x00dev, 38, &reg);
  5004. rt2x00_set_field8(&reg, RFCSR38_RX_LO1_EN, 0);
  5005. rt2800_rfcsr_write(rt2x00dev, 38, reg);
  5006. rt2800_rfcsr_read(rt2x00dev, 39, &reg);
  5007. rt2x00_set_field8(&reg, RFCSR39_RX_LO2_EN, 0);
  5008. rt2800_rfcsr_write(rt2x00dev, 39, reg);
  5009. rt2800_bbp4_mac_if_ctrl(rt2x00dev);
  5010. rt2800_rfcsr_read(rt2x00dev, 30, &reg);
  5011. rt2x00_set_field8(&reg, RFCSR30_RX_VCM, 2);
  5012. rt2800_rfcsr_write(rt2x00dev, 30, reg);
  5013. }
  5014. static void rt2800_init_rfcsr_305x_soc(struct rt2x00_dev *rt2x00dev)
  5015. {
  5016. rt2800_rf_init_calibration(rt2x00dev, 30);
  5017. rt2800_rfcsr_write(rt2x00dev, 0, 0x50);
  5018. rt2800_rfcsr_write(rt2x00dev, 1, 0x01);
  5019. rt2800_rfcsr_write(rt2x00dev, 2, 0xf7);
  5020. rt2800_rfcsr_write(rt2x00dev, 3, 0x75);
  5021. rt2800_rfcsr_write(rt2x00dev, 4, 0x40);
  5022. rt2800_rfcsr_write(rt2x00dev, 5, 0x03);
  5023. rt2800_rfcsr_write(rt2x00dev, 6, 0x02);
  5024. rt2800_rfcsr_write(rt2x00dev, 7, 0x50);
  5025. rt2800_rfcsr_write(rt2x00dev, 8, 0x39);
  5026. rt2800_rfcsr_write(rt2x00dev, 9, 0x0f);
  5027. rt2800_rfcsr_write(rt2x00dev, 10, 0x60);
  5028. rt2800_rfcsr_write(rt2x00dev, 11, 0x21);
  5029. rt2800_rfcsr_write(rt2x00dev, 12, 0x75);
  5030. rt2800_rfcsr_write(rt2x00dev, 13, 0x75);
  5031. rt2800_rfcsr_write(rt2x00dev, 14, 0x90);
  5032. rt2800_rfcsr_write(rt2x00dev, 15, 0x58);
  5033. rt2800_rfcsr_write(rt2x00dev, 16, 0xb3);
  5034. rt2800_rfcsr_write(rt2x00dev, 17, 0x92);
  5035. rt2800_rfcsr_write(rt2x00dev, 18, 0x2c);
  5036. rt2800_rfcsr_write(rt2x00dev, 19, 0x02);
  5037. rt2800_rfcsr_write(rt2x00dev, 20, 0xba);
  5038. rt2800_rfcsr_write(rt2x00dev, 21, 0xdb);
  5039. rt2800_rfcsr_write(rt2x00dev, 22, 0x00);
  5040. rt2800_rfcsr_write(rt2x00dev, 23, 0x31);
  5041. rt2800_rfcsr_write(rt2x00dev, 24, 0x08);
  5042. rt2800_rfcsr_write(rt2x00dev, 25, 0x01);
  5043. rt2800_rfcsr_write(rt2x00dev, 26, 0x25);
  5044. rt2800_rfcsr_write(rt2x00dev, 27, 0x23);
  5045. rt2800_rfcsr_write(rt2x00dev, 28, 0x13);
  5046. rt2800_rfcsr_write(rt2x00dev, 29, 0x83);
  5047. rt2800_rfcsr_write(rt2x00dev, 30, 0x00);
  5048. rt2800_rfcsr_write(rt2x00dev, 31, 0x00);
  5049. }
  5050. static void rt2800_init_rfcsr_30xx(struct rt2x00_dev *rt2x00dev)
  5051. {
  5052. u8 rfcsr;
  5053. u16 eeprom;
  5054. u32 reg;
  5055. /* XXX vendor driver do this only for 3070 */
  5056. rt2800_rf_init_calibration(rt2x00dev, 30);
  5057. rt2800_rfcsr_write(rt2x00dev, 4, 0x40);
  5058. rt2800_rfcsr_write(rt2x00dev, 5, 0x03);
  5059. rt2800_rfcsr_write(rt2x00dev, 6, 0x02);
  5060. rt2800_rfcsr_write(rt2x00dev, 7, 0x60);
  5061. rt2800_rfcsr_write(rt2x00dev, 9, 0x0f);
  5062. rt2800_rfcsr_write(rt2x00dev, 10, 0x41);
  5063. rt2800_rfcsr_write(rt2x00dev, 11, 0x21);
  5064. rt2800_rfcsr_write(rt2x00dev, 12, 0x7b);
  5065. rt2800_rfcsr_write(rt2x00dev, 14, 0x90);
  5066. rt2800_rfcsr_write(rt2x00dev, 15, 0x58);
  5067. rt2800_rfcsr_write(rt2x00dev, 16, 0xb3);
  5068. rt2800_rfcsr_write(rt2x00dev, 17, 0x92);
  5069. rt2800_rfcsr_write(rt2x00dev, 18, 0x2c);
  5070. rt2800_rfcsr_write(rt2x00dev, 19, 0x02);
  5071. rt2800_rfcsr_write(rt2x00dev, 20, 0xba);
  5072. rt2800_rfcsr_write(rt2x00dev, 21, 0xdb);
  5073. rt2800_rfcsr_write(rt2x00dev, 24, 0x16);
  5074. rt2800_rfcsr_write(rt2x00dev, 25, 0x01);
  5075. rt2800_rfcsr_write(rt2x00dev, 29, 0x1f);
  5076. if (rt2x00_rt_rev_lt(rt2x00dev, RT3070, REV_RT3070F)) {
  5077. rt2800_register_read(rt2x00dev, LDO_CFG0, &reg);
  5078. rt2x00_set_field32(&reg, LDO_CFG0_BGSEL, 1);
  5079. rt2x00_set_field32(&reg, LDO_CFG0_LDO_CORE_VLEVEL, 3);
  5080. rt2800_register_write(rt2x00dev, LDO_CFG0, reg);
  5081. } else if (rt2x00_rt(rt2x00dev, RT3071) ||
  5082. rt2x00_rt(rt2x00dev, RT3090)) {
  5083. rt2800_rfcsr_write(rt2x00dev, 31, 0x14);
  5084. rt2800_rfcsr_read(rt2x00dev, 6, &rfcsr);
  5085. rt2x00_set_field8(&rfcsr, RFCSR6_R2, 1);
  5086. rt2800_rfcsr_write(rt2x00dev, 6, rfcsr);
  5087. rt2800_register_read(rt2x00dev, LDO_CFG0, &reg);
  5088. rt2x00_set_field32(&reg, LDO_CFG0_BGSEL, 1);
  5089. if (rt2x00_rt_rev_lt(rt2x00dev, RT3071, REV_RT3071E) ||
  5090. rt2x00_rt_rev_lt(rt2x00dev, RT3090, REV_RT3090E)) {
  5091. rt2800_eeprom_read(rt2x00dev, EEPROM_NIC_CONF1,
  5092. &eeprom);
  5093. if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF1_DAC_TEST))
  5094. rt2x00_set_field32(&reg, LDO_CFG0_LDO_CORE_VLEVEL, 3);
  5095. else
  5096. rt2x00_set_field32(&reg, LDO_CFG0_LDO_CORE_VLEVEL, 0);
  5097. }
  5098. rt2800_register_write(rt2x00dev, LDO_CFG0, reg);
  5099. rt2800_register_read(rt2x00dev, GPIO_SWITCH, &reg);
  5100. rt2x00_set_field32(&reg, GPIO_SWITCH_5, 0);
  5101. rt2800_register_write(rt2x00dev, GPIO_SWITCH, reg);
  5102. }
  5103. rt2800_rx_filter_calibration(rt2x00dev);
  5104. if (rt2x00_rt_rev_lt(rt2x00dev, RT3070, REV_RT3070F) ||
  5105. rt2x00_rt_rev_lt(rt2x00dev, RT3071, REV_RT3071E) ||
  5106. rt2x00_rt_rev_lt(rt2x00dev, RT3090, REV_RT3090E))
  5107. rt2800_rfcsr_write(rt2x00dev, 27, 0x03);
  5108. rt2800_led_open_drain_enable(rt2x00dev);
  5109. rt2800_normal_mode_setup_3xxx(rt2x00dev);
  5110. }
  5111. static void rt2800_init_rfcsr_3290(struct rt2x00_dev *rt2x00dev)
  5112. {
  5113. u8 rfcsr;
  5114. rt2800_rf_init_calibration(rt2x00dev, 2);
  5115. rt2800_rfcsr_write(rt2x00dev, 1, 0x0f);
  5116. rt2800_rfcsr_write(rt2x00dev, 2, 0x80);
  5117. rt2800_rfcsr_write(rt2x00dev, 3, 0x08);
  5118. rt2800_rfcsr_write(rt2x00dev, 4, 0x00);
  5119. rt2800_rfcsr_write(rt2x00dev, 6, 0xa0);
  5120. rt2800_rfcsr_write(rt2x00dev, 8, 0xf3);
  5121. rt2800_rfcsr_write(rt2x00dev, 9, 0x02);
  5122. rt2800_rfcsr_write(rt2x00dev, 10, 0x53);
  5123. rt2800_rfcsr_write(rt2x00dev, 11, 0x4a);
  5124. rt2800_rfcsr_write(rt2x00dev, 12, 0x46);
  5125. rt2800_rfcsr_write(rt2x00dev, 13, 0x9f);
  5126. rt2800_rfcsr_write(rt2x00dev, 18, 0x02);
  5127. rt2800_rfcsr_write(rt2x00dev, 22, 0x20);
  5128. rt2800_rfcsr_write(rt2x00dev, 25, 0x83);
  5129. rt2800_rfcsr_write(rt2x00dev, 26, 0x82);
  5130. rt2800_rfcsr_write(rt2x00dev, 27, 0x09);
  5131. rt2800_rfcsr_write(rt2x00dev, 29, 0x10);
  5132. rt2800_rfcsr_write(rt2x00dev, 30, 0x10);
  5133. rt2800_rfcsr_write(rt2x00dev, 31, 0x80);
  5134. rt2800_rfcsr_write(rt2x00dev, 32, 0x80);
  5135. rt2800_rfcsr_write(rt2x00dev, 33, 0x00);
  5136. rt2800_rfcsr_write(rt2x00dev, 34, 0x05);
  5137. rt2800_rfcsr_write(rt2x00dev, 35, 0x12);
  5138. rt2800_rfcsr_write(rt2x00dev, 36, 0x00);
  5139. rt2800_rfcsr_write(rt2x00dev, 38, 0x85);
  5140. rt2800_rfcsr_write(rt2x00dev, 39, 0x1b);
  5141. rt2800_rfcsr_write(rt2x00dev, 40, 0x0b);
  5142. rt2800_rfcsr_write(rt2x00dev, 41, 0xbb);
  5143. rt2800_rfcsr_write(rt2x00dev, 42, 0xd5);
  5144. rt2800_rfcsr_write(rt2x00dev, 43, 0x7b);
  5145. rt2800_rfcsr_write(rt2x00dev, 44, 0x0e);
  5146. rt2800_rfcsr_write(rt2x00dev, 45, 0xa2);
  5147. rt2800_rfcsr_write(rt2x00dev, 46, 0x73);
  5148. rt2800_rfcsr_write(rt2x00dev, 47, 0x00);
  5149. rt2800_rfcsr_write(rt2x00dev, 48, 0x10);
  5150. rt2800_rfcsr_write(rt2x00dev, 49, 0x98);
  5151. rt2800_rfcsr_write(rt2x00dev, 52, 0x38);
  5152. rt2800_rfcsr_write(rt2x00dev, 53, 0x00);
  5153. rt2800_rfcsr_write(rt2x00dev, 54, 0x78);
  5154. rt2800_rfcsr_write(rt2x00dev, 55, 0x43);
  5155. rt2800_rfcsr_write(rt2x00dev, 56, 0x02);
  5156. rt2800_rfcsr_write(rt2x00dev, 57, 0x80);
  5157. rt2800_rfcsr_write(rt2x00dev, 58, 0x7f);
  5158. rt2800_rfcsr_write(rt2x00dev, 59, 0x09);
  5159. rt2800_rfcsr_write(rt2x00dev, 60, 0x45);
  5160. rt2800_rfcsr_write(rt2x00dev, 61, 0xc1);
  5161. rt2800_rfcsr_read(rt2x00dev, 29, &rfcsr);
  5162. rt2x00_set_field8(&rfcsr, RFCSR29_RSSI_GAIN, 3);
  5163. rt2800_rfcsr_write(rt2x00dev, 29, rfcsr);
  5164. rt2800_led_open_drain_enable(rt2x00dev);
  5165. rt2800_normal_mode_setup_3xxx(rt2x00dev);
  5166. }
  5167. static void rt2800_init_rfcsr_3352(struct rt2x00_dev *rt2x00dev)
  5168. {
  5169. rt2800_rf_init_calibration(rt2x00dev, 30);
  5170. rt2800_rfcsr_write(rt2x00dev, 0, 0xf0);
  5171. rt2800_rfcsr_write(rt2x00dev, 1, 0x23);
  5172. rt2800_rfcsr_write(rt2x00dev, 2, 0x50);
  5173. rt2800_rfcsr_write(rt2x00dev, 3, 0x18);
  5174. rt2800_rfcsr_write(rt2x00dev, 4, 0x00);
  5175. rt2800_rfcsr_write(rt2x00dev, 5, 0x00);
  5176. rt2800_rfcsr_write(rt2x00dev, 6, 0x33);
  5177. rt2800_rfcsr_write(rt2x00dev, 7, 0x00);
  5178. rt2800_rfcsr_write(rt2x00dev, 8, 0xf1);
  5179. rt2800_rfcsr_write(rt2x00dev, 9, 0x02);
  5180. rt2800_rfcsr_write(rt2x00dev, 10, 0xd2);
  5181. rt2800_rfcsr_write(rt2x00dev, 11, 0x42);
  5182. rt2800_rfcsr_write(rt2x00dev, 12, 0x1c);
  5183. rt2800_rfcsr_write(rt2x00dev, 13, 0x00);
  5184. rt2800_rfcsr_write(rt2x00dev, 14, 0x5a);
  5185. rt2800_rfcsr_write(rt2x00dev, 15, 0x00);
  5186. rt2800_rfcsr_write(rt2x00dev, 16, 0x01);
  5187. rt2800_rfcsr_write(rt2x00dev, 18, 0x45);
  5188. rt2800_rfcsr_write(rt2x00dev, 19, 0x02);
  5189. rt2800_rfcsr_write(rt2x00dev, 20, 0x00);
  5190. rt2800_rfcsr_write(rt2x00dev, 21, 0x00);
  5191. rt2800_rfcsr_write(rt2x00dev, 22, 0x00);
  5192. rt2800_rfcsr_write(rt2x00dev, 23, 0x00);
  5193. rt2800_rfcsr_write(rt2x00dev, 24, 0x00);
  5194. rt2800_rfcsr_write(rt2x00dev, 25, 0x80);
  5195. rt2800_rfcsr_write(rt2x00dev, 26, 0x00);
  5196. rt2800_rfcsr_write(rt2x00dev, 27, 0x03);
  5197. rt2800_rfcsr_write(rt2x00dev, 28, 0x03);
  5198. rt2800_rfcsr_write(rt2x00dev, 29, 0x00);
  5199. rt2800_rfcsr_write(rt2x00dev, 30, 0x10);
  5200. rt2800_rfcsr_write(rt2x00dev, 31, 0x80);
  5201. rt2800_rfcsr_write(rt2x00dev, 32, 0x80);
  5202. rt2800_rfcsr_write(rt2x00dev, 33, 0x00);
  5203. rt2800_rfcsr_write(rt2x00dev, 34, 0x01);
  5204. rt2800_rfcsr_write(rt2x00dev, 35, 0x03);
  5205. rt2800_rfcsr_write(rt2x00dev, 36, 0xbd);
  5206. rt2800_rfcsr_write(rt2x00dev, 37, 0x3c);
  5207. rt2800_rfcsr_write(rt2x00dev, 38, 0x5f);
  5208. rt2800_rfcsr_write(rt2x00dev, 39, 0xc5);
  5209. rt2800_rfcsr_write(rt2x00dev, 40, 0x33);
  5210. rt2800_rfcsr_write(rt2x00dev, 41, 0x5b);
  5211. rt2800_rfcsr_write(rt2x00dev, 42, 0x5b);
  5212. rt2800_rfcsr_write(rt2x00dev, 43, 0xdb);
  5213. rt2800_rfcsr_write(rt2x00dev, 44, 0xdb);
  5214. rt2800_rfcsr_write(rt2x00dev, 45, 0xdb);
  5215. rt2800_rfcsr_write(rt2x00dev, 46, 0xdd);
  5216. rt2800_rfcsr_write(rt2x00dev, 47, 0x0d);
  5217. rt2800_rfcsr_write(rt2x00dev, 48, 0x14);
  5218. rt2800_rfcsr_write(rt2x00dev, 49, 0x00);
  5219. rt2800_rfcsr_write(rt2x00dev, 50, 0x2d);
  5220. rt2800_rfcsr_write(rt2x00dev, 51, 0x7f);
  5221. rt2800_rfcsr_write(rt2x00dev, 52, 0x00);
  5222. rt2800_rfcsr_write(rt2x00dev, 53, 0x52);
  5223. rt2800_rfcsr_write(rt2x00dev, 54, 0x1b);
  5224. rt2800_rfcsr_write(rt2x00dev, 55, 0x7f);
  5225. rt2800_rfcsr_write(rt2x00dev, 56, 0x00);
  5226. rt2800_rfcsr_write(rt2x00dev, 57, 0x52);
  5227. rt2800_rfcsr_write(rt2x00dev, 58, 0x1b);
  5228. rt2800_rfcsr_write(rt2x00dev, 59, 0x00);
  5229. rt2800_rfcsr_write(rt2x00dev, 60, 0x00);
  5230. rt2800_rfcsr_write(rt2x00dev, 61, 0x00);
  5231. rt2800_rfcsr_write(rt2x00dev, 62, 0x00);
  5232. rt2800_rfcsr_write(rt2x00dev, 63, 0x00);
  5233. rt2800_rx_filter_calibration(rt2x00dev);
  5234. rt2800_led_open_drain_enable(rt2x00dev);
  5235. rt2800_normal_mode_setup_3xxx(rt2x00dev);
  5236. }
  5237. static void rt2800_init_rfcsr_3390(struct rt2x00_dev *rt2x00dev)
  5238. {
  5239. u32 reg;
  5240. rt2800_rf_init_calibration(rt2x00dev, 30);
  5241. rt2800_rfcsr_write(rt2x00dev, 0, 0xa0);
  5242. rt2800_rfcsr_write(rt2x00dev, 1, 0xe1);
  5243. rt2800_rfcsr_write(rt2x00dev, 2, 0xf1);
  5244. rt2800_rfcsr_write(rt2x00dev, 3, 0x62);
  5245. rt2800_rfcsr_write(rt2x00dev, 4, 0x40);
  5246. rt2800_rfcsr_write(rt2x00dev, 5, 0x8b);
  5247. rt2800_rfcsr_write(rt2x00dev, 6, 0x42);
  5248. rt2800_rfcsr_write(rt2x00dev, 7, 0x34);
  5249. rt2800_rfcsr_write(rt2x00dev, 8, 0x00);
  5250. rt2800_rfcsr_write(rt2x00dev, 9, 0xc0);
  5251. rt2800_rfcsr_write(rt2x00dev, 10, 0x61);
  5252. rt2800_rfcsr_write(rt2x00dev, 11, 0x21);
  5253. rt2800_rfcsr_write(rt2x00dev, 12, 0x3b);
  5254. rt2800_rfcsr_write(rt2x00dev, 13, 0xe0);
  5255. rt2800_rfcsr_write(rt2x00dev, 14, 0x90);
  5256. rt2800_rfcsr_write(rt2x00dev, 15, 0x53);
  5257. rt2800_rfcsr_write(rt2x00dev, 16, 0xe0);
  5258. rt2800_rfcsr_write(rt2x00dev, 17, 0x94);
  5259. rt2800_rfcsr_write(rt2x00dev, 18, 0x5c);
  5260. rt2800_rfcsr_write(rt2x00dev, 19, 0x4a);
  5261. rt2800_rfcsr_write(rt2x00dev, 20, 0xb2);
  5262. rt2800_rfcsr_write(rt2x00dev, 21, 0xf6);
  5263. rt2800_rfcsr_write(rt2x00dev, 22, 0x00);
  5264. rt2800_rfcsr_write(rt2x00dev, 23, 0x14);
  5265. rt2800_rfcsr_write(rt2x00dev, 24, 0x08);
  5266. rt2800_rfcsr_write(rt2x00dev, 25, 0x3d);
  5267. rt2800_rfcsr_write(rt2x00dev, 26, 0x85);
  5268. rt2800_rfcsr_write(rt2x00dev, 27, 0x00);
  5269. rt2800_rfcsr_write(rt2x00dev, 28, 0x41);
  5270. rt2800_rfcsr_write(rt2x00dev, 29, 0x8f);
  5271. rt2800_rfcsr_write(rt2x00dev, 30, 0x20);
  5272. rt2800_rfcsr_write(rt2x00dev, 31, 0x0f);
  5273. rt2800_register_read(rt2x00dev, GPIO_SWITCH, &reg);
  5274. rt2x00_set_field32(&reg, GPIO_SWITCH_5, 0);
  5275. rt2800_register_write(rt2x00dev, GPIO_SWITCH, reg);
  5276. rt2800_rx_filter_calibration(rt2x00dev);
  5277. if (rt2x00_rt_rev_lt(rt2x00dev, RT3390, REV_RT3390E))
  5278. rt2800_rfcsr_write(rt2x00dev, 27, 0x03);
  5279. rt2800_led_open_drain_enable(rt2x00dev);
  5280. rt2800_normal_mode_setup_3xxx(rt2x00dev);
  5281. }
  5282. static void rt2800_init_rfcsr_3572(struct rt2x00_dev *rt2x00dev)
  5283. {
  5284. u8 rfcsr;
  5285. u32 reg;
  5286. rt2800_rf_init_calibration(rt2x00dev, 30);
  5287. rt2800_rfcsr_write(rt2x00dev, 0, 0x70);
  5288. rt2800_rfcsr_write(rt2x00dev, 1, 0x81);
  5289. rt2800_rfcsr_write(rt2x00dev, 2, 0xf1);
  5290. rt2800_rfcsr_write(rt2x00dev, 3, 0x02);
  5291. rt2800_rfcsr_write(rt2x00dev, 4, 0x4c);
  5292. rt2800_rfcsr_write(rt2x00dev, 5, 0x05);
  5293. rt2800_rfcsr_write(rt2x00dev, 6, 0x4a);
  5294. rt2800_rfcsr_write(rt2x00dev, 7, 0xd8);
  5295. rt2800_rfcsr_write(rt2x00dev, 9, 0xc3);
  5296. rt2800_rfcsr_write(rt2x00dev, 10, 0xf1);
  5297. rt2800_rfcsr_write(rt2x00dev, 11, 0xb9);
  5298. rt2800_rfcsr_write(rt2x00dev, 12, 0x70);
  5299. rt2800_rfcsr_write(rt2x00dev, 13, 0x65);
  5300. rt2800_rfcsr_write(rt2x00dev, 14, 0xa0);
  5301. rt2800_rfcsr_write(rt2x00dev, 15, 0x53);
  5302. rt2800_rfcsr_write(rt2x00dev, 16, 0x4c);
  5303. rt2800_rfcsr_write(rt2x00dev, 17, 0x23);
  5304. rt2800_rfcsr_write(rt2x00dev, 18, 0xac);
  5305. rt2800_rfcsr_write(rt2x00dev, 19, 0x93);
  5306. rt2800_rfcsr_write(rt2x00dev, 20, 0xb3);
  5307. rt2800_rfcsr_write(rt2x00dev, 21, 0xd0);
  5308. rt2800_rfcsr_write(rt2x00dev, 22, 0x00);
  5309. rt2800_rfcsr_write(rt2x00dev, 23, 0x3c);
  5310. rt2800_rfcsr_write(rt2x00dev, 24, 0x16);
  5311. rt2800_rfcsr_write(rt2x00dev, 25, 0x15);
  5312. rt2800_rfcsr_write(rt2x00dev, 26, 0x85);
  5313. rt2800_rfcsr_write(rt2x00dev, 27, 0x00);
  5314. rt2800_rfcsr_write(rt2x00dev, 28, 0x00);
  5315. rt2800_rfcsr_write(rt2x00dev, 29, 0x9b);
  5316. rt2800_rfcsr_write(rt2x00dev, 30, 0x09);
  5317. rt2800_rfcsr_write(rt2x00dev, 31, 0x10);
  5318. rt2800_rfcsr_read(rt2x00dev, 6, &rfcsr);
  5319. rt2x00_set_field8(&rfcsr, RFCSR6_R2, 1);
  5320. rt2800_rfcsr_write(rt2x00dev, 6, rfcsr);
  5321. rt2800_register_read(rt2x00dev, LDO_CFG0, &reg);
  5322. rt2x00_set_field32(&reg, LDO_CFG0_LDO_CORE_VLEVEL, 3);
  5323. rt2x00_set_field32(&reg, LDO_CFG0_BGSEL, 1);
  5324. rt2800_register_write(rt2x00dev, LDO_CFG0, reg);
  5325. msleep(1);
  5326. rt2800_register_read(rt2x00dev, LDO_CFG0, &reg);
  5327. rt2x00_set_field32(&reg, LDO_CFG0_LDO_CORE_VLEVEL, 0);
  5328. rt2x00_set_field32(&reg, LDO_CFG0_BGSEL, 1);
  5329. rt2800_register_write(rt2x00dev, LDO_CFG0, reg);
  5330. rt2800_rx_filter_calibration(rt2x00dev);
  5331. rt2800_led_open_drain_enable(rt2x00dev);
  5332. rt2800_normal_mode_setup_3xxx(rt2x00dev);
  5333. }
  5334. static void rt3593_post_bbp_init(struct rt2x00_dev *rt2x00dev)
  5335. {
  5336. u8 bbp;
  5337. bool txbf_enabled = false; /* FIXME */
  5338. rt2800_bbp_read(rt2x00dev, 105, &bbp);
  5339. if (rt2x00dev->default_ant.rx_chain_num == 1)
  5340. rt2x00_set_field8(&bbp, BBP105_MLD, 0);
  5341. else
  5342. rt2x00_set_field8(&bbp, BBP105_MLD, 1);
  5343. rt2800_bbp_write(rt2x00dev, 105, bbp);
  5344. rt2800_bbp4_mac_if_ctrl(rt2x00dev);
  5345. rt2800_bbp_write(rt2x00dev, 92, 0x02);
  5346. rt2800_bbp_write(rt2x00dev, 82, 0x82);
  5347. rt2800_bbp_write(rt2x00dev, 106, 0x05);
  5348. rt2800_bbp_write(rt2x00dev, 104, 0x92);
  5349. rt2800_bbp_write(rt2x00dev, 88, 0x90);
  5350. rt2800_bbp_write(rt2x00dev, 148, 0xc8);
  5351. rt2800_bbp_write(rt2x00dev, 47, 0x48);
  5352. rt2800_bbp_write(rt2x00dev, 120, 0x50);
  5353. if (txbf_enabled)
  5354. rt2800_bbp_write(rt2x00dev, 163, 0xbd);
  5355. else
  5356. rt2800_bbp_write(rt2x00dev, 163, 0x9d);
  5357. /* SNR mapping */
  5358. rt2800_bbp_write(rt2x00dev, 142, 6);
  5359. rt2800_bbp_write(rt2x00dev, 143, 160);
  5360. rt2800_bbp_write(rt2x00dev, 142, 7);
  5361. rt2800_bbp_write(rt2x00dev, 143, 161);
  5362. rt2800_bbp_write(rt2x00dev, 142, 8);
  5363. rt2800_bbp_write(rt2x00dev, 143, 162);
  5364. /* ADC/DAC control */
  5365. rt2800_bbp_write(rt2x00dev, 31, 0x08);
  5366. /* RX AGC energy lower bound in log2 */
  5367. rt2800_bbp_write(rt2x00dev, 68, 0x0b);
  5368. /* FIXME: BBP 105 owerwrite? */
  5369. rt2800_bbp_write(rt2x00dev, 105, 0x04);
  5370. }
  5371. static void rt2800_init_rfcsr_3593(struct rt2x00_dev *rt2x00dev)
  5372. {
  5373. struct rt2800_drv_data *drv_data = rt2x00dev->drv_data;
  5374. u32 reg;
  5375. u8 rfcsr;
  5376. /* Disable GPIO #4 and #7 function for LAN PE control */
  5377. rt2800_register_read(rt2x00dev, GPIO_SWITCH, &reg);
  5378. rt2x00_set_field32(&reg, GPIO_SWITCH_4, 0);
  5379. rt2x00_set_field32(&reg, GPIO_SWITCH_7, 0);
  5380. rt2800_register_write(rt2x00dev, GPIO_SWITCH, reg);
  5381. /* Initialize default register values */
  5382. rt2800_rfcsr_write(rt2x00dev, 1, 0x03);
  5383. rt2800_rfcsr_write(rt2x00dev, 3, 0x80);
  5384. rt2800_rfcsr_write(rt2x00dev, 5, 0x00);
  5385. rt2800_rfcsr_write(rt2x00dev, 6, 0x40);
  5386. rt2800_rfcsr_write(rt2x00dev, 8, 0xf1);
  5387. rt2800_rfcsr_write(rt2x00dev, 9, 0x02);
  5388. rt2800_rfcsr_write(rt2x00dev, 10, 0xd3);
  5389. rt2800_rfcsr_write(rt2x00dev, 11, 0x40);
  5390. rt2800_rfcsr_write(rt2x00dev, 12, 0x4e);
  5391. rt2800_rfcsr_write(rt2x00dev, 13, 0x12);
  5392. rt2800_rfcsr_write(rt2x00dev, 18, 0x40);
  5393. rt2800_rfcsr_write(rt2x00dev, 22, 0x20);
  5394. rt2800_rfcsr_write(rt2x00dev, 30, 0x10);
  5395. rt2800_rfcsr_write(rt2x00dev, 31, 0x80);
  5396. rt2800_rfcsr_write(rt2x00dev, 32, 0x78);
  5397. rt2800_rfcsr_write(rt2x00dev, 33, 0x3b);
  5398. rt2800_rfcsr_write(rt2x00dev, 34, 0x3c);
  5399. rt2800_rfcsr_write(rt2x00dev, 35, 0xe0);
  5400. rt2800_rfcsr_write(rt2x00dev, 38, 0x86);
  5401. rt2800_rfcsr_write(rt2x00dev, 39, 0x23);
  5402. rt2800_rfcsr_write(rt2x00dev, 44, 0xd3);
  5403. rt2800_rfcsr_write(rt2x00dev, 45, 0xbb);
  5404. rt2800_rfcsr_write(rt2x00dev, 46, 0x60);
  5405. rt2800_rfcsr_write(rt2x00dev, 49, 0x8e);
  5406. rt2800_rfcsr_write(rt2x00dev, 50, 0x86);
  5407. rt2800_rfcsr_write(rt2x00dev, 51, 0x75);
  5408. rt2800_rfcsr_write(rt2x00dev, 52, 0x45);
  5409. rt2800_rfcsr_write(rt2x00dev, 53, 0x18);
  5410. rt2800_rfcsr_write(rt2x00dev, 54, 0x18);
  5411. rt2800_rfcsr_write(rt2x00dev, 55, 0x18);
  5412. rt2800_rfcsr_write(rt2x00dev, 56, 0xdb);
  5413. rt2800_rfcsr_write(rt2x00dev, 57, 0x6e);
  5414. /* Initiate calibration */
  5415. /* TODO: use rt2800_rf_init_calibration ? */
  5416. rt2800_rfcsr_read(rt2x00dev, 2, &rfcsr);
  5417. rt2x00_set_field8(&rfcsr, RFCSR2_RESCAL_EN, 1);
  5418. rt2800_rfcsr_write(rt2x00dev, 2, rfcsr);
  5419. rt2800_adjust_freq_offset(rt2x00dev);
  5420. rt2800_rfcsr_read(rt2x00dev, 18, &rfcsr);
  5421. rt2x00_set_field8(&rfcsr, RFCSR18_XO_TUNE_BYPASS, 1);
  5422. rt2800_rfcsr_write(rt2x00dev, 18, rfcsr);
  5423. rt2800_register_read(rt2x00dev, LDO_CFG0, &reg);
  5424. rt2x00_set_field32(&reg, LDO_CFG0_LDO_CORE_VLEVEL, 3);
  5425. rt2x00_set_field32(&reg, LDO_CFG0_BGSEL, 1);
  5426. rt2800_register_write(rt2x00dev, LDO_CFG0, reg);
  5427. usleep_range(1000, 1500);
  5428. rt2800_register_read(rt2x00dev, LDO_CFG0, &reg);
  5429. rt2x00_set_field32(&reg, LDO_CFG0_LDO_CORE_VLEVEL, 0);
  5430. rt2800_register_write(rt2x00dev, LDO_CFG0, reg);
  5431. /* Set initial values for RX filter calibration */
  5432. drv_data->calibration_bw20 = 0x1f;
  5433. drv_data->calibration_bw40 = 0x2f;
  5434. /* Save BBP 25 & 26 values for later use in channel switching */
  5435. rt2800_bbp_read(rt2x00dev, 25, &drv_data->bbp25);
  5436. rt2800_bbp_read(rt2x00dev, 26, &drv_data->bbp26);
  5437. rt2800_led_open_drain_enable(rt2x00dev);
  5438. rt2800_normal_mode_setup_3593(rt2x00dev);
  5439. rt3593_post_bbp_init(rt2x00dev);
  5440. /* TODO: enable stream mode support */
  5441. }
  5442. static void rt2800_init_rfcsr_5390(struct rt2x00_dev *rt2x00dev)
  5443. {
  5444. rt2800_rf_init_calibration(rt2x00dev, 2);
  5445. rt2800_rfcsr_write(rt2x00dev, 1, 0x0f);
  5446. rt2800_rfcsr_write(rt2x00dev, 2, 0x80);
  5447. rt2800_rfcsr_write(rt2x00dev, 3, 0x88);
  5448. rt2800_rfcsr_write(rt2x00dev, 5, 0x10);
  5449. if (rt2x00_rt_rev_gte(rt2x00dev, RT5390, REV_RT5390F))
  5450. rt2800_rfcsr_write(rt2x00dev, 6, 0xe0);
  5451. else
  5452. rt2800_rfcsr_write(rt2x00dev, 6, 0xa0);
  5453. rt2800_rfcsr_write(rt2x00dev, 7, 0x00);
  5454. rt2800_rfcsr_write(rt2x00dev, 10, 0x53);
  5455. rt2800_rfcsr_write(rt2x00dev, 11, 0x4a);
  5456. rt2800_rfcsr_write(rt2x00dev, 12, 0xc6);
  5457. rt2800_rfcsr_write(rt2x00dev, 13, 0x9f);
  5458. rt2800_rfcsr_write(rt2x00dev, 14, 0x00);
  5459. rt2800_rfcsr_write(rt2x00dev, 15, 0x00);
  5460. rt2800_rfcsr_write(rt2x00dev, 16, 0x00);
  5461. rt2800_rfcsr_write(rt2x00dev, 18, 0x03);
  5462. rt2800_rfcsr_write(rt2x00dev, 19, 0x00);
  5463. rt2800_rfcsr_write(rt2x00dev, 20, 0x00);
  5464. rt2800_rfcsr_write(rt2x00dev, 21, 0x00);
  5465. rt2800_rfcsr_write(rt2x00dev, 22, 0x20);
  5466. rt2800_rfcsr_write(rt2x00dev, 23, 0x00);
  5467. rt2800_rfcsr_write(rt2x00dev, 24, 0x00);
  5468. if (rt2x00_rt_rev_gte(rt2x00dev, RT5390, REV_RT5390F))
  5469. rt2800_rfcsr_write(rt2x00dev, 25, 0x80);
  5470. else
  5471. rt2800_rfcsr_write(rt2x00dev, 25, 0xc0);
  5472. rt2800_rfcsr_write(rt2x00dev, 26, 0x00);
  5473. rt2800_rfcsr_write(rt2x00dev, 27, 0x09);
  5474. rt2800_rfcsr_write(rt2x00dev, 28, 0x00);
  5475. rt2800_rfcsr_write(rt2x00dev, 29, 0x10);
  5476. rt2800_rfcsr_write(rt2x00dev, 30, 0x00);
  5477. rt2800_rfcsr_write(rt2x00dev, 31, 0x80);
  5478. rt2800_rfcsr_write(rt2x00dev, 32, 0x80);
  5479. rt2800_rfcsr_write(rt2x00dev, 33, 0x00);
  5480. rt2800_rfcsr_write(rt2x00dev, 34, 0x07);
  5481. rt2800_rfcsr_write(rt2x00dev, 35, 0x12);
  5482. rt2800_rfcsr_write(rt2x00dev, 36, 0x00);
  5483. rt2800_rfcsr_write(rt2x00dev, 37, 0x08);
  5484. rt2800_rfcsr_write(rt2x00dev, 38, 0x85);
  5485. rt2800_rfcsr_write(rt2x00dev, 39, 0x1b);
  5486. if (rt2x00_rt_rev_gte(rt2x00dev, RT5390, REV_RT5390F))
  5487. rt2800_rfcsr_write(rt2x00dev, 40, 0x0b);
  5488. else
  5489. rt2800_rfcsr_write(rt2x00dev, 40, 0x4b);
  5490. rt2800_rfcsr_write(rt2x00dev, 41, 0xbb);
  5491. rt2800_rfcsr_write(rt2x00dev, 42, 0xd2);
  5492. rt2800_rfcsr_write(rt2x00dev, 43, 0x9a);
  5493. rt2800_rfcsr_write(rt2x00dev, 44, 0x0e);
  5494. rt2800_rfcsr_write(rt2x00dev, 45, 0xa2);
  5495. if (rt2x00_rt_rev_gte(rt2x00dev, RT5390, REV_RT5390F))
  5496. rt2800_rfcsr_write(rt2x00dev, 46, 0x73);
  5497. else
  5498. rt2800_rfcsr_write(rt2x00dev, 46, 0x7b);
  5499. rt2800_rfcsr_write(rt2x00dev, 47, 0x00);
  5500. rt2800_rfcsr_write(rt2x00dev, 48, 0x10);
  5501. rt2800_rfcsr_write(rt2x00dev, 49, 0x94);
  5502. rt2800_rfcsr_write(rt2x00dev, 52, 0x38);
  5503. if (rt2x00_rt_rev_gte(rt2x00dev, RT5390, REV_RT5390F))
  5504. rt2800_rfcsr_write(rt2x00dev, 53, 0x00);
  5505. else
  5506. rt2800_rfcsr_write(rt2x00dev, 53, 0x84);
  5507. rt2800_rfcsr_write(rt2x00dev, 54, 0x78);
  5508. rt2800_rfcsr_write(rt2x00dev, 55, 0x44);
  5509. rt2800_rfcsr_write(rt2x00dev, 56, 0x22);
  5510. rt2800_rfcsr_write(rt2x00dev, 57, 0x80);
  5511. rt2800_rfcsr_write(rt2x00dev, 58, 0x7f);
  5512. rt2800_rfcsr_write(rt2x00dev, 59, 0x63);
  5513. rt2800_rfcsr_write(rt2x00dev, 60, 0x45);
  5514. if (rt2x00_rt_rev_gte(rt2x00dev, RT5390, REV_RT5390F))
  5515. rt2800_rfcsr_write(rt2x00dev, 61, 0xd1);
  5516. else
  5517. rt2800_rfcsr_write(rt2x00dev, 61, 0xdd);
  5518. rt2800_rfcsr_write(rt2x00dev, 62, 0x00);
  5519. rt2800_rfcsr_write(rt2x00dev, 63, 0x00);
  5520. rt2800_normal_mode_setup_5xxx(rt2x00dev);
  5521. rt2800_led_open_drain_enable(rt2x00dev);
  5522. }
  5523. static void rt2800_init_rfcsr_5392(struct rt2x00_dev *rt2x00dev)
  5524. {
  5525. rt2800_rf_init_calibration(rt2x00dev, 2);
  5526. rt2800_rfcsr_write(rt2x00dev, 1, 0x17);
  5527. rt2800_rfcsr_write(rt2x00dev, 2, 0x80);
  5528. rt2800_rfcsr_write(rt2x00dev, 3, 0x88);
  5529. rt2800_rfcsr_write(rt2x00dev, 5, 0x10);
  5530. rt2800_rfcsr_write(rt2x00dev, 6, 0xe0);
  5531. rt2800_rfcsr_write(rt2x00dev, 7, 0x00);
  5532. rt2800_rfcsr_write(rt2x00dev, 10, 0x53);
  5533. rt2800_rfcsr_write(rt2x00dev, 11, 0x4a);
  5534. rt2800_rfcsr_write(rt2x00dev, 12, 0x46);
  5535. rt2800_rfcsr_write(rt2x00dev, 13, 0x9f);
  5536. rt2800_rfcsr_write(rt2x00dev, 14, 0x00);
  5537. rt2800_rfcsr_write(rt2x00dev, 15, 0x00);
  5538. rt2800_rfcsr_write(rt2x00dev, 16, 0x00);
  5539. rt2800_rfcsr_write(rt2x00dev, 18, 0x03);
  5540. rt2800_rfcsr_write(rt2x00dev, 19, 0x4d);
  5541. rt2800_rfcsr_write(rt2x00dev, 20, 0x00);
  5542. rt2800_rfcsr_write(rt2x00dev, 21, 0x8d);
  5543. rt2800_rfcsr_write(rt2x00dev, 22, 0x20);
  5544. rt2800_rfcsr_write(rt2x00dev, 23, 0x0b);
  5545. rt2800_rfcsr_write(rt2x00dev, 24, 0x44);
  5546. rt2800_rfcsr_write(rt2x00dev, 25, 0x80);
  5547. rt2800_rfcsr_write(rt2x00dev, 26, 0x82);
  5548. rt2800_rfcsr_write(rt2x00dev, 27, 0x09);
  5549. rt2800_rfcsr_write(rt2x00dev, 28, 0x00);
  5550. rt2800_rfcsr_write(rt2x00dev, 29, 0x10);
  5551. rt2800_rfcsr_write(rt2x00dev, 30, 0x10);
  5552. rt2800_rfcsr_write(rt2x00dev, 31, 0x80);
  5553. rt2800_rfcsr_write(rt2x00dev, 32, 0x20);
  5554. rt2800_rfcsr_write(rt2x00dev, 33, 0xC0);
  5555. rt2800_rfcsr_write(rt2x00dev, 34, 0x07);
  5556. rt2800_rfcsr_write(rt2x00dev, 35, 0x12);
  5557. rt2800_rfcsr_write(rt2x00dev, 36, 0x00);
  5558. rt2800_rfcsr_write(rt2x00dev, 37, 0x08);
  5559. rt2800_rfcsr_write(rt2x00dev, 38, 0x89);
  5560. rt2800_rfcsr_write(rt2x00dev, 39, 0x1b);
  5561. rt2800_rfcsr_write(rt2x00dev, 40, 0x0f);
  5562. rt2800_rfcsr_write(rt2x00dev, 41, 0xbb);
  5563. rt2800_rfcsr_write(rt2x00dev, 42, 0xd5);
  5564. rt2800_rfcsr_write(rt2x00dev, 43, 0x9b);
  5565. rt2800_rfcsr_write(rt2x00dev, 44, 0x0e);
  5566. rt2800_rfcsr_write(rt2x00dev, 45, 0xa2);
  5567. rt2800_rfcsr_write(rt2x00dev, 46, 0x73);
  5568. rt2800_rfcsr_write(rt2x00dev, 47, 0x0c);
  5569. rt2800_rfcsr_write(rt2x00dev, 48, 0x10);
  5570. rt2800_rfcsr_write(rt2x00dev, 49, 0x94);
  5571. rt2800_rfcsr_write(rt2x00dev, 50, 0x94);
  5572. rt2800_rfcsr_write(rt2x00dev, 51, 0x3a);
  5573. rt2800_rfcsr_write(rt2x00dev, 52, 0x48);
  5574. rt2800_rfcsr_write(rt2x00dev, 53, 0x44);
  5575. rt2800_rfcsr_write(rt2x00dev, 54, 0x38);
  5576. rt2800_rfcsr_write(rt2x00dev, 55, 0x43);
  5577. rt2800_rfcsr_write(rt2x00dev, 56, 0xa1);
  5578. rt2800_rfcsr_write(rt2x00dev, 57, 0x00);
  5579. rt2800_rfcsr_write(rt2x00dev, 58, 0x39);
  5580. rt2800_rfcsr_write(rt2x00dev, 59, 0x07);
  5581. rt2800_rfcsr_write(rt2x00dev, 60, 0x45);
  5582. rt2800_rfcsr_write(rt2x00dev, 61, 0x91);
  5583. rt2800_rfcsr_write(rt2x00dev, 62, 0x39);
  5584. rt2800_rfcsr_write(rt2x00dev, 63, 0x07);
  5585. rt2800_normal_mode_setup_5xxx(rt2x00dev);
  5586. rt2800_led_open_drain_enable(rt2x00dev);
  5587. }
  5588. static void rt2800_init_rfcsr_5592(struct rt2x00_dev *rt2x00dev)
  5589. {
  5590. rt2800_rf_init_calibration(rt2x00dev, 30);
  5591. rt2800_rfcsr_write(rt2x00dev, 1, 0x3F);
  5592. rt2800_rfcsr_write(rt2x00dev, 3, 0x08);
  5593. rt2800_rfcsr_write(rt2x00dev, 3, 0x08);
  5594. rt2800_rfcsr_write(rt2x00dev, 5, 0x10);
  5595. rt2800_rfcsr_write(rt2x00dev, 6, 0xE4);
  5596. rt2800_rfcsr_write(rt2x00dev, 7, 0x00);
  5597. rt2800_rfcsr_write(rt2x00dev, 14, 0x00);
  5598. rt2800_rfcsr_write(rt2x00dev, 15, 0x00);
  5599. rt2800_rfcsr_write(rt2x00dev, 16, 0x00);
  5600. rt2800_rfcsr_write(rt2x00dev, 18, 0x03);
  5601. rt2800_rfcsr_write(rt2x00dev, 19, 0x4D);
  5602. rt2800_rfcsr_write(rt2x00dev, 20, 0x10);
  5603. rt2800_rfcsr_write(rt2x00dev, 21, 0x8D);
  5604. rt2800_rfcsr_write(rt2x00dev, 26, 0x82);
  5605. rt2800_rfcsr_write(rt2x00dev, 28, 0x00);
  5606. rt2800_rfcsr_write(rt2x00dev, 29, 0x10);
  5607. rt2800_rfcsr_write(rt2x00dev, 33, 0xC0);
  5608. rt2800_rfcsr_write(rt2x00dev, 34, 0x07);
  5609. rt2800_rfcsr_write(rt2x00dev, 35, 0x12);
  5610. rt2800_rfcsr_write(rt2x00dev, 47, 0x0C);
  5611. rt2800_rfcsr_write(rt2x00dev, 53, 0x22);
  5612. rt2800_rfcsr_write(rt2x00dev, 63, 0x07);
  5613. rt2800_rfcsr_write(rt2x00dev, 2, 0x80);
  5614. msleep(1);
  5615. rt2800_adjust_freq_offset(rt2x00dev);
  5616. /* Enable DC filter */
  5617. if (rt2x00_rt_rev_gte(rt2x00dev, RT5592, REV_RT5592C))
  5618. rt2800_bbp_write(rt2x00dev, 103, 0xc0);
  5619. rt2800_normal_mode_setup_5xxx(rt2x00dev);
  5620. if (rt2x00_rt_rev_lt(rt2x00dev, RT5592, REV_RT5592C))
  5621. rt2800_rfcsr_write(rt2x00dev, 27, 0x03);
  5622. rt2800_led_open_drain_enable(rt2x00dev);
  5623. }
  5624. static void rt2800_init_rfcsr(struct rt2x00_dev *rt2x00dev)
  5625. {
  5626. if (rt2800_is_305x_soc(rt2x00dev)) {
  5627. rt2800_init_rfcsr_305x_soc(rt2x00dev);
  5628. return;
  5629. }
  5630. switch (rt2x00dev->chip.rt) {
  5631. case RT3070:
  5632. case RT3071:
  5633. case RT3090:
  5634. rt2800_init_rfcsr_30xx(rt2x00dev);
  5635. break;
  5636. case RT3290:
  5637. rt2800_init_rfcsr_3290(rt2x00dev);
  5638. break;
  5639. case RT3352:
  5640. rt2800_init_rfcsr_3352(rt2x00dev);
  5641. break;
  5642. case RT3390:
  5643. rt2800_init_rfcsr_3390(rt2x00dev);
  5644. break;
  5645. case RT3572:
  5646. rt2800_init_rfcsr_3572(rt2x00dev);
  5647. break;
  5648. case RT3593:
  5649. rt2800_init_rfcsr_3593(rt2x00dev);
  5650. break;
  5651. case RT5390:
  5652. rt2800_init_rfcsr_5390(rt2x00dev);
  5653. break;
  5654. case RT5392:
  5655. rt2800_init_rfcsr_5392(rt2x00dev);
  5656. break;
  5657. case RT5592:
  5658. rt2800_init_rfcsr_5592(rt2x00dev);
  5659. break;
  5660. }
  5661. }
  5662. int rt2800_enable_radio(struct rt2x00_dev *rt2x00dev)
  5663. {
  5664. u32 reg;
  5665. u16 word;
  5666. /*
  5667. * Initialize all registers.
  5668. */
  5669. if (unlikely(rt2800_wait_wpdma_ready(rt2x00dev) ||
  5670. rt2800_init_registers(rt2x00dev)))
  5671. return -EIO;
  5672. /*
  5673. * Send signal to firmware during boot time.
  5674. */
  5675. rt2800_register_write(rt2x00dev, H2M_BBP_AGENT, 0);
  5676. rt2800_register_write(rt2x00dev, H2M_MAILBOX_CSR, 0);
  5677. if (rt2x00_is_usb(rt2x00dev)) {
  5678. rt2800_register_write(rt2x00dev, H2M_INT_SRC, 0);
  5679. rt2800_mcu_request(rt2x00dev, MCU_BOOT_SIGNAL, 0, 0, 0);
  5680. }
  5681. msleep(1);
  5682. if (unlikely(rt2800_wait_bbp_rf_ready(rt2x00dev) ||
  5683. rt2800_wait_bbp_ready(rt2x00dev)))
  5684. return -EIO;
  5685. rt2800_init_bbp(rt2x00dev);
  5686. rt2800_init_rfcsr(rt2x00dev);
  5687. if (rt2x00_is_usb(rt2x00dev) &&
  5688. (rt2x00_rt(rt2x00dev, RT3070) ||
  5689. rt2x00_rt(rt2x00dev, RT3071) ||
  5690. rt2x00_rt(rt2x00dev, RT3572))) {
  5691. udelay(200);
  5692. rt2800_mcu_request(rt2x00dev, MCU_CURRENT, 0, 0, 0);
  5693. udelay(10);
  5694. }
  5695. /*
  5696. * Enable RX.
  5697. */
  5698. rt2800_register_read(rt2x00dev, MAC_SYS_CTRL, &reg);
  5699. rt2x00_set_field32(&reg, MAC_SYS_CTRL_ENABLE_TX, 1);
  5700. rt2x00_set_field32(&reg, MAC_SYS_CTRL_ENABLE_RX, 0);
  5701. rt2800_register_write(rt2x00dev, MAC_SYS_CTRL, reg);
  5702. udelay(50);
  5703. rt2800_register_read(rt2x00dev, WPDMA_GLO_CFG, &reg);
  5704. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_TX_DMA, 1);
  5705. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_RX_DMA, 1);
  5706. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_WP_DMA_BURST_SIZE, 2);
  5707. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_WRITEBACK_DONE, 1);
  5708. rt2800_register_write(rt2x00dev, WPDMA_GLO_CFG, reg);
  5709. rt2800_register_read(rt2x00dev, MAC_SYS_CTRL, &reg);
  5710. rt2x00_set_field32(&reg, MAC_SYS_CTRL_ENABLE_TX, 1);
  5711. rt2x00_set_field32(&reg, MAC_SYS_CTRL_ENABLE_RX, 1);
  5712. rt2800_register_write(rt2x00dev, MAC_SYS_CTRL, reg);
  5713. /*
  5714. * Initialize LED control
  5715. */
  5716. rt2800_eeprom_read(rt2x00dev, EEPROM_LED_AG_CONF, &word);
  5717. rt2800_mcu_request(rt2x00dev, MCU_LED_AG_CONF, 0xff,
  5718. word & 0xff, (word >> 8) & 0xff);
  5719. rt2800_eeprom_read(rt2x00dev, EEPROM_LED_ACT_CONF, &word);
  5720. rt2800_mcu_request(rt2x00dev, MCU_LED_ACT_CONF, 0xff,
  5721. word & 0xff, (word >> 8) & 0xff);
  5722. rt2800_eeprom_read(rt2x00dev, EEPROM_LED_POLARITY, &word);
  5723. rt2800_mcu_request(rt2x00dev, MCU_LED_LED_POLARITY, 0xff,
  5724. word & 0xff, (word >> 8) & 0xff);
  5725. return 0;
  5726. }
  5727. EXPORT_SYMBOL_GPL(rt2800_enable_radio);
  5728. void rt2800_disable_radio(struct rt2x00_dev *rt2x00dev)
  5729. {
  5730. u32 reg;
  5731. rt2800_disable_wpdma(rt2x00dev);
  5732. /* Wait for DMA, ignore error */
  5733. rt2800_wait_wpdma_ready(rt2x00dev);
  5734. rt2800_register_read(rt2x00dev, MAC_SYS_CTRL, &reg);
  5735. rt2x00_set_field32(&reg, MAC_SYS_CTRL_ENABLE_TX, 0);
  5736. rt2x00_set_field32(&reg, MAC_SYS_CTRL_ENABLE_RX, 0);
  5737. rt2800_register_write(rt2x00dev, MAC_SYS_CTRL, reg);
  5738. }
  5739. EXPORT_SYMBOL_GPL(rt2800_disable_radio);
  5740. int rt2800_efuse_detect(struct rt2x00_dev *rt2x00dev)
  5741. {
  5742. u32 reg;
  5743. u16 efuse_ctrl_reg;
  5744. if (rt2x00_rt(rt2x00dev, RT3290))
  5745. efuse_ctrl_reg = EFUSE_CTRL_3290;
  5746. else
  5747. efuse_ctrl_reg = EFUSE_CTRL;
  5748. rt2800_register_read(rt2x00dev, efuse_ctrl_reg, &reg);
  5749. return rt2x00_get_field32(reg, EFUSE_CTRL_PRESENT);
  5750. }
  5751. EXPORT_SYMBOL_GPL(rt2800_efuse_detect);
  5752. static void rt2800_efuse_read(struct rt2x00_dev *rt2x00dev, unsigned int i)
  5753. {
  5754. u32 reg;
  5755. u16 efuse_ctrl_reg;
  5756. u16 efuse_data0_reg;
  5757. u16 efuse_data1_reg;
  5758. u16 efuse_data2_reg;
  5759. u16 efuse_data3_reg;
  5760. if (rt2x00_rt(rt2x00dev, RT3290)) {
  5761. efuse_ctrl_reg = EFUSE_CTRL_3290;
  5762. efuse_data0_reg = EFUSE_DATA0_3290;
  5763. efuse_data1_reg = EFUSE_DATA1_3290;
  5764. efuse_data2_reg = EFUSE_DATA2_3290;
  5765. efuse_data3_reg = EFUSE_DATA3_3290;
  5766. } else {
  5767. efuse_ctrl_reg = EFUSE_CTRL;
  5768. efuse_data0_reg = EFUSE_DATA0;
  5769. efuse_data1_reg = EFUSE_DATA1;
  5770. efuse_data2_reg = EFUSE_DATA2;
  5771. efuse_data3_reg = EFUSE_DATA3;
  5772. }
  5773. mutex_lock(&rt2x00dev->csr_mutex);
  5774. rt2800_register_read_lock(rt2x00dev, efuse_ctrl_reg, &reg);
  5775. rt2x00_set_field32(&reg, EFUSE_CTRL_ADDRESS_IN, i);
  5776. rt2x00_set_field32(&reg, EFUSE_CTRL_MODE, 0);
  5777. rt2x00_set_field32(&reg, EFUSE_CTRL_KICK, 1);
  5778. rt2800_register_write_lock(rt2x00dev, efuse_ctrl_reg, reg);
  5779. /* Wait until the EEPROM has been loaded */
  5780. rt2800_regbusy_read(rt2x00dev, efuse_ctrl_reg, EFUSE_CTRL_KICK, &reg);
  5781. /* Apparently the data is read from end to start */
  5782. rt2800_register_read_lock(rt2x00dev, efuse_data3_reg, &reg);
  5783. /* The returned value is in CPU order, but eeprom is le */
  5784. *(u32 *)&rt2x00dev->eeprom[i] = cpu_to_le32(reg);
  5785. rt2800_register_read_lock(rt2x00dev, efuse_data2_reg, &reg);
  5786. *(u32 *)&rt2x00dev->eeprom[i + 2] = cpu_to_le32(reg);
  5787. rt2800_register_read_lock(rt2x00dev, efuse_data1_reg, &reg);
  5788. *(u32 *)&rt2x00dev->eeprom[i + 4] = cpu_to_le32(reg);
  5789. rt2800_register_read_lock(rt2x00dev, efuse_data0_reg, &reg);
  5790. *(u32 *)&rt2x00dev->eeprom[i + 6] = cpu_to_le32(reg);
  5791. mutex_unlock(&rt2x00dev->csr_mutex);
  5792. }
  5793. int rt2800_read_eeprom_efuse(struct rt2x00_dev *rt2x00dev)
  5794. {
  5795. unsigned int i;
  5796. for (i = 0; i < EEPROM_SIZE / sizeof(u16); i += 8)
  5797. rt2800_efuse_read(rt2x00dev, i);
  5798. return 0;
  5799. }
  5800. EXPORT_SYMBOL_GPL(rt2800_read_eeprom_efuse);
  5801. static u8 rt2800_get_txmixer_gain_24g(struct rt2x00_dev *rt2x00dev)
  5802. {
  5803. u16 word;
  5804. if (rt2x00_rt(rt2x00dev, RT3593))
  5805. return 0;
  5806. rt2800_eeprom_read(rt2x00dev, EEPROM_TXMIXER_GAIN_BG, &word);
  5807. if ((word & 0x00ff) != 0x00ff)
  5808. return rt2x00_get_field16(word, EEPROM_TXMIXER_GAIN_BG_VAL);
  5809. return 0;
  5810. }
  5811. static u8 rt2800_get_txmixer_gain_5g(struct rt2x00_dev *rt2x00dev)
  5812. {
  5813. u16 word;
  5814. if (rt2x00_rt(rt2x00dev, RT3593))
  5815. return 0;
  5816. rt2800_eeprom_read(rt2x00dev, EEPROM_TXMIXER_GAIN_A, &word);
  5817. if ((word & 0x00ff) != 0x00ff)
  5818. return rt2x00_get_field16(word, EEPROM_TXMIXER_GAIN_A_VAL);
  5819. return 0;
  5820. }
  5821. static int rt2800_validate_eeprom(struct rt2x00_dev *rt2x00dev)
  5822. {
  5823. struct rt2800_drv_data *drv_data = rt2x00dev->drv_data;
  5824. u16 word;
  5825. u8 *mac;
  5826. u8 default_lna_gain;
  5827. int retval;
  5828. /*
  5829. * Read the EEPROM.
  5830. */
  5831. retval = rt2800_read_eeprom(rt2x00dev);
  5832. if (retval)
  5833. return retval;
  5834. /*
  5835. * Start validation of the data that has been read.
  5836. */
  5837. mac = rt2800_eeprom_addr(rt2x00dev, EEPROM_MAC_ADDR_0);
  5838. if (!is_valid_ether_addr(mac)) {
  5839. eth_random_addr(mac);
  5840. rt2x00_eeprom_dbg(rt2x00dev, "MAC: %pM\n", mac);
  5841. }
  5842. rt2800_eeprom_read(rt2x00dev, EEPROM_NIC_CONF0, &word);
  5843. if (word == 0xffff) {
  5844. rt2x00_set_field16(&word, EEPROM_NIC_CONF0_RXPATH, 2);
  5845. rt2x00_set_field16(&word, EEPROM_NIC_CONF0_TXPATH, 1);
  5846. rt2x00_set_field16(&word, EEPROM_NIC_CONF0_RF_TYPE, RF2820);
  5847. rt2800_eeprom_write(rt2x00dev, EEPROM_NIC_CONF0, word);
  5848. rt2x00_eeprom_dbg(rt2x00dev, "Antenna: 0x%04x\n", word);
  5849. } else if (rt2x00_rt(rt2x00dev, RT2860) ||
  5850. rt2x00_rt(rt2x00dev, RT2872)) {
  5851. /*
  5852. * There is a max of 2 RX streams for RT28x0 series
  5853. */
  5854. if (rt2x00_get_field16(word, EEPROM_NIC_CONF0_RXPATH) > 2)
  5855. rt2x00_set_field16(&word, EEPROM_NIC_CONF0_RXPATH, 2);
  5856. rt2800_eeprom_write(rt2x00dev, EEPROM_NIC_CONF0, word);
  5857. }
  5858. rt2800_eeprom_read(rt2x00dev, EEPROM_NIC_CONF1, &word);
  5859. if (word == 0xffff) {
  5860. rt2x00_set_field16(&word, EEPROM_NIC_CONF1_HW_RADIO, 0);
  5861. rt2x00_set_field16(&word, EEPROM_NIC_CONF1_EXTERNAL_TX_ALC, 0);
  5862. rt2x00_set_field16(&word, EEPROM_NIC_CONF1_EXTERNAL_LNA_2G, 0);
  5863. rt2x00_set_field16(&word, EEPROM_NIC_CONF1_EXTERNAL_LNA_5G, 0);
  5864. rt2x00_set_field16(&word, EEPROM_NIC_CONF1_CARDBUS_ACCEL, 0);
  5865. rt2x00_set_field16(&word, EEPROM_NIC_CONF1_BW40M_SB_2G, 0);
  5866. rt2x00_set_field16(&word, EEPROM_NIC_CONF1_BW40M_SB_5G, 0);
  5867. rt2x00_set_field16(&word, EEPROM_NIC_CONF1_WPS_PBC, 0);
  5868. rt2x00_set_field16(&word, EEPROM_NIC_CONF1_BW40M_2G, 0);
  5869. rt2x00_set_field16(&word, EEPROM_NIC_CONF1_BW40M_5G, 0);
  5870. rt2x00_set_field16(&word, EEPROM_NIC_CONF1_BROADBAND_EXT_LNA, 0);
  5871. rt2x00_set_field16(&word, EEPROM_NIC_CONF1_ANT_DIVERSITY, 0);
  5872. rt2x00_set_field16(&word, EEPROM_NIC_CONF1_INTERNAL_TX_ALC, 0);
  5873. rt2x00_set_field16(&word, EEPROM_NIC_CONF1_BT_COEXIST, 0);
  5874. rt2x00_set_field16(&word, EEPROM_NIC_CONF1_DAC_TEST, 0);
  5875. rt2800_eeprom_write(rt2x00dev, EEPROM_NIC_CONF1, word);
  5876. rt2x00_eeprom_dbg(rt2x00dev, "NIC: 0x%04x\n", word);
  5877. }
  5878. rt2800_eeprom_read(rt2x00dev, EEPROM_FREQ, &word);
  5879. if ((word & 0x00ff) == 0x00ff) {
  5880. rt2x00_set_field16(&word, EEPROM_FREQ_OFFSET, 0);
  5881. rt2800_eeprom_write(rt2x00dev, EEPROM_FREQ, word);
  5882. rt2x00_eeprom_dbg(rt2x00dev, "Freq: 0x%04x\n", word);
  5883. }
  5884. if ((word & 0xff00) == 0xff00) {
  5885. rt2x00_set_field16(&word, EEPROM_FREQ_LED_MODE,
  5886. LED_MODE_TXRX_ACTIVITY);
  5887. rt2x00_set_field16(&word, EEPROM_FREQ_LED_POLARITY, 0);
  5888. rt2800_eeprom_write(rt2x00dev, EEPROM_FREQ, word);
  5889. rt2800_eeprom_write(rt2x00dev, EEPROM_LED_AG_CONF, 0x5555);
  5890. rt2800_eeprom_write(rt2x00dev, EEPROM_LED_ACT_CONF, 0x2221);
  5891. rt2800_eeprom_write(rt2x00dev, EEPROM_LED_POLARITY, 0xa9f8);
  5892. rt2x00_eeprom_dbg(rt2x00dev, "Led Mode: 0x%04x\n", word);
  5893. }
  5894. /*
  5895. * During the LNA validation we are going to use
  5896. * lna0 as correct value. Note that EEPROM_LNA
  5897. * is never validated.
  5898. */
  5899. rt2800_eeprom_read(rt2x00dev, EEPROM_LNA, &word);
  5900. default_lna_gain = rt2x00_get_field16(word, EEPROM_LNA_A0);
  5901. rt2800_eeprom_read(rt2x00dev, EEPROM_RSSI_BG, &word);
  5902. if (abs(rt2x00_get_field16(word, EEPROM_RSSI_BG_OFFSET0)) > 10)
  5903. rt2x00_set_field16(&word, EEPROM_RSSI_BG_OFFSET0, 0);
  5904. if (abs(rt2x00_get_field16(word, EEPROM_RSSI_BG_OFFSET1)) > 10)
  5905. rt2x00_set_field16(&word, EEPROM_RSSI_BG_OFFSET1, 0);
  5906. rt2800_eeprom_write(rt2x00dev, EEPROM_RSSI_BG, word);
  5907. drv_data->txmixer_gain_24g = rt2800_get_txmixer_gain_24g(rt2x00dev);
  5908. rt2800_eeprom_read(rt2x00dev, EEPROM_RSSI_BG2, &word);
  5909. if (abs(rt2x00_get_field16(word, EEPROM_RSSI_BG2_OFFSET2)) > 10)
  5910. rt2x00_set_field16(&word, EEPROM_RSSI_BG2_OFFSET2, 0);
  5911. if (!rt2x00_rt(rt2x00dev, RT3593)) {
  5912. if (rt2x00_get_field16(word, EEPROM_RSSI_BG2_LNA_A1) == 0x00 ||
  5913. rt2x00_get_field16(word, EEPROM_RSSI_BG2_LNA_A1) == 0xff)
  5914. rt2x00_set_field16(&word, EEPROM_RSSI_BG2_LNA_A1,
  5915. default_lna_gain);
  5916. }
  5917. rt2800_eeprom_write(rt2x00dev, EEPROM_RSSI_BG2, word);
  5918. drv_data->txmixer_gain_5g = rt2800_get_txmixer_gain_5g(rt2x00dev);
  5919. rt2800_eeprom_read(rt2x00dev, EEPROM_RSSI_A, &word);
  5920. if (abs(rt2x00_get_field16(word, EEPROM_RSSI_A_OFFSET0)) > 10)
  5921. rt2x00_set_field16(&word, EEPROM_RSSI_A_OFFSET0, 0);
  5922. if (abs(rt2x00_get_field16(word, EEPROM_RSSI_A_OFFSET1)) > 10)
  5923. rt2x00_set_field16(&word, EEPROM_RSSI_A_OFFSET1, 0);
  5924. rt2800_eeprom_write(rt2x00dev, EEPROM_RSSI_A, word);
  5925. rt2800_eeprom_read(rt2x00dev, EEPROM_RSSI_A2, &word);
  5926. if (abs(rt2x00_get_field16(word, EEPROM_RSSI_A2_OFFSET2)) > 10)
  5927. rt2x00_set_field16(&word, EEPROM_RSSI_A2_OFFSET2, 0);
  5928. if (!rt2x00_rt(rt2x00dev, RT3593)) {
  5929. if (rt2x00_get_field16(word, EEPROM_RSSI_A2_LNA_A2) == 0x00 ||
  5930. rt2x00_get_field16(word, EEPROM_RSSI_A2_LNA_A2) == 0xff)
  5931. rt2x00_set_field16(&word, EEPROM_RSSI_A2_LNA_A2,
  5932. default_lna_gain);
  5933. }
  5934. rt2800_eeprom_write(rt2x00dev, EEPROM_RSSI_A2, word);
  5935. if (rt2x00_rt(rt2x00dev, RT3593)) {
  5936. rt2800_eeprom_read(rt2x00dev, EEPROM_EXT_LNA2, &word);
  5937. if (rt2x00_get_field16(word, EEPROM_EXT_LNA2_A1) == 0x00 ||
  5938. rt2x00_get_field16(word, EEPROM_EXT_LNA2_A1) == 0xff)
  5939. rt2x00_set_field16(&word, EEPROM_EXT_LNA2_A1,
  5940. default_lna_gain);
  5941. if (rt2x00_get_field16(word, EEPROM_EXT_LNA2_A2) == 0x00 ||
  5942. rt2x00_get_field16(word, EEPROM_EXT_LNA2_A2) == 0xff)
  5943. rt2x00_set_field16(&word, EEPROM_EXT_LNA2_A1,
  5944. default_lna_gain);
  5945. rt2800_eeprom_write(rt2x00dev, EEPROM_EXT_LNA2, word);
  5946. }
  5947. return 0;
  5948. }
  5949. static int rt2800_init_eeprom(struct rt2x00_dev *rt2x00dev)
  5950. {
  5951. u16 value;
  5952. u16 eeprom;
  5953. u16 rf;
  5954. /*
  5955. * Read EEPROM word for configuration.
  5956. */
  5957. rt2800_eeprom_read(rt2x00dev, EEPROM_NIC_CONF0, &eeprom);
  5958. /*
  5959. * Identify RF chipset by EEPROM value
  5960. * RT28xx/RT30xx: defined in "EEPROM_NIC_CONF0_RF_TYPE" field
  5961. * RT53xx: defined in "EEPROM_CHIP_ID" field
  5962. */
  5963. if (rt2x00_rt(rt2x00dev, RT3290) ||
  5964. rt2x00_rt(rt2x00dev, RT5390) ||
  5965. rt2x00_rt(rt2x00dev, RT5392))
  5966. rt2800_eeprom_read(rt2x00dev, EEPROM_CHIP_ID, &rf);
  5967. else
  5968. rf = rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_RF_TYPE);
  5969. switch (rf) {
  5970. case RF2820:
  5971. case RF2850:
  5972. case RF2720:
  5973. case RF2750:
  5974. case RF3020:
  5975. case RF2020:
  5976. case RF3021:
  5977. case RF3022:
  5978. case RF3052:
  5979. case RF3053:
  5980. case RF3290:
  5981. case RF3320:
  5982. case RF3322:
  5983. case RF5360:
  5984. case RF5370:
  5985. case RF5372:
  5986. case RF5390:
  5987. case RF5392:
  5988. case RF5592:
  5989. break;
  5990. default:
  5991. rt2x00_err(rt2x00dev, "Invalid RF chipset 0x%04x detected\n",
  5992. rf);
  5993. return -ENODEV;
  5994. }
  5995. rt2x00_set_rf(rt2x00dev, rf);
  5996. /*
  5997. * Identify default antenna configuration.
  5998. */
  5999. rt2x00dev->default_ant.tx_chain_num =
  6000. rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_TXPATH);
  6001. rt2x00dev->default_ant.rx_chain_num =
  6002. rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_RXPATH);
  6003. rt2800_eeprom_read(rt2x00dev, EEPROM_NIC_CONF1, &eeprom);
  6004. if (rt2x00_rt(rt2x00dev, RT3070) ||
  6005. rt2x00_rt(rt2x00dev, RT3090) ||
  6006. rt2x00_rt(rt2x00dev, RT3352) ||
  6007. rt2x00_rt(rt2x00dev, RT3390)) {
  6008. value = rt2x00_get_field16(eeprom,
  6009. EEPROM_NIC_CONF1_ANT_DIVERSITY);
  6010. switch (value) {
  6011. case 0:
  6012. case 1:
  6013. case 2:
  6014. rt2x00dev->default_ant.tx = ANTENNA_A;
  6015. rt2x00dev->default_ant.rx = ANTENNA_A;
  6016. break;
  6017. case 3:
  6018. rt2x00dev->default_ant.tx = ANTENNA_A;
  6019. rt2x00dev->default_ant.rx = ANTENNA_B;
  6020. break;
  6021. }
  6022. } else {
  6023. rt2x00dev->default_ant.tx = ANTENNA_A;
  6024. rt2x00dev->default_ant.rx = ANTENNA_A;
  6025. }
  6026. if (rt2x00_rt_rev_gte(rt2x00dev, RT5390, REV_RT5390R)) {
  6027. rt2x00dev->default_ant.tx = ANTENNA_HW_DIVERSITY; /* Unused */
  6028. rt2x00dev->default_ant.rx = ANTENNA_HW_DIVERSITY; /* Unused */
  6029. }
  6030. /*
  6031. * Determine external LNA informations.
  6032. */
  6033. if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF1_EXTERNAL_LNA_5G))
  6034. __set_bit(CAPABILITY_EXTERNAL_LNA_A, &rt2x00dev->cap_flags);
  6035. if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF1_EXTERNAL_LNA_2G))
  6036. __set_bit(CAPABILITY_EXTERNAL_LNA_BG, &rt2x00dev->cap_flags);
  6037. /*
  6038. * Detect if this device has an hardware controlled radio.
  6039. */
  6040. if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF1_HW_RADIO))
  6041. __set_bit(CAPABILITY_HW_BUTTON, &rt2x00dev->cap_flags);
  6042. /*
  6043. * Detect if this device has Bluetooth co-existence.
  6044. */
  6045. if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF1_BT_COEXIST))
  6046. __set_bit(CAPABILITY_BT_COEXIST, &rt2x00dev->cap_flags);
  6047. /*
  6048. * Read frequency offset and RF programming sequence.
  6049. */
  6050. rt2800_eeprom_read(rt2x00dev, EEPROM_FREQ, &eeprom);
  6051. rt2x00dev->freq_offset = rt2x00_get_field16(eeprom, EEPROM_FREQ_OFFSET);
  6052. /*
  6053. * Store led settings, for correct led behaviour.
  6054. */
  6055. #ifdef CONFIG_RT2X00_LIB_LEDS
  6056. rt2800_init_led(rt2x00dev, &rt2x00dev->led_radio, LED_TYPE_RADIO);
  6057. rt2800_init_led(rt2x00dev, &rt2x00dev->led_assoc, LED_TYPE_ASSOC);
  6058. rt2800_init_led(rt2x00dev, &rt2x00dev->led_qual, LED_TYPE_QUALITY);
  6059. rt2x00dev->led_mcu_reg = eeprom;
  6060. #endif /* CONFIG_RT2X00_LIB_LEDS */
  6061. /*
  6062. * Check if support EIRP tx power limit feature.
  6063. */
  6064. rt2800_eeprom_read(rt2x00dev, EEPROM_EIRP_MAX_TX_POWER, &eeprom);
  6065. if (rt2x00_get_field16(eeprom, EEPROM_EIRP_MAX_TX_POWER_2GHZ) <
  6066. EIRP_MAX_TX_POWER_LIMIT)
  6067. __set_bit(CAPABILITY_POWER_LIMIT, &rt2x00dev->cap_flags);
  6068. return 0;
  6069. }
  6070. /*
  6071. * RF value list for rt28xx
  6072. * Supports: 2.4 GHz (all) & 5.2 GHz (RF2850 & RF2750)
  6073. */
  6074. static const struct rf_channel rf_vals[] = {
  6075. { 1, 0x18402ecc, 0x184c0786, 0x1816b455, 0x1800510b },
  6076. { 2, 0x18402ecc, 0x184c0786, 0x18168a55, 0x1800519f },
  6077. { 3, 0x18402ecc, 0x184c078a, 0x18168a55, 0x1800518b },
  6078. { 4, 0x18402ecc, 0x184c078a, 0x18168a55, 0x1800519f },
  6079. { 5, 0x18402ecc, 0x184c078e, 0x18168a55, 0x1800518b },
  6080. { 6, 0x18402ecc, 0x184c078e, 0x18168a55, 0x1800519f },
  6081. { 7, 0x18402ecc, 0x184c0792, 0x18168a55, 0x1800518b },
  6082. { 8, 0x18402ecc, 0x184c0792, 0x18168a55, 0x1800519f },
  6083. { 9, 0x18402ecc, 0x184c0796, 0x18168a55, 0x1800518b },
  6084. { 10, 0x18402ecc, 0x184c0796, 0x18168a55, 0x1800519f },
  6085. { 11, 0x18402ecc, 0x184c079a, 0x18168a55, 0x1800518b },
  6086. { 12, 0x18402ecc, 0x184c079a, 0x18168a55, 0x1800519f },
  6087. { 13, 0x18402ecc, 0x184c079e, 0x18168a55, 0x1800518b },
  6088. { 14, 0x18402ecc, 0x184c07a2, 0x18168a55, 0x18005193 },
  6089. /* 802.11 UNI / HyperLan 2 */
  6090. { 36, 0x18402ecc, 0x184c099a, 0x18158a55, 0x180ed1a3 },
  6091. { 38, 0x18402ecc, 0x184c099e, 0x18158a55, 0x180ed193 },
  6092. { 40, 0x18402ec8, 0x184c0682, 0x18158a55, 0x180ed183 },
  6093. { 44, 0x18402ec8, 0x184c0682, 0x18158a55, 0x180ed1a3 },
  6094. { 46, 0x18402ec8, 0x184c0686, 0x18158a55, 0x180ed18b },
  6095. { 48, 0x18402ec8, 0x184c0686, 0x18158a55, 0x180ed19b },
  6096. { 52, 0x18402ec8, 0x184c068a, 0x18158a55, 0x180ed193 },
  6097. { 54, 0x18402ec8, 0x184c068a, 0x18158a55, 0x180ed1a3 },
  6098. { 56, 0x18402ec8, 0x184c068e, 0x18158a55, 0x180ed18b },
  6099. { 60, 0x18402ec8, 0x184c0692, 0x18158a55, 0x180ed183 },
  6100. { 62, 0x18402ec8, 0x184c0692, 0x18158a55, 0x180ed193 },
  6101. { 64, 0x18402ec8, 0x184c0692, 0x18158a55, 0x180ed1a3 },
  6102. /* 802.11 HyperLan 2 */
  6103. { 100, 0x18402ec8, 0x184c06b2, 0x18178a55, 0x180ed783 },
  6104. { 102, 0x18402ec8, 0x184c06b2, 0x18578a55, 0x180ed793 },
  6105. { 104, 0x18402ec8, 0x185c06b2, 0x18578a55, 0x180ed1a3 },
  6106. { 108, 0x18402ecc, 0x185c0a32, 0x18578a55, 0x180ed193 },
  6107. { 110, 0x18402ecc, 0x184c0a36, 0x18178a55, 0x180ed183 },
  6108. { 112, 0x18402ecc, 0x184c0a36, 0x18178a55, 0x180ed19b },
  6109. { 116, 0x18402ecc, 0x184c0a3a, 0x18178a55, 0x180ed1a3 },
  6110. { 118, 0x18402ecc, 0x184c0a3e, 0x18178a55, 0x180ed193 },
  6111. { 120, 0x18402ec4, 0x184c0382, 0x18178a55, 0x180ed183 },
  6112. { 124, 0x18402ec4, 0x184c0382, 0x18178a55, 0x180ed193 },
  6113. { 126, 0x18402ec4, 0x184c0382, 0x18178a55, 0x180ed15b },
  6114. { 128, 0x18402ec4, 0x184c0382, 0x18178a55, 0x180ed1a3 },
  6115. { 132, 0x18402ec4, 0x184c0386, 0x18178a55, 0x180ed18b },
  6116. { 134, 0x18402ec4, 0x184c0386, 0x18178a55, 0x180ed193 },
  6117. { 136, 0x18402ec4, 0x184c0386, 0x18178a55, 0x180ed19b },
  6118. { 140, 0x18402ec4, 0x184c038a, 0x18178a55, 0x180ed183 },
  6119. /* 802.11 UNII */
  6120. { 149, 0x18402ec4, 0x184c038a, 0x18178a55, 0x180ed1a7 },
  6121. { 151, 0x18402ec4, 0x184c038e, 0x18178a55, 0x180ed187 },
  6122. { 153, 0x18402ec4, 0x184c038e, 0x18178a55, 0x180ed18f },
  6123. { 157, 0x18402ec4, 0x184c038e, 0x18178a55, 0x180ed19f },
  6124. { 159, 0x18402ec4, 0x184c038e, 0x18178a55, 0x180ed1a7 },
  6125. { 161, 0x18402ec4, 0x184c0392, 0x18178a55, 0x180ed187 },
  6126. { 165, 0x18402ec4, 0x184c0392, 0x18178a55, 0x180ed197 },
  6127. { 167, 0x18402ec4, 0x184c03d2, 0x18179855, 0x1815531f },
  6128. { 169, 0x18402ec4, 0x184c03d2, 0x18179855, 0x18155327 },
  6129. { 171, 0x18402ec4, 0x184c03d6, 0x18179855, 0x18155307 },
  6130. { 173, 0x18402ec4, 0x184c03d6, 0x18179855, 0x1815530f },
  6131. /* 802.11 Japan */
  6132. { 184, 0x15002ccc, 0x1500491e, 0x1509be55, 0x150c0a0b },
  6133. { 188, 0x15002ccc, 0x15004922, 0x1509be55, 0x150c0a13 },
  6134. { 192, 0x15002ccc, 0x15004926, 0x1509be55, 0x150c0a1b },
  6135. { 196, 0x15002ccc, 0x1500492a, 0x1509be55, 0x150c0a23 },
  6136. { 208, 0x15002ccc, 0x1500493a, 0x1509be55, 0x150c0a13 },
  6137. { 212, 0x15002ccc, 0x1500493e, 0x1509be55, 0x150c0a1b },
  6138. { 216, 0x15002ccc, 0x15004982, 0x1509be55, 0x150c0a23 },
  6139. };
  6140. /*
  6141. * RF value list for rt3xxx
  6142. * Supports: 2.4 GHz (all) & 5.2 GHz (RF3052)
  6143. */
  6144. static const struct rf_channel rf_vals_3x[] = {
  6145. {1, 241, 2, 2 },
  6146. {2, 241, 2, 7 },
  6147. {3, 242, 2, 2 },
  6148. {4, 242, 2, 7 },
  6149. {5, 243, 2, 2 },
  6150. {6, 243, 2, 7 },
  6151. {7, 244, 2, 2 },
  6152. {8, 244, 2, 7 },
  6153. {9, 245, 2, 2 },
  6154. {10, 245, 2, 7 },
  6155. {11, 246, 2, 2 },
  6156. {12, 246, 2, 7 },
  6157. {13, 247, 2, 2 },
  6158. {14, 248, 2, 4 },
  6159. /* 802.11 UNI / HyperLan 2 */
  6160. {36, 0x56, 0, 4},
  6161. {38, 0x56, 0, 6},
  6162. {40, 0x56, 0, 8},
  6163. {44, 0x57, 0, 0},
  6164. {46, 0x57, 0, 2},
  6165. {48, 0x57, 0, 4},
  6166. {52, 0x57, 0, 8},
  6167. {54, 0x57, 0, 10},
  6168. {56, 0x58, 0, 0},
  6169. {60, 0x58, 0, 4},
  6170. {62, 0x58, 0, 6},
  6171. {64, 0x58, 0, 8},
  6172. /* 802.11 HyperLan 2 */
  6173. {100, 0x5b, 0, 8},
  6174. {102, 0x5b, 0, 10},
  6175. {104, 0x5c, 0, 0},
  6176. {108, 0x5c, 0, 4},
  6177. {110, 0x5c, 0, 6},
  6178. {112, 0x5c, 0, 8},
  6179. {116, 0x5d, 0, 0},
  6180. {118, 0x5d, 0, 2},
  6181. {120, 0x5d, 0, 4},
  6182. {124, 0x5d, 0, 8},
  6183. {126, 0x5d, 0, 10},
  6184. {128, 0x5e, 0, 0},
  6185. {132, 0x5e, 0, 4},
  6186. {134, 0x5e, 0, 6},
  6187. {136, 0x5e, 0, 8},
  6188. {140, 0x5f, 0, 0},
  6189. /* 802.11 UNII */
  6190. {149, 0x5f, 0, 9},
  6191. {151, 0x5f, 0, 11},
  6192. {153, 0x60, 0, 1},
  6193. {157, 0x60, 0, 5},
  6194. {159, 0x60, 0, 7},
  6195. {161, 0x60, 0, 9},
  6196. {165, 0x61, 0, 1},
  6197. {167, 0x61, 0, 3},
  6198. {169, 0x61, 0, 5},
  6199. {171, 0x61, 0, 7},
  6200. {173, 0x61, 0, 9},
  6201. };
  6202. static const struct rf_channel rf_vals_5592_xtal20[] = {
  6203. /* Channel, N, K, mod, R */
  6204. {1, 482, 4, 10, 3},
  6205. {2, 483, 4, 10, 3},
  6206. {3, 484, 4, 10, 3},
  6207. {4, 485, 4, 10, 3},
  6208. {5, 486, 4, 10, 3},
  6209. {6, 487, 4, 10, 3},
  6210. {7, 488, 4, 10, 3},
  6211. {8, 489, 4, 10, 3},
  6212. {9, 490, 4, 10, 3},
  6213. {10, 491, 4, 10, 3},
  6214. {11, 492, 4, 10, 3},
  6215. {12, 493, 4, 10, 3},
  6216. {13, 494, 4, 10, 3},
  6217. {14, 496, 8, 10, 3},
  6218. {36, 172, 8, 12, 1},
  6219. {38, 173, 0, 12, 1},
  6220. {40, 173, 4, 12, 1},
  6221. {42, 173, 8, 12, 1},
  6222. {44, 174, 0, 12, 1},
  6223. {46, 174, 4, 12, 1},
  6224. {48, 174, 8, 12, 1},
  6225. {50, 175, 0, 12, 1},
  6226. {52, 175, 4, 12, 1},
  6227. {54, 175, 8, 12, 1},
  6228. {56, 176, 0, 12, 1},
  6229. {58, 176, 4, 12, 1},
  6230. {60, 176, 8, 12, 1},
  6231. {62, 177, 0, 12, 1},
  6232. {64, 177, 4, 12, 1},
  6233. {100, 183, 4, 12, 1},
  6234. {102, 183, 8, 12, 1},
  6235. {104, 184, 0, 12, 1},
  6236. {106, 184, 4, 12, 1},
  6237. {108, 184, 8, 12, 1},
  6238. {110, 185, 0, 12, 1},
  6239. {112, 185, 4, 12, 1},
  6240. {114, 185, 8, 12, 1},
  6241. {116, 186, 0, 12, 1},
  6242. {118, 186, 4, 12, 1},
  6243. {120, 186, 8, 12, 1},
  6244. {122, 187, 0, 12, 1},
  6245. {124, 187, 4, 12, 1},
  6246. {126, 187, 8, 12, 1},
  6247. {128, 188, 0, 12, 1},
  6248. {130, 188, 4, 12, 1},
  6249. {132, 188, 8, 12, 1},
  6250. {134, 189, 0, 12, 1},
  6251. {136, 189, 4, 12, 1},
  6252. {138, 189, 8, 12, 1},
  6253. {140, 190, 0, 12, 1},
  6254. {149, 191, 6, 12, 1},
  6255. {151, 191, 10, 12, 1},
  6256. {153, 192, 2, 12, 1},
  6257. {155, 192, 6, 12, 1},
  6258. {157, 192, 10, 12, 1},
  6259. {159, 193, 2, 12, 1},
  6260. {161, 193, 6, 12, 1},
  6261. {165, 194, 2, 12, 1},
  6262. {184, 164, 0, 12, 1},
  6263. {188, 164, 4, 12, 1},
  6264. {192, 165, 8, 12, 1},
  6265. {196, 166, 0, 12, 1},
  6266. };
  6267. static const struct rf_channel rf_vals_5592_xtal40[] = {
  6268. /* Channel, N, K, mod, R */
  6269. {1, 241, 2, 10, 3},
  6270. {2, 241, 7, 10, 3},
  6271. {3, 242, 2, 10, 3},
  6272. {4, 242, 7, 10, 3},
  6273. {5, 243, 2, 10, 3},
  6274. {6, 243, 7, 10, 3},
  6275. {7, 244, 2, 10, 3},
  6276. {8, 244, 7, 10, 3},
  6277. {9, 245, 2, 10, 3},
  6278. {10, 245, 7, 10, 3},
  6279. {11, 246, 2, 10, 3},
  6280. {12, 246, 7, 10, 3},
  6281. {13, 247, 2, 10, 3},
  6282. {14, 248, 4, 10, 3},
  6283. {36, 86, 4, 12, 1},
  6284. {38, 86, 6, 12, 1},
  6285. {40, 86, 8, 12, 1},
  6286. {42, 86, 10, 12, 1},
  6287. {44, 87, 0, 12, 1},
  6288. {46, 87, 2, 12, 1},
  6289. {48, 87, 4, 12, 1},
  6290. {50, 87, 6, 12, 1},
  6291. {52, 87, 8, 12, 1},
  6292. {54, 87, 10, 12, 1},
  6293. {56, 88, 0, 12, 1},
  6294. {58, 88, 2, 12, 1},
  6295. {60, 88, 4, 12, 1},
  6296. {62, 88, 6, 12, 1},
  6297. {64, 88, 8, 12, 1},
  6298. {100, 91, 8, 12, 1},
  6299. {102, 91, 10, 12, 1},
  6300. {104, 92, 0, 12, 1},
  6301. {106, 92, 2, 12, 1},
  6302. {108, 92, 4, 12, 1},
  6303. {110, 92, 6, 12, 1},
  6304. {112, 92, 8, 12, 1},
  6305. {114, 92, 10, 12, 1},
  6306. {116, 93, 0, 12, 1},
  6307. {118, 93, 2, 12, 1},
  6308. {120, 93, 4, 12, 1},
  6309. {122, 93, 6, 12, 1},
  6310. {124, 93, 8, 12, 1},
  6311. {126, 93, 10, 12, 1},
  6312. {128, 94, 0, 12, 1},
  6313. {130, 94, 2, 12, 1},
  6314. {132, 94, 4, 12, 1},
  6315. {134, 94, 6, 12, 1},
  6316. {136, 94, 8, 12, 1},
  6317. {138, 94, 10, 12, 1},
  6318. {140, 95, 0, 12, 1},
  6319. {149, 95, 9, 12, 1},
  6320. {151, 95, 11, 12, 1},
  6321. {153, 96, 1, 12, 1},
  6322. {155, 96, 3, 12, 1},
  6323. {157, 96, 5, 12, 1},
  6324. {159, 96, 7, 12, 1},
  6325. {161, 96, 9, 12, 1},
  6326. {165, 97, 1, 12, 1},
  6327. {184, 82, 0, 12, 1},
  6328. {188, 82, 4, 12, 1},
  6329. {192, 82, 8, 12, 1},
  6330. {196, 83, 0, 12, 1},
  6331. };
  6332. static const struct rf_channel rf_vals_3053[] = {
  6333. /* Channel, N, R, K */
  6334. {1, 241, 2, 2},
  6335. {2, 241, 2, 7},
  6336. {3, 242, 2, 2},
  6337. {4, 242, 2, 7},
  6338. {5, 243, 2, 2},
  6339. {6, 243, 2, 7},
  6340. {7, 244, 2, 2},
  6341. {8, 244, 2, 7},
  6342. {9, 245, 2, 2},
  6343. {10, 245, 2, 7},
  6344. {11, 246, 2, 2},
  6345. {12, 246, 2, 7},
  6346. {13, 247, 2, 2},
  6347. {14, 248, 2, 4},
  6348. {36, 0x56, 0, 4},
  6349. {38, 0x56, 0, 6},
  6350. {40, 0x56, 0, 8},
  6351. {44, 0x57, 0, 0},
  6352. {46, 0x57, 0, 2},
  6353. {48, 0x57, 0, 4},
  6354. {52, 0x57, 0, 8},
  6355. {54, 0x57, 0, 10},
  6356. {56, 0x58, 0, 0},
  6357. {60, 0x58, 0, 4},
  6358. {62, 0x58, 0, 6},
  6359. {64, 0x58, 0, 8},
  6360. {100, 0x5B, 0, 8},
  6361. {102, 0x5B, 0, 10},
  6362. {104, 0x5C, 0, 0},
  6363. {108, 0x5C, 0, 4},
  6364. {110, 0x5C, 0, 6},
  6365. {112, 0x5C, 0, 8},
  6366. /* NOTE: Channel 114 has been removed intentionally.
  6367. * The EEPROM contains no TX power values for that,
  6368. * and it is disabled in the vendor driver as well.
  6369. */
  6370. {116, 0x5D, 0, 0},
  6371. {118, 0x5D, 0, 2},
  6372. {120, 0x5D, 0, 4},
  6373. {124, 0x5D, 0, 8},
  6374. {126, 0x5D, 0, 10},
  6375. {128, 0x5E, 0, 0},
  6376. {132, 0x5E, 0, 4},
  6377. {134, 0x5E, 0, 6},
  6378. {136, 0x5E, 0, 8},
  6379. {140, 0x5F, 0, 0},
  6380. {149, 0x5F, 0, 9},
  6381. {151, 0x5F, 0, 11},
  6382. {153, 0x60, 0, 1},
  6383. {157, 0x60, 0, 5},
  6384. {159, 0x60, 0, 7},
  6385. {161, 0x60, 0, 9},
  6386. {165, 0x61, 0, 1},
  6387. {167, 0x61, 0, 3},
  6388. {169, 0x61, 0, 5},
  6389. {171, 0x61, 0, 7},
  6390. {173, 0x61, 0, 9},
  6391. };
  6392. static int rt2800_probe_hw_mode(struct rt2x00_dev *rt2x00dev)
  6393. {
  6394. struct hw_mode_spec *spec = &rt2x00dev->spec;
  6395. struct channel_info *info;
  6396. char *default_power1;
  6397. char *default_power2;
  6398. char *default_power3;
  6399. unsigned int i;
  6400. u16 eeprom;
  6401. u32 reg;
  6402. /*
  6403. * Disable powersaving as default on PCI devices.
  6404. */
  6405. if (rt2x00_is_pci(rt2x00dev) || rt2x00_is_soc(rt2x00dev))
  6406. rt2x00dev->hw->wiphy->flags &= ~WIPHY_FLAG_PS_ON_BY_DEFAULT;
  6407. /*
  6408. * Initialize all hw fields.
  6409. */
  6410. rt2x00dev->hw->flags =
  6411. IEEE80211_HW_SIGNAL_DBM |
  6412. IEEE80211_HW_SUPPORTS_PS |
  6413. IEEE80211_HW_PS_NULLFUNC_STACK |
  6414. IEEE80211_HW_AMPDU_AGGREGATION |
  6415. IEEE80211_HW_REPORTS_TX_ACK_STATUS;
  6416. /*
  6417. * Don't set IEEE80211_HW_HOST_BROADCAST_PS_BUFFERING for USB devices
  6418. * unless we are capable of sending the buffered frames out after the
  6419. * DTIM transmission using rt2x00lib_beacondone. This will send out
  6420. * multicast and broadcast traffic immediately instead of buffering it
  6421. * infinitly and thus dropping it after some time.
  6422. */
  6423. if (!rt2x00_is_usb(rt2x00dev))
  6424. rt2x00dev->hw->flags |=
  6425. IEEE80211_HW_HOST_BROADCAST_PS_BUFFERING;
  6426. SET_IEEE80211_DEV(rt2x00dev->hw, rt2x00dev->dev);
  6427. SET_IEEE80211_PERM_ADDR(rt2x00dev->hw,
  6428. rt2800_eeprom_addr(rt2x00dev,
  6429. EEPROM_MAC_ADDR_0));
  6430. /*
  6431. * As rt2800 has a global fallback table we cannot specify
  6432. * more then one tx rate per frame but since the hw will
  6433. * try several rates (based on the fallback table) we should
  6434. * initialize max_report_rates to the maximum number of rates
  6435. * we are going to try. Otherwise mac80211 will truncate our
  6436. * reported tx rates and the rc algortihm will end up with
  6437. * incorrect data.
  6438. */
  6439. rt2x00dev->hw->max_rates = 1;
  6440. rt2x00dev->hw->max_report_rates = 7;
  6441. rt2x00dev->hw->max_rate_tries = 1;
  6442. rt2800_eeprom_read(rt2x00dev, EEPROM_NIC_CONF0, &eeprom);
  6443. /*
  6444. * Initialize hw_mode information.
  6445. */
  6446. spec->supported_bands = SUPPORT_BAND_2GHZ;
  6447. spec->supported_rates = SUPPORT_RATE_CCK | SUPPORT_RATE_OFDM;
  6448. if (rt2x00_rf(rt2x00dev, RF2820) ||
  6449. rt2x00_rf(rt2x00dev, RF2720)) {
  6450. spec->num_channels = 14;
  6451. spec->channels = rf_vals;
  6452. } else if (rt2x00_rf(rt2x00dev, RF2850) ||
  6453. rt2x00_rf(rt2x00dev, RF2750)) {
  6454. spec->supported_bands |= SUPPORT_BAND_5GHZ;
  6455. spec->num_channels = ARRAY_SIZE(rf_vals);
  6456. spec->channels = rf_vals;
  6457. } else if (rt2x00_rf(rt2x00dev, RF3020) ||
  6458. rt2x00_rf(rt2x00dev, RF2020) ||
  6459. rt2x00_rf(rt2x00dev, RF3021) ||
  6460. rt2x00_rf(rt2x00dev, RF3022) ||
  6461. rt2x00_rf(rt2x00dev, RF3290) ||
  6462. rt2x00_rf(rt2x00dev, RF3320) ||
  6463. rt2x00_rf(rt2x00dev, RF3322) ||
  6464. rt2x00_rf(rt2x00dev, RF5360) ||
  6465. rt2x00_rf(rt2x00dev, RF5370) ||
  6466. rt2x00_rf(rt2x00dev, RF5372) ||
  6467. rt2x00_rf(rt2x00dev, RF5390) ||
  6468. rt2x00_rf(rt2x00dev, RF5392)) {
  6469. spec->num_channels = 14;
  6470. spec->channels = rf_vals_3x;
  6471. } else if (rt2x00_rf(rt2x00dev, RF3052)) {
  6472. spec->supported_bands |= SUPPORT_BAND_5GHZ;
  6473. spec->num_channels = ARRAY_SIZE(rf_vals_3x);
  6474. spec->channels = rf_vals_3x;
  6475. } else if (rt2x00_rf(rt2x00dev, RF3053)) {
  6476. spec->supported_bands |= SUPPORT_BAND_5GHZ;
  6477. spec->num_channels = ARRAY_SIZE(rf_vals_3053);
  6478. spec->channels = rf_vals_3053;
  6479. } else if (rt2x00_rf(rt2x00dev, RF5592)) {
  6480. spec->supported_bands |= SUPPORT_BAND_5GHZ;
  6481. rt2800_register_read(rt2x00dev, MAC_DEBUG_INDEX, &reg);
  6482. if (rt2x00_get_field32(reg, MAC_DEBUG_INDEX_XTAL)) {
  6483. spec->num_channels = ARRAY_SIZE(rf_vals_5592_xtal40);
  6484. spec->channels = rf_vals_5592_xtal40;
  6485. } else {
  6486. spec->num_channels = ARRAY_SIZE(rf_vals_5592_xtal20);
  6487. spec->channels = rf_vals_5592_xtal20;
  6488. }
  6489. }
  6490. if (WARN_ON_ONCE(!spec->channels))
  6491. return -ENODEV;
  6492. /*
  6493. * Initialize HT information.
  6494. */
  6495. if (!rt2x00_rf(rt2x00dev, RF2020))
  6496. spec->ht.ht_supported = true;
  6497. else
  6498. spec->ht.ht_supported = false;
  6499. spec->ht.cap =
  6500. IEEE80211_HT_CAP_SUP_WIDTH_20_40 |
  6501. IEEE80211_HT_CAP_GRN_FLD |
  6502. IEEE80211_HT_CAP_SGI_20 |
  6503. IEEE80211_HT_CAP_SGI_40;
  6504. if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_TXPATH) >= 2)
  6505. spec->ht.cap |= IEEE80211_HT_CAP_TX_STBC;
  6506. spec->ht.cap |=
  6507. rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_RXPATH) <<
  6508. IEEE80211_HT_CAP_RX_STBC_SHIFT;
  6509. spec->ht.ampdu_factor = 3;
  6510. spec->ht.ampdu_density = 4;
  6511. spec->ht.mcs.tx_params =
  6512. IEEE80211_HT_MCS_TX_DEFINED |
  6513. IEEE80211_HT_MCS_TX_RX_DIFF |
  6514. ((rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_TXPATH) - 1) <<
  6515. IEEE80211_HT_MCS_TX_MAX_STREAMS_SHIFT);
  6516. switch (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_RXPATH)) {
  6517. case 3:
  6518. spec->ht.mcs.rx_mask[2] = 0xff;
  6519. case 2:
  6520. spec->ht.mcs.rx_mask[1] = 0xff;
  6521. case 1:
  6522. spec->ht.mcs.rx_mask[0] = 0xff;
  6523. spec->ht.mcs.rx_mask[4] = 0x1; /* MCS32 */
  6524. break;
  6525. }
  6526. /*
  6527. * Create channel information array
  6528. */
  6529. info = kcalloc(spec->num_channels, sizeof(*info), GFP_KERNEL);
  6530. if (!info)
  6531. return -ENOMEM;
  6532. spec->channels_info = info;
  6533. default_power1 = rt2800_eeprom_addr(rt2x00dev, EEPROM_TXPOWER_BG1);
  6534. default_power2 = rt2800_eeprom_addr(rt2x00dev, EEPROM_TXPOWER_BG2);
  6535. if (rt2x00dev->default_ant.tx_chain_num > 2)
  6536. default_power3 = rt2800_eeprom_addr(rt2x00dev,
  6537. EEPROM_EXT_TXPOWER_BG3);
  6538. else
  6539. default_power3 = NULL;
  6540. for (i = 0; i < 14; i++) {
  6541. info[i].default_power1 = default_power1[i];
  6542. info[i].default_power2 = default_power2[i];
  6543. if (default_power3)
  6544. info[i].default_power3 = default_power3[i];
  6545. }
  6546. if (spec->num_channels > 14) {
  6547. default_power1 = rt2800_eeprom_addr(rt2x00dev,
  6548. EEPROM_TXPOWER_A1);
  6549. default_power2 = rt2800_eeprom_addr(rt2x00dev,
  6550. EEPROM_TXPOWER_A2);
  6551. if (rt2x00dev->default_ant.tx_chain_num > 2)
  6552. default_power3 =
  6553. rt2800_eeprom_addr(rt2x00dev,
  6554. EEPROM_EXT_TXPOWER_A3);
  6555. else
  6556. default_power3 = NULL;
  6557. for (i = 14; i < spec->num_channels; i++) {
  6558. info[i].default_power1 = default_power1[i - 14];
  6559. info[i].default_power2 = default_power2[i - 14];
  6560. if (default_power3)
  6561. info[i].default_power3 = default_power3[i - 14];
  6562. }
  6563. }
  6564. switch (rt2x00dev->chip.rf) {
  6565. case RF2020:
  6566. case RF3020:
  6567. case RF3021:
  6568. case RF3022:
  6569. case RF3320:
  6570. case RF3052:
  6571. case RF3053:
  6572. case RF3290:
  6573. case RF5360:
  6574. case RF5370:
  6575. case RF5372:
  6576. case RF5390:
  6577. case RF5392:
  6578. __set_bit(CAPABILITY_VCO_RECALIBRATION, &rt2x00dev->cap_flags);
  6579. break;
  6580. }
  6581. return 0;
  6582. }
  6583. static int rt2800_probe_rt(struct rt2x00_dev *rt2x00dev)
  6584. {
  6585. u32 reg;
  6586. u32 rt;
  6587. u32 rev;
  6588. if (rt2x00_rt(rt2x00dev, RT3290))
  6589. rt2800_register_read(rt2x00dev, MAC_CSR0_3290, &reg);
  6590. else
  6591. rt2800_register_read(rt2x00dev, MAC_CSR0, &reg);
  6592. rt = rt2x00_get_field32(reg, MAC_CSR0_CHIPSET);
  6593. rev = rt2x00_get_field32(reg, MAC_CSR0_REVISION);
  6594. switch (rt) {
  6595. case RT2860:
  6596. case RT2872:
  6597. case RT2883:
  6598. case RT3070:
  6599. case RT3071:
  6600. case RT3090:
  6601. case RT3290:
  6602. case RT3352:
  6603. case RT3390:
  6604. case RT3572:
  6605. case RT3593:
  6606. case RT5390:
  6607. case RT5392:
  6608. case RT5592:
  6609. break;
  6610. default:
  6611. rt2x00_err(rt2x00dev, "Invalid RT chipset 0x%04x, rev %04x detected\n",
  6612. rt, rev);
  6613. return -ENODEV;
  6614. }
  6615. rt2x00_set_rt(rt2x00dev, rt, rev);
  6616. return 0;
  6617. }
  6618. int rt2800_probe_hw(struct rt2x00_dev *rt2x00dev)
  6619. {
  6620. int retval;
  6621. u32 reg;
  6622. retval = rt2800_probe_rt(rt2x00dev);
  6623. if (retval)
  6624. return retval;
  6625. /*
  6626. * Allocate eeprom data.
  6627. */
  6628. retval = rt2800_validate_eeprom(rt2x00dev);
  6629. if (retval)
  6630. return retval;
  6631. retval = rt2800_init_eeprom(rt2x00dev);
  6632. if (retval)
  6633. return retval;
  6634. /*
  6635. * Enable rfkill polling by setting GPIO direction of the
  6636. * rfkill switch GPIO pin correctly.
  6637. */
  6638. rt2800_register_read(rt2x00dev, GPIO_CTRL, &reg);
  6639. rt2x00_set_field32(&reg, GPIO_CTRL_DIR2, 1);
  6640. rt2800_register_write(rt2x00dev, GPIO_CTRL, reg);
  6641. /*
  6642. * Initialize hw specifications.
  6643. */
  6644. retval = rt2800_probe_hw_mode(rt2x00dev);
  6645. if (retval)
  6646. return retval;
  6647. /*
  6648. * Set device capabilities.
  6649. */
  6650. __set_bit(CAPABILITY_CONTROL_FILTERS, &rt2x00dev->cap_flags);
  6651. __set_bit(CAPABILITY_CONTROL_FILTER_PSPOLL, &rt2x00dev->cap_flags);
  6652. if (!rt2x00_is_usb(rt2x00dev))
  6653. __set_bit(CAPABILITY_PRE_TBTT_INTERRUPT, &rt2x00dev->cap_flags);
  6654. /*
  6655. * Set device requirements.
  6656. */
  6657. if (!rt2x00_is_soc(rt2x00dev))
  6658. __set_bit(REQUIRE_FIRMWARE, &rt2x00dev->cap_flags);
  6659. __set_bit(REQUIRE_L2PAD, &rt2x00dev->cap_flags);
  6660. __set_bit(REQUIRE_TXSTATUS_FIFO, &rt2x00dev->cap_flags);
  6661. if (!rt2800_hwcrypt_disabled(rt2x00dev))
  6662. __set_bit(CAPABILITY_HW_CRYPTO, &rt2x00dev->cap_flags);
  6663. __set_bit(CAPABILITY_LINK_TUNING, &rt2x00dev->cap_flags);
  6664. __set_bit(REQUIRE_HT_TX_DESC, &rt2x00dev->cap_flags);
  6665. if (rt2x00_is_usb(rt2x00dev))
  6666. __set_bit(REQUIRE_PS_AUTOWAKE, &rt2x00dev->cap_flags);
  6667. else {
  6668. __set_bit(REQUIRE_DMA, &rt2x00dev->cap_flags);
  6669. __set_bit(REQUIRE_TASKLET_CONTEXT, &rt2x00dev->cap_flags);
  6670. }
  6671. /*
  6672. * Set the rssi offset.
  6673. */
  6674. rt2x00dev->rssi_offset = DEFAULT_RSSI_OFFSET;
  6675. return 0;
  6676. }
  6677. EXPORT_SYMBOL_GPL(rt2800_probe_hw);
  6678. /*
  6679. * IEEE80211 stack callback functions.
  6680. */
  6681. void rt2800_get_tkip_seq(struct ieee80211_hw *hw, u8 hw_key_idx, u32 *iv32,
  6682. u16 *iv16)
  6683. {
  6684. struct rt2x00_dev *rt2x00dev = hw->priv;
  6685. struct mac_iveiv_entry iveiv_entry;
  6686. u32 offset;
  6687. offset = MAC_IVEIV_ENTRY(hw_key_idx);
  6688. rt2800_register_multiread(rt2x00dev, offset,
  6689. &iveiv_entry, sizeof(iveiv_entry));
  6690. memcpy(iv16, &iveiv_entry.iv[0], sizeof(*iv16));
  6691. memcpy(iv32, &iveiv_entry.iv[4], sizeof(*iv32));
  6692. }
  6693. EXPORT_SYMBOL_GPL(rt2800_get_tkip_seq);
  6694. int rt2800_set_rts_threshold(struct ieee80211_hw *hw, u32 value)
  6695. {
  6696. struct rt2x00_dev *rt2x00dev = hw->priv;
  6697. u32 reg;
  6698. bool enabled = (value < IEEE80211_MAX_RTS_THRESHOLD);
  6699. rt2800_register_read(rt2x00dev, TX_RTS_CFG, &reg);
  6700. rt2x00_set_field32(&reg, TX_RTS_CFG_RTS_THRES, value);
  6701. rt2800_register_write(rt2x00dev, TX_RTS_CFG, reg);
  6702. rt2800_register_read(rt2x00dev, CCK_PROT_CFG, &reg);
  6703. rt2x00_set_field32(&reg, CCK_PROT_CFG_RTS_TH_EN, enabled);
  6704. rt2800_register_write(rt2x00dev, CCK_PROT_CFG, reg);
  6705. rt2800_register_read(rt2x00dev, OFDM_PROT_CFG, &reg);
  6706. rt2x00_set_field32(&reg, OFDM_PROT_CFG_RTS_TH_EN, enabled);
  6707. rt2800_register_write(rt2x00dev, OFDM_PROT_CFG, reg);
  6708. rt2800_register_read(rt2x00dev, MM20_PROT_CFG, &reg);
  6709. rt2x00_set_field32(&reg, MM20_PROT_CFG_RTS_TH_EN, enabled);
  6710. rt2800_register_write(rt2x00dev, MM20_PROT_CFG, reg);
  6711. rt2800_register_read(rt2x00dev, MM40_PROT_CFG, &reg);
  6712. rt2x00_set_field32(&reg, MM40_PROT_CFG_RTS_TH_EN, enabled);
  6713. rt2800_register_write(rt2x00dev, MM40_PROT_CFG, reg);
  6714. rt2800_register_read(rt2x00dev, GF20_PROT_CFG, &reg);
  6715. rt2x00_set_field32(&reg, GF20_PROT_CFG_RTS_TH_EN, enabled);
  6716. rt2800_register_write(rt2x00dev, GF20_PROT_CFG, reg);
  6717. rt2800_register_read(rt2x00dev, GF40_PROT_CFG, &reg);
  6718. rt2x00_set_field32(&reg, GF40_PROT_CFG_RTS_TH_EN, enabled);
  6719. rt2800_register_write(rt2x00dev, GF40_PROT_CFG, reg);
  6720. return 0;
  6721. }
  6722. EXPORT_SYMBOL_GPL(rt2800_set_rts_threshold);
  6723. int rt2800_conf_tx(struct ieee80211_hw *hw,
  6724. struct ieee80211_vif *vif, u16 queue_idx,
  6725. const struct ieee80211_tx_queue_params *params)
  6726. {
  6727. struct rt2x00_dev *rt2x00dev = hw->priv;
  6728. struct data_queue *queue;
  6729. struct rt2x00_field32 field;
  6730. int retval;
  6731. u32 reg;
  6732. u32 offset;
  6733. /*
  6734. * First pass the configuration through rt2x00lib, that will
  6735. * update the queue settings and validate the input. After that
  6736. * we are free to update the registers based on the value
  6737. * in the queue parameter.
  6738. */
  6739. retval = rt2x00mac_conf_tx(hw, vif, queue_idx, params);
  6740. if (retval)
  6741. return retval;
  6742. /*
  6743. * We only need to perform additional register initialization
  6744. * for WMM queues/
  6745. */
  6746. if (queue_idx >= 4)
  6747. return 0;
  6748. queue = rt2x00queue_get_tx_queue(rt2x00dev, queue_idx);
  6749. /* Update WMM TXOP register */
  6750. offset = WMM_TXOP0_CFG + (sizeof(u32) * (!!(queue_idx & 2)));
  6751. field.bit_offset = (queue_idx & 1) * 16;
  6752. field.bit_mask = 0xffff << field.bit_offset;
  6753. rt2800_register_read(rt2x00dev, offset, &reg);
  6754. rt2x00_set_field32(&reg, field, queue->txop);
  6755. rt2800_register_write(rt2x00dev, offset, reg);
  6756. /* Update WMM registers */
  6757. field.bit_offset = queue_idx * 4;
  6758. field.bit_mask = 0xf << field.bit_offset;
  6759. rt2800_register_read(rt2x00dev, WMM_AIFSN_CFG, &reg);
  6760. rt2x00_set_field32(&reg, field, queue->aifs);
  6761. rt2800_register_write(rt2x00dev, WMM_AIFSN_CFG, reg);
  6762. rt2800_register_read(rt2x00dev, WMM_CWMIN_CFG, &reg);
  6763. rt2x00_set_field32(&reg, field, queue->cw_min);
  6764. rt2800_register_write(rt2x00dev, WMM_CWMIN_CFG, reg);
  6765. rt2800_register_read(rt2x00dev, WMM_CWMAX_CFG, &reg);
  6766. rt2x00_set_field32(&reg, field, queue->cw_max);
  6767. rt2800_register_write(rt2x00dev, WMM_CWMAX_CFG, reg);
  6768. /* Update EDCA registers */
  6769. offset = EDCA_AC0_CFG + (sizeof(u32) * queue_idx);
  6770. rt2800_register_read(rt2x00dev, offset, &reg);
  6771. rt2x00_set_field32(&reg, EDCA_AC0_CFG_TX_OP, queue->txop);
  6772. rt2x00_set_field32(&reg, EDCA_AC0_CFG_AIFSN, queue->aifs);
  6773. rt2x00_set_field32(&reg, EDCA_AC0_CFG_CWMIN, queue->cw_min);
  6774. rt2x00_set_field32(&reg, EDCA_AC0_CFG_CWMAX, queue->cw_max);
  6775. rt2800_register_write(rt2x00dev, offset, reg);
  6776. return 0;
  6777. }
  6778. EXPORT_SYMBOL_GPL(rt2800_conf_tx);
  6779. u64 rt2800_get_tsf(struct ieee80211_hw *hw, struct ieee80211_vif *vif)
  6780. {
  6781. struct rt2x00_dev *rt2x00dev = hw->priv;
  6782. u64 tsf;
  6783. u32 reg;
  6784. rt2800_register_read(rt2x00dev, TSF_TIMER_DW1, &reg);
  6785. tsf = (u64) rt2x00_get_field32(reg, TSF_TIMER_DW1_HIGH_WORD) << 32;
  6786. rt2800_register_read(rt2x00dev, TSF_TIMER_DW0, &reg);
  6787. tsf |= rt2x00_get_field32(reg, TSF_TIMER_DW0_LOW_WORD);
  6788. return tsf;
  6789. }
  6790. EXPORT_SYMBOL_GPL(rt2800_get_tsf);
  6791. int rt2800_ampdu_action(struct ieee80211_hw *hw, struct ieee80211_vif *vif,
  6792. enum ieee80211_ampdu_mlme_action action,
  6793. struct ieee80211_sta *sta, u16 tid, u16 *ssn,
  6794. u8 buf_size)
  6795. {
  6796. struct rt2x00_sta *sta_priv = (struct rt2x00_sta *)sta->drv_priv;
  6797. int ret = 0;
  6798. /*
  6799. * Don't allow aggregation for stations the hardware isn't aware
  6800. * of because tx status reports for frames to an unknown station
  6801. * always contain wcid=255 and thus we can't distinguish between
  6802. * multiple stations which leads to unwanted situations when the
  6803. * hw reorders frames due to aggregation.
  6804. */
  6805. if (sta_priv->wcid < 0)
  6806. return 1;
  6807. switch (action) {
  6808. case IEEE80211_AMPDU_RX_START:
  6809. case IEEE80211_AMPDU_RX_STOP:
  6810. /*
  6811. * The hw itself takes care of setting up BlockAck mechanisms.
  6812. * So, we only have to allow mac80211 to nagotiate a BlockAck
  6813. * agreement. Once that is done, the hw will BlockAck incoming
  6814. * AMPDUs without further setup.
  6815. */
  6816. break;
  6817. case IEEE80211_AMPDU_TX_START:
  6818. ieee80211_start_tx_ba_cb_irqsafe(vif, sta->addr, tid);
  6819. break;
  6820. case IEEE80211_AMPDU_TX_STOP_CONT:
  6821. case IEEE80211_AMPDU_TX_STOP_FLUSH:
  6822. case IEEE80211_AMPDU_TX_STOP_FLUSH_CONT:
  6823. ieee80211_stop_tx_ba_cb_irqsafe(vif, sta->addr, tid);
  6824. break;
  6825. case IEEE80211_AMPDU_TX_OPERATIONAL:
  6826. break;
  6827. default:
  6828. rt2x00_warn((struct rt2x00_dev *)hw->priv,
  6829. "Unknown AMPDU action\n");
  6830. }
  6831. return ret;
  6832. }
  6833. EXPORT_SYMBOL_GPL(rt2800_ampdu_action);
  6834. int rt2800_get_survey(struct ieee80211_hw *hw, int idx,
  6835. struct survey_info *survey)
  6836. {
  6837. struct rt2x00_dev *rt2x00dev = hw->priv;
  6838. struct ieee80211_conf *conf = &hw->conf;
  6839. u32 idle, busy, busy_ext;
  6840. if (idx != 0)
  6841. return -ENOENT;
  6842. survey->channel = conf->chandef.chan;
  6843. rt2800_register_read(rt2x00dev, CH_IDLE_STA, &idle);
  6844. rt2800_register_read(rt2x00dev, CH_BUSY_STA, &busy);
  6845. rt2800_register_read(rt2x00dev, CH_BUSY_STA_SEC, &busy_ext);
  6846. if (idle || busy) {
  6847. survey->filled = SURVEY_INFO_CHANNEL_TIME |
  6848. SURVEY_INFO_CHANNEL_TIME_BUSY |
  6849. SURVEY_INFO_CHANNEL_TIME_EXT_BUSY;
  6850. survey->channel_time = (idle + busy) / 1000;
  6851. survey->channel_time_busy = busy / 1000;
  6852. survey->channel_time_ext_busy = busy_ext / 1000;
  6853. }
  6854. if (!(hw->conf.flags & IEEE80211_CONF_OFFCHANNEL))
  6855. survey->filled |= SURVEY_INFO_IN_USE;
  6856. return 0;
  6857. }
  6858. EXPORT_SYMBOL_GPL(rt2800_get_survey);
  6859. MODULE_AUTHOR(DRV_PROJECT ", Bartlomiej Zolnierkiewicz");
  6860. MODULE_VERSION(DRV_VERSION);
  6861. MODULE_DESCRIPTION("Ralink RT2800 library");
  6862. MODULE_LICENSE("GPL");