gpio-omap.c 36 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441
  1. /*
  2. * Support functions for OMAP GPIO
  3. *
  4. * Copyright (C) 2003-2005 Nokia Corporation
  5. * Written by Juha Yrjölä <juha.yrjola@nokia.com>
  6. *
  7. * Copyright (C) 2009 Texas Instruments
  8. * Added OMAP4 support - Santosh Shilimkar <santosh.shilimkar@ti.com>
  9. *
  10. * This program is free software; you can redistribute it and/or modify
  11. * it under the terms of the GNU General Public License version 2 as
  12. * published by the Free Software Foundation.
  13. */
  14. #include <linux/init.h>
  15. #include <linux/module.h>
  16. #include <linux/interrupt.h>
  17. #include <linux/syscore_ops.h>
  18. #include <linux/err.h>
  19. #include <linux/clk.h>
  20. #include <linux/io.h>
  21. #include <linux/slab.h>
  22. #include <linux/pm_runtime.h>
  23. #include <mach/hardware.h>
  24. #include <asm/irq.h>
  25. #include <mach/irqs.h>
  26. #include <asm/gpio.h>
  27. #include <asm/mach/irq.h>
  28. static LIST_HEAD(omap_gpio_list);
  29. struct gpio_regs {
  30. u32 irqenable1;
  31. u32 irqenable2;
  32. u32 wake_en;
  33. u32 ctrl;
  34. u32 oe;
  35. u32 leveldetect0;
  36. u32 leveldetect1;
  37. u32 risingdetect;
  38. u32 fallingdetect;
  39. u32 dataout;
  40. };
  41. struct gpio_bank {
  42. struct list_head node;
  43. unsigned long pbase;
  44. void __iomem *base;
  45. u16 irq;
  46. u16 virtual_irq_start;
  47. int method;
  48. u32 suspend_wakeup;
  49. u32 saved_wakeup;
  50. u32 non_wakeup_gpios;
  51. u32 enabled_non_wakeup_gpios;
  52. struct gpio_regs context;
  53. u32 saved_datain;
  54. u32 saved_fallingdetect;
  55. u32 saved_risingdetect;
  56. u32 level_mask;
  57. u32 toggle_mask;
  58. spinlock_t lock;
  59. struct gpio_chip chip;
  60. struct clk *dbck;
  61. u32 mod_usage;
  62. u32 dbck_enable_mask;
  63. struct device *dev;
  64. bool dbck_flag;
  65. bool loses_context;
  66. int stride;
  67. u32 width;
  68. int context_loss_count;
  69. u16 id;
  70. void (*set_dataout)(struct gpio_bank *bank, int gpio, int enable);
  71. int (*get_context_loss_count)(struct device *dev);
  72. struct omap_gpio_reg_offs *regs;
  73. };
  74. #define GPIO_INDEX(bank, gpio) (gpio % bank->width)
  75. #define GPIO_BIT(bank, gpio) (1 << GPIO_INDEX(bank, gpio))
  76. #define GPIO_MOD_CTRL_BIT BIT(0)
  77. static void _set_gpio_direction(struct gpio_bank *bank, int gpio, int is_input)
  78. {
  79. void __iomem *reg = bank->base;
  80. u32 l;
  81. reg += bank->regs->direction;
  82. l = __raw_readl(reg);
  83. if (is_input)
  84. l |= 1 << gpio;
  85. else
  86. l &= ~(1 << gpio);
  87. __raw_writel(l, reg);
  88. }
  89. /* set data out value using dedicate set/clear register */
  90. static void _set_gpio_dataout_reg(struct gpio_bank *bank, int gpio, int enable)
  91. {
  92. void __iomem *reg = bank->base;
  93. u32 l = GPIO_BIT(bank, gpio);
  94. if (enable)
  95. reg += bank->regs->set_dataout;
  96. else
  97. reg += bank->regs->clr_dataout;
  98. __raw_writel(l, reg);
  99. }
  100. /* set data out value using mask register */
  101. static void _set_gpio_dataout_mask(struct gpio_bank *bank, int gpio, int enable)
  102. {
  103. void __iomem *reg = bank->base + bank->regs->dataout;
  104. u32 gpio_bit = GPIO_BIT(bank, gpio);
  105. u32 l;
  106. l = __raw_readl(reg);
  107. if (enable)
  108. l |= gpio_bit;
  109. else
  110. l &= ~gpio_bit;
  111. __raw_writel(l, reg);
  112. }
  113. static int _get_gpio_datain(struct gpio_bank *bank, int gpio)
  114. {
  115. void __iomem *reg = bank->base + bank->regs->datain;
  116. return (__raw_readl(reg) & GPIO_BIT(bank, gpio)) != 0;
  117. }
  118. static int _get_gpio_dataout(struct gpio_bank *bank, int gpio)
  119. {
  120. void __iomem *reg = bank->base + bank->regs->dataout;
  121. return (__raw_readl(reg) & GPIO_BIT(bank, gpio)) != 0;
  122. }
  123. static inline void _gpio_rmw(void __iomem *base, u32 reg, u32 mask, bool set)
  124. {
  125. int l = __raw_readl(base + reg);
  126. if (set)
  127. l |= mask;
  128. else
  129. l &= ~mask;
  130. __raw_writel(l, base + reg);
  131. }
  132. /**
  133. * _set_gpio_debounce - low level gpio debounce time
  134. * @bank: the gpio bank we're acting upon
  135. * @gpio: the gpio number on this @gpio
  136. * @debounce: debounce time to use
  137. *
  138. * OMAP's debounce time is in 31us steps so we need
  139. * to convert and round up to the closest unit.
  140. */
  141. static void _set_gpio_debounce(struct gpio_bank *bank, unsigned gpio,
  142. unsigned debounce)
  143. {
  144. void __iomem *reg;
  145. u32 val;
  146. u32 l;
  147. if (!bank->dbck_flag)
  148. return;
  149. if (debounce < 32)
  150. debounce = 0x01;
  151. else if (debounce > 7936)
  152. debounce = 0xff;
  153. else
  154. debounce = (debounce / 0x1f) - 1;
  155. l = GPIO_BIT(bank, gpio);
  156. reg = bank->base + bank->regs->debounce;
  157. __raw_writel(debounce, reg);
  158. reg = bank->base + bank->regs->debounce_en;
  159. val = __raw_readl(reg);
  160. if (debounce) {
  161. val |= l;
  162. clk_enable(bank->dbck);
  163. } else {
  164. val &= ~l;
  165. clk_disable(bank->dbck);
  166. }
  167. bank->dbck_enable_mask = val;
  168. __raw_writel(val, reg);
  169. }
  170. #ifdef CONFIG_ARCH_OMAP2PLUS
  171. static inline void set_24xx_gpio_triggering(struct gpio_bank *bank, int gpio,
  172. int trigger)
  173. {
  174. void __iomem *base = bank->base;
  175. u32 gpio_bit = 1 << gpio;
  176. if (cpu_is_omap44xx()) {
  177. _gpio_rmw(base, OMAP4_GPIO_LEVELDETECT0, gpio_bit,
  178. trigger & IRQ_TYPE_LEVEL_LOW);
  179. _gpio_rmw(base, OMAP4_GPIO_LEVELDETECT1, gpio_bit,
  180. trigger & IRQ_TYPE_LEVEL_HIGH);
  181. _gpio_rmw(base, OMAP4_GPIO_RISINGDETECT, gpio_bit,
  182. trigger & IRQ_TYPE_EDGE_RISING);
  183. _gpio_rmw(base, OMAP4_GPIO_FALLINGDETECT, gpio_bit,
  184. trigger & IRQ_TYPE_EDGE_FALLING);
  185. } else {
  186. _gpio_rmw(base, OMAP24XX_GPIO_LEVELDETECT0, gpio_bit,
  187. trigger & IRQ_TYPE_LEVEL_LOW);
  188. _gpio_rmw(base, OMAP24XX_GPIO_LEVELDETECT1, gpio_bit,
  189. trigger & IRQ_TYPE_LEVEL_HIGH);
  190. _gpio_rmw(base, OMAP24XX_GPIO_RISINGDETECT, gpio_bit,
  191. trigger & IRQ_TYPE_EDGE_RISING);
  192. _gpio_rmw(base, OMAP24XX_GPIO_FALLINGDETECT, gpio_bit,
  193. trigger & IRQ_TYPE_EDGE_FALLING);
  194. }
  195. if (likely(!(bank->non_wakeup_gpios & gpio_bit))) {
  196. if (cpu_is_omap44xx()) {
  197. _gpio_rmw(base, OMAP4_GPIO_IRQWAKEN0, gpio_bit,
  198. trigger != 0);
  199. } else {
  200. /*
  201. * GPIO wakeup request can only be generated on edge
  202. * transitions
  203. */
  204. if (trigger & IRQ_TYPE_EDGE_BOTH)
  205. __raw_writel(1 << gpio, bank->base
  206. + OMAP24XX_GPIO_SETWKUENA);
  207. else
  208. __raw_writel(1 << gpio, bank->base
  209. + OMAP24XX_GPIO_CLEARWKUENA);
  210. }
  211. }
  212. /* This part needs to be executed always for OMAP{34xx, 44xx} */
  213. if (cpu_is_omap34xx() || cpu_is_omap44xx() ||
  214. (bank->non_wakeup_gpios & gpio_bit)) {
  215. /*
  216. * Log the edge gpio and manually trigger the IRQ
  217. * after resume if the input level changes
  218. * to avoid irq lost during PER RET/OFF mode
  219. * Applies for omap2 non-wakeup gpio and all omap3 gpios
  220. */
  221. if (trigger & IRQ_TYPE_EDGE_BOTH)
  222. bank->enabled_non_wakeup_gpios |= gpio_bit;
  223. else
  224. bank->enabled_non_wakeup_gpios &= ~gpio_bit;
  225. }
  226. bank->level_mask =
  227. __raw_readl(bank->base + bank->regs->leveldetect0) |
  228. __raw_readl(bank->base + bank->regs->leveldetect1);
  229. }
  230. #endif
  231. #ifdef CONFIG_ARCH_OMAP1
  232. /*
  233. * This only applies to chips that can't do both rising and falling edge
  234. * detection at once. For all other chips, this function is a noop.
  235. */
  236. static void _toggle_gpio_edge_triggering(struct gpio_bank *bank, int gpio)
  237. {
  238. void __iomem *reg = bank->base;
  239. u32 l = 0;
  240. switch (bank->method) {
  241. case METHOD_MPUIO:
  242. reg += OMAP_MPUIO_GPIO_INT_EDGE / bank->stride;
  243. break;
  244. #ifdef CONFIG_ARCH_OMAP15XX
  245. case METHOD_GPIO_1510:
  246. reg += OMAP1510_GPIO_INT_CONTROL;
  247. break;
  248. #endif
  249. #if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
  250. case METHOD_GPIO_7XX:
  251. reg += OMAP7XX_GPIO_INT_CONTROL;
  252. break;
  253. #endif
  254. default:
  255. return;
  256. }
  257. l = __raw_readl(reg);
  258. if ((l >> gpio) & 1)
  259. l &= ~(1 << gpio);
  260. else
  261. l |= 1 << gpio;
  262. __raw_writel(l, reg);
  263. }
  264. #endif
  265. static int _set_gpio_triggering(struct gpio_bank *bank, int gpio, int trigger)
  266. {
  267. void __iomem *reg = bank->base;
  268. u32 l = 0;
  269. switch (bank->method) {
  270. #ifdef CONFIG_ARCH_OMAP1
  271. case METHOD_MPUIO:
  272. reg += OMAP_MPUIO_GPIO_INT_EDGE / bank->stride;
  273. l = __raw_readl(reg);
  274. if ((trigger & IRQ_TYPE_SENSE_MASK) == IRQ_TYPE_EDGE_BOTH)
  275. bank->toggle_mask |= 1 << gpio;
  276. if (trigger & IRQ_TYPE_EDGE_RISING)
  277. l |= 1 << gpio;
  278. else if (trigger & IRQ_TYPE_EDGE_FALLING)
  279. l &= ~(1 << gpio);
  280. else
  281. goto bad;
  282. break;
  283. #endif
  284. #ifdef CONFIG_ARCH_OMAP15XX
  285. case METHOD_GPIO_1510:
  286. reg += OMAP1510_GPIO_INT_CONTROL;
  287. l = __raw_readl(reg);
  288. if ((trigger & IRQ_TYPE_SENSE_MASK) == IRQ_TYPE_EDGE_BOTH)
  289. bank->toggle_mask |= 1 << gpio;
  290. if (trigger & IRQ_TYPE_EDGE_RISING)
  291. l |= 1 << gpio;
  292. else if (trigger & IRQ_TYPE_EDGE_FALLING)
  293. l &= ~(1 << gpio);
  294. else
  295. goto bad;
  296. break;
  297. #endif
  298. #ifdef CONFIG_ARCH_OMAP16XX
  299. case METHOD_GPIO_1610:
  300. if (gpio & 0x08)
  301. reg += OMAP1610_GPIO_EDGE_CTRL2;
  302. else
  303. reg += OMAP1610_GPIO_EDGE_CTRL1;
  304. gpio &= 0x07;
  305. l = __raw_readl(reg);
  306. l &= ~(3 << (gpio << 1));
  307. if (trigger & IRQ_TYPE_EDGE_RISING)
  308. l |= 2 << (gpio << 1);
  309. if (trigger & IRQ_TYPE_EDGE_FALLING)
  310. l |= 1 << (gpio << 1);
  311. if (trigger)
  312. /* Enable wake-up during idle for dynamic tick */
  313. __raw_writel(1 << gpio, bank->base + OMAP1610_GPIO_SET_WAKEUPENA);
  314. else
  315. __raw_writel(1 << gpio, bank->base + OMAP1610_GPIO_CLEAR_WAKEUPENA);
  316. break;
  317. #endif
  318. #if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
  319. case METHOD_GPIO_7XX:
  320. reg += OMAP7XX_GPIO_INT_CONTROL;
  321. l = __raw_readl(reg);
  322. if ((trigger & IRQ_TYPE_SENSE_MASK) == IRQ_TYPE_EDGE_BOTH)
  323. bank->toggle_mask |= 1 << gpio;
  324. if (trigger & IRQ_TYPE_EDGE_RISING)
  325. l |= 1 << gpio;
  326. else if (trigger & IRQ_TYPE_EDGE_FALLING)
  327. l &= ~(1 << gpio);
  328. else
  329. goto bad;
  330. break;
  331. #endif
  332. #ifdef CONFIG_ARCH_OMAP2PLUS
  333. case METHOD_GPIO_24XX:
  334. case METHOD_GPIO_44XX:
  335. set_24xx_gpio_triggering(bank, gpio, trigger);
  336. return 0;
  337. #endif
  338. default:
  339. goto bad;
  340. }
  341. __raw_writel(l, reg);
  342. return 0;
  343. bad:
  344. return -EINVAL;
  345. }
  346. static int gpio_irq_type(struct irq_data *d, unsigned type)
  347. {
  348. struct gpio_bank *bank;
  349. unsigned gpio;
  350. int retval;
  351. unsigned long flags;
  352. if (!cpu_class_is_omap2() && d->irq > IH_MPUIO_BASE)
  353. gpio = OMAP_MPUIO(d->irq - IH_MPUIO_BASE);
  354. else
  355. gpio = d->irq - IH_GPIO_BASE;
  356. if (type & ~IRQ_TYPE_SENSE_MASK)
  357. return -EINVAL;
  358. bank = irq_data_get_irq_chip_data(d);
  359. if (!bank->regs->leveldetect0 &&
  360. (type & (IRQ_TYPE_LEVEL_LOW|IRQ_TYPE_LEVEL_HIGH)))
  361. return -EINVAL;
  362. spin_lock_irqsave(&bank->lock, flags);
  363. retval = _set_gpio_triggering(bank, GPIO_INDEX(bank, gpio), type);
  364. spin_unlock_irqrestore(&bank->lock, flags);
  365. if (type & (IRQ_TYPE_LEVEL_LOW | IRQ_TYPE_LEVEL_HIGH))
  366. __irq_set_handler_locked(d->irq, handle_level_irq);
  367. else if (type & (IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_EDGE_RISING))
  368. __irq_set_handler_locked(d->irq, handle_edge_irq);
  369. return retval;
  370. }
  371. static void _clear_gpio_irqbank(struct gpio_bank *bank, int gpio_mask)
  372. {
  373. void __iomem *reg = bank->base;
  374. reg += bank->regs->irqstatus;
  375. __raw_writel(gpio_mask, reg);
  376. /* Workaround for clearing DSP GPIO interrupts to allow retention */
  377. if (bank->regs->irqstatus2) {
  378. reg = bank->base + bank->regs->irqstatus2;
  379. __raw_writel(gpio_mask, reg);
  380. }
  381. /* Flush posted write for the irq status to avoid spurious interrupts */
  382. __raw_readl(reg);
  383. }
  384. static inline void _clear_gpio_irqstatus(struct gpio_bank *bank, int gpio)
  385. {
  386. _clear_gpio_irqbank(bank, GPIO_BIT(bank, gpio));
  387. }
  388. static u32 _get_gpio_irqbank_mask(struct gpio_bank *bank)
  389. {
  390. void __iomem *reg = bank->base;
  391. u32 l;
  392. u32 mask = (1 << bank->width) - 1;
  393. reg += bank->regs->irqenable;
  394. l = __raw_readl(reg);
  395. if (bank->regs->irqenable_inv)
  396. l = ~l;
  397. l &= mask;
  398. return l;
  399. }
  400. static void _enable_gpio_irqbank(struct gpio_bank *bank, int gpio_mask)
  401. {
  402. void __iomem *reg = bank->base;
  403. u32 l;
  404. if (bank->regs->set_irqenable) {
  405. reg += bank->regs->set_irqenable;
  406. l = gpio_mask;
  407. } else {
  408. reg += bank->regs->irqenable;
  409. l = __raw_readl(reg);
  410. if (bank->regs->irqenable_inv)
  411. l &= ~gpio_mask;
  412. else
  413. l |= gpio_mask;
  414. }
  415. __raw_writel(l, reg);
  416. }
  417. static void _disable_gpio_irqbank(struct gpio_bank *bank, int gpio_mask)
  418. {
  419. void __iomem *reg = bank->base;
  420. u32 l;
  421. if (bank->regs->clr_irqenable) {
  422. reg += bank->regs->clr_irqenable;
  423. l = gpio_mask;
  424. } else {
  425. reg += bank->regs->irqenable;
  426. l = __raw_readl(reg);
  427. if (bank->regs->irqenable_inv)
  428. l |= gpio_mask;
  429. else
  430. l &= ~gpio_mask;
  431. }
  432. __raw_writel(l, reg);
  433. }
  434. static inline void _set_gpio_irqenable(struct gpio_bank *bank, int gpio, int enable)
  435. {
  436. _enable_gpio_irqbank(bank, GPIO_BIT(bank, gpio));
  437. }
  438. /*
  439. * Note that ENAWAKEUP needs to be enabled in GPIO_SYSCONFIG register.
  440. * 1510 does not seem to have a wake-up register. If JTAG is connected
  441. * to the target, system will wake up always on GPIO events. While
  442. * system is running all registered GPIO interrupts need to have wake-up
  443. * enabled. When system is suspended, only selected GPIO interrupts need
  444. * to have wake-up enabled.
  445. */
  446. static int _set_gpio_wakeup(struct gpio_bank *bank, int gpio, int enable)
  447. {
  448. u32 gpio_bit = GPIO_BIT(bank, gpio);
  449. unsigned long flags;
  450. if (bank->non_wakeup_gpios & gpio_bit) {
  451. dev_err(bank->dev,
  452. "Unable to modify wakeup on non-wakeup GPIO%d\n", gpio);
  453. return -EINVAL;
  454. }
  455. spin_lock_irqsave(&bank->lock, flags);
  456. if (enable)
  457. bank->suspend_wakeup |= gpio_bit;
  458. else
  459. bank->suspend_wakeup &= ~gpio_bit;
  460. spin_unlock_irqrestore(&bank->lock, flags);
  461. return 0;
  462. }
  463. static void _reset_gpio(struct gpio_bank *bank, int gpio)
  464. {
  465. _set_gpio_direction(bank, GPIO_INDEX(bank, gpio), 1);
  466. _set_gpio_irqenable(bank, gpio, 0);
  467. _clear_gpio_irqstatus(bank, gpio);
  468. _set_gpio_triggering(bank, GPIO_INDEX(bank, gpio), IRQ_TYPE_NONE);
  469. }
  470. /* Use disable_irq_wake() and enable_irq_wake() functions from drivers */
  471. static int gpio_wake_enable(struct irq_data *d, unsigned int enable)
  472. {
  473. unsigned int gpio = d->irq - IH_GPIO_BASE;
  474. struct gpio_bank *bank;
  475. int retval;
  476. bank = irq_data_get_irq_chip_data(d);
  477. retval = _set_gpio_wakeup(bank, gpio, enable);
  478. return retval;
  479. }
  480. static int omap_gpio_request(struct gpio_chip *chip, unsigned offset)
  481. {
  482. struct gpio_bank *bank = container_of(chip, struct gpio_bank, chip);
  483. unsigned long flags;
  484. spin_lock_irqsave(&bank->lock, flags);
  485. /* Set trigger to none. You need to enable the desired trigger with
  486. * request_irq() or set_irq_type().
  487. */
  488. _set_gpio_triggering(bank, offset, IRQ_TYPE_NONE);
  489. #ifdef CONFIG_ARCH_OMAP15XX
  490. if (bank->method == METHOD_GPIO_1510) {
  491. void __iomem *reg;
  492. /* Claim the pin for MPU */
  493. reg = bank->base + OMAP1510_GPIO_PIN_CONTROL;
  494. __raw_writel(__raw_readl(reg) | (1 << offset), reg);
  495. }
  496. #endif
  497. if (bank->regs->ctrl && !bank->mod_usage) {
  498. void __iomem *reg = bank->base + bank->regs->ctrl;
  499. u32 ctrl;
  500. ctrl = __raw_readl(reg);
  501. /* Module is enabled, clocks are not gated */
  502. ctrl &= ~GPIO_MOD_CTRL_BIT;
  503. __raw_writel(ctrl, reg);
  504. }
  505. bank->mod_usage |= 1 << offset;
  506. spin_unlock_irqrestore(&bank->lock, flags);
  507. return 0;
  508. }
  509. static void omap_gpio_free(struct gpio_chip *chip, unsigned offset)
  510. {
  511. struct gpio_bank *bank = container_of(chip, struct gpio_bank, chip);
  512. void __iomem *base = bank->base;
  513. unsigned long flags;
  514. spin_lock_irqsave(&bank->lock, flags);
  515. if (bank->regs->wkup_en)
  516. /* Disable wake-up during idle for dynamic tick */
  517. _gpio_rmw(base, bank->regs->wkup_en, 1 << offset, 0);
  518. bank->mod_usage &= ~(1 << offset);
  519. if (bank->regs->ctrl && !bank->mod_usage) {
  520. void __iomem *reg = bank->base + bank->regs->ctrl;
  521. u32 ctrl;
  522. ctrl = __raw_readl(reg);
  523. /* Module is disabled, clocks are gated */
  524. ctrl |= GPIO_MOD_CTRL_BIT;
  525. __raw_writel(ctrl, reg);
  526. }
  527. _reset_gpio(bank, bank->chip.base + offset);
  528. spin_unlock_irqrestore(&bank->lock, flags);
  529. }
  530. /*
  531. * We need to unmask the GPIO bank interrupt as soon as possible to
  532. * avoid missing GPIO interrupts for other lines in the bank.
  533. * Then we need to mask-read-clear-unmask the triggered GPIO lines
  534. * in the bank to avoid missing nested interrupts for a GPIO line.
  535. * If we wait to unmask individual GPIO lines in the bank after the
  536. * line's interrupt handler has been run, we may miss some nested
  537. * interrupts.
  538. */
  539. static void gpio_irq_handler(unsigned int irq, struct irq_desc *desc)
  540. {
  541. void __iomem *isr_reg = NULL;
  542. u32 isr;
  543. unsigned int gpio_irq, gpio_index;
  544. struct gpio_bank *bank;
  545. u32 retrigger = 0;
  546. int unmasked = 0;
  547. struct irq_chip *chip = irq_desc_get_chip(desc);
  548. chained_irq_enter(chip, desc);
  549. bank = irq_get_handler_data(irq);
  550. isr_reg = bank->base + bank->regs->irqstatus;
  551. if (WARN_ON(!isr_reg))
  552. goto exit;
  553. while(1) {
  554. u32 isr_saved, level_mask = 0;
  555. u32 enabled;
  556. enabled = _get_gpio_irqbank_mask(bank);
  557. isr_saved = isr = __raw_readl(isr_reg) & enabled;
  558. if (cpu_is_omap15xx() && (bank->method == METHOD_MPUIO))
  559. isr &= 0x0000ffff;
  560. if (bank->level_mask)
  561. level_mask = bank->level_mask & enabled;
  562. /* clear edge sensitive interrupts before handler(s) are
  563. called so that we don't miss any interrupt occurred while
  564. executing them */
  565. _disable_gpio_irqbank(bank, isr_saved & ~level_mask);
  566. _clear_gpio_irqbank(bank, isr_saved & ~level_mask);
  567. _enable_gpio_irqbank(bank, isr_saved & ~level_mask);
  568. /* if there is only edge sensitive GPIO pin interrupts
  569. configured, we could unmask GPIO bank interrupt immediately */
  570. if (!level_mask && !unmasked) {
  571. unmasked = 1;
  572. chained_irq_exit(chip, desc);
  573. }
  574. isr |= retrigger;
  575. retrigger = 0;
  576. if (!isr)
  577. break;
  578. gpio_irq = bank->virtual_irq_start;
  579. for (; isr != 0; isr >>= 1, gpio_irq++) {
  580. gpio_index = GPIO_INDEX(bank, irq_to_gpio(gpio_irq));
  581. if (!(isr & 1))
  582. continue;
  583. #ifdef CONFIG_ARCH_OMAP1
  584. /*
  585. * Some chips can't respond to both rising and falling
  586. * at the same time. If this irq was requested with
  587. * both flags, we need to flip the ICR data for the IRQ
  588. * to respond to the IRQ for the opposite direction.
  589. * This will be indicated in the bank toggle_mask.
  590. */
  591. if (bank->toggle_mask & (1 << gpio_index))
  592. _toggle_gpio_edge_triggering(bank, gpio_index);
  593. #endif
  594. generic_handle_irq(gpio_irq);
  595. }
  596. }
  597. /* if bank has any level sensitive GPIO pin interrupt
  598. configured, we must unmask the bank interrupt only after
  599. handler(s) are executed in order to avoid spurious bank
  600. interrupt */
  601. exit:
  602. if (!unmasked)
  603. chained_irq_exit(chip, desc);
  604. }
  605. static void gpio_irq_shutdown(struct irq_data *d)
  606. {
  607. unsigned int gpio = d->irq - IH_GPIO_BASE;
  608. struct gpio_bank *bank = irq_data_get_irq_chip_data(d);
  609. unsigned long flags;
  610. spin_lock_irqsave(&bank->lock, flags);
  611. _reset_gpio(bank, gpio);
  612. spin_unlock_irqrestore(&bank->lock, flags);
  613. }
  614. static void gpio_ack_irq(struct irq_data *d)
  615. {
  616. unsigned int gpio = d->irq - IH_GPIO_BASE;
  617. struct gpio_bank *bank = irq_data_get_irq_chip_data(d);
  618. _clear_gpio_irqstatus(bank, gpio);
  619. }
  620. static void gpio_mask_irq(struct irq_data *d)
  621. {
  622. unsigned int gpio = d->irq - IH_GPIO_BASE;
  623. struct gpio_bank *bank = irq_data_get_irq_chip_data(d);
  624. unsigned long flags;
  625. spin_lock_irqsave(&bank->lock, flags);
  626. _set_gpio_irqenable(bank, gpio, 0);
  627. _set_gpio_triggering(bank, GPIO_INDEX(bank, gpio), IRQ_TYPE_NONE);
  628. spin_unlock_irqrestore(&bank->lock, flags);
  629. }
  630. static void gpio_unmask_irq(struct irq_data *d)
  631. {
  632. unsigned int gpio = d->irq - IH_GPIO_BASE;
  633. struct gpio_bank *bank = irq_data_get_irq_chip_data(d);
  634. unsigned int irq_mask = GPIO_BIT(bank, gpio);
  635. u32 trigger = irqd_get_trigger_type(d);
  636. unsigned long flags;
  637. spin_lock_irqsave(&bank->lock, flags);
  638. if (trigger)
  639. _set_gpio_triggering(bank, GPIO_INDEX(bank, gpio), trigger);
  640. /* For level-triggered GPIOs, the clearing must be done after
  641. * the HW source is cleared, thus after the handler has run */
  642. if (bank->level_mask & irq_mask) {
  643. _set_gpio_irqenable(bank, gpio, 0);
  644. _clear_gpio_irqstatus(bank, gpio);
  645. }
  646. _set_gpio_irqenable(bank, gpio, 1);
  647. spin_unlock_irqrestore(&bank->lock, flags);
  648. }
  649. static struct irq_chip gpio_irq_chip = {
  650. .name = "GPIO",
  651. .irq_shutdown = gpio_irq_shutdown,
  652. .irq_ack = gpio_ack_irq,
  653. .irq_mask = gpio_mask_irq,
  654. .irq_unmask = gpio_unmask_irq,
  655. .irq_set_type = gpio_irq_type,
  656. .irq_set_wake = gpio_wake_enable,
  657. };
  658. /*---------------------------------------------------------------------*/
  659. #ifdef CONFIG_ARCH_OMAP1
  660. #define bank_is_mpuio(bank) ((bank)->method == METHOD_MPUIO)
  661. #ifdef CONFIG_ARCH_OMAP16XX
  662. #include <linux/platform_device.h>
  663. static int omap_mpuio_suspend_noirq(struct device *dev)
  664. {
  665. struct platform_device *pdev = to_platform_device(dev);
  666. struct gpio_bank *bank = platform_get_drvdata(pdev);
  667. void __iomem *mask_reg = bank->base +
  668. OMAP_MPUIO_GPIO_MASKIT / bank->stride;
  669. unsigned long flags;
  670. spin_lock_irqsave(&bank->lock, flags);
  671. bank->saved_wakeup = __raw_readl(mask_reg);
  672. __raw_writel(0xffff & ~bank->suspend_wakeup, mask_reg);
  673. spin_unlock_irqrestore(&bank->lock, flags);
  674. return 0;
  675. }
  676. static int omap_mpuio_resume_noirq(struct device *dev)
  677. {
  678. struct platform_device *pdev = to_platform_device(dev);
  679. struct gpio_bank *bank = platform_get_drvdata(pdev);
  680. void __iomem *mask_reg = bank->base +
  681. OMAP_MPUIO_GPIO_MASKIT / bank->stride;
  682. unsigned long flags;
  683. spin_lock_irqsave(&bank->lock, flags);
  684. __raw_writel(bank->saved_wakeup, mask_reg);
  685. spin_unlock_irqrestore(&bank->lock, flags);
  686. return 0;
  687. }
  688. static const struct dev_pm_ops omap_mpuio_dev_pm_ops = {
  689. .suspend_noirq = omap_mpuio_suspend_noirq,
  690. .resume_noirq = omap_mpuio_resume_noirq,
  691. };
  692. /* use platform_driver for this. */
  693. static struct platform_driver omap_mpuio_driver = {
  694. .driver = {
  695. .name = "mpuio",
  696. .pm = &omap_mpuio_dev_pm_ops,
  697. },
  698. };
  699. static struct platform_device omap_mpuio_device = {
  700. .name = "mpuio",
  701. .id = -1,
  702. .dev = {
  703. .driver = &omap_mpuio_driver.driver,
  704. }
  705. /* could list the /proc/iomem resources */
  706. };
  707. static inline void mpuio_init(struct gpio_bank *bank)
  708. {
  709. platform_set_drvdata(&omap_mpuio_device, bank);
  710. if (platform_driver_register(&omap_mpuio_driver) == 0)
  711. (void) platform_device_register(&omap_mpuio_device);
  712. }
  713. #else
  714. static inline void mpuio_init(struct gpio_bank *bank) {}
  715. #endif /* 16xx */
  716. #else
  717. #define bank_is_mpuio(bank) 0
  718. static inline void mpuio_init(struct gpio_bank *bank) {}
  719. #endif
  720. /*---------------------------------------------------------------------*/
  721. /* REVISIT these are stupid implementations! replace by ones that
  722. * don't switch on METHOD_* and which mostly avoid spinlocks
  723. */
  724. static int gpio_input(struct gpio_chip *chip, unsigned offset)
  725. {
  726. struct gpio_bank *bank;
  727. unsigned long flags;
  728. bank = container_of(chip, struct gpio_bank, chip);
  729. spin_lock_irqsave(&bank->lock, flags);
  730. _set_gpio_direction(bank, offset, 1);
  731. spin_unlock_irqrestore(&bank->lock, flags);
  732. return 0;
  733. }
  734. static int gpio_is_input(struct gpio_bank *bank, int mask)
  735. {
  736. void __iomem *reg = bank->base + bank->regs->direction;
  737. return __raw_readl(reg) & mask;
  738. }
  739. static int gpio_get(struct gpio_chip *chip, unsigned offset)
  740. {
  741. struct gpio_bank *bank;
  742. void __iomem *reg;
  743. int gpio;
  744. u32 mask;
  745. gpio = chip->base + offset;
  746. bank = container_of(chip, struct gpio_bank, chip);
  747. reg = bank->base;
  748. mask = GPIO_BIT(bank, gpio);
  749. if (gpio_is_input(bank, mask))
  750. return _get_gpio_datain(bank, gpio);
  751. else
  752. return _get_gpio_dataout(bank, gpio);
  753. }
  754. static int gpio_output(struct gpio_chip *chip, unsigned offset, int value)
  755. {
  756. struct gpio_bank *bank;
  757. unsigned long flags;
  758. bank = container_of(chip, struct gpio_bank, chip);
  759. spin_lock_irqsave(&bank->lock, flags);
  760. bank->set_dataout(bank, offset, value);
  761. _set_gpio_direction(bank, offset, 0);
  762. spin_unlock_irqrestore(&bank->lock, flags);
  763. return 0;
  764. }
  765. static int gpio_debounce(struct gpio_chip *chip, unsigned offset,
  766. unsigned debounce)
  767. {
  768. struct gpio_bank *bank;
  769. unsigned long flags;
  770. bank = container_of(chip, struct gpio_bank, chip);
  771. if (!bank->dbck) {
  772. bank->dbck = clk_get(bank->dev, "dbclk");
  773. if (IS_ERR(bank->dbck))
  774. dev_err(bank->dev, "Could not get gpio dbck\n");
  775. }
  776. spin_lock_irqsave(&bank->lock, flags);
  777. _set_gpio_debounce(bank, offset, debounce);
  778. spin_unlock_irqrestore(&bank->lock, flags);
  779. return 0;
  780. }
  781. static void gpio_set(struct gpio_chip *chip, unsigned offset, int value)
  782. {
  783. struct gpio_bank *bank;
  784. unsigned long flags;
  785. bank = container_of(chip, struct gpio_bank, chip);
  786. spin_lock_irqsave(&bank->lock, flags);
  787. bank->set_dataout(bank, offset, value);
  788. spin_unlock_irqrestore(&bank->lock, flags);
  789. }
  790. static int gpio_2irq(struct gpio_chip *chip, unsigned offset)
  791. {
  792. struct gpio_bank *bank;
  793. bank = container_of(chip, struct gpio_bank, chip);
  794. return bank->virtual_irq_start + offset;
  795. }
  796. /*---------------------------------------------------------------------*/
  797. static void __init omap_gpio_show_rev(struct gpio_bank *bank)
  798. {
  799. static bool called;
  800. u32 rev;
  801. if (called || bank->regs->revision == USHRT_MAX)
  802. return;
  803. rev = __raw_readw(bank->base + bank->regs->revision);
  804. pr_info("OMAP GPIO hardware version %d.%d\n",
  805. (rev >> 4) & 0x0f, rev & 0x0f);
  806. called = true;
  807. }
  808. /* This lock class tells lockdep that GPIO irqs are in a different
  809. * category than their parents, so it won't report false recursion.
  810. */
  811. static struct lock_class_key gpio_lock_class;
  812. /* TODO: Cleanup cpu_is_* checks */
  813. static void omap_gpio_mod_init(struct gpio_bank *bank)
  814. {
  815. if (cpu_class_is_omap2()) {
  816. if (cpu_is_omap44xx()) {
  817. __raw_writel(0xffffffff, bank->base +
  818. OMAP4_GPIO_IRQSTATUSCLR0);
  819. __raw_writel(0x00000000, bank->base +
  820. OMAP4_GPIO_DEBOUNCENABLE);
  821. /* Initialize interface clk ungated, module enabled */
  822. __raw_writel(0, bank->base + OMAP4_GPIO_CTRL);
  823. } else if (cpu_is_omap34xx()) {
  824. __raw_writel(0x00000000, bank->base +
  825. OMAP24XX_GPIO_IRQENABLE1);
  826. __raw_writel(0xffffffff, bank->base +
  827. OMAP24XX_GPIO_IRQSTATUS1);
  828. __raw_writel(0x00000000, bank->base +
  829. OMAP24XX_GPIO_DEBOUNCE_EN);
  830. /* Initialize interface clk ungated, module enabled */
  831. __raw_writel(0, bank->base + OMAP24XX_GPIO_CTRL);
  832. }
  833. } else if (cpu_class_is_omap1()) {
  834. if (bank_is_mpuio(bank)) {
  835. __raw_writew(0xffff, bank->base +
  836. OMAP_MPUIO_GPIO_MASKIT / bank->stride);
  837. mpuio_init(bank);
  838. }
  839. if (cpu_is_omap15xx() && bank->method == METHOD_GPIO_1510) {
  840. __raw_writew(0xffff, bank->base
  841. + OMAP1510_GPIO_INT_MASK);
  842. __raw_writew(0x0000, bank->base
  843. + OMAP1510_GPIO_INT_STATUS);
  844. }
  845. if (cpu_is_omap16xx() && bank->method == METHOD_GPIO_1610) {
  846. __raw_writew(0x0000, bank->base
  847. + OMAP1610_GPIO_IRQENABLE1);
  848. __raw_writew(0xffff, bank->base
  849. + OMAP1610_GPIO_IRQSTATUS1);
  850. __raw_writew(0x0014, bank->base
  851. + OMAP1610_GPIO_SYSCONFIG);
  852. /*
  853. * Enable system clock for GPIO module.
  854. * The CAM_CLK_CTRL *is* really the right place.
  855. */
  856. omap_writel(omap_readl(ULPD_CAM_CLK_CTRL) | 0x04,
  857. ULPD_CAM_CLK_CTRL);
  858. }
  859. if (cpu_is_omap7xx() && bank->method == METHOD_GPIO_7XX) {
  860. __raw_writel(0xffffffff, bank->base
  861. + OMAP7XX_GPIO_INT_MASK);
  862. __raw_writel(0x00000000, bank->base
  863. + OMAP7XX_GPIO_INT_STATUS);
  864. }
  865. }
  866. }
  867. static __init void
  868. omap_mpuio_alloc_gc(struct gpio_bank *bank, unsigned int irq_start,
  869. unsigned int num)
  870. {
  871. struct irq_chip_generic *gc;
  872. struct irq_chip_type *ct;
  873. gc = irq_alloc_generic_chip("MPUIO", 1, irq_start, bank->base,
  874. handle_simple_irq);
  875. if (!gc) {
  876. dev_err(bank->dev, "Memory alloc failed for gc\n");
  877. return;
  878. }
  879. ct = gc->chip_types;
  880. /* NOTE: No ack required, reading IRQ status clears it. */
  881. ct->chip.irq_mask = irq_gc_mask_set_bit;
  882. ct->chip.irq_unmask = irq_gc_mask_clr_bit;
  883. ct->chip.irq_set_type = gpio_irq_type;
  884. if (bank->regs->wkup_en)
  885. ct->chip.irq_set_wake = gpio_wake_enable,
  886. ct->regs.mask = OMAP_MPUIO_GPIO_INT / bank->stride;
  887. irq_setup_generic_chip(gc, IRQ_MSK(num), IRQ_GC_INIT_MASK_CACHE,
  888. IRQ_NOREQUEST | IRQ_NOPROBE, 0);
  889. }
  890. static void __devinit omap_gpio_chip_init(struct gpio_bank *bank)
  891. {
  892. int j;
  893. static int gpio;
  894. bank->mod_usage = 0;
  895. /*
  896. * REVISIT eventually switch from OMAP-specific gpio structs
  897. * over to the generic ones
  898. */
  899. bank->chip.request = omap_gpio_request;
  900. bank->chip.free = omap_gpio_free;
  901. bank->chip.direction_input = gpio_input;
  902. bank->chip.get = gpio_get;
  903. bank->chip.direction_output = gpio_output;
  904. bank->chip.set_debounce = gpio_debounce;
  905. bank->chip.set = gpio_set;
  906. bank->chip.to_irq = gpio_2irq;
  907. if (bank_is_mpuio(bank)) {
  908. bank->chip.label = "mpuio";
  909. #ifdef CONFIG_ARCH_OMAP16XX
  910. if (bank->regs->wkup_en)
  911. bank->chip.dev = &omap_mpuio_device.dev;
  912. #endif
  913. bank->chip.base = OMAP_MPUIO(0);
  914. } else {
  915. bank->chip.label = "gpio";
  916. bank->chip.base = gpio;
  917. gpio += bank->width;
  918. }
  919. bank->chip.ngpio = bank->width;
  920. gpiochip_add(&bank->chip);
  921. for (j = bank->virtual_irq_start;
  922. j < bank->virtual_irq_start + bank->width; j++) {
  923. irq_set_lockdep_class(j, &gpio_lock_class);
  924. irq_set_chip_data(j, bank);
  925. if (bank_is_mpuio(bank)) {
  926. omap_mpuio_alloc_gc(bank, j, bank->width);
  927. } else {
  928. irq_set_chip(j, &gpio_irq_chip);
  929. irq_set_handler(j, handle_simple_irq);
  930. set_irq_flags(j, IRQF_VALID);
  931. }
  932. }
  933. irq_set_chained_handler(bank->irq, gpio_irq_handler);
  934. irq_set_handler_data(bank->irq, bank);
  935. }
  936. static int __devinit omap_gpio_probe(struct platform_device *pdev)
  937. {
  938. struct omap_gpio_platform_data *pdata;
  939. struct resource *res;
  940. struct gpio_bank *bank;
  941. int ret = 0;
  942. if (!pdev->dev.platform_data) {
  943. ret = -EINVAL;
  944. goto err_exit;
  945. }
  946. bank = kzalloc(sizeof(struct gpio_bank), GFP_KERNEL);
  947. if (!bank) {
  948. dev_err(&pdev->dev, "Memory alloc failed for gpio_bank\n");
  949. ret = -ENOMEM;
  950. goto err_exit;
  951. }
  952. res = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
  953. if (unlikely(!res)) {
  954. dev_err(&pdev->dev, "GPIO Bank %i Invalid IRQ resource\n",
  955. pdev->id);
  956. ret = -ENODEV;
  957. goto err_free;
  958. }
  959. bank->irq = res->start;
  960. bank->id = pdev->id;
  961. pdata = pdev->dev.platform_data;
  962. bank->virtual_irq_start = pdata->virtual_irq_start;
  963. bank->method = pdata->bank_type;
  964. bank->dev = &pdev->dev;
  965. bank->dbck_flag = pdata->dbck_flag;
  966. bank->stride = pdata->bank_stride;
  967. bank->width = pdata->bank_width;
  968. bank->non_wakeup_gpios = pdata->non_wakeup_gpios;
  969. bank->loses_context = pdata->loses_context;
  970. bank->get_context_loss_count = pdata->get_context_loss_count;
  971. bank->regs = pdata->regs;
  972. if (bank->regs->set_dataout && bank->regs->clr_dataout)
  973. bank->set_dataout = _set_gpio_dataout_reg;
  974. else
  975. bank->set_dataout = _set_gpio_dataout_mask;
  976. spin_lock_init(&bank->lock);
  977. /* Static mapping, never released */
  978. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  979. if (unlikely(!res)) {
  980. dev_err(&pdev->dev, "GPIO Bank %i Invalid mem resource\n",
  981. pdev->id);
  982. ret = -ENODEV;
  983. goto err_free;
  984. }
  985. bank->base = ioremap(res->start, resource_size(res));
  986. if (!bank->base) {
  987. dev_err(&pdev->dev, "Could not ioremap gpio bank%i\n",
  988. pdev->id);
  989. ret = -ENOMEM;
  990. goto err_free;
  991. }
  992. pm_runtime_enable(bank->dev);
  993. pm_runtime_get_sync(bank->dev);
  994. omap_gpio_mod_init(bank);
  995. omap_gpio_chip_init(bank);
  996. omap_gpio_show_rev(bank);
  997. list_add_tail(&bank->node, &omap_gpio_list);
  998. return ret;
  999. err_free:
  1000. kfree(bank);
  1001. err_exit:
  1002. return ret;
  1003. }
  1004. static int omap_gpio_suspend(void)
  1005. {
  1006. struct gpio_bank *bank;
  1007. list_for_each_entry(bank, &omap_gpio_list, node) {
  1008. void __iomem *base = bank->base;
  1009. void __iomem *wake_status;
  1010. unsigned long flags;
  1011. if (!bank->regs->wkup_en)
  1012. return 0;
  1013. wake_status = bank->base + bank->regs->wkup_en;
  1014. spin_lock_irqsave(&bank->lock, flags);
  1015. bank->saved_wakeup = __raw_readl(wake_status);
  1016. _gpio_rmw(base, bank->regs->wkup_en, 0xffffffff, 0);
  1017. _gpio_rmw(base, bank->regs->wkup_en, bank->suspend_wakeup, 1);
  1018. spin_unlock_irqrestore(&bank->lock, flags);
  1019. }
  1020. return 0;
  1021. }
  1022. static void omap_gpio_resume(void)
  1023. {
  1024. struct gpio_bank *bank;
  1025. list_for_each_entry(bank, &omap_gpio_list, node) {
  1026. void __iomem *base = bank->base;
  1027. unsigned long flags;
  1028. if (!bank->regs->wkup_en)
  1029. return;
  1030. spin_lock_irqsave(&bank->lock, flags);
  1031. _gpio_rmw(base, bank->regs->wkup_en, 0xffffffff, 0);
  1032. _gpio_rmw(base, bank->regs->wkup_en, bank->saved_wakeup, 1);
  1033. spin_unlock_irqrestore(&bank->lock, flags);
  1034. }
  1035. }
  1036. static struct syscore_ops omap_gpio_syscore_ops = {
  1037. .suspend = omap_gpio_suspend,
  1038. .resume = omap_gpio_resume,
  1039. };
  1040. #ifdef CONFIG_ARCH_OMAP2PLUS
  1041. static void omap_gpio_save_context(struct gpio_bank *bank);
  1042. static void omap_gpio_restore_context(struct gpio_bank *bank);
  1043. void omap2_gpio_prepare_for_idle(int off_mode)
  1044. {
  1045. struct gpio_bank *bank;
  1046. list_for_each_entry(bank, &omap_gpio_list, node) {
  1047. u32 l1 = 0, l2 = 0;
  1048. int j;
  1049. if (!bank->loses_context)
  1050. continue;
  1051. for (j = 0; j < hweight_long(bank->dbck_enable_mask); j++)
  1052. clk_disable(bank->dbck);
  1053. if (!off_mode)
  1054. continue;
  1055. /* If going to OFF, remove triggering for all
  1056. * non-wakeup GPIOs. Otherwise spurious IRQs will be
  1057. * generated. See OMAP2420 Errata item 1.101. */
  1058. if (!(bank->enabled_non_wakeup_gpios))
  1059. goto save_gpio_context;
  1060. bank->saved_datain = __raw_readl(bank->base +
  1061. bank->regs->datain);
  1062. l1 = __raw_readl(bank->base + bank->regs->fallingdetect);
  1063. l2 = __raw_readl(bank->base + bank->regs->risingdetect);
  1064. bank->saved_fallingdetect = l1;
  1065. bank->saved_risingdetect = l2;
  1066. l1 &= ~bank->enabled_non_wakeup_gpios;
  1067. l2 &= ~bank->enabled_non_wakeup_gpios;
  1068. __raw_writel(l1, bank->base + bank->regs->fallingdetect);
  1069. __raw_writel(l2, bank->base + bank->regs->risingdetect);
  1070. save_gpio_context:
  1071. if (bank->get_context_loss_count)
  1072. bank->context_loss_count =
  1073. bank->get_context_loss_count(bank->dev);
  1074. omap_gpio_save_context(bank);
  1075. }
  1076. }
  1077. void omap2_gpio_resume_after_idle(void)
  1078. {
  1079. struct gpio_bank *bank;
  1080. list_for_each_entry(bank, &omap_gpio_list, node) {
  1081. int context_lost_cnt_after;
  1082. u32 l = 0, gen, gen0, gen1;
  1083. int j;
  1084. if (!bank->loses_context)
  1085. continue;
  1086. for (j = 0; j < hweight_long(bank->dbck_enable_mask); j++)
  1087. clk_enable(bank->dbck);
  1088. if (bank->get_context_loss_count) {
  1089. context_lost_cnt_after =
  1090. bank->get_context_loss_count(bank->dev);
  1091. if (context_lost_cnt_after != bank->context_loss_count
  1092. || !context_lost_cnt_after)
  1093. omap_gpio_restore_context(bank);
  1094. }
  1095. if (!(bank->enabled_non_wakeup_gpios))
  1096. continue;
  1097. __raw_writel(bank->saved_fallingdetect,
  1098. bank->base + bank->regs->fallingdetect);
  1099. __raw_writel(bank->saved_risingdetect,
  1100. bank->base + bank->regs->risingdetect);
  1101. l = __raw_readl(bank->base + bank->regs->datain);
  1102. /* Check if any of the non-wakeup interrupt GPIOs have changed
  1103. * state. If so, generate an IRQ by software. This is
  1104. * horribly racy, but it's the best we can do to work around
  1105. * this silicon bug. */
  1106. l ^= bank->saved_datain;
  1107. l &= bank->enabled_non_wakeup_gpios;
  1108. /*
  1109. * No need to generate IRQs for the rising edge for gpio IRQs
  1110. * configured with falling edge only; and vice versa.
  1111. */
  1112. gen0 = l & bank->saved_fallingdetect;
  1113. gen0 &= bank->saved_datain;
  1114. gen1 = l & bank->saved_risingdetect;
  1115. gen1 &= ~(bank->saved_datain);
  1116. /* FIXME: Consider GPIO IRQs with level detections properly! */
  1117. gen = l & (~(bank->saved_fallingdetect) &
  1118. ~(bank->saved_risingdetect));
  1119. /* Consider all GPIO IRQs needed to be updated */
  1120. gen |= gen0 | gen1;
  1121. if (gen) {
  1122. u32 old0, old1;
  1123. old0 = __raw_readl(bank->base +
  1124. bank->regs->leveldetect0);
  1125. old1 = __raw_readl(bank->base +
  1126. bank->regs->leveldetect1);
  1127. if (cpu_is_omap24xx() || cpu_is_omap34xx()) {
  1128. old0 |= gen;
  1129. old1 |= gen;
  1130. }
  1131. if (cpu_is_omap44xx()) {
  1132. old0 |= l;
  1133. old1 |= l;
  1134. }
  1135. __raw_writel(old0, bank->base +
  1136. bank->regs->leveldetect0);
  1137. __raw_writel(old1, bank->base +
  1138. bank->regs->leveldetect1);
  1139. }
  1140. }
  1141. }
  1142. static void omap_gpio_save_context(struct gpio_bank *bank)
  1143. {
  1144. bank->context.irqenable1 =
  1145. __raw_readl(bank->base + bank->regs->irqenable);
  1146. bank->context.irqenable2 =
  1147. __raw_readl(bank->base + bank->regs->irqenable2);
  1148. bank->context.wake_en =
  1149. __raw_readl(bank->base + bank->regs->wkup_en);
  1150. bank->context.ctrl = __raw_readl(bank->base + bank->regs->ctrl);
  1151. bank->context.oe = __raw_readl(bank->base + bank->regs->direction);
  1152. bank->context.leveldetect0 =
  1153. __raw_readl(bank->base + bank->regs->leveldetect0);
  1154. bank->context.leveldetect1 =
  1155. __raw_readl(bank->base + bank->regs->leveldetect1);
  1156. bank->context.risingdetect =
  1157. __raw_readl(bank->base + bank->regs->risingdetect);
  1158. bank->context.fallingdetect =
  1159. __raw_readl(bank->base + bank->regs->fallingdetect);
  1160. bank->context.dataout = __raw_readl(bank->base + bank->regs->dataout);
  1161. }
  1162. static void omap_gpio_restore_context(struct gpio_bank *bank)
  1163. {
  1164. __raw_writel(bank->context.irqenable1,
  1165. bank->base + bank->regs->irqenable);
  1166. __raw_writel(bank->context.irqenable2,
  1167. bank->base + bank->regs->irqenable2);
  1168. __raw_writel(bank->context.wake_en,
  1169. bank->base + bank->regs->wkup_en);
  1170. __raw_writel(bank->context.ctrl, bank->base + bank->regs->ctrl);
  1171. __raw_writel(bank->context.oe, bank->base + bank->regs->direction);
  1172. __raw_writel(bank->context.leveldetect0,
  1173. bank->base + bank->regs->leveldetect0);
  1174. __raw_writel(bank->context.leveldetect1,
  1175. bank->base + bank->regs->leveldetect1);
  1176. __raw_writel(bank->context.risingdetect,
  1177. bank->base + bank->regs->risingdetect);
  1178. __raw_writel(bank->context.fallingdetect,
  1179. bank->base + bank->regs->fallingdetect);
  1180. __raw_writel(bank->context.dataout, bank->base + bank->regs->dataout);
  1181. }
  1182. #endif
  1183. static struct platform_driver omap_gpio_driver = {
  1184. .probe = omap_gpio_probe,
  1185. .driver = {
  1186. .name = "omap_gpio",
  1187. },
  1188. };
  1189. /*
  1190. * gpio driver register needs to be done before
  1191. * machine_init functions access gpio APIs.
  1192. * Hence omap_gpio_drv_reg() is a postcore_initcall.
  1193. */
  1194. static int __init omap_gpio_drv_reg(void)
  1195. {
  1196. return platform_driver_register(&omap_gpio_driver);
  1197. }
  1198. postcore_initcall(omap_gpio_drv_reg);
  1199. static int __init omap_gpio_sysinit(void)
  1200. {
  1201. #if defined(CONFIG_ARCH_OMAP16XX) || defined(CONFIG_ARCH_OMAP2PLUS)
  1202. if (cpu_is_omap16xx() || cpu_class_is_omap2())
  1203. register_syscore_ops(&omap_gpio_syscore_ops);
  1204. #endif
  1205. return 0;
  1206. }
  1207. arch_initcall(omap_gpio_sysinit);