intel_ringbuffer.c 76 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832
  1. /*
  2. * Copyright © 2008-2010 Intel Corporation
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
  21. * IN THE SOFTWARE.
  22. *
  23. * Authors:
  24. * Eric Anholt <eric@anholt.net>
  25. * Zou Nan hai <nanhai.zou@intel.com>
  26. * Xiang Hai hao<haihao.xiang@intel.com>
  27. *
  28. */
  29. #include <linux/log2.h>
  30. #include <drm/drmP.h>
  31. #include "i915_drv.h"
  32. #include <drm/i915_drm.h>
  33. #include "i915_trace.h"
  34. #include "intel_drv.h"
  35. /* Rough estimate of the typical request size, performing a flush,
  36. * set-context and then emitting the batch.
  37. */
  38. #define LEGACY_REQUEST_SIZE 200
  39. int __intel_ring_space(int head, int tail, int size)
  40. {
  41. int space = head - tail;
  42. if (space <= 0)
  43. space += size;
  44. return space - I915_RING_FREE_SPACE;
  45. }
  46. void intel_ring_update_space(struct intel_ring *ring)
  47. {
  48. if (ring->last_retired_head != -1) {
  49. ring->head = ring->last_retired_head;
  50. ring->last_retired_head = -1;
  51. }
  52. ring->space = __intel_ring_space(ring->head & HEAD_ADDR,
  53. ring->tail, ring->size);
  54. }
  55. static int
  56. gen2_render_ring_flush(struct drm_i915_gem_request *req, u32 mode)
  57. {
  58. struct intel_ring *ring = req->ring;
  59. u32 cmd;
  60. int ret;
  61. cmd = MI_FLUSH;
  62. if (mode & EMIT_INVALIDATE)
  63. cmd |= MI_READ_FLUSH;
  64. ret = intel_ring_begin(req, 2);
  65. if (ret)
  66. return ret;
  67. intel_ring_emit(ring, cmd);
  68. intel_ring_emit(ring, MI_NOOP);
  69. intel_ring_advance(ring);
  70. return 0;
  71. }
  72. static int
  73. gen4_render_ring_flush(struct drm_i915_gem_request *req, u32 mode)
  74. {
  75. struct intel_ring *ring = req->ring;
  76. u32 cmd;
  77. int ret;
  78. /*
  79. * read/write caches:
  80. *
  81. * I915_GEM_DOMAIN_RENDER is always invalidated, but is
  82. * only flushed if MI_NO_WRITE_FLUSH is unset. On 965, it is
  83. * also flushed at 2d versus 3d pipeline switches.
  84. *
  85. * read-only caches:
  86. *
  87. * I915_GEM_DOMAIN_SAMPLER is flushed on pre-965 if
  88. * MI_READ_FLUSH is set, and is always flushed on 965.
  89. *
  90. * I915_GEM_DOMAIN_COMMAND may not exist?
  91. *
  92. * I915_GEM_DOMAIN_INSTRUCTION, which exists on 965, is
  93. * invalidated when MI_EXE_FLUSH is set.
  94. *
  95. * I915_GEM_DOMAIN_VERTEX, which exists on 965, is
  96. * invalidated with every MI_FLUSH.
  97. *
  98. * TLBs:
  99. *
  100. * On 965, TLBs associated with I915_GEM_DOMAIN_COMMAND
  101. * and I915_GEM_DOMAIN_CPU in are invalidated at PTE write and
  102. * I915_GEM_DOMAIN_RENDER and I915_GEM_DOMAIN_SAMPLER
  103. * are flushed at any MI_FLUSH.
  104. */
  105. cmd = MI_FLUSH;
  106. if (mode & EMIT_INVALIDATE) {
  107. cmd |= MI_EXE_FLUSH;
  108. if (IS_G4X(req->i915) || IS_GEN5(req->i915))
  109. cmd |= MI_INVALIDATE_ISP;
  110. }
  111. ret = intel_ring_begin(req, 2);
  112. if (ret)
  113. return ret;
  114. intel_ring_emit(ring, cmd);
  115. intel_ring_emit(ring, MI_NOOP);
  116. intel_ring_advance(ring);
  117. return 0;
  118. }
  119. /**
  120. * Emits a PIPE_CONTROL with a non-zero post-sync operation, for
  121. * implementing two workarounds on gen6. From section 1.4.7.1
  122. * "PIPE_CONTROL" of the Sandy Bridge PRM volume 2 part 1:
  123. *
  124. * [DevSNB-C+{W/A}] Before any depth stall flush (including those
  125. * produced by non-pipelined state commands), software needs to first
  126. * send a PIPE_CONTROL with no bits set except Post-Sync Operation !=
  127. * 0.
  128. *
  129. * [Dev-SNB{W/A}]: Before a PIPE_CONTROL with Write Cache Flush Enable
  130. * =1, a PIPE_CONTROL with any non-zero post-sync-op is required.
  131. *
  132. * And the workaround for these two requires this workaround first:
  133. *
  134. * [Dev-SNB{W/A}]: Pipe-control with CS-stall bit set must be sent
  135. * BEFORE the pipe-control with a post-sync op and no write-cache
  136. * flushes.
  137. *
  138. * And this last workaround is tricky because of the requirements on
  139. * that bit. From section 1.4.7.2.3 "Stall" of the Sandy Bridge PRM
  140. * volume 2 part 1:
  141. *
  142. * "1 of the following must also be set:
  143. * - Render Target Cache Flush Enable ([12] of DW1)
  144. * - Depth Cache Flush Enable ([0] of DW1)
  145. * - Stall at Pixel Scoreboard ([1] of DW1)
  146. * - Depth Stall ([13] of DW1)
  147. * - Post-Sync Operation ([13] of DW1)
  148. * - Notify Enable ([8] of DW1)"
  149. *
  150. * The cache flushes require the workaround flush that triggered this
  151. * one, so we can't use it. Depth stall would trigger the same.
  152. * Post-sync nonzero is what triggered this second workaround, so we
  153. * can't use that one either. Notify enable is IRQs, which aren't
  154. * really our business. That leaves only stall at scoreboard.
  155. */
  156. static int
  157. intel_emit_post_sync_nonzero_flush(struct drm_i915_gem_request *req)
  158. {
  159. struct intel_ring *ring = req->ring;
  160. u32 scratch_addr =
  161. req->engine->scratch->node.start + 2 * CACHELINE_BYTES;
  162. int ret;
  163. ret = intel_ring_begin(req, 6);
  164. if (ret)
  165. return ret;
  166. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
  167. intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
  168. PIPE_CONTROL_STALL_AT_SCOREBOARD);
  169. intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT);
  170. intel_ring_emit(ring, 0); /* low dword */
  171. intel_ring_emit(ring, 0); /* high dword */
  172. intel_ring_emit(ring, MI_NOOP);
  173. intel_ring_advance(ring);
  174. ret = intel_ring_begin(req, 6);
  175. if (ret)
  176. return ret;
  177. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
  178. intel_ring_emit(ring, PIPE_CONTROL_QW_WRITE);
  179. intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT);
  180. intel_ring_emit(ring, 0);
  181. intel_ring_emit(ring, 0);
  182. intel_ring_emit(ring, MI_NOOP);
  183. intel_ring_advance(ring);
  184. return 0;
  185. }
  186. static int
  187. gen6_render_ring_flush(struct drm_i915_gem_request *req, u32 mode)
  188. {
  189. struct intel_ring *ring = req->ring;
  190. u32 scratch_addr =
  191. req->engine->scratch->node.start + 2 * CACHELINE_BYTES;
  192. u32 flags = 0;
  193. int ret;
  194. /* Force SNB workarounds for PIPE_CONTROL flushes */
  195. ret = intel_emit_post_sync_nonzero_flush(req);
  196. if (ret)
  197. return ret;
  198. /* Just flush everything. Experiments have shown that reducing the
  199. * number of bits based on the write domains has little performance
  200. * impact.
  201. */
  202. if (mode & EMIT_FLUSH) {
  203. flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
  204. flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
  205. /*
  206. * Ensure that any following seqno writes only happen
  207. * when the render cache is indeed flushed.
  208. */
  209. flags |= PIPE_CONTROL_CS_STALL;
  210. }
  211. if (mode & EMIT_INVALIDATE) {
  212. flags |= PIPE_CONTROL_TLB_INVALIDATE;
  213. flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
  214. flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
  215. flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
  216. flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
  217. flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
  218. /*
  219. * TLB invalidate requires a post-sync write.
  220. */
  221. flags |= PIPE_CONTROL_QW_WRITE | PIPE_CONTROL_CS_STALL;
  222. }
  223. ret = intel_ring_begin(req, 4);
  224. if (ret)
  225. return ret;
  226. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
  227. intel_ring_emit(ring, flags);
  228. intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT);
  229. intel_ring_emit(ring, 0);
  230. intel_ring_advance(ring);
  231. return 0;
  232. }
  233. static int
  234. gen7_render_ring_cs_stall_wa(struct drm_i915_gem_request *req)
  235. {
  236. struct intel_ring *ring = req->ring;
  237. int ret;
  238. ret = intel_ring_begin(req, 4);
  239. if (ret)
  240. return ret;
  241. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
  242. intel_ring_emit(ring,
  243. PIPE_CONTROL_CS_STALL |
  244. PIPE_CONTROL_STALL_AT_SCOREBOARD);
  245. intel_ring_emit(ring, 0);
  246. intel_ring_emit(ring, 0);
  247. intel_ring_advance(ring);
  248. return 0;
  249. }
  250. static int
  251. gen7_render_ring_flush(struct drm_i915_gem_request *req, u32 mode)
  252. {
  253. struct intel_ring *ring = req->ring;
  254. u32 scratch_addr =
  255. req->engine->scratch->node.start + 2 * CACHELINE_BYTES;
  256. u32 flags = 0;
  257. int ret;
  258. /*
  259. * Ensure that any following seqno writes only happen when the render
  260. * cache is indeed flushed.
  261. *
  262. * Workaround: 4th PIPE_CONTROL command (except the ones with only
  263. * read-cache invalidate bits set) must have the CS_STALL bit set. We
  264. * don't try to be clever and just set it unconditionally.
  265. */
  266. flags |= PIPE_CONTROL_CS_STALL;
  267. /* Just flush everything. Experiments have shown that reducing the
  268. * number of bits based on the write domains has little performance
  269. * impact.
  270. */
  271. if (mode & EMIT_FLUSH) {
  272. flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
  273. flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
  274. flags |= PIPE_CONTROL_DC_FLUSH_ENABLE;
  275. flags |= PIPE_CONTROL_FLUSH_ENABLE;
  276. }
  277. if (mode & EMIT_INVALIDATE) {
  278. flags |= PIPE_CONTROL_TLB_INVALIDATE;
  279. flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
  280. flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
  281. flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
  282. flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
  283. flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
  284. flags |= PIPE_CONTROL_MEDIA_STATE_CLEAR;
  285. /*
  286. * TLB invalidate requires a post-sync write.
  287. */
  288. flags |= PIPE_CONTROL_QW_WRITE;
  289. flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
  290. flags |= PIPE_CONTROL_STALL_AT_SCOREBOARD;
  291. /* Workaround: we must issue a pipe_control with CS-stall bit
  292. * set before a pipe_control command that has the state cache
  293. * invalidate bit set. */
  294. gen7_render_ring_cs_stall_wa(req);
  295. }
  296. ret = intel_ring_begin(req, 4);
  297. if (ret)
  298. return ret;
  299. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
  300. intel_ring_emit(ring, flags);
  301. intel_ring_emit(ring, scratch_addr);
  302. intel_ring_emit(ring, 0);
  303. intel_ring_advance(ring);
  304. return 0;
  305. }
  306. static int
  307. gen8_emit_pipe_control(struct drm_i915_gem_request *req,
  308. u32 flags, u32 scratch_addr)
  309. {
  310. struct intel_ring *ring = req->ring;
  311. int ret;
  312. ret = intel_ring_begin(req, 6);
  313. if (ret)
  314. return ret;
  315. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(6));
  316. intel_ring_emit(ring, flags);
  317. intel_ring_emit(ring, scratch_addr);
  318. intel_ring_emit(ring, 0);
  319. intel_ring_emit(ring, 0);
  320. intel_ring_emit(ring, 0);
  321. intel_ring_advance(ring);
  322. return 0;
  323. }
  324. static int
  325. gen8_render_ring_flush(struct drm_i915_gem_request *req, u32 mode)
  326. {
  327. u32 scratch_addr =
  328. req->engine->scratch->node.start + 2 * CACHELINE_BYTES;
  329. u32 flags = 0;
  330. int ret;
  331. flags |= PIPE_CONTROL_CS_STALL;
  332. if (mode & EMIT_FLUSH) {
  333. flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
  334. flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
  335. flags |= PIPE_CONTROL_DC_FLUSH_ENABLE;
  336. flags |= PIPE_CONTROL_FLUSH_ENABLE;
  337. }
  338. if (mode & EMIT_INVALIDATE) {
  339. flags |= PIPE_CONTROL_TLB_INVALIDATE;
  340. flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
  341. flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
  342. flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
  343. flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
  344. flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
  345. flags |= PIPE_CONTROL_QW_WRITE;
  346. flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
  347. /* WaCsStallBeforeStateCacheInvalidate:bdw,chv */
  348. ret = gen8_emit_pipe_control(req,
  349. PIPE_CONTROL_CS_STALL |
  350. PIPE_CONTROL_STALL_AT_SCOREBOARD,
  351. 0);
  352. if (ret)
  353. return ret;
  354. }
  355. return gen8_emit_pipe_control(req, flags, scratch_addr);
  356. }
  357. u64 intel_engine_get_active_head(struct intel_engine_cs *engine)
  358. {
  359. struct drm_i915_private *dev_priv = engine->i915;
  360. u64 acthd;
  361. if (INTEL_GEN(dev_priv) >= 8)
  362. acthd = I915_READ64_2x32(RING_ACTHD(engine->mmio_base),
  363. RING_ACTHD_UDW(engine->mmio_base));
  364. else if (INTEL_GEN(dev_priv) >= 4)
  365. acthd = I915_READ(RING_ACTHD(engine->mmio_base));
  366. else
  367. acthd = I915_READ(ACTHD);
  368. return acthd;
  369. }
  370. static void ring_setup_phys_status_page(struct intel_engine_cs *engine)
  371. {
  372. struct drm_i915_private *dev_priv = engine->i915;
  373. u32 addr;
  374. addr = dev_priv->status_page_dmah->busaddr;
  375. if (INTEL_GEN(dev_priv) >= 4)
  376. addr |= (dev_priv->status_page_dmah->busaddr >> 28) & 0xf0;
  377. I915_WRITE(HWS_PGA, addr);
  378. }
  379. static void intel_ring_setup_status_page(struct intel_engine_cs *engine)
  380. {
  381. struct drm_i915_private *dev_priv = engine->i915;
  382. i915_reg_t mmio;
  383. /* The ring status page addresses are no longer next to the rest of
  384. * the ring registers as of gen7.
  385. */
  386. if (IS_GEN7(dev_priv)) {
  387. switch (engine->id) {
  388. case RCS:
  389. mmio = RENDER_HWS_PGA_GEN7;
  390. break;
  391. case BCS:
  392. mmio = BLT_HWS_PGA_GEN7;
  393. break;
  394. /*
  395. * VCS2 actually doesn't exist on Gen7. Only shut up
  396. * gcc switch check warning
  397. */
  398. case VCS2:
  399. case VCS:
  400. mmio = BSD_HWS_PGA_GEN7;
  401. break;
  402. case VECS:
  403. mmio = VEBOX_HWS_PGA_GEN7;
  404. break;
  405. }
  406. } else if (IS_GEN6(dev_priv)) {
  407. mmio = RING_HWS_PGA_GEN6(engine->mmio_base);
  408. } else {
  409. /* XXX: gen8 returns to sanity */
  410. mmio = RING_HWS_PGA(engine->mmio_base);
  411. }
  412. I915_WRITE(mmio, engine->status_page.ggtt_offset);
  413. POSTING_READ(mmio);
  414. /*
  415. * Flush the TLB for this page
  416. *
  417. * FIXME: These two bits have disappeared on gen8, so a question
  418. * arises: do we still need this and if so how should we go about
  419. * invalidating the TLB?
  420. */
  421. if (IS_GEN(dev_priv, 6, 7)) {
  422. i915_reg_t reg = RING_INSTPM(engine->mmio_base);
  423. /* ring should be idle before issuing a sync flush*/
  424. WARN_ON((I915_READ_MODE(engine) & MODE_IDLE) == 0);
  425. I915_WRITE(reg,
  426. _MASKED_BIT_ENABLE(INSTPM_TLB_INVALIDATE |
  427. INSTPM_SYNC_FLUSH));
  428. if (intel_wait_for_register(dev_priv,
  429. reg, INSTPM_SYNC_FLUSH, 0,
  430. 1000))
  431. DRM_ERROR("%s: wait for SyncFlush to complete for TLB invalidation timed out\n",
  432. engine->name);
  433. }
  434. }
  435. static bool stop_ring(struct intel_engine_cs *engine)
  436. {
  437. struct drm_i915_private *dev_priv = engine->i915;
  438. if (!IS_GEN2(dev_priv)) {
  439. I915_WRITE_MODE(engine, _MASKED_BIT_ENABLE(STOP_RING));
  440. if (intel_wait_for_register(dev_priv,
  441. RING_MI_MODE(engine->mmio_base),
  442. MODE_IDLE,
  443. MODE_IDLE,
  444. 1000)) {
  445. DRM_ERROR("%s : timed out trying to stop ring\n",
  446. engine->name);
  447. /* Sometimes we observe that the idle flag is not
  448. * set even though the ring is empty. So double
  449. * check before giving up.
  450. */
  451. if (I915_READ_HEAD(engine) != I915_READ_TAIL(engine))
  452. return false;
  453. }
  454. }
  455. I915_WRITE_CTL(engine, 0);
  456. I915_WRITE_HEAD(engine, 0);
  457. I915_WRITE_TAIL(engine, 0);
  458. if (!IS_GEN2(dev_priv)) {
  459. (void)I915_READ_CTL(engine);
  460. I915_WRITE_MODE(engine, _MASKED_BIT_DISABLE(STOP_RING));
  461. }
  462. return (I915_READ_HEAD(engine) & HEAD_ADDR) == 0;
  463. }
  464. static int init_ring_common(struct intel_engine_cs *engine)
  465. {
  466. struct drm_i915_private *dev_priv = engine->i915;
  467. struct intel_ring *ring = engine->buffer;
  468. int ret = 0;
  469. intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
  470. if (!stop_ring(engine)) {
  471. /* G45 ring initialization often fails to reset head to zero */
  472. DRM_DEBUG_KMS("%s head not reset to zero "
  473. "ctl %08x head %08x tail %08x start %08x\n",
  474. engine->name,
  475. I915_READ_CTL(engine),
  476. I915_READ_HEAD(engine),
  477. I915_READ_TAIL(engine),
  478. I915_READ_START(engine));
  479. if (!stop_ring(engine)) {
  480. DRM_ERROR("failed to set %s head to zero "
  481. "ctl %08x head %08x tail %08x start %08x\n",
  482. engine->name,
  483. I915_READ_CTL(engine),
  484. I915_READ_HEAD(engine),
  485. I915_READ_TAIL(engine),
  486. I915_READ_START(engine));
  487. ret = -EIO;
  488. goto out;
  489. }
  490. }
  491. if (I915_NEED_GFX_HWS(dev_priv))
  492. intel_ring_setup_status_page(engine);
  493. else
  494. ring_setup_phys_status_page(engine);
  495. /* Enforce ordering by reading HEAD register back */
  496. I915_READ_HEAD(engine);
  497. /* Initialize the ring. This must happen _after_ we've cleared the ring
  498. * registers with the above sequence (the readback of the HEAD registers
  499. * also enforces ordering), otherwise the hw might lose the new ring
  500. * register values. */
  501. I915_WRITE_START(engine, ring->vma->node.start);
  502. /* WaClearRingBufHeadRegAtInit:ctg,elk */
  503. if (I915_READ_HEAD(engine))
  504. DRM_DEBUG("%s initialization failed [head=%08x], fudging\n",
  505. engine->name, I915_READ_HEAD(engine));
  506. I915_WRITE_HEAD(engine, 0);
  507. (void)I915_READ_HEAD(engine);
  508. I915_WRITE_CTL(engine,
  509. ((ring->size - PAGE_SIZE) & RING_NR_PAGES)
  510. | RING_VALID);
  511. /* If the head is still not zero, the ring is dead */
  512. if (wait_for((I915_READ_CTL(engine) & RING_VALID) != 0 &&
  513. I915_READ_START(engine) == ring->vma->node.start &&
  514. (I915_READ_HEAD(engine) & HEAD_ADDR) == 0, 50)) {
  515. DRM_ERROR("%s initialization failed "
  516. "ctl %08x (valid? %d) head %08x tail %08x start %08x [expected %08llx]\n",
  517. engine->name,
  518. I915_READ_CTL(engine),
  519. I915_READ_CTL(engine) & RING_VALID,
  520. I915_READ_HEAD(engine), I915_READ_TAIL(engine),
  521. I915_READ_START(engine),
  522. ring->vma->node.start);
  523. ret = -EIO;
  524. goto out;
  525. }
  526. ring->last_retired_head = -1;
  527. ring->head = I915_READ_HEAD(engine);
  528. ring->tail = I915_READ_TAIL(engine) & TAIL_ADDR;
  529. intel_ring_update_space(ring);
  530. intel_engine_init_hangcheck(engine);
  531. out:
  532. intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
  533. return ret;
  534. }
  535. static int intel_ring_workarounds_emit(struct drm_i915_gem_request *req)
  536. {
  537. struct intel_ring *ring = req->ring;
  538. struct i915_workarounds *w = &req->i915->workarounds;
  539. int ret, i;
  540. if (w->count == 0)
  541. return 0;
  542. ret = req->engine->emit_flush(req, EMIT_BARRIER);
  543. if (ret)
  544. return ret;
  545. ret = intel_ring_begin(req, (w->count * 2 + 2));
  546. if (ret)
  547. return ret;
  548. intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(w->count));
  549. for (i = 0; i < w->count; i++) {
  550. intel_ring_emit_reg(ring, w->reg[i].addr);
  551. intel_ring_emit(ring, w->reg[i].value);
  552. }
  553. intel_ring_emit(ring, MI_NOOP);
  554. intel_ring_advance(ring);
  555. ret = req->engine->emit_flush(req, EMIT_BARRIER);
  556. if (ret)
  557. return ret;
  558. DRM_DEBUG_DRIVER("Number of Workarounds emitted: %d\n", w->count);
  559. return 0;
  560. }
  561. static int intel_rcs_ctx_init(struct drm_i915_gem_request *req)
  562. {
  563. int ret;
  564. ret = intel_ring_workarounds_emit(req);
  565. if (ret != 0)
  566. return ret;
  567. ret = i915_gem_render_state_init(req);
  568. if (ret)
  569. return ret;
  570. return 0;
  571. }
  572. static int wa_add(struct drm_i915_private *dev_priv,
  573. i915_reg_t addr,
  574. const u32 mask, const u32 val)
  575. {
  576. const u32 idx = dev_priv->workarounds.count;
  577. if (WARN_ON(idx >= I915_MAX_WA_REGS))
  578. return -ENOSPC;
  579. dev_priv->workarounds.reg[idx].addr = addr;
  580. dev_priv->workarounds.reg[idx].value = val;
  581. dev_priv->workarounds.reg[idx].mask = mask;
  582. dev_priv->workarounds.count++;
  583. return 0;
  584. }
  585. #define WA_REG(addr, mask, val) do { \
  586. const int r = wa_add(dev_priv, (addr), (mask), (val)); \
  587. if (r) \
  588. return r; \
  589. } while (0)
  590. #define WA_SET_BIT_MASKED(addr, mask) \
  591. WA_REG(addr, (mask), _MASKED_BIT_ENABLE(mask))
  592. #define WA_CLR_BIT_MASKED(addr, mask) \
  593. WA_REG(addr, (mask), _MASKED_BIT_DISABLE(mask))
  594. #define WA_SET_FIELD_MASKED(addr, mask, value) \
  595. WA_REG(addr, mask, _MASKED_FIELD(mask, value))
  596. #define WA_SET_BIT(addr, mask) WA_REG(addr, mask, I915_READ(addr) | (mask))
  597. #define WA_CLR_BIT(addr, mask) WA_REG(addr, mask, I915_READ(addr) & ~(mask))
  598. #define WA_WRITE(addr, val) WA_REG(addr, 0xffffffff, val)
  599. static int wa_ring_whitelist_reg(struct intel_engine_cs *engine,
  600. i915_reg_t reg)
  601. {
  602. struct drm_i915_private *dev_priv = engine->i915;
  603. struct i915_workarounds *wa = &dev_priv->workarounds;
  604. const uint32_t index = wa->hw_whitelist_count[engine->id];
  605. if (WARN_ON(index >= RING_MAX_NONPRIV_SLOTS))
  606. return -EINVAL;
  607. WA_WRITE(RING_FORCE_TO_NONPRIV(engine->mmio_base, index),
  608. i915_mmio_reg_offset(reg));
  609. wa->hw_whitelist_count[engine->id]++;
  610. return 0;
  611. }
  612. static int gen8_init_workarounds(struct intel_engine_cs *engine)
  613. {
  614. struct drm_i915_private *dev_priv = engine->i915;
  615. WA_SET_BIT_MASKED(INSTPM, INSTPM_FORCE_ORDERING);
  616. /* WaDisableAsyncFlipPerfMode:bdw,chv */
  617. WA_SET_BIT_MASKED(MI_MODE, ASYNC_FLIP_PERF_DISABLE);
  618. /* WaDisablePartialInstShootdown:bdw,chv */
  619. WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
  620. PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE);
  621. /* Use Force Non-Coherent whenever executing a 3D context. This is a
  622. * workaround for for a possible hang in the unlikely event a TLB
  623. * invalidation occurs during a PSD flush.
  624. */
  625. /* WaForceEnableNonCoherent:bdw,chv */
  626. /* WaHdcDisableFetchWhenMasked:bdw,chv */
  627. WA_SET_BIT_MASKED(HDC_CHICKEN0,
  628. HDC_DONOT_FETCH_MEM_WHEN_MASKED |
  629. HDC_FORCE_NON_COHERENT);
  630. /* From the Haswell PRM, Command Reference: Registers, CACHE_MODE_0:
  631. * "The Hierarchical Z RAW Stall Optimization allows non-overlapping
  632. * polygons in the same 8x4 pixel/sample area to be processed without
  633. * stalling waiting for the earlier ones to write to Hierarchical Z
  634. * buffer."
  635. *
  636. * This optimization is off by default for BDW and CHV; turn it on.
  637. */
  638. WA_CLR_BIT_MASKED(CACHE_MODE_0_GEN7, HIZ_RAW_STALL_OPT_DISABLE);
  639. /* Wa4x4STCOptimizationDisable:bdw,chv */
  640. WA_SET_BIT_MASKED(CACHE_MODE_1, GEN8_4x4_STC_OPTIMIZATION_DISABLE);
  641. /*
  642. * BSpec recommends 8x4 when MSAA is used,
  643. * however in practice 16x4 seems fastest.
  644. *
  645. * Note that PS/WM thread counts depend on the WIZ hashing
  646. * disable bit, which we don't touch here, but it's good
  647. * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
  648. */
  649. WA_SET_FIELD_MASKED(GEN7_GT_MODE,
  650. GEN6_WIZ_HASHING_MASK,
  651. GEN6_WIZ_HASHING_16x4);
  652. return 0;
  653. }
  654. static int bdw_init_workarounds(struct intel_engine_cs *engine)
  655. {
  656. struct drm_i915_private *dev_priv = engine->i915;
  657. int ret;
  658. ret = gen8_init_workarounds(engine);
  659. if (ret)
  660. return ret;
  661. /* WaDisableThreadStallDopClockGating:bdw (pre-production) */
  662. WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN, STALL_DOP_GATING_DISABLE);
  663. /* WaDisableDopClockGating:bdw */
  664. WA_SET_BIT_MASKED(GEN7_ROW_CHICKEN2,
  665. DOP_CLOCK_GATING_DISABLE);
  666. WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN3,
  667. GEN8_SAMPLER_POWER_BYPASS_DIS);
  668. WA_SET_BIT_MASKED(HDC_CHICKEN0,
  669. /* WaForceContextSaveRestoreNonCoherent:bdw */
  670. HDC_FORCE_CONTEXT_SAVE_RESTORE_NON_COHERENT |
  671. /* WaDisableFenceDestinationToSLM:bdw (pre-prod) */
  672. (IS_BDW_GT3(dev_priv) ? HDC_FENCE_DEST_SLM_DISABLE : 0));
  673. return 0;
  674. }
  675. static int chv_init_workarounds(struct intel_engine_cs *engine)
  676. {
  677. struct drm_i915_private *dev_priv = engine->i915;
  678. int ret;
  679. ret = gen8_init_workarounds(engine);
  680. if (ret)
  681. return ret;
  682. /* WaDisableThreadStallDopClockGating:chv */
  683. WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN, STALL_DOP_GATING_DISABLE);
  684. /* Improve HiZ throughput on CHV. */
  685. WA_SET_BIT_MASKED(HIZ_CHICKEN, CHV_HZ_8X8_MODE_IN_1X);
  686. return 0;
  687. }
  688. static int gen9_init_workarounds(struct intel_engine_cs *engine)
  689. {
  690. struct drm_i915_private *dev_priv = engine->i915;
  691. int ret;
  692. /* WaConextSwitchWithConcurrentTLBInvalidate:skl,bxt,kbl */
  693. I915_WRITE(GEN9_CSFE_CHICKEN1_RCS, _MASKED_BIT_ENABLE(GEN9_PREEMPT_GPGPU_SYNC_SWITCH_DISABLE));
  694. /* WaEnableLbsSlaRetryTimerDecrement:skl,bxt,kbl */
  695. I915_WRITE(BDW_SCRATCH1, I915_READ(BDW_SCRATCH1) |
  696. GEN9_LBS_SLA_RETRY_TIMER_DECREMENT_ENABLE);
  697. /* WaDisableKillLogic:bxt,skl,kbl */
  698. I915_WRITE(GAM_ECOCHK, I915_READ(GAM_ECOCHK) |
  699. ECOCHK_DIS_TLB);
  700. /* WaClearFlowControlGpgpuContextSave:skl,bxt,kbl */
  701. /* WaDisablePartialInstShootdown:skl,bxt,kbl */
  702. WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
  703. FLOW_CONTROL_ENABLE |
  704. PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE);
  705. /* Syncing dependencies between camera and graphics:skl,bxt,kbl */
  706. WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN3,
  707. GEN9_DISABLE_OCL_OOB_SUPPRESS_LOGIC);
  708. /* WaDisableDgMirrorFixInHalfSliceChicken5:skl,bxt */
  709. if (IS_SKL_REVID(dev_priv, 0, SKL_REVID_B0) ||
  710. IS_BXT_REVID(dev_priv, 0, BXT_REVID_A1))
  711. WA_CLR_BIT_MASKED(GEN9_HALF_SLICE_CHICKEN5,
  712. GEN9_DG_MIRROR_FIX_ENABLE);
  713. /* WaSetDisablePixMaskCammingAndRhwoInCommonSliceChicken:skl,bxt */
  714. if (IS_SKL_REVID(dev_priv, 0, SKL_REVID_B0) ||
  715. IS_BXT_REVID(dev_priv, 0, BXT_REVID_A1)) {
  716. WA_SET_BIT_MASKED(GEN7_COMMON_SLICE_CHICKEN1,
  717. GEN9_RHWO_OPTIMIZATION_DISABLE);
  718. /*
  719. * WA also requires GEN9_SLICE_COMMON_ECO_CHICKEN0[14:14] to be set
  720. * but we do that in per ctx batchbuffer as there is an issue
  721. * with this register not getting restored on ctx restore
  722. */
  723. }
  724. /* WaEnableYV12BugFixInHalfSliceChicken7:skl,bxt,kbl */
  725. /* WaEnableSamplerGPGPUPreemptionSupport:skl,bxt,kbl */
  726. WA_SET_BIT_MASKED(GEN9_HALF_SLICE_CHICKEN7,
  727. GEN9_ENABLE_YV12_BUGFIX |
  728. GEN9_ENABLE_GPGPU_PREEMPTION);
  729. /* Wa4x4STCOptimizationDisable:skl,bxt,kbl */
  730. /* WaDisablePartialResolveInVc:skl,bxt,kbl */
  731. WA_SET_BIT_MASKED(CACHE_MODE_1, (GEN8_4x4_STC_OPTIMIZATION_DISABLE |
  732. GEN9_PARTIAL_RESOLVE_IN_VC_DISABLE));
  733. /* WaCcsTlbPrefetchDisable:skl,bxt,kbl */
  734. WA_CLR_BIT_MASKED(GEN9_HALF_SLICE_CHICKEN5,
  735. GEN9_CCS_TLB_PREFETCH_ENABLE);
  736. /* WaDisableMaskBasedCammingInRCC:skl,bxt */
  737. if (IS_SKL_REVID(dev_priv, SKL_REVID_C0, SKL_REVID_C0) ||
  738. IS_BXT_REVID(dev_priv, 0, BXT_REVID_A1))
  739. WA_SET_BIT_MASKED(SLICE_ECO_CHICKEN0,
  740. PIXEL_MASK_CAMMING_DISABLE);
  741. /* WaForceContextSaveRestoreNonCoherent:skl,bxt,kbl */
  742. WA_SET_BIT_MASKED(HDC_CHICKEN0,
  743. HDC_FORCE_CONTEXT_SAVE_RESTORE_NON_COHERENT |
  744. HDC_FORCE_CSR_NON_COHERENT_OVR_DISABLE);
  745. /* WaForceEnableNonCoherent and WaDisableHDCInvalidation are
  746. * both tied to WaForceContextSaveRestoreNonCoherent
  747. * in some hsds for skl. We keep the tie for all gen9. The
  748. * documentation is a bit hazy and so we want to get common behaviour,
  749. * even though there is no clear evidence we would need both on kbl/bxt.
  750. * This area has been source of system hangs so we play it safe
  751. * and mimic the skl regardless of what bspec says.
  752. *
  753. * Use Force Non-Coherent whenever executing a 3D context. This
  754. * is a workaround for a possible hang in the unlikely event
  755. * a TLB invalidation occurs during a PSD flush.
  756. */
  757. /* WaForceEnableNonCoherent:skl,bxt,kbl */
  758. WA_SET_BIT_MASKED(HDC_CHICKEN0,
  759. HDC_FORCE_NON_COHERENT);
  760. /* WaDisableHDCInvalidation:skl,bxt,kbl */
  761. I915_WRITE(GAM_ECOCHK, I915_READ(GAM_ECOCHK) |
  762. BDW_DISABLE_HDC_INVALIDATION);
  763. /* WaDisableSamplerPowerBypassForSOPingPong:skl,bxt,kbl */
  764. if (IS_SKYLAKE(dev_priv) ||
  765. IS_KABYLAKE(dev_priv) ||
  766. IS_BXT_REVID(dev_priv, 0, BXT_REVID_B0))
  767. WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN3,
  768. GEN8_SAMPLER_POWER_BYPASS_DIS);
  769. /* WaDisableSTUnitPowerOptimization:skl,bxt,kbl */
  770. WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN2, GEN8_ST_PO_DISABLE);
  771. /* WaOCLCoherentLineFlush:skl,bxt,kbl */
  772. I915_WRITE(GEN8_L3SQCREG4, (I915_READ(GEN8_L3SQCREG4) |
  773. GEN8_LQSC_FLUSH_COHERENT_LINES));
  774. /* WaVFEStateAfterPipeControlwithMediaStateClear:skl,bxt */
  775. ret = wa_ring_whitelist_reg(engine, GEN9_CTX_PREEMPT_REG);
  776. if (ret)
  777. return ret;
  778. /* WaEnablePreemptionGranularityControlByUMD:skl,bxt,kbl */
  779. ret= wa_ring_whitelist_reg(engine, GEN8_CS_CHICKEN1);
  780. if (ret)
  781. return ret;
  782. /* WaAllowUMDToModifyHDCChicken1:skl,bxt,kbl */
  783. ret = wa_ring_whitelist_reg(engine, GEN8_HDC_CHICKEN1);
  784. if (ret)
  785. return ret;
  786. return 0;
  787. }
  788. static int skl_tune_iz_hashing(struct intel_engine_cs *engine)
  789. {
  790. struct drm_i915_private *dev_priv = engine->i915;
  791. u8 vals[3] = { 0, 0, 0 };
  792. unsigned int i;
  793. for (i = 0; i < 3; i++) {
  794. u8 ss;
  795. /*
  796. * Only consider slices where one, and only one, subslice has 7
  797. * EUs
  798. */
  799. if (!is_power_of_2(dev_priv->info.subslice_7eu[i]))
  800. continue;
  801. /*
  802. * subslice_7eu[i] != 0 (because of the check above) and
  803. * ss_max == 4 (maximum number of subslices possible per slice)
  804. *
  805. * -> 0 <= ss <= 3;
  806. */
  807. ss = ffs(dev_priv->info.subslice_7eu[i]) - 1;
  808. vals[i] = 3 - ss;
  809. }
  810. if (vals[0] == 0 && vals[1] == 0 && vals[2] == 0)
  811. return 0;
  812. /* Tune IZ hashing. See intel_device_info_runtime_init() */
  813. WA_SET_FIELD_MASKED(GEN7_GT_MODE,
  814. GEN9_IZ_HASHING_MASK(2) |
  815. GEN9_IZ_HASHING_MASK(1) |
  816. GEN9_IZ_HASHING_MASK(0),
  817. GEN9_IZ_HASHING(2, vals[2]) |
  818. GEN9_IZ_HASHING(1, vals[1]) |
  819. GEN9_IZ_HASHING(0, vals[0]));
  820. return 0;
  821. }
  822. static int skl_init_workarounds(struct intel_engine_cs *engine)
  823. {
  824. struct drm_i915_private *dev_priv = engine->i915;
  825. int ret;
  826. ret = gen9_init_workarounds(engine);
  827. if (ret)
  828. return ret;
  829. /*
  830. * Actual WA is to disable percontext preemption granularity control
  831. * until D0 which is the default case so this is equivalent to
  832. * !WaDisablePerCtxtPreemptionGranularityControl:skl
  833. */
  834. if (IS_SKL_REVID(dev_priv, SKL_REVID_E0, REVID_FOREVER)) {
  835. I915_WRITE(GEN7_FF_SLICE_CS_CHICKEN1,
  836. _MASKED_BIT_ENABLE(GEN9_FFSC_PERCTX_PREEMPT_CTRL));
  837. }
  838. if (IS_SKL_REVID(dev_priv, 0, SKL_REVID_E0)) {
  839. /* WaDisableChickenBitTSGBarrierAckForFFSliceCS:skl */
  840. I915_WRITE(FF_SLICE_CS_CHICKEN2,
  841. _MASKED_BIT_ENABLE(GEN9_TSG_BARRIER_ACK_DISABLE));
  842. }
  843. /* GEN8_L3SQCREG4 has a dependency with WA batch so any new changes
  844. * involving this register should also be added to WA batch as required.
  845. */
  846. if (IS_SKL_REVID(dev_priv, 0, SKL_REVID_E0))
  847. /* WaDisableLSQCROPERFforOCL:skl */
  848. I915_WRITE(GEN8_L3SQCREG4, I915_READ(GEN8_L3SQCREG4) |
  849. GEN8_LQSC_RO_PERF_DIS);
  850. /* WaEnableGapsTsvCreditFix:skl */
  851. if (IS_SKL_REVID(dev_priv, SKL_REVID_C0, REVID_FOREVER)) {
  852. I915_WRITE(GEN8_GARBCNTL, (I915_READ(GEN8_GARBCNTL) |
  853. GEN9_GAPS_TSV_CREDIT_DISABLE));
  854. }
  855. /* WaDisablePowerCompilerClockGating:skl */
  856. if (IS_SKL_REVID(dev_priv, SKL_REVID_B0, SKL_REVID_B0))
  857. WA_SET_BIT_MASKED(HIZ_CHICKEN,
  858. BDW_HIZ_POWER_COMPILER_CLOCK_GATING_DISABLE);
  859. /* WaBarrierPerformanceFixDisable:skl */
  860. if (IS_SKL_REVID(dev_priv, SKL_REVID_C0, SKL_REVID_D0))
  861. WA_SET_BIT_MASKED(HDC_CHICKEN0,
  862. HDC_FENCE_DEST_SLM_DISABLE |
  863. HDC_BARRIER_PERFORMANCE_DISABLE);
  864. /* WaDisableSbeCacheDispatchPortSharing:skl */
  865. if (IS_SKL_REVID(dev_priv, 0, SKL_REVID_F0))
  866. WA_SET_BIT_MASKED(
  867. GEN7_HALF_SLICE_CHICKEN1,
  868. GEN7_SBE_SS_CACHE_DISPATCH_PORT_SHARING_DISABLE);
  869. /* WaDisableGafsUnitClkGating:skl */
  870. WA_SET_BIT(GEN7_UCGCTL4, GEN8_EU_GAUNIT_CLOCK_GATE_DISABLE);
  871. /* WaInPlaceDecompressionHang:skl */
  872. if (IS_SKL_REVID(dev_priv, SKL_REVID_H0, REVID_FOREVER))
  873. WA_SET_BIT(GEN9_GAMT_ECO_REG_RW_IA,
  874. GAMT_ECO_ENABLE_IN_PLACE_DECOMPRESS);
  875. /* WaDisableLSQCROPERFforOCL:skl */
  876. ret = wa_ring_whitelist_reg(engine, GEN8_L3SQCREG4);
  877. if (ret)
  878. return ret;
  879. return skl_tune_iz_hashing(engine);
  880. }
  881. static int bxt_init_workarounds(struct intel_engine_cs *engine)
  882. {
  883. struct drm_i915_private *dev_priv = engine->i915;
  884. int ret;
  885. ret = gen9_init_workarounds(engine);
  886. if (ret)
  887. return ret;
  888. /* WaStoreMultiplePTEenable:bxt */
  889. /* This is a requirement according to Hardware specification */
  890. if (IS_BXT_REVID(dev_priv, 0, BXT_REVID_A1))
  891. I915_WRITE(TILECTL, I915_READ(TILECTL) | TILECTL_TLBPF);
  892. /* WaSetClckGatingDisableMedia:bxt */
  893. if (IS_BXT_REVID(dev_priv, 0, BXT_REVID_A1)) {
  894. I915_WRITE(GEN7_MISCCPCTL, (I915_READ(GEN7_MISCCPCTL) &
  895. ~GEN8_DOP_CLOCK_GATE_MEDIA_ENABLE));
  896. }
  897. /* WaDisableThreadStallDopClockGating:bxt */
  898. WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
  899. STALL_DOP_GATING_DISABLE);
  900. /* WaDisablePooledEuLoadBalancingFix:bxt */
  901. if (IS_BXT_REVID(dev_priv, BXT_REVID_B0, REVID_FOREVER)) {
  902. WA_SET_BIT_MASKED(FF_SLICE_CS_CHICKEN2,
  903. GEN9_POOLED_EU_LOAD_BALANCING_FIX_DISABLE);
  904. }
  905. /* WaDisableSbeCacheDispatchPortSharing:bxt */
  906. if (IS_BXT_REVID(dev_priv, 0, BXT_REVID_B0)) {
  907. WA_SET_BIT_MASKED(
  908. GEN7_HALF_SLICE_CHICKEN1,
  909. GEN7_SBE_SS_CACHE_DISPATCH_PORT_SHARING_DISABLE);
  910. }
  911. /* WaDisableObjectLevelPreemptionForTrifanOrPolygon:bxt */
  912. /* WaDisableObjectLevelPreemptionForInstancedDraw:bxt */
  913. /* WaDisableObjectLevelPreemtionForInstanceId:bxt */
  914. /* WaDisableLSQCROPERFforOCL:bxt */
  915. if (IS_BXT_REVID(dev_priv, 0, BXT_REVID_A1)) {
  916. ret = wa_ring_whitelist_reg(engine, GEN9_CS_DEBUG_MODE1);
  917. if (ret)
  918. return ret;
  919. ret = wa_ring_whitelist_reg(engine, GEN8_L3SQCREG4);
  920. if (ret)
  921. return ret;
  922. }
  923. /* WaProgramL3SqcReg1DefaultForPerf:bxt */
  924. if (IS_BXT_REVID(dev_priv, BXT_REVID_B0, REVID_FOREVER))
  925. I915_WRITE(GEN8_L3SQCREG1, L3_GENERAL_PRIO_CREDITS(62) |
  926. L3_HIGH_PRIO_CREDITS(2));
  927. /* WaToEnableHwFixForPushConstHWBug:bxt */
  928. if (IS_BXT_REVID(dev_priv, BXT_REVID_C0, REVID_FOREVER))
  929. WA_SET_BIT_MASKED(COMMON_SLICE_CHICKEN2,
  930. GEN8_SBE_DISABLE_REPLAY_BUF_OPTIMIZATION);
  931. /* WaInPlaceDecompressionHang:bxt */
  932. if (IS_BXT_REVID(dev_priv, BXT_REVID_C0, REVID_FOREVER))
  933. WA_SET_BIT(GEN9_GAMT_ECO_REG_RW_IA,
  934. GAMT_ECO_ENABLE_IN_PLACE_DECOMPRESS);
  935. return 0;
  936. }
  937. static int kbl_init_workarounds(struct intel_engine_cs *engine)
  938. {
  939. struct drm_i915_private *dev_priv = engine->i915;
  940. int ret;
  941. ret = gen9_init_workarounds(engine);
  942. if (ret)
  943. return ret;
  944. /* WaEnableGapsTsvCreditFix:kbl */
  945. I915_WRITE(GEN8_GARBCNTL, (I915_READ(GEN8_GARBCNTL) |
  946. GEN9_GAPS_TSV_CREDIT_DISABLE));
  947. /* WaDisableDynamicCreditSharing:kbl */
  948. if (IS_KBL_REVID(dev_priv, 0, KBL_REVID_B0))
  949. WA_SET_BIT(GAMT_CHKN_BIT_REG,
  950. GAMT_CHKN_DISABLE_DYNAMIC_CREDIT_SHARING);
  951. /* WaDisableFenceDestinationToSLM:kbl (pre-prod) */
  952. if (IS_KBL_REVID(dev_priv, KBL_REVID_A0, KBL_REVID_A0))
  953. WA_SET_BIT_MASKED(HDC_CHICKEN0,
  954. HDC_FENCE_DEST_SLM_DISABLE);
  955. /* GEN8_L3SQCREG4 has a dependency with WA batch so any new changes
  956. * involving this register should also be added to WA batch as required.
  957. */
  958. if (IS_KBL_REVID(dev_priv, 0, KBL_REVID_E0))
  959. /* WaDisableLSQCROPERFforOCL:kbl */
  960. I915_WRITE(GEN8_L3SQCREG4, I915_READ(GEN8_L3SQCREG4) |
  961. GEN8_LQSC_RO_PERF_DIS);
  962. /* WaToEnableHwFixForPushConstHWBug:kbl */
  963. if (IS_KBL_REVID(dev_priv, KBL_REVID_C0, REVID_FOREVER))
  964. WA_SET_BIT_MASKED(COMMON_SLICE_CHICKEN2,
  965. GEN8_SBE_DISABLE_REPLAY_BUF_OPTIMIZATION);
  966. /* WaDisableGafsUnitClkGating:kbl */
  967. WA_SET_BIT(GEN7_UCGCTL4, GEN8_EU_GAUNIT_CLOCK_GATE_DISABLE);
  968. /* WaDisableSbeCacheDispatchPortSharing:kbl */
  969. WA_SET_BIT_MASKED(
  970. GEN7_HALF_SLICE_CHICKEN1,
  971. GEN7_SBE_SS_CACHE_DISPATCH_PORT_SHARING_DISABLE);
  972. /* WaInPlaceDecompressionHang:kbl */
  973. WA_SET_BIT(GEN9_GAMT_ECO_REG_RW_IA,
  974. GAMT_ECO_ENABLE_IN_PLACE_DECOMPRESS);
  975. /* WaDisableLSQCROPERFforOCL:kbl */
  976. ret = wa_ring_whitelist_reg(engine, GEN8_L3SQCREG4);
  977. if (ret)
  978. return ret;
  979. return 0;
  980. }
  981. int init_workarounds_ring(struct intel_engine_cs *engine)
  982. {
  983. struct drm_i915_private *dev_priv = engine->i915;
  984. WARN_ON(engine->id != RCS);
  985. dev_priv->workarounds.count = 0;
  986. dev_priv->workarounds.hw_whitelist_count[RCS] = 0;
  987. if (IS_BROADWELL(dev_priv))
  988. return bdw_init_workarounds(engine);
  989. if (IS_CHERRYVIEW(dev_priv))
  990. return chv_init_workarounds(engine);
  991. if (IS_SKYLAKE(dev_priv))
  992. return skl_init_workarounds(engine);
  993. if (IS_BROXTON(dev_priv))
  994. return bxt_init_workarounds(engine);
  995. if (IS_KABYLAKE(dev_priv))
  996. return kbl_init_workarounds(engine);
  997. return 0;
  998. }
  999. static int init_render_ring(struct intel_engine_cs *engine)
  1000. {
  1001. struct drm_i915_private *dev_priv = engine->i915;
  1002. int ret = init_ring_common(engine);
  1003. if (ret)
  1004. return ret;
  1005. /* WaTimedSingleVertexDispatch:cl,bw,ctg,elk,ilk,snb */
  1006. if (IS_GEN(dev_priv, 4, 6))
  1007. I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(VS_TIMER_DISPATCH));
  1008. /* We need to disable the AsyncFlip performance optimisations in order
  1009. * to use MI_WAIT_FOR_EVENT within the CS. It should already be
  1010. * programmed to '1' on all products.
  1011. *
  1012. * WaDisableAsyncFlipPerfMode:snb,ivb,hsw,vlv
  1013. */
  1014. if (IS_GEN(dev_priv, 6, 7))
  1015. I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(ASYNC_FLIP_PERF_DISABLE));
  1016. /* Required for the hardware to program scanline values for waiting */
  1017. /* WaEnableFlushTlbInvalidationMode:snb */
  1018. if (IS_GEN6(dev_priv))
  1019. I915_WRITE(GFX_MODE,
  1020. _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_EXPLICIT));
  1021. /* WaBCSVCSTlbInvalidationMode:ivb,vlv,hsw */
  1022. if (IS_GEN7(dev_priv))
  1023. I915_WRITE(GFX_MODE_GEN7,
  1024. _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_EXPLICIT) |
  1025. _MASKED_BIT_ENABLE(GFX_REPLAY_MODE));
  1026. if (IS_GEN6(dev_priv)) {
  1027. /* From the Sandybridge PRM, volume 1 part 3, page 24:
  1028. * "If this bit is set, STCunit will have LRA as replacement
  1029. * policy. [...] This bit must be reset. LRA replacement
  1030. * policy is not supported."
  1031. */
  1032. I915_WRITE(CACHE_MODE_0,
  1033. _MASKED_BIT_DISABLE(CM0_STC_EVICT_DISABLE_LRA_SNB));
  1034. }
  1035. if (IS_GEN(dev_priv, 6, 7))
  1036. I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_FORCE_ORDERING));
  1037. if (INTEL_INFO(dev_priv)->gen >= 6)
  1038. I915_WRITE_IMR(engine, ~engine->irq_keep_mask);
  1039. return init_workarounds_ring(engine);
  1040. }
  1041. static void render_ring_cleanup(struct intel_engine_cs *engine)
  1042. {
  1043. struct drm_i915_private *dev_priv = engine->i915;
  1044. if (dev_priv->semaphore_obj) {
  1045. i915_gem_object_ggtt_unpin(dev_priv->semaphore_obj);
  1046. i915_gem_object_put(dev_priv->semaphore_obj);
  1047. dev_priv->semaphore_obj = NULL;
  1048. }
  1049. }
  1050. static int gen8_rcs_signal(struct drm_i915_gem_request *req)
  1051. {
  1052. struct intel_ring *ring = req->ring;
  1053. struct drm_i915_private *dev_priv = req->i915;
  1054. struct intel_engine_cs *waiter;
  1055. enum intel_engine_id id;
  1056. int ret, num_rings;
  1057. num_rings = INTEL_INFO(dev_priv)->num_rings;
  1058. ret = intel_ring_begin(req, (num_rings-1) * 8);
  1059. if (ret)
  1060. return ret;
  1061. for_each_engine_id(waiter, dev_priv, id) {
  1062. u64 gtt_offset = req->engine->semaphore.signal_ggtt[id];
  1063. if (gtt_offset == MI_SEMAPHORE_SYNC_INVALID)
  1064. continue;
  1065. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(6));
  1066. intel_ring_emit(ring,
  1067. PIPE_CONTROL_GLOBAL_GTT_IVB |
  1068. PIPE_CONTROL_QW_WRITE |
  1069. PIPE_CONTROL_CS_STALL);
  1070. intel_ring_emit(ring, lower_32_bits(gtt_offset));
  1071. intel_ring_emit(ring, upper_32_bits(gtt_offset));
  1072. intel_ring_emit(ring, req->fence.seqno);
  1073. intel_ring_emit(ring, 0);
  1074. intel_ring_emit(ring,
  1075. MI_SEMAPHORE_SIGNAL |
  1076. MI_SEMAPHORE_TARGET(waiter->hw_id));
  1077. intel_ring_emit(ring, 0);
  1078. }
  1079. intel_ring_advance(ring);
  1080. return 0;
  1081. }
  1082. static int gen8_xcs_signal(struct drm_i915_gem_request *req)
  1083. {
  1084. struct intel_ring *ring = req->ring;
  1085. struct drm_i915_private *dev_priv = req->i915;
  1086. struct intel_engine_cs *waiter;
  1087. enum intel_engine_id id;
  1088. int ret, num_rings;
  1089. num_rings = INTEL_INFO(dev_priv)->num_rings;
  1090. ret = intel_ring_begin(req, (num_rings-1) * 6);
  1091. if (ret)
  1092. return ret;
  1093. for_each_engine_id(waiter, dev_priv, id) {
  1094. u64 gtt_offset = req->engine->semaphore.signal_ggtt[id];
  1095. if (gtt_offset == MI_SEMAPHORE_SYNC_INVALID)
  1096. continue;
  1097. intel_ring_emit(ring,
  1098. (MI_FLUSH_DW + 1) | MI_FLUSH_DW_OP_STOREDW);
  1099. intel_ring_emit(ring,
  1100. lower_32_bits(gtt_offset) |
  1101. MI_FLUSH_DW_USE_GTT);
  1102. intel_ring_emit(ring, upper_32_bits(gtt_offset));
  1103. intel_ring_emit(ring, req->fence.seqno);
  1104. intel_ring_emit(ring,
  1105. MI_SEMAPHORE_SIGNAL |
  1106. MI_SEMAPHORE_TARGET(waiter->hw_id));
  1107. intel_ring_emit(ring, 0);
  1108. }
  1109. intel_ring_advance(ring);
  1110. return 0;
  1111. }
  1112. static int gen6_signal(struct drm_i915_gem_request *req)
  1113. {
  1114. struct intel_ring *ring = req->ring;
  1115. struct drm_i915_private *dev_priv = req->i915;
  1116. struct intel_engine_cs *useless;
  1117. enum intel_engine_id id;
  1118. int ret, num_rings;
  1119. num_rings = INTEL_INFO(dev_priv)->num_rings;
  1120. ret = intel_ring_begin(req, round_up((num_rings-1) * 3, 2));
  1121. if (ret)
  1122. return ret;
  1123. for_each_engine_id(useless, dev_priv, id) {
  1124. i915_reg_t mbox_reg = req->engine->semaphore.mbox.signal[id];
  1125. if (i915_mmio_reg_valid(mbox_reg)) {
  1126. intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
  1127. intel_ring_emit_reg(ring, mbox_reg);
  1128. intel_ring_emit(ring, req->fence.seqno);
  1129. }
  1130. }
  1131. /* If num_dwords was rounded, make sure the tail pointer is correct */
  1132. if (num_rings % 2 == 0)
  1133. intel_ring_emit(ring, MI_NOOP);
  1134. intel_ring_advance(ring);
  1135. return 0;
  1136. }
  1137. static void i9xx_submit_request(struct drm_i915_gem_request *request)
  1138. {
  1139. struct drm_i915_private *dev_priv = request->i915;
  1140. I915_WRITE_TAIL(request->engine,
  1141. intel_ring_offset(request->ring, request->tail));
  1142. }
  1143. static int i9xx_emit_request(struct drm_i915_gem_request *req)
  1144. {
  1145. struct intel_ring *ring = req->ring;
  1146. int ret;
  1147. ret = intel_ring_begin(req, 4);
  1148. if (ret)
  1149. return ret;
  1150. intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
  1151. intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
  1152. intel_ring_emit(ring, req->fence.seqno);
  1153. intel_ring_emit(ring, MI_USER_INTERRUPT);
  1154. intel_ring_advance(ring);
  1155. req->tail = ring->tail;
  1156. return 0;
  1157. }
  1158. /**
  1159. * gen6_sema_emit_request - Update the semaphore mailbox registers
  1160. *
  1161. * @request - request to write to the ring
  1162. *
  1163. * Update the mailbox registers in the *other* rings with the current seqno.
  1164. * This acts like a signal in the canonical semaphore.
  1165. */
  1166. static int gen6_sema_emit_request(struct drm_i915_gem_request *req)
  1167. {
  1168. int ret;
  1169. ret = req->engine->semaphore.signal(req);
  1170. if (ret)
  1171. return ret;
  1172. return i9xx_emit_request(req);
  1173. }
  1174. static int gen8_render_emit_request(struct drm_i915_gem_request *req)
  1175. {
  1176. struct intel_engine_cs *engine = req->engine;
  1177. struct intel_ring *ring = req->ring;
  1178. int ret;
  1179. if (engine->semaphore.signal) {
  1180. ret = engine->semaphore.signal(req);
  1181. if (ret)
  1182. return ret;
  1183. }
  1184. ret = intel_ring_begin(req, 8);
  1185. if (ret)
  1186. return ret;
  1187. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(6));
  1188. intel_ring_emit(ring, (PIPE_CONTROL_GLOBAL_GTT_IVB |
  1189. PIPE_CONTROL_CS_STALL |
  1190. PIPE_CONTROL_QW_WRITE));
  1191. intel_ring_emit(ring, intel_hws_seqno_address(engine));
  1192. intel_ring_emit(ring, 0);
  1193. intel_ring_emit(ring, i915_gem_request_get_seqno(req));
  1194. /* We're thrashing one dword of HWS. */
  1195. intel_ring_emit(ring, 0);
  1196. intel_ring_emit(ring, MI_USER_INTERRUPT);
  1197. intel_ring_emit(ring, MI_NOOP);
  1198. intel_ring_advance(ring);
  1199. req->tail = ring->tail;
  1200. return 0;
  1201. }
  1202. /**
  1203. * intel_ring_sync - sync the waiter to the signaller on seqno
  1204. *
  1205. * @waiter - ring that is waiting
  1206. * @signaller - ring which has, or will signal
  1207. * @seqno - seqno which the waiter will block on
  1208. */
  1209. static int
  1210. gen8_ring_sync_to(struct drm_i915_gem_request *req,
  1211. struct drm_i915_gem_request *signal)
  1212. {
  1213. struct intel_ring *ring = req->ring;
  1214. struct drm_i915_private *dev_priv = req->i915;
  1215. u64 offset = GEN8_WAIT_OFFSET(req->engine, signal->engine->id);
  1216. struct i915_hw_ppgtt *ppgtt;
  1217. int ret;
  1218. ret = intel_ring_begin(req, 4);
  1219. if (ret)
  1220. return ret;
  1221. intel_ring_emit(ring,
  1222. MI_SEMAPHORE_WAIT |
  1223. MI_SEMAPHORE_GLOBAL_GTT |
  1224. MI_SEMAPHORE_SAD_GTE_SDD);
  1225. intel_ring_emit(ring, signal->fence.seqno);
  1226. intel_ring_emit(ring, lower_32_bits(offset));
  1227. intel_ring_emit(ring, upper_32_bits(offset));
  1228. intel_ring_advance(ring);
  1229. /* When the !RCS engines idle waiting upon a semaphore, they lose their
  1230. * pagetables and we must reload them before executing the batch.
  1231. * We do this on the i915_switch_context() following the wait and
  1232. * before the dispatch.
  1233. */
  1234. ppgtt = req->ctx->ppgtt;
  1235. if (ppgtt && req->engine->id != RCS)
  1236. ppgtt->pd_dirty_rings |= intel_engine_flag(req->engine);
  1237. return 0;
  1238. }
  1239. static int
  1240. gen6_ring_sync_to(struct drm_i915_gem_request *req,
  1241. struct drm_i915_gem_request *signal)
  1242. {
  1243. struct intel_ring *ring = req->ring;
  1244. u32 dw1 = MI_SEMAPHORE_MBOX |
  1245. MI_SEMAPHORE_COMPARE |
  1246. MI_SEMAPHORE_REGISTER;
  1247. u32 wait_mbox = signal->engine->semaphore.mbox.wait[req->engine->id];
  1248. int ret;
  1249. WARN_ON(wait_mbox == MI_SEMAPHORE_SYNC_INVALID);
  1250. ret = intel_ring_begin(req, 4);
  1251. if (ret)
  1252. return ret;
  1253. intel_ring_emit(ring, dw1 | wait_mbox);
  1254. /* Throughout all of the GEM code, seqno passed implies our current
  1255. * seqno is >= the last seqno executed. However for hardware the
  1256. * comparison is strictly greater than.
  1257. */
  1258. intel_ring_emit(ring, signal->fence.seqno - 1);
  1259. intel_ring_emit(ring, 0);
  1260. intel_ring_emit(ring, MI_NOOP);
  1261. intel_ring_advance(ring);
  1262. return 0;
  1263. }
  1264. static void
  1265. gen5_seqno_barrier(struct intel_engine_cs *engine)
  1266. {
  1267. /* MI_STORE are internally buffered by the GPU and not flushed
  1268. * either by MI_FLUSH or SyncFlush or any other combination of
  1269. * MI commands.
  1270. *
  1271. * "Only the submission of the store operation is guaranteed.
  1272. * The write result will be complete (coherent) some time later
  1273. * (this is practically a finite period but there is no guaranteed
  1274. * latency)."
  1275. *
  1276. * Empirically, we observe that we need a delay of at least 75us to
  1277. * be sure that the seqno write is visible by the CPU.
  1278. */
  1279. usleep_range(125, 250);
  1280. }
  1281. static void
  1282. gen6_seqno_barrier(struct intel_engine_cs *engine)
  1283. {
  1284. struct drm_i915_private *dev_priv = engine->i915;
  1285. /* Workaround to force correct ordering between irq and seqno writes on
  1286. * ivb (and maybe also on snb) by reading from a CS register (like
  1287. * ACTHD) before reading the status page.
  1288. *
  1289. * Note that this effectively stalls the read by the time it takes to
  1290. * do a memory transaction, which more or less ensures that the write
  1291. * from the GPU has sufficient time to invalidate the CPU cacheline.
  1292. * Alternatively we could delay the interrupt from the CS ring to give
  1293. * the write time to land, but that would incur a delay after every
  1294. * batch i.e. much more frequent than a delay when waiting for the
  1295. * interrupt (with the same net latency).
  1296. *
  1297. * Also note that to prevent whole machine hangs on gen7, we have to
  1298. * take the spinlock to guard against concurrent cacheline access.
  1299. */
  1300. spin_lock_irq(&dev_priv->uncore.lock);
  1301. POSTING_READ_FW(RING_ACTHD(engine->mmio_base));
  1302. spin_unlock_irq(&dev_priv->uncore.lock);
  1303. }
  1304. static void
  1305. gen5_irq_enable(struct intel_engine_cs *engine)
  1306. {
  1307. gen5_enable_gt_irq(engine->i915, engine->irq_enable_mask);
  1308. }
  1309. static void
  1310. gen5_irq_disable(struct intel_engine_cs *engine)
  1311. {
  1312. gen5_disable_gt_irq(engine->i915, engine->irq_enable_mask);
  1313. }
  1314. static void
  1315. i9xx_irq_enable(struct intel_engine_cs *engine)
  1316. {
  1317. struct drm_i915_private *dev_priv = engine->i915;
  1318. dev_priv->irq_mask &= ~engine->irq_enable_mask;
  1319. I915_WRITE(IMR, dev_priv->irq_mask);
  1320. POSTING_READ_FW(RING_IMR(engine->mmio_base));
  1321. }
  1322. static void
  1323. i9xx_irq_disable(struct intel_engine_cs *engine)
  1324. {
  1325. struct drm_i915_private *dev_priv = engine->i915;
  1326. dev_priv->irq_mask |= engine->irq_enable_mask;
  1327. I915_WRITE(IMR, dev_priv->irq_mask);
  1328. }
  1329. static void
  1330. i8xx_irq_enable(struct intel_engine_cs *engine)
  1331. {
  1332. struct drm_i915_private *dev_priv = engine->i915;
  1333. dev_priv->irq_mask &= ~engine->irq_enable_mask;
  1334. I915_WRITE16(IMR, dev_priv->irq_mask);
  1335. POSTING_READ16(RING_IMR(engine->mmio_base));
  1336. }
  1337. static void
  1338. i8xx_irq_disable(struct intel_engine_cs *engine)
  1339. {
  1340. struct drm_i915_private *dev_priv = engine->i915;
  1341. dev_priv->irq_mask |= engine->irq_enable_mask;
  1342. I915_WRITE16(IMR, dev_priv->irq_mask);
  1343. }
  1344. static int
  1345. bsd_ring_flush(struct drm_i915_gem_request *req, u32 mode)
  1346. {
  1347. struct intel_ring *ring = req->ring;
  1348. int ret;
  1349. ret = intel_ring_begin(req, 2);
  1350. if (ret)
  1351. return ret;
  1352. intel_ring_emit(ring, MI_FLUSH);
  1353. intel_ring_emit(ring, MI_NOOP);
  1354. intel_ring_advance(ring);
  1355. return 0;
  1356. }
  1357. static void
  1358. gen6_irq_enable(struct intel_engine_cs *engine)
  1359. {
  1360. struct drm_i915_private *dev_priv = engine->i915;
  1361. I915_WRITE_IMR(engine,
  1362. ~(engine->irq_enable_mask |
  1363. engine->irq_keep_mask));
  1364. gen5_enable_gt_irq(dev_priv, engine->irq_enable_mask);
  1365. }
  1366. static void
  1367. gen6_irq_disable(struct intel_engine_cs *engine)
  1368. {
  1369. struct drm_i915_private *dev_priv = engine->i915;
  1370. I915_WRITE_IMR(engine, ~engine->irq_keep_mask);
  1371. gen5_disable_gt_irq(dev_priv, engine->irq_enable_mask);
  1372. }
  1373. static void
  1374. hsw_vebox_irq_enable(struct intel_engine_cs *engine)
  1375. {
  1376. struct drm_i915_private *dev_priv = engine->i915;
  1377. I915_WRITE_IMR(engine, ~engine->irq_enable_mask);
  1378. gen6_enable_pm_irq(dev_priv, engine->irq_enable_mask);
  1379. }
  1380. static void
  1381. hsw_vebox_irq_disable(struct intel_engine_cs *engine)
  1382. {
  1383. struct drm_i915_private *dev_priv = engine->i915;
  1384. I915_WRITE_IMR(engine, ~0);
  1385. gen6_disable_pm_irq(dev_priv, engine->irq_enable_mask);
  1386. }
  1387. static void
  1388. gen8_irq_enable(struct intel_engine_cs *engine)
  1389. {
  1390. struct drm_i915_private *dev_priv = engine->i915;
  1391. I915_WRITE_IMR(engine,
  1392. ~(engine->irq_enable_mask |
  1393. engine->irq_keep_mask));
  1394. POSTING_READ_FW(RING_IMR(engine->mmio_base));
  1395. }
  1396. static void
  1397. gen8_irq_disable(struct intel_engine_cs *engine)
  1398. {
  1399. struct drm_i915_private *dev_priv = engine->i915;
  1400. I915_WRITE_IMR(engine, ~engine->irq_keep_mask);
  1401. }
  1402. static int
  1403. i965_emit_bb_start(struct drm_i915_gem_request *req,
  1404. u64 offset, u32 length,
  1405. unsigned int dispatch_flags)
  1406. {
  1407. struct intel_ring *ring = req->ring;
  1408. int ret;
  1409. ret = intel_ring_begin(req, 2);
  1410. if (ret)
  1411. return ret;
  1412. intel_ring_emit(ring,
  1413. MI_BATCH_BUFFER_START |
  1414. MI_BATCH_GTT |
  1415. (dispatch_flags & I915_DISPATCH_SECURE ?
  1416. 0 : MI_BATCH_NON_SECURE_I965));
  1417. intel_ring_emit(ring, offset);
  1418. intel_ring_advance(ring);
  1419. return 0;
  1420. }
  1421. /* Just userspace ABI convention to limit the wa batch bo to a resonable size */
  1422. #define I830_BATCH_LIMIT (256*1024)
  1423. #define I830_TLB_ENTRIES (2)
  1424. #define I830_WA_SIZE max(I830_TLB_ENTRIES*4096, I830_BATCH_LIMIT)
  1425. static int
  1426. i830_emit_bb_start(struct drm_i915_gem_request *req,
  1427. u64 offset, u32 len,
  1428. unsigned int dispatch_flags)
  1429. {
  1430. struct intel_ring *ring = req->ring;
  1431. u32 cs_offset = req->engine->scratch->node.start;
  1432. int ret;
  1433. ret = intel_ring_begin(req, 6);
  1434. if (ret)
  1435. return ret;
  1436. /* Evict the invalid PTE TLBs */
  1437. intel_ring_emit(ring, COLOR_BLT_CMD | BLT_WRITE_RGBA);
  1438. intel_ring_emit(ring, BLT_DEPTH_32 | BLT_ROP_COLOR_COPY | 4096);
  1439. intel_ring_emit(ring, I830_TLB_ENTRIES << 16 | 4); /* load each page */
  1440. intel_ring_emit(ring, cs_offset);
  1441. intel_ring_emit(ring, 0xdeadbeef);
  1442. intel_ring_emit(ring, MI_NOOP);
  1443. intel_ring_advance(ring);
  1444. if ((dispatch_flags & I915_DISPATCH_PINNED) == 0) {
  1445. if (len > I830_BATCH_LIMIT)
  1446. return -ENOSPC;
  1447. ret = intel_ring_begin(req, 6 + 2);
  1448. if (ret)
  1449. return ret;
  1450. /* Blit the batch (which has now all relocs applied) to the
  1451. * stable batch scratch bo area (so that the CS never
  1452. * stumbles over its tlb invalidation bug) ...
  1453. */
  1454. intel_ring_emit(ring, SRC_COPY_BLT_CMD | BLT_WRITE_RGBA);
  1455. intel_ring_emit(ring,
  1456. BLT_DEPTH_32 | BLT_ROP_SRC_COPY | 4096);
  1457. intel_ring_emit(ring, DIV_ROUND_UP(len, 4096) << 16 | 4096);
  1458. intel_ring_emit(ring, cs_offset);
  1459. intel_ring_emit(ring, 4096);
  1460. intel_ring_emit(ring, offset);
  1461. intel_ring_emit(ring, MI_FLUSH);
  1462. intel_ring_emit(ring, MI_NOOP);
  1463. intel_ring_advance(ring);
  1464. /* ... and execute it. */
  1465. offset = cs_offset;
  1466. }
  1467. ret = intel_ring_begin(req, 2);
  1468. if (ret)
  1469. return ret;
  1470. intel_ring_emit(ring, MI_BATCH_BUFFER_START | MI_BATCH_GTT);
  1471. intel_ring_emit(ring, offset | (dispatch_flags & I915_DISPATCH_SECURE ?
  1472. 0 : MI_BATCH_NON_SECURE));
  1473. intel_ring_advance(ring);
  1474. return 0;
  1475. }
  1476. static int
  1477. i915_emit_bb_start(struct drm_i915_gem_request *req,
  1478. u64 offset, u32 len,
  1479. unsigned int dispatch_flags)
  1480. {
  1481. struct intel_ring *ring = req->ring;
  1482. int ret;
  1483. ret = intel_ring_begin(req, 2);
  1484. if (ret)
  1485. return ret;
  1486. intel_ring_emit(ring, MI_BATCH_BUFFER_START | MI_BATCH_GTT);
  1487. intel_ring_emit(ring, offset | (dispatch_flags & I915_DISPATCH_SECURE ?
  1488. 0 : MI_BATCH_NON_SECURE));
  1489. intel_ring_advance(ring);
  1490. return 0;
  1491. }
  1492. static void cleanup_phys_status_page(struct intel_engine_cs *engine)
  1493. {
  1494. struct drm_i915_private *dev_priv = engine->i915;
  1495. if (!dev_priv->status_page_dmah)
  1496. return;
  1497. drm_pci_free(&dev_priv->drm, dev_priv->status_page_dmah);
  1498. engine->status_page.page_addr = NULL;
  1499. }
  1500. static void cleanup_status_page(struct intel_engine_cs *engine)
  1501. {
  1502. struct i915_vma *vma;
  1503. vma = fetch_and_zero(&engine->status_page.vma);
  1504. if (!vma)
  1505. return;
  1506. i915_vma_unpin(vma);
  1507. i915_gem_object_unpin_map(vma->obj);
  1508. i915_vma_put(vma);
  1509. }
  1510. static int init_status_page(struct intel_engine_cs *engine)
  1511. {
  1512. struct drm_i915_gem_object *obj;
  1513. struct i915_vma *vma;
  1514. unsigned int flags;
  1515. int ret;
  1516. obj = i915_gem_object_create(&engine->i915->drm, 4096);
  1517. if (IS_ERR(obj)) {
  1518. DRM_ERROR("Failed to allocate status page\n");
  1519. return PTR_ERR(obj);
  1520. }
  1521. ret = i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
  1522. if (ret)
  1523. goto err;
  1524. vma = i915_vma_create(obj, &engine->i915->ggtt.base, NULL);
  1525. if (IS_ERR(vma)) {
  1526. ret = PTR_ERR(vma);
  1527. goto err;
  1528. }
  1529. flags = PIN_GLOBAL;
  1530. if (!HAS_LLC(engine->i915))
  1531. /* On g33, we cannot place HWS above 256MiB, so
  1532. * restrict its pinning to the low mappable arena.
  1533. * Though this restriction is not documented for
  1534. * gen4, gen5, or byt, they also behave similarly
  1535. * and hang if the HWS is placed at the top of the
  1536. * GTT. To generalise, it appears that all !llc
  1537. * platforms have issues with us placing the HWS
  1538. * above the mappable region (even though we never
  1539. * actualy map it).
  1540. */
  1541. flags |= PIN_MAPPABLE;
  1542. ret = i915_vma_pin(vma, 0, 4096, flags);
  1543. if (ret)
  1544. goto err;
  1545. engine->status_page.vma = vma;
  1546. engine->status_page.ggtt_offset = vma->node.start;
  1547. engine->status_page.page_addr =
  1548. i915_gem_object_pin_map(obj, I915_MAP_WB);
  1549. DRM_DEBUG_DRIVER("%s hws offset: 0x%08llx\n",
  1550. engine->name, vma->node.start);
  1551. return 0;
  1552. err:
  1553. i915_gem_object_put(obj);
  1554. return ret;
  1555. }
  1556. static int init_phys_status_page(struct intel_engine_cs *engine)
  1557. {
  1558. struct drm_i915_private *dev_priv = engine->i915;
  1559. dev_priv->status_page_dmah =
  1560. drm_pci_alloc(&dev_priv->drm, PAGE_SIZE, PAGE_SIZE);
  1561. if (!dev_priv->status_page_dmah)
  1562. return -ENOMEM;
  1563. engine->status_page.page_addr = dev_priv->status_page_dmah->vaddr;
  1564. memset(engine->status_page.page_addr, 0, PAGE_SIZE);
  1565. return 0;
  1566. }
  1567. int intel_ring_pin(struct intel_ring *ring)
  1568. {
  1569. /* Ring wraparound at offset 0 sometimes hangs. No idea why. */
  1570. unsigned int flags = PIN_GLOBAL | PIN_OFFSET_BIAS | 4096;
  1571. struct i915_vma *vma = ring->vma;
  1572. void *addr;
  1573. int ret;
  1574. GEM_BUG_ON(ring->vaddr);
  1575. if (ring->needs_iomap)
  1576. flags |= PIN_MAPPABLE;
  1577. if (!(vma->flags & I915_VMA_GLOBAL_BIND)) {
  1578. if (flags & PIN_MAPPABLE)
  1579. ret = i915_gem_object_set_to_gtt_domain(vma->obj, true);
  1580. else
  1581. ret = i915_gem_object_set_to_cpu_domain(vma->obj, true);
  1582. if (unlikely(ret))
  1583. return ret;
  1584. }
  1585. ret = i915_vma_pin(vma, 0, PAGE_SIZE, flags);
  1586. if (unlikely(ret))
  1587. return ret;
  1588. if (flags & PIN_MAPPABLE)
  1589. addr = (void __force *)i915_vma_pin_iomap(vma);
  1590. else
  1591. addr = i915_gem_object_pin_map(vma->obj, I915_MAP_WB);
  1592. if (IS_ERR(addr))
  1593. goto err;
  1594. ring->vaddr = addr;
  1595. return 0;
  1596. err:
  1597. i915_vma_unpin(vma);
  1598. return PTR_ERR(addr);
  1599. }
  1600. void intel_ring_unpin(struct intel_ring *ring)
  1601. {
  1602. GEM_BUG_ON(!ring->vma);
  1603. GEM_BUG_ON(!ring->vaddr);
  1604. if (ring->needs_iomap)
  1605. i915_vma_unpin_iomap(ring->vma);
  1606. else
  1607. i915_gem_object_unpin_map(ring->vma->obj);
  1608. ring->vaddr = NULL;
  1609. i915_vma_unpin(ring->vma);
  1610. }
  1611. static struct i915_vma *
  1612. intel_ring_create_vma(struct drm_i915_private *dev_priv, int size)
  1613. {
  1614. struct drm_i915_gem_object *obj;
  1615. struct i915_vma *vma;
  1616. obj = ERR_PTR(-ENODEV);
  1617. if (!HAS_LLC(dev_priv))
  1618. obj = i915_gem_object_create_stolen(&dev_priv->drm, size);
  1619. if (IS_ERR(obj))
  1620. obj = i915_gem_object_create(&dev_priv->drm, size);
  1621. if (IS_ERR(obj))
  1622. return ERR_CAST(obj);
  1623. /* mark ring buffers as read-only from GPU side by default */
  1624. obj->gt_ro = 1;
  1625. vma = i915_vma_create(obj, &dev_priv->ggtt.base, NULL);
  1626. if (IS_ERR(vma))
  1627. goto err;
  1628. return vma;
  1629. err:
  1630. i915_gem_object_put(obj);
  1631. return vma;
  1632. }
  1633. struct intel_ring *
  1634. intel_engine_create_ring(struct intel_engine_cs *engine, int size)
  1635. {
  1636. struct intel_ring *ring;
  1637. struct i915_vma *vma;
  1638. GEM_BUG_ON(!is_power_of_2(size));
  1639. ring = kzalloc(sizeof(*ring), GFP_KERNEL);
  1640. if (!ring)
  1641. return ERR_PTR(-ENOMEM);
  1642. ring->engine = engine;
  1643. INIT_LIST_HEAD(&ring->request_list);
  1644. ring->size = size;
  1645. /* Workaround an erratum on the i830 which causes a hang if
  1646. * the TAIL pointer points to within the last 2 cachelines
  1647. * of the buffer.
  1648. */
  1649. ring->effective_size = size;
  1650. if (IS_I830(engine->i915) || IS_845G(engine->i915))
  1651. ring->effective_size -= 2 * CACHELINE_BYTES;
  1652. ring->last_retired_head = -1;
  1653. intel_ring_update_space(ring);
  1654. vma = intel_ring_create_vma(engine->i915, size);
  1655. if (IS_ERR(vma)) {
  1656. kfree(ring);
  1657. return ERR_CAST(vma);
  1658. }
  1659. ring->vma = vma;
  1660. if (!HAS_LLC(engine->i915) || vma->obj->stolen)
  1661. ring->needs_iomap = true;
  1662. list_add(&ring->link, &engine->buffers);
  1663. return ring;
  1664. }
  1665. void
  1666. intel_ring_free(struct intel_ring *ring)
  1667. {
  1668. i915_vma_put(ring->vma);
  1669. list_del(&ring->link);
  1670. kfree(ring);
  1671. }
  1672. static int intel_ring_context_pin(struct i915_gem_context *ctx,
  1673. struct intel_engine_cs *engine)
  1674. {
  1675. struct intel_context *ce = &ctx->engine[engine->id];
  1676. int ret;
  1677. lockdep_assert_held(&ctx->i915->drm.struct_mutex);
  1678. if (ce->pin_count++)
  1679. return 0;
  1680. if (ce->state) {
  1681. ret = i915_gem_object_set_to_gtt_domain(ce->state->obj, false);
  1682. if (ret)
  1683. goto error;
  1684. ret = i915_vma_pin(ce->state, 0, ctx->ggtt_alignment,
  1685. PIN_GLOBAL | PIN_HIGH);
  1686. if (ret)
  1687. goto error;
  1688. }
  1689. /* The kernel context is only used as a placeholder for flushing the
  1690. * active context. It is never used for submitting user rendering and
  1691. * as such never requires the golden render context, and so we can skip
  1692. * emitting it when we switch to the kernel context. This is required
  1693. * as during eviction we cannot allocate and pin the renderstate in
  1694. * order to initialise the context.
  1695. */
  1696. if (ctx == ctx->i915->kernel_context)
  1697. ce->initialised = true;
  1698. i915_gem_context_get(ctx);
  1699. return 0;
  1700. error:
  1701. ce->pin_count = 0;
  1702. return ret;
  1703. }
  1704. static void intel_ring_context_unpin(struct i915_gem_context *ctx,
  1705. struct intel_engine_cs *engine)
  1706. {
  1707. struct intel_context *ce = &ctx->engine[engine->id];
  1708. lockdep_assert_held(&ctx->i915->drm.struct_mutex);
  1709. if (--ce->pin_count)
  1710. return;
  1711. if (ce->state)
  1712. i915_vma_unpin(ce->state);
  1713. i915_gem_context_put(ctx);
  1714. }
  1715. static int intel_init_ring_buffer(struct intel_engine_cs *engine)
  1716. {
  1717. struct drm_i915_private *dev_priv = engine->i915;
  1718. struct intel_ring *ring;
  1719. int ret;
  1720. WARN_ON(engine->buffer);
  1721. intel_engine_setup_common(engine);
  1722. memset(engine->semaphore.sync_seqno, 0,
  1723. sizeof(engine->semaphore.sync_seqno));
  1724. ret = intel_engine_init_common(engine);
  1725. if (ret)
  1726. goto error;
  1727. /* We may need to do things with the shrinker which
  1728. * require us to immediately switch back to the default
  1729. * context. This can cause a problem as pinning the
  1730. * default context also requires GTT space which may not
  1731. * be available. To avoid this we always pin the default
  1732. * context.
  1733. */
  1734. ret = intel_ring_context_pin(dev_priv->kernel_context, engine);
  1735. if (ret)
  1736. goto error;
  1737. ring = intel_engine_create_ring(engine, 32 * PAGE_SIZE);
  1738. if (IS_ERR(ring)) {
  1739. ret = PTR_ERR(ring);
  1740. goto error;
  1741. }
  1742. if (I915_NEED_GFX_HWS(dev_priv)) {
  1743. ret = init_status_page(engine);
  1744. if (ret)
  1745. goto error;
  1746. } else {
  1747. WARN_ON(engine->id != RCS);
  1748. ret = init_phys_status_page(engine);
  1749. if (ret)
  1750. goto error;
  1751. }
  1752. ret = intel_ring_pin(ring);
  1753. if (ret) {
  1754. intel_ring_free(ring);
  1755. goto error;
  1756. }
  1757. engine->buffer = ring;
  1758. return 0;
  1759. error:
  1760. intel_engine_cleanup(engine);
  1761. return ret;
  1762. }
  1763. void intel_engine_cleanup(struct intel_engine_cs *engine)
  1764. {
  1765. struct drm_i915_private *dev_priv;
  1766. if (!intel_engine_initialized(engine))
  1767. return;
  1768. dev_priv = engine->i915;
  1769. if (engine->buffer) {
  1770. WARN_ON(!IS_GEN2(dev_priv) && (I915_READ_MODE(engine) & MODE_IDLE) == 0);
  1771. intel_ring_unpin(engine->buffer);
  1772. intel_ring_free(engine->buffer);
  1773. engine->buffer = NULL;
  1774. }
  1775. if (engine->cleanup)
  1776. engine->cleanup(engine);
  1777. if (I915_NEED_GFX_HWS(dev_priv)) {
  1778. cleanup_status_page(engine);
  1779. } else {
  1780. WARN_ON(engine->id != RCS);
  1781. cleanup_phys_status_page(engine);
  1782. }
  1783. intel_engine_cleanup_common(engine);
  1784. intel_ring_context_unpin(dev_priv->kernel_context, engine);
  1785. engine->i915 = NULL;
  1786. }
  1787. int intel_ring_alloc_request_extras(struct drm_i915_gem_request *request)
  1788. {
  1789. int ret;
  1790. /* Flush enough space to reduce the likelihood of waiting after
  1791. * we start building the request - in which case we will just
  1792. * have to repeat work.
  1793. */
  1794. request->reserved_space += LEGACY_REQUEST_SIZE;
  1795. request->ring = request->engine->buffer;
  1796. ret = intel_ring_begin(request, 0);
  1797. if (ret)
  1798. return ret;
  1799. request->reserved_space -= LEGACY_REQUEST_SIZE;
  1800. return 0;
  1801. }
  1802. static int wait_for_space(struct drm_i915_gem_request *req, int bytes)
  1803. {
  1804. struct intel_ring *ring = req->ring;
  1805. struct drm_i915_gem_request *target;
  1806. int ret;
  1807. intel_ring_update_space(ring);
  1808. if (ring->space >= bytes)
  1809. return 0;
  1810. /*
  1811. * Space is reserved in the ringbuffer for finalising the request,
  1812. * as that cannot be allowed to fail. During request finalisation,
  1813. * reserved_space is set to 0 to stop the overallocation and the
  1814. * assumption is that then we never need to wait (which has the
  1815. * risk of failing with EINTR).
  1816. *
  1817. * See also i915_gem_request_alloc() and i915_add_request().
  1818. */
  1819. GEM_BUG_ON(!req->reserved_space);
  1820. list_for_each_entry(target, &ring->request_list, ring_link) {
  1821. unsigned space;
  1822. /* Would completion of this request free enough space? */
  1823. space = __intel_ring_space(target->postfix, ring->tail,
  1824. ring->size);
  1825. if (space >= bytes)
  1826. break;
  1827. }
  1828. if (WARN_ON(&target->ring_link == &ring->request_list))
  1829. return -ENOSPC;
  1830. ret = i915_wait_request(target, true, NULL, NO_WAITBOOST);
  1831. if (ret)
  1832. return ret;
  1833. if (i915_reset_in_progress(&target->i915->gpu_error))
  1834. return -EAGAIN;
  1835. i915_gem_request_retire_upto(target);
  1836. intel_ring_update_space(ring);
  1837. GEM_BUG_ON(ring->space < bytes);
  1838. return 0;
  1839. }
  1840. int intel_ring_begin(struct drm_i915_gem_request *req, int num_dwords)
  1841. {
  1842. struct intel_ring *ring = req->ring;
  1843. int remain_actual = ring->size - ring->tail;
  1844. int remain_usable = ring->effective_size - ring->tail;
  1845. int bytes = num_dwords * sizeof(u32);
  1846. int total_bytes, wait_bytes;
  1847. bool need_wrap = false;
  1848. total_bytes = bytes + req->reserved_space;
  1849. if (unlikely(bytes > remain_usable)) {
  1850. /*
  1851. * Not enough space for the basic request. So need to flush
  1852. * out the remainder and then wait for base + reserved.
  1853. */
  1854. wait_bytes = remain_actual + total_bytes;
  1855. need_wrap = true;
  1856. } else if (unlikely(total_bytes > remain_usable)) {
  1857. /*
  1858. * The base request will fit but the reserved space
  1859. * falls off the end. So we don't need an immediate wrap
  1860. * and only need to effectively wait for the reserved
  1861. * size space from the start of ringbuffer.
  1862. */
  1863. wait_bytes = remain_actual + req->reserved_space;
  1864. } else {
  1865. /* No wrapping required, just waiting. */
  1866. wait_bytes = total_bytes;
  1867. }
  1868. if (wait_bytes > ring->space) {
  1869. int ret = wait_for_space(req, wait_bytes);
  1870. if (unlikely(ret))
  1871. return ret;
  1872. }
  1873. if (unlikely(need_wrap)) {
  1874. GEM_BUG_ON(remain_actual > ring->space);
  1875. GEM_BUG_ON(ring->tail + remain_actual > ring->size);
  1876. /* Fill the tail with MI_NOOP */
  1877. memset(ring->vaddr + ring->tail, 0, remain_actual);
  1878. ring->tail = 0;
  1879. ring->space -= remain_actual;
  1880. }
  1881. ring->space -= bytes;
  1882. GEM_BUG_ON(ring->space < 0);
  1883. return 0;
  1884. }
  1885. /* Align the ring tail to a cacheline boundary */
  1886. int intel_ring_cacheline_align(struct drm_i915_gem_request *req)
  1887. {
  1888. struct intel_ring *ring = req->ring;
  1889. int num_dwords =
  1890. (ring->tail & (CACHELINE_BYTES - 1)) / sizeof(uint32_t);
  1891. int ret;
  1892. if (num_dwords == 0)
  1893. return 0;
  1894. num_dwords = CACHELINE_BYTES / sizeof(uint32_t) - num_dwords;
  1895. ret = intel_ring_begin(req, num_dwords);
  1896. if (ret)
  1897. return ret;
  1898. while (num_dwords--)
  1899. intel_ring_emit(ring, MI_NOOP);
  1900. intel_ring_advance(ring);
  1901. return 0;
  1902. }
  1903. void intel_engine_init_seqno(struct intel_engine_cs *engine, u32 seqno)
  1904. {
  1905. struct drm_i915_private *dev_priv = engine->i915;
  1906. /* Our semaphore implementation is strictly monotonic (i.e. we proceed
  1907. * so long as the semaphore value in the register/page is greater
  1908. * than the sync value), so whenever we reset the seqno,
  1909. * so long as we reset the tracking semaphore value to 0, it will
  1910. * always be before the next request's seqno. If we don't reset
  1911. * the semaphore value, then when the seqno moves backwards all
  1912. * future waits will complete instantly (causing rendering corruption).
  1913. */
  1914. if (IS_GEN6(dev_priv) || IS_GEN7(dev_priv)) {
  1915. I915_WRITE(RING_SYNC_0(engine->mmio_base), 0);
  1916. I915_WRITE(RING_SYNC_1(engine->mmio_base), 0);
  1917. if (HAS_VEBOX(dev_priv))
  1918. I915_WRITE(RING_SYNC_2(engine->mmio_base), 0);
  1919. }
  1920. if (dev_priv->semaphore_obj) {
  1921. struct drm_i915_gem_object *obj = dev_priv->semaphore_obj;
  1922. struct page *page = i915_gem_object_get_dirty_page(obj, 0);
  1923. void *semaphores = kmap(page);
  1924. memset(semaphores + GEN8_SEMAPHORE_OFFSET(engine->id, 0),
  1925. 0, I915_NUM_ENGINES * gen8_semaphore_seqno_size);
  1926. kunmap(page);
  1927. }
  1928. memset(engine->semaphore.sync_seqno, 0,
  1929. sizeof(engine->semaphore.sync_seqno));
  1930. intel_write_status_page(engine, I915_GEM_HWS_INDEX, seqno);
  1931. if (engine->irq_seqno_barrier)
  1932. engine->irq_seqno_barrier(engine);
  1933. engine->last_submitted_seqno = seqno;
  1934. engine->hangcheck.seqno = seqno;
  1935. /* After manually advancing the seqno, fake the interrupt in case
  1936. * there are any waiters for that seqno.
  1937. */
  1938. intel_engine_wakeup(engine);
  1939. }
  1940. static void gen6_bsd_submit_request(struct drm_i915_gem_request *request)
  1941. {
  1942. struct drm_i915_private *dev_priv = request->i915;
  1943. intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
  1944. /* Every tail move must follow the sequence below */
  1945. /* Disable notification that the ring is IDLE. The GT
  1946. * will then assume that it is busy and bring it out of rc6.
  1947. */
  1948. I915_WRITE_FW(GEN6_BSD_SLEEP_PSMI_CONTROL,
  1949. _MASKED_BIT_ENABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
  1950. /* Clear the context id. Here be magic! */
  1951. I915_WRITE64_FW(GEN6_BSD_RNCID, 0x0);
  1952. /* Wait for the ring not to be idle, i.e. for it to wake up. */
  1953. if (intel_wait_for_register_fw(dev_priv,
  1954. GEN6_BSD_SLEEP_PSMI_CONTROL,
  1955. GEN6_BSD_SLEEP_INDICATOR,
  1956. 0,
  1957. 50))
  1958. DRM_ERROR("timed out waiting for the BSD ring to wake up\n");
  1959. /* Now that the ring is fully powered up, update the tail */
  1960. i9xx_submit_request(request);
  1961. /* Let the ring send IDLE messages to the GT again,
  1962. * and so let it sleep to conserve power when idle.
  1963. */
  1964. I915_WRITE_FW(GEN6_BSD_SLEEP_PSMI_CONTROL,
  1965. _MASKED_BIT_DISABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
  1966. intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
  1967. }
  1968. static int gen6_bsd_ring_flush(struct drm_i915_gem_request *req, u32 mode)
  1969. {
  1970. struct intel_ring *ring = req->ring;
  1971. uint32_t cmd;
  1972. int ret;
  1973. ret = intel_ring_begin(req, 4);
  1974. if (ret)
  1975. return ret;
  1976. cmd = MI_FLUSH_DW;
  1977. if (INTEL_GEN(req->i915) >= 8)
  1978. cmd += 1;
  1979. /* We always require a command barrier so that subsequent
  1980. * commands, such as breadcrumb interrupts, are strictly ordered
  1981. * wrt the contents of the write cache being flushed to memory
  1982. * (and thus being coherent from the CPU).
  1983. */
  1984. cmd |= MI_FLUSH_DW_STORE_INDEX | MI_FLUSH_DW_OP_STOREDW;
  1985. /*
  1986. * Bspec vol 1c.5 - video engine command streamer:
  1987. * "If ENABLED, all TLBs will be invalidated once the flush
  1988. * operation is complete. This bit is only valid when the
  1989. * Post-Sync Operation field is a value of 1h or 3h."
  1990. */
  1991. if (mode & EMIT_INVALIDATE)
  1992. cmd |= MI_INVALIDATE_TLB | MI_INVALIDATE_BSD;
  1993. intel_ring_emit(ring, cmd);
  1994. intel_ring_emit(ring, I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
  1995. if (INTEL_GEN(req->i915) >= 8) {
  1996. intel_ring_emit(ring, 0); /* upper addr */
  1997. intel_ring_emit(ring, 0); /* value */
  1998. } else {
  1999. intel_ring_emit(ring, 0);
  2000. intel_ring_emit(ring, MI_NOOP);
  2001. }
  2002. intel_ring_advance(ring);
  2003. return 0;
  2004. }
  2005. static int
  2006. gen8_emit_bb_start(struct drm_i915_gem_request *req,
  2007. u64 offset, u32 len,
  2008. unsigned int dispatch_flags)
  2009. {
  2010. struct intel_ring *ring = req->ring;
  2011. bool ppgtt = USES_PPGTT(req->i915) &&
  2012. !(dispatch_flags & I915_DISPATCH_SECURE);
  2013. int ret;
  2014. ret = intel_ring_begin(req, 4);
  2015. if (ret)
  2016. return ret;
  2017. /* FIXME(BDW): Address space and security selectors. */
  2018. intel_ring_emit(ring, MI_BATCH_BUFFER_START_GEN8 | (ppgtt<<8) |
  2019. (dispatch_flags & I915_DISPATCH_RS ?
  2020. MI_BATCH_RESOURCE_STREAMER : 0));
  2021. intel_ring_emit(ring, lower_32_bits(offset));
  2022. intel_ring_emit(ring, upper_32_bits(offset));
  2023. intel_ring_emit(ring, MI_NOOP);
  2024. intel_ring_advance(ring);
  2025. return 0;
  2026. }
  2027. static int
  2028. hsw_emit_bb_start(struct drm_i915_gem_request *req,
  2029. u64 offset, u32 len,
  2030. unsigned int dispatch_flags)
  2031. {
  2032. struct intel_ring *ring = req->ring;
  2033. int ret;
  2034. ret = intel_ring_begin(req, 2);
  2035. if (ret)
  2036. return ret;
  2037. intel_ring_emit(ring,
  2038. MI_BATCH_BUFFER_START |
  2039. (dispatch_flags & I915_DISPATCH_SECURE ?
  2040. 0 : MI_BATCH_PPGTT_HSW | MI_BATCH_NON_SECURE_HSW) |
  2041. (dispatch_flags & I915_DISPATCH_RS ?
  2042. MI_BATCH_RESOURCE_STREAMER : 0));
  2043. /* bit0-7 is the length on GEN6+ */
  2044. intel_ring_emit(ring, offset);
  2045. intel_ring_advance(ring);
  2046. return 0;
  2047. }
  2048. static int
  2049. gen6_emit_bb_start(struct drm_i915_gem_request *req,
  2050. u64 offset, u32 len,
  2051. unsigned int dispatch_flags)
  2052. {
  2053. struct intel_ring *ring = req->ring;
  2054. int ret;
  2055. ret = intel_ring_begin(req, 2);
  2056. if (ret)
  2057. return ret;
  2058. intel_ring_emit(ring,
  2059. MI_BATCH_BUFFER_START |
  2060. (dispatch_flags & I915_DISPATCH_SECURE ?
  2061. 0 : MI_BATCH_NON_SECURE_I965));
  2062. /* bit0-7 is the length on GEN6+ */
  2063. intel_ring_emit(ring, offset);
  2064. intel_ring_advance(ring);
  2065. return 0;
  2066. }
  2067. /* Blitter support (SandyBridge+) */
  2068. static int gen6_ring_flush(struct drm_i915_gem_request *req, u32 mode)
  2069. {
  2070. struct intel_ring *ring = req->ring;
  2071. uint32_t cmd;
  2072. int ret;
  2073. ret = intel_ring_begin(req, 4);
  2074. if (ret)
  2075. return ret;
  2076. cmd = MI_FLUSH_DW;
  2077. if (INTEL_GEN(req->i915) >= 8)
  2078. cmd += 1;
  2079. /* We always require a command barrier so that subsequent
  2080. * commands, such as breadcrumb interrupts, are strictly ordered
  2081. * wrt the contents of the write cache being flushed to memory
  2082. * (and thus being coherent from the CPU).
  2083. */
  2084. cmd |= MI_FLUSH_DW_STORE_INDEX | MI_FLUSH_DW_OP_STOREDW;
  2085. /*
  2086. * Bspec vol 1c.3 - blitter engine command streamer:
  2087. * "If ENABLED, all TLBs will be invalidated once the flush
  2088. * operation is complete. This bit is only valid when the
  2089. * Post-Sync Operation field is a value of 1h or 3h."
  2090. */
  2091. if (mode & EMIT_INVALIDATE)
  2092. cmd |= MI_INVALIDATE_TLB;
  2093. intel_ring_emit(ring, cmd);
  2094. intel_ring_emit(ring,
  2095. I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
  2096. if (INTEL_GEN(req->i915) >= 8) {
  2097. intel_ring_emit(ring, 0); /* upper addr */
  2098. intel_ring_emit(ring, 0); /* value */
  2099. } else {
  2100. intel_ring_emit(ring, 0);
  2101. intel_ring_emit(ring, MI_NOOP);
  2102. }
  2103. intel_ring_advance(ring);
  2104. return 0;
  2105. }
  2106. static void intel_ring_init_semaphores(struct drm_i915_private *dev_priv,
  2107. struct intel_engine_cs *engine)
  2108. {
  2109. struct drm_i915_gem_object *obj;
  2110. int ret, i;
  2111. if (!i915.semaphores)
  2112. return;
  2113. if (INTEL_GEN(dev_priv) >= 8 && !dev_priv->semaphore_obj) {
  2114. obj = i915_gem_object_create(&dev_priv->drm, 4096);
  2115. if (IS_ERR(obj)) {
  2116. DRM_ERROR("Failed to allocate semaphore bo. Disabling semaphores\n");
  2117. i915.semaphores = 0;
  2118. } else {
  2119. i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
  2120. ret = i915_gem_object_ggtt_pin(obj, NULL,
  2121. 0, 0, PIN_HIGH);
  2122. if (ret != 0) {
  2123. i915_gem_object_put(obj);
  2124. DRM_ERROR("Failed to pin semaphore bo. Disabling semaphores\n");
  2125. i915.semaphores = 0;
  2126. } else {
  2127. dev_priv->semaphore_obj = obj;
  2128. }
  2129. }
  2130. }
  2131. if (!i915.semaphores)
  2132. return;
  2133. if (INTEL_GEN(dev_priv) >= 8) {
  2134. u64 offset = i915_gem_obj_ggtt_offset(dev_priv->semaphore_obj);
  2135. engine->semaphore.sync_to = gen8_ring_sync_to;
  2136. engine->semaphore.signal = gen8_xcs_signal;
  2137. for (i = 0; i < I915_NUM_ENGINES; i++) {
  2138. u64 ring_offset;
  2139. if (i != engine->id)
  2140. ring_offset = offset + GEN8_SEMAPHORE_OFFSET(engine->id, i);
  2141. else
  2142. ring_offset = MI_SEMAPHORE_SYNC_INVALID;
  2143. engine->semaphore.signal_ggtt[i] = ring_offset;
  2144. }
  2145. } else if (INTEL_GEN(dev_priv) >= 6) {
  2146. engine->semaphore.sync_to = gen6_ring_sync_to;
  2147. engine->semaphore.signal = gen6_signal;
  2148. /*
  2149. * The current semaphore is only applied on pre-gen8
  2150. * platform. And there is no VCS2 ring on the pre-gen8
  2151. * platform. So the semaphore between RCS and VCS2 is
  2152. * initialized as INVALID. Gen8 will initialize the
  2153. * sema between VCS2 and RCS later.
  2154. */
  2155. for (i = 0; i < I915_NUM_ENGINES; i++) {
  2156. static const struct {
  2157. u32 wait_mbox;
  2158. i915_reg_t mbox_reg;
  2159. } sem_data[I915_NUM_ENGINES][I915_NUM_ENGINES] = {
  2160. [RCS] = {
  2161. [VCS] = { .wait_mbox = MI_SEMAPHORE_SYNC_RV, .mbox_reg = GEN6_VRSYNC },
  2162. [BCS] = { .wait_mbox = MI_SEMAPHORE_SYNC_RB, .mbox_reg = GEN6_BRSYNC },
  2163. [VECS] = { .wait_mbox = MI_SEMAPHORE_SYNC_RVE, .mbox_reg = GEN6_VERSYNC },
  2164. },
  2165. [VCS] = {
  2166. [RCS] = { .wait_mbox = MI_SEMAPHORE_SYNC_VR, .mbox_reg = GEN6_RVSYNC },
  2167. [BCS] = { .wait_mbox = MI_SEMAPHORE_SYNC_VB, .mbox_reg = GEN6_BVSYNC },
  2168. [VECS] = { .wait_mbox = MI_SEMAPHORE_SYNC_VVE, .mbox_reg = GEN6_VEVSYNC },
  2169. },
  2170. [BCS] = {
  2171. [RCS] = { .wait_mbox = MI_SEMAPHORE_SYNC_BR, .mbox_reg = GEN6_RBSYNC },
  2172. [VCS] = { .wait_mbox = MI_SEMAPHORE_SYNC_BV, .mbox_reg = GEN6_VBSYNC },
  2173. [VECS] = { .wait_mbox = MI_SEMAPHORE_SYNC_BVE, .mbox_reg = GEN6_VEBSYNC },
  2174. },
  2175. [VECS] = {
  2176. [RCS] = { .wait_mbox = MI_SEMAPHORE_SYNC_VER, .mbox_reg = GEN6_RVESYNC },
  2177. [VCS] = { .wait_mbox = MI_SEMAPHORE_SYNC_VEV, .mbox_reg = GEN6_VVESYNC },
  2178. [BCS] = { .wait_mbox = MI_SEMAPHORE_SYNC_VEB, .mbox_reg = GEN6_BVESYNC },
  2179. },
  2180. };
  2181. u32 wait_mbox;
  2182. i915_reg_t mbox_reg;
  2183. if (i == engine->id || i == VCS2) {
  2184. wait_mbox = MI_SEMAPHORE_SYNC_INVALID;
  2185. mbox_reg = GEN6_NOSYNC;
  2186. } else {
  2187. wait_mbox = sem_data[engine->id][i].wait_mbox;
  2188. mbox_reg = sem_data[engine->id][i].mbox_reg;
  2189. }
  2190. engine->semaphore.mbox.wait[i] = wait_mbox;
  2191. engine->semaphore.mbox.signal[i] = mbox_reg;
  2192. }
  2193. }
  2194. }
  2195. static void intel_ring_init_irq(struct drm_i915_private *dev_priv,
  2196. struct intel_engine_cs *engine)
  2197. {
  2198. engine->irq_enable_mask = GT_RENDER_USER_INTERRUPT << engine->irq_shift;
  2199. if (INTEL_GEN(dev_priv) >= 8) {
  2200. engine->irq_enable = gen8_irq_enable;
  2201. engine->irq_disable = gen8_irq_disable;
  2202. engine->irq_seqno_barrier = gen6_seqno_barrier;
  2203. } else if (INTEL_GEN(dev_priv) >= 6) {
  2204. engine->irq_enable = gen6_irq_enable;
  2205. engine->irq_disable = gen6_irq_disable;
  2206. engine->irq_seqno_barrier = gen6_seqno_barrier;
  2207. } else if (INTEL_GEN(dev_priv) >= 5) {
  2208. engine->irq_enable = gen5_irq_enable;
  2209. engine->irq_disable = gen5_irq_disable;
  2210. engine->irq_seqno_barrier = gen5_seqno_barrier;
  2211. } else if (INTEL_GEN(dev_priv) >= 3) {
  2212. engine->irq_enable = i9xx_irq_enable;
  2213. engine->irq_disable = i9xx_irq_disable;
  2214. } else {
  2215. engine->irq_enable = i8xx_irq_enable;
  2216. engine->irq_disable = i8xx_irq_disable;
  2217. }
  2218. }
  2219. static void intel_ring_default_vfuncs(struct drm_i915_private *dev_priv,
  2220. struct intel_engine_cs *engine)
  2221. {
  2222. intel_ring_init_irq(dev_priv, engine);
  2223. intel_ring_init_semaphores(dev_priv, engine);
  2224. engine->init_hw = init_ring_common;
  2225. engine->emit_request = i9xx_emit_request;
  2226. if (i915.semaphores)
  2227. engine->emit_request = gen6_sema_emit_request;
  2228. engine->submit_request = i9xx_submit_request;
  2229. if (INTEL_GEN(dev_priv) >= 8)
  2230. engine->emit_bb_start = gen8_emit_bb_start;
  2231. else if (INTEL_GEN(dev_priv) >= 6)
  2232. engine->emit_bb_start = gen6_emit_bb_start;
  2233. else if (INTEL_GEN(dev_priv) >= 4)
  2234. engine->emit_bb_start = i965_emit_bb_start;
  2235. else if (IS_I830(dev_priv) || IS_845G(dev_priv))
  2236. engine->emit_bb_start = i830_emit_bb_start;
  2237. else
  2238. engine->emit_bb_start = i915_emit_bb_start;
  2239. }
  2240. int intel_init_render_ring_buffer(struct intel_engine_cs *engine)
  2241. {
  2242. struct drm_i915_private *dev_priv = engine->i915;
  2243. int ret;
  2244. intel_ring_default_vfuncs(dev_priv, engine);
  2245. if (HAS_L3_DPF(dev_priv))
  2246. engine->irq_keep_mask = GT_RENDER_L3_PARITY_ERROR_INTERRUPT;
  2247. if (INTEL_GEN(dev_priv) >= 8) {
  2248. engine->init_context = intel_rcs_ctx_init;
  2249. engine->emit_request = gen8_render_emit_request;
  2250. engine->emit_flush = gen8_render_ring_flush;
  2251. if (i915.semaphores)
  2252. engine->semaphore.signal = gen8_rcs_signal;
  2253. } else if (INTEL_GEN(dev_priv) >= 6) {
  2254. engine->init_context = intel_rcs_ctx_init;
  2255. engine->emit_flush = gen7_render_ring_flush;
  2256. if (IS_GEN6(dev_priv))
  2257. engine->emit_flush = gen6_render_ring_flush;
  2258. } else if (IS_GEN5(dev_priv)) {
  2259. engine->emit_flush = gen4_render_ring_flush;
  2260. } else {
  2261. if (INTEL_GEN(dev_priv) < 4)
  2262. engine->emit_flush = gen2_render_ring_flush;
  2263. else
  2264. engine->emit_flush = gen4_render_ring_flush;
  2265. engine->irq_enable_mask = I915_USER_INTERRUPT;
  2266. }
  2267. if (IS_HASWELL(dev_priv))
  2268. engine->emit_bb_start = hsw_emit_bb_start;
  2269. engine->init_hw = init_render_ring;
  2270. engine->cleanup = render_ring_cleanup;
  2271. ret = intel_init_ring_buffer(engine);
  2272. if (ret)
  2273. return ret;
  2274. if (INTEL_GEN(dev_priv) >= 6) {
  2275. ret = intel_engine_create_scratch(engine, 4096);
  2276. if (ret)
  2277. return ret;
  2278. } else if (HAS_BROKEN_CS_TLB(dev_priv)) {
  2279. ret = intel_engine_create_scratch(engine, I830_WA_SIZE);
  2280. if (ret)
  2281. return ret;
  2282. }
  2283. return 0;
  2284. }
  2285. int intel_init_bsd_ring_buffer(struct intel_engine_cs *engine)
  2286. {
  2287. struct drm_i915_private *dev_priv = engine->i915;
  2288. intel_ring_default_vfuncs(dev_priv, engine);
  2289. if (INTEL_GEN(dev_priv) >= 6) {
  2290. /* gen6 bsd needs a special wa for tail updates */
  2291. if (IS_GEN6(dev_priv))
  2292. engine->submit_request = gen6_bsd_submit_request;
  2293. engine->emit_flush = gen6_bsd_ring_flush;
  2294. if (INTEL_GEN(dev_priv) < 8)
  2295. engine->irq_enable_mask = GT_BSD_USER_INTERRUPT;
  2296. } else {
  2297. engine->mmio_base = BSD_RING_BASE;
  2298. engine->emit_flush = bsd_ring_flush;
  2299. if (IS_GEN5(dev_priv))
  2300. engine->irq_enable_mask = ILK_BSD_USER_INTERRUPT;
  2301. else
  2302. engine->irq_enable_mask = I915_BSD_USER_INTERRUPT;
  2303. }
  2304. return intel_init_ring_buffer(engine);
  2305. }
  2306. /**
  2307. * Initialize the second BSD ring (eg. Broadwell GT3, Skylake GT3)
  2308. */
  2309. int intel_init_bsd2_ring_buffer(struct intel_engine_cs *engine)
  2310. {
  2311. struct drm_i915_private *dev_priv = engine->i915;
  2312. intel_ring_default_vfuncs(dev_priv, engine);
  2313. engine->emit_flush = gen6_bsd_ring_flush;
  2314. return intel_init_ring_buffer(engine);
  2315. }
  2316. int intel_init_blt_ring_buffer(struct intel_engine_cs *engine)
  2317. {
  2318. struct drm_i915_private *dev_priv = engine->i915;
  2319. intel_ring_default_vfuncs(dev_priv, engine);
  2320. engine->emit_flush = gen6_ring_flush;
  2321. if (INTEL_GEN(dev_priv) < 8)
  2322. engine->irq_enable_mask = GT_BLT_USER_INTERRUPT;
  2323. return intel_init_ring_buffer(engine);
  2324. }
  2325. int intel_init_vebox_ring_buffer(struct intel_engine_cs *engine)
  2326. {
  2327. struct drm_i915_private *dev_priv = engine->i915;
  2328. intel_ring_default_vfuncs(dev_priv, engine);
  2329. engine->emit_flush = gen6_ring_flush;
  2330. if (INTEL_GEN(dev_priv) < 8) {
  2331. engine->irq_enable_mask = PM_VEBOX_USER_INTERRUPT;
  2332. engine->irq_enable = hsw_vebox_irq_enable;
  2333. engine->irq_disable = hsw_vebox_irq_disable;
  2334. }
  2335. return intel_init_ring_buffer(engine);
  2336. }